htt.h 1005 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939169401694116942169431694416945169461694716948169491695016951169521695316954169551695616957169581695916960169611696216963169641696516966169671696816969169701697116972169731697416975169761697716978169791698016981169821698316984169851698616987169881698916990169911699216993169941699516996169971699816999170001700117002170031700417005170061700717008170091701017011170121701317014170151701617017170181701917020170211702217023170241702517026170271702817029170301703117032170331703417035170361703717038170391704017041170421704317044170451704617047170481704917050170511705217053170541705517056170571705817059170601706117062170631706417065170661706717068170691707017071170721707317074170751707617077170781707917080170811708217083170841708517086170871708817089170901709117092170931709417095170961709717098170991710017101171021710317104171051710617107171081710917110171111711217113171141711517116171171711817119171201712117122171231712417125171261712717128171291713017131171321713317134171351713617137171381713917140171411714217143171441714517146171471714817149171501715117152171531715417155171561715717158171591716017161171621716317164171651716617167171681716917170171711717217173171741717517176171771717817179171801718117182171831718417185171861718717188171891719017191171921719317194171951719617197171981719917200172011720217203172041720517206172071720817209172101721117212172131721417215172161721717218172191722017221172221722317224172251722617227172281722917230172311723217233172341723517236172371723817239172401724117242172431724417245172461724717248172491725017251172521725317254172551725617257172581725917260172611726217263172641726517266172671726817269172701727117272172731727417275172761727717278172791728017281172821728317284172851728617287172881728917290172911729217293172941729517296172971729817299173001730117302173031730417305173061730717308173091731017311173121731317314173151731617317173181731917320173211732217323173241732517326173271732817329173301733117332173331733417335173361733717338173391734017341173421734317344173451734617347173481734917350173511735217353173541735517356173571735817359173601736117362173631736417365173661736717368173691737017371173721737317374173751737617377173781737917380173811738217383173841738517386173871738817389173901739117392173931739417395173961739717398173991740017401174021740317404174051740617407174081740917410174111741217413174141741517416174171741817419174201742117422174231742417425174261742717428174291743017431174321743317434174351743617437174381743917440174411744217443174441744517446174471744817449174501745117452174531745417455174561745717458174591746017461174621746317464174651746617467174681746917470174711747217473174741747517476174771747817479174801748117482174831748417485174861748717488174891749017491174921749317494174951749617497174981749917500175011750217503175041750517506175071750817509175101751117512175131751417515175161751717518175191752017521175221752317524175251752617527175281752917530175311753217533175341753517536175371753817539175401754117542175431754417545175461754717548175491755017551175521755317554175551755617557175581755917560175611756217563175641756517566175671756817569175701757117572175731757417575175761757717578175791758017581175821758317584175851758617587175881758917590175911759217593175941759517596175971759817599176001760117602176031760417605176061760717608176091761017611176121761317614176151761617617176181761917620176211762217623176241762517626176271762817629176301763117632176331763417635176361763717638176391764017641176421764317644176451764617647176481764917650176511765217653176541765517656176571765817659176601766117662176631766417665176661766717668176691767017671176721767317674176751767617677176781767917680176811768217683176841768517686176871768817689176901769117692176931769417695176961769717698176991770017701177021770317704177051770617707177081770917710177111771217713177141771517716177171771817719177201772117722177231772417725177261772717728177291773017731177321773317734177351773617737177381773917740177411774217743177441774517746177471774817749177501775117752177531775417755177561775717758177591776017761177621776317764177651776617767177681776917770177711777217773177741777517776177771777817779177801778117782177831778417785177861778717788177891779017791177921779317794177951779617797177981779917800178011780217803178041780517806178071780817809178101781117812178131781417815178161781717818178191782017821178221782317824178251782617827178281782917830178311783217833178341783517836178371783817839178401784117842178431784417845178461784717848178491785017851178521785317854178551785617857178581785917860178611786217863178641786517866178671786817869178701787117872178731787417875178761787717878178791788017881178821788317884178851788617887178881788917890178911789217893178941789517896178971789817899179001790117902179031790417905179061790717908179091791017911179121791317914179151791617917179181791917920179211792217923179241792517926179271792817929179301793117932179331793417935179361793717938179391794017941179421794317944179451794617947179481794917950179511795217953179541795517956179571795817959179601796117962179631796417965179661796717968179691797017971179721797317974179751797617977179781797917980179811798217983179841798517986179871798817989179901799117992179931799417995179961799717998179991800018001180021800318004180051800618007180081800918010180111801218013180141801518016180171801818019180201802118022180231802418025180261802718028180291803018031180321803318034180351803618037180381803918040180411804218043180441804518046180471804818049180501805118052180531805418055180561805718058180591806018061180621806318064180651806618067180681806918070180711807218073180741807518076180771807818079180801808118082180831808418085180861808718088180891809018091180921809318094180951809618097180981809918100181011810218103181041810518106181071810818109181101811118112181131811418115181161811718118181191812018121181221812318124181251812618127181281812918130181311813218133181341813518136181371813818139181401814118142181431814418145181461814718148181491815018151181521815318154181551815618157181581815918160181611816218163181641816518166181671816818169181701817118172181731817418175181761817718178181791818018181181821818318184181851818618187181881818918190181911819218193181941819518196181971819818199182001820118202182031820418205182061820718208182091821018211182121821318214182151821618217182181821918220182211822218223182241822518226182271822818229182301823118232182331823418235182361823718238182391824018241182421824318244182451824618247182481824918250182511825218253182541825518256182571825818259182601826118262182631826418265182661826718268182691827018271182721827318274182751827618277182781827918280182811828218283182841828518286182871828818289182901829118292182931829418295182961829718298182991830018301183021830318304183051830618307183081830918310183111831218313183141831518316183171831818319183201832118322183231832418325183261832718328183291833018331183321833318334183351833618337183381833918340183411834218343183441834518346183471834818349183501835118352183531835418355183561835718358183591836018361183621836318364183651836618367183681836918370183711837218373183741837518376183771837818379183801838118382183831838418385183861838718388183891839018391183921839318394183951839618397183981839918400184011840218403184041840518406184071840818409184101841118412184131841418415184161841718418184191842018421184221842318424184251842618427184281842918430184311843218433184341843518436184371843818439184401844118442184431844418445184461844718448184491845018451184521845318454184551845618457184581845918460184611846218463184641846518466184671846818469184701847118472184731847418475184761847718478184791848018481184821848318484184851848618487184881848918490184911849218493184941849518496184971849818499185001850118502185031850418505185061850718508185091851018511185121851318514185151851618517185181851918520185211852218523185241852518526185271852818529185301853118532185331853418535185361853718538185391854018541185421854318544185451854618547185481854918550185511855218553185541855518556185571855818559185601856118562185631856418565185661856718568185691857018571185721857318574185751857618577185781857918580185811858218583185841858518586185871858818589185901859118592185931859418595185961859718598185991860018601186021860318604186051860618607186081860918610186111861218613186141861518616186171861818619186201862118622186231862418625186261862718628186291863018631186321863318634186351863618637186381863918640186411864218643186441864518646186471864818649186501865118652186531865418655186561865718658186591866018661186621866318664186651866618667186681866918670186711867218673186741867518676186771867818679186801868118682186831868418685186861868718688186891869018691186921869318694186951869618697186981869918700187011870218703187041870518706187071870818709187101871118712187131871418715187161871718718187191872018721187221872318724187251872618727187281872918730187311873218733187341873518736187371873818739187401874118742187431874418745187461874718748187491875018751187521875318754187551875618757187581875918760187611876218763187641876518766187671876818769187701877118772187731877418775187761877718778187791878018781187821878318784187851878618787187881878918790187911879218793187941879518796187971879818799188001880118802188031880418805188061880718808188091881018811188121881318814188151881618817188181881918820188211882218823188241882518826188271882818829188301883118832188331883418835188361883718838188391884018841188421884318844188451884618847188481884918850188511885218853188541885518856188571885818859188601886118862188631886418865188661886718868188691887018871188721887318874188751887618877188781887918880188811888218883188841888518886188871888818889188901889118892188931889418895188961889718898188991890018901189021890318904189051890618907189081890918910189111891218913189141891518916189171891818919189201892118922189231892418925189261892718928189291893018931189321893318934189351893618937189381893918940189411894218943189441894518946189471894818949189501895118952189531895418955189561895718958189591896018961189621896318964189651896618967189681896918970189711897218973189741897518976189771897818979189801898118982189831898418985189861898718988189891899018991189921899318994189951899618997189981899919000190011900219003190041900519006190071900819009190101901119012190131901419015190161901719018190191902019021190221902319024190251902619027190281902919030190311903219033190341903519036190371903819039190401904119042190431904419045190461904719048190491905019051190521905319054190551905619057190581905919060190611906219063190641906519066190671906819069190701907119072190731907419075190761907719078190791908019081190821908319084190851908619087190881908919090190911909219093190941909519096190971909819099191001910119102191031910419105191061910719108191091911019111191121911319114191151911619117191181911919120191211912219123191241912519126191271912819129191301913119132191331913419135191361913719138191391914019141191421914319144191451914619147191481914919150191511915219153191541915519156191571915819159191601916119162191631916419165191661916719168191691917019171191721917319174191751917619177191781917919180191811918219183191841918519186191871918819189191901919119192191931919419195191961919719198191991920019201192021920319204192051920619207192081920919210192111921219213192141921519216192171921819219192201922119222192231922419225192261922719228192291923019231192321923319234192351923619237192381923919240192411924219243192441924519246192471924819249192501925119252192531925419255192561925719258192591926019261192621926319264192651926619267192681926919270192711927219273192741927519276192771927819279192801928119282192831928419285192861928719288192891929019291192921929319294192951929619297192981929919300193011930219303193041930519306193071930819309193101931119312193131931419315193161931719318193191932019321193221932319324193251932619327193281932919330193311933219333193341933519336193371933819339193401934119342193431934419345193461934719348193491935019351193521935319354193551935619357193581935919360193611936219363193641936519366193671936819369193701937119372193731937419375193761937719378193791938019381193821938319384193851938619387193881938919390193911939219393193941939519396193971939819399194001940119402194031940419405194061940719408194091941019411194121941319414194151941619417194181941919420194211942219423194241942519426194271942819429194301943119432194331943419435194361943719438194391944019441194421944319444194451944619447194481944919450194511945219453194541945519456194571945819459194601946119462194631946419465194661946719468194691947019471194721947319474194751947619477194781947919480194811948219483194841948519486194871948819489194901949119492194931949419495194961949719498194991950019501195021950319504195051950619507195081950919510195111951219513195141951519516195171951819519195201952119522195231952419525195261952719528195291953019531195321953319534195351953619537195381953919540195411954219543195441954519546195471954819549195501955119552195531955419555195561955719558195591956019561195621956319564195651956619567195681956919570195711957219573195741957519576195771957819579195801958119582195831958419585195861958719588195891959019591195921959319594195951959619597195981959919600196011960219603196041960519606196071960819609196101961119612196131961419615196161961719618196191962019621196221962319624196251962619627196281962919630196311963219633196341963519636196371963819639196401964119642196431964419645196461964719648196491965019651196521965319654196551965619657196581965919660196611966219663196641966519666196671966819669196701967119672196731967419675196761967719678196791968019681196821968319684196851968619687196881968919690196911969219693196941969519696196971969819699197001970119702197031970419705197061970719708197091971019711197121971319714197151971619717197181971919720197211972219723197241972519726197271972819729197301973119732197331973419735197361973719738197391974019741197421974319744197451974619747197481974919750197511975219753197541975519756197571975819759197601976119762197631976419765197661976719768197691977019771197721977319774197751977619777197781977919780197811978219783197841978519786197871978819789197901979119792197931979419795197961979719798197991980019801198021980319804198051980619807198081980919810198111981219813198141981519816198171981819819198201982119822198231982419825198261982719828198291983019831198321983319834198351983619837198381983919840198411984219843198441984519846198471984819849198501985119852198531985419855198561985719858198591986019861198621986319864198651986619867198681986919870198711987219873198741987519876198771987819879198801988119882198831988419885198861988719888198891989019891198921989319894198951989619897198981989919900199011990219903199041990519906199071990819909199101991119912199131991419915199161991719918199191992019921199221992319924199251992619927199281992919930199311993219933199341993519936199371993819939199401994119942199431994419945199461994719948199491995019951199521995319954199551995619957199581995919960199611996219963199641996519966199671996819969199701997119972199731997419975199761997719978199791998019981199821998319984199851998619987199881998919990199911999219993199941999519996199971999819999200002000120002200032000420005200062000720008200092001020011200122001320014200152001620017200182001920020200212002220023200242002520026200272002820029200302003120032200332003420035200362003720038200392004020041200422004320044200452004620047200482004920050200512005220053200542005520056200572005820059200602006120062200632006420065200662006720068200692007020071200722007320074200752007620077200782007920080200812008220083200842008520086200872008820089200902009120092200932009420095200962009720098200992010020101201022010320104201052010620107201082010920110201112011220113201142011520116201172011820119201202012120122201232012420125201262012720128201292013020131201322013320134201352013620137201382013920140201412014220143201442014520146201472014820149201502015120152201532015420155201562015720158201592016020161201622016320164201652016620167201682016920170201712017220173201742017520176201772017820179201802018120182201832018420185201862018720188201892019020191201922019320194201952019620197201982019920200202012020220203202042020520206202072020820209202102021120212202132021420215202162021720218202192022020221202222022320224202252022620227202282022920230202312023220233202342023520236202372023820239202402024120242202432024420245202462024720248202492025020251202522025320254202552025620257202582025920260202612026220263202642026520266202672026820269202702027120272202732027420275202762027720278202792028020281202822028320284202852028620287202882028920290202912029220293202942029520296202972029820299203002030120302203032030420305203062030720308203092031020311203122031320314203152031620317203182031920320203212032220323203242032520326203272032820329203302033120332203332033420335203362033720338203392034020341203422034320344203452034620347203482034920350203512035220353203542035520356203572035820359203602036120362203632036420365203662036720368203692037020371203722037320374203752037620377203782037920380203812038220383203842038520386203872038820389203902039120392203932039420395203962039720398203992040020401204022040320404204052040620407204082040920410204112041220413204142041520416204172041820419204202042120422204232042420425204262042720428204292043020431204322043320434204352043620437204382043920440204412044220443204442044520446204472044820449204502045120452204532045420455204562045720458204592046020461204622046320464204652046620467204682046920470204712047220473204742047520476204772047820479204802048120482204832048420485204862048720488204892049020491204922049320494204952049620497204982049920500205012050220503205042050520506205072050820509205102051120512205132051420515205162051720518205192052020521205222052320524205252052620527205282052920530205312053220533205342053520536205372053820539205402054120542205432054420545205462054720548205492055020551205522055320554205552055620557205582055920560205612056220563205642056520566205672056820569205702057120572205732057420575205762057720578205792058020581205822058320584205852058620587205882058920590205912059220593205942059520596205972059820599206002060120602206032060420605206062060720608206092061020611206122061320614206152061620617206182061920620206212062220623206242062520626206272062820629206302063120632206332063420635206362063720638206392064020641206422064320644206452064620647206482064920650206512065220653206542065520656206572065820659206602066120662206632066420665206662066720668206692067020671206722067320674206752067620677206782067920680206812068220683206842068520686206872068820689206902069120692206932069420695206962069720698206992070020701207022070320704207052070620707207082070920710207112071220713207142071520716207172071820719207202072120722207232072420725207262072720728207292073020731207322073320734207352073620737207382073920740207412074220743207442074520746207472074820749207502075120752207532075420755207562075720758207592076020761207622076320764207652076620767207682076920770207712077220773207742077520776207772077820779207802078120782207832078420785207862078720788207892079020791207922079320794207952079620797207982079920800208012080220803208042080520806208072080820809208102081120812208132081420815208162081720818208192082020821208222082320824208252082620827208282082920830208312083220833208342083520836208372083820839208402084120842208432084420845208462084720848208492085020851208522085320854208552085620857208582085920860208612086220863208642086520866208672086820869208702087120872208732087420875208762087720878208792088020881208822088320884208852088620887208882088920890208912089220893208942089520896208972089820899209002090120902209032090420905209062090720908209092091020911209122091320914209152091620917209182091920920209212092220923209242092520926209272092820929209302093120932209332093420935209362093720938209392094020941209422094320944209452094620947209482094920950209512095220953209542095520956209572095820959209602096120962209632096420965209662096720968209692097020971209722097320974209752097620977209782097920980209812098220983209842098520986209872098820989209902099120992209932099420995209962099720998209992100021001210022100321004210052100621007210082100921010210112101221013210142101521016210172101821019210202102121022210232102421025210262102721028210292103021031210322103321034210352103621037210382103921040210412104221043210442104521046210472104821049210502105121052210532105421055210562105721058210592106021061210622106321064210652106621067210682106921070210712107221073210742107521076210772107821079210802108121082210832108421085210862108721088210892109021091210922109321094210952109621097210982109921100211012110221103211042110521106211072110821109211102111121112211132111421115211162111721118211192112021121211222112321124211252112621127211282112921130211312113221133211342113521136211372113821139211402114121142211432114421145211462114721148211492115021151211522115321154211552115621157211582115921160211612116221163211642116521166211672116821169211702117121172211732117421175211762117721178211792118021181211822118321184211852118621187211882118921190211912119221193211942119521196211972119821199212002120121202212032120421205212062120721208212092121021211212122121321214212152121621217212182121921220212212122221223212242122521226212272122821229212302123121232212332123421235212362123721238212392124021241212422124321244212452124621247212482124921250212512125221253212542125521256212572125821259212602126121262212632126421265212662126721268212692127021271212722127321274212752127621277212782127921280212812128221283212842128521286212872128821289212902129121292212932129421295212962129721298212992130021301213022130321304213052130621307213082130921310213112131221313213142131521316213172131821319213202132121322213232132421325213262132721328213292133021331213322133321334213352133621337213382133921340213412134221343213442134521346213472134821349213502135121352213532135421355213562135721358213592136021361213622136321364213652136621367213682136921370213712137221373213742137521376213772137821379213802138121382213832138421385213862138721388213892139021391213922139321394213952139621397213982139921400214012140221403214042140521406214072140821409214102141121412214132141421415214162141721418214192142021421214222142321424214252142621427214282142921430214312143221433214342143521436214372143821439214402144121442214432144421445214462144721448214492145021451214522145321454214552145621457214582145921460214612146221463214642146521466214672146821469214702147121472214732147421475214762147721478214792148021481214822148321484214852148621487214882148921490214912149221493214942149521496214972149821499215002150121502215032150421505215062150721508215092151021511215122151321514215152151621517215182151921520215212152221523215242152521526215272152821529215302153121532215332153421535215362153721538215392154021541215422154321544215452154621547215482154921550215512155221553215542155521556215572155821559215602156121562215632156421565215662156721568215692157021571215722157321574215752157621577215782157921580215812158221583215842158521586215872158821589215902159121592215932159421595215962159721598215992160021601216022160321604216052160621607216082160921610216112161221613216142161521616216172161821619216202162121622216232162421625216262162721628216292163021631216322163321634216352163621637216382163921640216412164221643216442164521646216472164821649216502165121652216532165421655216562165721658216592166021661216622166321664216652166621667216682166921670216712167221673216742167521676216772167821679216802168121682216832168421685216862168721688216892169021691216922169321694216952169621697216982169921700217012170221703217042170521706217072170821709217102171121712217132171421715217162171721718217192172021721217222172321724
  1. /*
  2. * Copyright (c) 2011-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Previously licensed under the ISC license by Qualcomm Atheros, Inc.
  6. *
  7. *
  8. * Permission to use, copy, modify, and/or distribute this software for
  9. * any purpose with or without fee is hereby granted, provided that the
  10. * above copyright notice and this permission notice appear in all
  11. * copies.
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  14. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  15. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  16. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  17. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  18. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  19. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  20. * PERFORMANCE OF THIS SOFTWARE.
  21. */
  22. /*
  23. * This file was originally distributed by Qualcomm Atheros, Inc.
  24. * under proprietary terms before Copyright ownership was assigned
  25. * to the Linux Foundation.
  26. */
  27. /**
  28. * @file htt.h
  29. *
  30. * @details the public header file of HTT layer
  31. */
  32. #ifndef _HTT_H_
  33. #define _HTT_H_
  34. #include <htt_deps.h>
  35. #include <htt_common.h>
  36. /*
  37. * Unless explicitly specified to use 64 bits to represent physical addresses
  38. * (or more precisely, bus addresses), default to 32 bits.
  39. */
  40. #ifndef HTT_PADDR64
  41. #define HTT_PADDR64 0
  42. #endif
  43. #ifndef offsetof
  44. #define offsetof(type, field) ((unsigned int)(&((type *)0)->field))
  45. #endif
  46. /*
  47. * HTT version history:
  48. * 1.0 initial numbered version
  49. * 1.1 modifications to STATS messages.
  50. * These modifications are not backwards compatible, but since the
  51. * STATS messages themselves are non-essential (they are for debugging),
  52. * the 1.1 version of the HTT message library as a whole is compatible
  53. * with the 1.0 version.
  54. * 1.2 reset mask IE added to STATS_REQ message
  55. * 1.3 stat config IE added to STATS_REQ message
  56. *----
  57. * 2.0 FW rx PPDU desc added to RX_IND message
  58. * 2.1 Enable msdu_ext/frag_desc banking change for WIFI2.0
  59. *----
  60. * 3.0 Remove HTT_H2T_MSG_TYPE_MGMT_TX message
  61. * 3.1 Added HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND message
  62. * 3.2 Added HTT_H2T_MSG_TYPE_WDI_IPA_CFG,
  63. * HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST messages
  64. * 3.3 Added HTT_H2T_MSG_TYPE_AGGR_CFG_EX message
  65. * 3.4 Added tx_compl_req flag in HTT tx descriptor
  66. * 3.5 Added flush and fail stats in rx_reorder stats structure
  67. * 3.6 Added frag flag in HTT RX INORDER PADDR IND header
  68. * 3.7 Made changes to support EOS Mac_core 3.0
  69. * 3.8 Added txq_group information element definition;
  70. * added optional txq_group suffix to TX_CREDIT_UPDATE_IND message
  71. * 3.9 Added HTT_T2H CHAN_CHANGE message;
  72. * Allow buffer addresses in bus-address format to be stored as
  73. * either 32 bits or 64 bits.
  74. * 3.10 Add optional TLV extensions to the VERSION_REQ and VERSION_CONF
  75. * messages to specify which HTT options to use.
  76. * Initial TLV options cover:
  77. * - whether to use 32 or 64 bits to represent LL bus addresses
  78. * - whether to use TX_COMPL_IND or TX_CREDIT_UPDATE_IND in HL systems
  79. * - how many tx queue groups to use
  80. * 3.11 Expand rx debug stats:
  81. * - Expand the rx_reorder_stats struct with stats about successful and
  82. * failed rx buffer allcoations.
  83. * - Add a new rx_remote_buffer_mgmt_stats struct with stats about
  84. * the supply, allocation, use, and recycling of rx buffers for the
  85. * "remote ring" of rx buffers in host member in LL systems.
  86. * Add RX_REMOTE_RING_BUFFER_INFO stats type for uploading these stats.
  87. * 3.12 Add "rx offload packet error" message with initial "MIC error" subtype
  88. * 3.13 Add constants + macros to support 64-bit address format for the
  89. * tx fragments descriptor, the rx ring buffer, and the rx ring
  90. * index shadow register.
  91. * 3.14 Add a method for the host to provide detailed per-frame tx specs:
  92. * - Add htt_tx_msdu_desc_ext_t struct def.
  93. * - Add TLV to specify whether the target supports the HTT tx MSDU
  94. * extension descriptor.
  95. * - Change a reserved bit in the HTT tx MSDU descriptor to an
  96. * "extension" bit, to specify whether a HTT tx MSDU extension
  97. * descriptor is present.
  98. * 3.15 Add HW rx desc info to per-MSDU info elems in RX_IN_ORD_PADDR_IND msg.
  99. * (This allows the host to obtain key information about the MSDU
  100. * from a memory location already in the cache, rather than taking a
  101. * cache miss for each MSDU by reading the HW rx descs.)
  102. * 3.16 Add htt_pkt_type_eth2 and define pkt_subtype flags to indicate
  103. * whether a copy-engine classification result is appended to TX_FRM.
  104. * 3.17 Add a version of the WDI_IPA_CFG message; add RX_RING2 to WDI_IPA_CFG
  105. * 3.18 Add a PEER_DEL tx completion indication status, for HL cleanup of
  106. * tx frames in the target after the peer has already been deleted.
  107. * 3.19 Add HTT_DBG_STATS_RX_RATE_INFO_V2 and HTT_DBG_STATS_TX_RATE_INFO_V2
  108. * 3.20 Expand rx_reorder_stats.
  109. * 3.21 Add optional rx channel spec to HL RX_IND.
  110. * 3.22 Expand rx_reorder_stats
  111. * (distinguish duplicates within vs. outside block ack window)
  112. * 3.23 Add HTT_T2H_MSG_TYPE_RATE_REPORT to report peer justified rate.
  113. * The justified rate is calculated by two steps. The first is to multiply
  114. * user-rate by (1 - PER) and the other is to smooth the step 1's result
  115. * by a low pass filter.
  116. * This change allows HL download scheduling to consider the WLAN rate
  117. * that will be used for transmitting the downloaded frames.
  118. * 3.24 Expand rx_reorder_stats
  119. * (add counter for decrypt / MIC errors)
  120. * 3.25 Expand rx_reorder_stats
  121. * (add counter of frames received into both local + remote rings)
  122. * 3.26 Add stats struct for counting rx of tx BF, MU, SU, and NDPA frames
  123. * (HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT, rx_txbf_musu_ndpa_pkts_stats)
  124. * 3.27 Add a new interface for flow-control. The following t2h messages have
  125. * been included: HTT_T2H_MSG_TYPE_FLOW_POOL_MAP and
  126. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  127. * 3.28 Add a new interface for ring interface change. The following two h2t
  128. * and one t2h messages have been included:
  129. * HTT_H2T_MSG_TYPE_SRING_SETUP, HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG,
  130. * and HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  131. * 3.29 Add definitions of htt_tx_msdu_desc_ext2_t descriptor and other
  132. * information elements passed from the host to a Lithium target,
  133. * Add definitions of the HTT_H2T ADD_WDS_ENTRY and DELETE_WDS_ENTRY
  134. * messages and the HTT_T2H MAP_FLOW_INFO message (for use with Lithium
  135. * targets).
  136. * 3.30 Add pktlog flag inside HTT_T2H RX_IN_ORD_PADDR_IND message
  137. * 3.31 Add HTT_H2T_MSG_TYPE_RFS_CONFIG
  138. * 3.32 Add HTT_WDI_IPA_OPCODE_SHARING_STATS, HTT_WDI_IPA_OPCODE_SET_QUOTA and
  139. * HTT_WDI_IPA_OPCODE_IND_QUOTA for getting quota and reporting WiFi
  140. * sharing stats
  141. * 3.33 Add HTT_TX_COMPL_IND_STAT_DROP and HTT_TX_COMPL_IND_STAT_HOST_INSPECT
  142. * 3.34 Add HW_PEER_ID field to PEER_MAP
  143. * 3.35 Revise bitfield defs of HTT_SRING_SETUP message
  144. * (changes are not backwards compatible, but HTT_SRING_SETUP message is
  145. * not yet in use)
  146. * 3.36 Add HTT_H2T_MSG_TYPE_EXT_STATS_REQ and HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  147. * 3.37 Add HTT_PEER_TYPE and htt_mac_addr defs
  148. * 3.38 Add holes_no_filled field to rx_reorder_stats
  149. * 3.39 Add host_inspected flag to htt_tx_tcl_vdev_metadata
  150. * 3.40 Add optional timestamps in the HTT tx completion
  151. * 3.41 Add optional tx power spec in the HTT tx completion (for DSRC use)
  152. * 3.42 Add PPDU_STATS_CFG + PPDU_STATS_IND
  153. * 3.43 Add HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR defs
  154. * 3.44 Add htt_tx_wbm_completion_v2
  155. * 3.45 Add host_tx_desc_pool flag in htt_tx_msdu_desc_ext2_t
  156. * 3.46 Add MAC ID and payload size fields to HTT_T2H_MSG_TYPE_PKTLOG header
  157. * 3.47 Add HTT_T2H PEER_MAP_V2 and PEER_UNMAP_V2
  158. * 3.48 Add pdev ID field to HTT_T2H_MSG_TYPE_PPDU_STATS_IND and
  159. * HTT_T2H_MSG_TYPE_PKTLOG
  160. * 3.49 Add HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND def
  161. * 3.50 Add learning_frame flag to htt_tx_msdu_desc_ext2_t
  162. * 3.51 Add SW peer ID and TID num to HTT TX WBM COMPLETION
  163. * 3.52 Add HTT_T2H FLOW_POOL_RESIZE msg def
  164. * 3.53 Update HTT_T2H FLOW_POOL_RESIZE msg def
  165. * 3.54 Define mcast and mcast_valid flags within htt_tx_wbm_transmit_status
  166. * 3.55 Add initiator / responder flags to RX_DELBA indication
  167. * 3.56 Fix HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE bit-mask defs
  168. * 3.57 Add support for in-band data within HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  169. * 3.58 Add optional MSDU ack RSSI array to end of HTT_T2H TX_COMPL_IND msg
  170. * 3.59 Add HTT_RXDMA_HOST_BUF_RING2 def
  171. * 3.60 Add HTT_T2H_MSG_TYPE_PEER_STATS_IND def
  172. * 3.61 Add rx offset fields to HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG msg
  173. * 3.62 Add antenna mask to reserved space in htt_rx_ppdu_desc_t
  174. * 3.63 Add HTT_HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND def
  175. * 3.64 Add struct htt_tx_compl_ind_append_tx_tsf64 and add tx_tsf64
  176. * array to the end of HTT_T2H TX_COMPL_IND msg
  177. * 3.65 Add fields in htt_tx_msdu_desc_ext2_t to allow the host to provide
  178. * a "cookie" to identify a MSDU, and to specify to not apply aggregation
  179. * for a MSDU.
  180. * 3.66 Add HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND msg.
  181. * Add PKT_CAPTURE_MODE flag within HTT_T2H TX_I_ORD_PADDR_IND msg.
  182. * 3.67 Add drop threshold field to HTT_H2T RX_RING_SELECTION_CFG msg.
  183. * 3.68 Add ipa_drop threshold fields to HTT_H2T_MSG_TYPE_SRING_SETUP
  184. * 3.69 Add htt_ul_ofdma_user_info_v0 defs
  185. * 3.70 Add AST1-AST3 fields to HTT_T2H PEER_MAP_V2 msg
  186. * 3.71 Add rx offload engine / flow search engine htt setup message defs for
  187. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG, HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  188. * 3.72 Add tx_retry_cnt fields to htt_tx_offload_deliver_ind_hdr_t and
  189. * htt_tx_data_hdr_information
  190. * 3.73 Add channel pre-calibration data upload and download messages defs for
  191. * HTT_T2H_MSG_TYPE_CHAN_CALDATA and HTT_H2T_MSG_TYPE_CHAN_CALDATA
  192. * 3.74 Add HTT_T2H_MSG_TYPE_RX_FISA_CFG msg.
  193. * 3.75 Add fp_ndp and mo_ndp flags in HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG.
  194. * 3.76 Add HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG msg.
  195. * 3.77 Add HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE msg.
  196. * 3.78 Add htt_ppdu_id def.
  197. * 3.79 Add HTT_NUM_AC_WMM def.
  198. * 3.80 Add add WDS_FREE_COUNT bitfield in T2H PEER_UNMAP_V2 msg.
  199. * 3.81 Add ppdu_start_tsf field in HTT_TX_WBM_COMPLETION_V2.
  200. * 3.82 Add WIN_SIZE field to HTT_T2H_MSG_TYPE_RX_DELBA msg.
  201. * 3.83 Shrink seq_idx field in HTT PPDU ID from 3 bits to 2.
  202. * 3.84 Add fisa_control_bits_v2 def.
  203. * 3.85 Add HTT_RX_PEER_META_DATA defs.
  204. * 3.86 Add HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND def.
  205. * 3.87 Add on-chip AST index field to PEER_MAP_V2 msg.
  206. * 3.88 Add HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE def.
  207. * 3.89 Add MSDU queue enumerations.
  208. * 3.90 Add HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND def.
  209. * 3.91 Add HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP, _UNMAP defs.
  210. * 3.92 Add HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG def.
  211. * 3.93 Add HTT_T2H_MSG_TYPE_PEER_MAP_V3 def.
  212. * 3.94 Add HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  213. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND defs.
  214. * 3.95 Add HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  215. * 3.96 Modify HTT_H2T_MSG_TYPE_TX_MONITOR_CFG def.
  216. * 3.97 Add tx MSDU drop byte count fields in vdev_txrx_stats_hw_stats TLV.
  217. * 3.98 Add htt_tx_tcl_metadata_v2 def.
  218. * 3.99 Add HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ, _UNMAP_REQ, _MAP_REPORT_REQ and
  219. * HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF defs.
  220. * 3.100 Add htt_tx_wbm_completion_v3 def.
  221. * 3.101 Add HTT_UL_OFDMA_USER_INFO_V1_BITMAP defs.
  222. * 3.102 Add HTT_H2T_MSG_TYPE_MSI_SETUP def.
  223. * 3.103 Add HTT_T2H_SAWF_MSDUQ_INFO_IND defs.
  224. * 3.104 Add mgmt/ctrl/data specs in rx ring cfg.
  225. * 3.105 Add HTT_H2T STREAMING_STATS_REQ + HTT_T2H STREAMING_STATS_IND defs.
  226. * 3.106 Add HTT_T2H_PPDU_ID_FMT_IND def.
  227. * 3.107 Add traffic_end_indication bitfield in htt_tx_msdu_desc_ext2_t.
  228. * 3.108 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP def.
  229. * 3.109 Add HTT_T2H RX_ADDBA_EXTN,RX_DELBA_EXTN defs.
  230. * 3.110 Add more word_mask fields in htt_tx_monitor_cfg_t.
  231. * 3.111 Add RXPCU filter enable flag in RX_RING_SELECTION_CFG msg.
  232. * 3.112 Add logical_link_id field in rx_peer_metadata_v1.
  233. * 3.113 Add add rx msdu,mpdu,ppdu fields in rx_ring_selection_cfg_t
  234. * 3.114 Add HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET def.
  235. * 3.115 Add HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP and
  236. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE msg defs.
  237. * 3.116 Add HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE flag.
  238. * 3.117 Add HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND def.
  239. * 3.118 Add HTT_T2H_MSG_TYPE_RX_DATA_IND and _SOFT_UMAC_TX_COMPL_IND defs.
  240. * 3.119 Add RX_PEER_META_DATA V1A and V1B defs.
  241. * 3.120 Add HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND, _RESP defs.
  242. * 3.121 Add HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND def.
  243. * 3.122 Add is_umac_hang flag in H2T UMAC_HANG_RECOVERY_SOC_START_PRE_RESET msg
  244. */
  245. #define HTT_CURRENT_VERSION_MAJOR 3
  246. #define HTT_CURRENT_VERSION_MINOR 122
  247. #define HTT_NUM_TX_FRAG_DESC 1024
  248. #define HTT_WIFI_IP_VERSION(x,y) ((x) == (y))
  249. #define HTT_CHECK_SET_VAL(field, val) \
  250. A_ASSERT(!((val) & ~((field ## _M) >> (field ## _S))))
  251. /* macros to assist in sign-extending fields from HTT messages */
  252. #define HTT_SIGN_BIT_MASK(field) \
  253. ((field ## _M + (1 << field ## _S)) >> 1)
  254. #define HTT_SIGN_BIT(_val, field) \
  255. (_val & HTT_SIGN_BIT_MASK(field))
  256. #define HTT_SIGN_BIT_UNSHIFTED(_val, field) \
  257. (HTT_SIGN_BIT(_val, field) >> field ## _S)
  258. #define HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field) \
  259. (HTT_SIGN_BIT_UNSHIFTED(_val, field) - 1)
  260. #define HTT_SIGN_BIT_EXTENSION(_val, field) \
  261. (~(HTT_SIGN_BIT_UNSHIFTED(_val, field) | \
  262. HTT_SIGN_BIT_UNSHIFTED_MINUS_ONE(_val, field)))
  263. #define HTT_SIGN_BIT_EXTENSION_MASK(_val, field) \
  264. (HTT_SIGN_BIT_EXTENSION(_val, field) & ~(field ## _M >> field ## _S))
  265. /*
  266. * TEMPORARY:
  267. * Provide HTT_H2T_MSG_TYPE_MGMT_TX as an alias for
  268. * DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX until all code
  269. * that refers to HTT_H2T_MSG_TYPE_MGMT_TX has been
  270. * updated.
  271. */
  272. #define HTT_H2T_MSG_TYPE_MGMT_TX DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX
  273. /*
  274. * TEMPORARY:
  275. * Provide HTT_T2H_MSG_TYPE_RC_UPDATE_IND as an alias for
  276. * DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND until all code
  277. * that refers to HTT_T2H_MSG_TYPE_RC_UPDATE_IND has been
  278. * updated.
  279. */
  280. #define HTT_T2H_MSG_TYPE_RC_UPDATE_IND DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND
  281. /**
  282. * htt_dbg_stats_type -
  283. * bit positions for each stats type within a stats type bitmask
  284. * The bitmask contains 24 bits.
  285. */
  286. enum htt_dbg_stats_type {
  287. HTT_DBG_STATS_WAL_PDEV_TXRX = 0, /* bit 0 -> 0x1 */
  288. HTT_DBG_STATS_RX_REORDER = 1, /* bit 1 -> 0x2 */
  289. HTT_DBG_STATS_RX_RATE_INFO = 2, /* bit 2 -> 0x4 */
  290. HTT_DBG_STATS_TX_PPDU_LOG = 3, /* bit 3 -> 0x8 */
  291. HTT_DBG_STATS_TX_RATE_INFO = 4, /* bit 4 -> 0x10 */
  292. HTT_DBG_STATS_TIDQ = 5, /* bit 5 -> 0x20 */
  293. HTT_DBG_STATS_TXBF_INFO = 6, /* bit 6 -> 0x40 */
  294. HTT_DBG_STATS_SND_INFO = 7, /* bit 7 -> 0x80 */
  295. HTT_DBG_STATS_ERROR_INFO = 8, /* bit 8 -> 0x100 */
  296. HTT_DBG_STATS_TX_SELFGEN_INFO = 9, /* bit 9 -> 0x200 */
  297. HTT_DBG_STATS_TX_MU_INFO = 10, /* bit 10 -> 0x400 */
  298. HTT_DBG_STATS_SIFS_RESP_INFO = 11, /* bit 11 -> 0x800 */
  299. HTT_DBG_STATS_RX_REMOTE_RING_BUFFER_INFO = 12, /* bit 12 -> 0x1000 */
  300. HTT_DBG_STATS_RX_RATE_INFO_V2 = 13, /* bit 13 -> 0x2000 */
  301. HTT_DBG_STATS_TX_RATE_INFO_V2 = 14, /* bit 14 -> 0x4000 */
  302. HTT_DBG_STATS_TXBF_MUSU_NDPA_PKT = 15, /* bit 15 -> 0x8000 */
  303. /* bits 16-23 currently reserved */
  304. /* keep this last */
  305. HTT_DBG_NUM_STATS
  306. };
  307. /*=== HTT option selection TLVs ===
  308. * Certain HTT messages have alternatives or options.
  309. * For such cases, the host and target need to agree on which option to use.
  310. * Option specification TLVs can be appended to the VERSION_REQ and
  311. * VERSION_CONF messages to select options other than the default.
  312. * These TLVs are entirely optional - if they are not provided, there is a
  313. * well-defined default for each option. If they are provided, they can be
  314. * provided in any order. Each TLV can be present or absent independent of
  315. * the presence / absence of other TLVs.
  316. *
  317. * The HTT option selection TLVs use the following format:
  318. * |31 16|15 8|7 0|
  319. * |---------------------------------+----------------+----------------|
  320. * | value (payload) | length | tag |
  321. * |-------------------------------------------------------------------|
  322. * The value portion need not be only 2 bytes; it can be extended by any
  323. * integer number of 4-byte units. The total length of the TLV, including
  324. * the tag and length fields, must be a multiple of 4 bytes. The length
  325. * field specifies the total TLV size in 4-byte units. Thus, the typical
  326. * TLV, with a 1-byte tag field, a 1-byte length field, and a 2-byte value
  327. * field, would store 0x1 in its length field, to show that the TLV occupies
  328. * a single 4-byte unit.
  329. */
  330. /*--- TLV header format - applies to all HTT option TLVs ---*/
  331. enum HTT_OPTION_TLV_TAGS {
  332. HTT_OPTION_TLV_TAG_RESERVED0 = 0x0,
  333. HTT_OPTION_TLV_TAG_LL_BUS_ADDR_SIZE = 0x1,
  334. HTT_OPTION_TLV_TAG_HL_SUPPRESS_TX_COMPL_IND = 0x2,
  335. HTT_OPTION_TLV_TAG_MAX_TX_QUEUE_GROUPS = 0x3,
  336. HTT_OPTION_TLV_TAG_SUPPORT_TX_MSDU_DESC_EXT = 0x4,
  337. /* TCL_METADATA_VER: added to support V2 and higher of the TCL Data Cmd */
  338. HTT_OPTION_TLV_TAG_TCL_METADATA_VER = 0x5,
  339. };
  340. #define HTT_TCL_METADATA_VER_SZ 4
  341. PREPACK struct htt_option_tlv_header_t {
  342. A_UINT8 tag;
  343. A_UINT8 length;
  344. } POSTPACK;
  345. #define HTT_OPTION_TLV_TAG_M 0x000000ff
  346. #define HTT_OPTION_TLV_TAG_S 0
  347. #define HTT_OPTION_TLV_LENGTH_M 0x0000ff00
  348. #define HTT_OPTION_TLV_LENGTH_S 8
  349. /*
  350. * value0 - 16 bit value field stored in word0
  351. * The TLV's value field may be longer than 2 bytes, in which case
  352. * the remainder of the value is stored in word1, word2, etc.
  353. */
  354. #define HTT_OPTION_TLV_VALUE0_M 0xffff0000
  355. #define HTT_OPTION_TLV_VALUE0_S 16
  356. #define HTT_OPTION_TLV_TAG_SET(word, tag) \
  357. do { \
  358. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_TAG, tag); \
  359. (word) |= ((tag) << HTT_OPTION_TLV_TAG_S); \
  360. } while (0)
  361. #define HTT_OPTION_TLV_TAG_GET(word) \
  362. (((word) & HTT_OPTION_TLV_TAG_M) >> HTT_OPTION_TLV_TAG_S)
  363. #define HTT_OPTION_TLV_LENGTH_SET(word, tag) \
  364. do { \
  365. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_LENGTH, tag); \
  366. (word) |= ((tag) << HTT_OPTION_TLV_LENGTH_S); \
  367. } while (0)
  368. #define HTT_OPTION_TLV_LENGTH_GET(word) \
  369. (((word) & HTT_OPTION_TLV_LENGTH_M) >> HTT_OPTION_TLV_LENGTH_S)
  370. #define HTT_OPTION_TLV_VALUE0_SET(word, tag) \
  371. do { \
  372. HTT_CHECK_SET_VAL(HTT_OPTION_TLV_VALUE0, tag); \
  373. (word) |= ((tag) << HTT_OPTION_TLV_VALUE0_S); \
  374. } while (0)
  375. #define HTT_OPTION_TLV_VALUE0_GET(word) \
  376. (((word) & HTT_OPTION_TLV_VALUE0_M) >> HTT_OPTION_TLV_VALUE0_S)
  377. /*--- format of specific HTT option TLVs ---*/
  378. /*
  379. * HTT option TLV for specifying LL bus address size
  380. * Some chips require bus addresses used by the target to access buffers
  381. * within the host's memory to be 32 bits; others require bus addresses
  382. * used by the target to access buffers within the host's memory to be
  383. * 64 bits.
  384. * The LL_BUS_ADDR_SIZE TLV can be sent from the target to the host as
  385. * a suffix to the VERSION_CONF message to specify which bus address format
  386. * the target requires.
  387. * If this LL_BUS_ADDR_SIZE TLV is not sent by the target, the host should
  388. * default to providing bus addresses to the target in 32-bit format.
  389. */
  390. enum HTT_OPTION_TLV_LL_BUS_ADDR_SIZE_VALUES {
  391. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE32 = 0x0,
  392. HTT_OPTION_TLV_LL_BUS_ADDR_SIZE64 = 0x1,
  393. };
  394. PREPACK struct htt_option_tlv_ll_bus_addr_size_t {
  395. struct htt_option_tlv_header_t hdr;
  396. A_UINT16 ll_bus_addr_size; /* LL_BUS_ADDR_SIZE_VALUES enum */
  397. } POSTPACK;
  398. /*
  399. * HTT option TLV for specifying whether HL systems should indicate
  400. * over-the-air tx completion for individual frames, or should instead
  401. * send a bulk TX_CREDIT_UPDATE_IND except when the host explicitly
  402. * requests an OTA tx completion for a particular tx frame.
  403. * This option does not apply to LL systems, where the TX_COMPL_IND
  404. * is mandatory.
  405. * This option is primarily intended for HL systems in which the tx frame
  406. * downloads over the host --> target bus are as slow as or slower than
  407. * the transmissions over the WLAN PHY. For cases where the bus is faster
  408. * than the WLAN PHY, the target will transmit relatively large A-MPDUs,
  409. * and consequently will send one TX_COMPL_IND message that covers several
  410. * tx frames. For cases where the WLAN PHY is faster than the bus,
  411. * the target will end up transmitting very short A-MPDUs, and consequently
  412. * sending many TX_COMPL_IND messages, which each cover a very small number
  413. * of tx frames.
  414. * The HL_SUPPRESS_TX_COMPL_IND TLV can be sent by the host to the target as
  415. * a suffix to the VERSION_REQ message to request whether the host desires to
  416. * use TX_CREDIT_UPDATE_IND rather than TX_COMPL_IND. The target can then
  417. * send a HTT_SUPPRESS_TX_COMPL_IND TLV to the host as a suffix to the
  418. * VERSION_CONF message to confirm whether TX_CREDIT_UPDATE_IND will be used
  419. * rather than TX_COMPL_IND. TX_CREDIT_UPDATE_IND shall only be used if the
  420. * host sends a HL_SUPPRESS_TX_COMPL_IND TLV requesting use of
  421. * TX_CREDIT_UPDATE_IND, and the target sends a HL_SUPPRESS_TX_COMPLE_IND TLV
  422. * back to the host confirming use of TX_CREDIT_UPDATE_IND.
  423. * Lack of a HL_SUPPRESS_TX_COMPL_IND TLV from either host --> target or
  424. * target --> host is equivalent to a HL_SUPPRESS_TX_COMPL_IND that
  425. * explicitly specifies HL_ALLOW_TX_COMPL_IND in the value payload of the
  426. * TLV.
  427. */
  428. enum HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND_VALUES {
  429. HTT_OPTION_TLV_HL_ALLOW_TX_COMPL_IND = 0x0,
  430. HTT_OPTION_TLV_HL_SUPPRESS_TX_COMPL_IND = 0x1,
  431. };
  432. PREPACK struct htt_option_tlv_hl_suppress_tx_compl_ind_t {
  433. struct htt_option_tlv_header_t hdr;
  434. A_UINT16 hl_suppress_tx_compl_ind; /* HL_SUPPRESS_TX_COMPL_IND enum */
  435. } POSTPACK;
  436. /*
  437. * HTT option TLV for specifying how many tx queue groups the target
  438. * may establish.
  439. * This TLV specifies the maximum value the target may send in the
  440. * txq_group_id field of any TXQ_GROUP information elements sent by
  441. * the target to the host. This allows the host to pre-allocate an
  442. * appropriate number of tx queue group structs.
  443. *
  444. * The MAX_TX_QUEUE_GROUPS_TLV can be sent from the host to the target as
  445. * a suffix to the VERSION_REQ message to specify whether the host supports
  446. * tx queue groups at all, and if so if there is any limit on the number of
  447. * tx queue groups that the host supports.
  448. * The MAX_TX_QUEUE_GROUPS TLV can be sent from the target to the host as
  449. * a suffix to the VERSION_CONF message. If the host has specified in the
  450. * VER_REQ message a limit on the number of tx queue groups the host can
  451. * support, the target shall limit its specification of the maximum tx groups
  452. * to be no larger than this host-specified limit.
  453. *
  454. * If the target does not provide a MAX_TX_QUEUE_GROUPS TLV, then the host
  455. * shall preallocate 4 tx queue group structs, and the target shall not
  456. * specify a txq_group_id larger than 3.
  457. */
  458. enum HTT_OPTION_TLV_MAX_TX_QUEUE_GROUPS_VALUES {
  459. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNSUPPORTED = 0,
  460. /*
  461. * values 1 through N specify the max number of tx queue groups
  462. * the sender supports
  463. */
  464. HTT_OPTION_TLV_TX_QUEUE_GROUPS_UNLIMITED = 0xffff,
  465. };
  466. /* TEMPORARY backwards-compatibility alias for a typo fix -
  467. * The htt_option_tlv_mac_tx_queue_groups_t typo has been corrected
  468. * to htt_option_tlv_max_tx_queue_groups_t, but an alias is provided
  469. * to support the old name (with the typo) until all references to the
  470. * old name are replaced with the new name.
  471. */
  472. #define htt_option_tlv_mac_tx_queue_groups_t htt_option_tlv_max_tx_queue_groups_t
  473. PREPACK struct htt_option_tlv_max_tx_queue_groups_t {
  474. struct htt_option_tlv_header_t hdr;
  475. A_UINT16 max_tx_queue_groups; /* max txq_group_id + 1 */
  476. } POSTPACK;
  477. /*
  478. * HTT option TLV for specifying whether the target supports an extended
  479. * version of the HTT tx descriptor. If the target provides this TLV
  480. * and specifies in the TLV that the target supports an extended version
  481. * of the HTT tx descriptor, the target must check the "extension" bit in
  482. * the HTT tx descriptor, and if the extension bit is set, to expect a
  483. * HTT tx MSDU extension descriptor immediately following the HTT tx MSDU
  484. * descriptor. Furthermore, the target must provide room for the HTT
  485. * tx MSDU extension descriptor in the target's TX_FRM buffer.
  486. * This option is intended for systems where the host needs to explicitly
  487. * control the transmission parameters such as tx power for individual
  488. * tx frames.
  489. * The SUPPORT_TX_MSDU_DESC_EXT TLB can be sent by the target to the host
  490. * as a suffix to the VERSION_CONF message to explicitly specify whether
  491. * the target supports the HTT tx MSDU extension descriptor.
  492. * Lack of a SUPPORT_TX_MSDU_DESC_EXT from the target shall be interpreted
  493. * by the host as lack of target support for the HTT tx MSDU extension
  494. * descriptor; the host shall provide HTT tx MSDU extension descriptors in
  495. * the HTT_H2T TX_FRM messages only if the target indicates it supports
  496. * the HTT tx MSDU extension descriptor.
  497. * The host is not required to provide the HTT tx MSDU extension descriptor
  498. * just because the target supports it; the target must check the
  499. * "extension" bit in the HTT tx MSDU descriptor to determine whether an
  500. * extension descriptor is present.
  501. */
  502. enum HTT_OPTION_TLV_SUPPORT_TX_MSDU_DESC_EXT_VALUES {
  503. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_NO_SUPPORT = 0x0,
  504. HTT_OPTION_TLV_TX_MSDU_DESC_EXT_SUPPORT = 0x1,
  505. };
  506. PREPACK struct htt_option_tlv_support_tx_msdu_desc_ext_t {
  507. struct htt_option_tlv_header_t hdr;
  508. A_UINT16 tx_msdu_desc_ext_support; /* SUPPORT_TX_MSDU_DESC_EXT enum */
  509. } POSTPACK;
  510. /*
  511. * For the tcl data command V2 and higher support added a new
  512. * version tag HTT_OPTION_TLV_TAG_TCL_METADATA_VER.
  513. * This will be used as a TLV in HTT_H2T_MSG_TYPE_VERSION_REQ and
  514. * HTT_T2H_MSG_TYPE_VERSION_CONF.
  515. * HTT option TLV for specifying which version of the TCL metadata struct
  516. * should be used:
  517. * V1 -> use htt_tx_tcl_metadata struct
  518. * V2 -> use htt_tx_tcl_metadata_v2 struct
  519. * Old FW will only support V1.
  520. * New FW will support V2. New FW will still support V1, at least during
  521. * a transition period.
  522. * Similarly, old host will only support V1, and new host will support V1 + V2.
  523. *
  524. * The host can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  525. * HTT_H2T_MSG_TYPE_VERSION_REQ to indicate to the target which version(s)
  526. * of TCL metadata the host supports. If the host doesn't provide a
  527. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_REQ message, it
  528. * is implicitly understood that the host only supports V1.
  529. * The target can provide a HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the
  530. * HTT_T2H_MSG_TYPE_VERSION_CONF to indicate which version of TCL metadata
  531. * the host shall use. The target shall only select one of the versions
  532. * supported by the host. If the target doesn't provide a
  533. * HTT_OPTION_TLV_TAG_TCL_METADATA_VER in the VERSION_CONF message, it
  534. * is implicitly understood that the V1 TCL metadata shall be used.
  535. */
  536. enum HTT_OPTION_TLV_TCL_METADATA_VER_VALUES {
  537. HTT_OPTION_TLV_TCL_METADATA_V1 = 1,
  538. HTT_OPTION_TLV_TCL_METADATA_V2 = 2,
  539. };
  540. PREPACK struct htt_option_tlv_tcl_metadata_ver_t {
  541. struct htt_option_tlv_header_t hdr;
  542. A_UINT16 tcl_metadata_ver; /* TCL_METADATA_VER_VALUES enum */
  543. } POSTPACK;
  544. #define HTT_OPTION_TLV_TCL_METADATA_VER_SET(word, value) \
  545. HTT_OPTION_TLV_VALUE0_SET(word, value)
  546. #define HTT_OPTION_TLV_TCL_METADATA_VER_GET(word) \
  547. HTT_OPTION_TLV_VALUE0_GET(word)
  548. typedef struct {
  549. union {
  550. /* BIT [11 : 0] :- tag
  551. * BIT [23 : 12] :- length
  552. * BIT [31 : 24] :- reserved
  553. */
  554. A_UINT32 tag__length;
  555. /*
  556. * The following struct is not endian-portable.
  557. * It is suitable for use within the target, which is known to be
  558. * little-endian.
  559. * The host should use the above endian-portable macros to access
  560. * the tag and length bitfields in an endian-neutral manner.
  561. */
  562. struct {
  563. A_UINT32 tag : 12, /* BIT [11 : 0] */
  564. length : 12, /* BIT [23 : 12] */
  565. reserved : 8; /* BIT [31 : 24] */
  566. };
  567. };
  568. } htt_tlv_hdr_t;
  569. /** HTT stats TLV tag values */
  570. typedef enum {
  571. HTT_STATS_TX_PDEV_CMN_TAG = 0, /* htt_tx_pdev_stats_cmn_tlv */
  572. HTT_STATS_TX_PDEV_UNDERRUN_TAG = 1, /* htt_tx_pdev_stats_urrn_tlv_v */
  573. HTT_STATS_TX_PDEV_SIFS_TAG = 2, /* htt_tx_pdev_stats_sifs_tlv_v */
  574. HTT_STATS_TX_PDEV_FLUSH_TAG = 3, /* htt_tx_pdev_stats_flush_tlv_v */
  575. HTT_STATS_TX_PDEV_PHY_ERR_TAG = 4, /* htt_tx_pdev_stats_phy_err_tlv_v */
  576. HTT_STATS_STRING_TAG = 5, /* htt_stats_string_tlv */
  577. HTT_STATS_TX_HWQ_CMN_TAG = 6, /* htt_tx_hwq_stats_cmn_tlv */
  578. HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG = 7, /* htt_tx_hwq_difs_latency_stats_tlv_v */
  579. HTT_STATS_TX_HWQ_CMD_RESULT_TAG = 8, /* htt_tx_hwq_cmd_result_stats_tlv_v */
  580. HTT_STATS_TX_HWQ_CMD_STALL_TAG = 9, /* htt_tx_hwq_cmd_stall_stats_tlv_v */
  581. HTT_STATS_TX_HWQ_FES_STATUS_TAG = 10, /* htt_tx_hwq_fes_result_stats_tlv_v */
  582. HTT_STATS_TX_TQM_GEN_MPDU_TAG = 11, /* htt_tx_tqm_gen_mpdu_stats_tlv_v */
  583. HTT_STATS_TX_TQM_LIST_MPDU_TAG = 12, /* htt_tx_tqm_list_mpdu_stats_tlv_v */
  584. HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG = 13, /* htt_tx_tqm_list_mpdu_cnt_tlv_v */
  585. HTT_STATS_TX_TQM_CMN_TAG = 14, /* htt_tx_tqm_cmn_stats_tlv */
  586. HTT_STATS_TX_TQM_PDEV_TAG = 15, /* htt_tx_tqm_pdev_stats_tlv_v */
  587. HTT_STATS_TX_TQM_CMDQ_STATUS_TAG = 16, /* htt_tx_tqm_cmdq_status_tlv */
  588. HTT_STATS_TX_DE_EAPOL_PACKETS_TAG = 17, /* htt_tx_de_eapol_packets_stats_tlv */
  589. HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG = 18, /* htt_tx_de_classify_failed_stats_tlv */
  590. HTT_STATS_TX_DE_CLASSIFY_STATS_TAG = 19, /* htt_tx_de_classify_stats_tlv */
  591. HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG = 20, /* htt_tx_de_classify_status_stats_tlv */
  592. HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG = 21, /* htt_tx_de_enqueue_packets_stats_tlv */
  593. HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG = 22, /* htt_tx_de_enqueue_discard_stats_tlv */
  594. HTT_STATS_TX_DE_CMN_TAG = 23, /* htt_tx_de_cmn_stats_tlv */
  595. HTT_STATS_RING_IF_TAG = 24, /* htt_ring_if_stats_tlv */
  596. HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG = 25, /* htt_tx_pdev_mu_mimo_sch_stats_tlv */
  597. HTT_STATS_SFM_CMN_TAG = 26, /* htt_sfm_cmn_tlv */
  598. HTT_STATS_SRING_STATS_TAG = 27, /* htt_sring_stats_tlv */
  599. HTT_STATS_RX_PDEV_FW_STATS_TAG = 28, /* htt_rx_pdev_fw_stats_tlv */
  600. HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG = 29, /* htt_rx_pdev_fw_ring_mpdu_err_tlv_v */
  601. HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG = 30, /* htt_rx_pdev_fw_mpdu_drop_tlv_v */
  602. HTT_STATS_RX_SOC_FW_STATS_TAG = 31, /* htt_rx_soc_fw_stats_tlv */
  603. HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG = 32, /* htt_rx_soc_fw_refill_ring_empty_tlv_v */
  604. HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG = 33, /* htt_rx_soc_fw_refill_ring_num_refill_tlv_v */
  605. HTT_STATS_TX_PDEV_RATE_STATS_TAG = 34, /* htt_tx_pdev_rate_stats_tlv */
  606. HTT_STATS_RX_PDEV_RATE_STATS_TAG = 35, /* htt_rx_pdev_rate_stats_tlv */
  607. HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG = 36, /* htt_tx_pdev_stats_sched_per_txq_tlv */
  608. HTT_STATS_TX_SCHED_CMN_TAG = 37, /* htt_stats_tx_sched_cmn_tlv */
  609. HTT_STATS_TX_PDEV_MUMIMO_MPDU_STATS_TAG = 38, /* htt_tx_pdev_mu_mimo_mpdu_stats_tlv */
  610. HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG = 39, /* htt_sched_txq_cmd_posted_tlv_v */
  611. HTT_STATS_RING_IF_CMN_TAG = 40, /* htt_ring_if_cmn_tlv */
  612. HTT_STATS_SFM_CLIENT_USER_TAG = 41, /* htt_sfm_client_user_tlv_v */
  613. HTT_STATS_SFM_CLIENT_TAG = 42, /* htt_sfm_client_tlv */
  614. HTT_STATS_TX_TQM_ERROR_STATS_TAG = 43, /* htt_tx_tqm_error_stats_tlv */
  615. HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG = 44, /* htt_sched_txq_cmd_reaped_tlv_v */
  616. HTT_STATS_SRING_CMN_TAG = 45, /* htt_sring_cmn_tlv */
  617. HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG = 46, /* htt_tx_selfgen_ac_err_stats_tlv */
  618. HTT_STATS_TX_SELFGEN_CMN_STATS_TAG = 47, /* htt_tx_selfgen_cmn_stats_tlv */
  619. HTT_STATS_TX_SELFGEN_AC_STATS_TAG = 48, /* htt_tx_selfgen_ac_stats_tlv */
  620. HTT_STATS_TX_SELFGEN_AX_STATS_TAG = 49, /* htt_tx_selfgen_ax_stats_tlv */
  621. HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG = 50, /* htt_tx_selfgen_ax_err_stats_tlv */
  622. HTT_STATS_TX_HWQ_MUMIMO_SCH_STATS_TAG = 51, /* htt_tx_hwq_mu_mimo_sch_stats_tlv */
  623. HTT_STATS_TX_HWQ_MUMIMO_MPDU_STATS_TAG = 52, /* htt_tx_hwq_mu_mimo_mpdu_stats_tlv */
  624. HTT_STATS_TX_HWQ_MUMIMO_CMN_STATS_TAG = 53, /* htt_tx_hwq_mu_mimo_cmn_stats_tlv */
  625. HTT_STATS_HW_INTR_MISC_TAG = 54, /* htt_hw_stats_intr_misc_tlv */
  626. HTT_STATS_HW_WD_TIMEOUT_TAG = 55, /* htt_hw_stats_wd_timeout_tlv */
  627. HTT_STATS_HW_PDEV_ERRS_TAG = 56, /* htt_hw_stats_pdev_errs_tlv */
  628. HTT_STATS_COUNTER_NAME_TAG = 57, /* htt_counter_tlv */
  629. HTT_STATS_TX_TID_DETAILS_TAG = 58, /* htt_tx_tid_stats_tlv */
  630. HTT_STATS_RX_TID_DETAILS_TAG = 59, /* htt_rx_tid_stats_tlv */
  631. HTT_STATS_PEER_STATS_CMN_TAG = 60, /* htt_peer_stats_cmn_tlv */
  632. HTT_STATS_PEER_DETAILS_TAG = 61, /* htt_peer_details_tlv */
  633. HTT_STATS_PEER_TX_RATE_STATS_TAG = 62, /* htt_tx_peer_rate_stats_tlv */
  634. HTT_STATS_PEER_RX_RATE_STATS_TAG = 63, /* htt_rx_peer_rate_stats_tlv */
  635. HTT_STATS_PEER_MSDU_FLOWQ_TAG = 64, /* htt_msdu_flow_stats_tlv */
  636. HTT_STATS_TX_DE_COMPL_STATS_TAG = 65, /* htt_tx_de_compl_stats_tlv */
  637. HTT_STATS_WHAL_TX_TAG = 66, /* htt_hw_stats_whal_tx_tlv */
  638. HTT_STATS_TX_PDEV_SIFS_HIST_TAG = 67, /* htt_tx_pdev_stats_sifs_hist_tlv_v */
  639. HTT_STATS_RX_PDEV_FW_STATS_PHY_ERR_TAG = 68, /* htt_rx_pdev_fw_stats_phy_err_tlv */
  640. HTT_STATS_TX_TID_DETAILS_V1_TAG = 69, /* htt_tx_tid_stats_v1_tlv */
  641. HTT_STATS_PDEV_CCA_1SEC_HIST_TAG = 70, /* htt_pdev_cca_stats_hist_tlv (for 1 sec interval stats) */
  642. HTT_STATS_PDEV_CCA_100MSEC_HIST_TAG = 71, /* htt_pdev_cca_stats_hist_tlv (for 100 msec interval stats) */
  643. HTT_STATS_PDEV_CCA_STAT_CUMULATIVE_TAG = 72, /* htt_pdev_stats_cca_stats_tlv */
  644. HTT_STATS_PDEV_CCA_COUNTERS_TAG = 73, /* htt_pdev_stats_cca_counters_tlv */
  645. HTT_STATS_TX_PDEV_MPDU_STATS_TAG = 74, /* htt_tx_pdev_mpdu_stats_tlv */
  646. HTT_STATS_PDEV_TWT_SESSIONS_TAG = 75, /* htt_pdev_stats_twt_sessions_tlv */
  647. HTT_STATS_PDEV_TWT_SESSION_TAG = 76, /* htt_pdev_stats_twt_session_tlv */
  648. HTT_STATS_RX_REFILL_RXDMA_ERR_TAG = 77, /* htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v */
  649. HTT_STATS_RX_REFILL_REO_ERR_TAG = 78, /* htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v */
  650. HTT_STATS_RX_REO_RESOURCE_STATS_TAG = 79, /* htt_rx_reo_debug_stats_tlv_v */
  651. HTT_STATS_TX_SOUNDING_STATS_TAG = 80, /* htt_tx_sounding_stats_tlv */
  652. HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG = 81, /* htt_tx_pdev_stats_tx_ppdu_stats_tlv_v */
  653. HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG = 82, /* htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v */
  654. HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG = 83, /* htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v */
  655. HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG = 84, /* htt_tx_hwq_txop_used_cnt_hist_tlv_v */
  656. HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG = 85, /* htt_tx_de_fw2wbm_ring_full_hist_tlv */
  657. HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG = 86, /* htt_sched_txq_sched_order_su_tlv */
  658. HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG = 87, /* htt_sched_txq_sched_eligibility_tlv */
  659. HTT_STATS_PDEV_OBSS_PD_TAG = 88, /* htt_pdev_obss_pd_stats_tlv */
  660. HTT_STATS_HW_WAR_TAG = 89, /* htt_hw_war_stats_tlv */
  661. HTT_STATS_RING_BACKPRESSURE_STATS_TAG = 90, /* htt_ring_backpressure_stats_tlv */
  662. HTT_STATS_LATENCY_PROF_STATS_TAG = 91, /* htt_latency_prof_stats_tlv */
  663. HTT_STATS_LATENCY_CTX_TAG = 92, /* htt_latency_prof_ctx_tlv */
  664. HTT_STATS_LATENCY_CNT_TAG = 93, /* htt_latency_prof_cnt_tlv */
  665. HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG = 94, /* htt_rx_pdev_ul_trigger_stats_tlv */
  666. HTT_STATS_RX_PDEV_UL_OFDMA_USER_STATS_TAG = 95, /* htt_rx_pdev_ul_ofdma_user_stats_tlv */
  667. HTT_STATS_RX_PDEV_UL_MIMO_USER_STATS_TAG = 96, /* htt_rx_pdev_ul_mimo_user_stats_tlv */
  668. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG = 97, /* htt_rx_pdev_ul_mumimo_trig_stats_tlv */
  669. HTT_STATS_RX_FSE_STATS_TAG = 98, /* htt_rx_fse_stats_tlv */
  670. HTT_STATS_PEER_SCHED_STATS_TAG = 99, /* htt_peer_sched_stats_tlv */
  671. HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG = 100, /* htt_sched_txq_supercycle_triggers_tlv_v */
  672. HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG = 101, /* htt_peer_ctrl_path_txrx_stats_tlv */
  673. HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG = 102, /* htt_pdev_ctrl_path_tx_stats_tlv */
  674. HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG = 103, /* htt_rx_pdev_rate_ext_stats_tlv */
  675. HTT_STATS_TX_PDEV_DL_MU_MIMO_STATS_TAG = 104, /* htt_tx_pdev_dl_mu_mimo_sch_stats_tlv */
  676. HTT_STATS_TX_PDEV_UL_MU_MIMO_STATS_TAG = 105, /* htt_tx_pdev_ul_mu_mimo_sch_stats_tlv */
  677. HTT_STATS_TX_PDEV_DL_MU_OFDMA_STATS_TAG = 106, /* htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv */
  678. HTT_STATS_TX_PDEV_UL_MU_OFDMA_STATS_TAG = 107, /* htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv */
  679. HTT_STATS_PDEV_TX_RATE_TXBF_STATS_TAG = 108, /* htt_tx_peer_rate_txbf_stats_tlv */
  680. HTT_STATS_UNSUPPORTED_ERROR_STATS_TAG = 109, /* htt_stats_error_tlv_v */
  681. HTT_STATS_UNAVAILABLE_ERROR_STATS_TAG = 110, /* htt_stats_error_tlv_v */
  682. HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG = 111, /* htt_tx_selfgen_ac_sched_status_stats_tlv */
  683. HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG = 112, /* htt_tx_selfgen_ax_sched_status_stats_tlv */
  684. HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG = 113, /* htt_txbf_ofdma_ndpa_stats_tlv - DEPRECATED */
  685. HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG = 114, /* htt_txbf_ofdma_ndp_stats_tlv - DEPRECATED */
  686. HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG = 115, /* htt_txbf_ofdma_brp_stats_tlv - DEPRECATED */
  687. HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG = 116, /* htt_txbf_ofdma_steer_stats_tlv - DEPRECATED */
  688. HTT_STATS_STA_UL_OFDMA_STATS_TAG = 117, /* htt_sta_ul_ofdma_stats_tlv */
  689. HTT_STATS_VDEV_RTT_RESP_STATS_TAG = 118, /* htt_vdev_rtt_resp_stats_tlv */
  690. HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG = 119, /* htt_pktlog_and_htt_ring_stats_tlv */
  691. HTT_STATS_DLPAGER_STATS_TAG = 120, /* htt_dlpager_stats_tlv */
  692. HTT_STATS_PHY_COUNTERS_TAG = 121, /* htt_phy_counters_tlv */
  693. HTT_STATS_PHY_STATS_TAG = 122, /* htt_phy_stats_tlv */
  694. HTT_STATS_PHY_RESET_COUNTERS_TAG = 123, /* htt_phy_reset_counters_tlv */
  695. HTT_STATS_PHY_RESET_STATS_TAG = 124, /* htt_phy_reset_stats_tlv */
  696. HTT_STATS_SOC_TXRX_STATS_COMMON_TAG = 125, /* htt_t2h_soc_txrx_stats_common_tlv */
  697. HTT_STATS_VDEV_TXRX_STATS_HW_STATS_TAG = 126, /* htt_t2h_vdev_txrx_stats_hw_stats_tlv */
  698. HTT_STATS_VDEV_RTT_INIT_STATS_TAG = 127, /* htt_vdev_rtt_init_stats_tlv */
  699. HTT_STATS_PER_RATE_STATS_TAG = 128, /* htt_tx_rate_stats_per_tlv */
  700. HTT_STATS_MU_PPDU_DIST_TAG = 129, /* htt_pdev_mu_ppdu_dist_tlv */
  701. HTT_STATS_TX_PDEV_MUMIMO_GRP_STATS_TAG = 130, /* htt_tx_pdev_mumimo_grp_stats_tlv */
  702. HTT_STATS_TX_PDEV_BE_RATE_STATS_TAG = 131, /* htt_tx_pdev_rate_stats_be_tlv */
  703. HTT_STATS_AST_ENTRY_TAG = 132, /* htt_ast_entry_tlv */
  704. HTT_STATS_TX_PDEV_BE_DL_MU_OFDMA_STATS_TAG = 133, /* htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv */
  705. HTT_STATS_TX_PDEV_BE_UL_MU_OFDMA_STATS_TAG = 134, /* htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv */
  706. HTT_STATS_TX_PDEV_RATE_STATS_BE_OFDMA_TAG = 135, /* htt_tx_pdev_rate_stats_be_ofdma_tlv */
  707. HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG = 136, /* htt_rx_pdev_ul_mumimo_trig_be_stats_tlv */
  708. HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG = 137, /* htt_tx_selfgen_be_err_stats_tlv */
  709. HTT_STATS_TX_SELFGEN_BE_STATS_TAG = 138, /* htt_tx_selfgen_be_stats_tlv */
  710. HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG = 139, /* htt_tx_selfgen_be_sched_status_stats_tlv */
  711. HTT_STATS_TX_PDEV_BE_UL_MU_MIMO_STATS_TAG = 140, /* htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv */
  712. HTT_STATS_RX_PDEV_BE_UL_MIMO_USER_STATS_TAG = 141, /* htt_rx_pdev_be_ul_mimo_user_stats_tlv */
  713. HTT_STATS_RX_RING_STATS_TAG = 142, /* htt_rx_fw_ring_stats_tlv_v */
  714. HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG = 143, /* htt_rx_pdev_be_ul_trigger_stats_tlv */
  715. HTT_STATS_TX_PDEV_SAWF_RATE_STATS_TAG = 144, /* htt_tx_pdev_rate_stats_sawf_tlv */
  716. HTT_STATS_STRM_GEN_MPDUS_TAG = 145, /* htt_stats_strm_gen_mpdus_tlv_t */
  717. HTT_STATS_STRM_GEN_MPDUS_DETAILS_TAG = 146, /* htt_stats_strm_gen_mpdus_details_tlv_t */
  718. HTT_STATS_TXBF_OFDMA_AX_NDPA_STATS_TAG = 147, /* htt_txbf_ofdma_ax_ndpa_stats_tlv */
  719. HTT_STATS_TXBF_OFDMA_AX_NDP_STATS_TAG = 148, /* htt_txbf_ofdma_ax_ndp_stats_tlv */
  720. HTT_STATS_TXBF_OFDMA_AX_BRP_STATS_TAG = 149, /* htt_txbf_ofdma_ax_brp_stats_tlv */
  721. HTT_STATS_TXBF_OFDMA_AX_STEER_STATS_TAG = 150, /* htt_txbf_ofdma_ax_steer_stats_tlv */
  722. HTT_STATS_TXBF_OFDMA_BE_NDPA_STATS_TAG = 151, /* htt_txbf_ofdma_be_ndpa_stats_tlv */
  723. HTT_STATS_TXBF_OFDMA_BE_NDP_STATS_TAG = 152, /* htt_txbf_ofdma_be_ndp_stats_tlv */
  724. HTT_STATS_TXBF_OFDMA_BE_BRP_STATS_TAG = 153, /* htt_txbf_ofdma_be_brp_stats_tlv */
  725. HTT_STATS_TXBF_OFDMA_BE_STEER_STATS_TAG = 154, /* htt_txbf_ofdma_be_steer_stats_tlv */
  726. HTT_STATS_DMAC_RESET_STATS_TAG = 155, /* htt_dmac_reset_stats_tlv */
  727. HTT_STATS_RX_PDEV_BE_UL_OFDMA_USER_STATS_TAG = 156, /* htt_rx_pdev_be_ul_ofdma_user_stats_tlv */
  728. HTT_STATS_PHY_TPC_STATS_TAG = 157, /* htt_phy_tpc_stats_tlv */
  729. HTT_STATS_PDEV_PUNCTURE_STATS_TAG = 158, /* htt_pdev_puncture_stats_tlv */
  730. HTT_STATS_ML_PEER_DETAILS_TAG = 159, /* htt_ml_peer_details_tlv */
  731. HTT_STATS_ML_PEER_EXT_DETAILS_TAG = 160, /* htt_ml_peer_ext_details_tlv */
  732. HTT_STATS_ML_LINK_INFO_DETAILS_TAG = 161, /* htt_ml_link_info_tlv */
  733. HTT_STATS_TX_PDEV_PPDU_DUR_TAG = 162, /* htt_tx_pdev_ppdu_dur_stats_tlv */
  734. HTT_STATS_RX_PDEV_PPDU_DUR_TAG = 163, /* htt_rx_pdev_ppdu_dur_stats_tlv */
  735. HTT_STATS_ODD_PDEV_MANDATORY_TAG = 164, /* htt_odd_mandatory_pdev_stats_tlv */
  736. HTT_STATS_PDEV_SCHED_ALGO_OFDMA_STATS_TAG = 165, /* htt_pdev_sched_algo_ofdma_stats_tlv */
  737. HTT_DBG_ODD_MANDATORY_MUMIMO_TAG = 166, /* htt_odd_mandatory_mumimo_pdev_stats_tlv */
  738. HTT_DBG_ODD_MANDATORY_MUOFDMA_TAG = 167, /* htt_odd_mandatory_muofdma_pdev_stats_tlv */
  739. HTT_STATS_LATENCY_PROF_CAL_STATS_TAG = 168, /* htt_latency_prof_cal_stats_tlv */
  740. HTT_STATS_TX_PDEV_MUEDCA_PARAMS_STATS_TAG = 169, /* htt_tx_pdev_muedca_params_stats_tlv_v - DEPRECATED */
  741. HTT_STATS_PDEV_BW_MGR_STATS_TAG = 170, /* htt_pdev_bw_mgr_stats_tlv */
  742. HTT_STATS_TX_PDEV_AP_EDCA_PARAMS_STATS_TAG = 171, /* htt_tx_pdev_ap_edca_params_stats_tlv_v */
  743. HTT_STATS_TXBF_OFDMA_AX_STEER_MPDU_STATS_TAG = 172, /* htt_txbf_ofdma_ax_steer_mpdu_stats_tlv */
  744. HTT_STATS_TXBF_OFDMA_BE_STEER_MPDU_STATS_TAG = 173, /* htt_txbf_ofdma_be_steer_mpdu_stats_tlv */
  745. HTT_STATS_PEER_AX_OFDMA_STATS_TAG = 174, /* htt_peer_ax_ofdma_stats_tlv */
  746. HTT_STATS_TX_PDEV_MU_EDCA_PARAMS_STATS_TAG = 175, /* htt_tx_pdev_mu_edca_params_stats_tlv_v */
  747. HTT_STATS_PDEV_MBSSID_CTRL_FRAME_STATS_TAG = 176, /* htt_pdev_mbssid_ctrl_frame_stats_tlv */
  748. HTT_STATS_TX_PDEV_MLO_ABORT_TAG = 177, /* htt_tx_pdev_stats_mlo_abort_tlv_v */
  749. HTT_STATS_TX_PDEV_MLO_TXOP_ABORT_TAG = 178, /* htt_tx_pdev_stats_mlo_txop_abort_tlv_v */
  750. HTT_STATS_UMAC_SSR_TAG = 179, /* htt_umac_ssr_stats_tlv */
  751. HTT_STATS_PEER_BE_OFDMA_STATS_TAG = 180, /* htt_peer_be_ofdma_stats_tlv */
  752. HTT_STATS_MAX_TAG,
  753. } htt_stats_tlv_tag_t;
  754. /* retain deprecated enum name as an alias for the current enum name */
  755. typedef htt_stats_tlv_tag_t htt_tlv_tag_t;
  756. #define HTT_STATS_TLV_TAG_M 0x00000fff
  757. #define HTT_STATS_TLV_TAG_S 0
  758. #define HTT_STATS_TLV_LENGTH_M 0x00fff000
  759. #define HTT_STATS_TLV_LENGTH_S 12
  760. #define HTT_STATS_TLV_TAG_GET(_var) \
  761. (((_var) & HTT_STATS_TLV_TAG_M) >> \
  762. HTT_STATS_TLV_TAG_S)
  763. #define HTT_STATS_TLV_TAG_SET(_var, _val) \
  764. do { \
  765. HTT_CHECK_SET_VAL(HTT_STATS_TLV_TAG, _val); \
  766. ((_var) |= ((_val) << HTT_STATS_TLV_TAG_S)); \
  767. } while (0)
  768. #define HTT_STATS_TLV_LENGTH_GET(_var) \
  769. (((_var) & HTT_STATS_TLV_LENGTH_M) >> \
  770. HTT_STATS_TLV_LENGTH_S)
  771. #define HTT_STATS_TLV_LENGTH_SET(_var, _val) \
  772. do { \
  773. HTT_CHECK_SET_VAL(HTT_STATS_TLV_LENGTH, _val); \
  774. ((_var) |= ((_val) << HTT_STATS_TLV_LENGTH_S)); \
  775. } while (0)
  776. /*=== host -> target messages ===============================================*/
  777. enum htt_h2t_msg_type {
  778. HTT_H2T_MSG_TYPE_VERSION_REQ = 0x0,
  779. HTT_H2T_MSG_TYPE_TX_FRM = 0x1,
  780. HTT_H2T_MSG_TYPE_RX_RING_CFG = 0x2,
  781. HTT_H2T_MSG_TYPE_STATS_REQ = 0x3,
  782. HTT_H2T_MSG_TYPE_SYNC = 0x4,
  783. HTT_H2T_MSG_TYPE_AGGR_CFG = 0x5,
  784. HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG = 0x6,
  785. DEPRECATED_HTT_H2T_MSG_TYPE_MGMT_TX = 0x7, /* no longer used */
  786. HTT_H2T_MSG_TYPE_WDI_IPA_CFG = 0x8,
  787. HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ = 0x9,
  788. HTT_H2T_MSG_TYPE_AGGR_CFG_EX = 0xa, /* per vdev amsdu subfrm limit */
  789. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  790. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  791. HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY = 0xd,
  792. HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY = 0xe,
  793. HTT_H2T_MSG_TYPE_RFS_CONFIG = 0xf,
  794. HTT_H2T_MSG_TYPE_EXT_STATS_REQ = 0x10,
  795. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  796. HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG = 0x12,
  797. HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG = 0x13,
  798. HTT_H2T_MSG_TYPE_CHAN_CALDATA = 0x14,
  799. HTT_H2T_MSG_TYPE_RX_FISA_CFG = 0x15,
  800. HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG = 0x16,
  801. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  802. HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE = 0x18,
  803. HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG = 0x19,
  804. HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG = 0x1a,
  805. HTT_H2T_MSG_TYPE_TX_MONITOR_CFG = 0x1b,
  806. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ = 0x1c,
  807. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ = 0x1d,
  808. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ = 0x1e,
  809. HTT_H2T_MSG_TYPE_MSI_SETUP = 0x1f,
  810. HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ = 0x20,
  811. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP = 0x21,
  812. HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET = 0x22,
  813. HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP = 0x23,
  814. HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP = 0x24,
  815. /* keep this last */
  816. HTT_H2T_NUM_MSGS
  817. };
  818. /*
  819. * HTT host to target message type -
  820. * stored in bits 7:0 of the first word of the message
  821. */
  822. #define HTT_H2T_MSG_TYPE_M 0xff
  823. #define HTT_H2T_MSG_TYPE_S 0
  824. #define HTT_H2T_MSG_TYPE_SET(word, msg_type) \
  825. do { \
  826. HTT_CHECK_SET_VAL(HTT_H2T_MSG_TYPE, msg_type); \
  827. (word) |= ((msg_type) << HTT_H2T_MSG_TYPE_S); \
  828. } while (0)
  829. #define HTT_H2T_MSG_TYPE_GET(word) \
  830. (((word) & HTT_H2T_MSG_TYPE_M) >> HTT_H2T_MSG_TYPE_S)
  831. /**
  832. * @brief host -> target version number request message definition
  833. *
  834. * MSG_TYPE => HTT_H2T_MSG_TYPE_VERSION_REQ
  835. *
  836. *
  837. * |31 24|23 16|15 8|7 0|
  838. * |----------------+----------------+----------------+----------------|
  839. * | reserved | msg type |
  840. * |-------------------------------------------------------------------|
  841. * : option request TLV (optional) |
  842. * :...................................................................:
  843. *
  844. * The VER_REQ message may consist of a single 4-byte word, or may be
  845. * extended with TLVs that specify which HTT options the host is requesting
  846. * from the target.
  847. * The following option TLVs may be appended to the VER_REQ message:
  848. * - HL_SUPPRESS_TX_COMPL_IND
  849. * - HL_MAX_TX_QUEUE_GROUPS
  850. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  851. * may be appended to the VER_REQ message (but only one TLV of each type).
  852. *
  853. * Header fields:
  854. * - MSG_TYPE
  855. * Bits 7:0
  856. * Purpose: identifies this as a version number request message
  857. * Value: 0x0 (HTT_H2T_MSG_TYPE_VERSION_REQ)
  858. */
  859. #define HTT_VER_REQ_BYTES 4
  860. /* TBDXXX: figure out a reasonable number */
  861. #define HTT_HL_DATA_SVC_PIPE_DEPTH 24
  862. #define HTT_LL_DATA_SVC_PIPE_DEPTH 64
  863. /**
  864. * @brief HTT tx MSDU descriptor
  865. *
  866. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_FRM
  867. *
  868. * @details
  869. * The HTT tx MSDU descriptor is created by the host HTT SW for each
  870. * tx MSDU. The HTT tx MSDU descriptor contains the information that
  871. * the target firmware needs for the FW's tx processing, particularly
  872. * for creating the HW msdu descriptor.
  873. * The same HTT tx descriptor is used for HL and LL systems, though
  874. * a few fields within the tx descriptor are used only by LL or
  875. * only by HL.
  876. * The HTT tx descriptor is defined in two manners: by a struct with
  877. * bitfields, and by a series of [dword offset, bit mask, bit shift]
  878. * definitions.
  879. * The target should use the struct def, for simplicitly and clarity,
  880. * but the host shall use the bit-mast + bit-shift defs, to be endian-
  881. * neutral. Specifically, the host shall use the get/set macros built
  882. * around the mask + shift defs.
  883. */
  884. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_S 0
  885. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_80211_HDR_M 0x1
  886. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_S 1
  887. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_AGGR_M 0x2
  888. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_S 2
  889. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_ENCRYPT_M 0x4
  890. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_S 3
  891. #define HTT_TX_MSDU_DESC_RAW_SUBTYPE_NO_CLASSIFY_M 0x8
  892. #define HTT_TX_VDEV_ID_WORD 0
  893. #define HTT_TX_VDEV_ID_MASK 0x3f
  894. #define HTT_TX_VDEV_ID_SHIFT 16
  895. #define HTT_TX_L3_CKSUM_OFFLOAD 1
  896. #define HTT_TX_L4_CKSUM_OFFLOAD 2
  897. #define HTT_TX_MSDU_LEN_DWORD 1
  898. #define HTT_TX_MSDU_LEN_MASK 0xffff;
  899. /*
  900. * HTT_VAR_PADDR macros
  901. * Allow physical / bus addresses to be either a single 32-bit value,
  902. * or a 64-bit value, stored as a little-endian lo,hi pair of 32-bit parts
  903. */
  904. #define HTT_VAR_PADDR32(var_name) \
  905. A_UINT32 var_name
  906. #define HTT_VAR_PADDR64_LE(var_name) \
  907. struct { \
  908. /* little-endian: lo precedes hi */ \
  909. A_UINT32 lo; \
  910. A_UINT32 hi; \
  911. } var_name
  912. /*
  913. * TEMPLATE_HTT_TX_MSDU_DESC_T:
  914. * This macro defines a htt_tx_msdu_descXXX_t in which any physical
  915. * addresses are stored in a XXX-bit field.
  916. * This macro is used to define both htt_tx_msdu_desc32_t and
  917. * htt_tx_msdu_desc64_t structs.
  918. */
  919. #define TEMPLATE_HTT_TX_MSDU_DESC_T(_paddr_bits_, _paddr__frags_desc_ptr_) \
  920. PREPACK struct htt_tx_msdu_desc ## _paddr_bits_ ## _t \
  921. { \
  922. /* DWORD 0: flags and meta-data */ \
  923. A_UINT32 \
  924. msg_type: 8, /* HTT_H2T_MSG_TYPE_TX_FRM */ \
  925. \
  926. /* pkt_subtype - \
  927. * Detailed specification of the tx frame contents, extending the \
  928. * general specification provided by pkt_type. \
  929. * FIX THIS: ADD COMPLETE SPECS FOR THIS FIELDS VALUE, e.g. \
  930. * pkt_type | pkt_subtype \
  931. * ============================================================== \
  932. * 802.3 | bit 0:3 - Reserved \
  933. * | bit 4: 0x0 - Copy-Engine Classification Results \
  934. * | not appended to the HTT message \
  935. * | 0x1 - Copy-Engine Classification Results \
  936. * | appended to the HTT message in the \
  937. * | format: \
  938. * | [HTT tx desc, frame header, \
  939. * | CE classification results] \
  940. * | The CE classification results begin \
  941. * | at the next 4-byte boundary after \
  942. * | the frame header. \
  943. * ------------+------------------------------------------------- \
  944. * Eth2 | bit 0:3 - Reserved \
  945. * | bit 4: 0x0 - Copy-Engine Classification Results \
  946. * | not appended to the HTT message \
  947. * | 0x1 - Copy-Engine Classification Results \
  948. * | appended to the HTT message. \
  949. * | See the above specification of the \
  950. * | CE classification results location. \
  951. * ------------+------------------------------------------------- \
  952. * native WiFi | bit 0:3 - Reserved \
  953. * | bit 4: 0x0 - Copy-Engine Classification Results \
  954. * | not appended to the HTT message \
  955. * | 0x1 - Copy-Engine Classification Results \
  956. * | appended to the HTT message. \
  957. * | See the above specification of the \
  958. * | CE classification results location. \
  959. * ------------+------------------------------------------------- \
  960. * mgmt | 0x0 - 802.11 MAC header absent \
  961. * | 0x1 - 802.11 MAC header present \
  962. * ------------+------------------------------------------------- \
  963. * raw | bit 0: 0x0 - 802.11 MAC header absent \
  964. * | 0x1 - 802.11 MAC header present \
  965. * | bit 1: 0x0 - allow aggregation \
  966. * | 0x1 - don't allow aggregation \
  967. * | bit 2: 0x0 - perform encryption \
  968. * | 0x1 - don't perform encryption \
  969. * | bit 3: 0x0 - perform tx classification / queuing \
  970. * | 0x1 - don't perform tx classification; \
  971. * | insert the frame into the "misc" \
  972. * | tx queue \
  973. * | bit 4: 0x0 - Copy-Engine Classification Results \
  974. * | not appended to the HTT message \
  975. * | 0x1 - Copy-Engine Classification Results \
  976. * | appended to the HTT message. \
  977. * | See the above specification of the \
  978. * | CE classification results location. \
  979. */ \
  980. pkt_subtype: 5, \
  981. \
  982. /* pkt_type - \
  983. * General specification of the tx frame contents. \
  984. * The htt_pkt_type enum should be used to specify and check the \
  985. * value of this field. \
  986. */ \
  987. pkt_type: 3, \
  988. \
  989. /* vdev_id - \
  990. * ID for the vdev that is sending this tx frame. \
  991. * For certain non-standard packet types, e.g. pkt_type == raw \
  992. * and (pkt_subtype >> 3) == 1, this field is not relevant/valid. \
  993. * This field is used primarily for determining where to queue \
  994. * broadcast and multicast frames. \
  995. */ \
  996. vdev_id: 6, \
  997. /* ext_tid - \
  998. * The extended traffic ID. \
  999. * If the TID is unknown, the extended TID is set to \
  1000. * HTT_TX_EXT_TID_INVALID. \
  1001. * If the tx frame is QoS data, then the extended TID has the 0-15 \
  1002. * value of the QoS TID. \
  1003. * If the tx frame is non-QoS data, then the extended TID is set to \
  1004. * HTT_TX_EXT_TID_NON_QOS. \
  1005. * If the tx frame is multicast or broadcast, then the extended TID \
  1006. * is set to HTT_TX_EXT_TID_MCAST_BCAST. \
  1007. */ \
  1008. ext_tid: 5, \
  1009. \
  1010. /* postponed - \
  1011. * This flag indicates whether the tx frame has been downloaded to \
  1012. * the target before but discarded by the target, and now is being \
  1013. * downloaded again; or if this is a new frame that is being \
  1014. * downloaded for the first time. \
  1015. * This flag allows the target to determine the correct order for \
  1016. * transmitting new vs. old frames. \
  1017. * value: 0 -> new frame, 1 -> re-send of a previously sent frame \
  1018. * This flag only applies to HL systems, since in LL systems, \
  1019. * the tx flow control is handled entirely within the target. \
  1020. */ \
  1021. postponed: 1, \
  1022. \
  1023. /* extension - \
  1024. * This flag indicates whether a HTT tx MSDU extension descriptor \
  1025. * (htt_tx_msdu_desc_ext_t) follows this HTT tx MSDU descriptor. \
  1026. * \
  1027. * 0x0 - no extension MSDU descriptor is present \
  1028. * 0x1 - an extension MSDU descriptor immediately follows the \
  1029. * regular MSDU descriptor \
  1030. */ \
  1031. extension: 1, \
  1032. \
  1033. /* cksum_offload - \
  1034. * This flag indicates whether checksum offload is enabled or not \
  1035. * for this frame. Target FW use this flag to turn on HW checksumming \
  1036. * 0x0 - No checksum offload \
  1037. * 0x1 - L3 header checksum only \
  1038. * 0x2 - L4 checksum only \
  1039. * 0x3 - L3 header checksum + L4 checksum \
  1040. */ \
  1041. cksum_offload: 2, \
  1042. \
  1043. /* tx_comp_req - \
  1044. * This flag indicates whether Tx Completion \
  1045. * from fw is required or not. \
  1046. * This flag is only relevant if tx completion is not \
  1047. * universally enabled. \
  1048. * For all LL systems, tx completion is mandatory, \
  1049. * so this flag will be irrelevant. \
  1050. * For HL systems tx completion is optional, but HL systems in which \
  1051. * the bus throughput exceeds the WLAN throughput will \
  1052. * probably want to always use tx completion, and thus \
  1053. * would not check this flag. \
  1054. * This flag is required when tx completions are not used universally, \
  1055. * but are still required for certain tx frames for which \
  1056. * an OTA delivery acknowledgment is needed by the host. \
  1057. * In practice, this would be for HL systems in which the \
  1058. * bus throughput is less than the WLAN throughput. \
  1059. * \
  1060. * 0x0 - Tx Completion Indication from Fw not required \
  1061. * 0x1 - Tx Completion Indication from Fw is required \
  1062. */ \
  1063. tx_compl_req: 1; \
  1064. \
  1065. \
  1066. /* DWORD 1: MSDU length and ID */ \
  1067. A_UINT32 \
  1068. len: 16, /* MSDU length, in bytes */ \
  1069. id: 16; /* MSDU ID used to identify the MSDU to the host, \
  1070. * and this id is used to calculate fragmentation \
  1071. * descriptor pointer inside the target based on \
  1072. * the base address, configured inside the target. \
  1073. */ \
  1074. \
  1075. /* DWORD 2 (or 2-3): fragmentation descriptor bus address */ \
  1076. /* frags_desc_ptr - \
  1077. * The fragmentation descriptor pointer tells the HW's MAC DMA \
  1078. * where the tx frame's fragments reside in memory. \
  1079. * This field only applies to LL systems, since in HL systems the \
  1080. * (degenerate single-fragment) fragmentation descriptor is created \
  1081. * within the target. \
  1082. */ \
  1083. _paddr__frags_desc_ptr_; \
  1084. \
  1085. /* DWORD 3 (or 4): peerid, chanfreq */ \
  1086. /* \
  1087. * Peer ID : Target can use this value to know which peer-id packet \
  1088. * destined to. \
  1089. * It's intended to be specified by host in case of NAWDS. \
  1090. */ \
  1091. A_UINT16 peerid; \
  1092. \
  1093. /* \
  1094. * Channel frequency: This identifies the desired channel \
  1095. * frequency (in mhz) for tx frames. This is used by FW to help \
  1096. * determine when it is safe to transmit or drop frames for \
  1097. * off-channel operation. \
  1098. * The default value of zero indicates to FW that the corresponding \
  1099. * VDEV's home channel (if there is one) is the desired channel \
  1100. * frequency. \
  1101. */ \
  1102. A_UINT16 chanfreq; \
  1103. \
  1104. /* Reason reserved is commented is increasing the htt structure size \
  1105. * leads to some weird issues. \
  1106. * A_UINT32 reserved_dword3_bits0_31; \
  1107. */ \
  1108. } POSTPACK
  1109. /* define a htt_tx_msdu_desc32_t type */
  1110. TEMPLATE_HTT_TX_MSDU_DESC_T(32, HTT_VAR_PADDR32(frags_desc_ptr));
  1111. /* define a htt_tx_msdu_desc64_t type */
  1112. TEMPLATE_HTT_TX_MSDU_DESC_T(64, HTT_VAR_PADDR64_LE(frags_desc_ptr));
  1113. /*
  1114. * Make htt_tx_msdu_desc_t be an alias for either
  1115. * htt_tx_msdu_desc32_t or htt_tx_msdu_desc64_t
  1116. */
  1117. #if HTT_PADDR64
  1118. #define htt_tx_msdu_desc_t htt_tx_msdu_desc64_t
  1119. #else
  1120. #define htt_tx_msdu_desc_t htt_tx_msdu_desc32_t
  1121. #endif
  1122. /* decriptor information for Management frame*/
  1123. /*
  1124. * THIS htt_mgmt_tx_desc_t STRUCT IS DEPRECATED - DON'T USE IT.
  1125. * BOTH MANAGEMENT AND DATA FRAMES SHOULD USE htt_tx_msdu_desc_t.
  1126. */
  1127. #define HTT_MGMT_FRM_HDR_DOWNLOAD_LEN 32
  1128. extern A_UINT32 mgmt_hdr_len;
  1129. PREPACK struct htt_mgmt_tx_desc_t {
  1130. A_UINT32 msg_type;
  1131. #if HTT_PADDR64
  1132. A_UINT64 frag_paddr; /* DMAble address of the data */
  1133. #else
  1134. A_UINT32 frag_paddr; /* DMAble address of the data */
  1135. #endif
  1136. A_UINT32 desc_id; /* returned to host during completion
  1137. * to free the meory*/
  1138. A_UINT32 len; /* Fragment length */
  1139. A_UINT32 vdev_id; /* virtual device ID*/
  1140. A_UINT8 hdr[HTT_MGMT_FRM_HDR_DOWNLOAD_LEN]; /* frm header */
  1141. } POSTPACK;
  1142. PREPACK struct htt_mgmt_tx_compl_ind {
  1143. A_UINT32 desc_id;
  1144. A_UINT32 status;
  1145. } POSTPACK;
  1146. /*
  1147. * This SDU header size comes from the summation of the following:
  1148. * 1. Max of:
  1149. * a. Native WiFi header, for native WiFi frames: 24 bytes
  1150. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4)
  1151. * b. 802.11 header, for raw frames: 36 bytes
  1152. * (frame control, duration / ID, addr1, addr2, addr3, seq ctrl, addr4,
  1153. * QoS header, HT header)
  1154. * c. 802.3 header, for ethernet frames: 14 bytes
  1155. * (destination address, source address, ethertype / length)
  1156. * 2. Max of:
  1157. * a. IPv4 header, up through the DiffServ Code Point: 2 bytes
  1158. * b. IPv6 header, up through the Traffic Class: 2 bytes
  1159. * 3. 802.1Q VLAN header: 4 bytes
  1160. * 4. LLC/SNAP header: 8 bytes
  1161. */
  1162. #define HTT_TX_HDR_SIZE_NATIVE_WIFI 30
  1163. #define HTT_TX_HDR_SIZE_802_11_RAW 36
  1164. #define HTT_TX_HDR_SIZE_ETHERNET 14
  1165. #define HTT_TX_HDR_SIZE_OUTER_HDR_MAX HTT_TX_HDR_SIZE_802_11_RAW
  1166. A_COMPILE_TIME_ASSERT(
  1167. htt_encap_hdr_size_max_check_nwifi,
  1168. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_NATIVE_WIFI);
  1169. A_COMPILE_TIME_ASSERT(
  1170. htt_encap_hdr_size_max_check_enet,
  1171. HTT_TX_HDR_SIZE_OUTER_HDR_MAX >= HTT_TX_HDR_SIZE_ETHERNET);
  1172. #define HTT_HL_TX_HDR_SIZE_IP 1600 /* also include payload */
  1173. #define HTT_LL_TX_HDR_SIZE_IP 16 /* up to the end of UDP header for IPv4 case */
  1174. #define HTT_TX_HDR_SIZE_802_1Q 4
  1175. #define HTT_TX_HDR_SIZE_LLC_SNAP 8
  1176. #define HTT_COMMON_TX_FRM_HDR_LEN \
  1177. (HTT_TX_HDR_SIZE_OUTER_HDR_MAX + \
  1178. HTT_TX_HDR_SIZE_802_1Q + \
  1179. HTT_TX_HDR_SIZE_LLC_SNAP)
  1180. #define HTT_HL_TX_FRM_HDR_LEN \
  1181. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_HL_TX_HDR_SIZE_IP)
  1182. #define HTT_LL_TX_FRM_HDR_LEN \
  1183. (HTT_COMMON_TX_FRM_HDR_LEN + HTT_LL_TX_HDR_SIZE_IP)
  1184. #define HTT_TX_DESC_LEN sizeof(struct htt_tx_msdu_desc_t)
  1185. /* dword 0 */
  1186. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_BYTES 0
  1187. #define HTT_TX_DESC_PKT_SUBTYPE_OFFSET_DWORD 0
  1188. #define HTT_TX_DESC_PKT_SUBTYPE_M 0x00001f00
  1189. #define HTT_TX_DESC_PKT_SUBTYPE_S 8
  1190. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_BYTES 0
  1191. #define HTT_TX_DESC_NO_ENCRYPT_OFFSET_DWORD 0
  1192. #define HTT_TX_DESC_NO_ENCRYPT_M 0x00000400
  1193. #define HTT_TX_DESC_NO_ENCRYPT_S 10
  1194. #define HTT_TX_DESC_PKT_TYPE_OFFSET_BYTES 0
  1195. #define HTT_TX_DESC_PKT_TYPE_OFFSET_DWORD 0
  1196. #define HTT_TX_DESC_PKT_TYPE_M 0x0000e000
  1197. #define HTT_TX_DESC_PKT_TYPE_S 13
  1198. #define HTT_TX_DESC_VDEV_ID_OFFSET_BYTES 0
  1199. #define HTT_TX_DESC_VDEV_ID_OFFSET_DWORD 0
  1200. #define HTT_TX_DESC_VDEV_ID_M 0x003f0000
  1201. #define HTT_TX_DESC_VDEV_ID_S 16
  1202. #define HTT_TX_DESC_EXT_TID_OFFSET_BYTES 0
  1203. #define HTT_TX_DESC_EXT_TID_OFFSET_DWORD 0
  1204. #define HTT_TX_DESC_EXT_TID_M 0x07c00000
  1205. #define HTT_TX_DESC_EXT_TID_S 22
  1206. #define HTT_TX_DESC_POSTPONED_OFFSET_BYTES 0
  1207. #define HTT_TX_DESC_POSTPONED_OFFSET_DWORD 0
  1208. #define HTT_TX_DESC_POSTPONED_M 0x08000000
  1209. #define HTT_TX_DESC_POSTPONED_S 27
  1210. #define HTT_TX_DESC_EXTENSION_OFFSET_BYTE 0
  1211. #define HTT_TX_DESC_EXTENSION_OFFSET_DWORD 0
  1212. #define HTT_TX_DESC_EXTENSION_M 0x10000000
  1213. #define HTT_TX_DESC_EXTENSION_S 28
  1214. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_BYTES 0
  1215. #define HTT_TX_DESC_CKSUM_OFFLOAD_OFFSET_DWORD 0
  1216. #define HTT_TX_DESC_CKSUM_OFFLOAD_M 0x60000000
  1217. #define HTT_TX_DESC_CKSUM_OFFLOAD_S 29
  1218. #define HTT_TX_DESC_TX_COMP_OFFSET_BYTES 0
  1219. #define HTT_TX_DESC_TX_COMP_OFFSET_DWORD 0
  1220. #define HTT_TX_DESC_TX_COMP_M 0x80000000
  1221. #define HTT_TX_DESC_TX_COMP_S 31
  1222. /* dword 1 */
  1223. #define HTT_TX_DESC_FRM_LEN_OFFSET_BYTES 4
  1224. #define HTT_TX_DESC_FRM_LEN_OFFSET_DWORD 1
  1225. #define HTT_TX_DESC_FRM_LEN_M 0x0000ffff
  1226. #define HTT_TX_DESC_FRM_LEN_S 0
  1227. #define HTT_TX_DESC_FRM_ID_OFFSET_BYTES 4
  1228. #define HTT_TX_DESC_FRM_ID_OFFSET_DWORD 1
  1229. #define HTT_TX_DESC_FRM_ID_M 0xffff0000
  1230. #define HTT_TX_DESC_FRM_ID_S 16
  1231. /* dword 2 */
  1232. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_BYTES 8
  1233. #define HTT_TX_DESC_FRAGS_DESC_PADDR_OFFSET_DWORD 2
  1234. /* for systems using 64-bit format for bus addresses */
  1235. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_M 0xffffffff
  1236. #define HTT_TX_DESC_FRAGS_DESC_PADDR_HI_S 0
  1237. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_M 0xffffffff
  1238. #define HTT_TX_DESC_FRAGS_DESC_PADDR_LO_S 0
  1239. /* for systems using 32-bit format for bus addresses */
  1240. #define HTT_TX_DESC_FRAGS_DESC_PADDR_M 0xffffffff
  1241. #define HTT_TX_DESC_FRAGS_DESC_PADDR_S 0
  1242. /* dword 3 */
  1243. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 16
  1244. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 12
  1245. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64 \
  1246. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64 >> 2)
  1247. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32 \
  1248. (HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32 >> 2)
  1249. #if HTT_PADDR64
  1250. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_64
  1251. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_64
  1252. #else
  1253. #define HTT_TX_DESC_PEER_ID_OFFSET_BYTES HTT_TX_DESC_PEER_ID_OFFSET_BYTES_32
  1254. #define HTT_TX_DESC_PEER_ID_OFFSET_DWORD HTT_TX_DESC_PEER_ID_OFFSET_DWORD_32
  1255. #endif
  1256. #define HTT_TX_DESC_PEER_ID_M 0x0000ffff
  1257. #define HTT_TX_DESC_PEER_ID_S 0
  1258. /*
  1259. * TEMPORARY:
  1260. * The original definitions for the PEER_ID fields contained typos
  1261. * (with _DESC_PADDR appended to this PEER_ID field name).
  1262. * Retain deprecated original names for PEER_ID fields until all code that
  1263. * refers to them has been updated.
  1264. */
  1265. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_BYTES \
  1266. HTT_TX_DESC_PEER_ID_OFFSET_BYTES
  1267. #define HTT_TX_DESC_PEERID_DESC_PADDR_OFFSET_DWORD \
  1268. HTT_TX_DESC_PEER_ID_OFFSET_DWORD
  1269. #define HTT_TX_DESC_PEERID_DESC_PADDR_M \
  1270. HTT_TX_DESC_PEER_ID_M
  1271. #define HTT_TX_DESC_PEERID_DESC_PADDR_S \
  1272. HTT_TX_DESC_PEER_ID_S
  1273. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 16 /* to dword with chan freq */
  1274. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 12 /* to dword with chan freq */
  1275. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64 \
  1276. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64 >> 2)
  1277. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32 \
  1278. (HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32 >> 2)
  1279. #if HTT_PADDR64
  1280. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_64
  1281. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_64
  1282. #else
  1283. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES HTT_TX_DESC_CHAN_FREQ_OFFSET_BYTES_32
  1284. #define HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD HTT_TX_DESC_CHAN_FREQ_OFFSET_DWORD_32
  1285. #endif
  1286. #define HTT_TX_DESC_CHAN_FREQ_M 0xffff0000
  1287. #define HTT_TX_DESC_CHAN_FREQ_S 16
  1288. #define HTT_TX_DESC_PKT_SUBTYPE_GET(_var) \
  1289. (((_var) & HTT_TX_DESC_PKT_SUBTYPE_M) >> HTT_TX_DESC_PKT_SUBTYPE_S)
  1290. #define HTT_TX_DESC_PKT_SUBTYPE_SET(_var, _val) \
  1291. do { \
  1292. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_SUBTYPE, _val); \
  1293. ((_var) |= ((_val) << HTT_TX_DESC_PKT_SUBTYPE_S)); \
  1294. } while (0)
  1295. #define HTT_TX_DESC_NO_ENCRYPT_GET(_var) \
  1296. (((_var) & HTT_TX_DESC_NO_ENCRYPT_M) >> HTT_TX_DESC_NO_ENCRYPT_S)
  1297. #define HTT_TX_DESC_NO_ENCRYPT_SET(_var, _val) \
  1298. do { \
  1299. HTT_CHECK_SET_VAL(HTT_TX_DESC_NO_ENCRYPT, _val); \
  1300. ((_var) |= ((_val) << HTT_TX_DESC_NO_ENCRYPT_S)); \
  1301. } while (0)
  1302. #define HTT_TX_DESC_PKT_TYPE_GET(_var) \
  1303. (((_var) & HTT_TX_DESC_PKT_TYPE_M) >> HTT_TX_DESC_PKT_TYPE_S)
  1304. #define HTT_TX_DESC_PKT_TYPE_SET(_var, _val) \
  1305. do { \
  1306. HTT_CHECK_SET_VAL(HTT_TX_DESC_PKT_TYPE, _val); \
  1307. ((_var) |= ((_val) << HTT_TX_DESC_PKT_TYPE_S)); \
  1308. } while (0)
  1309. #define HTT_TX_DESC_VDEV_ID_GET(_var) \
  1310. (((_var) & HTT_TX_DESC_VDEV_ID_M) >> HTT_TX_DESC_VDEV_ID_S)
  1311. #define HTT_TX_DESC_VDEV_ID_SET(_var, _val) \
  1312. do { \
  1313. HTT_CHECK_SET_VAL(HTT_TX_DESC_VDEV_ID, _val); \
  1314. ((_var) |= ((_val) << HTT_TX_DESC_VDEV_ID_S)); \
  1315. } while (0)
  1316. #define HTT_TX_DESC_EXT_TID_GET(_var) \
  1317. (((_var) & HTT_TX_DESC_EXT_TID_M) >> HTT_TX_DESC_EXT_TID_S)
  1318. #define HTT_TX_DESC_EXT_TID_SET(_var, _val) \
  1319. do { \
  1320. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXT_TID, _val); \
  1321. ((_var) |= ((_val) << HTT_TX_DESC_EXT_TID_S)); \
  1322. } while (0)
  1323. #define HTT_TX_DESC_POSTPONED_GET(_var) \
  1324. (((_var) & HTT_TX_DESC_POSTPONED_M) >> HTT_TX_DESC_POSTPONED_S)
  1325. #define HTT_TX_DESC_POSTPONED_SET(_var, _val) \
  1326. do { \
  1327. HTT_CHECK_SET_VAL(HTT_TX_DESC_POSTPONED, _val); \
  1328. ((_var) |= ((_val) << HTT_TX_DESC_POSTPONED_S)); \
  1329. } while (0)
  1330. #define HTT_TX_DESC_EXTENSION_GET(_var) \
  1331. (((_var) & HTT_TX_DESC_EXTENSION_M) >> HTT_TX_DESC_EXTENSION_S)
  1332. #define HTT_TX_DESC_EXTENSION_SET(_var, _val) \
  1333. do { \
  1334. HTT_CHECK_SET_VAL(HTT_TX_DESC_EXTENSION, _val); \
  1335. ((_var) |= ((_val) << HTT_TX_DESC_EXTENSION_S)); \
  1336. } while (0)
  1337. #define HTT_TX_DESC_FRM_LEN_GET(_var) \
  1338. (((_var) & HTT_TX_DESC_FRM_LEN_M) >> HTT_TX_DESC_FRM_LEN_S)
  1339. #define HTT_TX_DESC_FRM_LEN_SET(_var, _val) \
  1340. do { \
  1341. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_LEN, _val); \
  1342. ((_var) |= ((_val) << HTT_TX_DESC_FRM_LEN_S)); \
  1343. } while (0)
  1344. #define HTT_TX_DESC_FRM_ID_GET(_var) \
  1345. (((_var) & HTT_TX_DESC_FRM_ID_M) >> HTT_TX_DESC_FRM_ID_S)
  1346. #define HTT_TX_DESC_FRM_ID_SET(_var, _val) \
  1347. do { \
  1348. HTT_CHECK_SET_VAL(HTT_TX_DESC_FRM_ID, _val); \
  1349. ((_var) |= ((_val) << HTT_TX_DESC_FRM_ID_S)); \
  1350. } while (0)
  1351. #define HTT_TX_DESC_CKSUM_OFFLOAD_GET(_var) \
  1352. (((_var) & HTT_TX_DESC_CKSUM_OFFLOAD_M) >> HTT_TX_DESC_CKSUM_OFFLOAD_S)
  1353. #define HTT_TX_DESC_CKSUM_OFFLOAD_SET(_var, _val) \
  1354. do { \
  1355. HTT_CHECK_SET_VAL(HTT_TX_DESC_CKSUM_OFFLOAD, _val); \
  1356. ((_var) |= ((_val) << HTT_TX_DESC_CKSUM_OFFLOAD_S)); \
  1357. } while (0)
  1358. #define HTT_TX_DESC_TX_COMP_GET(_var) \
  1359. (((_var) & HTT_TX_DESC_TX_COMP_M) >> HTT_TX_DESC_TX_COMP_S)
  1360. #define HTT_TX_DESC_TX_COMP_SET(_var, _val) \
  1361. do { \
  1362. HTT_CHECK_SET_VAL(HTT_TX_DESC_TX_COMP, _val); \
  1363. ((_var) |= ((_val) << HTT_TX_DESC_TX_COMP_S)); \
  1364. } while (0)
  1365. #define HTT_TX_DESC_PEER_ID_GET(_var) \
  1366. (((_var) & HTT_TX_DESC_PEER_ID_M) >> HTT_TX_DESC_PEER_ID_S)
  1367. #define HTT_TX_DESC_PEER_ID_SET(_var, _val) \
  1368. do { \
  1369. HTT_CHECK_SET_VAL(HTT_TX_DESC_PEER_ID, _val); \
  1370. ((_var) |= ((_val) << HTT_TX_DESC_PEER_ID_S)); \
  1371. } while (0)
  1372. #define HTT_TX_DESC_CHAN_FREQ_GET(_var) \
  1373. (((_var) & HTT_TX_DESC_CHAN_FREQ_M) >> HTT_TX_DESC_CHAN_FREQ_S)
  1374. #define HTT_TX_DESC_CHAN_FREQ_SET(_var, _val) \
  1375. do { \
  1376. HTT_CHECK_SET_VAL(HTT_TX_DESC_CHAN_FREQ, _val); \
  1377. ((_var) |= ((_val) << HTT_TX_DESC_CHAN_FREQ_S)); \
  1378. } while (0)
  1379. /* enums used in the HTT tx MSDU extension descriptor */
  1380. enum {
  1381. htt_tx_guard_interval_regular = 0,
  1382. htt_tx_guard_interval_short = 1,
  1383. };
  1384. enum {
  1385. htt_tx_preamble_type_ofdm = 0,
  1386. htt_tx_preamble_type_cck = 1,
  1387. htt_tx_preamble_type_ht = 2,
  1388. htt_tx_preamble_type_vht = 3,
  1389. };
  1390. enum {
  1391. htt_tx_bandwidth_5MHz = 0,
  1392. htt_tx_bandwidth_10MHz = 1,
  1393. htt_tx_bandwidth_20MHz = 2,
  1394. htt_tx_bandwidth_40MHz = 3,
  1395. htt_tx_bandwidth_80MHz = 4,
  1396. htt_tx_bandwidth_160MHz = 5, /* includes 80+80 */
  1397. };
  1398. /**
  1399. * @brief HTT tx MSDU extension descriptor
  1400. * @details
  1401. * If the target supports HTT tx MSDU extension descriptors, the host has
  1402. * the option of appending the following struct following the regular
  1403. * HTT tx MSDU descriptor (and setting the "extension" flag in the regular
  1404. * HTT tx MSDU descriptor, to show that the extension descriptor is present).
  1405. * The HTT tx MSDU extension descriptors allows the host to provide detailed
  1406. * tx specs for each frame.
  1407. */
  1408. PREPACK struct htt_tx_msdu_desc_ext_t {
  1409. /* DWORD 0: flags */
  1410. A_UINT32
  1411. valid_pwr: 1, /* bit 0: if set, tx pwr spec is valid */
  1412. valid_mcs_mask: 1, /* bit 1: if set, tx MCS mask spec is valid */
  1413. valid_nss_mask: 1, /* bit 2: if set, tx Nss mask spec is valid */
  1414. valid_guard_interval: 1, /* bit 3: if set, tx guard intv spec is valid*/
  1415. valid_preamble_type_mask: 1, /* 4: if set, tx preamble mask is valid */
  1416. valid_chainmask: 1, /* bit 5: if set, tx chainmask spec is valid */
  1417. valid_retries: 1, /* bit 6: if set, tx retries spec is valid */
  1418. valid_bandwidth: 1, /* bit 7: if set, tx bandwidth spec is valid */
  1419. valid_expire_tsf: 1, /* bit 8: if set, tx expire TSF spec is valid*/
  1420. is_dsrc: 1, /* bit 9: if set, MSDU is a DSRC frame */
  1421. reserved0_31_7: 22; /* bits 31:10 - unused, set to 0x0 */
  1422. /* DWORD 1: tx power, tx rate, tx BW */
  1423. A_UINT32
  1424. /* pwr -
  1425. * Specify what power the tx frame needs to be transmitted at.
  1426. * The power a signed (two's complement) value is in units of 0.5 dBm.
  1427. * The value needs to be appropriately sign-extended when extracting
  1428. * the value from the message and storing it in a variable that is
  1429. * larger than A_INT8. (The HTT_TX_MSDU_EXT_DESC_FLAG_PWR_GET macro
  1430. * automatically handles this sign-extension.)
  1431. * If the transmission uses multiple tx chains, this power spec is
  1432. * the total transmit power, assuming incoherent combination of
  1433. * per-chain power to produce the total power.
  1434. */
  1435. pwr: 8,
  1436. /* mcs_mask -
  1437. * Specify the allowable values for MCS index (modulation and coding)
  1438. * to use for transmitting the frame.
  1439. *
  1440. * For HT / VHT preamble types, this mask directly corresponds to
  1441. * the HT or VHT MCS indices that are allowed. For each bit N set
  1442. * within the mask, MCS index N is allowed for transmitting the frame.
  1443. * For legacy CCK and OFDM rates, separate bits are provided for CCK
  1444. * rates versus OFDM rates, so the host has the option of specifying
  1445. * that the target must transmit the frame with CCK or OFDM rates
  1446. * (not HT or VHT), but leaving the decision to the target whether
  1447. * to use CCK or OFDM.
  1448. *
  1449. * For CCK and OFDM, the bits within this mask are interpreted as
  1450. * follows:
  1451. * bit 0 -> CCK 1 Mbps rate is allowed
  1452. * bit 1 -> CCK 2 Mbps rate is allowed
  1453. * bit 2 -> CCK 5.5 Mbps rate is allowed
  1454. * bit 3 -> CCK 11 Mbps rate is allowed
  1455. * bit 4 -> OFDM BPSK modulation, 1/2 coding rate is allowed
  1456. * bit 5 -> OFDM BPSK modulation, 3/4 coding rate is allowed
  1457. * bit 6 -> OFDM QPSK modulation, 1/2 coding rate is allowed
  1458. * bit 7 -> OFDM QPSK modulation, 3/4 coding rate is allowed
  1459. * bit 8 -> OFDM 16-QAM modulation, 1/2 coding rate is allowed
  1460. * bit 9 -> OFDM 16-QAM modulation, 3/4 coding rate is allowed
  1461. * bit 10 -> OFDM 64-QAM modulation, 2/3 coding rate is allowed
  1462. * bit 11 -> OFDM 64-QAM modulation, 3/4 coding rate is allowed
  1463. *
  1464. * The MCS index specification needs to be compatible with the
  1465. * bandwidth mask specification. For example, a MCS index == 9
  1466. * specification is inconsistent with a preamble type == VHT,
  1467. * Nss == 1, and channel bandwidth == 20 MHz.
  1468. *
  1469. * Furthermore, the host has only a limited ability to specify to
  1470. * the target to select from HT + legacy rates, or VHT + legacy rates,
  1471. * since this mcs_mask can specify either HT/VHT rates or legacy rates.
  1472. */
  1473. mcs_mask: 12,
  1474. /* nss_mask -
  1475. * Specify which numbers of spatial streams (MIMO factor) are permitted.
  1476. * Each bit in this mask corresponds to a Nss value:
  1477. * bit 0: if set, Nss = 1 (non-MIMO) is permitted
  1478. * bit 1: if set, Nss = 2 (2x2 MIMO) is permitted
  1479. * bit 2: if set, Nss = 3 (3x3 MIMO) is permitted
  1480. * bit 3: if set, Nss = 4 (4x4 MIMO) is permitted
  1481. * The values in the Nss mask must be suitable for the recipient, e.g.
  1482. * a value of 0x4 (Nss = 3) cannot be specified for a tx frame to a
  1483. * recipient which only supports 2x2 MIMO.
  1484. */
  1485. nss_mask: 4,
  1486. /* guard_interval -
  1487. * Specify a htt_tx_guard_interval enum value to indicate whether
  1488. * the transmission should use a regular guard interval or a
  1489. * short guard interval.
  1490. */
  1491. guard_interval: 1,
  1492. /* preamble_type_mask -
  1493. * Specify which preamble types (CCK, OFDM, HT, VHT) the target
  1494. * may choose from for transmitting this frame.
  1495. * The bits in this mask correspond to the values in the
  1496. * htt_tx_preamble_type enum. For example, to allow the target
  1497. * to transmit the frame as either CCK or OFDM, this field would
  1498. * be set to
  1499. * (1 << htt_tx_preamble_type_ofdm) |
  1500. * (1 << htt_tx_preamble_type_cck)
  1501. */
  1502. preamble_type_mask: 4,
  1503. reserved1_31_29: 3; /* unused, set to 0x0 */
  1504. /* DWORD 2: tx chain mask, tx retries */
  1505. A_UINT32
  1506. /* chain_mask - specify which chains to transmit from */
  1507. chain_mask: 4,
  1508. /* retry_limit -
  1509. * Specify the maximum number of transmissions, including the
  1510. * initial transmission, to attempt before giving up if no ack
  1511. * is received.
  1512. * If the tx rate is specified, then all retries shall use the
  1513. * same rate as the initial transmission.
  1514. * If no tx rate is specified, the target can choose whether to
  1515. * retain the original rate during the retransmissions, or to
  1516. * fall back to a more robust rate.
  1517. */
  1518. retry_limit: 4,
  1519. /* bandwidth_mask -
  1520. * Specify what channel widths may be used for the transmission.
  1521. * A value of zero indicates "don't care" - the target may choose
  1522. * the transmission bandwidth.
  1523. * The bits within this mask correspond to the htt_tx_bandwidth
  1524. * enum values - bit 0 is for 5 MHz, bit 1 is for 10 MHz, etc.
  1525. * The bandwidth_mask must be consistent with the preamble_type_mask
  1526. * and mcs_mask specs, if they are provided. For example, 80 MHz and
  1527. * 160 MHz can only be enabled in the mask if preamble_type == VHT.
  1528. */
  1529. bandwidth_mask: 6,
  1530. reserved2_31_14: 18; /* unused, set to 0x0 */
  1531. /* DWORD 3: tx expiry time (TSF) LSBs */
  1532. A_UINT32 expire_tsf_lo;
  1533. /* DWORD 4: tx expiry time (TSF) MSBs */
  1534. A_UINT32 expire_tsf_hi;
  1535. A_UINT32 reserved_for_future_expansion_set_to_zero[3];
  1536. } POSTPACK;
  1537. /* DWORD 0 */
  1538. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M 0x00000001
  1539. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S 0
  1540. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1541. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S 1
  1542. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1543. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_NSS_MASK_S 2
  1544. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000008
  1545. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S 3
  1546. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M 0x00000010
  1547. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S 4
  1548. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000020
  1549. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S 5
  1550. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M 0x00000040
  1551. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S 6
  1552. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M 0x00000080
  1553. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S 7
  1554. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000100
  1555. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S 8
  1556. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M 0x00000200
  1557. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S 9
  1558. /* DWORD 1 */
  1559. #define HTT_TX_MSDU_EXT_DESC_PWR_M 0x000000ff
  1560. #define HTT_TX_MSDU_EXT_DESC_PWR_S 0
  1561. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_M 0x000fff00
  1562. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_S 8
  1563. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_M 0x00f00000
  1564. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_S 20
  1565. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M 0x01000000
  1566. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S 24
  1567. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M 0x1c000000
  1568. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S 25
  1569. /* DWORD 2 */
  1570. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M 0x0000000f
  1571. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S 0
  1572. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M 0x000000f0
  1573. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S 4
  1574. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M 0x00003f00
  1575. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S 8
  1576. /* DWORD 0 */
  1577. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_GET(_var) \
  1578. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1579. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)
  1580. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1581. do { \
  1582. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR, _val); \
  1583. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_S)); \
  1584. } while (0)
  1585. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1586. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1587. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)
  1588. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1589. do { \
  1590. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK, _val); \
  1591. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_MCS_MASK_S)); \
  1592. } while (0)
  1593. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  1594. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  1595. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  1596. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  1597. do { \
  1598. HTT_CHECK_SET_VAL( \
  1599. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  1600. ((_var) |= ((_val) \
  1601. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  1602. } while (0)
  1603. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_GET(_var) \
  1604. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_M) >> \
  1605. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)
  1606. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1607. do { \
  1608. HTT_CHECK_SET_VAL( \
  1609. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK, _val); \
  1610. ((_var) |= ((_val) \
  1611. << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PREAMBLE_TYPE_MASK_S)); \
  1612. } while (0)
  1613. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  1614. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  1615. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)
  1616. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  1617. do { \
  1618. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  1619. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  1620. } while (0)
  1621. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1622. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_M) >> \
  1623. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)
  1624. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1625. do { \
  1626. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES, _val); \
  1627. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_RETRIES_S)); \
  1628. } while (0)
  1629. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_GET(_var) \
  1630. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_M) >> \
  1631. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)
  1632. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_SET(_var, _val) \
  1633. do { \
  1634. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH, _val); \
  1635. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_BANDWIDTH_S)); \
  1636. } while (0)
  1637. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  1638. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  1639. HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S)
  1640. #define HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  1641. do { \
  1642. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  1643. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  1644. } while (0)
  1645. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_GET(_var) \
  1646. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_M) >> \
  1647. HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)
  1648. #define HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  1649. do { \
  1650. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC, _val); \
  1651. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_FLAG_IS_DSRC_S)); \
  1652. } while (0)
  1653. /* DWORD 1 */
  1654. #define HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) \
  1655. (((_var) & HTT_TX_MSDU_EXT_DESC_PWR_M) >> \
  1656. HTT_TX_MSDU_EXT_DESC_PWR_S)
  1657. #define HTT_TX_MSDU_EXT_DESC_PWR_GET(_var) \
  1658. (HTT_TX_MSDU_EXT_DESC_PWR_GET_BASE(_var) | \
  1659. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT_DESC_PWR))
  1660. #define HTT_TX_MSDU_EXT_DESC_PWR_SET(_var, _val) \
  1661. ((_var) |= (((_val) << HTT_TX_MSDU_EXT_DESC_PWR_S)) & \
  1662. HTT_TX_MSDU_EXT_DESC_PWR_M)
  1663. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_GET(_var) \
  1664. (((_var) & HTT_TX_MSDU_EXT_DESC_MCS_MASK_M) >> \
  1665. HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)
  1666. #define HTT_TX_MSDU_EXT_DESC_MCS_MASK_SET(_var, _val) \
  1667. do { \
  1668. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_MCS_MASK, _val); \
  1669. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_MCS_MASK_S)); \
  1670. } while (0)
  1671. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_GET(_var) \
  1672. (((_var) & HTT_TX_MSDU_EXT_DESC_NSS_MASK_M) >> \
  1673. HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)
  1674. #define HTT_TX_MSDU_EXT_DESC_NSS_MASK_SET(_var, _val) \
  1675. do { \
  1676. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_NSS_MASK, _val); \
  1677. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_NSS_MASK_S)); \
  1678. } while (0)
  1679. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_GET(_var) \
  1680. (((_var) & HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_M) >> \
  1681. HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)
  1682. #define HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_SET(_var, _val) \
  1683. do { \
  1684. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL, _val); \
  1685. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_GUARD_INTERVAL_S)); \
  1686. } while (0)
  1687. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_GET(_var) \
  1688. (((_var) & HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_M) >> \
  1689. HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)
  1690. #define HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_SET(_var, _val) \
  1691. do { \
  1692. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK, _val); \
  1693. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_PREAMBLE_TYPE_MASK_S)); \
  1694. } while (0)
  1695. /* DWORD 2 */
  1696. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_GET(_var) \
  1697. (((_var) & HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_M) >> \
  1698. HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)
  1699. #define HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_SET(_var, _val) \
  1700. do { \
  1701. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_CHAIN_MASK, _val); \
  1702. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_CHAIN_MASK_S)); \
  1703. } while (0)
  1704. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_GET(_var) \
  1705. (((_var) & HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_M) >> \
  1706. HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)
  1707. #define HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_SET(_var, _val) \
  1708. do { \
  1709. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT, _val); \
  1710. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_RETRY_LIMIT_S)); \
  1711. } while (0)
  1712. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_GET(_var) \
  1713. (((_var) & HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_M) >> \
  1714. HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)
  1715. #define HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_SET(_var, _val) \
  1716. do { \
  1717. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK, _val); \
  1718. ((_var) |= ((_val) << HTT_TX_MSDU_EXT_DESC_BANDWIDTH_MASK_S)); \
  1719. } while (0)
  1720. typedef enum {
  1721. HTT_11AX_HE_LTF_SUBTYPE_1X,
  1722. HTT_11AX_HE_LTF_SUBTYPE_2X,
  1723. HTT_11AX_HE_LTF_SUBTYPE_4X,
  1724. } htt_11ax_ltf_subtype_t;
  1725. typedef enum {
  1726. HTT_TX_MSDU_EXT2_DESC_PREAM_OFDM,
  1727. HTT_TX_MSDU_EXT2_DESC_PREAM_CCK,
  1728. HTT_TX_MSDU_EXT2_DESC_PREAM_HT ,
  1729. HTT_TX_MSDU_EXT2_DESC_PREAM_VHT,
  1730. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_SU,
  1731. HTT_TX_MSDU_EXT2_DESC_PREAM_HE_EXT_SU,
  1732. } htt_tx_ext2_preamble_type_t;
  1733. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_M 0x00000001
  1734. #define HTT_TX_MSDU_EXT2_DESC_BW_5MHZ_S 0
  1735. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_M 0x00000002
  1736. #define HTT_TX_MSDU_EXT2_DESC_BW_10MHZ_S 1
  1737. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_M 0x00000004
  1738. #define HTT_TX_MSDU_EXT2_DESC_BW_20MHZ_S 2
  1739. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_M 0x00000008
  1740. #define HTT_TX_MSDU_EXT2_DESC_BW_40MHZ_S 3
  1741. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_M 0x00000010
  1742. #define HTT_TX_MSDU_EXT2_DESC_BW_80MHZ_S 4
  1743. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_M 0x00000020
  1744. #define HTT_TX_MSDU_EXT2_DESC_BW_160MHZ_S 5
  1745. /**
  1746. * @brief HTT tx MSDU extension descriptor v2
  1747. * @details
  1748. * In Lithium, if htt_tx_tcl_metadata->valid_htt_ext is set, this structure
  1749. * is received as tcl_exit_base->host_meta_info in firmware.
  1750. * Also there is no htt_tx_msdu_desc_t in Lithium since most of those fields
  1751. * are already part of tcl_exit_base.
  1752. */
  1753. PREPACK struct htt_tx_msdu_desc_ext2_t {
  1754. /* DWORD 0: flags */
  1755. A_UINT32
  1756. valid_pwr : 1, /* if set, tx pwr spec is valid */
  1757. valid_mcs_mask : 1, /* if set, tx MCS mask is valid */
  1758. valid_nss_mask : 1, /* if set, tx Nss mask is valid */
  1759. valid_preamble_type : 1, /* if set, tx preamble spec is valid */
  1760. valid_retries : 1, /* if set, tx retries spec is valid */
  1761. valid_bw_info : 1, /* if set, tx dyn_bw and bw_mask are valid */
  1762. valid_guard_interval : 1, /* if set, tx guard intv spec is valid */
  1763. valid_chainmask : 1, /* if set, tx chainmask is valid */
  1764. valid_encrypt_type : 1, /* if set, encrypt type is valid */
  1765. valid_key_flags : 1, /* if set, key flags is valid */
  1766. valid_expire_tsf : 1, /* if set, tx expire TSF spec is valid */
  1767. valid_chanfreq : 1, /* if set, chanfreq is valid */
  1768. is_dsrc : 1, /* if set, MSDU is a DSRC frame */
  1769. guard_interval : 2, /* 0.4us, 0.8us, 1.6us, 3.2us */
  1770. encrypt_type : 2, /* 0 = NO_ENCRYPT,
  1771. 1 = ENCRYPT,
  1772. 2 ~ 3 - Reserved */
  1773. /* retry_limit -
  1774. * Specify the maximum number of transmissions, including the
  1775. * initial transmission, to attempt before giving up if no ack
  1776. * is received.
  1777. * If the tx rate is specified, then all retries shall use the
  1778. * same rate as the initial transmission.
  1779. * If no tx rate is specified, the target can choose whether to
  1780. * retain the original rate during the retransmissions, or to
  1781. * fall back to a more robust rate.
  1782. */
  1783. retry_limit : 4,
  1784. use_dcm_11ax : 1, /* If set, Use Dual subcarrier modulation.
  1785. * Valid only for 11ax preamble types HE_SU
  1786. * and HE_EXT_SU
  1787. */
  1788. ltf_subtype_11ax : 2, /* Takes enum values of htt_11ax_ltf_subtype_t
  1789. * Valid only for 11ax preamble types HE_SU
  1790. * and HE_EXT_SU
  1791. */
  1792. dyn_bw : 1, /* 0 = static bw, 1 = dynamic bw */
  1793. bw_mask : 6, /* Valid only if dyn_bw == 0 (static bw).
  1794. * (Bit mask of 5, 10, 20, 40, 80, 160Mhz.
  1795. * Refer to HTT_TX_MSDU_EXT2_DESC_BW defs.)
  1796. */
  1797. host_tx_desc_pool : 1; /* If set, Firmware allocates tx_descriptors
  1798. * in WAL_BUFFERID_TX_HOST_DATA_EXP,instead
  1799. * of WAL_BUFFERID_TX_TCL_DATA_EXP.
  1800. * Use cases:
  1801. * Any time firmware uses TQM-BYPASS for Data
  1802. * TID, firmware expect host to set this bit.
  1803. */
  1804. /* DWORD 1: tx power, tx rate */
  1805. A_UINT32
  1806. power : 8, /* unit of the power field is 0.5 dbm
  1807. * similar to pwr field in htt_tx_msdu_desc_ext_t
  1808. * signed value ranging from -64dbm to 63.5 dbm
  1809. */
  1810. mcs_mask : 12, /* mcs bit mask of 0 ~ 11
  1811. * Setting more than one MCS isn't currently
  1812. * supported by the target (but is supported
  1813. * in the interface in case in the future
  1814. * the target supports specifications of
  1815. * a limited set of MCS values.
  1816. */
  1817. nss_mask : 8, /* Nss bit mask 0 ~ 7
  1818. * Setting more than one Nss isn't currently
  1819. * supported by the target (but is supported
  1820. * in the interface in case in the future
  1821. * the target supports specifications of
  1822. * a limited set of Nss values.
  1823. */
  1824. pream_type : 3, /* Takes enum values of htt_tx_ext2_preamble_type_t */
  1825. update_peer_cache : 1; /* When set these custom values will be
  1826. * used for all packets, until the next
  1827. * update via this ext header.
  1828. * This is to make sure not all packets
  1829. * need to include this header.
  1830. */
  1831. /* DWORD 2: tx chain mask, tx retries */
  1832. A_UINT32
  1833. /* chain_mask - specify which chains to transmit from */
  1834. chain_mask : 8,
  1835. key_flags : 8, /* Key Index and related flags - used in mesh mode
  1836. * TODO: Update Enum values for key_flags
  1837. */
  1838. /*
  1839. * Channel frequency: This identifies the desired channel
  1840. * frequency (in MHz) for tx frames. This is used by FW to help
  1841. * determine when it is safe to transmit or drop frames for
  1842. * off-channel operation.
  1843. * The default value of zero indicates to FW that the corresponding
  1844. * VDEV's home channel (if there is one) is the desired channel
  1845. * frequency.
  1846. */
  1847. chanfreq : 16;
  1848. /* DWORD 3: tx expiry time (TSF) LSBs */
  1849. A_UINT32 expire_tsf_lo;
  1850. /* DWORD 4: tx expiry time (TSF) MSBs */
  1851. A_UINT32 expire_tsf_hi;
  1852. /* DWORD 5: flags to control routing / processing of the MSDU */
  1853. A_UINT32
  1854. /* learning_frame
  1855. * When this flag is set, this frame will be dropped by FW
  1856. * rather than being enqueued to the Transmit Queue Manager (TQM) HW.
  1857. */
  1858. learning_frame : 1,
  1859. /* send_as_standalone
  1860. * This will indicate if the msdu needs to be sent as a singleton PPDU,
  1861. * i.e. with no A-MSDU or A-MPDU aggregation.
  1862. * The scope is extended to other use-cases.
  1863. */
  1864. send_as_standalone : 1,
  1865. /* is_host_opaque_valid
  1866. * Host should set this bit to 1 if the host_opaque_cookie is populated
  1867. * with valid information.
  1868. */
  1869. is_host_opaque_valid : 1,
  1870. traffic_end_indication: 1,
  1871. rsvd0 : 28;
  1872. /* DWORD 6 : Host opaque cookie for special frames */
  1873. A_UINT32 host_opaque_cookie : 16, /* see is_host_opaque_valid */
  1874. rsvd1 : 16;
  1875. /*
  1876. * This structure can be expanded further up to 40 bytes
  1877. * by adding further DWORDs as needed.
  1878. */
  1879. } POSTPACK;
  1880. /* DWORD 0 */
  1881. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_M 0x00000001
  1882. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S 0
  1883. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M 0x00000002
  1884. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S 1
  1885. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M 0x00000004
  1886. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S 2
  1887. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M 0x00000008
  1888. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S 3
  1889. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M 0x00000010
  1890. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S 4
  1891. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M 0x00000020
  1892. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S 5
  1893. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M 0x00000040
  1894. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S 6
  1895. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M 0x00000080
  1896. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S 7
  1897. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M 0x00000100
  1898. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S 8
  1899. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M 0x00000200
  1900. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S 9
  1901. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M 0x00000400
  1902. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S 10
  1903. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M 0x00000800
  1904. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S 11
  1905. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M 0x00001000
  1906. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S 12
  1907. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M 0x00006000
  1908. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S 13
  1909. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M 0x00018000
  1910. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S 15
  1911. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M 0x001e0000
  1912. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S 17
  1913. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M 0x00200000
  1914. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S 21
  1915. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M 0x00c00000
  1916. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S 22
  1917. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_M 0x01000000
  1918. #define HTT_TX_MSDU_EXT2_DESC_DYN_BW_S 24
  1919. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_M 0x7e000000
  1920. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_S 25
  1921. /* DWORD 1 */
  1922. #define HTT_TX_MSDU_EXT2_DESC_PWR_M 0x000000ff
  1923. #define HTT_TX_MSDU_EXT2_DESC_PWR_S 0
  1924. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M 0x000fff00
  1925. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S 8
  1926. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M 0x0ff00000
  1927. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S 20
  1928. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_M 0x70000000
  1929. #define HTT_TX_MSDU_EXT2_DESC_PREAM_TYPE_S 28
  1930. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_M 0x80000000
  1931. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_S 31
  1932. /* DWORD 2 */
  1933. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M 0x000000ff
  1934. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S 0
  1935. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_M 0x0000ff00
  1936. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S 8
  1937. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_M 0xffff0000
  1938. #define HTT_TX_MSDU_EXT_DESC_CHANFREQ_S 16
  1939. /* DWORD 5 */
  1940. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M 0x00000001
  1941. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S 0
  1942. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M 0x00000002
  1943. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S 1
  1944. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M 0x00000004
  1945. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S 2
  1946. /* DWORD 6 */
  1947. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M 0x0000FFFF
  1948. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S 0
  1949. /* DWORD 0 */
  1950. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_GET(_var) \
  1951. (((_var) & HTT_TX_MSDU_EXT_DESC_FLAG_VALID_PWR_M) >> \
  1952. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)
  1953. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_SET(_var, _val) \
  1954. do { \
  1955. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR, _val); \
  1956. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PWR_S)); \
  1957. } while (0)
  1958. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_GET(_var) \
  1959. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_M) >> \
  1960. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)
  1961. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_SET(_var, _val) \
  1962. do { \
  1963. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK, _val); \
  1964. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_MCS_MASK_S)); \
  1965. } while (0)
  1966. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_GET(_var) \
  1967. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_M) >> \
  1968. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)
  1969. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_SET(_var, _val) \
  1970. do { \
  1971. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK, _val); \
  1972. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_NSS_MASK_S)); \
  1973. } while (0)
  1974. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_GET(_var) \
  1975. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_M) >> \
  1976. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)
  1977. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_SET(_var, _val) \
  1978. do { \
  1979. HTT_CHECK_SET_VAL( \
  1980. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE, _val); \
  1981. ((_var) |= ((_val) \
  1982. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_PREAMBLE_TYPE_S)); \
  1983. } while (0)
  1984. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_GET(_var) \
  1985. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_M) >> \
  1986. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)
  1987. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_SET(_var, _val) \
  1988. do { \
  1989. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES, _val); \
  1990. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_RETRIES_S)); \
  1991. } while (0)
  1992. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_GET(_var) \
  1993. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_M) >> \
  1994. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)
  1995. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_SET(_var, _val) \
  1996. do { \
  1997. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO, _val); \
  1998. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_BW_INFO_S)); \
  1999. } while (0)
  2000. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_GET(_var) \
  2001. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_M) >> \
  2002. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)
  2003. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_SET(_var, _val) \
  2004. do { \
  2005. HTT_CHECK_SET_VAL( \
  2006. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL, _val); \
  2007. ((_var) |= ((_val) \
  2008. << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_GUARD_INTERVAL_S)); \
  2009. } while (0)
  2010. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_GET(_var) \
  2011. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_M) >> \
  2012. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)
  2013. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_SET(_var, _val) \
  2014. do { \
  2015. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK, _val); \
  2016. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHAIN_MASK_S)); \
  2017. } while (0)
  2018. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_GET(_var) \
  2019. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_M) >> \
  2020. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S)
  2021. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_SET(_var, _val) \
  2022. do { \
  2023. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE, _val); \
  2024. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_ENCRYPT_TYPE_S));\
  2025. } while (0)
  2026. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_GET(_var) \
  2027. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_M) >> \
  2028. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S)
  2029. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_SET(_var, _val) \
  2030. do { \
  2031. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS, _val); \
  2032. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_KEY_FLAGS_S));\
  2033. } while (0)
  2034. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_GET(_var) \
  2035. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_M) >> \
  2036. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S)
  2037. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_SET(_var, _val) \
  2038. do { \
  2039. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME, _val); \
  2040. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_EXPIRE_TIME_S));\
  2041. } while (0)
  2042. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_GET(_var) \
  2043. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_M) >> \
  2044. HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)
  2045. #define HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_SET(_var, _val) \
  2046. do { \
  2047. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ, _val); \
  2048. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_VALID_CHANFREQ_S)); \
  2049. } while (0)
  2050. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_GET(_var) \
  2051. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_M) >> \
  2052. HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)
  2053. #define HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_SET(_var, _val) \
  2054. do { \
  2055. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC, _val); \
  2056. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_IS_DSRC_S)); \
  2057. } while (0)
  2058. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_GET(_var) \
  2059. (((_var) & HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_M) >> \
  2060. HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)
  2061. #define HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_SET(_var, _val) \
  2062. do { \
  2063. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL, _val); \
  2064. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_GUARD_INTERVAL_S)); \
  2065. } while (0)
  2066. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_GET(_var) \
  2067. (((_var) & HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_M) >> \
  2068. HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)
  2069. #define HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_SET(_var, _val) \
  2070. do { \
  2071. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE, _val); \
  2072. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_ENCRYPT_TYPE_S)); \
  2073. } while (0)
  2074. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_GET(_var) \
  2075. (((_var) & HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_M) >> \
  2076. HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)
  2077. #define HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_SET(_var, _val) \
  2078. do { \
  2079. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT, _val); \
  2080. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_RETRY_LIMIT_S)); \
  2081. } while (0)
  2082. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_GET(_var) \
  2083. (((_var) & HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_M) >> \
  2084. HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)
  2085. #define HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_SET(_var, _val) \
  2086. do { \
  2087. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX, _val); \
  2088. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_USE_DCM_11AX_S)); \
  2089. } while (0)
  2090. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_GET(_var) \
  2091. (((_var) & HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_M) >> \
  2092. HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)
  2093. #define HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_SET(_var, _val) \
  2094. do { \
  2095. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX, _val); \
  2096. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_LTF_SUBTYPE_11AX_S)); \
  2097. } while (0)
  2098. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_GET(_var) \
  2099. (((_var) & HTT_TX_MSDU_EXT2_DESC_BW_MASK_M) >> \
  2100. HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)
  2101. #define HTT_TX_MSDU_EXT2_DESC_BW_MASK_SET(_var, _val) \
  2102. do { \
  2103. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_BW_MASK, _val); \
  2104. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_BW_MASK_S)); \
  2105. } while (0)
  2106. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_GET(_var) \
  2107. (((_var) & HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_M) >> \
  2108. HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)
  2109. #define HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_SET(_var, _val) \
  2110. do { \
  2111. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK, _val); \
  2112. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PARTIAL_BW_MASK_S)); \
  2113. } while (0)
  2114. /* DWORD 1 */
  2115. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) \
  2116. (((_var) & HTT_TX_MSDU_EXT2_DESC_PWR_M) >> \
  2117. HTT_TX_MSDU_EXT2_DESC_PWR_S)
  2118. #define HTT_TX_MSDU_EXT2_DESC_PWR_GET(_var) \
  2119. (HTT_TX_MSDU_EXT2_DESC_PWR_GET_BASE(_var) | \
  2120. HTT_SIGN_BIT_EXTENSION_MASK(_var, HTT_TX_MSDU_EXT2_DESC_PWR))
  2121. #define HTT_TX_MSDU_EXT2_DESC_PWR_SET(_var, _val) \
  2122. ((_var) |= (((_val) << HTT_TX_MSDU_EXT2_DESC_PWR_S)) & \
  2123. HTT_TX_MSDU_EXT2_DESC_PWR_M)
  2124. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_GET(_var) \
  2125. (((_var) & HTT_TX_MSDU_EXT2_DESC_MCS_MASK_M) >> \
  2126. HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)
  2127. #define HTT_TX_MSDU_EXT2_DESC_MCS_MASK_SET(_var, _val) \
  2128. do { \
  2129. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_MCS_MASK, _val); \
  2130. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_MCS_MASK_S)); \
  2131. } while (0)
  2132. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_GET(_var) \
  2133. (((_var) & HTT_TX_MSDU_EXT2_DESC_NSS_MASK_M) >> \
  2134. HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)
  2135. #define HTT_TX_MSDU_EXT2_DESC_NSS_MASK_SET(_var, _val) \
  2136. do { \
  2137. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_NSS_MASK, _val); \
  2138. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_NSS_MASK_S)); \
  2139. } while (0)
  2140. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_GET(_var) \
  2141. (((_var) & HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_M) >> \
  2142. HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)
  2143. #define HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_SET(_var, _val) \
  2144. do { \
  2145. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE, _val); \
  2146. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_PREAMBLE_TYPE_S)); \
  2147. } while (0)
  2148. #define HTT_TX_MSDU_EXT2_DESC_UPDATE_PEER_CACHE_GET(_var) \
  2149. (((_var) & HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_M) >> \
  2150. HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)
  2151. #define HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_SET(_var, _val) \
  2152. do { \
  2153. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE, _val); \
  2154. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_UPDATE_PEER_CACHE_S)); \
  2155. } while (0)
  2156. /* DWORD 2 */
  2157. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_GET(_var) \
  2158. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_M) >> \
  2159. HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)
  2160. #define HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_SET(_var, _val) \
  2161. do { \
  2162. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK, _val); \
  2163. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHAIN_MASK_S)); \
  2164. } while (0)
  2165. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_GET(_var) \
  2166. (((_var) & HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_MASK_M) >> \
  2167. HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)
  2168. #define HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_SET(_var, _val) \
  2169. do { \
  2170. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS, _val); \
  2171. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_KEY_FLAGS_S)); \
  2172. } while (0)
  2173. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_GET(_var) \
  2174. (((_var) & HTT_TX_MSDU_EXT2_DESC_CHANFREQ_MASK_M) >> \
  2175. HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)
  2176. #define HTT_TX_MSDU_EXT2_DESC_CHANFREQ_SET(_var, _val) \
  2177. do { \
  2178. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_CHANFREQ, _val); \
  2179. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_CHANFREQ_S)); \
  2180. } while (0)
  2181. /* DWORD 5 */
  2182. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_GET(_var) \
  2183. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_M) >> \
  2184. HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)
  2185. #define HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_SET(_var, _val) \
  2186. do { \
  2187. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME, _val); \
  2188. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_LEARNING_FRAME_S)); \
  2189. } while (0)
  2190. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_GET(_var) \
  2191. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_M) >> \
  2192. HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)
  2193. #define HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_SET(_var, _val) \
  2194. do { \
  2195. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE, _val); \
  2196. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_SEND_AS_STANDALONE_S)); \
  2197. } while (0)
  2198. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_GET(_var) \
  2199. (((_var) & HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_M) >> \
  2200. HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)
  2201. #define HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_SET(_var, _val) \
  2202. do { \
  2203. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID, _val); \
  2204. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_FLAG_HOST_OPAQUE_VALID_S)); \
  2205. } while (0)
  2206. /* DWORD 6 */
  2207. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_GET(_var) \
  2208. (((_var) & HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_M) >> \
  2209. HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)
  2210. #define HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_SET(_var, _val) \
  2211. do { \
  2212. HTT_CHECK_SET_VAL(HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE, _val); \
  2213. ((_var) |= ((_val) << HTT_TX_MSDU_EXT2_DESC_HOST_OPAQUE_COOKIE_S)); \
  2214. } while (0)
  2215. typedef enum {
  2216. HTT_TCL_METADATA_TYPE_PEER_BASED = 0,
  2217. HTT_TCL_METADATA_TYPE_VDEV_BASED = 1,
  2218. } htt_tcl_metadata_type;
  2219. /**
  2220. * @brief HTT TCL command number format
  2221. * @details
  2222. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2223. * available to firmware as tcl_exit_base->tcl_status_number.
  2224. * For regular / multicast packets host will send vdev and mac id and for
  2225. * NAWDS packets, host will send peer id.
  2226. * A_UINT32 is used to avoid endianness conversion problems.
  2227. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2228. */
  2229. typedef struct {
  2230. A_UINT32
  2231. type: 1, /* vdev_id based or peer_id based */
  2232. rsvd: 31;
  2233. } htt_tx_tcl_vdev_or_peer_t;
  2234. typedef struct {
  2235. A_UINT32
  2236. type: 1, /* vdev_id based or peer_id based */
  2237. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2238. vdev_id: 8,
  2239. pdev_id: 2,
  2240. host_inspected:1,
  2241. rsvd: 19;
  2242. } htt_tx_tcl_vdev_metadata;
  2243. typedef struct {
  2244. A_UINT32
  2245. type: 1, /* vdev_id based or peer_id based */
  2246. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2247. peer_id: 14,
  2248. rsvd: 16;
  2249. } htt_tx_tcl_peer_metadata;
  2250. PREPACK struct htt_tx_tcl_metadata {
  2251. union {
  2252. htt_tx_tcl_vdev_or_peer_t vdev_or_peer;
  2253. htt_tx_tcl_vdev_metadata vdev_meta;
  2254. htt_tx_tcl_peer_metadata peer_meta;
  2255. };
  2256. } POSTPACK;
  2257. /* DWORD 0 */
  2258. #define HTT_TX_TCL_METADATA_TYPE_M 0x00000001
  2259. #define HTT_TX_TCL_METADATA_TYPE_S 0
  2260. #define HTT_TX_TCL_METADATA_VALID_HTT_M 0x00000002
  2261. #define HTT_TX_TCL_METADATA_VALID_HTT_S 1
  2262. /* VDEV metadata */
  2263. #define HTT_TX_TCL_METADATA_VDEV_ID_M 0x000003fc
  2264. #define HTT_TX_TCL_METADATA_VDEV_ID_S 2
  2265. #define HTT_TX_TCL_METADATA_PDEV_ID_M 0x00000c00
  2266. #define HTT_TX_TCL_METADATA_PDEV_ID_S 10
  2267. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_M 0x00001000
  2268. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_S 12
  2269. /* PEER metadata */
  2270. #define HTT_TX_TCL_METADATA_PEER_ID_M 0x0000fffc
  2271. #define HTT_TX_TCL_METADATA_PEER_ID_S 2
  2272. #define HTT_TX_TCL_METADATA_TYPE_GET(_var) \
  2273. (((_var) & HTT_TX_TCL_METADATA_TYPE_M) >> \
  2274. HTT_TX_TCL_METADATA_TYPE_S)
  2275. #define HTT_TX_TCL_METADATA_TYPE_SET(_var, _val) \
  2276. do { \
  2277. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE, _val); \
  2278. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_S)); \
  2279. } while (0)
  2280. #define HTT_TX_TCL_METADATA_VALID_HTT_GET(_var) \
  2281. (((_var) & HTT_TX_TCL_METADATA_VALID_HTT_M) >> \
  2282. HTT_TX_TCL_METADATA_VALID_HTT_S)
  2283. #define HTT_TX_TCL_METADATA_VALID_HTT_SET(_var, _val) \
  2284. do { \
  2285. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VALID_HTT, _val); \
  2286. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VALID_HTT_S)); \
  2287. } while (0)
  2288. #define HTT_TX_TCL_METADATA_VDEV_ID_GET(_var) \
  2289. (((_var) & HTT_TX_TCL_METADATA_VDEV_ID_M) >> \
  2290. HTT_TX_TCL_METADATA_VDEV_ID_S)
  2291. #define HTT_TX_TCL_METADATA_VDEV_ID_SET(_var, _val) \
  2292. do { \
  2293. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_VDEV_ID, _val); \
  2294. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_VDEV_ID_S)); \
  2295. } while (0)
  2296. #define HTT_TX_TCL_METADATA_PDEV_ID_GET(_var) \
  2297. (((_var) & HTT_TX_TCL_METADATA_PDEV_ID_M) >> \
  2298. HTT_TX_TCL_METADATA_PDEV_ID_S)
  2299. #define HTT_TX_TCL_METADATA_PDEV_ID_SET(_var, _val) \
  2300. do { \
  2301. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PDEV_ID, _val); \
  2302. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PDEV_ID_S)); \
  2303. } while (0)
  2304. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_GET(_var) \
  2305. (((_var) & HTT_TX_TCL_METADATA_HOST_INSPECTED_M) >> \
  2306. HTT_TX_TCL_METADATA_HOST_INSPECTED_S)
  2307. #define HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(_var, _val) \
  2308. do { \
  2309. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_HOST_INSPECTED, _val); \
  2310. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_HOST_INSPECTED_S)); \
  2311. } while (0)
  2312. #define HTT_TX_TCL_METADATA_PEER_ID_GET(_var) \
  2313. (((_var) & HTT_TX_TCL_METADATA_PEER_ID_M) >> \
  2314. HTT_TX_TCL_METADATA_PEER_ID_S)
  2315. #define HTT_TX_TCL_METADATA_PEER_ID_SET(_var, _val) \
  2316. do { \
  2317. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_PEER_ID, _val); \
  2318. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_PEER_ID_S)); \
  2319. } while (0)
  2320. /*------------------------------------------------------------------
  2321. * V2 Version of TCL Data Command
  2322. * V2 Version to support peer_id, vdev_id, svc_class_id and
  2323. * MLO global_seq all flavours of TCL Data Cmd.
  2324. *-----------------------------------------------------------------*/
  2325. typedef enum {
  2326. HTT_TCL_METADATA_V2_TYPE_PEER_BASED = 0,
  2327. HTT_TCL_METADATA_V2_TYPE_VDEV_BASED = 1,
  2328. HTT_TCL_METADATA_V2_TYPE_SVC_ID_BASED = 2,
  2329. HTT_TCL_METADATA_V2_TYPE_GLOBAL_SEQ_BASED = 3,
  2330. } htt_tcl_metadata_type_v2;
  2331. /**
  2332. * @brief HTT TCL command number format
  2333. * @details
  2334. * This structure is passed from host as tcl_data_cmd->tcl_cmd_number and
  2335. * available to firmware as tcl_exit_base->tcl_status_number.
  2336. * A_UINT32 is used to avoid endianness conversion problems.
  2337. * tcl_status_number size is 16 bits, hence only 16 bits can be used.
  2338. */
  2339. typedef struct {
  2340. A_UINT32
  2341. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2342. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2343. vdev_id: 8,
  2344. pdev_id: 2,
  2345. host_inspected:1,
  2346. rsvd: 2,
  2347. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2348. } htt_tx_tcl_vdev_metadata_v2;
  2349. typedef struct {
  2350. A_UINT32
  2351. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2352. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2353. peer_id: 13,
  2354. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2355. } htt_tx_tcl_peer_metadata_v2;
  2356. typedef struct {
  2357. A_UINT32
  2358. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2359. valid_htt_ext: 1, /* If set, tcl_exit_base->host_meta_info is valid */
  2360. svc_class_id: 8,
  2361. rsvd: 5,
  2362. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2363. } htt_tx_tcl_svc_class_id_metadata;
  2364. typedef struct {
  2365. A_UINT32
  2366. type: 2, /* vdev_id based or peer_id or svc_id or global seq based */
  2367. host_inspected: 1,
  2368. global_seq_no: 12,
  2369. rsvd: 1,
  2370. padding: 16; /* These 16 bits cannot be used by FW for the tcl command */
  2371. } htt_tx_tcl_global_seq_metadata;
  2372. PREPACK struct htt_tx_tcl_metadata_v2 {
  2373. union {
  2374. htt_tx_tcl_vdev_metadata_v2 vdev_meta_v2;
  2375. htt_tx_tcl_peer_metadata_v2 peer_meta_v2;
  2376. htt_tx_tcl_svc_class_id_metadata svc_class_id_meta;
  2377. htt_tx_tcl_global_seq_metadata global_seq_meta;
  2378. };
  2379. } POSTPACK;
  2380. /* DWORD 0 */
  2381. #define HTT_TX_TCL_METADATA_TYPE_V2_M 0x00000003
  2382. #define HTT_TX_TCL_METADATA_TYPE_V2_S 0
  2383. /* Valid htt ext for V2 tcl data cmd used by VDEV, PEER and SVC_ID meta */
  2384. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M 0x00000004
  2385. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S 2
  2386. /* VDEV V2 metadata */
  2387. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_M 0x000007f8
  2388. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_S 3
  2389. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_M 0x00001800
  2390. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_S 11
  2391. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M 0x00002000
  2392. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S 13
  2393. /* PEER V2 metadata */
  2394. #define HTT_TX_TCL_METADATA_V2_PEER_ID_M 0x0000fff8
  2395. #define HTT_TX_TCL_METADATA_V2_PEER_ID_S 3
  2396. /* SVC_CLASS_ID metadata */
  2397. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_M 0x000007f8
  2398. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_S 3
  2399. /* Global Seq no metadata */
  2400. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M 0x00000004
  2401. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S 2
  2402. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M 0x00007ff8
  2403. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S 3
  2404. /*----- Get and Set V2 type field in Vdev, Peer, Svc_Class_Id, Global_seq_no */
  2405. #define HTT_TX_TCL_METADATA_TYPE_V2_GET(_var) \
  2406. (((_var) & HTT_TX_TCL_METADATA_TYPE_V2_M) >> \
  2407. HTT_TX_TCL_METADATA_TYPE_V2_S)
  2408. #define HTT_TX_TCL_METADATA_TYPE_V2_SET(_var, _val) \
  2409. do { \
  2410. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_TYPE_V2, _val); \
  2411. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_TYPE_V2_S)); \
  2412. } while (0)
  2413. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_GET(_var) \
  2414. (((_var) & HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_M) >> \
  2415. HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)
  2416. #define HTT_TX_TCL_METADATA_V2_VALID_HTT_SET(_var, _val) \
  2417. do { \
  2418. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID, _val); \
  2419. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VALID_HTT_EXT_ID_S)); \
  2420. } while (0)
  2421. /*----- Get and Set V2 type field in Vdev meta fields ----*/
  2422. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_GET(_var) \
  2423. (((_var) & HTT_TX_TCL_METADATA_V2_VDEV_ID_M) >> \
  2424. HTT_TX_TCL_METADATA_V2_VDEV_ID_S)
  2425. #define HTT_TX_TCL_METADATA_V2_VDEV_ID_SET(_var, _val) \
  2426. do { \
  2427. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_VDEV_ID, _val); \
  2428. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_VDEV_ID_S)); \
  2429. } while (0)
  2430. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_GET(_var) \
  2431. (((_var) & HTT_TX_TCL_METADATA_V2_PDEV_ID_M) >> \
  2432. HTT_TX_TCL_METADATA_V2_PDEV_ID_S)
  2433. #define HTT_TX_TCL_METADATA_V2_PDEV_ID_SET(_var, _val) \
  2434. do { \
  2435. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PDEV_ID, _val); \
  2436. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PDEV_ID_S)); \
  2437. } while (0)
  2438. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_GET(_var) \
  2439. (((_var) & HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_M) >> \
  2440. HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)
  2441. #define HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_SET(_var, _val) \
  2442. do { \
  2443. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_HOST_INSPECTED, _val); \
  2444. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_HOST_INSPECTED_S)); \
  2445. } while (0)
  2446. /*----- Get and Set V2 type field in Peer meta fields ----*/
  2447. #define HTT_TX_TCL_METADATA_V2_PEER_ID_GET(_var) \
  2448. (((_var) & HTT_TX_TCL_METADATA_V2_PEER_ID_M) >> \
  2449. HTT_TX_TCL_METADATA_V2_PEER_ID_S)
  2450. #define HTT_TX_TCL_METADATA_V2_PEER_ID_SET(_var, _val) \
  2451. do { \
  2452. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_V2_PEER_ID, _val); \
  2453. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_V2_PEER_ID_S)); \
  2454. } while (0)
  2455. /*----- Get and Set V2 type field in Service Class fields ----*/
  2456. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_GET(_var) \
  2457. (((_var) & HTT_TX_TCL_METADATA_SVC_CLASS_ID_M) >> \
  2458. HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)
  2459. #define HTT_TX_TCL_METADATA_SVC_CLASS_ID_SET(_var, _val) \
  2460. do { \
  2461. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_SVC_CLASS_ID, _val); \
  2462. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_SVC_CLASS_ID_S)); \
  2463. } while (0)
  2464. /*----- Get and Set V2 type field in Global sequence fields ----*/
  2465. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_GET(_var) \
  2466. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_M) >> \
  2467. HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)
  2468. #define HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_SET(_var, _val) \
  2469. do { \
  2470. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED, _val); \
  2471. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_HOST_INSPECTED_S)); \
  2472. } while (0)
  2473. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_GET(_var) \
  2474. (((_var) & HTT_TX_TCL_METADATA_GLBL_SEQ_NO_M) >> \
  2475. HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)
  2476. #define HTT_TX_TCL_METADATA_GLBL_SEQ_NO_SET(_var, _val) \
  2477. do { \
  2478. HTT_CHECK_SET_VAL(HTT_TX_TCL_METADATA_GLBL_SEQ_NO, _val); \
  2479. ((_var) |= ((_val) << HTT_TX_TCL_METADATA_GLBL_SEQ_NO_S)); \
  2480. } while (0)
  2481. /*------------------------------------------------------------------
  2482. * End V2 Version of TCL Data Command
  2483. *-----------------------------------------------------------------*/
  2484. typedef enum {
  2485. HTT_TX_FW2WBM_TX_STATUS_OK,
  2486. HTT_TX_FW2WBM_TX_STATUS_DROP,
  2487. HTT_TX_FW2WBM_TX_STATUS_TTL,
  2488. HTT_TX_FW2WBM_TX_STATUS_REINJECT,
  2489. HTT_TX_FW2WBM_TX_STATUS_INSPECT,
  2490. HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY,
  2491. HTT_TX_FW2WBM_TX_STATUS_VDEVID_MISMATCH,
  2492. HTT_TX_FW2WBM_TX_STATUS_MAX
  2493. } htt_tx_fw2wbm_tx_status_t;
  2494. typedef enum {
  2495. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP, /* deprecated */
  2496. HTT_TX_FW2WBM_REINJECT_REASON_RAW_ENCAP_EXP /* current */ =
  2497. HTT_TX_FW2WBM_REINJECT_REASON_EAPOL_ENCAP_EXP,
  2498. HTT_TX_FW2WBM_REINJECT_REASON_INJECT_VIA_EXP,
  2499. HTT_TX_FW2WBM_REINJECT_REASON_MCAST,
  2500. HTT_TX_FW2WBM_REINJECT_REASON_ARP,
  2501. HTT_TX_FW2WBM_REINJECT_REASON_DHCP,
  2502. HTT_TX_FW2WBM_REINJECT_REASON_FLOW_CONTROL,
  2503. HTT_TX_FW2WBM_REINJECT_REASON_MLO_MCAST,
  2504. HTT_TX_FW2WBM_REINJECT_REASON_MAX,
  2505. } htt_tx_fw2wbm_reinject_reason_t;
  2506. /**
  2507. * @brief HTT TX WBM Completion from firmware to host
  2508. * @details
  2509. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2510. * DWORD 3 and 4 for software based completions (Exception frames and
  2511. * TQM bypass frames)
  2512. * For software based completions, wbm_release_ring->release_source_module will
  2513. * be set to release_source_fw
  2514. */
  2515. PREPACK struct htt_tx_wbm_completion {
  2516. A_UINT32
  2517. sch_cmd_id: 24,
  2518. exception_frame: 1, /* If set, this packet was queued via exception path */
  2519. rsvd0_31_25: 7;
  2520. A_UINT32
  2521. ack_frame_rssi: 8, /* If this frame is removed as the result of the
  2522. * reception of an ACK or BA, this field indicates
  2523. * the RSSI of the received ACK or BA frame.
  2524. * When the frame is removed as result of a direct
  2525. * remove command from the SW, this field is set
  2526. * to 0x0 (which is never a valid value when real
  2527. * RSSI is available).
  2528. * Units: dB w.r.t noise floor
  2529. */
  2530. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2531. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2532. rsvd1_31_16: 16;
  2533. } POSTPACK;
  2534. /* DWORD 0 */
  2535. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M 0x00ffffff
  2536. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S 0
  2537. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_M 0x01000000
  2538. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_S 24
  2539. /* DWORD 1 */
  2540. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_M 0x000000ff
  2541. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_S 0
  2542. #define HTT_TX_WBM_COMPLETION_TX_STATUS_M 0x00000f00
  2543. #define HTT_TX_WBM_COMPLETION_TX_STATUS_S 8
  2544. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_M 0x0000f000
  2545. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_S 12
  2546. /* DWORD 0 */
  2547. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_GET(_var) \
  2548. (((_var) & HTT_TX_WBM_COMPLETION_SCH_CMD_ID_M) >> \
  2549. HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)
  2550. #define HTT_TX_WBM_COMPLETION_SCH_CMD_ID_SET(_var, _val) \
  2551. do { \
  2552. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_SCH_CMD_ID, _val); \
  2553. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_SCH_CMD_ID_S)); \
  2554. } while (0)
  2555. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_GET(_var) \
  2556. (((_var) & HTT_TX_WBM_COMPLETION_EXP_FRAME_M) >> \
  2557. HTT_TX_WBM_COMPLETION_EXP_FRAME_S)
  2558. #define HTT_TX_WBM_COMPLETION_EXP_FRAME_SET(_var, _val) \
  2559. do { \
  2560. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_EXP_FRAME, _val); \
  2561. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_EXP_FRAME_S)); \
  2562. } while (0)
  2563. /* DWORD 1 */
  2564. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_GET(_var) \
  2565. (((_var) & HTT_TX_WBM_COMPLETION_ACK_RSSI_M) >> \
  2566. HTT_TX_WBM_COMPLETION_ACK_RSSI_S)
  2567. #define HTT_TX_WBM_COMPLETION_ACK_RSSI_SET(_var, _val) \
  2568. do { \
  2569. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_ACK_RSSI, _val); \
  2570. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_ACK_RSSI_S)); \
  2571. } while (0)
  2572. #define HTT_TX_WBM_COMPLETION_TX_STATUS_GET(_var) \
  2573. (((_var) & HTT_TX_WBM_COMPLETION_TX_STATUS_M) >> \
  2574. HTT_TX_WBM_COMPLETION_TX_STATUS_S)
  2575. #define HTT_TX_WBM_COMPLETION_TX_STATUS_SET(_var, _val) \
  2576. do { \
  2577. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_TX_STATUS, _val); \
  2578. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_TX_STATUS_S)); \
  2579. } while (0)
  2580. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_GET(_var) \
  2581. (((_var) & HTT_TX_WBM_COMPLETION_REINJECT_REASON_M) >> \
  2582. HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)
  2583. #define HTT_TX_WBM_COMPLETION_REINJECT_REASON_SET(_var, _val) \
  2584. do { \
  2585. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_REINJECT_REASON, _val); \
  2586. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_REINJECT_REASON_S)); \
  2587. } while (0)
  2588. /**
  2589. * @brief HTT TX WBM Completion from firmware to host
  2590. * @details
  2591. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2592. * (WBM) offload HW.
  2593. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2594. * For software based completions, release_source_module will
  2595. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2596. * struct wbm_release_ring and then switch to this after looking at
  2597. * release_source_module.
  2598. */
  2599. PREPACK struct htt_tx_wbm_completion_v2 {
  2600. A_UINT32
  2601. used_by_hw0; /* Refer to struct wbm_release_ring */
  2602. A_UINT32
  2603. used_by_hw1; /* Refer to struct wbm_release_ring */
  2604. A_UINT32
  2605. used_by_hw2: 9, /* Refer to struct wbm_release_ring */
  2606. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2607. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2608. exception_frame: 1,
  2609. rsvd0: 12, /* For future use */
  2610. used_by_hw4: 1, /* wbm_internal_error bit being used by HW */
  2611. rsvd1: 1; /* For future use */
  2612. A_UINT32
  2613. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2614. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2615. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2616. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2617. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2618. */
  2619. A_UINT32
  2620. data1: 32;
  2621. A_UINT32
  2622. data2: 32;
  2623. A_UINT32
  2624. used_by_hw3; /* Refer to struct wbm_release_ring */
  2625. } POSTPACK;
  2626. /* DWORD 1, 2 and part of 3 are accessed via HW header files */
  2627. /* DWORD 3 */
  2628. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M 0x00001e00
  2629. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S 9
  2630. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M 0x0001e000
  2631. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S 13
  2632. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M 0x00020000
  2633. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S 17
  2634. /* DWORD 3 */
  2635. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(_var) \
  2636. (((_var) & HTT_TX_WBM_COMPLETION_V2_TX_STATUS_M) >> \
  2637. HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)
  2638. #define HTT_TX_WBM_COMPLETION_V2_TX_STATUS_SET(_var, _val) \
  2639. do { \
  2640. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TX_STATUS, _val); \
  2641. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TX_STATUS_S)); \
  2642. } while (0)
  2643. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_GET(_var) \
  2644. (((_var) & HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_M) >> \
  2645. HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)
  2646. #define HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_SET(_var, _val) \
  2647. do { \
  2648. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON, _val); \
  2649. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_REINJECT_REASON_S)); \
  2650. } while (0)
  2651. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_GET(_var) \
  2652. (((_var) & HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_M) >> \
  2653. HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)
  2654. #define HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_SET(_var, _val) \
  2655. do { \
  2656. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_EXP_FRAME, _val); \
  2657. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_EXP_FRAME_S)); \
  2658. } while (0)
  2659. /**
  2660. * @brief HTT TX WBM Completion from firmware to host (V3)
  2661. * @details
  2662. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2663. * (WBM) offload HW.
  2664. * This structure is passed from firmware to host overlaid on wbm_release_ring
  2665. * For software based completions, release_source_module will
  2666. * be set to WIFIRELEASE_SOURCE_FW_E. Host SW is expected to inspect using
  2667. * struct wbm_release_ring and then switch to this after looking at
  2668. * release_source_module.
  2669. * Due to overlap with WBM block, htt_tx_wbm_completion_v3 will be used
  2670. * by new generations of targets.
  2671. */
  2672. PREPACK struct htt_tx_wbm_completion_v3 {
  2673. A_UINT32
  2674. used_by_hw0; /* Refer to struct wbm_release_ring */
  2675. A_UINT32
  2676. used_by_hw1; /* Refer to struct wbm_release_ring */
  2677. A_UINT32
  2678. used_by_hw2: 13, /* Refer to struct wbm_release_ring */
  2679. tx_status: 4, /* Takes enum values of htt_tx_fw2wbm_tx_status_t */
  2680. used_by_hw3: 15;
  2681. A_UINT32
  2682. reinject_reason: 4, /* Takes enum values of htt_tx_fw2wbm_reinject_reason_t */
  2683. exception_frame: 1,
  2684. rsvd0: 27; /* For future use */
  2685. A_UINT32
  2686. data0: 32; /* data0,1 and 2 changes based on tx_status type
  2687. * if HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2688. * or HTT_TX_FW2WBM_TX_STATUS_TTL, struct htt_tx_wbm_transmit_status will be used.
  2689. * if HTT_TX_FW2WBM_TX_STATUS_REINJECT, struct htt_tx_wbm_reinject_status will be used.
  2690. * if HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY, struct htt_tx_wbm_mec_addr_notify will be used.
  2691. */
  2692. A_UINT32
  2693. data1: 32;
  2694. A_UINT32
  2695. data2: 32;
  2696. A_UINT32
  2697. rsvd1: 20,
  2698. used_by_hw4: 12; /* Refer to struct wbm_release_ring */
  2699. } POSTPACK;
  2700. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M 0x0001E000
  2701. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S 13
  2702. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M 0x0000000F
  2703. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S 0
  2704. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M 0x00000010
  2705. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S 4
  2706. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_GET(_var) \
  2707. (((_var) & HTT_TX_WBM_COMPLETION_V3_TX_STATUS_M) >> \
  2708. HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)
  2709. #define HTT_TX_WBM_COMPLETION_V3_TX_STATUS_SET(_var, _val) \
  2710. do { \
  2711. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_TX_STATUS, _val); \
  2712. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_TX_STATUS_S)); \
  2713. } while (0)
  2714. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_GET(_var) \
  2715. (((_var) & HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_M) >> \
  2716. HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)
  2717. #define HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_SET(_var, _val) \
  2718. do { \
  2719. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON, _val); \
  2720. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_REINJECT_REASON_S)); \
  2721. } while (0)
  2722. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_GET(_var) \
  2723. (((_var) & HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_M) >> \
  2724. HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)
  2725. #define HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_SET(_var, _val) \
  2726. do { \
  2727. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V3_EXP_FRAME, _val); \
  2728. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V3_EXP_FRAME_S)); \
  2729. } while (0)
  2730. typedef enum {
  2731. TX_FRAME_TYPE_UNDEFINED = 0,
  2732. TX_FRAME_TYPE_EAPOL = 1,
  2733. } htt_tx_wbm_status_frame_type;
  2734. /**
  2735. * @brief HTT TX WBM transmit status from firmware to host
  2736. * @details
  2737. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2738. * (WBM) offload HW.
  2739. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2740. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_OK or HTT_TX_FW2WBM_TX_STATUS_DROP
  2741. * or HTT_TX_FW2WBM_TX_STATUS_TTL
  2742. */
  2743. PREPACK struct htt_tx_wbm_transmit_status {
  2744. A_UINT32
  2745. sch_cmd_id: 24,
  2746. ack_frame_rssi: 8; /* If this frame is removed as the result of the
  2747. * reception of an ACK or BA, this field indicates
  2748. * the RSSI of the received ACK or BA frame.
  2749. * When the frame is removed as result of a direct
  2750. * remove command from the SW, this field is set
  2751. * to 0x0 (which is never a valid value when real
  2752. * RSSI is available).
  2753. * Units: dB w.r.t noise floor
  2754. */
  2755. A_UINT32
  2756. sw_peer_id: 16,
  2757. tid_num: 5,
  2758. valid: 1, /* If this "valid" flag is set, the sw_peer_id
  2759. * and tid_num fields contain valid data.
  2760. * If this "valid" flag is not set, the
  2761. * sw_peer_id and tid_num fields must be ignored.
  2762. */
  2763. mcast: 1,
  2764. mcast_valid: 1, /* If this "mcast_valid" is set, the mcast field
  2765. * contains valid data.
  2766. */
  2767. frame_type: 4, /* holds htt_tx_wbm_status_frame_type value */
  2768. reserved: 4;
  2769. A_UINT32
  2770. ppdu_start_tsf: 32; /* PPDU Start timestamp added for multicast
  2771. * packets in the wbm completion path
  2772. */
  2773. } POSTPACK;
  2774. /* DWORD 4 */
  2775. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M 0x00ffffff
  2776. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S 0
  2777. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M 0xff000000
  2778. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S 24
  2779. /* DWORD 5 */
  2780. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M 0x0000ffff
  2781. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S 0
  2782. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_M 0x001f0000
  2783. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_S 16
  2784. #define HTT_TX_WBM_COMPLETION_V2_VALID_M 0x00200000
  2785. #define HTT_TX_WBM_COMPLETION_V2_VALID_S 21
  2786. #define HTT_TX_WBM_COMPLETION_V2_MCAST_M 0x00400000
  2787. #define HTT_TX_WBM_COMPLETION_V2_MCAST_S 22
  2788. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M 0x00800000
  2789. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S 23
  2790. /* DWORD 4 */
  2791. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(_var) \
  2792. (((_var) & HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_M) >> \
  2793. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)
  2794. #define HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_SET(_var, _val) \
  2795. do { \
  2796. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID, _val); \
  2797. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_S)); \
  2798. } while (0)
  2799. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(_var) \
  2800. (((_var) & HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_M) >> \
  2801. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)
  2802. #define HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_SET(_var, _val) \
  2803. do { \
  2804. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI, _val); \
  2805. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_S)); \
  2806. } while (0)
  2807. /* DWORD 5 */
  2808. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(_var) \
  2809. (((_var) & HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_M) >> \
  2810. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)
  2811. #define HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_SET(_var, _val) \
  2812. do { \
  2813. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID, _val); \
  2814. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_S)); \
  2815. } while (0)
  2816. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(_var) \
  2817. (((_var) & HTT_TX_WBM_COMPLETION_V2_TID_NUM_M) >> \
  2818. HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)
  2819. #define HTT_TX_WBM_COMPLETION_V2_TID_NUM_SET(_var, _val) \
  2820. do { \
  2821. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_TID_NUM, _val); \
  2822. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_TID_NUM_S)); \
  2823. } while (0)
  2824. #define HTT_TX_WBM_COMPLETION_V2_VALID_GET(_var) \
  2825. (((_var) & HTT_TX_WBM_COMPLETION_V2_VALID_M) >> \
  2826. HTT_TX_WBM_COMPLETION_V2_VALID_S)
  2827. #define HTT_TX_WBM_COMPLETION_V2_VALID_SET(_var, _val) \
  2828. do { \
  2829. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VALID, _val); \
  2830. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VALID_S)); \
  2831. } while (0)
  2832. #define HTT_TX_WBM_COMPLETION_V2_MCAST_GET(_var) \
  2833. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_M) >> \
  2834. HTT_TX_WBM_COMPLETION_V2_MCAST_S)
  2835. #define HTT_TX_WBM_COMPLETION_V2_MCAST_SET(_var, _val) \
  2836. do { \
  2837. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST, _val); \
  2838. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_S)); \
  2839. } while (0)
  2840. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_GET(_var) \
  2841. (((_var) & HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_M) >> \
  2842. HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)
  2843. #define HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_SET(_var, _val) \
  2844. do { \
  2845. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MCAST_VALID, _val); \
  2846. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MCAST_VALID_S)); \
  2847. } while (0)
  2848. /**
  2849. * @brief HTT TX WBM reinject status from firmware to host
  2850. * @details
  2851. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2852. * (WBM) offload HW.
  2853. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2854. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_REINJECT.
  2855. */
  2856. PREPACK struct htt_tx_wbm_reinject_status {
  2857. A_UINT32
  2858. reserved0: 32;
  2859. A_UINT32
  2860. reserved1: 32;
  2861. A_UINT32
  2862. reserved2: 32;
  2863. } POSTPACK;
  2864. /**
  2865. * @brief HTT TX WBM multicast echo check notification from firmware to host
  2866. * @details
  2867. * This structure applies only to WLAN chips that contain WLAN Buffer Mgmt
  2868. * (WBM) offload HW.
  2869. * This structure is passed from firmware to host overlaid on wbm_release_ring.
  2870. * used only if tx_status is HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY.
  2871. * FW sends SA addresses to host for all multicast/broadcast packets received on
  2872. * STA side.
  2873. */
  2874. PREPACK struct htt_tx_wbm_mec_addr_notify {
  2875. A_UINT32
  2876. mec_sa_addr_31_0;
  2877. A_UINT32
  2878. mec_sa_addr_47_32: 16,
  2879. sa_ast_index: 16;
  2880. A_UINT32
  2881. vdev_id: 8,
  2882. reserved0: 24;
  2883. } POSTPACK;
  2884. /* DWORD 4 - mec_sa_addr_31_0 */
  2885. /* DWORD 5 */
  2886. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M 0x0000ffff
  2887. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S 0
  2888. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M 0xffff0000
  2889. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S 16
  2890. /* DWORD 6 */
  2891. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M 0x000000ff
  2892. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S 0
  2893. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_GET(_var) \
  2894. (((_var) & HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_M) >> \
  2895. HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)
  2896. #define HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_SET(_var, _val) \
  2897. do { \
  2898. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32, _val); \
  2899. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_MEC_SA_ADDR_47_32_S)); \
  2900. } while (0)
  2901. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_GET(_var) \
  2902. (((_var) & HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_M) >> \
  2903. HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)
  2904. #define HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_SET(_var, _val) \
  2905. do { \
  2906. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX, _val); \
  2907. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_SA_AST_INDEX_S)); \
  2908. } while (0)
  2909. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_GET(_var) \
  2910. (((_var) & HTT_TX_WBM_COMPLETION_V2_VDEV_ID_M) >> \
  2911. HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)
  2912. #define HTT_TX_WBM_COMPLETION_V2_VDEV_ID_SET(_var, _val) \
  2913. do { \
  2914. HTT_CHECK_SET_VAL(HTT_TX_WBM_COMPLETION_V2_VDEV_ID, _val); \
  2915. ((_var) |= ((_val) << HTT_TX_WBM_COMPLETION_V2_VDEV_ID_S)); \
  2916. } while (0)
  2917. typedef enum {
  2918. TX_FLOW_PRIORITY_BE,
  2919. TX_FLOW_PRIORITY_HIGH,
  2920. TX_FLOW_PRIORITY_LOW,
  2921. } htt_tx_flow_priority_t;
  2922. typedef enum {
  2923. TX_FLOW_LATENCY_SENSITIVE,
  2924. TX_FLOW_LATENCY_INSENSITIVE,
  2925. } htt_tx_flow_latency_t;
  2926. typedef enum {
  2927. TX_FLOW_BEST_EFFORT_TRAFFIC,
  2928. TX_FLOW_INTERACTIVE_TRAFFIC,
  2929. TX_FLOW_PERIODIC_TRAFFIC,
  2930. TX_FLOW_BURSTY_TRAFFIC,
  2931. TX_FLOW_OVER_SUBSCRIBED_TRAFFIC,
  2932. } htt_tx_flow_traffic_pattern_t;
  2933. /**
  2934. * @brief HTT TX Flow search metadata format
  2935. * @details
  2936. * Host will set this metadata in flow table's flow search entry along with
  2937. * to_tqm_if_m0_fw. It indicates to forward the first MSDU to both the
  2938. * firmware and TQM ring if the flow search entry wins.
  2939. * This metadata is available to firmware in that first MSDU's
  2940. * tcl_exit_base->meta_data_fse. Firmware uses this metadata to map a new flow
  2941. * to one of the available flows for specific tid and returns the tqm flow
  2942. * pointer as part of htt_tx_map_flow_info message.
  2943. */
  2944. PREPACK struct htt_tx_flow_metadata {
  2945. A_UINT32
  2946. rsvd0_1_0: 2,
  2947. tid: 4,
  2948. priority: 3, /* Takes enum values of htt_tx_flow_priority_t */
  2949. traffic_pattern: 3, /* Takes enum values of htt_tx_flow_traffic_pattern_t */
  2950. tid_override: 1, /* If set, tid field in this struct is the final tid.
  2951. * Else choose final tid based on latency, priority.
  2952. */
  2953. dedicated_flowq: 1, /* Dedicated flowq per 5 tuple flow. */
  2954. latency_sensitive: 2, /* Takes enum values of htt_tx_flow_latency_t */
  2955. host_flow_identifier: 16; /* Used by host to map flow metadata with flow entry */
  2956. } POSTPACK;
  2957. /* DWORD 0 */
  2958. #define HTT_TX_FLOW_METADATA_TID_M 0x0000003c
  2959. #define HTT_TX_FLOW_METADATA_TID_S 2
  2960. #define HTT_TX_FLOW_METADATA_PRIORITY_M 0x000001c0
  2961. #define HTT_TX_FLOW_METADATA_PRIORITY_S 6
  2962. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M 0x00000e00
  2963. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S 9
  2964. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_M 0x00001000
  2965. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_S 12
  2966. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M 0x00002000
  2967. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S 13
  2968. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M 0x0000c000
  2969. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S 14
  2970. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M 0xffff0000
  2971. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S 16
  2972. /* DWORD 0 */
  2973. #define HTT_TX_FLOW_METADATA_TID_GET(_var) \
  2974. (((_var) & HTT_TX_FLOW_METADATA_TID_M) >> \
  2975. HTT_TX_FLOW_METADATA_TID_S)
  2976. #define HTT_TX_FLOW_METADATA_TID_SET(_var, _val) \
  2977. do { \
  2978. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID, _val); \
  2979. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_S)); \
  2980. } while (0)
  2981. #define HTT_TX_FLOW_METADATA_PRIORITY_GET(_var) \
  2982. (((_var) & HTT_TX_FLOW_PRIORITY_M) >> \
  2983. HTT_TX_FLOW_METADATA_PRIORITY_S)
  2984. #define HTT_TX_FLOW_METADATA_PRIORITY_SET(_var, _val) \
  2985. do { \
  2986. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_PRIORITY, _val); \
  2987. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_PRIORITY_S)); \
  2988. } while (0)
  2989. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_GET(_var) \
  2990. (((_var) & HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_M) >> \
  2991. HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)
  2992. #define HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_SET(_var, _val) \
  2993. do { \
  2994. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN, _val); \
  2995. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TRAFFIC_PATTERN_S)); \
  2996. } while (0)
  2997. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_GET(_var) \
  2998. (((_var) & HTT_TX_FLOW_METADATA_TID_OVERRIDE_M) >> \
  2999. HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)
  3000. #define HTT_TX_FLOW_METADATA_TID_OVERRIDE_SET(_var, _val) \
  3001. do { \
  3002. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_TID_OVERRIDE, _val); \
  3003. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_TID_OVERRIDE_S)); \
  3004. } while (0)
  3005. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_GET(_var) \
  3006. (((_var) & HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_M) >> \
  3007. HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)
  3008. #define HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_SET(_var, _val) \
  3009. do { \
  3010. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ, _val); \
  3011. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_DEDICATED_FLOWQ_S)); \
  3012. } while (0)
  3013. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_GET(_var) \
  3014. (((_var) & HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_M) >> \
  3015. HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_S)
  3016. #define HTT_TX_FLOW_METADATA_LATENCY_SENSITIVE_SET(_var, _val) \
  3017. do { \
  3018. HTT_CHECK_SET_VAL(HTT_TX_FLOW_LATENCY_SENSITIVE, _val); \
  3019. ((_var) |= ((_val) << HTT_TX_FLOW_LATENCY_SENSITIVE_S)); \
  3020. } while (0)
  3021. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_GET(_var) \
  3022. (((_var) & HTT_TX_FLOW_METADATA_HOST_FLOW_ID_M) >> \
  3023. HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)
  3024. #define HTT_TX_FLOW_METADATA_HOST_FLOW_ID_SET(_var, _val) \
  3025. do { \
  3026. HTT_CHECK_SET_VAL(HTT_TX_FLOW_METADATA_HOST_FLOW_ID, _val); \
  3027. ((_var) |= ((_val) << HTT_TX_FLOW_METADATA_HOST_FLOW_ID_S)); \
  3028. } while (0)
  3029. /**
  3030. * @brief host -> target ADD WDS Entry
  3031. *
  3032. * MSG_TYPE => HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY
  3033. *
  3034. * @brief host -> target DELETE WDS Entry
  3035. *
  3036. * MSG_TYPE => HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY
  3037. *
  3038. * @details
  3039. * HTT wds entry from source port learning
  3040. * Host will learn wds entries from rx and send this message to firmware
  3041. * to enable firmware to configure/delete AST entries for wds clients.
  3042. * Firmware creates Source address's AST entry with Transmit MAC's peer_id
  3043. * and when SA's entry is deleted, firmware removes this AST entry
  3044. *
  3045. * The message would appear as follows:
  3046. *
  3047. * |31 30|29 |17 16|15 8|7 0|
  3048. * |----------------+----------------+----------------+----------------|
  3049. * | rsvd0 |PDVID| vdev_id | msg_type |
  3050. * |-------------------------------------------------------------------|
  3051. * | sa_addr_31_0 |
  3052. * |-------------------------------------------------------------------|
  3053. * | | ta_peer_id | sa_addr_47_32 |
  3054. * |-------------------------------------------------------------------|
  3055. * Where PDVID = pdev_id
  3056. *
  3057. * The message is interpreted as follows:
  3058. *
  3059. * dword0 - b'0:7 - msg_type: This will be set to
  3060. * 0xd (HTT_H2T_MSG_TYPE_ADD_WDS_ENTRY) or
  3061. * 0xe (HTT_H2T_MSG_TYPE_DELETE_WDS_ENTRY)
  3062. *
  3063. * dword0 - b'8:15 - vdev_id
  3064. *
  3065. * dword0 - b'16:17 - pdev_id
  3066. *
  3067. * dword0 - b'18:31 - rsvd10: Reserved for future use
  3068. *
  3069. * dword1 - b'0:31 - sa_addr_31_0: Lower 32 bits of source mac address
  3070. *
  3071. * dword2 - b'0:15 - sa_addr_47_32: Upper 16 bits of source mac address
  3072. *
  3073. * dword2 - b'16:19 - ta_peer_id: peer id of Transmit MAC
  3074. */
  3075. PREPACK struct htt_wds_entry {
  3076. A_UINT32
  3077. msg_type: 8,
  3078. vdev_id: 8,
  3079. pdev_id: 2,
  3080. rsvd0: 14;
  3081. A_UINT32 sa_addr_31_0;
  3082. A_UINT32
  3083. sa_addr_47_32: 16,
  3084. ta_peer_id: 14,
  3085. rsvd2: 2;
  3086. } POSTPACK;
  3087. /* DWORD 0 */
  3088. #define HTT_WDS_ENTRY_VDEV_ID_M 0x0000ff00
  3089. #define HTT_WDS_ENTRY_VDEV_ID_S 8
  3090. #define HTT_WDS_ENTRY_PDEV_ID_M 0x00030000
  3091. #define HTT_WDS_ENTRY_PDEV_ID_S 16
  3092. /* DWORD 2 */
  3093. #define HTT_WDS_ENTRY_SA_ADDR_47_32_M 0x0000ffff
  3094. #define HTT_WDS_ENTRY_SA_ADDR_47_32_S 0
  3095. #define HTT_WDS_ENTRY_TA_PEER_ID_M 0x3fff0000
  3096. #define HTT_WDS_ENTRY_TA_PEER_ID_S 16
  3097. /* DWORD 0 */
  3098. #define HTT_WDS_ENTRY_VDEV_ID_GET(_var) \
  3099. (((_var) & HTT_WDS_ENTRY_VDEV_ID_M) >> \
  3100. HTT_WDS_ENTRY_VDEV_ID_S)
  3101. #define HTT_WDS_ENTRY_VDEV_ID_SET(_var, _val) \
  3102. do { \
  3103. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_VDEV_ID, _val); \
  3104. ((_var) |= ((_val) << HTT_WDS_ENTRY_VDEV_ID_S)); \
  3105. } while (0)
  3106. #define HTT_WDS_ENTRY_PDEV_ID_GET(_var) \
  3107. (((_var) & HTT_WDS_ENTRY_PDEV_ID_M) >> \
  3108. HTT_WDS_ENTRY_PDEV_ID_S)
  3109. #define HTT_WDS_ENTRY_PDEV_ID_SET(_var, _val) \
  3110. do { \
  3111. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_PDEV_ID, _val); \
  3112. ((_var) |= ((_val) << HTT_WDS_ENTRY_PDEV_ID_S)); \
  3113. } while (0)
  3114. /* DWORD 2 */
  3115. #define HTT_WDS_ENTRY_SA_ADDR_47_32_GET(_var) \
  3116. (((_var) & HTT_WDS_ENTRY_SA_ADDR_47_32_M) >> \
  3117. HTT_WDS_ENTRY_SA_ADDR_47_32_S)
  3118. #define HTT_WDS_ENTRY_SA_ADDR_47_32_SET(_var, _val) \
  3119. do { \
  3120. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_SA_ADDR_47_32, _val); \
  3121. ((_var) |= ((_val) << HTT_WDS_ENTRY_SA_ADDR_47_32_S)); \
  3122. } while (0)
  3123. #define HTT_WDS_ENTRY_TA_PEER_ID_GET(_var) \
  3124. (((_var) & HTT_WDS_ENTRY_TA_PEER_ID_M) >> \
  3125. HTT_WDS_ENTRY_TA_PEER_ID_S)
  3126. #define HTT_WDS_ENTRY_TA_PEER_ID_SET(_var, _val) \
  3127. do { \
  3128. HTT_CHECK_SET_VAL(HTT_WDS_ENTRY_TA_PEER_ID, _val); \
  3129. ((_var) |= ((_val) << HTT_WDS_ENTRY_TA_PEER_ID_S)); \
  3130. } while (0)
  3131. /**
  3132. * @brief MAC DMA rx ring setup specification
  3133. *
  3134. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_CFG
  3135. *
  3136. * @details
  3137. * To allow for dynamic rx ring reconfiguration and to avoid race
  3138. * conditions, the host SW never directly programs the MAC DMA rx ring(s)
  3139. * it uses. Instead, it sends this message to the target, indicating how
  3140. * the rx ring used by the host should be set up and maintained.
  3141. * The message consists of a 4-octet header followed by 1 or 2 rx ring setup
  3142. * specifications.
  3143. *
  3144. * |31 16|15 8|7 0|
  3145. * |---------------------------------------------------------------|
  3146. * header: | reserved | num rings | msg type |
  3147. * |---------------------------------------------------------------|
  3148. * payload 1: | FW_IDX shadow register physical address (bits 31:0) |
  3149. #if HTT_PADDR64
  3150. * | FW_IDX shadow register physical address (bits 63:32) |
  3151. #endif
  3152. * |---------------------------------------------------------------|
  3153. * | rx ring base physical address (bits 31:0) |
  3154. #if HTT_PADDR64
  3155. * | rx ring base physical address (bits 63:32) |
  3156. #endif
  3157. * |---------------------------------------------------------------|
  3158. * | rx ring buffer size | rx ring length |
  3159. * |---------------------------------------------------------------|
  3160. * | FW_IDX initial value | enabled flags |
  3161. * |---------------------------------------------------------------|
  3162. * | MSDU payload offset | 802.11 header offset |
  3163. * |---------------------------------------------------------------|
  3164. * | PPDU end offset | PPDU start offset |
  3165. * |---------------------------------------------------------------|
  3166. * | MPDU end offset | MPDU start offset |
  3167. * |---------------------------------------------------------------|
  3168. * | MSDU end offset | MSDU start offset |
  3169. * |---------------------------------------------------------------|
  3170. * | frag info offset | rx attention offset |
  3171. * |---------------------------------------------------------------|
  3172. * payload 2, if present, has the same format as payload 1
  3173. * Header fields:
  3174. * - MSG_TYPE
  3175. * Bits 7:0
  3176. * Purpose: identifies this as an rx ring configuration message
  3177. * Value: 0x2 (HTT_H2T_MSG_TYPE_RX_RING_CFG)
  3178. * - NUM_RINGS
  3179. * Bits 15:8
  3180. * Purpose: indicates whether the host is setting up one rx ring or two
  3181. * Value: 1 or 2
  3182. * Payload:
  3183. * for systems using 64-bit format for bus addresses:
  3184. * - IDX_SHADOW_REG_PADDR_LO
  3185. * Bits 31:0
  3186. * Value: lower 4 bytes of physical address of the host's
  3187. * FW_IDX shadow register
  3188. * - IDX_SHADOW_REG_PADDR_HI
  3189. * Bits 31:0
  3190. * Value: upper 4 bytes of physical address of the host's
  3191. * FW_IDX shadow register
  3192. * - RING_BASE_PADDR_LO
  3193. * Bits 31:0
  3194. * Value: lower 4 bytes of physical address of the host's rx ring
  3195. * - RING_BASE_PADDR_HI
  3196. * Bits 31:0
  3197. * Value: uppper 4 bytes of physical address of the host's rx ring
  3198. * for systems using 32-bit format for bus addresses:
  3199. * - IDX_SHADOW_REG_PADDR
  3200. * Bits 31:0
  3201. * Value: physical address of the host's FW_IDX shadow register
  3202. * - RING_BASE_PADDR
  3203. * Bits 31:0
  3204. * Value: physical address of the host's rx ring
  3205. * - RING_LEN
  3206. * Bits 15:0
  3207. * Value: number of elements in the rx ring
  3208. * - RING_BUF_SZ
  3209. * Bits 31:16
  3210. * Value: size of the buffers referenced by the rx ring, in byte units
  3211. * - ENABLED_FLAGS
  3212. * Bits 15:0
  3213. * Value: 1-bit flags to show whether different rx fields are enabled
  3214. * bit 0: 802.11 header enabled (1) or disabled (0)
  3215. * bit 1: MSDU payload enabled (1) or disabled (0)
  3216. * bit 2: PPDU start enabled (1) or disabled (0)
  3217. * bit 3: PPDU end enabled (1) or disabled (0)
  3218. * bit 4: MPDU start enabled (1) or disabled (0)
  3219. * bit 5: MPDU end enabled (1) or disabled (0)
  3220. * bit 6: MSDU start enabled (1) or disabled (0)
  3221. * bit 7: MSDU end enabled (1) or disabled (0)
  3222. * bit 8: rx attention enabled (1) or disabled (0)
  3223. * bit 9: frag info enabled (1) or disabled (0)
  3224. * bit 10: unicast rx enabled (1) or disabled (0)
  3225. * bit 11: multicast rx enabled (1) or disabled (0)
  3226. * bit 12: ctrl rx enabled (1) or disabled (0)
  3227. * bit 13: mgmt rx enabled (1) or disabled (0)
  3228. * bit 14: null rx enabled (1) or disabled (0)
  3229. * bit 15: phy data rx enabled (1) or disabled (0)
  3230. * - IDX_INIT_VAL
  3231. * Bits 31:16
  3232. * Purpose: Specify the initial value for the FW_IDX.
  3233. * Value: the number of buffers initially present in the host's rx ring
  3234. * - OFFSET_802_11_HDR
  3235. * Bits 15:0
  3236. * Value: offset in QUAD-bytes of 802.11 header from the buffer start
  3237. * - OFFSET_MSDU_PAYLOAD
  3238. * Bits 31:16
  3239. * Value: offset in QUAD-bytes of MSDU payload from the buffer start
  3240. * - OFFSET_PPDU_START
  3241. * Bits 15:0
  3242. * Value: offset in QUAD-bytes of PPDU start rx desc from the buffer start
  3243. * - OFFSET_PPDU_END
  3244. * Bits 31:16
  3245. * Value: offset in QUAD-bytes of PPDU end rx desc from the buffer start
  3246. * - OFFSET_MPDU_START
  3247. * Bits 15:0
  3248. * Value: offset in QUAD-bytes of MPDU start rx desc from the buffer start
  3249. * - OFFSET_MPDU_END
  3250. * Bits 31:16
  3251. * Value: offset in QUAD-bytes of MPDU end rx desc from the buffer start
  3252. * - OFFSET_MSDU_START
  3253. * Bits 15:0
  3254. * Value: offset in QUAD-bytes of MSDU start rx desc from the buffer start
  3255. * - OFFSET_MSDU_END
  3256. * Bits 31:16
  3257. * Value: offset in QUAD-bytes of MSDU end rx desc from the buffer start
  3258. * - OFFSET_RX_ATTN
  3259. * Bits 15:0
  3260. * Value: offset in QUAD-bytes of rx attention word from the buffer start
  3261. * - OFFSET_FRAG_INFO
  3262. * Bits 31:16
  3263. * Value: offset in QUAD-bytes of frag info table
  3264. */
  3265. /* header fields */
  3266. #define HTT_RX_RING_CFG_NUM_RINGS_M 0xff00
  3267. #define HTT_RX_RING_CFG_NUM_RINGS_S 8
  3268. /* payload fields */
  3269. /* for systems using a 64-bit format for bus addresses */
  3270. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_M 0xffffffff
  3271. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_S 0
  3272. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_M 0xffffffff
  3273. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_S 0
  3274. #define HTT_RX_RING_CFG_BASE_PADDR_HI_M 0xffffffff
  3275. #define HTT_RX_RING_CFG_BASE_PADDR_HI_S 0
  3276. #define HTT_RX_RING_CFG_BASE_PADDR_LO_M 0xffffffff
  3277. #define HTT_RX_RING_CFG_BASE_PADDR_LO_S 0
  3278. /* for systems using a 32-bit format for bus addresses */
  3279. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_M 0xffffffff
  3280. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_S 0
  3281. #define HTT_RX_RING_CFG_BASE_PADDR_M 0xffffffff
  3282. #define HTT_RX_RING_CFG_BASE_PADDR_S 0
  3283. #define HTT_RX_RING_CFG_LEN_M 0xffff
  3284. #define HTT_RX_RING_CFG_LEN_S 0
  3285. #define HTT_RX_RING_CFG_BUF_SZ_M 0xffff0000
  3286. #define HTT_RX_RING_CFG_BUF_SZ_S 16
  3287. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_M 0x1
  3288. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_S 0
  3289. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M 0x2
  3290. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S 1
  3291. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_M 0x4
  3292. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_S 2
  3293. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_M 0x8
  3294. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_S 3
  3295. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_M 0x10
  3296. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_S 4
  3297. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_M 0x20
  3298. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_S 5
  3299. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_M 0x40
  3300. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_S 6
  3301. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_M 0x80
  3302. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_S 7
  3303. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_M 0x100
  3304. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_S 8
  3305. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M 0x200
  3306. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S 9
  3307. #define HTT_RX_RING_CFG_ENABLED_UCAST_M 0x400
  3308. #define HTT_RX_RING_CFG_ENABLED_UCAST_S 10
  3309. #define HTT_RX_RING_CFG_ENABLED_MCAST_M 0x800
  3310. #define HTT_RX_RING_CFG_ENABLED_MCAST_S 11
  3311. #define HTT_RX_RING_CFG_ENABLED_CTRL_M 0x1000
  3312. #define HTT_RX_RING_CFG_ENABLED_CTRL_S 12
  3313. #define HTT_RX_RING_CFG_ENABLED_MGMT_M 0x2000
  3314. #define HTT_RX_RING_CFG_ENABLED_MGMT_S 13
  3315. #define HTT_RX_RING_CFG_ENABLED_NULL_M 0x4000
  3316. #define HTT_RX_RING_CFG_ENABLED_NULL_S 14
  3317. #define HTT_RX_RING_CFG_ENABLED_PHY_M 0x8000
  3318. #define HTT_RX_RING_CFG_ENABLED_PHY_S 15
  3319. #define HTT_RX_RING_CFG_IDX_INIT_VAL_M 0xffff0000
  3320. #define HTT_RX_RING_CFG_IDX_INIT_VAL_S 16
  3321. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_M 0xffff
  3322. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_S 0
  3323. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M 0xffff0000
  3324. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S 16
  3325. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_M 0xffff
  3326. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_S 0
  3327. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_M 0xffff0000
  3328. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_S 16
  3329. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_M 0xffff
  3330. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_S 0
  3331. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_M 0xffff0000
  3332. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_S 16
  3333. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_M 0xffff
  3334. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_S 0
  3335. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_M 0xffff0000
  3336. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_S 16
  3337. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_M 0xffff
  3338. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_S 0
  3339. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M 0xffff0000
  3340. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S 16
  3341. #define HTT_RX_RING_CFG_HDR_BYTES 4
  3342. #define HTT_RX_RING_CFG_PAYLD_BYTES_64 44
  3343. #define HTT_RX_RING_CFG_PAYLD_BYTES_32 36
  3344. #if HTT_PADDR64
  3345. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_64
  3346. #else
  3347. #define HTT_RX_RING_CFG_PAYLD_BYTES HTT_RX_RING_CFG_PAYLD_BYTES_32
  3348. #endif
  3349. #define HTT_RX_RING_CFG_BYTES(num_rings) \
  3350. (HTT_RX_RING_CFG_HDR_BYTES + (num_rings) * HTT_RX_RING_CFG_PAYLD_BYTES)
  3351. #define HTT_RX_RING_CFG_NUM_RINGS_GET(_var) \
  3352. (((_var) & HTT_RX_RING_CFG_NUM_RINGS_M) >> HTT_RX_RING_CFG_NUM_RINGS_S)
  3353. #define HTT_RX_RING_CFG_NUM_RINGS_SET(_var, _val) \
  3354. do { \
  3355. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_NUM_RINGS, _val); \
  3356. ((_var) |= ((_val) << HTT_RX_RING_CFG_NUM_RINGS_S)); \
  3357. } while (0)
  3358. /* degenerate case for 32-bit fields */
  3359. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_GET(_var) (_var)
  3360. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_HI_SET(_var, _val) \
  3361. ((_var) = (_val))
  3362. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_GET(_var) (_var)
  3363. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_LO_SET(_var, _val) \
  3364. ((_var) = (_val))
  3365. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_GET(_var) (_var)
  3366. #define HTT_RX_RING_CFG_IDX_SHADOW_REG_PADDR_SET(_var, _val) \
  3367. ((_var) = (_val))
  3368. /* degenerate case for 32-bit fields */
  3369. #define HTT_RX_RING_CFG_BASE_PADDR_HI_GET(_var) (_var)
  3370. #define HTT_RX_RING_CFG_BASE_PADDR_HI_SET(_var, _val) \
  3371. ((_var) = (_val))
  3372. #define HTT_RX_RING_CFG_BASE_PADDR_LO_GET(_var) (_var)
  3373. #define HTT_RX_RING_CFG_BASE_PADDR_LO_SET(_var, _val) \
  3374. ((_var) = (_val))
  3375. #define HTT_RX_RING_CFG_BASE_PADDR_GET(_var) (_var)
  3376. #define HTT_RX_RING_CFG_BASE_PADDR_SET(_var, _val) \
  3377. ((_var) = (_val))
  3378. #define HTT_RX_RING_CFG_LEN_GET(_var) \
  3379. (((_var) & HTT_RX_RING_CFG_LEN_M) >> HTT_RX_RING_CFG_LEN_S)
  3380. #define HTT_RX_RING_CFG_LEN_SET(_var, _val) \
  3381. do { \
  3382. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_LEN, _val); \
  3383. ((_var) |= ((_val) << HTT_RX_RING_CFG_LEN_S)); \
  3384. } while (0)
  3385. #define HTT_RX_RING_CFG_BUF_SZ_GET(_var) \
  3386. (((_var) & HTT_RX_RING_CFG_BUF_SZ_M) >> HTT_RX_RING_CFG_BUF_SZ_S)
  3387. #define HTT_RX_RING_CFG_BUF_SZ_SET(_var, _val) \
  3388. do { \
  3389. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_BUF_SZ, _val); \
  3390. ((_var) |= ((_val) << HTT_RX_RING_CFG_BUF_SZ_S)); \
  3391. } while (0)
  3392. #define HTT_RX_RING_CFG_IDX_INIT_VAL_GET(_var) \
  3393. (((_var) & HTT_RX_RING_CFG_IDX_INIT_VAL_M) >> \
  3394. HTT_RX_RING_CFG_IDX_INIT_VAL_S)
  3395. #define HTT_RX_RING_CFG_IDX_INIT_VAL_SET(_var, _val) \
  3396. do { \
  3397. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_IDX_INIT_VAL, _val); \
  3398. ((_var) |= ((_val) << HTT_RX_RING_CFG_IDX_INIT_VAL_S)); \
  3399. } while (0)
  3400. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_GET(_var) \
  3401. (((_var) & HTT_RX_RING_CFG_ENABLED_802_11_HDR_M) >> \
  3402. HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)
  3403. #define HTT_RX_RING_CFG_ENABLED_802_11_HDR_SET(_var, _val) \
  3404. do { \
  3405. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_802_11_HDR, _val); \
  3406. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_802_11_HDR_S)); \
  3407. } while (0)
  3408. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_GET(_var) \
  3409. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_M) >> \
  3410. HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)
  3411. #define HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_SET(_var, _val) \
  3412. do { \
  3413. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD, _val); \
  3414. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_PAYLD_S)); \
  3415. } while (0)
  3416. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_GET(_var) \
  3417. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_START_M) >> \
  3418. HTT_RX_RING_CFG_ENABLED_PPDU_START_S)
  3419. #define HTT_RX_RING_CFG_ENABLED_PPDU_START_SET(_var, _val) \
  3420. do { \
  3421. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_START, _val); \
  3422. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_START_S)); \
  3423. } while (0)
  3424. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_GET(_var) \
  3425. (((_var) & HTT_RX_RING_CFG_ENABLED_PPDU_END_M) >> \
  3426. HTT_RX_RING_CFG_ENABLED_PPDU_END_S)
  3427. #define HTT_RX_RING_CFG_ENABLED_PPDU_END_SET(_var, _val) \
  3428. do { \
  3429. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PPDU_END, _val); \
  3430. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PPDU_END_S)); \
  3431. } while (0)
  3432. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_GET(_var) \
  3433. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_START_M) >> \
  3434. HTT_RX_RING_CFG_ENABLED_MPDU_START_S)
  3435. #define HTT_RX_RING_CFG_ENABLED_MPDU_START_SET(_var, _val) \
  3436. do { \
  3437. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_START, _val); \
  3438. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_START_S)); \
  3439. } while (0)
  3440. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_GET(_var) \
  3441. (((_var) & HTT_RX_RING_CFG_ENABLED_MPDU_END_M) >> \
  3442. HTT_RX_RING_CFG_ENABLED_MPDU_END_S)
  3443. #define HTT_RX_RING_CFG_ENABLED_MPDU_END_SET(_var, _val) \
  3444. do { \
  3445. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MPDU_END, _val); \
  3446. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MPDU_END_S)); \
  3447. } while (0)
  3448. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_GET(_var) \
  3449. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_START_M) >> \
  3450. HTT_RX_RING_CFG_ENABLED_MSDU_START_S)
  3451. #define HTT_RX_RING_CFG_ENABLED_MSDU_START_SET(_var, _val) \
  3452. do { \
  3453. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_START, _val); \
  3454. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_START_S)); \
  3455. } while (0)
  3456. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_GET(_var) \
  3457. (((_var) & HTT_RX_RING_CFG_ENABLED_MSDU_END_M) >> \
  3458. HTT_RX_RING_CFG_ENABLED_MSDU_END_S)
  3459. #define HTT_RX_RING_CFG_ENABLED_MSDU_END_SET(_var, _val) \
  3460. do { \
  3461. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MSDU_END, _val); \
  3462. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MSDU_END_S)); \
  3463. } while (0)
  3464. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_GET(_var) \
  3465. (((_var) & HTT_RX_RING_CFG_ENABLED_RX_ATTN_M) >> \
  3466. HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)
  3467. #define HTT_RX_RING_CFG_ENABLED_RX_ATTN_SET(_var, _val) \
  3468. do { \
  3469. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_RX_ATTN, _val); \
  3470. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_RX_ATTN_S)); \
  3471. } while (0)
  3472. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_GET(_var) \
  3473. (((_var) & HTT_RX_RING_CFG_ENABLED_FRAG_INFO_M) >> \
  3474. HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)
  3475. #define HTT_RX_RING_CFG_ENABLED_FRAG_INFO_SET(_var, _val) \
  3476. do { \
  3477. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_FRAG_INFO, _val); \
  3478. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_FRAG_INFO_S)); \
  3479. } while (0)
  3480. #define HTT_RX_RING_CFG_ENABLED_UCAST_GET(_var) \
  3481. (((_var) & HTT_RX_RING_CFG_ENABLED_UCAST_M) >> \
  3482. HTT_RX_RING_CFG_ENABLED_UCAST_S)
  3483. #define HTT_RX_RING_CFG_ENABLED_UCAST_SET(_var, _val) \
  3484. do { \
  3485. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_UCAST, _val); \
  3486. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_UCAST_S)); \
  3487. } while (0)
  3488. #define HTT_RX_RING_CFG_ENABLED_MCAST_GET(_var) \
  3489. (((_var) & HTT_RX_RING_CFG_ENABLED_MCAST_M) >> \
  3490. HTT_RX_RING_CFG_ENABLED_MCAST_S)
  3491. #define HTT_RX_RING_CFG_ENABLED_MCAST_SET(_var, _val) \
  3492. do { \
  3493. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MCAST, _val); \
  3494. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MCAST_S)); \
  3495. } while (0)
  3496. #define HTT_RX_RING_CFG_ENABLED_CTRL_GET(_var) \
  3497. (((_var) & HTT_RX_RING_CFG_ENABLED_CTRL_M) >> \
  3498. HTT_RX_RING_CFG_ENABLED_CTRL_S)
  3499. #define HTT_RX_RING_CFG_ENABLED_CTRL_SET(_var, _val) \
  3500. do { \
  3501. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_CTRL, _val); \
  3502. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_CTRL_S)); \
  3503. } while (0)
  3504. #define HTT_RX_RING_CFG_ENABLED_MGMT_GET(_var) \
  3505. (((_var) & HTT_RX_RING_CFG_ENABLED_MGMT_M) >> \
  3506. HTT_RX_RING_CFG_ENABLED_MGMT_S)
  3507. #define HTT_RX_RING_CFG_ENABLED_MGMT_SET(_var, _val) \
  3508. do { \
  3509. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_MGMT, _val); \
  3510. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_MGMT_S)); \
  3511. } while (0)
  3512. #define HTT_RX_RING_CFG_ENABLED_NULL_GET(_var) \
  3513. (((_var) & HTT_RX_RING_CFG_ENABLED_NULL_M) >> \
  3514. HTT_RX_RING_CFG_ENABLED_NULL_S)
  3515. #define HTT_RX_RING_CFG_ENABLED_NULL_SET(_var, _val) \
  3516. do { \
  3517. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_NULL, _val); \
  3518. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_NULL_S)); \
  3519. } while (0)
  3520. #define HTT_RX_RING_CFG_ENABLED_PHY_GET(_var) \
  3521. (((_var) & HTT_RX_RING_CFG_ENABLED_PHY_M) >> \
  3522. HTT_RX_RING_CFG_ENABLED_PHY_S)
  3523. #define HTT_RX_RING_CFG_ENABLED_PHY_SET(_var, _val) \
  3524. do { \
  3525. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_ENABLED_PHY, _val); \
  3526. ((_var) |= ((_val) << HTT_RX_RING_CFG_ENABLED_PHY_S)); \
  3527. } while (0)
  3528. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_GET(_var) \
  3529. (((_var) & HTT_RX_RING_CFG_OFFSET_802_11_HDR_M) >> \
  3530. HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)
  3531. #define HTT_RX_RING_CFG_OFFSET_802_11_HDR_SET(_var, _val) \
  3532. do { \
  3533. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_802_11_HDR, _val); \
  3534. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_802_11_HDR_S)); \
  3535. } while (0)
  3536. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_GET(_var) \
  3537. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_M) >> \
  3538. HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)
  3539. #define HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_SET(_var, _val) \
  3540. do { \
  3541. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD, _val); \
  3542. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_PAYLD_S)); \
  3543. } while (0)
  3544. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_GET(_var) \
  3545. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_START_M) >> \
  3546. HTT_RX_RING_CFG_OFFSET_PPDU_START_S)
  3547. #define HTT_RX_RING_CFG_OFFSET_PPDU_START_SET(_var, _val) \
  3548. do { \
  3549. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_START, _val); \
  3550. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_START_S)); \
  3551. } while (0)
  3552. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_GET(_var) \
  3553. (((_var) & HTT_RX_RING_CFG_OFFSET_PPDU_END_M) >> \
  3554. HTT_RX_RING_CFG_OFFSET_PPDU_END_S)
  3555. #define HTT_RX_RING_CFG_OFFSET_PPDU_END_SET(_var, _val) \
  3556. do { \
  3557. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_PPDU_END, _val); \
  3558. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_PPDU_END_S)); \
  3559. } while (0)
  3560. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_GET(_var) \
  3561. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_START_M) >> \
  3562. HTT_RX_RING_CFG_OFFSET_MPDU_START_S)
  3563. #define HTT_RX_RING_CFG_OFFSET_MPDU_START_SET(_var, _val) \
  3564. do { \
  3565. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_START, _val); \
  3566. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_START_S)); \
  3567. } while (0)
  3568. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_GET(_var) \
  3569. (((_var) & HTT_RX_RING_CFG_OFFSET_MPDU_END_M) >> \
  3570. HTT_RX_RING_CFG_OFFSET_MPDU_END_S)
  3571. #define HTT_RX_RING_CFG_OFFSET_MPDU_END_SET(_var, _val) \
  3572. do { \
  3573. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MPDU_END, _val); \
  3574. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MPDU_END_S)); \
  3575. } while (0)
  3576. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_GET(_var) \
  3577. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_START_M) >> \
  3578. HTT_RX_RING_CFG_OFFSET_MSDU_START_S)
  3579. #define HTT_RX_RING_CFG_OFFSET_MSDU_START_SET(_var, _val) \
  3580. do { \
  3581. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_START, _val); \
  3582. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_START_S)); \
  3583. } while (0)
  3584. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_GET(_var) \
  3585. (((_var) & HTT_RX_RING_CFG_OFFSET_MSDU_END_M) >> \
  3586. HTT_RX_RING_CFG_OFFSET_MSDU_END_S)
  3587. #define HTT_RX_RING_CFG_OFFSET_MSDU_END_SET(_var, _val) \
  3588. do { \
  3589. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_MSDU_END, _val); \
  3590. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_MSDU_END_S)); \
  3591. } while (0)
  3592. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_GET(_var) \
  3593. (((_var) & HTT_RX_RING_CFG_OFFSET_RX_ATTN_M) >> \
  3594. HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)
  3595. #define HTT_RX_RING_CFG_OFFSET_RX_ATTN_SET(_var, _val) \
  3596. do { \
  3597. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_RX_ATTN, _val); \
  3598. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_RX_ATTN_S)); \
  3599. } while (0)
  3600. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_GET(_var) \
  3601. (((_var) & HTT_RX_RING_CFG_OFFSET_FRAG_INFO_M) >> \
  3602. HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)
  3603. #define HTT_RX_RING_CFG_OFFSET_FRAG_INFO_SET(_var, _val) \
  3604. do { \
  3605. HTT_CHECK_SET_VAL(HTT_RX_RING_CFG_OFFSET_FRAG_INFO, _val); \
  3606. ((_var) |= ((_val) << HTT_RX_RING_CFG_OFFSET_FRAG_INFO_S)); \
  3607. } while (0)
  3608. /**
  3609. * @brief host -> target FW statistics retrieve
  3610. *
  3611. * MSG_TYPE => HTT_H2T_MSG_TYPE_STATS_REQ
  3612. *
  3613. * @details
  3614. * The following field definitions describe the format of the HTT host
  3615. * to target FW stats retrieve message. The message specifies the type of
  3616. * stats host wants to retrieve.
  3617. *
  3618. * |31 24|23 16|15 8|7 0|
  3619. * |-----------------------------------------------------------|
  3620. * | stats types request bitmask | msg type |
  3621. * |-----------------------------------------------------------|
  3622. * | stats types reset bitmask | reserved |
  3623. * |-----------------------------------------------------------|
  3624. * | stats type | config value |
  3625. * |-----------------------------------------------------------|
  3626. * | cookie LSBs |
  3627. * |-----------------------------------------------------------|
  3628. * | cookie MSBs |
  3629. * |-----------------------------------------------------------|
  3630. * Header fields:
  3631. * - MSG_TYPE
  3632. * Bits 7:0
  3633. * Purpose: identifies this is a stats upload request message
  3634. * Value: 0x3 (HTT_H2T_MSG_TYPE_STATS_REQ)
  3635. * - UPLOAD_TYPES
  3636. * Bits 31:8
  3637. * Purpose: identifies which types of FW statistics to upload
  3638. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3639. * - RESET_TYPES
  3640. * Bits 31:8
  3641. * Purpose: identifies which types of FW statistics to reset
  3642. * Value: mask with bits set in positions defined by htt_dbg_stats_type
  3643. * - CFG_VAL
  3644. * Bits 23:0
  3645. * Purpose: give an opaque configuration value to the specified stats type
  3646. * Value: stats-type specific configuration value
  3647. * if stats type == tx PPDU log, then CONFIG_VAL has the format:
  3648. * bits 7:0 - how many per-MPDU byte counts to include in a record
  3649. * bits 15:8 - how many per-MPDU MSDU counts to include in a record
  3650. * bits 23:16 - how many per-MSDU byte counts to include in a record
  3651. * - CFG_STAT_TYPE
  3652. * Bits 31:24
  3653. * Purpose: specify which stats type (if any) the config value applies to
  3654. * Value: htt_dbg_stats_type value, or 0xff if the message doesn't have
  3655. * a valid configuration specification
  3656. * - COOKIE_LSBS
  3657. * Bits 31:0
  3658. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3659. * message with its preceding host->target stats request message.
  3660. * Value: LSBs of the opaque cookie specified by the host-side requestor
  3661. * - COOKIE_MSBS
  3662. * Bits 31:0
  3663. * Purpose: Provide a mechanism to match a target->host stats confirmation
  3664. * message with its preceding host->target stats request message.
  3665. * Value: MSBs of the opaque cookie specified by the host-side requestor
  3666. */
  3667. #define HTT_H2T_STATS_REQ_MSG_SZ 20 /* bytes */
  3668. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_INVALID 0xff
  3669. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_M 0xffffff00
  3670. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_S 8
  3671. #define HTT_H2T_STATS_REQ_RESET_TYPES_M 0xffffff00
  3672. #define HTT_H2T_STATS_REQ_RESET_TYPES_S 8
  3673. #define HTT_H2T_STATS_REQ_CFG_VAL_M 0x00ffffff
  3674. #define HTT_H2T_STATS_REQ_CFG_VAL_S 0
  3675. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M 0xff000000
  3676. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S 24
  3677. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_GET(_var) \
  3678. (((_var) & HTT_H2T_STATS_REQ_UPLOAD_TYPES_M) >> \
  3679. HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)
  3680. #define HTT_H2T_STATS_REQ_UPLOAD_TYPES_SET(_var, _val) \
  3681. do { \
  3682. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_UPLOAD_TYPES, _val); \
  3683. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_UPLOAD_TYPES_S)); \
  3684. } while (0)
  3685. #define HTT_H2T_STATS_REQ_RESET_TYPES_GET(_var) \
  3686. (((_var) & HTT_H2T_STATS_REQ_RESET_TYPES_M) >> \
  3687. HTT_H2T_STATS_REQ_RESET_TYPES_S)
  3688. #define HTT_H2T_STATS_REQ_RESET_TYPES_SET(_var, _val) \
  3689. do { \
  3690. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_RESET_TYPES, _val); \
  3691. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_RESET_TYPES_S)); \
  3692. } while (0)
  3693. #define HTT_H2T_STATS_REQ_CFG_VAL_GET(_var) \
  3694. (((_var) & HTT_H2T_STATS_REQ_CFG_VAL_M) >> \
  3695. HTT_H2T_STATS_REQ_CFG_VAL_S)
  3696. #define HTT_H2T_STATS_REQ_CFG_VAL_SET(_var, _val) \
  3697. do { \
  3698. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_VAL, _val); \
  3699. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_VAL_S)); \
  3700. } while (0)
  3701. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_GET(_var) \
  3702. (((_var) & HTT_H2T_STATS_REQ_CFG_STAT_TYPE_M) >> \
  3703. HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)
  3704. #define HTT_H2T_STATS_REQ_CFG_STAT_TYPE_SET(_var, _val) \
  3705. do { \
  3706. HTT_CHECK_SET_VAL(HTT_H2T_STATS_REQ_CFG_STAT_TYPE, _val); \
  3707. ((_var) |= ((_val) << HTT_H2T_STATS_REQ_CFG_STAT_TYPE_S)); \
  3708. } while (0)
  3709. /**
  3710. * @brief host -> target HTT out-of-band sync request
  3711. *
  3712. * MSG_TYPE => HTT_H2T_MSG_TYPE_SYNC
  3713. *
  3714. * @details
  3715. * The HTT SYNC tells the target to suspend processing of subsequent
  3716. * HTT host-to-target messages until some other target agent locally
  3717. * informs the target HTT FW that the current sync counter is equal to
  3718. * or greater than (in a modulo sense) the sync counter specified in
  3719. * the SYNC message.
  3720. * This allows other host-target components to synchronize their operation
  3721. * with HTT, e.g. to ensure that tx frames don't get transmitted until a
  3722. * security key has been downloaded to and activated by the target.
  3723. * In the absence of any explicit synchronization counter value
  3724. * specification, the target HTT FW will use zero as the default current
  3725. * sync value.
  3726. *
  3727. * |31 24|23 16|15 8|7 0|
  3728. * |-----------------------------------------------------------|
  3729. * | reserved | sync count | msg type |
  3730. * |-----------------------------------------------------------|
  3731. * Header fields:
  3732. * - MSG_TYPE
  3733. * Bits 7:0
  3734. * Purpose: identifies this as a sync message
  3735. * Value: 0x4 (HTT_H2T_MSG_TYPE_SYNC)
  3736. * - SYNC_COUNT
  3737. * Bits 15:8
  3738. * Purpose: specifies what sync value the HTT FW will wait for from
  3739. * an out-of-band specification to resume its operation
  3740. * Value: in-band sync counter value to compare against the out-of-band
  3741. * counter spec.
  3742. * The HTT target FW will suspend its host->target message processing
  3743. * as long as
  3744. * 0 < (in-band sync counter - out-of-band sync counter) & 0xff < 128
  3745. */
  3746. #define HTT_H2T_SYNC_MSG_SZ 4
  3747. #define HTT_H2T_SYNC_COUNT_M 0x0000ff00
  3748. #define HTT_H2T_SYNC_COUNT_S 8
  3749. #define HTT_H2T_SYNC_COUNT_GET(_var) \
  3750. (((_var) & HTT_H2T_SYNC_COUNT_M) >> \
  3751. HTT_H2T_SYNC_COUNT_S)
  3752. #define HTT_H2T_SYNC_COUNT_SET(_var, _val) \
  3753. do { \
  3754. HTT_CHECK_SET_VAL(HTT_H2T_SYNC_COUNT, _val); \
  3755. ((_var) |= ((_val) << HTT_H2T_SYNC_COUNT_S)); \
  3756. } while (0)
  3757. /**
  3758. * @brief host -> target HTT aggregation configuration
  3759. *
  3760. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG
  3761. */
  3762. #define HTT_AGGR_CFG_MSG_SZ 4
  3763. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M 0xff00
  3764. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S 8
  3765. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M 0x1f0000
  3766. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S 16
  3767. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_GET(_var) \
  3768. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_M) >> \
  3769. HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)
  3770. #define HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_SET(_var, _val) \
  3771. do { \
  3772. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM, _val); \
  3773. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMPDU_SUBFRM_S)); \
  3774. } while (0)
  3775. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3776. (((_var) & HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3777. HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)
  3778. #define HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3779. do { \
  3780. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM, _val); \
  3781. ((_var) |= ((_val) << HTT_AGGR_CFG_MAX_NUM_AMSDU_SUBFRM_S)); \
  3782. } while (0)
  3783. /**
  3784. * @brief host -> target HTT configure max amsdu info per vdev
  3785. *
  3786. * MSG_TYPE => HTT_H2T_MSG_TYPE_AGGR_CFG_EX
  3787. *
  3788. * @details
  3789. * The HTT AGGR CFG EX tells the target to configure max_amsdu info per vdev
  3790. *
  3791. * |31 21|20 16|15 8|7 0|
  3792. * |-----------------------------------------------------------|
  3793. * | reserved | vdev id | max amsdu | msg type |
  3794. * |-----------------------------------------------------------|
  3795. * Header fields:
  3796. * - MSG_TYPE
  3797. * Bits 7:0
  3798. * Purpose: identifies this as a aggr cfg ex message
  3799. * Value: 0xa (HTT_H2T_MSG_TYPE_AGGR_CFG_EX)
  3800. * - MAX_NUM_AMSDU_SUBFRM
  3801. * Bits 15:8
  3802. * Purpose: max MSDUs per A-MSDU
  3803. * - VDEV_ID
  3804. * Bits 20:16
  3805. * Purpose: ID of the vdev to which this limit is applied
  3806. */
  3807. #define HTT_AGGR_CFG_EX_MSG_SZ 4
  3808. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M 0xff00
  3809. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S 8
  3810. #define HTT_AGGR_CFG_EX_VDEV_ID_M 0x1f0000
  3811. #define HTT_AGGR_CFG_EX_VDEV_ID_S 16
  3812. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_GET(_var) \
  3813. (((_var) & HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_M) >> \
  3814. HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)
  3815. #define HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_SET(_var, _val) \
  3816. do { \
  3817. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM, _val); \
  3818. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_MAX_NUM_AMSDU_SUBFRM_S)); \
  3819. } while (0)
  3820. #define HTT_AGGR_CFG_EX_VDEV_ID_GET(_var) \
  3821. (((_var) & HTT_AGGR_CFG_EX_VDEV_ID_M) >> \
  3822. HTT_AGGR_CFG_EX_VDEV_ID_S)
  3823. #define HTT_AGGR_CFG_EX_VDEV_ID_SET(_var, _val) \
  3824. do { \
  3825. HTT_CHECK_SET_VAL(HTT_AGGR_CFG_EX_VDEV_ID, _val); \
  3826. ((_var) |= ((_val) << HTT_AGGR_CFG_EX_VDEV_ID_S)); \
  3827. } while (0)
  3828. /**
  3829. * @brief HTT WDI_IPA Config Message
  3830. *
  3831. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_CFG
  3832. *
  3833. * @details
  3834. * The HTT WDI_IPA config message is created/sent by host at driver
  3835. * init time. It contains information about data structures used on
  3836. * WDI_IPA TX and RX path.
  3837. * TX CE ring is used for pushing packet metadata from IPA uC
  3838. * to WLAN FW
  3839. * TX Completion ring is used for generating TX completions from
  3840. * WLAN FW to IPA uC
  3841. * RX Indication ring is used for indicating RX packets from FW
  3842. * to IPA uC
  3843. * RX Ring2 is used as either completion ring or as second
  3844. * indication ring. when Ring2 is used as completion ring, IPA uC
  3845. * puts completed RX packet meta data to Ring2. when Ring2 is used
  3846. * as second indication ring, RX packets for LTE-WLAN aggregation are
  3847. * indicated in Ring2, other RX packets (e.g. hotspot related) are
  3848. * indicated in RX Indication ring. Please see WDI_IPA specification
  3849. * for more details.
  3850. * |31 24|23 16|15 8|7 0|
  3851. * |----------------+----------------+----------------+----------------|
  3852. * | tx pkt pool size | Rsvd | msg_type |
  3853. * |-------------------------------------------------------------------|
  3854. * | tx comp ring base (bits 31:0) |
  3855. #if HTT_PADDR64
  3856. * | tx comp ring base (bits 63:32) |
  3857. #endif
  3858. * |-------------------------------------------------------------------|
  3859. * | tx comp ring size |
  3860. * |-------------------------------------------------------------------|
  3861. * | tx comp WR_IDX physical address (bits 31:0) |
  3862. #if HTT_PADDR64
  3863. * | tx comp WR_IDX physical address (bits 63:32) |
  3864. #endif
  3865. * |-------------------------------------------------------------------|
  3866. * | tx CE WR_IDX physical address (bits 31:0) |
  3867. #if HTT_PADDR64
  3868. * | tx CE WR_IDX physical address (bits 63:32) |
  3869. #endif
  3870. * |-------------------------------------------------------------------|
  3871. * | rx indication ring base (bits 31:0) |
  3872. #if HTT_PADDR64
  3873. * | rx indication ring base (bits 63:32) |
  3874. #endif
  3875. * |-------------------------------------------------------------------|
  3876. * | rx indication ring size |
  3877. * |-------------------------------------------------------------------|
  3878. * | rx ind RD_IDX physical address (bits 31:0) |
  3879. #if HTT_PADDR64
  3880. * | rx ind RD_IDX physical address (bits 63:32) |
  3881. #endif
  3882. * |-------------------------------------------------------------------|
  3883. * | rx ind WR_IDX physical address (bits 31:0) |
  3884. #if HTT_PADDR64
  3885. * | rx ind WR_IDX physical address (bits 63:32) |
  3886. #endif
  3887. * |-------------------------------------------------------------------|
  3888. * |-------------------------------------------------------------------|
  3889. * | rx ring2 base (bits 31:0) |
  3890. #if HTT_PADDR64
  3891. * | rx ring2 base (bits 63:32) |
  3892. #endif
  3893. * |-------------------------------------------------------------------|
  3894. * | rx ring2 size |
  3895. * |-------------------------------------------------------------------|
  3896. * | rx ring2 RD_IDX physical address (bits 31:0) |
  3897. #if HTT_PADDR64
  3898. * | rx ring2 RD_IDX physical address (bits 63:32) |
  3899. #endif
  3900. * |-------------------------------------------------------------------|
  3901. * | rx ring2 WR_IDX physical address (bits 31:0) |
  3902. #if HTT_PADDR64
  3903. * | rx ring2 WR_IDX physical address (bits 63:32) |
  3904. #endif
  3905. * |-------------------------------------------------------------------|
  3906. *
  3907. * Header fields:
  3908. * Header fields:
  3909. * - MSG_TYPE
  3910. * Bits 7:0
  3911. * Purpose: Identifies this as WDI_IPA config message
  3912. * value: = 0x8 (HTT_H2T_MSG_TYPE_WDI_IPA_CFG)
  3913. * - TX_PKT_POOL_SIZE
  3914. * Bits 15:0
  3915. * Purpose: Total number of TX packet buffer pool allocated by Host for
  3916. * WDI_IPA TX path
  3917. * For systems using 32-bit format for bus addresses:
  3918. * - TX_COMP_RING_BASE_ADDR
  3919. * Bits 31:0
  3920. * Purpose: TX Completion Ring base address in DDR
  3921. * - TX_COMP_RING_SIZE
  3922. * Bits 31:0
  3923. * Purpose: TX Completion Ring size (must be power of 2)
  3924. * - TX_COMP_WR_IDX_ADDR
  3925. * Bits 31:0
  3926. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3927. * updates the Write Index for WDI_IPA TX completion ring
  3928. * - TX_CE_WR_IDX_ADDR
  3929. * Bits 31:0
  3930. * Purpose: DDR address where IPA uC
  3931. * updates the WR Index for TX CE ring
  3932. * (needed for fusion platforms)
  3933. * - RX_IND_RING_BASE_ADDR
  3934. * Bits 31:0
  3935. * Purpose: RX Indication Ring base address in DDR
  3936. * - RX_IND_RING_SIZE
  3937. * Bits 31:0
  3938. * Purpose: RX Indication Ring size
  3939. * - RX_IND_RD_IDX_ADDR
  3940. * Bits 31:0
  3941. * Purpose: DDR address where IPA uC updates the Read Index for WDI_IPA
  3942. * RX indication ring
  3943. * - RX_IND_WR_IDX_ADDR
  3944. * Bits 31:0
  3945. * Purpose: IPA doorbell register address OR DDR address where WIFI FW
  3946. * updates the Write Index for WDI_IPA RX indication ring
  3947. * - RX_RING2_BASE_ADDR
  3948. * Bits 31:0
  3949. * Purpose: Second RX Ring(Indication or completion)base address in DDR
  3950. * - RX_RING2_SIZE
  3951. * Bits 31:0
  3952. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  3953. * - RX_RING2_RD_IDX_ADDR
  3954. * Bits 31:0
  3955. * Purpose: If Second RX ring is Indication ring, DDR address where
  3956. * IPA uC updates the Read Index for Ring2.
  3957. * If Second RX ring is completion ring, this is NOT used
  3958. * - RX_RING2_WR_IDX_ADDR
  3959. * Bits 31:0
  3960. * Purpose: If Second RX ring is Indication ring, DDR address where
  3961. * WIFI FW updates the Write Index for WDI_IPA RX ring2
  3962. * If second RX ring is completion ring, DDR address where
  3963. * IPA uC updates the Write Index for Ring 2.
  3964. * For systems using 64-bit format for bus addresses:
  3965. * - TX_COMP_RING_BASE_ADDR_LO
  3966. * Bits 31:0
  3967. * Purpose: Lower 4 bytes of TX Completion Ring base physical address in DDR
  3968. * - TX_COMP_RING_BASE_ADDR_HI
  3969. * Bits 31:0
  3970. * Purpose: Higher 4 bytes of TX Completion Ring base physical address in DDR
  3971. * - TX_COMP_RING_SIZE
  3972. * Bits 31:0
  3973. * Purpose: TX Completion Ring size (must be power of 2)
  3974. * - TX_COMP_WR_IDX_ADDR_LO
  3975. * Bits 31:0
  3976. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  3977. * Lower 4 bytes of DDR address where WIFI FW
  3978. * updates the Write Index for WDI_IPA TX completion ring
  3979. * - TX_COMP_WR_IDX_ADDR_HI
  3980. * Bits 31:0
  3981. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  3982. * Higher 4 bytes of DDR address where WIFI FW
  3983. * updates the Write Index for WDI_IPA TX completion ring
  3984. * - TX_CE_WR_IDX_ADDR_LO
  3985. * Bits 31:0
  3986. * Purpose: Lower 4 bytes of DDR address where IPA uC
  3987. * updates the WR Index for TX CE ring
  3988. * (needed for fusion platforms)
  3989. * - TX_CE_WR_IDX_ADDR_HI
  3990. * Bits 31:0
  3991. * Purpose: Higher 4 bytes of DDR address where IPA uC
  3992. * updates the WR Index for TX CE ring
  3993. * (needed for fusion platforms)
  3994. * - RX_IND_RING_BASE_ADDR_LO
  3995. * Bits 31:0
  3996. * Purpose: Lower 4 bytes of RX Indication Ring base address in DDR
  3997. * - RX_IND_RING_BASE_ADDR_HI
  3998. * Bits 31:0
  3999. * Purpose: Higher 4 bytes of RX Indication Ring base address in DDR
  4000. * - RX_IND_RING_SIZE
  4001. * Bits 31:0
  4002. * Purpose: RX Indication Ring size
  4003. * - RX_IND_RD_IDX_ADDR_LO
  4004. * Bits 31:0
  4005. * Purpose: Lower 4 bytes of DDR address where IPA uC updates the Read Index
  4006. * for WDI_IPA RX indication ring
  4007. * - RX_IND_RD_IDX_ADDR_HI
  4008. * Bits 31:0
  4009. * Purpose: Higher 4 bytes of DDR address where IPA uC updates the Read Index
  4010. * for WDI_IPA RX indication ring
  4011. * - RX_IND_WR_IDX_ADDR_LO
  4012. * Bits 31:0
  4013. * Purpose: Lower 4 bytes of IPA doorbell register address OR
  4014. * Lower 4 bytes of DDR address where WIFI FW
  4015. * updates the Write Index for WDI_IPA RX indication ring
  4016. * - RX_IND_WR_IDX_ADDR_HI
  4017. * Bits 31:0
  4018. * Purpose: Higher 4 bytes of IPA doorbell register address OR
  4019. * Higher 4 bytes of DDR address where WIFI FW
  4020. * updates the Write Index for WDI_IPA RX indication ring
  4021. * - RX_RING2_BASE_ADDR_LO
  4022. * Bits 31:0
  4023. * Purpose: Lower 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4024. * - RX_RING2_BASE_ADDR_HI
  4025. * Bits 31:0
  4026. * Purpose: Higher 4 bytes of Second RX Ring(Indication OR completion)base address in DDR
  4027. * - RX_RING2_SIZE
  4028. * Bits 31:0
  4029. * Purpose: Second RX Ring size (must be >= RX_IND_RING_SIZE)
  4030. * - RX_RING2_RD_IDX_ADDR_LO
  4031. * Bits 31:0
  4032. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4033. * DDR address where IPA uC updates the Read Index for Ring2.
  4034. * If Second RX ring is completion ring, this is NOT used
  4035. * - RX_RING2_RD_IDX_ADDR_HI
  4036. * Bits 31:0
  4037. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4038. * DDR address where IPA uC updates the Read Index for Ring2.
  4039. * If Second RX ring is completion ring, this is NOT used
  4040. * - RX_RING2_WR_IDX_ADDR_LO
  4041. * Bits 31:0
  4042. * Purpose: If Second RX ring is Indication ring, lower 4 bytes of
  4043. * DDR address where WIFI FW updates the Write Index
  4044. * for WDI_IPA RX ring2
  4045. * If second RX ring is completion ring, lower 4 bytes of
  4046. * DDR address where IPA uC updates the Write Index for Ring 2.
  4047. * - RX_RING2_WR_IDX_ADDR_HI
  4048. * Bits 31:0
  4049. * Purpose: If Second RX ring is Indication ring, higher 4 bytes of
  4050. * DDR address where WIFI FW updates the Write Index
  4051. * for WDI_IPA RX ring2
  4052. * If second RX ring is completion ring, higher 4 bytes of
  4053. * DDR address where IPA uC updates the Write Index for Ring 2.
  4054. */
  4055. #if HTT_PADDR64
  4056. #define HTT_WDI_IPA_CFG_SZ 88 /* bytes */
  4057. #else
  4058. #define HTT_WDI_IPA_CFG_SZ 52 /* bytes */
  4059. #endif
  4060. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M 0xffff0000
  4061. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S 16
  4062. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M 0xffffffff
  4063. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S 0
  4064. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M 0xffffffff
  4065. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S 0
  4066. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M 0xffffffff
  4067. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S 0
  4068. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M 0xffffffff
  4069. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S 0
  4070. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M 0xffffffff
  4071. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S 0
  4072. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M 0xffffffff
  4073. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S 0
  4074. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M 0xffffffff
  4075. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S 0
  4076. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M 0xffffffff
  4077. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S 0
  4078. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M 0xffffffff
  4079. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S 0
  4080. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M 0xffffffff
  4081. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S 0
  4082. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M 0xffffffff
  4083. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S 0
  4084. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M 0xffffffff
  4085. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S 0
  4086. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M 0xffffffff
  4087. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S 0
  4088. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M 0xffffffff
  4089. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S 0
  4090. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M 0xffffffff
  4091. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S 0
  4092. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M 0xffffffff
  4093. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S 0
  4094. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M 0xffffffff
  4095. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S 0
  4096. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M 0xffffffff
  4097. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S 0
  4098. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M 0xffffffff
  4099. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S 0
  4100. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M 0xffffffff
  4101. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S 0
  4102. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M 0xffffffff
  4103. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S 0
  4104. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M 0xffffffff
  4105. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S 0
  4106. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M 0xffffffff
  4107. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S 0
  4108. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_M 0xffffffff
  4109. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_S 0
  4110. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M 0xffffffff
  4111. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S 0
  4112. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M 0xffffffff
  4113. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S 0
  4114. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M 0xffffffff
  4115. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S 0
  4116. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M 0xffffffff
  4117. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S 0
  4118. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M 0xffffffff
  4119. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S 0
  4120. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M 0xffffffff
  4121. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S 0
  4122. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_GET(_var) \
  4123. (((_var) & HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_M) >> HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)
  4124. #define HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_SET(_var, _val) \
  4125. do { \
  4126. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE, _val); \
  4127. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_PKT_POOL_SIZE_S)); \
  4128. } while (0)
  4129. /* for systems using 32-bit format for bus addr */
  4130. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_GET(_var) \
  4131. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)
  4132. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_SET(_var, _val) \
  4133. do { \
  4134. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR, _val); \
  4135. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_S)); \
  4136. } while (0)
  4137. /* for systems using 64-bit format for bus addr */
  4138. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_GET(_var) \
  4139. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)
  4140. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4141. do { \
  4142. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI, _val); \
  4143. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_HI_S)); \
  4144. } while (0)
  4145. /* for systems using 64-bit format for bus addr */
  4146. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_GET(_var) \
  4147. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)
  4148. #define HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4149. do { \
  4150. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO, _val); \
  4151. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_BASE_ADDR_LO_S)); \
  4152. } while (0)
  4153. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_GET(_var) \
  4154. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_M) >> HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)
  4155. #define HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_SET(_var, _val) \
  4156. do { \
  4157. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE, _val); \
  4158. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_RING_SIZE_S)); \
  4159. } while (0)
  4160. /* for systems using 32-bit format for bus addr */
  4161. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_GET(_var) \
  4162. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)
  4163. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_SET(_var, _val) \
  4164. do { \
  4165. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR, _val); \
  4166. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_S)); \
  4167. } while (0)
  4168. /* for systems using 64-bit format for bus addr */
  4169. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_GET(_var) \
  4170. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)
  4171. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_SET(_var, _val) \
  4172. do { \
  4173. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI, _val); \
  4174. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_HI_S)); \
  4175. } while (0)
  4176. /* for systems using 64-bit format for bus addr */
  4177. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_GET(_var) \
  4178. (((_var) & HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)
  4179. #define HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_SET(_var, _val) \
  4180. do { \
  4181. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO, _val); \
  4182. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_COMP_WR_IDX_ADDR_LO_S)); \
  4183. } while (0)
  4184. /* for systems using 32-bit format for bus addr */
  4185. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_GET(_var) \
  4186. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)
  4187. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_SET(_var, _val) \
  4188. do { \
  4189. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR, _val); \
  4190. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_S)); \
  4191. } while (0)
  4192. /* for systems using 64-bit format for bus addr */
  4193. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_GET(_var) \
  4194. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)
  4195. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_SET(_var, _val) \
  4196. do { \
  4197. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI, _val); \
  4198. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_HI_S)); \
  4199. } while (0)
  4200. /* for systems using 64-bit format for bus addr */
  4201. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_GET(_var) \
  4202. (((_var) & HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)
  4203. #define HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_SET(_var, _val) \
  4204. do { \
  4205. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO, _val); \
  4206. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_TX_CE_WR_IDX_ADDR_LO_S)); \
  4207. } while (0)
  4208. /* for systems using 32-bit format for bus addr */
  4209. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_GET(_var) \
  4210. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)
  4211. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_SET(_var, _val) \
  4212. do { \
  4213. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR, _val); \
  4214. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_S)); \
  4215. } while (0)
  4216. /* for systems using 64-bit format for bus addr */
  4217. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_GET(_var) \
  4218. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)
  4219. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_SET(_var, _val) \
  4220. do { \
  4221. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI, _val); \
  4222. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_HI_S)); \
  4223. } while (0)
  4224. /* for systems using 64-bit format for bus addr */
  4225. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_GET(_var) \
  4226. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)
  4227. #define HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_SET(_var, _val) \
  4228. do { \
  4229. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO, _val); \
  4230. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_BASE_ADDR_LO_S)); \
  4231. } while (0)
  4232. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_GET(_var) \
  4233. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_M) >> HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)
  4234. #define HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_SET(_var, _val) \
  4235. do { \
  4236. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RING_SIZE, _val); \
  4237. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RING_SIZE_S)); \
  4238. } while (0)
  4239. /* for systems using 32-bit format for bus addr */
  4240. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_GET(_var) \
  4241. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)
  4242. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_SET(_var, _val) \
  4243. do { \
  4244. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR, _val); \
  4245. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_S)); \
  4246. } while (0)
  4247. /* for systems using 64-bit format for bus addr */
  4248. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_GET(_var) \
  4249. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)
  4250. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_SET(_var, _val) \
  4251. do { \
  4252. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI, _val); \
  4253. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_HI_S)); \
  4254. } while (0)
  4255. /* for systems using 64-bit format for bus addr */
  4256. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_GET(_var) \
  4257. (((_var) & HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)
  4258. #define HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_SET(_var, _val) \
  4259. do { \
  4260. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO, _val); \
  4261. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_RD_IDX_ADDR_LO_S)); \
  4262. } while (0)
  4263. /* for systems using 32-bit format for bus addr */
  4264. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_GET(_var) \
  4265. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)
  4266. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_SET(_var, _val) \
  4267. do { \
  4268. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR, _val); \
  4269. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_S)); \
  4270. } while (0)
  4271. /* for systems using 64-bit format for bus addr */
  4272. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_GET(_var) \
  4273. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)
  4274. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_SET(_var, _val) \
  4275. do { \
  4276. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI, _val); \
  4277. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_HI_S)); \
  4278. } while (0)
  4279. /* for systems using 64-bit format for bus addr */
  4280. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_GET(_var) \
  4281. (((_var) & HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)
  4282. #define HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_SET(_var, _val) \
  4283. do { \
  4284. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO, _val); \
  4285. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_IND_WR_IDX_ADDR_LO_S)); \
  4286. } while (0)
  4287. /* for systems using 32-bit format for bus addr */
  4288. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_GET(_var) \
  4289. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)
  4290. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_SET(_var, _val) \
  4291. do { \
  4292. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR, _val); \
  4293. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_S)); \
  4294. } while (0)
  4295. /* for systems using 64-bit format for bus addr */
  4296. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_GET(_var) \
  4297. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)
  4298. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_SET(_var, _val) \
  4299. do { \
  4300. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI, _val); \
  4301. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_HI_S)); \
  4302. } while (0)
  4303. /* for systems using 64-bit format for bus addr */
  4304. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_GET(_var) \
  4305. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)
  4306. #define HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_SET(_var, _val) \
  4307. do { \
  4308. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO, _val); \
  4309. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_BASE_ADDR_LO_S)); \
  4310. } while (0)
  4311. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_GET(_var) \
  4312. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_SIZE_M) >> HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)
  4313. #define HTT_WDI_IPA_CFG_RX_RING2_SIZE_SET(_var, _val) \
  4314. do { \
  4315. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_SIZE, _val); \
  4316. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_SIZE_S)); \
  4317. } while (0)
  4318. /* for systems using 32-bit format for bus addr */
  4319. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_GET(_var) \
  4320. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)
  4321. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_SET(_var, _val) \
  4322. do { \
  4323. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR, _val); \
  4324. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_S)); \
  4325. } while (0)
  4326. /* for systems using 64-bit format for bus addr */
  4327. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_GET(_var) \
  4328. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)
  4329. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_SET(_var, _val) \
  4330. do { \
  4331. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI, _val); \
  4332. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_HI_S)); \
  4333. } while (0)
  4334. /* for systems using 64-bit format for bus addr */
  4335. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_GET(_var) \
  4336. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)
  4337. #define HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_SET(_var, _val) \
  4338. do { \
  4339. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO, _val); \
  4340. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_RD_IDX_ADDR_LO_S)); \
  4341. } while (0)
  4342. /* for systems using 32-bit format for bus addr */
  4343. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_GET(_var) \
  4344. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)
  4345. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_SET(_var, _val) \
  4346. do { \
  4347. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR, _val); \
  4348. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_S)); \
  4349. } while (0)
  4350. /* for systems using 64-bit format for bus addr */
  4351. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_GET(_var) \
  4352. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)
  4353. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_SET(_var, _val) \
  4354. do { \
  4355. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI, _val); \
  4356. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_HI_S)); \
  4357. } while (0)
  4358. /* for systems using 64-bit format for bus addr */
  4359. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_GET(_var) \
  4360. (((_var) & HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_M) >> HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)
  4361. #define HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_SET(_var, _val) \
  4362. do { \
  4363. HTT_CHECK_SET_VAL(HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO, _val); \
  4364. ((_var) |= ((_val) << HTT_WDI_IPA_CFG_RX_RING2_WR_IDX_ADDR_LO_S)); \
  4365. } while (0)
  4366. /*
  4367. * TEMPLATE_HTT_WDI_IPA_CONFIG_T:
  4368. * This macro defines a htt_wdi_ipa_configXXX_t in which any physical
  4369. * addresses are stored in a XXX-bit field.
  4370. * This macro is used to define both htt_wdi_ipa_config32_t and
  4371. * htt_wdi_ipa_config64_t structs.
  4372. */
  4373. #define TEMPLATE_HTT_WDI_IPA_CONFIG_T(_paddr_bits_, \
  4374. _paddr__tx_comp_ring_base_addr_, \
  4375. _paddr__tx_comp_wr_idx_addr_, \
  4376. _paddr__tx_ce_wr_idx_addr_, \
  4377. _paddr__rx_ind_ring_base_addr_, \
  4378. _paddr__rx_ind_rd_idx_addr_, \
  4379. _paddr__rx_ind_wr_idx_addr_, \
  4380. _paddr__rx_ring2_base_addr_,\
  4381. _paddr__rx_ring2_rd_idx_addr_,\
  4382. _paddr__rx_ring2_wr_idx_addr_) \
  4383. PREPACK struct htt_wdi_ipa_cfg ## _paddr_bits_ ## _t \
  4384. { \
  4385. /* DWORD 0: flags and meta-data */ \
  4386. A_UINT32 \
  4387. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_CFG */ \
  4388. reserved: 8, \
  4389. tx_pkt_pool_size: 16;\
  4390. /* DWORD 1 */\
  4391. _paddr__tx_comp_ring_base_addr_;\
  4392. /* DWORD 2 (or 3)*/\
  4393. A_UINT32 tx_comp_ring_size;\
  4394. /* DWORD 3 (or 4)*/\
  4395. _paddr__tx_comp_wr_idx_addr_;\
  4396. /* DWORD 4 (or 6)*/\
  4397. _paddr__tx_ce_wr_idx_addr_;\
  4398. /* DWORD 5 (or 8)*/\
  4399. _paddr__rx_ind_ring_base_addr_;\
  4400. /* DWORD 6 (or 10)*/\
  4401. A_UINT32 rx_ind_ring_size;\
  4402. /* DWORD 7 (or 11)*/\
  4403. _paddr__rx_ind_rd_idx_addr_;\
  4404. /* DWORD 8 (or 13)*/\
  4405. _paddr__rx_ind_wr_idx_addr_;\
  4406. /* DWORD 9 (or 15)*/\
  4407. _paddr__rx_ring2_base_addr_;\
  4408. /* DWORD 10 (or 17) */\
  4409. A_UINT32 rx_ring2_size;\
  4410. /* DWORD 11 (or 18) */\
  4411. _paddr__rx_ring2_rd_idx_addr_;\
  4412. /* DWORD 12 (or 20) */\
  4413. _paddr__rx_ring2_wr_idx_addr_;\
  4414. } POSTPACK
  4415. /* define a htt_wdi_ipa_config32_t type */
  4416. TEMPLATE_HTT_WDI_IPA_CONFIG_T(32, HTT_VAR_PADDR32(tx_comp_ring_base_addr), HTT_VAR_PADDR32(tx_comp_wr_idx_addr), HTT_VAR_PADDR32(tx_ce_wr_idx_addr), HTT_VAR_PADDR32(rx_ind_ring_base_addr), HTT_VAR_PADDR32(rx_ind_rd_idx_addr),HTT_VAR_PADDR32(rx_ind_wr_idx_addr), HTT_VAR_PADDR32(rx_ring2_base_addr), HTT_VAR_PADDR32(rx_ring2_rd_idx_addr), HTT_VAR_PADDR32(rx_ring2_wr_idx_addr));
  4417. /* define a htt_wdi_ipa_config64_t type */
  4418. TEMPLATE_HTT_WDI_IPA_CONFIG_T(64, HTT_VAR_PADDR64_LE(tx_comp_ring_base_addr), HTT_VAR_PADDR64_LE(tx_comp_wr_idx_addr), HTT_VAR_PADDR64_LE(tx_ce_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_ring_base_addr), HTT_VAR_PADDR64_LE(rx_ind_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ind_wr_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_base_addr), HTT_VAR_PADDR64_LE(rx_ring2_rd_idx_addr), HTT_VAR_PADDR64_LE(rx_ring2_wr_idx_addr));
  4419. #if HTT_PADDR64
  4420. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg64_t
  4421. #else
  4422. #define htt_wdi_ipa_cfg_t htt_wdi_ipa_cfg32_t
  4423. #endif
  4424. enum htt_wdi_ipa_op_code {
  4425. HTT_WDI_IPA_OPCODE_TX_SUSPEND = 0,
  4426. HTT_WDI_IPA_OPCODE_TX_RESUME = 1,
  4427. HTT_WDI_IPA_OPCODE_RX_SUSPEND = 2,
  4428. HTT_WDI_IPA_OPCODE_RX_RESUME = 3,
  4429. HTT_WDI_IPA_OPCODE_DBG_STATS = 4,
  4430. HTT_WDI_IPA_OPCODE_GET_SHARING_STATS = 5,
  4431. HTT_WDI_IPA_OPCODE_SET_QUOTA = 6,
  4432. HTT_WDI_IPA_OPCODE_IND_QUOTA = 7,
  4433. /* keep this last */
  4434. HTT_WDI_IPA_OPCODE_MAX
  4435. };
  4436. /**
  4437. * @brief HTT WDI_IPA Operation Request Message
  4438. *
  4439. * MSG_TYPE => HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ
  4440. *
  4441. * @details
  4442. * HTT WDI_IPA Operation Request message is sent by host
  4443. * to either suspend or resume WDI_IPA TX or RX path.
  4444. * |31 24|23 16|15 8|7 0|
  4445. * |----------------+----------------+----------------+----------------|
  4446. * | op_code | Rsvd | msg_type |
  4447. * |-------------------------------------------------------------------|
  4448. *
  4449. * Header fields:
  4450. * - MSG_TYPE
  4451. * Bits 7:0
  4452. * Purpose: Identifies this as WDI_IPA Operation Request message
  4453. * value: = 0x9 (HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQ)
  4454. * - OP_CODE
  4455. * Bits 31:16
  4456. * Purpose: Identifies operation host is requesting (e.g. TX suspend)
  4457. * value: = enum htt_wdi_ipa_op_code
  4458. */
  4459. PREPACK struct htt_wdi_ipa_op_request_t
  4460. {
  4461. /* DWORD 0: flags and meta-data */
  4462. A_UINT32
  4463. msg_type: 8, /* HTT_H2T_MSG_TYPE_WDI_IPA_OP_REQUEST */
  4464. reserved: 8,
  4465. op_code: 16;
  4466. } POSTPACK;
  4467. #define HTT_WDI_IPA_OP_REQUEST_SZ 4 /* bytes */
  4468. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_M 0xffff0000
  4469. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_S 16
  4470. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_GET(_var) \
  4471. (((_var) & HTT_WDI_IPA_OP_REQUEST_OP_CODE_M) >> HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)
  4472. #define HTT_WDI_IPA_OP_REQUEST_OP_CODE_SET(_var, _val) \
  4473. do { \
  4474. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_REQUEST_OP_CODE, _val); \
  4475. ((_var) |= ((_val) << HTT_WDI_IPA_OP_REQUEST_OP_CODE_S)); \
  4476. } while (0)
  4477. /*
  4478. * @brief host -> target HTT_MSI_SETUP message
  4479. *
  4480. * MSG_TYPE => HTT_H2T_MSG_TYPE_MSI_SETUP
  4481. *
  4482. * @details
  4483. * After target is booted up, host can send MSI setup message so that
  4484. * target sets up HW registers based on setup message.
  4485. *
  4486. * The message would appear as follows:
  4487. * |31 24|23 16|15|14 8|7 0|
  4488. * |---------------+-----------------+-----------------+-----------------|
  4489. * | reserved | msi_type | pdev_id | msg_type |
  4490. * |---------------------------------------------------------------------|
  4491. * | msi_addr_lo |
  4492. * |---------------------------------------------------------------------|
  4493. * | msi_addr_hi |
  4494. * |---------------------------------------------------------------------|
  4495. * | msi_data |
  4496. * |---------------------------------------------------------------------|
  4497. *
  4498. * The message is interpreted as follows:
  4499. * dword0 - b'0:7 - msg_type: This will be set to
  4500. * 0x1f (HTT_H2T_MSG_TYPE_MSI_SETUP)
  4501. * b'8:15 - pdev_id:
  4502. * 0 (for rings at SOC/UMAC level),
  4503. * 1/2/3 mac id (for rings at LMAC level)
  4504. * b'16:23 - msi_type: identify which msi registers need to be setup
  4505. * more details can be got from enum htt_msi_setup_type
  4506. * b'24:31 - reserved
  4507. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4508. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4509. * dword10 - b'0:31 - ring_msi_data: MSI data configured by host
  4510. */
  4511. PREPACK struct htt_msi_setup_t {
  4512. A_UINT32 msg_type: 8,
  4513. pdev_id: 8,
  4514. msi_type: 8,
  4515. reserved: 8;
  4516. A_UINT32 msi_addr_lo;
  4517. A_UINT32 msi_addr_hi;
  4518. A_UINT32 msi_data;
  4519. } POSTPACK;
  4520. enum htt_msi_setup_type {
  4521. HTT_PPDU_END_MSI_SETUP_TYPE,
  4522. /* Insert new types here*/
  4523. };
  4524. #define HTT_MSI_SETUP_SZ (sizeof(struct htt_msi_setup_t))
  4525. #define HTT_MSI_SETUP_PDEV_ID_M 0x0000ff00
  4526. #define HTT_MSI_SETUP_PDEV_ID_S 8
  4527. #define HTT_MSI_SETUP_PDEV_ID_GET(_var) \
  4528. (((_var) & HTT_MSI_SETUP_PDEV_ID_M) >> \
  4529. HTT_MSI_SETUP_PDEV_ID_S)
  4530. #define HTT_MSI_SETUP_PDEV_ID_SET(_var, _val) \
  4531. do { \
  4532. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_PDEV_ID, _val); \
  4533. ((_var) |= ((_val) << HTT_MSI_SETUP_PDEV_ID_S)); \
  4534. } while (0)
  4535. #define HTT_MSI_SETUP_MSI_TYPE_M 0x00ff0000
  4536. #define HTT_MSI_SETUP_MSI_TYPE_S 16
  4537. #define HTT_MSI_SETUP_MSI_TYPE_GET(_var) \
  4538. (((_var) & HTT_MSI_SETUP_MSI_TYPE_M) >> \
  4539. HTT_MSI_SETUP_MSI_TYPE_S)
  4540. #define HTT_MSI_SETUP_MSI_TYPE_SET(_var, _val) \
  4541. do { \
  4542. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_TYPE, _val); \
  4543. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_TYPE_S)); \
  4544. } while (0)
  4545. #define HTT_MSI_SETUP_MSI_ADDR_LO_M 0xffffffff
  4546. #define HTT_MSI_SETUP_MSI_ADDR_LO_S 0
  4547. #define HTT_MSI_SETUP_MSI_ADDR_LO_GET(_var) \
  4548. (((_var) & HTT_MSI_SETUP_MSI_ADDR_LO_M) >> \
  4549. HTT_MSI_SETUP_MSI_ADDR_LO_S)
  4550. #define HTT_MSI_SETUP_MSI_ADDR_LO_SET(_var, _val) \
  4551. do { \
  4552. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_LO, _val); \
  4553. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_LO_S)); \
  4554. } while (0)
  4555. #define HTT_MSI_SETUP_MSI_ADDR_HI_M 0xffffffff
  4556. #define HTT_MSI_SETUP_MSI_ADDR_HI_S 0
  4557. #define HTT_MSI_SETUP_MSI_ADDR_HI_GET(_var) \
  4558. (((_var) & HTT_MSI_SETUP_MSI_ADDR_HI_M) >> \
  4559. HTT_MSI_SETUP_MSI_ADDR_HI_S)
  4560. #define HTT_MSI_SETUP_MSI_ADDR_HI_SET(_var, _val) \
  4561. do { \
  4562. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_ADDR_HI, _val); \
  4563. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_ADDR_HI_S)); \
  4564. } while (0)
  4565. #define HTT_MSI_SETUP_MSI_DATA_M 0xffffffff
  4566. #define HTT_MSI_SETUP_MSI_DATA_S 0
  4567. #define HTT_MSI_SETUP_MSI_DATA_GET(_var) \
  4568. (((_var) & HTT_MSI_SETUP_MSI_DATA_M) >> \
  4569. HTT_MSI_SETUP_MSI_DATA_S)
  4570. #define HTT_MSI_SETUP_MSI_DATA_SET(_var, _val) \
  4571. do { \
  4572. HTT_CHECK_SET_VAL(HTT_MSI_SETUP_MSI_DATA, _val); \
  4573. ((_var) |= ((_val) << HTT_MSI_SETUP_MSI_DATA_S)); \
  4574. } while (0)
  4575. /*
  4576. * @brief host -> target HTT_SRING_SETUP message
  4577. *
  4578. * MSG_TYPE => HTT_H2T_MSG_TYPE_SRING_SETUP
  4579. *
  4580. * @details
  4581. * After target is booted up, Host can send SRING setup message for
  4582. * each host facing LMAC SRING. Target setups up HW registers based
  4583. * on setup message and confirms back to Host if response_required is set.
  4584. * Host should wait for confirmation message before sending new SRING
  4585. * setup message
  4586. *
  4587. * The message would appear as follows:
  4588. * |31 24|23 21|20|19|18 16|15|14 8|7 0|
  4589. * |--------------- +-----------------+-----------------+-----------------|
  4590. * | ring_type | ring_id | pdev_id | msg_type |
  4591. * |----------------------------------------------------------------------|
  4592. * | ring_base_addr_lo |
  4593. * |----------------------------------------------------------------------|
  4594. * | ring_base_addr_hi |
  4595. * |----------------------------------------------------------------------|
  4596. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  4597. * |----------------------------------------------------------------------|
  4598. * | ring_head_offset32_remote_addr_lo |
  4599. * |----------------------------------------------------------------------|
  4600. * | ring_head_offset32_remote_addr_hi |
  4601. * |----------------------------------------------------------------------|
  4602. * | ring_tail_offset32_remote_addr_lo |
  4603. * |----------------------------------------------------------------------|
  4604. * | ring_tail_offset32_remote_addr_hi |
  4605. * |----------------------------------------------------------------------|
  4606. * | ring_msi_addr_lo |
  4607. * |----------------------------------------------------------------------|
  4608. * | ring_msi_addr_hi |
  4609. * |----------------------------------------------------------------------|
  4610. * | ring_msi_data |
  4611. * |----------------------------------------------------------------------|
  4612. * | intr_timer_th |IM| intr_batch_counter_th |
  4613. * |----------------------------------------------------------------------|
  4614. * | reserved |ID|RR| PTCF| intr_low_threshold |
  4615. * |----------------------------------------------------------------------|
  4616. * | reserved |IPA drop thres hi|IPA drop thres lo|
  4617. * |----------------------------------------------------------------------|
  4618. * Where
  4619. * IM = sw_intr_mode
  4620. * RR = response_required
  4621. * PTCF = prefetch_timer_cfg
  4622. * IP = IPA drop flag
  4623. *
  4624. * The message is interpreted as follows:
  4625. * dword0 - b'0:7 - msg_type: This will be set to
  4626. * 0xb (HTT_H2T_MSG_TYPE_SRING_SETUP)
  4627. * b'8:15 - pdev_id:
  4628. * 0 (for rings at SOC/UMAC level),
  4629. * 1/2/3 mac id (for rings at LMAC level)
  4630. * b'16:23 - ring_id: identify which ring is to setup,
  4631. * more details can be got from enum htt_srng_ring_id
  4632. * b'24:31 - ring_type: identify type of host rings,
  4633. * more details can be got from enum htt_srng_ring_type
  4634. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  4635. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  4636. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  4637. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  4638. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  4639. * SW_TO_HW_RING.
  4640. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  4641. * dword4 - b'0:31 - ring_head_offset32_remote_addr_lo:
  4642. * Lower 32 bits of memory address of the remote variable
  4643. * storing the 4-byte word offset that identifies the head
  4644. * element within the ring.
  4645. * (The head offset variable has type A_UINT32.)
  4646. * Valid for HW_TO_SW and SW_TO_SW rings.
  4647. * dword5 - b'0:31 - ring_head_offset32_remote_addr_hi:
  4648. * Upper 32 bits of memory address of the remote variable
  4649. * storing the 4-byte word offset that identifies the head
  4650. * element within the ring.
  4651. * (The head offset variable has type A_UINT32.)
  4652. * Valid for HW_TO_SW and SW_TO_SW rings.
  4653. * dword6 - b'0:31 - ring_tail_offset32_remote_addr_lo:
  4654. * Lower 32 bits of memory address of the remote variable
  4655. * storing the 4-byte word offset that identifies the tail
  4656. * element within the ring.
  4657. * (The tail offset variable has type A_UINT32.)
  4658. * Valid for HW_TO_SW and SW_TO_SW rings.
  4659. * dword7 - b'0:31 - ring_tail_offset32_remote_addr_hi:
  4660. * Upper 32 bits of memory address of the remote variable
  4661. * storing the 4-byte word offset that identifies the tail
  4662. * element within the ring.
  4663. * (The tail offset variable has type A_UINT32.)
  4664. * Valid for HW_TO_SW and SW_TO_SW rings.
  4665. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  4666. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4667. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  4668. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4669. * dword10 - b'0:31 - ring_msi_data: MSI data
  4670. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  4671. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  4672. * dword11 - b'0:14 - intr_batch_counter_th:
  4673. * batch counter threshold is in units of 4-byte words.
  4674. * HW internally maintains and increments batch count.
  4675. * (see SRING spec for detail description).
  4676. * When batch count reaches threshold value, an interrupt
  4677. * is generated by HW.
  4678. * b'15 - sw_intr_mode:
  4679. * This configuration shall be static.
  4680. * Only programmed at power up.
  4681. * 0: generate pulse style sw interrupts
  4682. * 1: generate level style sw interrupts
  4683. * b'16:31 - intr_timer_th:
  4684. * The timer init value when timer is idle or is
  4685. * initialized to start downcounting.
  4686. * In 8us units (to cover a range of 0 to 524 ms)
  4687. * dword12 - b'0:15 - intr_low_threshold:
  4688. * Used only by Consumer ring to generate ring_sw_int_p.
  4689. * Ring entries low threshold water mark, that is used
  4690. * in combination with the interrupt timer as well as
  4691. * the the clearing of the level interrupt.
  4692. * b'16:18 - prefetch_timer_cfg:
  4693. * Used only by Consumer ring to set timer mode to
  4694. * support Application prefetch handling.
  4695. * The external tail offset/pointer will be updated
  4696. * at following intervals:
  4697. * 3'b000: (Prefetch feature disabled; used only for debug)
  4698. * 3'b001: 1 usec
  4699. * 3'b010: 4 usec
  4700. * 3'b011: 8 usec (default)
  4701. * 3'b100: 16 usec
  4702. * Others: Reserved
  4703. * b'19 - response_required:
  4704. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  4705. * b'20 - ipa_drop_flag:
  4706. Indicates that host will config ipa drop threshold percentage
  4707. * b'21:31 - reserved: reserved for future use
  4708. * dword13 - b'0:7 - ipa drop low threshold percentage:
  4709. * b'8:15 - ipa drop high threshold percentage:
  4710. * b'16:31 - Reserved
  4711. */
  4712. PREPACK struct htt_sring_setup_t {
  4713. A_UINT32 msg_type: 8,
  4714. pdev_id: 8,
  4715. ring_id: 8,
  4716. ring_type: 8;
  4717. A_UINT32 ring_base_addr_lo;
  4718. A_UINT32 ring_base_addr_hi;
  4719. A_UINT32 ring_size: 16,
  4720. ring_entry_size: 8,
  4721. ring_misc_cfg_flag: 8;
  4722. A_UINT32 ring_head_offset32_remote_addr_lo;
  4723. A_UINT32 ring_head_offset32_remote_addr_hi;
  4724. A_UINT32 ring_tail_offset32_remote_addr_lo;
  4725. A_UINT32 ring_tail_offset32_remote_addr_hi;
  4726. A_UINT32 ring_msi_addr_lo;
  4727. A_UINT32 ring_msi_addr_hi;
  4728. A_UINT32 ring_msi_data;
  4729. A_UINT32 intr_batch_counter_th: 15,
  4730. sw_intr_mode: 1,
  4731. intr_timer_th: 16;
  4732. A_UINT32 intr_low_threshold: 16,
  4733. prefetch_timer_cfg: 3,
  4734. response_required: 1,
  4735. ipa_drop_flag: 1,
  4736. reserved1: 11;
  4737. A_UINT32 ipa_drop_low_threshold: 8,
  4738. ipa_drop_high_threshold: 8,
  4739. reserved: 16;
  4740. } POSTPACK;
  4741. enum htt_srng_ring_type {
  4742. HTT_HW_TO_SW_RING = 0,
  4743. HTT_SW_TO_HW_RING,
  4744. HTT_SW_TO_SW_RING,
  4745. /* Insert new ring types above this line */
  4746. };
  4747. enum htt_srng_ring_id {
  4748. HTT_RXDMA_HOST_BUF_RING = 0, /* Used by FW to feed remote buffers and update remote packets */
  4749. HTT_RXDMA_MONITOR_STATUS_RING, /* For getting all PPDU/MPDU/MSDU status deescriptors on host for monitor VAP or packet log purposes */
  4750. HTT_RXDMA_MONITOR_BUF_RING, /* For feeding free host buffers to RxDMA for monitor traffic upload */
  4751. HTT_RXDMA_MONITOR_DESC_RING, /* For providing free LINK_DESC to RXDMA for monitor traffic upload */
  4752. HTT_RXDMA_MONITOR_DEST_RING, /* Per MPDU indication to host for monitor traffic upload */
  4753. HTT_HOST1_TO_FW_RXBUF_RING, /* (mobile only) used by host to provide remote RX buffers */
  4754. HTT_HOST2_TO_FW_RXBUF_RING, /* (mobile only) second ring used by host to provide remote RX buffers */
  4755. HTT_RXDMA_NON_MONITOR_DEST_RING, /* Per MDPU indication to host for non-monitor RxDMA traffic upload */
  4756. HTT_RXDMA_HOST_BUF_RING2, /* Second ring used by FW to feed removed buffers and update removed packets */
  4757. HTT_TX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4758. HTT_TX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4759. HTT_RX_MON_HOST2MON_BUF_RING, /* Status buffers and Packet buffers are provided by host */
  4760. HTT_RX_MON_MON2HOST_DEST_RING, /* Used by monitor to fill status buffers and provide to host */
  4761. HTT_LPASS_TO_FW_RXBUF_RING, /* new LPASS to FW refill ring to recycle rx buffers */
  4762. HTT_HOST3_TO_FW_RXBUF_RING, /* used by host for EasyMesh feature */
  4763. /* Add Other SRING which can't be directly configured by host software above this line */
  4764. };
  4765. #define HTT_SRING_SETUP_SZ (sizeof(struct htt_sring_setup_t))
  4766. #define HTT_SRING_SETUP_PDEV_ID_M 0x0000ff00
  4767. #define HTT_SRING_SETUP_PDEV_ID_S 8
  4768. #define HTT_SRING_SETUP_PDEV_ID_GET(_var) \
  4769. (((_var) & HTT_SRING_SETUP_PDEV_ID_M) >> \
  4770. HTT_SRING_SETUP_PDEV_ID_S)
  4771. #define HTT_SRING_SETUP_PDEV_ID_SET(_var, _val) \
  4772. do { \
  4773. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PDEV_ID, _val); \
  4774. ((_var) |= ((_val) << HTT_SRING_SETUP_PDEV_ID_S)); \
  4775. } while (0)
  4776. #define HTT_SRING_SETUP_RING_ID_M 0x00ff0000
  4777. #define HTT_SRING_SETUP_RING_ID_S 16
  4778. #define HTT_SRING_SETUP_RING_ID_GET(_var) \
  4779. (((_var) & HTT_SRING_SETUP_RING_ID_M) >> \
  4780. HTT_SRING_SETUP_RING_ID_S)
  4781. #define HTT_SRING_SETUP_RING_ID_SET(_var, _val) \
  4782. do { \
  4783. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_ID, _val); \
  4784. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_ID_S)); \
  4785. } while (0)
  4786. #define HTT_SRING_SETUP_RING_TYPE_M 0xff000000
  4787. #define HTT_SRING_SETUP_RING_TYPE_S 24
  4788. #define HTT_SRING_SETUP_RING_TYPE_GET(_var) \
  4789. (((_var) & HTT_SRING_SETUP_RING_TYPE_M) >> \
  4790. HTT_SRING_SETUP_RING_TYPE_S)
  4791. #define HTT_SRING_SETUP_RING_TYPE_SET(_var, _val) \
  4792. do { \
  4793. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_TYPE, _val); \
  4794. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_TYPE_S)); \
  4795. } while (0)
  4796. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_M 0xffffffff
  4797. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_S 0
  4798. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_GET(_var) \
  4799. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_LO_M) >> \
  4800. HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)
  4801. #define HTT_SRING_SETUP_RING_BASE_ADDR_LO_SET(_var, _val) \
  4802. do { \
  4803. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_LO, _val); \
  4804. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_LO_S)); \
  4805. } while (0)
  4806. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_M 0xffffffff
  4807. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_S 0
  4808. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_GET(_var) \
  4809. (((_var) & HTT_SRING_SETUP_RING_BASE_ADDR_HI_M) >> \
  4810. HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)
  4811. #define HTT_SRING_SETUP_RING_BASE_ADDR_HI_SET(_var, _val) \
  4812. do { \
  4813. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_BASE_ADDR_HI, _val); \
  4814. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_BASE_ADDR_HI_S)); \
  4815. } while (0)
  4816. #define HTT_SRING_SETUP_RING_SIZE_M 0x0000ffff
  4817. #define HTT_SRING_SETUP_RING_SIZE_S 0
  4818. #define HTT_SRING_SETUP_RING_SIZE_GET(_var) \
  4819. (((_var) & HTT_SRING_SETUP_RING_SIZE_M) >> \
  4820. HTT_SRING_SETUP_RING_SIZE_S)
  4821. #define HTT_SRING_SETUP_RING_SIZE_SET(_var, _val) \
  4822. do { \
  4823. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_SIZE, _val); \
  4824. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_SIZE_S)); \
  4825. } while (0)
  4826. #define HTT_SRING_SETUP_ENTRY_SIZE_M 0x00ff0000
  4827. #define HTT_SRING_SETUP_ENTRY_SIZE_S 16
  4828. #define HTT_SRING_SETUP_ENTRY_SIZE_GET(_var) \
  4829. (((_var) & HTT_SRING_SETUP_ENTRY_SIZE_M) >> \
  4830. HTT_SRING_SETUP_ENTRY_SIZE_S)
  4831. #define HTT_SRING_SETUP_ENTRY_SIZE_SET(_var, _val) \
  4832. do { \
  4833. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_ENTRY_SIZE, _val); \
  4834. ((_var) |= ((_val) << HTT_SRING_SETUP_ENTRY_SIZE_S)); \
  4835. } while (0)
  4836. #define HTT_SRING_SETUP_MISC_CFG_FLAG_M 0xff000000
  4837. #define HTT_SRING_SETUP_MISC_CFG_FLAG_S 24
  4838. #define HTT_SRING_SETUP_MISC_CFG_FLAG_GET(_var) \
  4839. (((_var) & HTT_SRING_SETUP_MISC_CFG_FLAG_M) >> \
  4840. HTT_SRING_SETUP_MISC_CFG_FLAG_S)
  4841. #define HTT_SRING_SETUP_MISC_CFG_FLAG_SET(_var, _val) \
  4842. do { \
  4843. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_MISC_CFG_FLAG, _val); \
  4844. ((_var) |= ((_val) << HTT_SRING_SETUP_MISC_CFG_FLAG_S)); \
  4845. } while (0)
  4846. /* This control bit is applicable to only Producer, which updates Ring ID field
  4847. * of each descriptor before pushing into the ring.
  4848. * 0: updates ring_id(default)
  4849. * 1: ring_id updating disabled */
  4850. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M 0x01000000
  4851. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S 24
  4852. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_GET(_var) \
  4853. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_M) >> \
  4854. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)
  4855. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_SET(_var, _val) \
  4856. do { \
  4857. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE, _val); \
  4858. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RING_ID_DISABLE_S)); \
  4859. } while (0)
  4860. /* This control bit is applicable to only Producer, which updates Loopcnt field
  4861. * of each descriptor before pushing into the ring.
  4862. * 0: updates Loopcnt(default)
  4863. * 1: Loopcnt updating disabled */
  4864. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M 0x02000000
  4865. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S 25
  4866. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_GET(_var) \
  4867. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_M) >> \
  4868. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)
  4869. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_SET(_var, _val) \
  4870. do { \
  4871. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE, _val); \
  4872. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_LOOPCOUNT_DISABLE_S)); \
  4873. } while (0)
  4874. /* Secured access enable/disable bit. SRNG drives value of this register bit
  4875. * into security_id port of GXI/AXI. */
  4876. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M 0x04000000
  4877. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S 26
  4878. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_GET(_var) \
  4879. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_M) >> \
  4880. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)
  4881. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_SET(_var, _val) \
  4882. do { \
  4883. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY, _val); \
  4884. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_SECURITY_S)); \
  4885. } while (0)
  4886. /* During MSI write operation, SRNG drives value of this register bit into
  4887. * swap bit of GXI/AXI. */
  4888. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M 0x08000000
  4889. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S 27
  4890. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_GET(_var) \
  4891. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_M) >> \
  4892. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)
  4893. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_SET(_var, _val) \
  4894. do { \
  4895. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP, _val); \
  4896. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_MSI_SWAP_S)); \
  4897. } while (0)
  4898. /* During Pointer write operation, SRNG drives value of this register bit into
  4899. * swap bit of GXI/AXI. */
  4900. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M 0x10000000
  4901. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S 28
  4902. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_GET(_var) \
  4903. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_M) >> \
  4904. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)
  4905. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_SET(_var, _val) \
  4906. do { \
  4907. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP, _val); \
  4908. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_HOST_FW_SWAP_S)); \
  4909. } while (0)
  4910. /* During any data or TLV write operation, SRNG drives value of this register
  4911. * bit into swap bit of GXI/AXI. */
  4912. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M 0x20000000
  4913. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S 29
  4914. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_GET(_var) \
  4915. (((_var) & HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_M) >> \
  4916. HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)
  4917. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_SET(_var, _val) \
  4918. do { \
  4919. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP, _val); \
  4920. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MISC_CFG_FLAG_TLV_SWAP_S)); \
  4921. } while (0)
  4922. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED1 0x40000000
  4923. #define HTT_SRING_SETUP_RING_MISC_CFG_FLAG_RESERVED2 0x80000000
  4924. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4925. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4926. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4927. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4928. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4929. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4930. do { \
  4931. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4932. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4933. } while (0)
  4934. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4935. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4936. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4937. (((_var) & HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4938. HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4939. #define HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4940. do { \
  4941. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4942. ((_var) |= ((_val) << HTT_SRING_SETUP_HEAD_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4943. } while (0)
  4944. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M 0xffffffff
  4945. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S 0
  4946. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_GET(_var) \
  4947. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_M) >> \
  4948. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)
  4949. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_SET(_var, _val) \
  4950. do { \
  4951. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO, _val); \
  4952. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_LO_S)); \
  4953. } while (0)
  4954. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M 0xffffffff
  4955. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S 0
  4956. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_GET(_var) \
  4957. (((_var) & HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_M) >> \
  4958. HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)
  4959. #define HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_SET(_var, _val) \
  4960. do { \
  4961. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI, _val); \
  4962. ((_var) |= ((_val) << HTT_SRING_SETUP_TAIL_OFFSET32_REMOTE_BASE_ADDR_HI_S)); \
  4963. } while (0)
  4964. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_M 0xffffffff
  4965. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_S 0
  4966. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_GET(_var) \
  4967. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_LO_M) >> \
  4968. HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)
  4969. #define HTT_SRING_SETUP_RING_MSI_ADDR_LO_SET(_var, _val) \
  4970. do { \
  4971. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_LO, _val); \
  4972. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_LO_S)); \
  4973. } while (0)
  4974. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_M 0xffffffff
  4975. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_S 0
  4976. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_GET(_var) \
  4977. (((_var) & HTT_SRING_SETUP_RING_MSI_ADDR_HI_M) >> \
  4978. HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)
  4979. #define HTT_SRING_SETUP_RING_MSI_ADDR_HI_SET(_var, _val) \
  4980. do { \
  4981. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_ADDR_HI, _val); \
  4982. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_ADDR_HI_S)); \
  4983. } while (0)
  4984. #define HTT_SRING_SETUP_RING_MSI_DATA_M 0xffffffff
  4985. #define HTT_SRING_SETUP_RING_MSI_DATA_S 0
  4986. #define HTT_SRING_SETUP_RING_MSI_DATA_GET(_var) \
  4987. (((_var) & HTT_SRING_SETUP_RING_MSI_DATA_M) >> \
  4988. HTT_SRING_SETUP_RING_MSI_DATA_S)
  4989. #define HTT_SRING_SETUP_RING_MSI_DATA_SET(_var, _val) \
  4990. do { \
  4991. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RING_MSI_DATA, _val); \
  4992. ((_var) |= ((_val) << HTT_SRING_SETUP_RING_MSI_DATA_S)); \
  4993. } while (0)
  4994. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M 0x00007fff
  4995. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S 0
  4996. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_GET(_var) \
  4997. (((_var) & HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_M) >> \
  4998. HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)
  4999. #define HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_SET(_var, _val) \
  5000. do { \
  5001. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH, _val); \
  5002. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_BATCH_COUNTER_TH_S)); \
  5003. } while (0)
  5004. #define HTT_SRING_SETUP_SW_INTR_MODE_M 0x00008000
  5005. #define HTT_SRING_SETUP_SW_INTR_MODE_S 15
  5006. #define HTT_SRING_SETUP_SW_INTR_MODE_GET(_var) \
  5007. (((_var) & HTT_SRING_SETUP_SW_INTR_MODE_M) >> \
  5008. HTT_SRING_SETUP_SW_INTR_MODE_S)
  5009. #define HTT_SRING_SETUP_SW_INTR_MODE_SET(_var, _val) \
  5010. do { \
  5011. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_SW_INTR_MODE, _val); \
  5012. ((_var) |= ((_val) << HTT_SRING_SETUP_SW_INTR_MODE_S)); \
  5013. } while (0)
  5014. #define HTT_SRING_SETUP_INTR_TIMER_TH_M 0xffff0000
  5015. #define HTT_SRING_SETUP_INTR_TIMER_TH_S 16
  5016. #define HTT_SRING_SETUP_INTR_TIMER_TH_GET(_var) \
  5017. (((_var) & HTT_SRING_SETUP_INTR_TIMER_TH_M) >> \
  5018. HTT_SRING_SETUP_INTR_TIMER_TH_S)
  5019. #define HTT_SRING_SETUP_INTR_TIMER_TH_SET(_var, _val) \
  5020. do { \
  5021. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_TIMER_TH, _val); \
  5022. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_TIMER_TH_S)); \
  5023. } while (0)
  5024. #define HTT_SRING_SETUP_INTR_LOW_TH_M 0x0000ffff
  5025. #define HTT_SRING_SETUP_INTR_LOW_TH_S 0
  5026. #define HTT_SRING_SETUP_INTR_LOW_TH_GET(_var) \
  5027. (((_var) & HTT_SRING_SETUP_INTR_LOW_TH_M) >> \
  5028. HTT_SRING_SETUP_INTR_LOW_TH_S)
  5029. #define HTT_SRING_SETUP_INTR_LOW_TH_SET(_var, _val) \
  5030. do { \
  5031. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_INTR_LOW_TH, _val); \
  5032. ((_var) |= ((_val) << HTT_SRING_SETUP_INTR_LOW_TH_S)); \
  5033. } while (0)
  5034. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M 0x00070000
  5035. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S 16
  5036. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_GET(_var) \
  5037. (((_var) & HTT_SRING_SETUP_PREFETCH_TIMER_CFG_M) >> \
  5038. HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)
  5039. #define HTT_SRING_SETUP_PREFETCH_TIMER_CFG_SET(_var, _val) \
  5040. do { \
  5041. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_PREFETCH_TIMER_CFG, _val); \
  5042. ((_var) |= ((_val) << HTT_SRING_SETUP_PREFETCH_TIMER_CFG_S)); \
  5043. } while (0)
  5044. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_M 0x00080000
  5045. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_S 19
  5046. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_GET(_var) \
  5047. (((_var) & HTT_SRING_SETUP_RESPONSE_REQUIRED_M) >> \
  5048. HTT_SRING_SETUP_RESPONSE_REQUIRED_S)
  5049. #define HTT_SRING_SETUP_RESPONSE_REQUIRED_SET(_var, _val) \
  5050. do { \
  5051. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_RESPONSE_REQUIRED, _val); \
  5052. ((_var) |= ((_val) << HTT_SRING_SETUP_RESPONSE_REQUIRED_S)); \
  5053. } while (0)
  5054. /**
  5055. * @brief host -> target RX ring selection config message
  5056. *
  5057. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  5058. *
  5059. * @details
  5060. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  5061. * configure RXDMA rings.
  5062. * The configuration is per ring based and includes both packet subtypes
  5063. * and PPDU/MPDU TLVs.
  5064. *
  5065. * The message would appear as follows:
  5066. *
  5067. * |31 28|27|26|25|24|23|22|21 19|18 16|15 | 11| 10|9 8|7 0|
  5068. * |-----+--+--+--+--+-----------------+----+---+---+---+---------------|
  5069. * |rsvd1|DT|OV|PS|SS| ring_id | pdev_id | msg_type |
  5070. * |-----------------------+-----+-----+--------------------------------|
  5071. * |rsvd2|RX|RXHDL| CLD | CLC | CLM | ring_buffer_size |
  5072. * |--------------------------------------------------------------------|
  5073. * | packet_type_enable_flags_0 |
  5074. * |--------------------------------------------------------------------|
  5075. * | packet_type_enable_flags_1 |
  5076. * |--------------------------------------------------------------------|
  5077. * | packet_type_enable_flags_2 |
  5078. * |--------------------------------------------------------------------|
  5079. * | packet_type_enable_flags_3 |
  5080. * |--------------------------------------------------------------------|
  5081. * | tlv_filter_in_flags |
  5082. * |-----------------------------------+--------------------------------|
  5083. * | rx_header_offset | rx_packet_offset |
  5084. * |-----------------------------------+--------------------------------|
  5085. * | rx_mpdu_start_offset | rx_mpdu_end_offset |
  5086. * |-----------------------------------+--------------------------------|
  5087. * | rx_msdu_start_offset | rx_msdu_end_offset |
  5088. * |-----------------------------------+--------------------------------|
  5089. * | rsvd3 | rx_attention_offset |
  5090. * |--------------------------------------------------------------------|
  5091. * | rsvd4 | mo| fp| rx_drop_threshold |
  5092. * | |ndp|ndp| |
  5093. * |--------------------------------------------------------------------|
  5094. * Where:
  5095. * PS = pkt_swap
  5096. * SS = status_swap
  5097. * OV = rx_offsets_valid
  5098. * DT = drop_thresh_valid
  5099. * CLM = config_length_mgmt
  5100. * CLC = config_length_ctrl
  5101. * CLD = config_length_data
  5102. * RXHDL = rx_hdr_len
  5103. * RX = rxpcu_filter_enable_flag
  5104. * The message is interpreted as follows:
  5105. * dword0 - b'0:7 - msg_type: This will be set to
  5106. * 0xc (HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG)
  5107. * b'8:15 - pdev_id:
  5108. * 0 (for rings at SOC/UMAC level),
  5109. * 1/2/3 mac id (for rings at LMAC level)
  5110. * b'16:23 - ring_id : Identify the ring to configure.
  5111. * More details can be got from enum htt_srng_ring_id
  5112. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  5113. * BUF_RING_CFG_0 defs within HW .h files,
  5114. * e.g. wmac_top_reg_seq_hwioreg.h
  5115. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  5116. * BUF_RING_CFG_0 defs within HW .h files,
  5117. * e.g. wmac_top_reg_seq_hwioreg.h
  5118. * b'26 - rx_offset_valid (OV): flag to indicate rx offsets
  5119. * configuration fields are valid
  5120. * b'27 - drop_thresh_valid (DT): flag to indicate if the
  5121. * rx_drop_threshold field is valid
  5122. * b'28 - rx_mon_global_en: Enable/Disable global register
  5123. 8 configuration in Rx monitor module.
  5124. * b'29:31 - rsvd1: reserved for future use
  5125. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  5126. * in byte units.
  5127. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5128. * b'16:18 - config_length_mgmt (MGMT):
  5129. * Represents the length of mpdu bytes for mgmt pkt.
  5130. * valid values:
  5131. * 001 - 64bytes
  5132. * 010 - 128bytes
  5133. * 100 - 256bytes
  5134. * 111 - Full mpdu bytes
  5135. * b'19:21 - config_length_ctrl (CTRL):
  5136. * Represents the length of mpdu bytes for ctrl pkt.
  5137. * valid values:
  5138. * 001 - 64bytes
  5139. * 010 - 128bytes
  5140. * 100 - 256bytes
  5141. * 111 - Full mpdu bytes
  5142. * b'22:24 - config_length_data (DATA):
  5143. * Represents the length of mpdu bytes for data pkt.
  5144. * valid values:
  5145. * 001 - 64bytes
  5146. * 010 - 128bytes
  5147. * 100 - 256bytes
  5148. * 111 - Full mpdu bytes
  5149. * b'25:26 - rx_hdr_len:
  5150. * Specifies the number of bytes of recvd packet to copy
  5151. * into the rx_hdr tlv.
  5152. * supported values for now by host:
  5153. * 01 - 64bytes
  5154. * 10 - 128bytes
  5155. * 11 - 256bytes
  5156. * default - 128 bytes
  5157. * b'27 - rxpcu_filter_enable_flag
  5158. * For Scan Radio Host CPU utilization is very high.
  5159. * In order to reduce CPU utilization we need to filter out
  5160. * certain configured MAC frames.
  5161. * To filter out configured MAC address frames, RxPCU should
  5162. * be zero which means allow all frames for MD at RxOLE
  5163. * host wil fiter out frames.
  5164. * RxPCU (Filter IN) -> RxOLE (Filter In/Filter Out)
  5165. * b'28:31 - rsvd2: Reserved for future use
  5166. * dword2 - b'0:31 - packet_type_enable_flags_0:
  5167. * Enable MGMT packet from 0b0000 to 0b1001
  5168. * bits from low to high: FP, MD, MO - 3 bits
  5169. * FP: Filter_Pass
  5170. * MD: Monitor_Direct
  5171. * MO: Monitor_Other
  5172. * 10 mgmt subtypes * 3 bits -> 30 bits
  5173. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  5174. * dword3 - b'0:31 - packet_type_enable_flags_1:
  5175. * Enable MGMT packet from 0b1010 to 0b1111
  5176. * bits from low to high: FP, MD, MO - 3 bits
  5177. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  5178. * dword4 - b'0:31 - packet_type_enable_flags_2:
  5179. * Enable CTRL packet from 0b0000 to 0b1001
  5180. * bits from low to high: FP, MD, MO - 3 bits
  5181. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  5182. * dword5 - b'0:31 - packet_type_enable_flags_3:
  5183. * Enable CTRL packet from 0b1010 to 0b1111,
  5184. * MCAST_DATA, UCAST_DATA, NULL_DATA
  5185. * bits from low to high: FP, MD, MO - 3 bits
  5186. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  5187. * dword6 - b'0:31 - tlv_filter_in_flags:
  5188. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  5189. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  5190. * dword7 - b'0:15 - rx_packet_offset: rx_packet_offset in byte units
  5191. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5192. * A value of 0 will be considered as ignore this config.
  5193. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5194. * e.g. wmac_top_reg_seq_hwioreg.h
  5195. * - b'16:31 - rx_header_offset: rx_header_offset in byte units
  5196. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5197. * A value of 0 will be considered as ignore this config.
  5198. * Refer to BUF_RING_CFG_1 defs within HW .h files,
  5199. * e.g. wmac_top_reg_seq_hwioreg.h
  5200. * dword8 - b'0:15 - rx_mpdu_end_offset: rx_mpdu_end_offset in byte units
  5201. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5202. * A value of 0 will be considered as ignore this config.
  5203. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5204. * e.g. wmac_top_reg_seq_hwioreg.h
  5205. * - b'16:31 - rx_mpdu_start_offset: rx_mpdu_start_offset in byte units
  5206. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5207. * A value of 0 will be considered as ignore this config.
  5208. * Refer to BUF_RING_CFG_2 defs within HW .h files,
  5209. * e.g. wmac_top_reg_seq_hwioreg.h
  5210. * dword9 - b'0:15 - rx_msdu_end_offset: rx_msdu_end_offset in byte units
  5211. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5212. * A value of 0 will be considered as ignore this config.
  5213. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5214. * e.g. wmac_top_reg_seq_hwioreg.h
  5215. * - b'16:31 - rx_msdu_start_offset: rx_msdu_start_offset in byte units
  5216. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5217. * A value of 0 will be considered as ignore this config.
  5218. * Refer to BUF_RING_CFG_3 defs within HW .h files,
  5219. * e.g. wmac_top_reg_seq_hwioreg.h
  5220. * dword10- b'0:15 - rx_attention_offset: rx_attention_offset in byte units
  5221. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  5222. * A value of 0 will be considered as ignore this config.
  5223. * Refer to BUF_RING_CFG_4 defs within HW .h files,
  5224. * e.g. wmac_top_reg_seq_hwioreg.h
  5225. * - b'16:31 - rsvd3 for future use
  5226. * dword11- b'9:0 - rx_drop_threshold: Threshold configured in monitor mode
  5227. * to source rings. Consumer drops packets if the available
  5228. * words in the ring falls below the configured threshold
  5229. * value.
  5230. * - b'10 - fp_ndp: Flag to indicate FP NDP status tlv is subscribed
  5231. * by host. 1 -> subscribed
  5232. * - b'11 - mo_ndp: Flag to indicate MO NDP status tlv is subscribed
  5233. * by host. 1 -> subscribed
  5234. * - b'12 - fp_phy_err: Flag to indicate FP PHY status tlv is
  5235. * subscribed by host. 1 -> subscribed
  5236. * - b'13:14 - fp_phy_err_buf_src: This indicates the source ring
  5237. * selection for the FP PHY ERR status tlv.
  5238. * 0 - wbm2rxdma_buf_source_ring
  5239. * 1 - fw2rxdma_buf_source_ring
  5240. * 2 - sw2rxdma_buf_source_ring
  5241. * 3 - no_buffer_ring
  5242. * - b'15:16 - fp_phy_err_buf_dest: This indicates the destination ring
  5243. * selection for the FP PHY ERR status tlv.
  5244. * 0 - rxdma_release_ring
  5245. * 1 - rxdma2fw_ring
  5246. * 2 - rxdma2sw_ring
  5247. * 3 - rxdma2reo_ring
  5248. * - b'17:19 - pkt_type_en_msdu_or_mpdu_logging
  5249. * b'17 - Enables MSDU/MPDU logging for frames of MGMT type
  5250. * b'18 - Enables MSDU/MPDU logging for frames of CTRL type
  5251. * b'19 - Enables MSDU/MPDU logging for frames of DATA type
  5252. * - b'20 - dma_mpdu_mgmt: 1: MPDU level logging
  5253. * 0: MSDU level logging
  5254. * - b'21 - dma_mpdu_ctrl: 1: MPDU level logging
  5255. * 0: MSDU level logging
  5256. * - b'22 - dma_mpdu_data: 1: MPDU level logging
  5257. * 0: MSDU level logging
  5258. * - b'23 - word_mask_compaction: enable/disable word mask for
  5259. * mpdu/msdu start/end tlvs
  5260. * - b'24 - rbm_override_enable: enabling/disabling return buffer
  5261. * manager override
  5262. * - b'25:28 - rbm_override_val: return buffer manager override value
  5263. * dword12- b'0:31 - phy_err_mask: This field is to select the fp phy errors
  5264. * which have to be posted to host from phy.
  5265. * Corresponding to errors defined in
  5266. * phyrx_abort_request_reason enums 0 to 31.
  5267. * Refer to RXPCU register definition header files for the
  5268. * phyrx_abort_request_reason enum definition.
  5269. * dword13- b'0:31 - phy_err_mask_cont: This field is to select the fp phy
  5270. * errors which have to be posted to host from phy.
  5271. * Corresponding to errors defined in
  5272. * phyrx_abort_request_reason enums 32 to 63.
  5273. * Refer to RXPCU register definition header files for the
  5274. * phyrx_abort_request_reason enum definition.
  5275. * dword14- b'0:15 - rx_mpdu_start_word_mask: word mask for rx mpdu start,
  5276. * applicable if word mask enabled
  5277. * - b'16:18 - rx_mpdu_end_word_mask: word mask value for rx mpdu end,
  5278. * applicable if word mask enabled
  5279. * - b'19:31 - rsvd7
  5280. * dword15- b'0:16 - rx_msdu_end_word_mask
  5281. * - b'17:31 - rsvd5
  5282. * dword17- b'0 - en_rx_tlv_pkt_offset:
  5283. * 0: RX_PKT TLV logging at offset 0 for the subsequent
  5284. * buffer
  5285. * 1: RX_PKT TLV logging at specified offset for the
  5286. * subsequent buffer
  5287. * b`15:1 - rx_pkt_tlv_offset: Qword offset for rx_packet TLVs.
  5288. */
  5289. PREPACK struct htt_rx_ring_selection_cfg_t {
  5290. A_UINT32 msg_type: 8,
  5291. pdev_id: 8,
  5292. ring_id: 8,
  5293. status_swap: 1,
  5294. pkt_swap: 1,
  5295. rx_offsets_valid: 1,
  5296. drop_thresh_valid: 1,
  5297. rx_mon_global_en: 1,
  5298. rsvd1: 3;
  5299. A_UINT32 ring_buffer_size: 16,
  5300. config_length_mgmt:3,
  5301. config_length_ctrl:3,
  5302. config_length_data:3,
  5303. rx_hdr_len: 2,
  5304. rxpcu_filter_enable_flag:1,
  5305. rsvd2: 4;
  5306. A_UINT32 packet_type_enable_flags_0;
  5307. A_UINT32 packet_type_enable_flags_1;
  5308. A_UINT32 packet_type_enable_flags_2;
  5309. A_UINT32 packet_type_enable_flags_3;
  5310. A_UINT32 tlv_filter_in_flags;
  5311. A_UINT32 rx_packet_offset: 16,
  5312. rx_header_offset: 16;
  5313. A_UINT32 rx_mpdu_end_offset: 16,
  5314. rx_mpdu_start_offset: 16;
  5315. A_UINT32 rx_msdu_end_offset: 16,
  5316. rx_msdu_start_offset: 16;
  5317. A_UINT32 rx_attn_offset: 16,
  5318. rsvd3: 16;
  5319. A_UINT32 rx_drop_threshold: 10,
  5320. fp_ndp: 1,
  5321. mo_ndp: 1,
  5322. fp_phy_err: 1,
  5323. fp_phy_err_buf_src: 2,
  5324. fp_phy_err_buf_dest: 2,
  5325. pkt_type_enable_msdu_or_mpdu_logging:3,
  5326. dma_mpdu_mgmt: 1,
  5327. dma_mpdu_ctrl: 1,
  5328. dma_mpdu_data: 1,
  5329. word_mask_compaction_enable:1,
  5330. rbm_override_enable: 1,
  5331. rbm_override_val: 4,
  5332. rsvd4: 3;
  5333. A_UINT32 phy_err_mask;
  5334. A_UINT32 phy_err_mask_cont;
  5335. A_UINT32 rx_mpdu_start_word_mask:16,
  5336. rx_mpdu_end_word_mask: 3,
  5337. rsvd7: 13;
  5338. A_UINT32 rx_msdu_end_word_mask: 17,
  5339. rsvd5: 15;
  5340. A_UINT32 en_rx_tlv_pkt_offset: 1,
  5341. rx_pkt_tlv_offset: 15,
  5342. rsvd6: 16;
  5343. A_UINT32 rx_mpdu_start_word_mask_v2: 20,
  5344. rx_mpdu_end_word_mask_v2: 8,
  5345. rsvd8: 4;
  5346. A_UINT32 rx_msdu_end_word_mask_v2: 20,
  5347. rsvd9: 12;
  5348. A_UINT32 rx_ppdu_end_usr_stats_word_mask_v2: 20,
  5349. rsvd10: 12;
  5350. A_UINT32 packet_type_enable_fpmo_flags0;
  5351. A_UINT32 packet_type_enable_fpmo_flags1;
  5352. } POSTPACK;
  5353. #define HTT_RX_RING_SELECTION_CFG_SZ (sizeof(struct htt_rx_ring_selection_cfg_t))
  5354. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_M 0x0000ff00
  5355. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_S 8
  5356. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_GET(_var) \
  5357. (((_var) & HTT_RX_RING_SELECTION_CFG_PDEV_ID_M) >> \
  5358. HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)
  5359. #define HTT_RX_RING_SELECTION_CFG_PDEV_ID_SET(_var, _val) \
  5360. do { \
  5361. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PDEV_ID, _val); \
  5362. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PDEV_ID_S)); \
  5363. } while (0)
  5364. #define HTT_RX_RING_SELECTION_CFG_RING_ID_M 0x00ff0000
  5365. #define HTT_RX_RING_SELECTION_CFG_RING_ID_S 16
  5366. #define HTT_RX_RING_SELECTION_CFG_RING_ID_GET(_var) \
  5367. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_ID_M) >> \
  5368. HTT_RX_RING_SELECTION_CFG_RING_ID_S)
  5369. #define HTT_RX_RING_SELECTION_CFG_RING_ID_SET(_var, _val) \
  5370. do { \
  5371. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_ID, _val); \
  5372. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_ID_S)); \
  5373. } while (0)
  5374. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M 0x01000000
  5375. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S 24
  5376. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_GET(_var) \
  5377. (((_var) & HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_M) >> \
  5378. HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)
  5379. #define HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SET(_var, _val) \
  5380. do { \
  5381. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP, _val); \
  5382. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_STATUS_TLV_SWAP_S)); \
  5383. } while (0)
  5384. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M 0x02000000
  5385. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S 25
  5386. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_GET(_var) \
  5387. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_M) >> \
  5388. HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)
  5389. #define HTT_RX_RING_SELECTION_CFG_PKT_TLV_SET(_var, _val) \
  5390. do { \
  5391. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP, _val); \
  5392. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TLV_SWAP_S)); \
  5393. } while (0)
  5394. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M 0x04000000
  5395. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S 26
  5396. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_GET(_var) \
  5397. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_M) >> \
  5398. HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)
  5399. #define HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_SET(_var, _val) \
  5400. do { \
  5401. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID, _val); \
  5402. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_OFFSETS_VALID_S)); \
  5403. } while (0)
  5404. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M 0x08000000
  5405. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S 27
  5406. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_GET(_var) \
  5407. (((_var) & HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_M) >> \
  5408. HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)
  5409. #define HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_SET(_var, _val) \
  5410. do { \
  5411. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID, _val); \
  5412. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DROP_THRESHOLD_VALID_S)); \
  5413. } while (0)
  5414. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M 0x10000000
  5415. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S 28
  5416. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_GET(_var) \
  5417. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_M) >> \
  5418. HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)
  5419. #define HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_SET(_var, _val) \
  5420. do { \
  5421. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN, _val); \
  5422. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MON_GLOBAL_EN_S)); \
  5423. } while (0)
  5424. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  5425. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S 0
  5426. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_GET(_var) \
  5427. (((_var) & HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_M) >> \
  5428. HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)
  5429. #define HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  5430. do { \
  5431. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE, _val); \
  5432. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RING_BUFFER_SIZE_S)); \
  5433. } while (0)
  5434. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  5435. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S 16
  5436. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  5437. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_M) >> \
  5438. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)
  5439. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  5440. do { \
  5441. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT, _val); \
  5442. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_MGMT_S)); \
  5443. } while (0)
  5444. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  5445. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S 19
  5446. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  5447. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_M) >> \
  5448. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)
  5449. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  5450. do { \
  5451. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL, _val); \
  5452. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_CTRL_S)); \
  5453. } while (0)
  5454. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  5455. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S 22
  5456. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  5457. (((_var) & HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_M) >> \
  5458. HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)
  5459. #define HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  5460. do { \
  5461. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA, _val); \
  5462. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_CONFIG_LENGTH_DATA_S)); \
  5463. } while (0)
  5464. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M 0x06000000
  5465. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S 25
  5466. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_GET(_var) \
  5467. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_M) >> \
  5468. HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S)
  5469. #define HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_SET(_var, _val) \
  5470. do { \
  5471. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN, _val); \
  5472. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HDR_LEN_S));\
  5473. } while(0)
  5474. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M 0x08000000
  5475. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S 27
  5476. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_GET(_var) \
  5477. (((_var) & HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_M) >> \
  5478. HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S)
  5479. #define HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_SET(_var, _val) \
  5480. do { \
  5481. HTT_CHECK_SET_VAL( HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER, _val); \
  5482. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RXPCU_FILTER_S));\
  5483. } while(0)
  5484. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M 0xffffffff
  5485. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S 0
  5486. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_GET(_var) \
  5487. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_M) >> \
  5488. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)
  5489. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_SET(_var, _val) \
  5490. do { \
  5491. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0, _val); \
  5492. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_0_S)); \
  5493. } while (0)
  5494. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M 0xffffffff
  5495. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S 0
  5496. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_GET(_var) \
  5497. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_M) >> \
  5498. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)
  5499. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_SET(_var, _val) \
  5500. do { \
  5501. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1, _val); \
  5502. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_1_S)); \
  5503. } while (0)
  5504. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M 0xffffffff
  5505. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S 0
  5506. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_GET(_var) \
  5507. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_M) >> \
  5508. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)
  5509. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_SET(_var, _val) \
  5510. do { \
  5511. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2, _val); \
  5512. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_2_S)); \
  5513. } while (0)
  5514. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M 0xffffffff
  5515. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S 0
  5516. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_GET(_var) \
  5517. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_M) >> \
  5518. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)
  5519. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_SET(_var, _val) \
  5520. do { \
  5521. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3, _val); \
  5522. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG_3_S)); \
  5523. } while (0)
  5524. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M 0xffffffff
  5525. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S 0
  5526. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_GET(_var) \
  5527. (((_var) & HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_M) >> \
  5528. HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)
  5529. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_SET(_var, _val) \
  5530. do { \
  5531. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG, _val); \
  5532. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_S)); \
  5533. } while (0)
  5534. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M 0x0000ffff
  5535. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S 0
  5536. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_GET(_var) \
  5537. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_M) >> \
  5538. HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)
  5539. #define HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_SET(_var, _val) \
  5540. do { \
  5541. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET, _val); \
  5542. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PACKET_OFFSET_S)); \
  5543. } while (0)
  5544. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M 0xffff0000
  5545. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S 16
  5546. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_GET(_var) \
  5547. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_M) >> \
  5548. HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)
  5549. #define HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_SET(_var, _val) \
  5550. do { \
  5551. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET, _val); \
  5552. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_HEADER_OFFSET_S)); \
  5553. } while (0)
  5554. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M 0x0000ffff
  5555. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S 0
  5556. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_GET(_var) \
  5557. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_M) >> \
  5558. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)
  5559. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_SET(_var, _val) \
  5560. do { \
  5561. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET, _val); \
  5562. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_OFFSET_S)); \
  5563. } while (0)
  5564. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M 0xffff0000
  5565. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S 16
  5566. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_GET(_var) \
  5567. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_M) >> \
  5568. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)
  5569. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_SET(_var, _val) \
  5570. do { \
  5571. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET, _val); \
  5572. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_OFFSET_S)); \
  5573. } while (0)
  5574. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M 0x0000ffff
  5575. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S 0
  5576. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_GET(_var) \
  5577. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_M) >> \
  5578. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)
  5579. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_SET(_var, _val) \
  5580. do { \
  5581. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET, _val); \
  5582. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_OFFSET_S)); \
  5583. } while (0)
  5584. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M 0xffff0000
  5585. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S 16
  5586. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_GET(_var) \
  5587. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_M) >> \
  5588. HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)
  5589. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_SET(_var, _val) \
  5590. do { \
  5591. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET, _val); \
  5592. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_START_OFFSET_S)); \
  5593. } while (0)
  5594. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M 0x0000ffff
  5595. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S 0
  5596. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_GET(_var) \
  5597. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_M) >> \
  5598. HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)
  5599. #define HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_SET(_var, _val) \
  5600. do { \
  5601. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET, _val); \
  5602. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_ATTENTION_OFFSET_S)); \
  5603. } while (0)
  5604. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M 0x000003ff
  5605. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S 0
  5606. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_GET(_var) \
  5607. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_M) >> \
  5608. HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)
  5609. #define HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_SET(_var, _val) \
  5610. do { \
  5611. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD, _val); \
  5612. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_DROP_THRESHOLD_S)); \
  5613. } while (0)
  5614. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_M 0x00000400
  5615. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_S 10
  5616. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_GET(_var) \
  5617. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_NDP_M) >> \
  5618. HTT_RX_RING_SELECTION_CFG_FP_NDP_S)
  5619. #define HTT_RX_RING_SELECTION_CFG_FP_NDP_SET(_var, _val) \
  5620. do { \
  5621. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_NDP, _val); \
  5622. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_NDP_S)); \
  5623. } while (0)
  5624. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_M 0x00000800
  5625. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_S 11
  5626. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_GET(_var) \
  5627. (((_var) & HTT_RX_RING_SELECTION_CFG_MO_NDP_M) >> \
  5628. HTT_RX_RING_SELECTION_CFG_MO_NDP_S)
  5629. #define HTT_RX_RING_SELECTION_CFG_MO_NDP_SET(_var, _val) \
  5630. do { \
  5631. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_MO_NDP, _val); \
  5632. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_MO_NDP_S)); \
  5633. } while (0)
  5634. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M 0x00001000
  5635. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S 12
  5636. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_GET(_var) \
  5637. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_M) >> \
  5638. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)
  5639. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_SET(_var, _val) \
  5640. do { \
  5641. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR, _val); \
  5642. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_S)); \
  5643. } while (0)
  5644. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M 0x00006000
  5645. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S 13
  5646. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_GET(_var) \
  5647. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_M) >> \
  5648. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)
  5649. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_SET(_var, _val) \
  5650. do { \
  5651. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC, _val); \
  5652. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_SRC_S)); \
  5653. } while (0)
  5654. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M 0x00018000
  5655. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S 15
  5656. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_GET(_var) \
  5657. (((_var) & HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_M) >> \
  5658. HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)
  5659. #define HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_SET(_var, _val) \
  5660. do { \
  5661. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST, _val); \
  5662. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_FP_PHY_ERR_BUF_DEST_S)); \
  5663. } while (0)
  5664. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M 0x000E0000
  5665. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S 17
  5666. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_GET(_var) \
  5667. (((_var) & HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_M) >> \
  5668. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)
  5669. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_SET(_var, _val) \
  5670. do { \
  5671. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING, _val); \
  5672. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_MSDU_MPDU_LOGGING_S)); \
  5673. } while (0)
  5674. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M 0x00100000
  5675. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S 20
  5676. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_GET(_var) \
  5677. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_M) >> \
  5678. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)
  5679. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  5680. do { \
  5681. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT, _val); \
  5682. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_MGMT_S)); \
  5683. } while (0)
  5684. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M 0x00200000
  5685. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S 21
  5686. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_GET(_var) \
  5687. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_M) >> \
  5688. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)
  5689. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  5690. do { \
  5691. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL, _val); \
  5692. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_CTRL_S)); \
  5693. } while (0)
  5694. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M 0x00400000
  5695. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S 22
  5696. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_GET(_var) \
  5697. (((_var) & HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_M) >> \
  5698. HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)
  5699. #define HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  5700. do { \
  5701. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA, _val); \
  5702. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_DMA_MPDU_DATA_S)); \
  5703. } while (0)
  5704. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00800000
  5705. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S 23
  5706. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  5707. (((_var) & HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  5708. HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  5709. #define HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  5710. do { \
  5711. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  5712. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  5713. } while (0)
  5714. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M 0x01000000
  5715. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S 24
  5716. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_GET(_var) \
  5717. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_M) >> \
  5718. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)
  5719. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_SET(_var, _val) \
  5720. do { \
  5721. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE, _val);\
  5722. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_ENABLE_S)); \
  5723. } while (0)
  5724. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M 0x1E000000
  5725. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S 25
  5726. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_GET(_var) \
  5727. (((_var) & HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_M) >> \
  5728. HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S)
  5729. #define HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_SET(_var, _val) \
  5730. do { \
  5731. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE, _val);\
  5732. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RBM_OVERRIDE_VALUE_S));\
  5733. } while (0)
  5734. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M 0xffffffff
  5735. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S 0
  5736. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_GET(_var) \
  5737. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_M) >> \
  5738. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)
  5739. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_SET(_var, _val) \
  5740. do { \
  5741. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK, _val); \
  5742. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_S)); \
  5743. } while (0)
  5744. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M 0xffffffff
  5745. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S 0
  5746. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_GET(_var) \
  5747. (((_var) & HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_M) >> \
  5748. HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)
  5749. #define HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_SET(_var, _val) \
  5750. do { \
  5751. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT, _val); \
  5752. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PHY_ERR_MASK_CONT_S)); \
  5753. } while (0)
  5754. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M 0x0000FFFF
  5755. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S 0
  5756. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_GET(_var) \
  5757. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_M)>> \
  5758. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)
  5759. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_SET(_var, _val) \
  5760. do { \
  5761. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK, _val);\
  5762. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_S)); \
  5763. } while (0)
  5764. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M 0x00070000
  5765. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S 16
  5766. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_GET(_var) \
  5767. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_M)>> \
  5768. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)
  5769. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_SET(_var, _val) \
  5770. do { \
  5771. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK, _val);\
  5772. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_S)); \
  5773. } while (0)
  5774. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M 0x0001FFFF
  5775. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S 0
  5776. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_GET(_var) \
  5777. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_M)>> \
  5778. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)
  5779. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_SET(_var, _val) \
  5780. do { \
  5781. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK, _val);\
  5782. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_S)); \
  5783. } while (0)
  5784. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M 0x00000001
  5785. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S 0
  5786. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_GET(_var) \
  5787. (((_var) & HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_M)>> \
  5788. HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)
  5789. #define HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5790. do { \
  5791. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET, _val); \
  5792. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_ENABLE_RX_PKT_TLV_OFFSET_S)); \
  5793. } while (0)
  5794. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M 0x0000FFFE
  5795. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S 1
  5796. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_GET(_var) \
  5797. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_M)>> \
  5798. HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)
  5799. #define HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_SET(_var, _val) \
  5800. do { \
  5801. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET, _val); \
  5802. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PKT_TLV_OFFSET_S)); \
  5803. } while (0)
  5804. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M 0x000FFFFF
  5805. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S 0
  5806. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_GET(_var) \
  5807. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_M)>> \
  5808. HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)
  5809. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_SET(_var, _val) \
  5810. do { \
  5811. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2, _val);\
  5812. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_START_WORD_MASK_V2_S)); \
  5813. } while (0)
  5814. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M 0x0FF00000
  5815. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S 20
  5816. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_GET(_var) \
  5817. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_M)>> \
  5818. HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)
  5819. #define HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_SET(_var, _val) \
  5820. do { \
  5821. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2, _val);\
  5822. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MPDU_END_WORD_MASK_V2_S)); \
  5823. } while (0)
  5824. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M 0x000FFFFF
  5825. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S 0
  5826. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_GET(_var) \
  5827. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_M)>> \
  5828. HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)
  5829. #define HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_SET(_var, _val) \
  5830. do { \
  5831. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2, _val);\
  5832. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_MSDU_END_WORD_MASK_V2_S)); \
  5833. } while (0)
  5834. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M 0x000FFFFF
  5835. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S 0
  5836. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_GET(_var) \
  5837. (((_var) & HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_M)>> \
  5838. HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)
  5839. #define HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_SET(_var, _val) \
  5840. do { \
  5841. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2, _val);\
  5842. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_RX_PPDU_END_USR_STATS_WORD_MASK_V2_S)); \
  5843. } while (0)
  5844. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M 0xFFFFFFFF
  5845. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S 0
  5846. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_GET(_var) \
  5847. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_M)>> \
  5848. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)
  5849. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_SET(_var, _val) \
  5850. do { \
  5851. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0, _val); \
  5852. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS0_S)); \
  5853. } while (0)
  5854. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M 0xFFFFFFFF
  5855. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S 0
  5856. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_GET(_var) \
  5857. (((_var) & HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_M)>> \
  5858. HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)
  5859. #define HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_SET(_var, _val) \
  5860. do { \
  5861. HTT_CHECK_SET_VAL(HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1, _val); \
  5862. ((_var) |= ((_val) << HTT_RX_RING_SELECTION_CFG_PACKET_TYPE_ENABLE_FPMO_FLAGS1_S)); \
  5863. } while (0)
  5864. /*
  5865. * Subtype based MGMT frames enable bits.
  5866. * FP: Filter_Pass, MD: Monitor_Direct MO: Monitor_Other
  5867. */
  5868. /* association request */
  5869. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_M 0x00000001
  5870. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0000_S 0
  5871. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_M 0x00000002
  5872. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0000_S 1
  5873. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_M 0x00000004
  5874. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0000_S 2
  5875. /* association response */
  5876. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_M 0x00000008
  5877. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0001_S 3
  5878. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_M 0x00000010
  5879. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0001_S 4
  5880. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_M 0x00000020
  5881. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0001_S 5
  5882. /* Reassociation request */
  5883. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_M 0x00000040
  5884. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0010_S 6
  5885. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_M 0x00000080
  5886. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0010_S 7
  5887. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_M 0x00000100
  5888. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0010_S 8
  5889. /* Reassociation response */
  5890. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_M 0x00000200
  5891. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0011_S 9
  5892. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_M 0x00000400
  5893. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0011_S 10
  5894. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_M 0x00000800
  5895. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0011_S 11
  5896. /* Probe request */
  5897. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_M 0x00001000
  5898. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0100_S 12
  5899. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_M 0x00002000
  5900. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0100_S 13
  5901. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_M 0x00004000
  5902. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0100_S 14
  5903. /* Probe response */
  5904. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_M 0x00008000
  5905. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0101_S 15
  5906. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_M 0x00010000
  5907. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0101_S 16
  5908. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_M 0x00020000
  5909. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0101_S 17
  5910. /* Timing Advertisement */
  5911. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_M 0x00040000
  5912. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0110_S 18
  5913. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_M 0x00080000
  5914. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0110_S 19
  5915. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_M 0x00100000
  5916. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0110_S 20
  5917. /* Reserved */
  5918. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_M 0x00200000
  5919. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_0111_S 21
  5920. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_M 0x00400000
  5921. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_0111_S 22
  5922. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_M 0x00800000
  5923. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_0111_S 23
  5924. /* Beacon */
  5925. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_M 0x01000000
  5926. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1000_S 24
  5927. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_M 0x02000000
  5928. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1000_S 25
  5929. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_M 0x04000000
  5930. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1000_S 26
  5931. /* ATIM */
  5932. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_M 0x08000000
  5933. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FP_MGMT_1001_S 27
  5934. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_M 0x10000000
  5935. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MD_MGMT_1001_S 28
  5936. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_M 0x20000000
  5937. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_MO_MGMT_1001_S 29
  5938. /* Disassociation */
  5939. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_M 0x00000001
  5940. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1010_S 0
  5941. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_M 0x00000002
  5942. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1010_S 1
  5943. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_M 0x00000004
  5944. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1010_S 2
  5945. /* Authentication */
  5946. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_M 0x00000008
  5947. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1011_S 3
  5948. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_M 0x00000010
  5949. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1011_S 4
  5950. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_M 0x00000020
  5951. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1011_S 5
  5952. /* Deauthentication */
  5953. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_M 0x00000040
  5954. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1100_S 6
  5955. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_M 0x00000080
  5956. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1100_S 7
  5957. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_M 0x00000100
  5958. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1100_S 8
  5959. /* Action */
  5960. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_M 0x00000200
  5961. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1101_S 9
  5962. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_M 0x00000400
  5963. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1101_S 10
  5964. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_M 0x00000800
  5965. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1101_S 11
  5966. /* Action No Ack */
  5967. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_M 0x00001000
  5968. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1110_S 12
  5969. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_M 0x00002000
  5970. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1110_S 13
  5971. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_M 0x00004000
  5972. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1110_S 14
  5973. /* Reserved */
  5974. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_M 0x00008000
  5975. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FP_MGMT_1111_S 15
  5976. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_M 0x00010000
  5977. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MD_MGMT_1111_S 16
  5978. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_M 0x00020000
  5979. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_MO_MGMT_1111_S 17
  5980. /*
  5981. * Subtype based CTRL frames enable bits.
  5982. * FP: Filter_Pass, MD: Monitor_Direct, MO: Monitor_Other
  5983. */
  5984. /* Reserved */
  5985. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_M 0x00000001
  5986. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0000_S 0
  5987. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_M 0x00000002
  5988. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0000_S 1
  5989. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_M 0x00000004
  5990. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0000_S 2
  5991. /* Reserved */
  5992. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_M 0x00000008
  5993. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0001_S 3
  5994. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_M 0x00000010
  5995. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0001_S 4
  5996. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_M 0x00000020
  5997. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0001_S 5
  5998. /* Reserved */
  5999. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_M 0x00000040
  6000. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0010_S 6
  6001. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_M 0x00000080
  6002. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0010_S 7
  6003. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_M 0x00000100
  6004. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0010_S 8
  6005. /* Reserved */
  6006. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_M 0x00000200
  6007. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0011_S 9
  6008. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_M 0x00000400
  6009. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0011_S 10
  6010. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_M 0x00000800
  6011. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0011_S 11
  6012. /* Reserved */
  6013. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_M 0x00001000
  6014. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0100_S 12
  6015. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_M 0x00002000
  6016. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0100_S 13
  6017. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_M 0x00004000
  6018. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0100_S 14
  6019. /* Reserved */
  6020. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_M 0x00008000
  6021. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0101_S 15
  6022. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_M 0x00010000
  6023. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0101_S 16
  6024. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_M 0x00020000
  6025. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0101_S 17
  6026. /* Reserved */
  6027. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_M 0x00040000
  6028. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0110_S 18
  6029. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_M 0x00080000
  6030. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0110_S 19
  6031. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_M 0x00100000
  6032. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0110_S 20
  6033. /* Control Wrapper */
  6034. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_M 0x00200000
  6035. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_0111_S 21
  6036. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_M 0x00400000
  6037. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_0111_S 22
  6038. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_M 0x00800000
  6039. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_0111_S 23
  6040. /* Block Ack Request */
  6041. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_M 0x01000000
  6042. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1000_S 24
  6043. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_M 0x02000000
  6044. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1000_S 25
  6045. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_M 0x04000000
  6046. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1000_S 26
  6047. /* Block Ack*/
  6048. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_M 0x08000000
  6049. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_FP_CTRL_1001_S 27
  6050. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_M 0x10000000
  6051. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MD_CTRL_1001_S 28
  6052. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_M 0x20000000
  6053. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG2_MO_CTRL_1001_S 29
  6054. /* PS-POLL */
  6055. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_M 0x00000001
  6056. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1010_S 0
  6057. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_M 0x00000002
  6058. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1010_S 1
  6059. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_M 0x00000004
  6060. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1010_S 2
  6061. /* RTS */
  6062. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_M 0x00000008
  6063. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1011_S 3
  6064. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_M 0x00000010
  6065. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1011_S 4
  6066. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_M 0x00000020
  6067. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1011_S 5
  6068. /* CTS */
  6069. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_M 0x00000040
  6070. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1100_S 6
  6071. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_M 0x00000080
  6072. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1100_S 7
  6073. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_M 0x00000100
  6074. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1100_S 8
  6075. /* ACK */
  6076. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_M 0x00000200
  6077. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1101_S 9
  6078. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_M 0x00000400
  6079. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1101_S 10
  6080. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_M 0x00000800
  6081. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1101_S 11
  6082. /* CF-END */
  6083. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_M 0x00001000
  6084. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1110_S 12
  6085. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_M 0x00002000
  6086. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1110_S 13
  6087. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_M 0x00004000
  6088. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1110_S 14
  6089. /* CF-END + CF-ACK */
  6090. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_M 0x00008000
  6091. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_CTRL_1111_S 15
  6092. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_M 0x00010000
  6093. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_CTRL_1111_S 16
  6094. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_M 0x00020000
  6095. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_CTRL_1111_S 17
  6096. /* Multicast data */
  6097. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_M 0x00040000
  6098. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_MCAST_S 18
  6099. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_M 0x00080000
  6100. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_MCAST_S 19
  6101. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_M 0x00100000
  6102. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_MCAST_S 20
  6103. /* Unicast data */
  6104. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_M 0x00200000
  6105. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_UCAST_S 21
  6106. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_M 0x00400000
  6107. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_UCAST_S 22
  6108. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_M 0x00800000
  6109. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_UCAST_S 23
  6110. /* NULL data */
  6111. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_M 0x01000000
  6112. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_FP_DATA_NULL_S 24
  6113. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_M 0x02000000
  6114. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MD_DATA_NULL_S 25
  6115. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_M 0x04000000
  6116. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG3_MO_DATA_NULL_S 26
  6117. /* FPMO mode flags */
  6118. /* MGMT */
  6119. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_M 0x00000001
  6120. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0000_S 0
  6121. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_M 0x00000002
  6122. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0001_S 1
  6123. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_M 0x00000004
  6124. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0010_S 2
  6125. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_M 0x00000008
  6126. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0011_S 3
  6127. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_M 0x00000010
  6128. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0100_S 4
  6129. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_M 0x00000020
  6130. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0101_S 5
  6131. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_M 0x00000040
  6132. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0110_S 6
  6133. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_M 0x00000080
  6134. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_0111_S 7
  6135. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_M 0x00000100
  6136. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1000_S 8
  6137. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_M 0x00000200
  6138. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1001_S 9
  6139. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_M 0x00000400
  6140. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1010_S 10
  6141. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_M 0x00000800
  6142. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1011_S 11
  6143. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_M 0x00001000
  6144. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1100_S 12
  6145. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_M 0x00002000
  6146. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1101_S 13
  6147. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_M 0x00004000
  6148. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1110_S 14
  6149. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_M 0x00008000
  6150. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_MGMT_1111_S 15
  6151. /* CTRL */
  6152. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_M 0x00010000
  6153. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0000_S 16
  6154. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_M 0x00020000
  6155. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0001_S 17
  6156. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_M 0x00040000
  6157. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0010_S 18
  6158. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_M 0x00080000
  6159. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0011_S 19
  6160. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_M 0x00100000
  6161. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0100_S 20
  6162. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_M 0x00200000
  6163. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0101_S 21
  6164. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_M 0x00400000
  6165. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0110_S 22
  6166. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_M 0x00800000
  6167. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_0111_S 23
  6168. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_M 0x01000000
  6169. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1000_S 24
  6170. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_M 0x02000000
  6171. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1001_S 25
  6172. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_M 0x04000000
  6173. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1010_S 26
  6174. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_M 0x08000000
  6175. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1011_S 27
  6176. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_M 0x10000000
  6177. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1100_S 28
  6178. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_M 0x20000000
  6179. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1101_S 29
  6180. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_M 0x40000000
  6181. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1110_S 30
  6182. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_M 0x80000000
  6183. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG0_FPMO_CTRL_1111_S 31
  6184. /* DATA */
  6185. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_M 0x00000001
  6186. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_MCAST_S 0
  6187. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_M 0x00000002
  6188. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_UCAST_S 1
  6189. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_M 0x00000004
  6190. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_NULL_S 2
  6191. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_M 0x00000008
  6192. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_DATA_S 3
  6193. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_M 0x00000010
  6194. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_FLAG1_FPMO_DATA_QOS_NULL_TB_S 4
  6195. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET(word, httsym, value) \
  6196. do { \
  6197. HTT_CHECK_SET_VAL(httsym, value); \
  6198. (word) |= (value) << httsym##_S; \
  6199. } while (0)
  6200. #define HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET(word, httsym) \
  6201. (((word) & httsym##_M) >> httsym##_S)
  6202. #define htt_rx_ring_pkt_enable_subtype_set( \
  6203. word, flag, mode, type, subtype, val) \
  6204. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_SET( \
  6205. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype, val)
  6206. #define htt_rx_ring_pkt_enable_subtype_get( \
  6207. word, flag, mode, type, subtype) \
  6208. HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_GET( \
  6209. word, HTT_RX_RING_SELECTION_CFG_PKT_TYPE_ENABLE_##flag##_##mode##_##type##_##subtype)
  6210. /* Definition to filter in TLVs */
  6211. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_M 0x00000001
  6212. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_START_S 0
  6213. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_M 0x00000002
  6214. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_START_S 1
  6215. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_M 0x00000004
  6216. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_S 2
  6217. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_M 0x00000008
  6218. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MSDU_END_S 3
  6219. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_M 0x00000010
  6220. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_MPDU_END_S 4
  6221. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_M 0x00000020
  6222. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PACKET_HEADER_S 5
  6223. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_M 0x00000040
  6224. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_RESERVED_S 6
  6225. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_M 0x00000080
  6226. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_ATTENTION_S 7
  6227. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_M 0x00000100
  6228. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_S 8
  6229. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_M 0x00000200
  6230. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_S 9
  6231. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_M 0x00000400
  6232. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_S 10
  6233. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_M 0x00000800
  6234. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_USER_STATS_EXT_S 11
  6235. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_M 0x00001000
  6236. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_END_STATUS_DONE_S 12
  6237. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_M 0x00002000
  6238. #define HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_PPDU_START_USER_INFO_S 13
  6239. #define HTT_RX_RING_TLV_ENABLE_SET(word, httsym, enable) \
  6240. do { \
  6241. HTT_CHECK_SET_VAL(httsym, enable); \
  6242. (word) |= (enable) << httsym##_S; \
  6243. } while (0)
  6244. #define HTT_RX_RING_TLV_ENABLE_GET(word, httsym) \
  6245. (((word) & httsym##_M) >> httsym##_S)
  6246. #define htt_rx_ring_tlv_filter_in_enable_set(word, tlv, enable) \
  6247. HTT_RX_RING_TLV_ENABLE_SET( \
  6248. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv, enable)
  6249. #define htt_rx_ring_tlv_filter_in_enable_get(word, tlv) \
  6250. HTT_RX_RING_TLV_ENABLE_GET( \
  6251. word, HTT_RX_RING_SELECTION_CFG_TLV_FILTER_IN_FLAG_RX_##tlv)
  6252. /**
  6253. * @brief host -> target TX monitor config message
  6254. *
  6255. * MSG_TYPE => HTT_H2T_MSG_TYPE_TX_MONITOR_CFG
  6256. *
  6257. * @details
  6258. * HTT_H2T_MSG_TYPE_TX_MONITOR_CFG message is sent by host to
  6259. * configure RXDMA rings.
  6260. * The configuration is per ring based and includes both packet types
  6261. * and PPDU/MPDU TLVs.
  6262. *
  6263. * The message would appear as follows:
  6264. *
  6265. * |31 26|25|24|23 22|21|20|19|18 16|15|14|13|12|11|10|9|8|7|6|5|4|3|2 0|
  6266. * |--------+--+--+-----+--+--+--+-----+--+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6267. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  6268. * |-----------+--------+--------+-----+------------------------------------|
  6269. * | rsvd2 | DATA | CTRL | MGMT| ring_buffer_size |
  6270. * |--------------------------------------+--+--+--+--+--+-+-+-+-+-+-+-+----|
  6271. * | | M| M| M| M| M|M|M|M|M|M|M|M| |
  6272. * | | S| S| S| P| P|P|S|S|S|P|P|P| |
  6273. * | | E| E| E| E| E|E|S|S|S|S|S|S| |
  6274. * | rsvd3 | D| C| M| D| C|M|D|C|M|D|C|M| E |
  6275. * |------------------------------------------------------------------------|
  6276. * | tlv_filter_mask_in0 |
  6277. * |------------------------------------------------------------------------|
  6278. * | tlv_filter_mask_in1 |
  6279. * |------------------------------------------------------------------------|
  6280. * | tlv_filter_mask_in2 |
  6281. * |------------------------------------------------------------------------|
  6282. * | tlv_filter_mask_in3 |
  6283. * |-----------------+-----------------+---------------------+--------------|
  6284. * | tx_msdu_start_wm| tx_queue_ext_wm | tx_peer_entry_wm |tx_fes_stup_wm|
  6285. * |------------------------------------------------------------------------|
  6286. * | pcu_ppdu_setup_word_mask |
  6287. * |--------------------+--+--+--+-----+---------------------+--------------|
  6288. * | rsvd4 | D| C| M| PT | rxpcu_usrsetp_wm |tx_mpdu_srt_wm|
  6289. * |------------------------------------------------------------------------|
  6290. *
  6291. * Where:
  6292. * PS = pkt_swap
  6293. * SS = status_swap
  6294. * The message is interpreted as follows:
  6295. * dword0 - b'0:7 - msg_type: This will be set to
  6296. * 0x1b (HTT_H2T_MSG_TYPE_TX_MONITOR_CFG)
  6297. * b'8:15 - pdev_id:
  6298. * 0 (for rings at SOC level),
  6299. * 1/2/3 mac id (for rings at LMAC level)
  6300. * b'16:23 - ring_id : Identify the ring to configure.
  6301. * More details can be got from enum htt_srng_ring_id
  6302. * b'24 - status_swap (SS): 1 is to swap status TLV - refer to
  6303. * BUF_RING_CFG_0 defs within HW .h files,
  6304. * e.g. wmac_top_reg_seq_hwioreg.h
  6305. * b'25 - pkt_swap (PS): 1 is to swap packet TLV - refer to
  6306. * BUF_RING_CFG_0 defs within HW .h files,
  6307. * e.g. wmac_top_reg_seq_hwioreg.h
  6308. * b'26 - tx_mon_global_en: Enable/Disable global register
  6309. * configuration in Tx monitor module.
  6310. * b'27:31 - rsvd1: reserved for future use
  6311. * dword1 - b'0:15 - ring_buffer_size: size of bufferes referenced by rx ring,
  6312. * in byte units.
  6313. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  6314. * b'16:18 - config_length_mgmt(MGMT) for MGMT: Each bit set represent
  6315. * 64, 128, 256.
  6316. * If all 3 bits are set config length is > 256.
  6317. * if val is '0', then ignore this field.
  6318. * b'19:21 - config_length_ctrl(CTRL) for CTRL: Each bit set represent
  6319. * 64, 128, 256.
  6320. * If all 3 bits are set config length is > 256.
  6321. * if val is '0', then ignore this field.
  6322. * b'22:24 - config_length_data(DATA) for DATA: Each bit set represent
  6323. * 64, 128, 256.
  6324. * If all 3 bits are set config length is > 256.
  6325. * If val is '0', then ignore this field.
  6326. * - b'25:31 - rsvd2: Reserved for future use
  6327. * dword2 - b'0:2 - packet_type_enable_flags(E): MGMT, CTRL, DATA
  6328. * b'3 - filter_in_tx_mpdu_start_mgmt(MPSM):
  6329. * If packet_type_enable_flags is '1' for MGMT type,
  6330. * monitor will ignore this bit and allow this TLV.
  6331. * If packet_type_enable_flags is '0' for MGMT type,
  6332. * monitor will use this bit to enable/disable logging
  6333. * of this TLV.
  6334. * b'4 - filter_in_tx_mpdu_start_ctrl(MPSC)
  6335. * If packet_type_enable_flags is '1' for CTRL type,
  6336. * monitor will ignore this bit and allow this TLV.
  6337. * If packet_type_enable_flags is '0' for CTRL type,
  6338. * monitor will use this bit to enable/disable logging
  6339. * of this TLV.
  6340. * b'5 - filter_in_tx_mpdu_start_data(MPSD)
  6341. * If packet_type_enable_flags is '1' for DATA type,
  6342. * monitor will ignore this bit and allow this TLV.
  6343. * If packet_type_enable_flags is '0' for DATA type,
  6344. * monitor will use this bit to enable/disable logging
  6345. * of this TLV.
  6346. * b'6 - filter_in_tx_msdu_start_mgmt(MSSM)
  6347. * If packet_type_enable_flags is '1' for MGMT type,
  6348. * monitor will ignore this bit and allow this TLV.
  6349. * If packet_type_enable_flags is '0' for MGMT type,
  6350. * monitor will use this bit to enable/disable logging
  6351. * of this TLV.
  6352. * b'7 - filter_in_tx_msdu_start_ctrl(MSSC)
  6353. * If packet_type_enable_flags is '1' for CTRL type,
  6354. * monitor will ignore this bit and allow this TLV.
  6355. * If packet_type_enable_flags is '0' for CTRL type,
  6356. * monitor will use this bit to enable/disable logging
  6357. * of this TLV.
  6358. * b'8 - filter_in_tx_msdu_start_data(MSSD)
  6359. * If packet_type_enable_flags is '1' for DATA type,
  6360. * monitor will ignore this bit and allow this TLV.
  6361. * If packet_type_enable_flags is '0' for DATA type,
  6362. * monitor will use this bit to enable/disable logging
  6363. * of this TLV.
  6364. * b'9 - filter_in_tx_mpdu_end_mgmt(MPEM)
  6365. * If packet_type_enable_flags is '1' for MGMT type,
  6366. * monitor will ignore this bit and allow this TLV.
  6367. * If packet_type_enable_flags is '0' for MGMT type,
  6368. * monitor will use this bit to enable/disable logging
  6369. * of this TLV.
  6370. * If filter_in_TX_MPDU_START = 1 it is recommended
  6371. * to set this bit.
  6372. * b'10 - filter_in_tx_mpdu_end_ctrl(MPEC)
  6373. * If packet_type_enable_flags is '1' for CTRL type,
  6374. * monitor will ignore this bit and allow this TLV.
  6375. * If packet_type_enable_flags is '0' for CTRL type,
  6376. * monitor will use this bit to enable/disable logging
  6377. * of this TLV.
  6378. * If filter_in_TX_MPDU_START = 1 it is recommended
  6379. * to set this bit.
  6380. * b'11 - filter_in_tx_mpdu_end_data(MPED)
  6381. * If packet_type_enable_flags is '1' for DATA type,
  6382. * monitor will ignore this bit and allow this TLV.
  6383. * If packet_type_enable_flags is '0' for DATA type,
  6384. * monitor will use this bit to enable/disable logging
  6385. * of this TLV.
  6386. * If filter_in_TX_MPDU_START = 1 it is recommended
  6387. * to set this bit.
  6388. * b'12 - filter_in_tx_msdu_end_mgmt(MSEM)
  6389. * If packet_type_enable_flags is '1' for MGMT type,
  6390. * monitor will ignore this bit and allow this TLV.
  6391. * If packet_type_enable_flags is '0' for MGMT type,
  6392. * monitor will use this bit to enable/disable logging
  6393. * of this TLV.
  6394. * If filter_in_TX_MSDU_START = 1 it is recommended
  6395. * to set this bit.
  6396. * b'13 - filter_in_tx_msdu_end_ctrl(MSEC)
  6397. * If packet_type_enable_flags is '1' for CTRL type,
  6398. * monitor will ignore this bit and allow this TLV.
  6399. * If packet_type_enable_flags is '0' for CTRL type,
  6400. * monitor will use this bit to enable/disable logging
  6401. * of this TLV.
  6402. * If filter_in_TX_MSDU_START = 1 it is recommended
  6403. * to set this bit.
  6404. * b'14 - filter_in_tx_msdu_end_data(MSED)
  6405. * If packet_type_enable_flags is '1' for DATA type,
  6406. * monitor will ignore this bit and allow this TLV.
  6407. * If packet_type_enable_flags is '0' for DATA type,
  6408. * monitor will use this bit to enable/disable logging
  6409. * of this TLV.
  6410. * If filter_in_TX_MSDU_START = 1 it is recommended
  6411. * to set this bit.
  6412. * b'15:31 - rsvd3: Reserved for future use
  6413. * dword3 - b'0:31 - tlv_filter_mask_in0:
  6414. * dword4 - b'0:31 - tlv_filter_mask_in1:
  6415. * dword5 - b'0:31 - tlv_filter_mask_in2:
  6416. * dword6 - b'0:31 - tlv_filter_mask_in3:
  6417. * dword7 - b'0:7 - tx_fes_setup_word_mask:
  6418. * - b'8:15 - tx_peer_entry_word_mask:
  6419. * - b'16:23 - tx_queue_ext_word_mask:
  6420. * - b'24:31 - tx_msdu_start_word_mask:
  6421. * dword8 - b'0:31 - pcu_ppdu_setup_word_mask:
  6422. * dword9 - b'0:7 - tx_mpdu_start_word_mask:
  6423. * - b'8:15 - rxpcu_user_setup_word_mask:
  6424. * - b'16:18 - pkt_type_enable_msdu_or_mpdu_logging (PT):
  6425. * MGMT, CTRL, DATA
  6426. * - b'19 - dma_mpdu_mgmt(M): For MGMT
  6427. * 0 -> MSDU level logging is enabled
  6428. * (valid only if bit is set in
  6429. * pkt_type_enable_msdu_or_mpdu_logging)
  6430. * 1 -> MPDU level logging is enabled
  6431. * (valid only if bit is set in
  6432. * pkt_type_enable_msdu_or_mpdu_logging)
  6433. * - b'20 - dma_mpdu_ctrl(C) : For CTRL
  6434. * 0 -> MSDU level logging is enabled
  6435. * (valid only if bit is set in
  6436. * pkt_type_enable_msdu_or_mpdu_logging)
  6437. * 1 -> MPDU level logging is enabled
  6438. * (valid only if bit is set in
  6439. * pkt_type_enable_msdu_or_mpdu_logging)
  6440. * - b'21 - dma_mpdu_data(D) : For DATA
  6441. * 0 -> MSDU level logging is enabled
  6442. * (valid only if bit is set in
  6443. * pkt_type_enable_msdu_or_mpdu_logging)
  6444. * 1 -> MPDU level logging is enabled
  6445. * (valid only if bit is set in
  6446. * pkt_type_enable_msdu_or_mpdu_logging)
  6447. * - b'22:31 - rsvd4 for future use
  6448. */
  6449. PREPACK struct htt_tx_monitor_cfg_t {
  6450. A_UINT32 msg_type: 8,
  6451. pdev_id: 8,
  6452. ring_id: 8,
  6453. status_swap: 1,
  6454. pkt_swap: 1,
  6455. tx_mon_global_en: 1,
  6456. rsvd1: 5;
  6457. A_UINT32 ring_buffer_size: 16,
  6458. config_length_mgmt: 3,
  6459. config_length_ctrl: 3,
  6460. config_length_data: 3,
  6461. rsvd2: 7;
  6462. A_UINT32 pkt_type_enable_flags: 3,
  6463. filter_in_tx_mpdu_start_mgmt: 1,
  6464. filter_in_tx_mpdu_start_ctrl: 1,
  6465. filter_in_tx_mpdu_start_data: 1,
  6466. filter_in_tx_msdu_start_mgmt: 1,
  6467. filter_in_tx_msdu_start_ctrl: 1,
  6468. filter_in_tx_msdu_start_data: 1,
  6469. filter_in_tx_mpdu_end_mgmt: 1,
  6470. filter_in_tx_mpdu_end_ctrl: 1,
  6471. filter_in_tx_mpdu_end_data: 1,
  6472. filter_in_tx_msdu_end_mgmt: 1,
  6473. filter_in_tx_msdu_end_ctrl: 1,
  6474. filter_in_tx_msdu_end_data: 1,
  6475. word_mask_compaction_enable: 1,
  6476. rsvd3: 16;
  6477. A_UINT32 tlv_filter_mask_in0;
  6478. A_UINT32 tlv_filter_mask_in1;
  6479. A_UINT32 tlv_filter_mask_in2;
  6480. A_UINT32 tlv_filter_mask_in3;
  6481. A_UINT32 tx_fes_setup_word_mask: 8,
  6482. tx_peer_entry_word_mask: 8,
  6483. tx_queue_ext_word_mask: 8,
  6484. tx_msdu_start_word_mask: 8;
  6485. A_UINT32 pcu_ppdu_setup_word_mask;
  6486. A_UINT32 tx_mpdu_start_word_mask: 8,
  6487. rxpcu_user_setup_word_mask: 8,
  6488. pkt_type_enable_msdu_or_mpdu_logging: 3,
  6489. dma_mpdu_mgmt: 1,
  6490. dma_mpdu_ctrl: 1,
  6491. dma_mpdu_data: 1,
  6492. rsvd4: 10;
  6493. A_UINT32 tx_queue_ext_v2_word_mask: 12,
  6494. tx_peer_entry_v2_word_mask: 12,
  6495. rsvd5: 10;
  6496. A_UINT32 fes_status_end_word_mask: 16,
  6497. response_end_status_word_mask: 16;
  6498. A_UINT32 fes_status_prot_word_mask: 11,
  6499. rsvd6: 21;
  6500. } POSTPACK;
  6501. #define HTT_TX_MONITOR_CFG_SZ (sizeof(struct htt_tx_monitor_cfg_t))
  6502. #define HTT_TX_MONITOR_CFG_PDEV_ID_M 0x0000ff00
  6503. #define HTT_TX_MONITOR_CFG_PDEV_ID_S 8
  6504. #define HTT_TX_MONITOR_CFG_PDEV_ID_GET(_var) \
  6505. (((_var) & HTT_TX_MONITOR_CFG_PDEV_ID_M) >> \
  6506. HTT_TX_MONITOR_CFG_PDEV_ID_S)
  6507. #define HTT_TX_MONITOR_CFG_PDEV_ID_SET(_var, _val) \
  6508. do { \
  6509. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PDEV_ID, _val); \
  6510. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PDEV_ID_S)); \
  6511. } while (0)
  6512. #define HTT_TX_MONITOR_CFG_RING_ID_M 0x00ff0000
  6513. #define HTT_TX_MONITOR_CFG_RING_ID_S 16
  6514. #define HTT_TX_MONITOR_CFG_RING_ID_GET(_var) \
  6515. (((_var) & HTT_TX_MONITOR_CFG_RING_ID_M) >> \
  6516. HTT_TX_MONITOR_CFG_RING_ID_S)
  6517. #define HTT_TX_MONITOR_CFG_RING_ID_SET(_var, _val) \
  6518. do { \
  6519. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_ID, _val); \
  6520. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_ID_S)); \
  6521. } while (0)
  6522. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_M 0x01000000
  6523. #define HTT_TX_MONITOR_CFG_STATUS_SWAP_S 24
  6524. #define HTT_TX_MONITOR_CFG_STATUS_TLV_GET(_var) \
  6525. (((_var) & HTT_TX_MONITOR_CFG_STATUS_SWAP_M) >> \
  6526. HTT_TX_MONITOR_CFG_STATUS_SWAP_S)
  6527. #define HTT_TX_MONITOR_CFG_STATUS_TLV_SET(_var, _val) \
  6528. do { \
  6529. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_STATUS_SWAP, _val); \
  6530. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_STATUS_SWAP_S)); \
  6531. } while (0)
  6532. #define HTT_TX_MONITOR_CFG_PKT_SWAP_M 0x02000000
  6533. #define HTT_TX_MONITOR_CFG_PKT_SWAP_S 25
  6534. #define HTT_TX_MONITOR_CFG_PKT_TLV_GET(_var) \
  6535. (((_var) & HTT_TX_MONITOR_CFG_PKT_SWAP_M) >> \
  6536. HTT_TX_MONITOR_CFG_PKT_SWAP_S)
  6537. #define HTT_TX_MONITOR_CFG_PKT_TLV_SET(_var, _val) \
  6538. do { \
  6539. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_SWAP, _val); \
  6540. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_SWAP_S)); \
  6541. } while (0)
  6542. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M 0x04000000
  6543. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S 26
  6544. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_GET(_var) \
  6545. (((_var) & HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_M) >> \
  6546. HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)
  6547. #define HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_SET(_var, _val) \
  6548. do { \
  6549. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN, _val); \
  6550. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MON_GLOBAL_EN_S)); \
  6551. } while (0)
  6552. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M 0x0000ffff
  6553. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S 0
  6554. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_GET(_var) \
  6555. (((_var) & HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_M) >> \
  6556. HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)
  6557. #define HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_SET(_var, _val) \
  6558. do { \
  6559. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE, _val); \
  6560. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RING_BUFFER_SIZE_S)); \
  6561. } while (0)
  6562. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M 0x00070000
  6563. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S 16
  6564. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_GET(_var) \
  6565. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_M) >> \
  6566. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)
  6567. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_SET(_var, _val) \
  6568. do { \
  6569. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT, _val); \
  6570. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_MGMT_S)); \
  6571. } while (0)
  6572. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M 0x00380000
  6573. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S 19
  6574. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_GET(_var) \
  6575. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_M) >> \
  6576. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)
  6577. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_SET(_var, _val) \
  6578. do { \
  6579. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL, _val); \
  6580. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_CTRL_S)); \
  6581. } while (0)
  6582. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M 0x01C00000
  6583. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S 22
  6584. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_GET(_var) \
  6585. (((_var) & HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_M) >> \
  6586. HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)
  6587. #define HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_SET(_var, _val) \
  6588. do { \
  6589. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA, _val); \
  6590. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_CONFIG_LENGTH_DATA_S)); \
  6591. } while (0)
  6592. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M 0x00000007
  6593. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S 0
  6594. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_GET(_var) \
  6595. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_M) >> \
  6596. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)
  6597. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_SET(_var, _val) \
  6598. do { \
  6599. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS, _val); \
  6600. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_S)); \
  6601. } while (0)
  6602. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M 0x00000008
  6603. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S 3
  6604. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_GET(_var) \
  6605. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_M) >> \
  6606. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)
  6607. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_SET(_var, _val) \
  6608. do { \
  6609. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT, _val); \
  6610. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_MGMT_S)); \
  6611. } while (0)
  6612. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M 0x00000010
  6613. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S 4
  6614. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_GET(_var) \
  6615. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_M) >> \
  6616. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)
  6617. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_SET(_var, _val) \
  6618. do { \
  6619. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL, _val); \
  6620. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_CTRL_S)); \
  6621. } while (0)
  6622. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M 0x00000020
  6623. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S 5
  6624. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_GET(_var) \
  6625. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_M) >> \
  6626. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)
  6627. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_SET(_var, _val) \
  6628. do { \
  6629. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA, _val); \
  6630. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_START_DATA_S)); \
  6631. } while (0)
  6632. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M 0x00000040
  6633. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S 6
  6634. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_GET(_var) \
  6635. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_M) >> \
  6636. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)
  6637. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_SET(_var, _val) \
  6638. do { \
  6639. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT, _val); \
  6640. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_MGMT_S)); \
  6641. } while (0)
  6642. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M 0x00000080
  6643. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S 7
  6644. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_GET(_var) \
  6645. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_M) >> \
  6646. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)
  6647. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_SET(_var, _val) \
  6648. do { \
  6649. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL, _val); \
  6650. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_CTRL_S)); \
  6651. } while (0)
  6652. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M 0x00000100
  6653. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S 8
  6654. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_GET(_var) \
  6655. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_M) >> \
  6656. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)
  6657. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_SET(_var, _val) \
  6658. do { \
  6659. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA, _val); \
  6660. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_START_DATA_S)); \
  6661. } while (0)
  6662. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M 0x00000200
  6663. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S 9
  6664. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_GET(_var) \
  6665. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_M) >> \
  6666. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)
  6667. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_SET(_var, _val) \
  6668. do { \
  6669. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT, _val); \
  6670. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_MGMT_S)); \
  6671. } while (0)
  6672. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M 0x00000400
  6673. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S 10
  6674. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_GET(_var) \
  6675. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_M) >> \
  6676. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)
  6677. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_SET(_var, _val) \
  6678. do { \
  6679. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL, _val); \
  6680. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_CTRL_S)); \
  6681. } while (0)
  6682. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M 0x00000800
  6683. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S 11
  6684. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_GET(_var) \
  6685. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_M) >> \
  6686. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)
  6687. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_SET(_var, _val) \
  6688. do { \
  6689. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA, _val); \
  6690. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MPDU_END_DATA_S)); \
  6691. } while (0)
  6692. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M 0x00001000
  6693. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S 12
  6694. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_GET(_var) \
  6695. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_M) >> \
  6696. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)
  6697. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_SET(_var, _val) \
  6698. do { \
  6699. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT, _val); \
  6700. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_MGMT_S)); \
  6701. } while (0)
  6702. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M 0x00002000
  6703. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S 13
  6704. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_GET(_var) \
  6705. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_M) >> \
  6706. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)
  6707. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_SET(_var, _val) \
  6708. do { \
  6709. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL, _val); \
  6710. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_CTRL_S)); \
  6711. } while (0)
  6712. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M 0x00004000
  6713. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S 14
  6714. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_GET(_var) \
  6715. (((_var) & HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_M) >> \
  6716. HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)
  6717. #define HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_SET(_var, _val) \
  6718. do { \
  6719. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA, _val); \
  6720. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FILTER_IN_TX_MSDU_END_DATA_S)); \
  6721. } while (0)
  6722. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M 0x00008000
  6723. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S 15
  6724. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_GET(_var) \
  6725. (((_var) & HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_M) >> \
  6726. HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)
  6727. #define HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_SET(_var, _val) \
  6728. do { \
  6729. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE, _val); \
  6730. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_WORD_MASK_COMPACTION_ENABLE_S)); \
  6731. } while (0)
  6732. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M 0xffffffff
  6733. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S 0
  6734. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_GET(_var) \
  6735. (((_var) & HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_M) >> \
  6736. HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)
  6737. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_SET(_var, _val) \
  6738. do { \
  6739. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TLV_FILTER_MASK, _val); \
  6740. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_S)); \
  6741. } while (0)
  6742. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M 0x000000ff
  6743. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S 0
  6744. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_GET(_var) \
  6745. (((_var) & HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_M) >> \
  6746. HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)
  6747. #define HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_SET(_var, _val) \
  6748. do { \
  6749. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK, _val); \
  6750. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_FES_SETUP_WORD_MASK_S)); \
  6751. } while (0)
  6752. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M 0x0000ff00
  6753. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S 8
  6754. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_GET(_var) \
  6755. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_M) >> \
  6756. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)
  6757. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_SET(_var, _val) \
  6758. do { \
  6759. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK, _val); \
  6760. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_WORD_MASK_S)); \
  6761. } while (0)
  6762. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M 0x00ff0000
  6763. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S 16
  6764. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_GET(_var) \
  6765. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_M) >> \
  6766. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)
  6767. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_SET(_var, _val) \
  6768. do { \
  6769. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK, _val); \
  6770. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_WORD_MASK_S)); \
  6771. } while (0)
  6772. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M 0xff000000
  6773. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S 24
  6774. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_GET(_var) \
  6775. (((_var) & HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_M) >> \
  6776. HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)
  6777. #define HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_SET(_var, _val) \
  6778. do { \
  6779. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK, _val); \
  6780. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MSDU_START_WORD_MASK_S)); \
  6781. } while (0)
  6782. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M 0xffffffff
  6783. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S 0
  6784. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_GET(_var) \
  6785. (((_var) & HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_M) >> \
  6786. HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)
  6787. #define HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_SET(_var, _val) \
  6788. do { \
  6789. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK, _val); \
  6790. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PCU_PPDU_SETUP_WORD_MASK_S)); \
  6791. } while (0)
  6792. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M 0x000000ff
  6793. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S 0
  6794. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_GET(_var) \
  6795. (((_var) & HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_M) >> \
  6796. HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)
  6797. #define HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_SET(_var, _val) \
  6798. do { \
  6799. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK, _val); \
  6800. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_MPDU_START_WORD_MASK_S)); \
  6801. } while (0)
  6802. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M 0x0000ff00
  6803. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S 8
  6804. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_GET(_var) \
  6805. (((_var) & HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_M) >> \
  6806. HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)
  6807. #define HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_SET(_var, _val) \
  6808. do { \
  6809. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK, _val); \
  6810. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RXPCU_USER_SETUP_WORD_MASK_S)); \
  6811. } while (0)
  6812. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M 0x00070000
  6813. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S 16
  6814. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_GET(_var) \
  6815. (((_var) & HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_M) >> \
  6816. HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)
  6817. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_SET(_var, _val) \
  6818. do { \
  6819. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK, _val); \
  6820. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MASK_S)); \
  6821. } while (0)
  6822. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M 0x00080000
  6823. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S 19
  6824. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_GET(_var) \
  6825. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_M) >> \
  6826. HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)
  6827. #define HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_SET(_var, _val) \
  6828. do { \
  6829. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT, _val); \
  6830. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_MGMT_S)); \
  6831. } while (0)
  6832. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M 0x00100000
  6833. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S 20
  6834. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_GET(_var) \
  6835. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_M) >> \
  6836. HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)
  6837. #define HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_SET(_var, _val) \
  6838. do { \
  6839. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL, _val); \
  6840. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_CTRL_S)); \
  6841. } while (0)
  6842. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M 0x00200000
  6843. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S 21
  6844. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_GET(_var) \
  6845. (((_var) & HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_M) >> \
  6846. HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)
  6847. #define HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_SET(_var, _val) \
  6848. do { \
  6849. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_DMA_MPDU_DATA, _val); \
  6850. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_DMA_MPDU_DATA_S)); \
  6851. } while (0)
  6852. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M 0x00000fff
  6853. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S 0
  6854. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_GET(_var) \
  6855. (((_var) & HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_M) >> \
  6856. HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)
  6857. #define HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_SET(_var, _val) \
  6858. do { \
  6859. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK, _val); \
  6860. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_QUEUE_EXT_V2_WORD_MASK_S)); \
  6861. } while (0)
  6862. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M 0x00fff000
  6863. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S 12
  6864. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_GET(_var) \
  6865. (((_var) & HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_M) >> \
  6866. HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)
  6867. #define HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_SET(_var, _val) \
  6868. do { \
  6869. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK, _val); \
  6870. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_TX_PEER_ENTRY_V2_WORD_MASK_S)); \
  6871. } while (0)
  6872. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M 0x0000ffff
  6873. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S 0
  6874. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_GET(_var) \
  6875. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_M) >> \
  6876. HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)
  6877. #define HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_SET(_var, _val) \
  6878. do { \
  6879. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK, _val); \
  6880. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_END_WORD_MASK_S)); \
  6881. } while (0)
  6882. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M 0xffff0000
  6883. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S 16
  6884. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_GET(_var) \
  6885. (((_var) & HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_M) >> \
  6886. HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)
  6887. #define HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_SET(_var, _val) \
  6888. do { \
  6889. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK, _val); \
  6890. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_RESPONSE_END_STATUS_WORD_MASK_S)); \
  6891. } while (0)
  6892. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M 0x000007ff
  6893. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S 0
  6894. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_GET(_var) \
  6895. (((_var) & HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_M) >> \
  6896. HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)
  6897. #define HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_SET(_var, _val) \
  6898. do { \
  6899. HTT_CHECK_SET_VAL(HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK, _val); \
  6900. ((_var) |= ((_val) << HTT_TX_MONITOR_CFG_FES_STATUS_PROT_WORD_MASK_S)); \
  6901. } while (0)
  6902. /*
  6903. * pkt_type_enable_flags
  6904. */
  6905. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_M 0x00000001
  6906. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_MGMT_S 0
  6907. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_M 0x00000002
  6908. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_CTRL_S 1
  6909. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_M 0x00000004
  6910. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_FLAGS_DATA_S 2
  6911. /*
  6912. * PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING
  6913. */
  6914. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_M 0x00010000
  6915. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_MGMT_S 16
  6916. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_M 0x00020000
  6917. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_CTRL_S 17
  6918. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_M 0x00040000
  6919. #define HTT_TX_MONITOR_CFG_PKT_TYPE_ENABLE_MSDU_OR_MPDU_LOGGING_DATA_S 18
  6920. #define HTT_TX_MONITOR_CFG_PKT_TYPE_SET(word, httsym, value) \
  6921. do { \
  6922. HTT_CHECK_SET_VAL(httsym, value); \
  6923. (word) |= (value) << httsym##_S; \
  6924. } while (0)
  6925. #define HTT_TX_MONITOR_CFG_PKT_TYPE_GET(word, httsym) \
  6926. (((word) & httsym##_M) >> httsym##_S)
  6927. /* mode -> ENABLE_FLAGS, ENABLE_MSDU_OR_MPDU_LOGGING
  6928. * type -> MGMT, CTRL, DATA*/
  6929. #define htt_tx_ring_pkt_type_set( \
  6930. word, mode, type, val) \
  6931. HTT_TX_MONITOR_CFG_PKT_TYPE_SET( \
  6932. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type, val)
  6933. #define htt_tx_ring_pkt_type_get( \
  6934. word, mode, type) \
  6935. HTT_TX_MONITOR_CFG_PKT_TYPE_GET( \
  6936. word, HTT_TX_MONITOR_CFG_PKT_TYPE_##mode##_##type)
  6937. /* Definition to filter in TLVs */
  6938. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_M 0x00000001
  6939. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_S 0
  6940. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_M 0x00000002
  6941. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_PEER_ENTRY_S 1
  6942. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_M 0x00000004
  6943. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_QUEUE_EXTENSION_S 2
  6944. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_M 0x00000008
  6945. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_END_S 3
  6946. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_M 0x00000010
  6947. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LAST_MPDU_FETCHED_S 4
  6948. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_M 0x00000020
  6949. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_DATA_SYNC_S 5
  6950. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_M 0x00000040
  6951. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_PCU_PPDU_SETUP_INIT_S 6
  6952. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_M 0x00000080
  6953. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_FW2SW_MON_S 7
  6954. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_M 0x00000100
  6955. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_LOOPBACK_SETUP_S 8
  6956. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_M 0x00000200
  6957. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_CRITICAL_TLV_REFERENCE_S 9
  6958. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_M 0x00000400
  6959. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_NDP_PREAMBLE_DONE_S 10
  6960. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_M 0x00000800
  6961. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_RAW_OR_NATIVE_FRAME_SETUP_S 11
  6962. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_M 0x00001000
  6963. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TXPCU_USER_SETUP_S 12
  6964. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_M 0x00002000
  6965. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_S 13
  6966. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_M 0x00004000
  6967. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_SETUP_COMPLETE_S 14
  6968. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_M 0x00008000
  6969. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_COEX_TX_REQ_S 15
  6970. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_M 0x00010000
  6971. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_S 16
  6972. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_M 0x00020000
  6973. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_RXPCU_USER_SETUP_EXT_S 17
  6974. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_M 0x00040000
  6975. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_WUR_DATA_S 18
  6976. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_M 0x00080000
  6977. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TQM_MPDU_GLOBAL_START_S 19
  6978. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_M 0x00100000
  6979. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_TX_FES_SETUP_COMPLETE_S 20
  6980. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_M 0x00200000
  6981. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCHEDULER_END_S 21
  6982. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_M 0x00400000
  6983. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_SCH_WAIT_INSTR_TX_PATH_S 22
  6984. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_M 0x00800000
  6985. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_S 23
  6986. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_M 0x01000000
  6987. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PUNC_S 24
  6988. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_M 0x02000000
  6989. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_COMMON_PER_BW_S 25
  6990. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_M 0x04000000
  6991. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_S 26
  6992. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_M 0x08000000
  6993. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PUNC_S 27
  6994. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_M 0x10000000
  6995. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MACTX_MU_UPLINK_USER_SETUP_PER_BW_S 28
  6996. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_M 0x20000000
  6997. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_MPDU_QUEUE_OVERVIEW_S 29
  6998. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_M 0x40000000
  6999. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_COMMON_S 30
  7000. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_M 0x80000000
  7001. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_BF_PARAMS_PER_USER_S 31
  7002. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET(word, httsym, enable) \
  7003. do { \
  7004. HTT_CHECK_SET_VAL(httsym, enable); \
  7005. (word) |= (enable) << httsym##_S; \
  7006. } while (0)
  7007. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET(word, httsym) \
  7008. (((word) & httsym##_M) >> httsym##_S)
  7009. #define htt_tx_monitor_tlv_filter_in0_enable_set(word, tlv, enable) \
  7010. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_SET( \
  7011. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv, enable)
  7012. #define htt_tx_monitor_tlv_filter_in0_enable_get(word, tlv) \
  7013. HTT_TX_MONITOR_TLV_FILTER_MASK_IN0_GET( \
  7014. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN0_##tlv)
  7015. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_M 0x00000001
  7016. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_RESPONSE_REQUIRED_INFO_S 0
  7017. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_M 0x00000002
  7018. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_START_STATUS_S 1
  7019. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_M 0x00000004
  7020. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RESPONSE_END_STATUS_S 2
  7021. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_M 0x00000008
  7022. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_S 3
  7023. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_M 0x00000010
  7024. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_END_S 4
  7025. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_M 0x00000020
  7026. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PPDU_S 5
  7027. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_M 0x00000040
  7028. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_PPDU_S 6
  7029. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_M 0x00000080
  7030. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_ACK_OR_BA_S 7
  7031. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_M 0x00000100
  7032. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_1K_BA_S 8
  7033. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_M 0x00000200
  7034. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_START_PROT_S 9
  7035. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_M 0x00000400
  7036. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_PROT_S 10
  7037. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_M 0x00000800
  7038. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TX_FES_STATUS_USER_RESPONSE_S 11
  7039. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_M 0x00001000
  7040. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_BITMAP_ACK_S 12
  7041. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_M 0x00002000
  7042. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RX_FRAME_1K_BITMAP_ACK_S 13
  7043. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_M 0x00004000
  7044. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_COEX_TX_STATUS_S 14
  7045. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_M 0x00008000
  7046. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_S 15
  7047. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_M 0x00010000
  7048. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_RESPONSE_INFO_PART2_S 16
  7049. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_M 0x00020000
  7050. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_OFDMA_TRIGGER_DETAILS_S 17
  7051. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_M 0x00040000
  7052. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_RECEIVED_TRIGGER_INFO_S 18
  7053. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_M 0x00080000
  7054. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TX_REQUEST_S 19
  7055. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_M 0x00100000
  7056. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_RESPONSE_S 20
  7057. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_M 0x00200000
  7058. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PDG_TRIG_RESPONSE_S 21
  7059. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_M 0x00400000
  7060. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_TRIGGER_RESPONSE_TX_DONE_S 22
  7061. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_M 0x00800000
  7062. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PROT_TX_END_S 23
  7063. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_M 0x01000000
  7064. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_PPDU_TX_END_S 24
  7065. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_M 0x02000000
  7066. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_R2R_STATUS_END_S 25
  7067. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_M 0x04000000
  7068. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_FLUSH_REQ_S 26
  7069. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_M 0x08000000
  7070. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_PHY_DESC_S 27
  7071. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_M 0x10000000
  7072. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_COMMON_S 28
  7073. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_M 0x20000000
  7074. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_MACTX_USER_DESC_PER_USER_S 29
  7075. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_M 0x40000000
  7076. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_A_S 30
  7077. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_M 0x80000000
  7078. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_L_SIG_B_S 31
  7079. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET(word, httsym, enable) \
  7080. do { \
  7081. HTT_CHECK_SET_VAL(httsym, enable); \
  7082. (word) |= (enable) << httsym##_S; \
  7083. } while (0)
  7084. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET(word, httsym) \
  7085. (((word) & httsym##_M) >> httsym##_S)
  7086. #define htt_tx_monitor_tlv_filter_in1_enable_set(word, tlv, enable) \
  7087. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_SET( \
  7088. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv, enable)
  7089. #define htt_tx_monitor_tlv_filter_in1_enable_get(word, tlv) \
  7090. HTT_TX_MONITOR_TLV_FILTER_MASK_IN1_GET( \
  7091. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN1_##tlv)
  7092. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_M 0x00000001
  7093. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HT_SIG_S 0
  7094. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_M 0x00000002
  7095. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_A_S 1
  7096. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_M 0x00000004
  7097. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU20_S 2
  7098. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_M 0x00000008
  7099. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU40_S 3
  7100. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_M 0x00000010
  7101. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU80_S 4
  7102. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_M 0x00000020
  7103. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_SU160_S 5
  7104. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_M 0x00000040
  7105. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU20_S 6
  7106. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_M 0x00000080
  7107. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU40_S 7
  7108. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_M 0x00000100
  7109. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU80_S 8
  7110. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_M 0x00000200
  7111. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_VHT_SIG_B_MU160_S 9
  7112. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_M 0x00000400
  7113. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_SERVICE_S 10
  7114. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_M 0x00000800
  7115. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_SU_S 11
  7116. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_M 0x00001000
  7117. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_DL_S 12
  7118. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_M 0x00002000
  7119. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_A_MU_UL_S 13
  7120. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_M 0x00004000
  7121. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B1_MU_S 14
  7122. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_M 0x00008000
  7123. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_MU_S 15
  7124. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_M 0x00010000
  7125. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_HE_SIG_B2_OFDMA_S 16
  7126. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_M 0x00020000
  7127. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_MU_S 17
  7128. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_M 0x00040000
  7129. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_SU_S 18
  7130. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_M 0x00080000
  7131. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_U_SIG_EHT_TB_S 19
  7132. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_M 0x00100000
  7133. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_SU_S 20
  7134. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_M 0x00200000
  7135. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_MU_MIMO_S 21
  7136. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_M 0x00400000
  7137. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EHT_SIG_USR_OFDMA_S 22
  7138. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_M 0x00800000
  7139. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_PHYTX_PPDU_HEADER_INFO_REQUEST_S 23
  7140. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_M 0x01000000
  7141. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_UPDATE_TX_MPDU_COUNT_S 24
  7142. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_M 0x02000000
  7143. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_MPDU_S 25
  7144. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_M 0x04000000
  7145. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TQM_ACKED_1K_MPDU_S 26
  7146. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_M 0x08000000
  7147. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_BUFFER_STATUS_S 27
  7148. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_M 0x10000000
  7149. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXPCU_USER_BUFFER_STATUS_S 28
  7150. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_M 0x20000000
  7151. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TXDMA_STOP_REQUEST_S 29
  7152. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_M 0x40000000
  7153. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_EXPECTED_RESPONSE_S 30
  7154. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_M 0x80000000
  7155. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_TX_MPDU_COUNT_TRANSFER_END_S 31
  7156. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET(word, httsym, enable) \
  7157. do { \
  7158. HTT_CHECK_SET_VAL(httsym, enable); \
  7159. (word) |= (enable) << httsym##_S; \
  7160. } while (0)
  7161. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET(word, httsym) \
  7162. (((word) & httsym##_M) >> httsym##_S)
  7163. #define htt_tx_monitor_tlv_filter_in2_enable_set(word, tlv, enable) \
  7164. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_SET( \
  7165. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv, enable)
  7166. #define htt_tx_monitor_tlv_filter_in2_enable_get(word, tlv) \
  7167. HTT_TX_MONITOR_TLV_FILTER_MASK_IN2_GET( \
  7168. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN2_##tlv)
  7169. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_M 0x00000001
  7170. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_TRIG_INFO_S 0
  7171. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_M 0x00000002
  7172. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_TX_SETUP_CLEAR_S 1
  7173. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_M 0x00000004
  7174. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_FRAME_BITMAP_REQ_S 2
  7175. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_M 0x00000008
  7176. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PHY_SLEEP_S 3
  7177. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_M 0x00000010
  7178. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PREAMBLE_DONE_S 4
  7179. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_M 0x00000020
  7180. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_DEBUG32_S 5
  7181. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_M 0x00000040
  7182. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TXPCU_PHYTX_OTHER_TRANSMIT_INFO32_S 6
  7183. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_M 0x00000080
  7184. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_NO_ACK_REPORT_S 7
  7185. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_M 0x00000100
  7186. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PPDU_ACK_REPORT_S 8
  7187. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_M 0x00000200
  7188. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_COEX_RX_STATUS_S 9
  7189. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_M 0x00000400
  7190. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_START_PARAM_S 10
  7191. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_M 0x00000800
  7192. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_TX_CBF_INFO_S 11
  7193. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_M 0x00001000
  7194. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RXPCU_EARLY_RX_INDICATION_S 12
  7195. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_M 0x00002000
  7196. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_7_0_S 13
  7197. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_M 0x00004000
  7198. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_15_8_S 14
  7199. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_M 0x00008000
  7200. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_23_16_S 15
  7201. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_M 0x00010000
  7202. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_31_24_S 16
  7203. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_M 0x00020000
  7204. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RECEIVED_RESPONSE_USER_36_32_S 17
  7205. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_M 0x00040000
  7206. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PM_INFO_S 18
  7207. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_M 0x00080000
  7208. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_RX_PREAMBLE_S 19
  7209. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_M 0x00100000
  7210. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_OTHERS_S 20
  7211. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_M 0x00200000
  7212. #define HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_MACTX_PRE_PHY_DESC_S 21
  7213. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET(word, httsym, enable) \
  7214. do { \
  7215. HTT_CHECK_SET_VAL(httsym, enable); \
  7216. (word) |= (enable) << httsym##_S; \
  7217. } while (0)
  7218. #define HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET(word, httsym) \
  7219. (((word) & httsym##_M) >> httsym##_S)
  7220. #define htt_tx_monitor_tlv_filter_in3_enable_set(word, tlv, enable) \
  7221. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_SET( \
  7222. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv, enable)
  7223. #define htt_tx_monitor_tlv_filter_in3_enable_get(word, tlv) \
  7224. HTT_TX_MONITOR_TLV_FILTER_MASK_IN3_GET( \
  7225. word, HTT_TX_MONITOR_CFG_TLV_FILTER_MASK_IN3_##tlv)
  7226. /**
  7227. * @brief host --> target Receive Flow Steering configuration message definition
  7228. *
  7229. * MSG_TYPE => HTT_H2T_MSG_TYPE_RFS_CONFIG
  7230. *
  7231. * host --> target Receive Flow Steering configuration message definition.
  7232. * Host must send this message before sending HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7233. * The reason for this is we want RFS to be configured and ready before MAC
  7234. * remote ring is enabled via HTT_H2T_MSG_TYPE_RX_RING_CFG.
  7235. *
  7236. * |31 24|23 16|15 9|8|7 0|
  7237. * |----------------+----------------+----------------+----------------|
  7238. * | reserved |E| msg type |
  7239. * |-------------------------------------------------------------------|
  7240. * Where E = RFS enable flag
  7241. *
  7242. * The RFS_CONFIG message consists of a single 4-byte word.
  7243. *
  7244. * Header fields:
  7245. * - MSG_TYPE
  7246. * Bits 7:0
  7247. * Purpose: identifies this as a RFS config msg
  7248. * Value: 0xf (HTT_H2T_MSG_TYPE_RFS_CONFIG)
  7249. * - RFS_CONFIG
  7250. * Bit 8
  7251. * Purpose: Tells target whether to enable (1) or disable (0)
  7252. * flow steering feature when sending rx indication messages to host
  7253. */
  7254. #define HTT_H2T_RFS_CONFIG_M 0x100
  7255. #define HTT_H2T_RFS_CONFIG_S 8
  7256. #define HTT_RX_RFS_CONFIG_GET(_var) \
  7257. (((_var) & HTT_H2T_RFS_CONFIG_M) >> \
  7258. HTT_H2T_RFS_CONFIG_S)
  7259. #define HTT_RX_RFS_CONFIG_SET(_var, _val) \
  7260. do { \
  7261. HTT_CHECK_SET_VAL(HTT_H2T_RFS_CONFIG, _val); \
  7262. ((_var) |= ((_val) << HTT_H2T_RFS_CONFIG_S)); \
  7263. } while (0)
  7264. #define HTT_RFS_CFG_REQ_BYTES 4
  7265. /**
  7266. * @brief host -> target FW extended statistics request
  7267. *
  7268. * MSG_TYPE => HTT_H2T_MSG_TYPE_EXT_STATS_REQ
  7269. *
  7270. * @details
  7271. * The following field definitions describe the format of the HTT host
  7272. * to target FW extended stats retrieve message.
  7273. * The message specifies the type of stats the host wants to retrieve.
  7274. *
  7275. * |31 24|23 16|15 8|7 0|
  7276. * |-----------------------------------------------------------|
  7277. * | reserved | stats type | pdev_mask | msg type |
  7278. * |-----------------------------------------------------------|
  7279. * | config param [0] |
  7280. * |-----------------------------------------------------------|
  7281. * | config param [1] |
  7282. * |-----------------------------------------------------------|
  7283. * | config param [2] |
  7284. * |-----------------------------------------------------------|
  7285. * | config param [3] |
  7286. * |-----------------------------------------------------------|
  7287. * | reserved |
  7288. * |-----------------------------------------------------------|
  7289. * | cookie LSBs |
  7290. * |-----------------------------------------------------------|
  7291. * | cookie MSBs |
  7292. * |-----------------------------------------------------------|
  7293. * Header fields:
  7294. * - MSG_TYPE
  7295. * Bits 7:0
  7296. * Purpose: identifies this is a extended stats upload request message
  7297. * Value: 0x10 (HTT_H2T_MSG_TYPE_EXT_STATS_REQ)
  7298. * - PDEV_MASK
  7299. * Bits 8:15
  7300. * Purpose: identifies the mask of PDEVs to retrieve stats from
  7301. * Value: This is a overloaded field, refer to usage and interpretation of
  7302. * PDEV in interface document.
  7303. * Bit 8 : Reserved for SOC stats
  7304. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7305. * Indicates MACID_MASK in DBS
  7306. * - STATS_TYPE
  7307. * Bits 23:16
  7308. * Purpose: identifies which FW statistics to upload
  7309. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7310. * - Reserved
  7311. * Bits 31:24
  7312. * - CONFIG_PARAM [0]
  7313. * Bits 31:0
  7314. * Purpose: give an opaque configuration value to the specified stats type
  7315. * Value: stats-type specific configuration value
  7316. * Refer to htt_stats.h for interpretation for each stats sub_type
  7317. * - CONFIG_PARAM [1]
  7318. * Bits 31:0
  7319. * Purpose: give an opaque configuration value to the specified stats type
  7320. * Value: stats-type specific configuration value
  7321. * Refer to htt_stats.h for interpretation for each stats sub_type
  7322. * - CONFIG_PARAM [2]
  7323. * Bits 31:0
  7324. * Purpose: give an opaque configuration value to the specified stats type
  7325. * Value: stats-type specific configuration value
  7326. * Refer to htt_stats.h for interpretation for each stats sub_type
  7327. * - CONFIG_PARAM [3]
  7328. * Bits 31:0
  7329. * Purpose: give an opaque configuration value to the specified stats type
  7330. * Value: stats-type specific configuration value
  7331. * Refer to htt_stats.h for interpretation for each stats sub_type
  7332. * - Reserved [31:0] for future use.
  7333. * - COOKIE_LSBS
  7334. * Bits 31:0
  7335. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7336. * message with its preceding host->target stats request message.
  7337. * Value: LSBs of the opaque cookie specified by the host-side requestor
  7338. * - COOKIE_MSBS
  7339. * Bits 31:0
  7340. * Purpose: Provide a mechanism to match a target->host stats confirmation
  7341. * message with its preceding host->target stats request message.
  7342. * Value: MSBs of the opaque cookie specified by the host-side requestor
  7343. */
  7344. #define HTT_H2T_EXT_STATS_REQ_MSG_SZ 32 /* bytes */
  7345. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M 0x0000ff00
  7346. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S 8
  7347. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7348. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S 16
  7349. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M 0xffffffff
  7350. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S 0
  7351. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_GET(_var) \
  7352. (((_var) & HTT_H2T_EXT_STATS_REQ_PDEV_MASK_M) >> \
  7353. HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)
  7354. #define HTT_H2T_EXT_STATS_REQ_PDEV_MASK_SET(_var, _val) \
  7355. do { \
  7356. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_PDEV_MASK, _val); \
  7357. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_PDEV_MASK_S)); \
  7358. } while (0)
  7359. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_GET(_var) \
  7360. (((_var) & HTT_H2T_EXT_STATS_REQ_STATS_TYPE_M) >> \
  7361. HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)
  7362. #define HTT_H2T_EXT_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7363. do { \
  7364. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_STATS_TYPE, _val); \
  7365. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_STATS_TYPE_S)); \
  7366. } while (0)
  7367. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_GET(_var) \
  7368. (((_var) & HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_M) >> \
  7369. HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)
  7370. #define HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_SET(_var, _val) \
  7371. do { \
  7372. HTT_CHECK_SET_VAL(HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM, _val); \
  7373. ((_var) |= ((_val) << HTT_H2T_EXT_STATS_REQ_CONFIG_PARAM_S)); \
  7374. } while (0)
  7375. /**
  7376. * @brief host -> target FW streaming statistics request
  7377. *
  7378. * MSG_TYPE => HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ
  7379. *
  7380. * @details
  7381. * The following field definitions describe the format of the HTT host
  7382. * to target message that requests the target to start or stop producing
  7383. * ongoing stats of the specified type.
  7384. *
  7385. * |31|30 |23 16|15 8|7 0|
  7386. * |-----------------------------------------------------------|
  7387. * |EN| reserved | stats type | reserved | msg type |
  7388. * |-----------------------------------------------------------|
  7389. * | config param [0] |
  7390. * |-----------------------------------------------------------|
  7391. * | config param [1] |
  7392. * |-----------------------------------------------------------|
  7393. * | config param [2] |
  7394. * |-----------------------------------------------------------|
  7395. * | config param [3] |
  7396. * |-----------------------------------------------------------|
  7397. * Where:
  7398. * - EN is an enable/disable flag
  7399. * Header fields:
  7400. * - MSG_TYPE
  7401. * Bits 7:0
  7402. * Purpose: identifies this is a streaming stats upload request message
  7403. * Value: 0x20 (HTT_H2T_MSG_TYPE_STREAMING_STATS_REQ)
  7404. * - STATS_TYPE
  7405. * Bits 23:16
  7406. * Purpose: identifies which FW statistics to upload
  7407. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  7408. * Only the htt_dbg_ext_stats_type values identified as streaming
  7409. * stats are valid to specify in this STEAMING_STATS_REQ message.
  7410. * - ENABLE
  7411. * Bit 31
  7412. * Purpose: enable/disable the target's ongoing stats of the specified type
  7413. * Value:
  7414. * 0 - disable ongoing production of the specified stats type
  7415. * 1 - enable ongoing production of the specified stats type
  7416. * - CONFIG_PARAM [0]
  7417. * Bits 31:0
  7418. * Purpose: give an opaque configuration value to the specified stats type
  7419. * Value: stats-type specific configuration value
  7420. * Refer to htt_stats.h for interpretation for each stats sub_type
  7421. * - CONFIG_PARAM [1]
  7422. * Bits 31:0
  7423. * Purpose: give an opaque configuration value to the specified stats type
  7424. * Value: stats-type specific configuration value
  7425. * Refer to htt_stats.h for interpretation for each stats sub_type
  7426. * - CONFIG_PARAM [2]
  7427. * Bits 31:0
  7428. * Purpose: give an opaque configuration value to the specified stats type
  7429. * Value: stats-type specific configuration value
  7430. * Refer to htt_stats.h for interpretation for each stats sub_type
  7431. * - CONFIG_PARAM [3]
  7432. * Bits 31:0
  7433. * Purpose: give an opaque configuration value to the specified stats type
  7434. * Value: stats-type specific configuration value
  7435. * Refer to htt_stats.h for interpretation for each stats sub_type
  7436. */
  7437. #define HTT_H2T_STREAMING_STATS_REQ_MSG_SZ 20 /* bytes */
  7438. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M 0x00ff0000
  7439. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S 16
  7440. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_M 0x80000000
  7441. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_S 31
  7442. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_GET(_var) \
  7443. (((_var) & HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_M) >> \
  7444. HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)
  7445. #define HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_SET(_var, _val) \
  7446. do { \
  7447. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE, _val); \
  7448. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_STATS_TYPE_S)); \
  7449. } while (0)
  7450. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_GET(_var) \
  7451. (((_var) & HTT_H2T_STREAMING_STATS_REQ_ENABLE_M) >> \
  7452. HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)
  7453. #define HTT_H2T_STREAMING_STATS_REQ_ENABLE_SET(_var, _val) \
  7454. do { \
  7455. HTT_CHECK_SET_VAL(HTT_H2T_STREAMING_STATS_REQ_ENABLE, _val); \
  7456. ((_var) |= ((_val) << HTT_H2T_STREAMING_STATS_REQ_ENABLE_S)); \
  7457. } while (0)
  7458. /**
  7459. * @brief host -> target FW PPDU_STATS request message
  7460. *
  7461. * MSG_TYPE => HTT_H2T_MSG_TYPE_PPDU_STATS_CFG
  7462. *
  7463. * @details
  7464. * The following field definitions describe the format of the HTT host
  7465. * to target FW for PPDU_STATS_CFG msg.
  7466. * The message allows the host to configure the PPDU_STATS_IND messages
  7467. * produced by the target.
  7468. *
  7469. * |31 24|23 16|15 8|7 0|
  7470. * |-----------------------------------------------------------|
  7471. * | REQ bit mask | pdev_mask | msg type |
  7472. * |-----------------------------------------------------------|
  7473. * Header fields:
  7474. * - MSG_TYPE
  7475. * Bits 7:0
  7476. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  7477. * Value: 0x11 (HTT_H2T_MSG_TYPE_PPDU_STATS_CFG)
  7478. * - PDEV_MASK
  7479. * Bits 8:15
  7480. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  7481. * Value: This is a overloaded field, refer to usage and interpretation of
  7482. * PDEV in interface document.
  7483. * Bit 8 : Reserved for SOC stats
  7484. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  7485. * Indicates MACID_MASK in DBS
  7486. * - REQ_TLV_BIT_MASK
  7487. * Bits 16:31
  7488. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  7489. * needs to be included in the target's PPDU_STATS_IND messages.
  7490. * Value: refer htt_ppdu_stats_tlv_tag_t
  7491. *
  7492. */
  7493. #define HTT_H2T_PPDU_STATS_CFG_MSG_SZ 4 /* bytes */
  7494. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M 0x0000ff00
  7495. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S 8
  7496. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M 0xffff0000
  7497. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S 16
  7498. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_GET(_var) \
  7499. (((_var) & HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_M) >> \
  7500. HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)
  7501. #define HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_SET(_var, _val) \
  7502. do { \
  7503. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_PDEV_MASK, _val); \
  7504. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_PDEV_MASK_S)); \
  7505. } while (0)
  7506. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_GET(_var) \
  7507. (((_var) & HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_M) >> \
  7508. HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)
  7509. #define HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_SET(_var, _val) \
  7510. do { \
  7511. HTT_CHECK_SET_VAL(HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK, _val); \
  7512. ((_var) |= ((_val) << HTT_H2T_PPDU_STATS_CFG_TLV_BITMASK_S)); \
  7513. } while (0)
  7514. /**
  7515. * @brief Host-->target HTT RX FSE setup message
  7516. *
  7517. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG
  7518. *
  7519. * @details
  7520. * Through this message, the host will provide details of the flow tables
  7521. * in host DDR along with hash keys.
  7522. * This message can be sent per SOC or per PDEV, which is differentiated
  7523. * by pdev id values.
  7524. * The host will allocate flow search table and sends table size,
  7525. * physical DMA address of flow table, and hash keys to firmware to
  7526. * program into the RXOLE FSE HW block.
  7527. *
  7528. * The following field definitions describe the format of the RX FSE setup
  7529. * message sent from the host to target
  7530. *
  7531. * Header fields:
  7532. * dword0 - b'7:0 - msg_type: This will be set to
  7533. * 0x12 (HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG)
  7534. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7535. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7536. * pdev's LMAC ring.
  7537. * b'31:16 - reserved : Reserved for future use
  7538. * dword1 - b'19:0 - number of records: This field indicates the number of
  7539. * entries in the flow table. For example: 8k number of
  7540. * records is equivalent to
  7541. * 8 * 1024 * sizeof(RX_FLOW_SEARCH_ENTRY_STRUCT)
  7542. * b'27:20 - max search: This field specifies the skid length to FSE
  7543. * parser HW module whenever match is not found at the
  7544. * exact index pointed by hash.
  7545. * b'29:28 - ip_da_sa: This indicates which IPV4-IPV6 RFC to be used.
  7546. * Refer htt_ip_da_sa_prefix below for more details.
  7547. * b'31:30 - reserved: Reserved for future use
  7548. * dword2 - b'31:0 - base address lo: Lower 4 bytes base address of flow
  7549. * table allocated by host in DDR
  7550. * dword3 - b'31:0 - base address hi: Higher 4 bytes of base address of flow
  7551. * table allocated by host in DDR
  7552. * dword4:13 - b'31:0 - Toeplitz: 315 bits of Toeplitz keys for flow table
  7553. * entry hashing
  7554. *
  7555. *
  7556. * |31 30|29 28|27|26|25 20|19 16|15 8|7 0|
  7557. * |---------------------------------------------------------------|
  7558. * | reserved | pdev_id | MSG_TYPE |
  7559. * |---------------------------------------------------------------|
  7560. * |resvd|IPDSA| max_search | Number of records |
  7561. * |---------------------------------------------------------------|
  7562. * | base address lo |
  7563. * |---------------------------------------------------------------|
  7564. * | base address high |
  7565. * |---------------------------------------------------------------|
  7566. * | toeplitz key 31_0 |
  7567. * |---------------------------------------------------------------|
  7568. * | toeplitz key 63_32 |
  7569. * |---------------------------------------------------------------|
  7570. * | toeplitz key 95_64 |
  7571. * |---------------------------------------------------------------|
  7572. * | toeplitz key 127_96 |
  7573. * |---------------------------------------------------------------|
  7574. * | toeplitz key 159_128 |
  7575. * |---------------------------------------------------------------|
  7576. * | toeplitz key 191_160 |
  7577. * |---------------------------------------------------------------|
  7578. * | toeplitz key 223_192 |
  7579. * |---------------------------------------------------------------|
  7580. * | toeplitz key 255_224 |
  7581. * |---------------------------------------------------------------|
  7582. * | toeplitz key 287_256 |
  7583. * |---------------------------------------------------------------|
  7584. * | reserved | toeplitz key 314_288(26:0 bits) |
  7585. * |---------------------------------------------------------------|
  7586. * where:
  7587. * IPDSA = ip_da_sa
  7588. */
  7589. /**
  7590. * @brief: htt_ip_da_sa_prefix
  7591. * 0x0 -> Prefix is 0x20010db8_00000000_00000000
  7592. * IPv6 addresses beginning with 0x20010db8 are reserved for
  7593. * documentation per RFC3849
  7594. * 0x1 -> Prefix is 0x00000000_00000000_0000ffff RFC4291 IPv4-mapped IPv6
  7595. * 0x2 -> Prefix is 0x0 RFC4291 IPv4-compatible IPv6
  7596. * 0x3 -> Prefix is 0x0064ff9b_00000000_00000000 RFC6052 well-known prefix
  7597. */
  7598. enum htt_ip_da_sa_prefix {
  7599. HTT_RX_IPV6_20010db8,
  7600. HTT_RX_IPV4_MAPPED_IPV6,
  7601. HTT_RX_IPV4_COMPATIBLE_IPV6,
  7602. HTT_RX_IPV6_64FF9B,
  7603. };
  7604. /**
  7605. * @brief Host-->target HTT RX FISA configure and enable
  7606. *
  7607. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FISA_CFG
  7608. *
  7609. * @details
  7610. * The host will send this command down to configure and enable the FISA
  7611. * operational params.
  7612. * Configure RXOLE_RXOLE_R0_FISA_CTRL and RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH
  7613. * register.
  7614. * Should configure both the MACs.
  7615. *
  7616. * dword0 - b'7:0 - msg_type:
  7617. * This will be set to 0x15 (HTT_H2T_MSG_TYPE_RX_FISA_CFG)
  7618. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  7619. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for that
  7620. * pdev's LMAC ring.
  7621. * b'31:16 - reserved : Reserved for future use
  7622. *
  7623. * dword1 - b'0 - enable: Global FISA Enable, 0-FISA Disable, 1-Enable
  7624. * b'1 - IPSEC_SKIP_SEARCH: Flow search will be skipped for IP_SEC
  7625. * packets. 1 flow search will be skipped
  7626. * b'2 - NON_TCP_SKIP_SEARCH: Flow search will be skipped for Non
  7627. * tcp,udp packets
  7628. * b'3 - ADD_IPV4_FIXED_HDR_LEN: Add IPV4 Fixed HDR to length
  7629. * calculation
  7630. * b'4 - ADD_IPV6_FIXED_HDR_LEN: Add IPV6 Fixed HDR to length
  7631. * calculation
  7632. * b'5 - ADD_TCP_FIXED_HDR_LEN: Add TCP Fixed HDR to length
  7633. * calculation
  7634. * b'6 - ADD_UDP_HDR_LEN: Add UDP HDR to length calculation
  7635. * b'7 - CHKSUM_CUM_IP_LEN_EN: IPV4 hdr Checksum over cumulative IP
  7636. * length
  7637. * 0 L4 checksum will be provided in the RX_MSDU_END tlv
  7638. * 1 IPV4 hdr checksum after adjusting for cumulative IP
  7639. * length
  7640. * b'8 - DISABLE_TID_CHECK: 1- Disable TID check for MPDU Sequence
  7641. * num jump
  7642. * b'9 - DISABLE_TA_CHECK: 1- Disable TA check for MPDU Sequence
  7643. * num jump
  7644. * b'10 - DISABLE_QOS_CHECK: 1- Disable checking if qos/nonqos
  7645. * data type switch has happened for MPDU Sequence num jump
  7646. * b'11 - DISABLE_RAW_CHECK: 1- Disable checking for raw packet type
  7647. * for MPDU Sequence num jump
  7648. * b'12 - DISABLE_DECRYPT_ERR_CHECK: 1- Disable fisa cache commands
  7649. * for decrypt errors
  7650. * b'13 - DISABLE_MSDU_DROP_CHECK: 1- Ignore checking of msdu drop
  7651. * while aggregating a msdu
  7652. * b'17:14 - LIMIT, Aggregtion limit for number of MSDUs.
  7653. * The aggregation is done until (number of MSDUs aggregated
  7654. * < LIMIT + 1)
  7655. * b'31:18 - Reserved
  7656. *
  7657. * fisa_control_value - 32bit value FW can write to register
  7658. *
  7659. * dword2 - b'31:0 - FISA_TIMEOUT_THRESH, Timeout threshold for aggregation
  7660. * Threshold value for FISA timeout (units are microseconds).
  7661. * When the global timestamp exceeds this threshold, FISA
  7662. * aggregation will be restarted.
  7663. * A value of 0 means timeout is disabled.
  7664. * Compare the threshold register with timestamp field in
  7665. * flow entry to generate timeout for the flow.
  7666. *
  7667. * |31 18 |17 16|15 8|7 0|
  7668. * |-------------------------------------------------------------|
  7669. * | reserved | pdev_mask | msg type |
  7670. * |-------------------------------------------------------------|
  7671. * | reserved | FISA_CTRL |
  7672. * |-------------------------------------------------------------|
  7673. * | FISA_TIMEOUT_THRESH |
  7674. * |-------------------------------------------------------------|
  7675. */
  7676. PREPACK struct htt_h2t_msg_type_fisa_config_t {
  7677. A_UINT32 msg_type:8,
  7678. pdev_id:8,
  7679. reserved0:16;
  7680. /**
  7681. * @brief fisa_control - RXOLE_RXOLE_R0_FISA_CTRL FISA control register
  7682. * [17:0]
  7683. */
  7684. union {
  7685. /*
  7686. * fisa_control_bits structure is deprecated.
  7687. * Please use fisa_control_bits_v2 going forward.
  7688. */
  7689. struct {
  7690. A_UINT32 fisa_enable: 1,
  7691. ipsec_skip_search: 1,
  7692. nontcp_skip_search: 1,
  7693. add_ipv4_fixed_hdr_len: 1,
  7694. add_ipv6_fixed_hdr_len: 1,
  7695. add_tcp_fixed_hdr_len: 1,
  7696. add_udp_hdr_len: 1,
  7697. chksum_cum_ip_len_en: 1,
  7698. disable_tid_check: 1,
  7699. disable_ta_check: 1,
  7700. disable_qos_check: 1,
  7701. disable_raw_check: 1,
  7702. disable_decrypt_err_check: 1,
  7703. disable_msdu_drop_check: 1,
  7704. fisa_aggr_limit: 4,
  7705. reserved: 14;
  7706. } fisa_control_bits;
  7707. struct {
  7708. A_UINT32 fisa_enable: 1,
  7709. fisa_aggr_limit: 4,
  7710. reserved: 27;
  7711. } fisa_control_bits_v2;
  7712. A_UINT32 fisa_control_value;
  7713. } u_fisa_control;
  7714. /**
  7715. * @brief fisa_timeout_threshold - RXOLE_RXOLE_R0_FISA_TIMEOUT_THRESH FISA
  7716. * timeout threshold for aggregation. Unit in usec.
  7717. * [31:0]
  7718. */
  7719. A_UINT32 fisa_timeout_threshold;
  7720. } POSTPACK;
  7721. /* DWord 0: pdev-ID */
  7722. #define HTT_RX_FISA_CONFIG_PDEV_ID_M 0x0000ff00
  7723. #define HTT_RX_FISA_CONFIG_PDEV_ID_S 8
  7724. #define HTT_RX_FISA_CONFIG_PDEV_ID_GET(_var) \
  7725. (((_var) & HTT_RX_FISA_CONFIG_PDEV_ID_M) >> \
  7726. HTT_RX_FISA_CONFIG_PDEV_ID_S)
  7727. #define HTT_RX_FISA_CONFIG_PDEV_ID_SET(_var, _val) \
  7728. do { \
  7729. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_PDEV_ID, _val); \
  7730. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_PDEV_ID_S)); \
  7731. } while (0)
  7732. /* Dword 1: fisa_control_value fisa config */
  7733. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_M 0x00000001
  7734. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_S 0
  7735. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_GET(_var) \
  7736. (((_var) & HTT_RX_FISA_CONFIG_FISA_ENABLE_M) >> \
  7737. HTT_RX_FISA_CONFIG_FISA_ENABLE_S)
  7738. #define HTT_RX_FISA_CONFIG_FISA_ENABLE_SET(_var, _val) \
  7739. do { \
  7740. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_ENABLE, _val); \
  7741. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_ENABLE_S)); \
  7742. } while (0)
  7743. /* Dword 1: fisa_control_value ipsec_skip_search */
  7744. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M 0x00000002
  7745. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S 1
  7746. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_GET(_var) \
  7747. (((_var) & HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_M) >> \
  7748. HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)
  7749. #define HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_SET(_var, _val) \
  7750. do { \
  7751. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH, _val); \
  7752. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_IPSEC_SKIP_SEARCH_S)); \
  7753. } while (0)
  7754. /* Dword 1: fisa_control_value non_tcp_skip_search */
  7755. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M 0x00000004
  7756. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S 2
  7757. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_GET(_var) \
  7758. (((_var) & HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_M) >> \
  7759. HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)
  7760. #define HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_SET(_var, _val) \
  7761. do { \
  7762. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH, _val); \
  7763. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_NON_TCP_SKIP_SEARCH_S)); \
  7764. } while (0)
  7765. /* Dword 1: fisa_control_value add_ipv4_fixed_hdr */
  7766. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M 0x00000008
  7767. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S 3
  7768. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_GET(_var) \
  7769. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_M) >> \
  7770. HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)
  7771. #define HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_SET(_var, _val) \
  7772. do { \
  7773. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN, _val); \
  7774. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV4_FIXED_HDR_LEN_S)); \
  7775. } while (0)
  7776. /* Dword 1: fisa_control_value add_ipv6_fixed_hdr */
  7777. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M 0x00000010
  7778. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S 4
  7779. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_GET(_var) \
  7780. (((_var) & HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_M) >> \
  7781. HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)
  7782. #define HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_SET(_var, _val) \
  7783. do { \
  7784. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN, _val); \
  7785. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_IPV6_FIXED_HDR_LEN_S)); \
  7786. } while (0)
  7787. /* Dword 1: fisa_control_value tcp_fixed_hdr_len */
  7788. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M 0x00000020
  7789. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S 5
  7790. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_GET(_var) \
  7791. (((_var) & HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_M) >> \
  7792. HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)
  7793. #define HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_SET(_var, _val) \
  7794. do { \
  7795. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN, _val); \
  7796. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_TCP_FIXED_HDR_LEN_S)); \
  7797. } while (0)
  7798. /* Dword 1: fisa_control_value add_udp_hdr_len */
  7799. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M 0x00000040
  7800. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S 6
  7801. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_GET(_var) \
  7802. (((_var) & HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_M) >> \
  7803. HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)
  7804. #define HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_SET(_var, _val) \
  7805. do { \
  7806. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN, _val); \
  7807. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_ADD_UDP_HDR_LEN_S)); \
  7808. } while (0)
  7809. /* Dword 1: fisa_control_value chksum_cum_ip_len_en */
  7810. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M 0x00000080
  7811. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S 7
  7812. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_GET(_var) \
  7813. (((_var) & HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_M) >> \
  7814. HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)
  7815. #define HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_SET(_var, _val) \
  7816. do { \
  7817. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN, _val); \
  7818. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_CHKSUM_CUM_IP_LEN_EN_S)); \
  7819. } while (0)
  7820. /* Dword 1: fisa_control_value disable_tid_check */
  7821. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M 0x00000100
  7822. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S 8
  7823. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_GET(_var) \
  7824. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_M) >> \
  7825. HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)
  7826. #define HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_SET(_var, _val) \
  7827. do { \
  7828. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK, _val); \
  7829. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TID_CHECK_S)); \
  7830. } while (0)
  7831. /* Dword 1: fisa_control_value disable_ta_check */
  7832. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M 0x00000200
  7833. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S 9
  7834. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_GET(_var) \
  7835. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_M) >> \
  7836. HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)
  7837. #define HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_SET(_var, _val) \
  7838. do { \
  7839. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK, _val); \
  7840. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_TA_CHECK_S)); \
  7841. } while (0)
  7842. /* Dword 1: fisa_control_value disable_qos_check */
  7843. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M 0x00000400
  7844. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S 10
  7845. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_GET(_var) \
  7846. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_M) >> \
  7847. HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)
  7848. #define HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_SET(_var, _val) \
  7849. do { \
  7850. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK, _val); \
  7851. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_QOS_CHECK_S)); \
  7852. } while (0)
  7853. /* Dword 1: fisa_control_value disable_raw_check */
  7854. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M 0x00000800
  7855. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S 11
  7856. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_GET(_var) \
  7857. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_M) >> \
  7858. HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)
  7859. #define HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_SET(_var, _val) \
  7860. do { \
  7861. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK, _val); \
  7862. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_RAW_CHECK_S)); \
  7863. } while (0)
  7864. /* Dword 1: fisa_control_value disable_decrypt_err_check */
  7865. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M 0x00001000
  7866. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S 12
  7867. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_GET(_var) \
  7868. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_M) >> \
  7869. HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)
  7870. #define HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_SET(_var, _val) \
  7871. do { \
  7872. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK, _val); \
  7873. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_DECRYPT_ERR_CHECK_S)); \
  7874. } while (0)
  7875. /* Dword 1: fisa_control_value disable_msdu_drop_check */
  7876. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M 0x00002000
  7877. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S 13
  7878. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_GET(_var) \
  7879. (((_var) & HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_M) >> \
  7880. HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)
  7881. #define HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_SET(_var, _val) \
  7882. do { \
  7883. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK, _val); \
  7884. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_DISABLE_MSDU_DROP_CHECK_S)); \
  7885. } while (0)
  7886. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7887. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M 0x0003c000
  7888. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S 14
  7889. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_GET(_var) \
  7890. (((_var) & HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_M) >> \
  7891. HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)
  7892. #define HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_SET(_var, _val) \
  7893. do { \
  7894. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT, _val); \
  7895. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_AGGR_LIMIT_S)); \
  7896. } while (0)
  7897. /* Dword 1: fisa_control_value fisa config */
  7898. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M 0x00000001
  7899. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S 0
  7900. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_GET(_var) \
  7901. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_M) >> \
  7902. HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)
  7903. #define HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_SET(_var, _val) \
  7904. do { \
  7905. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_ENABLE, _val); \
  7906. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_ENABLE_S)); \
  7907. } while (0)
  7908. /* Dword 1: fisa_control_value fisa_aggr_limit */
  7909. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M 0x0000001e
  7910. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S 1
  7911. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_GET(_var) \
  7912. (((_var) & HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_M) >> \
  7913. HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)
  7914. #define HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_SET(_var, _val) \
  7915. do { \
  7916. HTT_CHECK_SET_VAL(HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT, _val); \
  7917. ((_var) |= ((_val) << HTT_RX_FISA_CONFIG_FISA_V2_AGGR_LIMIT_S)); \
  7918. } while (0)
  7919. PREPACK struct htt_h2t_msg_rx_fse_setup_t {
  7920. A_UINT32 msg_type:8, /* HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG */
  7921. pdev_id:8,
  7922. reserved0:16;
  7923. A_UINT32 num_records:20,
  7924. max_search:8,
  7925. ip_da_sa:2, /* htt_ip_da_sa_prefix enumeration */
  7926. reserved1:2;
  7927. A_UINT32 base_addr_lo;
  7928. A_UINT32 base_addr_hi;
  7929. A_UINT32 toeplitz31_0;
  7930. A_UINT32 toeplitz63_32;
  7931. A_UINT32 toeplitz95_64;
  7932. A_UINT32 toeplitz127_96;
  7933. A_UINT32 toeplitz159_128;
  7934. A_UINT32 toeplitz191_160;
  7935. A_UINT32 toeplitz223_192;
  7936. A_UINT32 toeplitz255_224;
  7937. A_UINT32 toeplitz287_256;
  7938. A_UINT32 toeplitz314_288:27,
  7939. reserved2:5;
  7940. } POSTPACK;
  7941. #define HTT_RX_FSE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_fse_setup_t))
  7942. #define HTT_RX_FSE_OPERATION_SZ (sizeof(struct htt_h2t_msg_rx_fse_operation_t))
  7943. #define HTT_RX_FISA_CONFIG_SZ (sizeof(struct htt_h2t_msg_type_fisa_config_t))
  7944. #define HTT_RX_FSE_SETUP_HASH_314_288_M 0x07ffffff
  7945. #define HTT_RX_FSE_SETUP_HASH_314_288_S 0
  7946. /* DWORD 0: Pdev ID */
  7947. #define HTT_RX_FSE_SETUP_PDEV_ID_M 0x0000ff00
  7948. #define HTT_RX_FSE_SETUP_PDEV_ID_S 8
  7949. #define HTT_RX_FSE_SETUP_PDEV_ID_GET(_var) \
  7950. (((_var) & HTT_RX_FSE_SETUP_PDEV_ID_M) >> \
  7951. HTT_RX_FSE_SETUP_PDEV_ID_S)
  7952. #define HTT_RX_FSE_SETUP_PDEV_ID_SET(_var, _val) \
  7953. do { \
  7954. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_PDEV_ID, _val); \
  7955. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_PDEV_ID_S)); \
  7956. } while (0)
  7957. /* DWORD 1:num of records */
  7958. #define HTT_RX_FSE_SETUP_NUM_REC_M 0x000fffff
  7959. #define HTT_RX_FSE_SETUP_NUM_REC_S 0
  7960. #define HTT_RX_FSE_SETUP_NUM_REC_GET(_var) \
  7961. (((_var) & HTT_RX_FSE_SETUP_NUM_REC_M) >> \
  7962. HTT_RX_FSE_SETUP_NUM_REC_S)
  7963. #define HTT_RX_FSE_SETUP_NUM_REC_SET(_var, _val) \
  7964. do { \
  7965. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_NUM_REC, _val); \
  7966. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_NUM_REC_S)); \
  7967. } while (0)
  7968. /* DWORD 1:max_search */
  7969. #define HTT_RX_FSE_SETUP_MAX_SEARCH_M 0x0ff00000
  7970. #define HTT_RX_FSE_SETUP_MAX_SEARCH_S 20
  7971. #define HTT_RX_FSE_SETUP_MAX_SEARCH_GET(_var) \
  7972. (((_var) & HTT_RX_FSE_SETUP_MAX_SEARCH_M) >> \
  7973. HTT_RX_FSE_SETUP_MAX_SEARCH_S)
  7974. #define HTT_RX_FSE_SETUP_MAX_SEARCH_SET(_var, _val) \
  7975. do { \
  7976. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_MAX_SEARCH, _val); \
  7977. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_MAX_SEARCH_S)); \
  7978. } while (0)
  7979. /* DWORD 1:ip_da_sa prefix */
  7980. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M 0x30000000
  7981. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S 28
  7982. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_GET(_var) \
  7983. (((_var) & HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_M) >> \
  7984. HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)
  7985. #define HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_SET(_var, _val) \
  7986. do { \
  7987. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX, _val); \
  7988. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_IP_DA_SA_PREFIX_S)); \
  7989. } while (0)
  7990. /* DWORD 2: Base Address LO */
  7991. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_M 0xffffffff
  7992. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_S 0
  7993. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_GET(_var) \
  7994. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_LO_M) >> \
  7995. HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)
  7996. #define HTT_RX_FSE_SETUP_BASE_ADDR_LO_SET(_var, _val) \
  7997. do { \
  7998. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_LO, _val); \
  7999. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_LO_S)); \
  8000. } while (0)
  8001. /* DWORD 3: Base Address High */
  8002. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_M 0xffffffff
  8003. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_S 0
  8004. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_GET(_var) \
  8005. (((_var) & HTT_RX_FSE_SETUP_BASE_ADDR_HI_M) >> \
  8006. HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)
  8007. #define HTT_RX_FSE_SETUP_BASE_ADDR_HI_SET(_var, _val) \
  8008. do { \
  8009. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_BASE_ADDR_HI, _val); \
  8010. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_BASE_ADDR_HI_S)); \
  8011. } while (0)
  8012. /* DWORD 4-12: Hash Value */
  8013. #define HTT_RX_FSE_SETUP_HASH_VALUE_M 0xffffffff
  8014. #define HTT_RX_FSE_SETUP_HASH_VALUE_S 0
  8015. #define HTT_RX_FSE_SETUP_HASH_VALUE_GET(_var) \
  8016. (((_var) & HTT_RX_FSE_SETUP_HASH_VALUE_M) >> \
  8017. HTT_RX_FSE_SETUP_HASH_VALUE_S)
  8018. #define HTT_RX_FSE_SETUP_HASH_VALUE_SET(_var, _val) \
  8019. do { \
  8020. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_VALUE, _val); \
  8021. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_VALUE_S)); \
  8022. } while (0)
  8023. /* DWORD 13: Hash Value 314:288 bits */
  8024. #define HTT_RX_FSE_SETUP_HASH_314_288_GET(_var) \
  8025. (((_var) & HTT_RX_FSE_SETUP_HASH_314_288_M) >> \
  8026. HTT_RX_FSE_SETUP_HASH_314_288_S)
  8027. #define HTT_RX_FSE_SETUP_HASH_314_288_SET(_var, _val) \
  8028. do { \
  8029. HTT_CHECK_SET_VAL(HTT_RX_FSE_SETUP_HASH_314_288, _val); \
  8030. ((_var) |= ((_val) << HTT_RX_FSE_SETUP_HASH_314_288_S)); \
  8031. } while (0)
  8032. /**
  8033. * @brief Host-->target HTT RX FSE operation message
  8034. *
  8035. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG
  8036. *
  8037. * @details
  8038. * The host will send this Flow Search Engine (FSE) operation message for
  8039. * every flow add/delete operation.
  8040. * The FSE operation includes FSE full cache invalidation or individual entry
  8041. * invalidation.
  8042. * This message can be sent per SOC or per PDEV which is differentiated
  8043. * by pdev id values.
  8044. *
  8045. * |31 16|15 8|7 1|0|
  8046. * |-------------------------------------------------------------|
  8047. * | reserved | pdev_id | MSG_TYPE |
  8048. * |-------------------------------------------------------------|
  8049. * | reserved | operation |I|
  8050. * |-------------------------------------------------------------|
  8051. * | ip_src_addr_31_0 |
  8052. * |-------------------------------------------------------------|
  8053. * | ip_src_addr_63_32 |
  8054. * |-------------------------------------------------------------|
  8055. * | ip_src_addr_95_64 |
  8056. * |-------------------------------------------------------------|
  8057. * | ip_src_addr_127_96 |
  8058. * |-------------------------------------------------------------|
  8059. * | ip_dst_addr_31_0 |
  8060. * |-------------------------------------------------------------|
  8061. * | ip_dst_addr_63_32 |
  8062. * |-------------------------------------------------------------|
  8063. * | ip_dst_addr_95_64 |
  8064. * |-------------------------------------------------------------|
  8065. * | ip_dst_addr_127_96 |
  8066. * |-------------------------------------------------------------|
  8067. * | l4_dst_port | l4_src_port |
  8068. * | (32-bit SPI incase of IPsec) |
  8069. * |-------------------------------------------------------------|
  8070. * | reserved | l4_proto |
  8071. * |-------------------------------------------------------------|
  8072. *
  8073. * where I is 1-bit ipsec_valid.
  8074. *
  8075. * The following field definitions describe the format of the RX FSE operation
  8076. * message sent from the host to target for every add/delete flow entry to flow
  8077. * table.
  8078. *
  8079. * Header fields:
  8080. * dword0 - b'7:0 - msg_type: This will be set to
  8081. * 0x13 (HTT_H2T_MSG_TYPE_RX_FSE_OPERATION_CFG)
  8082. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8083. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8084. * specified pdev's LMAC ring.
  8085. * b'31:16 - reserved : Reserved for future use
  8086. * dword1 - b'0 - ipsec_valid: This indicates protocol IP or IPsec
  8087. * (Internet Protocol Security).
  8088. * IPsec describes the framework for providing security at
  8089. * IP layer. IPsec is defined for both versions of IP:
  8090. * IPV4 and IPV6.
  8091. * Please refer to htt_rx_flow_proto enumeration below for
  8092. * more info.
  8093. * ipsec_valid = 1 for IPSEC packets
  8094. * ipsec_valid = 0 for IP Packets
  8095. * b'7:1 - operation: This indicates types of FSE operation.
  8096. * Refer to htt_rx_fse_operation enumeration:
  8097. * 0 - No Cache Invalidation required
  8098. * 1 - Cache invalidate only one entry given by IP
  8099. * src/dest address at DWORD[2:9]
  8100. * 2 - Complete FSE Cache Invalidation
  8101. * 3 - FSE Disable
  8102. * 4 - FSE Enable
  8103. * b'31:8 - reserved: Reserved for future use
  8104. * dword2:9-b'31:0 - IP src/dest: IPV4/IPV6 source and destination address
  8105. * for per flow addition/deletion
  8106. * For IPV4 src/dest addresses, the first A_UINT32 is used
  8107. * and the subsequent 3 A_UINT32 will be padding bytes.
  8108. * For IPV6 src/dest Addresses, all A_UINT32 are used.
  8109. * dword10 -b'31:0 - L4 src port (15:0): 16-bit Source Port numbers range
  8110. * from 0 to 65535 but only 0 to 1023 are designated as
  8111. * well-known ports. Refer to [RFC1700] for more details.
  8112. * This field is valid only if
  8113. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8114. * - L4 dest port (31:16): 16-bit Destination Port numbers
  8115. * range from 0 to 65535 but only 0 to 1023 are designated
  8116. * as well-known ports. Refer to [RFC1700] for more details.
  8117. * This field is valid only if
  8118. * (valid_ip_proto(l4_proto) && (ipsec_valid == 0))
  8119. * - SPI (31:0): Security Parameters Index is an
  8120. * identification tag added to the header while using IPsec
  8121. * for tunneling the IP traffici.
  8122. * Valid only if IPSec_valid bit (in DWORD1) is set to 1.
  8123. * dword11 -b'7:0 - l4_proto: This carries L4 protocol numbers, which are
  8124. * Assigned Internet Protocol Numbers.
  8125. * l4_proto numbers for standard protocol like UDP/TCP
  8126. * protocol at l4 layer, e.g. l4_proto = 6 for TCP,
  8127. * l4_proto = 17 for UDP etc.
  8128. * b'31:8 - reserved: Reserved for future use.
  8129. *
  8130. */
  8131. PREPACK struct htt_h2t_msg_rx_fse_operation_t {
  8132. A_UINT32 msg_type:8,
  8133. pdev_id:8,
  8134. reserved0:16;
  8135. A_UINT32 ipsec_valid:1,
  8136. operation:7,
  8137. reserved1:24;
  8138. A_UINT32 ip_src_addr_31_0;
  8139. A_UINT32 ip_src_addr_63_32;
  8140. A_UINT32 ip_src_addr_95_64;
  8141. A_UINT32 ip_src_addr_127_96;
  8142. A_UINT32 ip_dest_addr_31_0;
  8143. A_UINT32 ip_dest_addr_63_32;
  8144. A_UINT32 ip_dest_addr_95_64;
  8145. A_UINT32 ip_dest_addr_127_96;
  8146. union {
  8147. A_UINT32 spi;
  8148. struct {
  8149. A_UINT32 l4_src_port:16,
  8150. l4_dest_port:16;
  8151. } ip;
  8152. } u;
  8153. A_UINT32 l4_proto:8,
  8154. reserved:24;
  8155. } POSTPACK;
  8156. /**
  8157. * @brief Host-->target HTT RX Full monitor mode register configuration message
  8158. *
  8159. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE
  8160. *
  8161. * @details
  8162. * The host will send this Full monitor mode register configuration message.
  8163. * This message can be sent per SOC or per PDEV which is differentiated
  8164. * by pdev id values.
  8165. *
  8166. * |31 16|15 11|10 8|7 3|2|1|0|
  8167. * |-------------------------------------------------------------|
  8168. * | reserved | pdev_id | MSG_TYPE |
  8169. * |-------------------------------------------------------------|
  8170. * | reserved |Release Ring |N|Z|E|
  8171. * |-------------------------------------------------------------|
  8172. *
  8173. * where E is 1-bit full monitor mode enable/disable.
  8174. * Z is 1-bit additional descriptor for zero mpdu enable/disable
  8175. * N is 1-bit additional descriptor for non zero mdpu enable/disable
  8176. *
  8177. * The following field definitions describe the format of the full monitor
  8178. * mode configuration message sent from the host to target for each pdev.
  8179. *
  8180. * Header fields:
  8181. * dword0 - b'7:0 - msg_type: This will be set to
  8182. * 0x17 (HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE)
  8183. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8184. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8185. * specified pdev's LMAC ring.
  8186. * b'31:16 - reserved : Reserved for future use.
  8187. * dword1 - b'0 - full_monitor_mode enable: This indicates that the full
  8188. * monitor mode rxdma register is to be enabled or disabled.
  8189. * b'1 - addnl_descs_zero_mpdus_end: This indicates that the
  8190. * additional descriptors at ppdu end for zero mpdus
  8191. * enabled or disabled.
  8192. * b'2 - addnl_descs_non_zero_mpdus_end: This indicates that the
  8193. * additional descriptors at ppdu end for non zero mpdus
  8194. * enabled or disabled.
  8195. * b'10:3 - release_ring: This indicates the destination ring
  8196. * selection for the descriptor at the end of PPDU
  8197. * 0 - REO ring select
  8198. * 1 - FW ring select
  8199. * 2 - SW ring select
  8200. * 3 - Release ring select
  8201. * Refer to htt_rx_full_mon_release_ring.
  8202. * b'31:11 - reserved for future use
  8203. */
  8204. PREPACK struct htt_h2t_msg_rx_full_monitor_mode_t {
  8205. A_UINT32 msg_type:8,
  8206. pdev_id:8,
  8207. reserved0:16;
  8208. A_UINT32 full_monitor_mode_enable:1,
  8209. addnl_descs_zero_mpdus_end:1,
  8210. addnl_descs_non_zero_mpdus_end:1,
  8211. release_ring:8,
  8212. reserved1:21;
  8213. } POSTPACK;
  8214. /**
  8215. * Enumeration for full monitor mode destination ring select
  8216. * 0 - REO destination ring select
  8217. * 1 - FW destination ring select
  8218. * 2 - SW destination ring select
  8219. * 3 - Release destination ring select
  8220. */
  8221. enum htt_rx_full_mon_release_ring {
  8222. HTT_RX_MON_RING_REO,
  8223. HTT_RX_MON_RING_FW,
  8224. HTT_RX_MON_RING_SW,
  8225. HTT_RX_MON_RING_RELEASE,
  8226. };
  8227. #define HTT_RX_FULL_MONITOR_MODE_SETUP_SZ (sizeof(struct htt_h2t_msg_rx_full_monitor_mode_t))
  8228. /* DWORD 0: Pdev ID */
  8229. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M 0x0000ff00
  8230. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S 8
  8231. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_GET(_var) \
  8232. (((_var) & HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_M) >> \
  8233. HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)
  8234. #define HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_SET(_var, _val) \
  8235. do { \
  8236. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID, _val); \
  8237. ((_var) |= ((_val) << HTT_RX_FULL_MONITOR_MODE_OPERATION_PDEV_ID_S)); \
  8238. } while (0)
  8239. /* DWORD 1:ENABLE */
  8240. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_M 0x00000001
  8241. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_S 0
  8242. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_SET(word, enable) \
  8243. do { \
  8244. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ENABLE, enable); \
  8245. (word) |= ((enable) << HTT_RX_FULL_MONITOR_MODE_ENABLE_S); \
  8246. } while (0)
  8247. #define HTT_RX_FULL_MONITOR_MODE_ENABLE_GET(word) \
  8248. (((word) & HTT_RX_FULL_MONITOR_MODE_ENABLE_M) >> HTT_RX_FULL_MONITOR_MODE_ENABLE_S)
  8249. /* DWORD 1:ZERO_MPDU */
  8250. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M 0x00000002
  8251. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S 1
  8252. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_SET(word, zerompdu) \
  8253. do { \
  8254. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU, zerompdu); \
  8255. (word) |= ((zerompdu) << HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S); \
  8256. } while (0)
  8257. #define HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_GET(word) \
  8258. (((word) & HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_ZERO_MPDU_S)
  8259. /* DWORD 1:NON_ZERO_MPDU */
  8260. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M 0x00000004
  8261. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S 2
  8262. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_SET(word, nonzerompdu) \
  8263. do { \
  8264. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU, nonzerompdu); \
  8265. (word) |= ((nonzerompdu) << HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S); \
  8266. } while (0)
  8267. #define HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_GET(word) \
  8268. (((word) & HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_M) >> HTT_RX_FULL_MONITOR_MODE_NON_ZERO_MPDU_S)
  8269. /* DWORD 1:RELEASE_RINGS */
  8270. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M 0x000007f8
  8271. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S 3
  8272. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_SET(word, releaserings) \
  8273. do { \
  8274. HTT_CHECK_SET_VAL(HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS, releaserings); \
  8275. (word) |= ((releaserings) << HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S); \
  8276. } while (0)
  8277. #define HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_GET(word) \
  8278. (((word) & HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_M) >> HTT_RX_FULL_MONITOR_MODE_RELEASE_RINGS_S)
  8279. /**
  8280. * Enumeration for IP Protocol or IPSEC Protocol
  8281. * IPsec describes the framework for providing security at IP layer.
  8282. * IPsec is defined for both versions of IP: IPV4 and IPV6.
  8283. */
  8284. enum htt_rx_flow_proto {
  8285. HTT_RX_FLOW_IP_PROTO,
  8286. HTT_RX_FLOW_IPSEC_PROTO,
  8287. };
  8288. /**
  8289. * Enumeration for FSE Cache Invalidation
  8290. * 0 - No Cache Invalidation required
  8291. * 1 - Cache invalidate only one entry given by IP src/dest address at DWORD2:9
  8292. * 2 - Complete FSE Cache Invalidation
  8293. * 3 - FSE Disable
  8294. * 4 - FSE Enable
  8295. */
  8296. enum htt_rx_fse_operation {
  8297. HTT_RX_FSE_CACHE_INVALIDATE_NONE,
  8298. HTT_RX_FSE_CACHE_INVALIDATE_ENTRY,
  8299. HTT_RX_FSE_CACHE_INVALIDATE_FULL,
  8300. HTT_RX_FSE_DISABLE,
  8301. HTT_RX_FSE_ENABLE,
  8302. };
  8303. /* DWORD 0: Pdev ID */
  8304. #define HTT_RX_FSE_OPERATION_PDEV_ID_M 0x0000ff00
  8305. #define HTT_RX_FSE_OPERATION_PDEV_ID_S 8
  8306. #define HTT_RX_FSE_OPERATION_PDEV_ID_GET(_var) \
  8307. (((_var) & HTT_RX_FSE_OPERATION_PDEV_ID_M) >> \
  8308. HTT_RX_FSE_OPERATION_PDEV_ID_S)
  8309. #define HTT_RX_FSE_OPERATION_PDEV_ID_SET(_var, _val) \
  8310. do { \
  8311. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_PDEV_ID, _val); \
  8312. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_PDEV_ID_S)); \
  8313. } while (0)
  8314. /* DWORD 1:IP PROTO or IPSEC */
  8315. #define HTT_RX_FSE_IPSEC_VALID_M 0x00000001
  8316. #define HTT_RX_FSE_IPSEC_VALID_S 0
  8317. #define HTT_RX_FSE_IPSEC_VALID_SET(word, ipsec_valid) \
  8318. do { \
  8319. HTT_CHECK_SET_VAL(HTT_RX_FSE_IPSEC_VALID, ipsec_valid); \
  8320. (word) |= ((ipsec_valid) << HTT_RX_FSE_IPSEC_VALID_S); \
  8321. } while (0)
  8322. #define HTT_RX_FSE_IPSEC_VALID_GET(word) \
  8323. (((word) & HTT_RX_FSE_IPSEC_VALID_M) >> HTT_RX_FSE_IPSEC_VALID_S)
  8324. /* DWORD 1:FSE Operation */
  8325. #define HTT_RX_FSE_OPERATION_M 0x000000fe
  8326. #define HTT_RX_FSE_OPERATION_S 1
  8327. #define HTT_RX_FSE_OPERATION_SET(word, op_val) \
  8328. do { \
  8329. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION, op_val); \
  8330. (word) |= ((op_val) << HTT_RX_FSE_OPERATION_S); \
  8331. } while (0)
  8332. #define HTT_RX_FSE_OPERATION_GET(word) \
  8333. (((word) & HTT_RX_FSE_OPERATION_M) >> HTT_RX_FSE_OPERATION_S)
  8334. /* DWORD 2-9:IP Address */
  8335. #define HTT_RX_FSE_OPERATION_IP_ADDR_M 0xffffffff
  8336. #define HTT_RX_FSE_OPERATION_IP_ADDR_S 0
  8337. #define HTT_RX_FSE_OPERATION_IP_ADDR_GET(_var) \
  8338. (((_var) & HTT_RX_FSE_OPERATION_IP_ADDR_M) >> \
  8339. HTT_RX_FSE_OPERATION_IP_ADDR_S)
  8340. #define HTT_RX_FSE_OPERATION_IP_ADDR_SET(_var, _val) \
  8341. do { \
  8342. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_IP_ADDR, _val); \
  8343. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_IP_ADDR_S)); \
  8344. } while (0)
  8345. /* DWORD 10:Source Port Number */
  8346. #define HTT_RX_FSE_SOURCEPORT_M 0x0000ffff
  8347. #define HTT_RX_FSE_SOURCEPORT_S 0
  8348. #define HTT_RX_FSE_SOURCEPORT_SET(word, sport) \
  8349. do { \
  8350. HTT_CHECK_SET_VAL(HTT_RX_FSE_SOURCEPORT, sport); \
  8351. (word) |= ((sport) << HTT_RX_FSE_SOURCEPORT_S); \
  8352. } while (0)
  8353. #define HTT_RX_FSE_SOURCEPORT_GET(word) \
  8354. (((word) & HTT_RX_FSE_SOURCEPORT_M) >> HTT_RX_FSE_SOURCEPORT_S)
  8355. /* DWORD 11:Destination Port Number */
  8356. #define HTT_RX_FSE_DESTPORT_M 0xffff0000
  8357. #define HTT_RX_FSE_DESTPORT_S 16
  8358. #define HTT_RX_FSE_DESTPORT_SET(word, dport) \
  8359. do { \
  8360. HTT_CHECK_SET_VAL(HTT_RX_FSE_DESTPORT, dport); \
  8361. (word) |= ((dport) << HTT_RX_FSE_DESTPORT_S); \
  8362. } while (0)
  8363. #define HTT_RX_FSE_DESTPORT_GET(word) \
  8364. (((word) & HTT_RX_FSE_DESTPORT_M) >> HTT_RX_FSE_DESTPORT_S)
  8365. /* DWORD 10-11:SPI (In case of IPSEC) */
  8366. #define HTT_RX_FSE_OPERATION_SPI_M 0xffffffff
  8367. #define HTT_RX_FSE_OPERATION_SPI_S 0
  8368. #define HTT_RX_FSE_OPERATION_SPI_GET(_var) \
  8369. (((_var) & HTT_RX_FSE_OPERATION_SPI_ADDR_M) >> \
  8370. HTT_RX_FSE_OPERATION_SPI_ADDR_S)
  8371. #define HTT_RX_FSE_OPERATION_SPI_SET(_var, _val) \
  8372. do { \
  8373. HTT_CHECK_SET_VAL(HTT_RX_FSE_OPERATION_SPI, _val); \
  8374. ((_var) |= ((_val) << HTT_RX_FSE_OPERATION_SPI_S)); \
  8375. } while (0)
  8376. /* DWORD 12:L4 PROTO */
  8377. #define HTT_RX_FSE_L4_PROTO_M 0x000000ff
  8378. #define HTT_RX_FSE_L4_PROTO_S 0
  8379. #define HTT_RX_FSE_L4_PROTO_SET(word, proto_val) \
  8380. do { \
  8381. HTT_CHECK_SET_VAL(HTT_RX_FSE_L4_PROTO, proto_val); \
  8382. (word) |= ((proto_val) << HTT_RX_FSE_L4_PROTO_S); \
  8383. } while (0)
  8384. #define HTT_RX_FSE_L4_PROTO_GET(word) \
  8385. (((word) & HTT_RX_FSE_L4_PROTO_M) >> HTT_RX_FSE_L4_PROTO_S)
  8386. /**
  8387. * @brief host --> target Receive to configure the RxOLE 3-tuple Hash
  8388. *
  8389. * MSG_TYPE => HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG
  8390. *
  8391. * |31 24|23 |15 8|7 2|1|0|
  8392. * |----------------+----------------+----------------+----------------|
  8393. * | reserved | pdev_id | msg_type |
  8394. * |---------------------------------+----------------+----------------|
  8395. * | reserved |E|F|
  8396. * |---------------------------------+----------------+----------------|
  8397. * Where E = Configure the target to provide the 3-tuple hash value in
  8398. * toeplitz_hash_2_or_4 field of rx_msdu_start tlv
  8399. * F = Configure the target to provide the 3-tuple hash value in
  8400. * flow_id_toeplitz field of rx_msdu_start tlv
  8401. *
  8402. * The following field definitions describe the format of the 3 tuple hash value
  8403. * message sent from the host to target as part of initialization sequence.
  8404. *
  8405. * Header fields:
  8406. * dword0 - b'7:0 - msg_type: This will be set to
  8407. * 0x16 (HTT_H2T_MSG_TYPE_3_TUPLE_HASH_CFG)
  8408. * b'15:8 - pdev_id: 0 indicates msg is for all LMAC rings, i.e. soc
  8409. * 1, 2, 3 indicates pdev_id 0,1,2 and the msg is for the
  8410. * specified pdev's LMAC ring.
  8411. * b'31:16 - reserved : Reserved for future use
  8412. * dword1 - b'0 - flow_id_toeplitz_field_enable
  8413. * b'1 - toeplitz_hash_2_or_4_field_enable
  8414. * b'31:2 - reserved : Reserved for future use
  8415. * ---------+------+----------------------------------------------------------
  8416. * bit1 | bit0 | Functionality
  8417. * ---------+------+----------------------------------------------------------
  8418. * 0 | 1 | Configure the target to provide the 3 tuple hash value
  8419. * | | in flow_id_toeplitz field
  8420. * ---------+------+----------------------------------------------------------
  8421. * 1 | 0 | Configure the target to provide the 3 tuple hash value
  8422. * | | in toeplitz_hash_2_or_4 field
  8423. * ---------+------+----------------------------------------------------------
  8424. * 1 | 1 | Configure the target to provide the 3 tuple hash value
  8425. * | | in both flow_id_toeplitz & toeplitz_hash_2_or_4 field
  8426. * ---------+------+----------------------------------------------------------
  8427. * 0 | 0 | Configure the target to provide the 5 tuple hash value
  8428. * | | in flow_id_toeplitz field 2 or 4 tuple has value in
  8429. * | | toeplitz_hash_2_or_4 field
  8430. *----------------------------------------------------------------------------
  8431. */
  8432. PREPACK struct htt_h2t_msg_rx_3_tuple_hash_cfg_t {
  8433. A_UINT32 msg_type :8,
  8434. pdev_id :8,
  8435. reserved0 :16;
  8436. A_UINT32 flow_id_toeplitz_field_enable :1,
  8437. toeplitz_hash_2_or_4_field_enable :1,
  8438. reserved1 :30;
  8439. } POSTPACK;
  8440. /* DWORD0 : pdev_id configuration Macros */
  8441. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_M 0xff00
  8442. #define HTT_H2T_3_TUPLE_HASH_PDEV_ID_S 8
  8443. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_GET(_var) \
  8444. (((_var) & HTT_H2T_3_TUPLE_HASH_PDEV_ID_M) >> \
  8445. HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)
  8446. #define HTT_RX_3_TUPLE_HASH_PDEV_ID_SET(_var, _val) \
  8447. do { \
  8448. HTT_CHECK_SET_VAL(HTT_H2T_3_TUPLE_HASH_PDEV_ID, _val); \
  8449. ((_var) |= ((_val) << HTT_H2T_3_TUPLE_HASH_PDEV_ID_S)); \
  8450. } while (0)
  8451. /* DWORD1: rx 3 tuple hash value reception field configuration Macros */
  8452. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M 0x1
  8453. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S 0
  8454. #define HTT_FLOW_ID_TOEPLITZ_FIELD_CONFIG_GET(_var) \
  8455. (((_var) & HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_M) >> \
  8456. HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)
  8457. #define HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_SET(_var, _val) \
  8458. do { \
  8459. HTT_CHECK_SET_VAL(HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG, _val); \
  8460. ((_var) |= ((_val) << HTT_H2T_FLOW_ID_TOEPLITZ_FIELD_CONFIG_S)); \
  8461. } while (0)
  8462. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M 0x2
  8463. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S 1
  8464. #define HTT_TOEPLITZ_2_OR_4_FIELD_CONFIG_GET(_var) \
  8465. (((_var) & HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_M) >> \
  8466. HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)
  8467. #define HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_SET(_var, _val) \
  8468. do { \
  8469. HTT_CHECK_SET_VAL(HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG, _val); \
  8470. ((_var) |= ((_val) << HTT_H2T_TOEPLITZ_2_OR_4_FIELD_CONFIG_S)); \
  8471. } while (0)
  8472. #define HTT_3_TUPLE_HASH_CFG_REQ_BYTES 8
  8473. /**
  8474. * @brief host --> target Host PA Address Size
  8475. *
  8476. * MSG_TYPE => HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE
  8477. *
  8478. * @details
  8479. * The HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE message is sent by the host to
  8480. * provide the physical start address and size of each of the memory
  8481. * areas within host DDR that the target FW may need to access.
  8482. *
  8483. * For example, the host can use this message to allow the target FW
  8484. * to set up access to the host's pools of TQM link descriptors.
  8485. * The message would appear as follows:
  8486. *
  8487. * |31 24|23 16|15 8|7 0|
  8488. * |----------------+----------------+----------------+----------------|
  8489. * | reserved | num_entries | msg_type |
  8490. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8491. * | mem area 0 size |
  8492. * |----------------+----------------+----------------+----------------|
  8493. * | mem area 0 physical_address_lo |
  8494. * |----------------+----------------+----------------+----------------|
  8495. * | mem area 0 physical_address_hi |
  8496. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8497. * | mem area 1 size |
  8498. * |----------------+----------------+----------------+----------------|
  8499. * | mem area 1 physical_address_lo |
  8500. * |----------------+----------------+----------------+----------------|
  8501. * | mem area 1 physical_address_hi |
  8502. * |----------------+----------------+----------------+----------------|
  8503. * ...
  8504. * |-=-=-=-=-=-=-=-=+-=-=-=-=-=-=-=-=+=-=-=-=-=-=-=-=-+=-=-=-=-=-=-=-=-|
  8505. * | mem area N size |
  8506. * |----------------+----------------+----------------+----------------|
  8507. * | mem area N physical_address_lo |
  8508. * |----------------+----------------+----------------+----------------|
  8509. * | mem area N physical_address_hi |
  8510. * |----------------+----------------+----------------+----------------|
  8511. *
  8512. * The message is interpreted as follows:
  8513. * dword0 - b'0:7 - msg_type: This will be set to
  8514. * 0x18 (HTT_H2T_MSG_TYPE_HOST_PADDR_SIZE)
  8515. * b'8:15 - number_entries: Indicated the number of host memory
  8516. * areas specified within the remainder of the message
  8517. * b'16:31 - reserved.
  8518. * dword1 - b'0:31 - memory area 0 size in bytes
  8519. * dword2 - b'0:31 - memory area 0 physical address, lower 32 bits
  8520. * dword3 - b'0:31 - memory area 0 physical address, upper 32 bits
  8521. * and similar for memory area 1 through memory area N.
  8522. */
  8523. PREPACK struct htt_h2t_host_paddr_size {
  8524. A_UINT32 msg_type: 8,
  8525. num_entries: 8,
  8526. reserved: 16;
  8527. } POSTPACK;
  8528. PREPACK struct htt_h2t_host_paddr_size_entry_t {
  8529. A_UINT32 size;
  8530. A_UINT32 physical_address_lo;
  8531. A_UINT32 physical_address_hi;
  8532. } POSTPACK;
  8533. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE \
  8534. (sizeof(struct htt_h2t_host_paddr_size_entry_t))
  8535. #define HTT_H2T_HOST_PADDR_SIZE_ENTRY_DWORDS \
  8536. (HTT_H2T_HOST_PADDR_SIZE_ENTRY_SIZE >> 2)
  8537. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M 0x0000FF00
  8538. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S 8
  8539. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_GET(_var) \
  8540. (((_var) & HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_M) >> \
  8541. HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)
  8542. #define HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_SET(_var, _val) \
  8543. do { \
  8544. HTT_CHECK_SET_VAL(HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES, _val); \
  8545. ((_var) |= ((_val) << HTT_H2T_HOST_PADDR_SIZE_NUM_ENTRIES_S)); \
  8546. } while (0)
  8547. /**
  8548. * @brief host --> target Host RXDMA RXOLE PPE register configuration
  8549. *
  8550. * MSG_TYPE => HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG
  8551. *
  8552. * @details
  8553. * The HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG message is sent by the host to
  8554. * provide the PPE DS register confiuration for RXOLE and RXDMA.
  8555. *
  8556. * The message would appear as follows:
  8557. *
  8558. * |31 19|18 |17 |16 |15 |14 |13 9|8|7 0|
  8559. * |---------------------------------+---+---+----------+-+-----------|
  8560. * | reserved |IFO|DNO|DRO|IBO|MIO| RDI |O| msg_type |
  8561. * |---------------------+---+---+---+---+---+----------+-+-----------|
  8562. *
  8563. *
  8564. * The message is interpreted as follows:
  8565. * dword0 - b'0:7 - msg_type: This will be set to
  8566. * 0x19 (HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG)
  8567. * b'8 - override bit to drive MSDUs to PPE ring
  8568. * b'9:13 - REO destination ring indication
  8569. * b'14 - Multi buffer msdu override enable bit
  8570. * b'15 - Intra BSS override
  8571. * b'16 - Decap raw override
  8572. * b'17 - Decap Native wifi override
  8573. * b'18 - IP frag override
  8574. * b'19:31 - reserved
  8575. */
  8576. PREPACK struct htt_h2t_msg_type_rxdma_rxole_ppe_cfg_t {
  8577. A_UINT32 msg_type: 8, /* HTT_H2T_MSG_TYPE_RXDMA_RXOLE_PPE_CFG */
  8578. override: 1,
  8579. reo_destination_indication: 5,
  8580. multi_buffer_msdu_override_en: 1,
  8581. intra_bss_override: 1,
  8582. decap_raw_override: 1,
  8583. decap_nwifi_override: 1,
  8584. ip_frag_override: 1,
  8585. reserved: 13;
  8586. } POSTPACK;
  8587. /* DWORD 0: Override */
  8588. #define HTT_PPE_CFG_OVERRIDE_M 0x00000100
  8589. #define HTT_PPE_CFG_OVERRIDE_S 8
  8590. #define HTT_PPE_CFG_OVERRIDE_GET(_var) \
  8591. (((_var) & HTT_PPE_CFG_OVERRIDE_M) >> \
  8592. HTT_PPE_CFG_OVERRIDE_S)
  8593. #define HTT_PPE_CFG_OVERRIDE_SET(_var, _val) \
  8594. do { \
  8595. HTT_CHECK_SET_VAL(HTT_PPE_CFG_OVERRIDE, _val); \
  8596. ((_var) |= ((_val) << HTT_PPE_CFG_OVERRIDE_S)); \
  8597. } while (0)
  8598. /* DWORD 0: REO Destination Indication*/
  8599. #define HTT_PPE_CFG_REO_DEST_IND_M 0x00003E00
  8600. #define HTT_PPE_CFG_REO_DEST_IND_S 9
  8601. #define HTT_PPE_CFG_REO_DEST_IND_GET(_var) \
  8602. (((_var) & HTT_PPE_CFG_REO_DEST_IND_M) >> \
  8603. HTT_PPE_CFG_REO_DEST_IND_S)
  8604. #define HTT_PPE_CFG_REO_DEST_IND_SET(_var, _val) \
  8605. do { \
  8606. HTT_CHECK_SET_VAL(HTT_PPE_CFG_REO_DEST_IND, _val); \
  8607. ((_var) |= ((_val) << HTT_PPE_CFG_REO_DEST_IND_S)); \
  8608. } while (0)
  8609. /* DWORD 0: Multi buffer MSDU override */
  8610. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M 0x00004000
  8611. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S 14
  8612. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_GET(_var) \
  8613. (((_var) & HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_M) >> \
  8614. HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)
  8615. #define HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_SET(_var, _val) \
  8616. do { \
  8617. HTT_CHECK_SET_VAL(HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN, _val); \
  8618. ((_var) |= ((_val) << HTT_PPE_CFG_MULTI_BUF_MSDU_OVERRIDE_EN_S)); \
  8619. } while (0)
  8620. /* DWORD 0: Intra BSS override */
  8621. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M 0x00008000
  8622. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S 15
  8623. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_GET(_var) \
  8624. (((_var) & HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_M) >> \
  8625. HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)
  8626. #define HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_SET(_var, _val) \
  8627. do { \
  8628. HTT_CHECK_SET_VAL(HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN, _val); \
  8629. ((_var) |= ((_val) << HTT_PPE_CFG_INTRA_BSS_OVERRIDE_EN_S)); \
  8630. } while (0)
  8631. /* DWORD 0: Decap RAW override */
  8632. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M 0x00010000
  8633. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S 16
  8634. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_GET(_var) \
  8635. (((_var) & HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_M) >> \
  8636. HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)
  8637. #define HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_SET(_var, _val) \
  8638. do { \
  8639. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN, _val); \
  8640. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_RAW_OVERRIDE_EN_S)); \
  8641. } while (0)
  8642. /* DWORD 0: Decap NWIFI override */
  8643. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M 0x00020000
  8644. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S 17
  8645. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_GET(_var) \
  8646. (((_var) & HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_M) >> \
  8647. HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)
  8648. #define HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_SET(_var, _val) \
  8649. do { \
  8650. HTT_CHECK_SET_VAL(HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN, _val); \
  8651. ((_var) |= ((_val) << HTT_PPE_CFG_DECAP_NWIFI_OVERRIDE_EN_S)); \
  8652. } while (0)
  8653. /* DWORD 0: IP frag override */
  8654. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M 0x00040000
  8655. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S 18
  8656. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_GET(_var) \
  8657. (((_var) & HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_M) >> \
  8658. HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)
  8659. #define HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_SET(_var, _val) \
  8660. do { \
  8661. HTT_CHECK_SET_VAL(HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN, _val); \
  8662. ((_var) |= ((_val) << HTT_PPE_CFG_IP_FRAG_OVERRIDE_EN_S)); \
  8663. } while (0)
  8664. /*
  8665. * MSG_TYPE => HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG
  8666. *
  8667. * @details
  8668. * The following field definitions describe the format of the HTT host
  8669. * to target FW VDEV TX RX stats retrieve message.
  8670. * The message specifies the type of stats the host wants to retrieve.
  8671. *
  8672. * |31 27|26 25|24 17|16|15 8|7 0|
  8673. * |-----------------------------------------------------------|
  8674. * | rsvd | R | Periodic Int| E| pdev_id | msg type |
  8675. * |-----------------------------------------------------------|
  8676. * | vdev_id lower bitmask |
  8677. * |-----------------------------------------------------------|
  8678. * | vdev_id upper bitmask |
  8679. * |-----------------------------------------------------------|
  8680. * Header fields:
  8681. * Where:
  8682. * dword0 - b'7:0 - msg_type: This will be set to
  8683. * 0x1a (HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG)
  8684. * b'15:8 - pdev id
  8685. * b'16(E) - Enable/Disable the vdev HW stats
  8686. * b'17:24(PI) - Periodic Interval, units = 8 ms, e.g. 125 -> 1000 ms
  8687. * b'25:26(R) - Reset stats bits
  8688. * 0: don't reset stats
  8689. * 1: reset stats once
  8690. * 2: reset stats at the start of each periodic interval
  8691. * b'27:31 - reserved for future use
  8692. * dword1 - b'0:31 - vdev_id lower bitmask
  8693. * dword2 - b'0:31 - vdev_id upper bitmask
  8694. */
  8695. PREPACK struct htt_h2t_vdevs_txrx_stats_cfg {
  8696. A_UINT32 msg_type :8,
  8697. pdev_id :8,
  8698. enable :1,
  8699. periodic_interval :8,
  8700. reset_stats_bits :2,
  8701. reserved0 :5;
  8702. A_UINT32 vdev_id_lower_bitmask;
  8703. A_UINT32 vdev_id_upper_bitmask;
  8704. } POSTPACK;
  8705. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M 0xFF00
  8706. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S 8
  8707. #define HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_GET(_var) \
  8708. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_M) >> \
  8709. HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)
  8710. #define HTT_RX_VDEVS_TXRX_STATS_PDEV_ID_SET(_var, _val) \
  8711. do { \
  8712. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID, _val); \
  8713. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PDEV_ID_S)); \
  8714. } while (0)
  8715. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M 0x10000
  8716. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S 16
  8717. #define HTT_H2T_VDEVS_TXRX_STATS_ENABLE_GET(_var) \
  8718. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_ENABLE_M) >> \
  8719. HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)
  8720. #define HTT_RX_VDEVS_TXRX_STATS_ENABLE_SET(_var, _val) \
  8721. do { \
  8722. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_ENABLE, _val); \
  8723. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_ENABLE_S)); \
  8724. } while (0)
  8725. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M 0x1FE0000
  8726. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S 17
  8727. #define HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_GET(_var) \
  8728. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_M) >> \
  8729. HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)
  8730. #define HTT_RX_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_SET(_var, _val) \
  8731. do { \
  8732. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL, _val); \
  8733. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_PERIODIC_INTERVAL_S)); \
  8734. } while (0)
  8735. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M 0x6000000
  8736. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S 25
  8737. #define HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_GET(_var) \
  8738. (((_var) & HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_M) >> \
  8739. HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)
  8740. #define HTT_RX_VDEVS_TXRX_STATS_RESET_STATS_BITS_SET(_var, _val) \
  8741. do { \
  8742. HTT_CHECK_SET_VAL(HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS, _val); \
  8743. ((_var) |= ((_val) << HTT_H2T_VDEVS_TXRX_STATS_RESET_STATS_BITS_S)); \
  8744. } while (0)
  8745. /*
  8746. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ
  8747. *
  8748. * @details
  8749. * The SAWF_DEF_QUEUES_MAP_REQ message is sent by the host to link
  8750. * the default MSDU queues for one of the TIDs within the specified peer
  8751. * to the specified service class.
  8752. * The TID is indirectly specified - each service class is associated
  8753. * with a TID. All default MSDU queues for this peer-TID will be
  8754. * linked to the service class in question.
  8755. *
  8756. * |31 16|15 8|7 0|
  8757. * |------------------------------+--------------+--------------|
  8758. * | peer ID | svc class ID | msg type |
  8759. * |------------------------------------------------------------|
  8760. * Header fields:
  8761. * dword0 - b'7:0 - msg_type: This will be set to
  8762. * 0x1c (HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ)
  8763. * b'15:8 - service class ID
  8764. * b'31:16 - peer ID
  8765. */
  8766. PREPACK struct htt_h2t_sawf_def_queues_map_req {
  8767. A_UINT32 msg_type :8,
  8768. svc_class_id :8,
  8769. peer_id :16;
  8770. } POSTPACK;
  8771. #define HTT_SAWF_DEF_QUEUES_MAP_REQ_BYTES 4
  8772. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8773. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S 8
  8774. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_GET(_var) \
  8775. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_M) >> \
  8776. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S)
  8777. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_SET(_var, _val) \
  8778. do { \
  8779. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID, _val); \
  8780. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_SVC_CLASS_ID_S));\
  8781. } while (0)
  8782. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M 0xFFFF0000
  8783. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S 16
  8784. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_GET(_var) \
  8785. (((_var) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_M) >> \
  8786. HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)
  8787. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_SET(_var, _val) \
  8788. do { \
  8789. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID, _val); \
  8790. ((_var) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REQ_PEER_ID_S)); \
  8791. } while (0)
  8792. /*
  8793. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ
  8794. *
  8795. * @details
  8796. * The SAWF_DEF_QUEUES_UNMAP_REQ message is sent by the host to
  8797. * remove the linkage of the specified peer-TID's MSDU queues to
  8798. * service classes.
  8799. *
  8800. * |31 16|15 8|7 0|
  8801. * |------------------------------+--------------+--------------|
  8802. * | peer ID | svc class ID | msg type |
  8803. * |------------------------------------------------------------|
  8804. * Header fields:
  8805. * dword0 - b'7:0 - msg_type: This will be set to
  8806. * 0x1d (HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ)
  8807. * b'15:8 - service class ID
  8808. * b'31:16 - peer ID
  8809. * A HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD
  8810. * value for peer ID indicates that the target should
  8811. * apply the UNMAP_REQ to all peers.
  8812. */
  8813. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_PEER_ID_WILDCARD 0xff
  8814. PREPACK struct htt_h2t_sawf_def_queues_unmap_req {
  8815. A_UINT32 msg_type :8,
  8816. svc_class_id :8,
  8817. peer_id :16;
  8818. } POSTPACK;
  8819. #define HTT_SAWF_DEF_QUEUES_UNMAP_REQ_BYTES 4
  8820. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M 0x0000FF00
  8821. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S 8
  8822. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_GET(word0) \
  8823. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_M) >> \
  8824. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)
  8825. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_SET(word0, _val) \
  8826. do { \
  8827. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID, _val); \
  8828. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_SVC_CLASS_ID_S)); \
  8829. } while (0)
  8830. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M 0xFFFF0000
  8831. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S 16
  8832. #define HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_GET(word0) \
  8833. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_M) >> \
  8834. HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)
  8835. #define HTT_RX_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_SET(word0, _val) \
  8836. do { \
  8837. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID, _val); \
  8838. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_UNMAP_REQ_PEER_ID_S)); \
  8839. } while (0)
  8840. /*
  8841. * MSG_TYPE => HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ
  8842. *
  8843. * @details
  8844. * The SAWF_DEF_QUEUES_MAP_REPORT_REQ message is sent by the host to
  8845. * request the target to report what service class the default MSDU queues
  8846. * of the specified TIDs within the peer are linked to.
  8847. * The target will respond with a SAWF_DEF_QUEUES_MAP_REPORT_CONF message
  8848. * to report what service class (if any) the default MSDU queues for
  8849. * each of the specified TIDs are linked to.
  8850. *
  8851. * |31 16|15 8|7 1| 0|
  8852. * |------------------------------+--------------+--------------|
  8853. * | peer ID | TID mask | msg type |
  8854. * |------------------------------------------------------------|
  8855. * | reserved |ETO|
  8856. * |------------------------------------------------------------|
  8857. * Header fields:
  8858. * dword0 - b'7:0 - msg_type: This will be set to
  8859. * 0x1e (HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ)
  8860. * b'15:8 - TID mask
  8861. * b'31:16 - peer ID
  8862. * dword1 - b'0 - "Existing Tids Only" flag
  8863. * If this flag is set, the DEF_QUEUES_MAP_REPORT_CONF
  8864. * message generated by this REQ will only show the
  8865. * mapping for TIDs that actually exist in the target's
  8866. * peer object.
  8867. * Any TIDs that are covered by a MAP_REQ but which
  8868. * do not actually exist will be shown as being
  8869. * unmapped (i.e. svc class ID 0xff).
  8870. * If this flag is cleared, the MAP_REPORT_CONF message
  8871. * will consider not only the mapping of TIDs currently
  8872. * existing in the peer, but also the mapping that will
  8873. * be applied for any TID objects created within this
  8874. * peer in the future.
  8875. * b'31:1 - reserved for future use
  8876. */
  8877. PREPACK struct htt_h2t_sawf_def_queues_map_report_req {
  8878. A_UINT32 msg_type :8,
  8879. tid_mask :8,
  8880. peer_id :16;
  8881. A_UINT32 existing_tids_only:1,
  8882. reserved :31;
  8883. } POSTPACK;
  8884. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_REQ_BYTES 8
  8885. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M 0x0000FF00
  8886. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S 8
  8887. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_GET(word0) \
  8888. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_M) >> \
  8889. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S)
  8890. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_SET(word0, _val) \
  8891. do { \
  8892. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK, _val); \
  8893. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_TID_MASK_S));\
  8894. } while (0)
  8895. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M 0xFFFF0000
  8896. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S 16
  8897. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_GET(word0) \
  8898. (((word0) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_M) >> \
  8899. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)
  8900. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_SET(word0, _val) \
  8901. do { \
  8902. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID, _val); \
  8903. ((word0) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_PEER_ID_S)); \
  8904. } while (0)
  8905. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M 0x00000001
  8906. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S 0
  8907. #define HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_GET(word1) \
  8908. (((word1) & HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_M) >> \
  8909. HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)
  8910. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_SET(word1, _val) \
  8911. do { \
  8912. HTT_CHECK_SET_VAL(HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY, _val); \
  8913. ((word1) |= ((_val) << HTT_H2T_SAWF_DEF_QUEUES_MAP_REPORT_REQ_EXISTING_TIDS_ONLY_S)); \
  8914. } while (0)
  8915. /**
  8916. * @brief Format of shared memory between Host and Target
  8917. * for UMAC recovery feature messaging.
  8918. * @details
  8919. * This is shared memory between Host and Target allocated
  8920. * and used in chips where UMAC recovery feature is supported.
  8921. * This shared memory is allocated per SOC level by Host since each
  8922. * SOC's target Q6FW needs to communicate independently to the Host
  8923. * through its own shared memory.
  8924. * If target sets a bit in t2h_msg (provided it's valid bit offset)
  8925. * then host interprets it as a new message from target.
  8926. * Host clears that particular read bit in t2h_msg after each read
  8927. * operation. It is vice versa for h2t_msg. At any given point
  8928. * of time there is expected to be only one bit set
  8929. * either in t2h_msg or h2t_msg (referring to valid bit offset).
  8930. *
  8931. * The message is interpreted as follows:
  8932. * dword0 - b'0:31 - magic_num: Magic number for the shared memory region
  8933. * added for debuggability purpose.
  8934. * dword1 - b'0 - do_pre_reset
  8935. * b'1 - do_post_reset_start
  8936. * b'2 - do_post_reset_complete
  8937. * b'3 - initiate_umac_recovery
  8938. * b'4 - initiate_target_recovery_sync_using_umac
  8939. * b'5:31 - rsvd_t2h
  8940. * dword2 - b'0 - pre_reset_done
  8941. * b'1 - post_reset_start_done
  8942. * b'2 - post_reset_complete_done
  8943. * b'3 - start_pre_reset (deprecated)
  8944. * b'4:31 - rsvd_h2t
  8945. */
  8946. PREPACK typedef struct {
  8947. /** Magic number added for debuggability. */
  8948. A_UINT32 magic_num;
  8949. union {
  8950. /*
  8951. * BIT [0] :- T2H msg to do pre-reset
  8952. * BIT [1] :- T2H msg to do post-reset start
  8953. * BIT [2] :- T2H msg to do post-reset complete
  8954. * BIT [3] :- T2H msg to indicate to Host that
  8955. * a trigger request for MLO UMAC Recovery
  8956. * is received for UMAC hang.
  8957. * BIT [4] :- T2H msg to indicate to Host that
  8958. * a trigger request for MLO UMAC Recovery
  8959. * is received for Mode-1 Target Recovery.
  8960. * BIT [31 : 5] :- reserved
  8961. */
  8962. A_UINT32 t2h_msg;
  8963. struct {
  8964. A_UINT32
  8965. do_pre_reset: 1, /* BIT [0] */
  8966. do_post_reset_start: 1, /* BIT [1] */
  8967. do_post_reset_complete: 1, /* BIT [2] */
  8968. initiate_umac_recovery: 1, /* BIT [3] */
  8969. initiate_target_recovery_sync_using_umac: 1, /* BIT [4] */
  8970. rsvd_t2h: 27; /* BIT [31:5] */
  8971. };
  8972. };
  8973. union {
  8974. /*
  8975. * BIT [0] :- H2T msg to send pre-reset done
  8976. * BIT [1] :- H2T msg to send post-reset start done
  8977. * BIT [2] :- H2T msg to send post-reset complete done
  8978. * BIT [3] :- H2T msg to start pre-reset. This is deprecated.
  8979. * BIT [31 : 4] :- reserved
  8980. */
  8981. A_UINT32 h2t_msg;
  8982. struct {
  8983. A_UINT32 pre_reset_done : 1, /* BIT [0] */
  8984. post_reset_start_done : 1, /* BIT [1] */
  8985. post_reset_complete_done : 1, /* BIT [2] */
  8986. start_pre_reset : 1, /* BIT [3] */
  8987. rsvd_h2t : 28; /* BIT [31 : 4] */
  8988. };
  8989. };
  8990. } POSTPACK htt_umac_hang_recovery_msg_shmem_t;
  8991. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES \
  8992. (sizeof(htt_umac_hang_recovery_msg_shmem_t))
  8993. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DWORDS \
  8994. (HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_BYTES >> 2)
  8995. /* dword1 - b'0 - do_pre_reset */
  8996. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M 0x00000001
  8997. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S 0
  8998. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_GET(word1) \
  8999. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_M) >> \
  9000. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S)
  9001. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_SET(word1, _val) \
  9002. do { \
  9003. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET, _val); \
  9004. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_PRE_RESET_S));\
  9005. } while (0)
  9006. /* dword1 - b'1 - do_post_reset_start */
  9007. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M 0x00000002
  9008. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S 1
  9009. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_GET(word1) \
  9010. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_M) >> \
  9011. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S)
  9012. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_SET(word1, _val) \
  9013. do { \
  9014. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START, _val); \
  9015. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_START_S));\
  9016. } while (0)
  9017. /* dword1 - b'2 - do_post_reset_complete */
  9018. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M 0x00000004
  9019. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S 2
  9020. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_GET(word1) \
  9021. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_M) >> \
  9022. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S)
  9023. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_SET(word1, _val) \
  9024. do { \
  9025. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE, _val); \
  9026. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_DO_POST_RESET_COMPLETE_S));\
  9027. } while (0)
  9028. /* dword1 - b'3 - initiate_umac_recovery */
  9029. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M 0x00000008
  9030. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S 3
  9031. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_GET(word1) \
  9032. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_M) >> \
  9033. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S)
  9034. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_SET(word1, _val) \
  9035. do { \
  9036. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY, _val); \
  9037. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_UMAC_RECOVERY_S));\
  9038. } while (0)
  9039. /* dword1 - b'4 - initiate_target_recovery_sync_using_umac */
  9040. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M 0x00000010
  9041. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S 4
  9042. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_GET(word1) \
  9043. (((word1) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_M) >> \
  9044. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S)
  9045. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_SET(word1, _val) \
  9046. do { \
  9047. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC, _val); \
  9048. ((word1) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_INITIATE_TARGET_RECOVERY_SYNC_USING_UMAC_S));\
  9049. } while (0)
  9050. /* dword2 - b'0 - pre_reset_done */
  9051. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M 0x00000001
  9052. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S 0
  9053. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_GET(word2) \
  9054. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_M) >> \
  9055. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S)
  9056. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_SET(word2, _val) \
  9057. do { \
  9058. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE, _val); \
  9059. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_PRE_RESET_DONE_S));\
  9060. } while (0)
  9061. /* dword2 - b'1 - post_reset_start_done */
  9062. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M 0x00000002
  9063. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S 1
  9064. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_GET(word2) \
  9065. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_M) >> \
  9066. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S)
  9067. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_SET(word2, _val) \
  9068. do { \
  9069. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE, _val); \
  9070. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_START_DONE_S));\
  9071. } while (0)
  9072. /* dword2 - b'2 - post_reset_complete_done */
  9073. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M 0x00000004
  9074. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S 2
  9075. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_GET(word2) \
  9076. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_M) >> \
  9077. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S)
  9078. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_SET(word2, _val) \
  9079. do { \
  9080. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE, _val); \
  9081. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_POST_RESET_COMPLETE_DONE_S));\
  9082. } while (0)
  9083. /* dword2 - b'3 - start_pre_reset */
  9084. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M 0x00000008
  9085. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S 3
  9086. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_GET(word2) \
  9087. (((word2) & HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_M) >> \
  9088. HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S)
  9089. #define HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_SET(word2, _val) \
  9090. do { \
  9091. HTT_CHECK_SET_VAL(HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET, _val); \
  9092. ((word2) |= ((_val) << HTT_UMAC_HANG_RECOVERY_MSG_SHMEM_START_PRE_RESET_S));\
  9093. } while (0)
  9094. /**
  9095. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message
  9096. *
  9097. * @details
  9098. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP message is sent
  9099. * by the host to provide prerequisite info to target for the UMAC hang
  9100. * recovery feature.
  9101. * The info sent in this H2T message are T2H message method, H2T message
  9102. * method, T2H MSI interrupt number and physical start address, size of
  9103. * the shared memory (refers to the shared memory dedicated for messaging
  9104. * between host and target when the DUT is in UMAC hang recovery mode).
  9105. * This H2T message is expected to be only sent if the WMI service bit
  9106. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target.
  9107. *
  9108. * |31 16|15 12|11 8|7 0|
  9109. * |-------------------------------+--------------+--------------+------------|
  9110. * | reserved |h2t msg method|t2h msg method| msg_type |
  9111. * |--------------------------------------------------------------------------|
  9112. * | t2h msi interrupt number |
  9113. * |--------------------------------------------------------------------------|
  9114. * | shared memory area size |
  9115. * |--------------------------------------------------------------------------|
  9116. * | shared memory area physical address low |
  9117. * |--------------------------------------------------------------------------|
  9118. * | shared memory area physical address high |
  9119. * |--------------------------------------------------------------------------|
  9120. *
  9121. * The message is interpreted as follows:
  9122. * dword0 - b'0:7 - msg_type
  9123. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP)
  9124. * b'8:11 - t2h_msg_method: indicates method to be used for
  9125. * T2H communication in UMAC hang recovery mode.
  9126. * Value zero indicates MSI interrupt (default method).
  9127. * Refer to htt_umac_hang_recovery_msg_method enum.
  9128. * b'12:15 - h2t_msg_method: indicates method to be used for
  9129. * H2T communication in UMAC hang recovery mode.
  9130. * Value zero indicates polling by target for this h2t msg
  9131. * during UMAC hang recovery mode.
  9132. * Refer to htt_umac_hang_recovery_msg_method enum.
  9133. * b'16:31 - reserved.
  9134. * dword1 - b'0:31 - t2h_msi_data: MSI data to be used for
  9135. * T2H communication in UMAC hang recovery mode.
  9136. * dword2 - b'0:31 - size: size of shared memory dedicated for messaging
  9137. * only when in UMAC hang recovery mode.
  9138. * This refers to size in bytes.
  9139. * dword3 - b'0:31 - physical_address_lo: lower 32 bit physical address
  9140. * of the shared memory dedicated for messaging only when
  9141. * in UMAC hang recovery mode.
  9142. * dword4 - b'0:31 - physical_address_hi: higher 32 bit physical address
  9143. * of the shared memory dedicated for messaging only when
  9144. * in UMAC hang recovery mode.
  9145. */
  9146. /* t2h_msg_method and h2t_msg_method */
  9147. enum htt_umac_hang_recovery_msg_method {
  9148. htt_umac_hang_recovery_msg_t2h_msi_and_h2t_polling = 0,
  9149. };
  9150. PREPACK typedef struct {
  9151. A_UINT32 msg_type : 8,
  9152. t2h_msg_method : 4,
  9153. h2t_msg_method : 4,
  9154. reserved : 16;
  9155. A_UINT32 t2h_msi_data;
  9156. /* size bytes and physical address of shared memory. */
  9157. struct htt_h2t_host_paddr_size_entry_t msg_shared_mem;
  9158. } POSTPACK htt_h2t_umac_hang_recovery_prerequisite_setup_t;
  9159. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES \
  9160. (sizeof(htt_h2t_umac_hang_recovery_prerequisite_setup_t))
  9161. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_DWORDS \
  9162. (HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_BYTES >> 2)
  9163. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M 0x00000F00
  9164. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S 8
  9165. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_GET(word0) \
  9166. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_M) >> \
  9167. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S)
  9168. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_SET(word0, _val) \
  9169. do { \
  9170. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD, _val); \
  9171. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_T2H_MSG_METHOD_S));\
  9172. } while (0)
  9173. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M 0x0000F000
  9174. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S 12
  9175. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_GET(word0) \
  9176. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_M) >> \
  9177. HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S)
  9178. #define HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_SET(word0, _val) \
  9179. do { \
  9180. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD, _val); \
  9181. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP_H2T_MSG_METHOD_S));\
  9182. } while (0)
  9183. /**
  9184. * @brief HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET message
  9185. *
  9186. * @details
  9187. * The HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET is a SOC level
  9188. * HTT message sent by the host to indicate that the target needs to start the
  9189. * UMAC hang recovery feature from the point of pre-reset routine.
  9190. * The purpose of this H2T message is to have host synchronize and trigger
  9191. * UMAC recovery across all targets.
  9192. * The info sent in this H2T message is the flag to indicate whether the
  9193. * target needs to execute UMAC-recovery in context of the Initiator or
  9194. * Non-Initiator.
  9195. * This H2T message is expected to be sent as response to the
  9196. * initiate_umac_recovery indication from the Initiator target attached to
  9197. * this same host.
  9198. * This H2T message is expected to be only sent if the WMI service bit
  9199. * WMI_SERVICE_UMAC_HANG_RECOVERY_SUPPORT was firstly indicated by the target
  9200. * and HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_PREREQUISITE_SETUP was sent
  9201. * beforehand.
  9202. *
  9203. * |31 10|9|8|7 0|
  9204. * |-----------------------------------------------------------|
  9205. * | reserved |U|I| msg_type |
  9206. * |-----------------------------------------------------------|
  9207. * Where:
  9208. * I = is_initiator
  9209. * U = is_umac_hang
  9210. *
  9211. * The message is interpreted as follows:
  9212. * dword0 - b'0:7 - msg_type
  9213. * (HTT_H2T_MSG_TYPE_UMAC_HANG_RECOVERY_SOC_START_PRE_RESET)
  9214. * b'8 - is_initiator: indicates whether the target needs to
  9215. * execute the UMAC-recovery in context of the Initiator or
  9216. * Non-Initiator.
  9217. * The value zero indicates this target is Non-Initiator.
  9218. * b'9 - is_umac_hang: indicates whether MLO UMAC recovery
  9219. * executed in context of UMAC hang or Target recovery.
  9220. * b'10:31 - reserved.
  9221. */
  9222. PREPACK typedef struct {
  9223. A_UINT32 msg_type : 8,
  9224. is_initiator : 1,
  9225. is_umac_hang : 1,
  9226. reserved : 22;
  9227. } POSTPACK htt_h2t_umac_hang_recovery_start_pre_reset_t;
  9228. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES \
  9229. (sizeof(htt_h2t_umac_hang_recovery_start_pre_reset_t))
  9230. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_DWORDS \
  9231. (HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_BYTES >> 2)
  9232. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M 0x00000100
  9233. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S 8
  9234. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_GET(word0) \
  9235. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_M) >> \
  9236. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S)
  9237. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_SET(word0, _val) \
  9238. do { \
  9239. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR, _val); \
  9240. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_INITIATOR_S));\
  9241. } while (0)
  9242. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M 0x00000200
  9243. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S 9
  9244. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_GET(word0) \
  9245. (((word0) & HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_M) >> \
  9246. HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S)
  9247. #define HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_SET(word0, _val) \
  9248. do { \
  9249. HTT_CHECK_SET_VAL(HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG, _val); \
  9250. ((word0) |= ((_val) << HTT_H2T_UMAC_HANG_RECOVERY_START_PRE_RESET_IS_UMAC_HANG_S));\
  9251. } while (0)
  9252. /*
  9253. * @brief host -> target HTT RX_CCE_SUPER_RULE_SETUP message
  9254. *
  9255. * MSG_TYPE => HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP
  9256. *
  9257. * @details
  9258. * Host sends RX_CCE_SUPER_RULE setup message to target, in order to request,
  9259. * install or uninstall rx cce super rules to match certain kind of packets
  9260. * with specific parameters. Target sets up HW registers based on setup message
  9261. * and always confirms back to Host.
  9262. *
  9263. * The message would appear as follows:
  9264. * |31 24|23 16|15 8|7 0|
  9265. * |-----------------+-----------------+-----------------+-----------------|
  9266. * | reserved | operation | pdev_id | msg_type |
  9267. * |-----------------------------------------------------------------------|
  9268. * | cce_super_rule_param[0] |
  9269. * |-----------------------------------------------------------------------|
  9270. * | cce_super_rule_param[1] |
  9271. * |-----------------------------------------------------------------------|
  9272. *
  9273. * The message is interpreted as follows:
  9274. * dword0 - b'0:7 - msg_type: This will be set to
  9275. * 0x23 (HTT_H2T_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP)
  9276. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is for
  9277. * b'16:23 - operation: Identify operation to be taken,
  9278. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  9279. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL
  9280. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE
  9281. * b'24:31 - reserved
  9282. * dword1~10 - cce_super_rule_param[0]:
  9283. * contains parameters used to setup RX_CCE_SUPER_RULE_0
  9284. * dword11~20 - cce_super_rule_param[1]:
  9285. * contains parameters used to setup RX_CCE_SUPER_RULE_1
  9286. *
  9287. * Each cce_super_rule_param structure would appear as follows:
  9288. * |31 24|23 16|15 8|7 0|
  9289. * |-----------------+-----------------+-----------------+-----------------|
  9290. * |src_ipv6_addr[3] |src_ipv6_addr[2] |src_ipv6_addr[1] |src_ipv6_addr[0] |
  9291. * |/src_ipv4_addr[3]|/src_ipv4_addr[2]|/src_ipv4_addr[1]|/src_ipv4_addr[0]|
  9292. * |-----------------------------------------------------------------------|
  9293. * |src_ipv6_addr[7] |src_ipv6_addr[6] |src_ipv6_addr[5] |src_ipv6_addr[4] |
  9294. * |-----------------------------------------------------------------------|
  9295. * |src_ipv6_addr[11]|src_ipv6_addr[10]|src_ipv6_addr[9] |src_ipv6_addr[8] |
  9296. * |-----------------------------------------------------------------------|
  9297. * |src_ipv6_addr[15]|src_ipv6_addr[14]|src_ipv6_addr[13]|src_ipv6_addr[12]|
  9298. * |-----------------------------------------------------------------------|
  9299. * |dst_ipv6_addr[3] |dst_ipv6_addr[2] |dst_ipv6_addr[1] |dst_ipv6_addr[0] |
  9300. * |/dst_ipv4_addr[3]|/dst_ipv4_addr[2]|/dst_ipv4_addr[1]|/dst_ipv4_addr[0]|
  9301. * |-----------------------------------------------------------------------|
  9302. * |dst_ipv6_addr[7] |dst_ipv6_addr[6] |dst_ipv6_addr[5] |dst_ipv6_addr[4] |
  9303. * |-----------------------------------------------------------------------|
  9304. * |dst_ipv6_addr[11]|dst_ipv6_addr[10]|dst_ipv6_addr[9] |dst_ipv6_addr[8] |
  9305. * |-----------------------------------------------------------------------|
  9306. * |dst_ipv6_addr[15]|dst_ipv6_addr[14]|dst_ipv6_addr[13]|dst_ipv6_addr[12]|
  9307. * |-----------------------------------------------------------------------|
  9308. * | is_valid | l4_type | l3_type |
  9309. * |-----------------------------------------------------------------------|
  9310. * | l4_dst_port | l4_src_port |
  9311. * |-----------------------------------------------------------------------|
  9312. *
  9313. * The cce_super_rule_param[0] structure is interpreted as follows:
  9314. * dword1 - b'0:7 - src_ipv6_addr[0]: b'120:127 of source ipv6 address
  9315. * (or src_ipv4_addr[0]: b'24:31 of source ipv4 address,
  9316. * in case of ipv4)
  9317. * b'8:15 - src_ipv6_addr[1]: b'112:119 of source ipv6 address
  9318. * (or src_ipv4_addr[1]: b'16:23 of source ipv4 address,
  9319. * in case of ipv4)
  9320. * b'16:23 - src_ipv6_addr[2]: b'104:111 of source ipv6 address
  9321. * (or src_ipv4_addr[2]: b'8:15 of source ipv4 address,
  9322. * in case of ipv4)
  9323. * b'24:31 - src_ipv6_addr[3]: b'96:103 of source ipv6 address
  9324. * (or src_ipv4_addr[3]: b'0:7 of source ipv4 address,
  9325. * in case of ipv4)
  9326. * dword2 - b'0:7 - src_ipv6_addr[4]: b'88:95 of source ipv6 address
  9327. * b'8:15 - src_ipv6_addr[5]: b'80:87 of source ipv6 address
  9328. * b'16:23 - src_ipv6_addr[6]: b'72:79 of source ipv6 address
  9329. * b'24:31 - src_ipv6_addr[7]: b'64:71 of source ipv6 address
  9330. * dword3 - b'0:7 - src_ipv6_addr[8]: b'56:63 of source ipv6 address
  9331. * b'8:15 - src_ipv6_addr[9]: b'48:55 of source ipv6 address
  9332. * b'16:23 - src_ipv6_addr[10]: b'40:47 of source ipv6 address
  9333. * b'24:31 - src_ipv6_addr[11]: b'32:39 of source ipv6 address
  9334. * dword4 - b'0:7 - src_ipv6_addr[12]: b'24:31 of source ipv6 address
  9335. * b'8:15 - src_ipv6_addr[13]: b'16:23 of source ipv6 address
  9336. * b'16:23 - src_ipv6_addr[14]: b'8:15 of source ipv6 address
  9337. * b'24:31 - src_ipv6_addr[15]: b'0:7 of source ipv6 address
  9338. * dword5 - b'0:7 - dst_ipv6_addr[0]: b'120:127 of destination ipv6 address
  9339. * (or dst_ipv4_addr[0]: b'24:31 of destination
  9340. * ipv4 address, in case of ipv4)
  9341. * b'8:15 - dst_ipv6_addr[1]: b'112:119 of destination ipv6 address
  9342. * (or dst_ipv4_addr[1]: b'16:23 of destination
  9343. * ipv4 address, in case of ipv4)
  9344. * b'16:23 - dst_ipv6_addr[2]: b'104:111 of destination ipv6 address
  9345. * (or dst_ipv4_addr[2]: b'8:15 of destination
  9346. * ipv4 address, in case of ipv4)
  9347. * b'24:31 - dst_ipv6_addr[3]: b'96:103 of destination ipv6 address
  9348. * (or dst_ipv4_addr[3]: b'0:7 of destination
  9349. * ipv4 address, in case of ipv4)
  9350. * dword6 - b'0:7 - dst_ipv6_addr[4]: b'88:95 of destination ipv6 address
  9351. * b'8:15 - dst_ipv6_addr[5]: b'80:87 of destination ipv6 address
  9352. * b'16:23 - dst_ipv6_addr[6]: b'72:79 of destination ipv6 address
  9353. * b'24:31 - dst_ipv6_addr[7]: b'64:71 of destination ipv6 address
  9354. * dword7 - b'0:7 - dst_ipv6_addr[8]: b'56:63 of destination ipv6 address
  9355. * b'8:15 - dst_ipv6_addr[9]: b'48:55 of destination ipv6 address
  9356. * b'16:23 - dst_ipv6_addr[10]: b'40:47 of destination ipv6 address
  9357. * b'24:31 - dst_ipv6_addr[11]: b'32:39 of destination ipv6 address
  9358. * dword8 - b'0:7 - dst_ipv6_addr[12]: b'24:31 of destination ipv6 address
  9359. * b'8:15 - dst_ipv6_addr[13]: b'16:23 of destination ipv6 address
  9360. * b'16:23 - dst_ipv6_addr[14]: b'8:15 of destination ipv6 address
  9361. * b'24:31 - dst_ipv6_addr[15]: b'0:7 of destination ipv6 address
  9362. * dword9 - b'0:15 - l3_type: type of L3 protocol, indicating L3 protocol used
  9363. * 0x0008: ipv4
  9364. * 0xdd86: ipv6
  9365. * b'16:23 - l4_type: type of L4 protocol, indicating L4 protocol used
  9366. * 6: TCP
  9367. * 17: UDP
  9368. * b'24:31 - is_valid: indicate whether this parameter is valid
  9369. * 0: invalid
  9370. * 1: valid
  9371. * dword10 - b'0:15 - l4_src_port: TCP/UDP source port field
  9372. * b'16:31 - l4_dst_port: TCP/UDP destination port field
  9373. *
  9374. * The cce_super_rule_param[1] structure is similar.
  9375. */
  9376. #define HTT_RX_CCE_SUPER_RULE_SETUP_NUM 2
  9377. enum htt_rx_cce_super_rule_setup_operation {
  9378. HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST = 0,
  9379. HTT_RX_CCE_SUPER_RULE_INSTALL,
  9380. HTT_RX_CCE_SUPER_RULE_RELEASE,
  9381. /* All operation should be before this */
  9382. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_OPERATION,
  9383. };
  9384. typedef struct {
  9385. union {
  9386. A_UINT8 src_ipv4_addr[4];
  9387. A_UINT8 src_ipv6_addr[16];
  9388. };
  9389. union {
  9390. A_UINT8 dst_ipv4_addr[4];
  9391. A_UINT8 dst_ipv6_addr[16];
  9392. };
  9393. A_UINT32 l3_type: 16,
  9394. l4_type: 8,
  9395. is_valid: 8;
  9396. A_UINT32 l4_src_port: 16,
  9397. l4_dst_port: 16;
  9398. } htt_rx_cce_super_rule_param_t;
  9399. PREPACK struct htt_rx_cce_super_rule_setup_t {
  9400. A_UINT32 msg_type: 8,
  9401. pdev_id: 8,
  9402. operation: 8,
  9403. reserved: 8;
  9404. htt_rx_cce_super_rule_param_t
  9405. cce_super_rule_param[HTT_RX_CCE_SUPER_RULE_SETUP_NUM];
  9406. } POSTPACK;
  9407. #define HTT_RX_CCE_SUPER_RULE_SETUP_SZ \
  9408. (sizeof(struct htt_rx_cce_super_rule_setup_t))
  9409. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M 0x0000ff00
  9410. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S 8
  9411. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_GET(_var) \
  9412. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_M) >> \
  9413. HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)
  9414. #define HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_SET(_var, _val) \
  9415. do { \
  9416. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID, _val); \
  9417. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_PDEV_ID_S)); \
  9418. } while (0)
  9419. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M 0x00ff0000
  9420. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S 16
  9421. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_GET(_var) \
  9422. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_M) >> \
  9423. HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)
  9424. #define HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_SET(_var, _val) \
  9425. do { \
  9426. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION, _val); \
  9427. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_OPERATION_S)); \
  9428. } while (0)
  9429. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M 0x0000ffff
  9430. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S 0
  9431. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_GET(_var) \
  9432. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_M) >> \
  9433. HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)
  9434. #define HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_SET(_var, _val) \
  9435. do { \
  9436. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE, _val); \
  9437. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L3_TYPE_S)); \
  9438. } while (0)
  9439. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M 0x00ff0000
  9440. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S 16
  9441. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_GET(_var) \
  9442. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_M) >> \
  9443. HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)
  9444. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_SET(_var, _val) \
  9445. do { \
  9446. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE, _val); \
  9447. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_TYPE_S)); \
  9448. } while (0)
  9449. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M 0xff000000
  9450. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S 24
  9451. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_GET(_var) \
  9452. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_M) >> \
  9453. HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)
  9454. #define HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_SET(_var, _val) \
  9455. do { \
  9456. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID, _val); \
  9457. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_IS_VALID_S)); \
  9458. } while (0)
  9459. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M 0x0000ffff
  9460. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S 0
  9461. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_GET(_var) \
  9462. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_M) >> \
  9463. HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)
  9464. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_SET(_var, _val) \
  9465. do { \
  9466. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT, _val); \
  9467. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_SRC_PORT_S)); \
  9468. } while (0)
  9469. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M 0xffff0000
  9470. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S 16
  9471. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_GET(_var) \
  9472. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_M) >> \
  9473. HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)
  9474. #define HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_SET(_var, _val) \
  9475. do { \
  9476. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT, _val); \
  9477. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_L4_DST_PORT_S)); \
  9478. } while (0)
  9479. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_GET(_ptr, _array) \
  9480. do { \
  9481. A_MEMCPY(_array, _ptr, 4); \
  9482. } while (0)
  9483. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV4_ADDR_ARRAY_SET(_ptr, _array) \
  9484. do { \
  9485. A_MEMCPY(_ptr, _array, 4); \
  9486. } while (0)
  9487. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_GET(_ptr, _array) \
  9488. do { \
  9489. A_MEMCPY(_array, _ptr, 16); \
  9490. } while (0)
  9491. #define HTT_RX_CCE_SUPER_RULE_SETUP_IPV6_ADDR_ARRAY_SET(_ptr, _array) \
  9492. do { \
  9493. A_MEMCPY(_ptr, _array, 16); \
  9494. } while (0)
  9495. /**
  9496. * htt_h2t_primary_link_peer_status_type -
  9497. * Unique number for each status or reasons
  9498. * The status reasons can go up to 255 max
  9499. */
  9500. enum htt_h2t_primary_link_peer_status_type {
  9501. /* Host Primary Link Peer migration Success */
  9502. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_OK = 0,
  9503. /* keep this last */
  9504. /* Host Primary Link Peer migration Fail */
  9505. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_FAIL = 254,
  9506. HTT_H2T_PRIMARY_LINK_PEER_MIGRATION_NUM_STATUS = 255
  9507. };
  9508. /**
  9509. * @brief host -> Primary peer migration completion message from host
  9510. *
  9511. * MSG_TYPE => HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP
  9512. *
  9513. * @details
  9514. * HTT_H2T_MSG_TYPE_PRIMARY_PEER_MIGRATE_RESP message is sent by host to
  9515. * target Confirming that primary link peer migration has completed,
  9516. * in response to a HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  9517. * message from the target.
  9518. *
  9519. * The message would appear as follows:
  9520. *
  9521. * |31 16|15 12|11 8|7 0|
  9522. * |----------------------------+----------+---------+--------------|
  9523. * | vdev ID | pdev ID | chip ID | msg type |
  9524. * |----------------------------+----------+---------+--------------|
  9525. * | ML peer ID | SW peer ID |
  9526. * |----------------------------+--------------------+--------------|
  9527. * | reserved | status |
  9528. * |-------------------------------------------------+--------------|
  9529. *
  9530. * The message is interpreted as follows:
  9531. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  9532. * (HTT_H2T_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_RESP)
  9533. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  9534. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  9535. * as primary
  9536. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  9537. * as primary
  9538. *
  9539. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  9540. * chosen as primary
  9541. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  9542. * primary peer belongs.
  9543. */
  9544. typedef struct {
  9545. A_UINT32 msg_type: 8, /* bits 7:0 */
  9546. chip_id: 4, /* bits 11:8 */
  9547. pdev_id: 4, /* bits 15:12 */
  9548. vdev_id: 16; /* bits 31:16 */
  9549. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  9550. ml_peer_id: 16; /* bits 31:16 */
  9551. A_UINT32 status: 8, /* bits 7:0 */
  9552. reserved: 24; /* bits 31:8 */
  9553. } htt_h2t_primary_link_peer_migrate_resp_t;
  9554. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  9555. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  9556. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  9557. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  9558. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  9559. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  9560. do { \
  9561. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  9562. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  9563. } while (0)
  9564. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  9565. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  9566. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  9567. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  9568. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  9569. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  9570. do { \
  9571. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  9572. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  9573. } while (0)
  9574. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  9575. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  9576. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  9577. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  9578. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  9579. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  9580. do { \
  9581. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  9582. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  9583. } while (0)
  9584. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  9585. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  9586. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  9587. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  9588. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  9589. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  9590. do { \
  9591. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  9592. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  9593. } while (0)
  9594. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  9595. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  9596. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  9597. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  9598. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  9599. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  9600. do { \
  9601. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  9602. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  9603. } while (0)
  9604. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M 0x000000FF
  9605. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S 0
  9606. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_GET(_var) \
  9607. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_M) >> \
  9608. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S)
  9609. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_SET(_var, _val) \
  9610. do { \
  9611. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS, _val); \
  9612. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_STATUS_S));\
  9613. } while (0)
  9614. /*=== target -> host messages ===============================================*/
  9615. enum htt_t2h_msg_type {
  9616. HTT_T2H_MSG_TYPE_VERSION_CONF = 0x0,
  9617. HTT_T2H_MSG_TYPE_RX_IND = 0x1,
  9618. HTT_T2H_MSG_TYPE_RX_FLUSH = 0x2,
  9619. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  9620. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  9621. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  9622. HTT_T2H_MSG_TYPE_RX_DELBA = 0x6,
  9623. HTT_T2H_MSG_TYPE_TX_COMPL_IND = 0x7,
  9624. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  9625. HTT_T2H_MSG_TYPE_STATS_CONF = 0x9,
  9626. HTT_T2H_MSG_TYPE_RX_FRAG_IND = 0xa,
  9627. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  9628. DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND = 0xc, /* no longer used */
  9629. HTT_T2H_MSG_TYPE_TX_INSPECT_IND = 0xd,
  9630. HTT_T2H_MSG_TYPE_MGMT_TX_COMPL_IND = 0xe,
  9631. /* only used for HL, add HTT MSG for HTT CREDIT update */
  9632. HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND = 0xf,
  9633. HTT_T2H_MSG_TYPE_RX_PN_IND = 0x10,
  9634. HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND = 0x11,
  9635. HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND = 0x12,
  9636. /* 0x13 is reserved for RX_RING_LOW_IND (RX Full reordering related) */
  9637. HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE = 0x14,
  9638. HTT_T2H_MSG_TYPE_CHAN_CHANGE = 0x15,
  9639. HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR = 0x16,
  9640. HTT_T2H_MSG_TYPE_RATE_REPORT = 0x17,
  9641. HTT_T2H_MSG_TYPE_FLOW_POOL_MAP = 0x18,
  9642. HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP = 0x19,
  9643. HTT_T2H_MSG_TYPE_SRING_SETUP_DONE = 0x1a,
  9644. HTT_T2H_MSG_TYPE_MAP_FLOW_INFO = 0x1b,
  9645. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  9646. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  9647. HTT_T2H_MSG_TYPE_PEER_MAP_V2 = 0x1e,
  9648. HTT_T2H_MSG_TYPE_PEER_UNMAP_V2 = 0x1f,
  9649. HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND = 0x20,
  9650. HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE = 0x21,
  9651. HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND = 0x22,
  9652. HTT_T2H_MSG_TYPE_PEER_STATS_IND = 0x23,
  9653. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  9654. /* TX_OFFLOAD_DELIVER_IND:
  9655. * Forward the target's locally-generated packets to the host,
  9656. * to provide to the monitor mode interface.
  9657. */
  9658. HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND = 0x25,
  9659. HTT_T2H_MSG_TYPE_CHAN_CALDATA = 0x26,
  9660. HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND = 0x27,
  9661. HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND = 0x28,
  9662. HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP = 0x29,
  9663. HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP = 0x2a,
  9664. HTT_T2H_MSG_TYPE_PEER_MAP_V3 = 0x2b,
  9665. HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND = 0x2c,
  9666. HTT_T2H_MSG_TYPE_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d,
  9667. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF = 0x2d, /* alias */
  9668. HTT_T2H_MSG_TYPE_SAWF_MSDUQ_INFO_IND = 0x2e,
  9669. HTT_T2H_SAWF_MSDUQ_INFO_IND = 0x2e, /* alias */
  9670. HTT_T2H_MSG_TYPE_STREAMING_STATS_IND = 0x2f,
  9671. HTT_T2H_PPDU_ID_FMT_IND = 0x30,
  9672. HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN = 0x31,
  9673. HTT_T2H_MSG_TYPE_RX_DELBA_EXTN = 0x32,
  9674. HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE = 0x33,
  9675. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND = 0x34,
  9676. HTT_T2H_MSG_TYPE_RX_DATA_IND = 0x35,
  9677. HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND = 0x36,
  9678. HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND = 0x37,
  9679. HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND = 0x38,
  9680. HTT_T2H_MSG_TYPE_TEST,
  9681. /* keep this last */
  9682. HTT_T2H_NUM_MSGS
  9683. };
  9684. /*
  9685. * HTT target to host message type -
  9686. * stored in bits 7:0 of the first word of the message
  9687. */
  9688. #define HTT_T2H_MSG_TYPE_M 0xff
  9689. #define HTT_T2H_MSG_TYPE_S 0
  9690. #define HTT_T2H_MSG_TYPE_SET(word, msg_type) \
  9691. do { \
  9692. HTT_CHECK_SET_VAL(HTT_T2H_MSG_TYPE, msg_type); \
  9693. (word) |= ((msg_type) << HTT_T2H_MSG_TYPE_S); \
  9694. } while (0)
  9695. #define HTT_T2H_MSG_TYPE_GET(word) \
  9696. (((word) & HTT_T2H_MSG_TYPE_M) >> HTT_T2H_MSG_TYPE_S)
  9697. /**
  9698. * @brief target -> host version number confirmation message definition
  9699. *
  9700. * MSG_TYPE => HTT_T2H_MSG_TYPE_VERSION_CONF
  9701. *
  9702. * |31 24|23 16|15 8|7 0|
  9703. * |----------------+----------------+----------------+----------------|
  9704. * | reserved | major number | minor number | msg type |
  9705. * |-------------------------------------------------------------------|
  9706. * : option request TLV (optional) |
  9707. * :...................................................................:
  9708. *
  9709. * The VER_CONF message may consist of a single 4-byte word, or may be
  9710. * extended with TLVs that specify HTT options selected by the target.
  9711. * The following option TLVs may be appended to the VER_CONF message:
  9712. * - LL_BUS_ADDR_SIZE
  9713. * - HL_SUPPRESS_TX_COMPL_IND
  9714. * - MAX_TX_QUEUE_GROUPS
  9715. * These TLVs may appear in an arbitrary order. Any number of these TLVs
  9716. * may be appended to the VER_CONF message (but only one TLV of each type).
  9717. *
  9718. * Header fields:
  9719. * - MSG_TYPE
  9720. * Bits 7:0
  9721. * Purpose: identifies this as a version number confirmation message
  9722. * Value: 0x0 (HTT_T2H_MSG_TYPE_VERSION_CONF)
  9723. * - VER_MINOR
  9724. * Bits 15:8
  9725. * Purpose: Specify the minor number of the HTT message library version
  9726. * in use by the target firmware.
  9727. * The minor number specifies the specific revision within a range
  9728. * of fundamentally compatible HTT message definition revisions.
  9729. * Compatible revisions involve adding new messages or perhaps
  9730. * adding new fields to existing messages, in a backwards-compatible
  9731. * manner.
  9732. * Incompatible revisions involve changing the message type values,
  9733. * or redefining existing messages.
  9734. * Value: minor number
  9735. * - VER_MAJOR
  9736. * Bits 15:8
  9737. * Purpose: Specify the major number of the HTT message library version
  9738. * in use by the target firmware.
  9739. * The major number specifies the family of minor revisions that are
  9740. * fundamentally compatible with each other, but not with prior or
  9741. * later families.
  9742. * Value: major number
  9743. */
  9744. #define HTT_VER_CONF_MINOR_M 0x0000ff00
  9745. #define HTT_VER_CONF_MINOR_S 8
  9746. #define HTT_VER_CONF_MAJOR_M 0x00ff0000
  9747. #define HTT_VER_CONF_MAJOR_S 16
  9748. #define HTT_VER_CONF_MINOR_SET(word, value) \
  9749. do { \
  9750. HTT_CHECK_SET_VAL(HTT_VER_CONF_MINOR, value); \
  9751. (word) |= (value) << HTT_VER_CONF_MINOR_S; \
  9752. } while (0)
  9753. #define HTT_VER_CONF_MINOR_GET(word) \
  9754. (((word) & HTT_VER_CONF_MINOR_M) >> HTT_VER_CONF_MINOR_S)
  9755. #define HTT_VER_CONF_MAJOR_SET(word, value) \
  9756. do { \
  9757. HTT_CHECK_SET_VAL(HTT_VER_CONF_MAJOR, value); \
  9758. (word) |= (value) << HTT_VER_CONF_MAJOR_S; \
  9759. } while (0)
  9760. #define HTT_VER_CONF_MAJOR_GET(word) \
  9761. (((word) & HTT_VER_CONF_MAJOR_M) >> HTT_VER_CONF_MAJOR_S)
  9762. #define HTT_VER_CONF_BYTES 4
  9763. /**
  9764. * @brief - target -> host HTT Rx In order indication message
  9765. *
  9766. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IN_ORD_PADDR_IND
  9767. *
  9768. * @details
  9769. *
  9770. * |31 24|23 |15|14|13|12|11|10|9|8|7|6|5|4 0|
  9771. * |----------------+-------------------+---------------------+---------------|
  9772. * | peer ID | P| F| O| ext TID | msg type |
  9773. * |--------------------------------------------------------------------------|
  9774. * | MSDU count | Reserved | vdev id |
  9775. * |--------------------------------------------------------------------------|
  9776. * | MSDU 0 bus address (bits 31:0) |
  9777. #if HTT_PADDR64
  9778. * | MSDU 0 bus address (bits 63:32) |
  9779. #endif
  9780. * |--------------------------------------------------------------------------|
  9781. * | MSDU info | MSDU 0 FW Desc | MSDU 0 Length |
  9782. * |--------------------------------------------------------------------------|
  9783. * | MSDU 1 bus address (bits 31:0) |
  9784. #if HTT_PADDR64
  9785. * | MSDU 1 bus address (bits 63:32) |
  9786. #endif
  9787. * |--------------------------------------------------------------------------|
  9788. * | MSDU info | MSDU 1 FW Desc | MSDU 1 Length |
  9789. * |--------------------------------------------------------------------------|
  9790. */
  9791. /** @brief - MSDU info byte for TCP_CHECKSUM_OFFLOAD use
  9792. *
  9793. * @details
  9794. * bits
  9795. * | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
  9796. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9797. * | reserved | is IP | is UDP | is TCP | is IPv6 |IP chksum| TCP/UDP |
  9798. * | | frag | | | | fail |chksum fail|
  9799. * |-----+----+-------+--------+--------+---------+---------+-----------|
  9800. * (see fw_rx_msdu_info def in wal_rx_desc.h)
  9801. */
  9802. struct htt_rx_in_ord_paddr_ind_hdr_t
  9803. {
  9804. A_UINT32 /* word 0 */
  9805. msg_type: 8,
  9806. ext_tid: 5,
  9807. offload: 1,
  9808. frag: 1,
  9809. pktlog: 1, /* tell host whether to store MSDUs referenced in this message in pktlog */
  9810. peer_id: 16;
  9811. A_UINT32 /* word 1 */
  9812. vap_id: 8,
  9813. /* NOTE:
  9814. * This reserved_1 field is not truly reserved - certain targets use
  9815. * this field internally to store debug information, and do not zero
  9816. * out the contents of the field before uploading the message to the
  9817. * host. Thus, any host-target communication supported by this field
  9818. * is limited to using values that are never used by the debug
  9819. * information stored by certain targets in the reserved_1 field.
  9820. * In particular, the targets in question don't use the value 0x3
  9821. * within bits 7:6 of this field (i.e. bits 15:14 of the A_UINT32),
  9822. * so this previously-unused value within these bits is available to
  9823. * use as the host / target PKT_CAPTURE_MODE flag.
  9824. */
  9825. reserved_1: 8, /* reserved_1a: 6, pkt_capture_mode: 2, */
  9826. /* if pkt_capture_mode == 0x3, host should
  9827. * send rx frames to monitor mode interface
  9828. */
  9829. msdu_cnt: 16;
  9830. };
  9831. struct htt_rx_in_ord_paddr_ind_msdu32_t
  9832. {
  9833. A_UINT32 dma_addr;
  9834. A_UINT32
  9835. length: 16,
  9836. fw_desc: 8,
  9837. msdu_info:8;
  9838. };
  9839. struct htt_rx_in_ord_paddr_ind_msdu64_t
  9840. {
  9841. A_UINT32 dma_addr_lo;
  9842. A_UINT32 dma_addr_hi;
  9843. A_UINT32
  9844. length: 16,
  9845. fw_desc: 8,
  9846. msdu_info:8;
  9847. };
  9848. #if HTT_PADDR64
  9849. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu64_t
  9850. #else
  9851. #define htt_rx_in_ord_paddr_ind_msdu_t htt_rx_in_ord_paddr_ind_msdu32_t
  9852. #endif
  9853. #define HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_hdr_t))
  9854. #define HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS (HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES >> 2)
  9855. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTE_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_BYTES
  9856. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORD_OFFSET HTT_RX_IN_ORD_PADDR_IND_HDR_DWORDS
  9857. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu64_t))
  9858. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_64 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_64 >> 2)
  9859. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 (sizeof(struct htt_rx_in_ord_paddr_ind_msdu32_t))
  9860. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS_32 (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES_32 >> 2)
  9861. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES (sizeof(struct htt_rx_in_ord_paddr_ind_msdu_t))
  9862. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_DWORDS (HTT_RX_IN_ORD_PADDR_IND_MSDU_BYTES >> 2)
  9863. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M 0x00001f00
  9864. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S 8
  9865. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M 0x00002000
  9866. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S 13
  9867. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_M 0x00004000
  9868. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_S 14
  9869. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M 0x00008000
  9870. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S 15
  9871. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M 0xffff0000
  9872. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S 16
  9873. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M 0x000000ff
  9874. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S 0
  9875. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M 0x0000c000
  9876. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S 14
  9877. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M 0xffff0000
  9878. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S 16
  9879. /* for systems using 64-bit format for bus addresses */
  9880. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M 0xffffffff
  9881. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S 0
  9882. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M 0xffffffff
  9883. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S 0
  9884. /* for systems using 32-bit format for bus addresses */
  9885. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_M 0xffffffff
  9886. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_S 0
  9887. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M 0x0000ffff
  9888. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S 0
  9889. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M 0x00ff0000
  9890. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S 16
  9891. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M 0xff000000
  9892. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S 24
  9893. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_SET(word, value) \
  9894. do { \
  9895. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_EXT_TID, value); \
  9896. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S; \
  9897. } while (0)
  9898. #define HTT_RX_IN_ORD_PADDR_IND_EXT_TID_GET(word) \
  9899. (((word) & HTT_RX_IN_ORD_PADDR_IND_EXT_TID_M) >> HTT_RX_IN_ORD_PADDR_IND_EXT_TID_S)
  9900. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_SET(word, value) \
  9901. do { \
  9902. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PEER_ID, value); \
  9903. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S; \
  9904. } while (0)
  9905. #define HTT_RX_IN_ORD_PADDR_IND_PEER_ID_GET(word) \
  9906. (((word) & HTT_RX_IN_ORD_PADDR_IND_PEER_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_PEER_ID_S)
  9907. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_SET(word, value) \
  9908. do { \
  9909. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_VAP_ID, value); \
  9910. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S; \
  9911. } while (0)
  9912. #define HTT_RX_IN_ORD_PADDR_IND_VAP_ID_GET(word) \
  9913. (((word) & HTT_RX_IN_ORD_PADDR_IND_VAP_ID_M) >> HTT_RX_IN_ORD_PADDR_IND_VAP_ID_S)
  9914. /*
  9915. * If the PKT_CAPTURE_MODE flags value is MONITOR (0x3), the host should
  9916. * deliver the rx frames to the monitor mode interface.
  9917. * The HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET macro
  9918. * sets the PKT_CAPTURE_MODE flags value to MONITOR, and the
  9919. * HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET macro
  9920. * checks whether the PKT_CAPTURE_MODE flags value is MONITOR.
  9921. */
  9922. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR 0x3
  9923. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR_SET(word) \
  9924. do { \
  9925. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE, HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR); \
  9926. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S; \
  9927. } while (0)
  9928. #define HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_IS_MONITOR_SET(word) \
  9929. ((((word) & HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_M) >> HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_S) == \
  9930. HTT_RX_IN_ORD_PADDR_IND_PKT_CAPTURE_MODE_MONITOR)
  9931. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_SET(word, value) \
  9932. do { \
  9933. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT, value); \
  9934. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S; \
  9935. } while (0)
  9936. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_GET(word) \
  9937. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_CNT_S)
  9938. /* for systems using 64-bit format for bus addresses */
  9939. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_SET(word, value) \
  9940. do { \
  9941. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_HI, value); \
  9942. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S; \
  9943. } while (0)
  9944. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_GET(word) \
  9945. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_HI_S)
  9946. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_SET(word, value) \
  9947. do { \
  9948. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR_LO, value); \
  9949. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S; \
  9950. } while (0)
  9951. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_GET(word) \
  9952. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_LO_S)
  9953. /* for systems using 32-bit format for bus addresses */
  9954. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_SET(word, value) \
  9955. do { \
  9956. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PADDR, value); \
  9957. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PADDR_S; \
  9958. } while (0)
  9959. #define HTT_RX_IN_ORD_PADDR_IND_PADDR_GET(word) \
  9960. (((word) & HTT_RX_IN_ORD_PADDR_IND_PADDR_M) >> HTT_RX_IN_ORD_PADDR_IND_PADDR_S)
  9961. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_SET(word, value) \
  9962. do { \
  9963. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN, value); \
  9964. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S; \
  9965. } while (0)
  9966. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_GET(word) \
  9967. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_LEN_S)
  9968. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_SET(word, value) \
  9969. do { \
  9970. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_FW_DESC, value); \
  9971. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S; \
  9972. } while (0)
  9973. #define HTT_RX_IN_ORD_PADDR_IND_FW_DESC_GET(word) \
  9974. (((word) & HTT_RX_IN_ORD_PADDR_IND_FW_DESC_M) >> HTT_RX_IN_ORD_PADDR_IND_FW_DESC_S)
  9975. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_SET(word, value) \
  9976. do { \
  9977. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO, value); \
  9978. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S; \
  9979. } while (0)
  9980. #define HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_GET(word) \
  9981. (((word) & HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_M) >> HTT_RX_IN_ORD_PADDR_IND_MSDU_INFO_S)
  9982. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_SET(word, value) \
  9983. do { \
  9984. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_OFFLOAD, value); \
  9985. (word) |= (value) << HTT_RX_IN_ORD_IND_OFFLOAD_S; \
  9986. } while (0)
  9987. #define HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_GET(word) \
  9988. (((word) & HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_M) >> HTT_RX_IN_ORD_PADDR_IND_OFFLOAD_S)
  9989. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_SET(word, value) \
  9990. do { \
  9991. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_IND_FRAG, value); \
  9992. (word) |= (value) << HTT_RX_IN_ORD_IND_FRAG_S; \
  9993. } while (0)
  9994. #define HTT_RX_IN_ORD_PADDR_IND_FRAG_GET(word) \
  9995. (((word) & HTT_RX_IN_ORD_PADDR_IND_FRAG_M) >> HTT_RX_IN_ORD_PADDR_IND_FRAG_S)
  9996. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_SET(word, value) \
  9997. do { \
  9998. HTT_CHECK_SET_VAL(HTT_RX_IN_ORD_PADDR_IND_PKTLOG, value); \
  9999. (word) |= (value) << HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S; \
  10000. } while (0)
  10001. #define HTT_RX_IN_ORD_PADDR_IND_PKTLOG_GET(word) \
  10002. (((word) & HTT_RX_IN_ORD_PADDR_IND_PKTLOG_M) >> HTT_RX_IN_ORD_PADDR_IND_PKTLOG_S)
  10003. /* definitions used within target -> host rx indication message */
  10004. PREPACK struct htt_rx_ind_hdr_prefix_t
  10005. {
  10006. A_UINT32 /* word 0 */
  10007. msg_type: 8,
  10008. ext_tid: 5,
  10009. release_valid: 1,
  10010. flush_valid: 1,
  10011. reserved0: 1,
  10012. peer_id: 16;
  10013. A_UINT32 /* word 1 */
  10014. flush_start_seq_num: 6,
  10015. flush_end_seq_num: 6,
  10016. release_start_seq_num: 6,
  10017. release_end_seq_num: 6,
  10018. num_mpdu_ranges: 8;
  10019. } POSTPACK;
  10020. #define HTT_RX_IND_HDR_PREFIX_BYTES (sizeof(struct htt_rx_ind_hdr_prefix_t))
  10021. #define HTT_RX_IND_HDR_PREFIX_SIZE32 (HTT_RX_IND_HDR_PREFIX_BYTES >> 2)
  10022. #define HTT_TGT_RSSI_INVALID 0x80
  10023. PREPACK struct htt_rx_ppdu_desc_t
  10024. {
  10025. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI_CMB 0
  10026. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_SUBMICROSEC 0
  10027. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR_CODE 0
  10028. #define HTT_RX_IND_PPDU_OFFSET_WORD_PHY_ERR 0
  10029. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE 0
  10030. #define HTT_RX_IND_PPDU_OFFSET_WORD_LEGACY_RATE_SEL 0
  10031. #define HTT_RX_IND_PPDU_OFFSET_WORD_END_VALID 0
  10032. #define HTT_RX_IND_PPDU_OFFSET_WORD_START_VALID 0
  10033. A_UINT32 /* word 0 */
  10034. rssi_cmb: 8,
  10035. timestamp_submicrosec: 8,
  10036. phy_err_code: 8,
  10037. phy_err: 1,
  10038. legacy_rate: 4,
  10039. legacy_rate_sel: 1,
  10040. end_valid: 1,
  10041. start_valid: 1;
  10042. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI0 1
  10043. union {
  10044. A_UINT32 /* word 1 */
  10045. rssi0_pri20: 8,
  10046. rssi0_ext20: 8,
  10047. rssi0_ext40: 8,
  10048. rssi0_ext80: 8;
  10049. A_UINT32 rssi0; /* access all 20/40/80 per-bandwidth RSSIs together */
  10050. } u0;
  10051. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI1 2
  10052. union {
  10053. A_UINT32 /* word 2 */
  10054. rssi1_pri20: 8,
  10055. rssi1_ext20: 8,
  10056. rssi1_ext40: 8,
  10057. rssi1_ext80: 8;
  10058. A_UINT32 rssi1; /* access all 20/40/80 per-bandwidth RSSIs together */
  10059. } u1;
  10060. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI2 3
  10061. union {
  10062. A_UINT32 /* word 3 */
  10063. rssi2_pri20: 8,
  10064. rssi2_ext20: 8,
  10065. rssi2_ext40: 8,
  10066. rssi2_ext80: 8;
  10067. A_UINT32 rssi2; /* access all 20/40/80 per-bandwidth RSSIs together */
  10068. } u2;
  10069. #define HTT_RX_IND_PPDU_OFFSET_WORD_RSSI3 4
  10070. union {
  10071. A_UINT32 /* word 4 */
  10072. rssi3_pri20: 8,
  10073. rssi3_ext20: 8,
  10074. rssi3_ext40: 8,
  10075. rssi3_ext80: 8;
  10076. A_UINT32 rssi3; /* access all 20/40/80 per-bandwidth RSSIs together */
  10077. } u3;
  10078. #define HTT_RX_IND_PPDU_OFFSET_WORD_TSF32 5
  10079. A_UINT32 tsf32; /* word 5 */
  10080. #define HTT_RX_IND_PPDU_OFFSET_WORD_TIMESTAMP_MICROSEC 6
  10081. A_UINT32 timestamp_microsec; /* word 6 */
  10082. #define HTT_RX_IND_PPDU_OFFSET_WORD_PREAMBLE_TYPE 7
  10083. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A1 7
  10084. A_UINT32 /* word 7 */
  10085. vht_sig_a1: 24,
  10086. preamble_type: 8;
  10087. #define HTT_RX_IND_PPDU_OFFSET_WORD_VHT_SIG_A2 8
  10088. #define HTT_RX_IND_PPDU_OFFSET_WORD_SA_ANT_MATRIX 8
  10089. A_UINT32 /* word 8 */
  10090. vht_sig_a2: 24,
  10091. /* sa_ant_matrix
  10092. * For cases where a single rx chain has options to be connected to
  10093. * different rx antennas, show which rx antennas were in use during
  10094. * receipt of a given PPDU.
  10095. * This sa_ant_matrix provides a bitmask of the antennas used while
  10096. * receiving this frame.
  10097. */
  10098. sa_ant_matrix: 8;
  10099. } POSTPACK;
  10100. #define HTT_RX_PPDU_DESC_BYTES (sizeof(struct htt_rx_ppdu_desc_t))
  10101. #define HTT_RX_PPDU_DESC_SIZE32 (HTT_RX_PPDU_DESC_BYTES >> 2)
  10102. PREPACK struct htt_rx_ind_hdr_suffix_t
  10103. {
  10104. A_UINT32 /* word 0 */
  10105. fw_rx_desc_bytes: 16,
  10106. reserved0: 16;
  10107. } POSTPACK;
  10108. #define HTT_RX_IND_HDR_SUFFIX_BYTES (sizeof(struct htt_rx_ind_hdr_suffix_t))
  10109. #define HTT_RX_IND_HDR_SUFFIX_SIZE32 (HTT_RX_IND_HDR_SUFFIX_BYTES >> 2)
  10110. PREPACK struct htt_rx_ind_hdr_t
  10111. {
  10112. struct htt_rx_ind_hdr_prefix_t prefix;
  10113. struct htt_rx_ppdu_desc_t rx_ppdu_desc;
  10114. struct htt_rx_ind_hdr_suffix_t suffix;
  10115. } POSTPACK;
  10116. #define HTT_RX_IND_HDR_BYTES (sizeof(struct htt_rx_ind_hdr_t))
  10117. #define HTT_RX_IND_HDR_SIZE32 (HTT_RX_IND_HDR_BYTES >> 2)
  10118. /* confirm that HTT_RX_IND_HDR_BYTES is a multiple of 4 */
  10119. A_COMPILE_TIME_ASSERT(HTT_RX_IND_hdr_size_quantum,
  10120. (HTT_RX_IND_HDR_BYTES & 0x3) == 0);
  10121. /*
  10122. * HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET:
  10123. * the offset into the HTT rx indication message at which the
  10124. * FW rx PPDU descriptor resides
  10125. */
  10126. #define HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET HTT_RX_IND_HDR_PREFIX_BYTES
  10127. /*
  10128. * HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET:
  10129. * the offset into the HTT rx indication message at which the
  10130. * header suffix (FW rx MSDU byte count) resides
  10131. */
  10132. #define HTT_RX_IND_HDR_SUFFIX_BYTE_OFFSET \
  10133. (HTT_RX_IND_FW_RX_PPDU_DESC_BYTE_OFFSET + HTT_RX_PPDU_DESC_BYTES)
  10134. /*
  10135. * HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET:
  10136. * the offset into the HTT rx indication message at which the per-MSDU
  10137. * information starts
  10138. * Bytes 0-7 are the message header; bytes 8-11 contain the length of the
  10139. * per-MSDU information portion of the message. The per-MSDU info itself
  10140. * starts at byte 12.
  10141. */
  10142. #define HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET HTT_RX_IND_HDR_BYTES
  10143. /**
  10144. * @brief target -> host rx indication message definition
  10145. *
  10146. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_IND
  10147. *
  10148. * @details
  10149. * The following field definitions describe the format of the rx indication
  10150. * message sent from the target to the host.
  10151. * The message consists of three major sections:
  10152. * 1. a fixed-length header
  10153. * 2. a variable-length list of firmware rx MSDU descriptors
  10154. * 3. one or more 4-octet MPDU range information elements
  10155. * The fixed length header itself has two sub-sections
  10156. * 1. the message meta-information, including identification of the
  10157. * sender and type of the received data, and a 4-octet flush/release IE
  10158. * 2. the firmware rx PPDU descriptor
  10159. *
  10160. * The format of the message is depicted below.
  10161. * in this depiction, the following abbreviations are used for information
  10162. * elements within the message:
  10163. * - SV - start valid: this flag is set if the FW rx PPDU descriptor
  10164. * elements associated with the PPDU start are valid.
  10165. * Specifically, the following fields are valid only if SV is set:
  10166. * RSSI (all variants), L, legacy rate, preamble type, service,
  10167. * VHT-SIG-A
  10168. * - EV - end valid: this flag is set if the FW rx PPDU descriptor
  10169. * elements associated with the PPDU end are valid.
  10170. * Specifically, the following fields are valid only if EV is set:
  10171. * P, PHY err code, TSF, microsec / sub-microsec timestamp
  10172. * - L - Legacy rate selector - if legacy rates are used, this flag
  10173. * indicates whether the rate is from a CCK (L == 1) or OFDM
  10174. * (L == 0) PHY.
  10175. * - P - PHY error flag - boolean indication of whether the rx frame had
  10176. * a PHY error
  10177. *
  10178. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  10179. * |----------------+-------------------+---------------------+---------------|
  10180. * | peer ID | |RV|FV| ext TID | msg type |
  10181. * |--------------------------------------------------------------------------|
  10182. * | num | release | release | flush | flush |
  10183. * | MPDU | end | start | end | start |
  10184. * | ranges | seq num | seq num | seq num | seq num |
  10185. * |==========================================================================|
  10186. * |S|E|L| legacy |P| PHY err code | sub-microsec | combined |
  10187. * |V|V| | rate | | | timestamp | RSSI |
  10188. * |--------------------------------------------------------------------------|
  10189. * | RSSI rx0 ext80 | RSSI rx0 ext40 | RSSI rx0 ext20 | RSSI rx0 pri20|
  10190. * |--------------------------------------------------------------------------|
  10191. * | RSSI rx1 ext80 | RSSI rx1 ext40 | RSSI rx1 ext20 | RSSI rx1 pri20|
  10192. * |--------------------------------------------------------------------------|
  10193. * | RSSI rx2 ext80 | RSSI rx2 ext40 | RSSI rx2 ext20 | RSSI rx2 pri20|
  10194. * |--------------------------------------------------------------------------|
  10195. * | RSSI rx3 ext80 | RSSI rx3 ext40 | RSSI rx3 ext20 | RSSI rx3 pri20|
  10196. * |--------------------------------------------------------------------------|
  10197. * | TSF LSBs |
  10198. * |--------------------------------------------------------------------------|
  10199. * | microsec timestamp |
  10200. * |--------------------------------------------------------------------------|
  10201. * | preamble type | HT-SIG / VHT-SIG-A1 |
  10202. * |--------------------------------------------------------------------------|
  10203. * | service | HT-SIG / VHT-SIG-A2 |
  10204. * |==========================================================================|
  10205. * | reserved | FW rx desc bytes |
  10206. * |--------------------------------------------------------------------------|
  10207. * | MSDU Rx | MSDU Rx | MSDU Rx | MSDU Rx |
  10208. * | desc B3 | desc B2 | desc B1 | desc B0 |
  10209. * |--------------------------------------------------------------------------|
  10210. * : : :
  10211. * |--------------------------------------------------------------------------|
  10212. * | alignment | MSDU Rx |
  10213. * | padding | desc Bn |
  10214. * |--------------------------------------------------------------------------|
  10215. * | reserved | MPDU range status | MPDU count |
  10216. * |--------------------------------------------------------------------------|
  10217. * : reserved : MPDU range status : MPDU count :
  10218. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - :
  10219. *
  10220. * Header fields:
  10221. * - MSG_TYPE
  10222. * Bits 7:0
  10223. * Purpose: identifies this as an rx indication message
  10224. * Value: 0x1 (HTT_T2H_MSG_TYPE_RX_IND)
  10225. * - EXT_TID
  10226. * Bits 12:8
  10227. * Purpose: identify the traffic ID of the rx data, including
  10228. * special "extended" TID values for multicast, broadcast, and
  10229. * non-QoS data frames
  10230. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  10231. * - FLUSH_VALID (FV)
  10232. * Bit 13
  10233. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  10234. * is valid
  10235. * Value:
  10236. * 1 -> flush IE is valid and needs to be processed
  10237. * 0 -> flush IE is not valid and should be ignored
  10238. * - REL_VALID (RV)
  10239. * Bit 13
  10240. * Purpose: indicate whether the release IE (start/end sequence numbers)
  10241. * is valid
  10242. * Value:
  10243. * 1 -> release IE is valid and needs to be processed
  10244. * 0 -> release IE is not valid and should be ignored
  10245. * - PEER_ID
  10246. * Bits 31:16
  10247. * Purpose: Identify, by ID, which peer sent the rx data
  10248. * Value: ID of the peer who sent the rx data
  10249. * - FLUSH_SEQ_NUM_START
  10250. * Bits 5:0
  10251. * Purpose: Indicate the start of a series of MPDUs to flush
  10252. * Not all MPDUs within this series are necessarily valid - the host
  10253. * must check each sequence number within this range to see if the
  10254. * corresponding MPDU is actually present.
  10255. * This field is only valid if the FV bit is set.
  10256. * Value:
  10257. * The sequence number for the first MPDUs to check to flush.
  10258. * The sequence number is masked by 0x3f.
  10259. * - FLUSH_SEQ_NUM_END
  10260. * Bits 11:6
  10261. * Purpose: Indicate the end of a series of MPDUs to flush
  10262. * Value:
  10263. * The sequence number one larger than the sequence number of the
  10264. * last MPDU to check to flush.
  10265. * The sequence number is masked by 0x3f.
  10266. * Not all MPDUs within this series are necessarily valid - the host
  10267. * must check each sequence number within this range to see if the
  10268. * corresponding MPDU is actually present.
  10269. * This field is only valid if the FV bit is set.
  10270. * - REL_SEQ_NUM_START
  10271. * Bits 17:12
  10272. * Purpose: Indicate the start of a series of MPDUs to release.
  10273. * All MPDUs within this series are present and valid - the host
  10274. * need not check each sequence number within this range to see if
  10275. * the corresponding MPDU is actually present.
  10276. * This field is only valid if the RV bit is set.
  10277. * Value:
  10278. * The sequence number for the first MPDUs to check to release.
  10279. * The sequence number is masked by 0x3f.
  10280. * - REL_SEQ_NUM_END
  10281. * Bits 23:18
  10282. * Purpose: Indicate the end of a series of MPDUs to release.
  10283. * Value:
  10284. * The sequence number one larger than the sequence number of the
  10285. * last MPDU to check to release.
  10286. * The sequence number is masked by 0x3f.
  10287. * All MPDUs within this series are present and valid - the host
  10288. * need not check each sequence number within this range to see if
  10289. * the corresponding MPDU is actually present.
  10290. * This field is only valid if the RV bit is set.
  10291. * - NUM_MPDU_RANGES
  10292. * Bits 31:24
  10293. * Purpose: Indicate how many ranges of MPDUs are present.
  10294. * Each MPDU range consists of a series of contiguous MPDUs within the
  10295. * rx frame sequence which all have the same MPDU status.
  10296. * Value: 1-63 (typically a small number, like 1-3)
  10297. *
  10298. * Rx PPDU descriptor fields:
  10299. * - RSSI_CMB
  10300. * Bits 7:0
  10301. * Purpose: Combined RSSI from all active rx chains, across the active
  10302. * bandwidth.
  10303. * Value: RSSI dB units w.r.t. noise floor
  10304. * - TIMESTAMP_SUBMICROSEC
  10305. * Bits 15:8
  10306. * Purpose: high-resolution timestamp
  10307. * Value:
  10308. * Sub-microsecond time of PPDU reception.
  10309. * This timestamp ranges from [0,MAC clock MHz).
  10310. * This timestamp can be used in conjunction with TIMESTAMP_MICROSEC
  10311. * to form a high-resolution, large range rx timestamp.
  10312. * - PHY_ERR_CODE
  10313. * Bits 23:16
  10314. * Purpose:
  10315. * If the rx frame processing resulted in a PHY error, indicate what
  10316. * type of rx PHY error occurred.
  10317. * Value:
  10318. * This field is valid if the "P" (PHY_ERR) flag is set.
  10319. * TBD: document/specify the values for this field
  10320. * - PHY_ERR
  10321. * Bit 24
  10322. * Purpose: indicate whether the rx PPDU had a PHY error
  10323. * Value: 0 -> no rx PHY error, 1 -> rx PHY error encountered
  10324. * - LEGACY_RATE
  10325. * Bits 28:25
  10326. * Purpose:
  10327. * If the rx frame used a legacy rate rather than a HT or VHT rate,
  10328. * specify which rate was used.
  10329. * Value:
  10330. * The LEGACY_RATE field's value depends on the "L" (LEGACY_RATE_SEL)
  10331. * flag.
  10332. * If LEGACY_RATE_SEL is 0:
  10333. * 0x8: OFDM 48 Mbps
  10334. * 0x9: OFDM 24 Mbps
  10335. * 0xA: OFDM 12 Mbps
  10336. * 0xB: OFDM 6 Mbps
  10337. * 0xC: OFDM 54 Mbps
  10338. * 0xD: OFDM 36 Mbps
  10339. * 0xE: OFDM 18 Mbps
  10340. * 0xF: OFDM 9 Mbps
  10341. * If LEGACY_RATE_SEL is 1:
  10342. * 0x8: CCK 11 Mbps long preamble
  10343. * 0x9: CCK 5.5 Mbps long preamble
  10344. * 0xA: CCK 2 Mbps long preamble
  10345. * 0xB: CCK 1 Mbps long preamble
  10346. * 0xC: CCK 11 Mbps short preamble
  10347. * 0xD: CCK 5.5 Mbps short preamble
  10348. * 0xE: CCK 2 Mbps short preamble
  10349. * - LEGACY_RATE_SEL
  10350. * Bit 29
  10351. * Purpose: if rx used a legacy rate, specify whether it was OFDM or CCK
  10352. * Value:
  10353. * This field is valid if the PREAMBLE_TYPE field indicates the rx
  10354. * used a legacy rate.
  10355. * 0 -> OFDM, 1 -> CCK
  10356. * - END_VALID
  10357. * Bit 30
  10358. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10359. * the start of the PPDU are valid. Specifically, the following
  10360. * fields are only valid if END_VALID is set:
  10361. * PHY_ERR, PHY_ERR_CODE, TSF32, TIMESTAMP_MICROSEC,
  10362. * TIMESTAMP_SUBMICROSEC
  10363. * Value:
  10364. * 0 -> rx PPDU desc end fields are not valid
  10365. * 1 -> rx PPDU desc end fields are valid
  10366. * - START_VALID
  10367. * Bit 31
  10368. * Purpose: Indicate whether the FW rx PPDU desc fields associated with
  10369. * the end of the PPDU are valid. Specifically, the following
  10370. * fields are only valid if START_VALID is set:
  10371. * RSSI, LEGACY_RATE_SEL, LEGACY_RATE, PREAMBLE_TYPE, SERVICE,
  10372. * VHT-SIG-A
  10373. * Value:
  10374. * 0 -> rx PPDU desc start fields are not valid
  10375. * 1 -> rx PPDU desc start fields are valid
  10376. * - RSSI0_PRI20
  10377. * Bits 7:0
  10378. * Purpose: RSSI from chain 0 on the primary 20 MHz channel
  10379. * Value: RSSI dB units w.r.t. noise floor
  10380. *
  10381. * - RSSI0_EXT20
  10382. * Bits 7:0
  10383. * Purpose: RSSI from chain 0 on the bonded extension 20 MHz channel
  10384. * (if the rx bandwidth was >= 40 MHz)
  10385. * Value: RSSI dB units w.r.t. noise floor
  10386. * - RSSI0_EXT40
  10387. * Bits 7:0
  10388. * Purpose: RSSI from chain 0 on the bonded extension 40 MHz channel
  10389. * (if the rx bandwidth was >= 80 MHz)
  10390. * Value: RSSI dB units w.r.t. noise floor
  10391. * - RSSI0_EXT80
  10392. * Bits 7:0
  10393. * Purpose: RSSI from chain 0 on the bonded extension 80 MHz channel
  10394. * (if the rx bandwidth was >= 160 MHz)
  10395. * Value: RSSI dB units w.r.t. noise floor
  10396. *
  10397. * - RSSI1_PRI20
  10398. * Bits 7:0
  10399. * Purpose: RSSI from chain 1 on the primary 20 MHz channel
  10400. * Value: RSSI dB units w.r.t. noise floor
  10401. * - RSSI1_EXT20
  10402. * Bits 7:0
  10403. * Purpose: RSSI from chain 1 on the bonded extension 20 MHz channel
  10404. * (if the rx bandwidth was >= 40 MHz)
  10405. * Value: RSSI dB units w.r.t. noise floor
  10406. * - RSSI1_EXT40
  10407. * Bits 7:0
  10408. * Purpose: RSSI from chain 1 on the bonded extension 40 MHz channel
  10409. * (if the rx bandwidth was >= 80 MHz)
  10410. * Value: RSSI dB units w.r.t. noise floor
  10411. * - RSSI1_EXT80
  10412. * Bits 7:0
  10413. * Purpose: RSSI from chain 1 on the bonded extension 80 MHz channel
  10414. * (if the rx bandwidth was >= 160 MHz)
  10415. * Value: RSSI dB units w.r.t. noise floor
  10416. *
  10417. * - RSSI2_PRI20
  10418. * Bits 7:0
  10419. * Purpose: RSSI from chain 2 on the primary 20 MHz channel
  10420. * Value: RSSI dB units w.r.t. noise floor
  10421. * - RSSI2_EXT20
  10422. * Bits 7:0
  10423. * Purpose: RSSI from chain 2 on the bonded extension 20 MHz channel
  10424. * (if the rx bandwidth was >= 40 MHz)
  10425. * Value: RSSI dB units w.r.t. noise floor
  10426. * - RSSI2_EXT40
  10427. * Bits 7:0
  10428. * Purpose: RSSI from chain 2 on the bonded extension 40 MHz channel
  10429. * (if the rx bandwidth was >= 80 MHz)
  10430. * Value: RSSI dB units w.r.t. noise floor
  10431. * - RSSI2_EXT80
  10432. * Bits 7:0
  10433. * Purpose: RSSI from chain 2 on the bonded extension 80 MHz channel
  10434. * (if the rx bandwidth was >= 160 MHz)
  10435. * Value: RSSI dB units w.r.t. noise floor
  10436. *
  10437. * - RSSI3_PRI20
  10438. * Bits 7:0
  10439. * Purpose: RSSI from chain 3 on the primary 20 MHz channel
  10440. * Value: RSSI dB units w.r.t. noise floor
  10441. * - RSSI3_EXT20
  10442. * Bits 7:0
  10443. * Purpose: RSSI from chain 3 on the bonded extension 20 MHz channel
  10444. * (if the rx bandwidth was >= 40 MHz)
  10445. * Value: RSSI dB units w.r.t. noise floor
  10446. * - RSSI3_EXT40
  10447. * Bits 7:0
  10448. * Purpose: RSSI from chain 3 on the bonded extension 40 MHz channel
  10449. * (if the rx bandwidth was >= 80 MHz)
  10450. * Value: RSSI dB units w.r.t. noise floor
  10451. * - RSSI3_EXT80
  10452. * Bits 7:0
  10453. * Purpose: RSSI from chain 3 on the bonded extension 80 MHz channel
  10454. * (if the rx bandwidth was >= 160 MHz)
  10455. * Value: RSSI dB units w.r.t. noise floor
  10456. *
  10457. * - TSF32
  10458. * Bits 31:0
  10459. * Purpose: specify the time the rx PPDU was received, in TSF units
  10460. * Value: 32 LSBs of the TSF
  10461. * - TIMESTAMP_MICROSEC
  10462. * Bits 31:0
  10463. * Purpose: specify the time the rx PPDU was received, in microsecond units
  10464. * Value: PPDU rx time, in microseconds
  10465. * - VHT_SIG_A1
  10466. * Bits 23:0
  10467. * Purpose: Provide the HT-SIG (initial 24 bits) or VHT-SIG-A1 field
  10468. * from the rx PPDU
  10469. * Value:
  10470. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10471. * VHT-SIG-A1 data.
  10472. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10473. * first 24 bits of the HT-SIG data.
  10474. * Otherwise, this field is invalid.
  10475. * Refer to the the 802.11 protocol for the definition of the
  10476. * HT-SIG and VHT-SIG-A1 fields
  10477. * - VHT_SIG_A2
  10478. * Bits 23:0
  10479. * Purpose: Provide the HT-SIG (final 24 bits) or VHT-SIG-A2 field
  10480. * from the rx PPDU
  10481. * Value:
  10482. * If PREAMBLE_TYPE specifies VHT, then this field contains the
  10483. * VHT-SIG-A2 data.
  10484. * If PREAMBLE_TYPE specifies HT, then this field contains the
  10485. * last 24 bits of the HT-SIG data.
  10486. * Otherwise, this field is invalid.
  10487. * Refer to the the 802.11 protocol for the definition of the
  10488. * HT-SIG and VHT-SIG-A2 fields
  10489. * - PREAMBLE_TYPE
  10490. * Bits 31:24
  10491. * Purpose: indicate the PHY format of the received burst
  10492. * Value:
  10493. * 0x4: Legacy (OFDM/CCK)
  10494. * 0x8: HT
  10495. * 0x9: HT with TxBF
  10496. * 0xC: VHT
  10497. * 0xD: VHT with TxBF
  10498. * - SERVICE
  10499. * Bits 31:24
  10500. * Purpose: TBD
  10501. * Value: TBD
  10502. *
  10503. * Rx MSDU descriptor fields:
  10504. * - FW_RX_DESC_BYTES
  10505. * Bits 15:0
  10506. * Purpose: Indicate how many bytes in the Rx indication are used for
  10507. * FW Rx descriptors
  10508. *
  10509. * Payload fields:
  10510. * - MPDU_COUNT
  10511. * Bits 7:0
  10512. * Purpose: Indicate how many sequential MPDUs share the same status.
  10513. * All MPDUs within the indicated list are from the same RA-TA-TID.
  10514. * - MPDU_STATUS
  10515. * Bits 15:8
  10516. * Purpose: Indicate whether the (group of sequential) MPDU(s) were
  10517. * received successfully.
  10518. * Value:
  10519. * 0x1: success
  10520. * 0x2: FCS error
  10521. * 0x3: duplicate error
  10522. * 0x4: replay error
  10523. * 0x5: invalid peer
  10524. */
  10525. /* header fields */
  10526. #define HTT_RX_IND_EXT_TID_M 0x1f00
  10527. #define HTT_RX_IND_EXT_TID_S 8
  10528. #define HTT_RX_IND_FLUSH_VALID_M 0x2000
  10529. #define HTT_RX_IND_FLUSH_VALID_S 13
  10530. #define HTT_RX_IND_REL_VALID_M 0x4000
  10531. #define HTT_RX_IND_REL_VALID_S 14
  10532. #define HTT_RX_IND_PEER_ID_M 0xffff0000
  10533. #define HTT_RX_IND_PEER_ID_S 16
  10534. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_M 0x3f
  10535. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_S 0
  10536. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_M 0xfc0
  10537. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_S 6
  10538. #define HTT_RX_IND_REL_SEQ_NUM_START_M 0x3f000
  10539. #define HTT_RX_IND_REL_SEQ_NUM_START_S 12
  10540. #define HTT_RX_IND_REL_SEQ_NUM_END_M 0xfc0000
  10541. #define HTT_RX_IND_REL_SEQ_NUM_END_S 18
  10542. #define HTT_RX_IND_NUM_MPDU_RANGES_M 0xff000000
  10543. #define HTT_RX_IND_NUM_MPDU_RANGES_S 24
  10544. /* rx PPDU descriptor fields */
  10545. #define HTT_RX_IND_RSSI_CMB_M 0x000000ff
  10546. #define HTT_RX_IND_RSSI_CMB_S 0
  10547. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M 0x0000ff00
  10548. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S 8
  10549. #define HTT_RX_IND_PHY_ERR_CODE_M 0x00ff0000
  10550. #define HTT_RX_IND_PHY_ERR_CODE_S 16
  10551. #define HTT_RX_IND_PHY_ERR_M 0x01000000
  10552. #define HTT_RX_IND_PHY_ERR_S 24
  10553. #define HTT_RX_IND_LEGACY_RATE_M 0x1e000000
  10554. #define HTT_RX_IND_LEGACY_RATE_S 25
  10555. #define HTT_RX_IND_LEGACY_RATE_SEL_M 0x20000000
  10556. #define HTT_RX_IND_LEGACY_RATE_SEL_S 29
  10557. #define HTT_RX_IND_END_VALID_M 0x40000000
  10558. #define HTT_RX_IND_END_VALID_S 30
  10559. #define HTT_RX_IND_START_VALID_M 0x80000000
  10560. #define HTT_RX_IND_START_VALID_S 31
  10561. #define HTT_RX_IND_RSSI_PRI20_M 0x000000ff
  10562. #define HTT_RX_IND_RSSI_PRI20_S 0
  10563. #define HTT_RX_IND_RSSI_EXT20_M 0x0000ff00
  10564. #define HTT_RX_IND_RSSI_EXT20_S 8
  10565. #define HTT_RX_IND_RSSI_EXT40_M 0x00ff0000
  10566. #define HTT_RX_IND_RSSI_EXT40_S 16
  10567. #define HTT_RX_IND_RSSI_EXT80_M 0xff000000
  10568. #define HTT_RX_IND_RSSI_EXT80_S 24
  10569. #define HTT_RX_IND_VHT_SIG_A1_M 0x00ffffff
  10570. #define HTT_RX_IND_VHT_SIG_A1_S 0
  10571. #define HTT_RX_IND_VHT_SIG_A2_M 0x00ffffff
  10572. #define HTT_RX_IND_VHT_SIG_A2_S 0
  10573. #define HTT_RX_IND_PREAMBLE_TYPE_M 0xff000000
  10574. #define HTT_RX_IND_PREAMBLE_TYPE_S 24
  10575. #define HTT_RX_IND_SERVICE_M 0xff000000
  10576. #define HTT_RX_IND_SERVICE_S 24
  10577. #define HTT_RX_IND_SA_ANT_MATRIX_M 0xff000000
  10578. #define HTT_RX_IND_SA_ANT_MATRIX_S 24
  10579. /* rx MSDU descriptor fields */
  10580. #define HTT_RX_IND_FW_RX_DESC_BYTES_M 0xffff
  10581. #define HTT_RX_IND_FW_RX_DESC_BYTES_S 0
  10582. /* payload fields */
  10583. #define HTT_RX_IND_MPDU_COUNT_M 0xff
  10584. #define HTT_RX_IND_MPDU_COUNT_S 0
  10585. #define HTT_RX_IND_MPDU_STATUS_M 0xff00
  10586. #define HTT_RX_IND_MPDU_STATUS_S 8
  10587. #define HTT_RX_IND_EXT_TID_SET(word, value) \
  10588. do { \
  10589. HTT_CHECK_SET_VAL(HTT_RX_IND_EXT_TID, value); \
  10590. (word) |= (value) << HTT_RX_IND_EXT_TID_S; \
  10591. } while (0)
  10592. #define HTT_RX_IND_EXT_TID_GET(word) \
  10593. (((word) & HTT_RX_IND_EXT_TID_M) >> HTT_RX_IND_EXT_TID_S)
  10594. #define HTT_RX_IND_FLUSH_VALID_SET(word, value) \
  10595. do { \
  10596. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_VALID, value); \
  10597. (word) |= (value) << HTT_RX_IND_FLUSH_VALID_S; \
  10598. } while (0)
  10599. #define HTT_RX_IND_FLUSH_VALID_GET(word) \
  10600. (((word) & HTT_RX_IND_FLUSH_VALID_M) >> HTT_RX_IND_FLUSH_VALID_S)
  10601. #define HTT_RX_IND_REL_VALID_SET(word, value) \
  10602. do { \
  10603. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_VALID, value); \
  10604. (word) |= (value) << HTT_RX_IND_REL_VALID_S; \
  10605. } while (0)
  10606. #define HTT_RX_IND_REL_VALID_GET(word) \
  10607. (((word) & HTT_RX_IND_REL_VALID_M) >> HTT_RX_IND_REL_VALID_S)
  10608. #define HTT_RX_IND_PEER_ID_SET(word, value) \
  10609. do { \
  10610. HTT_CHECK_SET_VAL(HTT_RX_IND_PEER_ID, value); \
  10611. (word) |= (value) << HTT_RX_IND_PEER_ID_S; \
  10612. } while (0)
  10613. #define HTT_RX_IND_PEER_ID_GET(word) \
  10614. (((word) & HTT_RX_IND_PEER_ID_M) >> HTT_RX_IND_PEER_ID_S)
  10615. #define HTT_RX_IND_FW_RX_DESC_BYTES_SET(word, value) \
  10616. do { \
  10617. HTT_CHECK_SET_VAL(HTT_RX_IND_FW_RX_DESC_BYTES, value); \
  10618. (word) |= (value) << HTT_RX_IND_FW_RX_DESC_BYTES_S; \
  10619. } while (0)
  10620. #define HTT_RX_IND_FW_RX_DESC_BYTES_GET(word) \
  10621. (((word) & HTT_RX_IND_FW_RX_DESC_BYTES_M) >> HTT_RX_IND_FW_RX_DESC_BYTES_S)
  10622. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_SET(word, value) \
  10623. do { \
  10624. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_START, value); \
  10625. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_START_S; \
  10626. } while (0)
  10627. #define HTT_RX_IND_FLUSH_SEQ_NUM_START_GET(word) \
  10628. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_START_M) >> \
  10629. HTT_RX_IND_FLUSH_SEQ_NUM_START_S)
  10630. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_SET(word, value) \
  10631. do { \
  10632. HTT_CHECK_SET_VAL(HTT_RX_IND_FLUSH_SEQ_NUM_END, value); \
  10633. (word) |= (value) << HTT_RX_IND_FLUSH_SEQ_NUM_END_S; \
  10634. } while (0)
  10635. #define HTT_RX_IND_FLUSH_SEQ_NUM_END_GET(word) \
  10636. (((word) & HTT_RX_IND_FLUSH_SEQ_NUM_END_M) >> \
  10637. HTT_RX_IND_FLUSH_SEQ_NUM_END_S)
  10638. #define HTT_RX_IND_REL_SEQ_NUM_START_SET(word, value) \
  10639. do { \
  10640. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_START, value); \
  10641. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_START_S; \
  10642. } while (0)
  10643. #define HTT_RX_IND_REL_SEQ_NUM_START_GET(word) \
  10644. (((word) & HTT_RX_IND_REL_SEQ_NUM_START_M) >> \
  10645. HTT_RX_IND_REL_SEQ_NUM_START_S)
  10646. #define HTT_RX_IND_REL_SEQ_NUM_END_SET(word, value) \
  10647. do { \
  10648. HTT_CHECK_SET_VAL(HTT_RX_IND_REL_SEQ_NUM_END, value); \
  10649. (word) |= (value) << HTT_RX_IND_REL_SEQ_NUM_END_S; \
  10650. } while (0)
  10651. #define HTT_RX_IND_REL_SEQ_NUM_END_GET(word) \
  10652. (((word) & HTT_RX_IND_REL_SEQ_NUM_END_M) >> \
  10653. HTT_RX_IND_REL_SEQ_NUM_END_S)
  10654. #define HTT_RX_IND_NUM_MPDU_RANGES_SET(word, value) \
  10655. do { \
  10656. HTT_CHECK_SET_VAL(HTT_RX_IND_NUM_MPDU_RANGES, value); \
  10657. (word) |= (value) << HTT_RX_IND_NUM_MPDU_RANGES_S; \
  10658. } while (0)
  10659. #define HTT_RX_IND_NUM_MPDU_RANGES_GET(word) \
  10660. (((word) & HTT_RX_IND_NUM_MPDU_RANGES_M) >> \
  10661. HTT_RX_IND_NUM_MPDU_RANGES_S)
  10662. /* FW rx PPDU descriptor fields */
  10663. #define HTT_RX_IND_RSSI_CMB_SET(word, value) \
  10664. do { \
  10665. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_CMB, value); \
  10666. (word) |= (value) << HTT_RX_IND_RSSI_CMB_S; \
  10667. } while (0)
  10668. #define HTT_RX_IND_RSSI_CMB_GET(word) \
  10669. (((word) & HTT_RX_IND_RSSI_CMB_M) >> \
  10670. HTT_RX_IND_RSSI_CMB_S)
  10671. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_SET(word, value) \
  10672. do { \
  10673. HTT_CHECK_SET_VAL(HTT_RX_IND_TIMESTAMP_SUBMICROSEC, value); \
  10674. (word) |= (value) << HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S; \
  10675. } while (0)
  10676. #define HTT_RX_IND_TIMESTAMP_SUBMICROSEC_GET(word) \
  10677. (((word) & HTT_RX_IND_TIMESTAMP_SUBMICROSEC_M) >> \
  10678. HTT_RX_IND_TIMESTAMP_SUBMICROSEC_S)
  10679. #define HTT_RX_IND_PHY_ERR_CODE_SET(word, value) \
  10680. do { \
  10681. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR_CODE, value); \
  10682. (word) |= (value) << HTT_RX_IND_PHY_ERR_CODE_S; \
  10683. } while (0)
  10684. #define HTT_RX_IND_PHY_ERR_CODE_GET(word) \
  10685. (((word) & HTT_RX_IND_PHY_ERR_CODE_M) >> \
  10686. HTT_RX_IND_PHY_ERR_CODE_S)
  10687. #define HTT_RX_IND_PHY_ERR_SET(word, value) \
  10688. do { \
  10689. HTT_CHECK_SET_VAL(HTT_RX_IND_PHY_ERR, value); \
  10690. (word) |= (value) << HTT_RX_IND_PHY_ERR_S; \
  10691. } while (0)
  10692. #define HTT_RX_IND_PHY_ERR_GET(word) \
  10693. (((word) & HTT_RX_IND_PHY_ERR_M) >> \
  10694. HTT_RX_IND_PHY_ERR_S)
  10695. #define HTT_RX_IND_LEGACY_RATE_SET(word, value) \
  10696. do { \
  10697. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE, value); \
  10698. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_S; \
  10699. } while (0)
  10700. #define HTT_RX_IND_LEGACY_RATE_GET(word) \
  10701. (((word) & HTT_RX_IND_LEGACY_RATE_M) >> \
  10702. HTT_RX_IND_LEGACY_RATE_S)
  10703. #define HTT_RX_IND_LEGACY_RATE_SEL_SET(word, value) \
  10704. do { \
  10705. HTT_CHECK_SET_VAL(HTT_RX_IND_LEGACY_RATE_SEL, value); \
  10706. (word) |= (value) << HTT_RX_IND_LEGACY_RATE_SEL_S; \
  10707. } while (0)
  10708. #define HTT_RX_IND_LEGACY_RATE_SEL_GET(word) \
  10709. (((word) & HTT_RX_IND_LEGACY_RATE_SEL_M) >> \
  10710. HTT_RX_IND_LEGACY_RATE_SEL_S)
  10711. #define HTT_RX_IND_END_VALID_SET(word, value) \
  10712. do { \
  10713. HTT_CHECK_SET_VAL(HTT_RX_IND_END_VALID, value); \
  10714. (word) |= (value) << HTT_RX_IND_END_VALID_S; \
  10715. } while (0)
  10716. #define HTT_RX_IND_END_VALID_GET(word) \
  10717. (((word) & HTT_RX_IND_END_VALID_M) >> \
  10718. HTT_RX_IND_END_VALID_S)
  10719. #define HTT_RX_IND_START_VALID_SET(word, value) \
  10720. do { \
  10721. HTT_CHECK_SET_VAL(HTT_RX_IND_START_VALID, value); \
  10722. (word) |= (value) << HTT_RX_IND_START_VALID_S; \
  10723. } while (0)
  10724. #define HTT_RX_IND_START_VALID_GET(word) \
  10725. (((word) & HTT_RX_IND_START_VALID_M) >> \
  10726. HTT_RX_IND_START_VALID_S)
  10727. #define HTT_RX_IND_RSSI_PRI20_SET(word, value) \
  10728. do { \
  10729. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_PRI20, value); \
  10730. (word) |= (value) << HTT_RX_IND_RSSI_PRI20_S; \
  10731. } while (0)
  10732. #define HTT_RX_IND_RSSI_PRI20_GET(word) \
  10733. (((word) & HTT_RX_IND_RSSI_PRI20_M) >> \
  10734. HTT_RX_IND_RSSI_PRI20_S)
  10735. #define HTT_RX_IND_RSSI_EXT20_SET(word, value) \
  10736. do { \
  10737. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT20, value); \
  10738. (word) |= (value) << HTT_RX_IND_RSSI_EXT20_S; \
  10739. } while (0)
  10740. #define HTT_RX_IND_RSSI_EXT20_GET(word) \
  10741. (((word) & HTT_RX_IND_RSSI_EXT20_M) >> \
  10742. HTT_RX_IND_RSSI_EXT20_S)
  10743. #define HTT_RX_IND_RSSI_EXT40_SET(word, value) \
  10744. do { \
  10745. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT40, value); \
  10746. (word) |= (value) << HTT_RX_IND_RSSI_EXT40_S; \
  10747. } while (0)
  10748. #define HTT_RX_IND_RSSI_EXT40_GET(word) \
  10749. (((word) & HTT_RX_IND_RSSI_EXT40_M) >> \
  10750. HTT_RX_IND_RSSI_EXT40_S)
  10751. #define HTT_RX_IND_RSSI_EXT80_SET(word, value) \
  10752. do { \
  10753. HTT_CHECK_SET_VAL(HTT_RX_IND_RSSI_EXT80, value); \
  10754. (word) |= (value) << HTT_RX_IND_RSSI_EXT80_S; \
  10755. } while (0)
  10756. #define HTT_RX_IND_RSSI_EXT80_GET(word) \
  10757. (((word) & HTT_RX_IND_RSSI_EXT80_M) >> \
  10758. HTT_RX_IND_RSSI_EXT80_S)
  10759. #define HTT_RX_IND_VHT_SIG_A1_SET(word, value) \
  10760. do { \
  10761. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A1, value); \
  10762. (word) |= (value) << HTT_RX_IND_VHT_SIG_A1_S; \
  10763. } while (0)
  10764. #define HTT_RX_IND_VHT_SIG_A1_GET(word) \
  10765. (((word) & HTT_RX_IND_VHT_SIG_A1_M) >> \
  10766. HTT_RX_IND_VHT_SIG_A1_S)
  10767. #define HTT_RX_IND_VHT_SIG_A2_SET(word, value) \
  10768. do { \
  10769. HTT_CHECK_SET_VAL(HTT_RX_IND_VHT_SIG_A2, value); \
  10770. (word) |= (value) << HTT_RX_IND_VHT_SIG_A2_S; \
  10771. } while (0)
  10772. #define HTT_RX_IND_VHT_SIG_A2_GET(word) \
  10773. (((word) & HTT_RX_IND_VHT_SIG_A2_M) >> \
  10774. HTT_RX_IND_VHT_SIG_A2_S)
  10775. #define HTT_RX_IND_PREAMBLE_TYPE_SET(word, value) \
  10776. do { \
  10777. HTT_CHECK_SET_VAL(HTT_RX_IND_PREAMBLE_TYPE, value); \
  10778. (word) |= (value) << HTT_RX_IND_PREAMBLE_TYPE_S; \
  10779. } while (0)
  10780. #define HTT_RX_IND_PREAMBLE_TYPE_GET(word) \
  10781. (((word) & HTT_RX_IND_PREAMBLE_TYPE_M) >> \
  10782. HTT_RX_IND_PREAMBLE_TYPE_S)
  10783. #define HTT_RX_IND_SERVICE_SET(word, value) \
  10784. do { \
  10785. HTT_CHECK_SET_VAL(HTT_RX_IND_SERVICE, value); \
  10786. (word) |= (value) << HTT_RX_IND_SERVICE_S; \
  10787. } while (0)
  10788. #define HTT_RX_IND_SERVICE_GET(word) \
  10789. (((word) & HTT_RX_IND_SERVICE_M) >> \
  10790. HTT_RX_IND_SERVICE_S)
  10791. #define HTT_RX_IND_SA_ANT_MATRIX_SET(word, value) \
  10792. do { \
  10793. HTT_CHECK_SET_VAL(HTT_RX_IND_SA_ANT_MATRIX, value); \
  10794. (word) |= (value) << HTT_RX_IND_SA_ANT_MATRIX_S; \
  10795. } while (0)
  10796. #define HTT_RX_IND_SA_ANT_MATRIX_GET(word) \
  10797. (((word) & HTT_RX_IND_SA_ANT_MATRIX_M) >> \
  10798. HTT_RX_IND_SA_ANT_MATRIX_S)
  10799. #define HTT_RX_IND_MPDU_COUNT_SET(word, value) \
  10800. do { \
  10801. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_COUNT, value); \
  10802. (word) |= (value) << HTT_RX_IND_MPDU_COUNT_S; \
  10803. } while (0)
  10804. #define HTT_RX_IND_MPDU_COUNT_GET(word) \
  10805. (((word) & HTT_RX_IND_MPDU_COUNT_M) >> HTT_RX_IND_MPDU_COUNT_S)
  10806. #define HTT_RX_IND_MPDU_STATUS_SET(word, value) \
  10807. do { \
  10808. HTT_CHECK_SET_VAL(HTT_RX_IND_MPDU_STATUS, value); \
  10809. (word) |= (value) << HTT_RX_IND_MPDU_STATUS_S; \
  10810. } while (0)
  10811. #define HTT_RX_IND_MPDU_STATUS_GET(word) \
  10812. (((word) & HTT_RX_IND_MPDU_STATUS_M) >> HTT_RX_IND_MPDU_STATUS_S)
  10813. #define HTT_RX_IND_HL_BYTES \
  10814. (HTT_RX_IND_HDR_BYTES + \
  10815. 4 /* single FW rx MSDU descriptor */ + \
  10816. 4 /* single MPDU range information element */)
  10817. #define HTT_RX_IND_HL_SIZE32 (HTT_RX_IND_HL_BYTES >> 2)
  10818. /* Could we use one macro entry? */
  10819. #define HTT_WORD_SET(word, field, value) \
  10820. do { \
  10821. HTT_CHECK_SET_VAL(field, value); \
  10822. (word) |= ((value) << field ## _S); \
  10823. } while (0)
  10824. #define HTT_WORD_GET(word, field) \
  10825. (((word) & field ## _M) >> field ## _S)
  10826. PREPACK struct hl_htt_rx_ind_base {
  10827. A_UINT32 rx_ind_msg[HTT_RX_IND_HL_SIZE32]; /* align with LL case rx indication message, but reduced to 5 words */
  10828. } POSTPACK;
  10829. /*
  10830. * HTT_RX_IND_HL_RX_DESC_BASE_OFFSET
  10831. * Currently, we use a resv field in hl_htt_rx_ind_base to store some
  10832. * HL host needed info; refer to fw_rx_desc_base in wal_rx_desc.h.
  10833. * The field is just after the MSDU FW rx desc, and 1 byte ahead of
  10834. * htt_rx_ind_hl_rx_desc_t.
  10835. */
  10836. #define HTT_RX_IND_HL_RX_DESC_BASE_OFFSET (HTT_RX_IND_FW_RX_DESC_BYTE_OFFSET + 1)
  10837. struct htt_rx_ind_hl_rx_desc_t {
  10838. A_UINT8 ver;
  10839. A_UINT8 len;
  10840. struct {
  10841. A_UINT8
  10842. first_msdu: 1,
  10843. last_msdu: 1,
  10844. c3_failed: 1,
  10845. c4_failed: 1,
  10846. ipv6: 1,
  10847. tcp: 1,
  10848. udp: 1,
  10849. reserved: 1;
  10850. } flags;
  10851. /* NOTE: no reserved space - don't append any new fields here */
  10852. };
  10853. #define HTT_RX_IND_HL_RX_DESC_VER_OFFSET \
  10854. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10855. + offsetof(struct htt_rx_ind_hl_rx_desc_t, ver))
  10856. #define HTT_RX_IND_HL_RX_DESC_VER 0
  10857. #define HTT_RX_IND_HL_RX_DESC_LEN_OFFSET \
  10858. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10859. + offsetof(struct htt_rx_ind_hl_rx_desc_t, len))
  10860. #define HTT_RX_IND_HL_FLAG_OFFSET \
  10861. (HTT_RX_IND_HL_RX_DESC_BASE_OFFSET \
  10862. + offsetof(struct htt_rx_ind_hl_rx_desc_t, flags))
  10863. #define HTT_RX_IND_HL_FLAG_FIRST_MSDU (0x01 << 0)
  10864. #define HTT_RX_IND_HL_FLAG_LAST_MSDU (0x01 << 1)
  10865. #define HTT_RX_IND_HL_FLAG_C3_FAILED (0x01 << 2) /* L3 checksum failed */
  10866. #define HTT_RX_IND_HL_FLAG_C4_FAILED (0x01 << 3) /* L4 checksum failed */
  10867. #define HTT_RX_IND_HL_FLAG_IPV6 (0x01 << 4) /* is ipv6, or else ipv4 */
  10868. #define HTT_RX_IND_HL_FLAG_TCP (0x01 << 5) /* is tcp */
  10869. #define HTT_RX_IND_HL_FLAG_UDP (0x01 << 6) /* is udp */
  10870. /* This structure is used in HL, the basic descriptor information
  10871. * used by host. the structure is translated by FW from HW desc
  10872. * or generated by FW. But in HL monitor mode, the host would use
  10873. * the same structure with LL.
  10874. */
  10875. PREPACK struct hl_htt_rx_desc_base {
  10876. A_UINT32
  10877. seq_num:12,
  10878. encrypted:1,
  10879. chan_info_present:1,
  10880. resv0:2,
  10881. mcast_bcast:1,
  10882. fragment:1,
  10883. key_id_oct:8,
  10884. resv1:6;
  10885. A_UINT32
  10886. pn_31_0;
  10887. union {
  10888. struct {
  10889. A_UINT16 pn_47_32;
  10890. A_UINT16 pn_63_48;
  10891. } pn16;
  10892. A_UINT32 pn_63_32;
  10893. } u0;
  10894. A_UINT32
  10895. pn_95_64;
  10896. A_UINT32
  10897. pn_127_96;
  10898. } POSTPACK;
  10899. /*
  10900. * Channel information can optionally be appended after hl_htt_rx_desc_base.
  10901. * If so, the len field in htt_rx_ind_hl_rx_desc_t will be updated accordingly,
  10902. * and the chan_info_present flag in hl_htt_rx_desc_base will be set.
  10903. * Please see htt_chan_change_t for description of the fields.
  10904. */
  10905. PREPACK struct htt_chan_info_t
  10906. {
  10907. A_UINT32 primary_chan_center_freq_mhz: 16,
  10908. contig_chan1_center_freq_mhz: 16;
  10909. A_UINT32 contig_chan2_center_freq_mhz: 16,
  10910. phy_mode: 8,
  10911. reserved: 8;
  10912. } POSTPACK;
  10913. #define HTT_CHAN_INFO_SIZE sizeof(struct htt_chan_info_t)
  10914. #define HL_RX_DESC_SIZE (sizeof(struct hl_htt_rx_desc_base))
  10915. #define HL_RX_DESC_SIZE_DWORD (HL_RX_STD_DESC_SIZE >> 2)
  10916. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_M 0xfff
  10917. #define HTT_HL_RX_DESC_MPDU_SEQ_NUM_S 0
  10918. #define HTT_HL_RX_DESC_MPDU_ENC_M 0x1000
  10919. #define HTT_HL_RX_DESC_MPDU_ENC_S 12
  10920. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_M 0x2000
  10921. #define HTT_HL_RX_DESC_CHAN_INFO_PRESENT_S 13
  10922. #define HTT_HL_RX_DESC_MCAST_BCAST_M 0x10000
  10923. #define HTT_HL_RX_DESC_MCAST_BCAST_S 16
  10924. #define HTT_HL_RX_DESC_FRAGMENT_M 0x20000
  10925. #define HTT_HL_RX_DESC_FRAGMENT_S 17
  10926. #define HTT_HL_RX_DESC_KEY_ID_OCT_M 0x3fc0000
  10927. #define HTT_HL_RX_DESC_KEY_ID_OCT_S 18
  10928. #define HTT_HL_RX_DESC_PN_OFFSET offsetof(struct hl_htt_rx_desc_base, pn_31_0)
  10929. #define HTT_HL_RX_DESC_PN_WORD_OFFSET (HTT_HL_RX_DESC_PN_OFFSET >> 2)
  10930. /* Channel information */
  10931. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M 0x0000ffff
  10932. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S 0
  10933. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M 0xffff0000
  10934. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S 16
  10935. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M 0x0000ffff
  10936. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S 0
  10937. #define HTT_CHAN_INFO_PHY_MODE_M 0x00ff0000
  10938. #define HTT_CHAN_INFO_PHY_MODE_S 16
  10939. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_SET(word, value) \
  10940. do { \
  10941. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ, value); \
  10942. (word) |= (value) << HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S; \
  10943. } while (0)
  10944. #define HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_GET(word) \
  10945. (((word) & HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_M) >> HTT_CHAN_INFO_PRIMARY_CHAN_CENTER_FREQ_S)
  10946. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_SET(word, value) \
  10947. do { \
  10948. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ, value); \
  10949. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S; \
  10950. } while (0)
  10951. #define HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_GET(word) \
  10952. (((word) & HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN1_CENTER_FREQ_S)
  10953. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_SET(word, value) \
  10954. do { \
  10955. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ, value); \
  10956. (word) |= (value) << HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S; \
  10957. } while (0)
  10958. #define HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_GET(word) \
  10959. (((word) & HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_M) >> HTT_CHAN_INFO_CONTIG_CHAN2_CENTER_FREQ_S)
  10960. #define HTT_CHAN_INFO_PHY_MODE_SET(word, value) \
  10961. do { \
  10962. HTT_CHECK_SET_VAL(HTT_CHAN_INFO_PHY_MODE, value); \
  10963. (word) |= (value) << HTT_CHAN_INFO_PHY_MODE_S; \
  10964. } while (0)
  10965. #define HTT_CHAN_INFO_PHY_MODE_GET(word) \
  10966. (((word) & HTT_CHAN_INFO_PHY_MODE_M) >> HTT_CHAN_INFO_PHY_MODE_S)
  10967. /*
  10968. * @brief target -> host message definition for FW offloaded pkts
  10969. *
  10970. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_OFFLOAD_DELIVER_IND
  10971. *
  10972. * @details
  10973. * The following field definitions describe the format of the firmware
  10974. * offload deliver message sent from the target to the host.
  10975. *
  10976. * definition for struct htt_tx_offload_deliver_ind_hdr_t
  10977. *
  10978. * |31 20|19 16|15 13|12 8|7 5|4|3|2 0|
  10979. * |----------------------------+--------+-----+---------------+-----+-+-+----|
  10980. * | reserved_1 | msg type |
  10981. * |--------------------------------------------------------------------------|
  10982. * | phy_timestamp_l32 |
  10983. * |--------------------------------------------------------------------------|
  10984. * | WORD2 (see below) |
  10985. * |--------------------------------------------------------------------------|
  10986. * | seqno | framectrl |
  10987. * |--------------------------------------------------------------------------|
  10988. * | reserved_3 | vdev_id | tid_num|
  10989. * |--------------------------------------------------------------------------|
  10990. * | reserved_4 | tx_mpdu_bytes |F|STAT|
  10991. * |--------------------------------------------------------------------------|
  10992. *
  10993. * where:
  10994. * STAT = status
  10995. * F = format (802.3 vs. 802.11)
  10996. *
  10997. * definition for word 2
  10998. *
  10999. * |31 26|25| 24 |23 | 22 |21 19|18 17|16 9|8 6|5 2|1 0|
  11000. * |--------+--+----+---+----+-----+-----+---------------------+----+-----+---|
  11001. * |reserv_2|BF|LDPC|SGI|STBC| BW | NSS | RSSI |RATE| MCS |PR |
  11002. * |--------------------------------------------------------------------------|
  11003. *
  11004. * where:
  11005. * PR = preamble
  11006. * BF = beamformed
  11007. */
  11008. PREPACK struct htt_tx_offload_deliver_ind_hdr_t
  11009. {
  11010. A_UINT32 /* word 0 */
  11011. msg_type:8, /* [ 7: 0] */
  11012. reserved_1:24; /* [31: 8] */
  11013. A_UINT32 phy_timestamp_l32; /* word 1 [31:0] */
  11014. A_UINT32 /* word 2 */
  11015. /* preamble:
  11016. * 0-OFDM,
  11017. * 1-CCk,
  11018. * 2-HT,
  11019. * 3-VHT
  11020. */
  11021. preamble: 2, /* [1:0] */
  11022. /* mcs:
  11023. * In case of HT preamble interpret
  11024. * MCS along with NSS.
  11025. * Valid values for HT are 0 to 7.
  11026. * HT mcs 0 with NSS 2 is mcs 8.
  11027. * Valid values for VHT are 0 to 9.
  11028. */
  11029. mcs: 4, /* [5:2] */
  11030. /* rate:
  11031. * This is applicable only for
  11032. * CCK and OFDM preamble type
  11033. * rate 0: OFDM 48 Mbps,
  11034. * 1: OFDM 24 Mbps,
  11035. * 2: OFDM 12 Mbps
  11036. * 3: OFDM 6 Mbps
  11037. * 4: OFDM 54 Mbps
  11038. * 5: OFDM 36 Mbps
  11039. * 6: OFDM 18 Mbps
  11040. * 7: OFDM 9 Mbps
  11041. * rate 0: CCK 11 Mbps Long
  11042. * 1: CCK 5.5 Mbps Long
  11043. * 2: CCK 2 Mbps Long
  11044. * 3: CCK 1 Mbps Long
  11045. * 4: CCK 11 Mbps Short
  11046. * 5: CCK 5.5 Mbps Short
  11047. * 6: CCK 2 Mbps Short
  11048. */
  11049. rate : 3, /* [ 8: 6] */
  11050. rssi : 8, /* [16: 9] units=dBm */
  11051. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  11052. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  11053. stbc : 1, /* [22] */
  11054. sgi : 1, /* [23] */
  11055. ldpc : 1, /* [24] */
  11056. beamformed: 1, /* [25] */
  11057. reserved_2: 6; /* [31:26] */
  11058. A_UINT32 /* word 3 */
  11059. framectrl:16, /* [15: 0] */
  11060. seqno:16; /* [31:16] */
  11061. A_UINT32 /* word 4 */
  11062. tid_num:5, /* [ 4: 0] actual TID number */
  11063. vdev_id:8, /* [12: 5] */
  11064. reserved_3:19; /* [31:13] */
  11065. A_UINT32 /* word 5 */
  11066. /* status:
  11067. * 0: tx_ok
  11068. * 1: retry
  11069. * 2: drop
  11070. * 3: filtered
  11071. * 4: abort
  11072. * 5: tid delete
  11073. * 6: sw abort
  11074. * 7: dropped by peer migration
  11075. */
  11076. status:3, /* [2:0] */
  11077. format:1, /* [3] 0: 802.3 format, 1: 802.11 format */
  11078. tx_mpdu_bytes:16, /* [19:4] */
  11079. /* Indicates retry count of offloaded/local generated Data tx frames */
  11080. tx_retry_cnt:6, /* [25:20] */
  11081. reserved_4:6; /* [31:26] */
  11082. } POSTPACK;
  11083. /* FW offload deliver ind message header fields */
  11084. /* DWORD one */
  11085. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M 0xffffffff
  11086. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S 0
  11087. /* DWORD two */
  11088. #define HTT_FW_OFFLOAD_IND_PREAMBLE_M 0x00000003
  11089. #define HTT_FW_OFFLOAD_IND_PREAMBLE_S 0
  11090. #define HTT_FW_OFFLOAD_IND_MCS_M 0x0000003c
  11091. #define HTT_FW_OFFLOAD_IND_MCS_S 2
  11092. #define HTT_FW_OFFLOAD_IND_RATE_M 0x000001c0
  11093. #define HTT_FW_OFFLOAD_IND_RATE_S 6
  11094. #define HTT_FW_OFFLOAD_IND_RSSI_M 0x0001fe00
  11095. #define HTT_FW_OFFLOAD_IND_RSSI_S 9
  11096. #define HTT_FW_OFFLOAD_IND_NSS_M 0x00060000
  11097. #define HTT_FW_OFFLOAD_IND_NSS_S 17
  11098. #define HTT_FW_OFFLOAD_IND_BW_M 0x00380000
  11099. #define HTT_FW_OFFLOAD_IND_BW_S 19
  11100. #define HTT_FW_OFFLOAD_IND_STBC_M 0x00400000
  11101. #define HTT_FW_OFFLOAD_IND_STBC_S 22
  11102. #define HTT_FW_OFFLOAD_IND_SGI_M 0x00800000
  11103. #define HTT_FW_OFFLOAD_IND_SGI_S 23
  11104. #define HTT_FW_OFFLOAD_IND_LDPC_M 0x01000000
  11105. #define HTT_FW_OFFLOAD_IND_LDPC_S 24
  11106. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_M 0x02000000
  11107. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_S 25
  11108. /* DWORD three*/
  11109. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_M 0x0000ffff
  11110. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_S 0
  11111. #define HTT_FW_OFFLOAD_IND_SEQNO_M 0xffff0000
  11112. #define HTT_FW_OFFLOAD_IND_SEQNO_S 16
  11113. /* DWORD four */
  11114. #define HTT_FW_OFFLOAD_IND_TID_NUM_M 0x0000001f
  11115. #define HTT_FW_OFFLOAD_IND_TID_NUM_S 0
  11116. #define HTT_FW_OFFLOAD_IND_VDEV_ID_M 0x00001fe0
  11117. #define HTT_FW_OFFLOAD_IND_VDEV_ID_S 5
  11118. /* DWORD five */
  11119. #define HTT_FW_OFFLOAD_IND_STATUS_M 0x00000007
  11120. #define HTT_FW_OFFLOAD_IND_STATUS_S 0
  11121. #define HTT_FW_OFFLOAD_IND_FORMAT_M 0x00000008
  11122. #define HTT_FW_OFFLOAD_IND_FORMAT_S 3
  11123. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M 0x000ffff0
  11124. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S 4
  11125. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M 0x03f00000
  11126. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S 20
  11127. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_SET(word, value) \
  11128. do { \
  11129. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32, value); \
  11130. (word) |= (value) << HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S; \
  11131. } while (0)
  11132. #define HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_GET(word) \
  11133. (((word) & HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_M) >> HTT_FW_OFFLOAD_IND_PHY_TIMESTAMP_L32_S)
  11134. #define HTT_FW_OFFLOAD_IND_PREAMBLE_SET(word, value) \
  11135. do { \
  11136. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_PREAMBLE, value); \
  11137. (word) |= (value) << HTT_FW_OFFLOAD_IND_PREAMBLE_S; \
  11138. } while (0)
  11139. #define HTT_FW_OFFLOAD_IND_PREAMBLE_GET(word) \
  11140. (((word) & HTT_FW_OFFLOAD_IND_PREAMBLE_M) >> HTT_FW_OFFLOAD_IND_PREAMBLE_S)
  11141. #define HTT_FW_OFFLOAD_IND_MCS_SET(word, value) \
  11142. do { \
  11143. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_MCS, value); \
  11144. (word) |= (value) << HTT_FW_OFFLOAD_IND_MCS_S; \
  11145. } while (0)
  11146. #define HTT_FW_OFFLOAD_IND_MCS_GET(word) \
  11147. (((word) & HTT_FW_OFFLOAD_IND_MCS_M) >> HTT_FW_OFFLOAD_IND_MCS_S)
  11148. #define HTT_FW_OFFLOAD_IND_RATE_SET(word, value) \
  11149. do { \
  11150. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RATE, value); \
  11151. (word) |= (value) << HTT_FW_OFFLOAD_IND_RATE_S; \
  11152. } while (0)
  11153. #define HTT_FW_OFFLOAD_IND_RATE_GET(word) \
  11154. (((word) & HTT_FW_OFFLOAD_IND_RATE_M) >> HTT_FW_OFFLOAD_IND_RATE_S)
  11155. #define HTT_FW_OFFLOAD_IND_RSSI_SET(word, value) \
  11156. do { \
  11157. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_RSSI, value); \
  11158. (word) |= (value) << HTT_FW_OFFLOAD_IND_RSSI_S; \
  11159. } while (0)
  11160. #define HTT_FW_OFFLOAD_IND_RSSI_GET(word) \
  11161. (((word) & HTT_FW_OFFLOAD_IND_RSSI_M) >> HTT_FW_OFFLOAD_IND_RSSI_S)
  11162. #define HTT_FW_OFFLOAD_IND_NSS_SET(word, value) \
  11163. do { \
  11164. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_NSS, value); \
  11165. (word) |= (value) << HTT_FW_OFFLOAD_IND_NSS_S; \
  11166. } while (0)
  11167. #define HTT_FW_OFFLOAD_IND_NSS_GET(word) \
  11168. (((word) & HTT_FW_OFFLOAD_IND_NSS_M) >> HTT_FW_OFFLOAD_IND_NSS_S)
  11169. #define HTT_FW_OFFLOAD_IND_BW_SET(word, value) \
  11170. do { \
  11171. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BW, value); \
  11172. (word) |= (value) << HTT_FW_OFFLOAD_IND_BW_S; \
  11173. } while (0)
  11174. #define HTT_FW_OFFLOAD_IND_BW_GET(word) \
  11175. (((word) & HTT_FW_OFFLOAD_IND_BW_M) >> HTT_FW_OFFLOAD_IND_BW_S)
  11176. #define HTT_FW_OFFLOAD_IND_STBC_SET(word, value) \
  11177. do { \
  11178. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STBC, value); \
  11179. (word) |= (value) << HTT_FW_OFFLOAD_IND_STBC_S; \
  11180. } while (0)
  11181. #define HTT_FW_OFFLOAD_IND_STBC_GET(word) \
  11182. (((word) & HTT_FW_OFFLOAD_IND_STBC_M) >> HTT_FW_OFFLOAD_IND_STBC_S)
  11183. #define HTT_FW_OFFLOAD_IND_SGI_SET(word, value) \
  11184. do { \
  11185. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SGI, value); \
  11186. (word) |= (value) << HTT_FW_OFFLOAD_IND_SGI_S; \
  11187. } while (0)
  11188. #define HTT_FW_OFFLOAD_IND_SGI_GET(word) \
  11189. (((word) & HTT_FW_OFFLOAD_IND_SGI_M) >> HTT_FW_OFFLOAD_IND_SGI_S)
  11190. #define HTT_FW_OFFLOAD_IND_LDPC_SET(word, value) \
  11191. do { \
  11192. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_LDPC, value); \
  11193. (word) |= (value) << HTT_FW_OFFLOAD_IND_LDPC_S; \
  11194. } while (0)
  11195. #define HTT_FW_OFFLOAD_IND_LDPC_GET(word) \
  11196. (((word) & HTT_FW_OFFLOAD_IND_LDPC_M) >> HTT_FW_OFFLOAD_IND_LDPC_S)
  11197. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_SET(word, value) \
  11198. do { \
  11199. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_BEAMFORMED, value); \
  11200. (word) |= (value) << HTT_FW_OFFLOAD_IND_BEAMFORMED_S; \
  11201. } while (0)
  11202. #define HTT_FW_OFFLOAD_IND_BEAMFORMED_GET(word) \
  11203. (((word) & HTT_FW_OFFLOAD_IND_BEAMFORMED_M) >> HTT_FW_OFFLOAD_IND_BEAMFORMED_S)
  11204. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_SET(word, value) \
  11205. do { \
  11206. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FRAMECTRL, value); \
  11207. (word) |= (value) << HTT_FW_OFFLOAD_IND_FRAMECTRL_S; \
  11208. } while (0)
  11209. #define HTT_FW_OFFLOAD_IND_FRAMECTRL_GET(word) \
  11210. (((word) & HTT_FW_OFFLOAD_IND_FRAMECTRL_M) >> HTT_FW_OFFLOAD_IND_FRAMECTRL_S)
  11211. #define HTT_FW_OFFLOAD_IND_SEQNO_SET(word, value) \
  11212. do { \
  11213. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_SEQNO, value); \
  11214. (word) |= (value) << HTT_FW_OFFLOAD_IND_SEQNO_S; \
  11215. } while (0)
  11216. #define HTT_FW_OFFLOAD_IND_SEQNO_GET(word) \
  11217. (((word) & HTT_FW_OFFLOAD_IND_SEQNO_M) >> HTT_FW_OFFLOAD_IND_SEQNO_S)
  11218. #define HTT_FW_OFFLOAD_IND_TID_NUM_SET(word, value) \
  11219. do { \
  11220. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TID_NUM, value); \
  11221. (word) |= (value) << HTT_FW_OFFLOAD_IND_TID_NUM_S; \
  11222. } while (0)
  11223. #define HTT_FW_OFFLOAD_IND_TID_NUM_GET(word) \
  11224. (((word) & HTT_FW_OFFLOAD_IND_TID_NUM_M) >> HTT_FW_OFFLOAD_IND_TID_NUM_S)
  11225. #define HTT_FW_OFFLOAD_IND_VDEV_ID_SET(word, value) \
  11226. do { \
  11227. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_VDEV_ID, value); \
  11228. (word) |= (value) << HTT_FW_OFFLOAD_IND_VDEV_ID_S; \
  11229. } while (0)
  11230. #define HTT_FW_OFFLOAD_IND_VDEV_ID_GET(word) \
  11231. (((word) & HTT_FW_OFFLOAD_IND_VDEV_ID_M) >> HTT_FW_OFFLOAD_IND_VDEV_ID_S)
  11232. #define HTT_FW_OFFLOAD_IND_STATUS_SET(word, value) \
  11233. do { \
  11234. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_STATUS, value); \
  11235. (word) |= (value) << HTT_FW_OFFLOAD_IND_STATUS_S; \
  11236. } while (0)
  11237. #define HTT_FW_OFFLOAD_IND_STATUS_GET(word) \
  11238. (((word) & HTT_FW_OFFLOAD_IND_STATUS_M) >> HTT_FW_OFFLOAD_IND_STATUS_M)
  11239. #define HTT_FW_OFFLOAD_IND_FORMAT_SET(word, value) \
  11240. do { \
  11241. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_FORMAT, value); \
  11242. (word) |= (value) << HTT_FW_OFFLOAD_IND_FORMAT_S; \
  11243. } while (0)
  11244. #define HTT_FW_OFFLOAD_IND_FORMAT_GET(word) \
  11245. (((word) & HTT_FW_OFFLOAD_IND_FORMAT_M) >> HTT_FW_OFFLOAD_IND_FORMAT_S)
  11246. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_SET(word, value) \
  11247. do { \
  11248. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES, value); \
  11249. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S; \
  11250. } while (0)
  11251. #define HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_GET(word) \
  11252. (((word) & HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_M) >> HTT_FW_OFFLOAD_IND_TX_MPDU_BYTES_S)
  11253. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_SET(word, value) \
  11254. do { \
  11255. HTT_CHECK_SET_VAL(HTT_FW_OFFLOAD_IND_TX_RETRY_CNT, value); \
  11256. (word) |= (value) << HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S; \
  11257. } while (0)
  11258. #define HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_GET(word) \
  11259. (((word) & HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_M) >> HTT_FW_OFFLOAD_IND_TX_RETRY_CNT_S)
  11260. /*
  11261. * @brief target -> host rx reorder flush message definition
  11262. *
  11263. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FLUSH
  11264. *
  11265. * @details
  11266. * The following field definitions describe the format of the rx flush
  11267. * message sent from the target to the host.
  11268. * The message consists of a 4-octet header, followed by one or more
  11269. * 4-octet payload information elements.
  11270. *
  11271. * |31 24|23 8|7 0|
  11272. * |--------------------------------------------------------------|
  11273. * | TID | peer ID | msg type |
  11274. * |--------------------------------------------------------------|
  11275. * | seq num end | seq num start | MPDU status | reserved |
  11276. * |--------------------------------------------------------------|
  11277. * First DWORD:
  11278. * - MSG_TYPE
  11279. * Bits 7:0
  11280. * Purpose: identifies this as an rx flush message
  11281. * Value: 0x2 (HTT_T2H_MSG_TYPE_RX_FLUSH)
  11282. * - PEER_ID
  11283. * Bits 23:8 (only bits 18:8 actually used)
  11284. * Purpose: identify which peer's rx data is being flushed
  11285. * Value: (rx) peer ID
  11286. * - TID
  11287. * Bits 31:24 (only bits 27:24 actually used)
  11288. * Purpose: Specifies which traffic identifier's rx data is being flushed
  11289. * Value: traffic identifier
  11290. * Second DWORD:
  11291. * - MPDU_STATUS
  11292. * Bits 15:8
  11293. * Purpose:
  11294. * Indicate whether the flushed MPDUs should be discarded or processed.
  11295. * Value:
  11296. * 0x1: send the MPDUs from the rx reorder buffer to subsequent
  11297. * stages of rx processing
  11298. * other: discard the MPDUs
  11299. * It is anticipated that flush messages will always have
  11300. * MPDU status == 1, but the status flag is included for
  11301. * flexibility.
  11302. * - SEQ_NUM_START
  11303. * Bits 23:16
  11304. * Purpose:
  11305. * Indicate the start of a series of consecutive MPDUs being flushed.
  11306. * Not all MPDUs within this range are necessarily valid - the host
  11307. * must check each sequence number within this range to see if the
  11308. * corresponding MPDU is actually present.
  11309. * Value:
  11310. * The sequence number for the first MPDU in the sequence.
  11311. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11312. * - SEQ_NUM_END
  11313. * Bits 30:24
  11314. * Purpose:
  11315. * Indicate the end of a series of consecutive MPDUs being flushed.
  11316. * Value:
  11317. * The sequence number one larger than the sequence number of the
  11318. * last MPDU being flushed.
  11319. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11320. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] inclusive
  11321. * are to be released for further rx processing.
  11322. * Not all MPDUs within this range are necessarily valid - the host
  11323. * must check each sequence number within this range to see if the
  11324. * corresponding MPDU is actually present.
  11325. */
  11326. /* first DWORD */
  11327. #define HTT_RX_FLUSH_PEER_ID_M 0xffff00
  11328. #define HTT_RX_FLUSH_PEER_ID_S 8
  11329. #define HTT_RX_FLUSH_TID_M 0xff000000
  11330. #define HTT_RX_FLUSH_TID_S 24
  11331. /* second DWORD */
  11332. #define HTT_RX_FLUSH_MPDU_STATUS_M 0x0000ff00
  11333. #define HTT_RX_FLUSH_MPDU_STATUS_S 8
  11334. #define HTT_RX_FLUSH_SEQ_NUM_START_M 0x00ff0000
  11335. #define HTT_RX_FLUSH_SEQ_NUM_START_S 16
  11336. #define HTT_RX_FLUSH_SEQ_NUM_END_M 0xff000000
  11337. #define HTT_RX_FLUSH_SEQ_NUM_END_S 24
  11338. #define HTT_RX_FLUSH_BYTES 8
  11339. #define HTT_RX_FLUSH_PEER_ID_SET(word, value) \
  11340. do { \
  11341. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_PEER_ID, value); \
  11342. (word) |= (value) << HTT_RX_FLUSH_PEER_ID_S; \
  11343. } while (0)
  11344. #define HTT_RX_FLUSH_PEER_ID_GET(word) \
  11345. (((word) & HTT_RX_FLUSH_PEER_ID_M) >> HTT_RX_FLUSH_PEER_ID_S)
  11346. #define HTT_RX_FLUSH_TID_SET(word, value) \
  11347. do { \
  11348. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_TID, value); \
  11349. (word) |= (value) << HTT_RX_FLUSH_TID_S; \
  11350. } while (0)
  11351. #define HTT_RX_FLUSH_TID_GET(word) \
  11352. (((word) & HTT_RX_FLUSH_TID_M) >> HTT_RX_FLUSH_TID_S)
  11353. #define HTT_RX_FLUSH_MPDU_STATUS_SET(word, value) \
  11354. do { \
  11355. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_MPDU_STATUS, value); \
  11356. (word) |= (value) << HTT_RX_FLUSH_MPDU_STATUS_S; \
  11357. } while (0)
  11358. #define HTT_RX_FLUSH_MPDU_STATUS_GET(word) \
  11359. (((word) & HTT_RX_FLUSH_MPDU_STATUS_M) >> HTT_RX_FLUSH_MPDU_STATUS_S)
  11360. #define HTT_RX_FLUSH_SEQ_NUM_START_SET(word, value) \
  11361. do { \
  11362. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_START, value); \
  11363. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_START_S; \
  11364. } while (0)
  11365. #define HTT_RX_FLUSH_SEQ_NUM_START_GET(word) \
  11366. (((word) & HTT_RX_FLUSH_SEQ_NUM_START_M) >> HTT_RX_FLUSH_SEQ_NUM_START_S)
  11367. #define HTT_RX_FLUSH_SEQ_NUM_END_SET(word, value) \
  11368. do { \
  11369. HTT_CHECK_SET_VAL(HTT_RX_FLUSH_SEQ_NUM_END, value); \
  11370. (word) |= (value) << HTT_RX_FLUSH_SEQ_NUM_END_S; \
  11371. } while (0)
  11372. #define HTT_RX_FLUSH_SEQ_NUM_END_GET(word) \
  11373. (((word) & HTT_RX_FLUSH_SEQ_NUM_END_M) >> HTT_RX_FLUSH_SEQ_NUM_END_S)
  11374. /*
  11375. * @brief target -> host rx pn check indication message
  11376. *
  11377. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_PN_IND
  11378. *
  11379. * @details
  11380. * The following field definitions describe the format of the Rx PN check
  11381. * indication message sent from the target to the host.
  11382. * The message consists of a 4-octet header, followed by the start and
  11383. * end sequence numbers to be released, followed by the PN IEs. Each PN
  11384. * IE is one octet containing the sequence number that failed the PN
  11385. * check.
  11386. *
  11387. * |31 24|23 8|7 0|
  11388. * |--------------------------------------------------------------|
  11389. * | TID | peer ID | msg type |
  11390. * |--------------------------------------------------------------|
  11391. * | Reserved | PN IE count | seq num end | seq num start|
  11392. * |--------------------------------------------------------------|
  11393. * l : PN IE 2 | PN IE 1 | PN IE 0 |
  11394. * |--------------------------------------------------------------|
  11395. * First DWORD:
  11396. * - MSG_TYPE
  11397. * Bits 7:0
  11398. * Purpose: Identifies this as an rx pn check indication message
  11399. * Value: 0x10 (HTT_T2H_MSG_TYPE_RX_PN_IND)
  11400. * - PEER_ID
  11401. * Bits 23:8 (only bits 18:8 actually used)
  11402. * Purpose: identify which peer
  11403. * Value: (rx) peer ID
  11404. * - TID
  11405. * Bits 31:24 (only bits 27:24 actually used)
  11406. * Purpose: identify traffic identifier
  11407. * Value: traffic identifier
  11408. * Second DWORD:
  11409. * - SEQ_NUM_START
  11410. * Bits 7:0
  11411. * Purpose:
  11412. * Indicates the starting sequence number of the MPDU in this
  11413. * series of MPDUs that went though PN check.
  11414. * Value:
  11415. * The sequence number for the first MPDU in the sequence.
  11416. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11417. * - SEQ_NUM_END
  11418. * Bits 15:8
  11419. * Purpose:
  11420. * Indicates the ending sequence number of the MPDU in this
  11421. * series of MPDUs that went though PN check.
  11422. * Value:
  11423. * The sequence number one larger then the sequence number of the last
  11424. * MPDU being flushed.
  11425. * This sequence number is the 6 LSBs of the 802.11 sequence number.
  11426. * The range of MPDUs from [SEQ_NUM_START,SEQ_NUM_END-1] have been checked
  11427. * for invalid PN numbers and are ready to be released for further processing.
  11428. * Not all MPDUs within this range are necessarily valid - the host
  11429. * must check each sequence number within this range to see if the
  11430. * corresponding MPDU is actually present.
  11431. * - PN_IE_COUNT
  11432. * Bits 23:16
  11433. * Purpose:
  11434. * Used to determine the variable number of PN information elements in this
  11435. * message
  11436. *
  11437. * PN information elements:
  11438. * - PN_IE_x-
  11439. * Purpose:
  11440. * Each PN information element contains the sequence number of the MPDU that
  11441. * has failed the target PN check.
  11442. * Value:
  11443. * Contains the 6 LSBs of the 802.11 sequence number corresponding to the MPDU
  11444. * that failed the PN check.
  11445. */
  11446. /* first DWORD */
  11447. #define HTT_RX_PN_IND_PEER_ID_M 0xffff00
  11448. #define HTT_RX_PN_IND_PEER_ID_S 8
  11449. #define HTT_RX_PN_IND_TID_M 0xff000000
  11450. #define HTT_RX_PN_IND_TID_S 24
  11451. /* second DWORD */
  11452. #define HTT_RX_PN_IND_SEQ_NUM_START_M 0x000000ff
  11453. #define HTT_RX_PN_IND_SEQ_NUM_START_S 0
  11454. #define HTT_RX_PN_IND_SEQ_NUM_END_M 0x0000ff00
  11455. #define HTT_RX_PN_IND_SEQ_NUM_END_S 8
  11456. #define HTT_RX_PN_IND_PN_IE_CNT_M 0x00ff0000
  11457. #define HTT_RX_PN_IND_PN_IE_CNT_S 16
  11458. #define HTT_RX_PN_IND_BYTES 8
  11459. #define HTT_RX_PN_IND_PEER_ID_SET(word, value) \
  11460. do { \
  11461. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PEER_ID, value); \
  11462. (word) |= (value) << HTT_RX_PN_IND_PEER_ID_S; \
  11463. } while (0)
  11464. #define HTT_RX_PN_IND_PEER_ID_GET(word) \
  11465. (((word) & HTT_RX_PN_IND_PEER_ID_M) >> HTT_RX_PN_IND_PEER_ID_S)
  11466. #define HTT_RX_PN_IND_EXT_TID_SET(word, value) \
  11467. do { \
  11468. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_TID, value); \
  11469. (word) |= (value) << HTT_RX_PN_IND_TID_S; \
  11470. } while (0)
  11471. #define HTT_RX_PN_IND_EXT_TID_GET(word) \
  11472. (((word) & HTT_RX_PN_IND_TID_M) >> HTT_RX_PN_IND_TID_S)
  11473. #define HTT_RX_PN_IND_SEQ_NUM_START_SET(word, value) \
  11474. do { \
  11475. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_START, value); \
  11476. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_START_S; \
  11477. } while (0)
  11478. #define HTT_RX_PN_IND_SEQ_NUM_START_GET(word) \
  11479. (((word) & HTT_RX_PN_IND_SEQ_NUM_START_M) >> HTT_RX_PN_IND_SEQ_NUM_START_S)
  11480. #define HTT_RX_PN_IND_SEQ_NUM_END_SET(word, value) \
  11481. do { \
  11482. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_SEQ_NUM_END, value); \
  11483. (word) |= (value) << HTT_RX_PN_IND_SEQ_NUM_END_S; \
  11484. } while (0)
  11485. #define HTT_RX_PN_IND_SEQ_NUM_END_GET(word) \
  11486. (((word) & HTT_RX_PN_IND_SEQ_NUM_END_M) >> HTT_RX_PN_IND_SEQ_NUM_END_S)
  11487. #define HTT_RX_PN_IND_PN_IE_CNT_SET(word, value) \
  11488. do { \
  11489. HTT_CHECK_SET_VAL(HTT_RX_PN_IND_PN_IE_CNT, value); \
  11490. (word) |= (value) << HTT_RX_PN_IND_PN_IE_CNT_S; \
  11491. } while (0)
  11492. #define HTT_RX_PN_IND_PN_IE_CNT_GET(word) \
  11493. (((word) & HTT_RX_PN_IND_PN_IE_CNT_M) >> HTT_RX_PN_IND_PN_IE_CNT_S)
  11494. /*
  11495. * @brief target -> host rx offload deliver message for LL system
  11496. *
  11497. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFFLOAD_DELIVER_IND
  11498. *
  11499. * @details
  11500. * In a low latency system this message is sent whenever the offload
  11501. * manager flushes out the packets it has coalesced in its coalescing buffer.
  11502. * The DMA of the actual packets into host memory is done before sending out
  11503. * this message. This message indicates only how many MSDUs to reap. The
  11504. * peer ID, vdev ID, tid and MSDU length are copied inline into the header
  11505. * portion of the MSDU while DMA'ing into the host memory. Unlike the packets
  11506. * DMA'd by the MAC directly into host memory these packets do not contain
  11507. * the MAC descriptors in the header portion of the packet. Instead they contain
  11508. * the peer ID, vdev ID, tid and MSDU length. Also when the host receives this
  11509. * message, the packets are delivered directly to the NW stack without going
  11510. * through the regular reorder buffering and PN checking path since it has
  11511. * already been done in target.
  11512. *
  11513. * |31 24|23 16|15 8|7 0|
  11514. * |-----------------------------------------------------------------------|
  11515. * | Total MSDU count | reserved | msg type |
  11516. * |-----------------------------------------------------------------------|
  11517. *
  11518. * @brief target -> host rx offload deliver message for HL system
  11519. *
  11520. * @details
  11521. * In a high latency system this message is sent whenever the offload manager
  11522. * flushes out the packets it has coalesced in its coalescing buffer. The
  11523. * actual packets are also carried along with this message. When the host
  11524. * receives this message, it is expected to deliver these packets to the NW
  11525. * stack directly instead of routing them through the reorder buffering and
  11526. * PN checking path since it has already been done in target.
  11527. *
  11528. * |31 24|23 16|15 8|7 0|
  11529. * |-----------------------------------------------------------------------|
  11530. * | Total MSDU count | reserved | msg type |
  11531. * |-----------------------------------------------------------------------|
  11532. * | peer ID | MSDU length |
  11533. * |-----------------------------------------------------------------------|
  11534. * | MSDU payload | FW Desc | tid | vdev ID |
  11535. * |-----------------------------------------------------------------------|
  11536. * | MSDU payload contd. |
  11537. * |-----------------------------------------------------------------------|
  11538. * | peer ID | MSDU length |
  11539. * |-----------------------------------------------------------------------|
  11540. * | MSDU payload | FW Desc | tid | vdev ID |
  11541. * |-----------------------------------------------------------------------|
  11542. * | MSDU payload contd. |
  11543. * |-----------------------------------------------------------------------|
  11544. *
  11545. */
  11546. /* first DWORD */
  11547. #define HTT_RX_OFFLOAD_DELIVER_IND_HDR_BYTES 4
  11548. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_HDR_BYTES 7
  11549. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M 0xffff0000
  11550. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S 16
  11551. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M 0x0000ffff
  11552. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S 0
  11553. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M 0xffff0000
  11554. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S 16
  11555. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M 0x000000ff
  11556. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S 0
  11557. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M 0x0000ff00
  11558. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S 8
  11559. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M 0x00ff0000
  11560. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S 16
  11561. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_GET(word) \
  11562. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S)
  11563. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_SET(word, value) \
  11564. do { \
  11565. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT, value); \
  11566. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_CNT_S; \
  11567. } while (0)
  11568. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_GET(word) \
  11569. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S)
  11570. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_SET(word, value) \
  11571. do { \
  11572. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN, value); \
  11573. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_LEN_S; \
  11574. } while (0)
  11575. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_GET(word) \
  11576. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S)
  11577. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_SET(word, value) \
  11578. do { \
  11579. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID, value); \
  11580. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_PEER_ID_S; \
  11581. } while (0)
  11582. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_GET(word) \
  11583. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S)
  11584. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_SET(word, value) \
  11585. do { \
  11586. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID, value); \
  11587. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_VDEV_ID_S; \
  11588. } while (0)
  11589. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_GET(word) \
  11590. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S)
  11591. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_SET(word, value) \
  11592. do { \
  11593. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID, value); \
  11594. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_TID_S; \
  11595. } while (0)
  11596. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_GET(word) \
  11597. (((word) & HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_M) >> HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S)
  11598. #define HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_SET(word, value) \
  11599. do { \
  11600. HTT_CHECK_SET_VAL(HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC, value); \
  11601. (word) |= (value) << HTT_RX_OFFLOAD_DELIVER_IND_MSDU_DESC_S; \
  11602. } while (0)
  11603. /**
  11604. * @brief target -> host rx peer map/unmap message definition
  11605. *
  11606. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP
  11607. *
  11608. * @details
  11609. * The following diagram shows the format of the rx peer map message sent
  11610. * from the target to the host. This layout assumes the target operates
  11611. * as little-endian.
  11612. *
  11613. * This message always contains a SW peer ID. The main purpose of the
  11614. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11615. * with, so that the host can use that peer ID to determine which peer
  11616. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11617. * other purposes, such as identifying during tx completions which peer
  11618. * the tx frames in question were transmitted to.
  11619. *
  11620. * In certain generations of chips, the peer map message also contains
  11621. * a HW peer ID. This HW peer ID is used during rx --> tx frame forwarding
  11622. * to identify which peer the frame needs to be forwarded to (i.e. the
  11623. * peer associated with the Destination MAC Address within the packet),
  11624. * and particularly which vdev needs to transmit the frame (for cases
  11625. * of inter-vdev rx --> tx forwarding). The HW peer id here is the same
  11626. * meaning as AST_INDEX_0.
  11627. * This DA-based peer ID that is provided for certain rx frames
  11628. * (the rx frames that need to be re-transmitted as tx frames)
  11629. * is the ID that the HW uses for referring to the peer in question,
  11630. * rather than the peer ID that the SW+FW use to refer to the peer.
  11631. *
  11632. *
  11633. * |31 24|23 16|15 8|7 0|
  11634. * |-----------------------------------------------------------------------|
  11635. * | SW peer ID | VDEV ID | msg type |
  11636. * |-----------------------------------------------------------------------|
  11637. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11638. * |-----------------------------------------------------------------------|
  11639. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11640. * |-----------------------------------------------------------------------|
  11641. *
  11642. *
  11643. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP
  11644. *
  11645. * The following diagram shows the format of the rx peer unmap message sent
  11646. * from the target to the host.
  11647. *
  11648. * |31 24|23 16|15 8|7 0|
  11649. * |-----------------------------------------------------------------------|
  11650. * | SW peer ID | VDEV ID | msg type |
  11651. * |-----------------------------------------------------------------------|
  11652. *
  11653. * The following field definitions describe the format of the rx peer map
  11654. * and peer unmap messages sent from the target to the host.
  11655. * - MSG_TYPE
  11656. * Bits 7:0
  11657. * Purpose: identifies this as an rx peer map or peer unmap message
  11658. * Value: peer map -> 0x3 (HTT_T2H_MSG_TYPE_PEER_MAP),
  11659. * peer unmap -> 0x4 (HTT_T2H_MSG_TYPE_PEER_UNMAP)
  11660. * - VDEV_ID
  11661. * Bits 15:8
  11662. * Purpose: Indicates which virtual device the peer is associated
  11663. * with.
  11664. * Value: vdev ID (used in the host to look up the vdev object)
  11665. * - PEER_ID (a.k.a. SW_PEER_ID)
  11666. * Bits 31:16
  11667. * Purpose: The peer ID (index) that WAL is allocating (map) or
  11668. * freeing (unmap)
  11669. * Value: (rx) peer ID
  11670. * - MAC_ADDR_L32 (peer map only)
  11671. * Bits 31:0
  11672. * Purpose: Identifies which peer node the peer ID is for.
  11673. * Value: lower 4 bytes of peer node's MAC address
  11674. * - MAC_ADDR_U16 (peer map only)
  11675. * Bits 15:0
  11676. * Purpose: Identifies which peer node the peer ID is for.
  11677. * Value: upper 2 bytes of peer node's MAC address
  11678. * - HW_PEER_ID
  11679. * Bits 31:16
  11680. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11681. * address, so for rx frames marked for rx --> tx forwarding, the
  11682. * host can determine from the HW peer ID provided as meta-data with
  11683. * the rx frame which peer the frame is supposed to be forwarded to.
  11684. * Value: ID used by the MAC HW to identify the peer
  11685. */
  11686. #define HTT_RX_PEER_MAP_VDEV_ID_M 0xff00
  11687. #define HTT_RX_PEER_MAP_VDEV_ID_S 8
  11688. #define HTT_RX_PEER_MAP_PEER_ID_M 0xffff0000
  11689. #define HTT_RX_PEER_MAP_PEER_ID_S 16
  11690. #define HTT_RX_PEER_MAP_SW_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M /* alias */
  11691. #define HTT_RX_PEER_MAP_SW_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S /* alias */
  11692. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  11693. #define HTT_RX_PEER_MAP_MAC_ADDR_L32_S 0
  11694. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_M 0xffff
  11695. #define HTT_RX_PEER_MAP_MAC_ADDR_U16_S 0
  11696. #define HTT_RX_PEER_MAP_HW_PEER_ID_M 0xffff0000
  11697. #define HTT_RX_PEER_MAP_HW_PEER_ID_S 16
  11698. #define HTT_RX_PEER_MAP_VAP_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET /* deprecated */
  11699. #define HTT_RX_PEER_MAP_VDEV_ID_SET(word, value) \
  11700. do { \
  11701. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_VDEV_ID, value); \
  11702. (word) |= (value) << HTT_RX_PEER_MAP_VDEV_ID_S; \
  11703. } while (0)
  11704. #define HTT_RX_PEER_MAP_VAP_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET /* deprecated */
  11705. #define HTT_RX_PEER_MAP_VDEV_ID_GET(word) \
  11706. (((word) & HTT_RX_PEER_MAP_VDEV_ID_M) >> HTT_RX_PEER_MAP_VDEV_ID_S)
  11707. #define HTT_RX_PEER_MAP_PEER_ID_SET(word, value) \
  11708. do { \
  11709. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_PEER_ID, value); \
  11710. (word) |= (value) << HTT_RX_PEER_MAP_PEER_ID_S; \
  11711. } while (0)
  11712. #define HTT_RX_PEER_MAP_PEER_ID_GET(word) \
  11713. (((word) & HTT_RX_PEER_MAP_PEER_ID_M) >> HTT_RX_PEER_MAP_PEER_ID_S)
  11714. #define HTT_RX_PEER_MAP_SW_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET /* alias */
  11715. #define HTT_RX_PEER_MAP_SW_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET /* alias */
  11716. #define HTT_RX_PEER_MAP_HW_PEER_ID_SET(word, value) \
  11717. do { \
  11718. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_HW_PEER_ID, value); \
  11719. (word) |= (value) << HTT_RX_PEER_MAP_HW_PEER_ID_S; \
  11720. } while (0)
  11721. #define HTT_RX_PEER_MAP_HW_PEER_ID_GET(word) \
  11722. (((word) & HTT_RX_PEER_MAP_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_HW_PEER_ID_S)
  11723. #define HTT_RX_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  11724. #define HTT_RX_PEER_MAP_HW_PEER_ID_OFFSET 8 /* bytes */
  11725. #define HTT_RX_PEER_MAP_BYTES 12
  11726. #define HTT_RX_PEER_UNMAP_PEER_ID_M HTT_RX_PEER_MAP_PEER_ID_M
  11727. #define HTT_RX_PEER_UNMAP_PEER_ID_S HTT_RX_PEER_MAP_PEER_ID_S
  11728. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_M HTT_RX_PEER_MAP_SW_PEER_ID_M
  11729. #define HTT_RX_PEER_UNMAP_SW_PEER_ID_S HTT_RX_PEER_MAP_SW_PEER_ID_S
  11730. #define HTT_RX_PEER_UNMAP_PEER_ID_SET HTT_RX_PEER_MAP_PEER_ID_SET
  11731. #define HTT_RX_PEER_UNMAP_PEER_ID_GET HTT_RX_PEER_MAP_PEER_ID_GET
  11732. #define HTT_RX_PEER_UNMAP_VDEV_ID_SET HTT_RX_PEER_MAP_VDEV_ID_SET
  11733. #define HTT_RX_PEER_UNMAP_VDEV_ID_GET HTT_RX_PEER_MAP_VDEV_ID_GET
  11734. #define HTT_RX_PEER_UNMAP_BYTES 4
  11735. /**
  11736. * @brief target -> host rx peer map V2 message definition
  11737. *
  11738. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V2
  11739. *
  11740. * @details
  11741. * The following diagram shows the format of the rx peer map v2 message sent
  11742. * from the target to the host. This layout assumes the target operates
  11743. * as little-endian.
  11744. *
  11745. * This message always contains a SW peer ID. The main purpose of the
  11746. * SW peer ID is to tell the host what peer ID rx packets will be tagged
  11747. * with, so that the host can use that peer ID to determine which peer
  11748. * transmitted the rx frame. This SW peer ID is sometimes also used for
  11749. * other purposes, such as identifying during tx completions which peer
  11750. * the tx frames in question were transmitted to.
  11751. *
  11752. * The peer map v2 message also contains a HW peer ID. This HW peer ID
  11753. * is used during rx --> tx frame forwarding to identify which peer the
  11754. * frame needs to be forwarded to (i.e. the peer associated with the
  11755. * Destination MAC Address within the packet), and particularly which vdev
  11756. * needs to transmit the frame (for cases of inter-vdev rx --> tx forwarding).
  11757. * This DA-based peer ID that is provided for certain rx frames
  11758. * (the rx frames that need to be re-transmitted as tx frames)
  11759. * is the ID that the HW uses for referring to the peer in question,
  11760. * rather than the peer ID that the SW+FW use to refer to the peer.
  11761. *
  11762. * The HW peer id here is the same meaning as AST_INDEX_0.
  11763. * Some chips support up to 4 AST indices per peer: AST_INDEX_0, AST_INDEX_1,
  11764. * AST_INDEX_2, and AST_INDEX_3. AST 0 is always valid; for AST 1 through
  11765. * AST 3, check the AST_VALID_MASK(3) to see if the corresponding extension
  11766. * AST is valid.
  11767. *
  11768. * |31 28|27 24|23 21|20|19 17|16|15 8|7 0|
  11769. * |-------------------------------------------------------------------------|
  11770. * | SW peer ID | VDEV ID | msg type |
  11771. * |-------------------------------------------------------------------------|
  11772. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  11773. * |-------------------------------------------------------------------------|
  11774. * | HW peer ID / AST index 0 | MAC addr 5 | MAC addr 4 |
  11775. * |-------------------------------------------------------------------------|
  11776. * | Reserved_21_31 |OA|ASTVM|NH| AST Hash Value |
  11777. * |-------------------------------------------------------------------------|
  11778. * | ASTFM3 | ASTFM2 | ASTFM1 | ASTFM0 | AST index 1 |
  11779. * |-------------------------------------------------------------------------|
  11780. * |TID valid low pri| TID valid hi pri | AST index 2 |
  11781. * |-------------------------------------------------------------------------|
  11782. * | LMAC/PMAC_RXPCU AST index | AST index 3 |
  11783. * |-------------------------------------------------------------------------|
  11784. * | Reserved_2 |
  11785. * |-------------------------------------------------------------------------|
  11786. * Where:
  11787. * NH = Next Hop
  11788. * ASTVM = AST valid mask
  11789. * OA = on-chip AST valid bit
  11790. * ASTFM = AST flow mask
  11791. *
  11792. * The following field definitions describe the format of the rx peer map v2
  11793. * messages sent from the target to the host.
  11794. * - MSG_TYPE
  11795. * Bits 7:0
  11796. * Purpose: identifies this as an rx peer map v2 message
  11797. * Value: peer map v2 -> 0x1e (HTT_T2H_MSG_TYPE_PEER_MAP_V2)
  11798. * - VDEV_ID
  11799. * Bits 15:8
  11800. * Purpose: Indicates which virtual device the peer is associated with.
  11801. * Value: vdev ID (used in the host to look up the vdev object)
  11802. * - SW_PEER_ID
  11803. * Bits 31:16
  11804. * Purpose: The peer ID (index) that WAL is allocating
  11805. * Value: (rx) peer ID
  11806. * - MAC_ADDR_L32
  11807. * Bits 31:0
  11808. * Purpose: Identifies which peer node the peer ID is for.
  11809. * Value: lower 4 bytes of peer node's MAC address
  11810. * - MAC_ADDR_U16
  11811. * Bits 15:0
  11812. * Purpose: Identifies which peer node the peer ID is for.
  11813. * Value: upper 2 bytes of peer node's MAC address
  11814. * - HW_PEER_ID / AST_INDEX_0
  11815. * Bits 31:16
  11816. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  11817. * address, so for rx frames marked for rx --> tx forwarding, the
  11818. * host can determine from the HW peer ID provided as meta-data with
  11819. * the rx frame which peer the frame is supposed to be forwarded to.
  11820. * Value: ID used by the MAC HW to identify the peer
  11821. * - AST_HASH_VALUE
  11822. * Bits 15:0
  11823. * Purpose: Indicates AST Hash value is required for the TCL AST index
  11824. * override feature.
  11825. * - NEXT_HOP
  11826. * Bit 16
  11827. * Purpose: Bit indicates that a next_hop AST entry is used for WDS
  11828. * (Wireless Distribution System).
  11829. * - AST_VALID_MASK
  11830. * Bits 19:17
  11831. * Purpose: Indicate if the AST 1 through AST 3 are valid
  11832. * - ONCHIP_AST_VALID_FLAG
  11833. * Bit 20
  11834. * Purpose: Indicate if the on-chip AST index field (ONCHIP_AST_IDX)
  11835. * is valid.
  11836. * - AST_INDEX_1
  11837. * Bits 15:0
  11838. * Purpose: indicate the second AST index for this peer
  11839. * - AST_0_FLOW_MASK
  11840. * Bits 19:16
  11841. * Purpose: identify the which flow the AST 0 entry corresponds to.
  11842. * - AST_1_FLOW_MASK
  11843. * Bits 23:20
  11844. * Purpose: identify the which flow the AST 1 entry corresponds to.
  11845. * - AST_2_FLOW_MASK
  11846. * Bits 27:24
  11847. * Purpose: identify the which flow the AST 2 entry corresponds to.
  11848. * - AST_3_FLOW_MASK
  11849. * Bits 31:28
  11850. * Purpose: identify the which flow the AST 3 entry corresponds to.
  11851. * - AST_INDEX_2
  11852. * Bits 15:0
  11853. * Purpose: indicate the third AST index for this peer
  11854. * - TID_VALID_HI_PRI
  11855. * Bits 23:16
  11856. * Purpose: identify if this peer's TIDs 0-7 support HI priority flow
  11857. * - TID_VALID_LOW_PRI
  11858. * Bits 31:24
  11859. * Purpose: identify if this peer's TIDs 0-7 support Low priority flow
  11860. * - AST_INDEX_3
  11861. * Bits 15:0
  11862. * Purpose: indicate the fourth AST index for this peer
  11863. * - ONCHIP_AST_IDX / RESERVED
  11864. * Bits 31:16
  11865. * Purpose: This field is valid only when split AST feature is enabled.
  11866. * The ONCHIP_AST_VALID_FLAG identifies whether this field is valid.
  11867. * If valid, identifies the HW peer ID corresponding to the peer MAC
  11868. * address, this ast_idx is used for LMAC modules for RXPCU.
  11869. * Value: ID used by the LMAC HW to identify the peer
  11870. */
  11871. #define HTT_RX_PEER_MAP_V2_VDEV_ID_M 0xff00
  11872. #define HTT_RX_PEER_MAP_V2_VDEV_ID_S 8
  11873. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_M 0xffff0000
  11874. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_S 16
  11875. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M 0xffffffff
  11876. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S 0
  11877. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M 0xffff
  11878. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S 0
  11879. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_M 0xffff0000
  11880. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_S 16
  11881. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M 0x0000ffff
  11882. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S 0
  11883. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_M 0x00010000
  11884. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_S 16
  11885. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M 0x000e0000
  11886. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S 17
  11887. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M 0x00100000
  11888. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S 20
  11889. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_M 0xffff
  11890. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_S 0
  11891. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M 0x000f0000
  11892. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S 16
  11893. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M 0x00f00000
  11894. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S 20
  11895. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M 0x0f000000
  11896. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S 24
  11897. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M 0xf0000000
  11898. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S 28
  11899. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_M 0xffff
  11900. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_S 0
  11901. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M 0x00ff0000
  11902. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S 16
  11903. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M 0xff000000
  11904. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S 24
  11905. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_M 0xffff
  11906. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_S 0
  11907. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M 0xffff0000
  11908. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S 16
  11909. #define HTT_RX_PEER_MAP_V2_VDEV_ID_SET(word, value) \
  11910. do { \
  11911. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_VDEV_ID, value); \
  11912. (word) |= (value) << HTT_RX_PEER_MAP_V2_VDEV_ID_S; \
  11913. } while (0)
  11914. #define HTT_RX_PEER_MAP_V2_VDEV_ID_GET(word) \
  11915. (((word) & HTT_RX_PEER_MAP_V2_VDEV_ID_M) >> HTT_RX_PEER_MAP_V2_VDEV_ID_S)
  11916. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET(word, value) \
  11917. do { \
  11918. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_SW_PEER_ID, value); \
  11919. (word) |= (value) << HTT_RX_PEER_MAP_V2_SW_PEER_ID_S; \
  11920. } while (0)
  11921. #define HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET(word) \
  11922. (((word) & HTT_RX_PEER_MAP_V2_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_SW_PEER_ID_S)
  11923. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_SET(word, value) \
  11924. do { \
  11925. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_HW_PEER_ID, value); \
  11926. (word) |= (value) << HTT_RX_PEER_MAP_V2_HW_PEER_ID_S; \
  11927. } while (0)
  11928. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_GET(word) \
  11929. (((word) & HTT_RX_PEER_MAP_V2_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V2_HW_PEER_ID_S)
  11930. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_SET(word, value) \
  11931. do { \
  11932. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_HASH_VALUE, value); \
  11933. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S; \
  11934. } while (0)
  11935. #define HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_GET(word) \
  11936. (((word) & HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_AST_HASH_VALUE_S)
  11937. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_SET(word, value) \
  11938. do { \
  11939. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M, value); \
  11940. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S; \
  11941. } while (0)
  11942. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_GET(word) \
  11943. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_HASH_VALUE_S)
  11944. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_SET(word, value) \
  11945. do { \
  11946. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_NEXT_HOP, value); \
  11947. (word) |= (value) << HTT_RX_PEER_MAP_V2_NEXT_HOP_S; \
  11948. } while (0)
  11949. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_GET(word) \
  11950. (((word) & HTT_RX_PEER_MAP_V2_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V2_NEXT_HOP_S)
  11951. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_SET(word, value) \
  11952. do { \
  11953. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_VALID_MASK, value); \
  11954. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S; \
  11955. } while (0)
  11956. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_GET(word) \
  11957. (((word) & HTT_RX_PEER_MAP_V2_AST_VALID_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_VALID_MASK_S)
  11958. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  11959. do { \
  11960. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M, value); \
  11961. (word) |= (value) << HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S; \
  11962. } while (0)
  11963. #define HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_MASK_GET(word) \
  11964. (((word) & HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V2_ONCHIP_AST_VALID_FLAG_S)
  11965. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_SET(word, value) \
  11966. do { \
  11967. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_1, value); \
  11968. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_1_S; \
  11969. } while (0)
  11970. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_GET(word) \
  11971. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_1_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_1_S)
  11972. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_SET(word, value) \
  11973. do { \
  11974. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK, value); \
  11975. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S; \
  11976. } while (0)
  11977. #define HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_GET(word) \
  11978. (((word) & HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_0_FLOW_MASK_S)
  11979. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_SET(word, value) \
  11980. do { \
  11981. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK, value); \
  11982. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S; \
  11983. } while (0)
  11984. #define HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_GET(word) \
  11985. (((word) & HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_1_FLOW_MASK_S)
  11986. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_SET(word, value) \
  11987. do { \
  11988. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK, value); \
  11989. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S; \
  11990. } while (0)
  11991. #define HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_GET(word) \
  11992. (((word) & HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_2_FLOW_MASK_S)
  11993. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_SET(word, value) \
  11994. do { \
  11995. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK, value); \
  11996. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S; \
  11997. } while (0)
  11998. #define HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_GET(word) \
  11999. (((word) & HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_M) >> HTT_RX_PEER_MAP_V2_AST_3_FLOW_MASK_S)
  12000. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_SET(word, value) \
  12001. do { \
  12002. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_2, value); \
  12003. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_2_S; \
  12004. } while (0)
  12005. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_GET(word) \
  12006. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_2_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_2_S)
  12007. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_SET(word, value) \
  12008. do { \
  12009. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI, value); \
  12010. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S; \
  12011. } while (0)
  12012. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_GET(word) \
  12013. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_S)
  12014. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_SET(word, value) \
  12015. do { \
  12016. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI, value); \
  12017. (word) |= (value) << HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S; \
  12018. } while (0)
  12019. #define HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_GET(word) \
  12020. (((word) & HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_M) >> HTT_RX_PEER_MAP_V2_TID_VALID_LOW_PRI_S)
  12021. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_SET(word, value) \
  12022. do { \
  12023. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V2_AST_INDEX_3, value); \
  12024. (word) |= (value) << HTT_RX_PEER_MAP_V2_AST_INDEX_3_S; \
  12025. } while (0)
  12026. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_GET(word) \
  12027. (((word) & HTT_RX_PEER_MAP_V2_AST_INDEX_3_M) >> HTT_RX_PEER_MAP_V2_AST_INDEX_3_S)
  12028. #define HTT_RX_PEER_MAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12029. #define HTT_RX_PEER_MAP_V2_HW_PEER_ID_OFFSET 8 /* bytes */
  12030. #define HTT_RX_PEER_MAP_V2_AST_HASH_INDEX_OFFSET 12 /* bytes */
  12031. #define HTT_RX_PEER_MAP_V2_NEXT_HOP_OFFSET 12 /* bytes */
  12032. #define HTT_RX_PEER_MAP_V2_AST_VALID_MASK_OFFSET 12 /* bytes */
  12033. #define HTT_RX_PEER_MAP_V2_AST_INDEX_1_OFFSET 16 /* bytes */
  12034. #define HTT_RX_PEER_MAP_V2_AST_X_FLOW_MASK_OFFSET 16 /* bytes */
  12035. #define HTT_RX_PEER_MAP_V2_AST_INDEX_2_OFFSET 20 /* bytes */
  12036. #define HTT_RX_PEER_MAP_V2_TID_VALID_LO_PRI_OFFSET 20 /* bytes */
  12037. #define HTT_RX_PEER_MAP_V2_TID_VALID_HI_PRI_OFFSET 20 /* bytes */
  12038. #define HTT_RX_PEER_MAP_V2_AST_INDEX_3_OFFSET 24 /* bytes */
  12039. #define HTT_RX_PEER_MAP_V2_BYTES 32
  12040. /**
  12041. * @brief target -> host rx peer map V3 message definition
  12042. *
  12043. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_MAP_V3
  12044. *
  12045. * @details
  12046. * The following diagram shows the format of the rx peer map v3 message sent
  12047. * from the target to the host.
  12048. * Format inherits HTT_T2H_MSG_TYPE_PEER_MAP_V2 published above
  12049. * This layout assumes the target operates as little-endian.
  12050. *
  12051. * |31 24|23 20|19|18|17|16|15 8|7 0|
  12052. * |-----------------+--------+--+--+--+--+-----------------+-----------------|
  12053. * | SW peer ID | VDEV ID | msg type |
  12054. * |-----------------+--------------------+-----------------+-----------------|
  12055. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12056. * |-----------------+--------------------+-----------------+-----------------|
  12057. * | Multicast SW peer ID | MAC addr 5 | MAC addr 4 |
  12058. * |-----------------+--------+-----------+-----------------+-----------------|
  12059. * | HTT_MSDU_IDX_ |RESERVED| CACHE_ | |
  12060. * | VALID_MASK |(4bits) | SET_NUM | HW peer ID / AST index |
  12061. * | (8bits) | | (4bits) | |
  12062. * |-----------------+--------+--+--+--+--------------------------------------|
  12063. * | RESERVED |E |O | | |
  12064. * | (13bits) |A |A |NH| on-Chip PMAC_RXPCU AST index |
  12065. * | |V |V | | |
  12066. * |-----------------+--------------------+-----------------------------------|
  12067. * | HTT_MSDU_IDX_ | RESERVED | |
  12068. * | VALID_MASK_EXT | (8bits) | EXT AST index |
  12069. * | (8bits) | | |
  12070. * |-----------------+--------------------+-----------------------------------|
  12071. * | Reserved_2 |
  12072. * |--------------------------------------------------------------------------|
  12073. * | Reserved_3 |
  12074. * |--------------------------------------------------------------------------|
  12075. *
  12076. * Where:
  12077. * EAV = EXT_AST_VALID flag, for "EXT AST index"
  12078. * OAV = ONCHIP_AST_VALID flag, for "on-Chip PMAC_RXPCU AST index"
  12079. * NH = Next Hop
  12080. * The following field definitions describe the format of the rx peer map v3
  12081. * messages sent from the target to the host.
  12082. * - MSG_TYPE
  12083. * Bits 7:0
  12084. * Purpose: identifies this as a peer map v3 message
  12085. * Value: 0x2b (HTT_T2H_MSG_TYPE_PEER_MAP_V3)
  12086. * - VDEV_ID
  12087. * Bits 15:8
  12088. * Purpose: Indicates which virtual device the peer is associated with.
  12089. * - SW_PEER_ID
  12090. * Bits 31:16
  12091. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  12092. * - MAC_ADDR_L32
  12093. * Bits 31:0
  12094. * Purpose: Identifies which peer node the peer ID is for.
  12095. * Value: lower 4 bytes of peer node's MAC address
  12096. * - MAC_ADDR_U16
  12097. * Bits 15:0
  12098. * Purpose: Identifies which peer node the peer ID is for.
  12099. * Value: upper 2 bytes of peer node's MAC address
  12100. * - MULTICAST_SW_PEER_ID
  12101. * Bits 31:16
  12102. * Purpose: The multicast peer ID (index)
  12103. * Value: set to HTT_INVALID_PEER if not valid
  12104. * - HW_PEER_ID / AST_INDEX
  12105. * Bits 15:0
  12106. * Purpose: Identifies the HW peer ID corresponding to the peer MAC
  12107. * address, so for rx frames marked for rx --> tx forwarding, the
  12108. * host can determine from the HW peer ID provided as meta-data with
  12109. * the rx frame which peer the frame is supposed to be forwarded to.
  12110. * - CACHE_SET_NUM
  12111. * Bits 19:16
  12112. * Purpose: Cache Set Number for AST_INDEX
  12113. * Cache set number that should be used to cache the index based
  12114. * search results, for address and flow search.
  12115. * This value should be equal to LSB 4 bits of the hash value
  12116. * of match data, in case of search index points to an entry which
  12117. * may be used in content based search also. The value can be
  12118. * anything when the entry pointed by search index will not be
  12119. * used for content based search.
  12120. * - HTT_MSDU_IDX_VALID_MASK
  12121. * Bits 31:24
  12122. * Purpose: Shows MSDU indexes valid mask for AST_INDEX
  12123. * - ONCHIP_AST_IDX / RESERVED
  12124. * Bits 15:0
  12125. * Purpose: This field is valid only when split AST feature is enabled.
  12126. * The ONCHIP_AST_VALID flag identifies whether this field is valid.
  12127. * If valid, identifies the HW peer ID corresponding to the peer MAC
  12128. * address, this ast_idx is used for LMAC modules for RXPCU.
  12129. * - NEXT_HOP
  12130. * Bits 16
  12131. * Purpose: Flag indicates next_hop AST entry used for WDS
  12132. * (Wireless Distribution System).
  12133. * - ONCHIP_AST_VALID
  12134. * Bits 17
  12135. * Purpose: Flag indicates valid data behind of the ONCHIP_AST_IDX field
  12136. * - EXT_AST_VALID
  12137. * Bits 18
  12138. * Purpose: Flag indicates valid data behind of the EXT_AST_INDEX field
  12139. * - EXT_AST_INDEX
  12140. * Bits 15:0
  12141. * Purpose: This field describes Extended AST index
  12142. * Valid if EXT_AST_VALID flag set
  12143. * - HTT_MSDU_IDX_VALID_MASK_EXT
  12144. * Bits 31:24
  12145. * Purpose: Shows MSDU indexes valid mask for EXT_AST_INDEX
  12146. */
  12147. /* dword 0 */
  12148. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_M 0xffff0000
  12149. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_S 16
  12150. #define HTT_RX_PEER_MAP_V3_VDEV_ID_M 0x0000ff00
  12151. #define HTT_RX_PEER_MAP_V3_VDEV_ID_S 8
  12152. /* dword 1 */
  12153. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_M 0xffffffff
  12154. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_L32_S 0
  12155. /* dword 2 */
  12156. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_M 0x0000ffff
  12157. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_U16_S 0
  12158. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M 0xffff0000
  12159. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S 16
  12160. /* dword 3 */
  12161. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M 0xff000000
  12162. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S 24
  12163. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M 0x000f0000
  12164. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S 16
  12165. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_M 0x0000ffff
  12166. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_S 0
  12167. /* dword 4 */
  12168. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M 0x00040000
  12169. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S 18
  12170. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M 0x00020000
  12171. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S 17
  12172. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_M 0x00010000
  12173. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_S 16
  12174. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M 0x0000ffff
  12175. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S 0
  12176. /* dword 5 */
  12177. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M 0xff000000
  12178. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S 24
  12179. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M 0x0000ffff
  12180. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S 0
  12181. #define HTT_RX_PEER_MAP_V3_VDEV_ID_SET(word, value) \
  12182. do { \
  12183. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_VDEV_ID, value); \
  12184. (word) |= (value) << HTT_RX_PEER_MAP_V3_VDEV_ID_S; \
  12185. } while (0)
  12186. #define HTT_RX_PEER_MAP_V3_VDEV_ID_GET(word) \
  12187. (((word) & HTT_RX_PEER_MAP_V3_VDEV_ID_M) >> HTT_RX_PEER_MAP_V3_VDEV_ID_S)
  12188. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_SET(word, value) \
  12189. do { \
  12190. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_SW_PEER_ID, value); \
  12191. (word) |= (value) << HTT_RX_PEER_MAP_V3_SW_PEER_ID_S; \
  12192. } while (0)
  12193. #define HTT_RX_PEER_MAP_V3_SW_PEER_ID_GET(word) \
  12194. (((word) & HTT_RX_PEER_MAP_V3_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_SW_PEER_ID_S)
  12195. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_SET(word, value) \
  12196. do { \
  12197. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID, value); \
  12198. (word) |= (value) << HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S; \
  12199. } while (0)
  12200. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_GET(word) \
  12201. (((word) & HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_S)
  12202. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_SET(word, value) \
  12203. do { \
  12204. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_HW_PEER_ID, value); \
  12205. (word) |= (value) << HTT_RX_PEER_MAP_V3_HW_PEER_ID_S; \
  12206. } while (0)
  12207. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_GET(word) \
  12208. (((word) & HTT_RX_PEER_MAP_V3_HW_PEER_ID_M) >> HTT_RX_PEER_MAP_V3_HW_PEER_ID_S)
  12209. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_SET(word, value) \
  12210. do { \
  12211. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_CACHE_SET_NUM, value); \
  12212. (word) |= (value) << HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S; \
  12213. } while (0)
  12214. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_GET(word) \
  12215. (((word) & HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_M) >> HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_S)
  12216. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_SET(word, value) \
  12217. do { \
  12218. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST, value); \
  12219. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S; \
  12220. } while (0)
  12221. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_GET(word) \
  12222. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_S)
  12223. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_SET(word, value) \
  12224. do { \
  12225. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX, value); \
  12226. (word) |= (value) << HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S; \
  12227. } while (0)
  12228. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_GET(word) \
  12229. (((word) & HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_S)
  12230. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_SET(word, value) \
  12231. do { \
  12232. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_NEXT_HOP, value); \
  12233. (word) |= (value) << HTT_RX_PEER_MAP_V3_NEXT_HOP_S; \
  12234. } while (0)
  12235. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_GET(word) \
  12236. (((word) & HTT_RX_PEER_MAP_V3_NEXT_HOP_M) >> HTT_RX_PEER_MAP_V3_NEXT_HOP_S)
  12237. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_SET(word, value) \
  12238. do { \
  12239. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG, value); \
  12240. (word) |= (value) << HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S; \
  12241. } while (0)
  12242. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_GET(word) \
  12243. (((word) & HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_S)
  12244. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_SET(word, value) \
  12245. do { \
  12246. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG, value); \
  12247. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S; \
  12248. } while (0)
  12249. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_GET(word) \
  12250. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_S)
  12251. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_SET(word, value) \
  12252. do { \
  12253. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_EXT_AST_IDX, value); \
  12254. (word) |= (value) << HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S; \
  12255. } while (0)
  12256. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_GET(word) \
  12257. (((word) & HTT_RX_PEER_MAP_V3_EXT_AST_IDX_M) >> HTT_RX_PEER_MAP_V3_EXT_AST_IDX_S)
  12258. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_SET(word, value) \
  12259. do { \
  12260. HTT_CHECK_SET_VAL(HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST, value); \
  12261. (word) |= (value) << HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S; \
  12262. } while (0)
  12263. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_GET(word) \
  12264. (((word) & HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_M) >> HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_S)
  12265. #define HTT_RX_PEER_MAP_V3_MAC_ADDR_OFFSET 4 /* bytes */
  12266. #define HTT_RX_PEER_MAP_V3_MULTICAST_SW_PEER_ID_OFFSET 8 /* bytes */
  12267. #define HTT_RX_PEER_MAP_V3_HW_PEER_ID_OFFSET 12 /* bytes */
  12268. #define HTT_RX_PEER_MAP_V3_CACHE_SET_NUM_OFFSET 12 /* bytes */
  12269. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_AST_OFFSET 12 /* bytes */
  12270. #define HTT_RX_PEER_MAP_V3_ON_CHIP_PMAC_RXPCU_AST_IDX_OFFSET 16 /* bytes */
  12271. #define HTT_RX_PEER_MAP_V3_NEXT_HOP_OFFSET 16 /* bytes */
  12272. #define HTT_RX_PEER_MAP_V3_ONCHIP_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12273. #define HTT_RX_PEER_MAP_V3_EXT_AST_VALID_FLAG_OFFSET 16 /* bytes */
  12274. #define HTT_RX_PEER_MAP_V3_EXT_AST_IDX_OFFSET 20 /* bytes */
  12275. #define HTT_RX_PEER_MAP_V3_MSDU_IDX_VM_EXT_AST_OFFSET 20 /* bytes */
  12276. #define HTT_RX_PEER_MAP_V3_BYTES 32
  12277. /**
  12278. * @brief target -> host rx peer unmap V2 message definition
  12279. *
  12280. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_UNMAP_V2
  12281. *
  12282. * The following diagram shows the format of the rx peer unmap message sent
  12283. * from the target to the host.
  12284. *
  12285. * |31 24|23 16|15 8|7 0|
  12286. * |-----------------------------------------------------------------------|
  12287. * | SW peer ID | VDEV ID | msg type |
  12288. * |-----------------------------------------------------------------------|
  12289. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12290. * |-----------------------------------------------------------------------|
  12291. * | Reserved_17_31 | Next Hop | MAC addr 5 | MAC addr 4 |
  12292. * |-----------------------------------------------------------------------|
  12293. * | Peer Delete Duration |
  12294. * |-----------------------------------------------------------------------|
  12295. * | Reserved_0 | WDS Free Count |
  12296. * |-----------------------------------------------------------------------|
  12297. * | Reserved_1 |
  12298. * |-----------------------------------------------------------------------|
  12299. * | Reserved_2 |
  12300. * |-----------------------------------------------------------------------|
  12301. *
  12302. *
  12303. * The following field definitions describe the format of the rx peer unmap
  12304. * messages sent from the target to the host.
  12305. * - MSG_TYPE
  12306. * Bits 7:0
  12307. * Purpose: identifies this as an rx peer unmap v2 message
  12308. * Value: peer unmap v2 -> 0x1f (HTT_T2H_MSG_TYPE_PEER_UNMAP_V2)
  12309. * - VDEV_ID
  12310. * Bits 15:8
  12311. * Purpose: Indicates which virtual device the peer is associated
  12312. * with.
  12313. * Value: vdev ID (used in the host to look up the vdev object)
  12314. * - SW_PEER_ID
  12315. * Bits 31:16
  12316. * Purpose: The peer ID (index) that WAL is freeing
  12317. * Value: (rx) peer ID
  12318. * - MAC_ADDR_L32
  12319. * Bits 31:0
  12320. * Purpose: Identifies which peer node the peer ID is for.
  12321. * Value: lower 4 bytes of peer node's MAC address
  12322. * - MAC_ADDR_U16
  12323. * Bits 15:0
  12324. * Purpose: Identifies which peer node the peer ID is for.
  12325. * Value: upper 2 bytes of peer node's MAC address
  12326. * - NEXT_HOP
  12327. * Bits 16
  12328. * Purpose: Bit indicates next_hop AST entry used for WDS
  12329. * (Wireless Distribution System).
  12330. * - PEER_DELETE_DURATION
  12331. * Bits 31:0
  12332. * Purpose: Time taken to delete peer, in msec,
  12333. * Used for monitoring / debugging PEER delete response delay
  12334. * - PEER_WDS_FREE_COUNT
  12335. * Bits 15:0
  12336. * Purpose: Count of WDS entries deleted associated to peer deleted
  12337. */
  12338. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_M HTT_RX_PEER_MAP_V2_VDEV_ID_M
  12339. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_S HTT_RX_PEER_MAP_V2_VDEV_ID_S
  12340. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_M HTT_RX_PEER_MAP_V2_SW_PEER_ID_M
  12341. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_S HTT_RX_PEER_MAP_V2_SW_PEER_ID_S
  12342. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_M HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_M
  12343. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_L32_S HTT_RX_PEER_MAP_V2_MAC_ADDR_L32_S
  12344. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_M HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_M
  12345. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_U16_S HTT_RX_PEER_MAP_V2_MAC_ADDR_U16_S
  12346. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_M HTT_RX_PEER_MAP_V2_NEXT_HOP_M
  12347. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_S HTT_RX_PEER_MAP_V2_NEXT_HOP_S
  12348. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M 0xffffffff
  12349. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S 0
  12350. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M 0x0000ffff
  12351. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S 0
  12352. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_SET HTT_RX_PEER_MAP_V2_VDEV_ID_SET
  12353. #define HTT_RX_PEER_UNMAP_V2_VDEV_ID_GET HTT_RX_PEER_MAP_V2_VDEV_ID_GET
  12354. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_SET HTT_RX_PEER_MAP_V2_SW_PEER_ID_SET
  12355. #define HTT_RX_PEER_UNMAP_V2_SW_PEER_ID_GET HTT_RX_PEER_MAP_V2_SW_PEER_ID_GET
  12356. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_SET HTT_RX_PEER_MAP_V2_NEXT_HOP_SET
  12357. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_GET HTT_RX_PEER_MAP_V2_NEXT_HOP_GET
  12358. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_SET(word, value) \
  12359. do { \
  12360. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION, value); \
  12361. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S; \
  12362. } while (0)
  12363. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_GET(word) \
  12364. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_M) >> HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_S)
  12365. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_SET(word, value) \
  12366. do { \
  12367. HTT_CHECK_SET_VAL(HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT, value); \
  12368. (word) |= (value) << HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S; \
  12369. } while (0)
  12370. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_GET(word) \
  12371. (((word) & HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_M) >> HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_S)
  12372. #define HTT_RX_PEER_UNMAP_V2_MAC_ADDR_OFFSET 4 /* bytes */
  12373. #define HTT_RX_PEER_UNMAP_V2_NEXT_HOP_OFFSET 8 /* bytes */
  12374. #define HTT_RX_PEER_UNMAP_V2_PEER_DELETE_DURATION_OFFSET 12 /* bytes */
  12375. #define HTT_RX_PEER_UNMAP_V2_PEER_WDS_FREE_COUNT_OFFSET 16 /* bytes */
  12376. #define HTT_RX_PEER_UNMAP_V2_BYTES 28
  12377. /**
  12378. * @brief target -> host rx peer mlo map message definition
  12379. *
  12380. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP
  12381. *
  12382. * @details
  12383. * The following diagram shows the format of the rx mlo peer map message sent
  12384. * from the target to the host. This layout assumes the target operates
  12385. * as little-endian.
  12386. *
  12387. * MCC:
  12388. * One HTT_MLO_PEER_MAP is sent after PEER_ASSOC received on first LINK for both STA and SAP.
  12389. *
  12390. * WIN:
  12391. * One HTT_MLO_PEER_MAP is sent after peers are created on all the links for both AP and STA.
  12392. * It will be sent on the Assoc Link.
  12393. *
  12394. * This message always contains a MLO peer ID. The main purpose of the
  12395. * MLO peer ID is to tell the host what peer ID rx packets will be tagged
  12396. * with, so that the host can use that MLO peer ID to determine which peer
  12397. * transmitted the rx frame.
  12398. *
  12399. * |31 |29 27|26 24|23 20|19 17|16|15 8|7 0|
  12400. * |-------------------------------------------------------------------------|
  12401. * |RSVD | PRC |NUMLINK| MLO peer ID | msg type |
  12402. * |-------------------------------------------------------------------------|
  12403. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  12404. * |-------------------------------------------------------------------------|
  12405. * | RSVD_16_31 | MAC addr 5 | MAC addr 4 |
  12406. * |-------------------------------------------------------------------------|
  12407. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 0 |
  12408. * |-------------------------------------------------------------------------|
  12409. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 1 |
  12410. * |-------------------------------------------------------------------------|
  12411. * |CACHE_SET_NUM| TIDMASK |CHIPID|V| Primary TCL AST IDX 2 |
  12412. * |-------------------------------------------------------------------------|
  12413. * |RSVD |
  12414. * |-------------------------------------------------------------------------|
  12415. * |RSVD |
  12416. * |-------------------------------------------------------------------------|
  12417. * | htt_tlv_hdr_t |
  12418. * |-------------------------------------------------------------------------|
  12419. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12420. * |-------------------------------------------------------------------------|
  12421. * | htt_tlv_hdr_t |
  12422. * |-------------------------------------------------------------------------|
  12423. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12424. * |-------------------------------------------------------------------------|
  12425. * | htt_tlv_hdr_t |
  12426. * |-------------------------------------------------------------------------|
  12427. * |RSVD_27_31 |CHIPID| VDEVID | SW peer ID |
  12428. * |-------------------------------------------------------------------------|
  12429. *
  12430. * Where:
  12431. * PRC - Primary REO CHIPID - 3 Bits Bit24,25,26
  12432. * NUMLINK - NUM_LOGICAL_LINKS - 3 Bits Bit27,28,29
  12433. * V (valid) - 1 Bit Bit17
  12434. * CHIPID - 3 Bits
  12435. * TIDMASK - 8 Bits
  12436. * CACHE_SET_NUM - 8 Bits
  12437. *
  12438. * The following field definitions describe the format of the rx MLO peer map
  12439. * messages sent from the target to the host.
  12440. * - MSG_TYPE
  12441. * Bits 7:0
  12442. * Purpose: identifies this as an rx mlo peer map message
  12443. * Value: 0x29 (HTT_T2H_MSG_TYPE_MLO_RX_PEER_MAP)
  12444. *
  12445. * - MLO_PEER_ID
  12446. * Bits 23:8
  12447. * Purpose: The MLO peer ID (index).
  12448. * For MCC, FW will allocate it. For WIN, Host will allocate it.
  12449. * Value: MLO peer ID
  12450. *
  12451. * - NUMLINK
  12452. * Bits: 26:24 (3Bits)
  12453. * Purpose: Indicate the max number of logical links supported per client.
  12454. * Value: number of logical links
  12455. *
  12456. * - PRC
  12457. * Bits: 29:27 (3Bits)
  12458. * Purpose: Indicate the Primary REO CHIPID. The ID can be used to indicate
  12459. * if there is migration of the primary chip.
  12460. * Value: Primary REO CHIPID
  12461. *
  12462. * - MAC_ADDR_L32
  12463. * Bits 31:0
  12464. * Purpose: Identifies which mlo peer node the mlo peer ID is for.
  12465. * Value: lower 4 bytes of peer node's MAC address
  12466. *
  12467. * - MAC_ADDR_U16
  12468. * Bits 15:0
  12469. * Purpose: Identifies which peer node the peer ID is for.
  12470. * Value: upper 2 bytes of peer node's MAC address
  12471. *
  12472. * - PRIMARY_TCL_AST_IDX
  12473. * Bits 15:0
  12474. * Purpose: Primary TCL AST index for this peer.
  12475. *
  12476. * - V
  12477. * 1 Bit Position 16
  12478. * Purpose: If the ast idx is valid.
  12479. *
  12480. * - CHIPID
  12481. * Bits 19:17
  12482. * Purpose: Identifies which chip id of PRIMARY_TCL_AST_IDX
  12483. *
  12484. * - TIDMASK
  12485. * Bits 27:20
  12486. * Purpose: LINK to TID mapping for PRIMARY_TCL_AST_IDX
  12487. *
  12488. * - CACHE_SET_NUM
  12489. * Bits 31:28
  12490. * Purpose: Cache Set Number for PRIMARY_TCL_AST_IDX
  12491. * Cache set number that should be used to cache the index based
  12492. * search results, for address and flow search.
  12493. * This value should be equal to LSB four bits of the hash value
  12494. * of match data, in case of search index points to an entry which
  12495. * may be used in content based search also. The value can be
  12496. * anything when the entry pointed by search index will not be
  12497. * used for content based search.
  12498. *
  12499. * - htt_tlv_hdr_t
  12500. * Purpose: Provide link specific chip,vdev and sw_peer IDs
  12501. *
  12502. * Bits 11:0
  12503. * Purpose: tag equal to MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS.
  12504. *
  12505. * Bits 23:12
  12506. * Purpose: Length, Length of the value that follows the header
  12507. *
  12508. * Bits 31:28
  12509. * Purpose: Reserved.
  12510. *
  12511. *
  12512. * - SW_PEER_ID
  12513. * Bits 15:0
  12514. * Purpose: The peer ID (index) that WAL is allocating
  12515. * Value: (rx) peer ID
  12516. *
  12517. * - VDEV_ID
  12518. * Bits 23:16
  12519. * Purpose: Indicates which virtual device the peer is associated with.
  12520. * Value: vdev ID (used in the host to look up the vdev object)
  12521. *
  12522. * - CHIPID
  12523. * Bits 26:24
  12524. * Purpose: Indicates which Chip id the peer is associated with.
  12525. * Value: chip ID (Provided by Host as part of QMI exchange)
  12526. */
  12527. typedef enum {
  12528. MLO_PEER_MAP_TLV_STRUCT_SOC_VDEV_PEER_IDS,
  12529. } MLO_PEER_MAP_TLV_TAG_ID;
  12530. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M 0x00ffff00
  12531. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S 8
  12532. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M 0x07000000
  12533. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S 24
  12534. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M 0x38000000
  12535. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S 27
  12536. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_M 0xffffffff
  12537. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_L32_S 0
  12538. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_M 0x0000ffff
  12539. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_U16_S 0
  12540. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M 0x0000ffff
  12541. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S 0
  12542. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M 0x00010000
  12543. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S 16
  12544. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M 0x000E0000
  12545. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S 17
  12546. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M 0x00F00000
  12547. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S 20
  12548. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M 0xF0000000
  12549. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S 28
  12550. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_M 0x00000fff
  12551. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_S 0
  12552. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M 0x00fff000
  12553. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S 12
  12554. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M 0x0000ffff
  12555. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S 0
  12556. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_M 0x00ff0000
  12557. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_S 16
  12558. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_M 0x07000000
  12559. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_S 24
  12560. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET(word, value) \
  12561. do { \
  12562. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_MLO_PEER_ID, value); \
  12563. (word) |= (value) << HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S; \
  12564. } while (0)
  12565. #define HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET(word) \
  12566. (((word) & HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S)
  12567. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_SET(word, value) \
  12568. do { \
  12569. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS, value); \
  12570. (word) |= (value) << HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S; \
  12571. } while (0)
  12572. #define HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_GET(word) \
  12573. (((word) & HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_M) >> HTT_RX_MLO_PEER_MAP_NUM_LOGICAL_LINKS_S)
  12574. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_SET(word, value) \
  12575. do { \
  12576. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID, value); \
  12577. (word) |= (value) << HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S; \
  12578. } while (0)
  12579. #define HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_GET(word) \
  12580. (((word) & HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_M) >> HTT_RX_MLO_PEER_PRIMARY_REO_CHIP_ID_S)
  12581. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_SET(word, value) \
  12582. do { \
  12583. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX, value); \
  12584. (word) |= (value) << HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S; \
  12585. } while (0)
  12586. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_GET(word) \
  12587. (((word) & HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_S)
  12588. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_SET(word, value) \
  12589. do { \
  12590. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG, value); \
  12591. (word) |= (value) << HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S; \
  12592. } while (0)
  12593. #define HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_GET(word) \
  12594. (((word) & HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_M) >> HTT_RX_MLO_PEER_MAP_AST_INDEX_VALID_FLAG_S)
  12595. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_SET(word, value) \
  12596. do { \
  12597. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX, value); \
  12598. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S; \
  12599. } while (0)
  12600. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_GET(word) \
  12601. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_AST_INDEX_S)
  12602. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_SET(word, value) \
  12603. do { \
  12604. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX, value); \
  12605. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S; \
  12606. } while (0)
  12607. #define HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_GET(word) \
  12608. (((word) & HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_TIDMASK_AST_INDEX_S)
  12609. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_SET(word, value) \
  12610. do { \
  12611. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX, value); \
  12612. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S; \
  12613. } while (0)
  12614. #define HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_GET(word) \
  12615. (((word) & HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_M) >> HTT_RX_MLO_PEER_MAP_CACHE_SET_NUM_AST_INDEX_S)
  12616. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_SET(word, value) \
  12617. do { \
  12618. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_TAG, value); \
  12619. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_TAG_S; \
  12620. } while (0)
  12621. #define HTT_RX_MLO_PEER_MAP_TLV_TAG_GET(word) \
  12622. (((word) & HTT_RX_MLO_PEER_MAP_TLV_TAG_M) >> HTT_RX_MLO_PEER_MAP_TLV_TAG_S)
  12623. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_SET(word, value) \
  12624. do { \
  12625. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_TLV_LENGTH, value); \
  12626. (word) |= (value) << HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S; \
  12627. } while (0)
  12628. #define HTT_RX_MLO_PEER_MAP_TLV_LENGTH_GET(word) \
  12629. (((word) & HTT_RX_MLO_PEER_MAP_TLV_LENGTH_M) >> HTT_RX_MLO_PEER_MAP_TLV_LENGTH_S)
  12630. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_SET(word, value) \
  12631. do { \
  12632. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_SW_PEER_ID, value); \
  12633. (word) |= (value) << HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S; \
  12634. } while (0)
  12635. #define HTT_RX_MLO_PEER_MAP_SW_PEER_ID_GET(word) \
  12636. (((word) & HTT_RX_MLO_PEER_MAP_SW_PEER_ID_M) >> HTT_RX_MLO_PEER_MAP_SW_PEER_ID_S)
  12637. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_SET(word, value) \
  12638. do { \
  12639. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_VDEV_ID, value); \
  12640. (word) |= (value) << HTT_RX_MLO_PEER_MAP_VDEV_ID_S; \
  12641. } while (0)
  12642. #define HTT_RX_MLO_PEER_MAP_VDEV_ID_GET(word) \
  12643. (((word) & HTT_RX_MLO_PEER_MAP_VDEV_ID_M) >> HTT_RX_MLO_PEER_MAP_VDEV_ID_S)
  12644. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_SET(word, value) \
  12645. do { \
  12646. HTT_CHECK_SET_VAL(HTT_RX_MLO_PEER_MAP_CHIP_ID, value); \
  12647. (word) |= (value) << HTT_RX_MLO_PEER_MAP_CHIP_ID_S; \
  12648. } while (0)
  12649. #define HTT_RX_MLO_PEER_MAP_CHIP_ID_GET(word) \
  12650. (((word) & HTT_RX_MLO_PEER_MAP_CHIP_ID_M) >> HTT_RX_MLO_PEER_MAP_CHIP_ID_S)
  12651. #define HTT_RX_MLO_PEER_MAP_MAC_ADDR_OFFSET 4 /* bytes */
  12652. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_0_OFFSET 12 /* bytes */
  12653. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_1_OFFSET 16 /* bytes */
  12654. #define HTT_RX_MLO_PEER_MAP_PRIMARY_AST_INDEX_2_OFFSET 20 /* bytes */
  12655. #define HTT_RX_MLO_PEER_MAP_TLV_OFFSET 32 /* bytes */
  12656. #define HTT_RX_MLO_PEER_MAP_FIXED_BYTES 8*4 /* 8 Dwords. Does not include the TLV header and the TLV */
  12657. /* MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_RX_PEER_UNMAP
  12658. *
  12659. * The following diagram shows the format of the rx mlo peer unmap message sent
  12660. * from the target to the host.
  12661. *
  12662. * |31 24|23 16|15 8|7 0|
  12663. * |-----------------------------------------------------------------------|
  12664. * | RSVD_24_31 | MLO peer ID | msg type |
  12665. * |-----------------------------------------------------------------------|
  12666. */
  12667. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_M HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_M
  12668. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_S HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_S
  12669. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_SET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_SET
  12670. #define HTT_RX_MLO_PEER_UNMAP_MLO_PEER_ID_GET HTT_RX_MLO_PEER_MAP_MLO_PEER_ID_GET
  12671. /**
  12672. * @brief target -> host message specifying security parameters
  12673. *
  12674. * MSG_TYPE => HTT_T2H_MSG_TYPE_SEC_IND
  12675. *
  12676. * @details
  12677. * The following diagram shows the format of the security specification
  12678. * message sent from the target to the host.
  12679. * This security specification message tells the host whether a PN check is
  12680. * necessary on rx data frames, and if so, how large the PN counter is.
  12681. * This message also tells the host about the security processing to apply
  12682. * to defragmented rx frames - specifically, whether a Message Integrity
  12683. * Check is required, and the Michael key to use.
  12684. *
  12685. * |31 24|23 16|15|14 8|7 0|
  12686. * |-----------------------------------------------------------------------|
  12687. * | peer ID | U| security type | msg type |
  12688. * |-----------------------------------------------------------------------|
  12689. * | Michael Key K0 |
  12690. * |-----------------------------------------------------------------------|
  12691. * | Michael Key K1 |
  12692. * |-----------------------------------------------------------------------|
  12693. * | WAPI RSC Low0 |
  12694. * |-----------------------------------------------------------------------|
  12695. * | WAPI RSC Low1 |
  12696. * |-----------------------------------------------------------------------|
  12697. * | WAPI RSC Hi0 |
  12698. * |-----------------------------------------------------------------------|
  12699. * | WAPI RSC Hi1 |
  12700. * |-----------------------------------------------------------------------|
  12701. *
  12702. * The following field definitions describe the format of the security
  12703. * indication message sent from the target to the host.
  12704. * - MSG_TYPE
  12705. * Bits 7:0
  12706. * Purpose: identifies this as a security specification message
  12707. * Value: 0xb (HTT_T2H_MSG_TYPE_SEC_IND)
  12708. * - SEC_TYPE
  12709. * Bits 14:8
  12710. * Purpose: specifies which type of security applies to the peer
  12711. * Value: htt_sec_type enum value
  12712. * - UNICAST
  12713. * Bit 15
  12714. * Purpose: whether this security is applied to unicast or multicast data
  12715. * Value: 1 -> unicast, 0 -> multicast
  12716. * - PEER_ID
  12717. * Bits 31:16
  12718. * Purpose: The ID number for the peer the security specification is for
  12719. * Value: peer ID
  12720. * - MICHAEL_KEY_K0
  12721. * Bits 31:0
  12722. * Purpose: 4-byte word that forms the 1st half of the TKIP Michael key
  12723. * Value: Michael Key K0 (if security type is TKIP)
  12724. * - MICHAEL_KEY_K1
  12725. * Bits 31:0
  12726. * Purpose: 4-byte word that forms the 2nd half of the TKIP Michael key
  12727. * Value: Michael Key K1 (if security type is TKIP)
  12728. * - WAPI_RSC_LOW0
  12729. * Bits 31:0
  12730. * Purpose: 4-byte word that forms the 1st quarter of the 16 byte WAPI RSC
  12731. * Value: WAPI RSC Low0 (if security type is WAPI)
  12732. * - WAPI_RSC_LOW1
  12733. * Bits 31:0
  12734. * Purpose: 4-byte word that forms the 2nd quarter of the 16 byte WAPI RSC
  12735. * Value: WAPI RSC Low1 (if security type is WAPI)
  12736. * - WAPI_RSC_HI0
  12737. * Bits 31:0
  12738. * Purpose: 4-byte word that forms the 3rd quarter of the 16 byte WAPI RSC
  12739. * Value: WAPI RSC Hi0 (if security type is WAPI)
  12740. * - WAPI_RSC_HI1
  12741. * Bits 31:0
  12742. * Purpose: 4-byte word that forms the 4th quarter of the 16 byte WAPI RSC
  12743. * Value: WAPI RSC Hi1 (if security type is WAPI)
  12744. */
  12745. #define HTT_SEC_IND_SEC_TYPE_M 0x00007f00
  12746. #define HTT_SEC_IND_SEC_TYPE_S 8
  12747. #define HTT_SEC_IND_UNICAST_M 0x00008000
  12748. #define HTT_SEC_IND_UNICAST_S 15
  12749. #define HTT_SEC_IND_PEER_ID_M 0xffff0000
  12750. #define HTT_SEC_IND_PEER_ID_S 16
  12751. #define HTT_SEC_IND_SEC_TYPE_SET(word, value) \
  12752. do { \
  12753. HTT_CHECK_SET_VAL(HTT_SEC_IND_SEC_TYPE, value); \
  12754. (word) |= (value) << HTT_SEC_IND_SEC_TYPE_S; \
  12755. } while (0)
  12756. #define HTT_SEC_IND_SEC_TYPE_GET(word) \
  12757. (((word) & HTT_SEC_IND_SEC_TYPE_M) >> HTT_SEC_IND_SEC_TYPE_S)
  12758. #define HTT_SEC_IND_UNICAST_SET(word, value) \
  12759. do { \
  12760. HTT_CHECK_SET_VAL(HTT_SEC_IND_UNICAST, value); \
  12761. (word) |= (value) << HTT_SEC_IND_UNICAST_S; \
  12762. } while (0)
  12763. #define HTT_SEC_IND_UNICAST_GET(word) \
  12764. (((word) & HTT_SEC_IND_UNICAST_M) >> HTT_SEC_IND_UNICAST_S)
  12765. #define HTT_SEC_IND_PEER_ID_SET(word, value) \
  12766. do { \
  12767. HTT_CHECK_SET_VAL(HTT_SEC_IND_PEER_ID, value); \
  12768. (word) |= (value) << HTT_SEC_IND_PEER_ID_S; \
  12769. } while (0)
  12770. #define HTT_SEC_IND_PEER_ID_GET(word) \
  12771. (((word) & HTT_SEC_IND_PEER_ID_M) >> HTT_SEC_IND_PEER_ID_S)
  12772. #define HTT_SEC_IND_BYTES 28
  12773. /**
  12774. * @brief target -> host rx ADDBA / DELBA message definitions
  12775. *
  12776. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA
  12777. *
  12778. * @details
  12779. * The following diagram shows the format of the rx ADDBA message sent
  12780. * from the target to the host:
  12781. *
  12782. * |31 20|19 16|15 8|7 0|
  12783. * |---------------------------------------------------------------------|
  12784. * | peer ID | TID | window size | msg type |
  12785. * |---------------------------------------------------------------------|
  12786. *
  12787. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA
  12788. *
  12789. * The following diagram shows the format of the rx DELBA message sent
  12790. * from the target to the host:
  12791. *
  12792. * |31 20|19 16|15 10|9 8|7 0|
  12793. * |---------------------------------------------------------------------|
  12794. * | peer ID | TID | window size | IR| msg type |
  12795. * |---------------------------------------------------------------------|
  12796. *
  12797. * The following field definitions describe the format of the rx ADDBA
  12798. * and DELBA messages sent from the target to the host.
  12799. * - MSG_TYPE
  12800. * Bits 7:0
  12801. * Purpose: identifies this as an rx ADDBA or DELBA message
  12802. * Value: ADDBA -> 0x5 (HTT_T2H_MSG_TYPE_RX_ADDBA),
  12803. * DELBA -> 0x6 (HTT_T2H_MSG_TYPE_RX_DELBA)
  12804. * - IR (initiator / recipient)
  12805. * Bits 9:8 (DELBA only)
  12806. * Purpose: specify whether the DELBA handshake was initiated by the
  12807. * local STA/AP, or by the peer STA/AP
  12808. * Value:
  12809. * 0 - unspecified
  12810. * 1 - initiator (a.k.a. originator)
  12811. * 2 - recipient (a.k.a. responder)
  12812. * 3 - unused / reserved
  12813. * - WIN_SIZE
  12814. * Bits 15:8 for ADDBA, bits 15:10 for DELBA
  12815. * Purpose: Specifies the length of the block ack window (max = 64).
  12816. * Value:
  12817. * block ack window length specified by the received ADDBA/DELBA
  12818. * management message.
  12819. * - TID
  12820. * Bits 19:16
  12821. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12822. * Value:
  12823. * TID specified by the received ADDBA or DELBA management message.
  12824. * - PEER_ID
  12825. * Bits 31:20
  12826. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12827. * Value:
  12828. * ID (hash value) used by the host for fast, direct lookup of
  12829. * host SW peer info, including rx reorder states.
  12830. */
  12831. #define HTT_RX_ADDBA_WIN_SIZE_M 0xff00
  12832. #define HTT_RX_ADDBA_WIN_SIZE_S 8
  12833. #define HTT_RX_ADDBA_TID_M 0xf0000
  12834. #define HTT_RX_ADDBA_TID_S 16
  12835. #define HTT_RX_ADDBA_PEER_ID_M 0xfff00000
  12836. #define HTT_RX_ADDBA_PEER_ID_S 20
  12837. #define HTT_RX_ADDBA_WIN_SIZE_SET(word, value) \
  12838. do { \
  12839. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_WIN_SIZE, value); \
  12840. (word) |= (value) << HTT_RX_ADDBA_WIN_SIZE_S; \
  12841. } while (0)
  12842. #define HTT_RX_ADDBA_WIN_SIZE_GET(word) \
  12843. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12844. #define HTT_RX_ADDBA_TID_SET(word, value) \
  12845. do { \
  12846. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_TID, value); \
  12847. (word) |= (value) << HTT_RX_ADDBA_TID_S; \
  12848. } while (0)
  12849. #define HTT_RX_ADDBA_TID_GET(word) \
  12850. (((word) & HTT_RX_ADDBA_TID_M) >> HTT_RX_ADDBA_TID_S)
  12851. #define HTT_RX_ADDBA_PEER_ID_SET(word, value) \
  12852. do { \
  12853. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_PEER_ID, value); \
  12854. (word) |= (value) << HTT_RX_ADDBA_PEER_ID_S; \
  12855. } while (0)
  12856. #define HTT_RX_ADDBA_PEER_ID_GET(word) \
  12857. (((word) & HTT_RX_ADDBA_PEER_ID_M) >> HTT_RX_ADDBA_PEER_ID_S)
  12858. #define HTT_RX_ADDBA_BYTES 4
  12859. #define HTT_RX_DELBA_INITIATOR_M 0x00000300
  12860. #define HTT_RX_DELBA_INITIATOR_S 8
  12861. #define HTT_RX_DELBA_WIN_SIZE_M 0x0000FC00
  12862. #define HTT_RX_DELBA_WIN_SIZE_S 10
  12863. #define HTT_RX_DELBA_TID_M HTT_RX_ADDBA_TID_M
  12864. #define HTT_RX_DELBA_TID_S HTT_RX_ADDBA_TID_S
  12865. #define HTT_RX_DELBA_PEER_ID_M HTT_RX_ADDBA_PEER_ID_M
  12866. #define HTT_RX_DELBA_PEER_ID_S HTT_RX_ADDBA_PEER_ID_S
  12867. #define HTT_RX_DELBA_TID_SET HTT_RX_ADDBA_TID_SET
  12868. #define HTT_RX_DELBA_TID_GET HTT_RX_ADDBA_TID_GET
  12869. #define HTT_RX_DELBA_PEER_ID_SET HTT_RX_ADDBA_PEER_ID_SET
  12870. #define HTT_RX_DELBA_PEER_ID_GET HTT_RX_ADDBA_PEER_ID_GET
  12871. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12872. do { \
  12873. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12874. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12875. } while (0)
  12876. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12877. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12878. #define HTT_RX_DELBA_WIN_SIZE_SET(word, value) \
  12879. do { \
  12880. HTT_CHECK_SET_VAL(HTT_RX_DELBA_WIN_SIZE, value); \
  12881. (word) |= (value) << HTT_RX_DELBA_WIN_SIZE_S; \
  12882. } while (0)
  12883. #define HTT_RX_DELBA_WIN_SIZE_GET(word) \
  12884. (((word) & HTT_RX_DELBA_WIN_SIZE_M) >> HTT_RX_DELBA_WIN_SIZE_S)
  12885. #define HTT_RX_DELBA_BYTES 4
  12886. /**
  12887. * @brief target -> host rx ADDBA / DELBA message definitions
  12888. *
  12889. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN
  12890. *
  12891. * @details
  12892. * The following diagram shows the format of the rx ADDBA extn message sent
  12893. * from the target to the host:
  12894. *
  12895. * |31 20|19 16|15 13|12 8|7 0|
  12896. * |---------------------------------------------------------------------|
  12897. * | peer ID | TID | reserved | msg type |
  12898. * |---------------------------------------------------------------------|
  12899. * | reserved | window size |
  12900. * |---------------------------------------------------------------------|
  12901. *
  12902. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DELBA_EXTN
  12903. *
  12904. * The following diagram shows the format of the rx DELBA message sent
  12905. * from the target to the host:
  12906. *
  12907. * |31 20|19 16|15 13|12 10|9 8|7 0|
  12908. * |---------------------------------------------------------------------|
  12909. * | peer ID | TID | reserved | IR| msg type |
  12910. * |---------------------------------------------------------------------|
  12911. * | reserved | window size |
  12912. * |---------------------------------------------------------------------|
  12913. *
  12914. * The following field definitions describe the format of the rx ADDBA
  12915. * and DELBA messages sent from the target to the host.
  12916. * - MSG_TYPE
  12917. * Bits 7:0
  12918. * Purpose: identifies this as an rx ADDBA or DELBA message
  12919. * Value: ADDBA -> 0x31 (HTT_T2H_MSG_TYPE_RX_ADDBA_EXTN),
  12920. * DELBA -> 0x32 (HTT_T2H_MSG_TYPE_RX_DELBA_EXTN)
  12921. * - IR (initiator / recipient)
  12922. * Bits 9:8 (DELBA only)
  12923. * Purpose: specify whether the DELBA handshake was initiated by the
  12924. * local STA/AP, or by the peer STA/AP
  12925. * Value:
  12926. * 0 - unspecified
  12927. * 1 - initiator (a.k.a. originator)
  12928. * 2 - recipient (a.k.a. responder)
  12929. * 3 - unused / reserved
  12930. * Value:
  12931. * block ack window length specified by the received ADDBA/DELBA
  12932. * management message.
  12933. * - TID
  12934. * Bits 19:16
  12935. * Purpose: Specifies which traffic identifier the ADDBA / DELBA is for.
  12936. * Value:
  12937. * TID specified by the received ADDBA or DELBA management message.
  12938. * - PEER_ID
  12939. * Bits 31:20
  12940. * Purpose: Identifies which peer sent the ADDBA / DELBA.
  12941. * Value:
  12942. * ID (hash value) used by the host for fast, direct lookup of
  12943. * host SW peer info, including rx reorder states.
  12944. * == DWORD 1
  12945. * - WIN_SIZE
  12946. * Bits 12:0 for ADDBA, bits 12:0 for DELBA
  12947. * Purpose: Specifies the length of the block ack window (max = 8191).
  12948. */
  12949. #define HTT_RX_ADDBA_EXTN_TID_M 0xf0000
  12950. #define HTT_RX_ADDBA_EXTN_TID_S 16
  12951. #define HTT_RX_ADDBA_EXTN_PEER_ID_M 0xfff00000
  12952. #define HTT_RX_ADDBA_EXTN_PEER_ID_S 20
  12953. /*--- Dword 0 ---*/
  12954. #define HTT_RX_ADDBA_EXTN_TID_SET(word, value) \
  12955. do { \
  12956. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_TID, value); \
  12957. (word) |= (value) << HTT_RX_ADDBA_EXTN_TID_S; \
  12958. } while (0)
  12959. #define HTT_RX_ADDBA_EXTN_TID_GET(word) \
  12960. (((word) & HTT_RX_ADDBA_EXTN_TID_M) >> HTT_RX_ADDBA_EXTN_TID_S)
  12961. #define HTT_RX_ADDBA_EXTN_PEER_ID_SET(word, value) \
  12962. do { \
  12963. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_PEER_ID, value); \
  12964. (word) |= (value) << HTT_RX_ADDBA_EXTN_PEER_ID_S; \
  12965. } while (0)
  12966. #define HTT_RX_ADDBA_EXTN_PEER_ID_GET(word) \
  12967. (((word) & HTT_RX_ADDBA_EXTN_PEER_ID_M) >> HTT_RX_ADDBA_EXTN_PEER_ID_S)
  12968. /*--- Dword 1 ---*/
  12969. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_M 0x1fff
  12970. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_S 0
  12971. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_SET(word, value) \
  12972. do { \
  12973. HTT_CHECK_SET_VAL(HTT_RX_ADDBA_EXTN_WIN_SIZE, value); \
  12974. (word) |= (value) << HTT_RX_ADDBA_EXTN_WIN_SIZE_S; \
  12975. } while (0)
  12976. #define HTT_RX_ADDBA_EXTN_WIN_SIZE_GET(word) \
  12977. (((word) & HTT_RX_ADDBA_WIN_SIZE_M) >> HTT_RX_ADDBA_WIN_SIZE_S)
  12978. #define HTT_RX_ADDBA_EXTN_BYTES 8
  12979. #define HTT_RX_DELBA_EXTN_INITIATOR_M 0x00000300
  12980. #define HTT_RX_DELBA_EXTN_INITIATOR_S 8
  12981. #define HTT_RX_DELBA_EXTN_TID_M 0xf0000
  12982. #define HTT_RX_DELBA_EXTN_TID_S 16
  12983. #define HTT_RX_DELBA_EXTN_PEER_ID_M 0xfff00000
  12984. #define HTT_RX_DELBA_EXTN_PEER_ID_S 20
  12985. /*--- Dword 0 ---*/
  12986. #define HTT_RX_DELBA_INITIATOR_SET(word, value) \
  12987. do { \
  12988. HTT_CHECK_SET_VAL(HTT_RX_DELBA_INITIATOR, value); \
  12989. (word) |= (value) << HTT_RX_DELBA_INITIATOR_S; \
  12990. } while (0)
  12991. #define HTT_RX_DELBA_INITIATOR_GET(word) \
  12992. (((word) & HTT_RX_DELBA_INITIATOR_M) >> HTT_RX_DELBA_INITIATOR_S)
  12993. #define HTT_RX_DELBA_EXTN_TID_SET(word, value) \
  12994. do { \
  12995. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_TID, value); \
  12996. (word) |= (value) << HTT_RX_DELBA_EXTN_TID_S; \
  12997. } while (0)
  12998. #define HTT_RX_DELBA_EXTN_TID_GET(word) \
  12999. (((word) & HTT_RX_DELBA_EXTN_TID_M) >> HTT_RX_DELBA_EXTN_TID_S)
  13000. #define HTT_RX_DELBA_EXTN_PEER_ID_SET(word, value) \
  13001. do { \
  13002. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_PEER_ID, value); \
  13003. (word) |= (value) << HTT_RX_DELBA_EXTN_PEER_ID_S; \
  13004. } while (0)
  13005. #define HTT_RX_DELBA_EXTN_PEER_ID_GET(word) \
  13006. (((word) & HTT_RX_DELBA_EXTN_PEER_ID_M) >> HTT_RX_DELBA_EXTN_PEER_ID_S)
  13007. /*--- Dword 1 ---*/
  13008. #define HTT_RX_DELBA_EXTN_WIN_SIZE_M 0x1fff
  13009. #define HTT_RX_DELBA_EXTN_WIN_SIZE_S 0
  13010. #define HTT_RX_DELBA_EXTN_WIN_SIZE_SET(word, value) \
  13011. do { \
  13012. HTT_CHECK_SET_VAL(HTT_RX_DELBA_EXTN_WIN_SIZE, value); \
  13013. (word) |= (value) << HTT_RX_DELBA_EXTN_WIN_SIZE_S; \
  13014. } while (0)
  13015. #define HTT_RX_DELBA_EXTN_WIN_SIZE_GET(word) \
  13016. (((word) & HTT_RX_DELBA_EXTN_WIN_SIZE_M) >> HTT_RX_DELBA_EXTN_WIN_SIZE_S)
  13017. #define HTT_RX_DELBA_EXTN_BYTES 8
  13018. /**
  13019. * @brief tx queue group information element definition
  13020. *
  13021. * @details
  13022. * The following diagram shows the format of the tx queue group
  13023. * information element, which can be included in target --> host
  13024. * messages to specify the number of tx "credits" (tx descriptors
  13025. * for LL, or tx buffers for HL) available to a particular group
  13026. * of host-side tx queues, and which host-side tx queues belong to
  13027. * the group.
  13028. *
  13029. * |31|30 24|23 16|15|14|13 0|
  13030. * |------------------------------------------------------------------------|
  13031. * | X| reserved | tx queue grp ID | A| S| credit count |
  13032. * |------------------------------------------------------------------------|
  13033. * | vdev ID mask | AC mask |
  13034. * |------------------------------------------------------------------------|
  13035. *
  13036. * The following definitions describe the fields within the tx queue group
  13037. * information element:
  13038. * - credit_count
  13039. * Bits 13:1
  13040. * Purpose: specify how many tx credits are available to the tx queue group
  13041. * Value: An absolute or relative, positive or negative credit value
  13042. * The 'A' bit specifies whether the value is absolute or relative.
  13043. * The 'S' bit specifies whether the value is positive or negative.
  13044. * A negative value can only be relative, not absolute.
  13045. * An absolute value replaces any prior credit value the host has for
  13046. * the tx queue group in question.
  13047. * A relative value is added to the prior credit value the host has for
  13048. * the tx queue group in question.
  13049. * - sign
  13050. * Bit 14
  13051. * Purpose: specify whether the credit count is positive or negative
  13052. * Value: 0 -> positive, 1 -> negative
  13053. * - absolute
  13054. * Bit 15
  13055. * Purpose: specify whether the credit count is absolute or relative
  13056. * Value: 0 -> relative, 1 -> absolute
  13057. * - txq_group_id
  13058. * Bits 23:16
  13059. * Purpose: indicate which tx queue group's credit and/or membership are
  13060. * being specified
  13061. * Value: 0 to max_tx_queue_groups-1
  13062. * - reserved
  13063. * Bits 30:16
  13064. * Value: 0x0
  13065. * - eXtension
  13066. * Bit 31
  13067. * Purpose: specify whether another tx queue group info element follows
  13068. * Value: 0 -> no more tx queue group information elements
  13069. * 1 -> another tx queue group information element immediately follows
  13070. * - ac_mask
  13071. * Bits 15:0
  13072. * Purpose: specify which Access Categories belong to the tx queue group
  13073. * Value: bit-OR of masks for the ACs (WMM and extension) that belong to
  13074. * the tx queue group.
  13075. * The AC bit-mask values are obtained by left-shifting by the
  13076. * corresponding HTT_AC_WMM enum values, e.g. (1 << HTT_AC_WMM_BE) == 0x1
  13077. * - vdev_id_mask
  13078. * Bits 31:16
  13079. * Purpose: specify which vdev's tx queues belong to the tx queue group
  13080. * Value: bit-OR of masks based on the IDs of the vdevs whose tx queues
  13081. * belong to the tx queue group.
  13082. * For example, if vdev IDs 1 and 4 belong to a tx queue group, the
  13083. * vdev_id_mask would be (1 << 1) | (1 << 4) = 0x12
  13084. */
  13085. PREPACK struct htt_txq_group {
  13086. A_UINT32
  13087. credit_count: 14,
  13088. sign: 1,
  13089. absolute: 1,
  13090. tx_queue_group_id: 8,
  13091. reserved0: 7,
  13092. extension: 1;
  13093. A_UINT32
  13094. ac_mask: 16,
  13095. vdev_id_mask: 16;
  13096. } POSTPACK;
  13097. /* first word */
  13098. #define HTT_TXQ_GROUP_CREDIT_COUNT_S 0
  13099. #define HTT_TXQ_GROUP_CREDIT_COUNT_M 0x00003fff
  13100. #define HTT_TXQ_GROUP_SIGN_S 14
  13101. #define HTT_TXQ_GROUP_SIGN_M 0x00004000
  13102. #define HTT_TXQ_GROUP_ABS_S 15
  13103. #define HTT_TXQ_GROUP_ABS_M 0x00008000
  13104. #define HTT_TXQ_GROUP_ID_S 16
  13105. #define HTT_TXQ_GROUP_ID_M 0x00ff0000
  13106. #define HTT_TXQ_GROUP_EXT_S 31
  13107. #define HTT_TXQ_GROUP_EXT_M 0x80000000
  13108. /* second word */
  13109. #define HTT_TXQ_GROUP_AC_MASK_S 0
  13110. #define HTT_TXQ_GROUP_AC_MASK_M 0x0000ffff
  13111. #define HTT_TXQ_GROUP_VDEV_ID_MASK_S 16
  13112. #define HTT_TXQ_GROUP_VDEV_ID_MASK_M 0xffff0000
  13113. #define HTT_TXQ_GROUP_CREDIT_COUNT_SET(_info, _val) \
  13114. do { \
  13115. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_CREDIT_COUNT, _val); \
  13116. ((_info) |= ((_val) << HTT_TXQ_GROUP_CREDIT_COUNT_S)); \
  13117. } while (0)
  13118. #define HTT_TXQ_GROUP_CREDIT_COUNT_GET(_info) \
  13119. (((_info) & HTT_TXQ_GROUP_CREDIT_COUNT_M) >> HTT_TXQ_GROUP_CREDIT_COUNT_S)
  13120. #define HTT_TXQ_GROUP_SIGN_SET(_info, _val) \
  13121. do { \
  13122. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_SIGN, _val); \
  13123. ((_info) |= ((_val) << HTT_TXQ_GROUP_SIGN_S)); \
  13124. } while (0)
  13125. #define HTT_TXQ_GROUP_SIGN_GET(_info) \
  13126. (((_info) & HTT_TXQ_GROUP_SIGN_M) >> HTT_TXQ_GROUP_SIGN_S)
  13127. #define HTT_TXQ_GROUP_ABS_SET(_info, _val) \
  13128. do { \
  13129. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ABS, _val); \
  13130. ((_info) |= ((_val) << HTT_TXQ_GROUP_ABS_S)); \
  13131. } while (0)
  13132. #define HTT_TXQ_GROUP_ABS_GET(_info) \
  13133. (((_info) & HTT_TXQ_GROUP_ABS_M) >> HTT_TXQ_GROUP_ABS_S)
  13134. #define HTT_TXQ_GROUP_ID_SET(_info, _val) \
  13135. do { \
  13136. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_ID, _val); \
  13137. ((_info) |= ((_val) << HTT_TXQ_GROUP_ID_S)); \
  13138. } while (0)
  13139. #define HTT_TXQ_GROUP_ID_GET(_info) \
  13140. (((_info) & HTT_TXQ_GROUP_ID_M) >> HTT_TXQ_GROUP_ID_S)
  13141. #define HTT_TXQ_GROUP_EXT_SET(_info, _val) \
  13142. do { \
  13143. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_EXT, _val); \
  13144. ((_info) |= ((_val) << HTT_TXQ_GROUP_EXT_S)); \
  13145. } while (0)
  13146. #define HTT_TXQ_GROUP_EXT_GET(_info) \
  13147. (((_info) & HTT_TXQ_GROUP_EXT_M) >> HTT_TXQ_GROUP_EXT_S)
  13148. #define HTT_TXQ_GROUP_AC_MASK_SET(_info, _val) \
  13149. do { \
  13150. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_AC_MASK, _val); \
  13151. ((_info) |= ((_val) << HTT_TXQ_GROUP_AC_MASK_S)); \
  13152. } while (0)
  13153. #define HTT_TXQ_GROUP_AC_MASK_GET(_info) \
  13154. (((_info) & HTT_TXQ_GROUP_AC_MASK_M) >> HTT_TXQ_GROUP_AC_MASK_S)
  13155. #define HTT_TXQ_GROUP_VDEV_ID_MASK_SET(_info, _val) \
  13156. do { \
  13157. HTT_CHECK_SET_VAL(HTT_TXQ_GROUP_VDEV_ID_MASK, _val); \
  13158. ((_info) |= ((_val) << HTT_TXQ_GROUP_VDEV_ID_MASK_S)); \
  13159. } while (0)
  13160. #define HTT_TXQ_GROUP_VDEV_ID_MASK_GET(_info) \
  13161. (((_info) & HTT_TXQ_GROUP_VDEV_ID_MASK_M) >> HTT_TXQ_GROUP_VDEV_ID_MASK_S)
  13162. /**
  13163. * @brief target -> host TX completion indication message definition
  13164. *
  13165. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_COMPL_IND
  13166. *
  13167. * @details
  13168. * The following diagram shows the format of the TX completion indication sent
  13169. * from the target to the host
  13170. *
  13171. * |31 30|29|28|27|26|25|24|23 16| 15 |14 11|10 8|7 0|
  13172. * |-------------------------------------------------------------------|
  13173. * header: |rsvd |A4|A3|A2|TP|A1|A0| num | t_i| tid |status| msg_type |
  13174. * |-------------------------------------------------------------------|
  13175. * payload:| MSDU1 ID | MSDU0 ID |
  13176. * |-------------------------------------------------------------------|
  13177. * : MSDU3 ID | MSDU2 ID :
  13178. * |-------------------------------------------------------------------|
  13179. * | struct htt_tx_compl_ind_append_retries |
  13180. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13181. * | struct htt_tx_compl_ind_append_tx_tstamp |
  13182. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13183. * | MSDU1 ACK RSSI | MSDU0 ACK RSSI |
  13184. * |-------------------------------------------------------------------|
  13185. * : MSDU3 ACK RSSI | MSDU2 ACK RSSI :
  13186. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13187. * | MSDU0 tx_tsf64_low |
  13188. * |-------------------------------------------------------------------|
  13189. * | MSDU0 tx_tsf64_high |
  13190. * |-------------------------------------------------------------------|
  13191. * | MSDU1 tx_tsf64_low |
  13192. * |-------------------------------------------------------------------|
  13193. * | MSDU1 tx_tsf64_high |
  13194. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13195. * | phy_timestamp |
  13196. * |-------------------------------------------------------------------|
  13197. * | rate specs (see below) |
  13198. * |-------------------------------------------------------------------|
  13199. * | seqctrl | framectrl |
  13200. * |- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -|
  13201. * Where:
  13202. * A0 = append (a.k.a. append0)
  13203. * A1 = append1
  13204. * TP = MSDU tx power presence
  13205. * A2 = append2
  13206. * A3 = append3
  13207. * A4 = append4
  13208. *
  13209. * The following field definitions describe the format of the TX completion
  13210. * indication sent from the target to the host
  13211. * Header fields:
  13212. * - msg_type
  13213. * Bits 7:0
  13214. * Purpose: identifies this as HTT TX completion indication
  13215. * Value: 0x7 (HTT_T2H_MSG_TYPE_TX_COMPL_IND)
  13216. * - status
  13217. * Bits 10:8
  13218. * Purpose: the TX completion status of payload fragmentations descriptors
  13219. * Value: could be HTT_TX_COMPL_IND_STAT_OK or HTT_TX_COMPL_IND_STAT_DISCARD
  13220. * - tid
  13221. * Bits 14:11
  13222. * Purpose: the tid associated with those fragmentation descriptors. It is
  13223. * valid or not, depending on the tid_invalid bit.
  13224. * Value: 0 to 15
  13225. * - tid_invalid
  13226. * Bits 15:15
  13227. * Purpose: this bit indicates whether the tid field is valid or not
  13228. * Value: 0 indicates valid; 1 indicates invalid
  13229. * - num
  13230. * Bits 23:16
  13231. * Purpose: the number of payload in this indication
  13232. * Value: 1 to 255
  13233. * - append (a.k.a. append0)
  13234. * Bits 24:24
  13235. * Purpose: append the struct htt_tx_compl_ind_append_retries which contains
  13236. * the number of tx retries for one MSDU at the end of this message
  13237. * Value: 0 indicates no appending; 1 indicates appending
  13238. * - append1
  13239. * Bits 25:25
  13240. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tstamp which
  13241. * contains the timestamp info for each TX msdu id in payload.
  13242. * The order of the timestamps matches the order of the MSDU IDs.
  13243. * Note that a big-endian host needs to account for the reordering
  13244. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13245. * conversion) when determining which tx timestamp corresponds to
  13246. * which MSDU ID.
  13247. * Value: 0 indicates no appending; 1 indicates appending
  13248. * - msdu_tx_power_presence
  13249. * Bits 26:26
  13250. * Purpose: Indicate whether the TX_COMPL_IND includes a tx power report
  13251. * for each MSDU referenced by the TX_COMPL_IND message.
  13252. * The tx power is reported in 0.5 dBm units.
  13253. * The order of the per-MSDU tx power reports matches the order
  13254. * of the MSDU IDs.
  13255. * Note that a big-endian host needs to account for the reordering
  13256. * of MSDU IDs within each 4-byte MSDU ID pair (during endianness
  13257. * conversion) when determining which Tx Power corresponds to
  13258. * which MSDU ID.
  13259. * Value: 0 indicates MSDU tx power reports are not appended,
  13260. * 1 indicates MSDU tx power reports are appended
  13261. * - append2
  13262. * Bits 27:27
  13263. * Purpose: Indicate whether data ACK RSSI is appended for each MSDU in
  13264. * TX_COMP_IND message. The order of the per-MSDU ACK RSSI report
  13265. * matches the order of the MSDU IDs. Although the ACK RSSI is the
  13266. * same for all MSDUs within a single PPDU, the RSSI is duplicated
  13267. * for each MSDU, for convenience.
  13268. * The ACK RSSI values are valid when status is COMPLETE_OK (and
  13269. * this append2 bit is set).
  13270. * The ACK RSSI values are SNR in dB, i.e. are the RSSI in units of
  13271. * dB above the noise floor.
  13272. * Value: 0 indicates MSDU ACK RSSI values are not appended,
  13273. * 1 indicates MSDU ACK RSSI values are appended.
  13274. * - append3
  13275. * Bits 28:28
  13276. * Purpose: Append the struct htt_tx_compl_ind_append_tx_tsf64 which
  13277. * contains the tx tsf info based on wlan global TSF for
  13278. * each TX msdu id in payload.
  13279. * The order of the tx tsf matches the order of the MSDU IDs.
  13280. * The struct htt_tx_compl_ind_append_tx_tsf64 contains two 32-bits
  13281. * values to indicate the the lower 32 bits and higher 32 bits of
  13282. * the tx tsf.
  13283. * The tx_tsf64 here represents the time MSDU was acked and the
  13284. * tx_tsf64 has microseconds units.
  13285. * Value: 0 indicates no appending; 1 indicates appending
  13286. * - append4
  13287. * Bits 29:29
  13288. * Purpose: Indicate whether data frame control fields and fields required
  13289. * for radio tap header are appended for each MSDU in TX_COMP_IND
  13290. * message. The order of the this message matches the order of
  13291. * the MSDU IDs.
  13292. * Value: 0 indicates frame control fields and fields required for
  13293. * radio tap header values are not appended,
  13294. * 1 indicates frame control fields and fields required for
  13295. * radio tap header values are appended.
  13296. * Payload fields:
  13297. * - hmsdu_id
  13298. * Bits 15:0
  13299. * Purpose: this ID is used to track the Tx buffer in host
  13300. * Value: 0 to "size of host MSDU descriptor pool - 1"
  13301. */
  13302. PREPACK struct htt_tx_data_hdr_information {
  13303. A_UINT32 phy_timestamp_l32; /* word 0 [31:0] */
  13304. A_UINT32 /* word 1 */
  13305. /* preamble:
  13306. * 0-OFDM,
  13307. * 1-CCk,
  13308. * 2-HT,
  13309. * 3-VHT
  13310. */
  13311. preamble: 2, /* [1:0] */
  13312. /* mcs:
  13313. * In case of HT preamble interpret
  13314. * MCS along with NSS.
  13315. * Valid values for HT are 0 to 7.
  13316. * HT mcs 0 with NSS 2 is mcs 8.
  13317. * Valid values for VHT are 0 to 9.
  13318. */
  13319. mcs: 4, /* [5:2] */
  13320. /* rate:
  13321. * This is applicable only for
  13322. * CCK and OFDM preamble type
  13323. * rate 0: OFDM 48 Mbps,
  13324. * 1: OFDM 24 Mbps,
  13325. * 2: OFDM 12 Mbps
  13326. * 3: OFDM 6 Mbps
  13327. * 4: OFDM 54 Mbps
  13328. * 5: OFDM 36 Mbps
  13329. * 6: OFDM 18 Mbps
  13330. * 7: OFDM 9 Mbps
  13331. * rate 0: CCK 11 Mbps Long
  13332. * 1: CCK 5.5 Mbps Long
  13333. * 2: CCK 2 Mbps Long
  13334. * 3: CCK 1 Mbps Long
  13335. * 4: CCK 11 Mbps Short
  13336. * 5: CCK 5.5 Mbps Short
  13337. * 6: CCK 2 Mbps Short
  13338. */
  13339. rate : 3, /* [ 8: 6] */
  13340. rssi : 8, /* [16: 9] units=dBm */
  13341. nss : 2, /* [18:17] if nss 1 means 1ss and 2 means 2ss */
  13342. bw : 3, /* [21:19] (0=>20MHz, 1=>40MHz, 2=>80MHz, 3=>160MHz) */
  13343. stbc : 1, /* [22] */
  13344. sgi : 1, /* [23] */
  13345. ldpc : 1, /* [24] */
  13346. beamformed: 1, /* [25] */
  13347. /* tx_retry_cnt:
  13348. * Indicates retry count of data tx frames provided by the host.
  13349. */
  13350. tx_retry_cnt: 6; /* [31:26] */
  13351. A_UINT32 /* word 2 */
  13352. framectrl:16, /* [15: 0] */
  13353. seqno:16; /* [31:16] */
  13354. } POSTPACK;
  13355. #define HTT_TX_COMPL_IND_STATUS_S 8
  13356. #define HTT_TX_COMPL_IND_STATUS_M 0x00000700
  13357. #define HTT_TX_COMPL_IND_TID_S 11
  13358. #define HTT_TX_COMPL_IND_TID_M 0x00007800
  13359. #define HTT_TX_COMPL_IND_TID_INV_S 15
  13360. #define HTT_TX_COMPL_IND_TID_INV_M 0x00008000
  13361. #define HTT_TX_COMPL_IND_NUM_S 16
  13362. #define HTT_TX_COMPL_IND_NUM_M 0x00ff0000
  13363. #define HTT_TX_COMPL_IND_APPEND_S 24
  13364. #define HTT_TX_COMPL_IND_APPEND_M 0x01000000
  13365. #define HTT_TX_COMPL_IND_APPEND1_S 25
  13366. #define HTT_TX_COMPL_IND_APPEND1_M 0x02000000
  13367. #define HTT_TX_COMPL_IND_TX_POWER_S 26
  13368. #define HTT_TX_COMPL_IND_TX_POWER_M 0x04000000
  13369. #define HTT_TX_COMPL_IND_APPEND2_S 27
  13370. #define HTT_TX_COMPL_IND_APPEND2_M 0x08000000
  13371. #define HTT_TX_COMPL_IND_APPEND3_S 28
  13372. #define HTT_TX_COMPL_IND_APPEND3_M 0x10000000
  13373. #define HTT_TX_COMPL_IND_APPEND4_S 29
  13374. #define HTT_TX_COMPL_IND_APPEND4_M 0x20000000
  13375. #define HTT_TX_COMPL_IND_STATUS_SET(_info, _val) \
  13376. do { \
  13377. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_STATUS, _val); \
  13378. ((_info) |= ((_val) << HTT_TX_COMPL_IND_STATUS_S)); \
  13379. } while (0)
  13380. #define HTT_TX_COMPL_IND_STATUS_GET(_info) \
  13381. (((_info) & HTT_TX_COMPL_IND_STATUS_M) >> HTT_TX_COMPL_IND_STATUS_S)
  13382. #define HTT_TX_COMPL_IND_NUM_SET(_info, _val) \
  13383. do { \
  13384. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_NUM, _val); \
  13385. ((_info) |= ((_val) << HTT_TX_COMPL_IND_NUM_S)); \
  13386. } while (0)
  13387. #define HTT_TX_COMPL_IND_NUM_GET(_info) \
  13388. (((_info) & HTT_TX_COMPL_IND_NUM_M) >> HTT_TX_COMPL_IND_NUM_S)
  13389. #define HTT_TX_COMPL_IND_TID_SET(_info, _val) \
  13390. do { \
  13391. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID, _val); \
  13392. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_S)); \
  13393. } while (0)
  13394. #define HTT_TX_COMPL_IND_TID_GET(_info) \
  13395. (((_info) & HTT_TX_COMPL_IND_TID_M) >> HTT_TX_COMPL_IND_TID_S)
  13396. #define HTT_TX_COMPL_IND_TID_INV_SET(_info, _val) \
  13397. do { \
  13398. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TID_INV, _val); \
  13399. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TID_INV_S)); \
  13400. } while (0)
  13401. #define HTT_TX_COMPL_IND_TID_INV_GET(_info) \
  13402. (((_info) & HTT_TX_COMPL_IND_TID_INV_M) >> \
  13403. HTT_TX_COMPL_IND_TID_INV_S)
  13404. #define HTT_TX_COMPL_IND_APPEND_SET(_info, _val) \
  13405. do { \
  13406. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND, _val); \
  13407. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND_S)); \
  13408. } while (0)
  13409. #define HTT_TX_COMPL_IND_APPEND_GET(_info) \
  13410. (((_info) & HTT_TX_COMPL_IND_APPEND_M) >> HTT_TX_COMPL_IND_APPEND_S)
  13411. #define HTT_TX_COMPL_IND_APPEND1_SET(_info, _val) \
  13412. do { \
  13413. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND1, _val); \
  13414. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND1_S)); \
  13415. } while (0)
  13416. #define HTT_TX_COMPL_IND_APPEND1_GET(_info) \
  13417. (((_info) & HTT_TX_COMPL_IND_APPEND1_M) >> HTT_TX_COMPL_IND_APPEND1_S)
  13418. #define HTT_TX_COMPL_IND_TX_POWER_SET(_info, _val) \
  13419. do { \
  13420. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_TX_POWER, _val); \
  13421. ((_info) |= ((_val) << HTT_TX_COMPL_IND_TX_POWER_S)); \
  13422. } while (0)
  13423. #define HTT_TX_COMPL_IND_TX_POWER_GET(_info) \
  13424. (((_info) & HTT_TX_COMPL_IND_TX_POWER_M) >> HTT_TX_COMPL_IND_TX_POWER_S)
  13425. #define HTT_TX_COMPL_IND_APPEND2_SET(_info, _val) \
  13426. do { \
  13427. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND2, _val); \
  13428. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND2_S)); \
  13429. } while (0)
  13430. #define HTT_TX_COMPL_IND_APPEND2_GET(_info) \
  13431. (((_info) & HTT_TX_COMPL_IND_APPEND2_M) >> HTT_TX_COMPL_IND_APPEND2_S)
  13432. #define HTT_TX_COMPL_IND_APPEND3_SET(_info, _val) \
  13433. do { \
  13434. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND3, _val); \
  13435. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND3_S)); \
  13436. } while (0)
  13437. #define HTT_TX_COMPL_IND_APPEND3_GET(_info) \
  13438. (((_info) & HTT_TX_COMPL_IND_APPEND3_M) >> HTT_TX_COMPL_IND_APPEND3_S)
  13439. #define HTT_TX_COMPL_IND_APPEND4_SET(_info, _val) \
  13440. do { \
  13441. HTT_CHECK_SET_VAL(HTT_TX_COMPL_IND_APPEND4, _val); \
  13442. ((_info) |= ((_val) << HTT_TX_COMPL_IND_APPEND4_S)); \
  13443. } while (0)
  13444. #define HTT_TX_COMPL_IND_APPEND4_GET(_info) \
  13445. (((_info) & HTT_TX_COMPL_IND_APPEND4_M) >> HTT_TX_COMPL_IND_APPEND4_S)
  13446. #define HTT_TX_COMPL_INV_TX_POWER 0xffff
  13447. #define HTT_TX_COMPL_CTXT_SZ sizeof(A_UINT16)
  13448. #define HTT_TX_COMPL_CTXT_NUM(_bytes) ((_bytes) >> 1)
  13449. #define HTT_TX_COMPL_INV_MSDU_ID 0xffff
  13450. #define HTT_TX_COMPL_IND_STAT_OK 0
  13451. /* DISCARD:
  13452. * current meaning:
  13453. * MSDUs were queued for transmission but filtered by HW or SW
  13454. * without any over the air attempts
  13455. * legacy meaning (HL Rome):
  13456. * MSDUs were discarded by the target FW without any over the air
  13457. * attempts due to lack of space
  13458. */
  13459. #define HTT_TX_COMPL_IND_STAT_DISCARD 1
  13460. /* NO_ACK:
  13461. * MSDUs were transmitted (repeatedly) but no ACK was received from the peer
  13462. */
  13463. #define HTT_TX_COMPL_IND_STAT_NO_ACK 2
  13464. /* POSTPONE:
  13465. * temporarily-undeliverable MSDUs were deleted to free up space, but should
  13466. * be downloaded again later (in the appropriate order), when they are
  13467. * deliverable.
  13468. */
  13469. #define HTT_TX_COMPL_IND_STAT_POSTPONE 3
  13470. /*
  13471. * The PEER_DEL tx completion status is used for HL cases
  13472. * where the peer the frame is for has been deleted.
  13473. * The host has already discarded its copy of the frame, but
  13474. * it still needs the tx completion to restore its credit.
  13475. */
  13476. #define HTT_TX_COMPL_IND_STAT_PEER_DEL 4
  13477. /* DROP: MSDUs dropped due to lack of space (congestion control) */
  13478. #define HTT_TX_COMPL_IND_STAT_DROP 5
  13479. #define HTT_TX_COMPL_IND_STAT_HOST_INSPECT 6
  13480. #define HTT_TX_COMPL_IND_APPEND_SET_MORE_RETRY(f) ((f) |= 0x1)
  13481. #define HTT_TX_COMPL_IND_APPEND_CLR_MORE_RETRY(f) ((f) &= (~0x1))
  13482. PREPACK struct htt_tx_compl_ind_base {
  13483. A_UINT32 hdr;
  13484. A_UINT16 payload[1/*or more*/];
  13485. } POSTPACK;
  13486. PREPACK struct htt_tx_compl_ind_append_retries {
  13487. A_UINT16 msdu_id;
  13488. A_UINT8 tx_retries;
  13489. A_UINT8 flag; /* Bit 0, 1: another append_retries struct is appended
  13490. 0: this is the last append_retries struct */
  13491. } POSTPACK;
  13492. PREPACK struct htt_tx_compl_ind_append_tx_tstamp {
  13493. A_UINT32 timestamp[1/*or more*/];
  13494. } POSTPACK;
  13495. PREPACK struct htt_tx_compl_ind_append_tx_tsf64 {
  13496. A_UINT32 tx_tsf64_low;
  13497. A_UINT32 tx_tsf64_high;
  13498. } POSTPACK;
  13499. /* htt_tx_data_hdr_information payload extension fields: */
  13500. /* DWORD zero */
  13501. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M 0xffffffff
  13502. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S 0
  13503. /* DWORD one */
  13504. #define HTT_FW_TX_DATA_HDR_PREAMBLE_M 0x00000003
  13505. #define HTT_FW_TX_DATA_HDR_PREAMBLE_S 0
  13506. #define HTT_FW_TX_DATA_HDR_MCS_M 0x0000003c
  13507. #define HTT_FW_TX_DATA_HDR_MCS_S 2
  13508. #define HTT_FW_TX_DATA_HDR_RATE_M 0x000001c0
  13509. #define HTT_FW_TX_DATA_HDR_RATE_S 6
  13510. #define HTT_FW_TX_DATA_HDR_RSSI_M 0x0001fe00
  13511. #define HTT_FW_TX_DATA_HDR_RSSI_S 9
  13512. #define HTT_FW_TX_DATA_HDR_NSS_M 0x00060000
  13513. #define HTT_FW_TX_DATA_HDR_NSS_S 17
  13514. #define HTT_FW_TX_DATA_HDR_BW_M 0x00380000
  13515. #define HTT_FW_TX_DATA_HDR_BW_S 19
  13516. #define HTT_FW_TX_DATA_HDR_STBC_M 0x00400000
  13517. #define HTT_FW_TX_DATA_HDR_STBC_S 22
  13518. #define HTT_FW_TX_DATA_HDR_SGI_M 0x00800000
  13519. #define HTT_FW_TX_DATA_HDR_SGI_S 23
  13520. #define HTT_FW_TX_DATA_HDR_LDPC_M 0x01000000
  13521. #define HTT_FW_TX_DATA_HDR_LDPC_S 24
  13522. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_M 0x02000000
  13523. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_S 25
  13524. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M 0xfc000000
  13525. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S 26
  13526. /* DWORD two */
  13527. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_M 0x0000ffff
  13528. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_S 0
  13529. #define HTT_FW_TX_DATA_HDR_SEQNO_M 0xffff0000
  13530. #define HTT_FW_TX_DATA_HDR_SEQNO_S 16
  13531. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_SET(word, value) \
  13532. do { \
  13533. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32, value); \
  13534. (word) |= (value) << HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S; \
  13535. } while (0)
  13536. #define HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_GET(word) \
  13537. (((word) & HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_M) >> HTT_FW_TX_DATA_HDR_PHY_TIMESTAMP_L32_S)
  13538. #define HTT_FW_TX_DATA_HDR_PREAMBLE_SET(word, value) \
  13539. do { \
  13540. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_PREAMBLE, value); \
  13541. (word) |= (value) << HTT_FW_TX_DATA_HDR_PREAMBLE_S; \
  13542. } while (0)
  13543. #define HTT_FW_TX_DATA_HDR_PREAMBLE_GET(word) \
  13544. (((word) & HTT_FW_TX_DATA_HDR_PREAMBLE_M) >> HTT_FW_TX_DATA_HDR_PREAMBLE_S)
  13545. #define HTT_FW_TX_DATA_HDR_MCS_SET(word, value) \
  13546. do { \
  13547. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_MCS, value); \
  13548. (word) |= (value) << HTT_FW_TX_DATA_HDR_MCS_S; \
  13549. } while (0)
  13550. #define HTT_FW_TX_DATA_HDR_MCS_GET(word) \
  13551. (((word) & HTT_FW_TX_DATA_HDR_MCS_M) >> HTT_FW_TX_DATA_HDR_MCS_S)
  13552. #define HTT_FW_TX_DATA_HDR_RATE_SET(word, value) \
  13553. do { \
  13554. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RATE, value); \
  13555. (word) |= (value) << HTT_FW_TX_DATA_HDR_RATE_S; \
  13556. } while (0)
  13557. #define HTT_FW_TX_DATA_HDR_RATE_GET(word) \
  13558. (((word) & HTT_FW_TX_DATA_HDR_RATE_M) >> HTT_FW_TX_DATA_HDR_RATE_S)
  13559. #define HTT_FW_TX_DATA_HDR_RSSI_SET(word, value) \
  13560. do { \
  13561. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_RSSI, value); \
  13562. (word) |= (value) << HTT_FW_TX_DATA_HDR_RSSI_S; \
  13563. } while (0)
  13564. #define HTT_FW_TX_DATA_HDR_RSSI_GET(word) \
  13565. (((word) & HTT_FW_TX_DATA_HDR_RSSI_M) >> HTT_FW_TX_DATA_HDR_RSSI_S)
  13566. #define HTT_FW_TX_DATA_HDR_NSS_SET(word, value) \
  13567. do { \
  13568. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_NSS, value); \
  13569. (word) |= (value) << HTT_FW_TX_DATA_HDR_NSS_S; \
  13570. } while (0)
  13571. #define HTT_FW_TX_DATA_HDR_NSS_GET(word) \
  13572. (((word) & HTT_FW_TX_DATA_HDR_NSS_M) >> HTT_FW_TX_DATA_HDR_NSS_S)
  13573. #define HTT_FW_TX_DATA_HDR_BW_SET(word, value) \
  13574. do { \
  13575. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BW, value); \
  13576. (word) |= (value) << HTT_FW_TX_DATA_HDR_BW_S; \
  13577. } while (0)
  13578. #define HTT_FW_TX_DATA_HDR_BW_GET(word) \
  13579. (((word) & HTT_FW_TX_DATA_HDR_BW_M) >> HTT_FW_TX_DATA_HDR_BW_S)
  13580. #define HTT_FW_TX_DATA_HDR_STBC_SET(word, value) \
  13581. do { \
  13582. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_STBC, value); \
  13583. (word) |= (value) << HTT_FW_TX_DATA_HDR_STBC_S; \
  13584. } while (0)
  13585. #define HTT_FW_TX_DATA_HDR_STBC_GET(word) \
  13586. (((word) & HTT_FW_TX_DATA_HDR_STBC_M) >> HTT_FW_TX_DATA_HDR_STBC_S)
  13587. #define HTT_FW_TX_DATA_HDR_SGI_SET(word, value) \
  13588. do { \
  13589. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SGI, value); \
  13590. (word) |= (value) << HTT_FW_TX_DATA_HDR_SGI_S; \
  13591. } while (0)
  13592. #define HTT_FW_TX_DATA_HDR_SGI_GET(word) \
  13593. (((word) & HTT_FW_TX_DATA_HDR_SGI_M) >> HTT_FW_TX_DATA_HDR_SGI_S)
  13594. #define HTT_FW_TX_DATA_HDR_LDPC_SET(word, value) \
  13595. do { \
  13596. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_LDPC, value); \
  13597. (word) |= (value) << HTT_FW_TX_DATA_HDR_LDPC_S; \
  13598. } while (0)
  13599. #define HTT_FW_TX_DATA_HDR_LDPC_GET(word) \
  13600. (((word) & HTT_FW_TX_DATA_HDR_LDPC_M) >> HTT_FW_TX_DATA_HDR_LDPC_S)
  13601. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_SET(word, value) \
  13602. do { \
  13603. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_BEAMFORMED, value); \
  13604. (word) |= (value) << HTT_FW_TX_DATA_HDR_BEAMFORMED_S; \
  13605. } while (0)
  13606. #define HTT_FW_TX_DATA_HDR_BEAMFORMED_GET(word) \
  13607. (((word) & HTT_FW_TX_DATA_HDR_BEAMFORMED_M) >> HTT_FW_TX_DATA_HDR_BEAMFORMED_S)
  13608. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_SET(word, value) \
  13609. do { \
  13610. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_TX_RETRY_CNT, value); \
  13611. (word) |= (value) << HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S; \
  13612. } while (0)
  13613. #define HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_GET(word) \
  13614. (((word) & HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_M) >> HTT_FW_TX_DATA_HDR_TX_RETRY_CNT_S)
  13615. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_SET(word, value) \
  13616. do { \
  13617. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_FRAMECTRL, value); \
  13618. (word) |= (value) << HTT_FW_TX_DATA_HDR_FRAMECTRL_S; \
  13619. } while (0)
  13620. #define HTT_FW_TX_DATA_HDR_FRAMECTRL_GET(word) \
  13621. (((word) & HTT_FW_TX_DATA_HDR_FRAMECTRL_M) >> HTT_FW_TX_DATA_HDR_FRAMECTRL_S)
  13622. #define HTT_FW_TX_DATA_HDR_SEQNO_SET(word, value) \
  13623. do { \
  13624. HTT_CHECK_SET_VAL(HTT_FW_TX_DATA_HDR_SEQNO, value); \
  13625. (word) |= (value) << HTT_FW_TX_DATA_HDR_SEQNO_S; \
  13626. } while (0)
  13627. #define HTT_FW_TX_DATA_HDR_SEQNO_GET(word) \
  13628. (((word) & HTT_FW_TX_DATA_HDR_SEQNO_M) >> HTT_FW_TX_DATA_HDR_SEQNO_S)
  13629. /**
  13630. * @brief target -> host software UMAC TX completion indication message
  13631. *
  13632. * MSG_TYPE => HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND
  13633. *
  13634. * @details
  13635. * The following diagram shows the format of the soft UMAC TX completion
  13636. * indication sent from the target to the host
  13637. *
  13638. * |31 30|29|28|27|26 20|19 17|16|15 12|11|10| 9|8|7 4|3 1|0|
  13639. * |-------------------------------------+----------------+------------|
  13640. * hdr: | rsvd | msdu_cnt | msg_type |
  13641. * pyld: |===================================================================|
  13642. * MSDU 0| buf addr low (bits 31:0) |
  13643. * |-----------------------------------------------+------+------------|
  13644. * | SW buffer cookie | RS | buf addr hi|
  13645. * |--------+--+--+-------------+--------+---------+------+------------|
  13646. * | rsvd0 | M| V| tx count | TID | SW peer ID |
  13647. * |--------+--+--+-------------+--------+----------------------+------|
  13648. * | frametype | TQM status number | RELR |
  13649. * |-----+-----+-----------------------------------+--+-+-+-----+------|
  13650. * |rsvd1| buffer timestamp | A|L|F| ACK RSSI |
  13651. * |-----+--+-------------------------+--+------+-----+--+-+-----+---+-|
  13652. * | rsvd2 | tones in RU |OF|tx MCS|txSGI|LC|S|PKTYP|BW |I|
  13653. * |--------+-------------------------+--+------+-----+--+-+-----+---+-|
  13654. * | PPDU transmission TSF |
  13655. * |-------------------------------------------------------------------|
  13656. * | rsvd3 |
  13657. * |===================================================================|
  13658. * MSDU 1| buf addr low (bits 31:0) |
  13659. * : ... :
  13660. * | rsvd3 |
  13661. * |===================================================================|
  13662. * etc.
  13663. *
  13664. * Where:
  13665. * RS = release source
  13666. * V = valid
  13667. * M = multicast
  13668. * RELR = release reason
  13669. * F = first MSDU
  13670. * L = last MSDU
  13671. * A = MSDU is part of A-MSDU
  13672. * I = rate info valid
  13673. * PKTYP = packet type
  13674. * S = STBC
  13675. * LC = LDPC
  13676. * OF = OFDMA transmission
  13677. */
  13678. typedef enum {
  13679. /* 0 (REASON_FRAME_ACKED):
  13680. * Corresponds to tqm_release_reason = <enum 0 tqm_rr_frame_acked>;
  13681. * frame is removed because an ACK of BA for it was received.
  13682. */
  13683. HTT_TX_MSDU_RELEASE_REASON_FRAME_ACKED,
  13684. /* 1 (REASON_REMOVE_CMD_FW):
  13685. * Corresponds to tqm_release_reason = <enum 1 tqm_rr_rem_cmd_rem>;
  13686. * frame is removed because a remove command of type "Remove_mpdus"
  13687. * initiated by SW.
  13688. */
  13689. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_FW,
  13690. /* 2 (REASON_REMOVE_CMD_TX):
  13691. * Corresponds to tqm_release_reason = <enum 2 tqm_rr_rem_cmd_tx>;
  13692. * frame is removed because a remove command of type
  13693. * "Remove_transmitted_mpdus" initiated by SW.
  13694. */
  13695. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_TX,
  13696. /* 3 (REASON_REMOVE_CMD_NOTX):
  13697. * Corresponds to tqm_release_reason = <enum 3 tqm_rr_rem_cmd_notx>;
  13698. * frame is removed because a remove command of type
  13699. * "Remove_untransmitted_mpdus" initiated by SW.
  13700. */
  13701. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_NOTX,
  13702. /* 4 (REASON_REMOVE_CMD_AGED):
  13703. * Corresponds to tqm_release_reason = <enum 4 tqm_rr_rem_cmd_aged>;
  13704. * frame is removed because a remove command of type "Remove_aged_mpdus"
  13705. * or "Remove_aged_msdus" initiated by SW.
  13706. */
  13707. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_AGED,
  13708. /* 5 (RELEASE_FW_REASON1):
  13709. * Corresponds to tqm_release_reason = <enum 5 tqm_fw_reason1>;
  13710. * frame is removed because a remove command where fw indicated that
  13711. * remove reason is fw_reason1.
  13712. */
  13713. HTT_TX_MSDU_RELEASE_FW_REASON1,
  13714. /* 6 (RELEASE_FW_REASON2):
  13715. * Corresponds to tqm_release_reason = <enum 6 tqm_fw_reason2>;
  13716. * frame is removed because a remove command where fw indicated that
  13717. * remove reason is fw_reason1.
  13718. */
  13719. HTT_TX_MSDU_RELEASE_FW_REASON2,
  13720. /* 7 (RELEASE_FW_REASON3):
  13721. * Corresponds to tqm_release_reason = <enum 7 tqm_fw_reason3>;
  13722. * frame is removed because a remove command where fw indicated that
  13723. * remove reason is fw_reason1.
  13724. */
  13725. HTT_TX_MSDU_RELEASE_FW_REASON3,
  13726. /* 8 (REASON_REMOVE_CMD_DISABLEQ):
  13727. * Corresponds to tqm_release_reason = <enum 8 tqm_rr_rem_cmd_disable_queue>
  13728. * frame is removed because a remove command of type
  13729. * "remove_mpdus_and_disable_queue" or "remove_msdus_and_disable_flow"
  13730. * initiated by SW.
  13731. */
  13732. HTT_TX_MSDU_RELEASE_REASON_REMOVE_CMD_DISABLEQ,
  13733. /* 9 (REASON_DROP_MISC):
  13734. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13735. * any discard reason that is not categorized as MSDU TTL expired.
  13736. * Examples: TXDE ENQ layer dropped the packet due to peer delete,
  13737. * tid delete, no resource credit available.
  13738. */
  13739. HTT_TX_MSDU_RELEASE_REASON_DROP_MISC,
  13740. /* 10 (REASON_DROP_TTL):
  13741. * Corresponds to sw_release_reason = Packet dropped by FW due to
  13742. * discard reason that frame is not transmitted due to MSDU TTL expired.
  13743. */
  13744. HTT_TX_MSDU_RELEASE_REASON_DROP_TTL,
  13745. /* 11 - available for use */
  13746. /* 12 - available for use */
  13747. /* 13 - available for use */
  13748. /* 14 - available for use */
  13749. /* 15 - available for use */
  13750. HTT_TX_MSDU_RELEASE_REASON_MAX = 16
  13751. } htt_t2h_tx_msdu_release_reason_e;
  13752. typedef enum {
  13753. /* 0 (RELEASE_SOURCE_FW):
  13754. * MSDU released by FW even before the frame was queued to TQM-L HW.
  13755. */
  13756. HTT_TX_MSDU_RELEASE_SOURCE_FW,
  13757. /* 1 (RELEASE_SOURCE_TQM_LITE):
  13758. * MSDU released by TQM-L HW.
  13759. */
  13760. HTT_TX_MSDU_RELEASE_SOURCE_TQM_LITE,
  13761. HTT_TX_MSDU_RELEASE_SOURCE_MAX = 8
  13762. } htt_t2h_tx_msdu_release_source_e;
  13763. struct htt_t2h_tx_buffer_addr_info { /* 2 words */
  13764. A_UINT32 buffer_addr_31_0 : 32; /* [31:0] */
  13765. A_UINT32 buffer_addr_39_32 : 8, /* [7:0] */
  13766. /* release_source:
  13767. * holds a htt_t2h_tx_msdu_release_source_e enum value
  13768. */
  13769. release_source : 3, /* [10:8] */
  13770. sw_buffer_cookie : 21; /* [31:11] */
  13771. /* NOTE:
  13772. * To preserve backwards compatibility,
  13773. * no new fields can be added in this struct.
  13774. */
  13775. };
  13776. /* member definitions of htt_t2h_tx_buffer_addr_info */
  13777. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M 0xFFFFFFFF
  13778. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S 0
  13779. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_SET(word, value) \
  13780. do { \
  13781. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0, value); \
  13782. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S; \
  13783. } while (0)
  13784. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_GET(word) \
  13785. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_31_0_S)
  13786. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M 0x000000FF
  13787. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S 0
  13788. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_SET(word, value) \
  13789. do { \
  13790. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32, value); \
  13791. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S; \
  13792. } while (0)
  13793. #define HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_GET(word) \
  13794. (((word) & HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_M) >> HTT_TX_BUFFER_ADDR_INFO_ADDR_39_32_S)
  13795. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M 0x00000700
  13796. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S 8
  13797. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_SET(word, value) \
  13798. do { \
  13799. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE, value); \
  13800. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S; \
  13801. } while (0)
  13802. #define HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_GET(word) \
  13803. (((word) & HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_M) >> HTT_TX_BUFFER_ADDR_INFO_RELEASE_SOURCE_S)
  13804. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M 0xFFFFF800
  13805. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S 11
  13806. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  13807. do { \
  13808. HTT_CHECK_SET_VAL(HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE, value); \
  13809. (word) |= (value) << HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S; \
  13810. } while (0)
  13811. #define HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_GET(word) \
  13812. (((word) & HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_M) >> HTT_TX_BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_S)
  13813. struct htt_t2h_tx_rate_stats_info { /* 2 words */
  13814. /* word 0 */
  13815. A_UINT32
  13816. /* tx_rate_stats_info_valid:
  13817. * Indicates if the tx rate stats below are valid.
  13818. */
  13819. tx_rate_stats_info_valid : 1, /* [0] */
  13820. /* transmit_bw:
  13821. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13822. * Indicates the BW of the upcoming transmission that shall likely
  13823. * start in about 3 -4 us on the medium:
  13824. * <enum 0 transmit_bw_20_MHz>
  13825. * <enum 1 transmit_bw_40_MHz>
  13826. * <enum 2 transmit_bw_80_MHz>
  13827. * <enum 3 transmit_bw_160_MHz>
  13828. * <enum 4 transmit_bw_320_MHz>
  13829. */
  13830. transmit_bw : 3, /* [3:1] */
  13831. /* transmit_pkt_type:
  13832. * same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13833. * Field filled in by PDG.
  13834. * Not valid when in SW transmit mode
  13835. * The packet type
  13836. * <enum_type PKT_TYPE_ENUM>
  13837. * Type: enum Definition Name: PKT_TYPE_ENUM
  13838. * enum number enum name Description
  13839. * ------------------------------------
  13840. * 0 dot11a 802.11a PPDU type
  13841. * 1 dot11b 802.11b PPDU type
  13842. * 2 dot11n_mm 802.11n Mixed Mode PPDU type
  13843. * 3 dot11ac 802.11ac PPDU type
  13844. * 4 dot11ax 802.11ax PPDU type
  13845. * 5 dot11ba 802.11ba (WUR) PPDU type
  13846. * 6 dot11be 802.11be PPDU type
  13847. * 7 dot11az 802.11az (ranging) PPDU type
  13848. */
  13849. transmit_pkt_type : 4, /* [7:4] */
  13850. /* transmit_stbc:
  13851. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13852. * Field filled in by PDG.
  13853. * Not valid when in SW transmit mode
  13854. * When set, STBC transmission rate was used.
  13855. */
  13856. transmit_stbc : 1, /* [8] */
  13857. /* transmit_ldpc:
  13858. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13859. * Field filled in by PDG.
  13860. * Not valid when in SW transmit mode
  13861. * When set, use LDPC transmission rates
  13862. */
  13863. transmit_ldpc : 1, /* [9] */
  13864. /* transmit_sgi:
  13865. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13866. * Field filled in by PDG.
  13867. * Not valid when in SW transmit mode
  13868. * <enum 0 0_8_us_sgi > Legacy normal GI. Can also be used for HE
  13869. * <enum 1 0_4_us_sgi > Legacy short GI. Can also be used for HE
  13870. * <enum 2 1_6_us_sgi > HE related GI
  13871. * <enum 3 3_2_us_sgi > HE related GI
  13872. * <legal 0 - 3>
  13873. */
  13874. transmit_sgi : 2, /* [11:10] */
  13875. /* transmit_mcs:
  13876. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13877. * Field filled in by PDG.
  13878. * Not valid when in SW transmit mode
  13879. *
  13880. * For details, refer to MCS_TYPE description
  13881. * <legal all>
  13882. * Pkt_type Related definition of MCS_TYPE
  13883. * dot11b This field is the rate:
  13884. * 0: CCK 11 Mbps Long
  13885. * 1: CCK 5.5 Mbps Long
  13886. * 2: CCK 2 Mbps Long
  13887. * 3: CCK 1 Mbps Long
  13888. * 4: CCK 11 Mbps Short
  13889. * 5: CCK 5.5 Mbps Short
  13890. * 6: CCK 2 Mbps Short
  13891. * NOTE: The numbering here is NOT the same as the as MAC gives
  13892. * in the "rate" field in the SIG given to the PHY.
  13893. * The MAC will do an internal translation.
  13894. *
  13895. * Dot11a This field is the rate:
  13896. * 0: OFDM 48 Mbps
  13897. * 1: OFDM 24 Mbps
  13898. * 2: OFDM 12 Mbps
  13899. * 3: OFDM 6 Mbps
  13900. * 4: OFDM 54 Mbps
  13901. * 5: OFDM 36 Mbps
  13902. * 6: OFDM 18 Mbps
  13903. * 7: OFDM 9 Mbps
  13904. * NOTE: The numbering here is NOT the same as the as MAC gives
  13905. * in the "rate" field in the SIG given to the PHY.
  13906. * The MAC will do an internal translation.
  13907. *
  13908. * Dot11n_mm (mixed mode) This field represends the MCS.
  13909. * 0: HT MCS 0 (BPSK 1/2)
  13910. * 1: HT MCS 1 (QPSK 1/2)
  13911. * 2: HT MCS 2 (QPSK 3/4)
  13912. * 3: HT MCS 3 (16-QAM 1/2)
  13913. * 4: HT MCS 4 (16-QAM 3/4)
  13914. * 5: HT MCS 5 (64-QAM 2/3)
  13915. * 6: HT MCS 6 (64-QAM 3/4)
  13916. * 7: HT MCS 7 (64-QAM 5/6)
  13917. * NOTE: To get higher MCS's use the nss field to indicate the
  13918. * number of spatial streams.
  13919. *
  13920. * Dot11ac This field represends the MCS.
  13921. * 0: VHT MCS 0 (BPSK 1/2)
  13922. * 1: VHT MCS 1 (QPSK 1/2)
  13923. * 2: VHT MCS 2 (QPSK 3/4)
  13924. * 3: VHT MCS 3 (16-QAM 1/2)
  13925. * 4: VHT MCS 4 (16-QAM 3/4)
  13926. * 5: VHT MCS 5 (64-QAM 2/3)
  13927. * 6: VHT MCS 6 (64-QAM 3/4)
  13928. * 7: VHT MCS 7 (64-QAM 5/6)
  13929. * 8: VHT MCS 8 (256-QAM 3/4)
  13930. * 9: VHT MCS 9 (256-QAM 5/6)
  13931. * 10: VHT MCS 10 (1024-QAM 3/4)
  13932. * 11: VHT MCS 11 (1024-QAM 5/6)
  13933. * NOTE: There are several illegal VHT rates due to fractional
  13934. * number of bits per symbol.
  13935. * Below are the illegal rates for 4 streams and lower:
  13936. * 20 MHz, 1 stream, MCS 9
  13937. * 20 MHz, 2 stream, MCS 9
  13938. * 20 MHz, 4 stream, MCS 9
  13939. * 80 MHz, 3 stream, MCS 6
  13940. * 160 MHz, 3 stream, MCS 9 (Unsupported)
  13941. * 160 MHz, 4 stream, MCS 7 (Unsupported)
  13942. *
  13943. * dot11ax This field represends the MCS.
  13944. * 0: HE MCS 0 (BPSK 1/2)
  13945. * 1: HE MCS 1 (QPSK 1/2)
  13946. * 2: HE MCS 2 (QPSK 3/4)
  13947. * 3: HE MCS 3 (16-QAM 1/2)
  13948. * 4: HE MCS 4 (16-QAM 3/4)
  13949. * 5: HE MCS 5 (64-QAM 2/3)
  13950. * 6: HE MCS 6 (64-QAM 3/4)
  13951. * 7: HE MCS 7 (64-QAM 5/6)
  13952. * 8: HE MCS 8 (256-QAM 3/4)
  13953. * 9: HE MCS 9 (256-QAM 5/6)
  13954. * 10: HE MCS 10 (1024-QAM 3/4)
  13955. * 11: HE MCS 11 (1024-QAM 5/6)
  13956. * 12: HE MCS 12 (4096-QAM 3/4)
  13957. * 13: HE MCS 13 (4096-QAM 5/6)
  13958. *
  13959. * dot11ba This field is the rate:
  13960. * 0: LDR
  13961. * 1: HDR
  13962. * 2: Q2Q proprietary rate
  13963. */
  13964. transmit_mcs : 4, /* [15:12] */
  13965. /* ofdma_transmission:
  13966. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13967. * Field filled in by PDG.
  13968. * Set when the transmission was an OFDMA transmission (DL or UL).
  13969. * <legal all>
  13970. */
  13971. ofdma_transmission : 1, /* [16] */
  13972. /* tones_in_ru:
  13973. * Same as TX_RATE_STATS_INFO. Transmit_BW populated by MAC HW.
  13974. * Field filled in by PDG.
  13975. * Not valid when in SW transmit mode
  13976. * The number of tones in the RU used.
  13977. * <legal all>
  13978. */
  13979. tones_in_ru : 12, /* [28:17] */
  13980. rsvd2 : 3; /* [31:29] */
  13981. /* word 1 */
  13982. /* ppdu_transmission_tsf:
  13983. * Based on a HWSCH configuration register setting,
  13984. * this field either contains:
  13985. * Lower 32 bits of the TSF, snapshot of this value when transmission
  13986. * of the PPDU containing the frame finished.
  13987. * OR
  13988. * Lower 32 bits of the TSF, snapshot of this value when transmission
  13989. * of the PPDU containing the frame started.
  13990. * <legal all>
  13991. */
  13992. A_UINT32 ppdu_transmission_tsf;
  13993. /* NOTE:
  13994. * To preserve backwards compatibility,
  13995. * no new fields can be added in this struct.
  13996. */
  13997. };
  13998. /* member definitions of htt_t2h_tx_rate_stats_info */
  13999. #define HTT_TX_RATE_STATS_INFO_VALID_M 0x00000001
  14000. #define HTT_TX_RATE_STATS_INFO_VALID_S 0
  14001. #define HTT_TX_RATE_STATS_INFO_VALID_SET(word, value) \
  14002. do { \
  14003. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_VALID, value); \
  14004. (word) |= (value) << HTT_TX_RATE_STATS_INFO_VALID_S; \
  14005. } while (0)
  14006. #define HTT_TX_RATE_STATS_INFO_VALID_GET(word) \
  14007. (((word) & HTT_TX_RATE_STATS_INFO_VALID_M) >> HTT_TX_RATE_STATS_INFO_VALID_S)
  14008. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M 0x0000000E
  14009. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S 1
  14010. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_SET(word, value) \
  14011. do { \
  14012. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_BW, value); \
  14013. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S; \
  14014. } while (0)
  14015. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_GET(word) \
  14016. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_BW_S)
  14017. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M 0x000000F0
  14018. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S 4
  14019. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_SET(word, value) \
  14020. do { \
  14021. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE, value); \
  14022. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S; \
  14023. } while (0)
  14024. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_GET(word) \
  14025. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_PKT_TYPE_S)
  14026. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M 0x00000100
  14027. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S 8
  14028. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_SET(word, value) \
  14029. do { \
  14030. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC, value); \
  14031. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S; \
  14032. } while (0)
  14033. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_GET(word) \
  14034. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_STBC_S)
  14035. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M 0x00000200
  14036. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S 9
  14037. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_SET(word, value) \
  14038. do { \
  14039. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC, value); \
  14040. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S; \
  14041. } while (0)
  14042. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_GET(word) \
  14043. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_LDPC_S)
  14044. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M 0x00000C00
  14045. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S 10
  14046. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_SET(word, value) \
  14047. do { \
  14048. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI, value); \
  14049. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S; \
  14050. } while (0)
  14051. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_GET(word) \
  14052. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_SGI_S)
  14053. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M 0x0000F000
  14054. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S 12
  14055. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_SET(word, value) \
  14056. do { \
  14057. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS, value); \
  14058. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S; \
  14059. } while (0)
  14060. #define HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_GET(word) \
  14061. (((word) & HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_M) >> HTT_TX_RATE_STATS_INFO_TRANSMIT_MCS_S)
  14062. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M 0x00010000
  14063. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S 16
  14064. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_SET(word, value) \
  14065. do { \
  14066. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION, value); \
  14067. (word) |= (value) << HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S; \
  14068. } while (0)
  14069. #define HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_GET(word) \
  14070. (((word) & HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_M) >> HTT_TX_RATE_STATS_INFO_OFDMA_TRANSMISSION_S)
  14071. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M 0x1FFE0000
  14072. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S 17
  14073. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_SET(word, value) \
  14074. do { \
  14075. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_TONES_IN_RU, value); \
  14076. (word) |= (value) << HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S; \
  14077. } while (0)
  14078. #define HTT_TX_RATE_STATS_INFO_TONES_IN_RU_GET(word) \
  14079. (((word) & HTT_TX_RATE_STATS_INFO_TONES_IN_RU_M) >> HTT_TX_RATE_STATS_INFO_TONES_IN_RU_S)
  14080. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M 0xFFFFFFFF
  14081. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S 0
  14082. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_SET(word, value) \
  14083. do { \
  14084. HTT_CHECK_SET_VAL(HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF, value); \
  14085. (word) |= (value) << HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S; \
  14086. } while (0)
  14087. #define HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_GET(word) \
  14088. (((word) & HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_M) >> HTT_TX_RATE_STATS_INFO_PPDU_TRANSMISSION_TSF_S)
  14089. struct htt_t2h_tx_msdu_info { /* 8 words */
  14090. /* words 0 + 1 */
  14091. struct htt_t2h_tx_buffer_addr_info addr_info;
  14092. /* word 2 */
  14093. A_UINT32
  14094. sw_peer_id : 16,
  14095. tid : 4,
  14096. transmit_cnt : 7,
  14097. valid : 1,
  14098. mcast : 1,
  14099. rsvd0 : 3;
  14100. /* word 3 */
  14101. A_UINT32
  14102. release_reason : 4, /* Refer to htt_t2h_tx_msdu_release_reason_e */
  14103. tqm_status_number : 24,
  14104. frame_type : 4; /* holds htt_tx_wbm_status_frame_type value */
  14105. /* word 4 */
  14106. A_UINT32
  14107. /* ack_frame_rssi:
  14108. * If this frame is removed as the result of the
  14109. * reception of an ACK or BA, this field indicates
  14110. * the RSSI of the received ACK or BA frame.
  14111. * When the frame is removed as result of a direct
  14112. * remove command from the SW, this field is set
  14113. * to 0x0 (which is never a valid value when real
  14114. * RSSI is available).
  14115. * Units: dB w.r.t noise floor
  14116. */
  14117. ack_frame_rssi : 8,
  14118. first_msdu : 1,
  14119. last_msdu : 1,
  14120. msdu_part_of_amsdu : 1,
  14121. buffer_timestamp : 19, /* units = TU = 1024 microseconds */
  14122. rsvd1 : 2;
  14123. /* words 5 + 6 */
  14124. struct htt_t2h_tx_rate_stats_info tx_rate_stats;
  14125. /* word 7 */
  14126. /* rsvd3:
  14127. * backup reserved field to add new parameters if [rsvd0, rsvd1, rsvd2]
  14128. * is not sufficient
  14129. */
  14130. A_UINT32 rsvd3;
  14131. /* NOTE:
  14132. * To preserve backwards compatibility,
  14133. * no new fields can be added in this struct.
  14134. */
  14135. };
  14136. /* member definitions of htt_t2h_tx_msdu_info */
  14137. #define HTT_TX_MSDU_INFO_SW_PEER_ID_M 0x0000FFFF
  14138. #define HTT_TX_MSDU_INFO_SW_PEER_ID_S 0
  14139. #define HTT_TX_MSDU_INFO_SW_PEER_ID_SET(word, value) \
  14140. do { \
  14141. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_SW_PEER_ID, value); \
  14142. (word) |= (value) << HTT_TX_MSDU_INFO_SW_PEER_ID_S; \
  14143. } while (0)
  14144. #define HTT_TX_MSDU_INFO_SW_PEER_ID_GET(word) \
  14145. (((word) & HTT_TX_MSDU_INFO_SW_PEER_ID_M) >> HTT_TX_MSDU_INFO_SW_PEER_ID_S)
  14146. #define HTT_TX_MSDU_INFO_TID_M 0x000F0000
  14147. #define HTT_TX_MSDU_INFO_TID_S 16
  14148. #define HTT_TX_MSDU_INFO_TID_SET(word, value) \
  14149. do { \
  14150. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TID, value); \
  14151. (word) |= (value) << HTT_TX_MSDU_INFO_TID_S; \
  14152. } while (0)
  14153. #define HTT_TX_MSDU_INFO_TID_GET(word) \
  14154. (((word) & HTT_TX_MSDU_INFO_TID_M) >> HTT_TX_MSDU_INFO_TID_S)
  14155. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_M 0x07F00000
  14156. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_S 20
  14157. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_SET(word, value) \
  14158. do { \
  14159. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TRANSMIT_CNT, value); \
  14160. (word) |= (value) << HTT_TX_MSDU_INFO_TRANSMIT_CNT_S; \
  14161. } while (0)
  14162. #define HTT_TX_MSDU_INFO_TRANSMIT_CNT_GET(word) \
  14163. (((word) & HTT_TX_MSDU_INFO_TRANSMIT_CNT_M) >> HTT_TX_MSDU_INFO_TRANSMIT_CNT_S)
  14164. #define HTT_TX_MSDU_INFO_VALID_M 0x08000000
  14165. #define HTT_TX_MSDU_INFO_VALID_S 27
  14166. #define HTT_TX_MSDU_INFO_VALID_SET(word, value) \
  14167. do { \
  14168. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_VALID, value); \
  14169. (word) |= (value) << HTT_TX_MSDU_INFO_VALID_S; \
  14170. } while (0)
  14171. #define HTT_TX_MSDU_INFO_VALID_GET(word) \
  14172. (((word) & HTT_TX_MSDU_INFO_VALID_M) >> HTT_TX_MSDU_INFO_VALID_S)
  14173. #define HTT_TX_MSDU_INFO_MCAST_M 0x10000000
  14174. #define HTT_TX_MSDU_INFO_MCAST_S 28
  14175. #define HTT_TX_MSDU_INFO_MCAST_SET(word, value) \
  14176. do { \
  14177. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MCAST, value); \
  14178. (word) |= (value) << HTT_TX_MSDU_INFO_MCAST_S; \
  14179. } while (0)
  14180. #define HTT_TX_MSDU_INFO_MCAST_GET(word) \
  14181. (((word) & HTT_TX_MSDU_INFO_MCAST_M) >> HTT_TX_MSDU_INFO_MCAST_S)
  14182. #define HTT_TX_MSDU_INFO_RELEASE_REASON_M 0x0000000F
  14183. #define HTT_TX_MSDU_INFO_RELEASE_REASON_S 0
  14184. #define HTT_TX_MSDU_INFO_RELEASE_REASON_SET(word, value) \
  14185. do { \
  14186. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_RELEASE_REASON, value); \
  14187. (word) |= (value) << HTT_TX_MSDU_INFO_RELEASE_REASON_S; \
  14188. } while (0)
  14189. #define HTT_TX_MSDU_INFO_RELEASE_REASON_GET(word) \
  14190. (((word) & HTT_TX_MSDU_INFO_RELEASE_REASON_M) >> HTT_TX_MSDU_INFO_RELEASE_REASON_S)
  14191. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M 0x0FFFFFF0
  14192. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S 4
  14193. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_SET(word, value) \
  14194. do { \
  14195. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER, value); \
  14196. (word) |= (value) << HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S; \
  14197. } while (0)
  14198. #define HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_GET(word) \
  14199. (((word) & HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_M) >> HTT_TX_MSDU_INFO_TQM_STATUS_NUMBER_S)
  14200. #define HTT_TX_MSDU_INFO_FRAME_TYPE_M 0xF0000000
  14201. #define HTT_TX_MSDU_INFO_FRAME_TYPE_S 28
  14202. #define HTT_TX_MSDU_INFO_FRAME_TYPE_SET(word, value) \
  14203. do { \
  14204. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FRAME_TYPE, value); \
  14205. (word) |= (value) << HTT_TX_MSDU_INFO_FRAME_TYPE_S; \
  14206. } while (0)
  14207. #define HTT_TX_MSDU_INFO_FRAME_TYPE_GET(word) \
  14208. (((word) & HTT_TX_MSDU_INFO_FRAME_TYPE_M) >> HTT_TX_MSDU_INFO_FRAME_TYPE_S)
  14209. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M 0x000000FF
  14210. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S 0
  14211. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_SET(word, value) \
  14212. do { \
  14213. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_ACK_FRAME_RSSI, value); \
  14214. (word) |= (value) << HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S; \
  14215. } while (0)
  14216. #define HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_GET(word) \
  14217. (((word) & HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_M) >> HTT_TX_MSDU_INFO_ACK_FRAME_RSSI_S)
  14218. #define HTT_TX_MSDU_INFO_FIRST_MSDU_M 0x00000100
  14219. #define HTT_TX_MSDU_INFO_FIRST_MSDU_S 8
  14220. #define HTT_TX_MSDU_INFO_FIRST_MSDU_SET(word, value) \
  14221. do { \
  14222. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_FIRST_MSDU, value); \
  14223. (word) |= (value) << HTT_TX_MSDU_INFO_FIRST_MSDU_S; \
  14224. } while (0)
  14225. #define HTT_TX_MSDU_INFO_FIRST_MSDU_GET(word) \
  14226. (((word) & HTT_TX_MSDU_INFO_FIRST_MSDU_M) >> HTT_TX_MSDU_INFO_FIRST_MSDU_S)
  14227. #define HTT_TX_MSDU_INFO_LAST_MSDU_M 0x00000200
  14228. #define HTT_TX_MSDU_INFO_LAST_MSDU_S 9
  14229. #define HTT_TX_MSDU_INFO_LAST_MSDU_SET(word, value) \
  14230. do { \
  14231. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_LAST_MSDU, value); \
  14232. (word) |= (value) << HTT_TX_MSDU_INFO_LAST_MSDU_S; \
  14233. } while (0)
  14234. #define HTT_TX_MSDU_INFO_LAST_MSDU_GET(word) \
  14235. (((word) & HTT_TX_MSDU_INFO_LAST_MSDU_M) >> HTT_TX_MSDU_INFO_LAST_MSDU_S)
  14236. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M 0x00000400
  14237. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S 10
  14238. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_SET(word, value) \
  14239. do { \
  14240. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU, value); \
  14241. (word) |= (value) << HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S; \
  14242. } while (0)
  14243. #define HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_GET(word) \
  14244. (((word) & HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_M) >> HTT_TX_MSDU_INFO_MSDU_PART_OF_AMSDU_S)
  14245. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M 0x3FFFF800
  14246. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S 11
  14247. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_SET(word, value) \
  14248. do { \
  14249. HTT_CHECK_SET_VAL(HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP, value); \
  14250. (word) |= (value) << HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S; \
  14251. } while (0)
  14252. #define HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_GET(word) \
  14253. (((word) & HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_M) >> HTT_TX_MSDU_INFO_BUFFER_TIMESTAMP_S)
  14254. struct htt_t2h_soft_umac_tx_compl_ind {
  14255. A_UINT32 msg_type : 8, /* HTT_T2H_MSG_TYPE_SOFT_UMAC_TX_COMPL_IND */
  14256. msdu_cnt : 8, /* min: 0, max: 255 */
  14257. rsvd0 : 16;
  14258. /* NOTE:
  14259. * To preserve backwards compatibility,
  14260. * no new fields can be added in this struct.
  14261. */
  14262. /*
  14263. * append here:
  14264. * struct htt_t2h_tx_msdu_info payload[1(or more)]
  14265. * for all the msdu's that are part of this completion.
  14266. */
  14267. };
  14268. /* member definitions of htt_t2h_soft_umac_tx_compl_ind */
  14269. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M 0x0000FF00
  14270. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S 8
  14271. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_SET(word, value) \
  14272. do { \
  14273. HTT_CHECK_SET_VAL(HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT, value); \
  14274. (word) |= (value) << HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S; \
  14275. } while (0)
  14276. #define HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_GET(word) \
  14277. (((word) & HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_M) >> HTT_SOFT_UMAC_TX_COMP_IND_MSDU_COUNT_S)
  14278. /**
  14279. * @brief target -> host rate-control update indication message
  14280. *
  14281. * DEPRECATED (DEPRECATED_HTT_T2H_MSG_TYPE_RC_UPDATE_IND)
  14282. *
  14283. * @details
  14284. * The following diagram shows the format of the RC Update message
  14285. * sent from the target to the host, while processing the tx-completion
  14286. * of a transmitted PPDU.
  14287. *
  14288. * |31 24|23 16|15 8|7 0|
  14289. * |-------------------------------------------------------------|
  14290. * | peer ID | vdev ID | msg_type |
  14291. * |-------------------------------------------------------------|
  14292. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  14293. * |-------------------------------------------------------------|
  14294. * | reserved | num elems | MAC addr 5 | MAC addr 4 |
  14295. * |-------------------------------------------------------------|
  14296. * | : |
  14297. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14298. * | : |
  14299. * |-------------------------------------------------------------|
  14300. * | : |
  14301. * : HTT_RC_TX_DONE_PARAMS (DWORD-aligned) :
  14302. * | : |
  14303. * |-------------------------------------------------------------|
  14304. * : :
  14305. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14306. *
  14307. */
  14308. typedef struct {
  14309. A_UINT32 rate_code; /* rate code, bw, chain mask sgi */
  14310. A_UINT32 rate_code_flags;
  14311. A_UINT32 flags; /* Encodes information such as excessive
  14312. retransmission, aggregate, some info
  14313. from .11 frame control,
  14314. STBC, LDPC, (SGI and Tx Chain Mask
  14315. are encoded in ptx_rc->flags field),
  14316. AMPDU truncation (BT/time based etc.),
  14317. RTS/CTS attempt */
  14318. A_UINT32 num_enqued; /* # of MPDUs (for non-AMPDU 1) for this rate */
  14319. A_UINT32 num_retries; /* Total # of transmission attempt for this rate */
  14320. A_UINT32 num_failed; /* # of failed MPDUs in A-MPDU, 0 otherwise */
  14321. A_UINT32 ack_rssi; /* ACK RSSI: b'7..b'0 avg RSSI across all chain */
  14322. A_UINT32 time_stamp ; /* ACK timestamp (helps determine age) */
  14323. A_UINT32 is_probe; /* Valid if probing. Else, 0 */
  14324. } HTT_RC_TX_DONE_PARAMS;
  14325. #define HTT_RC_UPDATE_CTXT_SZ (sizeof(HTT_RC_TX_DONE_PARAMS)) /* bytes */
  14326. #define HTT_RC_UPDATE_HDR_SZ (12) /* bytes */
  14327. #define HTT_RC_UPDATE_MAC_ADDR_OFFSET (4) /* bytes */
  14328. #define HTT_RC_UPDATE_MAC_ADDR_LENGTH IEEE80211_ADDR_LEN /* bytes */
  14329. #define HTT_RC_UPDATE_VDEVID_S 8
  14330. #define HTT_RC_UPDATE_VDEVID_M 0xff00
  14331. #define HTT_RC_UPDATE_PEERID_S 16
  14332. #define HTT_RC_UPDATE_PEERID_M 0xffff0000
  14333. #define HTT_RC_UPDATE_NUM_ELEMS_S 16
  14334. #define HTT_RC_UPDATE_NUM_ELEMS_M 0x00ff0000
  14335. #define HTT_RC_UPDATE_VDEVID_SET(_info, _val) \
  14336. do { \
  14337. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_VDEVID, _val); \
  14338. ((_info) |= ((_val) << HTT_RC_UPDATE_VDEVID_S)); \
  14339. } while (0)
  14340. #define HTT_RC_UPDATE_VDEVID_GET(_info) \
  14341. (((_info) & HTT_RC_UPDATE_VDEVID_M) >> HTT_RC_UPDATE_VDEVID_S)
  14342. #define HTT_RC_UPDATE_PEERID_SET(_info, _val) \
  14343. do { \
  14344. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_PEERID, _val); \
  14345. ((_info) |= ((_val) << HTT_RC_UPDATE_PEERID_S)); \
  14346. } while (0)
  14347. #define HTT_RC_UPDATE_PEERID_GET(_info) \
  14348. (((_info) & HTT_RC_UPDATE_PEERID_M) >> HTT_RC_UPDATE_PEERID_S)
  14349. #define HTT_RC_UPDATE_NUM_ELEMS_SET(_info, _val) \
  14350. do { \
  14351. HTT_CHECK_SET_VAL(HTT_RC_UPDATE_NUM_ELEMS, _val); \
  14352. ((_info) |= ((_val) << HTT_RC_UPDATE_NUM_ELEMS_S)); \
  14353. } while (0)
  14354. #define HTT_RC_UPDATE_NUM_ELEMS_GET(_info) \
  14355. (((_info) & HTT_RC_UPDATE_NUM_ELEMS_M) >> HTT_RC_UPDATE_NUM_ELEMS_S)
  14356. /**
  14357. * @brief target -> host rx fragment indication message definition
  14358. *
  14359. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_FRAG_IND
  14360. *
  14361. * @details
  14362. * The following field definitions describe the format of the rx fragment
  14363. * indication message sent from the target to the host.
  14364. * The rx fragment indication message shares the format of the
  14365. * rx indication message, but not all fields from the rx indication message
  14366. * are relevant to the rx fragment indication message.
  14367. *
  14368. *
  14369. * |31 24|23 18|17|16|15|14|13|12|11|10|9|8|7|6|5|4 0|
  14370. * |-----------+-------------------+---------------------+-------------|
  14371. * | peer ID | |FV| ext TID | msg type |
  14372. * |-------------------------------------------------------------------|
  14373. * | | flush | flush |
  14374. * | | end | start |
  14375. * | | seq num | seq num |
  14376. * |-------------------------------------------------------------------|
  14377. * | reserved | FW rx desc bytes |
  14378. * |-------------------------------------------------------------------|
  14379. * | | FW MSDU Rx |
  14380. * | | desc B0 |
  14381. * |-------------------------------------------------------------------|
  14382. * Header fields:
  14383. * - MSG_TYPE
  14384. * Bits 7:0
  14385. * Purpose: identifies this as an rx fragment indication message
  14386. * Value: 0xa (HTT_T2H_MSG_TYPE_RX_FRAG_IND)
  14387. * - EXT_TID
  14388. * Bits 12:8
  14389. * Purpose: identify the traffic ID of the rx data, including
  14390. * special "extended" TID values for multicast, broadcast, and
  14391. * non-QoS data frames
  14392. * Value: 0-15 for regular TIDs, or >= 16 for bcast/mcast/non-QoS
  14393. * - FLUSH_VALID (FV)
  14394. * Bit 13
  14395. * Purpose: indicate whether the flush IE (start/end sequence numbers)
  14396. * is valid
  14397. * Value:
  14398. * 1 -> flush IE is valid and needs to be processed
  14399. * 0 -> flush IE is not valid and should be ignored
  14400. * - PEER_ID
  14401. * Bits 31:16
  14402. * Purpose: Identify, by ID, which peer sent the rx data
  14403. * Value: ID of the peer who sent the rx data
  14404. * - FLUSH_SEQ_NUM_START
  14405. * Bits 5:0
  14406. * Purpose: Indicate the start of a series of MPDUs to flush
  14407. * Not all MPDUs within this series are necessarily valid - the host
  14408. * must check each sequence number within this range to see if the
  14409. * corresponding MPDU is actually present.
  14410. * This field is only valid if the FV bit is set.
  14411. * Value:
  14412. * The sequence number for the first MPDUs to check to flush.
  14413. * The sequence number is masked by 0x3f.
  14414. * - FLUSH_SEQ_NUM_END
  14415. * Bits 11:6
  14416. * Purpose: Indicate the end of a series of MPDUs to flush
  14417. * Value:
  14418. * The sequence number one larger than the sequence number of the
  14419. * last MPDU to check to flush.
  14420. * The sequence number is masked by 0x3f.
  14421. * Not all MPDUs within this series are necessarily valid - the host
  14422. * must check each sequence number within this range to see if the
  14423. * corresponding MPDU is actually present.
  14424. * This field is only valid if the FV bit is set.
  14425. * Rx descriptor fields:
  14426. * - FW_RX_DESC_BYTES
  14427. * Bits 15:0
  14428. * Purpose: Indicate how many bytes in the Rx indication are used for
  14429. * FW Rx descriptors
  14430. * Value: 1
  14431. */
  14432. #define HTT_RX_FRAG_IND_HDR_PREFIX_SIZE32 2
  14433. #define HTT_RX_FRAG_IND_FW_DESC_BYTE_OFFSET 12
  14434. #define HTT_RX_FRAG_IND_EXT_TID_SET HTT_RX_IND_EXT_TID_SET
  14435. #define HTT_RX_FRAG_IND_EXT_TID_GET HTT_RX_IND_EXT_TID_GET
  14436. #define HTT_RX_FRAG_IND_PEER_ID_SET HTT_RX_IND_PEER_ID_SET
  14437. #define HTT_RX_FRAG_IND_PEER_ID_GET HTT_RX_IND_PEER_ID_GET
  14438. #define HTT_RX_FRAG_IND_FLUSH_VALID_SET HTT_RX_IND_FLUSH_VALID_SET
  14439. #define HTT_RX_FRAG_IND_FLUSH_VALID_GET HTT_RX_IND_FLUSH_VALID_GET
  14440. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_SET \
  14441. HTT_RX_IND_FLUSH_SEQ_NUM_START_SET
  14442. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_START_GET \
  14443. HTT_RX_IND_FLUSH_SEQ_NUM_START_GET
  14444. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_SET \
  14445. HTT_RX_IND_FLUSH_SEQ_NUM_END_SET
  14446. #define HTT_RX_FRAG_IND_FLUSH_SEQ_NUM_END_GET \
  14447. HTT_RX_IND_FLUSH_SEQ_NUM_END_GET
  14448. #define HTT_RX_FRAG_IND_FW_RX_DESC_BYTES_GET HTT_RX_IND_FW_RX_DESC_BYTES_GET
  14449. #define HTT_RX_FRAG_IND_BYTES \
  14450. (4 /* msg hdr */ + \
  14451. 4 /* flush spec */ + \
  14452. 4 /* (unused) FW rx desc bytes spec */ + \
  14453. 4 /* FW rx desc */)
  14454. /**
  14455. * @brief target -> host test message definition
  14456. *
  14457. * MSG_TYPE => HTT_T2H_MSG_TYPE_TEST
  14458. *
  14459. * @details
  14460. * The following field definitions describe the format of the test
  14461. * message sent from the target to the host.
  14462. * The message consists of a 4-octet header, followed by a variable
  14463. * number of 32-bit integer values, followed by a variable number
  14464. * of 8-bit character values.
  14465. *
  14466. * |31 16|15 8|7 0|
  14467. * |-----------------------------------------------------------|
  14468. * | num chars | num ints | msg type |
  14469. * |-----------------------------------------------------------|
  14470. * | int 0 |
  14471. * |-----------------------------------------------------------|
  14472. * | int 1 |
  14473. * |-----------------------------------------------------------|
  14474. * | ... |
  14475. * |-----------------------------------------------------------|
  14476. * | char 3 | char 2 | char 1 | char 0 |
  14477. * |-----------------------------------------------------------|
  14478. * | | | ... | char 4 |
  14479. * |-----------------------------------------------------------|
  14480. * - MSG_TYPE
  14481. * Bits 7:0
  14482. * Purpose: identifies this as a test message
  14483. * Value: HTT_MSG_TYPE_TEST
  14484. * - NUM_INTS
  14485. * Bits 15:8
  14486. * Purpose: indicate how many 32-bit integers follow the message header
  14487. * - NUM_CHARS
  14488. * Bits 31:16
  14489. * Purpose: indicate how many 8-bit characters follow the series of integers
  14490. */
  14491. #define HTT_RX_TEST_NUM_INTS_M 0xff00
  14492. #define HTT_RX_TEST_NUM_INTS_S 8
  14493. #define HTT_RX_TEST_NUM_CHARS_M 0xffff0000
  14494. #define HTT_RX_TEST_NUM_CHARS_S 16
  14495. #define HTT_RX_TEST_NUM_INTS_SET(word, value) \
  14496. do { \
  14497. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_INTS, value); \
  14498. (word) |= (value) << HTT_RX_TEST_NUM_INTS_S; \
  14499. } while (0)
  14500. #define HTT_RX_TEST_NUM_INTS_GET(word) \
  14501. (((word) & HTT_RX_TEST_NUM_INTS_M) >> HTT_RX_TEST_NUM_INTS_S)
  14502. #define HTT_RX_TEST_NUM_CHARS_SET(word, value) \
  14503. do { \
  14504. HTT_CHECK_SET_VAL(HTT_RX_TEST_NUM_CHARS, value); \
  14505. (word) |= (value) << HTT_RX_TEST_NUM_CHARS_S; \
  14506. } while (0)
  14507. #define HTT_RX_TEST_NUM_CHARS_GET(word) \
  14508. (((word) & HTT_RX_TEST_NUM_CHARS_M) >> HTT_RX_TEST_NUM_CHARS_S)
  14509. /**
  14510. * @brief target -> host packet log message
  14511. *
  14512. * MSG_TYPE => HTT_T2H_MSG_TYPE_PKTLOG
  14513. *
  14514. * @details
  14515. * The following field definitions describe the format of the packet log
  14516. * message sent from the target to the host.
  14517. * The message consists of a 4-octet header,followed by a variable number
  14518. * of 32-bit character values.
  14519. *
  14520. * |31 16|15 12|11 10|9 8|7 0|
  14521. * |------------------------------------------------------------------|
  14522. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  14523. * |------------------------------------------------------------------|
  14524. * | payload |
  14525. * |------------------------------------------------------------------|
  14526. * - MSG_TYPE
  14527. * Bits 7:0
  14528. * Purpose: identifies this as a pktlog message
  14529. * Value: 0x8 (HTT_T2H_MSG_TYPE_PKTLOG)
  14530. * - mac_id
  14531. * Bits 9:8
  14532. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  14533. * Value: 0-3
  14534. * - pdev_id
  14535. * Bits 11:10
  14536. * Purpose: pdev_id
  14537. * Value: 0-3
  14538. * 0 (for rings at SOC level),
  14539. * 1/2/3 PDEV -> 0/1/2
  14540. * - payload_size
  14541. * Bits 31:16
  14542. * Purpose: explicitly specify the payload size
  14543. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  14544. */
  14545. PREPACK struct htt_pktlog_msg {
  14546. A_UINT32 header;
  14547. A_UINT32 payload[1/* or more */];
  14548. } POSTPACK;
  14549. #define HTT_T2H_PKTLOG_MAC_ID_M 0x00000300
  14550. #define HTT_T2H_PKTLOG_MAC_ID_S 8
  14551. #define HTT_T2H_PKTLOG_PDEV_ID_M 0x00000C00
  14552. #define HTT_T2H_PKTLOG_PDEV_ID_S 10
  14553. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_M 0xFFFF0000
  14554. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_S 16
  14555. #define HTT_T2H_PKTLOG_MAC_ID_SET(word, value) \
  14556. do { \
  14557. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_MAC_ID, value); \
  14558. (word) |= (value) << HTT_T2H_PKTLOG_MAC_ID_S; \
  14559. } while (0)
  14560. #define HTT_T2H_PKTLOG_MAC_ID_GET(word) \
  14561. (((word) & HTT_T2H_PKTLOG_MAC_ID_M) >> \
  14562. HTT_T2H_PKTLOG_MAC_ID_S)
  14563. #define HTT_T2H_PKTLOG_PDEV_ID_SET(word, value) \
  14564. do { \
  14565. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PDEV_ID, value); \
  14566. (word) |= (value) << HTT_T2H_PKTLOG_PDEV_ID_S; \
  14567. } while (0)
  14568. #define HTT_T2H_PKTLOG_PDEV_ID_GET(word) \
  14569. (((word) & HTT_T2H_PKTLOG_PDEV_ID_M) >> \
  14570. HTT_T2H_PKTLOG_PDEV_ID_S)
  14571. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_SET(word, value) \
  14572. do { \
  14573. HTT_CHECK_SET_VAL(HTT_T2H_PKTLOG_PAYLOAD_SIZE, value); \
  14574. (word) |= (value) << HTT_T2H_PKTLOG_PAYLOAD_SIZE_S; \
  14575. } while (0)
  14576. #define HTT_T2H_PKTLOG_PAYLOAD_SIZE_GET(word) \
  14577. (((word) & HTT_T2H_PKTLOG_PAYLOAD_SIZE_M) >> \
  14578. HTT_T2H_PKTLOG_PAYLOAD_SIZE_S)
  14579. /*
  14580. * Rx reorder statistics
  14581. * NB: all the fields must be defined in 4 octets size.
  14582. */
  14583. struct rx_reorder_stats {
  14584. /* Non QoS MPDUs received */
  14585. A_UINT32 deliver_non_qos;
  14586. /* MPDUs received in-order */
  14587. A_UINT32 deliver_in_order;
  14588. /* Flush due to reorder timer expired */
  14589. A_UINT32 deliver_flush_timeout;
  14590. /* Flush due to move out of window */
  14591. A_UINT32 deliver_flush_oow;
  14592. /* Flush due to DELBA */
  14593. A_UINT32 deliver_flush_delba;
  14594. /* MPDUs dropped due to FCS error */
  14595. A_UINT32 fcs_error;
  14596. /* MPDUs dropped due to monitor mode non-data packet */
  14597. A_UINT32 mgmt_ctrl;
  14598. /* Unicast-data MPDUs dropped due to invalid peer */
  14599. A_UINT32 invalid_peer;
  14600. /* MPDUs dropped due to duplication (non aggregation) */
  14601. A_UINT32 dup_non_aggr;
  14602. /* MPDUs dropped due to processed before */
  14603. A_UINT32 dup_past;
  14604. /* MPDUs dropped due to duplicate in reorder queue */
  14605. A_UINT32 dup_in_reorder;
  14606. /* Reorder timeout happened */
  14607. A_UINT32 reorder_timeout;
  14608. /* invalid bar ssn */
  14609. A_UINT32 invalid_bar_ssn;
  14610. /* reorder reset due to bar ssn */
  14611. A_UINT32 ssn_reset;
  14612. /* Flush due to delete peer */
  14613. A_UINT32 deliver_flush_delpeer;
  14614. /* Flush due to offload*/
  14615. A_UINT32 deliver_flush_offload;
  14616. /* Flush due to out of buffer*/
  14617. A_UINT32 deliver_flush_oob;
  14618. /* MPDUs dropped due to PN check fail */
  14619. A_UINT32 pn_fail;
  14620. /* MPDUs dropped due to unable to allocate memory */
  14621. A_UINT32 store_fail;
  14622. /* Number of times the tid pool alloc succeeded */
  14623. A_UINT32 tid_pool_alloc_succ;
  14624. /* Number of times the MPDU pool alloc succeeded */
  14625. A_UINT32 mpdu_pool_alloc_succ;
  14626. /* Number of times the MSDU pool alloc succeeded */
  14627. A_UINT32 msdu_pool_alloc_succ;
  14628. /* Number of times the tid pool alloc failed */
  14629. A_UINT32 tid_pool_alloc_fail;
  14630. /* Number of times the MPDU pool alloc failed */
  14631. A_UINT32 mpdu_pool_alloc_fail;
  14632. /* Number of times the MSDU pool alloc failed */
  14633. A_UINT32 msdu_pool_alloc_fail;
  14634. /* Number of times the tid pool freed */
  14635. A_UINT32 tid_pool_free;
  14636. /* Number of times the MPDU pool freed */
  14637. A_UINT32 mpdu_pool_free;
  14638. /* Number of times the MSDU pool freed */
  14639. A_UINT32 msdu_pool_free;
  14640. /* number of MSDUs undelivered to HTT and queued to Data Rx MSDU free list*/
  14641. A_UINT32 msdu_queued;
  14642. /* Number of MSDUs released from Data Rx MSDU list to MAC ring */
  14643. A_UINT32 msdu_recycled;
  14644. /* Number of MPDUs with invalid peer but A2 found in AST */
  14645. A_UINT32 invalid_peer_a2_in_ast;
  14646. /* Number of MPDUs with invalid peer but A3 found in AST */
  14647. A_UINT32 invalid_peer_a3_in_ast;
  14648. /* Number of MPDUs with invalid peer, Broadcast or Multicast frame */
  14649. A_UINT32 invalid_peer_bmc_mpdus;
  14650. /* Number of MSDUs with err attention word */
  14651. A_UINT32 rxdesc_err_att;
  14652. /* Number of MSDUs with flag of peer_idx_invalid */
  14653. A_UINT32 rxdesc_err_peer_idx_inv;
  14654. /* Number of MSDUs with flag of peer_idx_timeout */
  14655. A_UINT32 rxdesc_err_peer_idx_to;
  14656. /* Number of MSDUs with flag of overflow */
  14657. A_UINT32 rxdesc_err_ov;
  14658. /* Number of MSDUs with flag of msdu_length_err */
  14659. A_UINT32 rxdesc_err_msdu_len;
  14660. /* Number of MSDUs with flag of mpdu_length_err */
  14661. A_UINT32 rxdesc_err_mpdu_len;
  14662. /* Number of MSDUs with flag of tkip_mic_err */
  14663. A_UINT32 rxdesc_err_tkip_mic;
  14664. /* Number of MSDUs with flag of decrypt_err */
  14665. A_UINT32 rxdesc_err_decrypt;
  14666. /* Number of MSDUs with flag of fcs_err */
  14667. A_UINT32 rxdesc_err_fcs;
  14668. /* Number of Unicast (bc_mc bit is not set in attention word)
  14669. * frames with invalid peer handler
  14670. */
  14671. A_UINT32 rxdesc_uc_msdus_inv_peer;
  14672. /* Number of unicast frame directly (direct bit is set in attention word)
  14673. * to DUT with invalid peer handler
  14674. */
  14675. A_UINT32 rxdesc_direct_msdus_inv_peer;
  14676. /* Number of Broadcast/Multicast (bc_mc bit set in attention word)
  14677. * frames with invalid peer handler
  14678. */
  14679. A_UINT32 rxdesc_bmc_msdus_inv_peer;
  14680. /* Number of MSDUs dropped due to no first MSDU flag */
  14681. A_UINT32 rxdesc_no_1st_msdu;
  14682. /* Number of MSDUs dropped due to ring overflow */
  14683. A_UINT32 msdu_drop_ring_ov;
  14684. /* Number of MSDUs dropped due to FC mismatch */
  14685. A_UINT32 msdu_drop_fc_mismatch;
  14686. /* Number of MSDUs dropped due to mgt frame in Remote ring */
  14687. A_UINT32 msdu_drop_mgmt_remote_ring;
  14688. /* Number of MSDUs dropped due to errors not reported in attention word */
  14689. A_UINT32 msdu_drop_misc;
  14690. /* Number of MSDUs go to offload before reorder */
  14691. A_UINT32 offload_msdu_wal;
  14692. /* Number of data frame dropped by offload after reorder */
  14693. A_UINT32 offload_msdu_reorder;
  14694. /* Number of MPDUs with sequence number in the past and within the BA window */
  14695. A_UINT32 dup_past_within_window;
  14696. /* Number of MPDUs with sequence number in the past and outside the BA window */
  14697. A_UINT32 dup_past_outside_window;
  14698. /* Number of MSDUs with decrypt/MIC error */
  14699. A_UINT32 rxdesc_err_decrypt_mic;
  14700. /* Number of data MSDUs received on both local and remote rings */
  14701. A_UINT32 data_msdus_on_both_rings;
  14702. /* MPDUs never filled */
  14703. A_UINT32 holes_not_filled;
  14704. };
  14705. /*
  14706. * Rx Remote buffer statistics
  14707. * NB: all the fields must be defined in 4 octets size.
  14708. */
  14709. struct rx_remote_buffer_mgmt_stats {
  14710. /* Total number of MSDUs reaped for Rx processing */
  14711. A_UINT32 remote_reaped;
  14712. /* MSDUs recycled within firmware */
  14713. A_UINT32 remote_recycled;
  14714. /* MSDUs stored by Data Rx */
  14715. A_UINT32 data_rx_msdus_stored;
  14716. /* Number of HTT indications from WAL Rx MSDU */
  14717. A_UINT32 wal_rx_ind;
  14718. /* Number of unconsumed HTT indications from WAL Rx MSDU */
  14719. A_UINT32 wal_rx_ind_unconsumed;
  14720. /* Number of HTT indications from Data Rx MSDU */
  14721. A_UINT32 data_rx_ind;
  14722. /* Number of unconsumed HTT indications from Data Rx MSDU */
  14723. A_UINT32 data_rx_ind_unconsumed;
  14724. /* Number of HTT indications from ATHBUF */
  14725. A_UINT32 athbuf_rx_ind;
  14726. /* Number of remote buffers requested for refill */
  14727. A_UINT32 refill_buf_req;
  14728. /* Number of remote buffers filled by the host */
  14729. A_UINT32 refill_buf_rsp;
  14730. /* Number of times MAC hw_index = f/w write_index */
  14731. A_INT32 mac_no_bufs;
  14732. /* Number of times f/w write_index = f/w read_index for MAC Rx ring */
  14733. A_INT32 fw_indices_equal;
  14734. /* Number of times f/w finds no buffers to post */
  14735. A_INT32 host_no_bufs;
  14736. };
  14737. /*
  14738. * TXBF MU/SU packets and NDPA statistics
  14739. * NB: all the fields must be defined in 4 octets size.
  14740. */
  14741. struct rx_txbf_musu_ndpa_pkts_stats {
  14742. A_UINT32 number_mu_pkts; /* number of TXBF MU packets received */
  14743. A_UINT32 number_su_pkts; /* number of TXBF SU packets received */
  14744. A_UINT32 txbf_directed_ndpa_count; /* number of TXBF directed NDPA */
  14745. A_UINT32 txbf_ndpa_retry_count; /* number of TXBF retried NDPA */
  14746. A_UINT32 txbf_total_ndpa_count; /* total number of TXBF NDPA */
  14747. A_UINT32 reserved[3]; /* must be set to 0x0 */
  14748. };
  14749. /*
  14750. * htt_dbg_stats_status -
  14751. * present - The requested stats have been delivered in full.
  14752. * This indicates that either the stats information was contained
  14753. * in its entirety within this message, or else this message
  14754. * completes the delivery of the requested stats info that was
  14755. * partially delivered through earlier STATS_CONF messages.
  14756. * partial - The requested stats have been delivered in part.
  14757. * One or more subsequent STATS_CONF messages with the same
  14758. * cookie value will be sent to deliver the remainder of the
  14759. * information.
  14760. * error - The requested stats could not be delivered, for example due
  14761. * to a shortage of memory to construct a message holding the
  14762. * requested stats.
  14763. * invalid - The requested stat type is either not recognized, or the
  14764. * target is configured to not gather the stats type in question.
  14765. * - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -
  14766. * series_done - This special value indicates that no further stats info
  14767. * elements are present within a series of stats info elems
  14768. * (within a stats upload confirmation message).
  14769. */
  14770. enum htt_dbg_stats_status {
  14771. HTT_DBG_STATS_STATUS_PRESENT = 0,
  14772. HTT_DBG_STATS_STATUS_PARTIAL = 1,
  14773. HTT_DBG_STATS_STATUS_ERROR = 2,
  14774. HTT_DBG_STATS_STATUS_INVALID = 3,
  14775. HTT_DBG_STATS_STATUS_SERIES_DONE = 7
  14776. };
  14777. /**
  14778. * @brief target -> host statistics upload
  14779. *
  14780. * MSG_TYPE => HTT_T2H_MSG_TYPE_STATS_CONF
  14781. *
  14782. * @details
  14783. * The following field definitions describe the format of the HTT target
  14784. * to host stats upload confirmation message.
  14785. * The message contains a cookie echoed from the HTT host->target stats
  14786. * upload request, which identifies which request the confirmation is
  14787. * for, and a series of tag-length-value stats information elements.
  14788. * The tag-length header for each stats info element also includes a
  14789. * status field, to indicate whether the request for the stat type in
  14790. * question was fully met, partially met, unable to be met, or invalid
  14791. * (if the stat type in question is disabled in the target).
  14792. * A special value of all 1's in this status field is used to indicate
  14793. * the end of the series of stats info elements.
  14794. *
  14795. *
  14796. * |31 16|15 8|7 5|4 0|
  14797. * |------------------------------------------------------------|
  14798. * | reserved | msg type |
  14799. * |------------------------------------------------------------|
  14800. * | cookie LSBs |
  14801. * |------------------------------------------------------------|
  14802. * | cookie MSBs |
  14803. * |------------------------------------------------------------|
  14804. * | stats entry length | reserved | S |stat type|
  14805. * |------------------------------------------------------------|
  14806. * | |
  14807. * | type-specific stats info |
  14808. * | |
  14809. * |------------------------------------------------------------|
  14810. * | stats entry length | reserved | S |stat type|
  14811. * |------------------------------------------------------------|
  14812. * | |
  14813. * | type-specific stats info |
  14814. * | |
  14815. * |------------------------------------------------------------|
  14816. * | n/a | reserved | 111 | n/a |
  14817. * |------------------------------------------------------------|
  14818. * Header fields:
  14819. * - MSG_TYPE
  14820. * Bits 7:0
  14821. * Purpose: identifies this is a statistics upload confirmation message
  14822. * Value: 0x9 (HTT_T2H_MSG_TYPE_STATS_CONF)
  14823. * - COOKIE_LSBS
  14824. * Bits 31:0
  14825. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14826. * message with its preceding host->target stats request message.
  14827. * Value: LSBs of the opaque cookie specified by the host-side requestor
  14828. * - COOKIE_MSBS
  14829. * Bits 31:0
  14830. * Purpose: Provide a mechanism to match a target->host stats confirmation
  14831. * message with its preceding host->target stats request message.
  14832. * Value: MSBs of the opaque cookie specified by the host-side requestor
  14833. *
  14834. * Stats Information Element tag-length header fields:
  14835. * - STAT_TYPE
  14836. * Bits 4:0
  14837. * Purpose: identifies the type of statistics info held in the
  14838. * following information element
  14839. * Value: htt_dbg_stats_type
  14840. * - STATUS
  14841. * Bits 7:5
  14842. * Purpose: indicate whether the requested stats are present
  14843. * Value: htt_dbg_stats_status, including a special value (0x7) to mark
  14844. * the completion of the stats entry series
  14845. * - LENGTH
  14846. * Bits 31:16
  14847. * Purpose: indicate the stats information size
  14848. * Value: This field specifies the number of bytes of stats information
  14849. * that follows the element tag-length header.
  14850. * It is expected but not required that this length is a multiple of
  14851. * 4 bytes. Even if the length is not an integer multiple of 4, the
  14852. * subsequent stats entry header will begin on a 4-byte aligned
  14853. * boundary.
  14854. */
  14855. #define HTT_T2H_STATS_COOKIE_SIZE 8
  14856. #define HTT_T2H_STATS_CONF_TAIL_SIZE 4
  14857. #define HTT_T2H_STATS_CONF_HDR_SIZE 4
  14858. #define HTT_T2H_STATS_CONF_TLV_HDR_SIZE 4
  14859. #define HTT_T2H_STATS_CONF_TLV_TYPE_M 0x0000001f
  14860. #define HTT_T2H_STATS_CONF_TLV_TYPE_S 0
  14861. #define HTT_T2H_STATS_CONF_TLV_STATUS_M 0x000000e0
  14862. #define HTT_T2H_STATS_CONF_TLV_STATUS_S 5
  14863. #define HTT_T2H_STATS_CONF_TLV_LENGTH_M 0xffff0000
  14864. #define HTT_T2H_STATS_CONF_TLV_LENGTH_S 16
  14865. #define HTT_T2H_STATS_CONF_TLV_TYPE_SET(word, value) \
  14866. do { \
  14867. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_TYPE, value); \
  14868. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_TYPE_S; \
  14869. } while (0)
  14870. #define HTT_T2H_STATS_CONF_TLV_TYPE_GET(word) \
  14871. (((word) & HTT_T2H_STATS_CONF_TLV_TYPE_M) >> \
  14872. HTT_T2H_STATS_CONF_TLV_TYPE_S)
  14873. #define HTT_T2H_STATS_CONF_TLV_STATUS_SET(word, value) \
  14874. do { \
  14875. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_STATUS, value); \
  14876. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_STATUS_S; \
  14877. } while (0)
  14878. #define HTT_T2H_STATS_CONF_TLV_STATUS_GET(word) \
  14879. (((word) & HTT_T2H_STATS_CONF_TLV_STATUS_M) >> \
  14880. HTT_T2H_STATS_CONF_TLV_STATUS_S)
  14881. #define HTT_T2H_STATS_CONF_TLV_LENGTH_SET(word, value) \
  14882. do { \
  14883. HTT_CHECK_SET_VAL(HTT_T2H_STATS_CONF_TLV_LENGTH, value); \
  14884. (word) |= (value) << HTT_T2H_STATS_CONF_TLV_LENGTH_S; \
  14885. } while (0)
  14886. #define HTT_T2H_STATS_CONF_TLV_LENGTH_GET(word) \
  14887. (((word) & HTT_T2H_STATS_CONF_TLV_LENGTH_M) >> \
  14888. HTT_T2H_STATS_CONF_TLV_LENGTH_S)
  14889. #define HL_HTT_FW_RX_DESC_RSVD_SIZE 18
  14890. #define HTT_MAX_AGGR 64
  14891. #define HTT_HL_MAX_AGGR 18
  14892. /**
  14893. * @brief host -> target FRAG DESCRIPTOR/MSDU_EXT DESC bank
  14894. *
  14895. * MSG_TYPE => HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG
  14896. *
  14897. * @details
  14898. * The following field definitions describe the format of the HTT host
  14899. * to target frag_desc/msdu_ext bank configuration message.
  14900. * The message contains the based address and the min and max id of the
  14901. * MSDU_EXT/FRAG_DESC that will be used by the HTT to map MSDU DESC and
  14902. * MSDU_EXT/FRAG_DESC.
  14903. * HTT will use id in HTT descriptor instead sending the frag_desc_ptr.
  14904. * In peregrine the firmware will use fragment_desc_ptr but in WIFI2.0
  14905. * the hardware does the mapping/translation.
  14906. *
  14907. * Total banks that can be configured is configured to 16.
  14908. *
  14909. * This should be called before any TX has be initiated by the HTT
  14910. *
  14911. * |31 16|15 8|7 5|4 0|
  14912. * |------------------------------------------------------------|
  14913. * | DESC_SIZE | NUM_BANKS | RES |SWP|pdev| msg type |
  14914. * |------------------------------------------------------------|
  14915. * | BANK0_BASE_ADDRESS (bits 31:0) |
  14916. #if HTT_PADDR64
  14917. * | BANK0_BASE_ADDRESS (bits 63:32) |
  14918. #endif
  14919. * |------------------------------------------------------------|
  14920. * | ... |
  14921. * |------------------------------------------------------------|
  14922. * | BANK15_BASE_ADDRESS (bits 31:0) |
  14923. #if HTT_PADDR64
  14924. * | BANK15_BASE_ADDRESS (bits 63:32) |
  14925. #endif
  14926. * |------------------------------------------------------------|
  14927. * | BANK0_MAX_ID | BANK0_MIN_ID |
  14928. * |------------------------------------------------------------|
  14929. * | ... |
  14930. * |------------------------------------------------------------|
  14931. * | BANK15_MAX_ID | BANK15_MIN_ID |
  14932. * |------------------------------------------------------------|
  14933. * Header fields:
  14934. * - MSG_TYPE
  14935. * Bits 7:0
  14936. * Value: 0x6 (HTT_H2T_MSG_TYPE_FRAG_DESC_BANK_CFG)
  14937. * for systems with 64-bit format for bus addresses:
  14938. * - BANKx_BASE_ADDRESS_LO
  14939. * Bits 31:0
  14940. * Purpose: Provide a mechanism to specify the base address of the
  14941. * MSDU_EXT bank physical/bus address.
  14942. * Value: lower 4 bytes of MSDU_EXT bank physical / bus address
  14943. * - BANKx_BASE_ADDRESS_HI
  14944. * Bits 31:0
  14945. * Purpose: Provide a mechanism to specify the base address of the
  14946. * MSDU_EXT bank physical/bus address.
  14947. * Value: higher 4 bytes of MSDU_EXT bank physical / bus address
  14948. * for systems with 32-bit format for bus addresses:
  14949. * - BANKx_BASE_ADDRESS
  14950. * Bits 31:0
  14951. * Purpose: Provide a mechanism to specify the base address of the
  14952. * MSDU_EXT bank physical/bus address.
  14953. * Value: MSDU_EXT bank physical / bus address
  14954. * - BANKx_MIN_ID
  14955. * Bits 15:0
  14956. * Purpose: Provide a mechanism to specify the min index that needs to
  14957. * mapped.
  14958. * - BANKx_MAX_ID
  14959. * Bits 31:16
  14960. * Purpose: Provide a mechanism to specify the max index that needs to
  14961. * mapped.
  14962. *
  14963. */
  14964. /** @todo Compress the fields to fit MAX HTT Message size, until then configure to a
  14965. * safe value.
  14966. * @note MAX supported banks is 16.
  14967. */
  14968. #define HTT_TX_MSDU_EXT_BANK_MAX 4
  14969. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_M 0x300
  14970. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_S 8
  14971. #define HTT_H2T_FRAG_DESC_BANK_SWAP_M 0x400
  14972. #define HTT_H2T_FRAG_DESC_BANK_SWAP_S 10
  14973. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M 0xff0000
  14974. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S 16
  14975. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M 0xff000000
  14976. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S 24
  14977. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M 0xffff
  14978. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S 0
  14979. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M 0xffff0000
  14980. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S 16
  14981. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_SET(word, value) \
  14982. do { \
  14983. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_PDEVID, value); \
  14984. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_PDEVID_S); \
  14985. } while (0)
  14986. #define HTT_H2T_FRAG_DESC_BANK_PDEVID_GET(word) \
  14987. (((word) & HTT_H2T_FRAG_DESC_BANK_PDEVID_M) >> HTT_H2T_FRAG_DESC_BANK_PDEVID_S)
  14988. #define HTT_H2T_FRAG_DESC_BANK_SWAP_SET(word, value) \
  14989. do { \
  14990. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_SWAP, value); \
  14991. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_SWAP_S); \
  14992. } while (0)
  14993. #define HTT_H2T_FRAG_DESC_BANK_SWAP_GET(word) \
  14994. (((word) & HTT_H2T_FRAG_DESC_BANK_SWAP_M) >> HTT_H2T_FRAG_DESC_BANK_SWAP_S)
  14995. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_SET(word, value) \
  14996. do { \
  14997. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_NUM_BANKS, value); \
  14998. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S); \
  14999. } while (0)
  15000. #define HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_GET(word) \
  15001. (((word) & HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_M) >> HTT_H2T_FRAG_DESC_BANK_NUM_BANKS_S)
  15002. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_SET(word, value) \
  15003. do { \
  15004. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_DESC_SIZE, value); \
  15005. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S); \
  15006. } while (0)
  15007. #define HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_GET(word) \
  15008. (((word) & HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_M) >> HTT_H2T_FRAG_DESC_BANK_DESC_SIZE_S)
  15009. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_SET(word, value) \
  15010. do { \
  15011. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MIN_IDX, value); \
  15012. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S); \
  15013. } while (0)
  15014. #define HTT_H2T_FRAG_DESC_BANK_MIN_IDX_GET(word) \
  15015. (((word) & HTT_H2T_FRAG_DESC_BANK_MIN_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MIN_IDX_S)
  15016. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_SET(word, value) \
  15017. do { \
  15018. HTT_CHECK_SET_VAL(HTT_H2T_FRAG_DESC_BANK_MAX_IDX, value); \
  15019. (word) |= ((value) << HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S); \
  15020. } while (0)
  15021. #define HTT_H2T_FRAG_DESC_BANK_MAX_IDX_GET(word) \
  15022. (((word) & HTT_H2T_FRAG_DESC_BANK_MAX_IDX_M) >> HTT_H2T_FRAG_DESC_BANK_MAX_IDX_S)
  15023. /*
  15024. * TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T:
  15025. * This macro defines a htt_tx_frag_descXXX_bank_cfg_t in which any physical
  15026. * addresses are stored in a XXX-bit field.
  15027. * This macro is used to define both htt_tx_frag_desc32_bank_cfg_t and
  15028. * htt_tx_frag_desc64_bank_cfg_t structs.
  15029. */
  15030. #define TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T( \
  15031. _paddr_bits_, \
  15032. _paddr__bank_base_address_) \
  15033. PREPACK struct htt_tx_frag_desc ## _paddr_bits_ ## _bank_cfg_t { \
  15034. /** word 0 \
  15035. * msg_type: 8, \
  15036. * pdev_id: 2, \
  15037. * swap: 1, \
  15038. * reserved0: 5, \
  15039. * num_banks: 8, \
  15040. * desc_size: 8; \
  15041. */ \
  15042. A_UINT32 word0; \
  15043. /* \
  15044. * If bank_base_address is 64 bits, the upper / lower halves are stored \
  15045. * in little-endian order (bytes 0-3 in the first A_UINT32, bytes 4-7 in \
  15046. * the second A_UINT32). \
  15047. */ \
  15048. _paddr__bank_base_address_[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15049. A_UINT32 bank_info[HTT_TX_MSDU_EXT_BANK_MAX]; \
  15050. } POSTPACK
  15051. /* define htt_tx_frag_desc32_bank_cfg_t */
  15052. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(32, HTT_VAR_PADDR32(bank_base_address));
  15053. /* define htt_tx_frag_desc64_bank_cfg_t */
  15054. TEMPLATE_HTT_TX_FRAG_DESC_BANK_CFG_T(64, HTT_VAR_PADDR64_LE(bank_base_address));
  15055. /*
  15056. * Make htt_tx_frag_desc_bank_cfg_t be an alias for either
  15057. * htt_tx_frag_desc32_bank_cfg_t or htt_tx_frag_desc64_bank_cfg_t
  15058. */
  15059. #if HTT_PADDR64
  15060. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc64_bank_cfg_t
  15061. #else
  15062. #define htt_tx_frag_desc_bank_cfg_t htt_tx_frag_desc32_bank_cfg_t
  15063. #endif
  15064. /**
  15065. * @brief target -> host HTT TX Credit total count update message definition
  15066. *
  15067. * MSG_TYPE => HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND
  15068. *
  15069. *|31 16|15|14 9| 8 |7 0 |
  15070. *|---------------------+--+----------+-------+----------|
  15071. *|cur htt credit delta | Q| reserved | sign | msg type |
  15072. *|------------------------------------------------------|
  15073. *
  15074. * Header fields:
  15075. * - MSG_TYPE
  15076. * Bits 7:0
  15077. * Purpose: identifies this as a htt tx credit delta update message
  15078. * Value: 0xf (HTT_T2H_MSG_TYPE_TX_CREDIT_UPDATE_IND)
  15079. * - SIGN
  15080. * Bits 8
  15081. * identifies whether credit delta is positive or negative
  15082. * Value:
  15083. * - 0x0: credit delta is positive, rebalance in some buffers
  15084. * - 0x1: credit delta is negative, rebalance out some buffers
  15085. * - reserved
  15086. * Bits 14:9
  15087. * Value: 0x0
  15088. * - TXQ_GRP
  15089. * Bit 15
  15090. * Purpose: indicates whether any tx queue group information elements
  15091. * are appended to the tx credit update message
  15092. * Value: 0 -> no tx queue group information element is present
  15093. * 1 -> a tx queue group information element immediately follows
  15094. * - DELTA_COUNT
  15095. * Bits 31:16
  15096. * Purpose: Specify current htt credit delta absolute count
  15097. */
  15098. #define HTT_TX_CREDIT_SIGN_BIT_M 0x00000100
  15099. #define HTT_TX_CREDIT_SIGN_BIT_S 8
  15100. #define HTT_TX_CREDIT_TXQ_GRP_M 0x00008000
  15101. #define HTT_TX_CREDIT_TXQ_GRP_S 15
  15102. #define HTT_TX_CREDIT_DELTA_ABS_M 0xffff0000
  15103. #define HTT_TX_CREDIT_DELTA_ABS_S 16
  15104. #define HTT_TX_CREDIT_SIGN_BIT_SET(word, value) \
  15105. do { \
  15106. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_SIGN_BIT, value); \
  15107. (word) |= (value) << HTT_TX_CREDIT_SIGN_BIT_S; \
  15108. } while (0)
  15109. #define HTT_TX_CREDIT_SIGN_BIT_GET(word) \
  15110. (((word) & HTT_TX_CREDIT_SIGN_BIT_M) >> HTT_TX_CREDIT_SIGN_BIT_S)
  15111. #define HTT_TX_CREDIT_TXQ_GRP_SET(word, value) \
  15112. do { \
  15113. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_TXQ_GRP, value); \
  15114. (word) |= (value) << HTT_TX_CREDIT_TXQ_GRP_S; \
  15115. } while (0)
  15116. #define HTT_TX_CREDIT_TXQ_GRP_GET(word) \
  15117. (((word) & HTT_TX_CREDIT_TXQ_GRP_M) >> HTT_TX_CREDIT_TXQ_GRP_S)
  15118. #define HTT_TX_CREDIT_DELTA_ABS_SET(word, value) \
  15119. do { \
  15120. HTT_CHECK_SET_VAL(HTT_TX_CREDIT_DELTA_ABS, value); \
  15121. (word) |= (value) << HTT_TX_CREDIT_DELTA_ABS_S; \
  15122. } while (0)
  15123. #define HTT_TX_CREDIT_DELTA_ABS_GET(word) \
  15124. (((word) & HTT_TX_CREDIT_DELTA_ABS_M) >> HTT_TX_CREDIT_DELTA_ABS_S)
  15125. #define HTT_TX_CREDIT_MSG_BYTES 4
  15126. #define HTT_TX_CREDIT_SIGN_BIT_POSITIVE 0x0
  15127. #define HTT_TX_CREDIT_SIGN_BIT_NEGATIVE 0x1
  15128. /**
  15129. * @brief HTT WDI_IPA Operation Response Message
  15130. *
  15131. * MSG_TYPE => HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE
  15132. *
  15133. * @details
  15134. * HTT WDI_IPA Operation Response message is sent by target
  15135. * to host confirming suspend or resume operation.
  15136. * |31 24|23 16|15 8|7 0|
  15137. * |----------------+----------------+----------------+----------------|
  15138. * | op_code | Rsvd | msg_type |
  15139. * |-------------------------------------------------------------------|
  15140. * | Rsvd | Response len |
  15141. * |-------------------------------------------------------------------|
  15142. * | |
  15143. * | Response-type specific info |
  15144. * | |
  15145. * | |
  15146. * |-------------------------------------------------------------------|
  15147. * Header fields:
  15148. * - MSG_TYPE
  15149. * Bits 7:0
  15150. * Purpose: Identifies this as WDI_IPA Operation Response message
  15151. * value: = 0x14 (HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE)
  15152. * - OP_CODE
  15153. * Bits 31:16
  15154. * Purpose: Identifies the operation target is responding to (e.g. TX suspend)
  15155. * value: = enum htt_wdi_ipa_op_code
  15156. * - RSP_LEN
  15157. * Bits 16:0
  15158. * Purpose: length for the response-type specific info
  15159. * value: = length in bytes for response-type specific info
  15160. * For example, if OP_CODE == HTT_WDI_IPA_OPCODE_DBG_STATS, the
  15161. * length value will be sizeof(struct wlan_wdi_ipa_dbg_stats_t).
  15162. */
  15163. PREPACK struct htt_wdi_ipa_op_response_t
  15164. {
  15165. /* DWORD 0: flags and meta-data */
  15166. A_UINT32
  15167. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15168. reserved1: 8,
  15169. op_code: 16;
  15170. A_UINT32
  15171. rsp_len: 16,
  15172. reserved2: 16;
  15173. } POSTPACK;
  15174. #define HTT_WDI_IPA_OP_RESPONSE_SZ 8 /* bytes */
  15175. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M 0xffff0000
  15176. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S 16
  15177. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M 0x0000ffff
  15178. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S 0
  15179. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_GET(_var) \
  15180. (((_var) & HTT_WDI_IPA_OP_RESPONSE_OP_CODE_M) >> HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)
  15181. #define HTT_WDI_IPA_OP_RESPONSE_OP_CODE_SET(_var, _val) \
  15182. do { \
  15183. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_OP_CODE, _val); \
  15184. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_OP_CODE_S)); \
  15185. } while (0)
  15186. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_GET(_var) \
  15187. (((_var) & HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_M) >> HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)
  15188. #define HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_SET(_var, _val) \
  15189. do { \
  15190. HTT_CHECK_SET_VAL(HTT_WDI_IPA_OP_RESPONSE_RSP_LEN, _val); \
  15191. ((_var) |= ((_val) << HTT_WDI_IPA_OP_RESPONSE_RSP_LEN_S)); \
  15192. } while (0)
  15193. enum htt_phy_mode {
  15194. htt_phy_mode_11a = 0,
  15195. htt_phy_mode_11g = 1,
  15196. htt_phy_mode_11b = 2,
  15197. htt_phy_mode_11g_only = 3,
  15198. htt_phy_mode_11na_ht20 = 4,
  15199. htt_phy_mode_11ng_ht20 = 5,
  15200. htt_phy_mode_11na_ht40 = 6,
  15201. htt_phy_mode_11ng_ht40 = 7,
  15202. htt_phy_mode_11ac_vht20 = 8,
  15203. htt_phy_mode_11ac_vht40 = 9,
  15204. htt_phy_mode_11ac_vht80 = 10,
  15205. htt_phy_mode_11ac_vht20_2g = 11,
  15206. htt_phy_mode_11ac_vht40_2g = 12,
  15207. htt_phy_mode_11ac_vht80_2g = 13,
  15208. htt_phy_mode_11ac_vht80_80 = 14, /* 80+80 */
  15209. htt_phy_mode_11ac_vht160 = 15,
  15210. htt_phy_mode_max,
  15211. };
  15212. /**
  15213. * @brief target -> host HTT channel change indication
  15214. *
  15215. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CHANGE
  15216. *
  15217. * @details
  15218. * Specify when a channel change occurs.
  15219. * This allows the host to precisely determine which rx frames arrived
  15220. * on the old channel and which rx frames arrived on the new channel.
  15221. *
  15222. *|31 |7 0 |
  15223. *|-------------------------------------------+----------|
  15224. *| reserved | msg type |
  15225. *|------------------------------------------------------|
  15226. *| primary_chan_center_freq_mhz |
  15227. *|------------------------------------------------------|
  15228. *| contiguous_chan1_center_freq_mhz |
  15229. *|------------------------------------------------------|
  15230. *| contiguous_chan2_center_freq_mhz |
  15231. *|------------------------------------------------------|
  15232. *| phy_mode |
  15233. *|------------------------------------------------------|
  15234. *
  15235. * Header fields:
  15236. * - MSG_TYPE
  15237. * Bits 7:0
  15238. * Purpose: identifies this as a htt channel change indication message
  15239. * Value: 0x15 (HTT_T2H_MSG_TYPE_CHAN_CHANGE)
  15240. * - PRIMARY_CHAN_CENTER_FREQ_MHZ
  15241. * Bits 31:0
  15242. * Purpose: identify the (center of the) new 20 MHz primary channel
  15243. * Value: center frequency of the 20 MHz primary channel, in MHz units
  15244. * - CONTIG_CHAN1_CENTER_FREQ_MHZ
  15245. * Bits 31:0
  15246. * Purpose: identify the (center of the) contiguous frequency range
  15247. * comprising the new channel.
  15248. * For example, if the new channel is a 80 MHz channel extending
  15249. * 60 MHz beyond the primary channel, this field would be 30 larger
  15250. * than the primary channel center frequency field.
  15251. * Value: center frequency of the contiguous frequency range comprising
  15252. * the full channel in MHz units
  15253. * (80+80 channels also use the CONTIG_CHAN2 field)
  15254. * - CONTIG_CHAN2_CENTER_FREQ_MHZ
  15255. * Bits 31:0
  15256. * Purpose: Identify the (center of the) 80 MHz extension frequency range
  15257. * within a VHT 80+80 channel.
  15258. * This field is only relevant for VHT 80+80 channels.
  15259. * Value: center frequency of the 80 MHz extension channel in a VHT 80+80
  15260. * channel (arbitrary value for cases besides VHT 80+80)
  15261. * - PHY_MODE
  15262. * Bits 31:0
  15263. * Purpose: specify the PHY channel's type (legacy vs. HT vs. VHT), width,
  15264. * and band
  15265. * Value: htt_phy_mode enum value
  15266. */
  15267. PREPACK struct htt_chan_change_t
  15268. {
  15269. /* DWORD 0: flags and meta-data */
  15270. A_UINT32
  15271. msg_type: 8, /* HTT_T2H_MSG_TYPE_WDI_IPA_OP_RESPONSE */
  15272. reserved1: 24;
  15273. A_UINT32 primary_chan_center_freq_mhz;
  15274. A_UINT32 contig_chan1_center_freq_mhz;
  15275. A_UINT32 contig_chan2_center_freq_mhz;
  15276. A_UINT32 phy_mode;
  15277. } POSTPACK;
  15278. /*
  15279. * Due to historical / backwards-compatibility reasons, maintain the
  15280. * below htt_chan_change_msg struct definition, which needs to be
  15281. * consistent with the above htt_chan_change_t struct definition
  15282. * (aside from the htt_chan_change_t definition including the msg_type
  15283. * dword within the message, and the htt_chan_change_msg only containing
  15284. * the payload of the message that follows the msg_type dword).
  15285. */
  15286. PREPACK struct htt_chan_change_msg {
  15287. A_UINT32 chan_mhz; /* frequency in mhz */
  15288. A_UINT32 band_center_freq1; /* Center frequency 1 in MHz */
  15289. A_UINT32 band_center_freq2; /* Center frequency 2 in MHz - valid only for 11acvht 80plus80 mode*/
  15290. A_UINT32 chan_mode; /* WLAN_PHY_MODE of the channel defined in wlan_defs.h */
  15291. } POSTPACK;
  15292. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M 0xffffffff
  15293. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S 0
  15294. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M 0xffffffff
  15295. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S 0
  15296. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M 0xffffffff
  15297. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S 0
  15298. #define HTT_CHAN_CHANGE_PHY_MODE_M 0xffffffff
  15299. #define HTT_CHAN_CHANGE_PHY_MODE_S 0
  15300. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_SET(word, value) \
  15301. do { \
  15302. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ, value);\
  15303. (word) |= (value) << HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S; \
  15304. } while (0)
  15305. #define HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_GET(word) \
  15306. (((word) & HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_M) \
  15307. >> HTT_CHAN_CHANGE_PRIMARY_CHAN_CENTER_FREQ_MHZ_S)
  15308. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_SET(word, value) \
  15309. do { \
  15310. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ, value);\
  15311. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S; \
  15312. } while (0)
  15313. #define HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_GET(word) \
  15314. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_M) \
  15315. >> HTT_CHAN_CHANGE_CONTIG_CHAN1_CENTER_FREQ_MHZ_S)
  15316. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_SET(word, value) \
  15317. do { \
  15318. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ, value);\
  15319. (word) |= (value) << HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S; \
  15320. } while (0)
  15321. #define HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_GET(word) \
  15322. (((word) & HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_M) \
  15323. >> HTT_CHAN_CHANGE_CONTIG_CHAN2_CENTER_FREQ_MHZ_S)
  15324. #define HTT_CHAN_CHANGE_PHY_MODE_SET(word, value) \
  15325. do { \
  15326. HTT_CHECK_SET_VAL(HTT_CHAN_CHANGE_PHY_MODE, value);\
  15327. (word) |= (value) << HTT_CHAN_CHANGE_PHY_MODE_S; \
  15328. } while (0)
  15329. #define HTT_CHAN_CHANGE_PHY_MODE_GET(word) \
  15330. (((word) & HTT_CHAN_CHANGE_PHY_MODE_M) \
  15331. >> HTT_CHAN_CHANGE_PHY_MODE_S)
  15332. #define HTT_CHAN_CHANGE_BYTES sizeof(struct htt_chan_change_t)
  15333. /**
  15334. * @brief rx offload packet error message
  15335. *
  15336. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR
  15337. *
  15338. * @details
  15339. * HTT_RX_OFLD_PKT_ERR message is sent by target to host to indicate err
  15340. * of target payload like mic err.
  15341. *
  15342. * |31 24|23 16|15 8|7 0|
  15343. * |----------------+----------------+----------------+----------------|
  15344. * | tid | vdev_id | msg_sub_type | msg_type |
  15345. * |-------------------------------------------------------------------|
  15346. * : (sub-type dependent content) :
  15347. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15348. * Header fields:
  15349. * - msg_type
  15350. * Bits 7:0
  15351. * Purpose: Identifies this as HTT_RX_OFLD_PKT_ERR message
  15352. * value: 0x16 (HTT_T2H_MSG_TYPE_RX_OFLD_PKT_ERR)
  15353. * - msg_sub_type
  15354. * Bits 15:8
  15355. * Purpose: Identifies which type of rx error is reported by this message
  15356. * value: htt_rx_ofld_pkt_err_type
  15357. * - vdev_id
  15358. * Bits 23:16
  15359. * Purpose: Identifies which vdev received the erroneous rx frame
  15360. * value:
  15361. * - tid
  15362. * Bits 31:24
  15363. * Purpose: Identifies the traffic type of the rx frame
  15364. * value:
  15365. *
  15366. * - The payload fields used if the sub-type == MIC error are shown below.
  15367. * Note - MIC err is per MSDU, while PN is per MPDU.
  15368. * The FW will discard the whole MPDU if any MSDU within the MPDU is marked
  15369. * with MIC err in A-MSDU case, so FW will send only one HTT message
  15370. * with the PN of this MPDU attached to indicate MIC err for one MPDU
  15371. * instead of sending separate HTT messages for each wrong MSDU within
  15372. * the MPDU.
  15373. *
  15374. * |31 24|23 16|15 8|7 0|
  15375. * |----------------+----------------+----------------+----------------|
  15376. * | Rsvd | key_id | peer_id |
  15377. * |-------------------------------------------------------------------|
  15378. * | receiver MAC addr 31:0 |
  15379. * |-------------------------------------------------------------------|
  15380. * | Rsvd | receiver MAC addr 47:32 |
  15381. * |-------------------------------------------------------------------|
  15382. * | transmitter MAC addr 31:0 |
  15383. * |-------------------------------------------------------------------|
  15384. * | Rsvd | transmitter MAC addr 47:32 |
  15385. * |-------------------------------------------------------------------|
  15386. * | PN 31:0 |
  15387. * |-------------------------------------------------------------------|
  15388. * | Rsvd | PN 47:32 |
  15389. * |-------------------------------------------------------------------|
  15390. * - peer_id
  15391. * Bits 15:0
  15392. * Purpose: identifies which peer is frame is from
  15393. * value:
  15394. * - key_id
  15395. * Bits 23:16
  15396. * Purpose: identifies key_id of rx frame
  15397. * value:
  15398. * - RA_31_0 (receiver MAC addr 31:0)
  15399. * Bits 31:0
  15400. * Purpose: identifies by MAC address which vdev received the frame
  15401. * value: MAC address lower 4 bytes
  15402. * - RA_47_32 (receiver MAC addr 47:32)
  15403. * Bits 15:0
  15404. * Purpose: identifies by MAC address which vdev received the frame
  15405. * value: MAC address upper 2 bytes
  15406. * - TA_31_0 (transmitter MAC addr 31:0)
  15407. * Bits 31:0
  15408. * Purpose: identifies by MAC address which peer transmitted the frame
  15409. * value: MAC address lower 4 bytes
  15410. * - TA_47_32 (transmitter MAC addr 47:32)
  15411. * Bits 15:0
  15412. * Purpose: identifies by MAC address which peer transmitted the frame
  15413. * value: MAC address upper 2 bytes
  15414. * - PN_31_0
  15415. * Bits 31:0
  15416. * Purpose: Identifies pn of rx frame
  15417. * value: PN lower 4 bytes
  15418. * - PN_47_32
  15419. * Bits 15:0
  15420. * Purpose: Identifies pn of rx frame
  15421. * value:
  15422. * TKIP or CCMP: PN upper 2 bytes
  15423. * WAPI: PN bytes 6:5 (bytes 15:7 not included in this message)
  15424. */
  15425. enum htt_rx_ofld_pkt_err_type {
  15426. HTT_RX_OFLD_PKT_ERR_TYPE_NONE = 0,
  15427. HTT_RX_OFLD_PKT_ERR_TYPE_MIC_ERR,
  15428. };
  15429. /* definition for HTT_RX_OFLD_PKT_ERR msg hdr */
  15430. #define HTT_RX_OFLD_PKT_ERR_HDR_BYTES 4
  15431. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M 0x0000ff00
  15432. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S 8
  15433. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_M 0x00ff0000
  15434. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_S 16
  15435. #define HTT_RX_OFLD_PKT_ERR_TID_M 0xff000000
  15436. #define HTT_RX_OFLD_PKT_ERR_TID_S 24
  15437. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_GET(_var) \
  15438. (((_var) & HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_M) \
  15439. >> HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)
  15440. #define HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_SET(_var, _val) \
  15441. do { \
  15442. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE, _val); \
  15443. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MSG_SUB_TYPE_S)); \
  15444. } while (0)
  15445. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_GET(_var) \
  15446. (((_var) & HTT_RX_OFLD_PKT_ERR_VDEV_ID_M) >> HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)
  15447. #define HTT_RX_OFLD_PKT_ERR_VDEV_ID_SET(_var, _val) \
  15448. do { \
  15449. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_VDEV_ID, _val); \
  15450. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_VDEV_ID_S)); \
  15451. } while (0)
  15452. #define HTT_RX_OFLD_PKT_ERR_TID_GET(_var) \
  15453. (((_var) & HTT_RX_OFLD_PKT_ERR_TID_M) >> HTT_RX_OFLD_PKT_ERR_TID_S)
  15454. #define HTT_RX_OFLD_PKT_ERR_TID_SET(_var, _val) \
  15455. do { \
  15456. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_TID, _val); \
  15457. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_TID_S)); \
  15458. } while (0)
  15459. /* definition for HTT_RX_OFLD_PKT_ERR_MIC_ERR msg sub-type payload */
  15460. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_BYTES 28
  15461. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M 0x0000ffff
  15462. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S 0
  15463. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M 0x00ff0000
  15464. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S 16
  15465. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M 0xffffffff
  15466. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S 0
  15467. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M 0x0000ffff
  15468. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S 0
  15469. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M 0xffffffff
  15470. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S 0
  15471. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M 0x0000ffff
  15472. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S 0
  15473. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M 0xffffffff
  15474. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S 0
  15475. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M 0x0000ffff
  15476. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S 0
  15477. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_GET(_var) \
  15478. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_M) >> \
  15479. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)
  15480. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_SET(_var, _val) \
  15481. do { \
  15482. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID, _val); \
  15483. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PEER_ID_S)); \
  15484. } while (0)
  15485. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_GET(_var) \
  15486. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_M) >> \
  15487. HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)
  15488. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_SET(_var, _val) \
  15489. do { \
  15490. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID, _val); \
  15491. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_KEYID_S)); \
  15492. } while (0)
  15493. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_GET(_var) \
  15494. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_M) >> \
  15495. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)
  15496. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_SET(_var, _val) \
  15497. do { \
  15498. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0, _val); \
  15499. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_31_0_S)); \
  15500. } while (0)
  15501. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_GET(_var) \
  15502. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_M) >> \
  15503. HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)
  15504. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_SET(_var, _val) \
  15505. do { \
  15506. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32, _val); \
  15507. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_RA_47_32_S)); \
  15508. } while (0)
  15509. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_GET(_var) \
  15510. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_M) >> \
  15511. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)
  15512. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_SET(_var, _val) \
  15513. do { \
  15514. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0, _val); \
  15515. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_31_0_S)); \
  15516. } while (0)
  15517. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_GET(_var) \
  15518. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_M) >> \
  15519. HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)
  15520. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_SET(_var, _val) \
  15521. do { \
  15522. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32, _val); \
  15523. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_TA_47_32_S)); \
  15524. } while (0)
  15525. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_GET(_var) \
  15526. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_M) >> \
  15527. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)
  15528. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_SET(_var, _val) \
  15529. do { \
  15530. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0, _val); \
  15531. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_31_0_S)); \
  15532. } while (0)
  15533. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_GET(_var) \
  15534. (((_var) & HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_M) >> \
  15535. HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)
  15536. #define HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_SET(_var, _val) \
  15537. do { \
  15538. HTT_CHECK_SET_VAL(HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32, _val); \
  15539. ((_var) |= ((_val) << HTT_RX_OFLD_PKT_ERR_MIC_ERR_PN_47_32_S)); \
  15540. } while (0)
  15541. /**
  15542. * @brief target -> host peer rate report message
  15543. *
  15544. * MSG_TYPE => HTT_T2H_MSG_TYPE_RATE_REPORT
  15545. *
  15546. * @details
  15547. * HTT_T2H_MSG_TYPE_RATE_REPORT message is sent by target to host to indicate the
  15548. * justified rate of all the peers.
  15549. *
  15550. * |31 24|23 16|15 8|7 0|
  15551. * |----------------+----------------+----------------+----------------|
  15552. * | peer_count | | msg_type |
  15553. * |-------------------------------------------------------------------|
  15554. * : Payload (variant number of peer rate report) :
  15555. * :- - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - - -:
  15556. * Header fields:
  15557. * - msg_type
  15558. * Bits 7:0
  15559. * Purpose: Identifies this as HTT_T2H_MSG_TYPE_RATE_REPORT message.
  15560. * value: 0x17 (HTT_T2H_MSG_TYPE_RATE_REPORT)
  15561. * - reserved
  15562. * Bits 15:8
  15563. * Purpose:
  15564. * value:
  15565. * - peer_count
  15566. * Bits 31:16
  15567. * Purpose: Specify how many peer rate report elements are present in the payload.
  15568. * value:
  15569. *
  15570. * Payload:
  15571. * There are variant number of peer rate report follow the first 32 bits.
  15572. * The peer rate report is defined as follows.
  15573. *
  15574. * |31 20|19 16|15 0|
  15575. * |-----------------------+---------+---------------------------------|-
  15576. * | reserved | phy | peer_id | \
  15577. * |-------------------------------------------------------------------| -> report #0
  15578. * | rate | /
  15579. * |-----------------------+---------+---------------------------------|-
  15580. * | reserved | phy | peer_id | \
  15581. * |-------------------------------------------------------------------| -> report #1
  15582. * | rate | /
  15583. * |-----------------------+---------+---------------------------------|-
  15584. * | reserved | phy | peer_id | \
  15585. * |-------------------------------------------------------------------| -> report #2
  15586. * | rate | /
  15587. * |-------------------------------------------------------------------|-
  15588. * : :
  15589. * : :
  15590. * : :
  15591. * :-------------------------------------------------------------------:
  15592. *
  15593. * - peer_id
  15594. * Bits 15:0
  15595. * Purpose: identify the peer
  15596. * value:
  15597. * - phy
  15598. * Bits 19:16
  15599. * Purpose: identify which phy is in use
  15600. * value: 0=11b, 1=11a/g, 2=11n, 3=11ac.
  15601. * Please see enum htt_peer_report_phy_type for detail.
  15602. * - reserved
  15603. * Bits 31:20
  15604. * Purpose:
  15605. * value:
  15606. * - rate
  15607. * Bits 31:0
  15608. * Purpose: represent the justified rate of the peer specified by peer_id
  15609. * value:
  15610. */
  15611. enum htt_peer_rate_report_phy_type {
  15612. HTT_PEER_RATE_REPORT_11B = 0,
  15613. HTT_PEER_RATE_REPORT_11A_G,
  15614. HTT_PEER_RATE_REPORT_11N,
  15615. HTT_PEER_RATE_REPORT_11AC,
  15616. };
  15617. #define HTT_PEER_RATE_REPORT_SIZE 8
  15618. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M 0xffff0000
  15619. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S 16
  15620. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_M 0x0000ffff
  15621. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_S 0
  15622. #define HTT_PEER_RATE_REPORT_MSG_PHY_M 0x000f0000
  15623. #define HTT_PEER_RATE_REPORT_MSG_PHY_S 16
  15624. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_GET(_var) \
  15625. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_M) \
  15626. >> HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)
  15627. #define HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_SET(_var, _val) \
  15628. do { \
  15629. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_COUNT, _val); \
  15630. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_COUNT_S)); \
  15631. } while (0)
  15632. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_GET(_var) \
  15633. (((_var) & HTT_PEER_RATE_REPORT_MSG_PEER_ID_M) \
  15634. >> HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)
  15635. #define HTT_PEER_RATE_REPORT_MSG_PEER_ID_SET(_var, _val) \
  15636. do { \
  15637. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PEER_ID, _val); \
  15638. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PEER_ID_S)); \
  15639. } while (0)
  15640. #define HTT_PEER_RATE_REPORT_MSG_PHY_GET(_var) \
  15641. (((_var) & HTT_PEER_RATE_REPORT_MSG_PHY_M) \
  15642. >> HTT_PEER_RATE_REPORT_MSG_PHY_S)
  15643. #define HTT_PEER_RATE_REPORT_MSG_PHY_SET(_var, _val) \
  15644. do { \
  15645. HTT_CHECK_SET_VAL(HTT_PEER_RATE_REPORT_MSG_PHY, _val); \
  15646. ((_var) |= ((_val) << HTT_PEER_RATE_REPORT_MSG_PHY_S)); \
  15647. } while (0)
  15648. /**
  15649. * @brief target -> host flow pool map message
  15650. *
  15651. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_MAP
  15652. *
  15653. * @details
  15654. * HTT_T2H_MSG_TYPE_FLOW_POOL_MAP message is sent by the target when setting up
  15655. * a flow of descriptors.
  15656. *
  15657. * This message is in TLV format and indicates the parameters to be setup a
  15658. * flow in the host. Each entry indicates that a particular flow ID is ready to
  15659. * receive descriptors from a specified pool.
  15660. *
  15661. * The message would appear as follows:
  15662. *
  15663. * |31 24|23 16|15 8|7 0|
  15664. * |----------------+----------------+----------------+----------------|
  15665. * header | reserved | num_flows | msg_type |
  15666. * |-------------------------------------------------------------------|
  15667. * | |
  15668. * : payload :
  15669. * | |
  15670. * |-------------------------------------------------------------------|
  15671. *
  15672. * The header field is one DWORD long and is interpreted as follows:
  15673. * b'0:7 - msg_type: Set to 0x18 (HTT_T2H_MSG_TYPE_FLOW_POOL_MAP)
  15674. * b'8-15 - num_flows: This will indicate the number of flows being setup in
  15675. * this message
  15676. * b'16-31 - reserved: These bits are reserved for future use
  15677. *
  15678. * Payload:
  15679. * The payload would contain multiple objects of the following structure. Each
  15680. * object represents a flow.
  15681. *
  15682. * |31 24|23 16|15 8|7 0|
  15683. * |----------------+----------------+----------------+----------------|
  15684. * header | reserved | num_flows | msg_type |
  15685. * |-------------------------------------------------------------------|
  15686. * payload0| flow_type |
  15687. * |-------------------------------------------------------------------|
  15688. * | flow_id |
  15689. * |-------------------------------------------------------------------|
  15690. * | reserved0 | flow_pool_id |
  15691. * |-------------------------------------------------------------------|
  15692. * | reserved1 | flow_pool_size |
  15693. * |-------------------------------------------------------------------|
  15694. * | reserved2 |
  15695. * |-------------------------------------------------------------------|
  15696. * payload1| flow_type |
  15697. * |-------------------------------------------------------------------|
  15698. * | flow_id |
  15699. * |-------------------------------------------------------------------|
  15700. * | reserved0 | flow_pool_id |
  15701. * |-------------------------------------------------------------------|
  15702. * | reserved1 | flow_pool_size |
  15703. * |-------------------------------------------------------------------|
  15704. * | reserved2 |
  15705. * |-------------------------------------------------------------------|
  15706. * | . |
  15707. * | . |
  15708. * | . |
  15709. * |-------------------------------------------------------------------|
  15710. *
  15711. * Each payload is 5 DWORDS long and is interpreted as follows:
  15712. * dword0 - b'0:31 - flow_type: This indicates the type of the entity to which
  15713. * this flow is associated. It can be VDEV, peer,
  15714. * or tid (AC). Based on enum htt_flow_type.
  15715. *
  15716. * dword1 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15717. * object. For flow_type vdev it is set to the
  15718. * vdevid, for peer it is peerid and for tid, it is
  15719. * tid_num.
  15720. *
  15721. * dword2 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being used
  15722. * in the host for this flow
  15723. * b'16:31 - reserved0: This field in reserved for the future. In case
  15724. * we have a hierarchical implementation (HCM) of
  15725. * pools, it can be used to indicate the ID of the
  15726. * parent-pool.
  15727. *
  15728. * dword3 - b'0:15 - flow_pool_size: Size of the pool in number of descriptors.
  15729. * Descriptors for this flow will be
  15730. * allocated from this pool in the host.
  15731. * b'16:31 - reserved1: This field in reserved for the future. In case
  15732. * we have a hierarchical implementation of pools,
  15733. * it can be used to indicate the max number of
  15734. * descriptors in the pool. The b'0:15 can be used
  15735. * to indicate min number of descriptors in the
  15736. * HCM scheme.
  15737. *
  15738. * dword4 - b'0:31 - reserved2: This field in reserved for the future. In case
  15739. * we have a hierarchical implementation of pools,
  15740. * b'0:15 can be used to indicate the
  15741. * priority-based borrowing (PBB) threshold of
  15742. * the flow's pool. The b'16:31 are still left
  15743. * reserved.
  15744. */
  15745. enum htt_flow_type {
  15746. FLOW_TYPE_VDEV = 0,
  15747. /* Insert new flow types above this line */
  15748. };
  15749. PREPACK struct htt_flow_pool_map_payload_t {
  15750. A_UINT32 flow_type;
  15751. A_UINT32 flow_id;
  15752. A_UINT32 flow_pool_id:16,
  15753. reserved0:16;
  15754. A_UINT32 flow_pool_size:16,
  15755. reserved1:16;
  15756. A_UINT32 reserved2;
  15757. } POSTPACK;
  15758. #define HTT_FLOW_POOL_MAP_HEADER_SZ (sizeof(A_UINT32))
  15759. #define HTT_FLOW_POOL_MAP_PAYLOAD_SZ \
  15760. (sizeof(struct htt_flow_pool_map_payload_t))
  15761. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_M 0x0000ff00
  15762. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_S 8
  15763. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_M 0xffffffff
  15764. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_S 0
  15765. #define HTT_FLOW_POOL_MAP_FLOW_ID_M 0xffffffff
  15766. #define HTT_FLOW_POOL_MAP_FLOW_ID_S 0
  15767. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M 0x0000ffff
  15768. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S 0
  15769. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M 0x0000ffff
  15770. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S 0
  15771. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_GET(_var) \
  15772. (((_var) & HTT_FLOW_POOL_MAP_NUM_FLOWS_M) >> HTT_FLOW_POOL_MAP_NUM_FLOWS_S)
  15773. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_GET(_var) \
  15774. (((_var) & HTT_FLOW_POOL_MAP_FLOW_TYPE_M) >> HTT_FLOW_POOL_MAP_FLOW_TYPE_S)
  15775. #define HTT_FLOW_POOL_MAP_FLOW_ID_GET(_var) \
  15776. (((_var) & HTT_FLOW_POOL_MAP_FLOW_ID_M) >> HTT_FLOW_POOL_MAP_FLOW_ID_S)
  15777. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_GET(_var) \
  15778. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_ID_M) >> \
  15779. HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)
  15780. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_GET(_var) \
  15781. (((_var) & HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_M) >> \
  15782. HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)
  15783. #define HTT_FLOW_POOL_MAP_NUM_FLOWS_SET(_var, _val) \
  15784. do { \
  15785. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_NUM_FLOWS, _val); \
  15786. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_NUM_FLOWS_S)); \
  15787. } while (0)
  15788. #define HTT_FLOW_POOL_MAP_FLOW_TYPE_SET(_var, _val) \
  15789. do { \
  15790. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_TYPE, _val); \
  15791. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_TYPE_S)); \
  15792. } while (0)
  15793. #define HTT_FLOW_POOL_MAP_FLOW_ID_SET(_var, _val) \
  15794. do { \
  15795. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_ID, _val); \
  15796. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_ID_S)); \
  15797. } while (0)
  15798. #define HTT_FLOW_POOL_MAP_FLOW_POOL_ID_SET(_var, _val) \
  15799. do { \
  15800. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_ID, _val); \
  15801. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_ID_S)); \
  15802. } while (0)
  15803. #define HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_SET(_var, _val) \
  15804. do { \
  15805. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE, _val); \
  15806. ((_var) |= ((_val) << HTT_FLOW_POOL_MAP_FLOW_POOL_SIZE_S)); \
  15807. } while (0)
  15808. /**
  15809. * @brief target -> host flow pool unmap message
  15810. *
  15811. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP
  15812. *
  15813. * @details
  15814. * HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP message is sent by the target when tearing
  15815. * down a flow of descriptors.
  15816. * This message indicates that for the flow (whose ID is provided) is wanting
  15817. * to stop receiving descriptors. This flow ID corresponds to the ID of the
  15818. * pool of descriptors from where descriptors are being allocated for this
  15819. * flow. When a flow (and its pool) are unmapped, all the child-pools will also
  15820. * be unmapped by the host.
  15821. *
  15822. * The message would appear as follows:
  15823. *
  15824. * |31 24|23 16|15 8|7 0|
  15825. * |----------------+----------------+----------------+----------------|
  15826. * | reserved0 | msg_type |
  15827. * |-------------------------------------------------------------------|
  15828. * | flow_type |
  15829. * |-------------------------------------------------------------------|
  15830. * | flow_id |
  15831. * |-------------------------------------------------------------------|
  15832. * | reserved1 | flow_pool_id |
  15833. * |-------------------------------------------------------------------|
  15834. *
  15835. * The message is interpreted as follows:
  15836. * dword0 - b'0:7 - msg_type: This will be set to 0x19
  15837. * (HTT_T2H_MSG_TYPE_FLOW_POOL_UNMAP)
  15838. * b'8:31 - reserved0: Reserved for future use
  15839. *
  15840. * dword1 - b'0:31 - flow_type: This indicates the type of the entity to which
  15841. * this flow is associated. It can be VDEV, peer,
  15842. * or tid (AC). Based on enum htt_flow_type.
  15843. *
  15844. * dword2 - b'0:31 - flow_id: Identifier for the flow corresponding to this
  15845. * object. For flow_type vdev it is set to the
  15846. * vdevid, for peer it is peerid and for tid, it is
  15847. * tid_num.
  15848. *
  15849. * dword3 - b'0:15 - flow_pool_id: Identifier of the descriptor-pool being
  15850. * used in the host for this flow
  15851. * b'16:31 - reserved0: This field in reserved for the future.
  15852. *
  15853. */
  15854. PREPACK struct htt_flow_pool_unmap_t {
  15855. A_UINT32 msg_type:8,
  15856. reserved0:24;
  15857. A_UINT32 flow_type;
  15858. A_UINT32 flow_id;
  15859. A_UINT32 flow_pool_id:16,
  15860. reserved1:16;
  15861. } POSTPACK;
  15862. #define HTT_FLOW_POOL_UNMAP_SZ (sizeof(struct htt_flow_pool_unmap_t))
  15863. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M 0xffffffff
  15864. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S 0
  15865. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_M 0xffffffff
  15866. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_S 0
  15867. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M 0x0000ffff
  15868. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S 0
  15869. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_GET(_var) \
  15870. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_TYPE_M) >> \
  15871. HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)
  15872. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_GET(_var) \
  15873. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_ID_M) >> HTT_FLOW_POOL_UNMAP_FLOW_ID_S)
  15874. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_GET(_var) \
  15875. (((_var) & HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_M) >> \
  15876. HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)
  15877. #define HTT_FLOW_POOL_UNMAP_FLOW_TYPE_SET(_var, _val) \
  15878. do { \
  15879. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_TYPE, _val); \
  15880. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_TYPE_S)); \
  15881. } while (0)
  15882. #define HTT_FLOW_POOL_UNMAP_FLOW_ID_SET(_var, _val) \
  15883. do { \
  15884. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_ID, _val); \
  15885. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_ID_S)); \
  15886. } while (0)
  15887. #define HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_SET(_var, _val) \
  15888. do { \
  15889. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID, _val); \
  15890. ((_var) |= ((_val) << HTT_FLOW_POOL_UNMAP_FLOW_POOL_ID_S)); \
  15891. } while (0)
  15892. /**
  15893. * @brief target -> host SRING setup done message
  15894. *
  15895. * MSG_TYPE => HTT_T2H_MSG_TYPE_SRING_SETUP_DONE
  15896. *
  15897. * @details
  15898. * HTT_T2H_MSG_TYPE_SRING_SETUP_DONE message is sent by the target when
  15899. * SRNG ring setup is done
  15900. *
  15901. * This message indicates whether the last setup operation is successful.
  15902. * It will be sent to host when host set respose_required bit in
  15903. * HTT_H2T_MSG_TYPE_SRING_SETUP.
  15904. * The message would appear as follows:
  15905. *
  15906. * |31 24|23 16|15 8|7 0|
  15907. * |--------------- +----------------+----------------+----------------|
  15908. * | setup_status | ring_id | pdev_id | msg_type |
  15909. * |-------------------------------------------------------------------|
  15910. *
  15911. * The message is interpreted as follows:
  15912. * dword0 - b'0:7 - msg_type: This will be set to 0x1a
  15913. * (HTT_T2H_MSG_TYPE_SRING_SETUP_DONE)
  15914. * b'8:15 - pdev_id:
  15915. * 0 (for rings at SOC/UMAC level),
  15916. * 1/2/3 mac id (for rings at LMAC level)
  15917. * b'16:23 - ring_id: Identify the ring which is set up
  15918. * More details can be got from enum htt_srng_ring_id
  15919. * b'24:31 - setup_status: Indicate status of setup operation
  15920. * Refer to htt_ring_setup_status
  15921. */
  15922. PREPACK struct htt_sring_setup_done_t {
  15923. A_UINT32 msg_type: 8,
  15924. pdev_id: 8,
  15925. ring_id: 8,
  15926. setup_status: 8;
  15927. } POSTPACK;
  15928. enum htt_ring_setup_status {
  15929. htt_ring_setup_status_ok = 0,
  15930. htt_ring_setup_status_error,
  15931. };
  15932. #define HTT_SRING_SETUP_DONE_SZ (sizeof(struct htt_sring_setup_done_t))
  15933. #define HTT_SRING_SETUP_DONE_PDEV_ID_M 0x0000ff00
  15934. #define HTT_SRING_SETUP_DONE_PDEV_ID_S 8
  15935. #define HTT_SRING_SETUP_DONE_PDEV_ID_GET(_var) \
  15936. (((_var) & HTT_SRING_SETUP_DONE_PDEV_ID_M) >> \
  15937. HTT_SRING_SETUP_DONE_PDEV_ID_S)
  15938. #define HTT_SRING_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  15939. do { \
  15940. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_PDEV_ID, _val); \
  15941. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  15942. } while (0)
  15943. #define HTT_SRING_SETUP_DONE_RING_ID_M 0x00ff0000
  15944. #define HTT_SRING_SETUP_DONE_RING_ID_S 16
  15945. #define HTT_SRING_SETUP_DONE_RING_ID_GET(_var) \
  15946. (((_var) & HTT_SRING_SETUP_DONE_RING_ID_M) >> \
  15947. HTT_SRING_SETUP_DONE_RING_ID_S)
  15948. #define HTT_SRING_SETUP_DONE_RING_ID_SET(_var, _val) \
  15949. do { \
  15950. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_RING_ID, _val); \
  15951. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_RING_ID_S)); \
  15952. } while (0)
  15953. #define HTT_SRING_SETUP_DONE_STATUS_M 0xff000000
  15954. #define HTT_SRING_SETUP_DONE_STATUS_S 24
  15955. #define HTT_SRING_SETUP_DONE_STATUS_GET(_var) \
  15956. (((_var) & HTT_SRING_SETUP_DONE_STATUS_M) >> \
  15957. HTT_SRING_SETUP_DONE_STATUS_S)
  15958. #define HTT_SRING_SETUP_DONE_STATUS_SET(_var, _val) \
  15959. do { \
  15960. HTT_CHECK_SET_VAL(HTT_SRING_SETUP_DONE_STATUS, _val); \
  15961. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_STATUS_S)); \
  15962. } while (0)
  15963. /**
  15964. * @brief target -> flow map flow info
  15965. *
  15966. * MSG_TYPE => HTT_T2H_MSG_TYPE_MAP_FLOW_INFO
  15967. *
  15968. * @details
  15969. * HTT TX map flow entry with tqm flow pointer
  15970. * Sent from firmware to host to add tqm flow pointer in corresponding
  15971. * flow search entry. Flow metadata is replayed back to host as part of this
  15972. * struct to enable host to find the specific flow search entry
  15973. *
  15974. * The message would appear as follows:
  15975. *
  15976. * |31 28|27 18|17 14|13 8|7 0|
  15977. * |-------+------------------------------------------+----------------|
  15978. * | rsvd0 | fse_hsh_idx | msg_type |
  15979. * |-------------------------------------------------------------------|
  15980. * | rsvd1 | tid | peer_id |
  15981. * |-------------------------------------------------------------------|
  15982. * | tqm_flow_pntr_lo |
  15983. * |-------------------------------------------------------------------|
  15984. * | tqm_flow_pntr_hi |
  15985. * |-------------------------------------------------------------------|
  15986. * | fse_meta_data |
  15987. * |-------------------------------------------------------------------|
  15988. *
  15989. * The message is interpreted as follows:
  15990. *
  15991. * dword0 - b'0:7 - msg_type: This will be set to 0x1b
  15992. * (HTT_T2H_MSG_TYPE_MAP_FLOW_INFO)
  15993. *
  15994. * dword0 - b'8:27 - fse_hsh_idx: Flow search table index provided by host
  15995. * for this flow entry
  15996. *
  15997. * dword0 - b'28:31 - rsvd0: Reserved for future use
  15998. *
  15999. * dword1 - b'0:13 - peer_id: Software peer id given by host during association
  16000. *
  16001. * dword1 - b'14:17 - tid
  16002. *
  16003. * dword1 - b'18:31 - rsvd1: Reserved for future use
  16004. *
  16005. * dword2 - b'0:31 - tqm_flow_pntr_lo: Lower 32 bits of TQM flow pointer
  16006. *
  16007. * dword3 - b'0:31 - tqm_flow_pntr_hi: Higher 32 bits of TQM flow pointer
  16008. *
  16009. * dword4 - b'0:31 - fse_meta_data: Replay back TX flow search metadata
  16010. * given by host
  16011. */
  16012. PREPACK struct htt_tx_map_flow_info {
  16013. A_UINT32
  16014. msg_type: 8,
  16015. fse_hsh_idx: 20,
  16016. rsvd0: 4;
  16017. A_UINT32
  16018. peer_id: 14,
  16019. tid: 4,
  16020. rsvd1: 14;
  16021. A_UINT32 tqm_flow_pntr_lo;
  16022. A_UINT32 tqm_flow_pntr_hi;
  16023. struct htt_tx_flow_metadata fse_meta_data;
  16024. } POSTPACK;
  16025. /* DWORD 0 */
  16026. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M 0x0fffff00
  16027. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S 8
  16028. /* DWORD 1 */
  16029. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_M 0x00003fff
  16030. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_S 0
  16031. #define HTT_TX_MAP_FLOW_INFO_TID_M 0x0003c000
  16032. #define HTT_TX_MAP_FLOW_INFO_TID_S 14
  16033. /* DWORD 0 */
  16034. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_GET(_var) \
  16035. (((_var) & HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_M) >> \
  16036. HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)
  16037. #define HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_SET(_var, _val) \
  16038. do { \
  16039. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX, _val); \
  16040. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_FSE_HSH_IDX_S)); \
  16041. } while (0)
  16042. /* DWORD 1 */
  16043. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_GET(_var) \
  16044. (((_var) & HTT_TX_MAP_FLOW_INFO_PEER_ID_M) >> \
  16045. HTT_TX_MAP_FLOW_INFO_PEER_ID_S)
  16046. #define HTT_TX_MAP_FLOW_INFO_PEER_ID_SET(_var, _val) \
  16047. do { \
  16048. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_PEER_ID_IDX, _val); \
  16049. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_PEER_ID_S)); \
  16050. } while (0)
  16051. #define HTT_TX_MAP_FLOW_INFO_TID_GET(_var) \
  16052. (((_var) & HTT_TX_MAP_FLOW_INFO_TID_M) >> \
  16053. HTT_TX_MAP_FLOW_INFO_TID_S)
  16054. #define HTT_TX_MAP_FLOW_INFO_TID_SET(_var, _val) \
  16055. do { \
  16056. HTT_CHECK_SET_VAL(HTT_TX_MAP_FLOW_INFO_TID_IDX, _val); \
  16057. ((_var) |= ((_val) << HTT_TX_MAP_FLOW_INFO_TID_S)); \
  16058. } while (0)
  16059. /*
  16060. * htt_dbg_ext_stats_status -
  16061. * present - The requested stats have been delivered in full.
  16062. * This indicates that either the stats information was contained
  16063. * in its entirety within this message, or else this message
  16064. * completes the delivery of the requested stats info that was
  16065. * partially delivered through earlier STATS_CONF messages.
  16066. * partial - The requested stats have been delivered in part.
  16067. * One or more subsequent STATS_CONF messages with the same
  16068. * cookie value will be sent to deliver the remainder of the
  16069. * information.
  16070. * error - The requested stats could not be delivered, for example due
  16071. * to a shortage of memory to construct a message holding the
  16072. * requested stats.
  16073. * invalid - The requested stat type is either not recognized, or the
  16074. * target is configured to not gather the stats type in question.
  16075. */
  16076. enum htt_dbg_ext_stats_status {
  16077. HTT_DBG_EXT_STATS_STATUS_PRESENT = 0,
  16078. HTT_DBG_EXT_STATS_STATUS_PARTIAL = 1,
  16079. HTT_DBG_EXT_STATS_STATUS_ERROR = 2,
  16080. HTT_DBG_EXT_STATS_STATUS_INVALID = 3,
  16081. };
  16082. /**
  16083. * @brief target -> host ppdu stats upload
  16084. *
  16085. * MSG_TYPE => HTT_T2H_MSG_TYPE_PPDU_STATS_IND
  16086. *
  16087. * @details
  16088. * The following field definitions describe the format of the HTT target
  16089. * to host ppdu stats indication message.
  16090. *
  16091. *
  16092. * |31 16|15 12|11 10|9 8|7 0 |
  16093. * |----------------------------------------------------------------------|
  16094. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  16095. * |----------------------------------------------------------------------|
  16096. * | ppdu_id |
  16097. * |----------------------------------------------------------------------|
  16098. * | Timestamp in us |
  16099. * |----------------------------------------------------------------------|
  16100. * | reserved |
  16101. * |----------------------------------------------------------------------|
  16102. * | type-specific stats info |
  16103. * | (see htt_ppdu_stats.h) |
  16104. * |----------------------------------------------------------------------|
  16105. * Header fields:
  16106. * - MSG_TYPE
  16107. * Bits 7:0
  16108. * Purpose: Identifies this is a PPDU STATS indication
  16109. * message.
  16110. * Value: 0x1d (HTT_T2H_MSG_TYPE_PPDU_STATS_IND)
  16111. * - mac_id
  16112. * Bits 9:8
  16113. * Purpose: mac_id of this ppdu_id
  16114. * Value: 0-3
  16115. * - pdev_id
  16116. * Bits 11:10
  16117. * Purpose: pdev_id of this ppdu_id
  16118. * Value: 0-3
  16119. * 0 (for rings at SOC level),
  16120. * 1/2/3 PDEV -> 0/1/2
  16121. * - payload_size
  16122. * Bits 31:16
  16123. * Purpose: total tlv size
  16124. * Value: payload_size in bytes
  16125. */
  16126. #define HTT_T2H_PPDU_STATS_IND_HDR_SIZE 16
  16127. #define HTT_T2H_PPDU_STATS_MAC_ID_M 0x00000300
  16128. #define HTT_T2H_PPDU_STATS_MAC_ID_S 8
  16129. #define HTT_T2H_PPDU_STATS_PDEV_ID_M 0x00000C00
  16130. #define HTT_T2H_PPDU_STATS_PDEV_ID_S 10
  16131. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M 0xFFFF0000
  16132. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S 16
  16133. #define HTT_T2H_PPDU_STATS_PPDU_ID_M 0xFFFFFFFF
  16134. #define HTT_T2H_PPDU_STATS_PPDU_ID_S 0
  16135. #define HTT_T2H_PPDU_STATS_MAC_ID_SET(word, value) \
  16136. do { \
  16137. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_MAC_ID, value); \
  16138. (word) |= (value) << HTT_T2H_PPDU_STATS_MAC_ID_S; \
  16139. } while (0)
  16140. #define HTT_T2H_PPDU_STATS_MAC_ID_GET(word) \
  16141. (((word) & HTT_T2H_PPDU_STATS_MAC_ID_M) >> \
  16142. HTT_T2H_PPDU_STATS_MAC_ID_S)
  16143. #define HTT_T2H_PPDU_STATS_PDEV_ID_SET(word, value) \
  16144. do { \
  16145. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PDEV_ID, value); \
  16146. (word) |= (value) << HTT_T2H_PPDU_STATS_PDEV_ID_S; \
  16147. } while (0)
  16148. #define HTT_T2H_PPDU_STATS_PDEV_ID_GET(word) \
  16149. (((word) & HTT_T2H_PPDU_STATS_PDEV_ID_M) >> \
  16150. HTT_T2H_PPDU_STATS_PDEV_ID_S)
  16151. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_SET(word, value) \
  16152. do { \
  16153. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PAYLOAD_SIZE, value); \
  16154. (word) |= (value) << HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S; \
  16155. } while (0)
  16156. #define HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_GET(word) \
  16157. (((word) & HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_M) >> \
  16158. HTT_T2H_PPDU_STATS_PAYLOAD_SIZE_S)
  16159. #define HTT_T2H_PPDU_STATS_PPDU_ID_SET(word, value) \
  16160. do { \
  16161. HTT_CHECK_SET_VAL(HTT_T2H_PPDU_STATS_PPDU_ID, value); \
  16162. (word) |= (value) << HTT_T2H_PPDU_STATS_PPDU_ID_S; \
  16163. } while (0)
  16164. #define HTT_T2H_PPDU_STATS_PPDU_ID_GET(word) \
  16165. (((word) & HTT_T2H_PPDU_STATS_PPDU_ID_M) >> \
  16166. HTT_T2H_PPDU_STATS_PPDU_ID_S)
  16167. /* htt_t2h_ppdu_stats_ind_hdr_t
  16168. * This struct contains the fields within the header of the
  16169. * HTT_T2H_PPDU_STATS_IND message, preceding the type-specific
  16170. * stats info.
  16171. * This struct assumes little-endian layout, and thus is only
  16172. * suitable for use within processors known to be little-endian
  16173. * (such as the target).
  16174. * In contrast, the above macros provide endian-portable methods
  16175. * to get and set the bitfields within this PPDU_STATS_IND header.
  16176. */
  16177. typedef struct {
  16178. A_UINT32 msg_type: 8, /* bits 7:0 */
  16179. mac_id: 2, /* bits 9:8 */
  16180. pdev_id: 2, /* bits 11:10 */
  16181. reserved1: 4, /* bits 15:12 */
  16182. payload_size: 16; /* bits 31:16 */
  16183. A_UINT32 ppdu_id;
  16184. A_UINT32 timestamp_us;
  16185. A_UINT32 reserved2;
  16186. } htt_t2h_ppdu_stats_ind_hdr_t;
  16187. /**
  16188. * @brief target -> host extended statistics upload
  16189. *
  16190. * MSG_TYPE => HTT_T2H_MSG_TYPE_EXT_STATS_CONF
  16191. *
  16192. * @details
  16193. * The following field definitions describe the format of the HTT target
  16194. * to host stats upload confirmation message.
  16195. * The message contains a cookie echoed from the HTT host->target stats
  16196. * upload request, which identifies which request the confirmation is
  16197. * for, and a single stats can span over multiple HTT stats indication
  16198. * due to the HTT message size limitation so every HTT ext stats indication
  16199. * will have tag-length-value stats information elements.
  16200. * The tag-length header for each HTT stats IND message also includes a
  16201. * status field, to indicate whether the request for the stat type in
  16202. * question was fully met, partially met, unable to be met, or invalid
  16203. * (if the stat type in question is disabled in the target).
  16204. * A Done bit 1's indicate the end of the of stats info elements.
  16205. *
  16206. *
  16207. * |31 16|15 12|11|10 8|7 5|4 0|
  16208. * |--------------------------------------------------------------|
  16209. * | reserved | msg type |
  16210. * |--------------------------------------------------------------|
  16211. * | cookie LSBs |
  16212. * |--------------------------------------------------------------|
  16213. * | cookie MSBs |
  16214. * |--------------------------------------------------------------|
  16215. * | stats entry length | rsvd | D| S | stat type |
  16216. * |--------------------------------------------------------------|
  16217. * | type-specific stats info |
  16218. * | (see htt_stats.h) |
  16219. * |--------------------------------------------------------------|
  16220. * Header fields:
  16221. * - MSG_TYPE
  16222. * Bits 7:0
  16223. * Purpose: Identifies this is a extended statistics upload confirmation
  16224. * message.
  16225. * Value: 0x1c (HTT_T2H_MSG_TYPE_EXT_STATS_CONF)
  16226. * - COOKIE_LSBS
  16227. * Bits 31:0
  16228. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16229. * message with its preceding host->target stats request message.
  16230. * Value: LSBs of the opaque cookie specified by the host-side requestor
  16231. * - COOKIE_MSBS
  16232. * Bits 31:0
  16233. * Purpose: Provide a mechanism to match a target->host stats confirmation
  16234. * message with its preceding host->target stats request message.
  16235. * Value: MSBs of the opaque cookie specified by the host-side requestor
  16236. *
  16237. * Stats Information Element tag-length header fields:
  16238. * - STAT_TYPE
  16239. * Bits 7:0
  16240. * Purpose: identifies the type of statistics info held in the
  16241. * following information element
  16242. * Value: htt_dbg_ext_stats_type
  16243. * - STATUS
  16244. * Bits 10:8
  16245. * Purpose: indicate whether the requested stats are present
  16246. * Value: htt_dbg_ext_stats_status
  16247. * - DONE
  16248. * Bits 11
  16249. * Purpose:
  16250. * Indicates the completion of the stats entry, this will be the last
  16251. * stats conf HTT segment for the requested stats type.
  16252. * Value:
  16253. * 0 -> the stats retrieval is ongoing
  16254. * 1 -> the stats retrieval is complete
  16255. * - LENGTH
  16256. * Bits 31:16
  16257. * Purpose: indicate the stats information size
  16258. * Value: This field specifies the number of bytes of stats information
  16259. * that follows the element tag-length header.
  16260. * It is expected but not required that this length is a multiple of
  16261. * 4 bytes.
  16262. */
  16263. #define HTT_T2H_EXT_STATS_COOKIE_SIZE 8
  16264. #define HTT_T2H_EXT_STATS_CONF_HDR_SIZE 4
  16265. #define HTT_T2H_EXT_STATS_CONF_TLV_HDR_SIZE 4
  16266. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M 0x000000ff
  16267. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S 0
  16268. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M 0x00000700
  16269. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S 8
  16270. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_M 0x00000800
  16271. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_S 11
  16272. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M 0xffff0000
  16273. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S 16
  16274. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_SET(word, value) \
  16275. do { \
  16276. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_TYPE, value); \
  16277. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S; \
  16278. } while (0)
  16279. #define HTT_T2H_EXT_STATS_CONF_TLV_TYPE_GET(word) \
  16280. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_TYPE_M) >> \
  16281. HTT_T2H_EXT_STATS_CONF_TLV_TYPE_S)
  16282. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_SET(word, value) \
  16283. do { \
  16284. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_STATUS, value); \
  16285. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S; \
  16286. } while (0)
  16287. #define HTT_T2H_EXT_STATS_CONF_TLV_STATUS_GET(word) \
  16288. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_STATUS_M) >> \
  16289. HTT_T2H_EXT_STATS_CONF_TLV_STATUS_S)
  16290. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_SET(word, value) \
  16291. do { \
  16292. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_DONE, value); \
  16293. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_DONE_S; \
  16294. } while (0)
  16295. #define HTT_T2H_EXT_STATS_CONF_TLV_DONE_GET(word) \
  16296. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_DONE_M) >> \
  16297. HTT_T2H_EXT_STATS_CONF_TLV_DONE_S)
  16298. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_SET(word, value) \
  16299. do { \
  16300. HTT_CHECK_SET_VAL(HTT_T2H_EXT_STATS_CONF_TLV_LENGTH, value); \
  16301. (word) |= (value) << HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S; \
  16302. } while (0)
  16303. #define HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_GET(word) \
  16304. (((word) & HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_M) >> \
  16305. HTT_T2H_EXT_STATS_CONF_TLV_LENGTH_S)
  16306. /**
  16307. * @brief target -> host streaming statistics upload
  16308. *
  16309. * MSG_TYPE => HTT_T2H_MSG_TYPE_STREAMING_STATS_IND
  16310. *
  16311. * @details
  16312. * The following field definitions describe the format of the HTT target
  16313. * to host streaming stats upload indication message.
  16314. * The host can use a STREAMING_STATS_REQ message to enable the target to
  16315. * produce an ongoing series of STREAMING_STATS_IND messages, and can also
  16316. * use the STREAMING_STATS_REQ message to halt the target's production of
  16317. * STREAMING_STATS_IND messages.
  16318. * The STREAMING_STATS_IND message contains a payload of TLVs containing
  16319. * the stats enabled by the host's STREAMING_STATS_REQ message.
  16320. *
  16321. * |31 8|7 0|
  16322. * |--------------------------------------------------------------|
  16323. * | reserved | msg type |
  16324. * |--------------------------------------------------------------|
  16325. * | type-specific stats info |
  16326. * | (see htt_stats.h) |
  16327. * |--------------------------------------------------------------|
  16328. * Header fields:
  16329. * - MSG_TYPE
  16330. * Bits 7:0
  16331. * Purpose: Identifies this as a streaming statistics upload indication
  16332. * message.
  16333. * Value: 0x2f (HTT_T2H_MSG_TYPE_STREAMING_STATS_IND)
  16334. */
  16335. #define HTT_T2H_STREAMING_STATS_IND_HDR_SIZE 4
  16336. typedef enum {
  16337. HTT_PEER_TYPE_DEFAULT = 0, /* Generic/Non-BSS/Self Peer */
  16338. HTT_PEER_TYPE_BSS = 1, /* Peer is BSS Peer entry */
  16339. HTT_PEER_TYPE_TDLS = 2, /* Peer is a TDLS Peer */
  16340. HTT_PEER_TYPE_OCB = 3, /* Peer is a OCB Peer */
  16341. HTT_PEER_TYPE_NAN_DATA = 4, /* Peer is NAN DATA */
  16342. HTT_PEER_TYPE_HOST_MAX = 127, /* Host <-> Target Peer type is assigned up to 127 */
  16343. /* Reserved from 128 - 255 for target internal use.*/
  16344. HTT_PEER_TYPE_ROAMOFFLOAD_TEMP = 128, /* Temporarily created during offload roam */
  16345. } HTT_PEER_TYPE;
  16346. /** macro to convert MAC address from char array to HTT word format */
  16347. #define HTT_CHAR_ARRAY_TO_MAC_ADDR(c_macaddr, phtt_mac_addr) do { \
  16348. (phtt_mac_addr)->mac_addr31to0 = \
  16349. (((c_macaddr)[0] << 0) | \
  16350. ((c_macaddr)[1] << 8) | \
  16351. ((c_macaddr)[2] << 16) | \
  16352. ((c_macaddr)[3] << 24)); \
  16353. (phtt_mac_addr)->mac_addr47to32 = ((c_macaddr)[4] | ((c_macaddr)[5] << 8));\
  16354. } while (0)
  16355. /**
  16356. * @brief target -> host monitor mac header indication message
  16357. *
  16358. * MSG_TYPE => HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND
  16359. *
  16360. * @details
  16361. * The following diagram shows the format of the monitor mac header message
  16362. * sent from the target to the host.
  16363. * This message is primarily sent when promiscuous rx mode is enabled.
  16364. * One message is sent per rx PPDU.
  16365. *
  16366. * |31 24|23 16|15 8|7 0|
  16367. * |-------------------------------------------------------------|
  16368. * | peer_id | reserved0 | msg_type |
  16369. * |-------------------------------------------------------------|
  16370. * | reserved1 | num_mpdu |
  16371. * |-------------------------------------------------------------|
  16372. * | struct hw_rx_desc |
  16373. * | (see wal_rx_desc.h) |
  16374. * |-------------------------------------------------------------|
  16375. * | struct ieee80211_frame_addr4 |
  16376. * | (see ieee80211_defs.h) |
  16377. * |-------------------------------------------------------------|
  16378. * | struct ieee80211_frame_addr4 |
  16379. * | (see ieee80211_defs.h) |
  16380. * |-------------------------------------------------------------|
  16381. * | ...... |
  16382. * |-------------------------------------------------------------|
  16383. *
  16384. * Header fields:
  16385. * - msg_type
  16386. * Bits 7:0
  16387. * Purpose: Identifies this is a monitor mac header indication message.
  16388. * Value: 0x20 (HTT_T2H_MSG_TYPE_MONITOR_MAC_HEADER_IND)
  16389. * - peer_id
  16390. * Bits 31:16
  16391. * Purpose: Software peer id given by host during association,
  16392. * During promiscuous mode, the peer ID will be invalid (0xFF)
  16393. * for rx PPDUs received from unassociated peers.
  16394. * Value: peer ID (for associated peers) or 0xFF (for unassociated peers)
  16395. * - num_mpdu
  16396. * Bits 15:0
  16397. * Purpose: The number of MPDU frame headers (struct ieee80211_frame_addr4)
  16398. * delivered within the message.
  16399. * Value: 1 to 32
  16400. * num_mpdu is limited to a maximum value of 32, due to buffer
  16401. * size limits. For PPDUs with more than 32 MPDUs, only the
  16402. * ieee80211_frame_addr4 headers from the first 32 MPDUs within
  16403. * the PPDU will be provided.
  16404. */
  16405. #define HTT_T2H_MONITOR_MAC_HEADER_IND_HDR_SIZE 8
  16406. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M 0xFFFF0000
  16407. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S 16
  16408. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M 0x0000FFFF
  16409. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S 0
  16410. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_SET(word, value) \
  16411. do { \
  16412. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_PEER_ID, value); \
  16413. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S; \
  16414. } while (0)
  16415. #define HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_GET(word) \
  16416. (((word) & HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_M) >> \
  16417. HTT_T2H_MONITOR_MAC_HEADER_PEER_ID_S)
  16418. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_SET(word, value) \
  16419. do { \
  16420. HTT_CHECK_SET_VAL(HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU, value); \
  16421. (word) |= (value) << HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S; \
  16422. } while (0)
  16423. #define HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_GET(word) \
  16424. (((word) & HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_M) >> \
  16425. HTT_T2H_MONITOR_MAC_HEADER_NUM_MPDU_S)
  16426. /**
  16427. * @brief target -> host flow pool resize Message
  16428. *
  16429. * MSG_TYPE => HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE
  16430. *
  16431. * @details
  16432. * HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE message is sent by the target when
  16433. * the flow pool associated with the specified ID is resized
  16434. *
  16435. * The message would appear as follows:
  16436. *
  16437. * |31 16|15 8|7 0|
  16438. * |---------------------------------+----------------+----------------|
  16439. * | reserved0 | Msg type |
  16440. * |-------------------------------------------------------------------|
  16441. * | flow pool new size | flow pool ID |
  16442. * |-------------------------------------------------------------------|
  16443. *
  16444. * The message is interpreted as follows:
  16445. * b'0:7 - msg_type: This will be set to 0x21
  16446. * (HTT_T2H_MSG_TYPE_FLOW_POOL_RESIZE)
  16447. *
  16448. * b'0:15 - flow pool ID: Existing flow pool ID
  16449. *
  16450. * b'16:31 - flow pool new size: new pool size for existing flow pool ID
  16451. *
  16452. */
  16453. PREPACK struct htt_flow_pool_resize_t {
  16454. A_UINT32 msg_type:8,
  16455. reserved0:24;
  16456. A_UINT32 flow_pool_id:16,
  16457. flow_pool_new_size:16;
  16458. } POSTPACK;
  16459. #define HTT_FLOW_POOL_RESIZE_SZ (sizeof(struct htt_flow_pool_resize_t))
  16460. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M 0x0000ffff
  16461. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S 0
  16462. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M 0xffff0000
  16463. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S 16
  16464. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_GET(_var) \
  16465. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_M) >> \
  16466. HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)
  16467. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_SET(_var, _val) \
  16468. do { \
  16469. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID, _val); \
  16470. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_ID_S)); \
  16471. } while (0)
  16472. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_GET(_var) \
  16473. (((_var) & HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_M) >> \
  16474. HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)
  16475. #define HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_SET(_var, _val) \
  16476. do { \
  16477. HTT_CHECK_SET_VAL(HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE, _val); \
  16478. ((_var) |= ((_val) << HTT_FLOW_POOL_RESIZE_FLOW_POOL_NEW_SIZE_S)); \
  16479. } while (0)
  16480. #define HTT_CFR_CAPTURE_MAGIC_PATTERN 0xCCCCCCCC
  16481. #define HTT_CFR_CAPTURE_READ_INDEX_OFFSET 0 /* bytes */
  16482. #define HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES 4
  16483. #define HTT_CFR_CAPTURE_WRITE_INDEX_OFFSET /* bytes */ \
  16484. (HTT_CFR_CAPTURE_READ_INDEX_OFFSET + HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES)
  16485. #define HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES 4
  16486. #define HTT_CFR_CAPTURE_SIZEOF_MAGIC_PATTERN_BYTES 4
  16487. /*
  16488. * The read and write indices point to the data within the host buffer.
  16489. * Because the first 4 bytes of the host buffer is used for the read index and
  16490. * the next 4 bytes for the write index, the data itself starts at offset 8.
  16491. * The read index and write index are the byte offsets from the base of the
  16492. * meta-data buffer, and thus have a minimum value of 8 rather than 0.
  16493. * Refer the ASCII text picture below.
  16494. */
  16495. #define HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX \
  16496. (HTT_CFR_CAPTURE_SIZEOF_READ_INDEX_BYTES + \
  16497. HTT_CFR_CAPTURE_SIZEOF_WRITE_INDEX_BYTES)
  16498. /*
  16499. ***************************************************************************
  16500. *
  16501. * Layout when CFR capture message type is 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16502. *
  16503. ***************************************************************************
  16504. *
  16505. * The memory allocated by WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID is used
  16506. * in the below format. The HTT message 'htt_cfr_dump_compl_ind' is sent by
  16507. * FW to Host whenever a CFR capture (CFR data1 or CFR data2 etc.,) is
  16508. * written into the Host memory region mentioned below.
  16509. *
  16510. * Read index is updated by the Host. At any point of time, the read index will
  16511. * indicate the index that will next be read by the Host. The read index is
  16512. * in units of bytes offset from the base of the meta-data buffer.
  16513. *
  16514. * Write index is updated by the FW. At any point of time, the write index will
  16515. * indicate from where the FW can start writing any new data. The write index is
  16516. * in units of bytes offset from the base of the meta-data buffer.
  16517. *
  16518. * If the Host is not fast enough in reading the CFR data, any new capture data
  16519. * would be dropped if there is no space left to write the new captures.
  16520. *
  16521. * The last 4 bytes of the memory region will have the magic pattern
  16522. * HTT_CFR_CAPTURE_MAGIC_PATTERN. This can be used to ensure that the FW does
  16523. * not overrun the host buffer.
  16524. *
  16525. * ,--------------------. read and write indices store the
  16526. * | | byte offset from the base of the
  16527. * | ,--------+--------. meta-data buffer to the next
  16528. * | | | | location within the data buffer
  16529. * | | v v that will be read / written
  16530. * ************************************************************************
  16531. * * Read * Write * * Magic *
  16532. * * index * index * CFR data1 ...... CFR data N * pattern *
  16533. * * (4 bytes) * (4 bytes) * * (4 bytes)*
  16534. * ************************************************************************
  16535. * |<---------- data buffer ---------->|
  16536. *
  16537. * |<----------------- meta-data buffer allocated in Host ----------------|
  16538. *
  16539. * Note:
  16540. * - Considering the 4 bytes needed to store the Read index (R) and the
  16541. * Write index (W), the initial value is as follows:
  16542. * R = W = HTT_CFR_CAPTURE_INITIAL_RW_START_INDEX
  16543. * - Buffer empty condition:
  16544. * R = W
  16545. *
  16546. * Regarding CFR data format:
  16547. * --------------------------
  16548. *
  16549. * Each CFR tone is stored in HW as 16-bits with the following format:
  16550. * {bits[15:12], bits[11:6], bits[5:0]} =
  16551. * {unsigned exponent (4 bits),
  16552. * signed mantissa_real (6 bits),
  16553. * signed mantissa_imag (6 bits)}
  16554. *
  16555. * CFR_real = mantissa_real * 2^(exponent-5)
  16556. * CFR_imag = mantissa_imag * 2^(exponent-5)
  16557. *
  16558. *
  16559. * The CFR data is written to the 16-bit unsigned output array (buff) in
  16560. * ascending tone order. For example, the Legacy20 CFR is output as follows:
  16561. *
  16562. * buff[0]: [CFR_exp[-26], CFR_mant_real[-26], CFR_mant_imag[-26]]
  16563. * buff[1]: [CFR_exp[-25], CFR_mant_real[-25], CFR_mant_imag[-25]]
  16564. * .
  16565. * .
  16566. * .
  16567. * buff[N-2]: [CFR_exp[25], CFR_mant_real[25], CFR_mant_imag[25]]
  16568. * buff[N-1]: [CFR_exp[26], CFR_mant_real[26], CFR_mant_imag[26]]
  16569. */
  16570. /* Bandwidth of peer CFR captures */
  16571. typedef enum {
  16572. HTT_PEER_CFR_CAPTURE_BW_20MHZ = 0,
  16573. HTT_PEER_CFR_CAPTURE_BW_40MHZ = 1,
  16574. HTT_PEER_CFR_CAPTURE_BW_80MHZ = 2,
  16575. HTT_PEER_CFR_CAPTURE_BW_160MHZ = 3,
  16576. HTT_PEER_CFR_CAPTURE_BW_80_80MHZ = 4,
  16577. HTT_PEER_CFR_CAPTURE_BW_MAX,
  16578. } HTT_PEER_CFR_CAPTURE_BW;
  16579. /* Mode of the peer CFR captures. The type of RX frame for which the CFR
  16580. * was captured
  16581. */
  16582. typedef enum {
  16583. HTT_PEER_CFR_CAPTURE_MODE_LEGACY = 0,
  16584. HTT_PEER_CFR_CAPTURE_MODE_DUP_LEGACY = 1,
  16585. HTT_PEER_CFR_CAPTURE_MODE_HT = 2,
  16586. HTT_PEER_CFR_CAPTURE_MODE_VHT = 3,
  16587. HTT_PEER_CFR_CAPTURE_MODE_MAX,
  16588. } HTT_PEER_CFR_CAPTURE_MODE;
  16589. typedef enum {
  16590. /* This message type is currently used for the below purpose:
  16591. *
  16592. * - capture_method = WMI_PEER_CFR_CAPTURE_METHOD_NULL_FRAME in the
  16593. * wmi_peer_cfr_capture_cmd.
  16594. * If payload_present bit is set to 0 then the associated memory region
  16595. * gets allocated through WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID.
  16596. * If payload_present bit is set to 1 then CFR dump is part of the HTT
  16597. * message; the CFR dump will be present at the end of the message,
  16598. * after the chan_phy_mode.
  16599. */
  16600. HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 = 0x1,
  16601. /* Always keep this last */
  16602. HTT_PEER_CFR_CAPTURE_MSG_TYPE_MAX,
  16603. } HTT_PEER_CFR_CAPTURE_MSG_TYPE;
  16604. /**
  16605. * @brief target -> host CFR dump completion indication message definition
  16606. * htt_cfr_dump_compl_ind when the version is HTT_PEER_CFR_CAPTURE_MSG_TYPE_1.
  16607. *
  16608. * MSG_TYPE => HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND
  16609. *
  16610. * @details
  16611. * The following diagram shows the format of the Channel Frequency Response
  16612. * (CFR) dump completion indication. This inidcation is sent to the Host when
  16613. * the channel capture of a peer is copied by Firmware into the Host memory
  16614. *
  16615. * **************************************************************************
  16616. *
  16617. * Message format when the CFR capture message type is
  16618. * 'HTT_PEER_CFR_CAPTURE_MSG_TYPE_1'
  16619. *
  16620. * **************************************************************************
  16621. *
  16622. * |31 16|15 |8|7 0|
  16623. * |----------------------------------------------------------------|
  16624. * header: | reserved |P| msg_type |
  16625. * word 0 | | | |
  16626. * |----------------------------------------------------------------|
  16627. * payload: | cfr_capture_msg_type |
  16628. * word 1 | |
  16629. * |----------------------------------------------------------------|
  16630. * | vdev_id | captype | chbw | sts | mode | capbw |S| req_id |
  16631. * word 2 | | | | | | | | |
  16632. * |----------------------------------------------------------------|
  16633. * | mac_addr31to0 |
  16634. * word 3 | |
  16635. * |----------------------------------------------------------------|
  16636. * | unused / reserved | mac_addr47to32 |
  16637. * word 4 | | |
  16638. * |----------------------------------------------------------------|
  16639. * | index |
  16640. * word 5 | |
  16641. * |----------------------------------------------------------------|
  16642. * | length |
  16643. * word 6 | |
  16644. * |----------------------------------------------------------------|
  16645. * | timestamp |
  16646. * word 7 | |
  16647. * |----------------------------------------------------------------|
  16648. * | counter |
  16649. * word 8 | |
  16650. * |----------------------------------------------------------------|
  16651. * | chan_mhz |
  16652. * word 9 | |
  16653. * |----------------------------------------------------------------|
  16654. * | band_center_freq1 |
  16655. * word 10 | |
  16656. * |----------------------------------------------------------------|
  16657. * | band_center_freq2 |
  16658. * word 11 | |
  16659. * |----------------------------------------------------------------|
  16660. * | chan_phy_mode |
  16661. * word 12 | |
  16662. * |----------------------------------------------------------------|
  16663. * where,
  16664. * P - payload present bit (payload_present explained below)
  16665. * req_id - memory request id (mem_req_id explained below)
  16666. * S - status field (status explained below)
  16667. * capbw - capture bandwidth (capture_bw explained below)
  16668. * mode - mode of capture (mode explained below)
  16669. * sts - space time streams (sts_count explained below)
  16670. * chbw - channel bandwidth (channel_bw explained below)
  16671. * captype - capture type (cap_type explained below)
  16672. *
  16673. * The following field definitions describe the format of the CFR dump
  16674. * completion indication sent from the target to the host
  16675. *
  16676. * Header fields:
  16677. *
  16678. * Word 0
  16679. * - msg_type
  16680. * Bits 7:0
  16681. * Purpose: Identifies this as CFR TX completion indication
  16682. * Value: 0x22 (HTT_T2H_MSG_TYPE_CFR_DUMP_COMPL_IND)
  16683. * - payload_present
  16684. * Bit 8
  16685. * Purpose: Identifies how CFR data is sent to host
  16686. * Value: 0 - If CFR Payload is written to host memory
  16687. * 1 - If CFR Payload is sent as part of HTT message
  16688. * (This is the requirement for SDIO/USB where it is
  16689. * not possible to write CFR data to host memory)
  16690. * - reserved
  16691. * Bits 31:9
  16692. * Purpose: Reserved
  16693. * Value: 0
  16694. *
  16695. * Payload fields:
  16696. *
  16697. * Word 1
  16698. * - cfr_capture_msg_type
  16699. * Bits 31:0
  16700. * Purpose: Contains the type of the message HTT_PEER_CFR_CAPTURE_MSG_TYPE
  16701. * to specify the format used for the remainder of the message
  16702. * Value: HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16703. * (currently only MSG_TYPE_1 is defined)
  16704. *
  16705. * Word 2
  16706. * - mem_req_id
  16707. * Bits 6:0
  16708. * Purpose: Contain the mem request id of the region where the CFR capture
  16709. * has been stored - of type WMI_HOST_MEM_REQ_ID
  16710. * Value: WMI_CHANNEL_CAPTURE_HOST_MEM_REQ_ID (if payload_present is 1,
  16711. this value is invalid)
  16712. * - status
  16713. * Bit 7
  16714. * Purpose: Boolean value carrying the status of the CFR capture of the peer
  16715. * Value: 1 (True) - Successful; 0 (False) - Not successful
  16716. * - capture_bw
  16717. * Bits 10:8
  16718. * Purpose: Carry the bandwidth of the CFR capture
  16719. * Value: Bandwidth of the CFR capture of type HTT_PEER_CFR_CAPTURE_BW
  16720. * - mode
  16721. * Bits 13:11
  16722. * Purpose: Carry the mode of the rx frame for which the CFR was captured
  16723. * Value: Mode of the CFR capture of type HTT_PEER_CFR_CAPTURE_MODE
  16724. * - sts_count
  16725. * Bits 16:14
  16726. * Purpose: Carry the number of space time streams
  16727. * Value: Number of space time streams
  16728. * - channel_bw
  16729. * Bits 19:17
  16730. * Purpose: Carry the bandwidth of the channel of the vdev performing the
  16731. * measurement
  16732. * Value: Bandwidth of the channel (of type HTT_PEER_CFR_CAPTURE_BW)
  16733. * - cap_type
  16734. * Bits 23:20
  16735. * Purpose: Carry the type of the capture
  16736. * Value: Capture type (of type WMI_PEER_CFR_CAPTURE_METHOD)
  16737. * - vdev_id
  16738. * Bits 31:24
  16739. * Purpose: Carry the virtual device id
  16740. * Value: vdev ID
  16741. *
  16742. * Word 3
  16743. * - mac_addr31to0
  16744. * Bits 31:0
  16745. * Purpose: Contain the bits 31:0 of the peer MAC address
  16746. * Value: Bits 31:0 of the peer MAC address
  16747. *
  16748. * Word 4
  16749. * - mac_addr47to32
  16750. * Bits 15:0
  16751. * Purpose: Contain the bits 47:32 of the peer MAC address
  16752. * Value: Bits 47:32 of the peer MAC address
  16753. *
  16754. * Word 5
  16755. * - index
  16756. * Bits 31:0
  16757. * Purpose: Contain the index at which this CFR dump was written in the Host
  16758. * allocated memory. This index is the number of bytes from the base address.
  16759. * Value: Index position
  16760. *
  16761. * Word 6
  16762. * - length
  16763. * Bits 31:0
  16764. * Purpose: Carry the length of the CFR capture of the peer, in bytes
  16765. * Value: Length of the CFR capture of the peer
  16766. *
  16767. * Word 7
  16768. * - timestamp
  16769. * Bits 31:0
  16770. * Purpose: Carry the time at which the CFR was captured in the hardware. The
  16771. * clock used for this timestamp is private to the target and not visible to
  16772. * the host i.e., Host can interpret only the relative timestamp deltas from
  16773. * one message to the next, but can't interpret the absolute timestamp from a
  16774. * single message.
  16775. * Value: Timestamp in microseconds
  16776. *
  16777. * Word 8
  16778. * - counter
  16779. * Bits 31:0
  16780. * Purpose: Carry the count of the current CFR capture from FW. This is
  16781. * helpful to identify any drops in FW in any scenario (e.g., lack of space
  16782. * in host memory)
  16783. * Value: Count of the current CFR capture
  16784. *
  16785. * Word 9
  16786. * - chan_mhz
  16787. * Bits 31:0
  16788. * Purpose: Carry the primary 20 MHz channel frequency in MHz of the VDEV
  16789. * Value: Primary 20 channel frequency
  16790. *
  16791. * Word 10
  16792. * - band_center_freq1
  16793. * Bits 31:0
  16794. * Purpose: Carry the center frequency 1 in MHz of the VDEV
  16795. * Value: Center frequency 1 in MHz
  16796. *
  16797. * Word 11
  16798. * - band_center_freq2
  16799. * Bits 31:0
  16800. * Purpose: Carry the center frequency 2 in MHz. valid only for 11acvht of
  16801. * the VDEV
  16802. * 80plus80 mode
  16803. * Value: Center frequency 2 in MHz
  16804. *
  16805. * Word 12
  16806. * - chan_phy_mode
  16807. * Bits 31:0
  16808. * Purpose: Carry the phy mode of the channel, of the VDEV
  16809. * Value: WLAN_PHY_MODE of the channel defined in wlan_defs.h
  16810. */
  16811. PREPACK struct htt_cfr_dump_ind_type_1 {
  16812. A_UINT32 mem_req_id:7,
  16813. status:1,
  16814. capture_bw:3,
  16815. mode:3,
  16816. sts_count:3,
  16817. channel_bw:3,
  16818. cap_type:4,
  16819. vdev_id:8;
  16820. htt_mac_addr addr;
  16821. A_UINT32 index;
  16822. A_UINT32 length;
  16823. A_UINT32 timestamp;
  16824. A_UINT32 counter;
  16825. struct htt_chan_change_msg chan;
  16826. } POSTPACK;
  16827. PREPACK struct htt_cfr_dump_compl_ind {
  16828. A_UINT32 msg_type; /* HTT_PEER_CFR_CAPTURE_MSG_TYPE */
  16829. union {
  16830. /* Message format when msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1 */
  16831. struct htt_cfr_dump_ind_type_1 htt_cfr_dump_compl_ind_type_1;
  16832. /* If there is a need to change the memory layout and its associated
  16833. * HTT indication format, a new CFR capture message type can be
  16834. * introduced and added into this union.
  16835. */
  16836. };
  16837. } POSTPACK;
  16838. /*
  16839. * Get / set macros for the bit fields within WORD-1 of htt_cfr_dump_compl_ind,
  16840. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16841. */
  16842. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M 0x00000100
  16843. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S 8
  16844. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_SET(word, value) \
  16845. do { \
  16846. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID, value); \
  16847. (word) |= (value) << HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S; \
  16848. } while(0)
  16849. #define HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_GET(word) \
  16850. (((word) & HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_M) >> \
  16851. HTT_T2H_CFR_DUMP_PAYLOAD_PRESENT_ID_S)
  16852. /*
  16853. * Get / set macros for the bit fields within WORD-2 of htt_cfr_dump_compl_ind,
  16854. * msg_type = HTT_PEER_CFR_CAPTURE_MSG_TYPE_1
  16855. */
  16856. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M 0X0000007F
  16857. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S 0
  16858. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_M 0X00000080
  16859. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_S 7
  16860. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M 0X00000700
  16861. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S 8
  16862. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_M 0X00003800
  16863. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_S 11
  16864. #define HTT_T2H_CFR_DUMP_TYPE1_STS_M 0X0001C000
  16865. #define HTT_T2H_CFR_DUMP_TYPE1_STS_S 14
  16866. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M 0X000E0000
  16867. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S 17
  16868. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M 0X00F00000
  16869. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S 20
  16870. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M 0XFF000000
  16871. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S 24
  16872. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_SET(word, value) \
  16873. do { \
  16874. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID, value); \
  16875. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S; \
  16876. } while (0)
  16877. #define HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_GET(word) \
  16878. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_M) >> \
  16879. HTT_T2H_CFR_DUMP_TYPE1_MEM_REQ_ID_S)
  16880. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_SET(word, value) \
  16881. do { \
  16882. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STATUS, value); \
  16883. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STATUS_S; \
  16884. } while (0)
  16885. #define HTT_T2H_CFR_DUMP_TYPE1_STATUS_GET(word) \
  16886. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STATUS_M) >> \
  16887. HTT_T2H_CFR_DUMP_TYPE1_STATUS_S)
  16888. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_SET(word, value) \
  16889. do { \
  16890. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_BW, value); \
  16891. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S; \
  16892. } while (0)
  16893. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_GET(word) \
  16894. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_M) >> \
  16895. HTT_T2H_CFR_DUMP_TYPE1_CAP_BW_S)
  16896. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_SET(word, value) \
  16897. do { \
  16898. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_MODE, value); \
  16899. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_MODE_S; \
  16900. } while (0)
  16901. #define HTT_T2H_CFR_DUMP_TYPE1_MODE_GET(word) \
  16902. (((word) & HTT_T2H_CFR_DUMP_TYPE1_MODE_M) >> \
  16903. HTT_T2H_CFR_DUMP_TYPE1_MODE_S)
  16904. #define HTT_T2H_CFR_DUMP_TYPE1_STS_SET(word, value) \
  16905. do { \
  16906. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_STS, value); \
  16907. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_STS_S; \
  16908. } while (0)
  16909. #define HTT_T2H_CFR_DUMP_TYPE1_STS_GET(word) \
  16910. (((word) & HTT_T2H_CFR_DUMP_TYPE1_STS_M) >> \
  16911. HTT_T2H_CFR_DUMP_TYPE1_STS_S)
  16912. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_SET(word, value) \
  16913. do { \
  16914. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW, value); \
  16915. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S; \
  16916. } while (0)
  16917. #define HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_GET(word) \
  16918. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_M) >> \
  16919. HTT_T2H_CFR_DUMP_TYPE1_CHAN_BW_S)
  16920. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_SET(word, value) \
  16921. do { \
  16922. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE, value); \
  16923. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S; \
  16924. } while (0)
  16925. #define HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_GET(word) \
  16926. (((word) & HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_M) >> \
  16927. HTT_T2H_CFR_DUMP_TYPE1_CAP_TYPE_S)
  16928. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_SET(word, value) \
  16929. do { \
  16930. HTT_CHECK_SET_VAL(HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID, value); \
  16931. (word) |= (value) << HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S; \
  16932. } while (0)
  16933. #define HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_GET(word) \
  16934. (((word) & HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_M) >> \
  16935. HTT_T2H_CFR_DUMP_TYPE1_VDEV_ID_S)
  16936. /**
  16937. * @brief target -> host peer (PPDU) stats message
  16938. *
  16939. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_STATS_IND
  16940. *
  16941. * @details
  16942. * This message is generated by FW when FW is sending stats to host
  16943. * about one or more PPDUs that the FW has transmitted to one or more peers.
  16944. * This message is sent autonomously by the target rather than upon request
  16945. * by the host.
  16946. * The following field definitions describe the format of the HTT target
  16947. * to host peer stats indication message.
  16948. *
  16949. * The HTT_T2H PPDU_STATS_IND message has a header followed by one
  16950. * or more PPDU stats records.
  16951. * Each PPDU stats record uses a htt_tx_ppdu_stats_info TLV.
  16952. * If the details of N PPDUS are sent in one PEER_STATS_IND message,
  16953. * then the message would start with the
  16954. * header, followed by N htt_tx_ppdu_stats_info structures, as depicted
  16955. * below.
  16956. *
  16957. * |31 16|15|14|13 11|10 9|8|7 0|
  16958. * |-------------------------------------------------------------|
  16959. * | reserved |MSG_TYPE |
  16960. * |-------------------------------------------------------------|
  16961. * rec 0 | TLV header |
  16962. * rec 0 |-------------------------------------------------------------|
  16963. * rec 0 | ppdu successful bytes |
  16964. * rec 0 |-------------------------------------------------------------|
  16965. * rec 0 | ppdu retry bytes |
  16966. * rec 0 |-------------------------------------------------------------|
  16967. * rec 0 | ppdu failed bytes |
  16968. * rec 0 |-------------------------------------------------------------|
  16969. * rec 0 | peer id | S|SG| BW | BA |A|rate code|
  16970. * rec 0 |-------------------------------------------------------------|
  16971. * rec 0 | retried MSDUs | successful MSDUs |
  16972. * rec 0 |-------------------------------------------------------------|
  16973. * rec 0 | TX duration | failed MSDUs |
  16974. * rec 0 |-------------------------------------------------------------|
  16975. * ...
  16976. * |-------------------------------------------------------------|
  16977. * rec N | TLV header |
  16978. * rec N |-------------------------------------------------------------|
  16979. * rec N | ppdu successful bytes |
  16980. * rec N |-------------------------------------------------------------|
  16981. * rec N | ppdu retry bytes |
  16982. * rec N |-------------------------------------------------------------|
  16983. * rec N | ppdu failed bytes |
  16984. * rec N |-------------------------------------------------------------|
  16985. * rec N | peer id | S|SG| BW | BA |A|rate code|
  16986. * rec N |-------------------------------------------------------------|
  16987. * rec N | retried MSDUs | successful MSDUs |
  16988. * rec N |-------------------------------------------------------------|
  16989. * rec N | TX duration | failed MSDUs |
  16990. * rec N |-------------------------------------------------------------|
  16991. *
  16992. * where:
  16993. * A = is A-MPDU flag
  16994. * BA = block-ack failure flags
  16995. * BW = bandwidth spec
  16996. * SG = SGI enabled spec
  16997. * S = skipped rate ctrl
  16998. * One htt_tx_ppdu_stats_info instance will have stats for one PPDU
  16999. *
  17000. * Header
  17001. * ------
  17002. * dword0 - b'0:7 - msg_type : 0x23 (HTT_T2H_MSG_TYPE_PEER_STATS_IND)
  17003. * dword0 - b'8:31 - reserved : Reserved for future use
  17004. *
  17005. * payload include below peer_stats information
  17006. * --------------------------------------------
  17007. * @TLV : HTT_PPDU_STATS_INFO_TLV
  17008. * @tx_success_bytes : total successful bytes in the PPDU.
  17009. * @tx_retry_bytes : total retried bytes in the PPDU.
  17010. * @tx_failed_bytes : total failed bytes in the PPDU.
  17011. * @tx_ratecode : rate code used for the PPDU.
  17012. * @is_ampdu : Indicates PPDU is AMPDU or not.
  17013. * @ba_ack_failed : BA/ACK failed for this PPDU
  17014. * b00 -> BA received
  17015. * b01 -> BA failed once
  17016. * b10 -> BA failed twice, when HW retry is enabled.
  17017. * @bw : BW
  17018. * b00 -> 20 MHz
  17019. * b01 -> 40 MHz
  17020. * b10 -> 80 MHz
  17021. * b11 -> 160 MHz (or 80+80)
  17022. * @sg : SGI enabled
  17023. * @s : skipped ratectrl
  17024. * @peer_id : peer id
  17025. * @tx_success_msdus : successful MSDUs
  17026. * @tx_retry_msdus : retried MSDUs
  17027. * @tx_failed_msdus : MSDUs dropped in FW after max retry
  17028. * @tx_duration : Tx duration for the PPDU (microsecond units)
  17029. */
  17030. /**
  17031. * @brief target -> host backpressure event
  17032. *
  17033. * MSG_TYPE => HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND
  17034. *
  17035. * @details
  17036. * HTT_T2H_MSG_TYPE_BKPRESSURE_EVENTID message is sent by the target when
  17037. * continuous backpressure is seen in the LMAC/ UMAC rings software rings.
  17038. * This message will only be sent if the backpressure condition has existed
  17039. * continuously for an initial period (100 ms).
  17040. * Repeat messages with updated information will be sent after each
  17041. * subsequent period (100 ms) as long as the backpressure remains unabated.
  17042. * This message indicates the ring id along with current head and tail index
  17043. * locations (i.e. write and read indices).
  17044. * The backpressure time indicates the time in ms for which continuous
  17045. * backpressure has been observed in the ring.
  17046. *
  17047. * The message format is as follows:
  17048. *
  17049. * |31 24|23 16|15 8|7 0|
  17050. * |----------------+----------------+----------------+----------------|
  17051. * | ring_id | ring_type | pdev_id | msg_type |
  17052. * |-------------------------------------------------------------------|
  17053. * | tail_idx | head_idx |
  17054. * |-------------------------------------------------------------------|
  17055. * | backpressure_time_ms |
  17056. * |-------------------------------------------------------------------|
  17057. *
  17058. * The message is interpreted as follows:
  17059. * dword0 - b'0:7 - msg_type: This will be set to 0x24
  17060. * (HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND)
  17061. * b'8:15 - pdev_id: 0 indicates msg is for UMAC ring.
  17062. * 1, 2, 3 indicates pdev_id 0,1,2 and
  17063. * the msg is for LMAC ring.
  17064. * b'16:23 - ring_type: Refer to enum htt_backpressure_ring_type.
  17065. * b'24:31 - ring_id: Refer enum htt_backpressure_umac_ring_id/
  17066. * htt_backpressure_lmac_ring_id. This represents
  17067. * the ring id for which continuous backpressure
  17068. * is seen
  17069. *
  17070. * dword1 - b'0:15 - head_idx: This indicates the current head index of
  17071. * the ring indicated by the ring_id
  17072. *
  17073. * dword1 - b'16:31 - tail_idx: This indicates the current tail index of
  17074. * the ring indicated by the ring id
  17075. *
  17076. * dword2 - b'0:31 - backpressure_time_ms: Indicates how long continuous
  17077. * backpressure has been seen in the ring
  17078. * indicated by the ring_id.
  17079. * Units = milliseconds
  17080. */
  17081. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_M 0x0000ff00
  17082. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_S 8
  17083. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_M 0x00ff0000
  17084. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_S 16
  17085. #define HTT_T2H_RX_BKPRESSURE_RINGID_M 0xff000000
  17086. #define HTT_T2H_RX_BKPRESSURE_RINGID_S 24
  17087. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M 0x0000ffff
  17088. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S 0
  17089. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M 0xffff0000
  17090. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S 16
  17091. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_M 0xffffffff
  17092. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_S 0
  17093. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_SET(word, value) \
  17094. do { \
  17095. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_PDEV_ID, value); \
  17096. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_PDEV_ID_S; \
  17097. } while (0)
  17098. #define HTT_T2H_RX_BKPRESSURE_PDEV_ID_GET(word) \
  17099. (((word) & HTT_T2H_RX_BKPRESSURE_PDEV_ID_M) >> \
  17100. HTT_T2H_RX_BKPRESSURE_PDEV_ID_S)
  17101. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_SET(word, value) \
  17102. do { \
  17103. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RING_TYPE, value); \
  17104. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RING_TYPE_S; \
  17105. } while (0)
  17106. #define HTT_T2H_RX_BKPRESSURE_RING_TYPE_GET(word) \
  17107. (((word) & HTT_T2H_RX_BKPRESSURE_RING_TYPE_M) >> \
  17108. HTT_T2H_RX_BKPRESSURE_RING_TYPE_S)
  17109. #define HTT_T2H_RX_BKPRESSURE_RINGID_SET(word, value) \
  17110. do { \
  17111. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_RINGID, value); \
  17112. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_RINGID_S; \
  17113. } while (0)
  17114. #define HTT_T2H_RX_BKPRESSURE_RINGID_GET(word) \
  17115. (((word) & HTT_T2H_RX_BKPRESSURE_RINGID_M) >> \
  17116. HTT_T2H_RX_BKPRESSURE_RINGID_S)
  17117. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_SET(word, value) \
  17118. do { \
  17119. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_HEAD_IDX, value); \
  17120. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S; \
  17121. } while (0)
  17122. #define HTT_T2H_RX_BKPRESSURE_HEAD_IDX_GET(word) \
  17123. (((word) & HTT_T2H_RX_BKPRESSURE_HEAD_IDX_M) >> \
  17124. HTT_T2H_RX_BKPRESSURE_HEAD_IDX_S)
  17125. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_SET(word, value) \
  17126. do { \
  17127. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TAIL_IDX, value); \
  17128. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S; \
  17129. } while (0)
  17130. #define HTT_T2H_RX_BKPRESSURE_TAIL_IDX_GET(word) \
  17131. (((word) & HTT_T2H_RX_BKPRESSURE_TAIL_IDX_M) >> \
  17132. HTT_T2H_RX_BKPRESSURE_TAIL_IDX_S)
  17133. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_SET(word, value) \
  17134. do { \
  17135. HTT_CHECK_SET_VAL(HTT_T2H_RX_BKPRESSURE_TIME_MS, value); \
  17136. (word) |= (value) << HTT_T2H_RX_BKPRESSURE_TIME_MS_S; \
  17137. } while (0)
  17138. #define HTT_T2H_RX_BKPRESSURE_TIME_MS_GET(word) \
  17139. (((word) & HTT_T2H_RX_BKPRESSURE_TIME_MS_M) >> \
  17140. HTT_T2H_RX_BKPRESSURE_TIME_MS_S)
  17141. enum htt_backpressure_ring_type {
  17142. HTT_SW_RING_TYPE_UMAC,
  17143. HTT_SW_RING_TYPE_LMAC,
  17144. HTT_SW_RING_TYPE_MAX,
  17145. };
  17146. /* Ring id for which the message is sent to host */
  17147. enum htt_backpressure_umac_ringid {
  17148. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  17149. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  17150. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  17151. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  17152. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  17153. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  17154. HTT_SW_RING_IDX_REO_REO2FW_RING,
  17155. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  17156. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  17157. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  17158. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  17159. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  17160. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  17161. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  17162. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  17163. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  17164. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  17165. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  17166. HTT_SW_UMAC_RING_IDX_MAX,
  17167. };
  17168. enum htt_backpressure_lmac_ringid {
  17169. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  17170. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  17171. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  17172. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  17173. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  17174. HTT_SW_RING_IDX_RXDMA2FW_RING,
  17175. HTT_SW_RING_IDX_RXDMA2SW_RING,
  17176. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  17177. HTT_SW_RING_IDX_RXDMA2REO_RING,
  17178. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  17179. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  17180. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  17181. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  17182. HTT_SW_LMAC_RING_IDX_MAX,
  17183. };
  17184. PREPACK struct htt_t2h_msg_bkpressure_event_ind_t {
  17185. A_UINT32 msg_type: 8, /* HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND */
  17186. pdev_id: 8,
  17187. ring_type: 8, /* htt_backpressure_ring_type */
  17188. /*
  17189. * ring_id holds an enum value from either
  17190. * htt_backpressure_umac_ringid or
  17191. * htt_backpressure_lmac_ringid, based on
  17192. * the ring_type setting.
  17193. */
  17194. ring_id: 8;
  17195. A_UINT16 head_idx;
  17196. A_UINT16 tail_idx;
  17197. A_UINT32 backpressure_time_ms; /* Time in milliseconds for which backpressure is seen continuously */
  17198. } POSTPACK;
  17199. /*
  17200. * Defines two 32 bit words that can be used by the target to indicate a per
  17201. * user RU allocation and rate information.
  17202. *
  17203. * This information is currently provided in the "sw_response_reference_ptr"
  17204. * (word 0) and "sw_response_reference_ptr_ext" (word 1) fields of the
  17205. * "rx_ppdu_end_user_stats" TLV.
  17206. *
  17207. * VALID:
  17208. * The consumer of these words must explicitly check the valid bit,
  17209. * and only attempt interpretation of any of the remaining fields if
  17210. * the valid bit is set to 1.
  17211. *
  17212. * VERSION:
  17213. * The consumer of these words must also explicitly check the version bit,
  17214. * and only use the V0 definition if the VERSION field is set to 0.
  17215. *
  17216. * Version 1 is currently undefined, with the exception of the VALID and
  17217. * VERSION fields.
  17218. *
  17219. * Version 0:
  17220. *
  17221. * The fields below are duplicated per BW.
  17222. *
  17223. * The consumer must determine which BW field to use, based on the UL OFDMA
  17224. * PPDU BW indicated by HW.
  17225. *
  17226. * RU_START: RU26 start index for the user.
  17227. * Note that this is always using the RU26 index, regardless
  17228. * of the actual RU assigned to the user
  17229. * (i.e. the second RU52 is RU_START 2, RU_SIZE
  17230. * HTT_UL_OFDMA_V0_RU_SIZE_RU_52)
  17231. *
  17232. * For example, 20MHz (the value in the top row is RU_START)
  17233. *
  17234. * RU Size 0 (26): |0|1|2|3|4|5|6|7|8|
  17235. * RU Size 1 (52): | | | | | |
  17236. * RU Size 2 (106): | | | |
  17237. * RU Size 3 (242): | |
  17238. *
  17239. * RU_SIZE: Indicates the RU size, as defined by enum
  17240. * htt_ul_ofdma_user_info_ru_size.
  17241. *
  17242. * LDPC: LDPC enabled (if 0, BCC is used)
  17243. *
  17244. * DCM: DCM enabled
  17245. *
  17246. * |31 | 30|29 23|22 19|18 16|15 9| 8 | 7 |6 3|2 0|
  17247. * |---------------------------------+--------------------------------|
  17248. * |Ver|Valid| FW internal |
  17249. * |---------------------------------+--------------------------------|
  17250. * | reserved |Trig Type|RU SIZE| RU START |DCM|LDPC|MCS |NSS|
  17251. * |---------------------------------+--------------------------------|
  17252. */
  17253. enum htt_ul_ofdma_user_info_ru_size {
  17254. HTT_UL_OFDMA_V0_RU_SIZE_RU_26,
  17255. HTT_UL_OFDMA_V0_RU_SIZE_RU_52,
  17256. HTT_UL_OFDMA_V0_RU_SIZE_RU_106,
  17257. HTT_UL_OFDMA_V0_RU_SIZE_RU_242,
  17258. HTT_UL_OFDMA_V0_RU_SIZE_RU_484,
  17259. HTT_UL_OFDMA_V0_RU_SIZE_RU_996,
  17260. HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  17261. };
  17262. /* htt_up_ofdma_user_info_v0 provides an abstract view of the info */
  17263. struct htt_ul_ofdma_user_info_v0 {
  17264. A_UINT32 word0;
  17265. A_UINT32 word1;
  17266. };
  17267. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0 \
  17268. A_UINT32 w0_fw_rsvd:29; \
  17269. A_UINT32 w0_manual_ulofdma_trig:1; \
  17270. A_UINT32 w0_valid:1; \
  17271. A_UINT32 w0_version:1;
  17272. struct htt_ul_ofdma_user_info_v0_bitmap_w0 {
  17273. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17274. };
  17275. #define HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1 \
  17276. A_UINT32 w1_nss:3; \
  17277. A_UINT32 w1_mcs:4; \
  17278. A_UINT32 w1_ldpc:1; \
  17279. A_UINT32 w1_dcm:1; \
  17280. A_UINT32 w1_ru_start:7; \
  17281. A_UINT32 w1_ru_size:3; \
  17282. A_UINT32 w1_trig_type:4; \
  17283. A_UINT32 w1_unused:9;
  17284. struct htt_ul_ofdma_user_info_v0_bitmap_w1 {
  17285. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17286. };
  17287. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0 \
  17288. A_UINT32 w0_fw_rsvd:27; \
  17289. A_UINT32 w0_sub_version:3; /* set to a value of “0” on WKK/Beryllium targets (future expansion) */ \
  17290. A_UINT32 w0_valid:1; /* field aligns with V0 definition */ \
  17291. A_UINT32 w0_version:1; /* set to a value of “1” to indicate picking htt_ul_ofdma_user_info_v1_bitmap (field aligns with V0 definition) */
  17292. struct htt_ul_ofdma_user_info_v1_bitmap_w0 {
  17293. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17294. };
  17295. #define HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1 \
  17296. A_UINT32 w1_unused_0_to_18:19; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */ \
  17297. A_UINT32 w1_trig_type:4; \
  17298. A_UINT32 w1_unused_23_to_31:9; /* Guaranteed to be set to 0, can be used for future expansion without bumping version again. */
  17299. struct htt_ul_ofdma_user_info_v1_bitmap_w1 {
  17300. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17301. };
  17302. /* htt_ul_ofdma_user_info_v0_bitmap shows what bitfields are within the info */
  17303. PREPACK struct htt_ul_ofdma_user_info_v0_bitmap {
  17304. union {
  17305. A_UINT32 word0;
  17306. struct {
  17307. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W0
  17308. };
  17309. };
  17310. union {
  17311. A_UINT32 word1;
  17312. struct {
  17313. HTT_UL_OFDMA_USER_INFO_V0_BITMAP_W1
  17314. };
  17315. };
  17316. } POSTPACK;
  17317. /*
  17318. * htt_ul_ofdma_user_info_v1_bitmap bits are aligned to
  17319. * htt_ul_ofdma_user_info_v0_bitmap, based on the w0_version
  17320. * this should be picked.
  17321. */
  17322. PREPACK struct htt_ul_ofdma_user_info_v1_bitmap {
  17323. union {
  17324. A_UINT32 word0;
  17325. struct {
  17326. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W0
  17327. };
  17328. };
  17329. union {
  17330. A_UINT32 word1;
  17331. struct {
  17332. HTT_UL_OFDMA_USER_INFO_V1_BITMAP_W1
  17333. };
  17334. };
  17335. } POSTPACK;
  17336. enum HTT_UL_OFDMA_TRIG_TYPE {
  17337. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BASIC = 0,
  17338. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BFRP,
  17339. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_BAR,
  17340. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_MU_RTS_CTS,
  17341. HTT_UL_OFDMA_USER_INFO_V0_TRIG_TYPE_BSR,
  17342. };
  17343. #define HTT_UL_OFDMA_USER_INFO_V0_SZ (sizeof(struct htt_ul_ofdma_user_info_v0))
  17344. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M 0x0000ffff
  17345. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S 0
  17346. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_M 0x20000000
  17347. #define HTT_UL_OFDMA_USER_INFO_V0_W0_MANUAL_ULOFDMA_TRIG_S 29
  17348. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M 0x40000000
  17349. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S 30
  17350. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M 0x80000000
  17351. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S 31
  17352. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M 0x00000007
  17353. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S 0
  17354. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M 0x00000078
  17355. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S 3
  17356. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M 0x00000080
  17357. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S 7
  17358. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M 0x00000100
  17359. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S 8
  17360. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M 0x0000fe00
  17361. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S 9
  17362. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M 0x00070000
  17363. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S 16
  17364. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M 0x00780000
  17365. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S 19
  17366. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_M 0xff800000
  17367. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RESERVED1_S 23
  17368. /*--- word 0 ---*/
  17369. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_GET(word) \
  17370. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)
  17371. #define HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_SET(word, _val) \
  17372. do { \
  17373. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL, _val); \
  17374. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_FW_INTERNAL_S)); \
  17375. } while (0)
  17376. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_GET(word) \
  17377. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)
  17378. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_SET(word, _val) \
  17379. do { \
  17380. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VALID, _val); \
  17381. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VALID_S)); \
  17382. } while (0)
  17383. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_GET(word) \
  17384. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W0_VER_M) >> HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)
  17385. #define HTT_UL_OFDMA_USER_INFO_V0_W0_VER_SET(word, _val) \
  17386. do { \
  17387. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W0_VER, _val); \
  17388. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W0_VER_S)); \
  17389. } while (0)
  17390. /*--- word 1 ---*/
  17391. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_GET(word) \
  17392. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)
  17393. #define HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_SET(word, _val) \
  17394. do { \
  17395. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_NSS, _val); \
  17396. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_NSS_S)); \
  17397. } while (0)
  17398. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_GET(word) \
  17399. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)
  17400. #define HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_SET(word, _val) \
  17401. do { \
  17402. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_MCS, _val); \
  17403. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_MCS_S)); \
  17404. } while (0)
  17405. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_GET(word) \
  17406. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)
  17407. #define HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_SET(word, _val) \
  17408. do { \
  17409. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC, _val); \
  17410. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_LDPC_S)); \
  17411. } while (0)
  17412. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_GET(word) \
  17413. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)
  17414. #define HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_SET(word, _val) \
  17415. do { \
  17416. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_DCM, _val); \
  17417. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_DCM_S)); \
  17418. } while (0)
  17419. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_GET(word) \
  17420. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)
  17421. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_SET(word, _val) \
  17422. do { \
  17423. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START, _val); \
  17424. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_START_S)); \
  17425. } while (0)
  17426. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_GET(word) \
  17427. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)
  17428. #define HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_SET(word, _val) \
  17429. do { \
  17430. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE, _val); \
  17431. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_SIZE_S)); \
  17432. } while (0)
  17433. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_GET(word) \
  17434. (((word) & HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_M) >> HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_S)
  17435. #define HTT_UL_OFDMA_USER_INFO_V0_W1_TRIG_TYP_SET(word, _val) \
  17436. do { \
  17437. HTT_CHECK_SET_VAL(HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP, _val); \
  17438. ((word) |= ((_val) << HTT_UL_OFDMA_USER_INFO_V0_W1_RU_TRIG_TYP_S)); \
  17439. } while (0)
  17440. /**
  17441. * @brief target -> host channel calibration data message
  17442. *
  17443. * MSG_TYPE => HTT_T2H_MSG_TYPE_CHAN_CALDATA
  17444. *
  17445. * @brief host -> target channel calibration data message
  17446. *
  17447. * MSG_TYPE => HTT_H2T_MSG_TYPE_CHAN_CALDATA
  17448. *
  17449. * @details
  17450. * The following field definitions describe the format of the channel
  17451. * calibration data message sent from the target to the host when
  17452. * MSG_TYPE is HTT_T2H_MSG_TYPE_CHAN_CALDATA, and sent from the host
  17453. * to the target when MSG_TYPE is HTT_H2T_MSG_TYPE_CHAN_CALDATA.
  17454. * The message is defined as htt_chan_caldata_msg followed by a variable
  17455. * number of 32-bit character values.
  17456. *
  17457. * |31 21|20|19 16|15 13| 12|11 8|7 0|
  17458. * |------------------------------------------------------------------|
  17459. * | rsv | A| frag | rsv |ck_v| sub_type| msg type |
  17460. * |------------------------------------------------------------------|
  17461. * | payload size | mhz |
  17462. * |------------------------------------------------------------------|
  17463. * | center frequency 2 | center frequency 1 |
  17464. * |------------------------------------------------------------------|
  17465. * | check sum |
  17466. * |------------------------------------------------------------------|
  17467. * | payload |
  17468. * |------------------------------------------------------------------|
  17469. * message info field:
  17470. * - MSG_TYPE
  17471. * Bits 7:0
  17472. * Purpose: identifies this as a channel calibration data message
  17473. * Value: 0x25 (HTT_T2H_MSG_TYPE_CHAN_CALDATA)
  17474. * 0x14 (HTT_H2T_MSG_TYPE_CHAN_CALDATA)
  17475. * - SUB_TYPE
  17476. * Bits 11:8
  17477. * Purpose: T2H: indicates whether target is providing chan cal data
  17478. * to the host to store, or requesting that the host
  17479. * download previously-stored data.
  17480. * H2T: indicates whether the host is providing the requested
  17481. * channel cal data, or if it is rejecting the data
  17482. * request because it does not have the requested data.
  17483. * Value: see HTT_T2H_MSG_CHAN_CALDATA_xxx defs
  17484. * - CHKSUM_VALID
  17485. * Bit 12
  17486. * Purpose: indicates if the checksum field is valid
  17487. * value:
  17488. * - FRAG
  17489. * Bit 19:16
  17490. * Purpose: indicates the fragment index for message
  17491. * value: 0 for first fragment, 1 for second fragment, ...
  17492. * - APPEND
  17493. * Bit 20
  17494. * Purpose: indicates if this is the last fragment
  17495. * value: 0 = final fragment, 1 = more fragments will be appended
  17496. *
  17497. * channel and payload size field
  17498. * - MHZ
  17499. * Bits 15:0
  17500. * Purpose: indicates the channel primary frequency
  17501. * Value:
  17502. * - PAYLOAD_SIZE
  17503. * Bits 31:16
  17504. * Purpose: indicates the bytes of calibration data in payload
  17505. * Value:
  17506. *
  17507. * center frequency field
  17508. * - CENTER FREQUENCY 1
  17509. * Bits 15:0
  17510. * Purpose: indicates the channel center frequency
  17511. * Value: channel center frequency, in MHz units
  17512. * - CENTER FREQUENCY 2
  17513. * Bits 31:16
  17514. * Purpose: indicates the secondary channel center frequency,
  17515. * only for 11acvht 80plus80 mode
  17516. * Value: secondary channel center frequency, in MHz units, if applicable
  17517. *
  17518. * checksum field
  17519. * - CHECK_SUM
  17520. * Bits 31:0
  17521. * Purpose: check the payload data, it is just for this fragment.
  17522. * This is intended for the target to check that the channel
  17523. * calibration data returned by the host is the unmodified data
  17524. * that was previously provided to the host by the target.
  17525. * value: checksum of fragment payload
  17526. */
  17527. PREPACK struct htt_chan_caldata_msg {
  17528. /* DWORD 0: message info */
  17529. A_UINT32
  17530. msg_type: 8,
  17531. sub_type: 4 ,
  17532. chksum_valid: 1, /** 1:valid, 0:invalid */
  17533. reserved1: 3,
  17534. frag_idx: 4, /** fragment index for calibration data */
  17535. appending: 1, /** 0: no fragment appending,
  17536. * 1: extra fragment appending */
  17537. reserved2: 11;
  17538. /* DWORD 1: channel and payload size */
  17539. A_UINT32
  17540. mhz: 16, /** primary 20 MHz channel frequency in mhz */
  17541. payload_size: 16; /** unit: bytes */
  17542. /* DWORD 2: center frequency */
  17543. A_UINT32
  17544. band_center_freq1: 16, /** Center frequency 1 in MHz */
  17545. band_center_freq2: 16; /** Center frequency 2 in MHz,
  17546. * valid only for 11acvht 80plus80 mode */
  17547. /* DWORD 3: check sum */
  17548. A_UINT32 chksum;
  17549. /* variable length for calibration data */
  17550. A_UINT32 payload[1/* or more */];
  17551. } POSTPACK;
  17552. /* T2H SUBTYPE */
  17553. #define HTT_T2H_MSG_CHAN_CALDATA_REQ 0
  17554. #define HTT_T2H_MSG_CHAN_CALDATA_UPLOAD 1
  17555. /* H2T SUBTYPE */
  17556. #define HTT_H2T_MSG_CHAN_CALDATA_REJ 0
  17557. #define HTT_H2T_MSG_CHAN_CALDATA_DOWNLOAD 1
  17558. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_S 8
  17559. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_M 0x00000f00
  17560. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_GET(_var) \
  17561. (((_var) & HTT_CHAN_CALDATA_MSG_SUB_TYPE_M) >> HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)
  17562. #define HTT_CHAN_CALDATA_MSG_SUB_TYPE_SET(_var, _val) \
  17563. do { \
  17564. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_SUB_TYPE, _val); \
  17565. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_SUB_TYPE_S)); \
  17566. } while (0)
  17567. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_S 12
  17568. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_M 0x00001000
  17569. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_GET(_var) \
  17570. (((_var) & HTT_CHAN_CALDATA_MSG_CHKSUM_V_M) >> HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)
  17571. #define HTT_CHAN_CALDATA_MSG_CHKSUM_V_SET(_var, _val) \
  17572. do { \
  17573. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_CHKSUM_V, _val); \
  17574. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_CHKSUM_V_S)); \
  17575. } while (0)
  17576. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_S 16
  17577. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_M 0x000f0000
  17578. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_GET(_var) \
  17579. (((_var) & HTT_CHAN_CALDATA_MSG_FRAG_IDX_M) >> HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)
  17580. #define HTT_CHAN_CALDATA_MSG_FRAG_IDX_SET(_var, _val) \
  17581. do { \
  17582. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FRAG_IDX, _val); \
  17583. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FRAG_IDX_S)); \
  17584. } while (0)
  17585. #define HTT_CHAN_CALDATA_MSG_APPENDING_S 20
  17586. #define HTT_CHAN_CALDATA_MSG_APPENDING_M 0x00100000
  17587. #define HTT_CHAN_CALDATA_MSG_APPENDING_GET(_var) \
  17588. (((_var) & HTT_CHAN_CALDATA_MSG_APPENDING_M) >> HTT_CHAN_CALDATA_MSG_APPENDING_S)
  17589. #define HTT_CHAN_CALDATA_MSG_APPENDING_SET(_var, _val) \
  17590. do { \
  17591. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_APPENDING, _val); \
  17592. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_APPENDING_S)); \
  17593. } while (0)
  17594. #define HTT_CHAN_CALDATA_MSG_MHZ_S 0
  17595. #define HTT_CHAN_CALDATA_MSG_MHZ_M 0x0000ffff
  17596. #define HTT_CHAN_CALDATA_MSG_MHZ_GET(_var) \
  17597. (((_var) & HTT_CHAN_CALDATA_MSG_MHZ_M) >> HTT_CHAN_CALDATA_MSG_MHZ_S)
  17598. #define HTT_CHAN_CALDATA_MSG_MHZ_SET(_var, _val) \
  17599. do { \
  17600. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_MHZ, _val); \
  17601. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_MHZ_S)); \
  17602. } while (0)
  17603. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_S 16
  17604. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_M 0xffff0000
  17605. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_GET(_var) \
  17606. (((_var) & HTT_CHAN_CALDATA_MSG_PLD_SIZE_M) >> HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)
  17607. #define HTT_CHAN_CALDATA_MSG_PLD_SIZE_SET(_var, _val) \
  17608. do { \
  17609. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_PLD_SIZE, _val); \
  17610. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_PLD_SIZE_S)); \
  17611. } while (0)
  17612. #define HTT_CHAN_CALDATA_MSG_FREQ1_S 0
  17613. #define HTT_CHAN_CALDATA_MSG_FREQ1_M 0x0000ffff
  17614. #define HTT_CHAN_CALDATA_MSG_FREQ1_GET(_var) \
  17615. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ1_M) >> HTT_CHAN_CALDATA_MSG_FREQ1_S)
  17616. #define HTT_CHAN_CALDATA_MSG_FREQ1_SET(_var, _val) \
  17617. do { \
  17618. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ1, _val); \
  17619. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ1_S)); \
  17620. } while (0)
  17621. #define HTT_CHAN_CALDATA_MSG_FREQ2_S 16
  17622. #define HTT_CHAN_CALDATA_MSG_FREQ2_M 0xffff0000
  17623. #define HTT_CHAN_CALDATA_MSG_FREQ2_GET(_var) \
  17624. (((_var) & HTT_CHAN_CALDATA_MSG_FREQ2_M) >> HTT_CHAN_CALDATA_MSG_FREQ2_S)
  17625. #define HTT_CHAN_CALDATA_MSG_FREQ2_SET(_var, _val) \
  17626. do { \
  17627. HTT_CHECK_SET_VAL(HTT_CHAN_CALDATA_MSG_FREQ2, _val); \
  17628. ((_var) |= ((_val) << HTT_CHAN_CALDATA_MSG_FREQ2_S)); \
  17629. } while (0)
  17630. /**
  17631. * @brief target -> host FSE CMEM based send
  17632. *
  17633. * MSG_TYPE => HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND
  17634. *
  17635. * @details
  17636. * HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND message is sent by the target when
  17637. * FSE placement in CMEM is enabled.
  17638. *
  17639. * This message sends the non-secure CMEM base address.
  17640. * It will be sent to host in response to message
  17641. * HTT_H2T_MSG_TYPE_RX_FSE_SETUP_CFG.
  17642. * The message would appear as follows:
  17643. *
  17644. * |31 24|23 16|15 8|7 0|
  17645. * |----------------+----------------+----------------+----------------|
  17646. * | reserved | num_entries | msg_type |
  17647. * |----------------+----------------+----------------+----------------|
  17648. * | base_address_lo |
  17649. * |----------------+----------------+----------------+----------------|
  17650. * | base_address_hi |
  17651. * |-------------------------------------------------------------------|
  17652. *
  17653. * The message is interpreted as follows:
  17654. * dword0 - b'0:7 - msg_type: This will be set to 0x27
  17655. * (HTT_T2H_MSG_TYPE_FSE_CMEM_BASE_SEND)
  17656. * b'8:15 - number_entries: Indicated the number of entries
  17657. * programmed.
  17658. * b'16:31 - reserved.
  17659. * dword1 - b'0:31 - base_address_lo: Indicate lower 32 bits of
  17660. * CMEM base address
  17661. * dword2 - b'0:31 - base_address_hi: Indicate upper 32 bits of
  17662. * CMEM base address
  17663. */
  17664. PREPACK struct htt_cmem_base_send_t {
  17665. A_UINT32 msg_type: 8,
  17666. num_entries: 8,
  17667. reserved: 16;
  17668. A_UINT32 base_address_lo;
  17669. A_UINT32 base_address_hi;
  17670. } POSTPACK;
  17671. #define HTT_CMEM_BASE_SEND_SIZE (sizeof(struct htt_cmem_base_send_t))
  17672. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_M 0x0000FF00
  17673. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_S 8
  17674. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_GET(_var) \
  17675. (((_var) & HTT_CMEM_BASE_SEND_NUM_ENTRIES_M) >> \
  17676. HTT_CMEM_BASE_SEND_NUM_ENTRIES_S)
  17677. #define HTT_CMEM_BASE_SEND_NUM_ENTRIES_SET(_var, _val) \
  17678. do { \
  17679. HTT_CHECK_SET_VAL(HTT_CMEM_BASE_SEND_NUM_ENTRIES, _val); \
  17680. ((_var) |= ((_val) << HTT_SRING_SETUP_DONE_PDEV_ID_S)); \
  17681. } while (0)
  17682. /**
  17683. * @brief - HTT PPDU ID format
  17684. *
  17685. * @details
  17686. * The following field definitions describe the format of the PPDU ID.
  17687. * The PPDU ID is truncated to 24 bits for TLVs from TQM.
  17688. *
  17689. * |31 30|29 24| 23|22 21|20 19|18 17|16 12|11 0|
  17690. * +--------------------------------------------------------------------------
  17691. * |rsvd |seq_cmd_type|tqm_cmd|rsvd |seq_idx|mac_id| hwq_ id | sch id |
  17692. * +--------------------------------------------------------------------------
  17693. *
  17694. * sch id :Schedule command id
  17695. * Bits [11 : 0] : monotonically increasing counter to track the
  17696. * PPDU posted to a specific transmit queue.
  17697. *
  17698. * hwq_id: Hardware Queue ID.
  17699. * Bits [16 : 12] : Indicates the queue id in the hardware transmit queue.
  17700. *
  17701. * mac_id: MAC ID
  17702. * Bits [18 : 17] : LMAC ID obtained from the whal_mac_struct
  17703. *
  17704. * seq_idx: Sequence index.
  17705. * Bits [21 : 19] : Sequence index indicates all the PPDU belonging to
  17706. * a particular TXOP.
  17707. *
  17708. * tqm_cmd: HWSCH/TQM flag.
  17709. * Bit [23] : Always set to 0.
  17710. *
  17711. * seq_cmd_type: Sequence command type.
  17712. * Bit [29 : 24] : Indicates the frame type for the current sequence.
  17713. * Refer to enum HTT_STATS_FTYPE for values.
  17714. */
  17715. PREPACK struct htt_ppdu_id {
  17716. A_UINT32
  17717. sch_id: 12,
  17718. hwq_id: 5,
  17719. mac_id: 2,
  17720. seq_idx: 2,
  17721. reserved1: 2,
  17722. tqm_cmd: 1,
  17723. seq_cmd_type: 6,
  17724. reserved2: 2;
  17725. } POSTPACK;
  17726. #define HTT_PPDU_ID_SCH_ID_S 0
  17727. #define HTT_PPDU_ID_SCH_ID_M 0x00000fff
  17728. #define HTT_PPDU_ID_SCH_ID_GET(_var) \
  17729. (((_var) & HTT_PPDU_ID_SCH_ID_M) >> HTT_PPDU_ID_SCH_ID_S)
  17730. #define HTT_PPDU_ID_SCH_ID_SET(_var, _val) \
  17731. do { \
  17732. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SCH_ID, _val); \
  17733. ((_var) |= ((_val) << HTT_PPDU_ID_SCH_ID_S)); \
  17734. } while (0)
  17735. #define HTT_PPDU_ID_HWQ_ID_S 12
  17736. #define HTT_PPDU_ID_HWQ_ID_M 0x0001f000
  17737. #define HTT_PPDU_ID_HWQ_ID_GET(_var) \
  17738. (((_var) & HTT_PPDU_ID_HWQ_ID_M) >> HTT_PPDU_ID_HWQ_ID_S)
  17739. #define HTT_PPDU_ID_HWQ_ID_SET(_var, _val) \
  17740. do { \
  17741. HTT_CHECK_SET_VAL(HTT_PPDU_ID_HWQ_ID, _val); \
  17742. ((_var) |= ((_val) << HTT_PPDU_ID_HWQ_ID_S)); \
  17743. } while (0)
  17744. #define HTT_PPDU_ID_MAC_ID_S 17
  17745. #define HTT_PPDU_ID_MAC_ID_M 0x00060000
  17746. #define HTT_PPDU_ID_MAC_ID_GET(_var) \
  17747. (((_var) & HTT_PPDU_ID_MAC_ID_M) >> HTT_PPDU_ID_MAC_ID_S)
  17748. #define HTT_PPDU_ID_MAC_ID_SET(_var, _val) \
  17749. do { \
  17750. HTT_CHECK_SET_VAL(HTT_PPDU_ID_MAC_ID, _val); \
  17751. ((_var) |= ((_val) << HTT_PPDU_ID_MAC_ID_S)); \
  17752. } while (0)
  17753. #define HTT_PPDU_ID_SEQ_IDX_S 19
  17754. #define HTT_PPDU_ID_SEQ_IDX_M 0x00180000
  17755. #define HTT_PPDU_ID_SEQ_IDX_GET(_var) \
  17756. (((_var) & HTT_PPDU_ID_SEQ_IDX_M) >> HTT_PPDU_ID_SEQ_IDX_S)
  17757. #define HTT_PPDU_ID_SEQ_IDX_SET(_var, _val) \
  17758. do { \
  17759. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_IDX, _val); \
  17760. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_IDX_S)); \
  17761. } while (0)
  17762. #define HTT_PPDU_ID_TQM_CMD_S 23
  17763. #define HTT_PPDU_ID_TQM_CMD_M 0x00800000
  17764. #define HTT_PPDU_ID_TQM_CMD_GET(_var) \
  17765. (((_var) & HTT_PPDU_ID_TQM_CMD_M) >> HTT_PPDU_ID_TQM_CMD_S)
  17766. #define HTT_PPDU_ID_TQM_CMD_SET(_var, _val) \
  17767. do { \
  17768. HTT_CHECK_SET_VAL(HTT_PPDU_ID_TQM_CMD, _val); \
  17769. ((_var) |= ((_val) << HTT_PPDU_ID_TQM_CMD_S)); \
  17770. } while (0)
  17771. #define HTT_PPDU_ID_SEQ_CMD_TYPE_S 24
  17772. #define HTT_PPDU_ID_SEQ_CMD_TYPE_M 0x3f000000
  17773. #define HTT_PPDU_ID_SEQ_CMD_TYPE_GET(_var) \
  17774. (((_var) & HTT_PPDU_ID_SEQ_CMD_TYPE_M) >> HTT_PPDU_ID_SEQ_CMD_TYPE_S)
  17775. #define HTT_PPDU_ID_SEQ_CMD_TYPE_SET(_var, _val) \
  17776. do { \
  17777. HTT_CHECK_SET_VAL(HTT_PPDU_ID_SEQ_CMD_TYPE, _val); \
  17778. ((_var) |= ((_val) << HTT_PPDU_ID_SEQ_CMD_TYPE_S)); \
  17779. } while (0)
  17780. /**
  17781. * @brief target -> RX PEER METADATA V0 format
  17782. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17783. * message from target, and will confirm to the target which peer metadata
  17784. * version to use in the wmi_init message.
  17785. *
  17786. * The following diagram shows the format of the RX PEER METADATA.
  17787. *
  17788. * |31 24|23 16|15 8|7 0|
  17789. * |-----------------------------------------------------------------------|
  17790. * | Reserved | VDEV ID | PEER ID |
  17791. * |-----------------------------------------------------------------------|
  17792. */
  17793. PREPACK struct htt_rx_peer_metadata_v0 {
  17794. A_UINT32
  17795. peer_id: 16,
  17796. vdev_id: 8,
  17797. reserved1: 8;
  17798. } POSTPACK;
  17799. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_S 0
  17800. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_M 0x0000ffff
  17801. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_GET(_var) \
  17802. (((_var) & HTT_RX_PEER_META_DATA_V0_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V0_PEER_ID_S)
  17803. #define HTT_RX_PEER_META_DATA_V0_PEER_ID_SET(_var, _val) \
  17804. do { \
  17805. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_PEER_ID, _val); \
  17806. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_PEER_ID_S)); \
  17807. } while (0)
  17808. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_S 16
  17809. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_M 0x00ff0000
  17810. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_GET(_var) \
  17811. (((_var) & HTT_RX_PEER_META_DATA_V0_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)
  17812. #define HTT_RX_PEER_META_DATA_V0_VDEV_ID_SET(_var, _val) \
  17813. do { \
  17814. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V0_VDEV_ID, _val); \
  17815. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V0_VDEV_ID_S)); \
  17816. } while (0)
  17817. /**
  17818. * @brief target -> RX PEER METADATA V1 format
  17819. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17820. * message from target, and will confirm to the target which peer metadata
  17821. * version to use in the wmi_init message.
  17822. *
  17823. * The following diagram shows the format of the RX PEER METADATA V1 format.
  17824. *
  17825. * |31 29|28 26|25 24|23 16|15 14| 13 |12 0|
  17826. * |---------------------------------------------------------------------------|
  17827. * |Rsvd2|CHIP ID|LMAC ID|VDEV ID|logical_link_id|ML PEER|SW PEER ID/ML PEER ID|
  17828. * |---------------------------------------------------------------------------|
  17829. */
  17830. PREPACK struct htt_rx_peer_metadata_v1 {
  17831. A_UINT32
  17832. peer_id: 13,
  17833. ml_peer_valid: 1,
  17834. logical_link_id: 2,
  17835. vdev_id: 8,
  17836. lmac_id: 2,
  17837. chip_id: 3,
  17838. reserved2: 3;
  17839. } POSTPACK;
  17840. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_S 0
  17841. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_M 0x00001fff
  17842. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_GET(_var) \
  17843. (((_var) & HTT_RX_PEER_META_DATA_V1_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1_PEER_ID_S)
  17844. #define HTT_RX_PEER_META_DATA_V1_PEER_ID_SET(_var, _val) \
  17845. do { \
  17846. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_PEER_ID, _val); \
  17847. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_PEER_ID_S)); \
  17848. } while (0)
  17849. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S 13
  17850. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M 0x00002000
  17851. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_GET(_var) \
  17852. (((_var) & HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)
  17853. #define HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_SET(_var, _val) \
  17854. do { \
  17855. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID, _val); \
  17856. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_ML_PEER_VALID_S)); \
  17857. } while (0)
  17858. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_S 16
  17859. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_M 0x00ff0000
  17860. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_GET(_var) \
  17861. (((_var) & HTT_RX_PEER_META_DATA_V1_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)
  17862. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S 14
  17863. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M 0x0000c000
  17864. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_GET(_var) \
  17865. (((_var) & HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)
  17866. #define HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_SET(_var, _val) \
  17867. do { \
  17868. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID, _val); \
  17869. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LOGICAL_LINK_ID_S)); \
  17870. } while (0)
  17871. #define HTT_RX_PEER_META_DATA_V1_VDEV_ID_SET(_var, _val) \
  17872. do { \
  17873. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_VDEV_ID, _val); \
  17874. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_VDEV_ID_S)); \
  17875. } while (0)
  17876. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_S 24
  17877. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_M 0x03000000
  17878. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_GET(_var) \
  17879. (((_var) & HTT_RX_PEER_META_DATA_V1_LMAC_ID_M) >> HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)
  17880. #define HTT_RX_PEER_META_DATA_V1_LMAC_ID_SET(_var, _val) \
  17881. do { \
  17882. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_LMAC_ID, _val); \
  17883. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_LMAC_ID_S)); \
  17884. } while (0)
  17885. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_S 26
  17886. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_M 0x1c000000
  17887. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_GET(_var) \
  17888. (((_var) & HTT_RX_PEER_META_DATA_V1_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)
  17889. #define HTT_RX_PEER_META_DATA_V1_CHIP_ID_SET(_var, _val) \
  17890. do { \
  17891. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1_CHIP_ID, _val); \
  17892. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1_CHIP_ID_S)); \
  17893. } while (0)
  17894. /**
  17895. * @brief target -> RX PEER METADATA V1A format
  17896. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17897. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17898. * and will confirm to the target which peer metadata version to use in the
  17899. * wmi_init message.
  17900. *
  17901. * The following diagram shows the format of the RX PEER METADATA V1A format.
  17902. *
  17903. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17904. * |-------------------------------------------------------------------|
  17905. * |Rsvd2|CHIP ID|logical_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17906. * |-------------------------------------------------------------------|
  17907. */
  17908. PREPACK struct htt_rx_peer_metadata_v1a {
  17909. A_UINT32
  17910. peer_id: 13,
  17911. ml_peer_valid: 1,
  17912. vdev_id: 8,
  17913. logical_link_id: 4,
  17914. chip_id: 3,
  17915. reserved2: 3;
  17916. } POSTPACK;
  17917. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_S 0
  17918. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_M 0x00001fff
  17919. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_GET(_var) \
  17920. (((_var) & HTT_RX_PEER_META_DATA_V1A_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)
  17921. #define HTT_RX_PEER_META_DATA_V1A_PEER_ID_SET(_var, _val) \
  17922. do { \
  17923. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_PEER_ID, _val); \
  17924. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_PEER_ID_S)); \
  17925. } while (0)
  17926. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S 13
  17927. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M 0x00002000
  17928. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_GET(_var) \
  17929. (((_var) & HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)
  17930. #define HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_SET(_var, _val) \
  17931. do { \
  17932. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID, _val); \
  17933. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_ML_PEER_VALID_S)); \
  17934. } while (0)
  17935. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S 14
  17936. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M 0x003fc000
  17937. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_GET(_var) \
  17938. (((_var) & HTT_RX_PEER_META_DATA_V1A_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)
  17939. #define HTT_RX_PEER_META_DATA_V1A_VDEV_ID_SET(_var, _val) \
  17940. do { \
  17941. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_VDEV_ID, _val); \
  17942. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_VDEV_ID_S)); \
  17943. } while (0)
  17944. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S 22
  17945. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M 0x03C00000
  17946. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_GET(_var) \
  17947. (((_var) & HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)
  17948. #define HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_SET(_var, _val) \
  17949. do { \
  17950. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID, _val); \
  17951. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_LOGICAL_LINK_ID_S)); \
  17952. } while (0)
  17953. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S 26
  17954. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M 0x1c000000
  17955. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_GET(_var) \
  17956. (((_var) & HTT_RX_PEER_META_DATA_V1A_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)
  17957. #define HTT_RX_PEER_META_DATA_V1A_CHIP_ID_SET(_var, _val) \
  17958. do { \
  17959. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1A_CHIP_ID, _val); \
  17960. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1A_CHIP_ID_S)); \
  17961. } while (0)
  17962. /**
  17963. * @brief target -> RX PEER METADATA V1B format
  17964. * Host will know the peer metadata version from the wmi_service_ready_ext2
  17965. * message from target, WMI_SERVICE_PEER_METADATA_V1A_V1B_SUPPORT WMI service,
  17966. * and will confirm to the target which peer metadata version to use in the
  17967. * wmi_init message.
  17968. *
  17969. * The following diagram shows the format of the RX PEER METADATA V1B format.
  17970. *
  17971. * |31 29|28 26|25 22|21 14| 13 |12 0|
  17972. * |--------------------------------------------------------------|
  17973. * |Rsvd2|CHIP ID|hw_link_id|VDEV ID|ML PEER|SW PEER ID/ML PEER ID|
  17974. * |--------------------------------------------------------------|
  17975. */
  17976. PREPACK struct htt_rx_peer_metadata_v1b {
  17977. A_UINT32
  17978. peer_id: 13,
  17979. ml_peer_valid: 1,
  17980. vdev_id: 8,
  17981. hw_link_id: 4,
  17982. chip_id: 3,
  17983. reserved2: 3;
  17984. } POSTPACK;
  17985. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_S 0
  17986. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_M 0x00001fff
  17987. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_GET(_var) \
  17988. (((_var) & HTT_RX_PEER_META_DATA_V1B_PEER_ID_M) >> HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)
  17989. #define HTT_RX_PEER_META_DATA_V1B_PEER_ID_SET(_var, _val) \
  17990. do { \
  17991. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_PEER_ID, _val); \
  17992. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_PEER_ID_S)); \
  17993. } while (0)
  17994. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S 13
  17995. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M 0x00002000
  17996. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_GET(_var) \
  17997. (((_var) & HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_M) >> HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)
  17998. #define HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_SET(_var, _val) \
  17999. do { \
  18000. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID, _val); \
  18001. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_ML_PEER_VALID_S)); \
  18002. } while (0)
  18003. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S 14
  18004. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M 0x003fc000
  18005. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_GET(_var) \
  18006. (((_var) & HTT_RX_PEER_META_DATA_V1B_VDEV_ID_M) >> HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)
  18007. #define HTT_RX_PEER_META_DATA_V1B_VDEV_ID_SET(_var, _val) \
  18008. do { \
  18009. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_VDEV_ID, _val); \
  18010. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_VDEV_ID_S)); \
  18011. } while (0)
  18012. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S 22
  18013. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M 0x03C00000
  18014. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_GET(_var) \
  18015. (((_var) & HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_M) >> HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)
  18016. #define HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_SET(_var, _val) \
  18017. do { \
  18018. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID, _val); \
  18019. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_HW_LINK_ID_S)); \
  18020. } while (0)
  18021. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S 26
  18022. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M 0x1c000000
  18023. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_GET(_var) \
  18024. (((_var) & HTT_RX_PEER_META_DATA_V1B_CHIP_ID_M) >> HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)
  18025. #define HTT_RX_PEER_META_DATA_V1B_CHIP_ID_SET(_var, _val) \
  18026. do { \
  18027. HTT_CHECK_SET_VAL(HTT_RX_PEER_META_DATA_V1B_CHIP_ID, _val); \
  18028. ((_var) |= ((_val) << HTT_RX_PEER_META_DATA_V1B_CHIP_ID_S)); \
  18029. } while (0)
  18030. /* generic variables for masks and shifts for various fields */
  18031. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_S;
  18032. extern A_UINT32 HTT_RX_PEER_META_DATA_PEER_ID_M;
  18033. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_S;
  18034. extern A_UINT32 HTT_RX_PEER_META_DATA_ML_PEER_VALID_M;
  18035. /* generic function pointers to get/set values from rx peer metadata v0/v1/v1a/v1b */
  18036. extern A_UINT32 (*HTT_RX_PEER_META_DATA_PEER_ID_GET) (A_UINT32 var);
  18037. extern void (*HTT_RX_PEER_META_DATA_PEER_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18038. extern A_UINT32 (*HTT_RX_PEER_META_DATA_VDEV_ID_GET) (A_UINT32 var);
  18039. extern void (*HTT_RX_PEER_META_DATA_VDEV_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18040. extern A_UINT32 (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_GET) (A_UINT32 var);
  18041. extern void (*HTT_RX_PEER_META_DATA_ML_PEER_VALID_SET) (A_UINT32 *var, A_UINT32 val);
  18042. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_GET) (A_UINT32 var);
  18043. extern void (*HTT_RX_PEER_META_DATA_LOGICAL_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18044. extern A_UINT32 (*HTT_RX_PEER_META_DATA_LMAC_ID_GET) (A_UINT32 var);
  18045. extern void (*HTT_RX_PEER_META_DATA_LMAC_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18046. extern A_UINT32 (*HTT_RX_PEER_META_DATA_CHIP_ID_GET) (A_UINT32 var);
  18047. extern void (*HTT_RX_PEER_META_DATA_CHIP_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18048. extern A_UINT32 (*HTT_RX_PEER_META_DATA_HW_LINK_ID_GET) (A_UINT32 var);
  18049. extern void (*HTT_RX_PEER_META_DATA_HW_LINK_ID_SET) (A_UINT32 *var, A_UINT32 val);
  18050. /*
  18051. * In some systems, the host SW wants to specify priorities between
  18052. * different MSDU / flow queues within the same peer-TID.
  18053. * The below enums are used for the host to identify to the target
  18054. * which MSDU queue's priority it wants to adjust.
  18055. */
  18056. /*
  18057. * The MSDUQ index describe index of TCL HW, where each index is
  18058. * used for queuing particular types of MSDUs.
  18059. * The different MSDU queue types are defined in HTT_MSDU_QTYPE.
  18060. */
  18061. enum HTT_MSDUQ_INDEX {
  18062. HTT_MSDUQ_INDEX_NON_UDP, /* NON UDP MSDUQ index */
  18063. HTT_MSDUQ_INDEX_UDP, /* UDP MSDUQ index */
  18064. HTT_MSDUQ_INDEX_CUSTOM_PRIO_0, /* Latency priority 0 index */
  18065. HTT_MSDUQ_INDEX_CUSTOM_PRIO_1, /* Latency priority 1 index */
  18066. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_0, /* High num TID cases/ MLO dedicate link cases */
  18067. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_1, /* High num TID cases/ MLO dedicate link cases */
  18068. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_2, /* High num TID cases/ MLO dedicate link cases */
  18069. HTT_MSDUQ_INDEX_CUSTOM_EXT_PRIO_3, /* High num TID cases/ MLO dedicate link cases */
  18070. HTT_MSDUQ_MAX_INDEX,
  18071. };
  18072. /* MSDU qtype definition */
  18073. enum HTT_MSDU_QTYPE {
  18074. /*
  18075. * The LATENCY_CRIT_0 and LATENCY_CRIT_1 queue types don't have a fixed
  18076. * relative priority. Instead, the relative priority of CRIT_0 versus
  18077. * CRIT_1 is controlled by the FW, through the configuration parameters
  18078. * it applies to the queues.
  18079. */
  18080. HTT_MSDU_QTYPE_LATENCY_CRIT_0, /* Specified MSDUQ index used for latency critical 0 */
  18081. HTT_MSDU_QTYPE_LATENCY_CRIT_1, /* Specified MSDUQ index used for latency critical 1 */
  18082. HTT_MSDU_QTYPE_UDP, /* Specifies MSDUQ index used for UDP flow */
  18083. HTT_MSDU_QTYPE_NON_UDP, /* Specifies MSDUQ index used for non-udp flow */
  18084. HTT_MSDU_QTYPE_HOL, /* Specified MSDUQ index used for Head of Line */
  18085. HTT_MSDU_QTYPE_USER_SPECIFIED, /* Specifies MSDUQ index used for advertising changeable flow type */
  18086. HTT_MSDU_QTYPE_HI_PRIO, /* Specifies MSDUQ index used for high priority flow type */
  18087. HTT_MSDU_QTYPE_LO_PRIO, /* Specifies MSDUQ index used for low priority flow type */
  18088. /* New MSDU_QTYPE should be added above this line */
  18089. /*
  18090. * Below QTYPE_MAX will increase if additional QTYPEs are defined
  18091. * in the future. Hence HTT_MSDU_QTYPE_MAX can't be used in
  18092. * any host/target message definitions. The QTYPE_MAX value can
  18093. * only be used internally within the host or within the target.
  18094. * If host or target find a qtype value is >= HTT_MSDU_QTYPE_MAX
  18095. * it must regard the unexpected value as a default qtype value,
  18096. * or ignore it.
  18097. */
  18098. HTT_MSDU_QTYPE_MAX,
  18099. HTT_MSDU_QTYPE_NOT_IN_USE = 255, /* corresponding MSDU index is not in use */
  18100. };
  18101. enum HTT_MSDUQ_LEGACY_FLOW_INDEX {
  18102. HTT_MSDUQ_LEGACY_HI_PRI_FLOW_INDEX = 0,
  18103. HTT_MSDUQ_LEGACY_LO_PRI_FLOW_INDEX = 1,
  18104. HTT_MSDUQ_LEGACY_UDP_FLOW_INDEX = 2,
  18105. HTT_MSDUQ_LEGACY_NON_UDP_FLOW_INDEX = 3,
  18106. };
  18107. /**
  18108. * @brief target -> host mlo timestamp offset indication
  18109. *
  18110. * MSG_TYPE => HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18111. *
  18112. * @details
  18113. * The following field definitions describe the format of the HTT target
  18114. * to host mlo timestamp offset indication message.
  18115. *
  18116. *
  18117. * |31 16|15 12|11 10|9 8|7 0 |
  18118. * |----------------------------------------------------------------------|
  18119. * | mac_clk_freq_mhz | rsvd |chip_id|pdev_id| msg type |
  18120. * |----------------------------------------------------------------------|
  18121. * | Sync time stamp lo in us |
  18122. * |----------------------------------------------------------------------|
  18123. * | Sync time stamp hi in us |
  18124. * |----------------------------------------------------------------------|
  18125. * | mlo time stamp offset lo in us |
  18126. * |----------------------------------------------------------------------|
  18127. * | mlo time stamp offset hi in us |
  18128. * |----------------------------------------------------------------------|
  18129. * | mlo time stamp offset clocks in clock ticks |
  18130. * |----------------------------------------------------------------------|
  18131. * |31 26|25 16|15 0 |
  18132. * |rsvd2 | mlo time stamp | mlo time stamp compensation in us |
  18133. * | | compensation in clks | |
  18134. * |----------------------------------------------------------------------|
  18135. * |31 22|21 0 |
  18136. * | rsvd 3 | mlo time stamp comp timer period |
  18137. * |----------------------------------------------------------------------|
  18138. * The message is interpreted as follows:
  18139. *
  18140. * dword0 - b'0:7 - msg_type: This will be set to
  18141. * HTT_T2H_MSG_TYPE_MLO_TIMESTAMP_OFFSET_IND
  18142. * value: 0x28
  18143. *
  18144. * dword0 - b'9:8 - pdev_id
  18145. *
  18146. * dword0 - b'11:10 - chip_id
  18147. *
  18148. * dword0 - b'15:12 - rsvd1: Reserved for future use
  18149. *
  18150. * dword0 - b'31:16 - mac clock frequency of the mac HW block in MHz
  18151. *
  18152. * dword1 - b'31:0 - lower 32 bits of the WLAN global time stamp (in us) at
  18153. * which last sync interrupt was received
  18154. *
  18155. * dword2 - b'31:0 - upper 32 bits of the WLAN global time stamp (in us) at
  18156. * which last sync interrupt was received
  18157. *
  18158. * dword3 - b'31:0 - lower 32 bits of the MLO time stamp offset in us
  18159. *
  18160. * dword4 - b'31:0 - upper 32 bits of the MLO time stamp offset in us
  18161. *
  18162. * dword5 - b'31:0 - MLO time stamp offset in clock ticks for sub us
  18163. *
  18164. * dword6 - b'15:0 - MLO time stamp compensation applied in us
  18165. *
  18166. * dword6 - b'25:16 - MLO time stamp compensation applied in clock ticks
  18167. * for sub us resolution
  18168. *
  18169. * dword6 - b'31:26 - rsvd2: Reserved for future use
  18170. *
  18171. * dword7 - b'21:0 - period of MLO compensation timer at which compensation
  18172. * is applied, in us
  18173. *
  18174. * dword7 - b'31:22 - rsvd3: Reserved for future use
  18175. */
  18176. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M 0x000000FF
  18177. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S 0
  18178. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M 0x00000300
  18179. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S 8
  18180. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M 0x00000C00
  18181. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S 10
  18182. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M 0xFFFF0000
  18183. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S 16
  18184. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M 0x0000FFFF
  18185. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S 0
  18186. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M 0x03FF0000
  18187. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S 16
  18188. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M 0x003FFFFF
  18189. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S 0
  18190. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_GET(_var) \
  18191. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)
  18192. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_SET(_var, _val) \
  18193. do { \
  18194. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE, _val); \
  18195. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MSG_TYPE_S)); \
  18196. } while (0)
  18197. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_GET(_var) \
  18198. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)
  18199. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_SET(_var, _val) \
  18200. do { \
  18201. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID, _val); \
  18202. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_PDEV_ID_S)); \
  18203. } while (0)
  18204. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_GET(_var) \
  18205. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_M) >> HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)
  18206. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_SET(_var, _val) \
  18207. do { \
  18208. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID, _val); \
  18209. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_CHIP_ID_S)); \
  18210. } while (0)
  18211. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_GET(_var) \
  18212. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_M) >> \
  18213. HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)
  18214. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_SET(_var, _val) \
  18215. do { \
  18216. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ, _val); \
  18217. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MAC_CLK_FREQ_MHZ_S)); \
  18218. } while (0)
  18219. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_GET(_var) \
  18220. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_M) >> \
  18221. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)
  18222. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_SET(_var, _val) \
  18223. do { \
  18224. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US, _val); \
  18225. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_US_S)); \
  18226. } while (0)
  18227. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_GET(_var) \
  18228. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_M) >> \
  18229. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)
  18230. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_SET(_var, _val) \
  18231. do { \
  18232. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS, _val); \
  18233. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_CLKS_S)); \
  18234. } while (0)
  18235. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_GET(_var) \
  18236. (((_var) & HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_M) >> \
  18237. HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)
  18238. #define HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_SET(_var, _val) \
  18239. do { \
  18240. HTT_CHECK_SET_VAL(HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US, _val); \
  18241. ((_var) |= ((_val) << HTT_T2H_MLO_TIMESTAMP_OFFSET_MLO_TIMESTAMP_COMP_PERIOD_US_S)); \
  18242. } while (0)
  18243. typedef struct {
  18244. A_UINT32 msg_type: 8, /* bits 7:0 */
  18245. pdev_id: 2, /* bits 9:8 */
  18246. chip_id: 2, /* bits 11:10 */
  18247. reserved1: 4, /* bits 15:12 */
  18248. mac_clk_freq_mhz: 16; /* bits 31:16 */
  18249. A_UINT32 sync_timestamp_lo_us;
  18250. A_UINT32 sync_timestamp_hi_us;
  18251. A_UINT32 mlo_timestamp_offset_lo_us;
  18252. A_UINT32 mlo_timestamp_offset_hi_us;
  18253. A_UINT32 mlo_timestamp_offset_clks;
  18254. A_UINT32 mlo_timestamp_comp_us: 16, /* bits 15:0 */
  18255. mlo_timestamp_comp_clks: 10, /* bits 25:16 */
  18256. reserved2: 6; /* bits 31:26 */
  18257. A_UINT32 mlo_timestamp_comp_timer_period_us: 22, /* bits 21:0 */
  18258. reserved3: 10; /* bits 31:22 */
  18259. } htt_t2h_mlo_offset_ind_t;
  18260. /*
  18261. * @brief target -> host VDEV TX RX STATS
  18262. *
  18263. * MSG_TYPE => HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND
  18264. *
  18265. * @details
  18266. * HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message is sent by the target
  18267. * every periodic interval programmed in HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG.
  18268. * After the host sends an initial HTT_H2T_MSG_TYPE_VDEVS_TXRX_STATS_CFG,
  18269. * this HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND message will be sent
  18270. * periodically by target even in the absence of any further HTT request
  18271. * messages from host.
  18272. *
  18273. * The message is formatted as follows:
  18274. *
  18275. * |31 16|15 8|7 0|
  18276. * |---------------------------------+----------------+----------------|
  18277. * | payload_size | pdev_id | msg_type |
  18278. * |---------------------------------+----------------+----------------|
  18279. * | reserved0 |
  18280. * |-------------------------------------------------------------------|
  18281. * | reserved1 |
  18282. * |-------------------------------------------------------------------|
  18283. * | reserved2 |
  18284. * |-------------------------------------------------------------------|
  18285. * | |
  18286. * | VDEV specific Tx Rx stats info |
  18287. * | |
  18288. * |-------------------------------------------------------------------|
  18289. *
  18290. * The message is interpreted as follows:
  18291. * dword0 - b'0:7 - msg_type: This will be set to 0x2c
  18292. * (HTT_T2H_MSG_TYPE_VDEVS_TXRX_STATS_PERIODIC_IND)
  18293. * b'8:15 - pdev_id
  18294. * b'16:31 - size in bytes of the payload that follows the 16-byte
  18295. * message header fields (msg_type through reserved2)
  18296. * dword1 - b'0:31 - reserved0.
  18297. * dword2 - b'0:31 - reserved1.
  18298. * dword3 - b'0:31 - reserved2.
  18299. */
  18300. typedef struct {
  18301. A_UINT32 msg_type: 8,
  18302. pdev_id: 8,
  18303. payload_size: 16;
  18304. A_UINT32 reserved0;
  18305. A_UINT32 reserved1;
  18306. A_UINT32 reserved2;
  18307. } htt_t2h_vdevs_txrx_stats_periodic_hdr_t;
  18308. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_HDR_SIZE 16
  18309. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M 0x0000FF00
  18310. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S 8
  18311. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_GET(_var) \
  18312. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)
  18313. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_SET(_var, _val) \
  18314. do { \
  18315. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID, _val); \
  18316. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PDEV_ID_S)); \
  18317. } while (0)
  18318. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M 0xFFFF0000
  18319. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S 16
  18320. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_GET(_var) \
  18321. (((_var) & HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_M) >> HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)
  18322. #define HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_SET(_var, _val) \
  18323. do { \
  18324. HTT_CHECK_SET_VAL(HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE, _val); \
  18325. ((_var) |= ((_val) << HTT_T2H_VDEVS_TXRX_STATS_PERIODIC_IND_PAYLOAD_SIZE_S)); \
  18326. } while (0)
  18327. /* SOC related stats */
  18328. typedef struct {
  18329. htt_tlv_hdr_t tlv_hdr;
  18330. /* When TQM is not able to find the peers during Tx, then it drops the packets
  18331. * This can be due to either the peer is deleted or deletion is ongoing
  18332. * */
  18333. A_UINT32 inv_peers_msdu_drop_count_lo;
  18334. A_UINT32 inv_peers_msdu_drop_count_hi;
  18335. } htt_t2h_soc_txrx_stats_common_tlv;
  18336. /* VDEV HW Tx/Rx stats */
  18337. typedef struct {
  18338. htt_tlv_hdr_t tlv_hdr;
  18339. A_UINT32 vdev_id;
  18340. /* Rx msdu byte cnt */
  18341. A_UINT32 rx_msdu_byte_cnt_lo;
  18342. A_UINT32 rx_msdu_byte_cnt_hi;
  18343. /* Rx msdu cnt */
  18344. A_UINT32 rx_msdu_cnt_lo;
  18345. A_UINT32 rx_msdu_cnt_hi;
  18346. /* tx msdu byte cnt */
  18347. A_UINT32 tx_msdu_byte_cnt_lo;
  18348. A_UINT32 tx_msdu_byte_cnt_hi;
  18349. /* tx msdu cnt */
  18350. A_UINT32 tx_msdu_cnt_lo;
  18351. A_UINT32 tx_msdu_cnt_hi;
  18352. /* tx excessive retry discarded msdu cnt */
  18353. A_UINT32 tx_msdu_excessive_retry_discard_cnt_lo;
  18354. A_UINT32 tx_msdu_excessive_retry_discard_cnt_hi;
  18355. /* TX congestion ctrl msdu drop cnt */
  18356. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_lo;
  18357. A_UINT32 tx_msdu_cong_ctrl_drop_cnt_hi;
  18358. /* discarded tx msdus cnt coz of time to live expiry */
  18359. A_UINT32 tx_msdu_ttl_expire_drop_cnt_lo;
  18360. A_UINT32 tx_msdu_ttl_expire_drop_cnt_hi;
  18361. /* tx excessive retry discarded msdu byte cnt */
  18362. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_lo;
  18363. A_UINT32 tx_msdu_excessive_retry_discard_byte_cnt_hi;
  18364. /* TX congestion ctrl msdu drop byte cnt */
  18365. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_lo;
  18366. A_UINT32 tx_msdu_cong_ctrl_drop_byte_cnt_hi;
  18367. /* discarded tx msdus byte cnt coz of time to live expiry */
  18368. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_lo;
  18369. A_UINT32 tx_msdu_ttl_expire_drop_byte_cnt_hi;
  18370. /* TQM bypass frame cnt */
  18371. A_UINT32 tqm_bypass_frame_cnt_lo;
  18372. A_UINT32 tqm_bypass_frame_cnt_hi;
  18373. /* TQM bypass byte cnt */
  18374. A_UINT32 tqm_bypass_byte_cnt_lo;
  18375. A_UINT32 tqm_bypass_byte_cnt_hi;
  18376. } htt_t2h_vdev_txrx_stats_hw_stats_tlv;
  18377. /*
  18378. * MSG_TYPE => HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF
  18379. *
  18380. * @details
  18381. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF message is sent by the target in
  18382. * response to a SAWF_DEF_QUEUES_MAP_REPORT_REQ from the host.
  18383. * The SAWF_DEF_QUEUES_MAP_REPORT_CONF will show which service class
  18384. * the default MSDU queues of each of the specified TIDs for the peer
  18385. * specified in the SAWF_DEF_QUEUES_MAP_REPORT_REQ message are linked to.
  18386. * If the default MSDU queues of a given TID within the peer are not linked
  18387. * to a service class, the svc_class_id field for that TID will have a
  18388. * 0xff HTT_SAWF_SVC_CLASS_INVALID_ID value to indicate the default MSDU
  18389. * queues for that TID are not mapped to any service class.
  18390. *
  18391. * |31 16|15 8|7 0|
  18392. * |------------------------------+--------------+--------------|
  18393. * | peer ID | reserved | msg type |
  18394. * |------------------------------+--------------+------+-------|
  18395. * | reserved | svc class ID | TID |
  18396. * |------------------------------------------------------------|
  18397. * ...
  18398. * |------------------------------------------------------------|
  18399. * | reserved | svc class ID | TID |
  18400. * |------------------------------------------------------------|
  18401. * Header fields:
  18402. * dword0 - b'7:0 - msg_type: This will be set to
  18403. * 0x2d (HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF)
  18404. * b'31:16 - peer ID
  18405. * dword1 - b'7:0 - TID
  18406. * b'15:8 - svc class ID
  18407. * (dword2, etc. same format as dword1)
  18408. */
  18409. #define HTT_SAWF_SVC_CLASS_INVALID_ID 0xff
  18410. PREPACK struct htt_t2h_sawf_def_queues_map_report_conf {
  18411. A_UINT32 msg_type :8,
  18412. reserved0 :8,
  18413. peer_id :16;
  18414. struct {
  18415. A_UINT32 tid :8,
  18416. svc_class_id :8,
  18417. reserved1 :16;
  18418. } tid_reports[1/*or more*/];
  18419. } POSTPACK;
  18420. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_HDR_BYTES 4 /* msg_type, peer_id */
  18421. #define HTT_SAWF_DEF_QUEUES_MAP_REPORT_CONF_ELEM_BYTES 4 /* TID, svc_class_id */
  18422. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M 0xFFFF0000
  18423. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S 16
  18424. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_GET(_var) \
  18425. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_M) >> \
  18426. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)
  18427. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_SET(_var, _val) \
  18428. do { \
  18429. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID, _val); \
  18430. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_PEER_ID_S)); \
  18431. } while (0)
  18432. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M 0x000000FF
  18433. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S 0
  18434. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_GET(_var) \
  18435. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_M) >> \
  18436. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)
  18437. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_SET(_var, _val) \
  18438. do { \
  18439. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID, _val); \
  18440. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_TID_S)); \
  18441. } while (0)
  18442. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M 0x0000FF00
  18443. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S 8
  18444. #define HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_GET(_var) \
  18445. (((_var) & HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_M) >> \
  18446. HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)
  18447. #define HTT_RX_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_SET(_var, _val) \
  18448. do { \
  18449. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID, _val); \
  18450. ((_var) |= ((_val) << HTT_T2H_SAWF_DEF_QUEUES_MAP_REPORT_CONF_SVC_CLASS_ID_S)); \
  18451. } while (0)
  18452. /*
  18453. * MSG_TYPE => HTT_T2H_SAWF_MSDUQ_INFO_IND
  18454. *
  18455. * @details
  18456. * When SAWF is enabled and a flow is mapped to a policy during the traffic
  18457. * flow if the flow is seen the associated service class is conveyed to the
  18458. * target via TCL Data Command. Target on the other hand internally creates the
  18459. * MSDUQ. Once the target creates the MSDUQ the target sends the information
  18460. * of the newly created MSDUQ and some other identifiers to uniquely identity
  18461. * the newly created MSDUQ
  18462. *
  18463. * |31 27| 24|23 16|15|14 11|10|9 8|7 4|3 0|
  18464. * |------------------------------+------------------------+--------------|
  18465. * | peer ID | HTT qtype | msg type |
  18466. * |---------------------------------+--------------+--+---+-------+------|
  18467. * | reserved |AST list index|FO|WC | HLOS | remap|
  18468. * | | | | | TID | TID |
  18469. * |---------------------+------------------------------------------------|
  18470. * | reserved1 | tgt_opaque_id |
  18471. * |---------------------+------------------------------------------------|
  18472. *
  18473. * Header fields:
  18474. *
  18475. * dword0 - b'7:0 - msg_type: This will be set to
  18476. * 0x2e (HTT_T2H_SAWF_MSDUQ_INFO_IND)
  18477. * b'15:8 - HTT qtype
  18478. * b'31:16 - peer ID
  18479. *
  18480. * dword1 - b'3:0 - remap TID, as assigned in firmware
  18481. * b'7:4 - HLOS TID, as sent by host in TCL Data Command
  18482. * hlos_tid : Common to Lithium and Beryllium
  18483. * b'9:8 - who_classify_info_sel (WC), as sent by host in
  18484. * TCL Data Command : Beryllium
  18485. * b10 - flow_override (FO), as sent by host in
  18486. * TCL Data Command: Beryllium
  18487. * b11:14 - ast_list_idx
  18488. * Array index into the list of extension AST entries
  18489. * (not the actual AST 16-bit index).
  18490. * The ast_list_idx is one-based, with the following
  18491. * range of values:
  18492. * - legacy targets supporting 16 user-defined
  18493. * MSDU queues: 1-2
  18494. * - legacy targets supporting 48 user-defined
  18495. * MSDU queues: 1-6
  18496. * - new targets: 0 (peer_id is used instead)
  18497. * Note that since ast_list_idx is one-based,
  18498. * the host will need to subtract 1 to use it as an
  18499. * index into a list of extension AST entries.
  18500. * b15:31 - reserved
  18501. *
  18502. * dword2 - b'23:0 - tgt_opaque_id Opaque Tx flow number which is a
  18503. * unique MSDUQ id in firmware
  18504. * b'24:31 - reserved1
  18505. */
  18506. PREPACK struct htt_t2h_sawf_msduq_event {
  18507. A_UINT32 msg_type : 8,
  18508. htt_qtype : 8,
  18509. peer_id :16;
  18510. A_UINT32 remap_tid : 4,
  18511. hlos_tid : 4,
  18512. who_classify_info_sel : 2,
  18513. flow_override : 1,
  18514. ast_list_idx : 4,
  18515. reserved :17;
  18516. A_UINT32 tgt_opaque_id :24,
  18517. reserved1 : 8;
  18518. } POSTPACK;
  18519. #define HTT_SAWF_MSDUQ_INFO_SIZE (sizeof(struct htt_t2h_sawf_msduq_event))
  18520. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M 0x0000FF00
  18521. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S 8
  18522. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_GET(_var) \
  18523. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_M) >> \
  18524. HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S)
  18525. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_SET(_var, _val) \
  18526. do { \
  18527. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE, _val); \
  18528. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_QTYPE_S));\
  18529. } while (0)
  18530. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M 0xFFFF0000
  18531. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S 16
  18532. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_GET(_var) \
  18533. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_M) >> \
  18534. HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)
  18535. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_SET(_var, _val) \
  18536. do { \
  18537. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID, _val); \
  18538. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_PEER_ID_S)); \
  18539. } while (0)
  18540. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M 0x0000000F
  18541. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S 0
  18542. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_GET(_var) \
  18543. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_M) >> \
  18544. HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)
  18545. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_SET(_var, _val) \
  18546. do { \
  18547. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID, _val); \
  18548. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_REMAP_TID_S)); \
  18549. } while (0)
  18550. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M 0x000000F0
  18551. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S 4
  18552. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_GET(_var) \
  18553. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_M) >> \
  18554. HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)
  18555. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_SET(_var, _val) \
  18556. do { \
  18557. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID, _val); \
  18558. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_HLOS_TID_S)); \
  18559. } while (0)
  18560. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M 0x00000300
  18561. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S 8
  18562. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_GET(_var) \
  18563. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_M) >> \
  18564. HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)
  18565. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_SET(_var, _val) \
  18566. do { \
  18567. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL, _val); \
  18568. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_WHO_CLASS_INFO_SEL_S)); \
  18569. } while (0)
  18570. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M 0x00000400
  18571. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S 10
  18572. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_GET(_var) \
  18573. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_M) >> \
  18574. HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)
  18575. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_SET(_var, _val) \
  18576. do { \
  18577. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE, _val); \
  18578. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_FLOW_OVERRIDE_S)); \
  18579. } while (0)
  18580. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M 0x00007800
  18581. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S 11
  18582. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_GET(_var) \
  18583. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_M) >> \
  18584. HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)
  18585. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_SET(_var, _val) \
  18586. do { \
  18587. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX, _val); \
  18588. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_AST_LIST_IDX_S)); \
  18589. } while (0)
  18590. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_M 0x00FFFFFF
  18591. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S 0
  18592. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_GET(_var) \
  18593. (((_var) & HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID) >> \
  18594. HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)
  18595. #define HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_SET(_var, _val) \
  18596. do { \
  18597. HTT_CHECK_SET_VAL(HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID, _val); \
  18598. ((_var) |= ((_val) << HTT_T2H_SAWF_MSDUQ_INFO_HTT_TGT_OPAQUE_ID_S)); \
  18599. } while (0)
  18600. /**
  18601. * @brief target -> PPDU id format indication
  18602. *
  18603. * MSG_TYPE => HTT_T2H_PPDU_ID_FMT_IND
  18604. *
  18605. * @details
  18606. * The following field definitions describe the format of the HTT target
  18607. * to host PPDU ID format indication message.
  18608. * hwsch_cmd_id :- A number per ring, increases by one with each HWSCH command.
  18609. * ring_id :- HWSCH ring id in which this PPDU was enqueued.
  18610. * seq_idx :- Sequence control index of this PPDU.
  18611. * link_id :- HW link ID of the link in which the PPDU was enqueued.
  18612. * seq_cmd_type:- WHAL_TXSEND_FTYPE (SU Data, MU Data, SGEN frames etc.)
  18613. * tqm_cmd:-
  18614. *
  18615. * |31 27|26 22|21 17| 16 |15 11|10 8|7 6|5 1| 0 |
  18616. * |--------------------------------------------------+------------------------|
  18617. * | rsvd0 | msg type |
  18618. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18619. * |rsvd2|ring_id OF|ring_id NB|ring_id V|rsvd1|cmd_id OF |cmd_id NB |cmd_id V |
  18620. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18621. * |rsvd4|link_id OF|link_id NB|link_id V|rsvd3|seq_idx OF|seq_idx NB|seq_idx V|
  18622. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18623. * |rsvd6|tqm_cmd OF|tqm_cmd NB|tqm_cmd V|rsvd5|seq_cmd OF|seq_cmd NB|seq_cmd V|
  18624. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18625. * |rsvd8| crc OF | crc NB | crc V |rsvd7|mac_id OF |mac_id NB |mac_id V |
  18626. * |-----+----------+----------+---------+-----+----------+----------+---------|
  18627. * Where: OF = bit offset, NB = number of bits, V = valid
  18628. * The message is interpreted as follows:
  18629. *
  18630. * dword0 - b'7:0 - msg_type: This will be set to
  18631. * HTT_T2H_PPDU_ID_FMT_IND
  18632. * value: 0x30
  18633. *
  18634. * dword0 - b'31:8 - reserved
  18635. *
  18636. * dword1 - b'0:0 - field to indicate whether hwsch_cmd_id is valid or not
  18637. *
  18638. * dword1 - b'5:1 - number of bits in hwsch_cmd_id
  18639. *
  18640. * dword1 - b'10:6 - offset of hwsch_cmd_id (in number of bits)
  18641. *
  18642. * dword1 - b'15:11 - reserved for future use
  18643. *
  18644. * dword1 - b'16:16 - field to indicate whether ring_id is valid or not
  18645. *
  18646. * dword1 - b'21:17 - number of bits in ring_id
  18647. *
  18648. * dword1 - b'26:22 - offset of ring_id (in number of bits)
  18649. *
  18650. * dword1 - b'31:27 - reserved for future use
  18651. *
  18652. * dword2 - b'0:0 - field to indicate whether sequence index is valid or not
  18653. *
  18654. * dword2 - b'5:1 - number of bits in sequence index
  18655. *
  18656. * dword2 - b'10:6 - offset of sequence index (in number of bits)
  18657. *
  18658. * dword2 - b'15:11 - reserved for future use
  18659. *
  18660. * dword2 - b'16:16 - field to indicate whether link_id is valid or not
  18661. *
  18662. * dword2 - b'21:17 - number of bits in link_id
  18663. *
  18664. * dword2 - b'26:22 - offset of link_id (in number of bits)
  18665. *
  18666. * dword2 - b'31:27 - reserved for future use
  18667. *
  18668. * dword3 - b'0:0 - field to indicate whether seq_cmd_type is valid or not
  18669. *
  18670. * dword3 - b'5:1 - number of bits in seq_cmd_type
  18671. *
  18672. * dword3 - b'10:6 - offset of seq_cmd_type (in number of bits)
  18673. *
  18674. * dword3 - b'15:11 - reserved for future use
  18675. *
  18676. * dword3 - b'16:16 - field to indicate whether tqm_cmd is valid or not
  18677. *
  18678. * dword3 - b'21:17 - number of bits in tqm_cmd
  18679. *
  18680. * dword3 - b'26:22 - offset of tqm_cmd (in number of bits)
  18681. *
  18682. * dword3 - b'31:27 - reserved for future use
  18683. *
  18684. * dword4 - b'0:0 - field to indicate whether mac_id is valid or not
  18685. *
  18686. * dword4 - b'5:1 - number of bits in mac_id
  18687. *
  18688. * dword4 - b'10:6 - offset of mac_id (in number of bits)
  18689. *
  18690. * dword4 - b'15:11 - reserved for future use
  18691. *
  18692. * dword4 - b'16:16 - field to indicate whether crc is valid or not
  18693. *
  18694. * dword4 - b'21:17 - number of bits in crc
  18695. *
  18696. * dword4 - b'26:22 - offset of crc (in number of bits)
  18697. *
  18698. * dword4 - b'31:27 - reserved for future use
  18699. *
  18700. */
  18701. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M 0x00000001
  18702. #define HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S 0
  18703. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M 0x0000003E
  18704. #define HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S 1
  18705. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M 0x000007C0
  18706. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S 6
  18707. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M 0x00010000
  18708. #define HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S 16
  18709. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M 0x003E0000
  18710. #define HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S 17
  18711. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M 0x07C00000
  18712. #define HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S 22
  18713. /* macros for accessing lower 16 bits in dword */
  18714. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0(word, value) \
  18715. do { \
  18716. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS15_0, value); \
  18717. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S; \
  18718. } while (0)
  18719. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS15_0(word) \
  18720. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS15_0_S)
  18721. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0(word, value) \
  18722. do { \
  18723. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS15_0, value); \
  18724. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S; \
  18725. } while (0)
  18726. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS15_0(word) \
  18727. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS15_0_S)
  18728. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0(word, value) \
  18729. do { \
  18730. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0, value); \
  18731. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S; \
  18732. } while (0)
  18733. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS15_0(word) \
  18734. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS15_0_S)
  18735. /* macros for accessing upper 16 bits in dword */
  18736. #define HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16(word, value) \
  18737. do { \
  18738. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_VALID_BITS31_16, value); \
  18739. (word) |= (value) << HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S; \
  18740. } while (0)
  18741. #define HTT_PPDU_ID_FMT_IND_VALID_GET_BITS31_16(word) \
  18742. (((word) & HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_VALID_BITS31_16_S)
  18743. #define HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16(word, value) \
  18744. do { \
  18745. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_BITS_BITS31_16, value); \
  18746. (word) |= (value) << HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S; \
  18747. } while (0)
  18748. #define HTT_PPDU_ID_FMT_IND_BITS_GET_BITS31_16(word) \
  18749. (((word) & HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_BITS_BITS31_16_S)
  18750. #define HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16(word, value) \
  18751. do { \
  18752. HTT_CHECK_SET_VAL(HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16, value); \
  18753. (word) |= (value) << HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S; \
  18754. } while (0)
  18755. #define HTT_PPDU_ID_FMT_IND_OFFSET_GET_BITS31_16(word) \
  18756. (((word) & HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_M) >> HTT_PPDU_ID_FMT_IND_OFFSET_BITS31_16_S)
  18757. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_VALID_SET \
  18758. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18759. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_BITS_SET \
  18760. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18761. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET_SET \
  18762. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18763. #define HTT_PPDU_ID_FMT_IND_RING_ID_VALID_SET \
  18764. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18765. #define HTT_PPDU_ID_FMT_IND_RING_ID_BITS_SET \
  18766. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18767. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET_SET \
  18768. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18769. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_VALID_SET \
  18770. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18771. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_BITS_SET \
  18772. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18773. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET_SET \
  18774. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18775. #define HTT_PPDU_ID_FMT_IND_LINK_ID_VALID_SET \
  18776. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18777. #define HTT_PPDU_ID_FMT_IND_LINK_ID_BITS_SET \
  18778. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18779. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET_SET \
  18780. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18781. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_VALID_SET \
  18782. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18783. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_BITS_SET \
  18784. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18785. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET_SET \
  18786. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18787. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_VALID_SET \
  18788. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18789. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_BITS_SET \
  18790. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18791. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET_SET \
  18792. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18793. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_VALID_SET \
  18794. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS15_0
  18795. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_BITS_SET \
  18796. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS15_0
  18797. #define HTT_PPDU_ID_FMT_IND_MAC_ID_TYPE_OFFSET_SET \
  18798. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS15_0
  18799. #define HTT_PPDU_ID_FMT_IND_CRC_VALID_SET \
  18800. HTT_PPDU_ID_FMT_IND_VALID_SET_BITS31_16
  18801. #define HTT_PPDU_ID_FMT_IND_CRC_BITS_SET \
  18802. HTT_PPDU_ID_FMT_IND_BITS_SET_BITS31_16
  18803. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET_SET \
  18804. HTT_PPDU_ID_FMT_IND_OFFSET_SET_BITS31_16
  18805. /* offsets in number dwords */
  18806. #define HTT_PPDU_ID_FMT_IND_HWSCH_CMD_ID_OFFSET 1
  18807. #define HTT_PPDU_ID_FMT_IND_RING_ID_OFFSET 1
  18808. #define HTT_PPDU_ID_FMT_IND_SEQ_IDX_OFFSET 2
  18809. #define HTT_PPDU_ID_FMT_IND_LINK_ID_OFFSET 2
  18810. #define HTT_PPDU_ID_FMT_IND_SEQ_CMD_TYPE_OFFSET 3
  18811. #define HTT_PPDU_ID_FMT_IND_TQM_CMD_OFFSET 3
  18812. #define HTT_PPDU_ID_FMT_IND_MAC_ID_OFFSET 4
  18813. #define HTT_PPDU_ID_FMT_IND_CRC_OFFSET 4
  18814. typedef struct {
  18815. A_UINT32 msg_type: 8, /* bits 7:0 */
  18816. rsvd0: 24;/* bits 31:8 */
  18817. A_UINT32 hwsch_cmd_id_valid: 1, /* bits 0:0 */
  18818. hwsch_cmd_id_bits: 5, /* bits 5:1 */
  18819. hwsch_cmd_id_offset: 5, /* bits 10:6 */
  18820. rsvd1: 5, /* bits 15:11 */
  18821. ring_id_valid: 1, /* bits 16:16 */
  18822. ring_id_bits: 5, /* bits 21:17 */
  18823. ring_id_offset: 5, /* bits 26:22 */
  18824. rsvd2: 5; /* bits 31:27 */
  18825. A_UINT32 seq_idx_valid: 1, /* bits 0:0 */
  18826. seq_idx_bits: 5, /* bits 5:1 */
  18827. seq_idx_offset: 5, /* bits 10:6 */
  18828. rsvd3: 5, /* bits 15:11 */
  18829. link_id_valid: 1, /* bits 16:16 */
  18830. link_id_bits: 5, /* bits 21:17 */
  18831. link_id_offset: 5, /* bits 26:22 */
  18832. rsvd4: 5; /* bits 31:27 */
  18833. A_UINT32 seq_cmd_type_valid: 1, /* bits 0:0 */
  18834. seq_cmd_type_bits: 5, /* bits 5:1 */
  18835. seq_cmd_type_offset: 5, /* bits 10:6 */
  18836. rsvd5: 5, /* bits 15:11 */
  18837. tqm_cmd_valid: 1, /* bits 16:16 */
  18838. tqm_cmd_bits: 5, /* bits 21:17 */
  18839. tqm_cmd_offset: 5, /* bits 26:12 */
  18840. rsvd6: 5; /* bits 31:27 */
  18841. A_UINT32 mac_id_valid: 1, /* bits 0:0 */
  18842. mac_id_bits: 5, /* bits 5:1 */
  18843. mac_id_offset: 5, /* bits 10:6 */
  18844. rsvd8: 5, /* bits 15:11 */
  18845. crc_valid: 1, /* bits 16:16 */
  18846. crc_bits: 5, /* bits 21:17 */
  18847. crc_offset: 5, /* bits 26:12 */
  18848. rsvd9: 5; /* bits 31:27 */
  18849. } htt_t2h_ppdu_id_fmt_ind_t;
  18850. /**
  18851. * @brief target -> host RX_CCE_SUPER_RULE setup done message
  18852. *
  18853. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE
  18854. *
  18855. * @details
  18856. * HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE message is sent by the target
  18857. * when RX_CCE_SUPER_RULE setup is done
  18858. *
  18859. * This message shows the configuration results after the setup operation.
  18860. * It will always be sent to host.
  18861. * The message would appear as follows:
  18862. *
  18863. * |31 24|23 16|15 8|7 0|
  18864. * |-----------------+-----------------+----------------+----------------|
  18865. * | result | response_type | pdev_id | msg_type |
  18866. * |---------------------------------------------------------------------|
  18867. *
  18868. * The message is interpreted as follows:
  18869. * dword0 - b'0:7 - msg_type: This will be set to 0x33
  18870. * (HTT_T2H_MSG_TYPE_RX_CCE_SUPER_RULE_SETUP_DONE)
  18871. * b'8:15 - pdev_id: Identify which pdev RX_CCE_SUPER_RULE is setup on
  18872. * b'16:23 - response_type: Indicate the response type of this setup
  18873. * done msg
  18874. * 0: HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE,
  18875. * response to HTT_RX_CCE_SUPER_RULE_SETUP_REQUEST
  18876. * 1: HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18877. * response to HTT_RX_CCE_SUPER_RULE_INSTALL
  18878. * 2: HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18879. * response to HTT_RX_CCE_SUPER_RULE_RELEASE
  18880. * b'24:31 - result: Indicate result of setup operation
  18881. * For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE:
  18882. * b'24 - is_rule_enough: indicate if there are
  18883. * enough free cce rule slots
  18884. * 0: not enough
  18885. * 1: enough
  18886. * b'25:31 - avail_rule_num: indicate the number of
  18887. * remaining free cce rule slots, only makes sense
  18888. * when is_rule_enough = 0
  18889. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE:
  18890. * b'24 - cfg_result_0: indicate the config result
  18891. * of RX_CCE_SUPER_RULE_0
  18892. * 0: Install/Uninstall fails
  18893. * 1: Install/Uninstall succeeds
  18894. * b'25 - cfg_result_1: indicate the config result
  18895. * of RX_CCE_SUPER_RULE_1
  18896. * 0: Install/Uninstall fails
  18897. * 1: Install/Uninstall succeeds
  18898. * b'26:31 - reserved
  18899. * For HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE:
  18900. * b'24 - cfg_result_0: indicate the config result
  18901. * of RX_CCE_SUPER_RULE_0
  18902. * 0: Release fails
  18903. * 1: Release succeeds
  18904. * b'25 - cfg_result_1: indicate the config result
  18905. * of RX_CCE_SUPER_RULE_1
  18906. * 0: Release fails
  18907. * 1: Release succeeds
  18908. * b'26:31 - reserved
  18909. */
  18910. enum htt_rx_cce_super_rule_setup_done_response_type {
  18911. HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE = 0,
  18912. HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE,
  18913. HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE,
  18914. /*All reply type should be before this*/
  18915. HTT_RX_CCE_SUPER_RULE_SETUP_INVALID_RESPONSE,
  18916. };
  18917. PREPACK struct htt_rx_cce_super_rule_setup_done_t {
  18918. A_UINT8 msg_type;
  18919. A_UINT8 pdev_id;
  18920. A_UINT8 response_type;
  18921. union {
  18922. struct {
  18923. /* For HTT_RX_CCE_SUPER_RULE_SETUP_REQ_RESPONSE */
  18924. A_UINT8 is_rule_enough: 1,
  18925. avail_rule_num: 7;
  18926. };
  18927. struct {
  18928. /*
  18929. * For HTT_RX_CCE_SUPER_RULE_INSTALL_RESPONSE and
  18930. * HTT_RX_CCE_SUPER_RULE_RELEASE_RESPONSE
  18931. */
  18932. A_UINT8 cfg_result_0: 1,
  18933. cfg_result_1: 1,
  18934. rsvd: 6;
  18935. };
  18936. } result;
  18937. } POSTPACK;
  18938. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_SZ (sizeof(struct htt_rx_cce_super_rule_setup_done_t))
  18939. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M 0x0000ff00
  18940. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S 8
  18941. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_GET(_var) \
  18942. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_M) >> \
  18943. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)
  18944. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_SET(_var, _val) \
  18945. do { \
  18946. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID, _val); \
  18947. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_PDEV_ID_S)); \
  18948. } while (0)
  18949. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M 0x00ff0000
  18950. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S 16
  18951. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_GET(_var) \
  18952. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_M) >> \
  18953. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)
  18954. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_SET(_var, _val) \
  18955. do { \
  18956. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE, _val); \
  18957. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESPONSE_TYPE_S)); \
  18958. } while (0)
  18959. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M 0xff000000
  18960. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S 24
  18961. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_GET(_var) \
  18962. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_M) >> \
  18963. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)
  18964. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_SET(_var, _val) \
  18965. do { \
  18966. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT, _val); \
  18967. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_RESULT_S)); \
  18968. } while (0)
  18969. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M 0x01000000
  18970. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S 24
  18971. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_GET(_var) \
  18972. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_M) >> \
  18973. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)
  18974. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_SET(_var, _val) \
  18975. do { \
  18976. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH, _val); \
  18977. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_IS_RULE_ENOUGH_S)); \
  18978. } while (0)
  18979. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M 0xFE000000
  18980. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S 25
  18981. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_GET(_var) \
  18982. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_M) >> \
  18983. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)
  18984. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_SET(_var, _val) \
  18985. do { \
  18986. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM, _val); \
  18987. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_AVAIL_RULE_NUM_S)); \
  18988. } while (0)
  18989. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M 0x01000000
  18990. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S 24
  18991. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_GET(_var) \
  18992. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_M) >> \
  18993. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)
  18994. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_SET(_var, _val) \
  18995. do { \
  18996. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0, _val); \
  18997. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_0_S)); \
  18998. } while (0)
  18999. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M 0x02000000
  19000. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S 25
  19001. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_GET(_var) \
  19002. (((_var) & HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_M) >> \
  19003. HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)
  19004. #define HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_SET(_var, _val) \
  19005. do { \
  19006. HTT_CHECK_SET_VAL(HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1, _val); \
  19007. ((_var) |= ((_val) << HTT_RX_CCE_SUPER_RULE_SETUP_DONE_CFG_RESULT_1_S)); \
  19008. } while (0)
  19009. /**
  19010. * @brief target -> host CoDel MSDU queue latencies array configuration
  19011. *
  19012. * MSG_TYPE => HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND
  19013. *
  19014. * @details
  19015. * The HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND message is used
  19016. * by the target to inform the host of the location and size of the DDR array of
  19017. * per MSDU queue latency metrics. This array is updated by the host and
  19018. * read by the target. The target uses these metric values to determine
  19019. * which MSDU queues have latencies exceeding their CoDel latency target.
  19020. *
  19021. * |31 16|15 8|7 0|
  19022. * |-------------------------------------------+----------|
  19023. * | number of array elements | reserved | MSG_TYPE |
  19024. * |-------------------------------------------+----------|
  19025. * | array physical address, low bits |
  19026. * |------------------------------------------------------|
  19027. * | array physical address, high bits |
  19028. * |------------------------------------------------------|
  19029. * Header fields:
  19030. * - MSG_TYPE
  19031. * Bits 7:0
  19032. * Purpose: Identifies this as a CoDel MSDU queue latencies
  19033. * array configuration message.
  19034. * Value: (HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_IND)
  19035. * - NUM_ELEM
  19036. * Bits 31:16
  19037. * Purpose: Inform the host of the length of the MSDU queue latencies array.
  19038. * Value: Specifies the number of elements in the MSDU queue latency
  19039. * metrics array. This value is the same as the maximum number of
  19040. * MSDU queues supported by the target.
  19041. * Since each array element is 16 bits, the size in bytes of the
  19042. * MSDU queue latency metrics array is twice the number of elements.
  19043. * - PADDR_LOW
  19044. * Bits 31:0
  19045. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19046. * Value: Lower 32 bits of the physical address of the MSDU queue latency
  19047. * metrics array.
  19048. * - PADDR_HIGH
  19049. * Bits 31:0
  19050. * Purpose: Inform the host of the MSDU queue latencies array's location.
  19051. * Value: Upper 32 bits of the physical address of the MSDU queue latency
  19052. * metrics array.
  19053. */
  19054. typedef struct {
  19055. A_UINT32 msg_type: 8, /* bits 7:0 */
  19056. reserved: 8, /* bits 15:8 */
  19057. num_elem: 16; /* bits 31:16 */
  19058. A_UINT32 paddr_low;
  19059. A_UINT32 paddr_high;
  19060. } htt_t2h_codel_msduq_latencies_array_cfg_int_t;
  19061. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_SIZE 12 /* bytes */
  19062. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M 0xffff0000
  19063. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S 16
  19064. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_GET(_var) \
  19065. (((_var) & HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_M) >> \
  19066. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)
  19067. #define HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_SET(_var, _val) \
  19068. do { \
  19069. HTT_CHECK_SET_VAL( \
  19070. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM, _val); \
  19071. ((_var) |= ((_val) << \
  19072. HTT_T2H_CODEL_MSDUQ_LATENCIES_ARRAY_CFG_INT_NUM_ELEM_S)); \
  19073. } while (0)
  19074. /*
  19075. * This CoDel MSDU queue latencies array whose location and number of
  19076. * elements are specified by this HTT_T2H message consists of 16-bit elements
  19077. * that each specify a statistical summary (min) of a MSDU queue's latency,
  19078. * using milliseconds units.
  19079. */
  19080. #define HTT_CODEL_MSDUQ_LATENCIES_ARRAY_ELEM_BYTES 2
  19081. /**
  19082. * @brief target -> host rx completion indication message definition
  19083. *
  19084. * MSG_TYPE => HTT_T2H_MSG_TYPE_RX_DATA_IND
  19085. *
  19086. * @details
  19087. * The following diagram shows the format of the Rx completion indication sent
  19088. * from the target to the host
  19089. *
  19090. * |31|29|28 24|23 12|11 9|8| 7|6|5|4|3|2|1|0|
  19091. * |---------------+----------------------------+----------------|
  19092. * | vdev_id | peer_id | msg_type |
  19093. * hdr: |---------------+--------------------------+-+----------------|
  19094. * | rsvd0 |F| msdu_cnt |
  19095. * pyld: |==========================================+=+================|
  19096. * MSDU 0 | buf addr lo (bits 31:0) |
  19097. * |-----+--------------------------------------+----------------|
  19098. * |rsvd1| SW buffer cookie | buf addr hi |
  19099. * |--+--+-----------------------------+--------+--+-+-+-+-+-+-+-|
  19100. * |R2| W| MSDU length | TID |MC|D|S|C|L|F|R|M|
  19101. * |-------------------------------------------------+---------+-|
  19102. * | rsvd3 | err info|E|
  19103. * |=================================================+=========+=|
  19104. * MSDU 1 | buf addr lo (bits 31:0) |
  19105. * : ... :
  19106. * | rsvd3 | err info|E|
  19107. * |-------------------------------------------------------------|
  19108. * Where:
  19109. * F = fragment
  19110. * M = MPDU retry bit
  19111. * R = raw MPDU frame
  19112. * F = first MSDU in MPDU
  19113. * L = last MSDU in MPDU
  19114. * C = MSDU continuation
  19115. * S = Souce Addr is valid
  19116. * D = Dest Addr is valid
  19117. * MC = Dest Addr is multicast / broadcast
  19118. * W = is first MSDU after WoW wakeup
  19119. * R2 = rsvd2
  19120. * E = error valid
  19121. */
  19122. /* htt_t2h_rx_data_msdu_err:
  19123. * To be filled in "htt_t2h_rx_data_msdu_info.error_info" field
  19124. * when FW forwards MSDU to host.
  19125. */
  19126. typedef enum htt_t2h_rx_data_msdu_err {
  19127. /* ERR_DECRYPT:
  19128. * FW sets this when rxdma_error_code = <enum 3 rxdma_decrypt_err>.
  19129. * host maintains error stats, recycles buffer.
  19130. */
  19131. HTT_RXDATA_ERR_DECRYPT = 0,
  19132. /* ERR_TKIP_MIC:
  19133. * FW sets this when rxdma_error_code = <enum 4 rxdma_tkip_mic_err>.
  19134. * Host maintains error stats, recycles buffer, sends notification to
  19135. * middleware.
  19136. */
  19137. HTT_RXDATA_ERR_TKIP_MIC = 1,
  19138. /* ERR_UNENCRYPTED:
  19139. * FW sets this when rxdma_error_code = <enum 5 rxdma_unecrypted_err>.
  19140. * Host maintains error stats, recycles buffer.
  19141. */
  19142. HTT_RXDATA_ERR_UNENCRYPTED = 2,
  19143. /* ERR_MSDU_LIMIT:
  19144. * FW sets this when rxdma_error_code = <enum 7 rxdma_msdu_limit_err>.
  19145. * Host maintains error stats, recycles buffer.
  19146. */
  19147. HTT_RXDATA_ERR_MSDU_LIMIT = 3,
  19148. /* ERR_FLUSH_REQUEST:
  19149. * FW sets this when rxdma_error_code = <enum 13 rxdma_flush_request>.
  19150. * Host maintains error stats, recycles buffer.
  19151. */
  19152. HTT_RXDATA_ERR_FLUSH_REQUEST = 4,
  19153. /* ERR_OOR:
  19154. * FW full reorder layer maps this error to <enum 7 regular_frame_OOR>.
  19155. * Host maintains error stats, recycles buffer mainly for low
  19156. * TCP KPI debugging.
  19157. */
  19158. HTT_RXDATA_ERR_OOR = 5,
  19159. /* ERR_2K_JUMP:
  19160. * FW full reorder layer maps this error to <enum 5 regular_frame_2k_jump>.
  19161. * Host maintains error stats, recycles buffer mainly for low
  19162. * TCP KPI debugging.
  19163. */
  19164. HTT_RXDATA_ERR_2K_JUMP = 6,
  19165. /* ERR_ZERO_LEN_MSDU:
  19166. * FW sets this error flag for a 0 length MSDU.
  19167. * Host maintains error stats, recycles buffer.
  19168. */
  19169. HTT_RXDATA_ERR_ZERO_LEN_MSDU = 7,
  19170. /* add new error codes here */
  19171. HTT_RXDATA_ERR_MAX = 32
  19172. } htt_t2h_rx_data_msdu_err_e;
  19173. struct htt_t2h_rx_data_ind_t
  19174. {
  19175. A_UINT32 /* word 0 */
  19176. /* msg_type:
  19177. * Set to Rx data indication i.e. HTT_T2H_MSG_TYPE_RX_DATA_IND.
  19178. */
  19179. msg_type: 8,
  19180. peer_id: 16, /* This will provide peer data */
  19181. vdev_id: 8; /* This will provide vdev id info */
  19182. A_UINT32 /* word 1 */
  19183. /* msdu_cnt:
  19184. * Total number of MSDUs (htt_t2h_rx_data_msdu_info items) in message.
  19185. */
  19186. msdu_cnt: 8,
  19187. frag: 1, /* this bit will be set for 802.11 frag MPDU */
  19188. rsvd0: 23;
  19189. /* NOTE:
  19190. * To preserve backwards compatibility,
  19191. * no new fields can be added in this struct.
  19192. */
  19193. };
  19194. struct htt_t2h_rx_data_msdu_info
  19195. {
  19196. A_UINT32 /* word 0 */
  19197. buffer_addr_low : 32;
  19198. A_UINT32 /* word 1 */
  19199. buffer_addr_high : 8,
  19200. sw_buffer_cookie : 21,
  19201. rsvd1 : 3;
  19202. A_UINT32 /* word 2 */
  19203. mpdu_retry_bit : 1, /* used for stats maintenance */
  19204. raw_mpdu_frame : 1, /* used for pkt drop and processing */
  19205. first_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19206. last_msdu_in_mpdu_flag : 1, /* used for MSDU scatter/gather support */
  19207. msdu_continuation : 1, /* used for MSDU scatter/gather support */
  19208. sa_is_valid : 1, /* used for HW issue check in
  19209. * is_sa_da_idx_valid() */
  19210. da_is_valid : 1, /* used for HW issue check and
  19211. * intra-BSS forwarding */
  19212. da_is_mcbc : 1,
  19213. tid_info : 8, /* used for stats maintenance */
  19214. msdu_length : 14,
  19215. is_first_pkt_after_wkp : 1, /* indicates this is the first rx MSDU
  19216. * provided by fw after WoW exit */
  19217. rsvd2 : 1;
  19218. A_UINT32 /* word 3 */
  19219. error_valid : 1, /* Set if the MSDU has any error */
  19220. error_info : 5, /* If error_valid is TRUE, then refer to
  19221. * "htt_t2h_rx_data_msdu_err_e" for
  19222. * checking error reason. */
  19223. rsvd3 : 26;
  19224. /* NOTE:
  19225. * To preserve backwards compatibility,
  19226. * no new fields can be added in this struct.
  19227. */
  19228. };
  19229. /* HTT_RX_DATA_IND_HDR_SIZE: 2 4-byte words
  19230. * This is the size of htt_t2h_rx_data_ind_t alone which is fixed overhead
  19231. * for every Rx DATA IND sent by FW to host.
  19232. */
  19233. #define HTT_RX_DATA_IND_HDR_SIZE (2*4)
  19234. /* HTT_RX_DATA_MSDU_INFO_SIZE: 4 4-bytes words
  19235. * This is the size of each MSDU detail that will be piggybacked with the
  19236. * RX IND header.
  19237. */
  19238. #define HTT_RX_DATA_MSDU_INFO_SIZE (4*4)
  19239. /* member definitions of htt_t2h_rx_data_ind_t */
  19240. #define HTT_RX_DATA_IND_PEER_ID_M 0x00ffff00
  19241. #define HTT_RX_DATA_IND_PEER_ID_S 8
  19242. #define HTT_RX_DATA_IND_PEER_ID_SET(word, value) \
  19243. do { \
  19244. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_PEER_ID, value); \
  19245. (word) |= (value) << HTT_RX_DATA_IND_PEER_ID_S; \
  19246. } while (0)
  19247. #define HTT_RX_DATA_IND_PEER_ID_GET(word) \
  19248. (((word) & HTT_RX_DATA_IND_PEER_ID_M) >> HTT_RX_DATA_IND_PEER_ID_S)
  19249. #define HTT_RX_DATA_IND_VDEV_ID_M 0xff000000
  19250. #define HTT_RX_DATA_IND_VDEV_ID_S 24
  19251. #define HTT_RX_DATA_IND_VDEV_ID_SET(word, value) \
  19252. do { \
  19253. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_VDEV_ID, value); \
  19254. (word) |= (value) << HTT_RX_DATA_IND_VDEV_ID_S; \
  19255. } while (0)
  19256. #define HTT_RX_DATA_IND_VDEV_ID_GET(word) \
  19257. (((word) & HTT_RX_DATA_IND_VDEV_ID_M) >> HTT_RX_DATA_IND_VDEV_ID_S)
  19258. #define HTT_RX_DATA_IND_MSDU_CNT_M 0x000000ff
  19259. #define HTT_RX_DATA_IND_MSDU_CNT_S 0
  19260. #define HTT_RX_DATA_IND_MSDU_CNT_SET(word, value) \
  19261. do { \
  19262. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_MSDU_CNT, value); \
  19263. (word) |= (value) << HTT_RX_DATA_IND_MSDU_CNT_S; \
  19264. } while (0)
  19265. #define HTT_RX_DATA_IND_MSDU_CNT_GET(word) \
  19266. (((word) & HTT_RX_DATA_IND_MSDU_CNT_M) >> HTT_RX_DATA_IND_MSDU_CNT_S)
  19267. #define HTT_RX_DATA_IND_FRAG_M 0x00000100
  19268. #define HTT_RX_DATA_IND_FRAG_S 8
  19269. #define HTT_RX_DATA_IND_FRAG_SET(word, value) \
  19270. do { \
  19271. HTT_CHECK_SET_VAL(HTT_RX_DATA_IND_FRAG, value); \
  19272. (word) |= (value) << HTT_RX_DATA_IND_FRAG_S; \
  19273. } while (0)
  19274. #define HTT_RX_DATA_IND_FRAG_GET(word) \
  19275. (((word) & HTT_RX_DATA_IND_FRAG_M) >> HTT_RX_DATA_IND_FRAG_S)
  19276. /* member definitions of htt_t2h_rx_data_msdu_info */
  19277. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M 0xFFFFFFFF
  19278. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S 0
  19279. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M 0x000000FF
  19280. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S 0
  19281. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_SET(word, value) \
  19282. do { \
  19283. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW, value); \
  19284. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S; \
  19285. } while (0)
  19286. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_GET(word) \
  19287. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_LOW_S)
  19288. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_SET(word, value) \
  19289. do { \
  19290. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH, value); \
  19291. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S; \
  19292. } while (0)
  19293. #define HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_GET(word) \
  19294. (((word) & HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_M) >> HTT_RX_DATA_MSDU_INFO_BUFFER_ADDR_HIGH_S)
  19295. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M 0x1FFFFF00
  19296. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S 8
  19297. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_SET(word, value) \
  19298. do { \
  19299. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE, value); \
  19300. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S; \
  19301. } while (0)
  19302. #define HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_GET(word) \
  19303. (((word) & HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_M) >> HTT_RX_DATA_MSDU_INFO_SW_BUFFER_COOKIE_S)
  19304. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M 0x00000001
  19305. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S 0
  19306. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_SET(word, value) \
  19307. do { \
  19308. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT, value); \
  19309. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S; \
  19310. } while (0)
  19311. #define HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_GET(word) \
  19312. (((word) & HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_M) >> HTT_RX_DATA_MSDU_INFO_MPDU_RETRY_BIT_S)
  19313. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M 0x00000002
  19314. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S 1
  19315. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_SET(word, value) \
  19316. do { \
  19317. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME, value); \
  19318. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S; \
  19319. } while (0)
  19320. #define HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_GET(word) \
  19321. (((word) & HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_M) >> HTT_RX_DATA_MSDU_INFO_RAW_MPDU_FRAME_S)
  19322. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M 0x00000004
  19323. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S 2
  19324. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_SET(word, value) \
  19325. do { \
  19326. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU, value); \
  19327. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S; \
  19328. } while (0)
  19329. #define HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_GET(word) \
  19330. (((word) & HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_FIRST_MSDU_IN_MPDU_S)
  19331. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M 0x00000008
  19332. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S 3
  19333. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_SET(word, value) \
  19334. do { \
  19335. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU, value); \
  19336. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S; \
  19337. } while (0)
  19338. #define HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_GET(word) \
  19339. (((word) & HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_M) >> HTT_RX_DATA_MSDU_INFO_LAST_MSDU_IN_MPDU_S)
  19340. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M 0x00000010
  19341. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S 4
  19342. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_SET(word, value) \
  19343. do { \
  19344. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION, value); \
  19345. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S; \
  19346. } while (0)
  19347. #define HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_GET(word) \
  19348. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_CONTINUATION_S)
  19349. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M 0x00000020
  19350. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S 5
  19351. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_SET(word, value) \
  19352. do { \
  19353. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_SA_IS_VALID, value); \
  19354. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S; \
  19355. } while (0)
  19356. #define HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_GET(word) \
  19357. (((word) & HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_SA_IS_VALID_S)
  19358. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M 0x00000040
  19359. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S 6
  19360. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_SET(word, value) \
  19361. do { \
  19362. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_VALID, value); \
  19363. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S; \
  19364. } while (0)
  19365. #define HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_GET(word) \
  19366. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_VALID_S)
  19367. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M 0x00000080
  19368. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S 7
  19369. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_SET(word, value) \
  19370. do { \
  19371. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC, value); \
  19372. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S; \
  19373. } while (0)
  19374. #define HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_GET(word) \
  19375. (((word) & HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_M) >> HTT_RX_DATA_MSDU_INFO_DA_IS_MCBC_S)
  19376. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_M 0x0000FF00
  19377. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_S 8
  19378. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_SET(word, value) \
  19379. do { \
  19380. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_TID_INFO, value); \
  19381. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_TID_INFO_S; \
  19382. } while (0)
  19383. #define HTT_RX_DATA_MSDU_INFO_TID_INFO_GET(word) \
  19384. (((word) & HTT_RX_DATA_MSDU_INFO_TID_INFO_M) >> HTT_RX_DATA_MSDU_INFO_TID_INFO_S)
  19385. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M 0x3FFF0000
  19386. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S 16
  19387. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_SET(word, value) \
  19388. do { \
  19389. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH, value); \
  19390. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S; \
  19391. } while (0)
  19392. #define HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_GET(word) \
  19393. (((word) & HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_M) >> HTT_RX_DATA_MSDU_INFO_MSDU_LENGTH_S)
  19394. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M 0x40000000
  19395. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S 30
  19396. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_SET(word, value) \
  19397. do { \
  19398. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP, value); \
  19399. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S; \
  19400. } while (0)
  19401. #define HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_GET(word) \
  19402. (((word) & HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_M) >> HTT_RX_DATA_MSDU_INFO_IS_FIRST_PKT_AFTER_WKP_S)
  19403. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M 0x00000001
  19404. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S 0
  19405. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_SET(word, value) \
  19406. do { \
  19407. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_VALID, value); \
  19408. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S; \
  19409. } while (0)
  19410. #define HTT_RX_DATA_MSDU_INFO_ERROR_VALID_GET(word) \
  19411. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_VALID_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_VALID_S)
  19412. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M 0x0000001E
  19413. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S 1
  19414. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_SET(word, value) \
  19415. do { \
  19416. HTT_CHECK_SET_VAL(HTT_RX_DATA_MSDU_INFO_ERROR_INFO, value); \
  19417. (word) |= (value) << HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S; \
  19418. } while (0)
  19419. #define HTT_RX_DATA_MSDU_INFO_ERROR_INFO_GET(word) \
  19420. (((word) & HTT_RX_DATA_MSDU_INFO_ERROR_INFO_M) >> HTT_RX_DATA_MSDU_INFO_ERROR_INFO_S)
  19421. /**
  19422. * @brief target -> Primary peer migration message to host
  19423. *
  19424. * MSG_TYPE => HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND
  19425. *
  19426. * @details
  19427. * HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND message is sent by target
  19428. * to host to flush & set-up the RX rings to new primary peer
  19429. *
  19430. * The message would appear as follows:
  19431. *
  19432. * |31 16|15 12|11 8|7 0|
  19433. * |-------------------------------+---------+---------+--------------|
  19434. * | vdev ID | pdev ID | chip ID | msg type |
  19435. * |-------------------------------+---------+---------+--------------|
  19436. * | ML peer ID | SW peer ID |
  19437. * |-------------------------------+----------------------------------|
  19438. *
  19439. * The message is interpreted as follows:
  19440. * dword0 - b'0:7 - msg_type: This will be set to 0x37
  19441. * (HTT_T2H_MSG_TYPE_PRIMARY_LINK_PEER_MIGRATE_IND)
  19442. * b'8:11 - chip_id: Indicate which chip has been chosen as primary
  19443. * b'12:15 - pdev_id: Indicate which pdev in the chip is chosen
  19444. * as primary
  19445. * b'16:31 - vdev_id: Indicate which vdev in the pdev is chosen
  19446. * as primary
  19447. *
  19448. * dword1 - b'0:15 - sw_link_peer_id: Indicate the sw_peer_id of the peer
  19449. * chosen as primary
  19450. * b'16:31 - ml_peer_id: Indicate the ml_peer_id to which the
  19451. * primary peer belongs.
  19452. */
  19453. typedef struct {
  19454. A_UINT32 msg_type: 8, /* bits 7:0 */
  19455. chip_id: 4, /* bits 11:8 */
  19456. pdev_id: 4, /* bits 15:12 */
  19457. vdev_id: 16; /* bits 31:16 */
  19458. A_UINT32 sw_link_peer_id: 16, /* bits 15:0 */
  19459. ml_peer_id: 16; /* bits 31:16 */
  19460. } htt_t2h_primary_link_peer_migrate_ind_t;
  19461. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M 0x00000F00
  19462. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S 8
  19463. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_GET(_var) \
  19464. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_M) >> \
  19465. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S)
  19466. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_SET(_var, _val) \
  19467. do { \
  19468. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID, _val); \
  19469. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_CHIP_ID_S));\
  19470. } while (0)
  19471. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M 0x0000F000
  19472. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S 12
  19473. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_GET(_var) \
  19474. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_M) >> \
  19475. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S)
  19476. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_SET(_var, _val) \
  19477. do { \
  19478. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID, _val); \
  19479. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_PDEV_ID_S));\
  19480. } while (0)
  19481. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M 0xFFFF0000
  19482. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S 16
  19483. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_GET(_var) \
  19484. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_M) >> \
  19485. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S)
  19486. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_SET(_var, _val) \
  19487. do { \
  19488. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID, _val); \
  19489. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_VDEV_ID_S));\
  19490. } while (0)
  19491. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M 0x0000FFFF
  19492. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S 0
  19493. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_GET(_var) \
  19494. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_M) >> \
  19495. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S)
  19496. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_SET(_var, _val) \
  19497. do { \
  19498. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID, _val); \
  19499. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_SW_LINK_PEER_ID_S));\
  19500. } while (0)
  19501. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M 0xFFFF0000
  19502. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S 16
  19503. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_GET(_var) \
  19504. (((_var) & HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_M) >> \
  19505. HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S)
  19506. #define HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_SET(_var, _val) \
  19507. do { \
  19508. HTT_CHECK_SET_VAL(HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID, _val); \
  19509. ((_var) |= ((_val) << HTT_H2T_PRIMARY_LINK_PEER_MIGRATE_ML_PEER_ID_S));\
  19510. } while (0)
  19511. /**
  19512. * @brief target -> host rx peer AST override message defenition
  19513. *
  19514. * MSG_TYPE => HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND
  19515. *
  19516. * @details
  19517. * Format inherits parts of the HTT_T2H_MSG_TYPE_PEER_MAP_V3 published above
  19518. * where in the dummy ast index is provided to the host.
  19519. * This new message below is sent to the host at run time from the TX_DE
  19520. * exception path when a SAWF flow is detected for a peer.
  19521. * This is sent up once per SAWF peer.
  19522. * This layout assumes the target operates as little-endian.
  19523. *
  19524. * |31 24|23 16|15 8|7 0|
  19525. * |--------------------------------------+-----------------+-----------------|
  19526. * | SW peer ID | vdev ID | msg type |
  19527. * |-----------------+--------------------+-----------------+-----------------|
  19528. * | MAC addr 3 | MAC addr 2 | MAC addr 1 | MAC addr 0 |
  19529. * |-----------------+--------------------+-----------------+-----------------|
  19530. * | dummy AST Index #1 | MAC addr 5 | MAC addr 4 |
  19531. * |--------------------------------------+-----------------+-----------------|
  19532. * | reserved | dummy AST Index #2 |
  19533. * |--------------------------------------+-----------------------------------|
  19534. *
  19535. * The following field definitions describe the format of the peer ast override
  19536. * index messages sent from the target to the host.
  19537. * - MSG_TYPE
  19538. * Bits 7:0
  19539. * Purpose: identifies this as a peer map v3 message
  19540. * Value: 0x38 (HTT_T2H_MSG_TYPE_PEER_AST_OVERRIDE_INDEX_IND)
  19541. * - VDEV_ID
  19542. * Bits 15:8
  19543. * Purpose: Indicates which virtual device the peer is associated with.
  19544. * - SW_PEER_ID
  19545. * Bits 31:16
  19546. * Purpose: The peer ID (index) that WAL has allocated for this peer.
  19547. * - MAC_ADDR_L32
  19548. * Bits 31:0
  19549. * Purpose: Identifies which peer node the peer ID is for.
  19550. * Value: lower 4 bytes of peer node's MAC address
  19551. * - MAC_ADDR_U16
  19552. * Bits 15:0
  19553. * Purpose: Identifies which peer node the peer ID is for.
  19554. * Value: upper 2 bytes of peer node's MAC address
  19555. * - AST_INDEX1
  19556. * Bits 31:16
  19557. * Purpose: The 1st extra AST index used to identify user defined MSDUQ
  19558. * - AST_INDEX2
  19559. * Bits 15:0
  19560. * Purpose: The 2nd extra AST index used to identify user defined MSDUQ
  19561. */
  19562. /* dword 0 */
  19563. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M 0xffff0000
  19564. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S 16
  19565. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_M 0x0000ff00
  19566. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_S 8
  19567. /* dword 1 */
  19568. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M 0xffffffff
  19569. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S 0
  19570. /* dword 2 */
  19571. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M 0x0000ffff
  19572. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S 0
  19573. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_M 0xffff0000
  19574. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_S 16
  19575. /* dword 3 */
  19576. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_M 0x0000ffff
  19577. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_S 0
  19578. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_SET(word, value) \
  19579. do { \
  19580. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_VDEV_ID, value); \
  19581. (word) |= (value) << HTT_PEER_AST_OVERRIDE_VDEV_ID_S; \
  19582. } while (0)
  19583. #define HTT_PEER_AST_OVERRIDE_VDEV_ID_GET(word) \
  19584. (((word) & HTT_PEER_AST_OVERRIDE_VDEV_ID_M) >> HTT_PEER_AST_OVERRIDE_VDEV_ID_S)
  19585. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_SET(word, value) \
  19586. do { \
  19587. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_SW_PEER_ID, value); \
  19588. (word) |= (value) << HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S; \
  19589. } while (0)
  19590. #define HTT_PEER_AST_OVERRIDE_SW_PEER_ID_GET(word) \
  19591. (((word) & HTT_PEER_AST_OVERRIDE_SW_PEER_ID_M) >> HTT_PEER_AST_OVERRIDE_SW_PEER_ID_S)
  19592. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_SET(word, value) \
  19593. do { \
  19594. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32, value); \
  19595. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S; \
  19596. } while (0)
  19597. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_GET(word) \
  19598. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_L32_S)
  19599. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_SET(word, value) \
  19600. do { \
  19601. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16, value); \
  19602. (word) |= (value) << HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S; \
  19603. } while (0)
  19604. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_GET(word) \
  19605. (((word) & HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_M) >> HTT_PEER_AST_OVERRIDE_MAC_ADDR_U16_S)
  19606. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_SET(word, value) \
  19607. do { \
  19608. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX1, value); \
  19609. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX1_S; \
  19610. } while (0)
  19611. #define HTT_PEER_AST_OVERRIDE_AST_INDEX1_GET(word) \
  19612. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX1_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX1_S)
  19613. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_SET(word, value) \
  19614. do { \
  19615. HTT_CHECK_SET_VAL(HTT_PEER_AST_OVERRIDE_AST_INDEX2, value); \
  19616. (word) |= (value) << HTT_PEER_AST_OVERRIDE_AST_INDEX2_S; \
  19617. } while (0)
  19618. #define HTT_PEER_AST_OVERRIDE_AST_INDEX2_GET(word) \
  19619. (((word) & HTT_PEER_AST_OVERRIDE_AST_INDEX2_M) >> HTT_PEER_AST_OVERRIDE_AST_INDEX2_S)
  19620. #define HTT_PEER_AST_OVERRIDE_MAC_ADDR_WORD_BASE_OFFSET 4 /* bytes */
  19621. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST1_WORD_BASE_OFFSET 8 /* bytes */
  19622. #define HTT_PEER_AST_OVERRIDE_DUMMY_AST2_WORD_BASE_OFFSET 12 /* bytes */
  19623. #define HTT_PEER_AST_OVERRIDE_INDEX_IND_BYTES 16
  19624. #endif