htt_stats.h 252 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872
  1. /*
  2. * Copyright (c) 2017-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. /**
  20. * @file htt_stats.h
  21. *
  22. * @details the public header file of HTT STATS
  23. */
  24. #ifndef __HTT_STATS_H__
  25. #define __HTT_STATS_H__
  26. #include <htt_deps.h> /* A_UINT32 */
  27. #include <htt_common.h>
  28. #include <htt.h> /* HTT stats TLV struct def and tag defs */
  29. /**
  30. * htt_dbg_ext_stats_type -
  31. * The base structure for each of the stats_type is only for reference
  32. * Host should use this information to know the type of TLVs to expect
  33. * for a particular stats type.
  34. *
  35. * Max supported stats :- 256.
  36. */
  37. enum htt_dbg_ext_stats_type {
  38. /** HTT_DBG_EXT_STATS_RESET
  39. * PARAM:
  40. * - config_param0 : start_offset (stats type)
  41. * - config_param1 : stats bmask from start offset
  42. * - config_param2 : stats bmask from start offset + 32
  43. * - config_param3 : stats bmask from start offset + 64
  44. * RESP MSG:
  45. * - No response sent.
  46. */
  47. HTT_DBG_EXT_STATS_RESET = 0,
  48. /** HTT_DBG_EXT_STATS_PDEV_TX
  49. * PARAMS:
  50. * - No Params
  51. * RESP MSG:
  52. * - htt_tx_pdev_stats_t
  53. */
  54. HTT_DBG_EXT_STATS_PDEV_TX = 1,
  55. /** HTT_DBG_EXT_STATS_PDEV_RX
  56. * PARAMS:
  57. * - No Params
  58. * RESP MSG:
  59. * - htt_rx_pdev_stats_t
  60. */
  61. HTT_DBG_EXT_STATS_PDEV_RX = 2,
  62. /** HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  63. * PARAMS:
  64. * - config_param0: [Bit31: Bit0] HWQ mask
  65. * RESP MSG:
  66. * - htt_tx_hwq_stats_t
  67. */
  68. HTT_DBG_EXT_STATS_PDEV_TX_HWQ = 3,
  69. /** HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  70. * PARAMS:
  71. * - config_param0: [Bit31: Bit0] TXQ mask
  72. * RESP MSG:
  73. * - htt_stats_tx_sched_t
  74. */
  75. HTT_DBG_EXT_STATS_PDEV_TX_SCHED = 4,
  76. /** HTT_DBG_EXT_STATS_PDEV_ERROR
  77. * PARAMS:
  78. * - No Params
  79. * RESP MSG:
  80. * - htt_hw_err_stats_t
  81. */
  82. HTT_DBG_EXT_STATS_PDEV_ERROR = 5,
  83. /** HTT_DBG_EXT_STATS_PDEV_TQM
  84. * PARAMS:
  85. * - No Params
  86. * RESP MSG:
  87. * - htt_tx_tqm_pdev_stats_t
  88. */
  89. HTT_DBG_EXT_STATS_PDEV_TQM = 6,
  90. /** HTT_DBG_EXT_STATS_TQM_CMDQ
  91. * PARAMS:
  92. * - config_param0:
  93. * [Bit15: Bit0 ] cmdq id :if 0xFFFF print all cmdq's
  94. * [Bit31: Bit16] reserved
  95. * RESP MSG:
  96. * - htt_tx_tqm_cmdq_stats_t
  97. */
  98. HTT_DBG_EXT_STATS_TQM_CMDQ = 7,
  99. /** HTT_DBG_EXT_STATS_TX_DE_INFO
  100. * PARAMS:
  101. * - No Params
  102. * RESP MSG:
  103. * - htt_tx_de_stats_t
  104. */
  105. HTT_DBG_EXT_STATS_TX_DE_INFO = 8,
  106. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE
  107. * PARAMS:
  108. * - No Params
  109. * RESP MSG:
  110. * - htt_tx_pdev_rate_stats_t
  111. */
  112. HTT_DBG_EXT_STATS_PDEV_TX_RATE = 9,
  113. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE
  114. * PARAMS:
  115. * - No Params
  116. * RESP MSG:
  117. * - htt_rx_pdev_rate_stats_t
  118. */
  119. HTT_DBG_EXT_STATS_PDEV_RX_RATE = 10,
  120. /** HTT_DBG_EXT_STATS_PEER_INFO
  121. * PARAMS:
  122. * - config_param0:
  123. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  124. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  125. * [Bit31 : Bit16] sw_peer_id
  126. * config_param1:
  127. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  128. * 0 bit htt_peer_stats_cmn_tlv
  129. * 1 bit htt_peer_details_tlv
  130. * 2 bit htt_tx_peer_rate_stats_tlv
  131. * 3 bit htt_rx_peer_rate_stats_tlv
  132. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  133. * 5 bit htt_rx_tid_stats_tlv
  134. * 6 bit htt_msdu_flow_stats_tlv
  135. * 7 bit htt_peer_sched_stats_tlv
  136. * - config_param2: [Bit31 : Bit0] mac_addr31to0
  137. * - config_param3: [Bit15 : Bit0] mac_addr47to32
  138. * [Bit 16] If this bit is set, reset per peer stats
  139. * of corresponding tlv indicated by config
  140. * param 1.
  141. * HTT_DBG_EXT_PEER_STATS_RESET_GET will be
  142. * used to get this bit position.
  143. * WMI_SERVICE_PER_PEER_HTT_STATS_RESET
  144. * indicates that FW supports per peer HTT
  145. * stats reset.
  146. * [Bit31 : Bit17] reserved
  147. * RESP MSG:
  148. * - htt_peer_stats_t
  149. */
  150. HTT_DBG_EXT_STATS_PEER_INFO = 11,
  151. /** HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  152. * PARAMS:
  153. * - No Params
  154. * RESP MSG:
  155. * - htt_tx_pdev_selfgen_stats_t
  156. */
  157. HTT_DBG_EXT_STATS_TX_SELFGEN_INFO = 12,
  158. /** HTT_DBG_EXT_STATS_TX_MU_HWQ
  159. * PARAMS:
  160. * - config_param0: [Bit31: Bit0] HWQ mask
  161. * RESP MSG:
  162. * - htt_tx_hwq_mu_mimo_stats_t
  163. */
  164. HTT_DBG_EXT_STATS_TX_MU_HWQ = 13,
  165. /** HTT_DBG_EXT_STATS_RING_IF_INFO
  166. * PARAMS:
  167. * - config_param0:
  168. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  169. * [Bit31: Bit16] reserved
  170. * RESP MSG:
  171. * - htt_ring_if_stats_t
  172. */
  173. HTT_DBG_EXT_STATS_RING_IF_INFO = 14,
  174. /** HTT_DBG_EXT_STATS_SRNG_INFO
  175. * PARAMS:
  176. * - config_param0:
  177. * [Bit15: Bit0 ] ring id :if 0xFFFF print all rings
  178. * [Bit31: Bit16] reserved
  179. * - No Params
  180. * RESP MSG:
  181. * - htt_sring_stats_t
  182. */
  183. HTT_DBG_EXT_STATS_SRNG_INFO = 15,
  184. /** HTT_DBG_EXT_STATS_SFM_INFO
  185. * PARAMS:
  186. * - No Params
  187. * RESP MSG:
  188. * - htt_sfm_stats_t
  189. */
  190. HTT_DBG_EXT_STATS_SFM_INFO = 16,
  191. /** HTT_DBG_EXT_STATS_PDEV_TX_MU
  192. * PARAMS:
  193. * - No Params
  194. * RESP MSG:
  195. * - htt_tx_pdev_mu_mimo_stats_t
  196. */
  197. HTT_DBG_EXT_STATS_PDEV_TX_MU = 17,
  198. /** HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  199. * PARAMS:
  200. * - config_param0:
  201. * [Bit7 : Bit0] vdev_id:8
  202. * note:0xFF to get all active peers based on pdev_mask.
  203. * [Bit31 : Bit8] rsvd:24
  204. * RESP MSG:
  205. * - htt_active_peer_details_list_t
  206. */
  207. HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST = 18,
  208. /** HTT_DBG_EXT_STATS_PDEV_CCA_STATS
  209. * PARAMS:
  210. * - config_param0:
  211. * [Bit0] - Clear bit0 to read 1sec,100ms & cumulative CCA stats.
  212. * Set bit0 to 1 to read 1sec interval histogram.
  213. * [Bit1] - 100ms interval histogram
  214. * [Bit3] - Cumulative CCA stats
  215. * RESP MSG:
  216. * - htt_pdev_cca_stats_t
  217. */
  218. HTT_DBG_EXT_STATS_PDEV_CCA_STATS = 19,
  219. /** HTT_DBG_EXT_STATS_TWT_SESSIONS
  220. * PARAMS:
  221. * - config_param0:
  222. * No params
  223. * RESP MSG:
  224. * - htt_pdev_twt_sessions_stats_t
  225. */
  226. HTT_DBG_EXT_STATS_TWT_SESSIONS = 20,
  227. /** HTT_DBG_EXT_STATS_REO_CNTS
  228. * PARAMS:
  229. * - config_param0:
  230. * No params
  231. * RESP MSG:
  232. * - htt_soc_reo_resource_stats_t
  233. */
  234. HTT_DBG_EXT_STATS_REO_RESOURCE_STATS = 21,
  235. /** HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  236. * PARAMS:
  237. * - config_param0:
  238. * [Bit0] vdev_id_set:1
  239. * set to 1 if vdev_id is set and vdev stats are requested.
  240. * set to 0 if pdev_stats sounding stats are requested.
  241. * [Bit8 : Bit1] vdev_id:8
  242. * note:0xFF to get all active vdevs based on pdev_mask.
  243. * [Bit31 : Bit9] rsvd:22
  244. *
  245. * RESP MSG:
  246. * - htt_tx_sounding_stats_t
  247. */
  248. HTT_DBG_EXT_STATS_TX_SOUNDING_INFO = 22,
  249. /** HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS
  250. * PARAMS:
  251. * - config_param0:
  252. * No params
  253. * RESP MSG:
  254. * - htt_pdev_obss_pd_stats_t
  255. */
  256. HTT_DBG_EXT_STATS_PDEV_OBSS_PD_STATS = 23,
  257. /** HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS
  258. * PARAMS:
  259. * - config_param0:
  260. * No params
  261. * RESP MSG:
  262. * - htt_stats_ring_backpressure_stats_t
  263. */
  264. HTT_DBG_EXT_STATS_RING_BACKPRESSURE_STATS = 24,
  265. /** HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  266. * PARAMS:
  267. *
  268. * RESP MSG:
  269. * - htt_soc_latency_prof_t
  270. */
  271. HTT_DBG_EXT_STATS_LATENCY_PROF_STATS = 25,
  272. /** HTT_DBG_EXT_STATS_PDEV_UL_TRIGGER
  273. * PARAMS:
  274. * - No Params
  275. * RESP MSG:
  276. * - htt_rx_pdev_ul_trig_stats_t
  277. */
  278. HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS = 26,
  279. /** HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27
  280. * PARAMS:
  281. * - No Params
  282. * RESP MSG:
  283. * - htt_rx_pdev_ul_mumimo_trig_stats_t
  284. */
  285. HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS = 27,
  286. /** HTT_DBG_EXT_STATS_FSE_RX
  287. * PARAMS:
  288. * - No Params
  289. * RESP MSG:
  290. * - htt_rx_fse_stats_t
  291. */
  292. HTT_DBG_EXT_STATS_FSE_RX = 28,
  293. /** HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  294. * PARAMS:
  295. * - config_param0: [Bit0] : [1] for mac_addr based request
  296. * - config_param1: [Bit31 : Bit0] mac_addr31to0
  297. * - config_param2: [Bit15 : Bit0] mac_addr47to32
  298. * RESP MSG:
  299. * - htt_ctrl_path_txrx_stats_t
  300. */
  301. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS = 29,
  302. /** HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  303. * PARAMS:
  304. * - No Params
  305. * RESP MSG:
  306. * - htt_rx_pdev_rate_ext_stats_t
  307. */
  308. HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT = 30,
  309. /** HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF
  310. * PARAMS:
  311. * - No Params
  312. * RESP MSG:
  313. * - htt_tx_pdev_txbf_rate_stats_t
  314. */
  315. HTT_DBG_EXT_STATS_PDEV_TX_RATE_TXBF = 31,
  316. /* HTT_DBG_EXT_STATS_TXBF_OFDMA
  317. */
  318. HTT_DBG_EXT_STATS_TXBF_OFDMA = 32,
  319. /** HTT_DBG_EXT_STA_11AX_UL_STATS
  320. * PARAMS:
  321. * - No Params
  322. * RESP MSG:
  323. * - htt_sta_11ax_ul_stats
  324. */
  325. HTT_DBG_EXT_STA_11AX_UL_STATS = 33,
  326. /** HTT_DBG_EXT_VDEV_RTT_RESP_STATS
  327. * PARAMS:
  328. * - config_param0:
  329. * [Bit7 : Bit0] vdev_id:8
  330. * [Bit31 : Bit8] rsvd:24
  331. * RESP MSG:
  332. * -
  333. */
  334. HTT_DBG_EXT_VDEV_RTT_RESP_STATS = 34,
  335. /** HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  336. * PARAMS:
  337. * - No Params
  338. * RESP MSG:
  339. * - htt_pktlog_and_htt_ring_stats_t
  340. */
  341. HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS = 35,
  342. /** HTT_DBG_EXT_STATS_DLPAGER_STATS
  343. * PARAMS:
  344. *
  345. * RESP MSG:
  346. * - htt_dlpager_stats_t
  347. */
  348. HTT_DBG_EXT_STATS_DLPAGER_STATS = 36,
  349. /** HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  350. * PARAMS:
  351. * - No Params
  352. * RESP MSG:
  353. * - htt_phy_counters_and_phy_stats_t
  354. */
  355. HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS = 37,
  356. /** HTT_DBG_EXT_VDEVS_TXRX_STATS
  357. * PARAMS:
  358. * - No Params
  359. * RESP MSG:
  360. * - htt_vdevs_txrx_stats_t
  361. */
  362. HTT_DBG_EXT_VDEVS_TXRX_STATS = 38,
  363. HTT_DBG_EXT_VDEV_RTT_INITIATOR_STATS = 39,
  364. /** HTT_DBG_EXT_PDEV_PER_STATS
  365. * PARAMS:
  366. * - No Params
  367. * RESP MSG:
  368. * - htt_tx_pdev_per_stats_t
  369. */
  370. HTT_DBG_EXT_PDEV_PER_STATS = 40,
  371. HTT_DBG_EXT_AST_ENTRIES = 41,
  372. /** HTT_DBG_EXT_RX_RING_STATS
  373. * PARAMS:
  374. * - No Params
  375. * RESP MSG:
  376. * - htt_rx_fw_ring_stats_tlv_v
  377. */
  378. HTT_DBG_EXT_RX_RING_STATS = 42,
  379. /* HTT_STRM_GEN_MPDUS_STATS, HTT_STRM_GEN_MPDUS_DETAILS_STATS
  380. * PARAMS:
  381. * - No params
  382. * RESP MSG: HTT_T2H STREAMING_STATS_IND (not EXT_STATS_CONF)
  383. * - HTT_STRM_GEN_MPDUS_STATS:
  384. * htt_stats_strm_gen_mpdus_tlv_t
  385. * - HTT_STRM_GEN_MPDUS_DETAILS_STATS:
  386. * htt_stats_strm_gen_mpdus_details_tlv_t
  387. */
  388. HTT_STRM_GEN_MPDUS_STATS = 43,
  389. HTT_STRM_GEN_MPDUS_DETAILS_STATS = 44,
  390. /* keep this last */
  391. HTT_DBG_NUM_EXT_STATS = 256,
  392. };
  393. /*
  394. * Macros to get/set the bit field in config param[3] that indicates to
  395. * clear corresponding per peer stats specified by config param 1
  396. */
  397. #define HTT_DBG_EXT_PEER_STATS_RESET_M 0x00010000
  398. #define HTT_DBG_EXT_PEER_STATS_RESET_S 16
  399. #define HTT_DBG_EXT_PEER_STATS_RESET_GET(_var) \
  400. (((_var) & HTT_DBG_EXT_PEER_STATS_RESET_M) >> \
  401. HTT_DBG_EXT_PEER_STATS_RESET_S)
  402. #define HTT_DBG_EXT_PEER_STATS_RESET_SET(_var, _val) \
  403. do { \
  404. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_STATS_RESET, _val); \
  405. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_STATS_RESET_S)); \
  406. } while (0)
  407. #define HTT_STATS_SUBTYPE_MAX 16
  408. /* htt_mu_stats_upload_t
  409. * Enumerations for specifying whether to upload all MU stats in response to
  410. * HTT_DBG_EXT_STATS_PDEV_TX_MU, or if not all, then which subset.
  411. */
  412. typedef enum {
  413. /* HTT_UPLOAD_MU_STATS: upload all MU stats:
  414. * UL MU-MIMO + DL MU-MIMO + UL MU-OFDMA + DL MU-OFDMA
  415. * (note: included OFDMA stats are limited to 11ax)
  416. */
  417. HTT_UPLOAD_MU_STATS,
  418. /* HTT_UPLOAD_MU_MIMO_STATS: upload UL MU-MIMO + DL MU-MIMO stats */
  419. HTT_UPLOAD_MU_MIMO_STATS,
  420. /* HTT_UPLOAD_MU_OFDMA_STATS:
  421. * upload UL MU-OFDMA + DL MU-OFDMA stats (note: 11ax only stats)
  422. */
  423. HTT_UPLOAD_MU_OFDMA_STATS,
  424. HTT_UPLOAD_DL_MU_MIMO_STATS,
  425. HTT_UPLOAD_UL_MU_MIMO_STATS,
  426. /* HTT_UPLOAD_DL_MU_OFDMA_STATS:
  427. * upload DL MU-OFDMA stats (note: 11ax only stats)
  428. */
  429. HTT_UPLOAD_DL_MU_OFDMA_STATS,
  430. /* HTT_UPLOAD_UL_MU_OFDMA_STATS:
  431. * upload UL MU-OFDMA stats (note: 11ax only stats)
  432. */
  433. HTT_UPLOAD_UL_MU_OFDMA_STATS,
  434. /*
  435. * Upload BE UL MU-OFDMA + BE DL MU-OFDMA stats,
  436. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv and
  437. * htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  438. */
  439. HTT_UPLOAD_BE_MU_OFDMA_STATS,
  440. /*
  441. * Upload BE DL MU-OFDMA
  442. * TLV: htt_tx_pdev_dl_be_mu_ofdma_sch_stats_tlv
  443. */
  444. HTT_UPLOAD_BE_DL_MU_OFDMA_STATS,
  445. /*
  446. * Upload BE UL MU-OFDMA
  447. * TLV: htt_tx_pdev_ul_be_mu_ofdma_sch_stats_tlv
  448. */
  449. HTT_UPLOAD_BE_UL_MU_OFDMA_STATS,
  450. } htt_mu_stats_upload_t;
  451. /* htt_tx_rate_stats_upload_t
  452. * Enumerations for specifying which stats to upload in response to
  453. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  454. */
  455. typedef enum {
  456. /* 11abgn, 11ac, and 11ax TX stats, and a few 11be SU stats
  457. *
  458. * TLV: htt_tx_pdev_rate_stats_tlv
  459. */
  460. HTT_TX_RATE_STATS_DEFAULT,
  461. /*
  462. * Upload 11be OFDMA TX stats
  463. *
  464. * TLV: htt_tx_pdev_rate_stats_be_ofdma_tlv
  465. */
  466. HTT_TX_RATE_STATS_UPLOAD_11BE_OFDMA,
  467. } htt_tx_rate_stats_upload_t;
  468. /* htt_rx_ul_trigger_stats_upload_t
  469. * Enumerations for specifying which stats to upload in response to
  470. * HTT_DBG_EXT_STATS_PDEV_TX_RATE.
  471. */
  472. typedef enum {
  473. /* Upload 11ax UL OFDMA RX Trigger stats
  474. *
  475. * TLV: htt_rx_pdev_ul_trigger_stats_tlv
  476. */
  477. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11AX_OFDMA,
  478. /*
  479. * Upload 11be UL OFDMA RX Trigger stats
  480. *
  481. * TLV: htt_rx_pdev_be_ul_trigger_stats_tlv
  482. */
  483. HTT_RX_UL_TRIGGER_STATS_UPLOAD_11BE_OFDMA,
  484. } htt_rx_ul_trigger_stats_upload_t;
  485. /*
  486. * The htt_rx_ul_mumimo_trigger_stats_upload_t enum values are
  487. * provided by the host as one of the config param elements in
  488. * the HTT_H2T EXT_STATS_REQ message, for stats type ==
  489. * HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS.
  490. */
  491. typedef enum {
  492. /*
  493. * Upload 11ax UL MUMIMO RX Trigger stats
  494. * TLV: htt_rx_pdev_ul_mumimo_trig_stats_tlv
  495. */
  496. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11AX,
  497. /*
  498. * Upload 11be UL MUMIMO RX Trigger stats
  499. * TLV: htt_rx_pdev_ul_mumimo_trig_be_stats_tlv
  500. */
  501. HTT_RX_UL_MUMIMO_TRIGGER_STATS_UPLOAD_11BE,
  502. } htt_rx_ul_mumimo_trigger_stats_upload_t;
  503. #define HTT_STATS_MAX_STRING_SZ32 4
  504. #define HTT_STATS_MACID_INVALID 0xff
  505. #define HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS 10
  506. #define HTT_TX_HWQ_MAX_CMD_RESULT_STATS 13
  507. #define HTT_TX_HWQ_MAX_CMD_STALL_STATS 5
  508. #define HTT_TX_HWQ_MAX_FES_RESULT_STATS 10
  509. typedef enum {
  510. HTT_STATS_TX_PDEV_NO_DATA_UNDERRUN = 0,
  511. HTT_STATS_TX_PDEV_DATA_UNDERRUN_BETWEEN_MPDU = 1,
  512. HTT_STATS_TX_PDEV_DATA_UNDERRUN_WITHIN_MPDU = 2,
  513. HTT_TX_PDEV_MAX_URRN_STATS = 3,
  514. } htt_tx_pdev_underrun_enum;
  515. #define HTT_TX_PDEV_MAX_FLUSH_REASON_STATS 150
  516. #define HTT_TX_PDEV_MAX_SIFS_BURST_STATS 9
  517. #define HTT_TX_PDEV_MAX_SIFS_BURST_HIST_STATS 10
  518. #define HTT_TX_PDEV_MAX_PHY_ERR_STATS 18
  519. /* HTT_TX_PDEV_SCHED_TX_MODE_MAX:
  520. * DEPRECATED - num sched tx mode max is 8
  521. */
  522. #define HTT_TX_PDEV_SCHED_TX_MODE_MAX 4
  523. #define HTT_TX_PDEV_NUM_SCHED_ORDER_LOG 20
  524. #define HTT_RX_STATS_REFILL_MAX_RING 4
  525. #define HTT_RX_STATS_RXDMA_MAX_ERR 16
  526. #define HTT_RX_STATS_FW_DROP_REASON_MAX 16
  527. /* Bytes stored in little endian order */
  528. /* Length should be multiple of DWORD */
  529. typedef struct {
  530. htt_tlv_hdr_t tlv_hdr;
  531. A_UINT32 data[1]; /* Can be variable length */
  532. } htt_stats_string_tlv;
  533. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_M 0x000000ff
  534. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_S 0
  535. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_GET(_var) \
  536. (((_var) & HTT_TX_PDEV_STATS_CMN_MAC_ID_M) >> \
  537. HTT_TX_PDEV_STATS_CMN_MAC_ID_S)
  538. #define HTT_TX_PDEV_STATS_CMN_MAC_ID_SET(_var, _val) \
  539. do { \
  540. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_CMN_MAC_ID, _val); \
  541. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_CMN_MAC_ID_S)); \
  542. } while (0)
  543. /* == TX PDEV STATS == */
  544. typedef struct {
  545. htt_tlv_hdr_t tlv_hdr;
  546. /**
  547. * BIT [ 7 : 0] :- mac_id
  548. * BIT [31 : 8] :- reserved
  549. */
  550. A_UINT32 mac_id__word;
  551. /** Num PPDUs queued to HW */
  552. A_UINT32 hw_queued;
  553. /** Num PPDUs reaped from HW */
  554. A_UINT32 hw_reaped;
  555. /** Num underruns */
  556. A_UINT32 underrun;
  557. /** Num HW Paused counter */
  558. A_UINT32 hw_paused;
  559. /** Num HW flush counter */
  560. A_UINT32 hw_flush;
  561. /** Num HW filtered counter */
  562. A_UINT32 hw_filt;
  563. /** Num PPDUs cleaned up in TX abort */
  564. A_UINT32 tx_abort;
  565. /** Num MPDUs requeued by SW */
  566. A_UINT32 mpdu_requed;
  567. /** excessive retries */
  568. A_UINT32 tx_xretry;
  569. /** Last used data hw rate code */
  570. A_UINT32 data_rc;
  571. /** frames dropped due to excessive SW retries */
  572. A_UINT32 mpdu_dropped_xretry;
  573. /** illegal rate phy errors */
  574. A_UINT32 illgl_rate_phy_err;
  575. /** wal pdev continuous xretry */
  576. A_UINT32 cont_xretry;
  577. /** wal pdev tx timeout */
  578. A_UINT32 tx_timeout;
  579. /** wal pdev resets */
  580. A_UINT32 pdev_resets;
  581. /** PHY/BB underrun */
  582. A_UINT32 phy_underrun;
  583. /** MPDU is more than txop limit */
  584. A_UINT32 txop_ovf;
  585. /** Number of Sequences posted */
  586. A_UINT32 seq_posted;
  587. /** Number of Sequences failed queueing */
  588. A_UINT32 seq_failed_queueing;
  589. /** Number of Sequences completed */
  590. A_UINT32 seq_completed;
  591. /** Number of Sequences restarted */
  592. A_UINT32 seq_restarted;
  593. /** Number of MU Sequences posted */
  594. A_UINT32 mu_seq_posted;
  595. /** Number of time HW ring is paused between seq switch within ISR */
  596. A_UINT32 seq_switch_hw_paused;
  597. /** Number of times seq continuation in DSR */
  598. A_UINT32 next_seq_posted_dsr;
  599. /** Number of times seq continuation in ISR */
  600. A_UINT32 seq_posted_isr;
  601. /** Number of seq_ctrl cached. */
  602. A_UINT32 seq_ctrl_cached;
  603. /** Number of MPDUs successfully transmitted */
  604. A_UINT32 mpdu_count_tqm;
  605. /** Number of MSDUs successfully transmitted */
  606. A_UINT32 msdu_count_tqm;
  607. /** Number of MPDUs dropped */
  608. A_UINT32 mpdu_removed_tqm;
  609. /** Number of MSDUs dropped */
  610. A_UINT32 msdu_removed_tqm;
  611. /** Num MPDUs flushed by SW, HWPAUSED, SW TXABORT (Reset,channel change) */
  612. A_UINT32 mpdus_sw_flush;
  613. /** Num MPDUs filtered by HW, all filter condition (TTL expired) */
  614. A_UINT32 mpdus_hw_filter;
  615. /**
  616. * Num MPDUs truncated by PDG
  617. * (TXOP, TBTT, PPDU_duration based on rate, dyn_bw)
  618. */
  619. A_UINT32 mpdus_truncated;
  620. /** Num MPDUs that was tried but didn't receive ACK or BA */
  621. A_UINT32 mpdus_ack_failed;
  622. /** Num MPDUs that was dropped due to expiry (MSDU TTL) */
  623. A_UINT32 mpdus_expired;
  624. /** Num MPDUs that was retried within seq_ctrl (MGMT/LEGACY) */
  625. A_UINT32 mpdus_seq_hw_retry;
  626. /** Num of TQM acked cmds processed */
  627. A_UINT32 ack_tlv_proc;
  628. /** coex_abort_mpdu_cnt valid */
  629. A_UINT32 coex_abort_mpdu_cnt_valid;
  630. /** coex_abort_mpdu_cnt from TX FES stats */
  631. A_UINT32 coex_abort_mpdu_cnt;
  632. /**
  633. * Number of total PPDUs
  634. * (DATA, MGMT, excludes selfgen) tried over the air (OTA)
  635. */
  636. A_UINT32 num_total_ppdus_tried_ota;
  637. /** Number of data PPDUs tried over the air (OTA) */
  638. A_UINT32 num_data_ppdus_tried_ota;
  639. /** Num Local control/mgmt frames (MSDUs) queued */
  640. A_UINT32 local_ctrl_mgmt_enqued;
  641. /**
  642. * Num Local control/mgmt frames (MSDUs) done
  643. * It includes all local ctrl/mgmt completions
  644. * (acked, no ack, flush, TTL, etc)
  645. */
  646. A_UINT32 local_ctrl_mgmt_freed;
  647. /** Num Local data frames (MSDUs) queued */
  648. A_UINT32 local_data_enqued;
  649. /**
  650. * Num Local data frames (MSDUs) done
  651. * It includes all local data completions
  652. * (acked, no ack, flush, TTL, etc)
  653. */
  654. A_UINT32 local_data_freed;
  655. /** Num MPDUs tried by SW */
  656. A_UINT32 mpdu_tried;
  657. /** Num of waiting seq posted in ISR completion handler */
  658. A_UINT32 isr_wait_seq_posted;
  659. A_UINT32 tx_active_dur_us_low;
  660. A_UINT32 tx_active_dur_us_high;
  661. /** Number of MPDUs dropped after max retries */
  662. A_UINT32 remove_mpdus_max_retries;
  663. /** Num HTT cookies dispatched */
  664. A_UINT32 comp_delivered;
  665. /** successful ppdu transmissions */
  666. A_UINT32 ppdu_ok;
  667. /** Scheduler self triggers */
  668. A_UINT32 self_triggers;
  669. /** FES duration of last tx data PPDU in us (sch_eval_end - ppdu_start) */
  670. A_UINT32 tx_time_dur_data;
  671. /** Num of times sequence terminated due to ppdu duration < burst limit */
  672. A_UINT32 seq_qdepth_repost_stop;
  673. /** Num of times MU sequence terminated due to MSDUs reaching threshold */
  674. A_UINT32 mu_seq_min_msdu_repost_stop;
  675. /** Num of times SU sequence terminated due to MSDUs reaching threshold */
  676. A_UINT32 seq_min_msdu_repost_stop;
  677. /** Num of times sequence terminated due to no TXOP available */
  678. A_UINT32 seq_txop_repost_stop;
  679. /** Num of times the next sequence got cancelled */
  680. A_UINT32 next_seq_cancel;
  681. /** Num of times fes offset was misaligned */
  682. A_UINT32 fes_offsets_err_cnt;
  683. /** Num of times peer denylisted for MU-MIMO transmission */
  684. A_UINT32 num_mu_peer_blacklisted;
  685. /** Num of times mu_ofdma seq posted */
  686. A_UINT32 mu_ofdma_seq_posted;
  687. /** Num of times UL MU MIMO seq posted */
  688. A_UINT32 ul_mumimo_seq_posted;
  689. /** Num of times UL OFDMA seq posted */
  690. A_UINT32 ul_ofdma_seq_posted;
  691. /** Num of times Thermal module suspended scheduler */
  692. A_UINT32 thermal_suspend_cnt;
  693. /** Num of times DFS module suspended scheduler */
  694. A_UINT32 dfs_suspend_cnt;
  695. /** Num of times TX abort module suspended scheduler */
  696. A_UINT32 tx_abort_suspend_cnt;
  697. /**
  698. * This field is a target-specific bit mask of suspended PPDU tx queues.
  699. * Since the bit mask definition is different for different targets,
  700. * this field is not meant for general use, but rather for debugging use.
  701. */
  702. A_UINT32 tgt_specific_opaque_txq_suspend_info;
  703. /**
  704. * Last SCHEDULER suspend reason
  705. * 1 -> Thermal Module
  706. * 2 -> DFS Module
  707. * 3 -> Tx Abort Module
  708. */
  709. A_UINT32 last_suspend_reason;
  710. /** Num of dynamic mimo ps dlmumimo sequences posted */
  711. A_UINT32 num_dyn_mimo_ps_dlmumimo_sequences;
  712. /** Num of times su bf sequences are denylisted */
  713. A_UINT32 num_su_txbf_denylisted;
  714. } htt_tx_pdev_stats_cmn_tlv;
  715. #define HTT_TX_PDEV_STATS_URRN_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  716. /* NOTE: Variable length TLV, use length spec to infer array size */
  717. typedef struct {
  718. htt_tlv_hdr_t tlv_hdr;
  719. A_UINT32 urrn_stats[1]; /* HTT_TX_PDEV_MAX_URRN_STATS */
  720. } htt_tx_pdev_stats_urrn_tlv_v;
  721. #define HTT_TX_PDEV_STATS_FLUSH_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  722. /* NOTE: Variable length TLV, use length spec to infer array size */
  723. typedef struct {
  724. htt_tlv_hdr_t tlv_hdr;
  725. A_UINT32 flush_errs[1]; /* HTT_TX_PDEV_MAX_FLUSH_REASON_STATS */
  726. } htt_tx_pdev_stats_flush_tlv_v;
  727. #define HTT_TX_PDEV_STATS_SIFS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  728. /* NOTE: Variable length TLV, use length spec to infer array size */
  729. typedef struct {
  730. htt_tlv_hdr_t tlv_hdr;
  731. A_UINT32 sifs_status[1]; /* HTT_TX_PDEV_MAX_SIFS_BURST_STATS */
  732. } htt_tx_pdev_stats_sifs_tlv_v;
  733. #define HTT_TX_PDEV_STATS_PHY_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  734. /* NOTE: Variable length TLV, use length spec to infer array size */
  735. typedef struct {
  736. htt_tlv_hdr_t tlv_hdr;
  737. A_UINT32 phy_errs[1]; /* HTT_TX_PDEV_MAX_PHY_ERR_STATS */
  738. } htt_tx_pdev_stats_phy_err_tlv_v;
  739. #define HTT_TX_PDEV_STATS_SIFS_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  740. /* NOTE: Variable length TLV, use length spec to infer array size */
  741. typedef struct {
  742. htt_tlv_hdr_t tlv_hdr;
  743. A_UINT32 sifs_hist_status[1]; /* HTT_TX_PDEV_SIFS_BURST_HIST_STATS */
  744. } htt_tx_pdev_stats_sifs_hist_tlv_v;
  745. typedef struct {
  746. htt_tlv_hdr_t tlv_hdr;
  747. A_UINT32 num_data_ppdus_legacy_su;
  748. A_UINT32 num_data_ppdus_ac_su;
  749. A_UINT32 num_data_ppdus_ax_su;
  750. A_UINT32 num_data_ppdus_ac_su_txbf;
  751. A_UINT32 num_data_ppdus_ax_su_txbf;
  752. } htt_tx_pdev_stats_tx_ppdu_stats_tlv_v;
  753. typedef enum {
  754. HTT_TX_WAL_ISR_SCHED_SUCCESS,
  755. HTT_TX_WAL_ISR_SCHED_FILTER,
  756. HTT_TX_WAL_ISR_SCHED_RESP_TIMEOUT,
  757. HTT_TX_WAL_ISR_SCHED_RATES_EXHAUSTED,
  758. HTT_TX_WAL_ISR_SCHED_DATA_EXHAUSTED,
  759. HTT_TX_WAL_ISR_SCHED_SEQ_ABORT,
  760. HTT_TX_WAL_ISR_SCHED_NOTIFY_FRAME_ENCOUNTERED,
  761. HTT_TX_WAL_ISR_SCHED_COMPLETION,
  762. HTT_TX_WAL_ISR_SCHED_IN_PROGRESS,
  763. } htt_tx_wal_tx_isr_sched_status;
  764. /* [0]- nr4 , [1]- nr8 */
  765. #define HTT_STATS_NUM_NR_BINS 2
  766. /* Termination status stated in htt_tx_wal_tx_isr_sched_status */
  767. #define HTT_STATS_MAX_NUM_SCHED_STATUS 9
  768. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST 10
  769. #define HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS \
  770. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_SCHED_STATUS)
  771. #define HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS \
  772. (HTT_STATS_NUM_NR_BINS * HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST)
  773. typedef enum {
  774. HTT_STATS_HWMODE_AC = 0,
  775. HTT_STATS_HWMODE_AX = 1,
  776. HTT_STATS_HWMODE_BE = 2,
  777. } htt_stats_hw_mode;
  778. typedef struct {
  779. htt_tlv_hdr_t tlv_hdr;
  780. A_UINT32 hw_mode; /* HTT_STATS_HWMODE_xx */
  781. A_UINT32 mu_mimo_num_seq_term_status[HTT_STATS_MAX_NUM_SCHED_STATUS_WORDS];
  782. A_UINT32 mu_mimo_num_ppdu_completed_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  783. A_UINT32 mu_mimo_num_seq_posted[HTT_STATS_NUM_NR_BINS];
  784. A_UINT32 mu_mimo_num_ppdu_posted_per_burst[HTT_STATS_MAX_NUM_MU_PPDU_PER_BURST_WORDS];
  785. } htt_pdev_mu_ppdu_dist_tlv_v;
  786. #define HTT_TX_PDEV_STATS_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  787. /* NOTE: Variable length TLV, use length spec to infer array size .
  788. *
  789. * Tried_mpdu_cnt_hist is the histogram of MPDUs tries per HWQ.
  790. * The tries here is the count of the MPDUS within a PPDU that the
  791. * HW had attempted to transmit on air, for the HWSCH Schedule
  792. * command submitted by FW.It is not the retry attempts.
  793. * The histogram bins are 0-29, 30-59, 60-89 and so on. The are
  794. * 10 bins in this histogram. They are defined in FW using the
  795. * following macros
  796. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  797. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  798. *
  799. */
  800. typedef struct {
  801. htt_tlv_hdr_t tlv_hdr;
  802. A_UINT32 hist_bin_size;
  803. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_PDEV_TRIED_MPDU_CNT_HIST */
  804. } htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v;
  805. typedef struct {
  806. htt_tlv_hdr_t tlv_hdr;
  807. /* Num MGMT MPDU transmitted by the target */
  808. A_UINT32 fw_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  809. } htt_pdev_ctrl_path_tx_stats_tlv_v;
  810. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_TX
  811. * TLV_TAGS:
  812. * - HTT_STATS_TX_PDEV_CMN_TAG
  813. * - HTT_STATS_TX_PDEV_URRN_TAG
  814. * - HTT_STATS_TX_PDEV_SIFS_TAG
  815. * - HTT_STATS_TX_PDEV_FLUSH_TAG
  816. * - HTT_STATS_TX_PDEV_PHY_ERR_TAG
  817. * - HTT_STATS_TX_PDEV_SIFS_HIST_TAG
  818. * - HTT_STATS_TX_PDEV_TX_PPDU_STATS_TAG
  819. * - HTT_STATS_TX_PDEV_TRIED_MPDU_CNT_HIST_TAG
  820. * - HTT_STATS_PDEV_CTRL_PATH_TX_STATS_TAG
  821. * - HTT_STATS_MU_PPDU_DIST_TAG
  822. */
  823. /* NOTE:
  824. * This structure is for documentation, and cannot be safely used directly.
  825. * Instead, use the constituent TLV structures to fill/parse.
  826. */
  827. typedef struct _htt_tx_pdev_stats {
  828. htt_tx_pdev_stats_cmn_tlv cmn_tlv;
  829. htt_tx_pdev_stats_urrn_tlv_v underrun_tlv;
  830. htt_tx_pdev_stats_sifs_tlv_v sifs_tlv;
  831. htt_tx_pdev_stats_flush_tlv_v flush_tlv;
  832. htt_tx_pdev_stats_phy_err_tlv_v phy_err_tlv;
  833. htt_tx_pdev_stats_sifs_hist_tlv_v sifs_hist_tlv;
  834. htt_tx_pdev_stats_tx_ppdu_stats_tlv_v tx_su_tlv;
  835. htt_tx_pdev_stats_tried_mpdu_cnt_hist_tlv_v tried_mpdu_cnt_hist_tlv;
  836. htt_pdev_ctrl_path_tx_stats_tlv_v ctrl_path_tx_tlv;
  837. htt_pdev_mu_ppdu_dist_tlv_v mu_ppdu_dist_tlv;
  838. } htt_tx_pdev_stats_t;
  839. /* == SOC ERROR STATS == */
  840. /* =============== PDEV ERROR STATS ============== */
  841. #define HTT_STATS_MAX_HW_INTR_NAME_LEN 8
  842. typedef struct {
  843. htt_tlv_hdr_t tlv_hdr;
  844. /* Stored as little endian */
  845. A_UINT8 hw_intr_name[HTT_STATS_MAX_HW_INTR_NAME_LEN];
  846. A_UINT32 mask;
  847. A_UINT32 count;
  848. } htt_hw_stats_intr_misc_tlv;
  849. #define HTT_STATS_MAX_HW_MODULE_NAME_LEN 8
  850. typedef struct {
  851. htt_tlv_hdr_t tlv_hdr;
  852. /* Stored as little endian */
  853. A_UINT8 hw_module_name[HTT_STATS_MAX_HW_MODULE_NAME_LEN];
  854. A_UINT32 count;
  855. } htt_hw_stats_wd_timeout_tlv;
  856. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_M 0x000000ff
  857. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_S 0
  858. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_GET(_var) \
  859. (((_var) & HTT_HW_STATS_PDEV_ERRS_MAC_ID_M) >> \
  860. HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)
  861. #define HTT_HW_STATS_PDEV_ERRS_MAC_ID_SET(_var, _val) \
  862. do { \
  863. HTT_CHECK_SET_VAL(HTT_HW_STATS_PDEV_ERRS_MAC_ID, _val); \
  864. ((_var) |= ((_val) << HTT_HW_STATS_PDEV_ERRS_MAC_ID_S)); \
  865. } while (0)
  866. typedef struct {
  867. htt_tlv_hdr_t tlv_hdr;
  868. /* BIT [ 7 : 0] :- mac_id
  869. * BIT [31 : 8] :- reserved
  870. */
  871. A_UINT32 mac_id__word;
  872. A_UINT32 tx_abort;
  873. A_UINT32 tx_abort_fail_count;
  874. A_UINT32 rx_abort;
  875. A_UINT32 rx_abort_fail_count;
  876. A_UINT32 warm_reset;
  877. A_UINT32 cold_reset;
  878. A_UINT32 tx_flush;
  879. A_UINT32 tx_glb_reset;
  880. A_UINT32 tx_txq_reset;
  881. A_UINT32 rx_timeout_reset;
  882. A_UINT32 mac_cold_reset_restore_cal;
  883. A_UINT32 mac_cold_reset;
  884. A_UINT32 mac_warm_reset;
  885. A_UINT32 mac_only_reset;
  886. A_UINT32 phy_warm_reset;
  887. A_UINT32 phy_warm_reset_ucode_trig;
  888. A_UINT32 mac_warm_reset_restore_cal;
  889. A_UINT32 mac_sfm_reset;
  890. A_UINT32 phy_warm_reset_m3_ssr;
  891. A_UINT32 phy_warm_reset_reason_phy_m3;
  892. A_UINT32 phy_warm_reset_reason_tx_hw_stuck;
  893. A_UINT32 phy_warm_reset_reason_num_cca_rx_frame_stuck;
  894. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_rx_busy;
  895. A_UINT32 phy_warm_reset_reason_wal_rx_recovery_rst_mac_hang;
  896. A_UINT32 phy_warm_reset_reason_mac_reset_converted_phy_reset;
  897. A_UINT32 wal_rx_recovery_rst_mac_hang_count;
  898. A_UINT32 wal_rx_recovery_rst_known_sig_count;
  899. A_UINT32 wal_rx_recovery_rst_no_rx_count;
  900. A_UINT32 wal_rx_recovery_rst_no_rx_consecutive_count;
  901. A_UINT32 wal_rx_recovery_rst_rx_busy_count;
  902. A_UINT32 wal_rx_recovery_rst_phy_mac_hang_count;
  903. A_UINT32 rx_flush_cnt; /* Num rx flush issued */
  904. A_UINT32 phy_warm_reset_reason_tx_lifetime_expiry_cca_stuck;
  905. A_UINT32 phy_warm_reset_reason_tx_consecutive_flush9_war;
  906. A_UINT32 phy_warm_reset_reason_tx_hwsch_reset_war;
  907. A_UINT32 phy_warm_reset_reason_hwsch_wdog_or_cca_wdog_war;
  908. A_UINT32 fw_rx_rings_reset;
  909. } htt_hw_stats_pdev_errs_tlv;
  910. typedef struct {
  911. htt_tlv_hdr_t tlv_hdr;
  912. /* BIT [ 7 : 0] :- mac_id
  913. * BIT [31 : 8] :- reserved
  914. */
  915. A_UINT32 mac_id__word;
  916. A_UINT32 last_unpause_ppdu_id;
  917. A_UINT32 hwsch_unpause_wait_tqm_write;
  918. A_UINT32 hwsch_dummy_tlv_skipped;
  919. A_UINT32 hwsch_misaligned_offset_received;
  920. A_UINT32 hwsch_reset_count;
  921. A_UINT32 hwsch_dev_reset_war;
  922. A_UINT32 hwsch_delayed_pause;
  923. A_UINT32 hwsch_long_delayed_pause;
  924. A_UINT32 sch_rx_ppdu_no_response;
  925. A_UINT32 sch_selfgen_response;
  926. A_UINT32 sch_rx_sifs_resp_trigger;
  927. } htt_hw_stats_whal_tx_tlv;
  928. typedef struct {
  929. htt_tlv_hdr_t tlv_hdr;
  930. /**
  931. * BIT [ 7 : 0] :- mac_id
  932. * BIT [31 : 8] :- reserved
  933. */
  934. union {
  935. struct {
  936. A_UINT32 mac_id: 8,
  937. reserved: 24;
  938. };
  939. A_UINT32 mac_id__word;
  940. };
  941. /**
  942. * hw_wars is a variable-length array, with each element counting
  943. * the number of occurrences of the corresponding type of HW WAR.
  944. * That is, hw_wars[0] indicates how many times HW WAR 0 occurred,
  945. * hw_wars[1] indicates how many times HW WAR 1 occurred, etc.
  946. * The target has an internal HW WAR mapping that it uses to keep
  947. * track of which HW WAR is WAR 0, which HW WAR is WAR 1, etc.
  948. */
  949. A_UINT32 hw_wars[1/*or more*/];
  950. } htt_hw_war_stats_tlv;
  951. /* STATS_TYPE: HTT_DBG_EXT_STATS_PDEV_ERROR
  952. * TLV_TAGS:
  953. * - HTT_STATS_HW_PDEV_ERRS_TAG
  954. * - HTT_STATS_HW_INTR_MISC_TAG (multiple)
  955. * - HTT_STATS_HW_WD_TIMEOUT_TAG (multiple)
  956. * - HTT_STATS_WHAL_TX_TAG
  957. * - HTT_STATS_HW_WAR_TAG
  958. */
  959. /* NOTE:
  960. * This structure is for documentation, and cannot be safely used directly.
  961. * Instead, use the constituent TLV structures to fill/parse.
  962. */
  963. typedef struct _htt_pdev_err_stats {
  964. htt_hw_stats_pdev_errs_tlv pdev_errs;
  965. htt_hw_stats_intr_misc_tlv misc_stats[1];
  966. htt_hw_stats_wd_timeout_tlv wd_timeout[1];
  967. htt_hw_stats_whal_tx_tlv whal_tx_stats;
  968. htt_hw_war_stats_tlv hw_war;
  969. } htt_hw_err_stats_t;
  970. /* ============ PEER STATS ============ */
  971. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M 0x0000ffff
  972. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S 0
  973. #define HTT_MSDU_FLOW_STATS_TID_NUM_M 0x000f0000
  974. #define HTT_MSDU_FLOW_STATS_TID_NUM_S 16
  975. #define HTT_MSDU_FLOW_STATS_DROP_M 0x00100000
  976. #define HTT_MSDU_FLOW_STATS_DROP_S 20
  977. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_GET(_var) \
  978. (((_var) & HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_M) >> \
  979. HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)
  980. #define HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_SET(_var, _val) \
  981. do { \
  982. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TX_FLOW_NUM, _val); \
  983. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TX_FLOW_NUM_S)); \
  984. } while (0)
  985. #define HTT_MSDU_FLOW_STATS_TID_NUM_GET(_var) \
  986. (((_var) & HTT_MSDU_FLOW_STATS_TID_NUM_M) >> \
  987. HTT_MSDU_FLOW_STATS_TID_NUM_S)
  988. #define HTT_MSDU_FLOW_STATS_TID_NUM_SET(_var, _val) \
  989. do { \
  990. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_TID_NUM, _val); \
  991. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_TID_NUM_S)); \
  992. } while (0)
  993. #define HTT_MSDU_FLOW_STATS_DROP_GET(_var) \
  994. (((_var) & HTT_MSDU_FLOW_STATS_DROP_M) >> \
  995. HTT_MSDU_FLOW_STATS_DROP_S)
  996. #define HTT_MSDU_FLOW_STATS_DROP_SET(_var, _val) \
  997. do { \
  998. HTT_CHECK_SET_VAL(HTT_MSDU_FLOW_STATS_DROP, _val); \
  999. ((_var) |= ((_val) << HTT_MSDU_FLOW_STATS_DROP_S)); \
  1000. } while (0)
  1001. typedef struct _htt_msdu_flow_stats_tlv {
  1002. htt_tlv_hdr_t tlv_hdr;
  1003. A_UINT32 last_update_timestamp;
  1004. A_UINT32 last_add_timestamp;
  1005. A_UINT32 last_remove_timestamp;
  1006. A_UINT32 total_processed_msdu_count;
  1007. A_UINT32 cur_msdu_count_in_flowq;
  1008. /** This will help to find which peer_id is stuck state */
  1009. A_UINT32 sw_peer_id;
  1010. /**
  1011. * BIT [15 : 0] :- tx_flow_number
  1012. * BIT [19 : 16] :- tid_num
  1013. * BIT [20 : 20] :- drop_rule
  1014. * BIT [31 : 21] :- reserved
  1015. */
  1016. A_UINT32 tx_flow_no__tid_num__drop_rule;
  1017. A_UINT32 last_cycle_enqueue_count;
  1018. A_UINT32 last_cycle_dequeue_count;
  1019. A_UINT32 last_cycle_drop_count;
  1020. /**
  1021. * BIT [15 : 0] :- current_drop_th
  1022. * BIT [31 : 16] :- reserved
  1023. */
  1024. A_UINT32 current_drop_th;
  1025. } htt_msdu_flow_stats_tlv;
  1026. #define MAX_HTT_TID_NAME 8
  1027. /* DWORD sw_peer_id__tid_num */
  1028. #define HTT_TX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1029. #define HTT_TX_TID_STATS_SW_PEER_ID_S 0
  1030. #define HTT_TX_TID_STATS_TID_NUM_M 0xffff0000
  1031. #define HTT_TX_TID_STATS_TID_NUM_S 16
  1032. #define HTT_TX_TID_STATS_SW_PEER_ID_GET(_var) \
  1033. (((_var) & HTT_TX_TID_STATS_SW_PEER_ID_M) >> \
  1034. HTT_TX_TID_STATS_SW_PEER_ID_S)
  1035. #define HTT_TX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1036. do { \
  1037. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_SW_PEER_ID, _val); \
  1038. ((_var) |= ((_val) << HTT_TX_TID_STATS_SW_PEER_ID_S)); \
  1039. } while (0)
  1040. #define HTT_TX_TID_STATS_TID_NUM_GET(_var) \
  1041. (((_var) & HTT_TX_TID_STATS_TID_NUM_M) >> \
  1042. HTT_TX_TID_STATS_TID_NUM_S)
  1043. #define HTT_TX_TID_STATS_TID_NUM_SET(_var, _val) \
  1044. do { \
  1045. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_TID_NUM, _val); \
  1046. ((_var) |= ((_val) << HTT_TX_TID_STATS_TID_NUM_S)); \
  1047. } while (0)
  1048. /* DWORD num_sched_pending__num_ppdu_in_hwq */
  1049. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_M 0x000000ff
  1050. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_S 0
  1051. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M 0x0000ff00
  1052. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S 8
  1053. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_GET(_var) \
  1054. (((_var) & HTT_TX_TID_STATS_NUM_SCHED_PENDING_M) >> \
  1055. HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)
  1056. #define HTT_TX_TID_STATS_NUM_SCHED_PENDING_SET(_var, _val) \
  1057. do { \
  1058. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_SCHED_PENDING, _val); \
  1059. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_SCHED_PENDING_S)); \
  1060. } while (0)
  1061. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_GET(_var) \
  1062. (((_var) & HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_M) >> \
  1063. HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)
  1064. #define HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_SET(_var, _val) \
  1065. do { \
  1066. HTT_CHECK_SET_VAL(HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ, _val); \
  1067. ((_var) |= ((_val) << HTT_TX_TID_STATS_NUM_PPDU_IN_HWQ_S)); \
  1068. } while (0)
  1069. /* Tidq stats */
  1070. typedef struct _htt_tx_tid_stats_tlv {
  1071. htt_tlv_hdr_t tlv_hdr;
  1072. /** Stored as little endian */
  1073. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1074. /**
  1075. * BIT [15 : 0] :- sw_peer_id
  1076. * BIT [31 : 16] :- tid_num
  1077. */
  1078. A_UINT32 sw_peer_id__tid_num;
  1079. /**
  1080. * BIT [ 7 : 0] :- num_sched_pending
  1081. * BIT [15 : 8] :- num_ppdu_in_hwq
  1082. * BIT [31 : 16] :- reserved
  1083. */
  1084. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1085. A_UINT32 tid_flags;
  1086. /** per tid # of hw_queued ppdu */
  1087. A_UINT32 hw_queued;
  1088. /** number of per tid successful PPDU */
  1089. A_UINT32 hw_reaped;
  1090. /** per tid Num MPDUs filtered by HW */
  1091. A_UINT32 mpdus_hw_filter;
  1092. A_UINT32 qdepth_bytes;
  1093. A_UINT32 qdepth_num_msdu;
  1094. A_UINT32 qdepth_num_mpdu;
  1095. A_UINT32 last_scheduled_tsmp;
  1096. A_UINT32 pause_module_id;
  1097. A_UINT32 block_module_id;
  1098. /** tid tx airtime in sec */
  1099. A_UINT32 tid_tx_airtime;
  1100. } htt_tx_tid_stats_tlv;
  1101. /* Tidq stats */
  1102. typedef struct _htt_tx_tid_stats_v1_tlv {
  1103. htt_tlv_hdr_t tlv_hdr;
  1104. /** Stored as little endian */
  1105. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1106. /**
  1107. * BIT [15 : 0] :- sw_peer_id
  1108. * BIT [31 : 16] :- tid_num
  1109. */
  1110. A_UINT32 sw_peer_id__tid_num;
  1111. /**
  1112. * BIT [ 7 : 0] :- num_sched_pending
  1113. * BIT [15 : 8] :- num_ppdu_in_hwq
  1114. * BIT [31 : 16] :- reserved
  1115. */
  1116. A_UINT32 num_sched_pending__num_ppdu_in_hwq;
  1117. A_UINT32 tid_flags;
  1118. /** Max qdepth in bytes reached by this tid */
  1119. A_UINT32 max_qdepth_bytes;
  1120. /** number of msdus qdepth reached max */
  1121. A_UINT32 max_qdepth_n_msdus;
  1122. A_UINT32 rsvd;
  1123. A_UINT32 qdepth_bytes;
  1124. A_UINT32 qdepth_num_msdu;
  1125. A_UINT32 qdepth_num_mpdu;
  1126. A_UINT32 last_scheduled_tsmp;
  1127. A_UINT32 pause_module_id;
  1128. A_UINT32 block_module_id;
  1129. /** tid tx airtime in sec */
  1130. A_UINT32 tid_tx_airtime;
  1131. A_UINT32 allow_n_flags;
  1132. /**
  1133. * BIT [15 : 0] :- sendn_frms_allowed
  1134. * BIT [31 : 16] :- reserved
  1135. */
  1136. A_UINT32 sendn_frms_allowed;
  1137. } htt_tx_tid_stats_v1_tlv;
  1138. #define HTT_RX_TID_STATS_SW_PEER_ID_M 0x0000ffff
  1139. #define HTT_RX_TID_STATS_SW_PEER_ID_S 0
  1140. #define HTT_RX_TID_STATS_TID_NUM_M 0xffff0000
  1141. #define HTT_RX_TID_STATS_TID_NUM_S 16
  1142. #define HTT_RX_TID_STATS_SW_PEER_ID_GET(_var) \
  1143. (((_var) & HTT_RX_TID_STATS_SW_PEER_ID_M) >> \
  1144. HTT_RX_TID_STATS_SW_PEER_ID_S)
  1145. #define HTT_RX_TID_STATS_SW_PEER_ID_SET(_var, _val) \
  1146. do { \
  1147. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_SW_PEER_ID, _val); \
  1148. ((_var) |= ((_val) << HTT_RX_TID_STATS_SW_PEER_ID_S)); \
  1149. } while (0)
  1150. #define HTT_RX_TID_STATS_TID_NUM_GET(_var) \
  1151. (((_var) & HTT_RX_TID_STATS_TID_NUM_M) >> \
  1152. HTT_RX_TID_STATS_TID_NUM_S)
  1153. #define HTT_RX_TID_STATS_TID_NUM_SET(_var, _val) \
  1154. do { \
  1155. HTT_CHECK_SET_VAL(HTT_RX_TID_STATS_TID_NUM, _val); \
  1156. ((_var) |= ((_val) << HTT_RX_TID_STATS_TID_NUM_S)); \
  1157. } while (0)
  1158. typedef struct _htt_rx_tid_stats_tlv {
  1159. htt_tlv_hdr_t tlv_hdr;
  1160. /**
  1161. * BIT [15 : 0] : sw_peer_id
  1162. * BIT [31 : 16] : tid_num
  1163. */
  1164. A_UINT32 sw_peer_id__tid_num;
  1165. /** Stored as little endian */
  1166. A_UINT8 tid_name[MAX_HTT_TID_NAME];
  1167. /**
  1168. * dup_in_reorder not collected per tid for now,
  1169. * as there is no wal_peer back ptr in data rx peer.
  1170. */
  1171. A_UINT32 dup_in_reorder;
  1172. A_UINT32 dup_past_outside_window;
  1173. A_UINT32 dup_past_within_window;
  1174. /** Number of per tid MSDUs with flag of decrypt_err */
  1175. A_UINT32 rxdesc_err_decrypt;
  1176. /** tid rx airtime in sec */
  1177. A_UINT32 tid_rx_airtime;
  1178. } htt_rx_tid_stats_tlv;
  1179. #define HTT_MAX_COUNTER_NAME 8
  1180. typedef struct {
  1181. htt_tlv_hdr_t tlv_hdr;
  1182. /** Stored as little endian */
  1183. A_UINT8 counter_name[HTT_MAX_COUNTER_NAME];
  1184. A_UINT32 count;
  1185. } htt_counter_tlv;
  1186. typedef struct {
  1187. htt_tlv_hdr_t tlv_hdr;
  1188. /** Number of rx PPDU */
  1189. A_UINT32 ppdu_cnt;
  1190. /** Number of rx MPDU */
  1191. A_UINT32 mpdu_cnt;
  1192. /** Number of rx MSDU */
  1193. A_UINT32 msdu_cnt;
  1194. /** pause bitmap */
  1195. A_UINT32 pause_bitmap;
  1196. /** block bitmap */
  1197. A_UINT32 block_bitmap;
  1198. /** current timestamp */
  1199. A_UINT32 current_timestamp;
  1200. /** Peer cumulative tx airtime in sec */
  1201. A_UINT32 peer_tx_airtime;
  1202. /** Peer cumulative rx airtime in sec */
  1203. A_UINT32 peer_rx_airtime;
  1204. /** Peer current rssi in dBm */
  1205. A_INT32 rssi;
  1206. /** Total enqueued, dequeued and dropped MSDU's for peer */
  1207. A_UINT32 peer_enqueued_count_low;
  1208. A_UINT32 peer_enqueued_count_high;
  1209. A_UINT32 peer_dequeued_count_low;
  1210. A_UINT32 peer_dequeued_count_high;
  1211. A_UINT32 peer_dropped_count_low;
  1212. A_UINT32 peer_dropped_count_high;
  1213. /** Total ppdu transmitted bytes for peer: includes MAC header overhead */
  1214. A_UINT32 ppdu_transmitted_bytes_low;
  1215. A_UINT32 ppdu_transmitted_bytes_high;
  1216. A_UINT32 peer_ttl_removed_count;
  1217. /**
  1218. * inactive_time
  1219. * Running duration of the time since last tx/rx activity by this peer,
  1220. * units = seconds.
  1221. * If the peer is currently active, this inactive_time will be 0x0.
  1222. */
  1223. A_UINT32 inactive_time;
  1224. /** Number of MPDUs dropped after max retries */
  1225. A_UINT32 remove_mpdus_max_retries;
  1226. } htt_peer_stats_cmn_tlv;
  1227. typedef struct {
  1228. htt_tlv_hdr_t tlv_hdr;
  1229. /** This enum type of HTT_PEER_TYPE */
  1230. A_UINT32 peer_type;
  1231. A_UINT32 sw_peer_id;
  1232. /**
  1233. * BIT [7 : 0] :- vdev_id
  1234. * BIT [15 : 8] :- pdev_id
  1235. * BIT [31 : 16] :- ast_indx
  1236. */
  1237. A_UINT32 vdev_pdev_ast_idx;
  1238. htt_mac_addr mac_addr;
  1239. A_UINT32 peer_flags;
  1240. A_UINT32 qpeer_flags;
  1241. } htt_peer_details_tlv;
  1242. typedef struct {
  1243. htt_tlv_hdr_t tlv_hdr;
  1244. A_UINT32 sw_peer_id;
  1245. A_UINT32 ast_index;
  1246. htt_mac_addr mac_addr;
  1247. A_UINT32
  1248. pdev_id : 2,
  1249. vdev_id : 8,
  1250. next_hop : 1,
  1251. mcast : 1,
  1252. monitor_direct : 1,
  1253. mesh_sta : 1,
  1254. mec : 1,
  1255. intra_bss : 1,
  1256. reserved : 16;
  1257. } htt_ast_entry_tlv;
  1258. typedef enum {
  1259. HTT_STATS_PREAM_OFDM,
  1260. HTT_STATS_PREAM_CCK,
  1261. HTT_STATS_PREAM_HT,
  1262. HTT_STATS_PREAM_VHT,
  1263. HTT_STATS_PREAM_HE,
  1264. HTT_STATS_PREAM_EHT,
  1265. HTT_STATS_PREAM_RSVD1,
  1266. HTT_STATS_PREAM_COUNT,
  1267. } HTT_STATS_PREAM_TYPE;
  1268. #define HTT_TX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1269. #define HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1270. /* HTT_TX_PEER_STATS_NUM_GI_COUNTERS:
  1271. * GI Index 0: WHAL_GI_800
  1272. * GI Index 1: WHAL_GI_400
  1273. * GI Index 2: WHAL_GI_1600
  1274. * GI Index 3: WHAL_GI_3200
  1275. */
  1276. #define HTT_TX_PEER_STATS_NUM_GI_COUNTERS 4
  1277. #define HTT_TX_PEER_STATS_NUM_DCM_COUNTERS 5
  1278. /* HTT_TX_PEER_STATS_NUM_BW_COUNTERS:
  1279. * bw index 0: rssi_pri20_chain0
  1280. * bw index 1: rssi_ext20_chain0
  1281. * bw index 2: rssi_ext40_low20_chain0
  1282. * bw index 3: rssi_ext40_high20_chain0
  1283. */
  1284. #define HTT_TX_PEER_STATS_NUM_BW_COUNTERS 4
  1285. /* HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS:
  1286. * bw index 4 (bw ext index 0): rssi_ext80_low20_chain0
  1287. * bw index 5 (bw ext index 1): rssi_ext80_low_high20_chain0
  1288. * bw index 6 (bw ext index 2): rssi_ext80_high_low20_chain0
  1289. * bw index 7 (bw ext index 3): rssi_ext80_high20_chain0
  1290. */
  1291. #define HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS 4
  1292. #define HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS 4
  1293. #define HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1294. #define HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1295. #define HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1296. typedef struct _htt_tx_peer_rate_stats_tlv {
  1297. htt_tlv_hdr_t tlv_hdr;
  1298. /** Number of tx LDPC packets */
  1299. A_UINT32 tx_ldpc;
  1300. /** Number of tx RTS packets */
  1301. A_UINT32 rts_cnt;
  1302. /** RSSI value of last ack packet (units = dB above noise floor) */
  1303. A_UINT32 ack_rssi;
  1304. A_UINT32 tx_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1305. A_UINT32 tx_su_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1306. A_UINT32 tx_mu_mcs[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1307. /**
  1308. * element 0,1, ...7 -> NSS 1,2, ...8
  1309. */
  1310. A_UINT32 tx_nss[HTT_TX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1311. /**
  1312. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1313. */
  1314. A_UINT32 tx_bw[HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1315. A_UINT32 tx_stbc[HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1316. A_UINT32 tx_pream[HTT_TX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1317. /**
  1318. * Counters to track number of tx packets in each GI
  1319. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  1320. */
  1321. A_UINT32 tx_gi[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_MCS_COUNTERS];
  1322. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  1323. A_UINT32 tx_dcm[HTT_TX_PEER_STATS_NUM_DCM_COUNTERS];
  1324. /** Stats for MCS 12/13 */
  1325. A_UINT32 tx_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1326. A_UINT32 tx_su_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1327. A_UINT32 tx_mu_mcs_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1328. A_UINT32 tx_stbc_ext[HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1329. A_UINT32 tx_gi_ext[HTT_TX_PEER_STATS_NUM_GI_COUNTERS][HTT_TX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1330. A_UINT32 reduced_tx_bw[HTT_TX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PEER_STATS_NUM_BW_COUNTERS];
  1331. } htt_tx_peer_rate_stats_tlv;
  1332. #define HTT_RX_PEER_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  1333. #define HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  1334. #define HTT_RX_PEER_STATS_NUM_GI_COUNTERS 4
  1335. #define HTT_RX_PEER_STATS_NUM_DCM_COUNTERS 5
  1336. #define HTT_RX_PEER_STATS_NUM_BW_COUNTERS 4
  1337. #define HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS 8
  1338. #define HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  1339. #define HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  1340. typedef struct _htt_rx_peer_rate_stats_tlv {
  1341. htt_tlv_hdr_t tlv_hdr;
  1342. A_UINT32 nsts;
  1343. /** Number of rx LDPC packets */
  1344. A_UINT32 rx_ldpc;
  1345. /** Number of rx RTS packets */
  1346. A_UINT32 rts_cnt;
  1347. /** units = dB above noise floor */
  1348. A_UINT32 rssi_mgmt;
  1349. /** units = dB above noise floor */
  1350. A_UINT32 rssi_data;
  1351. /** units = dB above noise floor */
  1352. A_UINT32 rssi_comb;
  1353. A_UINT32 rx_mcs[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1354. /**
  1355. * element 0,1, ...7 -> NSS 1,2, ...8
  1356. */
  1357. A_UINT32 rx_nss[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS];
  1358. A_UINT32 rx_dcm[HTT_RX_PEER_STATS_NUM_DCM_COUNTERS];
  1359. A_UINT32 rx_stbc[HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1360. /**
  1361. * element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz
  1362. */
  1363. A_UINT32 rx_bw[HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1364. A_UINT32 rx_pream[HTT_RX_PEER_STATS_NUM_PREAMBLE_TYPES];
  1365. /** units = dB above noise floor */
  1366. A_UINT8 rssi_chain[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1367. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  1368. A_UINT32 rx_gi[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_MCS_COUNTERS];
  1369. A_UINT32 rx_ulofdma_non_data_ppdu; /** PPDU level */
  1370. A_UINT32 rx_ulofdma_data_ppdu; /** PPDU level */
  1371. A_UINT32 rx_ulofdma_mpdu_ok; /** MPDU level */
  1372. A_UINT32 rx_ulofdma_mpdu_fail; /** MPDU level */
  1373. A_INT8 rx_ul_fd_rssi[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS]; /* dBm unit */
  1374. /* per_chain_rssi_pkt_type:
  1375. * This field shows what type of rx frame the per-chain RSSI was computed
  1376. * on, by recording the frame type and sub-type as bit-fields within this
  1377. * field:
  1378. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  1379. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  1380. * BIT [31 : 8] :- Reserved
  1381. */
  1382. A_UINT32 per_chain_rssi_pkt_type;
  1383. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1384. /** PPDU level */
  1385. A_UINT32 rx_ulmumimo_non_data_ppdu;
  1386. /** PPDU level */
  1387. A_UINT32 rx_ulmumimo_data_ppdu;
  1388. /** MPDU level */
  1389. A_UINT32 rx_ulmumimo_mpdu_ok;
  1390. /** mpdu level */
  1391. A_UINT32 rx_ulmumimo_mpdu_fail;
  1392. /** units = dB above noise floor */
  1393. A_UINT8 rssi_chain_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1394. /** Stats for MCS 12/13 */
  1395. A_UINT32 rx_mcs_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1396. A_UINT32 rx_stbc_ext[HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1397. A_UINT32 rx_gi_ext[HTT_RX_PEER_STATS_NUM_GI_COUNTERS][HTT_RX_PEER_STATS_NUM_EXTRA_MCS_COUNTERS];
  1398. A_UINT32 reduced_rx_bw[HTT_RX_PEER_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PEER_STATS_NUM_BW_COUNTERS];
  1399. A_INT8 rx_per_chain_rssi_in_dbm_ext[HTT_RX_PEER_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PEER_STATS_NUM_BW_EXT_COUNTERS];
  1400. } htt_rx_peer_rate_stats_tlv;
  1401. typedef enum {
  1402. HTT_PEER_STATS_REQ_MODE_NO_QUERY,
  1403. HTT_PEER_STATS_REQ_MODE_QUERY_TQM,
  1404. HTT_PEER_STATS_REQ_MODE_FLUSH_TQM,
  1405. } htt_peer_stats_req_mode_t;
  1406. typedef enum {
  1407. HTT_PEER_STATS_CMN_TLV = 0,
  1408. HTT_PEER_DETAILS_TLV = 1,
  1409. HTT_TX_PEER_RATE_STATS_TLV = 2,
  1410. HTT_RX_PEER_RATE_STATS_TLV = 3,
  1411. HTT_TX_TID_STATS_TLV = 4,
  1412. HTT_RX_TID_STATS_TLV = 5,
  1413. HTT_MSDU_FLOW_STATS_TLV = 6,
  1414. HTT_PEER_SCHED_STATS_TLV = 7,
  1415. HTT_PEER_STATS_MAX_TLV = 31,
  1416. } htt_peer_stats_tlv_enum;
  1417. typedef struct {
  1418. htt_tlv_hdr_t tlv_hdr;
  1419. A_UINT32 peer_id;
  1420. /** Num of DL schedules for peer */
  1421. A_UINT32 num_sched_dl;
  1422. /** Num od UL schedules for peer */
  1423. A_UINT32 num_sched_ul;
  1424. /** Peer TX time */
  1425. A_UINT32 peer_tx_active_dur_us_low;
  1426. A_UINT32 peer_tx_active_dur_us_high;
  1427. /** Peer RX time */
  1428. A_UINT32 peer_rx_active_dur_us_low;
  1429. A_UINT32 peer_rx_active_dur_us_high;
  1430. A_UINT32 peer_curr_rate_kbps;
  1431. } htt_peer_sched_stats_tlv;
  1432. /* config_param0 */
  1433. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M 0x00000001
  1434. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S 0
  1435. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_GET(_var) \
  1436. (((_var) & HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_M) >> \
  1437. HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)
  1438. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET(_var, _val) \
  1439. do { \
  1440. HTT_CHECK_SET_VAL(HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR, _val); \
  1441. ((_var) |= ((_val) << HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_S)); \
  1442. } while (0)
  1443. /* DEPRECATED
  1444. * The old IS_peer_MAC_ADDR_SET macro name is being retained for now,
  1445. * as an alias for the corrected macro name.
  1446. * If/when all references to the old name are removed, the definition of
  1447. * the old name will also be removed.
  1448. */
  1449. #define HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_peer_MAC_ADDR_SET HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS_IS_MAC_ADDR_SET
  1450. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M 0x00000001
  1451. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S 0
  1452. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_M 0x0000FFFE
  1453. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_S 1
  1454. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M 0xFFFF0000
  1455. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S 16
  1456. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_SET(_var, _val) \
  1457. do { \
  1458. HTT_CHECK_SET_VAL(HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR, _val); \
  1459. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)); \
  1460. } while (0)
  1461. #define HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_GET(_var) \
  1462. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_M) >> \
  1463. HTT_DBG_EXT_STATS_PEER_INFO_IS_MAC_ADDR_S)
  1464. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_GET(_var) \
  1465. (((_var) & HTT_DBG_EXT_STATS_PEER_REQ_MODE_M) >> \
  1466. HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)
  1467. #define HTT_DBG_EXT_STATS_PEER_REQ_MODE_SET(_var, _val) \
  1468. do { \
  1469. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_REQ_MODE_S)); \
  1470. } while (0)
  1471. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_GET(_var) \
  1472. (((_var) & HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_M) >> \
  1473. HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)
  1474. #define HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_SET(_var, _val) \
  1475. do { \
  1476. ((_var) |= ((_val) << HTT_DBG_EXT_STATS_PEER_INFO_SW_PEER_ID_S)); \
  1477. } while (0)
  1478. /* STATS_TYPE : HTT_DBG_EXT_STATS_PEER_INFO
  1479. * TLV_TAGS:
  1480. * - HTT_STATS_PEER_STATS_CMN_TAG
  1481. * - HTT_STATS_PEER_DETAILS_TAG
  1482. * - HTT_STATS_PEER_TX_RATE_STATS_TAG
  1483. * - HTT_STATS_PEER_RX_RATE_STATS_TAG
  1484. * - HTT_STATS_TX_TID_DETAILS_TAG (multiple) (deprecated, so 0 elements in updated systems)
  1485. * - HTT_STATS_RX_TID_DETAILS_TAG (multiple)
  1486. * - HTT_STATS_PEER_MSDU_FLOWQ_TAG (multiple)
  1487. * - HTT_STATS_TX_TID_DETAILS_V1_TAG (multiple)
  1488. * - HTT_STATS_PEER_SCHED_STATS_TAG
  1489. */
  1490. /* NOTE:
  1491. * This structure is for documentation, and cannot be safely used directly.
  1492. * Instead, use the constituent TLV structures to fill/parse.
  1493. */
  1494. typedef struct _htt_peer_stats {
  1495. htt_peer_stats_cmn_tlv cmn_tlv;
  1496. htt_peer_details_tlv peer_details;
  1497. /* from g_rate_info_stats */
  1498. htt_tx_peer_rate_stats_tlv tx_rate;
  1499. htt_rx_peer_rate_stats_tlv rx_rate;
  1500. htt_tx_tid_stats_tlv tx_tid_stats[1];
  1501. htt_rx_tid_stats_tlv rx_tid_stats[1];
  1502. htt_msdu_flow_stats_tlv msdu_flowq[1];
  1503. htt_tx_tid_stats_v1_tlv tx_tid_stats_v1[1];
  1504. htt_peer_sched_stats_tlv peer_sched_stats;
  1505. } htt_peer_stats_t;
  1506. /* =========== ACTIVE PEER LIST ========== */
  1507. /* STATS_TYPE: HTT_DBG_EXT_STATS_ACTIVE_PEERS_LIST
  1508. * TLV_TAGS:
  1509. * - HTT_STATS_PEER_DETAILS_TAG
  1510. */
  1511. /* NOTE:
  1512. * This structure is for documentation, and cannot be safely used directly.
  1513. * Instead, use the constituent TLV structures to fill/parse.
  1514. */
  1515. typedef struct {
  1516. htt_peer_details_tlv peer_details[1];
  1517. } htt_active_peer_details_list_t;
  1518. /* =========== MUMIMO HWQ stats =========== */
  1519. /* MU MIMO stats per hwQ */
  1520. typedef struct {
  1521. htt_tlv_hdr_t tlv_hdr;
  1522. /** number of MU MIMO schedules posted to HW */
  1523. A_UINT32 mu_mimo_sch_posted;
  1524. /** number of MU MIMO schedules failed to post */
  1525. A_UINT32 mu_mimo_sch_failed;
  1526. /** number of MU MIMO PPDUs posted to HW */
  1527. A_UINT32 mu_mimo_ppdu_posted;
  1528. } htt_tx_hwq_mu_mimo_sch_stats_tlv;
  1529. typedef struct {
  1530. htt_tlv_hdr_t tlv_hdr;
  1531. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  1532. A_UINT32 mu_mimo_mpdus_queued_usr;
  1533. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  1534. A_UINT32 mu_mimo_mpdus_tried_usr;
  1535. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  1536. A_UINT32 mu_mimo_mpdus_failed_usr;
  1537. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  1538. A_UINT32 mu_mimo_mpdus_requeued_usr;
  1539. /** 11AC DL MU MIMO BA not receieved, per user */
  1540. A_UINT32 mu_mimo_err_no_ba_usr;
  1541. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  1542. A_UINT32 mu_mimo_mpdu_underrun_usr;
  1543. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  1544. A_UINT32 mu_mimo_ampdu_underrun_usr;
  1545. } htt_tx_hwq_mu_mimo_mpdu_stats_tlv;
  1546. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M 0x000000ff
  1547. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S 0
  1548. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M 0x0000ff00
  1549. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S 8
  1550. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_GET(_var) \
  1551. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_M) >> \
  1552. HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)
  1553. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_SET(_var, _val) \
  1554. do { \
  1555. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID, _val); \
  1556. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_MAC_ID_S)); \
  1557. } while (0)
  1558. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_GET(_var) \
  1559. (((_var) & HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_M) >> \
  1560. HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)
  1561. #define HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_SET(_var, _val) \
  1562. do { \
  1563. HTT_CHECK_SET_VAL(HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID, _val); \
  1564. ((_var) |= ((_val) << HTT_TX_HWQ_MU_MIMO_CMN_STATS_HWQ_ID_S)); \
  1565. } while (0)
  1566. typedef struct {
  1567. htt_tlv_hdr_t tlv_hdr;
  1568. /**
  1569. * BIT [ 7 : 0] :- mac_id
  1570. * BIT [15 : 8] :- hwq_id
  1571. * BIT [31 : 16] :- reserved
  1572. */
  1573. A_UINT32 mac_id__hwq_id__word;
  1574. } htt_tx_hwq_mu_mimo_cmn_stats_tlv;
  1575. /* NOTE:
  1576. * This structure is for documentation, and cannot be safely used directly.
  1577. * Instead, use the constituent TLV structures to fill/parse.
  1578. */
  1579. typedef struct {
  1580. struct _hwq_mu_mimo_stats {
  1581. htt_tx_hwq_mu_mimo_cmn_stats_tlv cmn_tlv;
  1582. /** WAL_TX_STATS_MAX_GROUP_SIZE */
  1583. htt_tx_hwq_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1];
  1584. /** WAL_TX_STATS_TX_MAX_NUM_USERS */
  1585. htt_tx_hwq_mu_mimo_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1];
  1586. } hwq[1];
  1587. } htt_tx_hwq_mu_mimo_stats_t;
  1588. /* == TX HWQ STATS == */
  1589. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_M 0x000000ff
  1590. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_S 0
  1591. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_M 0x0000ff00
  1592. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_S 8
  1593. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_GET(_var) \
  1594. (((_var) & HTT_TX_HWQ_STATS_CMN_MAC_ID_M) >> \
  1595. HTT_TX_HWQ_STATS_CMN_MAC_ID_S)
  1596. #define HTT_TX_HWQ_STATS_CMN_MAC_ID_SET(_var, _val) \
  1597. do { \
  1598. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_MAC_ID, _val); \
  1599. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_MAC_ID_S)); \
  1600. } while (0)
  1601. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_GET(_var) \
  1602. (((_var) & HTT_TX_HWQ_STATS_CMN_HWQ_ID_M) >> \
  1603. HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)
  1604. #define HTT_TX_HWQ_STATS_CMN_HWQ_ID_SET(_var, _val) \
  1605. do { \
  1606. HTT_CHECK_SET_VAL(HTT_TX_HWQ_STATS_CMN_HWQ_ID, _val); \
  1607. ((_var) |= ((_val) << HTT_TX_HWQ_STATS_CMN_HWQ_ID_S)); \
  1608. } while (0)
  1609. typedef struct {
  1610. htt_tlv_hdr_t tlv_hdr;
  1611. /**
  1612. * BIT [ 7 : 0] :- mac_id
  1613. * BIT [15 : 8] :- hwq_id
  1614. * BIT [31 : 16] :- reserved
  1615. */
  1616. A_UINT32 mac_id__hwq_id__word;
  1617. /*--- PPDU level stats */
  1618. /** Number of times ack is failed for the PPDU scheduled on this txQ */
  1619. A_UINT32 xretry;
  1620. /** Number of times sched cmd status reported mpdu underrun */
  1621. A_UINT32 underrun_cnt;
  1622. /** Number of times sched cmd is flushed */
  1623. A_UINT32 flush_cnt;
  1624. /** Number of times sched cmd is filtered */
  1625. A_UINT32 filt_cnt;
  1626. /** Number of times HWSCH uploaded null mpdu bitmap */
  1627. A_UINT32 null_mpdu_bmap;
  1628. /**
  1629. * Number of times user ack or BA TLV is not seen on FES ring
  1630. * where it is expected to be
  1631. */
  1632. A_UINT32 user_ack_failure;
  1633. /** Number of times TQM processed ack TLV received from HWSCH */
  1634. A_UINT32 ack_tlv_proc;
  1635. /** Cache latest processed scheduler ID received from ack BA TLV */
  1636. A_UINT32 sched_id_proc;
  1637. /** Number of times TxPCU reported MPDUs transmitted for a user is zero */
  1638. A_UINT32 null_mpdu_tx_count;
  1639. /**
  1640. * Number of times SW did not see any MPDU info bitmap TLV
  1641. * on FES status ring
  1642. */
  1643. A_UINT32 mpdu_bmap_not_recvd;
  1644. /*--- Selfgen stats per hwQ */
  1645. /** Number of SU/MU BAR frames posted to hwQ */
  1646. A_UINT32 num_bar;
  1647. /** Number of RTS frames posted to hwQ */
  1648. A_UINT32 rts;
  1649. /** Number of cts2self frames posted to hwQ */
  1650. A_UINT32 cts2self;
  1651. /** Number of qos null frames posted to hwQ */
  1652. A_UINT32 qos_null;
  1653. /*--- MPDU level stats */
  1654. /** mpdus tried Tx by HWSCH/TQM */
  1655. A_UINT32 mpdu_tried_cnt;
  1656. /** mpdus queued to HWSCH */
  1657. A_UINT32 mpdu_queued_cnt;
  1658. /** mpdus tried but ack was not received */
  1659. A_UINT32 mpdu_ack_fail_cnt;
  1660. /** This will include sched cmd flush and time based discard */
  1661. A_UINT32 mpdu_filt_cnt;
  1662. /** Number of MPDUs for which ACK was sucessful but no Tx happened */
  1663. A_UINT32 false_mpdu_ack_count;
  1664. /** Number of times txq timeout happened */
  1665. A_UINT32 txq_timeout;
  1666. } htt_tx_hwq_stats_cmn_tlv;
  1667. #define HTT_TX_HWQ_DIFS_LATENCY_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) + /* hist_intvl */ \
  1668. (sizeof(A_UINT32) * (_num_elems)))
  1669. /* NOTE: Variable length TLV, use length spec to infer array size */
  1670. typedef struct {
  1671. htt_tlv_hdr_t tlv_hdr;
  1672. A_UINT32 hist_intvl;
  1673. /** histogram of ppdu post to hwsch - > cmd status received */
  1674. A_UINT32 difs_latency_hist[1]; /* HTT_TX_HWQ_MAX_DIFS_LATENCY_BINS */
  1675. } htt_tx_hwq_difs_latency_stats_tlv_v;
  1676. #define HTT_TX_HWQ_CMD_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1677. /* NOTE: Variable length TLV, use length spec to infer array size */
  1678. typedef struct {
  1679. htt_tlv_hdr_t tlv_hdr;
  1680. /** Histogram of sched cmd result */
  1681. A_UINT32 cmd_result[1]; /* HTT_TX_HWQ_MAX_CMD_RESULT_STATS */
  1682. } htt_tx_hwq_cmd_result_stats_tlv_v;
  1683. #define HTT_TX_HWQ_CMD_STALL_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1684. /* NOTE: Variable length TLV, use length spec to infer array size */
  1685. typedef struct {
  1686. htt_tlv_hdr_t tlv_hdr;
  1687. /** Histogram of various pause conitions */
  1688. A_UINT32 cmd_stall_status[1]; /* HTT_TX_HWQ_MAX_CMD_STALL_STATS */
  1689. } htt_tx_hwq_cmd_stall_stats_tlv_v;
  1690. #define HTT_TX_HWQ_FES_RESULT_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1691. /* NOTE: Variable length TLV, use length spec to infer array size */
  1692. typedef struct {
  1693. htt_tlv_hdr_t tlv_hdr;
  1694. /** Histogram of number of user fes result */
  1695. A_UINT32 fes_result[1]; /* HTT_TX_HWQ_MAX_FES_RESULT_STATS */
  1696. } htt_tx_hwq_fes_result_stats_tlv_v;
  1697. #define HTT_TX_HWQ_TRIED_MPDU_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1698. /* NOTE: Variable length TLV, use length spec to infer array size
  1699. *
  1700. * The hwq_tried_mpdu_cnt_hist is a histogram of MPDUs tries per HWQ.
  1701. * The tries here is the count of the MPDUS within a PPDU that the HW
  1702. * had attempted to transmit on air, for the HWSCH Schedule command
  1703. * submitted by FW in this HWQ .It is not the retry attempts. The
  1704. * histogram bins are 0-29, 30-59, 60-89 and so on. The are 10 bins
  1705. * in this histogram.
  1706. * they are defined in FW using the following macros
  1707. * #define WAL_MAX_TRIED_MPDU_CNT_HISTOGRAM 9
  1708. * #define WAL_TRIED_MPDU_CNT_HISTOGRAM_INTERVAL 30
  1709. *
  1710. * */
  1711. typedef struct {
  1712. htt_tlv_hdr_t tlv_hdr;
  1713. A_UINT32 hist_bin_size;
  1714. /** Histogram of number of mpdus on tried mpdu */
  1715. A_UINT32 tried_mpdu_cnt_hist[1]; /* HTT_TX_HWQ_TRIED_MPDU_CNT_HIST */
  1716. } htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v;
  1717. #define HTT_TX_HWQ_TXOP_USED_CNT_HIST_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  1718. /* NOTE: Variable length TLV, use length spec to infer array size
  1719. *
  1720. * The txop_used_cnt_hist is the histogram of txop per burst. After
  1721. * completing the burst, we identify the txop used in the burst and
  1722. * incr the corresponding bin.
  1723. * Each bin represents 1ms & we have 10 bins in this histogram.
  1724. * they are deined in FW using the following macros
  1725. * #define WAL_MAX_TXOP_USED_CNT_HISTOGRAM 10
  1726. * #define WAL_TXOP_USED_HISTOGRAM_INTERVAL 1000 ( 1 ms )
  1727. *
  1728. * */
  1729. typedef struct {
  1730. htt_tlv_hdr_t tlv_hdr;
  1731. /** Histogram of txop used cnt */
  1732. A_UINT32 txop_used_cnt_hist[1]; /* HTT_TX_HWQ_TXOP_USED_CNT_HIST */
  1733. } htt_tx_hwq_txop_used_cnt_hist_tlv_v;
  1734. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_HWQ
  1735. * TLV_TAGS:
  1736. * - HTT_STATS_STRING_TAG
  1737. * - HTT_STATS_TX_HWQ_CMN_TAG
  1738. * - HTT_STATS_TX_HWQ_DIFS_LATENCY_TAG
  1739. * - HTT_STATS_TX_HWQ_CMD_RESULT_TAG
  1740. * - HTT_STATS_TX_HWQ_CMD_STALL_TAG
  1741. * - HTT_STATS_TX_HWQ_FES_STATUS_TAG
  1742. * - HTT_STATS_TX_HWQ_TRIED_MPDU_CNT_HIST_TAG
  1743. * - HTT_STATS_TX_HWQ_TXOP_USED_CNT_HIST_TAG
  1744. */
  1745. /* NOTE:
  1746. * This structure is for documentation, and cannot be safely used directly.
  1747. * Instead, use the constituent TLV structures to fill/parse.
  1748. * General HWQ stats Mechanism:
  1749. * Once the host request for the stats, FW fill all the HWQ TAGS in a buffer
  1750. * for all the HWQ requested. & the FW send the buffer to host. In the
  1751. * buffer the HWQ ID is filled in mac_id__hwq_id, thus identifying each
  1752. * HWQ distinctly.
  1753. */
  1754. typedef struct _htt_tx_hwq_stats {
  1755. htt_stats_string_tlv hwq_str_tlv;
  1756. htt_tx_hwq_stats_cmn_tlv cmn_tlv;
  1757. htt_tx_hwq_difs_latency_stats_tlv_v difs_tlv;
  1758. htt_tx_hwq_cmd_result_stats_tlv_v cmd_result_tlv;
  1759. htt_tx_hwq_cmd_stall_stats_tlv_v cmd_stall_tlv;
  1760. htt_tx_hwq_fes_result_stats_tlv_v fes_stats_tlv;
  1761. htt_tx_hwq_tried_mpdu_cnt_hist_tlv_v tried_mpdu_tlv;
  1762. htt_tx_hwq_txop_used_cnt_hist_tlv_v txop_used_tlv;
  1763. } htt_tx_hwq_stats_t;
  1764. /* == TX SELFGEN STATS == */
  1765. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M 0x000000ff
  1766. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S 0
  1767. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_GET(_var) \
  1768. (((_var) & HTT_TX_SELFGEN_CMN_STATS_MAC_ID_M) >> \
  1769. HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)
  1770. #define HTT_TX_SELFGEN_CMN_STATS_MAC_ID_SET(_var, _val) \
  1771. do { \
  1772. HTT_CHECK_SET_VAL(HTT_TX_SELFGEN_CMN_STATS_MAC_ID, _val); \
  1773. ((_var) |= ((_val) << HTT_TX_SELFGEN_CMN_STATS_MAC_ID_S)); \
  1774. } while (0)
  1775. typedef enum {
  1776. HTT_TXERR_NONE,
  1777. HTT_TXERR_RESP, /* response timeout, mismatch,
  1778. * BW mismatch, mimo ctrl mismatch,
  1779. * CRC error.. */
  1780. HTT_TXERR_FILT, /* blocked by tx filtering */
  1781. HTT_TXERR_FIFO, /* fifo, misc errors in HW */
  1782. HTT_TXERR_SWABORT, /* software initialted abort (TX_ABORT) */
  1783. HTT_TXERR_RESERVED1,
  1784. HTT_TXERR_RESERVED2,
  1785. HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS = 7,
  1786. HTT_TXERR_INVALID = 0xff,
  1787. } htt_tx_err_status_t;
  1788. /* Matching enum for htt_tx_selfgen_sch_tsflag_error_stats */
  1789. typedef enum {
  1790. HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR,
  1791. HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR,
  1792. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR,
  1793. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR,
  1794. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR,
  1795. HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR,
  1796. HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR,
  1797. HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR,
  1798. HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS = 8,
  1799. HTT_TX_SELFGEN_SCH_TSFLAG_ERROR_STATS_VALID = 8
  1800. } htt_tx_selfgen_sch_tsflag_error_stats;
  1801. typedef enum {
  1802. HTT_TX_MUMIMO_GRP_VALID,
  1803. HTT_TX_MUMIMO_GRP_INVALID_NUM_MU_USERS_EXCEEDED_MU_MAX_USERS,
  1804. HTT_TX_MUMIMO_GRP_INVALID_SCHED_ALGO_NOT_MU_COMPATIBLE_GID,
  1805. HTT_TX_MUMIMO_GRP_INVALID_NON_PRIMARY_GRP,
  1806. HTT_TX_MUMIMO_GRP_INVALID_ZERO_CANDIDATES,
  1807. HTT_TX_MUMIMO_GRP_INVALID_MORE_CANDIDATES,
  1808. HTT_TX_MUMIMO_GRP_INVALID_GROUP_SIZE_EXCEED_NSS,
  1809. HTT_TX_MUMIMO_GRP_INVALID_GROUP_INELIGIBLE,
  1810. HTT_TX_MUMIMO_GRP_INVALID,
  1811. HTT_TX_MUMIMO_GRP_INVALID_GROUP_EFF_MU_TPUT_OMBPS,
  1812. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE,
  1813. } htt_tx_mumimo_grp_invalid_reason_code_stats;
  1814. #define HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS 4
  1815. #define HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS 8
  1816. #define HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS 8
  1817. #define HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS 74
  1818. #define HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS 8
  1819. #define HTT_STATS_MAX_MUMIMO_GRP_SZ 8
  1820. /*
  1821. * Each bin represents a 300 mbps throughput
  1822. * [0] - 0-300mbps; [1] - 300-600mbps [2] - 600-900mbps; [3] - 900-1200mbps; [4] - 1200-1500mbps
  1823. * [5] - 1500-1800mbps; [6] - 1800-2100mbps; [7] - 2100-2400mbps; [8] - 2400-2700mbps; [9] - >=2700mbps
  1824. */
  1825. #define HTT_STATS_MUMIMO_TPUT_NUM_BINS 10
  1826. #define HTT_STATS_MAX_INVALID_REASON_CODE \
  1827. HTT_TX_MUMIMO_GRP_INVALID_MAX_REASON_CODE
  1828. /* Reasons stated in htt_tx_mumimo_grp_invalid_reason_code_stats */
  1829. #define HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS \
  1830. (HTT_STATS_MAX_MUMIMO_GRP_SZ * HTT_STATS_MAX_INVALID_REASON_CODE)
  1831. typedef struct {
  1832. htt_tlv_hdr_t tlv_hdr;
  1833. /*
  1834. * BIT [ 7 : 0] :- mac_id
  1835. * BIT [31 : 8] :- reserved
  1836. */
  1837. A_UINT32 mac_id__word;
  1838. /** BAR sent out for SU transmission */
  1839. A_UINT32 su_bar;
  1840. /** SW generated RTS frame sent */
  1841. A_UINT32 rts;
  1842. /** SW generated CTS-to-self frame sent */
  1843. A_UINT32 cts2self;
  1844. /** SW generated QOS NULL frame sent */
  1845. A_UINT32 qos_null;
  1846. /** BAR sent for MU user 1 */
  1847. A_UINT32 delayed_bar_1;
  1848. /** BAR sent for MU user 2 */
  1849. A_UINT32 delayed_bar_2;
  1850. /** BAR sent for MU user 3 */
  1851. A_UINT32 delayed_bar_3;
  1852. /** BAR sent for MU user 4 */
  1853. A_UINT32 delayed_bar_4;
  1854. /** BAR sent for MU user 5 */
  1855. A_UINT32 delayed_bar_5;
  1856. /** BAR sent for MU user 6 */
  1857. A_UINT32 delayed_bar_6;
  1858. /** BAR sent for MU user 7 */
  1859. A_UINT32 delayed_bar_7;
  1860. A_UINT32 bar_with_tqm_head_seq_num;
  1861. A_UINT32 bar_with_tid_seq_num;
  1862. /** SW generated RTS frame queued to the HW */
  1863. A_UINT32 su_sw_rts_queued;
  1864. /** SW generated RTS frame sent over the air */
  1865. A_UINT32 su_sw_rts_tried;
  1866. /** SW generated RTS frame completed with error */
  1867. A_UINT32 su_sw_rts_err;
  1868. /** SW generated RTS frame flushed */
  1869. A_UINT32 su_sw_rts_flushed;
  1870. /** CTS (RTS response) received in different BW */
  1871. A_UINT32 su_sw_rts_rcvd_cts_diff_bw;
  1872. } htt_tx_selfgen_cmn_stats_tlv;
  1873. typedef struct {
  1874. htt_tlv_hdr_t tlv_hdr;
  1875. /** 11AC VHT SU NDPA frame sent over the air */
  1876. A_UINT32 ac_su_ndpa;
  1877. /** 11AC VHT SU NDP frame sent over the air */
  1878. A_UINT32 ac_su_ndp;
  1879. /** 11AC VHT MU MIMO NDPA frame sent over the air */
  1880. A_UINT32 ac_mu_mimo_ndpa;
  1881. /** 11AC VHT MU MIMO NDP frame sent over the air */
  1882. A_UINT32 ac_mu_mimo_ndp;
  1883. /** 11AC VHT MU MIMO BR-POLL for user 1 sent over the air */
  1884. A_UINT32 ac_mu_mimo_brpoll_1;
  1885. /** 11AC VHT MU MIMO BR-POLL for user 2 sent over the air */
  1886. A_UINT32 ac_mu_mimo_brpoll_2;
  1887. /** 11AC VHT MU MIMO BR-POLL for user 3 sent over the air */
  1888. A_UINT32 ac_mu_mimo_brpoll_3;
  1889. /** 11AC VHT SU NDPA frame queued to the HW */
  1890. A_UINT32 ac_su_ndpa_queued;
  1891. /** 11AC VHT SU NDP frame queued to the HW */
  1892. A_UINT32 ac_su_ndp_queued;
  1893. /** 11AC VHT MU MIMO NDPA frame queued to the HW */
  1894. A_UINT32 ac_mu_mimo_ndpa_queued;
  1895. /** 11AC VHT MU MIMO NDP frame queued to the HW */
  1896. A_UINT32 ac_mu_mimo_ndp_queued;
  1897. /** 11AC VHT MU MIMO BR-POLL for user 1 frame queued to the HW */
  1898. A_UINT32 ac_mu_mimo_brpoll_1_queued;
  1899. /** 11AC VHT MU MIMO BR-POLL for user 2 frame queued to the HW */
  1900. A_UINT32 ac_mu_mimo_brpoll_2_queued;
  1901. /** 11AC VHT MU MIMO BR-POLL for user 3 frame queued to the HW */
  1902. A_UINT32 ac_mu_mimo_brpoll_3_queued;
  1903. } htt_tx_selfgen_ac_stats_tlv;
  1904. typedef struct {
  1905. htt_tlv_hdr_t tlv_hdr;
  1906. /** 11AX HE SU NDPA frame sent over the air */
  1907. A_UINT32 ax_su_ndpa;
  1908. /** 11AX HE NDP frame sent over the air */
  1909. A_UINT32 ax_su_ndp;
  1910. /** 11AX HE MU MIMO NDPA frame sent over the air */
  1911. A_UINT32 ax_mu_mimo_ndpa;
  1912. /** 11AX HE MU MIMO NDP frame sent over the air */
  1913. A_UINT32 ax_mu_mimo_ndp;
  1914. union {
  1915. struct {
  1916. /* deprecated old names */
  1917. A_UINT32 ax_mu_mimo_brpoll_1;
  1918. A_UINT32 ax_mu_mimo_brpoll_2;
  1919. A_UINT32 ax_mu_mimo_brpoll_3;
  1920. A_UINT32 ax_mu_mimo_brpoll_4;
  1921. A_UINT32 ax_mu_mimo_brpoll_5;
  1922. A_UINT32 ax_mu_mimo_brpoll_6;
  1923. A_UINT32 ax_mu_mimo_brpoll_7;
  1924. };
  1925. /** 11AX HE MU BR-POLL frame for users 1 - 7 sent over the air */
  1926. A_UINT32 ax_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1927. };
  1928. /** 11AX HE MU Basic Trigger frame sent over the air */
  1929. A_UINT32 ax_basic_trigger;
  1930. /** 11AX HE MU BSRP Trigger frame sent over the air */
  1931. A_UINT32 ax_bsr_trigger;
  1932. /** 11AX HE MU BAR Trigger frame sent over the air */
  1933. A_UINT32 ax_mu_bar_trigger;
  1934. /** 11AX HE MU RTS Trigger frame sent over the air */
  1935. A_UINT32 ax_mu_rts_trigger;
  1936. /** 11AX HE MU UL-MUMIMO Trigger frame sent over the air */
  1937. A_UINT32 ax_ulmumimo_trigger;
  1938. /** 11AX HE SU NDPA frame queued to the HW */
  1939. A_UINT32 ax_su_ndpa_queued;
  1940. /** 11AX HE SU NDP frame queued to the HW */
  1941. A_UINT32 ax_su_ndp_queued;
  1942. /** 11AX HE MU MIMO NDPA frame queued to the HW */
  1943. A_UINT32 ax_mu_mimo_ndpa_queued;
  1944. /** 11AX HE MU MIMO NDP frame queued to the HW */
  1945. A_UINT32 ax_mu_mimo_ndp_queued;
  1946. /** 11AX HE MU BR-POLL frame for users 1 - 7 queued to the HW */
  1947. A_UINT32 ax_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  1948. /**
  1949. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7
  1950. * successfully sent over the air
  1951. */
  1952. A_UINT32 ax_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  1953. } htt_tx_selfgen_ax_stats_tlv;
  1954. typedef struct {
  1955. htt_tlv_hdr_t tlv_hdr;
  1956. /** 11be EHT SU NDPA frame sent over the air */
  1957. A_UINT32 be_su_ndpa;
  1958. /** 11be EHT NDP frame sent over the air */
  1959. A_UINT32 be_su_ndp;
  1960. /** 11be EHT MU MIMO NDPA frame sent over the air */
  1961. A_UINT32 be_mu_mimo_ndpa;
  1962. /** 11be EHT MU MIMO NDP frame sent over theT air */
  1963. A_UINT32 be_mu_mimo_ndp;
  1964. /** 11be EHT MU BR-POLL frame for users 1 - 7 sent over the air */
  1965. A_UINT32 be_mu_mimo_brpoll[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1966. /** 11be EHT MU Basic Trigger frame sent over the air */
  1967. A_UINT32 be_basic_trigger;
  1968. /** 11be EHT MU BSRP Trigger frame sent over the air */
  1969. A_UINT32 be_bsr_trigger;
  1970. /** 11be EHT MU BAR Trigger frame sent over the air */
  1971. A_UINT32 be_mu_bar_trigger;
  1972. /** 11be EHT MU RTS Trigger frame sent over the air */
  1973. A_UINT32 be_mu_rts_trigger;
  1974. /** 11be EHT MU UL-MUMIMO Trigger frame sent over the air */
  1975. A_UINT32 be_ulmumimo_trigger;
  1976. /** 11be EHT SU NDPA frame queued to the HW */
  1977. A_UINT32 be_su_ndpa_queued;
  1978. /** 11be EHT SU NDP frame queued to the HW */
  1979. A_UINT32 be_su_ndp_queued;
  1980. /** 11be EHT MU MIMO NDPA frame queued to the HW */
  1981. A_UINT32 be_mu_mimo_ndpa_queued;
  1982. /** 11be EHT MU MIMO NDP frame queued to the HW */
  1983. A_UINT32 be_mu_mimo_ndp_queued;
  1984. /** 11be EHT MU BR-POLL frame for users 1 - 7 queued to the HW */
  1985. A_UINT32 be_mu_mimo_brpoll_queued[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  1986. /**
  1987. * 11be EHT UL-MUMIMO Trigger frame for users 0 - 7
  1988. * successfully sent over the air
  1989. */
  1990. A_UINT32 be_ul_mumimo_trigger[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  1991. } htt_tx_selfgen_be_stats_tlv;
  1992. typedef struct {
  1993. htt_tlv_hdr_t tlv_hdr;
  1994. /** 11AX HE OFDMA NDPA frame queued to the HW */
  1995. A_UINT32 ax_ofdma_ndpa_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1996. /** 11AX HE OFDMA NDPA frame sent over the air */
  1997. A_UINT32 ax_ofdma_ndpa_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  1998. /** 11AX HE OFDMA NDPA frame flushed by HW */
  1999. A_UINT32 ax_ofdma_ndpa_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2000. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2001. A_UINT32 ax_ofdma_ndpa_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2002. } htt_txbf_ofdma_ndpa_stats_tlv;
  2003. typedef struct {
  2004. htt_tlv_hdr_t tlv_hdr;
  2005. /** 11AX HE OFDMA NDP frame queued to the HW */
  2006. A_UINT32 ax_ofdma_ndp_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2007. /** 11AX HE OFDMA NDPA frame sent over the air */
  2008. A_UINT32 ax_ofdma_ndp_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2009. /** 11AX HE OFDMA NDPA frame flushed by HW */
  2010. A_UINT32 ax_ofdma_ndp_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2011. /** 11AX HE OFDMA NDPA frame completed with error(s) */
  2012. A_UINT32 ax_ofdma_ndp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2013. } htt_txbf_ofdma_ndp_stats_tlv;
  2014. typedef struct {
  2015. htt_tlv_hdr_t tlv_hdr;
  2016. /** 11AX HE OFDMA MU BRPOLL frame queued to the HW */
  2017. A_UINT32 ax_ofdma_brpoll_queued[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2018. /** 11AX HE OFDMA MU BRPOLL frame sent over the air */
  2019. A_UINT32 ax_ofdma_brpoll_tried[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2020. /** 11AX HE OFDMA MU BRPOLL frame flushed by HW */
  2021. A_UINT32 ax_ofdma_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2022. /** 11AX HE OFDMA MU BRPOLL frame completed with error(s) */
  2023. A_UINT32 ax_ofdma_brp_err[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2024. /**
  2025. * Number of CBF(s) received when 11AX HE OFDMA MU BRPOLL frame
  2026. * completed with error(s)
  2027. */
  2028. A_UINT32 ax_ofdma_brp_err_num_cbf_rcvd[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS+1];
  2029. } htt_txbf_ofdma_brp_stats_tlv;
  2030. typedef struct {
  2031. htt_tlv_hdr_t tlv_hdr;
  2032. /**
  2033. * 11AX HE OFDMA PPDUs that were sent over the air with steering
  2034. * (TXBF + OFDMA)
  2035. */
  2036. A_UINT32 ax_ofdma_num_ppdu_steer[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2037. /** 11AX HE OFDMA PPDUs that were sent over the air in open loop */
  2038. A_UINT32 ax_ofdma_num_ppdu_ol[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2039. /**
  2040. * 11AX HE OFDMA number of users for which CBF prefetch was initiated
  2041. * to PHY HW during TX
  2042. */
  2043. A_UINT32 ax_ofdma_num_usrs_prefetch[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2044. /**
  2045. * 11AX HE OFDMA number of users for which sounding was initiated
  2046. * during TX
  2047. */
  2048. A_UINT32 ax_ofdma_num_usrs_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2049. /** 11AX HE OFDMA number of users for which sounding was forced during TX */
  2050. A_UINT32 ax_ofdma_num_usrs_force_sound[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2051. } htt_txbf_ofdma_steer_stats_tlv;
  2052. /* STATS_TYPE : HTT_DBG_EXT_STATS_TXBF_OFDMA
  2053. * TLV_TAGS:
  2054. * - HTT_STATS_TXBF_OFDMA_NDPA_STATS_TAG
  2055. * - HTT_STATS_TXBF_OFDMA_NDP_STATS_TAG
  2056. * - HTT_STATS_TXBF_OFDMA_BRP_STATS_TAG
  2057. * - HTT_STATS_TXBF_OFDMA_STEER_STATS_TAG
  2058. */
  2059. /* NOTE:
  2060. * This structure is for documentation, and cannot be safely used directly.
  2061. * Instead, use the constituent TLV structures to fill/parse.
  2062. */
  2063. typedef struct {
  2064. htt_txbf_ofdma_ndpa_stats_tlv ofdma_ndpa_tlv;
  2065. htt_txbf_ofdma_ndp_stats_tlv ofdma_ndp_tlv;
  2066. htt_txbf_ofdma_brp_stats_tlv ofdma_brp_tlv;
  2067. htt_txbf_ofdma_steer_stats_tlv ofdma_steer_tlv;
  2068. } htt_tx_pdev_txbf_ofdma_stats_t;
  2069. typedef struct {
  2070. htt_tlv_hdr_t tlv_hdr;
  2071. /** 11AC VHT SU NDP frame completed with error(s) */
  2072. A_UINT32 ac_su_ndp_err;
  2073. /** 11AC VHT SU NDPA frame completed with error(s) */
  2074. A_UINT32 ac_su_ndpa_err;
  2075. /** 11AC VHT MU MIMO NDPA frame completed with error(s) */
  2076. A_UINT32 ac_mu_mimo_ndpa_err;
  2077. /** 11AC VHT MU MIMO NDP frame completed with error(s) */
  2078. A_UINT32 ac_mu_mimo_ndp_err;
  2079. /** 11AC VHT MU MIMO BRPOLL for user 1 frame completed with error(s) */
  2080. A_UINT32 ac_mu_mimo_brp1_err;
  2081. /** 11AC VHT MU MIMO BRPOLL for user 2 frame completed with error(s) */
  2082. A_UINT32 ac_mu_mimo_brp2_err;
  2083. /** 11AC VHT MU MIMO BRPOLL for user 3 frame completed with error(s) */
  2084. A_UINT32 ac_mu_mimo_brp3_err;
  2085. /** 11AC VHT SU NDPA frame flushed by HW */
  2086. A_UINT32 ac_su_ndpa_flushed;
  2087. /** 11AC VHT SU NDP frame flushed by HW */
  2088. A_UINT32 ac_su_ndp_flushed;
  2089. /** 11AC VHT MU MIMO NDPA frame flushed by HW */
  2090. A_UINT32 ac_mu_mimo_ndpa_flushed;
  2091. /** 11AC VHT MU MIMO NDP frame flushed by HW */
  2092. A_UINT32 ac_mu_mimo_ndp_flushed;
  2093. /** 11AC VHT MU MIMO BRPOLL for user 1 frame flushed by HW */
  2094. A_UINT32 ac_mu_mimo_brpoll1_flushed;
  2095. /** 11AC VHT MU MIMO BRPOLL for user 2 frame flushed by HW */
  2096. A_UINT32 ac_mu_mimo_brpoll2_flushed;
  2097. /** 11AC VHT MU MIMO BRPOLL for user 3 frame flushed by HW */
  2098. A_UINT32 ac_mu_mimo_brpoll3_flushed;
  2099. } htt_tx_selfgen_ac_err_stats_tlv;
  2100. typedef struct {
  2101. htt_tlv_hdr_t tlv_hdr;
  2102. /** 11AX HE SU NDP frame completed with error(s) */
  2103. A_UINT32 ax_su_ndp_err;
  2104. /** 11AX HE SU NDPA frame completed with error(s) */
  2105. A_UINT32 ax_su_ndpa_err;
  2106. /** 11AX HE MU MIMO NDPA frame completed with error(s) */
  2107. A_UINT32 ax_mu_mimo_ndpa_err;
  2108. /** 11AX HE MU MIMO NDP frame completed with error(s) */
  2109. A_UINT32 ax_mu_mimo_ndp_err;
  2110. union {
  2111. struct {
  2112. /* deprecated old names */
  2113. A_UINT32 ax_mu_mimo_brp1_err;
  2114. A_UINT32 ax_mu_mimo_brp2_err;
  2115. A_UINT32 ax_mu_mimo_brp3_err;
  2116. A_UINT32 ax_mu_mimo_brp4_err;
  2117. A_UINT32 ax_mu_mimo_brp5_err;
  2118. A_UINT32 ax_mu_mimo_brp6_err;
  2119. A_UINT32 ax_mu_mimo_brp7_err;
  2120. };
  2121. /** 11AX HE MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2122. A_UINT32 ax_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2123. };
  2124. /** 11AX HE MU Basic Trigger frame completed with error(s) */
  2125. A_UINT32 ax_basic_trigger_err;
  2126. /** 11AX HE MU BSRP Trigger frame completed with error(s) */
  2127. A_UINT32 ax_bsr_trigger_err;
  2128. /** 11AX HE MU BAR Trigger frame completed with error(s) */
  2129. A_UINT32 ax_mu_bar_trigger_err;
  2130. /** 11AX HE MU RTS Trigger frame completed with error(s) */
  2131. A_UINT32 ax_mu_rts_trigger_err;
  2132. /** 11AX HE MU ULMUMIMO Trigger frame completed with error(s) */
  2133. A_UINT32 ax_ulmumimo_trigger_err;
  2134. /**
  2135. * Number of CBF(s) received when 11AX HE MU MIMO BRPOLL
  2136. * frame completed with error(s)
  2137. */
  2138. A_UINT32 ax_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2139. /** 11AX HE SU NDPA frame flushed by HW */
  2140. A_UINT32 ax_su_ndpa_flushed;
  2141. /** 11AX HE SU NDP frame flushed by HW */
  2142. A_UINT32 ax_su_ndp_flushed;
  2143. /** 11AX HE MU MIMO NDPA frame flushed by HW */
  2144. A_UINT32 ax_mu_mimo_ndpa_flushed;
  2145. /** 11AX HE MU MIMO NDP frame flushed by HW */
  2146. A_UINT32 ax_mu_mimo_ndp_flushed;
  2147. /** 11AX HE MU BR-POLL frame for users 1 - 7 flushed by HW */
  2148. A_UINT32 ax_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS - 1];
  2149. /**
  2150. * 11AX HE UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2151. */
  2152. A_UINT32 ax_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2153. } htt_tx_selfgen_ax_err_stats_tlv;
  2154. typedef struct {
  2155. htt_tlv_hdr_t tlv_hdr;
  2156. /** 11BE EHT SU NDP frame completed with error(s) */
  2157. A_UINT32 be_su_ndp_err;
  2158. /** 11BE EHT SU NDPA frame completed with error(s) */
  2159. A_UINT32 be_su_ndpa_err;
  2160. /** 11BE EHT MU MIMO NDPA frame completed with error(s) */
  2161. A_UINT32 be_mu_mimo_ndpa_err;
  2162. /** 11BE EHT MU MIMO NDP frame completed with error(s) */
  2163. A_UINT32 be_mu_mimo_ndp_err;
  2164. /** 11BE EHT MU BR-POLL frame for 1 - 7 users completed with error(s) */
  2165. A_UINT32 be_mu_mimo_brp_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2166. /** 11BE EHT MU Basic Trigger frame completed with error(s) */
  2167. A_UINT32 be_basic_trigger_err;
  2168. /** 11BE EHT MU BSRP Trigger frame completed with error(s) */
  2169. A_UINT32 be_bsr_trigger_err;
  2170. /** 11BE EHT MU BAR Trigger frame completed with error(s) */
  2171. A_UINT32 be_mu_bar_trigger_err;
  2172. /** 11BE EHT MU RTS Trigger frame completed with error(s) */
  2173. A_UINT32 be_mu_rts_trigger_err;
  2174. /** 11BE EHT MU ULMUMIMO Trigger frame completed with error(s) */
  2175. A_UINT32 be_ulmumimo_trigger_err;
  2176. /**
  2177. * Number of CBF(s) received when 11BE EHT MU MIMO BRPOLL frame
  2178. * completed with error(s)
  2179. */
  2180. A_UINT32 be_mu_mimo_brp_err_num_cbf_received[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2181. /** 11BE EHT SU NDPA frame flushed by HW */
  2182. A_UINT32 be_su_ndpa_flushed;
  2183. /** 11BE EHT SU NDP frame flushed by HW */
  2184. A_UINT32 be_su_ndp_flushed;
  2185. /** 11BE EHT MU MIMO NDPA frame flushed by HW */
  2186. A_UINT32 be_mu_mimo_ndpa_flushed;
  2187. /** 11BE HT MU MIMO NDP frame flushed by HW */
  2188. A_UINT32 be_mu_mimo_ndp_flushed;
  2189. /** 11BE EHT MU BR-POLL frame for users 1 - 7 flushed by HW */
  2190. A_UINT32 be_mu_mimo_brpoll_flushed[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS - 1];
  2191. /**
  2192. * 11BE EHT UL-MUMIMO Trigger frame for users 0 - 7 completed with error(s)
  2193. */
  2194. A_UINT32 be_ul_mumimo_trigger_err[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2195. } htt_tx_selfgen_be_err_stats_tlv;
  2196. /*
  2197. * Scheduler completion status reason code.
  2198. * (0) HTT_TXERR_NONE - No error (Success).
  2199. * (1) HTT_TXERR_RESP - Response timeout, response mismatch, BW mismatch,
  2200. * MIMO control mismatch, CRC error etc.
  2201. * (2) HTT_TXERR_FILT - Blocked by HW tx filtering.
  2202. * (3) HTT_TXERR_FIFO - FIFO, misc. errors in HW.
  2203. * (4) HTT_TXERR_SWABORT - Software initialted abort (TX_ABORT).
  2204. * (5) HTT_TXERR_RESERVED1 - Currently reserved.
  2205. * (6) HTT_TXERR_RESERVED2 - Currently reserved.
  2206. */
  2207. /* Scheduler error code.
  2208. * (0) HTT_TX_SELFGEN_SCH_TSFLAG_FLUSH_RCVD_ERR - Flush received from HW.
  2209. * (1) HTT_TX_SELFGEN_SCH_TSFLAG_FILT_SCHED_CMD_ERR - Scheduler command was
  2210. * filtered by HW.
  2211. * (2) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_MISMATCH_ERR - Response frame mismatch
  2212. * error.
  2213. * (3) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_MIMO_CTRL_MISMATCH_ERR - CBF
  2214. * received with MIMO control mismatch.
  2215. * (4) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_CBF_BW_MISMATCH_ERR - CBF received with
  2216. * BW mismatch.
  2217. * (5) HTT_TX_SELFGEN_SCH_TSFLAG_RETRY_COUNT_FAIL_ERR - Error in transmitting
  2218. * frame even after maximum retries.
  2219. * (6) HTT_TX_SELFGEN_SCH_TSFLAG_RESP_TOO_LATE_RECEIVED_ERR - Response frame
  2220. * received outside RX window.
  2221. * (7) HTT_TX_SELFGEN_SCH_TSFLAG_SIFS_STALL_NO_NEXT_CMD_ERR - No frame
  2222. * received by HW for queuing within SIFS interval.
  2223. */
  2224. typedef struct {
  2225. htt_tlv_hdr_t tlv_hdr;
  2226. /** 11AC VHT SU NDPA scheduler completion status reason code */
  2227. A_UINT32 ac_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2228. /** 11AC VHT SU NDP scheduler completion status reason code */
  2229. A_UINT32 ac_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2230. /** 11AC VHT SU NDP scheduler error code */
  2231. A_UINT32 ac_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2232. /** 11AC VHT MU MIMO NDPA scheduler completion status reason code */
  2233. A_UINT32 ac_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2234. /** 11AC VHT MU MIMO NDP scheduler completion status reason code */
  2235. A_UINT32 ac_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2236. /** 11AC VHT MU MIMO NDP scheduler error code */
  2237. A_UINT32 ac_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2238. /** 11AC VHT MU MIMO BRPOLL scheduler completion status reason code */
  2239. A_UINT32 ac_mu_mimo_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2240. /** 11AC VHT MU MIMO BRPOLL scheduler error code */
  2241. A_UINT32 ac_mu_mimo_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2242. } htt_tx_selfgen_ac_sched_status_stats_tlv;
  2243. typedef struct {
  2244. htt_tlv_hdr_t tlv_hdr;
  2245. /** 11AX HE SU NDPA scheduler completion status reason code */
  2246. A_UINT32 ax_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2247. /** 11AX SU NDP scheduler completion status reason code */
  2248. A_UINT32 ax_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2249. /** 11AX HE SU NDP scheduler error code */
  2250. A_UINT32 ax_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2251. /** 11AX HE MU MIMO NDPA scheduler completion status reason code */
  2252. A_UINT32 ax_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2253. /** 11AX HE MU MIMO NDP scheduler completion status reason code */
  2254. A_UINT32 ax_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2255. /** 11AX HE MU MIMO NDP scheduler error code */
  2256. A_UINT32 ax_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2257. /** 11AX HE MU MIMO MU BRPOLL scheduler completion status reason code */
  2258. A_UINT32 ax_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2259. /** 11AX HE MU MIMO MU BRPOLL scheduler error code */
  2260. A_UINT32 ax_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2261. /** 11AX HE MU BAR scheduler completion status reason code */
  2262. A_UINT32 ax_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2263. /** 11AX HE MU BAR scheduler error code */
  2264. A_UINT32 ax_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2265. /**
  2266. * 11AX HE UL OFDMA Basic Trigger scheduler completion status reason code
  2267. */
  2268. A_UINT32 ax_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2269. /** 11AX HE UL OFDMA Basic Trigger scheduler error code */
  2270. A_UINT32 ax_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2271. /**
  2272. * 11AX HE UL MUMIMO Basic Trigger scheduler completion status reason code
  2273. */
  2274. A_UINT32 ax_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2275. /** 11AX HE UL MUMIMO Basic Trigger scheduler error code */
  2276. A_UINT32 ax_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2277. } htt_tx_selfgen_ax_sched_status_stats_tlv;
  2278. typedef struct {
  2279. htt_tlv_hdr_t tlv_hdr;
  2280. /** 11BE EHT SU NDPA scheduler completion status reason code */
  2281. A_UINT32 be_su_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2282. /** 11BE SU NDP scheduler completion status reason code */
  2283. A_UINT32 be_su_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2284. /** 11BE EHT SU NDP scheduler error code */
  2285. A_UINT32 be_su_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2286. /** 11BE EHT MU MIMO NDPA scheduler completion status reason code */
  2287. A_UINT32 be_mu_mimo_ndpa_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2288. /** 11BE EHT MU MIMO NDP scheduler completion status reason code */
  2289. A_UINT32 be_mu_mimo_ndp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2290. /** 11BE EHT MU MIMO NDP scheduler error code */
  2291. A_UINT32 be_mu_mimo_ndp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2292. /** 11BE EHT MU MIMO MU BRPOLL scheduler completion status reason code */
  2293. A_UINT32 be_mu_brp_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2294. /** 11BE EHT MU MIMO MU BRPOLL scheduler error code */
  2295. A_UINT32 be_mu_brp_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2296. /** 11BE EHT MU BAR scheduler completion status reason code */
  2297. A_UINT32 be_mu_bar_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2298. /** 11BE EHT MU BAR scheduler error code */
  2299. A_UINT32 be_mu_bar_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2300. /**
  2301. * 11BE EHT UL OFDMA Basic Trigger scheduler completion status reason code
  2302. */
  2303. A_UINT32 be_basic_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2304. /** 11BE EHT UL OFDMA Basic Trigger scheduler error code */
  2305. A_UINT32 be_basic_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2306. /**
  2307. * 11BE EHT UL MUMIMO Basic Trigger scheduler completion status reason code
  2308. */
  2309. A_UINT32 be_ulmumimo_trig_sch_status[HTT_TX_PDEV_STATS_NUM_TX_ERR_STATUS];
  2310. /** 11BE EHT UL MUMIMO Basic Trigger scheduler error code */
  2311. A_UINT32 be_ulmumimo_trig_sch_flag_err[HTT_TX_SELFGEN_NUM_SCH_TSFLAG_ERROR_STATS];
  2312. } htt_tx_selfgen_be_sched_status_stats_tlv;
  2313. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SELFGEN_INFO
  2314. * TLV_TAGS:
  2315. * - HTT_STATS_TX_SELFGEN_CMN_STATS_TAG
  2316. * - HTT_STATS_TX_SELFGEN_AC_STATS_TAG
  2317. * - HTT_STATS_TX_SELFGEN_AX_STATS_TAG
  2318. * - HTT_STATS_TX_SELFGEN_AC_ERR_STATS_TAG
  2319. * - HTT_STATS_TX_SELFGEN_AX_ERR_STATS_TAG
  2320. * - HTT_STATS_TX_SELFGEN_AC_SCHED_STATUS_STATS_TAG
  2321. * - HTT_STATS_TX_SELFGEN_AX_SCHED_STATUS_STATS_TAG
  2322. * - HTT_STATS_TX_SELFGEN_BE_STATS_TAG
  2323. * - HTT_STATS_TX_SELFGEN_BE_ERR_STATS_TAG
  2324. * - HTT_STATS_TX_SELFGEN_BE_SCHED_STATUS_STATS_TAG
  2325. */
  2326. /* NOTE:
  2327. * This structure is for documentation, and cannot be safely used directly.
  2328. * Instead, use the constituent TLV structures to fill/parse.
  2329. */
  2330. typedef struct {
  2331. htt_tx_selfgen_cmn_stats_tlv cmn_tlv;
  2332. htt_tx_selfgen_ac_stats_tlv ac_tlv;
  2333. htt_tx_selfgen_ax_stats_tlv ax_tlv;
  2334. htt_tx_selfgen_ac_err_stats_tlv ac_err_tlv;
  2335. htt_tx_selfgen_ax_err_stats_tlv ax_err_tlv;
  2336. htt_tx_selfgen_ac_sched_status_stats_tlv ac_sched_status_tlv;
  2337. htt_tx_selfgen_ax_sched_status_stats_tlv ax_sched_status_tlv;
  2338. htt_tx_selfgen_be_stats_tlv be_tlv;
  2339. htt_tx_selfgen_be_err_stats_tlv be_err_tlv;
  2340. htt_tx_selfgen_be_sched_status_stats_tlv be_sched_status_tlv;
  2341. } htt_tx_pdev_selfgen_stats_t;
  2342. /* == TX MU STATS == */
  2343. typedef struct {
  2344. htt_tlv_hdr_t tlv_hdr;
  2345. /** Number of MU MIMO schedules posted to HW */
  2346. A_UINT32 mu_mimo_sch_posted;
  2347. /** Number of MU MIMO schedules failed to post */
  2348. A_UINT32 mu_mimo_sch_failed;
  2349. /** Number of MU MIMO PPDUs posted to HW */
  2350. A_UINT32 mu_mimo_ppdu_posted;
  2351. /*
  2352. * This is the common description for the below sch stats.
  2353. * Counts the number of transmissions of each number of MU users
  2354. * in each TX mode.
  2355. * The array index is the "number of users - 1".
  2356. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2357. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2358. * TX PPDUs and so on.
  2359. * The same is applicable for the other TX mode stats.
  2360. */
  2361. /** Represents the count for 11AC DL MU MIMO sequences */
  2362. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2363. /** Represents the count for 11AX DL MU MIMO sequences */
  2364. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2365. /** Represents the count for 11AX DL MU OFDMA sequences */
  2366. A_UINT32 ax_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2367. /**
  2368. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2369. */
  2370. A_UINT32 ax_ul_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2371. /** Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers */
  2372. A_UINT32 ax_ul_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2373. /** Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers */
  2374. A_UINT32 ax_ul_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2375. /** Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers */
  2376. A_UINT32 ax_ul_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2377. /**
  2378. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2379. */
  2380. A_UINT32 ax_ul_mumimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2381. /** Represents the count for 11AX UL MU MIMO sequences with BRP Triggers */
  2382. A_UINT32 ax_ul_mumimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2383. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2384. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2385. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2386. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2387. /** Represents the count for 11BE DL MU MIMO sequences */
  2388. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2389. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2390. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2391. /** Number of 11AC DL MU MIMO schedules posted per group size (4-7) */
  2392. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2393. } htt_tx_pdev_mu_mimo_sch_stats_tlv;
  2394. typedef struct {
  2395. htt_tlv_hdr_t tlv_hdr;
  2396. A_UINT32 dl_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2397. A_UINT32 dl_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2398. A_UINT32 dl_mumimo_grp_eligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2399. A_UINT32 dl_mumimo_grp_ineligible[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2400. A_UINT32 dl_mumimo_grp_invalid[HTT_TX_NUM_MUMIMO_GRP_INVALID_WORDS];
  2401. A_UINT32 dl_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2402. A_UINT32 ul_mumimo_grp_best_grp_size[HTT_STATS_MAX_MUMIMO_GRP_SZ];
  2403. A_UINT32 ul_mumimo_grp_best_num_usrs[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2404. A_UINT32 ul_mumimo_grp_tputs[HTT_STATS_MUMIMO_TPUT_NUM_BINS];
  2405. } htt_tx_pdev_mumimo_grp_stats_tlv;
  2406. typedef struct {
  2407. htt_tlv_hdr_t tlv_hdr;
  2408. /** Number of MU MIMO schedules posted to HW */
  2409. A_UINT32 mu_mimo_sch_posted;
  2410. /** Number of MU MIMO schedules failed to post */
  2411. A_UINT32 mu_mimo_sch_failed;
  2412. /** Number of MU MIMO PPDUs posted to HW */
  2413. A_UINT32 mu_mimo_ppdu_posted;
  2414. /*
  2415. * This is the common description for the below sch stats.
  2416. * Counts the number of transmissions of each number of MU users
  2417. * in each TX mode.
  2418. * The array index is the "number of users - 1".
  2419. * For example, ac_mu_mimo_sch_nusers[1] counts the number of 11AC MU2
  2420. * TX PPDUs, ac_mu_mimo_sch_nusers[2] counts the number of 11AC MU3
  2421. * TX PPDUs and so on.
  2422. * The same is applicable for the other TX mode stats.
  2423. */
  2424. /** Represents the count for 11AC DL MU MIMO sequences */
  2425. A_UINT32 ac_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2426. /** Represents the count for 11AX DL MU MIMO sequences */
  2427. A_UINT32 ax_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2428. /** Number of 11AC DL MU MIMO schedules posted per group size (0-3) */
  2429. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2430. /** Number of 11AX DL MU MIMO schedules posted per group size */
  2431. A_UINT32 ax_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS];
  2432. /** Represents the count for 11BE DL MU MIMO sequences */
  2433. A_UINT32 be_mu_mimo_sch_nusers[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2434. /** Number of 11BE DL MU MIMO schedules posted per group size */
  2435. A_UINT32 be_mu_mimo_sch_posted_per_grp_sz[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  2436. /** Number of 11AC DL MU MIMO schedules posted per group size (4 - 7)*/
  2437. A_UINT32 ac_mu_mimo_sch_posted_per_grp_sz_ext[HTT_TX_PDEV_STATS_NUM_AC_MUMIMO_USER_STATS];
  2438. } htt_tx_pdev_dl_mu_mimo_sch_stats_tlv;
  2439. typedef struct {
  2440. htt_tlv_hdr_t tlv_hdr;
  2441. /** Represents the count for 11AX DL MU OFDMA sequences */
  2442. A_UINT32 ax_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2443. } htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv;
  2444. typedef struct {
  2445. htt_tlv_hdr_t tlv_hdr;
  2446. /** Represents the count for 11BE DL MU OFDMA sequences */
  2447. A_UINT32 be_mu_ofdma_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2448. } htt_tx_pdev_be_dl_mu_ofdma_sch_stats_tlv;
  2449. typedef struct {
  2450. htt_tlv_hdr_t tlv_hdr;
  2451. /**
  2452. * Represents the count for 11AX UL MU OFDMA sequences with Basic Triggers
  2453. */
  2454. A_UINT32 ax_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2455. /**
  2456. * Represents the count for 11AX UL MU OFDMA sequences with BSRP Triggers
  2457. */
  2458. A_UINT32 ax_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2459. /**
  2460. * Represents the count for 11AX UL MU OFDMA sequences with BAR Triggers
  2461. */
  2462. A_UINT32 ax_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2463. /**
  2464. * Represents the count for 11AX UL MU OFDMA sequences with BRP Triggers
  2465. */
  2466. A_UINT32 ax_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2467. } htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv;
  2468. typedef struct {
  2469. htt_tlv_hdr_t tlv_hdr;
  2470. /**
  2471. * Represents the count for 11BE UL MU OFDMA sequences with Basic Triggers
  2472. */
  2473. A_UINT32 be_ul_mu_ofdma_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2474. /**
  2475. * Represents the count for 11BE UL MU OFDMA sequences with BSRP Triggers
  2476. */
  2477. A_UINT32 be_ul_mu_ofdma_bsr_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2478. /**
  2479. * Represents the count for 11BE UL MU OFDMA sequences with BAR Triggers
  2480. */
  2481. A_UINT32 be_ul_mu_ofdma_bar_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2482. /**
  2483. * Represents the count for 11BE UL MU OFDMA sequences with BRP Triggers
  2484. */
  2485. A_UINT32 be_ul_mu_ofdma_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_OFDMA_USER_STATS];
  2486. } htt_tx_pdev_be_ul_mu_ofdma_sch_stats_tlv;
  2487. typedef struct {
  2488. htt_tlv_hdr_t tlv_hdr;
  2489. /**
  2490. * Represents the count for 11AX UL MU MIMO sequences with Basic Triggers
  2491. */
  2492. A_UINT32 ax_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2493. /**
  2494. * Represents the count for 11AX UL MU MIMO sequences with BRP Triggers
  2495. */
  2496. A_UINT32 ax_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2497. } htt_tx_pdev_ul_mu_mimo_sch_stats_tlv;
  2498. typedef struct {
  2499. htt_tlv_hdr_t tlv_hdr;
  2500. /**
  2501. * Represents the count for 11BE UL MU MIMO sequences with Basic Triggers
  2502. */
  2503. A_UINT32 be_ul_mu_mimo_basic_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2504. /**
  2505. * Represents the count for 11BE UL MU MIMO sequences with BRP Triggers
  2506. */
  2507. A_UINT32 be_ul_mu_mimo_brp_sch_nusers[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS];
  2508. } htt_tx_pdev_be_ul_mu_mimo_sch_stats_tlv;
  2509. typedef struct {
  2510. htt_tlv_hdr_t tlv_hdr;
  2511. /** 11AC DL MU MIMO number of mpdus queued to HW, per user */
  2512. A_UINT32 mu_mimo_mpdus_queued_usr;
  2513. /** 11AC DL MU MIMO number of mpdus tried over the air, per user */
  2514. A_UINT32 mu_mimo_mpdus_tried_usr;
  2515. /** 11AC DL MU MIMO number of mpdus failed acknowledgement, per user */
  2516. A_UINT32 mu_mimo_mpdus_failed_usr;
  2517. /** 11AC DL MU MIMO number of mpdus re-queued to HW, per user */
  2518. A_UINT32 mu_mimo_mpdus_requeued_usr;
  2519. /** 11AC DL MU MIMO BA not receieved, per user */
  2520. A_UINT32 mu_mimo_err_no_ba_usr;
  2521. /** 11AC DL MU MIMO mpdu underrun encountered, per user */
  2522. A_UINT32 mu_mimo_mpdu_underrun_usr;
  2523. /** 11AC DL MU MIMO ampdu underrun encountered, per user */
  2524. A_UINT32 mu_mimo_ampdu_underrun_usr;
  2525. /** 11AX MU MIMO number of mpdus queued to HW, per user */
  2526. A_UINT32 ax_mu_mimo_mpdus_queued_usr;
  2527. /** 11AX MU MIMO number of mpdus tried over the air, per user */
  2528. A_UINT32 ax_mu_mimo_mpdus_tried_usr;
  2529. /** 11AX DL MU MIMO number of mpdus failed acknowledgement, per user */
  2530. A_UINT32 ax_mu_mimo_mpdus_failed_usr;
  2531. /** 11AX DL MU MIMO number of mpdus re-queued to HW, per user */
  2532. A_UINT32 ax_mu_mimo_mpdus_requeued_usr;
  2533. /** 11AX DL MU MIMO BA not receieved, per user */
  2534. A_UINT32 ax_mu_mimo_err_no_ba_usr;
  2535. /** 11AX DL MU MIMO mpdu underrun encountered, per user */
  2536. A_UINT32 ax_mu_mimo_mpdu_underrun_usr;
  2537. /** 11AX DL MU MIMO ampdu underrun encountered, per user */
  2538. A_UINT32 ax_mu_mimo_ampdu_underrun_usr;
  2539. /** 11AX MU OFDMA number of mpdus queued to HW, per user */
  2540. A_UINT32 ax_ofdma_mpdus_queued_usr;
  2541. /** 11AX MU OFDMA number of mpdus tried over the air, per user */
  2542. A_UINT32 ax_ofdma_mpdus_tried_usr;
  2543. /** 11AX MU OFDMA number of mpdus failed acknowledgement, per user */
  2544. A_UINT32 ax_ofdma_mpdus_failed_usr;
  2545. /** 11AX MU OFDMA number of mpdus re-queued to HW, per user */
  2546. A_UINT32 ax_ofdma_mpdus_requeued_usr;
  2547. /** 11AX MU OFDMA BA not receieved, per user */
  2548. A_UINT32 ax_ofdma_err_no_ba_usr;
  2549. /** 11AX MU OFDMA mpdu underrun encountered, per user */
  2550. A_UINT32 ax_ofdma_mpdu_underrun_usr;
  2551. /** 11AX MU OFDMA ampdu underrun encountered, per user */
  2552. A_UINT32 ax_ofdma_ampdu_underrun_usr;
  2553. } htt_tx_pdev_mu_mimo_mpdu_stats_tlv;
  2554. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AC 1 /* SCHED_TX_MODE_MU_MIMO_AC */
  2555. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_AX 2 /* SCHED_TX_MODE_MU_MIMO_AX */
  2556. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_AX 3 /* SCHED_TX_MODE_MU_OFDMA_AX */
  2557. #define HTT_STATS_TX_SCHED_MODE_MU_OFDMA_BE 4 /* SCHED_TX_MODE_MU_OFDMA_BE */
  2558. #define HTT_STATS_TX_SCHED_MODE_MU_MIMO_BE 5 /* SCHED_TX_MODE_MU_MIMO_BE */
  2559. typedef struct {
  2560. htt_tlv_hdr_t tlv_hdr;
  2561. /* mpdu level stats */
  2562. A_UINT32 mpdus_queued_usr;
  2563. A_UINT32 mpdus_tried_usr;
  2564. A_UINT32 mpdus_failed_usr;
  2565. A_UINT32 mpdus_requeued_usr;
  2566. A_UINT32 err_no_ba_usr;
  2567. A_UINT32 mpdu_underrun_usr;
  2568. A_UINT32 ampdu_underrun_usr;
  2569. A_UINT32 user_index;
  2570. /** HTT_STATS_TX_SCHED_MODE_xxx */
  2571. A_UINT32 tx_sched_mode;
  2572. } htt_tx_pdev_mpdu_stats_tlv;
  2573. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_MU
  2574. * TLV_TAGS:
  2575. * - HTT_STATS_TX_PDEV_MU_MIMO_STATS_TAG (multiple)
  2576. * - HTT_STATS_TX_PDEV_MPDU_STATS_TAG (multiple)
  2577. */
  2578. /* NOTE:
  2579. * This structure is for documentation, and cannot be safely used directly.
  2580. * Instead, use the constituent TLV structures to fill/parse.
  2581. */
  2582. typedef struct {
  2583. htt_tx_pdev_mu_mimo_sch_stats_tlv mu_mimo_sch_stats_tlv[1]; /* WAL_TX_STATS_MAX_GROUP_SIZE */
  2584. htt_tx_pdev_dl_mu_mimo_sch_stats_tlv dl_mu_mimo_sch_stats_tlv[1];
  2585. htt_tx_pdev_ul_mu_mimo_sch_stats_tlv ul_mu_mimo_sch_stats_tlv[1];
  2586. htt_tx_pdev_dl_mu_ofdma_sch_stats_tlv dl_mu_ofdma_sch_stats_tlv[1];
  2587. htt_tx_pdev_ul_mu_ofdma_sch_stats_tlv ul_mu_ofdma_sch_stats_tlv[1];
  2588. /*
  2589. * Note that though mu_mimo_mpdu_stats_tlv is named MU-MIMO,
  2590. * it can also hold MU-OFDMA stats.
  2591. */
  2592. htt_tx_pdev_mpdu_stats_tlv mu_mimo_mpdu_stats_tlv[1]; /* WAL_TX_STATS_MAX_NUM_USERS */
  2593. htt_tx_pdev_mumimo_grp_stats_tlv mumimo_grp_stats_tlv;
  2594. } htt_tx_pdev_mu_mimo_stats_t;
  2595. /* == TX SCHED STATS == */
  2596. #define HTT_SCHED_TXQ_CMD_POSTED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2597. /* NOTE: Variable length TLV, use length spec to infer array size */
  2598. typedef struct {
  2599. htt_tlv_hdr_t tlv_hdr;
  2600. /** Scheduler command posted per tx_mode */
  2601. A_UINT32 sched_cmd_posted[1/* length = num tx modes */];
  2602. } htt_sched_txq_cmd_posted_tlv_v;
  2603. #define HTT_SCHED_TXQ_CMD_REAPED_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2604. /* NOTE: Variable length TLV, use length spec to infer array size */
  2605. typedef struct {
  2606. htt_tlv_hdr_t tlv_hdr;
  2607. /** Scheduler command reaped per tx_mode */
  2608. A_UINT32 sched_cmd_reaped[1/* length = num tx modes */];
  2609. } htt_sched_txq_cmd_reaped_tlv_v;
  2610. #define HTT_SCHED_TXQ_SCHED_ORDER_SU_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2611. /* NOTE: Variable length TLV, use length spec to infer array size */
  2612. typedef struct {
  2613. htt_tlv_hdr_t tlv_hdr;
  2614. /**
  2615. * sched_order_su contains the peer IDs of peers chosen in the last
  2616. * NUM_SCHED_ORDER_LOG scheduler instances.
  2617. * The array is circular; it's unspecified which array element corresponds
  2618. * to the most recent scheduler invocation, and which corresponds to
  2619. * the (NUM_SCHED_ORDER_LOG-1) most recent scheduler invocation.
  2620. */
  2621. A_UINT32 sched_order_su[1]; /* HTT_TX_PDEV_NUM_SCHED_ORDER_LOG */
  2622. } htt_sched_txq_sched_order_su_tlv_v;
  2623. typedef struct {
  2624. htt_tlv_hdr_t tlv_hdr;
  2625. A_UINT32 htt_stats_type;
  2626. } htt_stats_error_tlv_v;
  2627. typedef enum {
  2628. HTT_SCHED_TID_SKIP_SCHED_MASK_DISABLED = 0, /* Skip the tid when WAL_TID_DISABLE_TX_SCHED_MASK is true */
  2629. HTT_SCHED_TID_SKIP_NOTIFY_MPDU, /* Skip the tid's 2nd sched_cmd when 1st cmd is ongoing */
  2630. HTT_SCHED_TID_SKIP_MPDU_STATE_INVALID, /* Skip the tid when MPDU state is invalid */
  2631. HTT_SCHED_TID_SKIP_SCHED_DISABLED, /* Skip the tid when scheduling is disabled for that tid */
  2632. HTT_SCHED_TID_SKIP_TQM_BYPASS_CMD_PENDING, /* Skip the TQM bypass tid when it has pending sched_cmd */
  2633. HTT_SCHED_TID_SKIP_SECOND_SU_SCHEDULE, /* Skip tid from 2nd SU schedule when any of the following flag is set
  2634. WAL_TX_TID(SEND_BAR | TQM_MPDU_STATE_VALID | SEND_QOS_NULL | TQM_NOTIFY_MPDU | SENDN_PENDING) */
  2635. HTT_SCHED_TID_SKIP_CMD_SLOT_NOT_AVAIL, /* Skip the tid when command slot is not available */
  2636. HTT_SCHED_TID_SKIP_NO_DATA, /* Skip tid without data */
  2637. HTT_SCHED_TID_SKIP_NO_ENQ = HTT_SCHED_TID_SKIP_NO_DATA, /* deprecated old name */
  2638. HTT_SCHED_TID_SKIP_LOW_ENQ, /* Skip the tid when enqueue is low */
  2639. HTT_SCHED_TID_SKIP_PAUSED, /* Skipping the paused tid(sendn-frames) */
  2640. HTT_SCHED_TID_SKIP_UL_RESP, /* skip UL response tid */
  2641. HTT_SCHED_TID_SKIP_UL = HTT_SCHED_TID_SKIP_UL_RESP, /* deprecated old name */
  2642. HTT_SCHED_TID_REMOVE_PAUSED, /* Removing the paused tid when number of sendn frames is zero */
  2643. HTT_SCHED_TID_REMOVE_NO_ENQ, /* Remove tid with zero queue depth */
  2644. HTT_SCHED_TID_REMOVE_UL_RESP, /* Remove tid UL response */
  2645. HTT_SCHED_TID_REMOVE_UL = HTT_SCHED_TID_REMOVE_UL_RESP, /* deprecated old name */
  2646. HTT_SCHED_TID_QUERY, /* Moving to next user and adding tid in prepend list when qstats update is pending */
  2647. HTT_SCHED_TID_SU_ONLY, /* Tid is eligible and TX_SCHED_SU_ONLY is true */
  2648. HTT_SCHED_TID_ELIGIBLE, /* Tid is eligible for scheduling */
  2649. HTT_SCHED_TID_SKIP_EXCEPT_EAPOL, /* skip tid except eapol */
  2650. HTT_SCHED_TID_SU_LOW_PRI_ONLY, /* su low priority tid only */
  2651. HTT_SCHED_TID_SKIP_SOUND_IN_PROGRESS, /* skip tid sound in progress */
  2652. HTT_SCHED_TID_SKIP_NO_UL_DATA, /* skip ul tid when no ul data */
  2653. HTT_SCHED_TID_REMOVE_UL_NOT_CAPABLE, /* Remove tid that are not UL capable */
  2654. HTT_SCHED_TID_UL_ELIGIBLE, /* Tid is eligible for UL scheduling */
  2655. HTT_SCHED_TID_FALLBACK_TO_PREV_DECISION, /* Fall back to previous decision */
  2656. HTT_SCHED_TID_SKIP_PEER_ALREADY_IN_TXQ, /* skip tid, peer is already available in the txq */
  2657. HTT_SCHED_TID_SKIP_DELAY_UL_SCHED, /* skip tid delay UL schedule */
  2658. HTT_SCHED_INELIGIBILITY_MAX,
  2659. } htt_sched_txq_sched_ineligibility_tlv_enum;
  2660. #define HTT_SCHED_TXQ_SCHED_INELIGIBILITY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2661. /* NOTE: Variable length TLV, use length spec to infer array size */
  2662. typedef struct {
  2663. htt_tlv_hdr_t tlv_hdr;
  2664. /**
  2665. * sched_ineligibility counts the number of occurrences of different
  2666. * reasons for tid ineligibility during eligibility checks per txq
  2667. * in scheduling
  2668. *
  2669. * Indexed by htt_sched_txq_sched_ineligibility_tlv_enum.
  2670. */
  2671. A_UINT32 sched_ineligibility[1];
  2672. } htt_sched_txq_sched_ineligibility_tlv_v;
  2673. typedef enum {
  2674. HTT_SCHED_SUPERCYCLE_TRIGGER_NONE = 0, /* Supercycle not triggerd */
  2675. HTT_SCHED_SUPERCYCLE_TRIGGER_FORCED, /* forced supercycle trigger */
  2676. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_TIDQ_ENTRIES, /* Num tidq entries is less than max_client threshold */
  2677. HTT_SCHED_SUPERCYCLE_TRIGGER_LESS_NUM_ACTIVE_TIDS, /* Num active tids is less than max_client threshold */
  2678. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX_ITR_REACHED, /* max sched iteration reached */
  2679. HTT_SCHED_SUPERCYCLE_TRIGGER_DUR_THRESHOLD_REACHED, /* duration threshold reached */
  2680. HTT_SCHED_SUPERCYCLE_TRIGGER_TWT_TRIGGER, /* TWT supercycle trigger */
  2681. HTT_SCHED_SUPERCYCLE_TRIGGER_MAX,
  2682. } htt_sched_txq_supercycle_triggers_tlv_enum;
  2683. #define HTT_SCHED_TXQ_SUPERCYCLE_TRIGGERS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2684. /* NOTE: Variable length TLV, use length spec to infer array size */
  2685. typedef struct {
  2686. htt_tlv_hdr_t tlv_hdr;
  2687. /**
  2688. * supercycle_triggers[] is a histogram that counts the number of
  2689. * occurrences of each different reason for a transmit scheduler
  2690. * supercycle to be triggered.
  2691. * The htt_sched_txq_supercycle_triggers_tlv_enum is used to index
  2692. * supercycle_triggers[], e.g. supercycle_triggers[1] holds the number
  2693. * of times a supercycle has been forced.
  2694. * These supercycle trigger counts are not automatically reset, but
  2695. * are reset upon request.
  2696. */
  2697. A_UINT32 supercycle_triggers[1/*HTT_SCHED_SUPERCYCLE_TRIGGER_MAX*/];
  2698. } htt_sched_txq_supercycle_triggers_tlv_v;
  2699. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M 0x000000ff
  2700. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S 0
  2701. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M 0x0000ff00
  2702. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S 8
  2703. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_GET(_var) \
  2704. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_M) >> \
  2705. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)
  2706. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_SET(_var, _val) \
  2707. do { \
  2708. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID, _val); \
  2709. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_MAC_ID_S)); \
  2710. } while (0)
  2711. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_GET(_var) \
  2712. (((_var) & HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_M) >> \
  2713. HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)
  2714. #define HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_SET(_var, _val) \
  2715. do { \
  2716. HTT_CHECK_SET_VAL(HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID, _val); \
  2717. ((_var) |= ((_val) << HTT_TX_PDEV_STATS_SCHED_PER_TXQ_TXQUEUE_ID_S)); \
  2718. } while (0)
  2719. typedef struct {
  2720. htt_tlv_hdr_t tlv_hdr;
  2721. /**
  2722. * BIT [ 7 : 0] :- mac_id
  2723. * BIT [15 : 8] :- txq_id
  2724. * BIT [31 : 16] :- reserved
  2725. */
  2726. A_UINT32 mac_id__txq_id__word;
  2727. /** Scheduler policy ised for this TxQ */
  2728. A_UINT32 sched_policy;
  2729. /** Timestamp of last scheduler command posted */
  2730. A_UINT32 last_sched_cmd_posted_timestamp;
  2731. /** Timestamp of last scheduler command completed */
  2732. A_UINT32 last_sched_cmd_compl_timestamp;
  2733. /** Num of Sched2TAC ring hit Low Water Mark condition */
  2734. A_UINT32 sched_2_tac_lwm_count;
  2735. /** Num of Sched2TAC ring full condition */
  2736. A_UINT32 sched_2_tac_ring_full;
  2737. /**
  2738. * Num of scheduler command post failures that includes SU/MU-MIMO/MU-OFDMA
  2739. * sequence type
  2740. */
  2741. A_UINT32 sched_cmd_post_failure;
  2742. /** Num of active tids for this TxQ at current instance */
  2743. A_UINT32 num_active_tids;
  2744. /** Num of powersave schedules */
  2745. A_UINT32 num_ps_schedules;
  2746. /** Num of scheduler commands pending for this TxQ */
  2747. A_UINT32 sched_cmds_pending;
  2748. /** Num of tidq registration for this TxQ */
  2749. A_UINT32 num_tid_register;
  2750. /** Num of tidq de-registration for this TxQ */
  2751. A_UINT32 num_tid_unregister;
  2752. /** Num of iterations msduq stats was updated */
  2753. A_UINT32 num_qstats_queried;
  2754. /** qstats query update status */
  2755. A_UINT32 qstats_update_pending;
  2756. /** Timestamp of Last query stats made */
  2757. A_UINT32 last_qstats_query_timestamp;
  2758. /** Num of sched2tqm command queue full condition */
  2759. A_UINT32 num_tqm_cmdq_full;
  2760. /** Num of scheduler trigger from DE Module */
  2761. A_UINT32 num_de_sched_algo_trigger;
  2762. /** Num of scheduler trigger from RT Module */
  2763. A_UINT32 num_rt_sched_algo_trigger;
  2764. /** Num of scheduler trigger from TQM Module */
  2765. A_UINT32 num_tqm_sched_algo_trigger;
  2766. /** Num of schedules for notify frame */
  2767. A_UINT32 notify_sched;
  2768. /** Duration based sendn termination */
  2769. A_UINT32 dur_based_sendn_term;
  2770. /** scheduled via NOTIFY2 */
  2771. A_UINT32 su_notify2_sched;
  2772. /** schedule if queued packets are greater than avg MSDUs in PPDU */
  2773. A_UINT32 su_optimal_queued_msdus_sched;
  2774. /** schedule due to timeout */
  2775. A_UINT32 su_delay_timeout_sched;
  2776. /** delay if txtime is less than 500us */
  2777. A_UINT32 su_min_txtime_sched_delay;
  2778. /** scheduled via no delay */
  2779. A_UINT32 su_no_delay;
  2780. /** Num of supercycles for this TxQ */
  2781. A_UINT32 num_supercycles;
  2782. /** Num of subcycles with sort for this TxQ */
  2783. A_UINT32 num_subcycles_with_sort;
  2784. /** Num of subcycles without sort for this Txq */
  2785. A_UINT32 num_subcycles_no_sort;
  2786. } htt_tx_pdev_stats_sched_per_txq_tlv;
  2787. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_M 0x000000ff
  2788. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_S 0
  2789. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_GET(_var) \
  2790. (((_var) & HTT_STATS_TX_SCHED_CMN_MAC_ID_M) >> \
  2791. HTT_STATS_TX_SCHED_CMN_MAC_ID_S)
  2792. #define HTT_STATS_TX_SCHED_CMN_MAC_ID_SET(_var, _val) \
  2793. do { \
  2794. HTT_CHECK_SET_VAL(HTT_STATS_TX_SCHED_CMN_MAC_ID, _val); \
  2795. ((_var) |= ((_val) << HTT_STATS_TX_SCHED_CMN_MAC_ID_S)); \
  2796. } while (0)
  2797. typedef struct {
  2798. htt_tlv_hdr_t tlv_hdr;
  2799. /**
  2800. * BIT [ 7 : 0] :- mac_id
  2801. * BIT [31 : 8] :- reserved
  2802. */
  2803. A_UINT32 mac_id__word;
  2804. /** Current timestamp */
  2805. A_UINT32 current_timestamp;
  2806. } htt_stats_tx_sched_cmn_tlv;
  2807. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_SCHED
  2808. * TLV_TAGS:
  2809. * - HTT_STATS_TX_SCHED_CMN_TAG
  2810. * - HTT_STATS_TX_PDEV_SCHEDULER_TXQ_STATS_TAG
  2811. * - HTT_STATS_SCHED_TXQ_CMD_POSTED_TAG
  2812. * - HTT_STATS_SCHED_TXQ_CMD_REAPED_TAG
  2813. * - HTT_STATS_SCHED_TXQ_SCHED_ORDER_SU_TAG
  2814. * - HTT_STATS_SCHED_TXQ_SCHED_INELIGIBILITY_TAG
  2815. * - HTT_STATS_SCHED_TXQ_SUPERCYCLE_TRIGGER_TAG
  2816. */
  2817. /* NOTE:
  2818. * This structure is for documentation, and cannot be safely used directly.
  2819. * Instead, use the constituent TLV structures to fill/parse.
  2820. */
  2821. typedef struct {
  2822. htt_stats_tx_sched_cmn_tlv cmn_tlv;
  2823. struct _txq_tx_sched_stats {
  2824. htt_tx_pdev_stats_sched_per_txq_tlv txq_tlv;
  2825. htt_sched_txq_cmd_posted_tlv_v cmd_posted_tlv;
  2826. htt_sched_txq_cmd_reaped_tlv_v cmd_reaped_tlv;
  2827. htt_sched_txq_sched_order_su_tlv_v sched_order_su_tlv;
  2828. htt_sched_txq_sched_ineligibility_tlv_v sched_ineligibility_tlv;
  2829. htt_sched_txq_supercycle_triggers_tlv_v sched_supercycle_trigger_tlv;
  2830. } txq[1];
  2831. } htt_stats_tx_sched_t;
  2832. /* == TQM STATS == */
  2833. #define HTT_TX_TQM_MAX_GEN_MPDU_END_REASON 16
  2834. #define HTT_TX_TQM_MAX_LIST_MPDU_END_REASON 16
  2835. #define HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS 16
  2836. #define HTT_TX_TQM_GEN_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2837. /* NOTE: Variable length TLV, use length spec to infer array size */
  2838. typedef struct {
  2839. htt_tlv_hdr_t tlv_hdr;
  2840. A_UINT32 gen_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_GEN_MPDU_END_REASON */
  2841. } htt_tx_tqm_gen_mpdu_stats_tlv_v;
  2842. #define HTT_TX_TQM_LIST_MPDU_STATS_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2843. /* NOTE: Variable length TLV, use length spec to infer array size */
  2844. typedef struct {
  2845. htt_tlv_hdr_t tlv_hdr;
  2846. A_UINT32 list_mpdu_end_reason[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_END_REASON */
  2847. } htt_tx_tqm_list_mpdu_stats_tlv_v;
  2848. #define HTT_TX_TQM_LIST_MPDU_CNT_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  2849. /* NOTE: Variable length TLV, use length spec to infer array size */
  2850. typedef struct {
  2851. htt_tlv_hdr_t tlv_hdr;
  2852. A_UINT32 list_mpdu_cnt_hist[1]; /* HTT_TX_TQM_MAX_LIST_MPDU_CNT_HISTOGRAM_BINS */
  2853. } htt_tx_tqm_list_mpdu_cnt_tlv_v;
  2854. typedef struct {
  2855. htt_tlv_hdr_t tlv_hdr;
  2856. A_UINT32 msdu_count;
  2857. A_UINT32 mpdu_count;
  2858. A_UINT32 remove_msdu;
  2859. A_UINT32 remove_mpdu;
  2860. A_UINT32 remove_msdu_ttl;
  2861. A_UINT32 send_bar;
  2862. A_UINT32 bar_sync;
  2863. A_UINT32 notify_mpdu;
  2864. A_UINT32 sync_cmd;
  2865. A_UINT32 write_cmd;
  2866. A_UINT32 hwsch_trigger;
  2867. A_UINT32 ack_tlv_proc;
  2868. A_UINT32 gen_mpdu_cmd;
  2869. A_UINT32 gen_list_cmd;
  2870. A_UINT32 remove_mpdu_cmd;
  2871. A_UINT32 remove_mpdu_tried_cmd;
  2872. A_UINT32 mpdu_queue_stats_cmd;
  2873. A_UINT32 mpdu_head_info_cmd;
  2874. A_UINT32 msdu_flow_stats_cmd;
  2875. A_UINT32 remove_msdu_cmd;
  2876. A_UINT32 remove_msdu_ttl_cmd;
  2877. A_UINT32 flush_cache_cmd;
  2878. A_UINT32 update_mpduq_cmd;
  2879. A_UINT32 enqueue;
  2880. A_UINT32 enqueue_notify;
  2881. A_UINT32 notify_mpdu_at_head;
  2882. A_UINT32 notify_mpdu_state_valid;
  2883. /*
  2884. * On receiving TQM_FLOW_NOT_EMPTY_STATUS from TQM, (on MSDUs being enqueued
  2885. * the flow is non empty), if the number of MSDUs is greater than the threshold,
  2886. * notify is incremented. UDP_THRESH counters are for UDP MSDUs, and NONUDP are
  2887. * for non-UDP MSDUs.
  2888. * MSDUQ_SWNOTIFY_UDP_THRESH1 threshold - sched_udp_notify1 is incremented
  2889. * MSDUQ_SWNOTIFY_UDP_THRESH2 threshold - sched_udp_notify2 is incremented
  2890. * MSDUQ_SWNOTIFY_NONUDP_THRESH1 threshold - sched_nonudp_notify1 is incremented
  2891. * MSDUQ_SWNOTIFY_NONUDP_THRESH2 threshold - sched_nonudp_notify2 is incremented
  2892. *
  2893. * Notify signifies that we trigger the scheduler.
  2894. */
  2895. A_UINT32 sched_udp_notify1;
  2896. A_UINT32 sched_udp_notify2;
  2897. A_UINT32 sched_nonudp_notify1;
  2898. A_UINT32 sched_nonudp_notify2;
  2899. } htt_tx_tqm_pdev_stats_tlv_v;
  2900. #define HTT_TX_TQM_CMN_STATS_MAC_ID_M 0x000000ff
  2901. #define HTT_TX_TQM_CMN_STATS_MAC_ID_S 0
  2902. #define HTT_TX_TQM_CMN_STATS_MAC_ID_GET(_var) \
  2903. (((_var) & HTT_TX_TQM_CMN_STATS_MAC_ID_M) >> \
  2904. HTT_TX_TQM_CMN_STATS_MAC_ID_S)
  2905. #define HTT_TX_TQM_CMN_STATS_MAC_ID_SET(_var, _val) \
  2906. do { \
  2907. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMN_STATS_MAC_ID, _val); \
  2908. ((_var) |= ((_val) << HTT_TX_TQM_CMN_STATS_MAC_ID_S)); \
  2909. } while (0)
  2910. typedef struct {
  2911. htt_tlv_hdr_t tlv_hdr;
  2912. /**
  2913. * BIT [ 7 : 0] :- mac_id
  2914. * BIT [31 : 8] :- reserved
  2915. */
  2916. A_UINT32 mac_id__word;
  2917. A_UINT32 max_cmdq_id;
  2918. A_UINT32 list_mpdu_cnt_hist_intvl;
  2919. /* Global stats */
  2920. A_UINT32 add_msdu;
  2921. A_UINT32 q_empty;
  2922. A_UINT32 q_not_empty;
  2923. A_UINT32 drop_notification;
  2924. A_UINT32 desc_threshold;
  2925. A_UINT32 hwsch_tqm_invalid_status;
  2926. A_UINT32 missed_tqm_gen_mpdus;
  2927. A_UINT32 tqm_active_tids;
  2928. A_UINT32 tqm_inactive_tids;
  2929. A_UINT32 tqm_active_msduq_flows;
  2930. } htt_tx_tqm_cmn_stats_tlv;
  2931. typedef struct {
  2932. htt_tlv_hdr_t tlv_hdr;
  2933. /* Error stats */
  2934. A_UINT32 q_empty_failure;
  2935. A_UINT32 q_not_empty_failure;
  2936. A_UINT32 add_msdu_failure;
  2937. /* TQM reset debug stats */
  2938. A_UINT32 tqm_cache_ctl_err;
  2939. A_UINT32 tqm_soft_reset;
  2940. A_UINT32 tqm_reset_total_num_in_use_link_descs;
  2941. A_UINT32 tqm_reset_worst_case_num_lost_link_descs;
  2942. A_UINT32 tqm_reset_worst_case_num_lost_host_tx_bufs_count;
  2943. A_UINT32 tqm_reset_num_in_use_link_descs_internal_tqm;
  2944. A_UINT32 tqm_reset_num_in_use_link_descs_wbm_idle_link_ring;
  2945. A_UINT32 tqm_reset_time_to_tqm_hang_delta_ms;
  2946. A_UINT32 tqm_reset_recovery_time_ms;
  2947. A_UINT32 tqm_reset_num_peers_hdl;
  2948. A_UINT32 tqm_reset_cumm_dirty_hw_mpduq_proc_cnt;
  2949. A_UINT32 tqm_reset_cumm_dirty_hw_msduq_proc;
  2950. A_UINT32 tqm_reset_flush_cache_cmd_su_cnt;
  2951. A_UINT32 tqm_reset_flush_cache_cmd_other_cnt;
  2952. A_UINT32 tqm_reset_flush_cache_cmd_trig_type;
  2953. A_UINT32 tqm_reset_flush_cache_cmd_trig_cfg;
  2954. A_UINT32 tqm_reset_flush_cache_cmd_skip_cmd_status_null;
  2955. } htt_tx_tqm_error_stats_tlv;
  2956. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TQM
  2957. * TLV_TAGS:
  2958. * - HTT_STATS_TX_TQM_CMN_TAG
  2959. * - HTT_STATS_TX_TQM_ERROR_STATS_TAG
  2960. * - HTT_STATS_TX_TQM_GEN_MPDU_TAG
  2961. * - HTT_STATS_TX_TQM_LIST_MPDU_TAG
  2962. * - HTT_STATS_TX_TQM_LIST_MPDU_CNT_TAG
  2963. * - HTT_STATS_TX_TQM_PDEV_TAG
  2964. */
  2965. /* NOTE:
  2966. * This structure is for documentation, and cannot be safely used directly.
  2967. * Instead, use the constituent TLV structures to fill/parse.
  2968. */
  2969. typedef struct {
  2970. htt_tx_tqm_cmn_stats_tlv cmn_tlv;
  2971. htt_tx_tqm_error_stats_tlv err_tlv;
  2972. htt_tx_tqm_gen_mpdu_stats_tlv_v gen_mpdu_stats_tlv;
  2973. htt_tx_tqm_list_mpdu_stats_tlv_v list_mpdu_stats_tlv;
  2974. htt_tx_tqm_list_mpdu_cnt_tlv_v list_mpdu_cnt_tlv;
  2975. htt_tx_tqm_pdev_stats_tlv_v tqm_pdev_stats_tlv;
  2976. } htt_tx_tqm_pdev_stats_t;
  2977. /* == TQM CMDQ stats == */
  2978. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M 0x000000ff
  2979. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S 0
  2980. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M 0x0000ff00
  2981. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S 8
  2982. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_GET(_var) \
  2983. (((_var) & HTT_TX_TQM_CMDQ_STATUS_MAC_ID_M) >> \
  2984. HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)
  2985. #define HTT_TX_TQM_CMDQ_STATUS_MAC_ID_SET(_var, _val) \
  2986. do { \
  2987. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_MAC_ID, _val); \
  2988. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_MAC_ID_S)); \
  2989. } while (0)
  2990. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_GET(_var) \
  2991. (((_var) & HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_M) >> \
  2992. HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)
  2993. #define HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_SET(_var, _val) \
  2994. do { \
  2995. HTT_CHECK_SET_VAL(HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID, _val); \
  2996. ((_var) |= ((_val) << HTT_TX_TQM_CMDQ_STATUS_CMDQ_ID_S)); \
  2997. } while (0)
  2998. typedef struct {
  2999. htt_tlv_hdr_t tlv_hdr;
  3000. /*
  3001. * BIT [ 7 : 0] :- mac_id
  3002. * BIT [15 : 8] :- cmdq_id
  3003. * BIT [31 : 16] :- reserved
  3004. */
  3005. A_UINT32 mac_id__cmdq_id__word;
  3006. A_UINT32 sync_cmd;
  3007. A_UINT32 write_cmd;
  3008. A_UINT32 gen_mpdu_cmd;
  3009. A_UINT32 mpdu_queue_stats_cmd;
  3010. A_UINT32 mpdu_head_info_cmd;
  3011. A_UINT32 msdu_flow_stats_cmd;
  3012. A_UINT32 remove_mpdu_cmd;
  3013. A_UINT32 remove_msdu_cmd;
  3014. A_UINT32 flush_cache_cmd;
  3015. A_UINT32 update_mpduq_cmd;
  3016. A_UINT32 update_msduq_cmd;
  3017. } htt_tx_tqm_cmdq_status_tlv;
  3018. /* STATS_TYPE : HTT_DBG_EXT_STATS_TQM_CMDQ
  3019. * TLV_TAGS:
  3020. * - HTT_STATS_STRING_TAG
  3021. * - HTT_STATS_TX_TQM_CMDQ_STATUS_TAG
  3022. */
  3023. /* NOTE:
  3024. * This structure is for documentation, and cannot be safely used directly.
  3025. * Instead, use the constituent TLV structures to fill/parse.
  3026. */
  3027. typedef struct {
  3028. struct _cmdq_stats {
  3029. htt_stats_string_tlv cmdq_str_tlv;
  3030. htt_tx_tqm_cmdq_status_tlv status_tlv;
  3031. } q[1];
  3032. } htt_tx_tqm_cmdq_stats_t;
  3033. /* == TX-DE STATS == */
  3034. /* Structures for tx de stats */
  3035. typedef struct {
  3036. htt_tlv_hdr_t tlv_hdr;
  3037. A_UINT32 m1_packets;
  3038. A_UINT32 m2_packets;
  3039. A_UINT32 m3_packets;
  3040. A_UINT32 m4_packets;
  3041. A_UINT32 g1_packets;
  3042. A_UINT32 g2_packets;
  3043. A_UINT32 rc4_packets;
  3044. A_UINT32 eap_packets;
  3045. A_UINT32 eapol_start_packets;
  3046. A_UINT32 eapol_logoff_packets;
  3047. A_UINT32 eapol_encap_asf_packets;
  3048. } htt_tx_de_eapol_packets_stats_tlv;
  3049. typedef struct {
  3050. htt_tlv_hdr_t tlv_hdr;
  3051. A_UINT32 ap_bss_peer_not_found;
  3052. A_UINT32 ap_bcast_mcast_no_peer;
  3053. A_UINT32 sta_delete_in_progress;
  3054. A_UINT32 ibss_no_bss_peer;
  3055. A_UINT32 invaild_vdev_type;
  3056. A_UINT32 invalid_ast_peer_entry;
  3057. A_UINT32 peer_entry_invalid;
  3058. A_UINT32 ethertype_not_ip;
  3059. A_UINT32 eapol_lookup_failed;
  3060. A_UINT32 qpeer_not_allow_data;
  3061. A_UINT32 fse_tid_override;
  3062. A_UINT32 ipv6_jumbogram_zero_length;
  3063. A_UINT32 qos_to_non_qos_in_prog;
  3064. A_UINT32 ap_bcast_mcast_eapol;
  3065. A_UINT32 unicast_on_ap_bss_peer;
  3066. A_UINT32 ap_vdev_invalid;
  3067. A_UINT32 incomplete_llc;
  3068. A_UINT32 eapol_duplicate_m3;
  3069. A_UINT32 eapol_duplicate_m4;
  3070. } htt_tx_de_classify_failed_stats_tlv;
  3071. typedef struct {
  3072. htt_tlv_hdr_t tlv_hdr;
  3073. A_UINT32 arp_packets;
  3074. A_UINT32 igmp_packets;
  3075. A_UINT32 dhcp_packets;
  3076. A_UINT32 host_inspected;
  3077. A_UINT32 htt_included;
  3078. A_UINT32 htt_valid_mcs;
  3079. A_UINT32 htt_valid_nss;
  3080. A_UINT32 htt_valid_preamble_type;
  3081. A_UINT32 htt_valid_chainmask;
  3082. A_UINT32 htt_valid_guard_interval;
  3083. A_UINT32 htt_valid_retries;
  3084. A_UINT32 htt_valid_bw_info;
  3085. A_UINT32 htt_valid_power;
  3086. A_UINT32 htt_valid_key_flags;
  3087. A_UINT32 htt_valid_no_encryption;
  3088. A_UINT32 fse_entry_count;
  3089. A_UINT32 fse_priority_be;
  3090. A_UINT32 fse_priority_high;
  3091. A_UINT32 fse_priority_low;
  3092. A_UINT32 fse_traffic_ptrn_be;
  3093. A_UINT32 fse_traffic_ptrn_over_sub;
  3094. A_UINT32 fse_traffic_ptrn_bursty;
  3095. A_UINT32 fse_traffic_ptrn_interactive;
  3096. A_UINT32 fse_traffic_ptrn_periodic;
  3097. A_UINT32 fse_hwqueue_alloc;
  3098. A_UINT32 fse_hwqueue_created;
  3099. A_UINT32 fse_hwqueue_send_to_host;
  3100. A_UINT32 mcast_entry;
  3101. A_UINT32 bcast_entry;
  3102. A_UINT32 htt_update_peer_cache;
  3103. A_UINT32 htt_learning_frame;
  3104. A_UINT32 fse_invalid_peer;
  3105. /**
  3106. * mec_notify is HTT TX WBM multicast echo check notification
  3107. * from firmware to host. FW sends SA addresses to host for all
  3108. * multicast/broadcast packets received on STA side.
  3109. */
  3110. A_UINT32 mec_notify;
  3111. } htt_tx_de_classify_stats_tlv;
  3112. typedef struct {
  3113. htt_tlv_hdr_t tlv_hdr;
  3114. A_UINT32 eok;
  3115. A_UINT32 classify_done;
  3116. A_UINT32 lookup_failed;
  3117. A_UINT32 send_host_dhcp;
  3118. A_UINT32 send_host_mcast;
  3119. A_UINT32 send_host_unknown_dest;
  3120. A_UINT32 send_host;
  3121. A_UINT32 status_invalid;
  3122. } htt_tx_de_classify_status_stats_tlv;
  3123. typedef struct {
  3124. htt_tlv_hdr_t tlv_hdr;
  3125. A_UINT32 enqueued_pkts;
  3126. A_UINT32 to_tqm;
  3127. A_UINT32 to_tqm_bypass;
  3128. } htt_tx_de_enqueue_packets_stats_tlv;
  3129. typedef struct {
  3130. htt_tlv_hdr_t tlv_hdr;
  3131. A_UINT32 discarded_pkts;
  3132. A_UINT32 local_frames;
  3133. A_UINT32 is_ext_msdu;
  3134. } htt_tx_de_enqueue_discard_stats_tlv;
  3135. typedef struct {
  3136. htt_tlv_hdr_t tlv_hdr;
  3137. A_UINT32 tcl_dummy_frame;
  3138. A_UINT32 tqm_dummy_frame;
  3139. A_UINT32 tqm_notify_frame;
  3140. A_UINT32 fw2wbm_enq;
  3141. A_UINT32 tqm_bypass_frame;
  3142. } htt_tx_de_compl_stats_tlv;
  3143. #define HTT_TX_DE_CMN_STATS_MAC_ID_M 0x000000ff
  3144. #define HTT_TX_DE_CMN_STATS_MAC_ID_S 0
  3145. #define HTT_TX_DE_CMN_STATS_MAC_ID_GET(_var) \
  3146. (((_var) & HTT_TX_DE_CMN_STATS_MAC_ID_M) >> \
  3147. HTT_TX_DE_CMN_STATS_MAC_ID_S)
  3148. #define HTT_TX_DE_CMN_STATS_MAC_ID_SET(_var, _val) \
  3149. do { \
  3150. HTT_CHECK_SET_VAL(HTT_TX_DE_CMN_STATS_MAC_ID, _val); \
  3151. ((_var) |= ((_val) << HTT_TX_DE_CMN_STATS_MAC_ID_S)); \
  3152. } while (0)
  3153. /*
  3154. * The htt_tx_de_fw2wbm_ring_full_hist_tlv is a histogram of time we waited
  3155. * for the fw2wbm ring buffer. we are requesting a buffer in FW2WBM release
  3156. * ring,which may fail, due to non availability of buffer. Hence we sleep for
  3157. * 200us & again request for it. This is a histogram of time we wait, with
  3158. * bin of 200ms & there are 10 bin (2 seconds max)
  3159. * They are defined by the following macros in FW
  3160. * #define ENTRIES_PER_BIN_COUNT 1000 // per bin 1000 * 200us = 200ms
  3161. * #define RING_FULL_BIN_ENTRIES (WAL_TX_DE_FW2WBM_ALLOC_TIMEOUT_COUNT /
  3162. * ENTRIES_PER_BIN_COUNT)
  3163. */
  3164. typedef struct {
  3165. htt_tlv_hdr_t tlv_hdr;
  3166. A_UINT32 fw2wbm_ring_full_hist[1];
  3167. } htt_tx_de_fw2wbm_ring_full_hist_tlv;
  3168. typedef struct {
  3169. htt_tlv_hdr_t tlv_hdr;
  3170. /**
  3171. * BIT [ 7 : 0] :- mac_id
  3172. * BIT [31 : 8] :- reserved
  3173. */
  3174. A_UINT32 mac_id__word;
  3175. /* Global Stats */
  3176. A_UINT32 tcl2fw_entry_count;
  3177. A_UINT32 not_to_fw;
  3178. A_UINT32 invalid_pdev_vdev_peer;
  3179. A_UINT32 tcl_res_invalid_addrx;
  3180. A_UINT32 wbm2fw_entry_count;
  3181. A_UINT32 invalid_pdev;
  3182. A_UINT32 tcl_res_addrx_timeout;
  3183. A_UINT32 invalid_vdev;
  3184. A_UINT32 invalid_tcl_exp_frame_desc;
  3185. A_UINT32 vdev_id_mismatch_cnt;
  3186. } htt_tx_de_cmn_stats_tlv;
  3187. #define HTT_STATS_RX_FW_RING_SIZE_NUM_ENTRIES(dword) ((dword >> 0) & 0xffff)
  3188. #define HTT_STATS_RX_FW_RING_CURR_NUM_ENTRIES(dword) ((dword >> 16) & 0xffff)
  3189. /* Rx debug info for status rings */
  3190. typedef struct {
  3191. htt_tlv_hdr_t tlv_hdr;
  3192. /**
  3193. * BIT [15 : 0] :- max possible number of entries in respective ring
  3194. * (size of the ring in terms of entries)
  3195. * BIT [16 : 31] :- current number of entries occupied in respective ring
  3196. */
  3197. A_UINT32 entry_status_sw2rxdma;
  3198. A_UINT32 entry_status_rxdma2reo;
  3199. A_UINT32 entry_status_reo2sw1;
  3200. A_UINT32 entry_status_reo2sw4;
  3201. A_UINT32 entry_status_refillringipa;
  3202. A_UINT32 entry_status_refillringhost;
  3203. /** datarate - Moving Average of Number of Entries */
  3204. A_UINT32 datarate_refillringipa;
  3205. A_UINT32 datarate_refillringhost;
  3206. /**
  3207. * refillringhost_backpress_hist and refillringipa_backpress_hist are
  3208. * deprecated, and will be filled with 0x0 by the target.
  3209. */
  3210. A_UINT32 refillringhost_backpress_hist[3];
  3211. A_UINT32 refillringipa_backpress_hist[3];
  3212. /**
  3213. * Number of times reo2sw4(IPA_DEST_RING) ring is back-pressured
  3214. * in recent time periods
  3215. * element 0: in last 0 to 250ms
  3216. * element 1: 250ms to 500ms
  3217. * element 2: above 500ms
  3218. */
  3219. A_UINT32 reo2sw4ringipa_backpress_hist[3];
  3220. } htt_rx_fw_ring_stats_tlv_v;
  3221. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_DE_INFO
  3222. * TLV_TAGS:
  3223. * - HTT_STATS_TX_DE_CMN_TAG
  3224. * - HTT_STATS_TX_DE_FW2WBM_RING_FULL_HIST_TAG
  3225. * - HTT_STATS_TX_DE_EAPOL_PACKETS_TAG
  3226. * - HTT_STATS_TX_DE_CLASSIFY_STATS_TAG
  3227. * - HTT_STATS_TX_DE_CLASSIFY_FAILED_TAG
  3228. * - HTT_STATS_TX_DE_CLASSIFY_STATUS_TAG
  3229. * - HTT_STATS_TX_DE_ENQUEUE_PACKETS_TAG
  3230. * - HTT_STATS_TX_DE_ENQUEUE_DISCARD_TAG
  3231. * - HTT_STATS_TX_DE_COMPL_STATS_TAG
  3232. */
  3233. /* NOTE:
  3234. * This structure is for documentation, and cannot be safely used directly.
  3235. * Instead, use the constituent TLV structures to fill/parse.
  3236. */
  3237. typedef struct {
  3238. htt_tx_de_cmn_stats_tlv cmn_tlv;
  3239. htt_tx_de_fw2wbm_ring_full_hist_tlv fw2wbm_hist_tlv;
  3240. htt_tx_de_eapol_packets_stats_tlv eapol_stats_tlv;
  3241. htt_tx_de_classify_stats_tlv classify_stats_tlv;
  3242. htt_tx_de_classify_failed_stats_tlv classify_failed_tlv;
  3243. htt_tx_de_classify_status_stats_tlv classify_status_rlv;
  3244. htt_tx_de_enqueue_packets_stats_tlv enqueue_packets_tlv;
  3245. htt_tx_de_enqueue_discard_stats_tlv enqueue_discard_tlv;
  3246. htt_tx_de_compl_stats_tlv comp_status_tlv;
  3247. } htt_tx_de_stats_t;
  3248. /* == RING-IF STATS == */
  3249. /* DWORD num_elems__prefetch_tail_idx */
  3250. #define HTT_RING_IF_STATS_NUM_ELEMS_M 0x0000ffff
  3251. #define HTT_RING_IF_STATS_NUM_ELEMS_S 0
  3252. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M 0xffff0000
  3253. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S 16
  3254. #define HTT_RING_IF_STATS_NUM_ELEMS_GET(_var) \
  3255. (((_var) & HTT_RING_IF_STATS_NUM_ELEMS_M) >> \
  3256. HTT_RING_IF_STATS_NUM_ELEMS_S)
  3257. #define HTT_RING_IF_STATS_NUM_ELEMS_SET(_var, _val) \
  3258. do { \
  3259. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_NUM_ELEMS, _val); \
  3260. ((_var) |= ((_val) << HTT_RING_IF_STATS_NUM_ELEMS_S)); \
  3261. } while (0)
  3262. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_GET(_var) \
  3263. (((_var) & HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_M) >> \
  3264. HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)
  3265. #define HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_SET(_var, _val) \
  3266. do { \
  3267. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_PREFETCH_TAIL_IDX, _val); \
  3268. ((_var) |= ((_val) << HTT_RING_IF_STATS_PREFETCH_TAIL_IDX_S)); \
  3269. } while (0)
  3270. /* DWORD head_idx__tail_idx */
  3271. #define HTT_RING_IF_STATS_HEAD_IDX_M 0x0000ffff
  3272. #define HTT_RING_IF_STATS_HEAD_IDX_S 0
  3273. #define HTT_RING_IF_STATS_TAIL_IDX_M 0xffff0000
  3274. #define HTT_RING_IF_STATS_TAIL_IDX_S 16
  3275. #define HTT_RING_IF_STATS_HEAD_IDX_GET(_var) \
  3276. (((_var) & HTT_RING_IF_STATS_HEAD_IDX_M) >> \
  3277. HTT_RING_IF_STATS_HEAD_IDX_S)
  3278. #define HTT_RING_IF_STATS_HEAD_IDX_SET(_var, _val) \
  3279. do { \
  3280. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HEAD_IDX, _val); \
  3281. ((_var) |= ((_val) << HTT_RING_IF_STATS_HEAD_IDX_S)); \
  3282. } while (0)
  3283. #define HTT_RING_IF_STATS_TAIL_IDX_GET(_var) \
  3284. (((_var) & HTT_RING_IF_STATS_TAIL_IDX_M) >> \
  3285. HTT_RING_IF_STATS_TAIL_IDX_S)
  3286. #define HTT_RING_IF_STATS_TAIL_IDX_SET(_var, _val) \
  3287. do { \
  3288. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_TAIL_IDX, _val); \
  3289. ((_var) |= ((_val) << HTT_RING_IF_STATS_TAIL_IDX_S)); \
  3290. } while (0)
  3291. /* DWORD shadow_head_idx__shadow_tail_idx */
  3292. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M 0x0000ffff
  3293. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S 0
  3294. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M 0xffff0000
  3295. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S 16
  3296. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_GET(_var) \
  3297. (((_var) & HTT_RING_IF_STATS_SHADOW_HEAD_IDX_M) >> \
  3298. HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)
  3299. #define HTT_RING_IF_STATS_SHADOW_HEAD_IDX_SET(_var, _val) \
  3300. do { \
  3301. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_HEAD_IDX, _val); \
  3302. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_HEAD_IDX_S)); \
  3303. } while (0)
  3304. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_GET(_var) \
  3305. (((_var) & HTT_RING_IF_STATS_SHADOW_TAIL_IDX_M) >> \
  3306. HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)
  3307. #define HTT_RING_IF_STATS_SHADOW_TAIL_IDX_SET(_var, _val) \
  3308. do { \
  3309. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_SHADOW_TAIL_IDX, _val); \
  3310. ((_var) |= ((_val) << HTT_RING_IF_STATS_SHADOW_TAIL_IDX_S)); \
  3311. } while (0)
  3312. /* DWORD lwm_thresh__hwm_thresh */
  3313. #define HTT_RING_IF_STATS_LWM_THRESHOLD_M 0x0000ffff
  3314. #define HTT_RING_IF_STATS_LWM_THRESHOLD_S 0
  3315. #define HTT_RING_IF_STATS_HWM_THRESHOLD_M 0xffff0000
  3316. #define HTT_RING_IF_STATS_HWM_THRESHOLD_S 16
  3317. #define HTT_RING_IF_STATS_LWM_THRESHOLD_GET(_var) \
  3318. (((_var) & HTT_RING_IF_STATS_LWM_THRESHOLD_M) >> \
  3319. HTT_RING_IF_STATS_LWM_THRESHOLD_S)
  3320. #define HTT_RING_IF_STATS_LWM_THRESHOLD_SET(_var, _val) \
  3321. do { \
  3322. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_LWM_THRESHOLD, _val); \
  3323. ((_var) |= ((_val) << HTT_RING_IF_STATS_LWM_THRESHOLD_S)); \
  3324. } while (0)
  3325. #define HTT_RING_IF_STATS_HWM_THRESHOLD_GET(_var) \
  3326. (((_var) & HTT_RING_IF_STATS_HWM_THRESHOLD_M) >> \
  3327. HTT_RING_IF_STATS_HWM_THRESHOLD_S)
  3328. #define HTT_RING_IF_STATS_HWM_THRESHOLD_SET(_var, _val) \
  3329. do { \
  3330. HTT_CHECK_SET_VAL(HTT_RING_IF_STATS_HWM_THRESHOLD, _val); \
  3331. ((_var) |= ((_val) << HTT_RING_IF_STATS_HWM_THRESHOLD_S)); \
  3332. } while (0)
  3333. #define HTT_STATS_LOW_WM_BINS 5
  3334. #define HTT_STATS_HIGH_WM_BINS 5
  3335. typedef struct {
  3336. /** DWORD aligned base memory address of the ring */
  3337. A_UINT32 base_addr;
  3338. /** size of each ring element */
  3339. A_UINT32 elem_size;
  3340. /**
  3341. * BIT [15 : 0] :- num_elems
  3342. * BIT [31 : 16] :- prefetch_tail_idx
  3343. */
  3344. A_UINT32 num_elems__prefetch_tail_idx;
  3345. /**
  3346. * BIT [15 : 0] :- head_idx
  3347. * BIT [31 : 16] :- tail_idx
  3348. */
  3349. A_UINT32 head_idx__tail_idx;
  3350. /**
  3351. * BIT [15 : 0] :- shadow_head_idx
  3352. * BIT [31 : 16] :- shadow_tail_idx
  3353. */
  3354. A_UINT32 shadow_head_idx__shadow_tail_idx;
  3355. A_UINT32 num_tail_incr;
  3356. /**
  3357. * BIT [15 : 0] :- lwm_thresh
  3358. * BIT [31 : 16] :- hwm_thresh
  3359. */
  3360. A_UINT32 lwm_thresh__hwm_thresh;
  3361. A_UINT32 overrun_hit_count;
  3362. A_UINT32 underrun_hit_count;
  3363. A_UINT32 prod_blockwait_count;
  3364. A_UINT32 cons_blockwait_count;
  3365. A_UINT32 low_wm_hit_count[HTT_STATS_LOW_WM_BINS];
  3366. A_UINT32 high_wm_hit_count[HTT_STATS_HIGH_WM_BINS];
  3367. } htt_ring_if_stats_tlv;
  3368. #define HTT_RING_IF_CMN_MAC_ID_M 0x000000ff
  3369. #define HTT_RING_IF_CMN_MAC_ID_S 0
  3370. #define HTT_RING_IF_CMN_MAC_ID_GET(_var) \
  3371. (((_var) & HTT_RING_IF_CMN_MAC_ID_M) >> \
  3372. HTT_RING_IF_CMN_MAC_ID_S)
  3373. #define HTT_RING_IF_CMN_MAC_ID_SET(_var, _val) \
  3374. do { \
  3375. HTT_CHECK_SET_VAL(HTT_RING_IF_CMN_MAC_ID, _val); \
  3376. ((_var) |= ((_val) << HTT_RING_IF_CMN_MAC_ID_S)); \
  3377. } while (0)
  3378. typedef struct {
  3379. htt_tlv_hdr_t tlv_hdr;
  3380. /**
  3381. * BIT [ 7 : 0] :- mac_id
  3382. * BIT [31 : 8] :- reserved
  3383. */
  3384. A_UINT32 mac_id__word;
  3385. A_UINT32 num_records;
  3386. } htt_ring_if_cmn_tlv;
  3387. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3388. * TLV_TAGS:
  3389. * - HTT_STATS_RING_IF_CMN_TAG
  3390. * - HTT_STATS_STRING_TAG
  3391. * - HTT_STATS_RING_IF_TAG
  3392. */
  3393. /* NOTE:
  3394. * This structure is for documentation, and cannot be safely used directly.
  3395. * Instead, use the constituent TLV structures to fill/parse.
  3396. */
  3397. typedef struct {
  3398. htt_ring_if_cmn_tlv cmn_tlv;
  3399. /** Variable based on the Number of records. */
  3400. struct _ring_if {
  3401. htt_stats_string_tlv ring_str_tlv;
  3402. htt_ring_if_stats_tlv ring_tlv;
  3403. } r[1];
  3404. } htt_ring_if_stats_t;
  3405. /* == SFM STATS == */
  3406. #define HTT_SFM_CLIENT_USER_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  3407. /* NOTE: Variable length TLV, use length spec to infer array size */
  3408. typedef struct {
  3409. htt_tlv_hdr_t tlv_hdr;
  3410. /** Number of DWORDS used per user and per client */
  3411. A_UINT32 dwords_used_by_user_n[1];
  3412. } htt_sfm_client_user_tlv_v;
  3413. typedef struct {
  3414. htt_tlv_hdr_t tlv_hdr;
  3415. /** Client ID */
  3416. A_UINT32 client_id;
  3417. /** Minimum number of buffers */
  3418. A_UINT32 buf_min;
  3419. /** Maximum number of buffers */
  3420. A_UINT32 buf_max;
  3421. /** Number of Busy buffers */
  3422. A_UINT32 buf_busy;
  3423. /** Number of Allocated buffers */
  3424. A_UINT32 buf_alloc;
  3425. /** Number of Available/Usable buffers */
  3426. A_UINT32 buf_avail;
  3427. /** Number of users */
  3428. A_UINT32 num_users;
  3429. } htt_sfm_client_tlv;
  3430. #define HTT_SFM_CMN_MAC_ID_M 0x000000ff
  3431. #define HTT_SFM_CMN_MAC_ID_S 0
  3432. #define HTT_SFM_CMN_MAC_ID_GET(_var) \
  3433. (((_var) & HTT_SFM_CMN_MAC_ID_M) >> \
  3434. HTT_SFM_CMN_MAC_ID_S)
  3435. #define HTT_SFM_CMN_MAC_ID_SET(_var, _val) \
  3436. do { \
  3437. HTT_CHECK_SET_VAL(HTT_SFM_CMN_MAC_ID, _val); \
  3438. ((_var) |= ((_val) << HTT_SFM_CMN_MAC_ID_S)); \
  3439. } while (0)
  3440. typedef struct {
  3441. htt_tlv_hdr_t tlv_hdr;
  3442. /**
  3443. * BIT [ 7 : 0] :- mac_id
  3444. * BIT [31 : 8] :- reserved
  3445. */
  3446. A_UINT32 mac_id__word;
  3447. /**
  3448. * Indicates the total number of 128 byte buffers in the CMEM
  3449. * that are available for buffer sharing
  3450. */
  3451. A_UINT32 buf_total;
  3452. /**
  3453. * Indicates for certain client or all the clients there is no
  3454. * dword saved in SFM, refer to SFM_R1_MEM_EMPTY
  3455. */
  3456. A_UINT32 mem_empty;
  3457. /** DEALLOCATE_BUFFERS, refer to register SFM_R0_DEALLOCATE_BUFFERS */
  3458. A_UINT32 deallocate_bufs;
  3459. /** Number of Records */
  3460. A_UINT32 num_records;
  3461. } htt_sfm_cmn_tlv;
  3462. /* STATS_TYPE : HTT_DBG_EXT_STATS_RING_IF_INFO
  3463. * TLV_TAGS:
  3464. * - HTT_STATS_SFM_CMN_TAG
  3465. * - HTT_STATS_STRING_TAG
  3466. * - HTT_STATS_SFM_CLIENT_TAG
  3467. * - HTT_STATS_SFM_CLIENT_USER_TAG
  3468. */
  3469. /* NOTE:
  3470. * This structure is for documentation, and cannot be safely used directly.
  3471. * Instead, use the constituent TLV structures to fill/parse.
  3472. */
  3473. typedef struct {
  3474. htt_sfm_cmn_tlv cmn_tlv;
  3475. /** Variable based on the Number of records. */
  3476. struct _sfm_client {
  3477. htt_stats_string_tlv client_str_tlv;
  3478. htt_sfm_client_tlv client_tlv;
  3479. htt_sfm_client_user_tlv_v user_tlv;
  3480. } r[1];
  3481. } htt_sfm_stats_t;
  3482. /* == SRNG STATS == */
  3483. /* DWORD mac_id__ring_id__arena__ep */
  3484. #define HTT_SRING_STATS_MAC_ID_M 0x000000ff
  3485. #define HTT_SRING_STATS_MAC_ID_S 0
  3486. #define HTT_SRING_STATS_RING_ID_M 0x0000ff00
  3487. #define HTT_SRING_STATS_RING_ID_S 8
  3488. #define HTT_SRING_STATS_ARENA_M 0x00ff0000
  3489. #define HTT_SRING_STATS_ARENA_S 16
  3490. #define HTT_SRING_STATS_EP_TYPE_M 0x01000000
  3491. #define HTT_SRING_STATS_EP_TYPE_S 24
  3492. #define HTT_SRING_STATS_MAC_ID_GET(_var) \
  3493. (((_var) & HTT_SRING_STATS_MAC_ID_M) >> \
  3494. HTT_SRING_STATS_MAC_ID_S)
  3495. #define HTT_SRING_STATS_MAC_ID_SET(_var, _val) \
  3496. do { \
  3497. HTT_CHECK_SET_VAL(HTT_SRING_STATS_MAC_ID, _val); \
  3498. ((_var) |= ((_val) << HTT_SRING_STATS_MAC_ID_S)); \
  3499. } while (0)
  3500. #define HTT_SRING_STATS_RING_ID_GET(_var) \
  3501. (((_var) & HTT_SRING_STATS_RING_ID_M) >> \
  3502. HTT_SRING_STATS_RING_ID_S)
  3503. #define HTT_SRING_STATS_RING_ID_SET(_var, _val) \
  3504. do { \
  3505. HTT_CHECK_SET_VAL(HTT_SRING_STATS_RING_ID, _val); \
  3506. ((_var) |= ((_val) << HTT_SRING_STATS_RING_ID_S)); \
  3507. } while (0)
  3508. #define HTT_SRING_STATS_ARENA_GET(_var) \
  3509. (((_var) & HTT_SRING_STATS_ARENA_M) >> \
  3510. HTT_SRING_STATS_ARENA_S)
  3511. #define HTT_SRING_STATS_ARENA_SET(_var, _val) \
  3512. do { \
  3513. HTT_CHECK_SET_VAL(HTT_SRING_STATS_ARENA, _val); \
  3514. ((_var) |= ((_val) << HTT_SRING_STATS_ARENA_S)); \
  3515. } while (0)
  3516. #define HTT_SRING_STATS_EP_TYPE_GET(_var) \
  3517. (((_var) & HTT_SRING_STATS_EP_TYPE_M) >> \
  3518. HTT_SRING_STATS_EP_TYPE_S)
  3519. #define HTT_SRING_STATS_EP_TYPE_SET(_var, _val) \
  3520. do { \
  3521. HTT_CHECK_SET_VAL(HTT_SRING_STATS_EP_TYPE, _val); \
  3522. ((_var) |= ((_val) << HTT_SRING_STATS_EP_TYPE_S)); \
  3523. } while (0)
  3524. /* DWORD num_avail_words__num_valid_words */
  3525. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_M 0x0000ffff
  3526. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_S 0
  3527. #define HTT_SRING_STATS_NUM_VALID_WORDS_M 0xffff0000
  3528. #define HTT_SRING_STATS_NUM_VALID_WORDS_S 16
  3529. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_GET(_var) \
  3530. (((_var) & HTT_SRING_STATS_NUM_AVAIL_WORDS_M) >> \
  3531. HTT_SRING_STATS_NUM_AVAIL_WORDS_S)
  3532. #define HTT_SRING_STATS_NUM_AVAIL_WORDS_SET(_var, _val) \
  3533. do { \
  3534. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_AVAIL_WORDS, _val); \
  3535. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_AVAIL_WORDS_S)); \
  3536. } while (0)
  3537. #define HTT_SRING_STATS_NUM_VALID_WORDS_GET(_var) \
  3538. (((_var) & HTT_SRING_STATS_NUM_VALID_WORDS_M) >> \
  3539. HTT_SRING_STATS_NUM_VALID_WORDS_S)
  3540. #define HTT_SRING_STATS_NUM_VALID_WORDS_SET(_var, _val) \
  3541. do { \
  3542. HTT_CHECK_SET_VAL(HTT_SRING_STATS_NUM_VALID_WORDS, _val); \
  3543. ((_var) |= ((_val) << HTT_SRING_STATS_NUM_VALID_WORDS_S)); \
  3544. } while (0)
  3545. /* DWORD head_ptr__tail_ptr */
  3546. #define HTT_SRING_STATS_HEAD_PTR_M 0x0000ffff
  3547. #define HTT_SRING_STATS_HEAD_PTR_S 0
  3548. #define HTT_SRING_STATS_TAIL_PTR_M 0xffff0000
  3549. #define HTT_SRING_STATS_TAIL_PTR_S 16
  3550. #define HTT_SRING_STATS_HEAD_PTR_GET(_var) \
  3551. (((_var) & HTT_SRING_STATS_HEAD_PTR_M) >> \
  3552. HTT_SRING_STATS_HEAD_PTR_S)
  3553. #define HTT_SRING_STATS_HEAD_PTR_SET(_var, _val) \
  3554. do { \
  3555. HTT_CHECK_SET_VAL(HTT_SRING_STATS_HEAD_PTR, _val); \
  3556. ((_var) |= ((_val) << HTT_SRING_STATS_HEAD_PTR_S)); \
  3557. } while (0)
  3558. #define HTT_SRING_STATS_TAIL_PTR_GET(_var) \
  3559. (((_var) & HTT_SRING_STATS_TAIL_PTR_M) >> \
  3560. HTT_SRING_STATS_TAIL_PTR_S)
  3561. #define HTT_SRING_STATS_TAIL_PTR_SET(_var, _val) \
  3562. do { \
  3563. HTT_CHECK_SET_VAL(HTT_SRING_STATS_TAIL_PTR, _val); \
  3564. ((_var) |= ((_val) << HTT_SRING_STATS_TAIL_PTR_S)); \
  3565. } while (0)
  3566. /* DWORD consumer_empty__producer_full */
  3567. #define HTT_SRING_STATS_CONSUMER_EMPTY_M 0x0000ffff
  3568. #define HTT_SRING_STATS_CONSUMER_EMPTY_S 0
  3569. #define HTT_SRING_STATS_PRODUCER_FULL_M 0xffff0000
  3570. #define HTT_SRING_STATS_PRODUCER_FULL_S 16
  3571. #define HTT_SRING_STATS_CONSUMER_EMPTY_GET(_var) \
  3572. (((_var) & HTT_SRING_STATS_CONSUMER_EMPTY_M) >> \
  3573. HTT_SRING_STATS_CONSUMER_EMPTY_S)
  3574. #define HTT_SRING_STATS_CONSUMER_EMPTY_SET(_var, _val) \
  3575. do { \
  3576. HTT_CHECK_SET_VAL(HTT_SRING_STATS_CONSUMER_EMPTY, _val); \
  3577. ((_var) |= ((_val) << HTT_SRING_STATS_CONSUMER_EMPTY_S)); \
  3578. } while (0)
  3579. #define HTT_SRING_STATS_PRODUCER_FULL_GET(_var) \
  3580. (((_var) & HTT_SRING_STATS_PRODUCER_FULL_M) >> \
  3581. HTT_SRING_STATS_PRODUCER_FULL_S)
  3582. #define HTT_SRING_STATS_PRODUCER_FULL_SET(_var, _val) \
  3583. do { \
  3584. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PRODUCER_FULL, _val); \
  3585. ((_var) |= ((_val) << HTT_SRING_STATS_PRODUCER_FULL_S)); \
  3586. } while (0)
  3587. /* DWORD prefetch_count__internal_tail_ptr */
  3588. #define HTT_SRING_STATS_PREFETCH_COUNT_M 0x0000ffff
  3589. #define HTT_SRING_STATS_PREFETCH_COUNT_S 0
  3590. #define HTT_SRING_STATS_INTERNAL_TP_M 0xffff0000
  3591. #define HTT_SRING_STATS_INTERNAL_TP_S 16
  3592. #define HTT_SRING_STATS_PREFETCH_COUNT_GET(_var) \
  3593. (((_var) & HTT_SRING_STATS_PREFETCH_COUNT_M) >> \
  3594. HTT_SRING_STATS_PREFETCH_COUNT_S)
  3595. #define HTT_SRING_STATS_PREFETCH_COUNT_SET(_var, _val) \
  3596. do { \
  3597. HTT_CHECK_SET_VAL(HTT_SRING_STATS_PREFETCH_COUNT, _val); \
  3598. ((_var) |= ((_val) << HTT_SRING_STATS_PREFETCH_COUNT_S)); \
  3599. } while (0)
  3600. #define HTT_SRING_STATS_INTERNAL_TP_GET(_var) \
  3601. (((_var) & HTT_SRING_STATS_INTERNAL_TP_M) >> \
  3602. HTT_SRING_STATS_INTERNAL_TP_S)
  3603. #define HTT_SRING_STATS_INTERNAL_TP_SET(_var, _val) \
  3604. do { \
  3605. HTT_CHECK_SET_VAL(HTT_SRING_STATS_INTERNAL_TP, _val); \
  3606. ((_var) |= ((_val) << HTT_SRING_STATS_INTERNAL_TP_S)); \
  3607. } while (0)
  3608. typedef struct {
  3609. htt_tlv_hdr_t tlv_hdr;
  3610. /**
  3611. * BIT [ 7 : 0] :- mac_id
  3612. * BIT [15 : 8] :- ring_id
  3613. * BIT [23 : 16] :- arena 0 -SRING_HRAM, 1 - SRING_HCRAM, 2 - SRING_HW2HW.
  3614. * BIT [24 : 24] :- EP 0 -consumer, 1 - producer
  3615. * BIT [31 : 25] :- reserved
  3616. */
  3617. A_UINT32 mac_id__ring_id__arena__ep;
  3618. /** DWORD aligned base memory address of the ring */
  3619. A_UINT32 base_addr_lsb;
  3620. A_UINT32 base_addr_msb;
  3621. /** size of ring */
  3622. A_UINT32 ring_size;
  3623. /** size of each ring element */
  3624. A_UINT32 elem_size;
  3625. /** Ring status
  3626. *
  3627. * BIT [15 : 0] :- num_avail_words
  3628. * BIT [31 : 16] :- num_valid_words
  3629. */
  3630. A_UINT32 num_avail_words__num_valid_words;
  3631. /** Index of head and tail
  3632. * BIT [15 : 0] :- head_ptr
  3633. * BIT [31 : 16] :- tail_ptr
  3634. */
  3635. A_UINT32 head_ptr__tail_ptr;
  3636. /** Empty or full counter of rings
  3637. * BIT [15 : 0] :- consumer_empty
  3638. * BIT [31 : 16] :- producer_full
  3639. */
  3640. A_UINT32 consumer_empty__producer_full;
  3641. /** Prefetch status of consumer ring
  3642. * BIT [15 : 0] :- prefetch_count
  3643. * BIT [31 : 16] :- internal_tail_ptr
  3644. */
  3645. A_UINT32 prefetch_count__internal_tail_ptr;
  3646. } htt_sring_stats_tlv;
  3647. typedef struct {
  3648. htt_tlv_hdr_t tlv_hdr;
  3649. A_UINT32 num_records;
  3650. } htt_sring_cmn_tlv;
  3651. /* STATS_TYPE : HTT_DBG_EXT_STATS_SRNG_INFO
  3652. * TLV_TAGS:
  3653. * - HTT_STATS_SRING_CMN_TAG
  3654. * - HTT_STATS_STRING_TAG
  3655. * - HTT_STATS_SRING_STATS_TAG
  3656. */
  3657. /* NOTE:
  3658. * This structure is for documentation, and cannot be safely used directly.
  3659. * Instead, use the constituent TLV structures to fill/parse.
  3660. */
  3661. typedef struct {
  3662. htt_sring_cmn_tlv cmn_tlv;
  3663. /** Variable based on the Number of records */
  3664. struct _sring_stats {
  3665. htt_stats_string_tlv sring_str_tlv;
  3666. htt_sring_stats_tlv sring_stats_tlv;
  3667. } r[1];
  3668. } htt_sring_stats_t;
  3669. /* == PDEV TX RATE CTRL STATS == */
  3670. #define HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3671. #define HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3672. #define HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3673. #define HTT_TX_PDEV_STATS_NUM_GI_COUNTERS 4
  3674. #define HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3675. #define HTT_TX_PDEV_STATS_NUM_BW_COUNTERS 4
  3676. #define HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3677. #define HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3678. #define HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3679. #define HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3680. #define HTT_TX_PDEV_STATS_NUM_LTF 4
  3681. #define HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES 6
  3682. #define HTT_TX_PDEV_STATS_NUM_11BE_TRIGGER_TYPES 6
  3683. #define HTT_TX_NUM_OF_SOUNDING_STATS_WORDS \
  3684. (HTT_TX_PDEV_STATS_NUM_BW_COUNTERS * \
  3685. HTT_TX_PDEV_STATS_NUM_AX_MUMIMO_USER_STATS)
  3686. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  3687. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_S 0
  3688. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  3689. (((_var) & HTT_TX_PDEV_RATE_STATS_MAC_ID_M) >> \
  3690. HTT_TX_PDEV_RATE_STATS_MAC_ID_S)
  3691. #define HTT_TX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  3692. do { \
  3693. HTT_CHECK_SET_VAL(HTT_TX_PDEV_RATE_STATS_MAC_ID, _val); \
  3694. ((_var) |= ((_val) << HTT_TX_PDEV_RATE_STATS_MAC_ID_S)); \
  3695. } while (0)
  3696. #define HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS \
  3697. (HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS + \
  3698. HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS + \
  3699. HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS)
  3700. #define HTT_TX_PDEV_STATS_NUM_PER_COUNTERS 101
  3701. /*
  3702. * Introduce new TX counters to support 320MHz support and punctured modes
  3703. */
  3704. typedef enum {
  3705. HTT_TX_PDEV_STATS_PUNCTURED_NONE = 0,
  3706. HTT_TX_PDEV_STATS_PUNCTURED_20 = 1,
  3707. HTT_TX_PDEV_STATS_PUNCTURED_40 = 2,
  3708. HTT_TX_PDEV_STATS_PUNCTURED_80 = 3,
  3709. HTT_TX_PDEV_STATS_PUNCTURED_120 = 4,
  3710. HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  3711. } HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  3712. #define HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  3713. /* 11be related updates */
  3714. #define HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0...13,-2,-1 */
  3715. #define HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3716. #define HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS 6
  3717. #define HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS 4
  3718. typedef enum {
  3719. HTT_TX_PDEV_STATS_AX_RU_SIZE_26,
  3720. HTT_TX_PDEV_STATS_AX_RU_SIZE_52,
  3721. HTT_TX_PDEV_STATS_AX_RU_SIZE_106,
  3722. HTT_TX_PDEV_STATS_AX_RU_SIZE_242,
  3723. HTT_TX_PDEV_STATS_AX_RU_SIZE_484,
  3724. HTT_TX_PDEV_STATS_AX_RU_SIZE_996,
  3725. HTT_TX_PDEV_STATS_AX_RU_SIZE_996x2,
  3726. HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS,
  3727. } HTT_TX_PDEV_STATS_AX_RU_SIZE;
  3728. typedef enum {
  3729. HTT_TX_PDEV_STATS_BE_RU_SIZE_26,
  3730. HTT_TX_PDEV_STATS_BE_RU_SIZE_52,
  3731. HTT_TX_PDEV_STATS_BE_RU_SIZE_52_26,
  3732. HTT_TX_PDEV_STATS_BE_RU_SIZE_106,
  3733. HTT_TX_PDEV_STATS_BE_RU_SIZE_106_26,
  3734. HTT_TX_PDEV_STATS_BE_RU_SIZE_242,
  3735. HTT_TX_PDEV_STATS_BE_RU_SIZE_484,
  3736. HTT_TX_PDEV_STATS_BE_RU_SIZE_484_242,
  3737. HTT_TX_PDEV_STATS_BE_RU_SIZE_996,
  3738. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484,
  3739. HTT_TX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  3740. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2,
  3741. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  3742. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3,
  3743. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  3744. HTT_TX_PDEV_STATS_BE_RU_SIZE_996x4,
  3745. HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  3746. } HTT_TX_PDEV_STATS_BE_RU_SIZE;
  3747. typedef struct {
  3748. htt_tlv_hdr_t tlv_hdr;
  3749. /**
  3750. * BIT [ 7 : 0] :- mac_id
  3751. * BIT [31 : 8] :- reserved
  3752. */
  3753. A_UINT32 mac_id__word;
  3754. /** Number of tx ldpc packets */
  3755. A_UINT32 tx_ldpc;
  3756. /** Number of tx rts packets */
  3757. A_UINT32 rts_cnt;
  3758. /** RSSI value of last ack packet (units = dB above noise floor) */
  3759. A_UINT32 ack_rssi;
  3760. A_UINT32 tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3761. /** tx_xx_mcs: currently unused */
  3762. A_UINT32 tx_su_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3763. A_UINT32 tx_mu_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3764. /* element 0,1, ...7 -> NSS 1,2, ...8 */
  3765. A_UINT32 tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3766. /* element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  3767. A_UINT32 tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3768. A_UINT32 tx_stbc[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3769. A_UINT32 tx_pream[HTT_TX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  3770. /**
  3771. * Counters to track number of tx packets in each GI
  3772. * (400us, 800us, 1600us & 3200us) in each mcs (0-11)
  3773. */
  3774. A_UINT32 tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3775. /** Counters to track packets in dcm mcs (MCS 0, 1, 3, 4) */
  3776. A_UINT32 tx_dcm[HTT_TX_PDEV_STATS_NUM_DCM_COUNTERS];
  3777. /** Number of CTS-acknowledged RTS packets */
  3778. A_UINT32 rts_success;
  3779. /**
  3780. * Counters for legacy 11a and 11b transmissions.
  3781. *
  3782. * The index corresponds to:
  3783. *
  3784. * CCK: 0: 1 Mbps, 1: 2 Mbps, 2: 5.5 Mbps, 3: 11 Mbps
  3785. *
  3786. * OFDM: 0: 6 Mbps, 1: 9 Mbps, 2: 12 Mbps, 3: 18 Mbps,
  3787. * 4: 24 Mbps, 5: 36 Mbps, 6: 48 Mbps, 7: 54 Mbps
  3788. */
  3789. A_UINT32 tx_legacy_cck_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  3790. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  3791. /** 11AC VHT DL MU MIMO LDPC count */
  3792. A_UINT32 ac_mu_mimo_tx_ldpc;
  3793. /** 11AX HE DL MU MIMO LDPC count */
  3794. A_UINT32 ax_mu_mimo_tx_ldpc;
  3795. /** 11AX HE DL MU OFDMA LDPC count */
  3796. A_UINT32 ofdma_tx_ldpc;
  3797. /**
  3798. * Counters for 11ax HE LTF selection during TX.
  3799. *
  3800. * The index corresponds to:
  3801. *
  3802. * 0: unused, 1: 1x LTF, 2: 2x LTF, 3: 4x LTF
  3803. */
  3804. A_UINT32 tx_he_ltf[HTT_TX_PDEV_STATS_NUM_LTF];
  3805. /** 11AC VHT DL MU MIMO TX MCS stats */
  3806. A_UINT32 ac_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3807. /** 11AX HE DL MU MIMO TX MCS stats */
  3808. A_UINT32 ax_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3809. /** 11AX HE DL MU OFDMA TX MCS stats */
  3810. A_UINT32 ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3811. /** 11AC VHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3812. A_UINT32 ac_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3813. /** 11AX HE DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3814. A_UINT32 ax_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3815. /** 11AX HE DL MU OFDMA TX NSS stats (Indicates NSS for individual users) */
  3816. A_UINT32 ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3817. /** 11AC VHT DL MU MIMO TX BW stats */
  3818. A_UINT32 ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3819. /** 11AX HE DL MU MIMO TX BW stats */
  3820. A_UINT32 ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3821. /** 11AX HE DL MU OFDMA TX BW stats */
  3822. A_UINT32 ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3823. /** 11AC VHT DL MU MIMO TX guard interval stats */
  3824. A_UINT32 ac_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3825. /** 11AX HE DL MU MIMO TX guard interval stats */
  3826. A_UINT32 ax_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3827. /** 11AX HE DL MU OFDMA TX guard interval stats */
  3828. A_UINT32 ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_MCS_COUNTERS];
  3829. A_UINT32 trigger_type_11ax[HTT_TX_PDEV_STATS_NUM_11AX_TRIGGER_TYPES];
  3830. A_UINT32 tx_11ax_su_ext;
  3831. /* Stats for MCS 12/13 */
  3832. A_UINT32 tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3833. A_UINT32 tx_stbc_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3834. A_UINT32 tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3835. /** 11AX VHT DL MU MIMO extended TX MCS stats for MCS 12/13 */
  3836. A_UINT32 ax_mu_mimo_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3837. /** 11AX VHT DL MU OFDMA extended TX MCS stats for MCS 12/13 */
  3838. A_UINT32 ofdma_tx_mcs_ext[HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3839. /** 11AX VHT DL MU MIMO extended TX guard interval stats for MCS 12/13 */
  3840. A_UINT32 ax_mu_mimo_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3841. /** 11AX VHT DL MU OFDMA extended TX guard interval stats for MCS 12/13 */
  3842. A_UINT32 ofdma_tx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  3843. /* Stats for MCS 14/15 */
  3844. A_UINT32 tx_mcs_ext_2[HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3845. A_UINT32 tx_bw_320mhz;
  3846. A_UINT32 tx_gi_ext_2[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  3847. A_UINT32 tx_su_punctured_mode[HTT_TX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  3848. A_UINT32 reduced_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3849. /** 11AC VHT DL MU MIMO TX BW stats at reduced channel config */
  3850. A_UINT32 reduced_ac_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3851. /** 11AX HE DL MU MIMO TX BW stats at reduced channel config */
  3852. A_UINT32 reduced_ax_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3853. /** 11AX HE DL MU OFDMA TX BW stats at reduced channel config */
  3854. A_UINT32 reduced_ax_mu_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  3855. /** 11AX HE DL MU OFDMA TX RU Size stats */
  3856. A_UINT32 ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_AX_RU_SIZE_COUNTERS];
  3857. /** 11AX HE DL MU OFDMA HE-SIG-B MCS stats */
  3858. A_UINT32 ofdma_he_sig_b_mcs[HTT_TX_PDEV_STATS_NUM_HE_SIG_B_MCS_COUNTERS];
  3859. } htt_tx_pdev_rate_stats_tlv;
  3860. typedef struct {
  3861. /* 11be mode pdev rate stats; placed in a separate TLV to adhere to size restrictions */
  3862. htt_tlv_hdr_t tlv_hdr;
  3863. /** 11BE EHT DL MU MIMO TX MCS stats */
  3864. A_UINT32 be_mu_mimo_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3865. /** 11BE EHT DL MU MIMO TX NSS stats (Indicates NSS for individual users) */
  3866. A_UINT32 be_mu_mimo_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3867. /** 11BE EHT DL MU MIMO TX BW stats */
  3868. A_UINT32 be_mu_mimo_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3869. /** 11BE EHT DL MU MIMO TX guard interval stats */
  3870. A_UINT32 be_mu_mimo_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3871. /** 11BE DL MU MIMO LDPC count */
  3872. A_UINT32 be_mu_mimo_tx_ldpc;
  3873. } htt_tx_pdev_rate_stats_be_tlv;
  3874. typedef struct {
  3875. /*
  3876. * SAWF pdev rate stats;
  3877. * placed in a separate TLV to adhere to size restrictions
  3878. */
  3879. htt_tlv_hdr_t tlv_hdr;
  3880. /**
  3881. * Counter incremented when MCS is dropped due to the successive retries
  3882. * to a peer reaching the configured limit.
  3883. */
  3884. A_UINT32 rate_retry_mcs_drop_cnt;
  3885. /**
  3886. * histogram of MCS rate drop down, indexed by pre-drop MCS
  3887. */
  3888. A_UINT32 mcs_drop_rate[HTT_TX_PDEV_STATS_NUM_MCS_DROP_COUNTERS];
  3889. /**
  3890. * PPDU PER histogram - each PPDU has its PER computed,
  3891. * and the bin corresponding to that PER percentage is incremented.
  3892. */
  3893. A_UINT32 per_histogram_cnt[HTT_TX_PDEV_STATS_NUM_PER_COUNTERS];
  3894. /**
  3895. * When the service class contains delay bound rate parameters which
  3896. * indicate low latency and we enable latency-based RA params then
  3897. * the low_latency_rate_count will be incremented.
  3898. * This counts the number of peer-TIDs that have been categorized as
  3899. * low-latency.
  3900. */
  3901. A_UINT32 low_latency_rate_cnt;
  3902. /** Indicate how many times rate drop happened within SIFS burst */
  3903. A_UINT32 su_burst_rate_drop_cnt;
  3904. /** Indicates how many within SIFS burst failed to deliver any pkt */
  3905. A_UINT32 su_burst_rate_drop_fail_cnt;
  3906. } htt_tx_pdev_rate_stats_sawf_tlv;
  3907. typedef struct {
  3908. htt_tlv_hdr_t tlv_hdr;
  3909. /**
  3910. * BIT [ 7 : 0] :- mac_id
  3911. * BIT [31 : 8] :- reserved
  3912. */
  3913. A_UINT32 mac_id__word;
  3914. /** 11BE EHT DL MU OFDMA LDPC count */
  3915. A_UINT32 be_ofdma_tx_ldpc;
  3916. /** 11BE EHT DL MU OFDMA TX MCS stats */
  3917. A_UINT32 be_ofdma_tx_mcs[HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3918. /**
  3919. * 11BE EHT DL MU OFDMA TX NSS stats (Indicates NSS for individual users)
  3920. */
  3921. A_UINT32 be_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  3922. /** 11BE EHT DL MU OFDMA TX BW stats */
  3923. A_UINT32 be_ofdma_tx_bw[HTT_TX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  3924. /** 11BE EHT DL MU OFDMA TX guard interval stats */
  3925. A_UINT32 be_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_TX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  3926. /** 11BE EHT DL MU OFDMA TX RU Size stats */
  3927. A_UINT32 be_ofdma_tx_ru_size[HTT_TX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  3928. /** 11BE EHT DL MU OFDMA EHT-SIG MCS stats */
  3929. A_UINT32 be_ofdma_eht_sig_mcs[HTT_TX_PDEV_STATS_NUM_EHT_SIG_MCS_COUNTERS];
  3930. } htt_tx_pdev_rate_stats_be_ofdma_tlv;
  3931. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_TX_RATE
  3932. * TLV_TAGS:
  3933. * - HTT_STATS_TX_PDEV_RATE_STATS_TAG
  3934. */
  3935. /* NOTE:
  3936. * This structure is for documentation, and cannot be safely used directly.
  3937. * Instead, use the constituent TLV structures to fill/parse.
  3938. */
  3939. typedef struct {
  3940. htt_tx_pdev_rate_stats_tlv rate_tlv;
  3941. htt_tx_pdev_rate_stats_be_tlv rate_be_tlv;
  3942. htt_tx_pdev_rate_stats_sawf_tlv rate_sawf_tlv;
  3943. } htt_tx_pdev_rate_stats_t;
  3944. /* == PDEV RX RATE CTRL STATS == */
  3945. #define HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS 4
  3946. #define HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS 8
  3947. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS 12 /* 0-11 */
  3948. #define HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS 2 /* 12, 13 */
  3949. #define HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS 2 /* 14, 15 */
  3950. #define HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT 14 /* 0-13 */
  3951. #define HTT_RX_PDEV_STATS_NUM_GI_COUNTERS 4
  3952. #define HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS 5
  3953. #define HTT_RX_PDEV_STATS_NUM_BW_COUNTERS 4
  3954. #define HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS \
  3955. (HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS + HTT_RX_PDEV_STATS_NUM_BW_COUNTERS)
  3956. #define HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS 5 /* 20, 40, 80, 160, 320Mhz */
  3957. #define HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS 8
  3958. #define HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS 8
  3959. #define HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES HTT_STATS_PREAM_COUNT
  3960. #define HTT_RX_PDEV_MAX_OFDMA_NUM_USER 8
  3961. #define HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER 8
  3962. #define HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS 16
  3963. #define HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS 16 /* 0-13, -2, -1 */
  3964. #define HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS 5 /* 20,40,80,160,320 MHz */
  3965. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS:
  3966. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3967. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3968. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3969. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3970. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3971. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3972. */
  3973. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS 6
  3974. /* HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS:
  3975. * RU size index 0: HTT_UL_OFDMA_V0_RU_SIZE_RU_26
  3976. * RU size index 1: HTT_UL_OFDMA_V0_RU_SIZE_RU_52
  3977. * RU size index 2: HTT_UL_OFDMA_V0_RU_SIZE_RU_106
  3978. * RU size index 3: HTT_UL_OFDMA_V0_RU_SIZE_RU_242
  3979. * RU size index 4: HTT_UL_OFDMA_V0_RU_SIZE_RU_484
  3980. * RU size index 5: HTT_UL_OFDMA_V0_RU_SIZE_RU_996
  3981. * RU size index 6: HTT_UL_OFDMA_V0_RU_SIZE_RU_996x2
  3982. */
  3983. #define HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS 7 /* includes 996x2 */
  3984. typedef enum {
  3985. HTT_RX_PDEV_STATS_BE_RU_SIZE_26,
  3986. HTT_RX_PDEV_STATS_BE_RU_SIZE_52,
  3987. HTT_RX_PDEV_STATS_BE_RU_SIZE_52_26,
  3988. HTT_RX_PDEV_STATS_BE_RU_SIZE_106,
  3989. HTT_RX_PDEV_STATS_BE_RU_SIZE_106_26,
  3990. HTT_RX_PDEV_STATS_BE_RU_SIZE_242,
  3991. HTT_RX_PDEV_STATS_BE_RU_SIZE_484,
  3992. HTT_RX_PDEV_STATS_BE_RU_SIZE_484_242,
  3993. HTT_RX_PDEV_STATS_BE_RU_SIZE_996,
  3994. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484,
  3995. HTT_RX_PDEV_STATS_BE_RU_SIZE_996_484_242,
  3996. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2,
  3997. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x2_484,
  3998. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3,
  3999. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x3_484,
  4000. HTT_RX_PDEV_STATS_BE_RU_SIZE_996x4,
  4001. HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS,
  4002. } HTT_RX_PDEV_STATS_BE_RU_SIZE;
  4003. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_M 0x000000ff
  4004. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_S 0
  4005. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_GET(_var) \
  4006. (((_var) & HTT_RX_PDEV_RATE_STATS_MAC_ID_M) >> \
  4007. HTT_RX_PDEV_RATE_STATS_MAC_ID_S)
  4008. #define HTT_RX_PDEV_RATE_STATS_MAC_ID_SET(_var, _val) \
  4009. do { \
  4010. HTT_CHECK_SET_VAL(HTT_RX_PDEV_RATE_STATS_MAC_ID, _val); \
  4011. ((_var) |= ((_val) << HTT_RX_PDEV_RATE_STATS_MAC_ID_S)); \
  4012. } while (0)
  4013. /* Introduce new RX counters to support 320MHZ support and punctured modes */
  4014. typedef enum {
  4015. HTT_RX_PDEV_STATS_PUNCTURED_NONE = 0,
  4016. HTT_RX_PDEV_STATS_PUNCTURED_20 = 1,
  4017. HTT_RX_PDEV_STATS_PUNCTURED_40 = 2,
  4018. HTT_RX_PDEV_STATS_PUNCTURED_80 = 3,
  4019. HTT_RX_PDEV_STATS_PUNCTURED_120 = 4,
  4020. HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS = 5
  4021. } HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_TYPE;
  4022. #define HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  4023. typedef struct {
  4024. htt_tlv_hdr_t tlv_hdr;
  4025. /**
  4026. * BIT [ 7 : 0] :- mac_id
  4027. * BIT [31 : 8] :- reserved
  4028. */
  4029. A_UINT32 mac_id__word;
  4030. A_UINT32 nsts;
  4031. /** Number of rx ldpc packets */
  4032. A_UINT32 rx_ldpc;
  4033. /** Number of rx rts packets */
  4034. A_UINT32 rts_cnt;
  4035. /** units = dB above noise floor */
  4036. A_UINT32 rssi_mgmt;
  4037. /** units = dB above noise floor */
  4038. A_UINT32 rssi_data;
  4039. /** units = dB above noise floor */
  4040. A_UINT32 rssi_comb;
  4041. A_UINT32 rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4042. /** element 0,1, ...7 -> NSS 1,2, ...8 */
  4043. A_UINT32 rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4044. A_UINT32 rx_dcm[HTT_RX_PDEV_STATS_NUM_DCM_COUNTERS];
  4045. A_UINT32 rx_stbc[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4046. /** element 0: 20 MHz, 1: 40 MHz, 2: 80 MHz, 3: 160 and 80+80 MHz */
  4047. A_UINT32 rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4048. A_UINT32 rx_pream[HTT_RX_PDEV_STATS_NUM_PREAMBLE_TYPES];
  4049. /** units = dB above noise floor */
  4050. A_UINT8 rssi_chain[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4051. /** Counters to track number of rx packets in each GI in each mcs (0-11) */
  4052. A_UINT32 rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4053. /** rx Signal Strength value in dBm unit */
  4054. A_INT32 rssi_in_dbm;
  4055. A_UINT32 rx_11ax_su_ext;
  4056. A_UINT32 rx_11ac_mumimo;
  4057. A_UINT32 rx_11ax_mumimo;
  4058. A_UINT32 rx_11ax_ofdma;
  4059. A_UINT32 txbf;
  4060. A_UINT32 rx_legacy_cck_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_CCK_STATS];
  4061. A_UINT32 rx_legacy_ofdm_rate[HTT_RX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  4062. A_UINT32 rx_active_dur_us_low;
  4063. A_UINT32 rx_active_dur_us_high;
  4064. /** number of times UL MU MIMO RX packets received */
  4065. A_UINT32 rx_11ax_ul_ofdma;
  4066. /** 11AX HE UL OFDMA RX TB PPDU MCS stats */
  4067. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4068. /** 11AX HE UL OFDMA RX TB PPDU GI stats */
  4069. A_UINT32 ul_ofdma_rx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4070. /**
  4071. * 11AX HE UL OFDMA RX TB PPDU NSS stats
  4072. * (Increments the individual user NSS in the OFDMA PPDU received)
  4073. */
  4074. A_UINT32 ul_ofdma_rx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4075. /** 11AX HE UL OFDMA RX TB PPDU BW stats */
  4076. A_UINT32 ul_ofdma_rx_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  4077. /** Number of times UL OFDMA TB PPDUs received with stbc */
  4078. A_UINT32 ul_ofdma_rx_stbc;
  4079. /** Number of times UL OFDMA TB PPDUs received with ldpc */
  4080. A_UINT32 ul_ofdma_rx_ldpc;
  4081. /**
  4082. * Number of non data PPDUs received for each degree (number of users)
  4083. * in UL OFDMA
  4084. */
  4085. A_UINT32 rx_ulofdma_non_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4086. /**
  4087. * Number of data ppdus received for each degree (number of users)
  4088. * in UL OFDMA
  4089. */
  4090. A_UINT32 rx_ulofdma_data_ppdu[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4091. /**
  4092. * Number of mpdus passed for each degree (number of users)
  4093. * in UL OFDMA TB PPDU
  4094. */
  4095. A_UINT32 rx_ulofdma_mpdu_ok[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4096. /**
  4097. * Number of mpdus failed for each degree (number of users)
  4098. * in UL OFDMA TB PPDU
  4099. */
  4100. A_UINT32 rx_ulofdma_mpdu_fail[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4101. A_UINT32 nss_count;
  4102. A_UINT32 pilot_count;
  4103. /** RxEVM stats in dB */
  4104. A_INT32 rx_pilot_evm_dB[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_RXEVM_MAX_PILOTS_PER_NSS];
  4105. /**
  4106. * EVM mean across pilots, computed as
  4107. * mean(10*log10(rx_pilot_evm_linear)) = mean(rx_pilot_evm_dB)
  4108. */
  4109. A_INT32 rx_pilot_evm_dB_mean[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4110. /** dBm units */
  4111. A_INT8 rx_ul_fd_rssi[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4112. /** per_chain_rssi_pkt_type:
  4113. * This field shows what type of rx frame the per-chain RSSI was computed
  4114. * on, by recording the frame type and sub-type as bit-fields within this
  4115. * field:
  4116. * BIT [3 : 0] :- IEEE80211_FC0_TYPE
  4117. * BIT [7 : 4] :- IEEE80211_FC0_SUBTYPE
  4118. * BIT [31 : 8] :- Reserved
  4119. */
  4120. A_UINT32 per_chain_rssi_pkt_type;
  4121. A_INT8 rx_per_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4122. A_UINT32 rx_su_ndpa;
  4123. A_UINT32 rx_11ax_su_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4124. A_UINT32 rx_mu_ndpa;
  4125. A_UINT32 rx_11ax_mu_txbf_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4126. A_UINT32 rx_br_poll;
  4127. A_UINT32 rx_11ax_dl_ofdma_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4128. A_UINT32 rx_11ax_dl_ofdma_ru[HTT_RX_PDEV_STATS_NUM_RU_SIZE_COUNTERS];
  4129. /**
  4130. * Number of non data ppdus received for each degree (number of users)
  4131. * with UL MUMIMO
  4132. */
  4133. A_UINT32 rx_ulmumimo_non_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4134. /**
  4135. * Number of data ppdus received for each degree (number of users)
  4136. * with UL MUMIMO
  4137. */
  4138. A_UINT32 rx_ulmumimo_data_ppdu[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4139. /**
  4140. * Number of mpdus passed for each degree (number of users)
  4141. * with UL MUMIMO TB PPDU
  4142. */
  4143. A_UINT32 rx_ulmumimo_mpdu_ok[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4144. /**
  4145. * Number of mpdus failed for each degree (number of users)
  4146. * with UL MUMIMO TB PPDU
  4147. */
  4148. A_UINT32 rx_ulmumimo_mpdu_fail[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER];
  4149. /**
  4150. * Number of non data ppdus received for each degree (number of users)
  4151. * in UL OFDMA
  4152. */
  4153. A_UINT32 rx_ulofdma_non_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4154. /**
  4155. * Number of data ppdus received for each degree (number of users)
  4156. *in UL OFDMA
  4157. */
  4158. A_UINT32 rx_ulofdma_data_nusers[HTT_RX_PDEV_MAX_OFDMA_NUM_USER];
  4159. /*
  4160. * NOTE - this TLV is already large enough that it causes the HTT message
  4161. * carrying it to be nearly at the message size limit that applies to
  4162. * many targets/hosts.
  4163. * No further fields should be added to this TLV without very careful
  4164. * review to ensure the size increase is acceptable.
  4165. */
  4166. } htt_rx_pdev_rate_stats_tlv;
  4167. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE
  4168. * TLV_TAGS:
  4169. * - HTT_STATS_RX_PDEV_RATE_STATS_TAG
  4170. */
  4171. /* NOTE:
  4172. * This structure is for documentation, and cannot be safely used directly.
  4173. * Instead, use the constituent TLV structures to fill/parse.
  4174. */
  4175. typedef struct {
  4176. htt_rx_pdev_rate_stats_tlv rate_tlv;
  4177. } htt_rx_pdev_rate_stats_t;
  4178. typedef struct {
  4179. htt_tlv_hdr_t tlv_hdr;
  4180. /** units = dB above noise floor */
  4181. A_UINT8 rssi_chain_ext[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4182. A_INT8 rx_per_chain_rssi_ext_in_dbm[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BW_EXT_COUNTERS];
  4183. /** rx mcast signal strength value in dBm unit */
  4184. A_INT32 rssi_mcast_in_dbm;
  4185. /** rx mgmt packet signal Strength value in dBm unit */
  4186. A_INT32 rssi_mgmt_in_dbm;
  4187. /*
  4188. * Stats for MCS 0-13 since rx_pdev_rate_stats_tlv cannot be updated,
  4189. * due to message size limitations.
  4190. */
  4191. A_UINT32 rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4192. A_UINT32 rx_stbc_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4193. A_UINT32 rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4194. A_UINT32 ul_ofdma_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4195. A_UINT32 ul_ofdma_rx_gi_ext[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4196. A_UINT32 rx_11ax_su_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4197. A_UINT32 rx_11ax_mu_txbf_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4198. A_UINT32 rx_11ax_dl_ofdma_mcs_ext[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS_EXT];
  4199. /* MCS 14,15 */
  4200. A_UINT32 rx_mcs_ext_2[HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4201. A_UINT32 rx_bw_ext[HTT_RX_PDEV_STATS_NUM_BW_EXT2_COUNTERS];
  4202. A_UINT32 rx_gi_ext_2[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA2_MCS_COUNTERS];
  4203. A_UINT32 rx_su_punctured_mode[HTT_RX_PDEV_STATS_NUM_PUNCTURED_MODE_COUNTERS];
  4204. A_UINT32 reduced_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4205. } htt_rx_pdev_rate_ext_stats_tlv;
  4206. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX_RATE_EXT
  4207. * TLV_TAGS:
  4208. * - HTT_STATS_RX_PDEV_RATE_EXT_STATS_TAG
  4209. */
  4210. /* NOTE:
  4211. * This structure is for documentation, and cannot be safely used directly.
  4212. * Instead, use the constituent TLV structures to fill/parse.
  4213. */
  4214. typedef struct {
  4215. htt_rx_pdev_rate_ext_stats_tlv rate_tlv;
  4216. } htt_rx_pdev_rate_ext_stats_t;
  4217. #define HTT_STATS_CMN_MAC_ID_M 0x000000ff
  4218. #define HTT_STATS_CMN_MAC_ID_S 0
  4219. #define HTT_STATS_CMN_MAC_ID_GET(_var) \
  4220. (((_var) & HTT_STATS_CMN_MAC_ID_M) >> \
  4221. HTT_STATS_CMN_MAC_ID_S)
  4222. #define HTT_STATS_CMN_MAC_ID_SET(_var, _val) \
  4223. do { \
  4224. HTT_CHECK_SET_VAL(HTT_STATS_CMN_MAC_ID, _val); \
  4225. ((_var) |= ((_val) << HTT_STATS_CMN_MAC_ID_S)); \
  4226. } while (0)
  4227. #define HTT_RX_UL_MAX_UPLINK_RSSI_TRACK 5
  4228. typedef struct {
  4229. htt_tlv_hdr_t tlv_hdr;
  4230. /**
  4231. * BIT [ 7 : 0] :- mac_id
  4232. * BIT [31 : 8] :- reserved
  4233. */
  4234. A_UINT32 mac_id__word;
  4235. A_UINT32 rx_11ax_ul_ofdma;
  4236. A_UINT32 ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4237. A_UINT32 ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4238. A_UINT32 ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4239. A_UINT32 ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4240. A_UINT32 ul_ofdma_rx_stbc;
  4241. A_UINT32 ul_ofdma_rx_ldpc;
  4242. /*
  4243. * These are arrays to hold the number of PPDUs that we received per RU.
  4244. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4245. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4246. */
  4247. A_UINT32 rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4248. A_UINT32 rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_RU_SIZE_160MHZ_CNTRS]; /* ppdu level */
  4249. /*
  4250. * These arrays hold Target RSSI (rx power the AP wants),
  4251. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4252. * which can be identified by AIDs, during trigger based RX.
  4253. * Array acts a circular buffer and holds values for last 5 STAs
  4254. * in the same order as RX.
  4255. */
  4256. /**
  4257. * STA AID array for identifying which STA the
  4258. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4259. */
  4260. A_UINT32 uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4261. /**
  4262. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4263. */
  4264. A_INT32 uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4265. /**
  4266. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4267. */
  4268. A_INT32 uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4269. /**
  4270. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4271. */
  4272. A_UINT32 uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4273. A_UINT32 reduced_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4274. } htt_rx_pdev_ul_trigger_stats_tlv;
  4275. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4276. * TLV_TAGS:
  4277. * - HTT_STATS_RX_PDEV_UL_TRIG_STATS_TAG
  4278. * NOTE:
  4279. * This structure is for documentation, and cannot be safely used directly.
  4280. * Instead, use the constituent TLV structures to fill/parse.
  4281. */
  4282. typedef struct {
  4283. htt_rx_pdev_ul_trigger_stats_tlv ul_trigger_tlv;
  4284. } htt_rx_pdev_ul_trigger_stats_t;
  4285. typedef struct {
  4286. htt_tlv_hdr_t tlv_hdr;
  4287. /**
  4288. * BIT [ 7 : 0] :- mac_id
  4289. * BIT [31 : 8] :- reserved
  4290. */
  4291. A_UINT32 mac_id__word;
  4292. A_UINT32 rx_11be_ul_ofdma;
  4293. A_UINT32 be_ul_ofdma_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4294. A_UINT32 be_ul_ofdma_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4295. A_UINT32 be_ul_ofdma_rx_nss[HTT_RX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  4296. A_UINT32 be_ul_ofdma_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4297. A_UINT32 be_ul_ofdma_rx_stbc;
  4298. A_UINT32 be_ul_ofdma_rx_ldpc;
  4299. /*
  4300. * These are arrays to hold the number of PPDUs that we received per RU.
  4301. * E.g. PPDUs (data or non data) received in RU26 will be incremented in
  4302. * array offset 0 and similarly RU52 will be incremented in array offset 1
  4303. */
  4304. /** PPDU level */
  4305. A_UINT32 be_rx_ulofdma_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4306. /** PPDU level */
  4307. A_UINT32 be_rx_ulofdma_non_data_ru_size_ppdu[HTT_RX_PDEV_STATS_NUM_BE_RU_SIZE_COUNTERS];
  4308. /*
  4309. * These arrays hold Target RSSI (rx power the AP wants),
  4310. * FD RSSI (rx power the AP sees) & Power headroom values of STAs
  4311. * which can be identified by AIDs, during trigger based RX.
  4312. * Array acts a circular buffer and holds values for last 5 STAs
  4313. * in the same order as RX.
  4314. */
  4315. /**
  4316. * STA AID array for identifying which STA the
  4317. * Target-RSSI / FD-RSSI / pwr headroom stats are for
  4318. */
  4319. A_UINT32 be_uplink_sta_aid[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4320. /**
  4321. * Trig Target RSSI for STA AID in same index - UNIT(dBm)
  4322. */
  4323. A_INT32 be_uplink_sta_target_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4324. /**
  4325. * Trig FD RSSI from STA AID in same index - UNIT(dBm)
  4326. */
  4327. A_INT32 be_uplink_sta_fd_rssi[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4328. /**
  4329. * Trig power headroom for STA AID in same idx - UNIT(dB)
  4330. */
  4331. A_UINT32 be_uplink_sta_power_headroom[HTT_RX_UL_MAX_UPLINK_RSSI_TRACK];
  4332. } htt_rx_pdev_be_ul_trigger_stats_tlv;
  4333. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_TRIG_STATS
  4334. * TLV_TAGS:
  4335. * - HTT_STATS_RX_PDEV_BE_UL_TRIG_STATS_TAG
  4336. * NOTE:
  4337. * This structure is for documentation, and cannot be safely used directly.
  4338. * Instead, use the constituent TLV structures to fill/parse.
  4339. */
  4340. typedef struct {
  4341. htt_rx_pdev_be_ul_trigger_stats_tlv ul_trigger_tlv;
  4342. } htt_rx_pdev_be_ul_trigger_stats_t;
  4343. typedef struct {
  4344. htt_tlv_hdr_t tlv_hdr;
  4345. A_UINT32 user_index;
  4346. /** PPDU level */
  4347. A_UINT32 rx_ulofdma_non_data_ppdu;
  4348. /** PPDU level */
  4349. A_UINT32 rx_ulofdma_data_ppdu;
  4350. /** MPDU level */
  4351. A_UINT32 rx_ulofdma_mpdu_ok;
  4352. /** MPDU level */
  4353. A_UINT32 rx_ulofdma_mpdu_fail;
  4354. A_UINT32 rx_ulofdma_non_data_nusers;
  4355. A_UINT32 rx_ulofdma_data_nusers;
  4356. } htt_rx_pdev_ul_ofdma_user_stats_tlv;
  4357. typedef struct {
  4358. htt_tlv_hdr_t tlv_hdr;
  4359. A_UINT32 user_index;
  4360. /** PPDU level */
  4361. A_UINT32 rx_ulmumimo_non_data_ppdu;
  4362. /** PPDU level */
  4363. A_UINT32 rx_ulmumimo_data_ppdu;
  4364. /** MPDU level */
  4365. A_UINT32 rx_ulmumimo_mpdu_ok;
  4366. /** MPDU level */
  4367. A_UINT32 rx_ulmumimo_mpdu_fail;
  4368. } htt_rx_pdev_ul_mimo_user_stats_tlv;
  4369. typedef struct {
  4370. htt_tlv_hdr_t tlv_hdr;
  4371. A_UINT32 user_index;
  4372. /** PPDU level */
  4373. A_UINT32 be_rx_ulmumimo_non_data_ppdu;
  4374. /** PPDU level */
  4375. A_UINT32 be_rx_ulmumimo_data_ppdu;
  4376. /** MPDU level */
  4377. A_UINT32 be_rx_ulmumimo_mpdu_ok;
  4378. /** MPDU level */
  4379. A_UINT32 be_rx_ulmumimo_mpdu_fail;
  4380. } htt_rx_pdev_be_ul_mimo_user_stats_tlv;
  4381. /* == RX PDEV/SOC STATS == */
  4382. typedef struct {
  4383. htt_tlv_hdr_t tlv_hdr;
  4384. /**
  4385. * BIT [7:0] :- mac_id
  4386. * BIT [31:8] :- reserved
  4387. *
  4388. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4389. */
  4390. A_UINT32 mac_id__word;
  4391. /** Number of times UL MUMIMO RX packets received */
  4392. A_UINT32 rx_11ax_ul_mumimo;
  4393. /** 11AX HE UL MU-MIMO RX TB PPDU MCS stats */
  4394. A_UINT32 ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4395. /**
  4396. * 11AX HE UL MU-MIMO RX GI & LTF stats.
  4397. * Index 0 indicates 1xLTF + 1.6 msec GI
  4398. * Index 1 indicates 2xLTF + 1.6 msec GI
  4399. * Index 2 indicates 4xLTF + 3.2 msec GI
  4400. */
  4401. A_UINT32 ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_MCS_COUNTERS];
  4402. /**
  4403. * 11AX HE UL MU-MIMO RX TB PPDU NSS stats
  4404. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4405. */
  4406. A_UINT32 ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4407. /** 11AX HE UL MU-MIMO RX TB PPDU BW stats */
  4408. A_UINT32 ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4409. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4410. A_UINT32 ul_mumimo_rx_stbc;
  4411. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4412. A_UINT32 ul_mumimo_rx_ldpc;
  4413. /* Stats for MCS 12/13 */
  4414. A_UINT32 ul_mumimo_rx_mcs_ext[HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4415. A_UINT32 ul_mumimo_rx_gi_ext[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_EXTRA_MCS_COUNTERS];
  4416. /** RSSI in dBm for Rx TB PPDUs */
  4417. A_INT8 rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_TOTAL_BW_COUNTERS];
  4418. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4419. A_INT8 rx_ul_mumimo_target_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4420. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4421. A_INT8 rx_ul_mumimo_fd_rssi[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4422. /** Average pilot EVM measued for RX UL TB PPDU */
  4423. A_INT8 rx_ulmumimo_pilot_evm_dB_mean[HTT_TX_PDEV_STATS_NUM_UL_MUMIMO_USER_STATS][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4424. A_UINT32 reduced_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_REDUCED_CHAN_TYPES][HTT_RX_PDEV_STATS_NUM_BW_COUNTERS];
  4425. } htt_rx_pdev_ul_mumimo_trig_stats_tlv;
  4426. typedef struct {
  4427. htt_tlv_hdr_t tlv_hdr;
  4428. /**
  4429. * BIT [7:0] :- mac_id
  4430. * BIT [31:8] :- reserved
  4431. *
  4432. * Refer to HTT_STATS_CMN_MAC_ID_GET/SET macros.
  4433. */
  4434. A_UINT32 mac_id__word;
  4435. /** Number of times UL MUMIMO RX packets received */
  4436. A_UINT32 rx_11be_ul_mumimo;
  4437. /** 11BE EHT UL MU-MIMO RX TB PPDU MCS stats */
  4438. A_UINT32 be_ul_mumimo_rx_mcs[HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4439. /**
  4440. * 11BE EHT UL MU-MIMO RX GI & LTF stats.
  4441. * Index 0 indicates 1xLTF + 1.6 msec GI
  4442. * Index 1 indicates 2xLTF + 1.6 msec GI
  4443. * Index 2 indicates 4xLTF + 3.2 msec GI
  4444. */
  4445. A_UINT32 be_ul_mumimo_rx_gi[HTT_RX_PDEV_STATS_NUM_GI_COUNTERS][HTT_RX_PDEV_STATS_NUM_BE_MCS_COUNTERS];
  4446. /**
  4447. * 11BE EHT UL MU-MIMO RX TB PPDU NSS stats
  4448. * (Increments the individual user NSS in the UL MU MIMO PPDU received)
  4449. */
  4450. A_UINT32 be_ul_mumimo_rx_nss[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4451. /** 11BE EHT UL MU-MIMO RX TB PPDU BW stats */
  4452. A_UINT32 be_ul_mumimo_rx_bw[HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4453. /** Number of times UL MUMIMO TB PPDUs received with STBC */
  4454. A_UINT32 be_ul_mumimo_rx_stbc;
  4455. /** Number of times UL MUMIMO TB PPDUs received with LDPC */
  4456. A_UINT32 be_ul_mumimo_rx_ldpc;
  4457. /** RSSI in dBm for Rx TB PPDUs */
  4458. A_INT8 be_rx_ul_mumimo_chain_rssi_in_dbm[HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4459. /** Target RSSI programmed in UL MUMIMO triggers (units dBm) */
  4460. A_INT8 be_rx_ul_mumimo_target_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_NUM_BE_BW_COUNTERS];
  4461. /** FD RSSI measured for Rx UL TB PPDUs (units dBm) */
  4462. A_INT8 be_rx_ul_mumimo_fd_rssi[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4463. /** Average pilot EVM measued for RX UL TB PPDU */
  4464. A_INT8 be_rx_ulmumimo_pilot_evm_dB_mean[HTT_RX_PDEV_MAX_ULMUMIMO_NUM_USER][HTT_RX_PDEV_STATS_ULMUMIMO_NUM_SPATIAL_STREAMS];
  4465. } htt_rx_pdev_ul_mumimo_trig_be_stats_tlv;
  4466. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_UL_MUMIMO_TRIG_STATS
  4467. * TLV_TAGS:
  4468. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_STATS_TAG
  4469. * - HTT_STATS_RX_PDEV_UL_MUMIMO_TRIG_BE_STATS_TAG
  4470. */
  4471. typedef struct {
  4472. htt_rx_pdev_ul_mumimo_trig_stats_tlv ul_mumimo_trig_tlv;
  4473. htt_rx_pdev_ul_mumimo_trig_be_stats_tlv ul_mumimo_trig_be_tlv;
  4474. } htt_rx_pdev_ul_mumimo_trig_stats_t;
  4475. typedef struct {
  4476. htt_tlv_hdr_t tlv_hdr;
  4477. /** Num Packets received on REO FW ring */
  4478. A_UINT32 fw_reo_ring_data_msdu;
  4479. /** Num bc/mc packets indicated from fw to host */
  4480. A_UINT32 fw_to_host_data_msdu_bcmc;
  4481. /** Num unicast packets indicated from fw to host */
  4482. A_UINT32 fw_to_host_data_msdu_uc;
  4483. /** Num remote buf recycle from offload */
  4484. A_UINT32 ofld_remote_data_buf_recycle_cnt;
  4485. /** Num remote free buf given to offload */
  4486. A_UINT32 ofld_remote_free_buf_indication_cnt;
  4487. /** Num unicast packets from local path indicated to host */
  4488. A_UINT32 ofld_buf_to_host_data_msdu_uc;
  4489. /** Num unicast packets from REO indicated to host */
  4490. A_UINT32 reo_fw_ring_to_host_data_msdu_uc;
  4491. /** Num Packets received from WBM SW1 ring */
  4492. A_UINT32 wbm_sw_ring_reap;
  4493. /** Num packets from WBM forwarded from fw to host via WBM */
  4494. A_UINT32 wbm_forward_to_host_cnt;
  4495. /** Num packets from WBM recycled to target refill ring */
  4496. A_UINT32 wbm_target_recycle_cnt;
  4497. /**
  4498. * Total Num of recycled to refill ring,
  4499. * including packets from WBM and REO
  4500. */
  4501. A_UINT32 target_refill_ring_recycle_cnt;
  4502. } htt_rx_soc_fw_stats_tlv;
  4503. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4504. /* NOTE: Variable length TLV, use length spec to infer array size */
  4505. typedef struct {
  4506. htt_tlv_hdr_t tlv_hdr;
  4507. /** Num ring empty encountered */
  4508. A_UINT32 refill_ring_empty_cnt[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4509. } htt_rx_soc_fw_refill_ring_empty_tlv_v;
  4510. #define HTT_RX_SOC_FW_REFILL_RING_EMPTY_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4511. /* NOTE: Variable length TLV, use length spec to infer array size */
  4512. typedef struct {
  4513. htt_tlv_hdr_t tlv_hdr;
  4514. /** Num total buf refilled from refill ring */
  4515. A_UINT32 refill_ring_num_refill[1]; /* HTT_RX_STATS_REFILL_MAX_RING */
  4516. } htt_rx_soc_fw_refill_ring_num_refill_tlv_v;
  4517. /* RXDMA error code from WBM released packets */
  4518. typedef enum {
  4519. HTT_RX_RXDMA_OVERFLOW_ERR = 0,
  4520. HTT_RX_RXDMA_MPDU_LENGTH_ERR = 1,
  4521. HTT_RX_RXDMA_FCS_ERR = 2,
  4522. HTT_RX_RXDMA_DECRYPT_ERR = 3,
  4523. HTT_RX_RXDMA_TKIP_MIC_ERR = 4,
  4524. HTT_RX_RXDMA_UNECRYPTED_ERR = 5,
  4525. HTT_RX_RXDMA_MSDU_LEN_ERR = 6,
  4526. HTT_RX_RXDMA_MSDU_LIMIT_ERR = 7,
  4527. HTT_RX_RXDMA_WIFI_PARSE_ERR = 8,
  4528. HTT_RX_RXDMA_AMSDU_PARSE_ERR = 9,
  4529. HTT_RX_RXDMA_SA_TIMEOUT_ERR = 10,
  4530. HTT_RX_RXDMA_DA_TIMEOUT_ERR = 11,
  4531. HTT_RX_RXDMA_FLOW_TIMEOUT_ERR = 12,
  4532. HTT_RX_RXDMA_FLUSH_REQUEST = 13,
  4533. HTT_RX_RXDMA_ERR_CODE_RVSD0 = 14,
  4534. HTT_RX_RXDMA_ERR_CODE_RVSD1 = 15,
  4535. /*
  4536. * This MAX_ERR_CODE should not be used in any host/target messages,
  4537. * so that even though it is defined within a host/target interface
  4538. * definition header file, it isn't actually part of the host/target
  4539. * interface, and thus can be modified.
  4540. */
  4541. HTT_RX_RXDMA_MAX_ERR_CODE
  4542. } htt_rx_rxdma_error_code_enum;
  4543. /* NOTE: Variable length TLV, use length spec to infer array size */
  4544. typedef struct {
  4545. htt_tlv_hdr_t tlv_hdr;
  4546. /** NOTE:
  4547. * The mapping of RXDMA error types to rxdma_err array elements is HW dependent.
  4548. * It is expected but not required that the target will provide a rxdma_err element
  4549. * for each of the htt_rx_rxdma_error_code_enum values, up to but not including
  4550. * MAX_ERR_CODE. The host should ignore any array elements whose
  4551. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4552. */
  4553. A_UINT32 rxdma_err[1]; /* HTT_RX_RXDMA_MAX_ERR_CODE */
  4554. } htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v;
  4555. /* REO error code from WBM released packets */
  4556. typedef enum {
  4557. HTT_RX_REO_QUEUE_DESC_ADDR_ZERO = 0,
  4558. HTT_RX_REO_QUEUE_DESC_NOT_VALID = 1,
  4559. HTT_RX_AMPDU_IN_NON_BA = 2,
  4560. HTT_RX_NON_BA_DUPLICATE = 3,
  4561. HTT_RX_BA_DUPLICATE = 4,
  4562. HTT_RX_REGULAR_FRAME_2K_JUMP = 5,
  4563. HTT_RX_BAR_FRAME_2K_JUMP = 6,
  4564. HTT_RX_REGULAR_FRAME_OOR = 7,
  4565. HTT_RX_BAR_FRAME_OOR = 8,
  4566. HTT_RX_BAR_FRAME_NO_BA_SESSION = 9,
  4567. HTT_RX_BAR_FRAME_SN_EQUALS_SSN = 10,
  4568. HTT_RX_PN_CHECK_FAILED = 11,
  4569. HTT_RX_2K_ERROR_HANDLING_FLAG_SET = 12,
  4570. HTT_RX_PN_ERROR_HANDLING_FLAG_SET = 13,
  4571. HTT_RX_QUEUE_DESCRIPTOR_BLOCKED_SET = 14,
  4572. HTT_RX_REO_ERR_CODE_RVSD = 15,
  4573. /*
  4574. * This MAX_ERR_CODE should not be used in any host/target messages,
  4575. * so that even though it is defined within a host/target interface
  4576. * definition header file, it isn't actually part of the host/target
  4577. * interface, and thus can be modified.
  4578. */
  4579. HTT_RX_REO_MAX_ERR_CODE
  4580. } htt_rx_reo_error_code_enum;
  4581. /* NOTE: Variable length TLV, use length spec to infer array size */
  4582. typedef struct {
  4583. htt_tlv_hdr_t tlv_hdr;
  4584. /** NOTE:
  4585. * The mapping of REO error types to reo_err array elements is HW dependent.
  4586. * It is expected but not required that the target will provide a rxdma_err element
  4587. * for each of the htt_rx_reo_error_code_enum values, up to but not including
  4588. * MAX_ERR_CODE. The host should ignore any array elements whose
  4589. * indices are >= the MAX_ERR_CODE value the host was compiled with.
  4590. */
  4591. A_UINT32 reo_err[1]; /* HTT_RX_REO_MAX_ERR_CODE */
  4592. } htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v;
  4593. /* NOTE:
  4594. * This structure is for documentation, and cannot be safely used directly.
  4595. * Instead, use the constituent TLV structures to fill/parse.
  4596. */
  4597. typedef struct {
  4598. htt_rx_soc_fw_stats_tlv fw_tlv;
  4599. htt_rx_soc_fw_refill_ring_empty_tlv_v fw_refill_ring_empty_tlv;
  4600. htt_rx_soc_fw_refill_ring_num_refill_tlv_v fw_refill_ring_num_refill_tlv;
  4601. htt_rx_soc_fw_refill_ring_num_rxdma_err_tlv_v fw_refill_ring_num_rxdma_err_tlv;
  4602. htt_rx_soc_fw_refill_ring_num_reo_err_tlv_v fw_refill_ring_num_reo_err_tlv;
  4603. } htt_rx_soc_stats_t;
  4604. /* == RX PDEV STATS == */
  4605. #define HTT_RX_PDEV_FW_STATS_MAC_ID_M 0x000000ff
  4606. #define HTT_RX_PDEV_FW_STATS_MAC_ID_S 0
  4607. #define HTT_RX_PDEV_FW_STATS_MAC_ID_GET(_var) \
  4608. (((_var) & HTT_RX_PDEV_FW_STATS_MAC_ID_M) >> \
  4609. HTT_RX_PDEV_FW_STATS_MAC_ID_S)
  4610. #define HTT_RX_PDEV_FW_STATS_MAC_ID_SET(_var, _val) \
  4611. do { \
  4612. HTT_CHECK_SET_VAL(HTT_RX_PDEV_FW_STATS_MAC_ID, _val); \
  4613. ((_var) |= ((_val) << HTT_RX_PDEV_FW_STATS_MAC_ID_S)); \
  4614. } while (0)
  4615. typedef struct {
  4616. htt_tlv_hdr_t tlv_hdr;
  4617. /**
  4618. * BIT [ 7 : 0] :- mac_id
  4619. * BIT [31 : 8] :- reserved
  4620. */
  4621. A_UINT32 mac_id__word;
  4622. /** Num PPDU status processed from HW */
  4623. A_UINT32 ppdu_recvd;
  4624. /** Num MPDU across PPDUs with FCS ok */
  4625. A_UINT32 mpdu_cnt_fcs_ok;
  4626. /** Num MPDU across PPDUs with FCS err */
  4627. A_UINT32 mpdu_cnt_fcs_err;
  4628. /** Num MSDU across PPDUs */
  4629. A_UINT32 tcp_msdu_cnt;
  4630. /** Num MSDU across PPDUs */
  4631. A_UINT32 tcp_ack_msdu_cnt;
  4632. /** Num MSDU across PPDUs */
  4633. A_UINT32 udp_msdu_cnt;
  4634. /** Num MSDU across PPDUs */
  4635. A_UINT32 other_msdu_cnt;
  4636. /** Num MPDU on FW ring indicated */
  4637. A_UINT32 fw_ring_mpdu_ind;
  4638. /** Num MGMT MPDU given to protocol */
  4639. A_UINT32 fw_ring_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4640. /** Num ctrl MPDU given to protocol */
  4641. A_UINT32 fw_ring_ctrl_subtype[HTT_STATS_SUBTYPE_MAX];
  4642. /** Num mcast data packet received */
  4643. A_UINT32 fw_ring_mcast_data_msdu;
  4644. /** Num broadcast data packet received */
  4645. A_UINT32 fw_ring_bcast_data_msdu;
  4646. /** Num unicast data packet received */
  4647. A_UINT32 fw_ring_ucast_data_msdu;
  4648. /** Num null data packet received */
  4649. A_UINT32 fw_ring_null_data_msdu;
  4650. /** Num MPDU on FW ring dropped */
  4651. A_UINT32 fw_ring_mpdu_drop;
  4652. /** Num buf indication to offload */
  4653. A_UINT32 ofld_local_data_ind_cnt;
  4654. /** Num buf recycle from offload */
  4655. A_UINT32 ofld_local_data_buf_recycle_cnt;
  4656. /** Num buf indication to data_rx */
  4657. A_UINT32 drx_local_data_ind_cnt;
  4658. /** Num buf recycle from data_rx */
  4659. A_UINT32 drx_local_data_buf_recycle_cnt;
  4660. /** Num buf indication to protocol */
  4661. A_UINT32 local_nondata_ind_cnt;
  4662. /** Num buf recycle from protocol */
  4663. A_UINT32 local_nondata_buf_recycle_cnt;
  4664. /** Num buf fed */
  4665. A_UINT32 fw_status_buf_ring_refill_cnt;
  4666. /** Num ring empty encountered */
  4667. A_UINT32 fw_status_buf_ring_empty_cnt;
  4668. /** Num buf fed */
  4669. A_UINT32 fw_pkt_buf_ring_refill_cnt;
  4670. /** Num ring empty encountered */
  4671. A_UINT32 fw_pkt_buf_ring_empty_cnt;
  4672. /** Num buf fed */
  4673. A_UINT32 fw_link_buf_ring_refill_cnt;
  4674. /** Num ring empty encountered */
  4675. A_UINT32 fw_link_buf_ring_empty_cnt;
  4676. /** Num buf fed */
  4677. A_UINT32 host_pkt_buf_ring_refill_cnt;
  4678. /** Num ring empty encountered */
  4679. A_UINT32 host_pkt_buf_ring_empty_cnt;
  4680. /** Num buf fed */
  4681. A_UINT32 mon_pkt_buf_ring_refill_cnt;
  4682. /** Num ring empty encountered */
  4683. A_UINT32 mon_pkt_buf_ring_empty_cnt;
  4684. /** Num buf fed */
  4685. A_UINT32 mon_status_buf_ring_refill_cnt;
  4686. /** Num ring empty encountered */
  4687. A_UINT32 mon_status_buf_ring_empty_cnt;
  4688. /** Num buf fed */
  4689. A_UINT32 mon_desc_buf_ring_refill_cnt;
  4690. /** Num ring empty encountered */
  4691. A_UINT32 mon_desc_buf_ring_empty_cnt;
  4692. /** Num buf fed */
  4693. A_UINT32 mon_dest_ring_update_cnt;
  4694. /** Num ring full encountered */
  4695. A_UINT32 mon_dest_ring_full_cnt;
  4696. /** Num rx suspend is attempted */
  4697. A_UINT32 rx_suspend_cnt;
  4698. /** Num rx suspend failed */
  4699. A_UINT32 rx_suspend_fail_cnt;
  4700. /** Num rx resume attempted */
  4701. A_UINT32 rx_resume_cnt;
  4702. /** Num rx resume failed */
  4703. A_UINT32 rx_resume_fail_cnt;
  4704. /** Num rx ring switch */
  4705. A_UINT32 rx_ring_switch_cnt;
  4706. /** Num rx ring restore */
  4707. A_UINT32 rx_ring_restore_cnt;
  4708. /** Num rx flush issued */
  4709. A_UINT32 rx_flush_cnt;
  4710. /** Num rx recovery */
  4711. A_UINT32 rx_recovery_reset_cnt;
  4712. } htt_rx_pdev_fw_stats_tlv;
  4713. typedef struct {
  4714. htt_tlv_hdr_t tlv_hdr;
  4715. /** peer mac address */
  4716. htt_mac_addr peer_mac_addr;
  4717. /** Num of tx mgmt frames with subtype on peer level */
  4718. A_UINT32 peer_tx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4719. /** Num of rx mgmt frames with subtype on peer level */
  4720. A_UINT32 peer_rx_mgmt_subtype[HTT_STATS_SUBTYPE_MAX];
  4721. } htt_peer_ctrl_path_txrx_stats_tlv;
  4722. #define HTT_STATS_PHY_ERR_MAX 43
  4723. typedef struct {
  4724. htt_tlv_hdr_t tlv_hdr;
  4725. /**
  4726. * BIT [ 7 : 0] :- mac_id
  4727. * BIT [31 : 8] :- reserved
  4728. */
  4729. A_UINT32 mac_id__word;
  4730. /** Num of phy err */
  4731. A_UINT32 total_phy_err_cnt;
  4732. /** Counts of different types of phy errs
  4733. * The mapping of PHY error types to phy_err array elements is HW dependent.
  4734. * The only currently-supported mapping is shown below:
  4735. *
  4736. * 0 phyrx_err_phy_off Reception aborted due to receiving a PHY_OFF TLV
  4737. * 1 phyrx_err_synth_off
  4738. * 2 phyrx_err_ofdma_timing
  4739. * 3 phyrx_err_ofdma_signal_parity
  4740. * 4 phyrx_err_ofdma_rate_illegal
  4741. * 5 phyrx_err_ofdma_length_illegal
  4742. * 6 phyrx_err_ofdma_restart
  4743. * 7 phyrx_err_ofdma_service
  4744. * 8 phyrx_err_ppdu_ofdma_power_drop
  4745. * 9 phyrx_err_cck_blokker
  4746. * 10 phyrx_err_cck_timing
  4747. * 11 phyrx_err_cck_header_crc
  4748. * 12 phyrx_err_cck_rate_illegal
  4749. * 13 phyrx_err_cck_length_illegal
  4750. * 14 phyrx_err_cck_restart
  4751. * 15 phyrx_err_cck_service
  4752. * 16 phyrx_err_cck_power_drop
  4753. * 17 phyrx_err_ht_crc_err
  4754. * 18 phyrx_err_ht_length_illegal
  4755. * 19 phyrx_err_ht_rate_illegal
  4756. * 20 phyrx_err_ht_zlf
  4757. * 21 phyrx_err_false_radar_ext
  4758. * 22 phyrx_err_green_field
  4759. * 23 phyrx_err_bw_gt_dyn_bw
  4760. * 24 phyrx_err_leg_ht_mismatch
  4761. * 25 phyrx_err_vht_crc_error
  4762. * 26 phyrx_err_vht_siga_unsupported
  4763. * 27 phyrx_err_vht_lsig_len_invalid
  4764. * 28 phyrx_err_vht_ndp_or_zlf
  4765. * 29 phyrx_err_vht_nsym_lt_zero
  4766. * 30 phyrx_err_vht_rx_extra_symbol_mismatch
  4767. * 31 phyrx_err_vht_rx_skip_group_id0
  4768. * 32 phyrx_err_vht_rx_skip_group_id1to62
  4769. * 33 phyrx_err_vht_rx_skip_group_id63
  4770. * 34 phyrx_err_ofdm_ldpc_decoder_disabled
  4771. * 35 phyrx_err_defer_nap
  4772. * 36 phyrx_err_fdomain_timeout
  4773. * 37 phyrx_err_lsig_rel_check
  4774. * 38 phyrx_err_bt_collision
  4775. * 39 phyrx_err_unsupported_mu_feedback
  4776. * 40 phyrx_err_ppdu_tx_interrupt_rx
  4777. * 41 phyrx_err_unsupported_cbf
  4778. * 42 phyrx_err_other
  4779. */
  4780. A_UINT32 phy_err[HTT_STATS_PHY_ERR_MAX];
  4781. } htt_rx_pdev_fw_stats_phy_err_tlv;
  4782. #define HTT_RX_PDEV_FW_RING_MPDU_ERR_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4783. /* NOTE: Variable length TLV, use length spec to infer array size */
  4784. typedef struct {
  4785. htt_tlv_hdr_t tlv_hdr;
  4786. /** Num error MPDU for each RxDMA error type */
  4787. A_UINT32 fw_ring_mpdu_err[1]; /* HTT_RX_STATS_RXDMA_MAX_ERR */
  4788. } htt_rx_pdev_fw_ring_mpdu_err_tlv_v;
  4789. #define HTT_RX_PDEV_FW_MPDU_DROP_TLV_SZ(_num_elems) (sizeof(A_UINT32) * (_num_elems))
  4790. /* NOTE: Variable length TLV, use length spec to infer array size */
  4791. typedef struct {
  4792. htt_tlv_hdr_t tlv_hdr;
  4793. /** Num MPDU dropped */
  4794. A_UINT32 fw_mpdu_drop[1]; /* HTT_RX_STATS_FW_DROP_REASON_MAX */
  4795. } htt_rx_pdev_fw_mpdu_drop_tlv_v;
  4796. /* STATS_TYPE : HTT_DBG_EXT_STATS_PDEV_RX
  4797. * TLV_TAGS:
  4798. * - HTT_STATS_RX_SOC_FW_STATS_TAG (head TLV in soc_stats)
  4799. * - HTT_STATS_RX_SOC_FW_REFILL_RING_EMPTY_TAG (inside soc_stats)
  4800. * - HTT_STATS_RX_SOC_FW_REFILL_RING_NUM_REFILL_TAG (inside soc_stats)
  4801. * - HTT_STATS_RX_PDEV_FW_STATS_TAG
  4802. * - HTT_STATS_RX_PDEV_FW_RING_MPDU_ERR_TAG
  4803. * - HTT_STATS_RX_PDEV_FW_MPDU_DROP_TAG
  4804. */
  4805. /* NOTE:
  4806. * This structure is for documentation, and cannot be safely used directly.
  4807. * Instead, use the constituent TLV structures to fill/parse.
  4808. */
  4809. typedef struct {
  4810. htt_rx_soc_stats_t soc_stats;
  4811. htt_rx_pdev_fw_stats_tlv fw_stats_tlv;
  4812. htt_rx_pdev_fw_ring_mpdu_err_tlv_v fw_ring_mpdu_err_tlv;
  4813. htt_rx_pdev_fw_mpdu_drop_tlv_v fw_ring_mpdu_drop;
  4814. htt_rx_pdev_fw_stats_phy_err_tlv fw_stats_phy_err_tlv;
  4815. } htt_rx_pdev_stats_t;
  4816. /* STATS_TYPE : HTT_DBG_EXT_PEER_CTRL_PATH_TXRX_STATS
  4817. * TLV_TAGS:
  4818. * - HTT_STATS_PEER_CTRL_PATH_TXRX_STATS_TAG
  4819. *
  4820. */
  4821. typedef struct {
  4822. htt_peer_ctrl_path_txrx_stats_tlv peer_ctrl_path_txrx_stats_tlv;
  4823. } htt_ctrl_path_txrx_stats_t;
  4824. #define HTT_PDEV_CCA_STATS_TX_FRAME_INFO_PRESENT (0x1)
  4825. #define HTT_PDEV_CCA_STATS_RX_FRAME_INFO_PRESENT (0x2)
  4826. #define HTT_PDEV_CCA_STATS_RX_CLEAR_INFO_PRESENT (0x4)
  4827. #define HTT_PDEV_CCA_STATS_MY_RX_FRAME_INFO_PRESENT (0x8)
  4828. #define HTT_PDEV_CCA_STATS_USEC_CNT_INFO_PRESENT (0x10)
  4829. #define HTT_PDEV_CCA_STATS_MED_RX_IDLE_INFO_PRESENT (0x20)
  4830. #define HTT_PDEV_CCA_STATS_MED_TX_IDLE_GLOBAL_INFO_PRESENT (0x40)
  4831. #define HTT_PDEV_CCA_STATS_CCA_OBBS_USEC_INFO_PRESENT (0x80)
  4832. typedef struct {
  4833. htt_tlv_hdr_t tlv_hdr;
  4834. /* Below values are obtained from the HW Cycles counter registers */
  4835. A_UINT32 tx_frame_usec;
  4836. A_UINT32 rx_frame_usec;
  4837. A_UINT32 rx_clear_usec;
  4838. A_UINT32 my_rx_frame_usec;
  4839. A_UINT32 usec_cnt;
  4840. A_UINT32 med_rx_idle_usec;
  4841. A_UINT32 med_tx_idle_global_usec;
  4842. A_UINT32 cca_obss_usec;
  4843. } htt_pdev_stats_cca_counters_tlv;
  4844. /* NOTE: THIS htt_pdev_cca_stats_hist_tlv STRUCTURE IS DEPRECATED,
  4845. * due to lack of support in some host stats infrastructures for
  4846. * TLVs nested within TLVs.
  4847. */
  4848. typedef struct {
  4849. htt_tlv_hdr_t tlv_hdr;
  4850. /** The channel number on which these stats were collected */
  4851. A_UINT32 chan_num;
  4852. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4853. A_UINT32 num_records;
  4854. /**
  4855. * Bit map of valid CCA counters
  4856. * Bit0 - tx_frame_usec
  4857. * Bit1 - rx_frame_usec
  4858. * Bit2 - rx_clear_usec
  4859. * Bit3 - my_rx_frame_usec
  4860. * bit4 - usec_cnt
  4861. * Bit5 - med_rx_idle_usec
  4862. * Bit6 - med_tx_idle_global_usec
  4863. * Bit7 - cca_obss_usec
  4864. *
  4865. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4866. */
  4867. A_UINT32 valid_cca_counters_bitmap;
  4868. /** Indicates the stats collection interval
  4869. * Valid Values:
  4870. * 100 - For the 100ms interval CCA stats histogram
  4871. * 1000 - For 1sec interval CCA histogram
  4872. * 0xFFFFFFFF - For Cumulative CCA Stats
  4873. */
  4874. A_UINT32 collection_interval;
  4875. /**
  4876. * This will be followed by an array which contains the CCA stats
  4877. * collected in the last N intervals,
  4878. * if the indication is for last N intervals CCA stats.
  4879. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4880. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4881. */
  4882. htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4883. } htt_pdev_cca_stats_hist_tlv;
  4884. typedef struct {
  4885. htt_tlv_hdr_t tlv_hdr;
  4886. /** The channel number on which these stats were collected */
  4887. A_UINT32 chan_num;
  4888. /** num of CCA records (Num of htt_pdev_stats_cca_counters_tlv)*/
  4889. A_UINT32 num_records;
  4890. /**
  4891. * Bit map of valid CCA counters
  4892. * Bit0 - tx_frame_usec
  4893. * Bit1 - rx_frame_usec
  4894. * Bit2 - rx_clear_usec
  4895. * Bit3 - my_rx_frame_usec
  4896. * bit4 - usec_cnt
  4897. * Bit5 - med_rx_idle_usec
  4898. * Bit6 - med_tx_idle_global_usec
  4899. * Bit7 - cca_obss_usec
  4900. *
  4901. * See HTT_PDEV_CCA_STATS_xxx_INFO_PRESENT defs
  4902. */
  4903. A_UINT32 valid_cca_counters_bitmap;
  4904. /** Indicates the stats collection interval
  4905. * Valid Values:
  4906. * 100 - For the 100ms interval CCA stats histogram
  4907. * 1000 - For 1sec interval CCA histogram
  4908. * 0xFFFFFFFF - For Cumulative CCA Stats
  4909. */
  4910. A_UINT32 collection_interval;
  4911. /**
  4912. * This will be followed by an array which contains the CCA stats
  4913. * collected in the last N intervals,
  4914. * if the indication is for last N intervals CCA stats.
  4915. * Then the pdev_cca_stats[0] element contains the oldest CCA stats
  4916. * and pdev_cca_stats[N-1] will have the most recent CCA stats.
  4917. * htt_pdev_stats_cca_counters_tlv cca_hist_tlv[1];
  4918. */
  4919. } htt_pdev_cca_stats_hist_v1_tlv;
  4920. #define HTT_TWT_SESSION_FLAG_FLOW_ID_M 0x0000ffff
  4921. #define HTT_TWT_SESSION_FLAG_FLOW_ID_S 0
  4922. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_M 0x00010000
  4923. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_S 16
  4924. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M 0x00020000
  4925. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S 17
  4926. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M 0x00040000
  4927. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S 18
  4928. #define HTT_TWT_SESSION_FLAG_FLOW_ID_GET(_var) \
  4929. (((_var) & HTT_TWT_SESSION_FLAG_FLOW_ID_M) >> \
  4930. HTT_TWT_SESSION_FLAG_FLOW_ID_S)
  4931. #define HTT_TWT_SESSION_FLAG_FLOW_ID_SET(_var, _val) \
  4932. do { \
  4933. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_FLOW_ID, _val); \
  4934. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_FLOW_ID_S)); \
  4935. } while (0)
  4936. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_GET(_var) \
  4937. (((_var) & HTT_TWT_SESSION_FLAG_BCAST_TWT_M) >> \
  4938. HTT_TWT_SESSION_FLAG_BCAST_TWT_S)
  4939. #define HTT_TWT_SESSION_FLAG_BCAST_TWT_SET(_var, _val) \
  4940. do { \
  4941. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_BCAST_TWT, _val); \
  4942. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_BCAST_TWT_S)); \
  4943. } while (0)
  4944. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_GET(_var) \
  4945. (((_var) & HTT_TWT_SESSION_FLAG_TRIGGER_TWT_M) >> \
  4946. HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)
  4947. #define HTT_TWT_SESSION_FLAG_TRIGGER_TWT_SET(_var, _val) \
  4948. do { \
  4949. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_TRIGGER_TWT, _val); \
  4950. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_TRIGGER_TWT_S)); \
  4951. } while (0)
  4952. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_GET(_var) \
  4953. (((_var) & HTT_TWT_SESSION_FLAG_ANNOUN_TWT_M) >> \
  4954. HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)
  4955. #define HTT_TWT_SESSION_FLAG_ANNOUN_TWT_SET(_var, _val) \
  4956. do { \
  4957. HTT_CHECK_SET_VAL(HTT_TWT_SESSION_FLAG_ANNOUN_TWT, _val); \
  4958. ((_var) |= ((_val) << HTT_TWT_SESSION_FLAG_ANNOUN_TWT_S)); \
  4959. } while (0)
  4960. #define TWT_DIALOG_ID_UNAVAILABLE 0xFFFFFFFF
  4961. typedef struct {
  4962. htt_tlv_hdr_t tlv_hdr;
  4963. A_UINT32 vdev_id;
  4964. htt_mac_addr peer_mac;
  4965. A_UINT32 flow_id_flags;
  4966. /**
  4967. * TWT_DIALOG_ID_UNAVAILABLE is used when TWT session is
  4968. * not initiated by host
  4969. */
  4970. A_UINT32 dialog_id;
  4971. A_UINT32 wake_dura_us;
  4972. A_UINT32 wake_intvl_us;
  4973. A_UINT32 sp_offset_us;
  4974. } htt_pdev_stats_twt_session_tlv;
  4975. typedef struct {
  4976. htt_tlv_hdr_t tlv_hdr;
  4977. A_UINT32 pdev_id;
  4978. A_UINT32 num_sessions;
  4979. htt_pdev_stats_twt_session_tlv twt_session[1];
  4980. } htt_pdev_stats_twt_sessions_tlv;
  4981. /* STATS_TYPE: HTT_DBG_EXT_STATS_TWT_SESSIONS
  4982. * TLV_TAGS:
  4983. * - HTT_STATS_PDEV_TWT_SESSIONS_TAG
  4984. * - HTT_STATS_PDEV_TWT_SESSION_TAG
  4985. */
  4986. /* NOTE:
  4987. * This structure is for documentation, and cannot be safely used directly.
  4988. * Instead, use the constituent TLV structures to fill/parse.
  4989. */
  4990. typedef struct {
  4991. htt_pdev_stats_twt_sessions_tlv twt_sessions[1];
  4992. } htt_pdev_twt_sessions_stats_t;
  4993. typedef enum {
  4994. /* Global link descriptor queued in REO */
  4995. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_0 = 0,
  4996. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_1 = 1,
  4997. HTT_RX_REO_RESOURCE_GLOBAL_LINK_DESC_COUNT_2 = 2,
  4998. /*Number of queue descriptors of this aging group */
  4999. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC0 = 3,
  5000. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC1 = 4,
  5001. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC2 = 5,
  5002. HTT_RX_REO_RESOURCE_BUFFERS_USED_AC3 = 6,
  5003. /* Total number of MSDUs buffered in AC */
  5004. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC0 = 7,
  5005. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC1 = 8,
  5006. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC2 = 9,
  5007. HTT_RX_REO_RESOURCE_AGING_NUM_QUEUES_AC3 = 10,
  5008. HTT_RX_REO_RESOURCE_STATS_MAX = 16
  5009. } htt_rx_reo_resource_sample_id_enum;
  5010. typedef struct {
  5011. htt_tlv_hdr_t tlv_hdr;
  5012. /* Variable based on the Number of records. HTT_RX_REO_RESOURCE_STATS_MAX */
  5013. /** htt_rx_reo_debug_sample_id_enum */
  5014. A_UINT32 sample_id;
  5015. /** Max value of all samples */
  5016. A_UINT32 total_max;
  5017. /** Average value of total samples */
  5018. A_UINT32 total_avg;
  5019. /** Num of samples including both zeros and non zeros ones*/
  5020. A_UINT32 total_sample;
  5021. /** Average value of all non zeros samples */
  5022. A_UINT32 non_zeros_avg;
  5023. /** Num of non zeros samples */
  5024. A_UINT32 non_zeros_sample;
  5025. /** Max value of last N non zero samples (N = last_non_zeros_sample) */
  5026. A_UINT32 last_non_zeros_max;
  5027. /** Min value of last N non zero samples (N = last_non_zeros_sample) */
  5028. A_UINT32 last_non_zeros_min;
  5029. /** Average value of last N non zero samples (N = last_non_zeros_sample) */
  5030. A_UINT32 last_non_zeros_avg;
  5031. /** Num of last non zero samples */
  5032. A_UINT32 last_non_zeros_sample;
  5033. } htt_rx_reo_resource_stats_tlv_v;
  5034. /* STATS_TYPE: HTT_DBG_EXT_STATS_REO_RESOURCE_STATS
  5035. * TLV_TAGS:
  5036. * - HTT_STATS_RX_REO_RESOURCE_STATS_TAG
  5037. */
  5038. /* NOTE:
  5039. * This structure is for documentation, and cannot be safely used directly.
  5040. * Instead, use the constituent TLV structures to fill/parse.
  5041. */
  5042. typedef struct {
  5043. htt_rx_reo_resource_stats_tlv_v reo_resource_stats;
  5044. } htt_soc_reo_resource_stats_t;
  5045. /* == TX SOUNDING STATS == */
  5046. /* config_param0 */
  5047. #define HTT_DBG_EXT_STATS_SET_VDEV_MASK(_var) ((_var << 1) | 0x1)
  5048. #define HTT_DBG_EXT_STATS_GET_VDEV_ID_FROM_VDEV_MASK(_var) ((_var >> 1) & 0xFF)
  5049. #define HTT_DBG_EXT_STATS_IS_VDEV_ID_SET(_var) ((_var) & 0x1)
  5050. typedef enum {
  5051. /* Implicit beamforming stats */
  5052. HTT_IMPLICIT_TXBF_STEER_STATS = 0,
  5053. /* Single user short inter frame sequence steer stats */
  5054. HTT_EXPLICIT_TXBF_SU_SIFS_STEER_STATS = 1,
  5055. /* Single user random back off steer stats */
  5056. HTT_EXPLICIT_TXBF_SU_RBO_STEER_STATS = 2,
  5057. /* Multi user short inter frame sequence steer stats */
  5058. HTT_EXPLICIT_TXBF_MU_SIFS_STEER_STATS = 3,
  5059. /* Multi user random back off steer stats */
  5060. HTT_EXPLICIT_TXBF_MU_RBO_STEER_STATS = 4,
  5061. /* For backward compatability new modes cannot be added */
  5062. HTT_TXBF_MAX_NUM_OF_MODES = 5
  5063. } htt_txbf_sound_steer_modes;
  5064. typedef enum {
  5065. HTT_TX_AC_SOUNDING_MODE = 0,
  5066. HTT_TX_AX_SOUNDING_MODE = 1,
  5067. HTT_TX_BE_SOUNDING_MODE = 2,
  5068. } htt_stats_sounding_tx_mode;
  5069. typedef struct {
  5070. htt_tlv_hdr_t tlv_hdr;
  5071. A_UINT32 tx_sounding_mode; /* HTT_TX_XX_SOUNDING_MODE */
  5072. /* Counts number of soundings for all steering modes in each bw */
  5073. A_UINT32 cbf_20[HTT_TXBF_MAX_NUM_OF_MODES];
  5074. A_UINT32 cbf_40[HTT_TXBF_MAX_NUM_OF_MODES];
  5075. A_UINT32 cbf_80[HTT_TXBF_MAX_NUM_OF_MODES];
  5076. A_UINT32 cbf_160[HTT_TXBF_MAX_NUM_OF_MODES];
  5077. /**
  5078. * The sounding array is a 2-D array stored as an 1-D array of
  5079. * A_UINT32. The stats for a particular user/bw combination is
  5080. * referenced with the following:
  5081. *
  5082. * sounding[(user* max_bw) + bw]
  5083. *
  5084. * ... where max_bw == 4 for 160mhz
  5085. */
  5086. A_UINT32 sounding[HTT_TX_NUM_OF_SOUNDING_STATS_WORDS];
  5087. /* cv upload handler stats */
  5088. A_UINT32 cv_nc_mismatch_err;
  5089. A_UINT32 cv_fcs_err;
  5090. A_UINT32 cv_frag_idx_mismatch;
  5091. A_UINT32 cv_invalid_peer_id;
  5092. A_UINT32 cv_no_txbf_setup;
  5093. A_UINT32 cv_expiry_in_update;
  5094. A_UINT32 cv_pkt_bw_exceed;
  5095. A_UINT32 cv_dma_not_done_err;
  5096. A_UINT32 cv_update_failed;
  5097. /* cv query stats */
  5098. /** total times CV query happened */
  5099. A_UINT32 cv_total_query;
  5100. /** total pattern based CV query */
  5101. A_UINT32 cv_total_pattern_query;
  5102. /** total BW based CV query */
  5103. A_UINT32 cv_total_bw_query;
  5104. /** incorrect encoding in CV flags */
  5105. A_UINT32 cv_invalid_bw_coding;
  5106. /** forced sounding enabled for the peer */
  5107. A_UINT32 cv_forced_sounding;
  5108. /** standalone sounding sequence on-going */
  5109. A_UINT32 cv_standalone_sounding;
  5110. /** NC of available CV lower than expected */
  5111. A_UINT32 cv_nc_mismatch;
  5112. /** feedback type different from expected */
  5113. A_UINT32 cv_fb_type_mismatch;
  5114. /** CV BW not equal to expected BW for OFDMA */
  5115. A_UINT32 cv_ofdma_bw_mismatch;
  5116. /** CV BW not greater than or equal to expected BW */
  5117. A_UINT32 cv_bw_mismatch;
  5118. /** CV pattern not matching with the expected pattern */
  5119. A_UINT32 cv_pattern_mismatch;
  5120. /** CV available is of different preamble type than expected. */
  5121. A_UINT32 cv_preamble_mismatch;
  5122. /** NR of available CV is lower than expected. */
  5123. A_UINT32 cv_nr_mismatch;
  5124. /** CV in use count has exceeded threshold and cannot be used further. */
  5125. A_UINT32 cv_in_use_cnt_exceeded;
  5126. /** A valid CV has been found. */
  5127. A_UINT32 cv_found;
  5128. /** No valid CV was found. */
  5129. A_UINT32 cv_not_found;
  5130. /** Sounding per user in 320MHz bandwidth */
  5131. A_UINT32 sounding_320[HTT_TX_PDEV_STATS_NUM_BE_MUMIMO_USER_STATS];
  5132. /** Counts number of soundings for all steering modes in 320MHz bandwidth */
  5133. A_UINT32 cbf_320[HTT_TXBF_MAX_NUM_OF_MODES];
  5134. /* This part can be used for new counters added for CV query/upload. */
  5135. /** non-trigger based ranging sequence on-going */
  5136. A_UINT32 cv_ntbr_sounding;
  5137. /** CV found, but upload is in progress. */
  5138. A_UINT32 cv_found_upload_in_progress;
  5139. /** Expired CV found during query. */
  5140. A_UINT32 cv_expired_during_query;
  5141. } htt_tx_sounding_stats_tlv;
  5142. /* STATS_TYPE : HTT_DBG_EXT_STATS_TX_SOUNDING_INFO
  5143. * TLV_TAGS:
  5144. * - HTT_STATS_TX_SOUNDING_STATS_TAG
  5145. */
  5146. /* NOTE:
  5147. * This structure is for documentation, and cannot be safely used directly.
  5148. * Instead, use the constituent TLV structures to fill/parse.
  5149. */
  5150. typedef struct {
  5151. htt_tx_sounding_stats_tlv sounding_tlv;
  5152. } htt_tx_sounding_stats_t;
  5153. typedef struct {
  5154. htt_tlv_hdr_t tlv_hdr;
  5155. A_UINT32 num_obss_tx_ppdu_success;
  5156. A_UINT32 num_obss_tx_ppdu_failure;
  5157. /** num_sr_tx_transmissions:
  5158. * Counter of TX done by aborting other BSS RX with spatial reuse
  5159. * (for cases where rx RSSI from other BSS is below the packet-detection
  5160. * threshold for doing spatial reuse)
  5161. */
  5162. union {
  5163. A_UINT32 num_sr_tx_transmissions; /* CORRECTED - use this one */
  5164. A_UINT32 num_sr_tx_tranmissions; /* DEPRECATED - has typo in name */
  5165. };
  5166. union {
  5167. /**
  5168. * Count the number of times the RSSI from an other-BSS signal
  5169. * is below the spatial reuse power threshold, thus providing an
  5170. * opportunity for spatial reuse since OBSS interference will be
  5171. * inconsequential.
  5172. */
  5173. A_UINT32 num_spatial_reuse_opportunities;
  5174. /* DEPRECATED: num_sr_rx_ge_pd_rssi_thr
  5175. * This old name has been deprecated because it does not
  5176. * clearly and accurately reflect the information stored within
  5177. * this field.
  5178. * Use the new name (num_spatial_reuse_opportunities) instead of
  5179. * the deprecated old name (num_sr_rx_ge_pd_rssi_thr).
  5180. */
  5181. A_UINT32 num_sr_rx_ge_pd_rssi_thr;
  5182. };
  5183. /**
  5184. * Count of number of times OBSS frames were aborted and non-SRG
  5185. * opportunities were created. Non-SRG opportunities are created when
  5186. * incoming OBSS RSSI is lesser than the global configured non-SRG RSSI
  5187. * threshold and non-SRG OBSS color / non-SRG OBSS BSSID registers
  5188. * allow non-SRG TX.
  5189. */
  5190. A_UINT32 num_non_srg_opportunities;
  5191. /**
  5192. * Count of number of times TX PPDU were transmitted using non-SRG
  5193. * opportunities created. Incoming OBSS frame RSSI is compared with per
  5194. * PPDU non-SRG RSSI threshold configured in each PPDU. If incoming OBSS
  5195. * RSSI < non-SRG RSSI threshold configured in each PPDU, then non-SRG
  5196. * tranmission happens.
  5197. */
  5198. A_UINT32 num_non_srg_ppdu_tried;
  5199. /**
  5200. * Count of number of times non-SRG based TX transmissions were successful
  5201. */
  5202. A_UINT32 num_non_srg_ppdu_success;
  5203. /**
  5204. * Count of number of times OBSS frames were aborted and SRG opportunities
  5205. * were created. Srg opportunities are created when incoming OBSS RSSI
  5206. * is less than the global configured SRG RSSI threshold and SRC OBSS
  5207. * color / SRG OBSS BSSID / SRG partial bssid / SRG BSS color bitmap
  5208. * registers allow SRG TX.
  5209. */
  5210. A_UINT32 num_srg_opportunities;
  5211. /**
  5212. * Count of number of times TX PPDU were transmitted using SRG
  5213. * opportunities created.
  5214. * Incoming OBSS frame RSSI is compared with per PPDU SRG RSSI
  5215. * threshold configured in each PPDU.
  5216. * If incoming OBSS RSSI < SRG RSSI threshold configured in each PPDU,
  5217. * then SRG tranmission happens.
  5218. */
  5219. A_UINT32 num_srg_ppdu_tried;
  5220. /**
  5221. * Count of number of times SRG based TX transmissions were successful
  5222. */
  5223. A_UINT32 num_srg_ppdu_success;
  5224. /**
  5225. * Count of number of times PSR opportunities were created by aborting
  5226. * OBSS UL OFDMA HE-TB PPDU frame. HE-TB ppdu frames are aborted if the
  5227. * spatial reuse info in the OBSS trigger common field is set to allow PSR
  5228. * based spatial reuse.
  5229. */
  5230. A_UINT32 num_psr_opportunities;
  5231. /**
  5232. * Count of number of times TX PPDU were transmitted using PSR
  5233. * opportunities created.
  5234. */
  5235. A_UINT32 num_psr_ppdu_tried;
  5236. /**
  5237. * Count of number of times PSR based TX transmissions were successful.
  5238. */
  5239. A_UINT32 num_psr_ppdu_success;
  5240. } htt_pdev_obss_pd_stats_tlv;
  5241. /* NOTE:
  5242. * This structure is for documentation, and cannot be safely used directly.
  5243. * Instead, use the constituent TLV structures to fill/parse.
  5244. */
  5245. typedef struct {
  5246. htt_pdev_obss_pd_stats_tlv obss_pd_stat;
  5247. } htt_pdev_obss_pd_stats_t;
  5248. typedef struct {
  5249. htt_tlv_hdr_t tlv_hdr;
  5250. A_UINT32 pdev_id;
  5251. A_UINT32 current_head_idx;
  5252. A_UINT32 current_tail_idx;
  5253. A_UINT32 num_htt_msgs_sent;
  5254. /**
  5255. * Time in milliseconds for which the ring has been in
  5256. * its current backpressure condition
  5257. */
  5258. A_UINT32 backpressure_time_ms;
  5259. /** backpressure_hist -
  5260. * histogram showing how many times different degrees of backpressure
  5261. * duration occurred:
  5262. * Index 0 indicates the number of times ring was
  5263. * continously in backpressure state for 100 - 200ms.
  5264. * Index 1 indicates the number of times ring was
  5265. * continously in backpressure state for 200 - 300ms.
  5266. * Index 2 indicates the number of times ring was
  5267. * continously in backpressure state for 300 - 400ms.
  5268. * Index 3 indicates the number of times ring was
  5269. * continously in backpressure state for 400 - 500ms.
  5270. * Index 4 indicates the number of times ring was
  5271. * continously in backpressure state beyond 500ms.
  5272. */
  5273. A_UINT32 backpressure_hist[5];
  5274. } htt_ring_backpressure_stats_tlv;
  5275. /* STATS_TYPE : HTT_STATS_RING_BACKPRESSURE_STATS_INFO
  5276. * TLV_TAGS:
  5277. * - HTT_STATS_RING_BACKPRESSURE_STATS_TAG
  5278. */
  5279. /* NOTE:
  5280. * This structure is for documentation, and cannot be safely used directly.
  5281. * Instead, use the constituent TLV structures to fill/parse.
  5282. */
  5283. typedef struct {
  5284. htt_sring_cmn_tlv cmn_tlv;
  5285. struct {
  5286. htt_stats_string_tlv sring_str_tlv;
  5287. htt_ring_backpressure_stats_tlv backpressure_stats_tlv;
  5288. } r[1]; /* variable-length array */
  5289. } htt_ring_backpressure_stats_t;
  5290. #define HTT_LATENCY_PROFILE_MAX_HIST 3
  5291. #define HTT_STATS_MAX_PROF_STATS_NAME_LEN 32
  5292. #define HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST 3
  5293. typedef struct {
  5294. htt_tlv_hdr_t tlv_hdr;
  5295. /** print_header:
  5296. * This field suggests whether the host should print a header when
  5297. * displaying the TLV (because this is the first latency_prof_stats
  5298. * TLV within a series), or if only the TLV contents should be displayed
  5299. * without a header (because this is not the first TLV within the series).
  5300. */
  5301. A_UINT32 print_header;
  5302. A_UINT8 latency_prof_name[HTT_STATS_MAX_PROF_STATS_NAME_LEN];
  5303. /** number of data values included in the tot sum */
  5304. A_UINT32 cnt;
  5305. /** time in us */
  5306. A_UINT32 min;
  5307. /** time in us */
  5308. A_UINT32 max;
  5309. A_UINT32 last;
  5310. /** time in us */
  5311. A_UINT32 tot;
  5312. /** time in us */
  5313. A_UINT32 avg;
  5314. /** hist_intvl:
  5315. * Histogram interval, i.e. the latency range covered by each
  5316. * bin of the histogram, in microsecond units.
  5317. * hist[0] counts how many latencies were between 0 to hist_intvl
  5318. * hist[1] counts how many latencies were between hist_intvl to 2*hist_intvl
  5319. * hist[2] counts how many latencies were more than 2*hist_intvl
  5320. */
  5321. A_UINT32 hist_intvl;
  5322. A_UINT32 hist[HTT_LATENCY_PROFILE_MAX_HIST];
  5323. /** max page faults in any 1 sampling window */
  5324. A_UINT32 page_fault_max;
  5325. /** summed over all sampling windows */
  5326. A_UINT32 page_fault_total;
  5327. /** ignored_latency_count:
  5328. * ignore some of profile latency to avoid avg skewing
  5329. */
  5330. A_UINT32 ignored_latency_count;
  5331. /** interrupts_max: max interrupts within any single sampling window */
  5332. A_UINT32 interrupts_max;
  5333. /** interrupts_hist: histogram of interrupt rate
  5334. * bin0 contains the number of sampling windows that had 0 interrupts,
  5335. * bin1 contains the number of sampling windows that had 1-4 interrupts,
  5336. * bin2 contains the number of sampling windows that had > 4 interrupts
  5337. */
  5338. A_UINT32 interrupts_hist[HTT_INTERRUPTS_LATENCY_PROFILE_MAX_HIST];
  5339. } htt_latency_prof_stats_tlv;
  5340. typedef struct {
  5341. htt_tlv_hdr_t tlv_hdr;
  5342. /** duration:
  5343. * Time period over which counts were gathered, units = microseconds.
  5344. */
  5345. A_UINT32 duration;
  5346. A_UINT32 tx_msdu_cnt;
  5347. A_UINT32 tx_mpdu_cnt;
  5348. A_UINT32 tx_ppdu_cnt;
  5349. A_UINT32 rx_msdu_cnt;
  5350. A_UINT32 rx_mpdu_cnt;
  5351. } htt_latency_prof_ctx_tlv;
  5352. typedef struct {
  5353. htt_tlv_hdr_t tlv_hdr;
  5354. /** count of enabled profiles */
  5355. A_UINT32 prof_enable_cnt;
  5356. } htt_latency_prof_cnt_tlv;
  5357. /* STATS_TYPE : HTT_DBG_EXT_STATS_LATENCY_PROF_STATS
  5358. * TLV_TAGS:
  5359. * HTT_STATS_LATENCY_PROF_STATS_TAG / htt_latency_prof_stats_tlv
  5360. * HTT_STATS_LATENCY_CTX_TAG / htt_latency_prof_ctx_tlv
  5361. * HTT_STATS_LATENCY_CNT_TAG / htt_latency_prof_cnt_tlv
  5362. */
  5363. /* NOTE:
  5364. * This structure is for documentation, and cannot be safely used directly.
  5365. * Instead, use the constituent TLV structures to fill/parse.
  5366. */
  5367. typedef struct {
  5368. htt_latency_prof_stats_tlv latency_prof_stat;
  5369. htt_latency_prof_ctx_tlv latency_ctx_stat;
  5370. htt_latency_prof_cnt_tlv latency_cnt_stat;
  5371. } htt_soc_latency_stats_t;
  5372. #define HTT_RX_MAX_PEAK_OCCUPANCY_INDEX 10
  5373. #define HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX 10
  5374. #define HTT_RX_SQUARE_INDEX 6
  5375. #define HTT_RX_MAX_PEAK_SEARCH_INDEX 4
  5376. #define HTT_RX_MAX_PENDING_SEARCH_INDEX 4
  5377. /* STATS_TYPE : HTT_DBG_EXT_RX_FSE_STATS
  5378. * TLV_TAGS:
  5379. * - HTT_STATS_RX_FSE_STATS_TAG
  5380. */
  5381. typedef struct {
  5382. htt_tlv_hdr_t tlv_hdr;
  5383. /**
  5384. * Number of times host requested for fse enable/disable
  5385. */
  5386. A_UINT32 fse_enable_cnt;
  5387. A_UINT32 fse_disable_cnt;
  5388. /**
  5389. * Number of times host requested for fse cache invalidation
  5390. * individual entries or full cache
  5391. */
  5392. A_UINT32 fse_cache_invalidate_entry_cnt;
  5393. A_UINT32 fse_full_cache_invalidate_cnt;
  5394. /**
  5395. * Cache hits count will increase if there is a matching flow in the cache
  5396. * There is no register for cache miss but the number of cache misses can
  5397. * be calculated as
  5398. * cache miss = (num_searches - cache_hits)
  5399. * Thus, there is no need to have a separate variable for cache misses.
  5400. * Num searches is flow search times done in the cache.
  5401. */
  5402. A_UINT32 fse_num_cache_hits_cnt;
  5403. A_UINT32 fse_num_searches_cnt;
  5404. /**
  5405. * Cache Occupancy holds 2 types of values: Peak and Current.
  5406. * 10 bins are used to keep track of peak occupancy.
  5407. * 8 of these bins represent ranges of values, while the first and last
  5408. * bins represent the extreme cases of the cache being completely empty
  5409. * or completely full.
  5410. * For the non-extreme bins, the number of cache occupancy values per
  5411. * bin is the maximum cache occupancy (128), divided by the number of
  5412. * non-extreme bins (8), so 128/8 = 16 values per bin.
  5413. * The range of values for each histogram bins is specified below:
  5414. * Bin0 = Counter increments when cache occupancy is empty
  5415. * Bin1 = Counter increments when cache occupancy is within [1 to 16]
  5416. * Bin2 = Counter increments when cache occupancy is within [17 to 32]
  5417. * Bin3 = Counter increments when cache occupancy is within [33 to 48]
  5418. * Bin4 = Counter increments when cache occupancy is within [49 to 64]
  5419. * Bin5 = Counter increments when cache occupancy is within [65 to 80]
  5420. * Bin6 = Counter increments when cache occupancy is within [81 to 96]
  5421. * Bin7 = Counter increments when cache occupancy is within [97 to 112]
  5422. * Bin8 = Counter increments when cache occupancy is within [113 to 127]
  5423. * Bin9 = Counter increments when cache occupancy is equal to 128
  5424. * The above histogram bin definitions apply to both the peak-occupancy
  5425. * histogram and the current-occupancy histogram.
  5426. *
  5427. * @fse_cache_occupancy_peak_cnt:
  5428. * Array records periodically PEAK cache occupancy values.
  5429. * Peak Occupancy will increment only if it is greater than current
  5430. * occupancy value.
  5431. *
  5432. * @fse_cache_occupancy_curr_cnt:
  5433. * Array records periodically current cache occupancy value.
  5434. * Current Cache occupancy always holds instant snapshot of
  5435. * current number of cache entries.
  5436. **/
  5437. A_UINT32 fse_cache_occupancy_peak_cnt[HTT_RX_MAX_PEAK_OCCUPANCY_INDEX];
  5438. A_UINT32 fse_cache_occupancy_curr_cnt[HTT_RX_MAX_CURRENT_OCCUPANCY_INDEX];
  5439. /**
  5440. * Square stat is sum of squares of cache occupancy to better understand
  5441. * any variation/deviation within each cache set, over a given time-window.
  5442. *
  5443. * Square stat is calculated this way:
  5444. * Square = SUM(Squares of all Occupancy in a Set) / 8
  5445. * The cache has 16-way set associativity, so the occupancy of a
  5446. * set can vary from 0 to 16. There are 8 sets within the cache.
  5447. * Therefore, the minimum possible square value is 0, and the maximum
  5448. * possible square value is (8*16^2) / 8 = 256.
  5449. *
  5450. * 6 bins are used to keep track of square stats:
  5451. * Bin0 = increments when square of current cache occupancy is zero
  5452. * Bin1 = increments when square of current cache occupancy is within
  5453. * [1 to 50]
  5454. * Bin2 = increments when square of current cache occupancy is within
  5455. * [51 to 100]
  5456. * Bin3 = increments when square of current cache occupancy is within
  5457. * [101 to 200]
  5458. * Bin4 = increments when square of current cache occupancy is within
  5459. * [201 to 255]
  5460. * Bin5 = increments when square of current cache occupancy is 256
  5461. */
  5462. A_UINT32 fse_search_stat_square_cnt[HTT_RX_SQUARE_INDEX];
  5463. /**
  5464. * Search stats has 2 types of values: Peak Pending and Number of
  5465. * Search Pending.
  5466. * GSE command ring for FSE can hold maximum of 5 Pending searches
  5467. * at any given time.
  5468. *
  5469. * 4 bins are used to keep track of search stats:
  5470. * Bin0 = Counter increments when there are NO pending searches
  5471. * (For peak, it will be number of pending searches greater
  5472. * than GSE command ring FIFO outstanding requests.
  5473. * For Search Pending, it will be number of pending search
  5474. * inside GSE command ring FIFO.)
  5475. * Bin1 = Counter increments when number of pending searches are within
  5476. * [1 to 2]
  5477. * Bin2 = Counter increments when number of pending searches are within
  5478. * [3 to 4]
  5479. * Bin3 = Counter increments when number of pending searches are
  5480. * greater/equal to [ >= 5]
  5481. */
  5482. A_UINT32 fse_search_stat_peak_cnt[HTT_RX_MAX_PEAK_SEARCH_INDEX];
  5483. A_UINT32 fse_search_stat_search_pending_cnt[HTT_RX_MAX_PENDING_SEARCH_INDEX];
  5484. } htt_rx_fse_stats_tlv;
  5485. /* NOTE:
  5486. * This structure is for documentation, and cannot be safely used directly.
  5487. * Instead, use the constituent TLV structures to fill/parse.
  5488. */
  5489. typedef struct {
  5490. htt_rx_fse_stats_tlv rx_fse_stats;
  5491. } htt_rx_fse_stats_t;
  5492. #define HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS 14
  5493. #define HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS 5 /* 20, 40, 80, 160, 320 */
  5494. #define HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES 2/* 0: Half, 1: Quarter */
  5495. typedef struct {
  5496. htt_tlv_hdr_t tlv_hdr;
  5497. /** SU TxBF TX MCS stats */
  5498. A_UINT32 tx_su_txbf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5499. /** Implicit BF TX MCS stats */
  5500. A_UINT32 tx_su_ibf_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5501. /** Open loop TX MCS stats */
  5502. A_UINT32 tx_su_ol_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5503. /** SU TxBF TX NSS stats */
  5504. A_UINT32 tx_su_txbf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5505. /** Implicit BF TX NSS stats */
  5506. A_UINT32 tx_su_ibf_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5507. /** Open loop TX NSS stats */
  5508. A_UINT32 tx_su_ol_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5509. /** SU TxBF TX BW stats */
  5510. A_UINT32 tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5511. /** Implicit BF TX BW stats */
  5512. A_UINT32 tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5513. /** Open loop TX BW stats */
  5514. A_UINT32 tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5515. /** Legacy and OFDM TX rate stats */
  5516. A_UINT32 tx_legacy_ofdm_rate[HTT_TX_PDEV_STATS_NUM_LEGACY_OFDM_STATS];
  5517. /** SU TxBF TX BW stats */
  5518. A_UINT32 reduced_tx_su_txbf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5519. /** Implicit BF TX BW stats */
  5520. A_UINT32 reduced_tx_su_ibf_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5521. /** Open loop TX BW stats */
  5522. A_UINT32 reduced_tx_su_ol_bw[HTT_TX_TXBF_RATE_STATS_NUM_REDUCED_CHAN_TYPES][HTT_TX_TXBF_RATE_STATS_NUM_BW_COUNTERS];
  5523. } htt_tx_pdev_txbf_rate_stats_tlv;
  5524. typedef enum {
  5525. HTT_STATS_RC_MODE_DLSU = 0,
  5526. HTT_STATS_RC_MODE_DLMUMIMO = 1,
  5527. } htt_stats_rc_mode;
  5528. typedef struct {
  5529. A_UINT32 ppdus_tried;
  5530. A_UINT32 ppdus_ack_failed;
  5531. A_UINT32 mpdus_tried;
  5532. A_UINT32 mpdus_failed;
  5533. } htt_tx_rate_stats_t;
  5534. typedef struct {
  5535. htt_tlv_hdr_t tlv_hdr;
  5536. /** HTT_STATS_RC_MODE_XX */
  5537. A_UINT32 rc_mode;
  5538. A_UINT32 last_probed_mcs;
  5539. A_UINT32 last_probed_nss;
  5540. A_UINT32 last_probed_bw;
  5541. htt_tx_rate_stats_t per_bw[HTT_TX_PDEV_STATS_NUM_BW_COUNTERS];
  5542. htt_tx_rate_stats_t per_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5543. htt_tx_rate_stats_t per_mcs[HTT_TX_TXBF_RATE_STATS_NUM_MCS_COUNTERS];
  5544. /** 320MHz extension for PER */
  5545. htt_tx_rate_stats_t per_bw320;
  5546. } htt_tx_rate_stats_per_tlv;
  5547. /* NOTE:
  5548. * This structure is for documentation, and cannot be safely used directly.
  5549. * Instead, use the constituent TLV structures to fill/parse.
  5550. */
  5551. typedef struct {
  5552. htt_tx_pdev_txbf_rate_stats_tlv txbf_rate_stats;
  5553. } htt_pdev_txbf_rate_stats_t;
  5554. typedef struct {
  5555. htt_tx_rate_stats_per_tlv per_stats;
  5556. } htt_tx_pdev_per_stats_t;
  5557. typedef enum {
  5558. HTT_ULTRIG_QBOOST_TRIGGER = 0,
  5559. HTT_ULTRIG_PSPOLL_TRIGGER,
  5560. HTT_ULTRIG_UAPSD_TRIGGER,
  5561. HTT_ULTRIG_11AX_TRIGGER,
  5562. HTT_ULTRIG_11AX_WILDCARD_TRIGGER,
  5563. HTT_ULTRIG_11AX_UNASSOC_WILDCARD_TRIGGER,
  5564. HTT_STA_UL_OFDMA_NUM_TRIG_TYPE,
  5565. } HTT_STA_UL_OFDMA_RX_TRIG_TYPE;
  5566. typedef enum {
  5567. HTT_11AX_TRIGGER_BASIC_E = 0,
  5568. HTT_11AX_TRIGGER_BRPOLL_E = 1,
  5569. HTT_11AX_TRIGGER_MU_BAR_E = 2,
  5570. HTT_11AX_TRIGGER_MU_RTS_E = 3,
  5571. HTT_11AX_TRIGGER_BUFFER_SIZE_E = 4,
  5572. HTT_11AX_TRIGGER_GCR_MU_BAR_E = 5,
  5573. HTT_11AX_TRIGGER_BQRP_E = 6,
  5574. HTT_11AX_TRIGGER_NDP_FB_REPORT_POLL_E = 7,
  5575. HTT_11AX_TRIGGER_RESERVED_8_E = 8,
  5576. HTT_11AX_TRIGGER_RESERVED_9_E = 9,
  5577. HTT_11AX_TRIGGER_RESERVED_10_E = 10,
  5578. HTT_11AX_TRIGGER_RESERVED_11_E = 11,
  5579. HTT_11AX_TRIGGER_RESERVED_12_E = 12,
  5580. HTT_11AX_TRIGGER_RESERVED_13_E = 13,
  5581. HTT_11AX_TRIGGER_RESERVED_14_E = 14,
  5582. HTT_11AX_TRIGGER_RESERVED_15_E = 15,
  5583. HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE,
  5584. } HTT_STA_UL_OFDMA_11AX_TRIG_TYPE;
  5585. /* UL RESP Queues 0 - HIPRI, 1 - LOPRI & 2 - BSR */
  5586. #define HTT_STA_UL_OFDMA_NUM_UL_QUEUES 3
  5587. /* Actual resp type sent by STA for trigger
  5588. * 0 - HE TB PPDU, 1 - NULL Delimiter */
  5589. #define HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE 2
  5590. /* Counter for MCS 0-13 */
  5591. #define HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS 14
  5592. /* Counters BW 20,40,80,160,320 */
  5593. #define HTT_STA_UL_OFDMA_NUM_BW_COUNTERS 5
  5594. #define HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES 2 /* 0 - Half, 1 - Quarter */
  5595. /* STATS_TYPE : HTT_DBG_EXT_STA_11AX_UL_STATS
  5596. * TLV_TAGS:
  5597. * - HTT_STATS_STA_UL_OFDMA_STATS_TAG
  5598. */
  5599. typedef struct {
  5600. htt_tlv_hdr_t tlv_hdr;
  5601. A_UINT32 pdev_id;
  5602. /**
  5603. * Trigger Type reported by HWSCH on RX reception
  5604. * Each index populate enum HTT_STA_UL_OFDMA_RX_TRIG_TYPE
  5605. */
  5606. A_UINT32 rx_trigger_type[HTT_STA_UL_OFDMA_NUM_TRIG_TYPE];
  5607. /**
  5608. * 11AX Trigger Type on RX reception
  5609. * Each index populate enum HTT_STA_UL_OFDMA_11AX_TRIG_TYPE
  5610. */
  5611. A_UINT32 ax_trigger_type[HTT_STA_UL_OFDMA_NUM_11AX_TRIG_TYPE];
  5612. /** Num data PPDUs/Delims responded to trigs. per HWQ for UL RESP */
  5613. A_UINT32 num_data_ppdu_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5614. A_UINT32 num_null_delimiters_responded_per_hwq[HTT_STA_UL_OFDMA_NUM_UL_QUEUES];
  5615. /**
  5616. * Overall UL STA RESP Status 0 - HE TB PPDU, 1 - NULL Delimiter
  5617. * Super set of num_data_ppdu_responded_per_hwq,
  5618. * num_null_delimiters_responded_per_hwq
  5619. */
  5620. A_UINT32 num_total_trig_responses[HTT_STA_UL_OFDMA_NUM_RESP_END_TYPE];
  5621. /**
  5622. * Time interval between current time ms and last successful trigger RX
  5623. * 0xFFFFFFFF denotes no trig received / timestamp roll back
  5624. */
  5625. A_UINT32 last_trig_rx_time_delta_ms;
  5626. /**
  5627. * Rate Statistics for UL OFDMA
  5628. * UL TB PPDU TX MCS, NSS, GI, BW from STA HWQ
  5629. */
  5630. A_UINT32 ul_ofdma_tx_mcs[HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5631. A_UINT32 ul_ofdma_tx_nss[HTT_TX_PDEV_STATS_NUM_SPATIAL_STREAMS];
  5632. A_UINT32 ul_ofdma_tx_gi[HTT_TX_PDEV_STATS_NUM_GI_COUNTERS][HTT_STA_UL_OFDMA_NUM_MCS_COUNTERS];
  5633. A_UINT32 ul_ofdma_tx_ldpc;
  5634. A_UINT32 ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5635. /** Trig based PPDU TX/ RBO based PPDU TX Count */
  5636. A_UINT32 trig_based_ppdu_tx;
  5637. A_UINT32 rbo_based_ppdu_tx;
  5638. /** Switch MU EDCA to SU EDCA Count */
  5639. A_UINT32 mu_edca_to_su_edca_switch_count;
  5640. /** Num MU EDCA applied Count */
  5641. A_UINT32 num_mu_edca_param_apply_count;
  5642. /**
  5643. * Current MU EDCA Parameters for WMM ACs
  5644. * Mode - 0 - SU EDCA, 1- MU EDCA
  5645. */
  5646. A_UINT32 current_edca_hwq_mode[HTT_NUM_AC_WMM];
  5647. /** Contention Window minimum. Range: 1 - 10 */
  5648. A_UINT32 current_cw_min[HTT_NUM_AC_WMM];
  5649. /** Contention Window maximum. Range: 1 - 10 */
  5650. A_UINT32 current_cw_max[HTT_NUM_AC_WMM];
  5651. /** AIFS value - 0 -255 */
  5652. A_UINT32 current_aifs[HTT_NUM_AC_WMM];
  5653. A_UINT32 reduced_ul_ofdma_tx_bw[HTT_STA_UL_OFDMA_NUM_REDUCED_CHAN_TYPES][HTT_STA_UL_OFDMA_NUM_BW_COUNTERS];
  5654. } htt_sta_ul_ofdma_stats_tlv;
  5655. /* NOTE:
  5656. * This structure is for documentation, and cannot be safely used directly.
  5657. * Instead, use the constituent TLV structures to fill/parse.
  5658. */
  5659. typedef struct {
  5660. htt_sta_ul_ofdma_stats_tlv ul_ofdma_sta_stats;
  5661. } htt_sta_11ax_ul_stats_t;
  5662. typedef struct {
  5663. htt_tlv_hdr_t tlv_hdr;
  5664. /** No of Fine Timing Measurement frames transmitted successfully */
  5665. A_UINT32 tx_ftm_suc;
  5666. /**
  5667. * No of Fine Timing Measurement frames transmitted successfully
  5668. * after retry
  5669. */
  5670. A_UINT32 tx_ftm_suc_retry;
  5671. /** No of Fine Timing Measurement frames not transmitted successfully */
  5672. A_UINT32 tx_ftm_fail;
  5673. /**
  5674. * No of Fine Timing Measurement Request frames received,
  5675. * including initial, non-initial, and duplicates
  5676. */
  5677. A_UINT32 rx_ftmr_cnt;
  5678. /**
  5679. * No of duplicate Fine Timing Measurement Request frames received,
  5680. * including both initial and non-initial
  5681. */
  5682. A_UINT32 rx_ftmr_dup_cnt;
  5683. /** No of initial Fine Timing Measurement Request frames received */
  5684. A_UINT32 rx_iftmr_cnt;
  5685. /**
  5686. * No of duplicate initial Fine Timing Measurement Request frames received
  5687. */
  5688. A_UINT32 rx_iftmr_dup_cnt;
  5689. /** No of responder sessions rejected when initiator was active */
  5690. A_UINT32 initiator_active_responder_rejected_cnt;
  5691. /** Responder terminate count */
  5692. A_UINT32 responder_terminate_cnt;
  5693. A_UINT32 vdev_id;
  5694. } htt_vdev_rtt_resp_stats_tlv;
  5695. typedef struct {
  5696. htt_vdev_rtt_resp_stats_tlv vdev_rtt_resp_stats;
  5697. } htt_vdev_rtt_resp_stats_t;
  5698. typedef struct {
  5699. htt_tlv_hdr_t tlv_hdr;
  5700. A_UINT32 vdev_id;
  5701. /**
  5702. * No of Fine Timing Measurement request frames transmitted successfully
  5703. */
  5704. A_UINT32 tx_ftmr_cnt;
  5705. /**
  5706. * No of Fine Timing Measurement request frames not transmitted successfully
  5707. */
  5708. A_UINT32 tx_ftmr_fail;
  5709. /**
  5710. * No of Fine Timing Measurement request frames transmitted successfully
  5711. * after retry
  5712. */
  5713. A_UINT32 tx_ftmr_suc_retry;
  5714. /**
  5715. * No of Fine Timing Measurement frames received, including initial,
  5716. * non-initial, and duplicates
  5717. */
  5718. A_UINT32 rx_ftm_cnt;
  5719. /** Initiator Terminate count */
  5720. A_UINT32 initiator_terminate_cnt;
  5721. } htt_vdev_rtt_init_stats_tlv;
  5722. typedef struct {
  5723. htt_vdev_rtt_init_stats_tlv vdev_rtt_init_stats;
  5724. } htt_vdev_rtt_init_stats_t;
  5725. /* STATS_TYPE : HTT_DBG_EXT_PKTLOG_AND_HTT_RING_STATS
  5726. * TLV_TAGS:
  5727. * - HTT_STATS_PKTLOG_AND_HTT_RING_STATS_TAG
  5728. */
  5729. /* NOTE:
  5730. * This structure is for documentation, and cannot be safely used directly.
  5731. * Instead, use the constituent TLV structures to fill/parse.
  5732. */
  5733. typedef struct {
  5734. htt_tlv_hdr_t tlv_hdr;
  5735. /** No of pktlog payloads that were dropped in htt_ppdu_stats path */
  5736. A_UINT32 pktlog_lite_drop_cnt;
  5737. /** No of pktlog payloads that were dropped in TQM path */
  5738. A_UINT32 pktlog_tqm_drop_cnt;
  5739. /** No of pktlog ppdu stats payloads that were dropped */
  5740. A_UINT32 pktlog_ppdu_stats_drop_cnt;
  5741. /** No of pktlog ppdu ctrl payloads that were dropped */
  5742. A_UINT32 pktlog_ppdu_ctrl_drop_cnt;
  5743. /** No of pktlog sw events payloads that were dropped */
  5744. A_UINT32 pktlog_sw_events_drop_cnt;
  5745. } htt_pktlog_and_htt_ring_stats_tlv;
  5746. #define HTT_DLPAGER_STATS_MAX_HIST 10
  5747. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M 0x000000FF
  5748. #define HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S 0
  5749. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M 0x0000FF00
  5750. #define HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S 8
  5751. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_M 0x0000FFFF
  5752. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_S 0
  5753. #define HTT_DLPAGER_TOTAL_FREE_PAGES_M 0xFFFF0000
  5754. #define HTT_DLPAGER_TOTAL_FREE_PAGES_S 16
  5755. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M 0x0000FFFF
  5756. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S 0
  5757. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M 0xFFFF0000
  5758. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S 16
  5759. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_GET(_var) \
  5760. (((_var) & HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M) >> \
  5761. HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)
  5762. #define HTT_DLPAGER_ASYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5763. do { \
  5764. HTT_CHECK_SET_VAL(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT, _val); \
  5765. ((_var) &= ~(HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_M));\
  5766. ((_var) |= ((_val) << HTT_DLPAGER_ASYNC_LOCKED_PAGE_COUNT_S)); \
  5767. } while (0)
  5768. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_GET(_var) \
  5769. (((_var) & HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M) >> \
  5770. HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)
  5771. #define HTT_DLPAGER_SYNC_LOCK_PAGE_COUNT_SET(_var, _val) \
  5772. do { \
  5773. HTT_CHECK_SET_VAL(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT, _val); \
  5774. ((_var) &= ~(HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_M));\
  5775. ((_var) |= ((_val) << HTT_DLPAGER_SYNC_LOCKED_PAGE_COUNT_S)); \
  5776. } while (0)
  5777. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_GET(_var) \
  5778. (((_var) & HTT_DLPAGER_TOTAL_LOCKED_PAGES_M) >> \
  5779. HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)
  5780. #define HTT_DLPAGER_TOTAL_LOCKED_PAGES_SET(_var, _val) \
  5781. do { \
  5782. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_LOCKED_PAGES, _val); \
  5783. ((_var) &= ~(HTT_DLPAGER_TOTAL_LOCKED_PAGES_M)); \
  5784. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_LOCKED_PAGES_S)); \
  5785. } while (0)
  5786. #define HTT_DLPAGER_TOTAL_FREE_PAGES_GET(_var) \
  5787. (((_var) & HTT_DLPAGER_TOTAL_FREE_PAGES_M) >> \
  5788. HTT_DLPAGER_TOTAL_FREE_PAGES_S)
  5789. #define HTT_DLPAGER_TOTAL_FREE_PAGES_SET(_var, _val) \
  5790. do { \
  5791. HTT_CHECK_SET_VAL(HTT_DLPAGER_TOTAL_FREE_PAGES, _val); \
  5792. ((_var) &= ~(HTT_DLPAGER_TOTAL_FREE_PAGES_M)); \
  5793. ((_var) |= ((_val) << HTT_DLPAGER_TOTAL_FREE_PAGES_S)); \
  5794. } while (0)
  5795. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_GET(_var) \
  5796. (((_var) & HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M) >> \
  5797. HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)
  5798. #define HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_SET(_var, _val) \
  5799. do { \
  5800. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX, _val); \
  5801. ((_var) &= ~(HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_M)); \
  5802. ((_var) |= ((_val) << HTT_DLPAGER_LAST_LOCKED_PAGE_IDX_S)); \
  5803. } while (0)
  5804. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_GET(_var) \
  5805. (((_var) & HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M) >> \
  5806. HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)
  5807. #define HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_SET(_var, _val) \
  5808. do { \
  5809. HTT_CHECK_SET_VAL(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX, _val); \
  5810. ((_var) &= ~(HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_M)); \
  5811. ((_var) |= ((_val) << HTT_DLPAGER_LAST_UNLOCKED_PAGE_IDX_S)); \
  5812. } while (0)
  5813. enum {
  5814. HTT_STATS_PAGE_LOCKED = 0,
  5815. HTT_STATS_PAGE_UNLOCKED = 1,
  5816. HTT_STATS_NUM_PAGE_LOCK_STATES
  5817. };
  5818. /* dlPagerStats structure
  5819. * Number of lock/unlock pages with last 10 lock/unlock occurrences are recorded */
  5820. typedef struct{
  5821. /** msg_dword_1 bitfields:
  5822. * async_lock : 8,
  5823. * sync_lock : 8,
  5824. * reserved : 16;
  5825. */
  5826. A_UINT32 msg_dword_1;
  5827. /** mst_dword_2 bitfields:
  5828. * total_locked_pages : 16,
  5829. * total_free_pages : 16;
  5830. */
  5831. A_UINT32 msg_dword_2;
  5832. /** msg_dword_3 bitfields:
  5833. * last_locked_page_idx : 16,
  5834. * last_unlocked_page_idx : 16;
  5835. */
  5836. A_UINT32 msg_dword_3;
  5837. struct {
  5838. A_UINT32 page_num;
  5839. A_UINT32 num_of_pages;
  5840. /** timestamp is in microsecond units, from SoC timer clock */
  5841. A_UINT32 timestamp_lsbs;
  5842. A_UINT32 timestamp_msbs;
  5843. } last_pages_info[HTT_STATS_NUM_PAGE_LOCK_STATES][HTT_DLPAGER_STATS_MAX_HIST];
  5844. } htt_dl_pager_stats_tlv;
  5845. /* NOTE:
  5846. * This structure is for documentation, and cannot be safely used directly.
  5847. * Instead, use the constituent TLV structures to fill/parse.
  5848. * STATS_TYPE : HTT_DBG_EXT_STATS_DLPAGER_STATS
  5849. * TLV_TAGS:
  5850. * - HTT_STATS_DLPAGER_STATS_TAG
  5851. */
  5852. typedef struct {
  5853. htt_tlv_hdr_t tlv_hdr;
  5854. htt_dl_pager_stats_tlv dl_pager_stats;
  5855. } htt_dlpager_stats_t;
  5856. /*======= PHY STATS ====================*/
  5857. /*
  5858. * STATS TYPE : HTT_DBG_EXT_PHY_COUNTERS_AND_PHY_STATS
  5859. * TLV_TAGS:
  5860. * - HTT_STATS_PHY_COUNTERS_TAG
  5861. * - HTT_STATS_PHY_STATS_TAG
  5862. */
  5863. #define HTT_MAX_RX_PKT_CNT 8
  5864. #define HTT_MAX_RX_PKT_CRC_PASS_CNT 8
  5865. #define HTT_MAX_PER_BLK_ERR_CNT 20
  5866. #define HTT_MAX_RX_OTA_ERR_CNT 14
  5867. typedef enum {
  5868. HTT_STATS_CHANNEL_HALF_RATE = 0x0001, /* Half rate */
  5869. HTT_STATS_CHANNEL_QUARTER_RATE = 0x0002, /* Quarter rate */
  5870. HTT_STATS_CHANNEL_DFS = 0x0004, /* Enable radar event reporting */
  5871. HTT_STATS_CHANNEL_HOME = 0x0008, /* Home channel */
  5872. HTT_STATS_CHANNEL_PASSIVE_SCAN = 0x0010, /*Passive Scan */
  5873. HTT_STATS_CHANNEL_DFS_SAP_NOT_UP = 0x0020, /* set when VDEV_START_REQUEST, clear when VDEV_UP */
  5874. HTT_STATS_CHANNEL_PASSIVE_SCAN_CAL = 0x0040, /* need to do passive scan calibration to avoid "spikes" */
  5875. HTT_STATS_CHANNEL_DFS_SAP_UP = 0x0080, /* DFS master */
  5876. HTT_STATS_CHANNEL_DFS_CFREQ2 = 0x0100, /* Enable radar event reporting for sec80 in VHT80p80 */
  5877. HTT_STATS_CHANNEL_DTIM_SYNTH = 0x0200, /* Enable DTIM */
  5878. HTT_STATS_CHANNEL_FORCE_GAIN = 0x0400, /* Force gain mmode (only used for FTM) */
  5879. HTT_STATS_CHANNEL_PERFORM_NF_CAL = 0x0800, /* Perform NF cal in channel change (only used for FTM) */
  5880. HTT_STATS_CHANNEL_165_MODE_0 = 0x1000, /* 165 MHz mode 0 */
  5881. HTT_STATS_CHANNEL_165_MODE_1 = 0x2000, /* 165 MHz mode 1 */
  5882. HTT_STATS_CHANNEL_165_MODE_2 = 0x3000, /* 165 MHz mode 2 */
  5883. HTT_STATS_CHANNEL_165_MODE_MASK = 0x3000, /* 165 MHz 2-bit mode mask */
  5884. } HTT_STATS_CHANNEL_FLAGS;
  5885. typedef enum {
  5886. HTT_STATS_RF_MODE_MIN = 0,
  5887. HTT_STATS_RF_MODE_PHYA_ONLY = 0, // only PHYA is active
  5888. HTT_STATS_RF_MODE_DBS = 1, // PHYA/5G and PHYB/2G
  5889. HTT_STATS_RF_MODE_SBS = 2, // PHYA/5G and PHYB/5G in HL/NPR; PHYA0/5G and PHYA1/5G in HK
  5890. HTT_STATS_RF_MODE_PHYB_ONLY = 3, // only PHYB is active
  5891. HTT_STATS_RF_MODE_DBS_SBS = 4, // PHYA0/5G, PHYA1/5G and PHYB/2G in HK (the 2 5G are in different channel)
  5892. HTT_STATS_RF_MODE_DBS_OR_SBS = 5, // PHYA0/5G, PHYA1/5G and PHYB/5G or 2G in HK
  5893. HTT_STATS_RF_MODE_INVALID = 0xff,
  5894. } HTT_STATS_RF_MODE;
  5895. typedef enum {
  5896. HTT_STATS_RESET_CAUSE_FIRST_RESET = 0x00000001, /* First reset by application */
  5897. HTT_STATS_RESET_CAUSE_ERROR = 0x00000002, /* Trigered due to error */
  5898. HTT_STATS_RESET_CAUSE_DEEP_SLEEP = 0x00000004, /* Reset after deep sleep */
  5899. HTT_STATS_RESET_CAUSE_FULL_RESET = 0x00000008, /* Full reset without any optimizations */
  5900. HTT_STATS_RESET_CAUSE_CHANNEL_CHANGE = 0x00000010, /* For normal channel change */
  5901. HTT_STATS_RESET_CAUSE_BAND_CHANGE = 0x00000020, /* Trigered due to band change */
  5902. HTT_STATS_RESET_CAUSE_DO_CAL = 0x00000040, /* Trigered due to calibrations */
  5903. HTT_STATS_RESET_CAUSE_MCI_ERROR = 0x00000080, /* Triggered due to MCI ERROR */
  5904. HTT_STATS_RESET_CAUSE_CHWIDTH_CHANGE = 0x00000100, /* Trigered due to channel width change */
  5905. HTT_STATS_RESET_CAUSE_WARM_RESTORE_CAL = 0x00000200, /* Trigered due to warm reset we want to just restore calibrations */
  5906. HTT_STATS_RESET_CAUSE_COLD_RESTORE_CAL = 0x00000400, /* Trigered due to cold reset we want to just restore calibrations */
  5907. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET = 0x00000800, /* Trigered due to phy warm reset we want to just restore calibrations */
  5908. HTT_STATS_RESET_CAUSE_M3_SSR = 0x00001000, /* Trigered due to SSR Restart */
  5909. HTT_STATS_RESET_CAUSE_FORCE_CAL = 0x00002000, /* Reset to force the calibration */
  5910. /* 0x00004000, 0x00008000 reserved */
  5911. HTT_STATS_NO_RESET_CHANNEL_CHANGE = 0x00010000, /* No reset, normal channel change */
  5912. HTT_STATS_NO_RESET_BAND_CHANGE = 0x00020000, /* No reset, channel change across band */
  5913. HTT_STATS_NO_RESET_CHWIDTH_CHANGE = 0x00040000, /* No reset, channel change across channel width */
  5914. HTT_STATS_NO_RESET_CHAINMASK_CHANGE = 0x00080000, /* No reset, chainmask change */
  5915. HTT_STATS_RESET_CAUSE_PHY_WARM_RESET_UCODE_TRIG = 0x00100000, /* Trigered due to phy warm reset we want to just restore calibrations */
  5916. HTT_STATS_RESET_CAUSE_PHY_OFF_TIMEOUT_RESET = 0x00200000, /* Reset ucode because phy off ack timeout*/
  5917. HTT_STATS_RESET_CAUSE_LMAC_RESET_UMAC_NOC_ERR = 0x00400000, /* LMAC reset trigered due to NOC Address/Slave error originating at LMAC */
  5918. HTT_STATS_NO_RESET_SCAN_BACK_TO_SAME_HOME_CHANNEL_CHANGE = 0x00800000, /* No reset, scan to home channel change */
  5919. } HTT_STATS_RESET_CAUSE;
  5920. typedef struct {
  5921. htt_tlv_hdr_t tlv_hdr;
  5922. /** number of RXTD OFDMA OTA error counts except power surge and drop */
  5923. A_UINT32 rx_ofdma_timing_err_cnt;
  5924. /** rx_cck_fail_cnt:
  5925. * number of cck error counts due to rx reception failure because of
  5926. * timing error in cck
  5927. */
  5928. A_UINT32 rx_cck_fail_cnt;
  5929. /** number of times tx abort initiated by mac */
  5930. A_UINT32 mactx_abort_cnt;
  5931. /** number of times rx abort initiated by mac */
  5932. A_UINT32 macrx_abort_cnt;
  5933. /** number of times tx abort initiated by phy */
  5934. A_UINT32 phytx_abort_cnt;
  5935. /** number of times rx abort initiated by phy */
  5936. A_UINT32 phyrx_abort_cnt;
  5937. /** number of rx defered count initiated by phy */
  5938. A_UINT32 phyrx_defer_abort_cnt;
  5939. /** number of sizing events generated at LSTF */
  5940. A_UINT32 rx_gain_adj_lstf_event_cnt; /* a.k.a sizing1 */
  5941. /** number of sizing events generated at non-legacy LTF */
  5942. A_UINT32 rx_gain_adj_non_legacy_cnt; /* a.k.a sizing2 */
  5943. /** rx_pkt_cnt -
  5944. * Received EOP (end-of-packet) count per packet type;
  5945. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5946. * [6-7]=RSVD
  5947. */
  5948. A_UINT32 rx_pkt_cnt[HTT_MAX_RX_PKT_CNT];
  5949. /** rx_pkt_crc_pass_cnt -
  5950. * Received EOP (end-of-packet) count per packet type;
  5951. * [0] = 11a; [1] = 11b; [2] = 11n; [3] = 11ac; [4] = 11ax; [5] = GF
  5952. * [6-7]=RSVD
  5953. */
  5954. A_UINT32 rx_pkt_crc_pass_cnt[HTT_MAX_RX_PKT_CRC_PASS_CNT];
  5955. /** per_blk_err_cnt -
  5956. * Error count per error source;
  5957. * [0] = unknown; [1] = LSIG; [2] = HTSIG; [3] = VHTSIG; [4] = HESIG;
  5958. * [5] = RXTD_OTA; [6] = RXTD_FATAL; [7] = DEMF; [8] = ROBE;
  5959. * [9] = PMI; [10] = TXFD; [11] = TXTD; [12] = PHYRF
  5960. * [13-19]=RSVD
  5961. */
  5962. A_UINT32 per_blk_err_cnt[HTT_MAX_PER_BLK_ERR_CNT];
  5963. /** rx_ota_err_cnt -
  5964. * RXTD OTA (over-the-air) error count per error reason;
  5965. * [0] = voting fail; [1] = weak det fail; [2] = strong sig fail;
  5966. * [3] = cck fail; [4] = power surge; [5] = power drop;
  5967. * [6] = btcf timing timeout error; [7] = btcf packet detect error;
  5968. * [8] = coarse timing timeout error
  5969. * [9-13]=RSVD
  5970. */
  5971. A_UINT32 rx_ota_err_cnt[HTT_MAX_RX_OTA_ERR_CNT];
  5972. } htt_phy_counters_tlv;
  5973. typedef struct {
  5974. htt_tlv_hdr_t tlv_hdr;
  5975. /** per chain hw noise floor values in dBm */
  5976. A_INT32 nf_chain[HTT_STATS_MAX_CHAINS];
  5977. /** number of false radars detected */
  5978. A_UINT32 false_radar_cnt;
  5979. /** number of channel switches happened due to radar detection */
  5980. A_UINT32 radar_cs_cnt;
  5981. /** ani_level -
  5982. * ANI level (noise interference) corresponds to the channel
  5983. * the desense levels range from -5 to 15 in dB units,
  5984. * higher values indicating more noise interference.
  5985. */
  5986. A_INT32 ani_level;
  5987. /** running time in minutes since FW boot */
  5988. A_UINT32 fw_run_time;
  5989. /** per chain runtime noise floor values in dBm */
  5990. A_INT32 runTime_nf_chain[HTT_STATS_MAX_CHAINS];
  5991. } htt_phy_stats_tlv;
  5992. typedef struct {
  5993. htt_tlv_hdr_t tlv_hdr;
  5994. /** current pdev_id */
  5995. A_UINT32 pdev_id;
  5996. /** current channel information */
  5997. A_UINT32 chan_mhz;
  5998. /** center_freq1, center_freq2 in mhz */
  5999. A_UINT32 chan_band_center_freq1;
  6000. A_UINT32 chan_band_center_freq2;
  6001. /** chan_phy_mode - WLAN_PHY_MODE enum type */
  6002. A_UINT32 chan_phy_mode;
  6003. /** chan_flags follows HTT_STATS_CHANNEL_FLAGS enum */
  6004. A_UINT32 chan_flags;
  6005. /** channel Num updated to virtual phybase */
  6006. A_UINT32 chan_num;
  6007. /** Cause for the phy reset - HTT_STATS_RESET_CAUSE */
  6008. A_UINT32 reset_cause;
  6009. /** Cause for the previous phy reset */
  6010. A_UINT32 prev_reset_cause;
  6011. /** source for the phywarm reset - HTT_STATS_RESET_CAUSE */
  6012. A_UINT32 phy_warm_reset_src;
  6013. /** rxGain Table selection mode - register settings
  6014. * 0 - Auto, 1/2 - Forced with and without BT override respectively
  6015. */
  6016. A_UINT32 rx_gain_tbl_mode;
  6017. /** current xbar value - perchain analog to digital idx mapping */
  6018. A_UINT32 xbar_val;
  6019. /** Flag to indicate forced calibration */
  6020. A_UINT32 force_calibration;
  6021. /** current RF mode (e.g. SBS/DBS) - follows HTT_STATS_RF_MODE enum */
  6022. A_UINT32 phyrf_mode;
  6023. /* PDL phyInput stats */
  6024. /** homechannel flag
  6025. * 1- Homechan, 0 - scan channel
  6026. */
  6027. A_UINT32 phy_homechan;
  6028. /** Tx and Rx chainmask */
  6029. A_UINT32 phy_tx_ch_mask;
  6030. A_UINT32 phy_rx_ch_mask;
  6031. /** INI masks - to decide the INI registers to be loaded on a reset */
  6032. A_UINT32 phybb_ini_mask;
  6033. A_UINT32 phyrf_ini_mask;
  6034. /** DFS,ADFS/Spectral scan enable masks */
  6035. A_UINT32 phy_dfs_en_mask;
  6036. A_UINT32 phy_sscan_en_mask;
  6037. A_UINT32 phy_synth_sel_mask;
  6038. A_UINT32 phy_adfs_freq;
  6039. /** CCK FIR settings
  6040. * register settings - filter coefficients for Iqs conversion
  6041. * [31:24] = FIR_COEFF_3_0
  6042. * [23:16] = FIR_COEFF_2_0
  6043. * [15:8] = FIR_COEFF_1_0
  6044. * [7:0] = FIR_COEFF_0_0
  6045. */
  6046. A_UINT32 cck_fir_settings;
  6047. /** dynamic primary channel index
  6048. * primary 20MHz channel index on the current channel BW
  6049. */
  6050. A_UINT32 phy_dyn_pri_chan;
  6051. /**
  6052. * Current CCA detection threshold
  6053. * dB above noisefloor req for CCA
  6054. * Register settings for all subbands
  6055. */
  6056. A_UINT32 cca_thresh;
  6057. /**
  6058. * status for dynamic CCA adjustment
  6059. * 0-disabled, 1-enabled
  6060. */
  6061. A_UINT32 dyn_cca_status;
  6062. /** RXDEAF Register value
  6063. * rxdesense_thresh_sw - VREG Register
  6064. * rxdesense_thresh_hw - PHY Register
  6065. */
  6066. A_UINT32 rxdesense_thresh_sw;
  6067. A_UINT32 rxdesense_thresh_hw;
  6068. } htt_phy_reset_stats_tlv;
  6069. typedef struct {
  6070. htt_tlv_hdr_t tlv_hdr;
  6071. /** current pdev_id */
  6072. A_UINT32 pdev_id;
  6073. /** ucode PHYOFF pass/failure count */
  6074. A_UINT32 cf_active_low_fail_cnt;
  6075. A_UINT32 cf_active_low_pass_cnt;
  6076. /** PHYOFF count attempted through ucode VREG */
  6077. A_UINT32 phy_off_through_vreg_cnt;
  6078. /** Force calibration count */
  6079. A_UINT32 force_calibration_cnt;
  6080. /** phyoff count during rfmode switch */
  6081. A_UINT32 rf_mode_switch_phy_off_cnt;
  6082. } htt_phy_reset_counters_tlv;
  6083. /* NOTE:
  6084. * This structure is for documentation, and cannot be safely used directly.
  6085. * Instead, use the constituent TLV structures to fill/parse.
  6086. */
  6087. typedef struct {
  6088. htt_phy_counters_tlv phy_counters;
  6089. htt_phy_stats_tlv phy_stats;
  6090. htt_phy_reset_counters_tlv phy_reset_counters;
  6091. htt_phy_reset_stats_tlv phy_reset_stats;
  6092. } htt_phy_counters_and_phy_stats_t;
  6093. /* NOTE:
  6094. * This structure is for documentation, and cannot be safely used directly.
  6095. * Instead, use the constituent TLV structures to fill/parse.
  6096. */
  6097. typedef struct {
  6098. htt_t2h_soc_txrx_stats_common_tlv soc_common_stats;
  6099. htt_t2h_vdev_txrx_stats_hw_stats_tlv vdev_hw_stats[1/*or more*/];
  6100. } htt_vdevs_txrx_stats_t;
  6101. typedef struct {
  6102. A_UINT32
  6103. success: 16,
  6104. fail: 16;
  6105. } htt_stats_strm_gen_mpdus_cntr_t;
  6106. typedef struct {
  6107. /* MSDU queue identification */
  6108. A_UINT32
  6109. peer_id: 16,
  6110. tid: 4, /* only TIDs 0-7 actually expected to be used */
  6111. htt_qtype: 4, /* refer to HTT_MSDUQ_INDEX */
  6112. reserved: 8;
  6113. } htt_stats_strm_msdu_queue_id;
  6114. typedef struct {
  6115. htt_tlv_hdr_t tlv_hdr;
  6116. htt_stats_strm_msdu_queue_id queue_id;
  6117. htt_stats_strm_gen_mpdus_cntr_t svc_interval;
  6118. htt_stats_strm_gen_mpdus_cntr_t burst_size;
  6119. } htt_stats_strm_gen_mpdus_tlv_t;
  6120. typedef struct {
  6121. htt_tlv_hdr_t tlv_hdr;
  6122. htt_stats_strm_msdu_queue_id queue_id;
  6123. struct {
  6124. A_UINT32
  6125. timestamp_prior_ms: 16,
  6126. timestamp_now_ms: 16;
  6127. A_UINT32
  6128. interval_spec_ms: 16,
  6129. margin_ms: 16;
  6130. } svc_interval;
  6131. struct {
  6132. A_UINT32
  6133. /* consumed_bytes_orig:
  6134. * Raw count (actually estimate) of how many bytes were removed
  6135. * from the MSDU queue by the GEN_MPDUS operation.
  6136. */
  6137. consumed_bytes_orig: 16,
  6138. /* consumed_bytes_final:
  6139. * Adjusted count of removed bytes that incorporates normalizing
  6140. * by the actual service interval compared to the expected
  6141. * service interval.
  6142. * This allows the burst size computation to be independent of
  6143. * whether the target is doing GEN_MPDUS at only the service
  6144. * interval, or substantially more often than the service
  6145. * interval.
  6146. * consumed_bytes_final = consumed_bytes_orig /
  6147. * (svc_interval / ref_svc_interval)
  6148. */
  6149. consumed_bytes_final: 16;
  6150. A_UINT32
  6151. remaining_bytes: 16,
  6152. reserved: 16;
  6153. A_UINT32
  6154. burst_size_spec: 16,
  6155. margin_bytes: 16;
  6156. } burst_size;
  6157. } htt_stats_strm_gen_mpdus_details_tlv_t;
  6158. #endif /* __HTT_STATS_H__ */