sde_crtc.c 205 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665
  1. /*
  2. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include <soc/qcom/of_common.h>
  28. #include "sde_kms.h"
  29. #include "sde_hw_lm.h"
  30. #include "sde_hw_ctl.h"
  31. #include "sde_crtc.h"
  32. #include "sde_plane.h"
  33. #include "sde_hw_util.h"
  34. #include "sde_hw_catalog.h"
  35. #include "sde_color_processing.h"
  36. #include "sde_encoder.h"
  37. #include "sde_connector.h"
  38. #include "sde_vbif.h"
  39. #include "sde_power_handle.h"
  40. #include "sde_core_perf.h"
  41. #include "sde_trace.h"
  42. #include "msm_drv.h"
  43. #include "sde_vm.h"
  44. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  45. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  46. struct sde_crtc_custom_events {
  47. u32 event;
  48. int (*func)(struct drm_crtc *crtc, bool en,
  49. struct sde_irq_callback *irq);
  50. };
  51. struct vblank_work {
  52. struct kthread_work work;
  53. int crtc_id;
  54. bool enable;
  55. struct msm_drm_private *priv;
  56. };
  57. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  58. bool en, struct sde_irq_callback *ad_irq);
  59. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  60. bool en, struct sde_irq_callback *idle_irq);
  61. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  62. bool en, struct sde_irq_callback *idle_irq);
  63. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  64. struct sde_irq_callback *noirq);
  65. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  66. struct sde_crtc_state *cstate,
  67. void __user *usr_ptr);
  68. static struct sde_crtc_custom_events custom_events[] = {
  69. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  70. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  71. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  72. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  73. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  74. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  75. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  76. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  77. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  78. };
  79. /* default input fence timeout, in ms */
  80. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  81. /*
  82. * The default input fence timeout is 2 seconds while max allowed
  83. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  84. * tolerance limit.
  85. */
  86. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  87. /* layer mixer index on sde_crtc */
  88. #define LEFT_MIXER 0
  89. #define RIGHT_MIXER 1
  90. #define MISR_BUFF_SIZE 256
  91. /*
  92. * Time period for fps calculation in micro seconds.
  93. * Default value is set to 1 sec.
  94. */
  95. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  96. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  97. #define MAX_FRAME_COUNT 1000
  98. #define MILI_TO_MICRO 1000
  99. #define SKIP_STAGING_PIPE_ZPOS 255
  100. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  101. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  102. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  103. struct drm_crtc_state *state);
  104. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  105. {
  106. struct msm_drm_private *priv;
  107. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  108. SDE_ERROR("invalid crtc\n");
  109. return NULL;
  110. }
  111. priv = crtc->dev->dev_private;
  112. if (!priv || !priv->kms) {
  113. SDE_ERROR("invalid kms\n");
  114. return NULL;
  115. }
  116. return to_sde_kms(priv->kms);
  117. }
  118. /**
  119. * sde_crtc_calc_fps() - Calculates fps value.
  120. * @sde_crtc : CRTC structure
  121. *
  122. * This function is called at frame done. It counts the number
  123. * of frames done for every 1 sec. Stores the value in measured_fps.
  124. * measured_fps value is 10 times the calculated fps value.
  125. * For example, measured_fps= 594 for calculated fps of 59.4
  126. */
  127. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  128. {
  129. ktime_t current_time_us;
  130. u64 fps, diff_us;
  131. current_time_us = ktime_get();
  132. diff_us = (u64)ktime_us_delta(current_time_us,
  133. sde_crtc->fps_info.last_sampled_time_us);
  134. sde_crtc->fps_info.frame_count++;
  135. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  136. /* Multiplying with 10 to get fps in floating point */
  137. fps = ((u64)sde_crtc->fps_info.frame_count)
  138. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  139. do_div(fps, diff_us);
  140. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  141. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  142. sde_crtc->base.base.id, (unsigned int)fps/10,
  143. (unsigned int)fps%10);
  144. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  145. sde_crtc->fps_info.frame_count = 0;
  146. }
  147. if (!sde_crtc->fps_info.time_buf)
  148. return;
  149. /**
  150. * Array indexing is based on sliding window algorithm.
  151. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  152. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  153. * counter loops around and comes back to the first index to store
  154. * the next ktime.
  155. */
  156. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  157. ktime_get();
  158. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  159. }
  160. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  161. {
  162. if (!sde_crtc)
  163. return;
  164. }
  165. #ifdef CONFIG_DEBUG_FS
  166. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  167. {
  168. struct sde_crtc *sde_crtc;
  169. u64 fps_int, fps_float;
  170. ktime_t current_time_us;
  171. u64 fps, diff_us;
  172. if (!s || !s->private) {
  173. SDE_ERROR("invalid input param(s)\n");
  174. return -EAGAIN;
  175. }
  176. sde_crtc = s->private;
  177. current_time_us = ktime_get();
  178. diff_us = (u64)ktime_us_delta(current_time_us,
  179. sde_crtc->fps_info.last_sampled_time_us);
  180. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  181. /* Multiplying with 10 to get fps in floating point */
  182. fps = ((u64)sde_crtc->fps_info.frame_count)
  183. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  184. do_div(fps, diff_us);
  185. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  186. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  187. sde_crtc->fps_info.frame_count = 0;
  188. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  189. sde_crtc->base.base.id, (unsigned int)fps/10,
  190. (unsigned int)fps%10);
  191. }
  192. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  193. fps_float = do_div(fps_int, 10);
  194. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  195. return 0;
  196. }
  197. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  198. {
  199. return single_open(file, _sde_debugfs_fps_status_show,
  200. inode->i_private);
  201. }
  202. #endif
  203. static ssize_t fps_periodicity_ms_store(struct device *device,
  204. struct device_attribute *attr, const char *buf, size_t count)
  205. {
  206. struct drm_crtc *crtc;
  207. struct sde_crtc *sde_crtc;
  208. int res;
  209. /* Base of the input */
  210. int cnt = 10;
  211. if (!device || !buf) {
  212. SDE_ERROR("invalid input param(s)\n");
  213. return -EAGAIN;
  214. }
  215. crtc = dev_get_drvdata(device);
  216. if (!crtc)
  217. return -EINVAL;
  218. sde_crtc = to_sde_crtc(crtc);
  219. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  220. if (res < 0)
  221. return res;
  222. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  223. sde_crtc->fps_info.fps_periodic_duration =
  224. DEFAULT_FPS_PERIOD_1_SEC;
  225. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  226. MAX_FPS_PERIOD_5_SECONDS)
  227. sde_crtc->fps_info.fps_periodic_duration =
  228. MAX_FPS_PERIOD_5_SECONDS;
  229. else
  230. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  231. return count;
  232. }
  233. static ssize_t fps_periodicity_ms_show(struct device *device,
  234. struct device_attribute *attr, char *buf)
  235. {
  236. struct drm_crtc *crtc;
  237. struct sde_crtc *sde_crtc;
  238. if (!device || !buf) {
  239. SDE_ERROR("invalid input param(s)\n");
  240. return -EAGAIN;
  241. }
  242. crtc = dev_get_drvdata(device);
  243. if (!crtc)
  244. return -EINVAL;
  245. sde_crtc = to_sde_crtc(crtc);
  246. return scnprintf(buf, PAGE_SIZE, "%d\n",
  247. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  248. }
  249. static ssize_t measured_fps_show(struct device *device,
  250. struct device_attribute *attr, char *buf)
  251. {
  252. struct drm_crtc *crtc;
  253. struct sde_crtc *sde_crtc;
  254. uint64_t fps_int, fps_decimal;
  255. u64 fps = 0, frame_count = 0;
  256. ktime_t current_time;
  257. int i = 0, current_time_index;
  258. u64 diff_us;
  259. if (!device || !buf) {
  260. SDE_ERROR("invalid input param(s)\n");
  261. return -EAGAIN;
  262. }
  263. crtc = dev_get_drvdata(device);
  264. if (!crtc) {
  265. scnprintf(buf, PAGE_SIZE, "fps information not available");
  266. return -EINVAL;
  267. }
  268. sde_crtc = to_sde_crtc(crtc);
  269. if (!sde_crtc->fps_info.time_buf) {
  270. scnprintf(buf, PAGE_SIZE,
  271. "timebuf null - fps information not available");
  272. return -EINVAL;
  273. }
  274. /**
  275. * Whenever the time_index counter comes to zero upon decrementing,
  276. * it is set to the last index since it is the next index that we
  277. * should check for calculating the buftime.
  278. */
  279. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  280. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  281. current_time = ktime_get();
  282. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  283. u64 ptime = (u64)ktime_to_us(current_time);
  284. u64 buftime = (u64)ktime_to_us(
  285. sde_crtc->fps_info.time_buf[current_time_index]);
  286. diff_us = (u64)ktime_us_delta(current_time,
  287. sde_crtc->fps_info.time_buf[current_time_index]);
  288. if (ptime > buftime && diff_us >= (u64)
  289. sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. SDE_DEBUG("measured fps: %d\n",
  295. sde_crtc->fps_info.measured_fps);
  296. break;
  297. }
  298. current_time_index = (current_time_index == 0) ?
  299. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  300. SDE_DEBUG("current time index: %d\n", current_time_index);
  301. frame_count++;
  302. }
  303. if (i == MAX_FRAME_COUNT) {
  304. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  305. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  306. diff_us = (u64)ktime_us_delta(current_time,
  307. sde_crtc->fps_info.time_buf[current_time_index]);
  308. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  309. /* Multiplying with 10 to get fps in floating point */
  310. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  311. do_div(fps, diff_us);
  312. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  313. }
  314. }
  315. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  316. fps_decimal = do_div(fps_int, 10);
  317. return scnprintf(buf, PAGE_SIZE,
  318. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  319. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  320. }
  321. static ssize_t vsync_event_show(struct device *device,
  322. struct device_attribute *attr, char *buf)
  323. {
  324. struct drm_crtc *crtc;
  325. struct sde_crtc *sde_crtc;
  326. struct drm_encoder *encoder;
  327. int avr_status = -EPIPE;
  328. if (!device || !buf) {
  329. SDE_ERROR("invalid input param(s)\n");
  330. return -EAGAIN;
  331. }
  332. crtc = dev_get_drvdata(device);
  333. sde_crtc = to_sde_crtc(crtc);
  334. mutex_lock(&sde_crtc->crtc_lock);
  335. if (sde_crtc->enabled) {
  336. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  337. if (sde_encoder_in_clone_mode(encoder))
  338. continue;
  339. avr_status = sde_encoder_get_avr_status(encoder);
  340. break;
  341. }
  342. }
  343. mutex_unlock(&sde_crtc->crtc_lock);
  344. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  345. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  346. }
  347. static ssize_t retire_frame_event_show(struct device *device,
  348. struct device_attribute *attr, char *buf)
  349. {
  350. struct drm_crtc *crtc;
  351. struct sde_crtc *sde_crtc;
  352. if (!device || !buf) {
  353. SDE_ERROR("invalid input param(s)\n");
  354. return -EAGAIN;
  355. }
  356. crtc = dev_get_drvdata(device);
  357. sde_crtc = to_sde_crtc(crtc);
  358. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  359. ktime_to_ns(sde_crtc->retire_frame_event_time));
  360. }
  361. static DEVICE_ATTR_RO(vsync_event);
  362. static DEVICE_ATTR_RO(measured_fps);
  363. static DEVICE_ATTR_RW(fps_periodicity_ms);
  364. static DEVICE_ATTR_RO(retire_frame_event);
  365. static struct attribute *sde_crtc_dev_attrs[] = {
  366. &dev_attr_vsync_event.attr,
  367. &dev_attr_measured_fps.attr,
  368. &dev_attr_fps_periodicity_ms.attr,
  369. &dev_attr_retire_frame_event.attr,
  370. NULL
  371. };
  372. static const struct attribute_group sde_crtc_attr_group = {
  373. .attrs = sde_crtc_dev_attrs,
  374. };
  375. static const struct attribute_group *sde_crtc_attr_groups[] = {
  376. &sde_crtc_attr_group,
  377. NULL,
  378. };
  379. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, uint32_t len, uint64_t val)
  380. {
  381. struct drm_event event;
  382. if (!crtc) {
  383. SDE_ERROR("invalid crtc\n");
  384. return;
  385. }
  386. event.type = type;
  387. event.length = len;
  388. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)&val);
  389. SDE_EVT32(DRMID(crtc), type, len, val >> 32, val & 0xFFFFFFFF);
  390. SDE_DEBUG("crtc:%d event(%d) value(%llu) notified\n", DRMID(crtc), type, val);
  391. }
  392. static void sde_crtc_destroy(struct drm_crtc *crtc)
  393. {
  394. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  395. SDE_DEBUG("\n");
  396. if (!crtc)
  397. return;
  398. if (sde_crtc->vsync_event_sf)
  399. sysfs_put(sde_crtc->vsync_event_sf);
  400. if (sde_crtc->retire_frame_event_sf)
  401. sysfs_put(sde_crtc->retire_frame_event_sf);
  402. if (sde_crtc->sysfs_dev)
  403. device_unregister(sde_crtc->sysfs_dev);
  404. if (sde_crtc->blob_info)
  405. drm_property_blob_put(sde_crtc->blob_info);
  406. msm_property_destroy(&sde_crtc->property_info);
  407. sde_cp_crtc_destroy_properties(crtc);
  408. sde_fence_deinit(sde_crtc->output_fence);
  409. _sde_crtc_deinit_events(sde_crtc);
  410. drm_crtc_cleanup(crtc);
  411. mutex_destroy(&sde_crtc->crtc_lock);
  412. kfree(sde_crtc);
  413. }
  414. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  415. {
  416. struct drm_connector *connector;
  417. struct drm_encoder *encoder;
  418. struct sde_connector_state *conn_state;
  419. bool encoder_valid = false;
  420. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  421. c_state->encoder_mask) {
  422. if (!sde_encoder_in_clone_mode(encoder)) {
  423. encoder_valid = true;
  424. break;
  425. }
  426. }
  427. if (!encoder_valid)
  428. return NULL;
  429. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  430. if (!connector)
  431. return NULL;
  432. conn_state = to_sde_connector_state(connector->state);
  433. if (!conn_state)
  434. return NULL;
  435. return &conn_state->msm_mode;
  436. }
  437. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  438. const struct drm_display_mode *mode,
  439. struct drm_display_mode *adjusted_mode)
  440. {
  441. struct msm_display_mode *msm_mode;
  442. struct drm_crtc_state *c_state;
  443. struct drm_connector *connector;
  444. struct drm_encoder *encoder;
  445. struct drm_connector_state *new_conn_state;
  446. struct sde_connector_state *c_conn_state = NULL;
  447. bool encoder_valid = false;
  448. int i;
  449. SDE_DEBUG("\n");
  450. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  451. adjusted_mode);
  452. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  453. c_state->encoder_mask) {
  454. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  455. encoder_valid = true;
  456. break;
  457. }
  458. }
  459. if (!encoder_valid) {
  460. SDE_ERROR("encoder not found\n");
  461. return true;
  462. }
  463. for_each_new_connector_in_state(c_state->state, connector,
  464. new_conn_state, i) {
  465. if (new_conn_state->best_encoder == encoder) {
  466. c_conn_state = to_sde_connector_state(new_conn_state);
  467. break;
  468. }
  469. }
  470. if (!c_conn_state) {
  471. SDE_ERROR("could not get connector state\n");
  472. return true;
  473. }
  474. msm_mode = &c_conn_state->msm_mode;
  475. if ((msm_is_mode_seamless(msm_mode) ||
  476. (msm_is_mode_seamless_vrr(msm_mode) ||
  477. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  478. (!crtc->enabled)) {
  479. SDE_ERROR("crtc state prevents seamless transition\n");
  480. return false;
  481. }
  482. return true;
  483. }
  484. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  485. struct sde_plane_state *pstate, struct sde_format *format)
  486. {
  487. uint32_t blend_op, fg_alpha, bg_alpha;
  488. uint32_t blend_type;
  489. struct sde_hw_mixer *lm = mixer->hw_lm;
  490. /* default to opaque blending */
  491. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  492. bg_alpha = 0xFF - fg_alpha;
  493. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  494. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  495. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  496. switch (blend_type) {
  497. case SDE_DRM_BLEND_OP_OPAQUE:
  498. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  499. SDE_BLEND_BG_ALPHA_BG_CONST;
  500. break;
  501. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  502. if (format->alpha_enable) {
  503. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  504. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  505. if (fg_alpha != 0xff) {
  506. bg_alpha = fg_alpha;
  507. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  508. SDE_BLEND_BG_INV_MOD_ALPHA;
  509. } else {
  510. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  511. }
  512. }
  513. break;
  514. case SDE_DRM_BLEND_OP_COVERAGE:
  515. if (format->alpha_enable) {
  516. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  517. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  518. if (fg_alpha != 0xff) {
  519. bg_alpha = fg_alpha;
  520. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  521. SDE_BLEND_BG_MOD_ALPHA |
  522. SDE_BLEND_BG_INV_MOD_ALPHA;
  523. } else {
  524. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  525. }
  526. }
  527. break;
  528. default:
  529. /* do nothing */
  530. break;
  531. }
  532. if (lm->ops.setup_blend_config)
  533. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  534. SDE_DEBUG(
  535. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  536. (char *) &format->base.pixel_format,
  537. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  538. }
  539. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  540. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  541. struct sde_hw_dim_layer *dim_layer)
  542. {
  543. struct sde_crtc_state *cstate;
  544. struct sde_hw_mixer *lm;
  545. struct sde_hw_dim_layer split_dim_layer;
  546. int i;
  547. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  548. SDE_DEBUG("empty dim_layer\n");
  549. return;
  550. }
  551. cstate = to_sde_crtc_state(crtc->state);
  552. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  553. dim_layer->flags, dim_layer->stage);
  554. split_dim_layer.stage = dim_layer->stage;
  555. split_dim_layer.color_fill = dim_layer->color_fill;
  556. /*
  557. * traverse through the layer mixers attached to crtc and find the
  558. * intersecting dim layer rect in each LM and program accordingly.
  559. */
  560. for (i = 0; i < sde_crtc->num_mixers; i++) {
  561. split_dim_layer.flags = dim_layer->flags;
  562. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  563. &split_dim_layer.rect);
  564. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  565. /*
  566. * no extra programming required for non-intersecting
  567. * layer mixers with INCLUSIVE dim layer
  568. */
  569. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  570. continue;
  571. /*
  572. * program the other non-intersecting layer mixers with
  573. * INCLUSIVE dim layer of full size for uniformity
  574. * with EXCLUSIVE dim layer config.
  575. */
  576. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  577. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  578. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  579. sizeof(split_dim_layer.rect));
  580. } else {
  581. split_dim_layer.rect.x =
  582. split_dim_layer.rect.x -
  583. cstate->lm_roi[i].x;
  584. split_dim_layer.rect.y =
  585. split_dim_layer.rect.y -
  586. cstate->lm_roi[i].y;
  587. }
  588. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  589. cstate->lm_roi[i].x,
  590. cstate->lm_roi[i].y,
  591. cstate->lm_roi[i].w,
  592. cstate->lm_roi[i].h,
  593. dim_layer->rect.x,
  594. dim_layer->rect.y,
  595. dim_layer->rect.w,
  596. dim_layer->rect.h,
  597. split_dim_layer.rect.x,
  598. split_dim_layer.rect.y,
  599. split_dim_layer.rect.w,
  600. split_dim_layer.rect.h);
  601. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  602. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  603. split_dim_layer.rect.w, split_dim_layer.rect.h);
  604. lm = mixer[i].hw_lm;
  605. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  606. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  607. }
  608. }
  609. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  610. const struct sde_rect **crtc_roi)
  611. {
  612. struct sde_crtc_state *crtc_state;
  613. if (!state || !crtc_roi)
  614. return;
  615. crtc_state = to_sde_crtc_state(state);
  616. *crtc_roi = &crtc_state->crtc_roi;
  617. }
  618. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  619. {
  620. struct sde_crtc_state *cstate;
  621. struct sde_crtc *sde_crtc;
  622. if (!state || !state->crtc)
  623. return false;
  624. sde_crtc = to_sde_crtc(state->crtc);
  625. cstate = to_sde_crtc_state(state);
  626. return msm_property_is_dirty(&sde_crtc->property_info,
  627. &cstate->property_state, CRTC_PROP_ROI_V1);
  628. }
  629. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  630. void __user *usr_ptr)
  631. {
  632. struct drm_crtc *crtc;
  633. struct sde_crtc_state *cstate;
  634. struct sde_drm_roi_v1 roi_v1;
  635. int i;
  636. if (!state) {
  637. SDE_ERROR("invalid args\n");
  638. return -EINVAL;
  639. }
  640. cstate = to_sde_crtc_state(state);
  641. crtc = cstate->base.crtc;
  642. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  643. if (!usr_ptr) {
  644. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  645. return 0;
  646. }
  647. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  648. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  649. return -EINVAL;
  650. }
  651. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  652. if (roi_v1.num_rects == 0) {
  653. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  654. return 0;
  655. }
  656. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  657. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  658. roi_v1.num_rects);
  659. return -EINVAL;
  660. }
  661. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  662. for (i = 0; i < roi_v1.num_rects; ++i) {
  663. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  664. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  665. DRMID(crtc), i,
  666. cstate->user_roi_list.roi[i].x1,
  667. cstate->user_roi_list.roi[i].y1,
  668. cstate->user_roi_list.roi[i].x2,
  669. cstate->user_roi_list.roi[i].y2);
  670. SDE_EVT32_VERBOSE(DRMID(crtc),
  671. cstate->user_roi_list.roi[i].x1,
  672. cstate->user_roi_list.roi[i].y1,
  673. cstate->user_roi_list.roi[i].x2,
  674. cstate->user_roi_list.roi[i].y2);
  675. }
  676. return 0;
  677. }
  678. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  679. struct drm_crtc_state *state)
  680. {
  681. struct drm_connector *conn;
  682. struct drm_connector_state *conn_state;
  683. struct sde_crtc *sde_crtc;
  684. struct sde_crtc_state *crtc_state;
  685. struct sde_rect *crtc_roi;
  686. struct msm_mode_info mode_info;
  687. int i = 0;
  688. int rc;
  689. bool is_crtc_roi_dirty;
  690. bool is_conn_roi_dirty;
  691. if (!crtc || !state)
  692. return -EINVAL;
  693. sde_crtc = to_sde_crtc(crtc);
  694. crtc_state = to_sde_crtc_state(state);
  695. crtc_roi = &crtc_state->crtc_roi;
  696. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  697. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  698. struct sde_connector *sde_conn;
  699. struct sde_connector_state *sde_conn_state;
  700. struct sde_rect conn_roi;
  701. if (!conn_state || conn_state->crtc != crtc)
  702. continue;
  703. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  704. if (rc) {
  705. SDE_ERROR("failed to get mode info\n");
  706. return -EINVAL;
  707. }
  708. sde_conn = to_sde_connector(conn_state->connector);
  709. sde_conn_state = to_sde_connector_state(conn_state);
  710. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  711. &sde_conn_state->property_state,
  712. CONNECTOR_PROP_ROI_V1);
  713. /*
  714. * Check against CRTC ROI and Connector ROI not being updated together.
  715. * This restriction should be relaxed when Connector ROI scaling is
  716. * supported and while in clone mode.
  717. */
  718. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  719. is_conn_roi_dirty != is_crtc_roi_dirty) {
  720. SDE_ERROR("connector/crtc rois not updated together\n");
  721. return -EINVAL;
  722. }
  723. if (!mode_info.roi_caps.enabled)
  724. continue;
  725. /*
  726. * current driver only supports same connector and crtc size,
  727. * but if support for different sizes is added, driver needs
  728. * to check the connector roi here to make sure is full screen
  729. * for dsc 3d-mux topology that doesn't support partial update.
  730. */
  731. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  732. sizeof(crtc_state->user_roi_list))) {
  733. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  734. sde_crtc->name);
  735. return -EINVAL;
  736. }
  737. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  738. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  739. conn_roi.x, conn_roi.y,
  740. conn_roi.w, conn_roi.h);
  741. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  742. conn_roi.x, conn_roi.y,
  743. conn_roi.w, conn_roi.h);
  744. }
  745. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  746. /* clear the ROI to null if it matches full screen anyways */
  747. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  748. crtc_roi->w == state->adjusted_mode.hdisplay &&
  749. crtc_roi->h == state->adjusted_mode.vdisplay)
  750. memset(crtc_roi, 0, sizeof(*crtc_roi));
  751. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  752. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  753. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  754. crtc_roi->h);
  755. return 0;
  756. }
  757. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  758. struct drm_crtc_state *state)
  759. {
  760. struct sde_crtc *sde_crtc;
  761. struct sde_crtc_state *crtc_state;
  762. struct drm_connector *conn;
  763. struct drm_connector_state *conn_state;
  764. int i;
  765. if (!crtc || !state)
  766. return -EINVAL;
  767. sde_crtc = to_sde_crtc(crtc);
  768. crtc_state = to_sde_crtc_state(state);
  769. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  770. return 0;
  771. /* partial update active, check if autorefresh is also requested */
  772. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  773. uint64_t autorefresh;
  774. if (!conn_state || conn_state->crtc != crtc)
  775. continue;
  776. autorefresh = sde_connector_get_property(conn_state,
  777. CONNECTOR_PROP_AUTOREFRESH);
  778. if (autorefresh) {
  779. SDE_ERROR(
  780. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  781. sde_crtc->name, autorefresh);
  782. return -EINVAL;
  783. }
  784. }
  785. return 0;
  786. }
  787. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  788. struct drm_crtc_state *state, int lm_idx)
  789. {
  790. struct sde_kms *sde_kms;
  791. struct sde_crtc *sde_crtc;
  792. struct sde_crtc_state *crtc_state;
  793. const struct sde_rect *crtc_roi;
  794. const struct sde_rect *lm_bounds;
  795. struct sde_rect *lm_roi;
  796. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  797. return -EINVAL;
  798. sde_kms = _sde_crtc_get_kms(crtc);
  799. if (!sde_kms || !sde_kms->catalog) {
  800. SDE_ERROR("invalid parameters\n");
  801. return -EINVAL;
  802. }
  803. sde_crtc = to_sde_crtc(crtc);
  804. crtc_state = to_sde_crtc_state(state);
  805. crtc_roi = &crtc_state->crtc_roi;
  806. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  807. lm_roi = &crtc_state->lm_roi[lm_idx];
  808. if (sde_kms_rect_is_null(crtc_roi))
  809. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  810. else
  811. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  812. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  813. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  814. /*
  815. * partial update is not supported with 3dmux dsc or dest scaler.
  816. * hence, crtc roi must match the mixer dimensions.
  817. */
  818. if (crtc_state->num_ds_enabled ||
  819. sde_rm_topology_is_group(&sde_kms->rm, state,
  820. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  821. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  822. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  823. return -EINVAL;
  824. }
  825. }
  826. /* if any dimension is zero, clear all dimensions for clarity */
  827. if (sde_kms_rect_is_null(lm_roi))
  828. memset(lm_roi, 0, sizeof(*lm_roi));
  829. return 0;
  830. }
  831. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  832. struct drm_crtc_state *state)
  833. {
  834. struct sde_crtc *sde_crtc;
  835. struct sde_crtc_state *crtc_state;
  836. u32 disp_bitmask = 0;
  837. int i;
  838. if (!crtc || !state) {
  839. pr_err("Invalid crtc or state\n");
  840. return 0;
  841. }
  842. sde_crtc = to_sde_crtc(crtc);
  843. crtc_state = to_sde_crtc_state(state);
  844. /* pingpong split: one ROI, one LM, two physical displays */
  845. if (crtc_state->is_ppsplit) {
  846. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  847. struct sde_rect *roi = &crtc_state->lm_roi[0];
  848. if (sde_kms_rect_is_null(roi))
  849. disp_bitmask = 0;
  850. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  851. disp_bitmask = BIT(0); /* left only */
  852. else if (roi->x >= lm_split_width)
  853. disp_bitmask = BIT(1); /* right only */
  854. else
  855. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  856. } else if (sde_crtc->mixers_swapped) {
  857. disp_bitmask = BIT(0);
  858. } else {
  859. for (i = 0; i < sde_crtc->num_mixers; i++) {
  860. if (!sde_kms_rect_is_null(
  861. &crtc_state->lm_roi[i]))
  862. disp_bitmask |= BIT(i);
  863. }
  864. }
  865. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  866. return disp_bitmask;
  867. }
  868. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  869. struct drm_crtc_state *state)
  870. {
  871. struct sde_crtc *sde_crtc;
  872. struct sde_crtc_state *crtc_state;
  873. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  874. if (!crtc || !state)
  875. return -EINVAL;
  876. sde_crtc = to_sde_crtc(crtc);
  877. crtc_state = to_sde_crtc_state(state);
  878. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  879. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  880. sde_crtc->name, sde_crtc->num_mixers);
  881. return -EINVAL;
  882. }
  883. /*
  884. * If using pingpong split: one ROI, one LM, two physical displays
  885. * then the ROI must be centered on the panel split boundary and
  886. * be of equal width across the split.
  887. */
  888. if (crtc_state->is_ppsplit) {
  889. u16 panel_split_width;
  890. u32 display_mask;
  891. roi[0] = &crtc_state->lm_roi[0];
  892. if (sde_kms_rect_is_null(roi[0]))
  893. return 0;
  894. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  895. if (display_mask != (BIT(0) | BIT(1)))
  896. return 0;
  897. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  898. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  899. SDE_ERROR("%s: roi x %d w %d split %d\n",
  900. sde_crtc->name, roi[0]->x, roi[0]->w,
  901. panel_split_width);
  902. return -EINVAL;
  903. }
  904. return 0;
  905. }
  906. /*
  907. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  908. * LMs and be of equal width.
  909. */
  910. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  911. return 0;
  912. roi[0] = &crtc_state->lm_roi[0];
  913. roi[1] = &crtc_state->lm_roi[1];
  914. /* if one of the roi is null it's a left/right-only update */
  915. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  916. return 0;
  917. /* check lm rois are equal width & first roi ends at 2nd roi */
  918. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  919. SDE_ERROR(
  920. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  921. sde_crtc->name, roi[0]->x, roi[0]->w,
  922. roi[1]->x, roi[1]->w);
  923. return -EINVAL;
  924. }
  925. return 0;
  926. }
  927. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  928. struct drm_crtc_state *state)
  929. {
  930. struct sde_crtc *sde_crtc;
  931. struct sde_crtc_state *crtc_state;
  932. const struct sde_rect *crtc_roi;
  933. const struct drm_plane_state *pstate;
  934. struct drm_plane *plane;
  935. if (!crtc || !state)
  936. return -EINVAL;
  937. /*
  938. * Reject commit if a Plane CRTC destination coordinates fall outside
  939. * the partial CRTC ROI. LM output is determined via connector ROIs,
  940. * if they are specified, not Plane CRTC ROIs.
  941. */
  942. sde_crtc = to_sde_crtc(crtc);
  943. crtc_state = to_sde_crtc_state(state);
  944. crtc_roi = &crtc_state->crtc_roi;
  945. if (sde_kms_rect_is_null(crtc_roi))
  946. return 0;
  947. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  948. struct sde_rect plane_roi, intersection;
  949. if (IS_ERR_OR_NULL(pstate)) {
  950. int rc = PTR_ERR(pstate);
  951. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  952. sde_crtc->name, plane->base.id, rc);
  953. return rc;
  954. }
  955. plane_roi.x = pstate->crtc_x;
  956. plane_roi.y = pstate->crtc_y;
  957. plane_roi.w = pstate->crtc_w;
  958. plane_roi.h = pstate->crtc_h;
  959. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  960. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  961. SDE_ERROR(
  962. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  963. sde_crtc->name, plane->base.id,
  964. plane_roi.x, plane_roi.y,
  965. plane_roi.w, plane_roi.h,
  966. crtc_roi->x, crtc_roi->y,
  967. crtc_roi->w, crtc_roi->h);
  968. return -E2BIG;
  969. }
  970. }
  971. return 0;
  972. }
  973. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  974. struct drm_crtc_state *state)
  975. {
  976. struct sde_crtc *sde_crtc;
  977. struct sde_crtc_state *sde_crtc_state;
  978. struct msm_mode_info mode_info;
  979. int rc, lm_idx, i;
  980. if (!crtc || !state)
  981. return -EINVAL;
  982. memset(&mode_info, 0, sizeof(mode_info));
  983. sde_crtc = to_sde_crtc(crtc);
  984. sde_crtc_state = to_sde_crtc_state(state);
  985. /*
  986. * check connector array cached at modeset time since incoming atomic
  987. * state may not include any connectors if they aren't modified
  988. */
  989. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  990. struct drm_connector *conn = sde_crtc_state->connectors[i];
  991. if (!conn || !conn->state)
  992. continue;
  993. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  994. if (rc) {
  995. SDE_ERROR("failed to get mode info\n");
  996. return -EINVAL;
  997. }
  998. if (!mode_info.roi_caps.enabled)
  999. continue;
  1000. if (sde_crtc_state->user_roi_list.num_rects >
  1001. mode_info.roi_caps.num_roi) {
  1002. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1003. sde_crtc_state->user_roi_list.num_rects,
  1004. mode_info.roi_caps.num_roi);
  1005. return -E2BIG;
  1006. }
  1007. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1008. if (rc)
  1009. return rc;
  1010. rc = _sde_crtc_check_autorefresh(crtc, state);
  1011. if (rc)
  1012. return rc;
  1013. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1014. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1015. if (rc)
  1016. return rc;
  1017. }
  1018. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1019. if (rc)
  1020. return rc;
  1021. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1022. if (rc)
  1023. return rc;
  1024. }
  1025. return 0;
  1026. }
  1027. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1028. {
  1029. struct sde_crtc *sde_crtc;
  1030. struct sde_crtc_state *cstate;
  1031. const struct sde_rect *lm_roi;
  1032. struct sde_hw_mixer *hw_lm;
  1033. bool right_mixer = false;
  1034. bool lm_updated = false;
  1035. int lm_idx;
  1036. if (!crtc)
  1037. return;
  1038. sde_crtc = to_sde_crtc(crtc);
  1039. cstate = to_sde_crtc_state(crtc->state);
  1040. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1041. struct sde_hw_mixer_cfg cfg;
  1042. lm_roi = &cstate->lm_roi[lm_idx];
  1043. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1044. if (!sde_crtc->mixers_swapped)
  1045. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1046. if (lm_roi->w != hw_lm->cfg.out_width ||
  1047. lm_roi->h != hw_lm->cfg.out_height ||
  1048. right_mixer != hw_lm->cfg.right_mixer) {
  1049. hw_lm->cfg.out_width = lm_roi->w;
  1050. hw_lm->cfg.out_height = lm_roi->h;
  1051. hw_lm->cfg.right_mixer = right_mixer;
  1052. cfg.out_width = lm_roi->w;
  1053. cfg.out_height = lm_roi->h;
  1054. cfg.right_mixer = right_mixer;
  1055. cfg.flags = 0;
  1056. if (hw_lm->ops.setup_mixer_out)
  1057. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1058. lm_updated = true;
  1059. }
  1060. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1061. lm_roi->h, right_mixer, lm_updated);
  1062. }
  1063. if (lm_updated)
  1064. sde_cp_crtc_res_change(crtc);
  1065. }
  1066. struct plane_state {
  1067. struct sde_plane_state *sde_pstate;
  1068. const struct drm_plane_state *drm_pstate;
  1069. int stage;
  1070. u32 pipe_id;
  1071. };
  1072. static int pstate_cmp(const void *a, const void *b)
  1073. {
  1074. struct plane_state *pa = (struct plane_state *)a;
  1075. struct plane_state *pb = (struct plane_state *)b;
  1076. int rc = 0;
  1077. int pa_zpos, pb_zpos;
  1078. enum sde_layout pa_layout, pb_layout;
  1079. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1080. return rc;
  1081. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1082. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1083. pa_layout = pa->sde_pstate->layout;
  1084. pb_layout = pb->sde_pstate->layout;
  1085. if (pa_zpos != pb_zpos)
  1086. rc = pa_zpos - pb_zpos;
  1087. else if (pa_layout != pb_layout)
  1088. rc = pa_layout - pb_layout;
  1089. else
  1090. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1091. return rc;
  1092. }
  1093. /*
  1094. * validate and set source split:
  1095. * use pstates sorted by stage to check planes on same stage
  1096. * we assume that all pipes are in source split so its valid to compare
  1097. * without taking into account left/right mixer placement
  1098. */
  1099. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1100. struct plane_state *pstates, int cnt)
  1101. {
  1102. struct plane_state *prv_pstate, *cur_pstate;
  1103. enum sde_layout prev_layout, cur_layout;
  1104. struct sde_rect left_rect, right_rect;
  1105. struct sde_kms *sde_kms;
  1106. int32_t left_pid, right_pid;
  1107. int32_t stage;
  1108. int i, rc = 0;
  1109. sde_kms = _sde_crtc_get_kms(crtc);
  1110. if (!sde_kms || !sde_kms->catalog) {
  1111. SDE_ERROR("invalid parameters\n");
  1112. return -EINVAL;
  1113. }
  1114. for (i = 1; i < cnt; i++) {
  1115. prv_pstate = &pstates[i - 1];
  1116. cur_pstate = &pstates[i];
  1117. prev_layout = prv_pstate->sde_pstate->layout;
  1118. cur_layout = cur_pstate->sde_pstate->layout;
  1119. if (prv_pstate->stage != cur_pstate->stage ||
  1120. prev_layout != cur_layout)
  1121. continue;
  1122. stage = cur_pstate->stage;
  1123. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1124. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1125. prv_pstate->drm_pstate->crtc_y,
  1126. prv_pstate->drm_pstate->crtc_w,
  1127. prv_pstate->drm_pstate->crtc_h, false);
  1128. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1129. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1130. cur_pstate->drm_pstate->crtc_y,
  1131. cur_pstate->drm_pstate->crtc_w,
  1132. cur_pstate->drm_pstate->crtc_h, false);
  1133. if (right_rect.x < left_rect.x) {
  1134. swap(left_pid, right_pid);
  1135. swap(left_rect, right_rect);
  1136. swap(prv_pstate, cur_pstate);
  1137. }
  1138. /*
  1139. * - planes are enumerated in pipe-priority order such that
  1140. * planes with lower drm_id must be left-most in a shared
  1141. * blend-stage when using source split.
  1142. * - planes in source split must be contiguous in width
  1143. * - planes in source split must have same dest yoff and height
  1144. */
  1145. if ((right_pid < left_pid) &&
  1146. !sde_kms->catalog->pipe_order_type) {
  1147. SDE_ERROR(
  1148. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1149. stage, left_pid, right_pid);
  1150. return -EINVAL;
  1151. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1152. SDE_ERROR(
  1153. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1154. stage, left_rect.x, left_rect.w,
  1155. right_rect.x, right_rect.w);
  1156. return -EINVAL;
  1157. } else if ((left_rect.y != right_rect.y) ||
  1158. (left_rect.h != right_rect.h)) {
  1159. SDE_ERROR(
  1160. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1161. stage, left_rect.y, left_rect.h,
  1162. right_rect.y, right_rect.h);
  1163. return -EINVAL;
  1164. }
  1165. }
  1166. return rc;
  1167. }
  1168. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1169. struct plane_state *pstates, int cnt)
  1170. {
  1171. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1172. enum sde_layout prev_layout, cur_layout;
  1173. struct sde_kms *sde_kms;
  1174. struct sde_rect left_rect, right_rect;
  1175. int32_t left_pid, right_pid;
  1176. int32_t stage;
  1177. int i;
  1178. sde_kms = _sde_crtc_get_kms(crtc);
  1179. if (!sde_kms || !sde_kms->catalog) {
  1180. SDE_ERROR("invalid parameters\n");
  1181. return;
  1182. }
  1183. if (!sde_kms->catalog->pipe_order_type)
  1184. return;
  1185. for (i = 0; i < cnt; i++) {
  1186. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1187. cur_pstate = &pstates[i];
  1188. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1189. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1190. SDE_LAYOUT_NONE;
  1191. cur_layout = cur_pstate->sde_pstate->layout;
  1192. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1193. || (prev_layout != cur_layout)) {
  1194. /*
  1195. * reset if prv or nxt pipes are not in the same stage
  1196. * as the cur pipe
  1197. */
  1198. if ((!nxt_pstate)
  1199. || (nxt_pstate->stage != cur_pstate->stage)
  1200. || (nxt_pstate->sde_pstate->layout !=
  1201. cur_pstate->sde_pstate->layout))
  1202. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1203. continue;
  1204. }
  1205. stage = cur_pstate->stage;
  1206. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1207. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1208. prv_pstate->drm_pstate->crtc_y,
  1209. prv_pstate->drm_pstate->crtc_w,
  1210. prv_pstate->drm_pstate->crtc_h, false);
  1211. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1212. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1213. cur_pstate->drm_pstate->crtc_y,
  1214. cur_pstate->drm_pstate->crtc_w,
  1215. cur_pstate->drm_pstate->crtc_h, false);
  1216. if (right_rect.x < left_rect.x) {
  1217. swap(left_pid, right_pid);
  1218. swap(left_rect, right_rect);
  1219. swap(prv_pstate, cur_pstate);
  1220. }
  1221. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1222. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1223. }
  1224. for (i = 0; i < cnt; i++) {
  1225. cur_pstate = &pstates[i];
  1226. sde_plane_setup_src_split_order(
  1227. cur_pstate->drm_pstate->plane,
  1228. cur_pstate->sde_pstate->multirect_index,
  1229. cur_pstate->sde_pstate->pipe_order_flags);
  1230. }
  1231. }
  1232. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1233. int num_mixers, struct plane_state *pstates, int cnt)
  1234. {
  1235. int i, lm_idx;
  1236. struct sde_format *format;
  1237. bool blend_stage[SDE_STAGE_MAX] = { false };
  1238. u32 blend_type;
  1239. for (i = cnt - 1; i >= 0; i--) {
  1240. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1241. PLANE_PROP_BLEND_OP);
  1242. /* stage has already been programmed or BLEND_OP_SKIP type */
  1243. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1244. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1245. continue;
  1246. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1247. format = to_sde_format(msm_framebuffer_format(
  1248. pstates[i].sde_pstate->base.fb));
  1249. if (!format) {
  1250. SDE_ERROR("invalid format\n");
  1251. return;
  1252. }
  1253. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1254. pstates[i].sde_pstate, format);
  1255. blend_stage[pstates[i].sde_pstate->stage] = true;
  1256. }
  1257. }
  1258. }
  1259. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1260. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1261. struct sde_crtc_mixer *mixer)
  1262. {
  1263. struct drm_plane *plane;
  1264. struct drm_framebuffer *fb;
  1265. struct drm_plane_state *state;
  1266. struct sde_crtc_state *cstate;
  1267. struct sde_plane_state *pstate = NULL;
  1268. struct plane_state *pstates = NULL;
  1269. struct sde_format *format;
  1270. struct sde_hw_ctl *ctl;
  1271. struct sde_hw_mixer *lm;
  1272. struct sde_hw_stage_cfg *stage_cfg;
  1273. struct sde_rect plane_crtc_roi;
  1274. uint32_t stage_idx, lm_idx, layout_idx;
  1275. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1276. int i, mode, cnt = 0;
  1277. bool bg_alpha_enable = false;
  1278. u32 blend_type;
  1279. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1280. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1281. if (!sde_crtc || !crtc->state || !mixer) {
  1282. SDE_ERROR("invalid sde_crtc or mixer\n");
  1283. return;
  1284. }
  1285. ctl = mixer->hw_ctl;
  1286. lm = mixer->hw_lm;
  1287. cstate = to_sde_crtc_state(crtc->state);
  1288. pstates = kcalloc(SDE_PSTATES_MAX,
  1289. sizeof(struct plane_state), GFP_KERNEL);
  1290. if (!pstates)
  1291. return;
  1292. memset(fetch_active, 0, sizeof(fetch_active));
  1293. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1294. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1295. state = plane->state;
  1296. if (!state)
  1297. continue;
  1298. plane_crtc_roi.x = state->crtc_x;
  1299. plane_crtc_roi.y = state->crtc_y;
  1300. plane_crtc_roi.w = state->crtc_w;
  1301. plane_crtc_roi.h = state->crtc_h;
  1302. pstate = to_sde_plane_state(state);
  1303. fb = state->fb;
  1304. mode = sde_plane_get_property(pstate,
  1305. PLANE_PROP_FB_TRANSLATION_MODE);
  1306. set_bit(sde_plane_pipe(plane), fetch_active);
  1307. sde_plane_ctl_flush(plane, ctl, true);
  1308. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1309. crtc->base.id,
  1310. pstate->stage,
  1311. plane->base.id,
  1312. sde_plane_pipe(plane) - SSPP_VIG0,
  1313. state->fb ? state->fb->base.id : -1);
  1314. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1315. if (!format) {
  1316. SDE_ERROR("invalid format\n");
  1317. goto end;
  1318. }
  1319. blend_type = sde_plane_get_property(pstate,
  1320. PLANE_PROP_BLEND_OP);
  1321. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1322. skip_blend_plane.valid_plane = true;
  1323. skip_blend_plane.plane = sde_plane_pipe(plane);
  1324. skip_blend_plane.height = plane_crtc_roi.h;
  1325. skip_blend_plane.width = plane_crtc_roi.w;
  1326. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1327. }
  1328. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1329. if (pstate->stage == SDE_STAGE_BASE &&
  1330. format->alpha_enable)
  1331. bg_alpha_enable = true;
  1332. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1333. state->fb ? state->fb->base.id : -1,
  1334. state->src_x >> 16, state->src_y >> 16,
  1335. state->src_w >> 16, state->src_h >> 16,
  1336. state->crtc_x, state->crtc_y,
  1337. state->crtc_w, state->crtc_h,
  1338. pstate->rotation, mode);
  1339. /*
  1340. * none or left layout will program to layer mixer
  1341. * group 0, right layout will program to layer mixer
  1342. * group 1.
  1343. */
  1344. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1345. layout_idx = 0;
  1346. else
  1347. layout_idx = 1;
  1348. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1349. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1350. stage_cfg->stage[pstate->stage][stage_idx] =
  1351. sde_plane_pipe(plane);
  1352. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1353. pstate->multirect_index;
  1354. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1355. sde_plane_pipe(plane) - SSPP_VIG0,
  1356. pstate->stage,
  1357. pstate->multirect_index,
  1358. pstate->multirect_mode,
  1359. format->base.pixel_format,
  1360. fb ? fb->modifier : 0,
  1361. layout_idx);
  1362. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1363. lm_idx++) {
  1364. if (bg_alpha_enable && !format->alpha_enable)
  1365. mixer[lm_idx].mixer_op_mode = 0;
  1366. else
  1367. mixer[lm_idx].mixer_op_mode |=
  1368. 1 << pstate->stage;
  1369. }
  1370. }
  1371. if (cnt >= SDE_PSTATES_MAX)
  1372. continue;
  1373. pstates[cnt].sde_pstate = pstate;
  1374. pstates[cnt].drm_pstate = state;
  1375. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1376. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1377. else
  1378. pstates[cnt].stage = sde_plane_get_property(
  1379. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1380. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1381. cnt++;
  1382. }
  1383. /* blend config update */
  1384. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1385. pstates, cnt);
  1386. if (ctl->ops.set_active_pipes)
  1387. ctl->ops.set_active_pipes(ctl, fetch_active);
  1388. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1389. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1390. if (lm && lm->ops.setup_dim_layer) {
  1391. cstate = to_sde_crtc_state(crtc->state);
  1392. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1393. for (i = 0; i < cstate->num_dim_layers; i++)
  1394. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1395. mixer, &cstate->dim_layer[i]);
  1396. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1397. }
  1398. }
  1399. end:
  1400. kfree(pstates);
  1401. }
  1402. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1403. struct drm_crtc *crtc)
  1404. {
  1405. struct sde_crtc *sde_crtc;
  1406. struct sde_crtc_state *cstate;
  1407. struct drm_encoder *drm_enc;
  1408. bool is_right_only;
  1409. bool encoder_in_dsc_merge = false;
  1410. if (!crtc || !crtc->state)
  1411. return;
  1412. sde_crtc = to_sde_crtc(crtc);
  1413. cstate = to_sde_crtc_state(crtc->state);
  1414. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1415. return;
  1416. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1417. crtc->state->encoder_mask) {
  1418. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1419. encoder_in_dsc_merge = true;
  1420. break;
  1421. }
  1422. }
  1423. /**
  1424. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1425. * This is due to two reasons:
  1426. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1427. * the left DSC must be used, right DSC cannot be used alone.
  1428. * For right-only partial update, this means swap layer mixers to map
  1429. * Left LM to Right INTF. On later HW this was relaxed.
  1430. * - In DSC Merge mode, the physical encoder has already registered
  1431. * PP0 as the master, to switch to right-only we would have to
  1432. * reprogram to be driven by PP1 instead.
  1433. * To support both cases, we prefer to support the mixer swap solution.
  1434. */
  1435. if (!encoder_in_dsc_merge) {
  1436. if (sde_crtc->mixers_swapped) {
  1437. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1438. sde_crtc->mixers_swapped = false;
  1439. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1440. }
  1441. return;
  1442. }
  1443. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1444. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1445. if (is_right_only && !sde_crtc->mixers_swapped) {
  1446. /* right-only update swap mixers */
  1447. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1448. sde_crtc->mixers_swapped = true;
  1449. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1450. /* left-only or full update, swap back */
  1451. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1452. sde_crtc->mixers_swapped = false;
  1453. }
  1454. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1455. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1456. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1457. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1458. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1459. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1460. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1461. }
  1462. /**
  1463. * _sde_crtc_blend_setup - configure crtc mixers
  1464. * @crtc: Pointer to drm crtc structure
  1465. * @old_state: Pointer to old crtc state
  1466. * @add_planes: Whether or not to add planes to mixers
  1467. */
  1468. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1469. struct drm_crtc_state *old_state, bool add_planes)
  1470. {
  1471. struct sde_crtc *sde_crtc;
  1472. struct sde_crtc_state *sde_crtc_state;
  1473. struct sde_crtc_mixer *mixer;
  1474. struct sde_hw_ctl *ctl;
  1475. struct sde_hw_mixer *lm;
  1476. struct sde_ctl_flush_cfg cfg = {0,};
  1477. int i;
  1478. if (!crtc)
  1479. return;
  1480. sde_crtc = to_sde_crtc(crtc);
  1481. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1482. mixer = sde_crtc->mixers;
  1483. SDE_DEBUG("%s\n", sde_crtc->name);
  1484. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1485. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1486. return;
  1487. }
  1488. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1489. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1490. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1491. }
  1492. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1493. if (!mixer[i].hw_lm) {
  1494. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1495. return;
  1496. }
  1497. mixer[i].mixer_op_mode = 0;
  1498. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1499. sde_crtc_state->dirty)) {
  1500. /* clear dim_layer settings */
  1501. lm = mixer[i].hw_lm;
  1502. if (lm->ops.clear_dim_layer)
  1503. lm->ops.clear_dim_layer(lm);
  1504. }
  1505. }
  1506. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1507. /* initialize stage cfg */
  1508. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1509. if (add_planes)
  1510. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1511. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1512. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1513. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1514. ctl = mixer[i].hw_ctl;
  1515. lm = mixer[i].hw_lm;
  1516. if (sde_kms_rect_is_null(lm_roi))
  1517. sde_crtc->mixers[i].mixer_op_mode = 0;
  1518. if (lm->ops.setup_alpha_out)
  1519. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1520. /* stage config flush mask */
  1521. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1522. ctl->ops.get_pending_flush(ctl, &cfg);
  1523. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1524. mixer[i].hw_lm->idx - LM_0,
  1525. mixer[i].mixer_op_mode,
  1526. ctl->idx - CTL_0,
  1527. cfg.pending_flush_mask);
  1528. if (sde_kms_rect_is_null(lm_roi)) {
  1529. SDE_DEBUG(
  1530. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1531. sde_crtc->name, lm->idx - LM_0,
  1532. ctl->idx - CTL_0);
  1533. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1534. NULL, true);
  1535. } else {
  1536. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1537. &sde_crtc->stage_cfg[lm_layout],
  1538. false);
  1539. }
  1540. }
  1541. _sde_crtc_program_lm_output_roi(crtc);
  1542. }
  1543. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1544. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1545. {
  1546. struct drm_plane *plane;
  1547. struct sde_plane_state *sde_pstate;
  1548. uint32_t mode = 0;
  1549. int rc;
  1550. if (!crtc) {
  1551. SDE_ERROR("invalid state\n");
  1552. return -EINVAL;
  1553. }
  1554. *fb_ns = 0;
  1555. *fb_sec = 0;
  1556. *fb_sec_dir = 0;
  1557. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1558. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1559. rc = PTR_ERR(plane);
  1560. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1561. DRMID(crtc), DRMID(plane), rc);
  1562. return rc;
  1563. }
  1564. sde_pstate = to_sde_plane_state(plane->state);
  1565. mode = sde_plane_get_property(sde_pstate,
  1566. PLANE_PROP_FB_TRANSLATION_MODE);
  1567. switch (mode) {
  1568. case SDE_DRM_FB_NON_SEC:
  1569. (*fb_ns)++;
  1570. break;
  1571. case SDE_DRM_FB_SEC:
  1572. (*fb_sec)++;
  1573. break;
  1574. case SDE_DRM_FB_SEC_DIR_TRANS:
  1575. (*fb_sec_dir)++;
  1576. break;
  1577. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1578. break;
  1579. default:
  1580. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1581. DRMID(plane), mode);
  1582. return -EINVAL;
  1583. }
  1584. }
  1585. return 0;
  1586. }
  1587. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1588. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1589. {
  1590. struct drm_plane *plane;
  1591. const struct drm_plane_state *pstate;
  1592. struct sde_plane_state *sde_pstate;
  1593. uint32_t mode = 0;
  1594. int rc;
  1595. if (!state) {
  1596. SDE_ERROR("invalid state\n");
  1597. return -EINVAL;
  1598. }
  1599. *fb_ns = 0;
  1600. *fb_sec = 0;
  1601. *fb_sec_dir = 0;
  1602. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1603. if (IS_ERR_OR_NULL(pstate)) {
  1604. rc = PTR_ERR(pstate);
  1605. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1606. DRMID(state->crtc), DRMID(plane), rc);
  1607. return rc;
  1608. }
  1609. sde_pstate = to_sde_plane_state(pstate);
  1610. mode = sde_plane_get_property(sde_pstate,
  1611. PLANE_PROP_FB_TRANSLATION_MODE);
  1612. switch (mode) {
  1613. case SDE_DRM_FB_NON_SEC:
  1614. (*fb_ns)++;
  1615. break;
  1616. case SDE_DRM_FB_SEC:
  1617. (*fb_sec)++;
  1618. break;
  1619. case SDE_DRM_FB_SEC_DIR_TRANS:
  1620. (*fb_sec_dir)++;
  1621. break;
  1622. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1623. break;
  1624. default:
  1625. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1626. DRMID(plane), mode);
  1627. return -EINVAL;
  1628. }
  1629. }
  1630. return 0;
  1631. }
  1632. static void _sde_drm_fb_sec_dir_trans(
  1633. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1634. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1635. {
  1636. /* secure display usecase */
  1637. if ((smmu_state->state == ATTACHED)
  1638. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1639. smmu_state->state = catalog->sui_ns_allowed ?
  1640. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1641. smmu_state->secure_level = secure_level;
  1642. smmu_state->transition_type = PRE_COMMIT;
  1643. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1644. if (old_valid_fb)
  1645. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1646. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1647. if (catalog->sui_misr_supported)
  1648. smmu_state->sui_misr_state =
  1649. SUI_MISR_ENABLE_REQ;
  1650. /* secure camera usecase */
  1651. } else if (smmu_state->state == ATTACHED) {
  1652. smmu_state->state = DETACH_SEC_REQ;
  1653. smmu_state->secure_level = secure_level;
  1654. smmu_state->transition_type = PRE_COMMIT;
  1655. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1656. }
  1657. }
  1658. static void _sde_drm_fb_transactions(
  1659. struct sde_kms_smmu_state_data *smmu_state,
  1660. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1661. int *ops)
  1662. {
  1663. if (((smmu_state->state == DETACHED)
  1664. || (smmu_state->state == DETACH_ALL_REQ))
  1665. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1666. && ((smmu_state->state == DETACHED_SEC)
  1667. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1668. smmu_state->state = catalog->sui_ns_allowed ?
  1669. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1670. smmu_state->transition_type = post_commit ?
  1671. POST_COMMIT : PRE_COMMIT;
  1672. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1673. if (old_valid_fb)
  1674. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1675. if (catalog->sui_misr_supported)
  1676. smmu_state->sui_misr_state =
  1677. SUI_MISR_DISABLE_REQ;
  1678. } else if ((smmu_state->state == DETACHED_SEC)
  1679. || (smmu_state->state == DETACH_SEC_REQ)) {
  1680. smmu_state->state = ATTACH_SEC_REQ;
  1681. smmu_state->transition_type = post_commit ?
  1682. POST_COMMIT : PRE_COMMIT;
  1683. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1684. if (old_valid_fb)
  1685. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1686. }
  1687. }
  1688. /**
  1689. * sde_crtc_get_secure_transition_ops - determines the operations that
  1690. * need to be performed before transitioning to secure state
  1691. * This function should be called after swapping the new state
  1692. * @crtc: Pointer to drm crtc structure
  1693. * Returns the bitmask of operations need to be performed, -Error in
  1694. * case of error cases
  1695. */
  1696. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1697. struct drm_crtc_state *old_crtc_state,
  1698. bool old_valid_fb)
  1699. {
  1700. struct drm_plane *plane;
  1701. struct drm_encoder *encoder;
  1702. struct sde_crtc *sde_crtc;
  1703. struct sde_kms *sde_kms;
  1704. struct sde_mdss_cfg *catalog;
  1705. struct sde_kms_smmu_state_data *smmu_state;
  1706. uint32_t translation_mode = 0, secure_level;
  1707. int ops = 0;
  1708. bool post_commit = false;
  1709. if (!crtc || !crtc->state) {
  1710. SDE_ERROR("invalid crtc\n");
  1711. return -EINVAL;
  1712. }
  1713. sde_kms = _sde_crtc_get_kms(crtc);
  1714. if (!sde_kms)
  1715. return -EINVAL;
  1716. smmu_state = &sde_kms->smmu_state;
  1717. smmu_state->prev_state = smmu_state->state;
  1718. smmu_state->prev_secure_level = smmu_state->secure_level;
  1719. sde_crtc = to_sde_crtc(crtc);
  1720. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1721. catalog = sde_kms->catalog;
  1722. /*
  1723. * SMMU operations need to be delayed in case of video mode panels
  1724. * when switching back to non_secure mode
  1725. */
  1726. drm_for_each_encoder_mask(encoder, crtc->dev,
  1727. crtc->state->encoder_mask) {
  1728. if (sde_encoder_is_dsi_display(encoder))
  1729. post_commit |= sde_encoder_check_curr_mode(encoder,
  1730. MSM_DISPLAY_VIDEO_MODE);
  1731. }
  1732. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1733. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1734. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1735. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1736. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1737. if (!plane->state)
  1738. continue;
  1739. translation_mode = sde_plane_get_property(
  1740. to_sde_plane_state(plane->state),
  1741. PLANE_PROP_FB_TRANSLATION_MODE);
  1742. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1743. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1744. DRMID(crtc), translation_mode);
  1745. return -EINVAL;
  1746. }
  1747. /* we can break if we find sec_dir plane */
  1748. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1749. break;
  1750. }
  1751. mutex_lock(&sde_kms->secure_transition_lock);
  1752. switch (translation_mode) {
  1753. case SDE_DRM_FB_SEC_DIR_TRANS:
  1754. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1755. catalog, old_valid_fb, &ops);
  1756. break;
  1757. case SDE_DRM_FB_SEC:
  1758. case SDE_DRM_FB_NON_SEC:
  1759. _sde_drm_fb_transactions(smmu_state, catalog,
  1760. old_valid_fb, post_commit, &ops);
  1761. break;
  1762. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1763. ops = 0;
  1764. break;
  1765. default:
  1766. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1767. DRMID(crtc), translation_mode);
  1768. ops = -EINVAL;
  1769. }
  1770. /* log only during actual transition times */
  1771. if (ops) {
  1772. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1773. DRMID(crtc), smmu_state->state,
  1774. secure_level, smmu_state->secure_level,
  1775. smmu_state->transition_type, ops);
  1776. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1777. smmu_state->state, smmu_state->transition_type,
  1778. smmu_state->secure_level, old_valid_fb,
  1779. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1780. }
  1781. mutex_unlock(&sde_kms->secure_transition_lock);
  1782. return ops;
  1783. }
  1784. /**
  1785. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1786. * LUTs are configured only once during boot
  1787. * @sde_crtc: Pointer to sde crtc
  1788. * @cstate: Pointer to sde crtc state
  1789. */
  1790. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1791. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1792. {
  1793. struct sde_hw_scaler3_lut_cfg *cfg;
  1794. struct sde_kms *sde_kms;
  1795. u32 *lut_data = NULL;
  1796. size_t len = 0;
  1797. int ret = 0;
  1798. if (!sde_crtc || !cstate) {
  1799. SDE_ERROR("invalid args\n");
  1800. return -EINVAL;
  1801. }
  1802. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1803. if (!sde_kms)
  1804. return -EINVAL;
  1805. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1806. return 0;
  1807. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1808. &cstate->property_state, &len, lut_idx);
  1809. if (!lut_data || !len) {
  1810. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1811. lut_idx, lut_data, len);
  1812. lut_data = NULL;
  1813. len = 0;
  1814. }
  1815. cfg = &cstate->scl3_lut_cfg;
  1816. switch (lut_idx) {
  1817. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1818. cfg->dir_lut = lut_data;
  1819. cfg->dir_len = len;
  1820. break;
  1821. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1822. cfg->cir_lut = lut_data;
  1823. cfg->cir_len = len;
  1824. break;
  1825. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1826. cfg->sep_lut = lut_data;
  1827. cfg->sep_len = len;
  1828. break;
  1829. default:
  1830. ret = -EINVAL;
  1831. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1832. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1833. break;
  1834. }
  1835. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1836. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1837. cfg->is_configured);
  1838. return ret;
  1839. }
  1840. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1841. {
  1842. struct sde_crtc *sde_crtc;
  1843. if (!crtc) {
  1844. SDE_ERROR("invalid crtc\n");
  1845. return;
  1846. }
  1847. sde_crtc = to_sde_crtc(crtc);
  1848. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1849. }
  1850. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1851. {
  1852. int i;
  1853. /**
  1854. * Check if sufficient hw resources are
  1855. * available as per target caps & topology
  1856. */
  1857. if (!sde_crtc) {
  1858. SDE_ERROR("invalid argument\n");
  1859. return -EINVAL;
  1860. }
  1861. if (!sde_crtc->num_mixers ||
  1862. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1863. SDE_ERROR("%s: invalid number mixers: %d\n",
  1864. sde_crtc->name, sde_crtc->num_mixers);
  1865. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1866. SDE_EVTLOG_ERROR);
  1867. return -EINVAL;
  1868. }
  1869. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1870. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1871. || !sde_crtc->mixers[i].hw_ds) {
  1872. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1873. sde_crtc->name, i);
  1874. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1875. i, sde_crtc->mixers[i].hw_lm,
  1876. sde_crtc->mixers[i].hw_ctl,
  1877. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1878. return -EINVAL;
  1879. }
  1880. }
  1881. return 0;
  1882. }
  1883. /**
  1884. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1885. * @crtc: Pointer to drm crtc
  1886. */
  1887. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1888. {
  1889. struct sde_crtc *sde_crtc;
  1890. struct sde_crtc_state *cstate;
  1891. struct sde_hw_mixer *hw_lm;
  1892. struct sde_hw_ctl *hw_ctl;
  1893. struct sde_hw_ds *hw_ds;
  1894. struct sde_hw_ds_cfg *cfg;
  1895. struct sde_kms *kms;
  1896. u32 op_mode = 0;
  1897. u32 lm_idx = 0, num_mixers = 0;
  1898. int i, count = 0;
  1899. if (!crtc)
  1900. return;
  1901. sde_crtc = to_sde_crtc(crtc);
  1902. cstate = to_sde_crtc_state(crtc->state);
  1903. kms = _sde_crtc_get_kms(crtc);
  1904. num_mixers = sde_crtc->num_mixers;
  1905. count = cstate->num_ds;
  1906. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1907. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1908. cstate->num_ds_enabled);
  1909. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1910. SDE_DEBUG("no change in settings, skip commit\n");
  1911. } else if (!kms || !kms->catalog) {
  1912. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1913. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1914. SDE_DEBUG("dest scaler feature not supported\n");
  1915. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1916. //do nothing
  1917. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1918. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1919. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1920. } else {
  1921. for (i = 0; i < count; i++) {
  1922. cfg = &cstate->ds_cfg[i];
  1923. if (!cfg->flags)
  1924. continue;
  1925. lm_idx = cfg->idx;
  1926. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1927. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1928. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1929. /* Setup op mode - Dual/single */
  1930. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1931. op_mode |= BIT(hw_ds->idx - DS_0);
  1932. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1933. op_mode |= (cstate->num_ds_enabled ==
  1934. CRTC_DUAL_MIXERS_ONLY) ?
  1935. SDE_DS_OP_MODE_DUAL : 0;
  1936. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1937. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1938. }
  1939. /* Setup scaler */
  1940. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1941. (cfg->flags &
  1942. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1943. if (hw_ds->ops.setup_scaler)
  1944. hw_ds->ops.setup_scaler(hw_ds,
  1945. &cfg->scl3_cfg,
  1946. &cstate->scl3_lut_cfg);
  1947. }
  1948. /*
  1949. * Dest scaler shares the flush bit of the LM in control
  1950. */
  1951. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1952. hw_ctl->ops.update_bitmask_mixer(
  1953. hw_ctl, hw_lm->idx, 1);
  1954. }
  1955. }
  1956. }
  1957. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  1958. {
  1959. if (!buf)
  1960. return;
  1961. msm_gem_put_buffer(buf->gem);
  1962. kfree(buf);
  1963. buf = NULL;
  1964. }
  1965. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  1966. {
  1967. struct sde_crtc *sde_crtc;
  1968. struct sde_frame_data_buffer *buf;
  1969. uint32_t cur_buf;
  1970. sde_crtc = to_sde_crtc(crtc);
  1971. cur_buf = sde_crtc->frame_data.cnt;
  1972. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  1973. if (!buf)
  1974. return -ENOMEM;
  1975. sde_crtc->frame_data.buf[cur_buf] = buf;
  1976. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  1977. if (!buf->fb) {
  1978. SDE_ERROR("unable to get fb");
  1979. return -EINVAL;
  1980. }
  1981. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  1982. if (!buf->gem) {
  1983. SDE_ERROR("unable to get drm gem");
  1984. return -EINVAL;
  1985. }
  1986. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  1987. sizeof(struct sde_drm_frame_data_packet));
  1988. }
  1989. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  1990. struct sde_crtc_state *cstate, void __user *usr)
  1991. {
  1992. struct sde_crtc *sde_crtc;
  1993. struct sde_drm_frame_data_buffers_ctrl ctrl;
  1994. int i, ret;
  1995. if (!crtc || !cstate || !usr)
  1996. return;
  1997. sde_crtc = to_sde_crtc(crtc);
  1998. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  1999. if (ret) {
  2000. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2001. return;
  2002. }
  2003. if (!ctrl.num_buffers) {
  2004. SDE_DEBUG("clearing frame data buffers");
  2005. goto exit;
  2006. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2007. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2008. return;
  2009. }
  2010. for (i = 0; i < ctrl.num_buffers; i++) {
  2011. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2012. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2013. goto exit;
  2014. }
  2015. sde_crtc->frame_data.cnt++;
  2016. }
  2017. return;
  2018. exit:
  2019. while (sde_crtc->frame_data.cnt--)
  2020. _sde_crtc_put_frame_data_buffer(
  2021. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2022. sde_crtc->frame_data.cnt = 0;
  2023. }
  2024. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2025. struct sde_drm_frame_data_packet *frame_data_packet)
  2026. {
  2027. struct sde_crtc *sde_crtc;
  2028. struct sde_drm_frame_data_buf buf;
  2029. struct msm_gem_object *msm_gem;
  2030. u32 cur_buf;
  2031. sde_crtc = to_sde_crtc(crtc);
  2032. cur_buf = sde_crtc->frame_data.idx;
  2033. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2034. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2035. buf.offset = msm_gem->offset;
  2036. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, sizeof(struct sde_drm_frame_data_buf),
  2037. (uint64_t)(&buf));
  2038. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2039. }
  2040. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2041. {
  2042. struct sde_crtc *sde_crtc;
  2043. struct drm_plane *plane;
  2044. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2045. struct sde_drm_frame_data_packet *data;
  2046. struct sde_frame_data *frame_data;
  2047. int i = 0;
  2048. if (!crtc || !crtc->state)
  2049. return;
  2050. sde_crtc = to_sde_crtc(crtc);
  2051. frame_data = &sde_crtc->frame_data;
  2052. if (frame_data->cnt) {
  2053. struct msm_gem_object *msm_gem;
  2054. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2055. data = (struct sde_drm_frame_data_packet *)
  2056. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2057. } else {
  2058. data = &frame_data_packet;
  2059. }
  2060. data->commit_count = sde_crtc->play_count;
  2061. data->frame_count = sde_crtc->fps_info.frame_count;
  2062. /* Collect plane specific data */
  2063. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2064. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2065. if (frame_data->cnt)
  2066. _sde_crtc_frame_data_notify(crtc, data);
  2067. }
  2068. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2069. {
  2070. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2071. struct sde_crtc *sde_crtc;
  2072. struct msm_drm_private *priv;
  2073. struct sde_crtc_frame_event *fevent;
  2074. struct sde_kms_frame_event_cb_data *cb_data;
  2075. unsigned long flags;
  2076. u32 crtc_id;
  2077. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2078. if (!data) {
  2079. SDE_ERROR("invalid parameters\n");
  2080. return;
  2081. }
  2082. crtc = cb_data->crtc;
  2083. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2084. SDE_ERROR("invalid parameters\n");
  2085. return;
  2086. }
  2087. sde_crtc = to_sde_crtc(crtc);
  2088. priv = crtc->dev->dev_private;
  2089. crtc_id = drm_crtc_index(crtc);
  2090. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2091. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2092. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2093. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2094. struct sde_crtc_frame_event, list);
  2095. if (fevent)
  2096. list_del_init(&fevent->list);
  2097. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2098. if (!fevent) {
  2099. SDE_ERROR("crtc%d event %d overflow\n",
  2100. crtc->base.id, event);
  2101. SDE_EVT32(DRMID(crtc), event);
  2102. return;
  2103. }
  2104. /* log and clear plane ubwc errors if any */
  2105. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2106. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2107. | SDE_ENCODER_FRAME_EVENT_DONE))
  2108. sde_crtc_get_frame_data(crtc);
  2109. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2110. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2111. sde_crtc->retire_frame_event_time = ktime_get();
  2112. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2113. }
  2114. fevent->event = event;
  2115. fevent->ts = ts;
  2116. fevent->crtc = crtc;
  2117. fevent->connector = cb_data->connector;
  2118. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2119. }
  2120. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2121. struct drm_crtc_state *old_state)
  2122. {
  2123. struct drm_device *dev;
  2124. struct sde_crtc *sde_crtc;
  2125. struct sde_crtc_state *cstate;
  2126. struct drm_connector *conn;
  2127. struct drm_encoder *encoder;
  2128. struct drm_connector_list_iter conn_iter;
  2129. if (!crtc || !crtc->state) {
  2130. SDE_ERROR("invalid crtc\n");
  2131. return;
  2132. }
  2133. dev = crtc->dev;
  2134. sde_crtc = to_sde_crtc(crtc);
  2135. cstate = to_sde_crtc_state(crtc->state);
  2136. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2137. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2138. /* identify connectors attached to this crtc */
  2139. cstate->num_connectors = 0;
  2140. drm_connector_list_iter_begin(dev, &conn_iter);
  2141. drm_for_each_connector_iter(conn, &conn_iter)
  2142. if (conn->state && conn->state->crtc == crtc &&
  2143. cstate->num_connectors < MAX_CONNECTORS) {
  2144. encoder = conn->state->best_encoder;
  2145. if (encoder)
  2146. sde_encoder_register_frame_event_callback(
  2147. encoder,
  2148. sde_crtc_frame_event_cb,
  2149. crtc);
  2150. cstate->connectors[cstate->num_connectors++] = conn;
  2151. sde_connector_prepare_fence(conn);
  2152. sde_encoder_set_clone_mode(encoder, crtc->state);
  2153. }
  2154. drm_connector_list_iter_end(&conn_iter);
  2155. /* prepare main output fence */
  2156. sde_fence_prepare(sde_crtc->output_fence);
  2157. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2158. }
  2159. /**
  2160. * sde_crtc_complete_flip - signal pending page_flip events
  2161. * Any pending vblank events are added to the vblank_event_list
  2162. * so that the next vblank interrupt shall signal them.
  2163. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2164. * This API signals any pending PAGE_FLIP events requested through
  2165. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2166. * if file!=NULL, this is preclose potential cancel-flip path
  2167. * @crtc: Pointer to drm crtc structure
  2168. * @file: Pointer to drm file
  2169. */
  2170. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2171. struct drm_file *file)
  2172. {
  2173. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2174. struct drm_device *dev = crtc->dev;
  2175. struct drm_pending_vblank_event *event;
  2176. unsigned long flags;
  2177. spin_lock_irqsave(&dev->event_lock, flags);
  2178. event = sde_crtc->event;
  2179. if (!event)
  2180. goto end;
  2181. /*
  2182. * if regular vblank case (!file) or if cancel-flip from
  2183. * preclose on file that requested flip, then send the
  2184. * event:
  2185. */
  2186. if (!file || (event->base.file_priv == file)) {
  2187. sde_crtc->event = NULL;
  2188. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2189. sde_crtc->name, event);
  2190. SDE_EVT32_VERBOSE(DRMID(crtc));
  2191. drm_crtc_send_vblank_event(crtc, event);
  2192. }
  2193. end:
  2194. spin_unlock_irqrestore(&dev->event_lock, flags);
  2195. }
  2196. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2197. struct drm_crtc_state *cstate)
  2198. {
  2199. struct drm_encoder *encoder;
  2200. if (!crtc || !crtc->dev || !cstate) {
  2201. SDE_ERROR("invalid crtc\n");
  2202. return INTF_MODE_NONE;
  2203. }
  2204. drm_for_each_encoder_mask(encoder, crtc->dev,
  2205. cstate->encoder_mask) {
  2206. /* continue if copy encoder is encountered */
  2207. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2208. continue;
  2209. return sde_encoder_get_intf_mode(encoder);
  2210. }
  2211. return INTF_MODE_NONE;
  2212. }
  2213. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2214. {
  2215. struct drm_encoder *encoder;
  2216. if (!crtc || !crtc->dev) {
  2217. SDE_ERROR("invalid crtc\n");
  2218. return INTF_MODE_NONE;
  2219. }
  2220. drm_for_each_encoder(encoder, crtc->dev)
  2221. if ((encoder->crtc == crtc)
  2222. && !sde_encoder_in_cont_splash(encoder))
  2223. return sde_encoder_get_fps(encoder);
  2224. return 0;
  2225. }
  2226. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2227. {
  2228. struct drm_encoder *encoder;
  2229. if (!crtc || !crtc->dev) {
  2230. SDE_ERROR("invalid crtc\n");
  2231. return 0;
  2232. }
  2233. drm_for_each_encoder_mask(encoder, crtc->dev,
  2234. crtc->state->encoder_mask) {
  2235. if (!sde_encoder_in_cont_splash(encoder))
  2236. return sde_encoder_get_dfps_maxfps(encoder);
  2237. }
  2238. return 0;
  2239. }
  2240. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2241. {
  2242. struct drm_encoder *enc;
  2243. struct sde_crtc *sde_crtc;
  2244. if (!crtc || !crtc->dev)
  2245. return NULL;
  2246. sde_crtc = to_sde_crtc(crtc);
  2247. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2248. if (sde_encoder_in_clone_mode(enc))
  2249. continue;
  2250. return enc;
  2251. }
  2252. return NULL;
  2253. }
  2254. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2255. {
  2256. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2257. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2258. /* keep statistics on vblank callback - with auto reset via debugfs */
  2259. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2260. sde_crtc->vblank_cb_time = ts;
  2261. else
  2262. sde_crtc->vblank_cb_count++;
  2263. sde_crtc->vblank_last_cb_time = ts;
  2264. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2265. drm_crtc_handle_vblank(crtc);
  2266. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2267. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2268. }
  2269. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2270. ktime_t ts, enum sde_fence_event fence_event)
  2271. {
  2272. if (!connector) {
  2273. SDE_ERROR("invalid param\n");
  2274. return;
  2275. }
  2276. SDE_ATRACE_BEGIN("signal_retire_fence");
  2277. sde_connector_complete_commit(connector, ts, fence_event);
  2278. SDE_ATRACE_END("signal_retire_fence");
  2279. }
  2280. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2281. {
  2282. struct msm_drm_private *priv;
  2283. struct sde_crtc_frame_event *fevent;
  2284. struct drm_crtc *crtc;
  2285. struct sde_crtc *sde_crtc;
  2286. struct sde_kms *sde_kms;
  2287. unsigned long flags;
  2288. bool in_clone_mode = false;
  2289. if (!work) {
  2290. SDE_ERROR("invalid work handle\n");
  2291. return;
  2292. }
  2293. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2294. if (!fevent->crtc || !fevent->crtc->state) {
  2295. SDE_ERROR("invalid crtc\n");
  2296. return;
  2297. }
  2298. crtc = fevent->crtc;
  2299. sde_crtc = to_sde_crtc(crtc);
  2300. sde_kms = _sde_crtc_get_kms(crtc);
  2301. if (!sde_kms) {
  2302. SDE_ERROR("invalid kms handle\n");
  2303. return;
  2304. }
  2305. priv = sde_kms->dev->dev_private;
  2306. SDE_ATRACE_BEGIN("crtc_frame_event");
  2307. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2308. ktime_to_ns(fevent->ts));
  2309. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2310. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2311. true : false;
  2312. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2313. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2314. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2315. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2316. /* this should not happen */
  2317. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2318. crtc->base.id,
  2319. ktime_to_ns(fevent->ts),
  2320. atomic_read(&sde_crtc->frame_pending));
  2321. SDE_EVT32(DRMID(crtc), fevent->event,
  2322. SDE_EVTLOG_FUNC_CASE1);
  2323. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2324. /* release bandwidth and other resources */
  2325. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2326. crtc->base.id,
  2327. ktime_to_ns(fevent->ts));
  2328. SDE_EVT32(DRMID(crtc), fevent->event,
  2329. SDE_EVTLOG_FUNC_CASE2);
  2330. sde_core_perf_crtc_release_bw(crtc);
  2331. } else {
  2332. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2333. SDE_EVTLOG_FUNC_CASE3);
  2334. }
  2335. }
  2336. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2337. SDE_ATRACE_BEGIN("signal_release_fence");
  2338. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2339. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2340. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2341. SDE_ATRACE_END("signal_release_fence");
  2342. }
  2343. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2344. /* this api should be called without spin_lock */
  2345. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2346. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2347. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2348. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2349. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2350. crtc->base.id, ktime_to_ns(fevent->ts));
  2351. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2352. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2353. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2354. SDE_ATRACE_END("crtc_frame_event");
  2355. }
  2356. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2357. struct drm_crtc_state *old_state)
  2358. {
  2359. struct sde_crtc *sde_crtc;
  2360. u32 power_on = 1;
  2361. if (!crtc || !crtc->state) {
  2362. SDE_ERROR("invalid crtc\n");
  2363. return;
  2364. }
  2365. sde_crtc = to_sde_crtc(crtc);
  2366. SDE_EVT32_VERBOSE(DRMID(crtc));
  2367. if (crtc->state->active_changed && crtc->state->active)
  2368. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  2369. sde_core_perf_crtc_update(crtc, 0, false);
  2370. }
  2371. /**
  2372. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2373. * @cstate: Pointer to sde crtc state
  2374. */
  2375. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2376. {
  2377. if (!cstate) {
  2378. SDE_ERROR("invalid cstate\n");
  2379. return;
  2380. }
  2381. cstate->input_fence_timeout_ns =
  2382. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2383. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2384. }
  2385. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2386. {
  2387. u32 i;
  2388. struct sde_crtc_state *cstate;
  2389. if (!state)
  2390. return;
  2391. cstate = to_sde_crtc_state(state);
  2392. for (i = 0; i < cstate->num_dim_layers; i++)
  2393. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2394. cstate->num_dim_layers = 0;
  2395. }
  2396. /**
  2397. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2398. * @cstate: Pointer to sde crtc state
  2399. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2400. */
  2401. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2402. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2403. {
  2404. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2405. struct sde_drm_dim_layer_cfg *user_cfg;
  2406. struct sde_hw_dim_layer *dim_layer;
  2407. u32 count, i;
  2408. struct sde_kms *kms;
  2409. if (!crtc || !cstate) {
  2410. SDE_ERROR("invalid crtc or cstate\n");
  2411. return;
  2412. }
  2413. dim_layer = cstate->dim_layer;
  2414. if (!usr_ptr) {
  2415. /* usr_ptr is null when setting the default property value */
  2416. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2417. SDE_DEBUG("dim_layer data removed\n");
  2418. goto clear;
  2419. }
  2420. kms = _sde_crtc_get_kms(crtc);
  2421. if (!kms || !kms->catalog) {
  2422. SDE_ERROR("invalid kms\n");
  2423. return;
  2424. }
  2425. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2426. SDE_ERROR("failed to copy dim_layer data\n");
  2427. return;
  2428. }
  2429. count = dim_layer_v1.num_layers;
  2430. if (count > SDE_MAX_DIM_LAYERS) {
  2431. SDE_ERROR("invalid number of dim_layers:%d", count);
  2432. return;
  2433. }
  2434. /* populate from user space */
  2435. cstate->num_dim_layers = count;
  2436. for (i = 0; i < count; i++) {
  2437. user_cfg = &dim_layer_v1.layer_cfg[i];
  2438. dim_layer[i].flags = user_cfg->flags;
  2439. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2440. user_cfg->stage : user_cfg->stage +
  2441. SDE_STAGE_0;
  2442. dim_layer[i].rect.x = user_cfg->rect.x1;
  2443. dim_layer[i].rect.y = user_cfg->rect.y1;
  2444. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2445. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2446. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2447. user_cfg->color_fill.color_0,
  2448. user_cfg->color_fill.color_1,
  2449. user_cfg->color_fill.color_2,
  2450. user_cfg->color_fill.color_3,
  2451. };
  2452. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2453. i, dim_layer[i].flags, dim_layer[i].stage);
  2454. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2455. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2456. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2457. dim_layer[i].color_fill.color_0,
  2458. dim_layer[i].color_fill.color_1,
  2459. dim_layer[i].color_fill.color_2,
  2460. dim_layer[i].color_fill.color_3);
  2461. }
  2462. clear:
  2463. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2464. }
  2465. /**
  2466. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2467. * @sde_crtc : Pointer to sde crtc
  2468. * @cstate : Pointer to sde crtc state
  2469. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2470. */
  2471. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2472. struct sde_crtc_state *cstate,
  2473. void __user *usr_ptr)
  2474. {
  2475. struct sde_drm_dest_scaler_data ds_data;
  2476. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2477. struct sde_drm_scaler_v2 scaler_v2;
  2478. void __user *scaler_v2_usr;
  2479. int i, count;
  2480. if (!sde_crtc || !cstate) {
  2481. SDE_ERROR("invalid sde_crtc/state\n");
  2482. return -EINVAL;
  2483. }
  2484. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2485. if (!usr_ptr) {
  2486. SDE_DEBUG("ds data removed\n");
  2487. return 0;
  2488. }
  2489. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2490. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2491. sde_crtc->name);
  2492. return -EINVAL;
  2493. }
  2494. count = ds_data.num_dest_scaler;
  2495. if (!count) {
  2496. SDE_DEBUG("no ds data available\n");
  2497. return 0;
  2498. }
  2499. if (count > SDE_MAX_DS_COUNT) {
  2500. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2501. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2502. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2503. return -EINVAL;
  2504. }
  2505. /* Populate from user space */
  2506. for (i = 0; i < count; i++) {
  2507. ds_cfg_usr = &ds_data.ds_cfg[i];
  2508. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2509. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2510. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2511. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2512. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2513. if (ds_cfg_usr->scaler_cfg) {
  2514. scaler_v2_usr =
  2515. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2516. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2517. sizeof(scaler_v2))) {
  2518. SDE_ERROR("%s:scaler: copy from user failed\n",
  2519. sde_crtc->name);
  2520. return -EINVAL;
  2521. }
  2522. }
  2523. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2524. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2525. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2526. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2527. scaler_v2.dst_width, scaler_v2.dst_height);
  2528. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2529. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2530. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2531. scaler_v2.dst_width, scaler_v2.dst_height);
  2532. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2533. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2534. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2535. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2536. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2537. ds_cfg_usr->lm_height);
  2538. }
  2539. cstate->num_ds = count;
  2540. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2541. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2542. return 0;
  2543. }
  2544. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2545. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2546. struct sde_hw_ds_cfg *prev_cfg)
  2547. {
  2548. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2549. || !cfg->lm_width || !cfg->lm_height) {
  2550. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2551. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2552. hdisplay, mode->vdisplay);
  2553. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2554. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2555. return -E2BIG;
  2556. }
  2557. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2558. cfg->lm_height != prev_cfg->lm_height)) {
  2559. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2560. crtc->base.id, cfg->lm_width,
  2561. cfg->lm_height, prev_cfg->lm_width,
  2562. prev_cfg->lm_height);
  2563. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2564. prev_cfg->lm_width, prev_cfg->lm_height,
  2565. SDE_EVTLOG_ERROR);
  2566. return -EINVAL;
  2567. }
  2568. return 0;
  2569. }
  2570. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2571. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2572. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2573. u32 max_in_width, u32 max_out_width)
  2574. {
  2575. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2576. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2577. /**
  2578. * Scaler src and dst width shouldn't exceed the maximum
  2579. * width limitation. Also, if there is no partial update
  2580. * dst width and height must match display resolution.
  2581. */
  2582. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2583. cfg->scl3_cfg.dst_width > max_out_width ||
  2584. !cfg->scl3_cfg.src_width[0] ||
  2585. !cfg->scl3_cfg.dst_width ||
  2586. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2587. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2588. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2589. SDE_ERROR("crtc%d: ", crtc->base.id);
  2590. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2591. cfg->scl3_cfg.src_width[0],
  2592. cfg->scl3_cfg.dst_width,
  2593. cfg->scl3_cfg.dst_height,
  2594. hdisplay, mode->vdisplay);
  2595. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2596. sde_crtc->num_mixers, cfg->flags,
  2597. hw_ds->idx - DS_0);
  2598. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2599. cfg->scl3_cfg.enable,
  2600. cfg->scl3_cfg.de.enable);
  2601. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2602. cfg->scl3_cfg.de.enable, cfg->flags,
  2603. max_in_width, max_out_width,
  2604. cfg->scl3_cfg.src_width[0],
  2605. cfg->scl3_cfg.dst_width,
  2606. cfg->scl3_cfg.dst_height, hdisplay,
  2607. mode->vdisplay, sde_crtc->num_mixers,
  2608. SDE_EVTLOG_ERROR);
  2609. cfg->flags &=
  2610. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2611. cfg->flags &=
  2612. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2613. return -EINVAL;
  2614. }
  2615. }
  2616. return 0;
  2617. }
  2618. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2619. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2620. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2621. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2622. {
  2623. int i, ret;
  2624. u32 lm_idx;
  2625. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2626. for (i = 0; i < cstate->num_ds; i++) {
  2627. cfg = &cstate->ds_cfg[i];
  2628. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2629. lm_idx = cfg->idx;
  2630. /**
  2631. * Validate against topology
  2632. * No of dest scalers should match the num of mixers
  2633. * unless it is partial update left only/right only use case
  2634. */
  2635. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2636. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2637. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2638. crtc->base.id, i, lm_idx, cfg->flags);
  2639. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2640. SDE_EVTLOG_ERROR);
  2641. return -EINVAL;
  2642. }
  2643. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2644. if (!max_in_width && !max_out_width) {
  2645. max_in_width = hw_ds->scl->top->maxinputwidth;
  2646. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2647. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2648. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2649. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2650. max_in_width, max_out_width, cstate->num_ds);
  2651. }
  2652. /* Check LM width and height */
  2653. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2654. prev_cfg);
  2655. if (ret)
  2656. return ret;
  2657. /* Check scaler data */
  2658. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2659. hw_ds, cfg, hdisplay,
  2660. max_in_width, max_out_width);
  2661. if (ret)
  2662. return ret;
  2663. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2664. (*num_ds_enable)++;
  2665. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2666. hw_ds->idx - DS_0, cfg->flags);
  2667. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2668. }
  2669. return 0;
  2670. }
  2671. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2672. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2673. {
  2674. struct sde_hw_ds_cfg *cfg;
  2675. int i;
  2676. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2677. cstate->num_ds_enabled, num_ds_enable);
  2678. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2679. cstate->num_ds, cstate->dirty[0]);
  2680. if (cstate->num_ds_enabled != num_ds_enable) {
  2681. /* Disabling destination scaler */
  2682. if (!num_ds_enable) {
  2683. for (i = 0; i < cstate->num_ds; i++) {
  2684. cfg = &cstate->ds_cfg[i];
  2685. cfg->idx = i;
  2686. /* Update scaler settings in disable case */
  2687. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2688. cfg->scl3_cfg.enable = 0;
  2689. cfg->scl3_cfg.de.enable = 0;
  2690. }
  2691. }
  2692. cstate->num_ds_enabled = num_ds_enable;
  2693. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2694. } else {
  2695. if (!cstate->num_ds_enabled)
  2696. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2697. }
  2698. }
  2699. /**
  2700. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2701. * @crtc : Pointer to drm crtc
  2702. * @state : Pointer to drm crtc state
  2703. */
  2704. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2705. struct drm_crtc_state *state)
  2706. {
  2707. struct sde_crtc *sde_crtc;
  2708. struct sde_crtc_state *cstate;
  2709. struct drm_display_mode *mode;
  2710. struct sde_kms *kms;
  2711. struct sde_hw_ds *hw_ds = NULL;
  2712. u32 ret = 0;
  2713. u32 num_ds_enable = 0, hdisplay = 0;
  2714. u32 max_in_width = 0, max_out_width = 0;
  2715. if (!crtc || !state)
  2716. return -EINVAL;
  2717. sde_crtc = to_sde_crtc(crtc);
  2718. cstate = to_sde_crtc_state(state);
  2719. kms = _sde_crtc_get_kms(crtc);
  2720. mode = &state->adjusted_mode;
  2721. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2722. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2723. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2724. return 0;
  2725. }
  2726. if (!kms || !kms->catalog) {
  2727. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2728. return -EINVAL;
  2729. }
  2730. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2731. SDE_DEBUG("dest scaler feature not supported\n");
  2732. return 0;
  2733. }
  2734. if (!sde_crtc->num_mixers) {
  2735. SDE_DEBUG("mixers not allocated\n");
  2736. return 0;
  2737. }
  2738. ret = _sde_validate_hw_resources(sde_crtc);
  2739. if (ret)
  2740. goto err;
  2741. /**
  2742. * No of dest scalers shouldn't exceed hw ds block count and
  2743. * also, match the num of mixers unless it is partial update
  2744. * left only/right only use case - currently PU + DS is not supported
  2745. */
  2746. if (cstate->num_ds > kms->catalog->ds_count ||
  2747. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2748. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2749. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2750. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2751. cstate->ds_cfg[0].flags);
  2752. ret = -EINVAL;
  2753. goto err;
  2754. }
  2755. /**
  2756. * Check if DS needs to be enabled or disabled
  2757. * In case of enable, validate the data
  2758. */
  2759. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2760. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2761. cstate->num_ds, cstate->ds_cfg[0].flags);
  2762. goto disable;
  2763. }
  2764. /* Display resolution */
  2765. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2766. /* Validate the DS data */
  2767. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2768. mode, hw_ds, hdisplay, &num_ds_enable,
  2769. max_in_width, max_out_width);
  2770. if (ret)
  2771. goto err;
  2772. disable:
  2773. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  2774. return 0;
  2775. err:
  2776. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2777. return ret;
  2778. }
  2779. /**
  2780. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2781. * @crtc: Pointer to CRTC object
  2782. */
  2783. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2784. {
  2785. struct drm_plane *plane = NULL;
  2786. uint32_t wait_ms = 1;
  2787. ktime_t kt_end, kt_wait;
  2788. int rc = 0;
  2789. SDE_DEBUG("\n");
  2790. if (!crtc || !crtc->state) {
  2791. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2792. return;
  2793. }
  2794. /* use monotonic timer to limit total fence wait time */
  2795. kt_end = ktime_add_ns(ktime_get(),
  2796. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2797. /*
  2798. * Wait for fences sequentially, as all of them need to be signalled
  2799. * before we can proceed.
  2800. *
  2801. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2802. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2803. * that each plane can check its fence status and react appropriately
  2804. * if its fence has timed out. Call input fence wait multiple times if
  2805. * fence wait is interrupted due to interrupt call.
  2806. */
  2807. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2808. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2809. do {
  2810. kt_wait = ktime_sub(kt_end, ktime_get());
  2811. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2812. wait_ms = ktime_to_ms(kt_wait);
  2813. else
  2814. wait_ms = 0;
  2815. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2816. } while (wait_ms && rc == -ERESTARTSYS);
  2817. }
  2818. SDE_ATRACE_END("plane_wait_input_fence");
  2819. }
  2820. static void _sde_crtc_setup_mixer_for_encoder(
  2821. struct drm_crtc *crtc,
  2822. struct drm_encoder *enc)
  2823. {
  2824. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2825. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2826. struct sde_rm *rm = &sde_kms->rm;
  2827. struct sde_crtc_mixer *mixer;
  2828. struct sde_hw_ctl *last_valid_ctl = NULL;
  2829. int i;
  2830. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2831. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2832. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2833. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2834. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2835. /* Set up all the mixers and ctls reserved by this encoder */
  2836. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2837. mixer = &sde_crtc->mixers[i];
  2838. if (!sde_rm_get_hw(rm, &lm_iter))
  2839. break;
  2840. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2841. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2842. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2843. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2844. mixer->hw_lm->idx - LM_0);
  2845. mixer->hw_ctl = last_valid_ctl;
  2846. } else {
  2847. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2848. last_valid_ctl = mixer->hw_ctl;
  2849. sde_crtc->num_ctls++;
  2850. }
  2851. /* Shouldn't happen, mixers are always >= ctls */
  2852. if (!mixer->hw_ctl) {
  2853. SDE_ERROR("no valid ctls found for lm %d\n",
  2854. mixer->hw_lm->idx - LM_0);
  2855. return;
  2856. }
  2857. /* Dspp may be null */
  2858. (void) sde_rm_get_hw(rm, &dspp_iter);
  2859. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2860. /* DS may be null */
  2861. (void) sde_rm_get_hw(rm, &ds_iter);
  2862. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2863. mixer->encoder = enc;
  2864. sde_crtc->num_mixers++;
  2865. SDE_DEBUG("setup mixer %d: lm %d\n",
  2866. i, mixer->hw_lm->idx - LM_0);
  2867. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2868. i, mixer->hw_ctl->idx - CTL_0);
  2869. if (mixer->hw_ds)
  2870. SDE_DEBUG("setup mixer %d: ds %d\n",
  2871. i, mixer->hw_ds->idx - DS_0);
  2872. }
  2873. }
  2874. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2875. {
  2876. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2877. struct drm_encoder *enc;
  2878. sde_crtc->num_ctls = 0;
  2879. sde_crtc->num_mixers = 0;
  2880. sde_crtc->mixers_swapped = false;
  2881. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2882. mutex_lock(&sde_crtc->crtc_lock);
  2883. /* Check for mixers on all encoders attached to this crtc */
  2884. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2885. if (enc->crtc != crtc)
  2886. continue;
  2887. /* avoid overwriting mixers info from a copy encoder */
  2888. if (sde_encoder_in_clone_mode(enc))
  2889. continue;
  2890. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2891. }
  2892. mutex_unlock(&sde_crtc->crtc_lock);
  2893. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2894. }
  2895. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2896. {
  2897. int i;
  2898. struct sde_crtc_state *cstate;
  2899. cstate = to_sde_crtc_state(state);
  2900. cstate->is_ppsplit = false;
  2901. for (i = 0; i < cstate->num_connectors; i++) {
  2902. struct drm_connector *conn = cstate->connectors[i];
  2903. if (sde_connector_get_topology_name(conn) ==
  2904. SDE_RM_TOPOLOGY_PPSPLIT)
  2905. cstate->is_ppsplit = true;
  2906. }
  2907. }
  2908. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2909. struct drm_crtc_state *state)
  2910. {
  2911. struct sde_crtc *sde_crtc;
  2912. struct sde_crtc_state *cstate;
  2913. struct drm_display_mode *adj_mode;
  2914. u32 crtc_split_width;
  2915. int i;
  2916. if (!crtc || !state) {
  2917. SDE_ERROR("invalid args\n");
  2918. return;
  2919. }
  2920. sde_crtc = to_sde_crtc(crtc);
  2921. cstate = to_sde_crtc_state(state);
  2922. adj_mode = &state->adjusted_mode;
  2923. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2924. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2925. cstate->lm_bounds[i].x = crtc_split_width * i;
  2926. cstate->lm_bounds[i].y = 0;
  2927. cstate->lm_bounds[i].w = crtc_split_width;
  2928. cstate->lm_bounds[i].h =
  2929. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2930. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2931. sizeof(cstate->lm_roi[i]));
  2932. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2933. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2934. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2935. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2936. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2937. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2938. }
  2939. drm_mode_debug_printmodeline(adj_mode);
  2940. }
  2941. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2942. {
  2943. struct sde_crtc_mixer mixer;
  2944. /*
  2945. * Use mixer[0] to get hw_ctl which will use ops to clear
  2946. * all blendstages. Clear all blendstages will iterate through
  2947. * all mixers.
  2948. */
  2949. if (sde_crtc->num_mixers) {
  2950. mixer = sde_crtc->mixers[0];
  2951. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2952. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2953. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2954. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2955. }
  2956. }
  2957. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2958. struct drm_crtc_state *old_state)
  2959. {
  2960. struct sde_crtc *sde_crtc;
  2961. struct drm_encoder *encoder;
  2962. struct drm_device *dev;
  2963. struct sde_kms *sde_kms;
  2964. struct sde_splash_display *splash_display;
  2965. bool cont_splash_enabled = false;
  2966. size_t i;
  2967. if (!crtc) {
  2968. SDE_ERROR("invalid crtc\n");
  2969. return;
  2970. }
  2971. if (!crtc->state->enable) {
  2972. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2973. crtc->base.id, crtc->state->enable);
  2974. return;
  2975. }
  2976. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2977. SDE_ERROR("power resource is not enabled\n");
  2978. return;
  2979. }
  2980. sde_kms = _sde_crtc_get_kms(crtc);
  2981. if (!sde_kms)
  2982. return;
  2983. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2984. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2985. sde_crtc = to_sde_crtc(crtc);
  2986. dev = crtc->dev;
  2987. if (!sde_crtc->num_mixers) {
  2988. _sde_crtc_setup_mixers(crtc);
  2989. _sde_crtc_setup_is_ppsplit(crtc->state);
  2990. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2991. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2992. }
  2993. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2994. if (encoder->crtc != crtc)
  2995. continue;
  2996. /* encoder will trigger pending mask now */
  2997. sde_encoder_trigger_kickoff_pending(encoder);
  2998. }
  2999. /* update performance setting */
  3000. sde_core_perf_crtc_update(crtc, 1, false);
  3001. /*
  3002. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3003. * it means we are trying to flush a CRTC whose state is disabled:
  3004. * nothing else needs to be done.
  3005. */
  3006. if (unlikely(!sde_crtc->num_mixers))
  3007. goto end;
  3008. _sde_crtc_blend_setup(crtc, old_state, true);
  3009. _sde_crtc_dest_scaler_setup(crtc);
  3010. sde_cp_crtc_apply_noise(crtc, old_state);
  3011. if (crtc->state->mode_changed)
  3012. sde_core_perf_crtc_update_uidle(crtc, true);
  3013. /*
  3014. * Since CP properties use AXI buffer to program the
  3015. * HW, check if context bank is in attached state,
  3016. * apply color processing properties only if
  3017. * smmu state is attached,
  3018. */
  3019. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3020. splash_display = &sde_kms->splash_data.splash_display[i];
  3021. if (splash_display->cont_splash_enabled &&
  3022. splash_display->encoder &&
  3023. crtc == splash_display->encoder->crtc)
  3024. cont_splash_enabled = true;
  3025. }
  3026. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3027. sde_cp_crtc_apply_properties(crtc);
  3028. if (!sde_crtc->enabled)
  3029. sde_cp_crtc_suspend(crtc);
  3030. /*
  3031. * PP_DONE irq is only used by command mode for now.
  3032. * It is better to request pending before FLUSH and START trigger
  3033. * to make sure no pp_done irq missed.
  3034. * This is safe because no pp_done will happen before SW trigger
  3035. * in command mode.
  3036. */
  3037. end:
  3038. SDE_ATRACE_END("crtc_atomic_begin");
  3039. }
  3040. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3041. struct drm_crtc_state *old_crtc_state)
  3042. {
  3043. struct drm_encoder *encoder;
  3044. struct sde_crtc *sde_crtc;
  3045. struct drm_device *dev;
  3046. struct drm_plane *plane;
  3047. struct msm_drm_private *priv;
  3048. struct sde_crtc_state *cstate;
  3049. struct sde_kms *sde_kms;
  3050. int i;
  3051. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3052. SDE_ERROR("invalid crtc\n");
  3053. return;
  3054. }
  3055. if (!crtc->state->enable) {
  3056. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3057. crtc->base.id, crtc->state->enable);
  3058. return;
  3059. }
  3060. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3061. SDE_ERROR("power resource is not enabled\n");
  3062. return;
  3063. }
  3064. sde_kms = _sde_crtc_get_kms(crtc);
  3065. if (!sde_kms) {
  3066. SDE_ERROR("invalid kms\n");
  3067. return;
  3068. }
  3069. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3070. sde_crtc = to_sde_crtc(crtc);
  3071. cstate = to_sde_crtc_state(crtc->state);
  3072. dev = crtc->dev;
  3073. priv = dev->dev_private;
  3074. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  3075. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3076. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3077. false);
  3078. else
  3079. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3080. /*
  3081. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3082. * it means we are trying to flush a CRTC whose state is disabled:
  3083. * nothing else needs to be done.
  3084. */
  3085. if (unlikely(!sde_crtc->num_mixers))
  3086. return;
  3087. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3088. /*
  3089. * For planes without commit update, drm framework will not add
  3090. * those planes to current state since hardware update is not
  3091. * required. However, if those planes were power collapsed since
  3092. * last commit cycle, driver has to restore the hardware state
  3093. * of those planes explicitly here prior to plane flush.
  3094. * Also use this iteration to see if any plane requires cache,
  3095. * so during the perf update driver can activate/deactivate
  3096. * the cache accordingly.
  3097. */
  3098. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3099. sde_crtc->new_perf.llcc_active[i] = false;
  3100. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3101. sde_plane_restore(plane);
  3102. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3103. if (sde_plane_is_cache_required(plane, i))
  3104. sde_crtc->new_perf.llcc_active[i] = true;
  3105. }
  3106. }
  3107. sde_core_perf_crtc_update_llcc(crtc);
  3108. /* wait for acquire fences before anything else is done */
  3109. _sde_crtc_wait_for_fences(crtc);
  3110. if (!cstate->rsc_update) {
  3111. drm_for_each_encoder_mask(encoder, dev,
  3112. crtc->state->encoder_mask) {
  3113. cstate->rsc_client =
  3114. sde_encoder_get_rsc_client(encoder);
  3115. }
  3116. cstate->rsc_update = true;
  3117. }
  3118. /*
  3119. * Final plane updates: Give each plane a chance to complete all
  3120. * required writes/flushing before crtc's "flush
  3121. * everything" call below.
  3122. */
  3123. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3124. if (sde_kms->smmu_state.transition_error)
  3125. sde_plane_set_error(plane, true);
  3126. sde_plane_flush(plane);
  3127. }
  3128. /* Kickoff will be scheduled by outer layer */
  3129. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3130. }
  3131. /**
  3132. * sde_crtc_destroy_state - state destroy hook
  3133. * @crtc: drm CRTC
  3134. * @state: CRTC state object to release
  3135. */
  3136. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3137. struct drm_crtc_state *state)
  3138. {
  3139. struct sde_crtc *sde_crtc;
  3140. struct sde_crtc_state *cstate;
  3141. struct drm_encoder *enc;
  3142. struct sde_kms *sde_kms;
  3143. if (!crtc || !state) {
  3144. SDE_ERROR("invalid argument(s)\n");
  3145. return;
  3146. }
  3147. sde_crtc = to_sde_crtc(crtc);
  3148. cstate = to_sde_crtc_state(state);
  3149. sde_kms = _sde_crtc_get_kms(crtc);
  3150. if (!sde_kms) {
  3151. SDE_ERROR("invalid sde_kms\n");
  3152. return;
  3153. }
  3154. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3155. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3156. sde_rm_release(&sde_kms->rm, enc, true);
  3157. sde_cp_clear_state_info(state);
  3158. __drm_atomic_helper_crtc_destroy_state(state);
  3159. /* destroy value helper */
  3160. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3161. &cstate->property_state);
  3162. }
  3163. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3164. {
  3165. struct sde_crtc *sde_crtc;
  3166. int i;
  3167. if (!crtc) {
  3168. SDE_ERROR("invalid argument\n");
  3169. return -EINVAL;
  3170. }
  3171. sde_crtc = to_sde_crtc(crtc);
  3172. if (!atomic_read(&sde_crtc->frame_pending)) {
  3173. SDE_DEBUG("no frames pending\n");
  3174. return 0;
  3175. }
  3176. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3177. /*
  3178. * flush all the event thread work to make sure all the
  3179. * FRAME_EVENTS from encoder are propagated to crtc
  3180. */
  3181. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3182. if (list_empty(&sde_crtc->frame_events[i].list))
  3183. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3184. }
  3185. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3186. return 0;
  3187. }
  3188. /**
  3189. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3190. * @crtc: Pointer to crtc structure
  3191. */
  3192. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3193. {
  3194. struct drm_plane *plane;
  3195. struct drm_plane_state *state;
  3196. struct sde_crtc *sde_crtc;
  3197. struct sde_crtc_mixer *mixer;
  3198. struct sde_hw_ctl *ctl;
  3199. if (!crtc)
  3200. return;
  3201. sde_crtc = to_sde_crtc(crtc);
  3202. mixer = sde_crtc->mixers;
  3203. if (!mixer)
  3204. return;
  3205. ctl = mixer->hw_ctl;
  3206. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3207. state = plane->state;
  3208. if (!state)
  3209. continue;
  3210. /* clear plane flush bitmask */
  3211. sde_plane_ctl_flush(plane, ctl, false);
  3212. }
  3213. }
  3214. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc)
  3215. {
  3216. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3217. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3218. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3219. struct msm_drm_private *priv;
  3220. struct msm_drm_thread *event_thread;
  3221. int idle_time = 0;
  3222. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3223. return;
  3224. priv = sde_kms->dev->dev_private;
  3225. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  3226. if (!idle_time ||
  3227. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  3228. MSM_DISPLAY_VIDEO_MODE) ||
  3229. (crtc->index >= ARRAY_SIZE(priv->event_thread)) ||
  3230. (sde_crtc->cache_state > CACHE_STATE_NORMAL))
  3231. return;
  3232. /* schedule the idle notify delayed work */
  3233. event_thread = &priv->event_thread[crtc->index];
  3234. kthread_mod_delayed_work(&event_thread->worker,
  3235. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  3236. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  3237. }
  3238. /**
  3239. * sde_crtc_reset_hw - attempt hardware reset on errors
  3240. * @crtc: Pointer to DRM crtc instance
  3241. * @old_state: Pointer to crtc state for previous commit
  3242. * @recovery_events: Whether or not recovery events are enabled
  3243. * Returns: Zero if current commit should still be attempted
  3244. */
  3245. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3246. bool recovery_events)
  3247. {
  3248. struct drm_plane *plane_halt[MAX_PLANES];
  3249. struct drm_plane *plane;
  3250. struct drm_encoder *encoder;
  3251. struct sde_crtc *sde_crtc;
  3252. struct sde_crtc_state *cstate;
  3253. struct sde_hw_ctl *ctl;
  3254. signed int i, plane_count;
  3255. int rc;
  3256. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3257. return -EINVAL;
  3258. sde_crtc = to_sde_crtc(crtc);
  3259. cstate = to_sde_crtc_state(crtc->state);
  3260. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3261. /* optionally generate a panic instead of performing a h/w reset */
  3262. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3263. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3264. ctl = sde_crtc->mixers[i].hw_ctl;
  3265. if (!ctl || !ctl->ops.reset)
  3266. continue;
  3267. rc = ctl->ops.reset(ctl);
  3268. if (rc) {
  3269. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3270. crtc->base.id, ctl->idx - CTL_0);
  3271. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3272. SDE_EVTLOG_ERROR);
  3273. break;
  3274. }
  3275. }
  3276. /*
  3277. * Early out if simple ctl reset succeeded or reset is
  3278. * being performed after timeout
  3279. */
  3280. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3281. return 0;
  3282. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3283. /* force all components in the system into reset at the same time */
  3284. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3285. ctl = sde_crtc->mixers[i].hw_ctl;
  3286. if (!ctl || !ctl->ops.hard_reset)
  3287. continue;
  3288. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3289. ctl->ops.hard_reset(ctl, true);
  3290. }
  3291. plane_count = 0;
  3292. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3293. if (plane_count >= ARRAY_SIZE(plane_halt))
  3294. break;
  3295. plane_halt[plane_count++] = plane;
  3296. sde_plane_halt_requests(plane, true);
  3297. sde_plane_set_revalidate(plane, true);
  3298. }
  3299. /* provide safe "border color only" commit configuration for later */
  3300. _sde_crtc_remove_pipe_flush(crtc);
  3301. _sde_crtc_blend_setup(crtc, old_state, false);
  3302. /* take h/w components out of reset */
  3303. for (i = plane_count - 1; i >= 0; --i)
  3304. sde_plane_halt_requests(plane_halt[i], false);
  3305. /* attempt to poll for start of frame cycle before reset release */
  3306. list_for_each_entry(encoder,
  3307. &crtc->dev->mode_config.encoder_list, head) {
  3308. if (encoder->crtc != crtc)
  3309. continue;
  3310. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3311. sde_encoder_poll_line_counts(encoder);
  3312. }
  3313. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3314. ctl = sde_crtc->mixers[i].hw_ctl;
  3315. if (!ctl || !ctl->ops.hard_reset)
  3316. continue;
  3317. ctl->ops.hard_reset(ctl, false);
  3318. }
  3319. list_for_each_entry(encoder,
  3320. &crtc->dev->mode_config.encoder_list, head) {
  3321. if (encoder->crtc != crtc)
  3322. continue;
  3323. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3324. sde_encoder_kickoff(encoder, true);
  3325. }
  3326. /* panic the device if VBIF is not in good state */
  3327. return !recovery_events ? 0 : -EAGAIN;
  3328. }
  3329. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3330. struct drm_crtc_state *old_state)
  3331. {
  3332. struct drm_encoder *encoder;
  3333. struct drm_device *dev;
  3334. struct sde_crtc *sde_crtc;
  3335. struct sde_kms *sde_kms;
  3336. struct sde_crtc_state *cstate;
  3337. bool is_error = false;
  3338. unsigned long flags;
  3339. enum sde_crtc_idle_pc_state idle_pc_state;
  3340. struct sde_encoder_kickoff_params params = { 0 };
  3341. if (!crtc) {
  3342. SDE_ERROR("invalid argument\n");
  3343. return;
  3344. }
  3345. dev = crtc->dev;
  3346. sde_crtc = to_sde_crtc(crtc);
  3347. sde_kms = _sde_crtc_get_kms(crtc);
  3348. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3349. SDE_ERROR("invalid argument\n");
  3350. return;
  3351. }
  3352. cstate = to_sde_crtc_state(crtc->state);
  3353. /*
  3354. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3355. * it means we are trying to start a CRTC whose state is disabled:
  3356. * nothing else needs to be done.
  3357. */
  3358. if (unlikely(!sde_crtc->num_mixers))
  3359. return;
  3360. SDE_ATRACE_BEGIN("crtc_commit");
  3361. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3362. sde_crtc->kickoff_in_progress = true;
  3363. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3364. if (encoder->crtc != crtc)
  3365. continue;
  3366. /*
  3367. * Encoder will flush/start now, unless it has a tx pending.
  3368. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3369. */
  3370. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3371. crtc->state);
  3372. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3373. sde_crtc->needs_hw_reset = true;
  3374. if (idle_pc_state != IDLE_PC_NONE)
  3375. sde_encoder_control_idle_pc(encoder,
  3376. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3377. }
  3378. /*
  3379. * Optionally attempt h/w recovery if any errors were detected while
  3380. * preparing for the kickoff
  3381. */
  3382. if (sde_crtc->needs_hw_reset) {
  3383. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3384. if (sde_crtc->frame_trigger_mode
  3385. != FRAME_DONE_WAIT_POSTED_START &&
  3386. sde_crtc_reset_hw(crtc, old_state,
  3387. params.recovery_events_enabled))
  3388. is_error = true;
  3389. sde_crtc->needs_hw_reset = false;
  3390. }
  3391. sde_crtc_calc_fps(sde_crtc);
  3392. SDE_ATRACE_BEGIN("flush_event_thread");
  3393. _sde_crtc_flush_frame_events(crtc);
  3394. SDE_ATRACE_END("flush_event_thread");
  3395. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3396. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3397. /* acquire bandwidth and other resources */
  3398. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3399. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3400. } else {
  3401. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3402. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3403. }
  3404. sde_crtc->play_count++;
  3405. sde_vbif_clear_errors(sde_kms);
  3406. if (is_error) {
  3407. _sde_crtc_remove_pipe_flush(crtc);
  3408. _sde_crtc_blend_setup(crtc, old_state, false);
  3409. }
  3410. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3411. if (encoder->crtc != crtc)
  3412. continue;
  3413. sde_encoder_kickoff(encoder, true);
  3414. }
  3415. sde_crtc->kickoff_in_progress = false;
  3416. /* store the event after frame trigger */
  3417. if (sde_crtc->event) {
  3418. WARN_ON(sde_crtc->event);
  3419. } else {
  3420. spin_lock_irqsave(&dev->event_lock, flags);
  3421. sde_crtc->event = crtc->state->event;
  3422. spin_unlock_irqrestore(&dev->event_lock, flags);
  3423. }
  3424. _sde_crtc_schedule_idle_notify(crtc);
  3425. SDE_ATRACE_END("crtc_commit");
  3426. }
  3427. /**
  3428. * _sde_crtc_vblank_enable - update power resource and vblank request
  3429. * @sde_crtc: Pointer to sde crtc structure
  3430. * @enable: Whether to enable/disable vblanks
  3431. *
  3432. * @Return: error code
  3433. */
  3434. static int _sde_crtc_vblank_enable(
  3435. struct sde_crtc *sde_crtc, bool enable)
  3436. {
  3437. struct drm_crtc *crtc;
  3438. struct drm_encoder *enc;
  3439. if (!sde_crtc) {
  3440. SDE_ERROR("invalid crtc\n");
  3441. return -EINVAL;
  3442. }
  3443. crtc = &sde_crtc->base;
  3444. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3445. crtc->state->encoder_mask,
  3446. sde_crtc->cached_encoder_mask);
  3447. if (enable) {
  3448. int ret;
  3449. ret = pm_runtime_get_sync(crtc->dev->dev);
  3450. if (ret < 0)
  3451. return ret;
  3452. mutex_lock(&sde_crtc->crtc_lock);
  3453. drm_for_each_encoder_mask(enc, crtc->dev,
  3454. sde_crtc->cached_encoder_mask) {
  3455. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3456. sde_encoder_register_vblank_callback(enc,
  3457. sde_crtc_vblank_cb, (void *)crtc);
  3458. }
  3459. mutex_unlock(&sde_crtc->crtc_lock);
  3460. } else {
  3461. mutex_lock(&sde_crtc->crtc_lock);
  3462. drm_for_each_encoder_mask(enc, crtc->dev,
  3463. sde_crtc->cached_encoder_mask) {
  3464. SDE_EVT32(DRMID(crtc), DRMID(enc));
  3465. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3466. }
  3467. mutex_unlock(&sde_crtc->crtc_lock);
  3468. pm_runtime_put_sync(crtc->dev->dev);
  3469. }
  3470. return 0;
  3471. }
  3472. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3473. {
  3474. u32 min_transfer_time = 0, lm_count = 1;
  3475. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3476. struct drm_encoder *encoder;
  3477. if (!crtc || !conn)
  3478. return;
  3479. encoder = conn->state->best_encoder;
  3480. if (!sde_encoder_is_built_in_display(encoder))
  3481. return;
  3482. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3483. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3484. if (min_transfer_time)
  3485. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3486. else
  3487. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3488. topology_id = sde_connector_get_topology_name(conn);
  3489. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3490. lm_count = 2;
  3491. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3492. lm_count = 4;
  3493. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3494. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3495. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3496. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3497. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3498. updated_fps, lm_count, mode_clock_hz);
  3499. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3500. }
  3501. /**
  3502. * sde_crtc_duplicate_state - state duplicate hook
  3503. * @crtc: Pointer to drm crtc structure
  3504. * @Returns: Pointer to new drm_crtc_state structure
  3505. */
  3506. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3507. {
  3508. struct sde_crtc *sde_crtc;
  3509. struct sde_crtc_state *cstate, *old_cstate;
  3510. if (!crtc || !crtc->state) {
  3511. SDE_ERROR("invalid argument(s)\n");
  3512. return NULL;
  3513. }
  3514. sde_crtc = to_sde_crtc(crtc);
  3515. old_cstate = to_sde_crtc_state(crtc->state);
  3516. if (old_cstate->cont_splash_populated) {
  3517. crtc->state->plane_mask = 0;
  3518. crtc->state->connector_mask = 0;
  3519. crtc->state->encoder_mask = 0;
  3520. crtc->state->enable = false;
  3521. old_cstate->cont_splash_populated = false;
  3522. }
  3523. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3524. if (!cstate) {
  3525. SDE_ERROR("failed to allocate state\n");
  3526. return NULL;
  3527. }
  3528. /* duplicate value helper */
  3529. msm_property_duplicate_state(&sde_crtc->property_info,
  3530. old_cstate, cstate,
  3531. &cstate->property_state, cstate->property_values);
  3532. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3533. /* duplicate base helper */
  3534. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3535. return &cstate->base;
  3536. }
  3537. /**
  3538. * sde_crtc_reset - reset hook for CRTCs
  3539. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3540. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3541. * @crtc: Pointer to drm crtc structure
  3542. */
  3543. static void sde_crtc_reset(struct drm_crtc *crtc)
  3544. {
  3545. struct sde_crtc *sde_crtc;
  3546. struct sde_crtc_state *cstate;
  3547. if (!crtc) {
  3548. SDE_ERROR("invalid crtc\n");
  3549. return;
  3550. }
  3551. /* revert suspend actions, if necessary */
  3552. if (!sde_crtc_is_reset_required(crtc)) {
  3553. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3554. return;
  3555. }
  3556. /* remove previous state, if present */
  3557. if (crtc->state) {
  3558. sde_crtc_destroy_state(crtc, crtc->state);
  3559. crtc->state = 0;
  3560. }
  3561. sde_crtc = to_sde_crtc(crtc);
  3562. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3563. if (!cstate) {
  3564. SDE_ERROR("failed to allocate state\n");
  3565. return;
  3566. }
  3567. /* reset value helper */
  3568. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3569. &cstate->property_state,
  3570. cstate->property_values);
  3571. _sde_crtc_set_input_fence_timeout(cstate);
  3572. cstate->base.crtc = crtc;
  3573. crtc->state = &cstate->base;
  3574. }
  3575. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3576. {
  3577. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3578. struct sde_hw_mixer *hw_lm;
  3579. int lm_idx;
  3580. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3581. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3582. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3583. hw_lm->cfg.out_width = 0;
  3584. hw_lm->cfg.out_height = 0;
  3585. }
  3586. SDE_EVT32(DRMID(crtc));
  3587. }
  3588. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3589. {
  3590. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3591. struct drm_plane *plane;
  3592. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3593. /* mark planes, mixers, and other blocks dirty for next update */
  3594. drm_atomic_crtc_for_each_plane(plane, crtc)
  3595. sde_plane_set_revalidate(plane, true);
  3596. /* mark mixers dirty for next update */
  3597. sde_crtc_clear_cached_mixer_cfg(crtc);
  3598. /* mark other properties which need to be dirty for next update */
  3599. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3600. if (cstate->num_ds_enabled)
  3601. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3602. }
  3603. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3604. {
  3605. struct sde_crtc *sde_crtc;
  3606. struct sde_crtc_state *cstate;
  3607. struct drm_encoder *encoder;
  3608. sde_crtc = to_sde_crtc(crtc);
  3609. cstate = to_sde_crtc_state(crtc->state);
  3610. /* restore encoder; crtc will be programmed during commit */
  3611. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3612. sde_encoder_virt_restore(encoder);
  3613. /* restore UIDLE */
  3614. sde_core_perf_crtc_update_uidle(crtc, true);
  3615. sde_cp_crtc_post_ipc(crtc);
  3616. }
  3617. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3618. {
  3619. struct msm_drm_private *priv;
  3620. unsigned long requested_clk;
  3621. struct sde_kms *kms = NULL;
  3622. if (!crtc->dev->dev_private) {
  3623. pr_err("invalid crtc priv\n");
  3624. return;
  3625. }
  3626. priv = crtc->dev->dev_private;
  3627. kms = to_sde_kms(priv->kms);
  3628. if (!kms) {
  3629. SDE_ERROR("invalid parameters\n");
  3630. return;
  3631. }
  3632. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3633. kms->perf.clk_name);
  3634. /* notify user space the reduced clk rate */
  3635. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, sizeof(unsigned long), requested_clk);
  3636. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3637. crtc->base.id, requested_clk);
  3638. }
  3639. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3640. {
  3641. struct drm_crtc *crtc = arg;
  3642. struct sde_crtc *sde_crtc;
  3643. struct drm_encoder *encoder;
  3644. u32 power_on;
  3645. unsigned long flags;
  3646. struct sde_crtc_irq_info *node = NULL;
  3647. int ret = 0;
  3648. if (!crtc) {
  3649. SDE_ERROR("invalid crtc\n");
  3650. return;
  3651. }
  3652. sde_crtc = to_sde_crtc(crtc);
  3653. mutex_lock(&sde_crtc->crtc_lock);
  3654. SDE_EVT32(DRMID(crtc), event_type);
  3655. switch (event_type) {
  3656. case SDE_POWER_EVENT_POST_ENABLE:
  3657. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3658. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3659. ret = 0;
  3660. if (node->func)
  3661. ret = node->func(crtc, true, &node->irq);
  3662. if (ret)
  3663. SDE_ERROR("%s failed to enable event %x\n",
  3664. sde_crtc->name, node->event);
  3665. }
  3666. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3667. sde_crtc_post_ipc(crtc);
  3668. break;
  3669. case SDE_POWER_EVENT_PRE_DISABLE:
  3670. drm_for_each_encoder_mask(encoder, crtc->dev,
  3671. crtc->state->encoder_mask) {
  3672. /*
  3673. * disable the vsync source after updating the
  3674. * rsc state. rsc state update might have vsync wait
  3675. * and vsync source must be disabled after it.
  3676. * It will avoid generating any vsync from this point
  3677. * till mode-2 entry. It is SW workaround for HW
  3678. * limitation and should not be removed without
  3679. * checking the updated design.
  3680. */
  3681. sde_encoder_control_te(encoder, false);
  3682. }
  3683. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3684. node = NULL;
  3685. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3686. ret = 0;
  3687. if (node->func)
  3688. ret = node->func(crtc, false, &node->irq);
  3689. if (ret)
  3690. SDE_ERROR("%s failed to disable event %x\n",
  3691. sde_crtc->name, node->event);
  3692. }
  3693. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3694. sde_cp_crtc_pre_ipc(crtc);
  3695. break;
  3696. case SDE_POWER_EVENT_POST_DISABLE:
  3697. sde_crtc_reset_sw_state(crtc);
  3698. sde_cp_crtc_suspend(crtc);
  3699. power_on = 0;
  3700. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, sizeof(u32), power_on);
  3701. break;
  3702. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3703. sde_crtc_mmrm_cb_notification(crtc);
  3704. break;
  3705. default:
  3706. SDE_DEBUG("event:%d not handled\n", event_type);
  3707. break;
  3708. }
  3709. mutex_unlock(&sde_crtc->crtc_lock);
  3710. }
  3711. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3712. {
  3713. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3714. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3715. /* mark mixer cfgs dirty before wiping them */
  3716. sde_crtc_clear_cached_mixer_cfg(crtc);
  3717. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3718. sde_crtc->num_mixers = 0;
  3719. sde_crtc->mixers_swapped = false;
  3720. /* disable clk & bw control until clk & bw properties are set */
  3721. cstate->bw_control = false;
  3722. cstate->bw_split_vote = false;
  3723. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3724. }
  3725. static void sde_crtc_disable(struct drm_crtc *crtc)
  3726. {
  3727. struct sde_kms *sde_kms;
  3728. struct sde_crtc *sde_crtc;
  3729. struct sde_crtc_state *cstate;
  3730. struct drm_encoder *encoder;
  3731. struct msm_drm_private *priv;
  3732. unsigned long flags;
  3733. struct sde_crtc_irq_info *node = NULL;
  3734. u32 power_on;
  3735. bool in_cont_splash = false;
  3736. int ret, i;
  3737. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3738. SDE_ERROR("invalid crtc\n");
  3739. return;
  3740. }
  3741. sde_kms = _sde_crtc_get_kms(crtc);
  3742. if (!sde_kms) {
  3743. SDE_ERROR("invalid kms\n");
  3744. return;
  3745. }
  3746. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3747. SDE_ERROR("power resource is not enabled\n");
  3748. return;
  3749. }
  3750. sde_crtc = to_sde_crtc(crtc);
  3751. cstate = to_sde_crtc_state(crtc->state);
  3752. priv = crtc->dev->dev_private;
  3753. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3754. drm_crtc_vblank_off(crtc);
  3755. mutex_lock(&sde_crtc->crtc_lock);
  3756. SDE_EVT32_VERBOSE(DRMID(crtc));
  3757. /* update color processing on suspend */
  3758. sde_cp_crtc_suspend(crtc);
  3759. mutex_unlock(&sde_crtc->crtc_lock);
  3760. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  3761. mutex_lock(&sde_crtc->crtc_lock);
  3762. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3763. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3764. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  3765. crtc->state->enable, sde_crtc->cached_encoder_mask);
  3766. sde_crtc->enabled = false;
  3767. sde_crtc->cached_encoder_mask = 0;
  3768. /* Try to disable uidle */
  3769. sde_core_perf_crtc_update_uidle(crtc, false);
  3770. if (atomic_read(&sde_crtc->frame_pending)) {
  3771. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3772. atomic_read(&sde_crtc->frame_pending));
  3773. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3774. SDE_EVTLOG_FUNC_CASE2);
  3775. sde_core_perf_crtc_release_bw(crtc);
  3776. atomic_set(&sde_crtc->frame_pending, 0);
  3777. }
  3778. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3779. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3780. ret = 0;
  3781. if (node->func)
  3782. ret = node->func(crtc, false, &node->irq);
  3783. if (ret)
  3784. SDE_ERROR("%s failed to disable event %x\n",
  3785. sde_crtc->name, node->event);
  3786. }
  3787. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3788. drm_for_each_encoder_mask(encoder, crtc->dev,
  3789. crtc->state->encoder_mask) {
  3790. if (sde_encoder_in_cont_splash(encoder)) {
  3791. in_cont_splash = true;
  3792. break;
  3793. }
  3794. }
  3795. /* avoid clk/bw downvote if cont-splash is enabled */
  3796. if (!in_cont_splash)
  3797. sde_core_perf_crtc_update(crtc, 0, true);
  3798. drm_for_each_encoder_mask(encoder, crtc->dev,
  3799. crtc->state->encoder_mask) {
  3800. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3801. cstate->rsc_client = NULL;
  3802. cstate->rsc_update = false;
  3803. /*
  3804. * reset idle power-collapse to original state during suspend;
  3805. * user-mode will change the state on resume, if required
  3806. */
  3807. if (sde_kms->catalog->has_idle_pc)
  3808. sde_encoder_control_idle_pc(encoder, true);
  3809. }
  3810. if (sde_crtc->power_event) {
  3811. sde_power_handle_unregister_event(&priv->phandle,
  3812. sde_crtc->power_event);
  3813. sde_crtc->power_event = NULL;
  3814. }
  3815. /**
  3816. * All callbacks are unregistered and frame done waits are complete
  3817. * at this point. No buffers are accessed by hardware.
  3818. * reset the fence timeline if crtc will not be enabled for this commit
  3819. */
  3820. if (!crtc->state->active || !crtc->state->enable) {
  3821. sde_fence_signal(sde_crtc->output_fence,
  3822. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3823. for (i = 0; i < cstate->num_connectors; ++i)
  3824. sde_connector_commit_reset(cstate->connectors[i],
  3825. ktime_get());
  3826. }
  3827. _sde_crtc_reset(crtc);
  3828. sde_cp_crtc_disable(crtc);
  3829. power_on = 0;
  3830. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, sizeof(u32), power_on);
  3831. mutex_unlock(&sde_crtc->crtc_lock);
  3832. }
  3833. static void sde_crtc_enable(struct drm_crtc *crtc,
  3834. struct drm_crtc_state *old_crtc_state)
  3835. {
  3836. struct sde_crtc *sde_crtc;
  3837. struct drm_encoder *encoder;
  3838. struct msm_drm_private *priv;
  3839. unsigned long flags;
  3840. struct sde_crtc_irq_info *node = NULL;
  3841. int ret, i;
  3842. struct sde_crtc_state *cstate;
  3843. struct msm_display_mode *msm_mode;
  3844. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3845. SDE_ERROR("invalid crtc\n");
  3846. return;
  3847. }
  3848. priv = crtc->dev->dev_private;
  3849. cstate = to_sde_crtc_state(crtc->state);
  3850. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3851. SDE_ERROR("power resource is not enabled\n");
  3852. return;
  3853. }
  3854. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3855. SDE_EVT32_VERBOSE(DRMID(crtc));
  3856. sde_crtc = to_sde_crtc(crtc);
  3857. /*
  3858. * Avoid drm_crtc_vblank_on during seamless DMS case
  3859. * when CRTC is already in enabled state
  3860. */
  3861. if (!sde_crtc->enabled) {
  3862. /* cache the encoder mask now for vblank work */
  3863. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3864. /* max possible vsync_cnt(atomic_t) soft counter */
  3865. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  3866. drm_crtc_vblank_on(crtc);
  3867. }
  3868. mutex_lock(&sde_crtc->crtc_lock);
  3869. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3870. /*
  3871. * Try to enable uidle (if possible), we do this before the call
  3872. * to return early during seamless dms mode, so any fps
  3873. * change is also consider to enable/disable UIDLE
  3874. */
  3875. sde_core_perf_crtc_update_uidle(crtc, true);
  3876. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  3877. if (!msm_mode){
  3878. SDE_ERROR("invalid msm mode, %s\n",
  3879. crtc->state->adjusted_mode.name);
  3880. return;
  3881. }
  3882. /* return early if crtc is already enabled, do this after UIDLE check */
  3883. if (sde_crtc->enabled) {
  3884. if (msm_is_mode_seamless_dms(msm_mode) ||
  3885. msm_is_mode_seamless_dyn_clk(msm_mode))
  3886. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3887. sde_crtc->name);
  3888. else
  3889. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3890. mutex_unlock(&sde_crtc->crtc_lock);
  3891. return;
  3892. }
  3893. drm_for_each_encoder_mask(encoder, crtc->dev,
  3894. crtc->state->encoder_mask) {
  3895. sde_encoder_register_frame_event_callback(encoder,
  3896. sde_crtc_frame_event_cb, crtc);
  3897. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3898. sde_encoder_check_curr_mode(encoder,
  3899. MSM_DISPLAY_VIDEO_MODE));
  3900. }
  3901. sde_crtc->enabled = true;
  3902. sde_cp_crtc_enable(crtc);
  3903. /* update color processing on resume */
  3904. sde_cp_crtc_resume(crtc);
  3905. mutex_unlock(&sde_crtc->crtc_lock);
  3906. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3907. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3908. ret = 0;
  3909. if (node->func)
  3910. ret = node->func(crtc, true, &node->irq);
  3911. if (ret)
  3912. SDE_ERROR("%s failed to enable event %x\n",
  3913. sde_crtc->name, node->event);
  3914. }
  3915. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3916. sde_crtc->power_event = sde_power_handle_register_event(
  3917. &priv->phandle,
  3918. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3919. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  3920. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3921. /* Enable ESD thread */
  3922. for (i = 0; i < cstate->num_connectors; i++) {
  3923. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3924. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  3925. }
  3926. }
  3927. /* no input validation - caller API has all the checks */
  3928. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3929. struct plane_state pstates[], int cnt)
  3930. {
  3931. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3932. struct drm_display_mode *mode = &state->adjusted_mode;
  3933. const struct drm_plane_state *pstate;
  3934. struct sde_plane_state *sde_pstate;
  3935. int rc = 0, i;
  3936. /* Check dim layer rect bounds and stage */
  3937. for (i = 0; i < cstate->num_dim_layers; i++) {
  3938. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3939. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3940. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3941. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3942. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3943. (!cstate->dim_layer[i].rect.w) ||
  3944. (!cstate->dim_layer[i].rect.h)) {
  3945. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3946. cstate->dim_layer[i].rect.x,
  3947. cstate->dim_layer[i].rect.y,
  3948. cstate->dim_layer[i].rect.w,
  3949. cstate->dim_layer[i].rect.h,
  3950. cstate->dim_layer[i].stage);
  3951. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3952. mode->vdisplay);
  3953. rc = -E2BIG;
  3954. goto end;
  3955. }
  3956. }
  3957. /* log all src and excl_rect, useful for debugging */
  3958. for (i = 0; i < cnt; i++) {
  3959. pstate = pstates[i].drm_pstate;
  3960. sde_pstate = to_sde_plane_state(pstate);
  3961. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3962. pstate->plane->base.id, pstates[i].stage,
  3963. pstate->crtc_x, pstate->crtc_y,
  3964. pstate->crtc_w, pstate->crtc_h,
  3965. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3966. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3967. }
  3968. end:
  3969. return rc;
  3970. }
  3971. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3972. struct drm_crtc_state *state, struct plane_state pstates[],
  3973. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3974. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3975. {
  3976. struct drm_plane *plane;
  3977. int i;
  3978. if (secure == SDE_DRM_SEC_ONLY) {
  3979. /*
  3980. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3981. * - fb_sec_dir is for secure camera preview and
  3982. * secure display use case
  3983. * - fb_sec is for secure video playback
  3984. * - fb_ns is for normal non secure use cases
  3985. */
  3986. if (fb_ns || fb_sec) {
  3987. SDE_ERROR(
  3988. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3989. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3990. return -EINVAL;
  3991. }
  3992. /*
  3993. * - only one blending stage is allowed in sec_crtc
  3994. * - validate if pipe is allowed for sec-ui updates
  3995. */
  3996. for (i = 1; i < cnt; i++) {
  3997. if (!pstates[i].drm_pstate
  3998. || !pstates[i].drm_pstate->plane) {
  3999. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4000. DRMID(crtc), i);
  4001. return -EINVAL;
  4002. }
  4003. plane = pstates[i].drm_pstate->plane;
  4004. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4005. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4006. DRMID(crtc), plane->base.id);
  4007. return -EINVAL;
  4008. } else if (pstates[i].stage != pstates[i-1].stage) {
  4009. SDE_ERROR(
  4010. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4011. DRMID(crtc), i, pstates[i].stage,
  4012. i-1, pstates[i-1].stage);
  4013. return -EINVAL;
  4014. }
  4015. }
  4016. /* check if all the dim_layers are in the same stage */
  4017. for (i = 1; i < cstate->num_dim_layers; i++) {
  4018. if (cstate->dim_layer[i].stage !=
  4019. cstate->dim_layer[i-1].stage) {
  4020. SDE_ERROR(
  4021. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4022. DRMID(crtc),
  4023. i, cstate->dim_layer[i].stage,
  4024. i-1, cstate->dim_layer[i-1].stage);
  4025. return -EINVAL;
  4026. }
  4027. }
  4028. /*
  4029. * if secure-ui supported blendstage is specified,
  4030. * - fail empty commit
  4031. * - validate dim_layer or plane is staged in the supported
  4032. * blendstage
  4033. */
  4034. if (sde_kms->catalog->sui_supported_blendstage) {
  4035. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4036. cstate->dim_layer[0].stage;
  4037. if (!sde_kms->catalog->has_base_layer)
  4038. sec_stage -= SDE_STAGE_0;
  4039. if ((!cnt && !cstate->num_dim_layers) ||
  4040. (sde_kms->catalog->sui_supported_blendstage
  4041. != sec_stage)) {
  4042. SDE_ERROR(
  4043. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4044. DRMID(crtc), cnt,
  4045. cstate->num_dim_layers, sec_stage);
  4046. return -EINVAL;
  4047. }
  4048. }
  4049. }
  4050. return 0;
  4051. }
  4052. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4053. struct drm_crtc_state *state, int fb_sec_dir)
  4054. {
  4055. struct drm_encoder *encoder;
  4056. int encoder_cnt = 0;
  4057. if (fb_sec_dir) {
  4058. drm_for_each_encoder_mask(encoder, crtc->dev,
  4059. state->encoder_mask)
  4060. encoder_cnt++;
  4061. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4062. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4063. DRMID(crtc), encoder_cnt);
  4064. return -EINVAL;
  4065. }
  4066. }
  4067. return 0;
  4068. }
  4069. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4070. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4071. int fb_ns, int fb_sec, int fb_sec_dir)
  4072. {
  4073. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4074. struct drm_encoder *encoder;
  4075. int is_video_mode = false;
  4076. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4077. if (sde_encoder_is_dsi_display(encoder))
  4078. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4079. MSM_DISPLAY_VIDEO_MODE);
  4080. }
  4081. /*
  4082. * Secure display to secure camera needs without direct
  4083. * transition is currently not allowed
  4084. */
  4085. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4086. smmu_state->state != ATTACHED &&
  4087. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4088. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4089. smmu_state->state, smmu_state->secure_level,
  4090. secure);
  4091. goto sec_err;
  4092. }
  4093. /*
  4094. * In video mode check for null commit before transition
  4095. * from secure to non secure and vice versa
  4096. */
  4097. if (is_video_mode && smmu_state &&
  4098. state->plane_mask && crtc->state->plane_mask &&
  4099. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4100. (secure == SDE_DRM_SEC_ONLY))) ||
  4101. (fb_ns && ((smmu_state->state == DETACHED) ||
  4102. (smmu_state->state == DETACH_ALL_REQ))) ||
  4103. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4104. (smmu_state->state == DETACH_SEC_REQ)) &&
  4105. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4106. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4107. smmu_state->state, smmu_state->secure_level,
  4108. secure, crtc->state->plane_mask, state->plane_mask);
  4109. goto sec_err;
  4110. }
  4111. return 0;
  4112. sec_err:
  4113. SDE_ERROR(
  4114. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4115. DRMID(crtc), secure, smmu_state->state,
  4116. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4117. return -EINVAL;
  4118. }
  4119. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4120. struct drm_crtc_state *state, uint32_t fb_sec)
  4121. {
  4122. bool conn_secure = false, is_wb = false;
  4123. struct drm_connector *conn;
  4124. struct drm_connector_state *conn_state;
  4125. int i;
  4126. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4127. if (conn_state && conn_state->crtc == crtc) {
  4128. if (conn->connector_type ==
  4129. DRM_MODE_CONNECTOR_VIRTUAL)
  4130. is_wb = true;
  4131. if (sde_connector_get_property(conn_state,
  4132. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4133. SDE_DRM_FB_SEC)
  4134. conn_secure = true;
  4135. }
  4136. }
  4137. /*
  4138. * If any input buffers are secure for wb,
  4139. * the output buffer must also be secure.
  4140. */
  4141. if (is_wb && fb_sec && !conn_secure) {
  4142. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4143. DRMID(crtc), fb_sec, conn_secure);
  4144. return -EINVAL;
  4145. }
  4146. return 0;
  4147. }
  4148. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4149. struct drm_crtc_state *state, struct plane_state pstates[],
  4150. int cnt)
  4151. {
  4152. struct sde_crtc_state *cstate;
  4153. struct sde_kms *sde_kms;
  4154. uint32_t secure;
  4155. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4156. int rc;
  4157. if (!crtc || !state) {
  4158. SDE_ERROR("invalid arguments\n");
  4159. return -EINVAL;
  4160. }
  4161. sde_kms = _sde_crtc_get_kms(crtc);
  4162. if (!sde_kms || !sde_kms->catalog) {
  4163. SDE_ERROR("invalid kms\n");
  4164. return -EINVAL;
  4165. }
  4166. cstate = to_sde_crtc_state(state);
  4167. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4168. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4169. &fb_sec, &fb_sec_dir);
  4170. if (rc)
  4171. return rc;
  4172. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4173. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4174. if (rc)
  4175. return rc;
  4176. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4177. if (rc)
  4178. return rc;
  4179. /*
  4180. * secure_crtc is not allowed in a shared toppolgy
  4181. * across different encoders.
  4182. */
  4183. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4184. if (rc)
  4185. return rc;
  4186. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4187. secure, fb_ns, fb_sec, fb_sec_dir);
  4188. if (rc)
  4189. return rc;
  4190. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4191. return 0;
  4192. }
  4193. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4194. struct drm_crtc_state *state,
  4195. struct drm_display_mode *mode,
  4196. struct plane_state *pstates,
  4197. struct drm_plane *plane,
  4198. struct sde_multirect_plane_states *multirect_plane,
  4199. int *cnt)
  4200. {
  4201. struct sde_crtc *sde_crtc;
  4202. struct sde_crtc_state *cstate;
  4203. const struct drm_plane_state *pstate;
  4204. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4205. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  4206. int inc_sde_stage = 0;
  4207. struct sde_kms *kms;
  4208. u32 blend_type;
  4209. sde_crtc = to_sde_crtc(crtc);
  4210. cstate = to_sde_crtc_state(state);
  4211. kms = _sde_crtc_get_kms(crtc);
  4212. if (!kms || !kms->catalog) {
  4213. SDE_ERROR("invalid kms\n");
  4214. return -EINVAL;
  4215. }
  4216. memset(pipe_staged, 0, sizeof(pipe_staged));
  4217. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4218. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4219. if (cstate->num_ds_enabled)
  4220. mixer_width = mixer_width * cstate->num_ds_enabled;
  4221. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4222. if (IS_ERR_OR_NULL(pstate)) {
  4223. rc = PTR_ERR(pstate);
  4224. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4225. sde_crtc->name, plane->base.id, rc);
  4226. return rc;
  4227. }
  4228. if (*cnt >= SDE_PSTATES_MAX)
  4229. continue;
  4230. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4231. pstates[*cnt].drm_pstate = pstate;
  4232. pstates[*cnt].stage = sde_plane_get_property(
  4233. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4234. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4235. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4236. PLANE_PROP_BLEND_OP);
  4237. if (!kms->catalog->has_base_layer)
  4238. inc_sde_stage = SDE_STAGE_0;
  4239. /* check dim layer stage with every plane */
  4240. for (i = 0; i < cstate->num_dim_layers; i++) {
  4241. if (cstate->dim_layer[i].stage ==
  4242. (pstates[*cnt].stage + inc_sde_stage)) {
  4243. SDE_ERROR(
  4244. "plane:%d/dim_layer:%i-same stage:%d\n",
  4245. plane->base.id, i,
  4246. cstate->dim_layer[i].stage);
  4247. return -EINVAL;
  4248. }
  4249. }
  4250. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4251. multirect_plane[multirect_count].r0 =
  4252. pipe_staged[pstates[*cnt].pipe_id];
  4253. multirect_plane[multirect_count].r1 = pstate;
  4254. multirect_count++;
  4255. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4256. } else {
  4257. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4258. }
  4259. (*cnt)++;
  4260. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  4261. mode->vdisplay) ||
  4262. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  4263. mode->hdisplay)) {
  4264. SDE_ERROR("invalid vertical/horizontal destination\n");
  4265. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  4266. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  4267. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  4268. return -E2BIG;
  4269. }
  4270. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4271. ((pstate->crtc_h > mixer_height) ||
  4272. (pstate->crtc_w > mixer_width))) {
  4273. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4274. pstate->crtc_w, pstate->crtc_h,
  4275. mixer_width, mixer_height);
  4276. return -E2BIG;
  4277. }
  4278. }
  4279. for (i = 1; i < SSPP_MAX; i++) {
  4280. if (pipe_staged[i]) {
  4281. sde_plane_clear_multirect(pipe_staged[i]);
  4282. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4283. struct sde_plane_state *psde_state;
  4284. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4285. pipe_staged[i]->plane->base.id);
  4286. psde_state = to_sde_plane_state(
  4287. pipe_staged[i]);
  4288. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4289. }
  4290. }
  4291. }
  4292. for (i = 0; i < multirect_count; i++) {
  4293. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4294. SDE_ERROR(
  4295. "multirect validation failed for planes (%d - %d)\n",
  4296. multirect_plane[i].r0->plane->base.id,
  4297. multirect_plane[i].r1->plane->base.id);
  4298. return -EINVAL;
  4299. }
  4300. }
  4301. return rc;
  4302. }
  4303. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4304. u32 zpos) {
  4305. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4306. !cstate->noise_layer_en) {
  4307. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4308. return 0;
  4309. }
  4310. if (cstate->layer_cfg.zposn == zpos ||
  4311. cstate->layer_cfg.zposattn == zpos) {
  4312. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4313. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4314. return -EINVAL;
  4315. }
  4316. return 0;
  4317. }
  4318. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4319. struct sde_crtc *sde_crtc,
  4320. struct plane_state *pstates,
  4321. struct sde_crtc_state *cstate,
  4322. struct drm_display_mode *mode,
  4323. int cnt)
  4324. {
  4325. int rc = 0, i, z_pos;
  4326. u32 zpos_cnt = 0;
  4327. struct drm_crtc *crtc;
  4328. struct sde_kms *kms;
  4329. enum sde_layout layout;
  4330. crtc = &sde_crtc->base;
  4331. kms = _sde_crtc_get_kms(crtc);
  4332. if (!kms || !kms->catalog) {
  4333. SDE_ERROR("Invalid kms\n");
  4334. return -EINVAL;
  4335. }
  4336. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4337. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  4338. if (rc)
  4339. return rc;
  4340. if (!sde_is_custom_client()) {
  4341. int stage_old = pstates[0].stage;
  4342. z_pos = 0;
  4343. for (i = 0; i < cnt; i++) {
  4344. if (stage_old != pstates[i].stage)
  4345. ++z_pos;
  4346. stage_old = pstates[i].stage;
  4347. pstates[i].stage = z_pos;
  4348. }
  4349. }
  4350. z_pos = -1;
  4351. layout = SDE_LAYOUT_NONE;
  4352. for (i = 0; i < cnt; i++) {
  4353. /* reset counts at every new blend stage */
  4354. if (pstates[i].stage != z_pos ||
  4355. pstates[i].sde_pstate->layout != layout) {
  4356. zpos_cnt = 0;
  4357. z_pos = pstates[i].stage;
  4358. layout = pstates[i].sde_pstate->layout;
  4359. }
  4360. /* verify z_pos setting before using it */
  4361. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4362. SDE_ERROR("> %d plane stages assigned\n",
  4363. SDE_STAGE_MAX - SDE_STAGE_0);
  4364. return -EINVAL;
  4365. } else if (zpos_cnt == 2) {
  4366. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4367. return -EINVAL;
  4368. } else {
  4369. zpos_cnt++;
  4370. }
  4371. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4372. if (rc)
  4373. break;
  4374. if (!kms->catalog->has_base_layer)
  4375. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4376. else
  4377. pstates[i].sde_pstate->stage = z_pos;
  4378. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4379. z_pos);
  4380. }
  4381. return rc;
  4382. }
  4383. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4384. struct drm_crtc_state *state,
  4385. struct plane_state *pstates,
  4386. struct sde_multirect_plane_states *multirect_plane)
  4387. {
  4388. struct sde_crtc *sde_crtc;
  4389. struct sde_crtc_state *cstate;
  4390. struct sde_kms *kms;
  4391. struct drm_plane *plane = NULL;
  4392. struct drm_display_mode *mode;
  4393. int rc = 0, cnt = 0;
  4394. kms = _sde_crtc_get_kms(crtc);
  4395. if (!kms || !kms->catalog) {
  4396. SDE_ERROR("invalid parameters\n");
  4397. return -EINVAL;
  4398. }
  4399. sde_crtc = to_sde_crtc(crtc);
  4400. cstate = to_sde_crtc_state(state);
  4401. mode = &state->adjusted_mode;
  4402. /* get plane state for all drm planes associated with crtc state */
  4403. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4404. plane, multirect_plane, &cnt);
  4405. if (rc)
  4406. return rc;
  4407. /* assign mixer stages based on sorted zpos property */
  4408. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4409. if (rc)
  4410. return rc;
  4411. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4412. if (rc)
  4413. return rc;
  4414. /*
  4415. * validate and set source split:
  4416. * use pstates sorted by stage to check planes on same stage
  4417. * we assume that all pipes are in source split so its valid to compare
  4418. * without taking into account left/right mixer placement
  4419. */
  4420. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4421. if (rc)
  4422. return rc;
  4423. return 0;
  4424. }
  4425. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4426. struct drm_crtc_state *crtc_state)
  4427. {
  4428. struct sde_kms *kms;
  4429. struct drm_plane *plane;
  4430. struct drm_plane_state *plane_state;
  4431. struct sde_plane_state *pstate;
  4432. int layout_split;
  4433. kms = _sde_crtc_get_kms(crtc);
  4434. if (!kms || !kms->catalog) {
  4435. SDE_ERROR("invalid parameters\n");
  4436. return -EINVAL;
  4437. }
  4438. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4439. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4440. return 0;
  4441. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4442. plane_state = drm_atomic_get_existing_plane_state(
  4443. crtc_state->state, plane);
  4444. if (!plane_state)
  4445. continue;
  4446. pstate = to_sde_plane_state(plane_state);
  4447. layout_split = crtc_state->mode.hdisplay >> 1;
  4448. if (plane_state->crtc_x >= layout_split) {
  4449. plane_state->crtc_x -= layout_split;
  4450. pstate->layout_offset = layout_split;
  4451. pstate->layout = SDE_LAYOUT_RIGHT;
  4452. } else {
  4453. pstate->layout_offset = -1;
  4454. pstate->layout = SDE_LAYOUT_LEFT;
  4455. }
  4456. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4457. DRMID(plane), plane_state->crtc_x,
  4458. pstate->layout);
  4459. /* check layout boundary */
  4460. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4461. plane_state->crtc_w, layout_split)) {
  4462. SDE_ERROR("invalid horizontal destination\n");
  4463. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4464. plane_state->crtc_x,
  4465. plane_state->crtc_w,
  4466. layout_split, pstate->layout);
  4467. return -E2BIG;
  4468. }
  4469. }
  4470. return 0;
  4471. }
  4472. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4473. struct drm_crtc_state *state)
  4474. {
  4475. struct drm_device *dev;
  4476. struct sde_crtc *sde_crtc;
  4477. struct plane_state *pstates = NULL;
  4478. struct sde_crtc_state *cstate;
  4479. struct drm_display_mode *mode;
  4480. int rc = 0;
  4481. struct sde_multirect_plane_states *multirect_plane = NULL;
  4482. struct drm_connector *conn;
  4483. struct drm_connector_list_iter conn_iter;
  4484. if (!crtc) {
  4485. SDE_ERROR("invalid crtc\n");
  4486. return -EINVAL;
  4487. }
  4488. dev = crtc->dev;
  4489. sde_crtc = to_sde_crtc(crtc);
  4490. cstate = to_sde_crtc_state(state);
  4491. if (!state->enable || !state->active) {
  4492. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4493. crtc->base.id, state->enable, state->active);
  4494. goto end;
  4495. }
  4496. pstates = kcalloc(SDE_PSTATES_MAX,
  4497. sizeof(struct plane_state), GFP_KERNEL);
  4498. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4499. sizeof(struct sde_multirect_plane_states),
  4500. GFP_KERNEL);
  4501. if (!pstates || !multirect_plane) {
  4502. rc = -ENOMEM;
  4503. goto end;
  4504. }
  4505. mode = &state->adjusted_mode;
  4506. SDE_DEBUG("%s: check", sde_crtc->name);
  4507. /* force a full mode set if active state changed */
  4508. if (state->active_changed)
  4509. state->mode_changed = true;
  4510. /* identify connectors attached to this crtc */
  4511. cstate->num_connectors = 0;
  4512. drm_connector_list_iter_begin(dev, &conn_iter);
  4513. drm_for_each_connector_iter(conn, &conn_iter)
  4514. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4515. && cstate->num_connectors < MAX_CONNECTORS) {
  4516. cstate->connectors[cstate->num_connectors++] = conn;
  4517. }
  4518. drm_connector_list_iter_end(&conn_iter);
  4519. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4520. if (rc) {
  4521. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4522. crtc->base.id, rc);
  4523. goto end;
  4524. }
  4525. rc = _sde_crtc_check_plane_layout(crtc, state);
  4526. if (rc) {
  4527. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4528. crtc->base.id, rc);
  4529. goto end;
  4530. }
  4531. _sde_crtc_setup_is_ppsplit(state);
  4532. _sde_crtc_setup_lm_bounds(crtc, state);
  4533. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4534. multirect_plane);
  4535. if (rc) {
  4536. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4537. goto end;
  4538. }
  4539. rc = sde_core_perf_crtc_check(crtc, state);
  4540. if (rc) {
  4541. SDE_ERROR("crtc%d failed performance check %d\n",
  4542. crtc->base.id, rc);
  4543. goto end;
  4544. }
  4545. rc = _sde_crtc_check_rois(crtc, state);
  4546. if (rc) {
  4547. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4548. goto end;
  4549. }
  4550. rc = sde_cp_crtc_check_properties(crtc, state);
  4551. if (rc) {
  4552. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4553. crtc->base.id, rc);
  4554. goto end;
  4555. }
  4556. end:
  4557. kfree(pstates);
  4558. kfree(multirect_plane);
  4559. return rc;
  4560. }
  4561. /**
  4562. * sde_crtc_get_num_datapath - get the number of layermixers active
  4563. * on primary connector
  4564. * @crtc: Pointer to DRM crtc object
  4565. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4566. * @crtc_state: Pointer to DRM crtc state
  4567. */
  4568. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4569. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4570. {
  4571. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4572. struct drm_connector *conn, *primary_conn = NULL;
  4573. struct sde_connector_state *sde_conn_state = NULL;
  4574. struct drm_connector_list_iter conn_iter;
  4575. int num_lm = 0;
  4576. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4577. SDE_DEBUG("Invalid argument\n");
  4578. return 0;
  4579. }
  4580. /* return num_mixers used for primary when available in sde_crtc */
  4581. if (sde_crtc->num_mixers)
  4582. return sde_crtc->num_mixers;
  4583. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4584. drm_for_each_connector_iter(conn, &conn_iter) {
  4585. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4586. && conn != virtual_conn) {
  4587. sde_conn_state = to_sde_connector_state(conn->state);
  4588. primary_conn = conn;
  4589. break;
  4590. }
  4591. }
  4592. drm_connector_list_iter_end(&conn_iter);
  4593. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4594. if (sde_conn_state)
  4595. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4596. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4597. if (primary_conn && !num_lm) {
  4598. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4599. &crtc_state->adjusted_mode);
  4600. if (num_lm < 0) {
  4601. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4602. primary_conn->base.id, num_lm);
  4603. num_lm = 0;
  4604. }
  4605. }
  4606. return num_lm;
  4607. }
  4608. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4609. {
  4610. struct sde_crtc *sde_crtc;
  4611. int ret;
  4612. if (!crtc) {
  4613. SDE_ERROR("invalid crtc\n");
  4614. return -EINVAL;
  4615. }
  4616. sde_crtc = to_sde_crtc(crtc);
  4617. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4618. if (ret)
  4619. SDE_ERROR("%s vblank enable failed: %d\n",
  4620. sde_crtc->name, ret);
  4621. return 0;
  4622. }
  4623. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4624. {
  4625. struct drm_encoder *encoder;
  4626. struct sde_crtc *sde_crtc;
  4627. if (!crtc)
  4628. return 0;
  4629. sde_crtc = to_sde_crtc(crtc);
  4630. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4631. if (sde_encoder_in_clone_mode(encoder))
  4632. continue;
  4633. return sde_encoder_get_frame_count(encoder);
  4634. }
  4635. return 0;
  4636. }
  4637. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4638. ktime_t *tvblank, bool in_vblank_irq)
  4639. {
  4640. struct drm_encoder *encoder;
  4641. struct sde_crtc *sde_crtc;
  4642. if (!crtc)
  4643. return false;
  4644. sde_crtc = to_sde_crtc(crtc);
  4645. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4646. if (sde_encoder_in_clone_mode(encoder))
  4647. continue;
  4648. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4649. }
  4650. return false;
  4651. }
  4652. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4653. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4654. {
  4655. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4656. catalog->mdp[0].has_dest_scaler);
  4657. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4658. catalog->ds_count);
  4659. if (catalog->ds[0].top) {
  4660. sde_kms_info_add_keyint(info,
  4661. "max_dest_scaler_input_width",
  4662. catalog->ds[0].top->maxinputwidth);
  4663. sde_kms_info_add_keyint(info,
  4664. "max_dest_scaler_output_width",
  4665. catalog->ds[0].top->maxoutputwidth);
  4666. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4667. catalog->ds[0].top->maxupscale);
  4668. }
  4669. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4670. msm_property_install_volatile_range(
  4671. &sde_crtc->property_info, "dest_scaler",
  4672. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4673. msm_property_install_blob(&sde_crtc->property_info,
  4674. "ds_lut_ed", 0,
  4675. CRTC_PROP_DEST_SCALER_LUT_ED);
  4676. msm_property_install_blob(&sde_crtc->property_info,
  4677. "ds_lut_cir", 0,
  4678. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4679. msm_property_install_blob(&sde_crtc->property_info,
  4680. "ds_lut_sep", 0,
  4681. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4682. } else if (catalog->ds[0].features
  4683. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4684. msm_property_install_volatile_range(
  4685. &sde_crtc->property_info, "dest_scaler",
  4686. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4687. }
  4688. }
  4689. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4690. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4691. struct sde_kms_info *info)
  4692. {
  4693. msm_property_install_range(&sde_crtc->property_info,
  4694. "core_clk", 0x0, 0, U64_MAX,
  4695. sde_kms->perf.max_core_clk_rate,
  4696. CRTC_PROP_CORE_CLK);
  4697. msm_property_install_range(&sde_crtc->property_info,
  4698. "core_ab", 0x0, 0, U64_MAX,
  4699. catalog->perf.max_bw_high * 1000ULL,
  4700. CRTC_PROP_CORE_AB);
  4701. msm_property_install_range(&sde_crtc->property_info,
  4702. "core_ib", 0x0, 0, U64_MAX,
  4703. catalog->perf.max_bw_high * 1000ULL,
  4704. CRTC_PROP_CORE_IB);
  4705. msm_property_install_range(&sde_crtc->property_info,
  4706. "llcc_ab", 0x0, 0, U64_MAX,
  4707. catalog->perf.max_bw_high * 1000ULL,
  4708. CRTC_PROP_LLCC_AB);
  4709. msm_property_install_range(&sde_crtc->property_info,
  4710. "llcc_ib", 0x0, 0, U64_MAX,
  4711. catalog->perf.max_bw_high * 1000ULL,
  4712. CRTC_PROP_LLCC_IB);
  4713. msm_property_install_range(&sde_crtc->property_info,
  4714. "dram_ab", 0x0, 0, U64_MAX,
  4715. catalog->perf.max_bw_high * 1000ULL,
  4716. CRTC_PROP_DRAM_AB);
  4717. msm_property_install_range(&sde_crtc->property_info,
  4718. "dram_ib", 0x0, 0, U64_MAX,
  4719. catalog->perf.max_bw_high * 1000ULL,
  4720. CRTC_PROP_DRAM_IB);
  4721. msm_property_install_range(&sde_crtc->property_info,
  4722. "rot_prefill_bw", 0, 0, U64_MAX,
  4723. catalog->perf.max_bw_high * 1000ULL,
  4724. CRTC_PROP_ROT_PREFILL_BW);
  4725. msm_property_install_range(&sde_crtc->property_info,
  4726. "rot_clk", 0, 0, U64_MAX,
  4727. sde_kms->perf.max_core_clk_rate,
  4728. CRTC_PROP_ROT_CLK);
  4729. if (catalog->perf.max_bw_low)
  4730. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4731. catalog->perf.max_bw_low * 1000LL);
  4732. if (catalog->perf.max_bw_high)
  4733. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4734. catalog->perf.max_bw_high * 1000LL);
  4735. if (catalog->perf.min_core_ib)
  4736. sde_kms_info_add_keyint(info, "min_core_ib",
  4737. catalog->perf.min_core_ib * 1000LL);
  4738. if (catalog->perf.min_llcc_ib)
  4739. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4740. catalog->perf.min_llcc_ib * 1000LL);
  4741. if (catalog->perf.min_dram_ib)
  4742. sde_kms_info_add_keyint(info, "min_dram_ib",
  4743. catalog->perf.min_dram_ib * 1000LL);
  4744. if (sde_kms->perf.max_core_clk_rate)
  4745. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4746. sde_kms->perf.max_core_clk_rate);
  4747. }
  4748. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4749. struct sde_mdss_cfg *catalog)
  4750. {
  4751. sde_kms_info_reset(info);
  4752. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4753. sde_kms_info_add_keyint(info, "max_linewidth",
  4754. catalog->max_mixer_width);
  4755. sde_kms_info_add_keyint(info, "max_blendstages",
  4756. catalog->max_mixer_blendstages);
  4757. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4758. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4759. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4760. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4761. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4762. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4763. if (catalog->ubwc_version) {
  4764. sde_kms_info_add_keyint(info, "UBWC version",
  4765. catalog->ubwc_version);
  4766. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4767. catalog->macrotile_mode);
  4768. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4769. catalog->mdp[0].highest_bank_bit);
  4770. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4771. catalog->mdp[0].ubwc_swizzle);
  4772. }
  4773. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4774. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4775. else
  4776. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4777. if (sde_is_custom_client()) {
  4778. /* No support for SMART_DMA_V1 yet */
  4779. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4780. sde_kms_info_add_keystr(info,
  4781. "smart_dma_rev", "smart_dma_v2");
  4782. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4783. sde_kms_info_add_keystr(info,
  4784. "smart_dma_rev", "smart_dma_v2p5");
  4785. }
  4786. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4787. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4788. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4789. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  4790. catalog->skip_inline_rot_threshold);
  4791. if (catalog->allowed_dsc_reservation_switch)
  4792. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  4793. catalog->allowed_dsc_reservation_switch);
  4794. if (catalog->uidle_cfg.uidle_rev)
  4795. sde_kms_info_add_keyint(info, "has_uidle",
  4796. true);
  4797. sde_kms_info_add_keystr(info, "core_ib_ff",
  4798. catalog->perf.core_ib_ff);
  4799. sde_kms_info_add_keystr(info, "core_clk_ff",
  4800. catalog->perf.core_clk_ff);
  4801. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4802. catalog->perf.comp_ratio_rt);
  4803. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4804. catalog->perf.comp_ratio_nrt);
  4805. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4806. catalog->perf.dest_scale_prefill_lines);
  4807. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4808. catalog->perf.undersized_prefill_lines);
  4809. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4810. catalog->perf.macrotile_prefill_lines);
  4811. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4812. catalog->perf.yuv_nv12_prefill_lines);
  4813. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4814. catalog->perf.linear_prefill_lines);
  4815. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4816. catalog->perf.downscaling_prefill_lines);
  4817. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4818. catalog->perf.xtra_prefill_lines);
  4819. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4820. catalog->perf.amortizable_threshold);
  4821. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4822. catalog->perf.min_prefill_lines);
  4823. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4824. catalog->perf.num_mnoc_ports);
  4825. sde_kms_info_add_keyint(info, "axi_bus_width",
  4826. catalog->perf.axi_bus_width);
  4827. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4828. catalog->sui_supported_blendstage);
  4829. if (catalog->ubwc_bw_calc_version)
  4830. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4831. catalog->ubwc_bw_calc_version);
  4832. }
  4833. /**
  4834. * sde_crtc_install_properties - install all drm properties for crtc
  4835. * @crtc: Pointer to drm crtc structure
  4836. */
  4837. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4838. struct sde_mdss_cfg *catalog)
  4839. {
  4840. struct sde_crtc *sde_crtc;
  4841. struct sde_kms_info *info;
  4842. struct sde_kms *sde_kms;
  4843. static const struct drm_prop_enum_list e_secure_level[] = {
  4844. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4845. {SDE_DRM_SEC_ONLY, "sec_only"},
  4846. };
  4847. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4848. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4849. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4850. };
  4851. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  4852. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4853. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4854. };
  4855. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4856. {IDLE_PC_NONE, "idle_pc_none"},
  4857. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4858. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4859. };
  4860. static const struct drm_prop_enum_list e_cache_state[] = {
  4861. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4862. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4863. };
  4864. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4865. {VM_REQ_NONE, "vm_req_none"},
  4866. {VM_REQ_RELEASE, "vm_req_release"},
  4867. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4868. };
  4869. SDE_DEBUG("\n");
  4870. if (!crtc || !catalog) {
  4871. SDE_ERROR("invalid crtc or catalog\n");
  4872. return;
  4873. }
  4874. sde_crtc = to_sde_crtc(crtc);
  4875. sde_kms = _sde_crtc_get_kms(crtc);
  4876. if (!sde_kms) {
  4877. SDE_ERROR("invalid argument\n");
  4878. return;
  4879. }
  4880. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4881. if (!info) {
  4882. SDE_ERROR("failed to allocate info memory\n");
  4883. return;
  4884. }
  4885. sde_crtc_setup_capabilities_blob(info, catalog);
  4886. msm_property_install_range(&sde_crtc->property_info,
  4887. "input_fence_timeout", 0x0, 0,
  4888. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4889. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4890. msm_property_install_volatile_range(&sde_crtc->property_info,
  4891. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4892. msm_property_install_range(&sde_crtc->property_info,
  4893. "output_fence_offset", 0x0, 0, 1, 0,
  4894. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4895. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4896. msm_property_install_range(&sde_crtc->property_info,
  4897. "idle_time", 0, 0, U64_MAX, 0,
  4898. CRTC_PROP_IDLE_TIMEOUT);
  4899. if (catalog->has_trusted_vm_support) {
  4900. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4901. msm_property_install_enum(&sde_crtc->property_info,
  4902. "vm_request_state", 0x0, 0, e_vm_req_state,
  4903. ARRAY_SIZE(e_vm_req_state), init_idx,
  4904. CRTC_PROP_VM_REQ_STATE);
  4905. }
  4906. if (catalog->has_idle_pc)
  4907. msm_property_install_enum(&sde_crtc->property_info,
  4908. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4909. ARRAY_SIZE(e_idle_pc_state), 0,
  4910. CRTC_PROP_IDLE_PC_STATE);
  4911. if (catalog->has_dedicated_cwb_support)
  4912. msm_property_install_enum(&sde_crtc->property_info,
  4913. "capture_mode", 0, 0, e_dcwb_data_points,
  4914. ARRAY_SIZE(e_dcwb_data_points), 0,
  4915. CRTC_PROP_CAPTURE_OUTPUT);
  4916. else if (catalog->has_cwb_support)
  4917. msm_property_install_enum(&sde_crtc->property_info,
  4918. "capture_mode", 0, 0, e_cwb_data_points,
  4919. ARRAY_SIZE(e_cwb_data_points), 0,
  4920. CRTC_PROP_CAPTURE_OUTPUT);
  4921. msm_property_install_volatile_range(&sde_crtc->property_info,
  4922. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4923. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4924. 0x0, 0, e_secure_level,
  4925. ARRAY_SIZE(e_secure_level), 0,
  4926. CRTC_PROP_SECURITY_LEVEL);
  4927. if (catalog->syscache_supported)
  4928. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4929. 0x0, 0, e_cache_state,
  4930. ARRAY_SIZE(e_cache_state), 0,
  4931. CRTC_PROP_CACHE_STATE);
  4932. if (catalog->has_dim_layer) {
  4933. msm_property_install_volatile_range(&sde_crtc->property_info,
  4934. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4935. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4936. SDE_MAX_DIM_LAYERS);
  4937. }
  4938. if (catalog->mdp[0].has_dest_scaler)
  4939. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4940. info);
  4941. if (catalog->dspp_count) {
  4942. sde_kms_info_add_keyint(info, "dspp_count",
  4943. catalog->dspp_count);
  4944. if (catalog->rc_count) {
  4945. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  4946. sde_kms_info_add_keyint(info, "rc_mem_size",
  4947. catalog->dspp[0].sblk->rc.mem_total_size);
  4948. }
  4949. if (catalog->demura_count)
  4950. sde_kms_info_add_keyint(info, "demura_count",
  4951. catalog->demura_count);
  4952. }
  4953. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  4954. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4955. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4956. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4957. catalog->has_base_layer);
  4958. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4959. info->data, SDE_KMS_INFO_DATALEN(info),
  4960. CRTC_PROP_INFO);
  4961. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  4962. if (catalog->has_ubwc_stats)
  4963. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  4964. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  4965. kfree(info);
  4966. }
  4967. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4968. const struct drm_crtc_state *state, uint64_t *val)
  4969. {
  4970. struct sde_crtc *sde_crtc;
  4971. struct sde_crtc_state *cstate;
  4972. uint32_t offset;
  4973. bool is_vid = false;
  4974. struct drm_encoder *encoder;
  4975. sde_crtc = to_sde_crtc(crtc);
  4976. cstate = to_sde_crtc_state(state);
  4977. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4978. if (sde_encoder_check_curr_mode(encoder,
  4979. MSM_DISPLAY_VIDEO_MODE))
  4980. is_vid = true;
  4981. if (is_vid)
  4982. break;
  4983. }
  4984. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4985. /*
  4986. * Increment trigger offset for vidoe mode alone as its release fence
  4987. * can be triggered only after the next frame-update. For cmd mode &
  4988. * virtual displays the release fence for the current frame can be
  4989. * triggered right after PP_DONE/WB_DONE interrupt
  4990. */
  4991. if (is_vid)
  4992. offset++;
  4993. /*
  4994. * Hwcomposer now queries the fences using the commit list in atomic
  4995. * commit ioctl. The offset should be set to next timeline
  4996. * which will be incremented during the prepare commit phase
  4997. */
  4998. offset++;
  4999. return sde_fence_create(sde_crtc->output_fence, val, offset);
  5000. }
  5001. /**
  5002. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5003. * @crtc: Pointer to drm crtc structure
  5004. * @state: Pointer to drm crtc state structure
  5005. * @property: Pointer to targeted drm property
  5006. * @val: Updated property value
  5007. * @Returns: Zero on success
  5008. */
  5009. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5010. struct drm_crtc_state *state,
  5011. struct drm_property *property,
  5012. uint64_t val)
  5013. {
  5014. struct sde_crtc *sde_crtc;
  5015. struct sde_crtc_state *cstate;
  5016. int idx, ret;
  5017. uint64_t fence_user_fd;
  5018. uint64_t __user prev_user_fd;
  5019. if (!crtc || !state || !property) {
  5020. SDE_ERROR("invalid argument(s)\n");
  5021. return -EINVAL;
  5022. }
  5023. sde_crtc = to_sde_crtc(crtc);
  5024. cstate = to_sde_crtc_state(state);
  5025. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5026. /* check with cp property system first */
  5027. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5028. if (ret != -ENOENT)
  5029. goto exit;
  5030. /* if not handled by cp, check msm_property system */
  5031. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5032. &cstate->property_state, property, val);
  5033. if (ret)
  5034. goto exit;
  5035. idx = msm_property_index(&sde_crtc->property_info, property);
  5036. switch (idx) {
  5037. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5038. _sde_crtc_set_input_fence_timeout(cstate);
  5039. break;
  5040. case CRTC_PROP_DIM_LAYER_V1:
  5041. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5042. (void __user *)(uintptr_t)val);
  5043. break;
  5044. case CRTC_PROP_ROI_V1:
  5045. ret = _sde_crtc_set_roi_v1(state,
  5046. (void __user *)(uintptr_t)val);
  5047. break;
  5048. case CRTC_PROP_DEST_SCALER:
  5049. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5050. (void __user *)(uintptr_t)val);
  5051. break;
  5052. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5053. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5054. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5055. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5056. break;
  5057. case CRTC_PROP_CORE_CLK:
  5058. case CRTC_PROP_CORE_AB:
  5059. case CRTC_PROP_CORE_IB:
  5060. cstate->bw_control = true;
  5061. break;
  5062. case CRTC_PROP_LLCC_AB:
  5063. case CRTC_PROP_LLCC_IB:
  5064. case CRTC_PROP_DRAM_AB:
  5065. case CRTC_PROP_DRAM_IB:
  5066. cstate->bw_control = true;
  5067. cstate->bw_split_vote = true;
  5068. break;
  5069. case CRTC_PROP_OUTPUT_FENCE:
  5070. if (!val)
  5071. goto exit;
  5072. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5073. sizeof(uint64_t));
  5074. if (ret) {
  5075. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5076. ret = -EFAULT;
  5077. goto exit;
  5078. }
  5079. /*
  5080. * client is expected to reset the property to -1 before
  5081. * requesting for the release fence
  5082. */
  5083. if (prev_user_fd == -1) {
  5084. ret = _sde_crtc_get_output_fence(crtc, state,
  5085. &fence_user_fd);
  5086. if (ret) {
  5087. SDE_ERROR("fence create failed rc:%d\n", ret);
  5088. goto exit;
  5089. }
  5090. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5091. &fence_user_fd, sizeof(uint64_t));
  5092. if (ret) {
  5093. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5094. put_unused_fd(fence_user_fd);
  5095. ret = -EFAULT;
  5096. goto exit;
  5097. }
  5098. }
  5099. break;
  5100. case CRTC_PROP_NOISE_LAYER_V1:
  5101. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5102. (void __user *)(uintptr_t)val);
  5103. break;
  5104. case CRTC_PROP_FRAME_DATA_BUF:
  5105. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5106. break;
  5107. default:
  5108. /* nothing to do */
  5109. break;
  5110. }
  5111. exit:
  5112. if (ret) {
  5113. if (ret != -EPERM)
  5114. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5115. crtc->name, DRMID(property),
  5116. property->name, ret);
  5117. else
  5118. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5119. crtc->name, DRMID(property),
  5120. property->name, ret);
  5121. } else {
  5122. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5123. property->base.id, val);
  5124. }
  5125. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5126. return ret;
  5127. }
  5128. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5129. {
  5130. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5131. struct drm_encoder *encoder;
  5132. u32 min_transfer_time = 0, updated_fps = 0;
  5133. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5134. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5135. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5136. }
  5137. if (min_transfer_time) {
  5138. /* get fps by doing 1000 ms / transfer_time */
  5139. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5140. /* get line time by doing 1000ns / (fps * vactive) */
  5141. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5142. updated_fps * crtc->mode.vdisplay);
  5143. } else {
  5144. /* get line time by doing 1000ns / (fps * vtotal) */
  5145. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5146. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5147. }
  5148. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5149. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5150. }
  5151. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5152. {
  5153. struct drm_plane *plane;
  5154. struct drm_plane_state *state;
  5155. struct sde_plane_state *pstate;
  5156. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5157. state = plane->state;
  5158. if (!state)
  5159. continue;
  5160. pstate = to_sde_plane_state(state);
  5161. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5162. }
  5163. sde_crtc_update_line_time(crtc);
  5164. }
  5165. /**
  5166. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5167. * @crtc: Pointer to drm crtc structure
  5168. * @state: Pointer to drm crtc state structure
  5169. * @property: Pointer to targeted drm property
  5170. * @val: Pointer to variable for receiving property value
  5171. * @Returns: Zero on success
  5172. */
  5173. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5174. const struct drm_crtc_state *state,
  5175. struct drm_property *property,
  5176. uint64_t *val)
  5177. {
  5178. struct sde_crtc *sde_crtc;
  5179. struct sde_crtc_state *cstate;
  5180. int ret = -EINVAL, i;
  5181. if (!crtc || !state) {
  5182. SDE_ERROR("invalid argument(s)\n");
  5183. goto end;
  5184. }
  5185. sde_crtc = to_sde_crtc(crtc);
  5186. cstate = to_sde_crtc_state(state);
  5187. i = msm_property_index(&sde_crtc->property_info, property);
  5188. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5189. *val = ~0;
  5190. ret = 0;
  5191. } else {
  5192. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5193. &cstate->property_state, property, val);
  5194. if (ret)
  5195. ret = sde_cp_crtc_get_property(crtc, property, val);
  5196. }
  5197. if (ret)
  5198. DRM_ERROR("get property failed\n");
  5199. end:
  5200. return ret;
  5201. }
  5202. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5203. struct drm_crtc_state *crtc_state)
  5204. {
  5205. struct sde_crtc *sde_crtc;
  5206. struct sde_crtc_state *cstate;
  5207. struct drm_property *drm_prop;
  5208. enum msm_mdp_crtc_property prop_idx;
  5209. if (!crtc || !crtc_state) {
  5210. SDE_ERROR("invalid params\n");
  5211. return -EINVAL;
  5212. }
  5213. sde_crtc = to_sde_crtc(crtc);
  5214. cstate = to_sde_crtc_state(crtc_state);
  5215. sde_cp_crtc_clear(crtc);
  5216. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5217. uint64_t val = cstate->property_values[prop_idx].value;
  5218. uint64_t def;
  5219. int ret;
  5220. drm_prop = msm_property_index_to_drm_property(
  5221. &sde_crtc->property_info, prop_idx);
  5222. if (!drm_prop) {
  5223. /* not all props will be installed, based on caps */
  5224. SDE_DEBUG("%s: invalid property index %d\n",
  5225. sde_crtc->name, prop_idx);
  5226. continue;
  5227. }
  5228. def = msm_property_get_default(&sde_crtc->property_info,
  5229. prop_idx);
  5230. if (val == def)
  5231. continue;
  5232. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5233. sde_crtc->name, drm_prop->name, prop_idx, val,
  5234. def);
  5235. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5236. def);
  5237. if (ret) {
  5238. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5239. sde_crtc->name, prop_idx, ret);
  5240. continue;
  5241. }
  5242. }
  5243. /* disable clk and bw control until clk & bw properties are set */
  5244. cstate->bw_control = false;
  5245. cstate->bw_split_vote = false;
  5246. return 0;
  5247. }
  5248. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5249. {
  5250. struct sde_crtc *sde_crtc;
  5251. struct sde_crtc_mixer *m;
  5252. int i;
  5253. if (!crtc) {
  5254. SDE_ERROR("invalid argument\n");
  5255. return;
  5256. }
  5257. sde_crtc = to_sde_crtc(crtc);
  5258. sde_crtc->misr_enable_sui = enable;
  5259. sde_crtc->misr_frame_count = frame_count;
  5260. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5261. m = &sde_crtc->mixers[i];
  5262. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5263. continue;
  5264. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5265. }
  5266. }
  5267. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5268. struct sde_crtc_misr_info *crtc_misr_info)
  5269. {
  5270. struct sde_crtc *sde_crtc;
  5271. struct sde_kms *sde_kms;
  5272. if (!crtc_misr_info) {
  5273. SDE_ERROR("invalid misr info\n");
  5274. return;
  5275. }
  5276. crtc_misr_info->misr_enable = false;
  5277. crtc_misr_info->misr_frame_count = 0;
  5278. if (!crtc) {
  5279. SDE_ERROR("invalid crtc\n");
  5280. return;
  5281. }
  5282. sde_kms = _sde_crtc_get_kms(crtc);
  5283. if (!sde_kms) {
  5284. SDE_ERROR("invalid sde_kms\n");
  5285. return;
  5286. }
  5287. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5288. return;
  5289. sde_crtc = to_sde_crtc(crtc);
  5290. crtc_misr_info->misr_enable =
  5291. sde_crtc->misr_enable_debugfs ? true : false;
  5292. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5293. }
  5294. #ifdef CONFIG_DEBUG_FS
  5295. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5296. {
  5297. struct sde_crtc *sde_crtc;
  5298. struct sde_plane_state *pstate = NULL;
  5299. struct sde_crtc_mixer *m;
  5300. struct drm_crtc *crtc;
  5301. struct drm_plane *plane;
  5302. struct drm_display_mode *mode;
  5303. struct drm_framebuffer *fb;
  5304. struct drm_plane_state *state;
  5305. struct sde_crtc_state *cstate;
  5306. int i, out_width, out_height;
  5307. if (!s || !s->private)
  5308. return -EINVAL;
  5309. sde_crtc = s->private;
  5310. crtc = &sde_crtc->base;
  5311. cstate = to_sde_crtc_state(crtc->state);
  5312. mutex_lock(&sde_crtc->crtc_lock);
  5313. mode = &crtc->state->adjusted_mode;
  5314. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  5315. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  5316. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  5317. mode->hdisplay, mode->vdisplay);
  5318. seq_puts(s, "\n");
  5319. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5320. m = &sde_crtc->mixers[i];
  5321. if (!m->hw_lm)
  5322. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5323. else if (!m->hw_ctl)
  5324. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5325. else
  5326. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5327. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5328. out_width, out_height);
  5329. }
  5330. seq_puts(s, "\n");
  5331. for (i = 0; i < cstate->num_dim_layers; i++) {
  5332. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5333. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5334. i, dim_layer->stage, dim_layer->flags);
  5335. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5336. dim_layer->rect.x, dim_layer->rect.y,
  5337. dim_layer->rect.w, dim_layer->rect.h);
  5338. seq_printf(s,
  5339. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5340. dim_layer->color_fill.color_0,
  5341. dim_layer->color_fill.color_1,
  5342. dim_layer->color_fill.color_2,
  5343. dim_layer->color_fill.color_3);
  5344. seq_puts(s, "\n");
  5345. }
  5346. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5347. pstate = to_sde_plane_state(plane->state);
  5348. state = plane->state;
  5349. if (!pstate || !state)
  5350. continue;
  5351. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5352. plane->base.id, pstate->stage, pstate->rotation);
  5353. if (plane->state->fb) {
  5354. fb = plane->state->fb;
  5355. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5356. fb->base.id, (char *) &fb->format->format,
  5357. fb->width, fb->height);
  5358. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5359. seq_printf(s, "cpp[%d]:%u ",
  5360. i, fb->format->cpp[i]);
  5361. seq_puts(s, "\n\t");
  5362. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5363. seq_puts(s, "\n");
  5364. seq_puts(s, "\t");
  5365. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5366. seq_printf(s, "pitches[%d]:%8u ", i,
  5367. fb->pitches[i]);
  5368. seq_puts(s, "\n");
  5369. seq_puts(s, "\t");
  5370. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5371. seq_printf(s, "offsets[%d]:%8u ", i,
  5372. fb->offsets[i]);
  5373. seq_puts(s, "\n");
  5374. }
  5375. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5376. state->src_x >> 16, state->src_y >> 16,
  5377. state->src_w >> 16, state->src_h >> 16);
  5378. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5379. state->crtc_x, state->crtc_y, state->crtc_w,
  5380. state->crtc_h);
  5381. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5382. pstate->multirect_mode, pstate->multirect_index);
  5383. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5384. pstate->excl_rect.x, pstate->excl_rect.y,
  5385. pstate->excl_rect.w, pstate->excl_rect.h);
  5386. seq_puts(s, "\n");
  5387. }
  5388. if (sde_crtc->vblank_cb_count) {
  5389. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5390. u32 diff_ms = ktime_to_ms(diff);
  5391. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5392. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5393. seq_printf(s,
  5394. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5395. fps, sde_crtc->vblank_cb_count,
  5396. ktime_to_ms(diff), sde_crtc->play_count);
  5397. /* reset time & count for next measurement */
  5398. sde_crtc->vblank_cb_count = 0;
  5399. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5400. }
  5401. mutex_unlock(&sde_crtc->crtc_lock);
  5402. return 0;
  5403. }
  5404. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5405. {
  5406. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5407. }
  5408. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5409. const char __user *user_buf, size_t count, loff_t *ppos)
  5410. {
  5411. struct drm_crtc *crtc;
  5412. struct sde_crtc *sde_crtc;
  5413. char buf[MISR_BUFF_SIZE + 1];
  5414. u32 frame_count, enable;
  5415. size_t buff_copy;
  5416. struct sde_kms *sde_kms;
  5417. if (!file || !file->private_data)
  5418. return -EINVAL;
  5419. sde_crtc = file->private_data;
  5420. crtc = &sde_crtc->base;
  5421. sde_kms = _sde_crtc_get_kms(crtc);
  5422. if (!sde_kms) {
  5423. SDE_ERROR("invalid sde_kms\n");
  5424. return -EINVAL;
  5425. }
  5426. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5427. if (copy_from_user(buf, user_buf, buff_copy)) {
  5428. SDE_ERROR("buffer copy failed\n");
  5429. return -EINVAL;
  5430. }
  5431. buf[buff_copy] = 0; /* end of string */
  5432. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5433. return -EINVAL;
  5434. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5435. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5436. DRMID(crtc));
  5437. return -EINVAL;
  5438. }
  5439. sde_crtc->misr_enable_debugfs = enable;
  5440. sde_crtc->misr_frame_count = frame_count;
  5441. sde_crtc->misr_reconfigure = true;
  5442. return count;
  5443. }
  5444. static ssize_t _sde_crtc_misr_read(struct file *file,
  5445. char __user *user_buff, size_t count, loff_t *ppos)
  5446. {
  5447. struct drm_crtc *crtc;
  5448. struct sde_crtc *sde_crtc;
  5449. struct sde_kms *sde_kms;
  5450. struct sde_crtc_mixer *m;
  5451. int i = 0, rc;
  5452. ssize_t len = 0;
  5453. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5454. if (*ppos)
  5455. return 0;
  5456. if (!file || !file->private_data)
  5457. return -EINVAL;
  5458. sde_crtc = file->private_data;
  5459. crtc = &sde_crtc->base;
  5460. sde_kms = _sde_crtc_get_kms(crtc);
  5461. if (!sde_kms)
  5462. return -EINVAL;
  5463. rc = pm_runtime_get_sync(crtc->dev->dev);
  5464. if (rc < 0)
  5465. return rc;
  5466. sde_vm_lock(sde_kms);
  5467. if (!sde_vm_owns_hw(sde_kms)) {
  5468. SDE_DEBUG("op not supported due to HW unavailability\n");
  5469. rc = -EOPNOTSUPP;
  5470. goto end;
  5471. }
  5472. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5473. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5474. rc = -EOPNOTSUPP;
  5475. goto end;
  5476. }
  5477. if (!sde_crtc->misr_enable_debugfs) {
  5478. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5479. "disabled\n");
  5480. goto buff_check;
  5481. }
  5482. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5483. u32 misr_value = 0;
  5484. m = &sde_crtc->mixers[i];
  5485. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5486. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5487. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5488. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5489. }
  5490. continue;
  5491. }
  5492. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5493. if (rc) {
  5494. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5495. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5496. continue;
  5497. } else {
  5498. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5499. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5500. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5501. }
  5502. }
  5503. buff_check:
  5504. if (count <= len) {
  5505. len = 0;
  5506. goto end;
  5507. }
  5508. if (copy_to_user(user_buff, buf, len)) {
  5509. len = -EFAULT;
  5510. goto end;
  5511. }
  5512. *ppos += len; /* increase offset */
  5513. end:
  5514. sde_vm_unlock(sde_kms);
  5515. pm_runtime_put_sync(crtc->dev->dev);
  5516. return len;
  5517. }
  5518. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5519. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5520. { \
  5521. return single_open(file, __prefix ## _show, inode->i_private); \
  5522. } \
  5523. static const struct file_operations __prefix ## _fops = { \
  5524. .owner = THIS_MODULE, \
  5525. .open = __prefix ## _open, \
  5526. .release = single_release, \
  5527. .read = seq_read, \
  5528. .llseek = seq_lseek, \
  5529. }
  5530. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5531. {
  5532. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5533. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5534. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5535. int i;
  5536. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5537. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5538. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5539. crtc->state));
  5540. seq_printf(s, "core_clk_rate: %llu\n",
  5541. sde_crtc->cur_perf.core_clk_rate);
  5542. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5543. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5544. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5545. sde_power_handle_get_dbus_name(i),
  5546. sde_crtc->cur_perf.bw_ctl[i]);
  5547. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5548. sde_power_handle_get_dbus_name(i),
  5549. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5550. }
  5551. return 0;
  5552. }
  5553. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5554. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5555. {
  5556. struct drm_crtc *crtc;
  5557. struct drm_plane *plane;
  5558. struct drm_connector *conn;
  5559. struct drm_mode_object *drm_obj;
  5560. struct sde_crtc *sde_crtc;
  5561. struct sde_crtc_state *cstate;
  5562. struct sde_fence_context *ctx;
  5563. struct drm_connector_list_iter conn_iter;
  5564. struct drm_device *dev;
  5565. if (!s || !s->private)
  5566. return -EINVAL;
  5567. sde_crtc = s->private;
  5568. crtc = &sde_crtc->base;
  5569. dev = crtc->dev;
  5570. cstate = to_sde_crtc_state(crtc->state);
  5571. if (!sde_crtc->kickoff_in_progress)
  5572. goto skip_input_fence;
  5573. /* Dump input fence info */
  5574. seq_puts(s, "===Input fence===\n");
  5575. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5576. struct sde_plane_state *pstate;
  5577. struct dma_fence *fence;
  5578. pstate = to_sde_plane_state(plane->state);
  5579. if (!pstate)
  5580. continue;
  5581. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5582. pstate->stage);
  5583. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5584. if (pstate->input_fence) {
  5585. rcu_read_lock();
  5586. fence = dma_fence_get_rcu(pstate->input_fence);
  5587. rcu_read_unlock();
  5588. if (fence) {
  5589. sde_fence_list_dump(fence, &s);
  5590. dma_fence_put(fence);
  5591. }
  5592. }
  5593. }
  5594. skip_input_fence:
  5595. /* Dump release fence info */
  5596. seq_puts(s, "\n");
  5597. seq_puts(s, "===Release fence===\n");
  5598. ctx = sde_crtc->output_fence;
  5599. drm_obj = &crtc->base;
  5600. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5601. seq_puts(s, "\n");
  5602. /* Dump retire fence info */
  5603. seq_puts(s, "===Retire fence===\n");
  5604. drm_connector_list_iter_begin(dev, &conn_iter);
  5605. drm_for_each_connector_iter(conn, &conn_iter)
  5606. if (conn->state && conn->state->crtc == crtc &&
  5607. cstate->num_connectors < MAX_CONNECTORS) {
  5608. struct sde_connector *c_conn;
  5609. c_conn = to_sde_connector(conn);
  5610. ctx = c_conn->retire_fence;
  5611. drm_obj = &conn->base;
  5612. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5613. }
  5614. drm_connector_list_iter_end(&conn_iter);
  5615. seq_puts(s, "\n");
  5616. return 0;
  5617. }
  5618. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5619. {
  5620. return single_open(file, _sde_debugfs_fence_status_show,
  5621. inode->i_private);
  5622. }
  5623. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5624. {
  5625. struct sde_crtc *sde_crtc;
  5626. struct sde_kms *sde_kms;
  5627. static const struct file_operations debugfs_status_fops = {
  5628. .open = _sde_debugfs_status_open,
  5629. .read = seq_read,
  5630. .llseek = seq_lseek,
  5631. .release = single_release,
  5632. };
  5633. static const struct file_operations debugfs_misr_fops = {
  5634. .open = simple_open,
  5635. .read = _sde_crtc_misr_read,
  5636. .write = _sde_crtc_misr_setup,
  5637. };
  5638. static const struct file_operations debugfs_fps_fops = {
  5639. .open = _sde_debugfs_fps_status,
  5640. .read = seq_read,
  5641. };
  5642. static const struct file_operations debugfs_fence_fops = {
  5643. .open = _sde_debugfs_fence_status,
  5644. .read = seq_read,
  5645. };
  5646. if (!crtc)
  5647. return -EINVAL;
  5648. sde_crtc = to_sde_crtc(crtc);
  5649. sde_kms = _sde_crtc_get_kms(crtc);
  5650. if (!sde_kms)
  5651. return -EINVAL;
  5652. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5653. crtc->dev->primary->debugfs_root);
  5654. if (!sde_crtc->debugfs_root)
  5655. return -ENOMEM;
  5656. /* don't error check these */
  5657. debugfs_create_file("status", 0400,
  5658. sde_crtc->debugfs_root,
  5659. sde_crtc, &debugfs_status_fops);
  5660. debugfs_create_file("state", 0400,
  5661. sde_crtc->debugfs_root,
  5662. &sde_crtc->base,
  5663. &sde_crtc_debugfs_state_fops);
  5664. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5665. sde_crtc, &debugfs_misr_fops);
  5666. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5667. sde_crtc, &debugfs_fps_fops);
  5668. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5669. sde_crtc, &debugfs_fence_fops);
  5670. return 0;
  5671. }
  5672. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5673. {
  5674. struct sde_crtc *sde_crtc;
  5675. if (!crtc)
  5676. return;
  5677. sde_crtc = to_sde_crtc(crtc);
  5678. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5679. }
  5680. #else
  5681. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5682. {
  5683. return 0;
  5684. }
  5685. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5686. {
  5687. }
  5688. #endif /* CONFIG_DEBUG_FS */
  5689. static void vblank_ctrl_worker(struct kthread_work *work)
  5690. {
  5691. struct vblank_work *cur_work = container_of(work,
  5692. struct vblank_work, work);
  5693. struct msm_drm_private *priv = cur_work->priv;
  5694. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  5695. kfree(cur_work);
  5696. }
  5697. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  5698. int crtc_id, bool enable)
  5699. {
  5700. struct vblank_work *cur_work;
  5701. struct drm_crtc *crtc;
  5702. struct kthread_worker *worker;
  5703. if (!priv || crtc_id >= priv->num_crtcs)
  5704. return -EINVAL;
  5705. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  5706. if (!cur_work)
  5707. return -ENOMEM;
  5708. crtc = priv->crtcs[crtc_id];
  5709. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  5710. cur_work->crtc_id = crtc_id;
  5711. cur_work->enable = enable;
  5712. cur_work->priv = priv;
  5713. worker = &priv->event_thread[crtc_id].worker;
  5714. kthread_queue_work(worker, &cur_work->work);
  5715. return 0;
  5716. }
  5717. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  5718. {
  5719. struct drm_device *dev = crtc->dev;
  5720. unsigned int pipe = crtc->index;
  5721. struct msm_drm_private *priv = dev->dev_private;
  5722. struct msm_kms *kms = priv->kms;
  5723. if (!kms)
  5724. return -ENXIO;
  5725. DBG("dev=%pK, crtc=%u", dev, pipe);
  5726. return vblank_ctrl_queue_work(priv, pipe, true);
  5727. }
  5728. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  5729. {
  5730. struct drm_device *dev = crtc->dev;
  5731. unsigned int pipe = crtc->index;
  5732. struct msm_drm_private *priv = dev->dev_private;
  5733. struct msm_kms *kms = priv->kms;
  5734. if (!kms)
  5735. return;
  5736. DBG("dev=%pK, crtc=%u", dev, pipe);
  5737. vblank_ctrl_queue_work(priv, pipe, false);
  5738. }
  5739. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5740. {
  5741. return _sde_crtc_init_debugfs(crtc);
  5742. }
  5743. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5744. {
  5745. _sde_crtc_destroy_debugfs(crtc);
  5746. }
  5747. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5748. .set_config = drm_atomic_helper_set_config,
  5749. .destroy = sde_crtc_destroy,
  5750. .enable_vblank = sde_crtc_enable_vblank,
  5751. .disable_vblank = sde_crtc_disable_vblank,
  5752. .page_flip = drm_atomic_helper_page_flip,
  5753. .atomic_set_property = sde_crtc_atomic_set_property,
  5754. .atomic_get_property = sde_crtc_atomic_get_property,
  5755. .reset = sde_crtc_reset,
  5756. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5757. .atomic_destroy_state = sde_crtc_destroy_state,
  5758. .late_register = sde_crtc_late_register,
  5759. .early_unregister = sde_crtc_early_unregister,
  5760. };
  5761. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  5762. .set_config = drm_atomic_helper_set_config,
  5763. .destroy = sde_crtc_destroy,
  5764. .enable_vblank = sde_crtc_enable_vblank,
  5765. .disable_vblank = sde_crtc_disable_vblank,
  5766. .page_flip = drm_atomic_helper_page_flip,
  5767. .atomic_set_property = sde_crtc_atomic_set_property,
  5768. .atomic_get_property = sde_crtc_atomic_get_property,
  5769. .reset = sde_crtc_reset,
  5770. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5771. .atomic_destroy_state = sde_crtc_destroy_state,
  5772. .late_register = sde_crtc_late_register,
  5773. .early_unregister = sde_crtc_early_unregister,
  5774. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  5775. .get_vblank_counter = sde_crtc_get_vblank_counter,
  5776. };
  5777. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5778. .mode_fixup = sde_crtc_mode_fixup,
  5779. .disable = sde_crtc_disable,
  5780. .atomic_enable = sde_crtc_enable,
  5781. .atomic_check = sde_crtc_atomic_check,
  5782. .atomic_begin = sde_crtc_atomic_begin,
  5783. .atomic_flush = sde_crtc_atomic_flush,
  5784. };
  5785. static void _sde_crtc_event_cb(struct kthread_work *work)
  5786. {
  5787. struct sde_crtc_event *event;
  5788. struct sde_crtc *sde_crtc;
  5789. unsigned long irq_flags;
  5790. if (!work) {
  5791. SDE_ERROR("invalid work item\n");
  5792. return;
  5793. }
  5794. event = container_of(work, struct sde_crtc_event, kt_work);
  5795. /* set sde_crtc to NULL for static work structures */
  5796. sde_crtc = event->sde_crtc;
  5797. if (!sde_crtc)
  5798. return;
  5799. if (event->cb_func)
  5800. event->cb_func(&sde_crtc->base, event->usr);
  5801. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5802. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5803. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5804. }
  5805. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5806. void (*func)(struct drm_crtc *crtc, void *usr),
  5807. void *usr, bool color_processing_event)
  5808. {
  5809. unsigned long irq_flags;
  5810. struct sde_crtc *sde_crtc;
  5811. struct msm_drm_private *priv;
  5812. struct sde_crtc_event *event = NULL;
  5813. u32 crtc_id;
  5814. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5815. SDE_ERROR("invalid parameters\n");
  5816. return -EINVAL;
  5817. }
  5818. sde_crtc = to_sde_crtc(crtc);
  5819. priv = crtc->dev->dev_private;
  5820. crtc_id = drm_crtc_index(crtc);
  5821. /*
  5822. * Obtain an event struct from the private cache. This event
  5823. * queue may be called from ISR contexts, so use a private
  5824. * cache to avoid calling any memory allocation functions.
  5825. */
  5826. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5827. if (!list_empty(&sde_crtc->event_free_list)) {
  5828. event = list_first_entry(&sde_crtc->event_free_list,
  5829. struct sde_crtc_event, list);
  5830. list_del_init(&event->list);
  5831. }
  5832. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5833. if (!event)
  5834. return -ENOMEM;
  5835. /* populate event node */
  5836. event->sde_crtc = sde_crtc;
  5837. event->cb_func = func;
  5838. event->usr = usr;
  5839. /* queue new event request */
  5840. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5841. if (color_processing_event)
  5842. kthread_queue_work(&priv->pp_event_worker,
  5843. &event->kt_work);
  5844. else
  5845. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5846. &event->kt_work);
  5847. return 0;
  5848. }
  5849. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5850. {
  5851. int i, rc = 0;
  5852. if (!sde_crtc) {
  5853. SDE_ERROR("invalid crtc\n");
  5854. return -EINVAL;
  5855. }
  5856. spin_lock_init(&sde_crtc->event_lock);
  5857. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5858. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5859. list_add_tail(&sde_crtc->event_cache[i].list,
  5860. &sde_crtc->event_free_list);
  5861. return rc;
  5862. }
  5863. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5864. enum sde_crtc_cache_state state,
  5865. bool is_vidmode)
  5866. {
  5867. struct drm_plane *plane;
  5868. struct sde_crtc *sde_crtc;
  5869. struct sde_kms *sde_kms;
  5870. if (!crtc || !crtc->dev)
  5871. return;
  5872. sde_kms = _sde_crtc_get_kms(crtc);
  5873. if (!sde_kms || !sde_kms->catalog) {
  5874. SDE_ERROR("invalid params\n");
  5875. return;
  5876. }
  5877. if (!sde_kms->catalog->syscache_supported) {
  5878. SDE_DEBUG("syscache not supported\n");
  5879. return;
  5880. }
  5881. sde_crtc = to_sde_crtc(crtc);
  5882. if (sde_crtc->cache_state == state)
  5883. return;
  5884. switch (state) {
  5885. case CACHE_STATE_NORMAL:
  5886. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5887. && !is_vidmode)
  5888. return;
  5889. kthread_cancel_delayed_work_sync(
  5890. &sde_crtc->static_cache_read_work);
  5891. break;
  5892. case CACHE_STATE_PRE_CACHE:
  5893. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5894. return;
  5895. break;
  5896. case CACHE_STATE_FRAME_WRITE:
  5897. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5898. return;
  5899. break;
  5900. case CACHE_STATE_FRAME_READ:
  5901. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5902. return;
  5903. break;
  5904. case CACHE_STATE_DISABLED:
  5905. break;
  5906. default:
  5907. return;
  5908. }
  5909. sde_crtc->cache_state = state;
  5910. drm_atomic_crtc_for_each_plane(plane, crtc)
  5911. sde_plane_static_img_control(plane, state);
  5912. }
  5913. /*
  5914. * __sde_crtc_static_cache_read_work - transition to cache read
  5915. */
  5916. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5917. {
  5918. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5919. static_cache_read_work.work);
  5920. struct drm_crtc *crtc = &sde_crtc->base;
  5921. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  5922. struct drm_encoder *enc, *drm_enc = NULL;
  5923. struct drm_plane *plane;
  5924. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5925. return;
  5926. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  5927. drm_enc = enc;
  5928. if (sde_encoder_in_clone_mode(drm_enc))
  5929. return;
  5930. }
  5931. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  5932. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  5933. !ctl);
  5934. return;
  5935. }
  5936. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  5937. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5938. /* flush only the sys-cache enabled SSPPs */
  5939. if (ctl->ops.clear_pending_flush)
  5940. ctl->ops.clear_pending_flush(ctl);
  5941. drm_atomic_crtc_for_each_plane(plane, crtc)
  5942. sde_plane_ctl_flush(plane, ctl, true);
  5943. /* kickoff encoder and wait for VBLANK */
  5944. sde_encoder_kickoff(drm_enc, false);
  5945. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  5946. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  5947. }
  5948. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5949. {
  5950. struct drm_device *dev;
  5951. struct msm_drm_private *priv;
  5952. struct msm_drm_thread *disp_thread;
  5953. struct sde_crtc *sde_crtc;
  5954. struct sde_crtc_state *cstate;
  5955. u32 msecs_fps = 0;
  5956. if (!crtc)
  5957. return;
  5958. dev = crtc->dev;
  5959. sde_crtc = to_sde_crtc(crtc);
  5960. cstate = to_sde_crtc_state(crtc->state);
  5961. if (!dev || !dev->dev_private || !sde_crtc)
  5962. return;
  5963. priv = dev->dev_private;
  5964. disp_thread = &priv->disp_thread[crtc->index];
  5965. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5966. return;
  5967. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5968. /* Kickoff transition to read state after next vblank */
  5969. kthread_queue_delayed_work(&disp_thread->worker,
  5970. &sde_crtc->static_cache_read_work,
  5971. msecs_to_jiffies(msecs_fps));
  5972. }
  5973. /*
  5974. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5975. */
  5976. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5977. {
  5978. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5979. idle_notify_work.work);
  5980. struct drm_crtc *crtc;
  5981. int ret = 0;
  5982. if (!sde_crtc) {
  5983. SDE_ERROR("invalid sde crtc\n");
  5984. } else {
  5985. crtc = &sde_crtc->base;
  5986. sde_crtc_event_notify(crtc, DRM_EVENT_IDLE_NOTIFY, sizeof(u32), ret);
  5987. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5988. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5989. }
  5990. }
  5991. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  5992. {
  5993. struct sde_crtc *sde_crtc;
  5994. struct sde_crtc_state *cstate;
  5995. bool idle_status;
  5996. bool cache_status;
  5997. if (!crtc || !crtc->state)
  5998. return;
  5999. sde_crtc = to_sde_crtc(crtc);
  6000. cstate = to_sde_crtc_state(crtc->state);
  6001. idle_status = kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  6002. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6003. SDE_EVT32(DRMID(crtc), idle_status, cache_status);
  6004. }
  6005. /* initialize crtc */
  6006. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6007. {
  6008. struct drm_crtc *crtc = NULL;
  6009. struct sde_crtc *sde_crtc = NULL;
  6010. struct msm_drm_private *priv = NULL;
  6011. struct sde_kms *kms = NULL;
  6012. const struct drm_crtc_funcs *crtc_funcs;
  6013. int i, rc;
  6014. priv = dev->dev_private;
  6015. kms = to_sde_kms(priv->kms);
  6016. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6017. if (!sde_crtc)
  6018. return ERR_PTR(-ENOMEM);
  6019. crtc = &sde_crtc->base;
  6020. crtc->dev = dev;
  6021. mutex_init(&sde_crtc->crtc_lock);
  6022. spin_lock_init(&sde_crtc->spin_lock);
  6023. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6024. atomic_set(&sde_crtc->frame_pending, 0);
  6025. sde_crtc->enabled = false;
  6026. sde_crtc->kickoff_in_progress = false;
  6027. /* Below parameters are for fps calculation for sysfs node */
  6028. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6029. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6030. sizeof(ktime_t), GFP_KERNEL);
  6031. if (!sde_crtc->fps_info.time_buf)
  6032. SDE_ERROR("invalid buffer\n");
  6033. else
  6034. memset(sde_crtc->fps_info.time_buf, 0,
  6035. sizeof(*(sde_crtc->fps_info.time_buf)));
  6036. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6037. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6038. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6039. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6040. list_add(&sde_crtc->frame_events[i].list,
  6041. &sde_crtc->frame_event_list);
  6042. kthread_init_work(&sde_crtc->frame_events[i].work,
  6043. sde_crtc_frame_event_work);
  6044. }
  6045. crtc_funcs = kms->catalog->has_precise_vsync_ts ? &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6046. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6047. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6048. /* save user friendly CRTC name for later */
  6049. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6050. /* initialize event handling */
  6051. rc = _sde_crtc_init_events(sde_crtc);
  6052. if (rc) {
  6053. drm_crtc_cleanup(crtc);
  6054. kfree(sde_crtc);
  6055. return ERR_PTR(rc);
  6056. }
  6057. /* initialize output fence support */
  6058. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6059. if (IS_ERR(sde_crtc->output_fence)) {
  6060. rc = PTR_ERR(sde_crtc->output_fence);
  6061. SDE_ERROR("failed to init fence, %d\n", rc);
  6062. drm_crtc_cleanup(crtc);
  6063. kfree(sde_crtc);
  6064. return ERR_PTR(rc);
  6065. }
  6066. /* create CRTC properties */
  6067. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6068. priv->crtc_property, sde_crtc->property_data,
  6069. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6070. sizeof(struct sde_crtc_state));
  6071. sde_crtc_install_properties(crtc, kms->catalog);
  6072. /* Install color processing properties */
  6073. sde_cp_crtc_init(crtc);
  6074. sde_cp_crtc_install_properties(crtc);
  6075. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6076. sde_crtc->cur_perf.llcc_active[i] = false;
  6077. sde_crtc->new_perf.llcc_active[i] = false;
  6078. }
  6079. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  6080. __sde_crtc_idle_notify_work);
  6081. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6082. __sde_crtc_static_cache_read_work);
  6083. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6084. return crtc;
  6085. }
  6086. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6087. {
  6088. struct sde_crtc *sde_crtc;
  6089. int rc = 0;
  6090. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6091. SDE_ERROR("invalid input param(s)\n");
  6092. rc = -EINVAL;
  6093. goto end;
  6094. }
  6095. sde_crtc = to_sde_crtc(crtc);
  6096. sde_crtc->sysfs_dev = device_create_with_groups(
  6097. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6098. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6099. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6100. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6101. PTR_ERR(sde_crtc->sysfs_dev));
  6102. if (!sde_crtc->sysfs_dev)
  6103. rc = -EINVAL;
  6104. else
  6105. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6106. goto end;
  6107. }
  6108. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6109. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6110. if (!sde_crtc->vsync_event_sf)
  6111. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6112. crtc->base.id);
  6113. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6114. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6115. if (!sde_crtc->retire_frame_event_sf)
  6116. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6117. crtc->base.id);
  6118. end:
  6119. return rc;
  6120. }
  6121. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6122. struct drm_crtc *crtc_drm, u32 event)
  6123. {
  6124. struct sde_crtc *crtc = NULL;
  6125. struct sde_crtc_irq_info *node;
  6126. unsigned long flags;
  6127. bool found = false;
  6128. int ret, i = 0;
  6129. bool add_event = false;
  6130. crtc = to_sde_crtc(crtc_drm);
  6131. spin_lock_irqsave(&crtc->spin_lock, flags);
  6132. list_for_each_entry(node, &crtc->user_event_list, list) {
  6133. if (node->event == event) {
  6134. found = true;
  6135. break;
  6136. }
  6137. }
  6138. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6139. /* event already enabled */
  6140. if (found)
  6141. return 0;
  6142. node = NULL;
  6143. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6144. if (custom_events[i].event == event &&
  6145. custom_events[i].func) {
  6146. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6147. if (!node)
  6148. return -ENOMEM;
  6149. INIT_LIST_HEAD(&node->list);
  6150. INIT_LIST_HEAD(&node->irq.list);
  6151. node->func = custom_events[i].func;
  6152. node->event = event;
  6153. node->state = IRQ_NOINIT;
  6154. spin_lock_init(&node->state_lock);
  6155. break;
  6156. }
  6157. }
  6158. if (!node) {
  6159. SDE_ERROR("unsupported event %x\n", event);
  6160. return -EINVAL;
  6161. }
  6162. ret = 0;
  6163. if (crtc_drm->enabled) {
  6164. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6165. if (ret < 0) {
  6166. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6167. kfree(node);
  6168. return ret;
  6169. }
  6170. INIT_LIST_HEAD(&node->irq.list);
  6171. mutex_lock(&crtc->crtc_lock);
  6172. ret = node->func(crtc_drm, true, &node->irq);
  6173. if (!ret) {
  6174. spin_lock_irqsave(&crtc->spin_lock, flags);
  6175. list_add_tail(&node->list, &crtc->user_event_list);
  6176. add_event = true;
  6177. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6178. }
  6179. mutex_unlock(&crtc->crtc_lock);
  6180. pm_runtime_put_sync(crtc_drm->dev->dev);
  6181. }
  6182. if (add_event)
  6183. return 0;
  6184. if (!ret) {
  6185. spin_lock_irqsave(&crtc->spin_lock, flags);
  6186. list_add_tail(&node->list, &crtc->user_event_list);
  6187. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6188. } else {
  6189. kfree(node);
  6190. }
  6191. return ret;
  6192. }
  6193. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6194. struct drm_crtc *crtc_drm, u32 event)
  6195. {
  6196. struct sde_crtc *crtc = NULL;
  6197. struct sde_crtc_irq_info *node = NULL;
  6198. unsigned long flags;
  6199. bool found = false;
  6200. int ret;
  6201. crtc = to_sde_crtc(crtc_drm);
  6202. spin_lock_irqsave(&crtc->spin_lock, flags);
  6203. list_for_each_entry(node, &crtc->user_event_list, list) {
  6204. if (node->event == event) {
  6205. list_del_init(&node->list);
  6206. found = true;
  6207. break;
  6208. }
  6209. }
  6210. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6211. /* event already disabled */
  6212. if (!found)
  6213. return 0;
  6214. /**
  6215. * crtc is disabled interrupts are cleared remove from the list,
  6216. * no need to disable/de-register.
  6217. */
  6218. if (!crtc_drm->enabled) {
  6219. kfree(node);
  6220. return 0;
  6221. }
  6222. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  6223. if (ret < 0) {
  6224. SDE_ERROR("failed to enable power resource %d\n", ret);
  6225. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6226. kfree(node);
  6227. return ret;
  6228. }
  6229. ret = node->func(crtc_drm, false, &node->irq);
  6230. if (ret) {
  6231. spin_lock_irqsave(&crtc->spin_lock, flags);
  6232. list_add_tail(&node->list, &crtc->user_event_list);
  6233. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6234. } else {
  6235. kfree(node);
  6236. }
  6237. pm_runtime_put_sync(crtc_drm->dev->dev);
  6238. return ret;
  6239. }
  6240. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6241. struct drm_crtc *crtc_drm, u32 event, bool en)
  6242. {
  6243. struct sde_crtc *crtc = NULL;
  6244. int ret;
  6245. crtc = to_sde_crtc(crtc_drm);
  6246. if (!crtc || !kms || !kms->dev) {
  6247. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6248. kms, ((kms) ? (kms->dev) : NULL));
  6249. return -EINVAL;
  6250. }
  6251. if (en)
  6252. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6253. else
  6254. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6255. return ret;
  6256. }
  6257. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6258. bool en, struct sde_irq_callback *irq)
  6259. {
  6260. return 0;
  6261. }
  6262. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6263. struct sde_irq_callback *noirq)
  6264. {
  6265. /*
  6266. * IRQ object noirq is not being used here since there is
  6267. * no crtc irq from pm event.
  6268. */
  6269. return 0;
  6270. }
  6271. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6272. bool en, struct sde_irq_callback *irq)
  6273. {
  6274. return 0;
  6275. }
  6276. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6277. bool en, struct sde_irq_callback *irq)
  6278. {
  6279. return 0;
  6280. }
  6281. /**
  6282. * sde_crtc_update_cont_splash_settings - update mixer settings
  6283. * and initial clk during device bootup for cont_splash use case
  6284. * @crtc: Pointer to drm crtc structure
  6285. */
  6286. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6287. {
  6288. struct sde_kms *kms = NULL;
  6289. struct msm_drm_private *priv;
  6290. struct sde_crtc *sde_crtc;
  6291. u64 rate;
  6292. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6293. SDE_ERROR("invalid crtc\n");
  6294. return;
  6295. }
  6296. priv = crtc->dev->dev_private;
  6297. kms = to_sde_kms(priv->kms);
  6298. if (!kms || !kms->catalog) {
  6299. SDE_ERROR("invalid parameters\n");
  6300. return;
  6301. }
  6302. _sde_crtc_setup_mixers(crtc);
  6303. sde_cp_crtc_refresh_status_properties(crtc);
  6304. crtc->enabled = true;
  6305. /* update core clk value for initial state with cont-splash */
  6306. sde_crtc = to_sde_crtc(crtc);
  6307. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6308. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6309. rate : kms->perf.max_core_clk_rate;
  6310. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6311. }
  6312. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6313. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6314. {
  6315. struct sde_lm_cfg *lm;
  6316. char feature_name[256];
  6317. u32 version;
  6318. if (!catalog->mixer_count)
  6319. return;
  6320. lm = &catalog->mixer[0];
  6321. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6322. return;
  6323. version = lm->sblk->nlayer.version >> 16;
  6324. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6325. switch (version) {
  6326. case 1:
  6327. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6328. msm_property_install_volatile_range(&sde_crtc->property_info,
  6329. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6330. break;
  6331. default:
  6332. SDE_ERROR("unsupported noise layer version %d\n", version);
  6333. break;
  6334. }
  6335. }
  6336. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6337. struct sde_crtc_state *cstate,
  6338. void __user *usr_ptr)
  6339. {
  6340. int ret;
  6341. if (!sde_crtc || !cstate) {
  6342. SDE_ERROR("invalid sde_crtc/state\n");
  6343. return -EINVAL;
  6344. }
  6345. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6346. if (!usr_ptr) {
  6347. SDE_DEBUG("noise layer removed\n");
  6348. cstate->noise_layer_en = false;
  6349. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6350. return 0;
  6351. }
  6352. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6353. sizeof(cstate->layer_cfg));
  6354. if (ret) {
  6355. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6356. return -EFAULT;
  6357. }
  6358. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6359. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6360. !cstate->layer_cfg.attn_factor ||
  6361. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6362. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6363. !cstate->layer_cfg.alpha_noise ||
  6364. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6365. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6366. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6367. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6368. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6369. return -EINVAL;
  6370. }
  6371. cstate->noise_layer_en = true;
  6372. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6373. return 0;
  6374. }
  6375. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6376. struct drm_crtc_state *state)
  6377. {
  6378. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6379. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6380. struct sde_hw_mixer *lm;
  6381. int i;
  6382. struct sde_hw_noise_layer_cfg cfg;
  6383. struct sde_kms *kms;
  6384. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6385. return;
  6386. kms = _sde_crtc_get_kms(crtc);
  6387. if (!kms || !kms->catalog) {
  6388. SDE_ERROR("Invalid kms\n");
  6389. return;
  6390. }
  6391. cfg.flags = cstate->layer_cfg.flags;
  6392. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6393. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6394. cfg.strength = cstate->layer_cfg.strength;
  6395. if (!kms->catalog->has_base_layer) {
  6396. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6397. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6398. } else {
  6399. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6400. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6401. }
  6402. for (i = 0; i < scrtc->num_mixers; i++) {
  6403. lm = scrtc->mixers[i].hw_lm;
  6404. if (!lm->ops.setup_noise_layer)
  6405. break;
  6406. if (!cstate->noise_layer_en)
  6407. lm->ops.setup_noise_layer(lm, NULL);
  6408. else
  6409. lm->ops.setup_noise_layer(lm, &cfg);
  6410. }
  6411. if (!cstate->noise_layer_en)
  6412. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6413. }
  6414. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6415. {
  6416. sde_cp_disable_features(crtc);
  6417. }