dp_tx.c 108 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "htt.h"
  19. #include "hal_hw_headers.h"
  20. #include "dp_tx.h"
  21. #include "dp_tx_desc.h"
  22. #include "dp_peer.h"
  23. #include "dp_types.h"
  24. #include "hal_tx.h"
  25. #include "qdf_mem.h"
  26. #include "qdf_nbuf.h"
  27. #include "qdf_net_types.h"
  28. #include <wlan_cfg.h>
  29. #ifdef MESH_MODE_SUPPORT
  30. #include "if_meta_hdr.h"
  31. #endif
  32. #include "enet.h"
  33. #define DP_TX_QUEUE_MASK 0x3
  34. /* TODO Add support in TSO */
  35. #define DP_DESC_NUM_FRAG(x) 0
  36. /* disable TQM_BYPASS */
  37. #define TQM_BYPASS_WAR 0
  38. /* invalid peer id for reinject*/
  39. #define DP_INVALID_PEER 0XFFFE
  40. /*mapping between hal encrypt type and cdp_sec_type*/
  41. #define MAX_CDP_SEC_TYPE 12
  42. static const uint8_t sec_type_map[MAX_CDP_SEC_TYPE] = {
  43. HAL_TX_ENCRYPT_TYPE_NO_CIPHER,
  44. HAL_TX_ENCRYPT_TYPE_WEP_128,
  45. HAL_TX_ENCRYPT_TYPE_WEP_104,
  46. HAL_TX_ENCRYPT_TYPE_WEP_40,
  47. HAL_TX_ENCRYPT_TYPE_TKIP_WITH_MIC,
  48. HAL_TX_ENCRYPT_TYPE_TKIP_NO_MIC,
  49. HAL_TX_ENCRYPT_TYPE_AES_CCMP_128,
  50. HAL_TX_ENCRYPT_TYPE_WAPI,
  51. HAL_TX_ENCRYPT_TYPE_AES_CCMP_256,
  52. HAL_TX_ENCRYPT_TYPE_AES_GCMP_128,
  53. HAL_TX_ENCRYPT_TYPE_AES_GCMP_256,
  54. HAL_TX_ENCRYPT_TYPE_WAPI_GCM_SM4};
  55. /**
  56. * dp_tx_get_queue() - Returns Tx queue IDs to be used for this Tx frame
  57. * @vdev: DP Virtual device handle
  58. * @nbuf: Buffer pointer
  59. * @queue: queue ids container for nbuf
  60. *
  61. * TX packet queue has 2 instances, software descriptors id and dma ring id
  62. * Based on tx feature and hardware configuration queue id combination could be
  63. * different.
  64. * For example -
  65. * With XPS enabled,all TX descriptor pools and dma ring are assigned per cpu id
  66. * With no XPS,lock based resource protection, Descriptor pool ids are different
  67. * for each vdev, dma ring id will be same as single pdev id
  68. *
  69. * Return: None
  70. */
  71. #ifdef QCA_OL_TX_MULTIQ_SUPPORT
  72. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  73. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  74. {
  75. uint16_t queue_offset = qdf_nbuf_get_queue_mapping(nbuf) & DP_TX_QUEUE_MASK;
  76. queue->desc_pool_id = queue_offset;
  77. queue->ring_id = vdev->pdev->soc->tx_ring_map[queue_offset];
  78. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  79. "%s, pool_id:%d ring_id: %d",
  80. __func__, queue->desc_pool_id, queue->ring_id);
  81. return;
  82. }
  83. #else /* QCA_OL_TX_MULTIQ_SUPPORT */
  84. static inline void dp_tx_get_queue(struct dp_vdev *vdev,
  85. qdf_nbuf_t nbuf, struct dp_tx_queue *queue)
  86. {
  87. /* get flow id */
  88. queue->desc_pool_id = DP_TX_GET_DESC_POOL_ID(vdev);
  89. queue->ring_id = DP_TX_GET_RING_ID(vdev);
  90. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  91. "%s, pool_id:%d ring_id: %d",
  92. __func__, queue->desc_pool_id, queue->ring_id);
  93. return;
  94. }
  95. #endif
  96. #if defined(FEATURE_TSO)
  97. /**
  98. * dp_tx_tso_unmap_segment() - Unmap TSO segment
  99. *
  100. * @soc - core txrx main context
  101. * @seg_desc - tso segment descriptor
  102. * @num_seg_desc - tso number segment descriptor
  103. */
  104. static void dp_tx_tso_unmap_segment(
  105. struct dp_soc *soc,
  106. struct qdf_tso_seg_elem_t *seg_desc,
  107. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  108. {
  109. TSO_DEBUG("%s: Unmap the tso segment", __func__);
  110. if (qdf_unlikely(!seg_desc)) {
  111. DP_TRACE(ERROR, "%s %d TSO desc is NULL!",
  112. __func__, __LINE__);
  113. qdf_assert(0);
  114. } else if (qdf_unlikely(!num_seg_desc)) {
  115. DP_TRACE(ERROR, "%s %d TSO num desc is NULL!",
  116. __func__, __LINE__);
  117. qdf_assert(0);
  118. } else {
  119. bool is_last_seg;
  120. /* no tso segment left to do dma unmap */
  121. if (num_seg_desc->num_seg.tso_cmn_num_seg < 1)
  122. return;
  123. is_last_seg = (num_seg_desc->num_seg.tso_cmn_num_seg == 1) ?
  124. true : false;
  125. qdf_nbuf_unmap_tso_segment(soc->osdev,
  126. seg_desc, is_last_seg);
  127. num_seg_desc->num_seg.tso_cmn_num_seg--;
  128. }
  129. }
  130. /**
  131. * dp_tx_tso_desc_release() - Release the tso segment and tso_cmn_num_seg
  132. * back to the freelist
  133. *
  134. * @soc - soc device handle
  135. * @tx_desc - Tx software descriptor
  136. */
  137. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  138. struct dp_tx_desc_s *tx_desc)
  139. {
  140. TSO_DEBUG("%s: Free the tso descriptor", __func__);
  141. if (qdf_unlikely(!tx_desc->tso_desc)) {
  142. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  143. "%s %d TSO desc is NULL!",
  144. __func__, __LINE__);
  145. qdf_assert(0);
  146. } else if (qdf_unlikely(!tx_desc->tso_num_desc)) {
  147. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  148. "%s %d TSO num desc is NULL!",
  149. __func__, __LINE__);
  150. qdf_assert(0);
  151. } else {
  152. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  153. (struct qdf_tso_num_seg_elem_t *)tx_desc->tso_num_desc;
  154. /* Add the tso num segment into the free list */
  155. if (tso_num_desc->num_seg.tso_cmn_num_seg == 0) {
  156. dp_tso_num_seg_free(soc, tx_desc->pool_id,
  157. tx_desc->tso_num_desc);
  158. tx_desc->tso_num_desc = NULL;
  159. }
  160. /* Add the tso segment into the free list*/
  161. dp_tx_tso_desc_free(soc,
  162. tx_desc->pool_id, tx_desc->tso_desc);
  163. tx_desc->tso_desc = NULL;
  164. }
  165. }
  166. #else
  167. static void dp_tx_tso_unmap_segment(
  168. struct dp_soc *soc,
  169. struct qdf_tso_seg_elem_t *seg_desc,
  170. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  171. {
  172. }
  173. static void dp_tx_tso_desc_release(struct dp_soc *soc,
  174. struct dp_tx_desc_s *tx_desc)
  175. {
  176. }
  177. #endif
  178. /**
  179. * dp_tx_desc_release() - Release Tx Descriptor
  180. * @tx_desc : Tx Descriptor
  181. * @desc_pool_id: Descriptor Pool ID
  182. *
  183. * Deallocate all resources attached to Tx descriptor and free the Tx
  184. * descriptor.
  185. *
  186. * Return:
  187. */
  188. static void
  189. dp_tx_desc_release(struct dp_tx_desc_s *tx_desc, uint8_t desc_pool_id)
  190. {
  191. struct dp_pdev *pdev = tx_desc->pdev;
  192. struct dp_soc *soc;
  193. uint8_t comp_status = 0;
  194. qdf_assert(pdev);
  195. soc = pdev->soc;
  196. if (tx_desc->frm_type == dp_tx_frm_tso)
  197. dp_tx_tso_desc_release(soc, tx_desc);
  198. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG)
  199. dp_tx_ext_desc_free(soc, tx_desc->msdu_ext_desc, desc_pool_id);
  200. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  201. dp_tx_me_free_buf(tx_desc->pdev, tx_desc->me_buffer);
  202. qdf_atomic_dec(&pdev->num_tx_outstanding);
  203. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  204. qdf_atomic_dec(&pdev->num_tx_exception);
  205. if (HAL_TX_COMP_RELEASE_SOURCE_TQM ==
  206. hal_tx_comp_get_buffer_source(&tx_desc->comp))
  207. comp_status = hal_tx_comp_get_release_reason(&tx_desc->comp,
  208. soc->hal_soc);
  209. else
  210. comp_status = HAL_TX_COMP_RELEASE_REASON_FW;
  211. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  212. "Tx Completion Release desc %d status %d outstanding %d",
  213. tx_desc->id, comp_status,
  214. qdf_atomic_read(&pdev->num_tx_outstanding));
  215. dp_tx_desc_free(soc, tx_desc, desc_pool_id);
  216. return;
  217. }
  218. /**
  219. * dp_tx_htt_metadata_prepare() - Prepare HTT metadata for special frames
  220. * @vdev: DP vdev Handle
  221. * @nbuf: skb
  222. *
  223. * Prepares and fills HTT metadata in the frame pre-header for special frames
  224. * that should be transmitted using varying transmit parameters.
  225. * There are 2 VDEV modes that currently needs this special metadata -
  226. * 1) Mesh Mode
  227. * 2) DSRC Mode
  228. *
  229. * Return: HTT metadata size
  230. *
  231. */
  232. static uint8_t dp_tx_prepare_htt_metadata(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  233. uint32_t *meta_data)
  234. {
  235. struct htt_tx_msdu_desc_ext2_t *desc_ext =
  236. (struct htt_tx_msdu_desc_ext2_t *) meta_data;
  237. uint8_t htt_desc_size;
  238. /* Size rounded of multiple of 8 bytes */
  239. uint8_t htt_desc_size_aligned;
  240. uint8_t *hdr = NULL;
  241. /*
  242. * Metadata - HTT MSDU Extension header
  243. */
  244. htt_desc_size = sizeof(struct htt_tx_msdu_desc_ext2_t);
  245. htt_desc_size_aligned = (htt_desc_size + 7) & ~0x7;
  246. if (vdev->mesh_vdev) {
  247. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) <
  248. htt_desc_size_aligned)) {
  249. DP_STATS_INC(vdev,
  250. tx_i.dropped.headroom_insufficient, 1);
  251. return 0;
  252. }
  253. /* Fill and add HTT metaheader */
  254. hdr = qdf_nbuf_push_head(nbuf, htt_desc_size_aligned);
  255. if (hdr == NULL) {
  256. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  257. "Error in filling HTT metadata");
  258. return 0;
  259. }
  260. qdf_mem_copy(hdr, desc_ext, htt_desc_size);
  261. } else if (vdev->opmode == wlan_op_mode_ocb) {
  262. /* Todo - Add support for DSRC */
  263. }
  264. return htt_desc_size_aligned;
  265. }
  266. /**
  267. * dp_tx_prepare_tso_ext_desc() - Prepare MSDU extension descriptor for TSO
  268. * @tso_seg: TSO segment to process
  269. * @ext_desc: Pointer to MSDU extension descriptor
  270. *
  271. * Return: void
  272. */
  273. #if defined(FEATURE_TSO)
  274. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  275. void *ext_desc)
  276. {
  277. uint8_t num_frag;
  278. uint32_t tso_flags;
  279. /*
  280. * Set tso_en, tcp_flags(NS, CWR, ECE, URG, ACK, PSH, RST, SYN, FIN),
  281. * tcp_flag_mask
  282. *
  283. * Checksum enable flags are set in TCL descriptor and not in Extension
  284. * Descriptor (H/W ignores checksum_en flags in MSDU ext descriptor)
  285. */
  286. tso_flags = *(uint32_t *) &tso_seg->tso_flags;
  287. hal_tx_ext_desc_set_tso_flags(ext_desc, tso_flags);
  288. hal_tx_ext_desc_set_msdu_length(ext_desc, tso_seg->tso_flags.l2_len,
  289. tso_seg->tso_flags.ip_len);
  290. hal_tx_ext_desc_set_tcp_seq(ext_desc, tso_seg->tso_flags.tcp_seq_num);
  291. hal_tx_ext_desc_set_ip_id(ext_desc, tso_seg->tso_flags.ip_id);
  292. for (num_frag = 0; num_frag < tso_seg->num_frags; num_frag++) {
  293. uint32_t lo = 0;
  294. uint32_t hi = 0;
  295. qdf_dmaaddr_to_32s(
  296. tso_seg->tso_frags[num_frag].paddr, &lo, &hi);
  297. hal_tx_ext_desc_set_buffer(ext_desc, num_frag, lo, hi,
  298. tso_seg->tso_frags[num_frag].length);
  299. }
  300. return;
  301. }
  302. #else
  303. static void dp_tx_prepare_tso_ext_desc(struct qdf_tso_seg_t *tso_seg,
  304. void *ext_desc)
  305. {
  306. return;
  307. }
  308. #endif
  309. #if defined(FEATURE_TSO)
  310. /**
  311. * dp_tx_free_tso_seg_list() - Loop through the tso segments
  312. * allocated and free them
  313. *
  314. * @soc: soc handle
  315. * @free_seg: list of tso segments
  316. * @msdu_info: msdu descriptor
  317. *
  318. * Return - void
  319. */
  320. static void dp_tx_free_tso_seg_list(
  321. struct dp_soc *soc,
  322. struct qdf_tso_seg_elem_t *free_seg,
  323. struct dp_tx_msdu_info_s *msdu_info)
  324. {
  325. struct qdf_tso_seg_elem_t *next_seg;
  326. while (free_seg) {
  327. next_seg = free_seg->next;
  328. dp_tx_tso_desc_free(soc,
  329. msdu_info->tx_queue.desc_pool_id,
  330. free_seg);
  331. free_seg = next_seg;
  332. }
  333. }
  334. /**
  335. * dp_tx_free_tso_num_seg_list() - Loop through the tso num segments
  336. * allocated and free them
  337. *
  338. * @soc: soc handle
  339. * @free_num_seg: list of tso number segments
  340. * @msdu_info: msdu descriptor
  341. * Return - void
  342. */
  343. static void dp_tx_free_tso_num_seg_list(
  344. struct dp_soc *soc,
  345. struct qdf_tso_num_seg_elem_t *free_num_seg,
  346. struct dp_tx_msdu_info_s *msdu_info)
  347. {
  348. struct qdf_tso_num_seg_elem_t *next_num_seg;
  349. while (free_num_seg) {
  350. next_num_seg = free_num_seg->next;
  351. dp_tso_num_seg_free(soc,
  352. msdu_info->tx_queue.desc_pool_id,
  353. free_num_seg);
  354. free_num_seg = next_num_seg;
  355. }
  356. }
  357. /**
  358. * dp_tx_unmap_tso_seg_list() - Loop through the tso segments
  359. * do dma unmap for each segment
  360. *
  361. * @soc: soc handle
  362. * @free_seg: list of tso segments
  363. * @num_seg_desc: tso number segment descriptor
  364. *
  365. * Return - void
  366. */
  367. static void dp_tx_unmap_tso_seg_list(
  368. struct dp_soc *soc,
  369. struct qdf_tso_seg_elem_t *free_seg,
  370. struct qdf_tso_num_seg_elem_t *num_seg_desc)
  371. {
  372. struct qdf_tso_seg_elem_t *next_seg;
  373. if (qdf_unlikely(!num_seg_desc)) {
  374. DP_TRACE(ERROR, "TSO number seg desc is NULL!");
  375. return;
  376. }
  377. while (free_seg) {
  378. next_seg = free_seg->next;
  379. dp_tx_tso_unmap_segment(soc, free_seg, num_seg_desc);
  380. free_seg = next_seg;
  381. }
  382. }
  383. /**
  384. * dp_tx_free_remaining_tso_desc() - do dma unmap for tso segments if any,
  385. * free the tso segments descriptor and
  386. * tso num segments descriptor
  387. *
  388. * @soc: soc handle
  389. * @msdu_info: msdu descriptor
  390. * @tso_seg_unmap: flag to show if dma unmap is necessary
  391. *
  392. * Return - void
  393. */
  394. static void dp_tx_free_remaining_tso_desc(struct dp_soc *soc,
  395. struct dp_tx_msdu_info_s *msdu_info,
  396. bool tso_seg_unmap)
  397. {
  398. struct qdf_tso_info_t *tso_info = &msdu_info->u.tso_info;
  399. struct qdf_tso_seg_elem_t *free_seg = tso_info->tso_seg_list;
  400. struct qdf_tso_num_seg_elem_t *tso_num_desc =
  401. tso_info->tso_num_seg_list;
  402. /* do dma unmap for each segment */
  403. if (tso_seg_unmap)
  404. dp_tx_unmap_tso_seg_list(soc, free_seg, tso_num_desc);
  405. /* free all tso number segment descriptor though looks only have 1 */
  406. dp_tx_free_tso_num_seg_list(soc, tso_num_desc, msdu_info);
  407. /* free all tso segment descriptor */
  408. dp_tx_free_tso_seg_list(soc, free_seg, msdu_info);
  409. }
  410. /**
  411. * dp_tx_prepare_tso() - Given a jumbo msdu, prepare the TSO info
  412. * @vdev: virtual device handle
  413. * @msdu: network buffer
  414. * @msdu_info: meta data associated with the msdu
  415. *
  416. * Return: QDF_STATUS_SUCCESS success
  417. */
  418. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  419. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  420. {
  421. struct qdf_tso_seg_elem_t *tso_seg;
  422. int num_seg = qdf_nbuf_get_tso_num_seg(msdu);
  423. struct dp_soc *soc = vdev->pdev->soc;
  424. struct qdf_tso_info_t *tso_info;
  425. struct qdf_tso_num_seg_elem_t *tso_num_seg;
  426. tso_info = &msdu_info->u.tso_info;
  427. tso_info->curr_seg = NULL;
  428. tso_info->tso_seg_list = NULL;
  429. tso_info->num_segs = num_seg;
  430. msdu_info->frm_type = dp_tx_frm_tso;
  431. tso_info->tso_num_seg_list = NULL;
  432. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  433. while (num_seg) {
  434. tso_seg = dp_tx_tso_desc_alloc(
  435. soc, msdu_info->tx_queue.desc_pool_id);
  436. if (tso_seg) {
  437. tso_seg->next = tso_info->tso_seg_list;
  438. tso_info->tso_seg_list = tso_seg;
  439. num_seg--;
  440. } else {
  441. DP_TRACE(ERROR, "%s: Failed to alloc tso seg desc",
  442. __func__);
  443. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  444. return QDF_STATUS_E_NOMEM;
  445. }
  446. }
  447. TSO_DEBUG(" %s: num_seg: %d", __func__, num_seg);
  448. tso_num_seg = dp_tso_num_seg_alloc(soc,
  449. msdu_info->tx_queue.desc_pool_id);
  450. if (tso_num_seg) {
  451. tso_num_seg->next = tso_info->tso_num_seg_list;
  452. tso_info->tso_num_seg_list = tso_num_seg;
  453. } else {
  454. DP_TRACE(ERROR, "%s: Failed to alloc - Number of segs desc",
  455. __func__);
  456. dp_tx_free_remaining_tso_desc(soc, msdu_info, false);
  457. return QDF_STATUS_E_NOMEM;
  458. }
  459. msdu_info->num_seg =
  460. qdf_nbuf_get_tso_info(soc->osdev, msdu, tso_info);
  461. TSO_DEBUG(" %s: msdu_info->num_seg: %d", __func__,
  462. msdu_info->num_seg);
  463. if (!(msdu_info->num_seg)) {
  464. /*
  465. * Free allocated TSO seg desc and number seg desc,
  466. * do unmap for segments if dma map has done.
  467. */
  468. DP_TRACE(ERROR, "%s: Failed to get tso info", __func__);
  469. dp_tx_free_remaining_tso_desc(soc, msdu_info, true);
  470. return QDF_STATUS_E_INVAL;
  471. }
  472. tso_info->curr_seg = tso_info->tso_seg_list;
  473. return QDF_STATUS_SUCCESS;
  474. }
  475. #else
  476. static QDF_STATUS dp_tx_prepare_tso(struct dp_vdev *vdev,
  477. qdf_nbuf_t msdu, struct dp_tx_msdu_info_s *msdu_info)
  478. {
  479. return QDF_STATUS_E_NOMEM;
  480. }
  481. #endif
  482. /**
  483. * dp_tx_prepare_ext_desc() - Allocate and prepare MSDU extension descriptor
  484. * @vdev: DP Vdev handle
  485. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  486. * @desc_pool_id: Descriptor Pool ID
  487. *
  488. * Return:
  489. */
  490. static
  491. struct dp_tx_ext_desc_elem_s *dp_tx_prepare_ext_desc(struct dp_vdev *vdev,
  492. struct dp_tx_msdu_info_s *msdu_info, uint8_t desc_pool_id)
  493. {
  494. uint8_t i;
  495. uint8_t cached_ext_desc[HAL_TX_EXT_DESC_WITH_META_DATA];
  496. struct dp_tx_seg_info_s *seg_info;
  497. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  498. struct dp_soc *soc = vdev->pdev->soc;
  499. /* Allocate an extension descriptor */
  500. msdu_ext_desc = dp_tx_ext_desc_alloc(soc, desc_pool_id);
  501. qdf_mem_zero(&cached_ext_desc[0], HAL_TX_EXT_DESC_WITH_META_DATA);
  502. if (!msdu_ext_desc) {
  503. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  504. return NULL;
  505. }
  506. if (msdu_info->exception_fw &&
  507. qdf_unlikely(vdev->mesh_vdev)) {
  508. qdf_mem_copy(&cached_ext_desc[HAL_TX_EXTENSION_DESC_LEN_BYTES],
  509. &msdu_info->meta_data[0],
  510. sizeof(struct htt_tx_msdu_desc_ext2_t));
  511. qdf_atomic_inc(&vdev->pdev->num_tx_exception);
  512. }
  513. switch (msdu_info->frm_type) {
  514. case dp_tx_frm_sg:
  515. case dp_tx_frm_me:
  516. case dp_tx_frm_raw:
  517. seg_info = msdu_info->u.sg_info.curr_seg;
  518. /* Update the buffer pointers in MSDU Extension Descriptor */
  519. for (i = 0; i < seg_info->frag_cnt; i++) {
  520. hal_tx_ext_desc_set_buffer(&cached_ext_desc[0], i,
  521. seg_info->frags[i].paddr_lo,
  522. seg_info->frags[i].paddr_hi,
  523. seg_info->frags[i].len);
  524. }
  525. break;
  526. case dp_tx_frm_tso:
  527. dp_tx_prepare_tso_ext_desc(&msdu_info->u.tso_info.curr_seg->seg,
  528. &cached_ext_desc[0]);
  529. break;
  530. default:
  531. break;
  532. }
  533. QDF_TRACE_HEX_DUMP(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  534. cached_ext_desc, HAL_TX_EXT_DESC_WITH_META_DATA);
  535. hal_tx_ext_desc_sync(&cached_ext_desc[0],
  536. msdu_ext_desc->vaddr);
  537. return msdu_ext_desc;
  538. }
  539. /**
  540. * dp_tx_trace_pkt() - Trace TX packet at DP layer
  541. *
  542. * @skb: skb to be traced
  543. * @msdu_id: msdu_id of the packet
  544. * @vdev_id: vdev_id of the packet
  545. *
  546. * Return: None
  547. */
  548. static void dp_tx_trace_pkt(qdf_nbuf_t skb, uint16_t msdu_id,
  549. uint8_t vdev_id)
  550. {
  551. QDF_NBUF_CB_TX_PACKET_TRACK(skb) = QDF_NBUF_TX_PKT_DATA_TRACK;
  552. QDF_NBUF_CB_TX_DP_TRACE(skb) = 1;
  553. DPTRACE(qdf_dp_trace_ptr(skb,
  554. QDF_DP_TRACE_LI_DP_TX_PACKET_PTR_RECORD,
  555. QDF_TRACE_DEFAULT_PDEV_ID,
  556. qdf_nbuf_data_addr(skb),
  557. sizeof(qdf_nbuf_data(skb)),
  558. msdu_id, vdev_id));
  559. qdf_dp_trace_log_pkt(vdev_id, skb, QDF_TX, QDF_TRACE_DEFAULT_PDEV_ID);
  560. DPTRACE(qdf_dp_trace_data_pkt(skb, QDF_TRACE_DEFAULT_PDEV_ID,
  561. QDF_DP_TRACE_LI_DP_TX_PACKET_RECORD,
  562. msdu_id, QDF_TX));
  563. }
  564. /**
  565. * dp_tx_desc_prepare_single - Allocate and prepare Tx descriptor
  566. * @vdev: DP vdev handle
  567. * @nbuf: skb
  568. * @desc_pool_id: Descriptor pool ID
  569. * @meta_data: Metadata to the fw
  570. * @tx_exc_metadata: Handle that holds exception path metadata
  571. * Allocate and prepare Tx descriptor with msdu information.
  572. *
  573. * Return: Pointer to Tx Descriptor on success,
  574. * NULL on failure
  575. */
  576. static
  577. struct dp_tx_desc_s *dp_tx_prepare_desc_single(struct dp_vdev *vdev,
  578. qdf_nbuf_t nbuf, uint8_t desc_pool_id,
  579. struct dp_tx_msdu_info_s *msdu_info,
  580. struct cdp_tx_exception_metadata *tx_exc_metadata)
  581. {
  582. uint8_t align_pad;
  583. uint8_t is_exception = 0;
  584. uint8_t htt_hdr_size;
  585. qdf_ether_header_t *eh;
  586. struct dp_tx_desc_s *tx_desc;
  587. struct dp_pdev *pdev = vdev->pdev;
  588. struct dp_soc *soc = pdev->soc;
  589. /* Allocate software Tx descriptor */
  590. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  591. if (qdf_unlikely(!tx_desc)) {
  592. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  593. return NULL;
  594. }
  595. /* Flow control/Congestion Control counters */
  596. qdf_atomic_inc(&pdev->num_tx_outstanding);
  597. /* Initialize the SW tx descriptor */
  598. tx_desc->nbuf = nbuf;
  599. tx_desc->frm_type = dp_tx_frm_std;
  600. tx_desc->tx_encap_type = (tx_exc_metadata ?
  601. tx_exc_metadata->tx_encap_type : vdev->tx_encap_type);
  602. tx_desc->vdev = vdev;
  603. tx_desc->pdev = pdev;
  604. tx_desc->msdu_ext_desc = NULL;
  605. tx_desc->pkt_offset = 0;
  606. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  607. /*
  608. * For special modes (vdev_type == ocb or mesh), data frames should be
  609. * transmitted using varying transmit parameters (tx spec) which include
  610. * transmit rate, power, priority, channel, channel bandwidth , nss etc.
  611. * These are filled in HTT MSDU descriptor and sent in frame pre-header.
  612. * These frames are sent as exception packets to firmware.
  613. *
  614. * HW requirement is that metadata should always point to a
  615. * 8-byte aligned address. So we add alignment pad to start of buffer.
  616. * HTT Metadata should be ensured to be multiple of 8-bytes,
  617. * to get 8-byte aligned start address along with align_pad added
  618. *
  619. * |-----------------------------|
  620. * | |
  621. * |-----------------------------| <-----Buffer Pointer Address given
  622. * | | ^ in HW descriptor (aligned)
  623. * | HTT Metadata | |
  624. * | | |
  625. * | | | Packet Offset given in descriptor
  626. * | | |
  627. * |-----------------------------| |
  628. * | Alignment Pad | v
  629. * |-----------------------------| <----- Actual buffer start address
  630. * | SKB Data | (Unaligned)
  631. * | |
  632. * | |
  633. * | |
  634. * | |
  635. * | |
  636. * |-----------------------------|
  637. */
  638. if (qdf_unlikely((msdu_info->exception_fw)) ||
  639. (vdev->opmode == wlan_op_mode_ocb)) {
  640. align_pad = ((unsigned long) qdf_nbuf_data(nbuf)) & 0x7;
  641. if (qdf_unlikely(qdf_nbuf_headroom(nbuf) < align_pad)) {
  642. DP_STATS_INC(vdev,
  643. tx_i.dropped.headroom_insufficient, 1);
  644. goto failure;
  645. }
  646. if (qdf_nbuf_push_head(nbuf, align_pad) == NULL) {
  647. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  648. "qdf_nbuf_push_head failed");
  649. goto failure;
  650. }
  651. htt_hdr_size = dp_tx_prepare_htt_metadata(vdev, nbuf,
  652. msdu_info->meta_data);
  653. if (htt_hdr_size == 0)
  654. goto failure;
  655. tx_desc->pkt_offset = align_pad + htt_hdr_size;
  656. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  657. is_exception = 1;
  658. }
  659. if (qdf_unlikely(QDF_STATUS_SUCCESS !=
  660. qdf_nbuf_map(soc->osdev, nbuf,
  661. QDF_DMA_TO_DEVICE))) {
  662. /* Handle failure */
  663. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  664. "qdf_nbuf_map failed");
  665. DP_STATS_INC(vdev, tx_i.dropped.dma_error, 1);
  666. goto failure;
  667. }
  668. if (qdf_unlikely(vdev->nawds_enabled)) {
  669. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  670. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost)) {
  671. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  672. is_exception = 1;
  673. }
  674. }
  675. #if !TQM_BYPASS_WAR
  676. if (is_exception || tx_exc_metadata)
  677. #endif
  678. {
  679. /* Temporary WAR due to TQM VP issues */
  680. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  681. qdf_atomic_inc(&pdev->num_tx_exception);
  682. }
  683. return tx_desc;
  684. failure:
  685. dp_tx_desc_release(tx_desc, desc_pool_id);
  686. return NULL;
  687. }
  688. /**
  689. * dp_tx_prepare_desc() - Allocate and prepare Tx descriptor for multisegment frame
  690. * @vdev: DP vdev handle
  691. * @nbuf: skb
  692. * @msdu_info: Info to be setup in MSDU descriptor and MSDU extension descriptor
  693. * @desc_pool_id : Descriptor Pool ID
  694. *
  695. * Allocate and prepare Tx descriptor with msdu and fragment descritor
  696. * information. For frames wth fragments, allocate and prepare
  697. * an MSDU extension descriptor
  698. *
  699. * Return: Pointer to Tx Descriptor on success,
  700. * NULL on failure
  701. */
  702. static struct dp_tx_desc_s *dp_tx_prepare_desc(struct dp_vdev *vdev,
  703. qdf_nbuf_t nbuf, struct dp_tx_msdu_info_s *msdu_info,
  704. uint8_t desc_pool_id)
  705. {
  706. struct dp_tx_desc_s *tx_desc;
  707. struct dp_tx_ext_desc_elem_s *msdu_ext_desc;
  708. struct dp_pdev *pdev = vdev->pdev;
  709. struct dp_soc *soc = pdev->soc;
  710. /* Allocate software Tx descriptor */
  711. tx_desc = dp_tx_desc_alloc(soc, desc_pool_id);
  712. if (!tx_desc) {
  713. DP_STATS_INC(vdev, tx_i.dropped.desc_na.num, 1);
  714. return NULL;
  715. }
  716. /* Flow control/Congestion Control counters */
  717. qdf_atomic_inc(&pdev->num_tx_outstanding);
  718. /* Initialize the SW tx descriptor */
  719. tx_desc->nbuf = nbuf;
  720. tx_desc->frm_type = msdu_info->frm_type;
  721. tx_desc->tx_encap_type = vdev->tx_encap_type;
  722. tx_desc->vdev = vdev;
  723. tx_desc->pdev = pdev;
  724. tx_desc->pkt_offset = 0;
  725. tx_desc->tso_desc = msdu_info->u.tso_info.curr_seg;
  726. tx_desc->tso_num_desc = msdu_info->u.tso_info.tso_num_seg_list;
  727. dp_tx_trace_pkt(nbuf, tx_desc->id, vdev->vdev_id);
  728. /* Handle scattered frames - TSO/SG/ME */
  729. /* Allocate and prepare an extension descriptor for scattered frames */
  730. msdu_ext_desc = dp_tx_prepare_ext_desc(vdev, msdu_info, desc_pool_id);
  731. if (!msdu_ext_desc) {
  732. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  733. "%s Tx Extension Descriptor Alloc Fail",
  734. __func__);
  735. goto failure;
  736. }
  737. #if TQM_BYPASS_WAR
  738. /* Temporary WAR due to TQM VP issues */
  739. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  740. qdf_atomic_inc(&pdev->num_tx_exception);
  741. #endif
  742. if (qdf_unlikely(msdu_info->exception_fw))
  743. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  744. tx_desc->msdu_ext_desc = msdu_ext_desc;
  745. tx_desc->flags |= DP_TX_DESC_FLAG_FRAG;
  746. return tx_desc;
  747. failure:
  748. dp_tx_desc_release(tx_desc, desc_pool_id);
  749. return NULL;
  750. }
  751. /**
  752. * dp_tx_prepare_raw() - Prepare RAW packet TX
  753. * @vdev: DP vdev handle
  754. * @nbuf: buffer pointer
  755. * @seg_info: Pointer to Segment info Descriptor to be prepared
  756. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension
  757. * descriptor
  758. *
  759. * Return:
  760. */
  761. static qdf_nbuf_t dp_tx_prepare_raw(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  762. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  763. {
  764. qdf_nbuf_t curr_nbuf = NULL;
  765. uint16_t total_len = 0;
  766. qdf_dma_addr_t paddr;
  767. int32_t i;
  768. int32_t mapped_buf_num = 0;
  769. struct dp_tx_sg_info_s *sg_info = &msdu_info->u.sg_info;
  770. qdf_dot3_qosframe_t *qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  771. DP_STATS_INC_PKT(vdev, tx_i.raw.raw_pkt, 1, qdf_nbuf_len(nbuf));
  772. /* SWAR for HW: Enable WEP bit in the AMSDU frames for RAW mode */
  773. if (vdev->raw_mode_war &&
  774. (qos_wh->i_fc[0] & IEEE80211_FC0_SUBTYPE_QOS))
  775. qos_wh->i_fc[1] |= IEEE80211_FC1_WEP;
  776. for (curr_nbuf = nbuf, i = 0; curr_nbuf;
  777. curr_nbuf = qdf_nbuf_next(curr_nbuf), i++) {
  778. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, curr_nbuf,
  779. QDF_DMA_TO_DEVICE)) {
  780. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  781. "%s dma map error ", __func__);
  782. DP_STATS_INC(vdev, tx_i.raw.dma_map_error, 1);
  783. mapped_buf_num = i;
  784. goto error;
  785. }
  786. paddr = qdf_nbuf_get_frag_paddr(curr_nbuf, 0);
  787. seg_info->frags[i].paddr_lo = paddr;
  788. seg_info->frags[i].paddr_hi = ((uint64_t)paddr >> 32);
  789. seg_info->frags[i].len = qdf_nbuf_len(curr_nbuf);
  790. seg_info->frags[i].vaddr = (void *) curr_nbuf;
  791. total_len += qdf_nbuf_len(curr_nbuf);
  792. }
  793. seg_info->frag_cnt = i;
  794. seg_info->total_len = total_len;
  795. seg_info->next = NULL;
  796. sg_info->curr_seg = seg_info;
  797. msdu_info->frm_type = dp_tx_frm_raw;
  798. msdu_info->num_seg = 1;
  799. return nbuf;
  800. error:
  801. i = 0;
  802. while (nbuf) {
  803. curr_nbuf = nbuf;
  804. if (i < mapped_buf_num) {
  805. qdf_nbuf_unmap(vdev->osdev, curr_nbuf, QDF_DMA_TO_DEVICE);
  806. i++;
  807. }
  808. nbuf = qdf_nbuf_next(nbuf);
  809. qdf_nbuf_free(curr_nbuf);
  810. }
  811. return NULL;
  812. }
  813. /**
  814. * dp_tx_hw_enqueue() - Enqueue to TCL HW for transmit
  815. * @soc: DP Soc Handle
  816. * @vdev: DP vdev handle
  817. * @tx_desc: Tx Descriptor Handle
  818. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  819. * @fw_metadata: Metadata to send to Target Firmware along with frame
  820. * @ring_id: Ring ID of H/W ring to which we enqueue the packet
  821. * @tx_exc_metadata: Handle that holds exception path meta data
  822. *
  823. * Gets the next free TCL HW DMA descriptor and sets up required parameters
  824. * from software Tx descriptor
  825. *
  826. * Return:
  827. */
  828. static QDF_STATUS dp_tx_hw_enqueue(struct dp_soc *soc, struct dp_vdev *vdev,
  829. struct dp_tx_desc_s *tx_desc, uint8_t tid,
  830. uint16_t fw_metadata, uint8_t ring_id,
  831. struct cdp_tx_exception_metadata
  832. *tx_exc_metadata)
  833. {
  834. uint8_t type;
  835. uint16_t length;
  836. void *hal_tx_desc, *hal_tx_desc_cached;
  837. qdf_dma_addr_t dma_addr;
  838. uint8_t cached_desc[HAL_TX_DESC_LEN_BYTES];
  839. enum cdp_sec_type sec_type = (tx_exc_metadata ?
  840. tx_exc_metadata->sec_type : vdev->sec_type);
  841. /* Return Buffer Manager ID */
  842. uint8_t bm_id = ring_id;
  843. void *hal_srng = soc->tcl_data_ring[ring_id].hal_srng;
  844. hal_tx_desc_cached = (void *) cached_desc;
  845. qdf_mem_zero_outline(hal_tx_desc_cached, HAL_TX_DESC_LEN_BYTES);
  846. if (tx_desc->flags & DP_TX_DESC_FLAG_FRAG) {
  847. length = HAL_TX_EXT_DESC_WITH_META_DATA;
  848. type = HAL_TX_BUF_TYPE_EXT_DESC;
  849. dma_addr = tx_desc->msdu_ext_desc->paddr;
  850. } else {
  851. length = qdf_nbuf_len(tx_desc->nbuf) - tx_desc->pkt_offset;
  852. type = HAL_TX_BUF_TYPE_BUFFER;
  853. dma_addr = qdf_nbuf_mapped_paddr_get(tx_desc->nbuf);
  854. }
  855. hal_tx_desc_set_fw_metadata(hal_tx_desc_cached, fw_metadata);
  856. hal_tx_desc_set_buf_addr(hal_tx_desc_cached,
  857. dma_addr, bm_id, tx_desc->id,
  858. type, soc->hal_soc);
  859. if (!dp_tx_is_desc_id_valid(soc, tx_desc->id))
  860. return QDF_STATUS_E_RESOURCES;
  861. hal_tx_desc_set_buf_length(hal_tx_desc_cached, length);
  862. hal_tx_desc_set_buf_offset(hal_tx_desc_cached, tx_desc->pkt_offset);
  863. hal_tx_desc_set_encap_type(hal_tx_desc_cached, tx_desc->tx_encap_type);
  864. hal_tx_desc_set_lmac_id(soc->hal_soc, hal_tx_desc_cached,
  865. vdev->pdev->lmac_id);
  866. hal_tx_desc_set_search_type(soc->hal_soc, hal_tx_desc_cached,
  867. vdev->search_type);
  868. hal_tx_desc_set_search_index(soc->hal_soc, hal_tx_desc_cached,
  869. vdev->bss_ast_hash);
  870. hal_tx_desc_set_dscp_tid_table_id(soc->hal_soc, hal_tx_desc_cached,
  871. vdev->dscp_tid_map_id);
  872. hal_tx_desc_set_encrypt_type(hal_tx_desc_cached,
  873. sec_type_map[sec_type]);
  874. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  875. "%s length:%d , type = %d, dma_addr %llx, offset %d desc id %u",
  876. __func__, length, type, (uint64_t)dma_addr,
  877. tx_desc->pkt_offset, tx_desc->id);
  878. if (tx_desc->flags & DP_TX_DESC_FLAG_TO_FW)
  879. hal_tx_desc_set_to_fw(hal_tx_desc_cached, 1);
  880. hal_tx_desc_set_addr_search_flags(hal_tx_desc_cached,
  881. vdev->hal_desc_addr_search_flags);
  882. /* verify checksum offload configuration*/
  883. if ((wlan_cfg_get_checksum_offload(soc->wlan_cfg_ctx)) &&
  884. ((qdf_nbuf_get_tx_cksum(tx_desc->nbuf) == QDF_NBUF_TX_CKSUM_TCP_UDP)
  885. || qdf_nbuf_is_tso(tx_desc->nbuf))) {
  886. hal_tx_desc_set_l3_checksum_en(hal_tx_desc_cached, 1);
  887. hal_tx_desc_set_l4_checksum_en(hal_tx_desc_cached, 1);
  888. }
  889. if (tid != HTT_TX_EXT_TID_INVALID)
  890. hal_tx_desc_set_hlos_tid(hal_tx_desc_cached, tid);
  891. if (tx_desc->flags & DP_TX_DESC_FLAG_MESH)
  892. hal_tx_desc_set_mesh_en(hal_tx_desc_cached, 1);
  893. /* Sync cached descriptor with HW */
  894. hal_tx_desc = hal_srng_src_get_next(soc->hal_soc, hal_srng);
  895. if (!hal_tx_desc) {
  896. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  897. "%s TCL ring full ring_id:%d", __func__, ring_id);
  898. DP_STATS_INC(soc, tx.tcl_ring_full[ring_id], 1);
  899. DP_STATS_INC(vdev, tx_i.dropped.enqueue_fail, 1);
  900. return QDF_STATUS_E_RESOURCES;
  901. }
  902. tx_desc->flags |= DP_TX_DESC_FLAG_QUEUED_TX;
  903. hal_tx_desc_sync(hal_tx_desc_cached, hal_tx_desc);
  904. DP_STATS_INC_PKT(vdev, tx_i.processed, 1, length);
  905. return QDF_STATUS_SUCCESS;
  906. }
  907. /**
  908. * dp_cce_classify() - Classify the frame based on CCE rules
  909. * @vdev: DP vdev handle
  910. * @nbuf: skb
  911. *
  912. * Classify frames based on CCE rules
  913. * Return: bool( true if classified,
  914. * else false)
  915. */
  916. static bool dp_cce_classify(struct dp_vdev *vdev, qdf_nbuf_t nbuf)
  917. {
  918. qdf_ether_header_t *eh = NULL;
  919. uint16_t ether_type;
  920. qdf_llc_t *llcHdr;
  921. qdf_nbuf_t nbuf_clone = NULL;
  922. qdf_dot3_qosframe_t *qos_wh = NULL;
  923. /* for mesh packets don't do any classification */
  924. if (qdf_unlikely(vdev->mesh_vdev))
  925. return false;
  926. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  927. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  928. ether_type = eh->ether_type;
  929. llcHdr = (qdf_llc_t *)(nbuf->data +
  930. sizeof(qdf_ether_header_t));
  931. } else {
  932. qos_wh = (qdf_dot3_qosframe_t *) nbuf->data;
  933. /* For encrypted packets don't do any classification */
  934. if (qdf_unlikely(qos_wh->i_fc[1] & IEEE80211_FC1_WEP))
  935. return false;
  936. if (qdf_unlikely(qos_wh->i_fc[0] & QDF_IEEE80211_FC0_SUBTYPE_QOS)) {
  937. if (qdf_unlikely(
  938. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_TODS &&
  939. qos_wh->i_fc[1] & QDF_IEEE80211_FC1_FROMDS)) {
  940. ether_type = *(uint16_t *)(nbuf->data
  941. + QDF_IEEE80211_4ADDR_HDR_LEN
  942. + sizeof(qdf_llc_t)
  943. - sizeof(ether_type));
  944. llcHdr = (qdf_llc_t *)(nbuf->data +
  945. QDF_IEEE80211_4ADDR_HDR_LEN);
  946. } else {
  947. ether_type = *(uint16_t *)(nbuf->data
  948. + QDF_IEEE80211_3ADDR_HDR_LEN
  949. + sizeof(qdf_llc_t)
  950. - sizeof(ether_type));
  951. llcHdr = (qdf_llc_t *)(nbuf->data +
  952. QDF_IEEE80211_3ADDR_HDR_LEN);
  953. }
  954. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr)
  955. && (ether_type ==
  956. qdf_htons(QDF_NBUF_TRAC_EAPOL_ETH_TYPE)))) {
  957. DP_STATS_INC(vdev, tx_i.cce_classified_raw, 1);
  958. return true;
  959. }
  960. }
  961. return false;
  962. }
  963. if (qdf_unlikely(DP_FRAME_IS_SNAP(llcHdr))) {
  964. ether_type = *(uint16_t *)(nbuf->data + 2*ETHER_ADDR_LEN +
  965. sizeof(*llcHdr));
  966. nbuf_clone = qdf_nbuf_clone(nbuf);
  967. if (qdf_unlikely(nbuf_clone)) {
  968. qdf_nbuf_pull_head(nbuf_clone, sizeof(*llcHdr));
  969. if (ether_type == htons(ETHERTYPE_VLAN)) {
  970. qdf_nbuf_pull_head(nbuf_clone,
  971. sizeof(qdf_net_vlanhdr_t));
  972. }
  973. }
  974. } else {
  975. if (ether_type == htons(ETHERTYPE_VLAN)) {
  976. nbuf_clone = qdf_nbuf_clone(nbuf);
  977. if (qdf_unlikely(nbuf_clone)) {
  978. qdf_nbuf_pull_head(nbuf_clone,
  979. sizeof(qdf_net_vlanhdr_t));
  980. }
  981. }
  982. }
  983. if (qdf_unlikely(nbuf_clone))
  984. nbuf = nbuf_clone;
  985. if (qdf_unlikely(qdf_nbuf_is_ipv4_eapol_pkt(nbuf)
  986. || qdf_nbuf_is_ipv4_arp_pkt(nbuf)
  987. || qdf_nbuf_is_ipv4_wapi_pkt(nbuf)
  988. || qdf_nbuf_is_ipv4_tdls_pkt(nbuf)
  989. || (qdf_nbuf_is_ipv4_pkt(nbuf)
  990. && qdf_nbuf_is_ipv4_dhcp_pkt(nbuf))
  991. || (qdf_nbuf_is_ipv6_pkt(nbuf) &&
  992. qdf_nbuf_is_ipv6_dhcp_pkt(nbuf)))) {
  993. if (qdf_unlikely(nbuf_clone != NULL))
  994. qdf_nbuf_free(nbuf_clone);
  995. return true;
  996. }
  997. if (qdf_unlikely(nbuf_clone != NULL))
  998. qdf_nbuf_free(nbuf_clone);
  999. return false;
  1000. }
  1001. /**
  1002. * dp_tx_classify_tid() - Obtain TID to be used for this frame
  1003. * @vdev: DP vdev handle
  1004. * @nbuf: skb
  1005. *
  1006. * Extract the DSCP or PCP information from frame and map into TID value.
  1007. * Software based TID classification is required when more than 2 DSCP-TID
  1008. * mapping tables are needed.
  1009. * Hardware supports 2 DSCP-TID mapping tables
  1010. *
  1011. * Return: void
  1012. */
  1013. static void dp_tx_classify_tid(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1014. struct dp_tx_msdu_info_s *msdu_info)
  1015. {
  1016. uint8_t tos = 0, dscp_tid_override = 0;
  1017. uint8_t *hdr_ptr, *L3datap;
  1018. uint8_t is_mcast = 0;
  1019. qdf_ether_header_t *eh = NULL;
  1020. qdf_ethervlan_header_t *evh = NULL;
  1021. uint16_t ether_type;
  1022. qdf_llc_t *llcHdr;
  1023. struct dp_pdev *pdev = (struct dp_pdev *)vdev->pdev;
  1024. DP_TX_TID_OVERRIDE(msdu_info, nbuf);
  1025. if (pdev->soc && vdev->dscp_tid_map_id < pdev->soc->num_hw_dscp_tid_map)
  1026. return;
  1027. /* for mesh packets don't do any classification */
  1028. if (qdf_unlikely(vdev->mesh_vdev))
  1029. return;
  1030. if (qdf_likely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1031. eh = (qdf_ether_header_t *)nbuf->data;
  1032. hdr_ptr = eh->ether_dhost;
  1033. L3datap = hdr_ptr + sizeof(qdf_ether_header_t);
  1034. } else {
  1035. qdf_dot3_qosframe_t *qos_wh =
  1036. (qdf_dot3_qosframe_t *) nbuf->data;
  1037. msdu_info->tid = qos_wh->i_fc[0] & DP_FC0_SUBTYPE_QOS ?
  1038. qos_wh->i_qos[0] & DP_QOS_TID : 0;
  1039. return;
  1040. }
  1041. is_mcast = DP_FRAME_IS_MULTICAST(hdr_ptr);
  1042. ether_type = eh->ether_type;
  1043. llcHdr = (qdf_llc_t *)(nbuf->data + sizeof(qdf_ether_header_t));
  1044. /*
  1045. * Check if packet is dot3 or eth2 type.
  1046. */
  1047. if (DP_FRAME_IS_LLC(ether_type) && DP_FRAME_IS_SNAP(llcHdr)) {
  1048. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN +
  1049. sizeof(*llcHdr));
  1050. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1051. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t) +
  1052. sizeof(*llcHdr);
  1053. ether_type = (uint16_t)*(nbuf->data + 2*ETHER_ADDR_LEN
  1054. + sizeof(*llcHdr) +
  1055. sizeof(qdf_net_vlanhdr_t));
  1056. } else {
  1057. L3datap = hdr_ptr + sizeof(qdf_ether_header_t) +
  1058. sizeof(*llcHdr);
  1059. }
  1060. } else {
  1061. if (ether_type == htons(ETHERTYPE_VLAN)) {
  1062. evh = (qdf_ethervlan_header_t *) eh;
  1063. ether_type = evh->ether_type;
  1064. L3datap = hdr_ptr + sizeof(qdf_ethervlan_header_t);
  1065. }
  1066. }
  1067. /*
  1068. * Find priority from IP TOS DSCP field
  1069. */
  1070. if (qdf_nbuf_is_ipv4_pkt(nbuf)) {
  1071. qdf_net_iphdr_t *ip = (qdf_net_iphdr_t *) L3datap;
  1072. if (qdf_nbuf_is_ipv4_dhcp_pkt(nbuf)) {
  1073. /* Only for unicast frames */
  1074. if (!is_mcast) {
  1075. /* send it on VO queue */
  1076. msdu_info->tid = DP_VO_TID;
  1077. }
  1078. } else {
  1079. /*
  1080. * IP frame: exclude ECN bits 0-1 and map DSCP bits 2-7
  1081. * from TOS byte.
  1082. */
  1083. tos = ip->ip_tos;
  1084. dscp_tid_override = 1;
  1085. }
  1086. } else if (qdf_nbuf_is_ipv6_pkt(nbuf)) {
  1087. /* TODO
  1088. * use flowlabel
  1089. *igmpmld cases to be handled in phase 2
  1090. */
  1091. unsigned long ver_pri_flowlabel;
  1092. unsigned long pri;
  1093. ver_pri_flowlabel = *(unsigned long *) L3datap;
  1094. pri = (ntohl(ver_pri_flowlabel) & IPV6_FLOWINFO_PRIORITY) >>
  1095. DP_IPV6_PRIORITY_SHIFT;
  1096. tos = pri;
  1097. dscp_tid_override = 1;
  1098. } else if (qdf_nbuf_is_ipv4_eapol_pkt(nbuf))
  1099. msdu_info->tid = DP_VO_TID;
  1100. else if (qdf_nbuf_is_ipv4_arp_pkt(nbuf)) {
  1101. /* Only for unicast frames */
  1102. if (!is_mcast) {
  1103. /* send ucast arp on VO queue */
  1104. msdu_info->tid = DP_VO_TID;
  1105. }
  1106. }
  1107. /*
  1108. * Assign all MCAST packets to BE
  1109. */
  1110. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1111. if (is_mcast) {
  1112. tos = 0;
  1113. dscp_tid_override = 1;
  1114. }
  1115. }
  1116. if (dscp_tid_override == 1) {
  1117. tos = (tos >> DP_IP_DSCP_SHIFT) & DP_IP_DSCP_MASK;
  1118. msdu_info->tid = pdev->dscp_tid_map[vdev->dscp_tid_map_id][tos];
  1119. }
  1120. return;
  1121. }
  1122. #ifdef FEATURE_WLAN_TDLS
  1123. /**
  1124. * dp_tx_update_tdls_flags() - Update descriptor flags for TDLS frame
  1125. * @tx_desc: TX descriptor
  1126. *
  1127. * Return: None
  1128. */
  1129. static void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1130. {
  1131. if (tx_desc->vdev) {
  1132. if (tx_desc->vdev->is_tdls_frame) {
  1133. tx_desc->flags |= DP_TX_DESC_FLAG_TDLS_FRAME;
  1134. tx_desc->vdev->is_tdls_frame = false;
  1135. }
  1136. }
  1137. }
  1138. /**
  1139. * dp_non_std_tx_comp_free_buff() - Free the non std tx packet buffer
  1140. * @tx_desc: TX descriptor
  1141. * @vdev: datapath vdev handle
  1142. *
  1143. * Return: None
  1144. */
  1145. static void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1146. struct dp_vdev *vdev)
  1147. {
  1148. struct hal_tx_completion_status ts = {0};
  1149. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1150. hal_tx_comp_get_status(&tx_desc->comp, &ts, vdev->pdev->soc->hal_soc);
  1151. if (vdev->tx_non_std_data_callback.func) {
  1152. qdf_nbuf_set_next(tx_desc->nbuf, NULL);
  1153. vdev->tx_non_std_data_callback.func(
  1154. vdev->tx_non_std_data_callback.ctxt,
  1155. nbuf, ts.status);
  1156. return;
  1157. }
  1158. }
  1159. #else
  1160. static inline void dp_tx_update_tdls_flags(struct dp_tx_desc_s *tx_desc)
  1161. {
  1162. }
  1163. static inline void dp_non_std_tx_comp_free_buff(struct dp_tx_desc_s *tx_desc,
  1164. struct dp_vdev *vdev)
  1165. {
  1166. }
  1167. #endif
  1168. /**
  1169. * dp_tx_send_msdu_single() - Setup descriptor and enqueue single MSDU to TCL
  1170. * @vdev: DP vdev handle
  1171. * @nbuf: skb
  1172. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1173. * @meta_data: Metadata to the fw
  1174. * @tx_q: Tx queue to be used for this Tx frame
  1175. * @peer_id: peer_id of the peer in case of NAWDS frames
  1176. * @tx_exc_metadata: Handle that holds exception path metadata
  1177. *
  1178. * Return: NULL on success,
  1179. * nbuf when it fails to send
  1180. */
  1181. static qdf_nbuf_t dp_tx_send_msdu_single(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1182. struct dp_tx_msdu_info_s *msdu_info, uint16_t peer_id,
  1183. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1184. {
  1185. struct dp_pdev *pdev = vdev->pdev;
  1186. struct dp_soc *soc = pdev->soc;
  1187. struct dp_tx_desc_s *tx_desc;
  1188. QDF_STATUS status;
  1189. struct dp_tx_queue *tx_q = &(msdu_info->tx_queue);
  1190. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  1191. uint16_t htt_tcl_metadata = 0;
  1192. uint8_t tid = msdu_info->tid;
  1193. /* Setup Tx descriptor for an MSDU, and MSDU extension descriptor */
  1194. tx_desc = dp_tx_prepare_desc_single(vdev, nbuf, tx_q->desc_pool_id,
  1195. msdu_info, tx_exc_metadata);
  1196. if (!tx_desc) {
  1197. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1198. "%s Tx_desc prepare Fail vdev %pK queue %d",
  1199. __func__, vdev, tx_q->desc_pool_id);
  1200. return nbuf;
  1201. }
  1202. if (qdf_unlikely(soc->cce_disable)) {
  1203. if (dp_cce_classify(vdev, nbuf) == true) {
  1204. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1205. tid = DP_VO_TID;
  1206. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1207. }
  1208. }
  1209. dp_tx_update_tdls_flags(tx_desc);
  1210. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1211. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1212. "%s %d : HAL RING Access Failed -- %pK",
  1213. __func__, __LINE__, hal_srng);
  1214. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  1215. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1216. qdf_nbuf_unmap(vdev->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1217. goto fail_return;
  1218. }
  1219. if (qdf_unlikely(peer_id == DP_INVALID_PEER)) {
  1220. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1221. HTT_TX_TCL_METADATA_HOST_INSPECTED_SET(htt_tcl_metadata, 1);
  1222. } else if (qdf_unlikely(peer_id != HTT_INVALID_PEER)) {
  1223. HTT_TX_TCL_METADATA_TYPE_SET(htt_tcl_metadata,
  1224. HTT_TCL_METADATA_TYPE_PEER_BASED);
  1225. HTT_TX_TCL_METADATA_PEER_ID_SET(htt_tcl_metadata,
  1226. peer_id);
  1227. } else
  1228. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1229. if (msdu_info->exception_fw) {
  1230. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1231. }
  1232. /* Enqueue the Tx MSDU descriptor to HW for transmit */
  1233. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, tid,
  1234. htt_tcl_metadata, tx_q->ring_id, tx_exc_metadata);
  1235. if (status != QDF_STATUS_SUCCESS) {
  1236. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1237. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1238. __func__, tx_desc, tx_q->ring_id);
  1239. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1240. qdf_nbuf_unmap(vdev->osdev, nbuf, QDF_DMA_TO_DEVICE);
  1241. goto fail_return;
  1242. }
  1243. nbuf = NULL;
  1244. fail_return:
  1245. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1246. hal_srng_access_end(soc->hal_soc, hal_srng);
  1247. hif_pm_runtime_put(soc->hif_handle);
  1248. } else {
  1249. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1250. }
  1251. return nbuf;
  1252. }
  1253. /**
  1254. * dp_tx_send_msdu_multiple() - Enqueue multiple MSDUs
  1255. * @vdev: DP vdev handle
  1256. * @nbuf: skb
  1257. * @msdu_info: MSDU info to be setup in MSDU extension descriptor
  1258. *
  1259. * Prepare descriptors for multiple MSDUs (TSO segments) and enqueue to TCL
  1260. *
  1261. * Return: NULL on success,
  1262. * nbuf when it fails to send
  1263. */
  1264. #if QDF_LOCK_STATS
  1265. static noinline
  1266. #else
  1267. static
  1268. #endif
  1269. qdf_nbuf_t dp_tx_send_msdu_multiple(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1270. struct dp_tx_msdu_info_s *msdu_info)
  1271. {
  1272. uint8_t i;
  1273. struct dp_pdev *pdev = vdev->pdev;
  1274. struct dp_soc *soc = pdev->soc;
  1275. struct dp_tx_desc_s *tx_desc;
  1276. bool is_cce_classified = false;
  1277. QDF_STATUS status;
  1278. uint16_t htt_tcl_metadata = 0;
  1279. struct dp_tx_queue *tx_q = &msdu_info->tx_queue;
  1280. void *hal_srng = soc->tcl_data_ring[tx_q->ring_id].hal_srng;
  1281. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  1282. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1283. "%s %d : HAL RING Access Failed -- %pK",
  1284. __func__, __LINE__, hal_srng);
  1285. DP_STATS_INC(vdev, tx_i.dropped.ring_full, 1);
  1286. return nbuf;
  1287. }
  1288. if (qdf_unlikely(soc->cce_disable)) {
  1289. is_cce_classified = dp_cce_classify(vdev, nbuf);
  1290. if (is_cce_classified) {
  1291. DP_STATS_INC(vdev, tx_i.cce_classified, 1);
  1292. msdu_info->tid = DP_VO_TID;
  1293. }
  1294. }
  1295. if (msdu_info->frm_type == dp_tx_frm_me)
  1296. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1297. i = 0;
  1298. /* Print statement to track i and num_seg */
  1299. /*
  1300. * For each segment (maps to 1 MSDU) , prepare software and hardware
  1301. * descriptors using information in msdu_info
  1302. */
  1303. while (i < msdu_info->num_seg) {
  1304. /*
  1305. * Setup Tx descriptor for an MSDU, and MSDU extension
  1306. * descriptor
  1307. */
  1308. tx_desc = dp_tx_prepare_desc(vdev, nbuf, msdu_info,
  1309. tx_q->desc_pool_id);
  1310. if (!tx_desc) {
  1311. if (msdu_info->frm_type == dp_tx_frm_me) {
  1312. dp_tx_me_free_buf(pdev,
  1313. (void *)(msdu_info->u.sg_info
  1314. .curr_seg->frags[0].vaddr));
  1315. }
  1316. goto done;
  1317. }
  1318. if (msdu_info->frm_type == dp_tx_frm_me) {
  1319. tx_desc->me_buffer =
  1320. msdu_info->u.sg_info.curr_seg->frags[0].vaddr;
  1321. tx_desc->flags |= DP_TX_DESC_FLAG_ME;
  1322. }
  1323. if (is_cce_classified)
  1324. tx_desc->flags |= DP_TX_DESC_FLAG_TO_FW;
  1325. htt_tcl_metadata = vdev->htt_tcl_metadata;
  1326. if (msdu_info->exception_fw) {
  1327. HTT_TX_TCL_METADATA_VALID_HTT_SET(htt_tcl_metadata, 1);
  1328. }
  1329. /*
  1330. * Enqueue the Tx MSDU descriptor to HW for transmit
  1331. */
  1332. status = dp_tx_hw_enqueue(soc, vdev, tx_desc, msdu_info->tid,
  1333. htt_tcl_metadata, tx_q->ring_id, NULL);
  1334. if (status != QDF_STATUS_SUCCESS) {
  1335. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1336. "%s Tx_hw_enqueue Fail tx_desc %pK queue %d",
  1337. __func__, tx_desc, tx_q->ring_id);
  1338. if (tx_desc->flags & DP_TX_DESC_FLAG_ME)
  1339. dp_tx_me_free_buf(pdev, tx_desc->me_buffer);
  1340. dp_tx_desc_release(tx_desc, tx_q->desc_pool_id);
  1341. goto done;
  1342. }
  1343. /*
  1344. * TODO
  1345. * if tso_info structure can be modified to have curr_seg
  1346. * as first element, following 2 blocks of code (for TSO and SG)
  1347. * can be combined into 1
  1348. */
  1349. /*
  1350. * For frames with multiple segments (TSO, ME), jump to next
  1351. * segment.
  1352. */
  1353. if (msdu_info->frm_type == dp_tx_frm_tso) {
  1354. if (msdu_info->u.tso_info.curr_seg->next) {
  1355. msdu_info->u.tso_info.curr_seg =
  1356. msdu_info->u.tso_info.curr_seg->next;
  1357. /*
  1358. * If this is a jumbo nbuf, then increment the number of
  1359. * nbuf users for each additional segment of the msdu.
  1360. * This will ensure that the skb is freed only after
  1361. * receiving tx completion for all segments of an nbuf
  1362. */
  1363. qdf_nbuf_inc_users(nbuf);
  1364. /* Check with MCL if this is needed */
  1365. /* nbuf = msdu_info->u.tso_info.curr_seg->nbuf; */
  1366. }
  1367. }
  1368. /*
  1369. * For Multicast-Unicast converted packets,
  1370. * each converted frame (for a client) is represented as
  1371. * 1 segment
  1372. */
  1373. if ((msdu_info->frm_type == dp_tx_frm_sg) ||
  1374. (msdu_info->frm_type == dp_tx_frm_me)) {
  1375. if (msdu_info->u.sg_info.curr_seg->next) {
  1376. msdu_info->u.sg_info.curr_seg =
  1377. msdu_info->u.sg_info.curr_seg->next;
  1378. nbuf = msdu_info->u.sg_info.curr_seg->nbuf;
  1379. }
  1380. }
  1381. i++;
  1382. }
  1383. nbuf = NULL;
  1384. done:
  1385. if (hif_pm_runtime_get(soc->hif_handle) == 0) {
  1386. hal_srng_access_end(soc->hal_soc, hal_srng);
  1387. hif_pm_runtime_put(soc->hif_handle);
  1388. } else {
  1389. hal_srng_access_end_reap(soc->hal_soc, hal_srng);
  1390. }
  1391. return nbuf;
  1392. }
  1393. /**
  1394. * dp_tx_prepare_sg()- Extract SG info from NBUF and prepare msdu_info
  1395. * for SG frames
  1396. * @vdev: DP vdev handle
  1397. * @nbuf: skb
  1398. * @seg_info: Pointer to Segment info Descriptor to be prepared
  1399. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1400. *
  1401. * Return: NULL on success,
  1402. * nbuf when it fails to send
  1403. */
  1404. static qdf_nbuf_t dp_tx_prepare_sg(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1405. struct dp_tx_seg_info_s *seg_info, struct dp_tx_msdu_info_s *msdu_info)
  1406. {
  1407. uint32_t cur_frag, nr_frags;
  1408. qdf_dma_addr_t paddr;
  1409. struct dp_tx_sg_info_s *sg_info;
  1410. sg_info = &msdu_info->u.sg_info;
  1411. nr_frags = qdf_nbuf_get_nr_frags(nbuf);
  1412. if (QDF_STATUS_SUCCESS != qdf_nbuf_map(vdev->osdev, nbuf,
  1413. QDF_DMA_TO_DEVICE)) {
  1414. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1415. "dma map error");
  1416. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1417. qdf_nbuf_free(nbuf);
  1418. return NULL;
  1419. }
  1420. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1421. seg_info->frags[0].paddr_lo = paddr;
  1422. seg_info->frags[0].paddr_hi = ((uint64_t) paddr) >> 32;
  1423. seg_info->frags[0].len = qdf_nbuf_headlen(nbuf);
  1424. seg_info->frags[0].vaddr = (void *) nbuf;
  1425. for (cur_frag = 0; cur_frag < nr_frags; cur_frag++) {
  1426. if (QDF_STATUS_E_FAILURE == qdf_nbuf_frag_map(vdev->osdev,
  1427. nbuf, 0, QDF_DMA_TO_DEVICE, cur_frag)) {
  1428. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1429. "frag dma map error");
  1430. DP_STATS_INC(vdev, tx_i.sg.dma_map_error, 1);
  1431. qdf_nbuf_free(nbuf);
  1432. return NULL;
  1433. }
  1434. paddr = qdf_nbuf_get_frag_paddr(nbuf, 0);
  1435. seg_info->frags[cur_frag + 1].paddr_lo = paddr;
  1436. seg_info->frags[cur_frag + 1].paddr_hi =
  1437. ((uint64_t) paddr) >> 32;
  1438. seg_info->frags[cur_frag + 1].len =
  1439. qdf_nbuf_get_frag_size(nbuf, cur_frag);
  1440. }
  1441. seg_info->frag_cnt = (cur_frag + 1);
  1442. seg_info->total_len = qdf_nbuf_len(nbuf);
  1443. seg_info->next = NULL;
  1444. sg_info->curr_seg = seg_info;
  1445. msdu_info->frm_type = dp_tx_frm_sg;
  1446. msdu_info->num_seg = 1;
  1447. return nbuf;
  1448. }
  1449. #ifdef MESH_MODE_SUPPORT
  1450. /**
  1451. * dp_tx_extract_mesh_meta_data()- Extract mesh meta hdr info from nbuf
  1452. and prepare msdu_info for mesh frames.
  1453. * @vdev: DP vdev handle
  1454. * @nbuf: skb
  1455. * @msdu_info: MSDU info to be setup in MSDU descriptor and MSDU extension desc.
  1456. *
  1457. * Return: NULL on failure,
  1458. * nbuf when extracted successfully
  1459. */
  1460. static
  1461. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1462. struct dp_tx_msdu_info_s *msdu_info)
  1463. {
  1464. struct meta_hdr_s *mhdr;
  1465. struct htt_tx_msdu_desc_ext2_t *meta_data =
  1466. (struct htt_tx_msdu_desc_ext2_t *)&msdu_info->meta_data[0];
  1467. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1468. if (CB_FTYPE_MESH_TX_INFO != qdf_nbuf_get_tx_ftype(nbuf)) {
  1469. msdu_info->exception_fw = 0;
  1470. goto remove_meta_hdr;
  1471. }
  1472. msdu_info->exception_fw = 1;
  1473. qdf_mem_zero(meta_data, sizeof(struct htt_tx_msdu_desc_ext2_t));
  1474. meta_data->host_tx_desc_pool = 1;
  1475. meta_data->update_peer_cache = 1;
  1476. meta_data->learning_frame = 1;
  1477. if (!(mhdr->flags & METAHDR_FLAG_AUTO_RATE)) {
  1478. meta_data->power = mhdr->power;
  1479. meta_data->mcs_mask = 1 << mhdr->rate_info[0].mcs;
  1480. meta_data->nss_mask = 1 << mhdr->rate_info[0].nss;
  1481. meta_data->pream_type = mhdr->rate_info[0].preamble_type;
  1482. meta_data->retry_limit = mhdr->rate_info[0].max_tries;
  1483. meta_data->dyn_bw = 1;
  1484. meta_data->valid_pwr = 1;
  1485. meta_data->valid_mcs_mask = 1;
  1486. meta_data->valid_nss_mask = 1;
  1487. meta_data->valid_preamble_type = 1;
  1488. meta_data->valid_retries = 1;
  1489. meta_data->valid_bw_info = 1;
  1490. }
  1491. if (mhdr->flags & METAHDR_FLAG_NOENCRYPT) {
  1492. meta_data->encrypt_type = 0;
  1493. meta_data->valid_encrypt_type = 1;
  1494. meta_data->learning_frame = 0;
  1495. }
  1496. meta_data->valid_key_flags = 1;
  1497. meta_data->key_flags = (mhdr->keyix & 0x3);
  1498. remove_meta_hdr:
  1499. if (qdf_nbuf_pull_head(nbuf, sizeof(struct meta_hdr_s)) == NULL) {
  1500. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1501. "qdf_nbuf_pull_head failed");
  1502. qdf_nbuf_free(nbuf);
  1503. return NULL;
  1504. }
  1505. msdu_info->tid = qdf_nbuf_get_priority(nbuf);
  1506. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO_HIGH,
  1507. "%s , Meta hdr %0x %0x %0x %0x %0x %0x"
  1508. " tid %d to_fw %d",
  1509. __func__, msdu_info->meta_data[0],
  1510. msdu_info->meta_data[1],
  1511. msdu_info->meta_data[2],
  1512. msdu_info->meta_data[3],
  1513. msdu_info->meta_data[4],
  1514. msdu_info->meta_data[5],
  1515. msdu_info->tid, msdu_info->exception_fw);
  1516. return nbuf;
  1517. }
  1518. #else
  1519. static
  1520. qdf_nbuf_t dp_tx_extract_mesh_meta_data(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1521. struct dp_tx_msdu_info_s *msdu_info)
  1522. {
  1523. return nbuf;
  1524. }
  1525. #endif
  1526. #ifdef DP_FEATURE_NAWDS_TX
  1527. /**
  1528. * dp_tx_prepare_nawds(): Tramit NAWDS frames
  1529. * @vdev: dp_vdev handle
  1530. * @nbuf: skb
  1531. * @tid: TID from HLOS for overriding default DSCP-TID mapping
  1532. * @tx_q: Tx queue to be used for this Tx frame
  1533. * @meta_data: Meta date for mesh
  1534. * @peer_id: peer_id of the peer in case of NAWDS frames
  1535. *
  1536. * return: NULL on success nbuf on failure
  1537. */
  1538. static qdf_nbuf_t dp_tx_prepare_nawds(struct dp_vdev *vdev, qdf_nbuf_t nbuf,
  1539. struct dp_tx_msdu_info_s *msdu_info)
  1540. {
  1541. struct dp_peer *peer = NULL;
  1542. struct dp_soc *soc = vdev->pdev->soc;
  1543. struct dp_ast_entry *ast_entry = NULL;
  1544. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1545. uint16_t peer_id = HTT_INVALID_PEER;
  1546. struct dp_peer *sa_peer = NULL;
  1547. qdf_nbuf_t nbuf_copy;
  1548. qdf_spin_lock_bh(&(soc->ast_lock));
  1549. ast_entry = dp_peer_ast_hash_find_by_pdevid
  1550. (soc,
  1551. (uint8_t *)(eh->ether_shost),
  1552. vdev->pdev->pdev_id);
  1553. if (ast_entry)
  1554. sa_peer = ast_entry->peer;
  1555. qdf_spin_unlock_bh(&(soc->ast_lock));
  1556. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1557. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1558. (peer->nawds_enabled)) {
  1559. if (sa_peer == peer) {
  1560. QDF_TRACE(QDF_MODULE_ID_DP,
  1561. QDF_TRACE_LEVEL_DEBUG,
  1562. " %s: broadcast multicast packet",
  1563. __func__);
  1564. DP_STATS_INC(peer, tx.nawds_mcast_drop, 1);
  1565. continue;
  1566. }
  1567. nbuf_copy = qdf_nbuf_copy(nbuf);
  1568. if (!nbuf_copy) {
  1569. QDF_TRACE(QDF_MODULE_ID_DP,
  1570. QDF_TRACE_LEVEL_ERROR,
  1571. "nbuf copy failed");
  1572. }
  1573. peer_id = peer->peer_ids[0];
  1574. nbuf_copy = dp_tx_send_msdu_single(vdev, nbuf_copy,
  1575. msdu_info, peer_id, NULL);
  1576. if (nbuf_copy != NULL) {
  1577. qdf_nbuf_free(nbuf_copy);
  1578. continue;
  1579. }
  1580. DP_STATS_INC_PKT(peer, tx.nawds_mcast,
  1581. 1, qdf_nbuf_len(nbuf));
  1582. }
  1583. }
  1584. if (peer_id == HTT_INVALID_PEER)
  1585. return nbuf;
  1586. return NULL;
  1587. }
  1588. #endif
  1589. /**
  1590. * dp_check_exc_metadata() - Checks if parameters are valid
  1591. * @tx_exc - holds all exception path parameters
  1592. *
  1593. * Returns true when all the parameters are valid else false
  1594. *
  1595. */
  1596. static bool dp_check_exc_metadata(struct cdp_tx_exception_metadata *tx_exc)
  1597. {
  1598. if ((tx_exc->tid > DP_MAX_TIDS && tx_exc->tid != HTT_INVALID_TID) ||
  1599. tx_exc->tx_encap_type > htt_cmn_pkt_num_types ||
  1600. tx_exc->sec_type > cdp_num_sec_types) {
  1601. return false;
  1602. }
  1603. return true;
  1604. }
  1605. /**
  1606. * dp_tx_send_exception() - Transmit a frame on a given VAP in exception path
  1607. * @vap_dev: DP vdev handle
  1608. * @nbuf: skb
  1609. * @tx_exc_metadata: Handle that holds exception path meta data
  1610. *
  1611. * Entry point for Core Tx layer (DP_TX) invoked from
  1612. * hard_start_xmit in OSIF/HDD to transmit frames through fw
  1613. *
  1614. * Return: NULL on success,
  1615. * nbuf when it fails to send
  1616. */
  1617. qdf_nbuf_t dp_tx_send_exception(void *vap_dev, qdf_nbuf_t nbuf,
  1618. struct cdp_tx_exception_metadata *tx_exc_metadata)
  1619. {
  1620. qdf_ether_header_t *eh = NULL;
  1621. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1622. struct dp_tx_msdu_info_s msdu_info;
  1623. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1624. msdu_info.tid = tx_exc_metadata->tid;
  1625. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1626. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1627. "%s , skb %pM",
  1628. __func__, nbuf->data);
  1629. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1630. if (qdf_unlikely(!dp_check_exc_metadata(tx_exc_metadata))) {
  1631. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1632. "Invalid parameters in exception path");
  1633. goto fail;
  1634. }
  1635. /* Basic sanity checks for unsupported packets */
  1636. /* MESH mode */
  1637. if (qdf_unlikely(vdev->mesh_vdev)) {
  1638. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1639. "Mesh mode is not supported in exception path");
  1640. goto fail;
  1641. }
  1642. /* TSO or SG */
  1643. if (qdf_unlikely(qdf_nbuf_is_tso(nbuf)) ||
  1644. qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1645. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1646. "TSO and SG are not supported in exception path");
  1647. goto fail;
  1648. }
  1649. /* RAW */
  1650. if (qdf_unlikely(tx_exc_metadata->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1651. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1652. "Raw frame is not supported in exception path");
  1653. goto fail;
  1654. }
  1655. /* Mcast enhancement*/
  1656. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1657. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  1658. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  1659. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1660. "Ignoring mcast_enhancement_en which is set and sending the mcast packet to the FW");
  1661. }
  1662. }
  1663. /*
  1664. * Get HW Queue to use for this frame.
  1665. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1666. * dedicated for data and 1 for command.
  1667. * "queue_id" maps to one hardware ring.
  1668. * With each ring, we also associate a unique Tx descriptor pool
  1669. * to minimize lock contention for these resources.
  1670. */
  1671. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1672. /* Single linear frame */
  1673. /*
  1674. * If nbuf is a simple linear frame, use send_single function to
  1675. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1676. * SRNG. There is no need to setup a MSDU extension descriptor.
  1677. */
  1678. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info,
  1679. tx_exc_metadata->peer_id, tx_exc_metadata);
  1680. return nbuf;
  1681. fail:
  1682. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1683. "pkt send failed");
  1684. return nbuf;
  1685. }
  1686. /**
  1687. * dp_tx_send_mesh() - Transmit mesh frame on a given VAP
  1688. * @vap_dev: DP vdev handle
  1689. * @nbuf: skb
  1690. *
  1691. * Entry point for Core Tx layer (DP_TX) invoked from
  1692. * hard_start_xmit in OSIF/HDD
  1693. *
  1694. * Return: NULL on success,
  1695. * nbuf when it fails to send
  1696. */
  1697. #ifdef MESH_MODE_SUPPORT
  1698. qdf_nbuf_t dp_tx_send_mesh(void *vap_dev, qdf_nbuf_t nbuf)
  1699. {
  1700. struct meta_hdr_s *mhdr;
  1701. qdf_nbuf_t nbuf_mesh = NULL;
  1702. qdf_nbuf_t nbuf_clone = NULL;
  1703. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1704. uint8_t no_enc_frame = 0;
  1705. nbuf_mesh = qdf_nbuf_unshare(nbuf);
  1706. if (nbuf_mesh == NULL) {
  1707. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1708. "qdf_nbuf_unshare failed");
  1709. return nbuf;
  1710. }
  1711. nbuf = nbuf_mesh;
  1712. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(nbuf);
  1713. if ((vdev->sec_type != cdp_sec_type_none) &&
  1714. (mhdr->flags & METAHDR_FLAG_NOENCRYPT))
  1715. no_enc_frame = 1;
  1716. if (mhdr->flags & METAHDR_FLAG_NOQOS)
  1717. qdf_nbuf_set_priority(nbuf, HTT_TX_EXT_TID_NON_QOS_MCAST_BCAST);
  1718. if ((mhdr->flags & METAHDR_FLAG_INFO_UPDATED) &&
  1719. !no_enc_frame) {
  1720. nbuf_clone = qdf_nbuf_clone(nbuf);
  1721. if (nbuf_clone == NULL) {
  1722. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1723. "qdf_nbuf_clone failed");
  1724. return nbuf;
  1725. }
  1726. qdf_nbuf_set_tx_ftype(nbuf_clone, CB_FTYPE_MESH_TX_INFO);
  1727. }
  1728. if (nbuf_clone) {
  1729. if (!dp_tx_send(vap_dev, nbuf_clone)) {
  1730. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1731. } else {
  1732. qdf_nbuf_free(nbuf_clone);
  1733. }
  1734. }
  1735. if (no_enc_frame)
  1736. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_MESH_TX_INFO);
  1737. else
  1738. qdf_nbuf_set_tx_ftype(nbuf, CB_FTYPE_INVALID);
  1739. nbuf = dp_tx_send(vap_dev, nbuf);
  1740. if ((nbuf == NULL) && no_enc_frame) {
  1741. DP_STATS_INC(vdev, tx_i.mesh.exception_fw, 1);
  1742. }
  1743. return nbuf;
  1744. }
  1745. #else
  1746. qdf_nbuf_t dp_tx_send_mesh(void *vap_dev, qdf_nbuf_t nbuf)
  1747. {
  1748. return dp_tx_send(vap_dev, nbuf);
  1749. }
  1750. #endif
  1751. /**
  1752. * dp_tx_send() - Transmit a frame on a given VAP
  1753. * @vap_dev: DP vdev handle
  1754. * @nbuf: skb
  1755. *
  1756. * Entry point for Core Tx layer (DP_TX) invoked from
  1757. * hard_start_xmit in OSIF/HDD or from dp_rx_process for intravap forwarding
  1758. * cases
  1759. *
  1760. * Return: NULL on success,
  1761. * nbuf when it fails to send
  1762. */
  1763. qdf_nbuf_t dp_tx_send(void *vap_dev, qdf_nbuf_t nbuf)
  1764. {
  1765. qdf_ether_header_t *eh = NULL;
  1766. struct dp_tx_msdu_info_s msdu_info;
  1767. struct dp_tx_seg_info_s seg_info;
  1768. struct dp_vdev *vdev = (struct dp_vdev *) vap_dev;
  1769. uint16_t peer_id = HTT_INVALID_PEER;
  1770. qdf_nbuf_t nbuf_mesh = NULL;
  1771. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1772. qdf_mem_zero(&seg_info, sizeof(seg_info));
  1773. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1774. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1775. "%s , skb %pM",
  1776. __func__, nbuf->data);
  1777. /*
  1778. * Set Default Host TID value to invalid TID
  1779. * (TID override disabled)
  1780. */
  1781. msdu_info.tid = HTT_TX_EXT_TID_INVALID;
  1782. DP_STATS_INC_PKT(vdev, tx_i.rcvd, 1, qdf_nbuf_len(nbuf));
  1783. if (qdf_unlikely(vdev->mesh_vdev)) {
  1784. nbuf_mesh = dp_tx_extract_mesh_meta_data(vdev, nbuf,
  1785. &msdu_info);
  1786. if (nbuf_mesh == NULL) {
  1787. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1788. "Extracting mesh metadata failed");
  1789. return nbuf;
  1790. }
  1791. nbuf = nbuf_mesh;
  1792. }
  1793. /*
  1794. * Get HW Queue to use for this frame.
  1795. * TCL supports upto 4 DMA rings, out of which 3 rings are
  1796. * dedicated for data and 1 for command.
  1797. * "queue_id" maps to one hardware ring.
  1798. * With each ring, we also associate a unique Tx descriptor pool
  1799. * to minimize lock contention for these resources.
  1800. */
  1801. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1802. /*
  1803. * TCL H/W supports 2 DSCP-TID mapping tables.
  1804. * Table 1 - Default DSCP-TID mapping table
  1805. * Table 2 - 1 DSCP-TID override table
  1806. *
  1807. * If we need a different DSCP-TID mapping for this vap,
  1808. * call tid_classify to extract DSCP/ToS from frame and
  1809. * map to a TID and store in msdu_info. This is later used
  1810. * to fill in TCL Input descriptor (per-packet TID override).
  1811. */
  1812. dp_tx_classify_tid(vdev, nbuf, &msdu_info);
  1813. /*
  1814. * Classify the frame and call corresponding
  1815. * "prepare" function which extracts the segment (TSO)
  1816. * and fragmentation information (for TSO , SG, ME, or Raw)
  1817. * into MSDU_INFO structure which is later used to fill
  1818. * SW and HW descriptors.
  1819. */
  1820. if (qdf_nbuf_is_tso(nbuf)) {
  1821. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1822. "%s TSO frame %pK", __func__, vdev);
  1823. DP_STATS_INC_PKT(vdev, tx_i.tso.tso_pkt, 1,
  1824. qdf_nbuf_len(nbuf));
  1825. if (dp_tx_prepare_tso(vdev, nbuf, &msdu_info)) {
  1826. DP_STATS_INC_PKT(vdev, tx_i.tso.dropped_host, 1,
  1827. qdf_nbuf_len(nbuf));
  1828. return nbuf;
  1829. }
  1830. goto send_multiple;
  1831. }
  1832. /* SG */
  1833. if (qdf_unlikely(qdf_nbuf_is_nonlinear(nbuf))) {
  1834. nbuf = dp_tx_prepare_sg(vdev, nbuf, &seg_info, &msdu_info);
  1835. if (!nbuf)
  1836. return NULL;
  1837. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1838. "%s non-TSO SG frame %pK", __func__, vdev);
  1839. DP_STATS_INC_PKT(vdev, tx_i.sg.sg_pkt, 1,
  1840. qdf_nbuf_len(nbuf));
  1841. goto send_multiple;
  1842. }
  1843. #ifdef ATH_SUPPORT_IQUE
  1844. /* Mcast to Ucast Conversion*/
  1845. if (qdf_unlikely(vdev->mcast_enhancement_en > 0)) {
  1846. eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1847. if (DP_FRAME_IS_MULTICAST((eh)->ether_dhost) &&
  1848. !DP_FRAME_IS_BROADCAST((eh)->ether_dhost)) {
  1849. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1850. "%s Mcast frm for ME %pK", __func__, vdev);
  1851. DP_STATS_INC_PKT(vdev,
  1852. tx_i.mcast_en.mcast_pkt, 1,
  1853. qdf_nbuf_len(nbuf));
  1854. if (dp_tx_prepare_send_me(vdev, nbuf) ==
  1855. QDF_STATUS_SUCCESS) {
  1856. return NULL;
  1857. }
  1858. }
  1859. }
  1860. #endif
  1861. /* RAW */
  1862. if (qdf_unlikely(vdev->tx_encap_type == htt_cmn_pkt_type_raw)) {
  1863. nbuf = dp_tx_prepare_raw(vdev, nbuf, &seg_info, &msdu_info);
  1864. if (nbuf == NULL)
  1865. return NULL;
  1866. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1867. "%s Raw frame %pK", __func__, vdev);
  1868. goto send_multiple;
  1869. }
  1870. /* Single linear frame */
  1871. /*
  1872. * If nbuf is a simple linear frame, use send_single function to
  1873. * prepare direct-buffer type TCL descriptor and enqueue to TCL
  1874. * SRNG. There is no need to setup a MSDU extension descriptor.
  1875. */
  1876. nbuf = dp_tx_send_msdu_single(vdev, nbuf, &msdu_info, peer_id, NULL);
  1877. return nbuf;
  1878. send_multiple:
  1879. nbuf = dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  1880. return nbuf;
  1881. }
  1882. /**
  1883. * dp_tx_reinject_handler() - Tx Reinject Handler
  1884. * @tx_desc: software descriptor head pointer
  1885. * @status : Tx completion status from HTT descriptor
  1886. *
  1887. * This function reinjects frames back to Target.
  1888. * Todo - Host queue needs to be added
  1889. *
  1890. * Return: none
  1891. */
  1892. static
  1893. void dp_tx_reinject_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  1894. {
  1895. struct dp_vdev *vdev;
  1896. struct dp_peer *peer = NULL;
  1897. uint32_t peer_id = HTT_INVALID_PEER;
  1898. qdf_nbuf_t nbuf = tx_desc->nbuf;
  1899. qdf_nbuf_t nbuf_copy = NULL;
  1900. struct dp_tx_msdu_info_s msdu_info;
  1901. struct dp_peer *sa_peer = NULL;
  1902. struct dp_ast_entry *ast_entry = NULL;
  1903. struct dp_soc *soc = NULL;
  1904. qdf_ether_header_t *eh = (qdf_ether_header_t *)qdf_nbuf_data(nbuf);
  1905. #ifdef WDS_VENDOR_EXTENSION
  1906. int is_mcast = 0, is_ucast = 0;
  1907. int num_peers_3addr = 0;
  1908. qdf_ether_header_t *eth_hdr = (qdf_ether_header_t *)(qdf_nbuf_data(nbuf));
  1909. struct ieee80211_frame_addr4 *wh = (struct ieee80211_frame_addr4 *)(qdf_nbuf_data(nbuf));
  1910. #endif
  1911. vdev = tx_desc->vdev;
  1912. soc = vdev->pdev->soc;
  1913. qdf_assert(vdev);
  1914. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  1915. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  1916. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1917. "%s Tx reinject path", __func__);
  1918. DP_STATS_INC_PKT(vdev, tx_i.reinject_pkts, 1,
  1919. qdf_nbuf_len(tx_desc->nbuf));
  1920. qdf_spin_lock_bh(&(soc->ast_lock));
  1921. ast_entry = dp_peer_ast_hash_find_by_pdevid
  1922. (soc,
  1923. (uint8_t *)(eh->ether_shost),
  1924. vdev->pdev->pdev_id);
  1925. if (ast_entry)
  1926. sa_peer = ast_entry->peer;
  1927. qdf_spin_unlock_bh(&(soc->ast_lock));
  1928. #ifdef WDS_VENDOR_EXTENSION
  1929. if (qdf_unlikely(vdev->tx_encap_type != htt_cmn_pkt_type_raw)) {
  1930. is_mcast = (IS_MULTICAST(wh->i_addr1)) ? 1 : 0;
  1931. } else {
  1932. is_mcast = (IS_MULTICAST(eth_hdr->ether_dhost)) ? 1 : 0;
  1933. }
  1934. is_ucast = !is_mcast;
  1935. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1936. if (peer->bss_peer)
  1937. continue;
  1938. /* Detect wds peers that use 3-addr framing for mcast.
  1939. * if there are any, the bss_peer is used to send the
  1940. * the mcast frame using 3-addr format. all wds enabled
  1941. * peers that use 4-addr framing for mcast frames will
  1942. * be duplicated and sent as 4-addr frames below.
  1943. */
  1944. if (!peer->wds_enabled || !peer->wds_ecm.wds_tx_mcast_4addr) {
  1945. num_peers_3addr = 1;
  1946. break;
  1947. }
  1948. }
  1949. #endif
  1950. if (qdf_unlikely(vdev->mesh_vdev)) {
  1951. DP_TX_FREE_SINGLE_BUF(vdev->pdev->soc, tx_desc->nbuf);
  1952. } else {
  1953. TAILQ_FOREACH(peer, &vdev->peer_list, peer_list_elem) {
  1954. if ((peer->peer_ids[0] != HTT_INVALID_PEER) &&
  1955. #ifdef WDS_VENDOR_EXTENSION
  1956. /*
  1957. * . if 3-addr STA, then send on BSS Peer
  1958. * . if Peer WDS enabled and accept 4-addr mcast,
  1959. * send mcast on that peer only
  1960. * . if Peer WDS enabled and accept 4-addr ucast,
  1961. * send ucast on that peer only
  1962. */
  1963. ((peer->bss_peer && num_peers_3addr && is_mcast) ||
  1964. (peer->wds_enabled &&
  1965. ((is_mcast && peer->wds_ecm.wds_tx_mcast_4addr) ||
  1966. (is_ucast && peer->wds_ecm.wds_tx_ucast_4addr))))) {
  1967. #else
  1968. ((peer->bss_peer &&
  1969. !(vdev->osif_proxy_arp(vdev->osif_vdev, nbuf))) ||
  1970. peer->nawds_enabled)) {
  1971. #endif
  1972. peer_id = DP_INVALID_PEER;
  1973. if (peer->nawds_enabled) {
  1974. peer_id = peer->peer_ids[0];
  1975. if (sa_peer == peer) {
  1976. QDF_TRACE(
  1977. QDF_MODULE_ID_DP,
  1978. QDF_TRACE_LEVEL_DEBUG,
  1979. " %s: multicast packet",
  1980. __func__);
  1981. DP_STATS_INC(peer,
  1982. tx.nawds_mcast_drop, 1);
  1983. continue;
  1984. }
  1985. }
  1986. nbuf_copy = qdf_nbuf_copy(nbuf);
  1987. if (!nbuf_copy) {
  1988. QDF_TRACE(QDF_MODULE_ID_DP,
  1989. QDF_TRACE_LEVEL_DEBUG,
  1990. FL("nbuf copy failed"));
  1991. break;
  1992. }
  1993. nbuf_copy = dp_tx_send_msdu_single(vdev,
  1994. nbuf_copy,
  1995. &msdu_info,
  1996. peer_id,
  1997. NULL);
  1998. if (nbuf_copy) {
  1999. QDF_TRACE(QDF_MODULE_ID_DP,
  2000. QDF_TRACE_LEVEL_DEBUG,
  2001. FL("pkt send failed"));
  2002. qdf_nbuf_free(nbuf_copy);
  2003. } else {
  2004. if (peer_id != DP_INVALID_PEER)
  2005. DP_STATS_INC_PKT(peer,
  2006. tx.nawds_mcast,
  2007. 1, qdf_nbuf_len(nbuf));
  2008. }
  2009. }
  2010. }
  2011. }
  2012. if (vdev->nawds_enabled) {
  2013. peer_id = DP_INVALID_PEER;
  2014. DP_STATS_INC_PKT(vdev, tx_i.nawds_mcast,
  2015. 1, qdf_nbuf_len(nbuf));
  2016. nbuf = dp_tx_send_msdu_single(vdev,
  2017. nbuf,
  2018. &msdu_info,
  2019. peer_id, NULL);
  2020. if (nbuf) {
  2021. QDF_TRACE(QDF_MODULE_ID_DP,
  2022. QDF_TRACE_LEVEL_DEBUG,
  2023. FL("pkt send failed"));
  2024. qdf_nbuf_free(nbuf);
  2025. }
  2026. } else
  2027. qdf_nbuf_free(nbuf);
  2028. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2029. }
  2030. /**
  2031. * dp_tx_inspect_handler() - Tx Inspect Handler
  2032. * @tx_desc: software descriptor head pointer
  2033. * @status : Tx completion status from HTT descriptor
  2034. *
  2035. * Handles Tx frames sent back to Host for inspection
  2036. * (ProxyARP)
  2037. *
  2038. * Return: none
  2039. */
  2040. static void dp_tx_inspect_handler(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2041. {
  2042. struct dp_soc *soc;
  2043. struct dp_pdev *pdev = tx_desc->pdev;
  2044. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2045. "%s Tx inspect path",
  2046. __func__);
  2047. qdf_assert(pdev);
  2048. soc = pdev->soc;
  2049. DP_STATS_INC_PKT(tx_desc->vdev, tx_i.inspect_pkts, 1,
  2050. qdf_nbuf_len(tx_desc->nbuf));
  2051. DP_TX_FREE_SINGLE_BUF(soc, tx_desc->nbuf);
  2052. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2053. }
  2054. #ifdef FEATURE_PERPKT_INFO
  2055. /**
  2056. * dp_get_completion_indication_for_stack() - send completion to stack
  2057. * @soc : dp_soc handle
  2058. * @pdev: dp_pdev handle
  2059. * @peer: dp peer handle
  2060. * @ts: transmit completion status structure
  2061. * @netbuf: Buffer pointer for free
  2062. *
  2063. * This function is used for indication whether buffer needs to be
  2064. * sent to stack for freeing or not
  2065. */
  2066. QDF_STATUS
  2067. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2068. struct dp_pdev *pdev,
  2069. struct dp_peer *peer,
  2070. struct hal_tx_completion_status *ts,
  2071. qdf_nbuf_t netbuf)
  2072. {
  2073. struct tx_capture_hdr *ppdu_hdr;
  2074. uint16_t peer_id = ts->peer_id;
  2075. uint32_t ppdu_id = ts->ppdu_id;
  2076. uint8_t first_msdu = ts->first_msdu;
  2077. uint8_t last_msdu = ts->last_msdu;
  2078. if (qdf_unlikely(!pdev->tx_sniffer_enable && !pdev->mcopy_mode))
  2079. return QDF_STATUS_E_NOSUPPORT;
  2080. if (!peer) {
  2081. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2082. FL("Peer Invalid"));
  2083. return QDF_STATUS_E_INVAL;
  2084. }
  2085. if (pdev->mcopy_mode) {
  2086. if ((pdev->m_copy_id.tx_ppdu_id == ppdu_id) &&
  2087. (pdev->m_copy_id.tx_peer_id == peer_id)) {
  2088. return QDF_STATUS_E_INVAL;
  2089. }
  2090. pdev->m_copy_id.tx_ppdu_id = ppdu_id;
  2091. pdev->m_copy_id.tx_peer_id = peer_id;
  2092. }
  2093. if (!qdf_nbuf_push_head(netbuf, sizeof(struct tx_capture_hdr))) {
  2094. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2095. FL("No headroom"));
  2096. return QDF_STATUS_E_NOMEM;
  2097. }
  2098. ppdu_hdr = (struct tx_capture_hdr *)qdf_nbuf_data(netbuf);
  2099. qdf_mem_copy(ppdu_hdr->ta, peer->vdev->mac_addr.raw,
  2100. IEEE80211_ADDR_LEN);
  2101. qdf_mem_copy(ppdu_hdr->ra, peer->mac_addr.raw,
  2102. IEEE80211_ADDR_LEN);
  2103. ppdu_hdr->ppdu_id = ppdu_id;
  2104. ppdu_hdr->peer_id = peer_id;
  2105. ppdu_hdr->first_msdu = first_msdu;
  2106. ppdu_hdr->last_msdu = last_msdu;
  2107. return QDF_STATUS_SUCCESS;
  2108. }
  2109. /**
  2110. * dp_send_completion_to_stack() - send completion to stack
  2111. * @soc : dp_soc handle
  2112. * @pdev: dp_pdev handle
  2113. * @peer_id: peer_id of the peer for which completion came
  2114. * @ppdu_id: ppdu_id
  2115. * @netbuf: Buffer pointer for free
  2116. *
  2117. * This function is used to send completion to stack
  2118. * to free buffer
  2119. */
  2120. void dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2121. uint16_t peer_id, uint32_t ppdu_id,
  2122. qdf_nbuf_t netbuf)
  2123. {
  2124. dp_wdi_event_handler(WDI_EVENT_TX_DATA, soc,
  2125. netbuf, peer_id,
  2126. WDI_NO_VAL, pdev->pdev_id);
  2127. }
  2128. #else
  2129. static QDF_STATUS
  2130. dp_get_completion_indication_for_stack(struct dp_soc *soc,
  2131. struct dp_pdev *pdev,
  2132. struct dp_peer *peer,
  2133. struct hal_tx_completion_status *ts,
  2134. qdf_nbuf_t netbuf)
  2135. {
  2136. return QDF_STATUS_E_NOSUPPORT;
  2137. }
  2138. static void
  2139. dp_send_completion_to_stack(struct dp_soc *soc, struct dp_pdev *pdev,
  2140. uint16_t peer_id, uint32_t ppdu_id, qdf_nbuf_t netbuf)
  2141. {
  2142. }
  2143. #endif
  2144. /**
  2145. * dp_tx_comp_free_buf() - Free nbuf associated with the Tx Descriptor
  2146. * @soc: Soc handle
  2147. * @desc: software Tx descriptor to be processed
  2148. *
  2149. * Return: none
  2150. */
  2151. static inline void dp_tx_comp_free_buf(struct dp_soc *soc,
  2152. struct dp_tx_desc_s *desc)
  2153. {
  2154. struct dp_vdev *vdev = desc->vdev;
  2155. qdf_nbuf_t nbuf = desc->nbuf;
  2156. /* If it is TDLS mgmt, don't unmap or free the frame */
  2157. if (desc->flags & DP_TX_DESC_FLAG_TDLS_FRAME)
  2158. return dp_non_std_tx_comp_free_buff(desc, vdev);
  2159. /* 0 : MSDU buffer, 1 : MLE */
  2160. if (desc->msdu_ext_desc) {
  2161. /* TSO free */
  2162. if (hal_tx_ext_desc_get_tso_enable(
  2163. desc->msdu_ext_desc->vaddr)) {
  2164. /* unmap eash TSO seg before free the nbuf */
  2165. dp_tx_tso_unmap_segment(soc, desc->tso_desc,
  2166. desc->tso_num_desc);
  2167. qdf_nbuf_free(nbuf);
  2168. return;
  2169. }
  2170. }
  2171. qdf_nbuf_unmap(soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  2172. if (qdf_likely(!vdev->mesh_vdev))
  2173. qdf_nbuf_free(nbuf);
  2174. else {
  2175. if (desc->flags & DP_TX_DESC_FLAG_TO_FW) {
  2176. qdf_nbuf_free(nbuf);
  2177. DP_STATS_INC(vdev, tx_i.mesh.completion_fw, 1);
  2178. } else
  2179. vdev->osif_tx_free_ext((nbuf));
  2180. }
  2181. }
  2182. /**
  2183. * dp_tx_mec_handler() - Tx MEC Notify Handler
  2184. * @vdev: pointer to dp dev handler
  2185. * @status : Tx completion status from HTT descriptor
  2186. *
  2187. * Handles MEC notify event sent from fw to Host
  2188. *
  2189. * Return: none
  2190. */
  2191. #ifdef FEATURE_WDS
  2192. void dp_tx_mec_handler(struct dp_vdev *vdev, uint8_t *status)
  2193. {
  2194. struct dp_soc *soc;
  2195. uint32_t flags = IEEE80211_NODE_F_WDS_HM;
  2196. struct dp_peer *peer;
  2197. uint8_t mac_addr[DP_MAC_ADDR_LEN], i;
  2198. if (!vdev->mec_enabled)
  2199. return;
  2200. /* MEC required only in STA mode */
  2201. if (vdev->opmode != wlan_op_mode_sta)
  2202. return;
  2203. soc = vdev->pdev->soc;
  2204. qdf_spin_lock_bh(&soc->peer_ref_mutex);
  2205. peer = TAILQ_FIRST(&vdev->peer_list);
  2206. qdf_spin_unlock_bh(&soc->peer_ref_mutex);
  2207. if (!peer) {
  2208. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2209. FL("peer is NULL"));
  2210. return;
  2211. }
  2212. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2213. "%s Tx MEC Handler",
  2214. __func__);
  2215. for (i = 0; i < DP_MAC_ADDR_LEN; i++)
  2216. mac_addr[(DP_MAC_ADDR_LEN - 1) - i] =
  2217. status[(DP_MAC_ADDR_LEN - 2) + i];
  2218. if (qdf_mem_cmp(mac_addr, vdev->mac_addr.raw, DP_MAC_ADDR_LEN))
  2219. dp_peer_add_ast(soc,
  2220. peer,
  2221. mac_addr,
  2222. CDP_TXRX_AST_TYPE_MEC,
  2223. flags);
  2224. }
  2225. #endif
  2226. #ifdef MESH_MODE_SUPPORT
  2227. /**
  2228. * dp_tx_comp_fill_tx_completion_stats() - Fill per packet Tx completion stats
  2229. * in mesh meta header
  2230. * @tx_desc: software descriptor head pointer
  2231. * @ts: pointer to tx completion stats
  2232. * Return: none
  2233. */
  2234. static
  2235. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2236. struct hal_tx_completion_status *ts)
  2237. {
  2238. struct meta_hdr_s *mhdr;
  2239. qdf_nbuf_t netbuf = tx_desc->nbuf;
  2240. if (!tx_desc->msdu_ext_desc) {
  2241. if (qdf_nbuf_pull_head(netbuf, tx_desc->pkt_offset) == NULL) {
  2242. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2243. "netbuf %pK offset %d",
  2244. netbuf, tx_desc->pkt_offset);
  2245. return;
  2246. }
  2247. }
  2248. if (qdf_nbuf_push_head(netbuf, sizeof(struct meta_hdr_s)) == NULL) {
  2249. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  2250. "netbuf %pK offset %lu", netbuf,
  2251. sizeof(struct meta_hdr_s));
  2252. return;
  2253. }
  2254. mhdr = (struct meta_hdr_s *)qdf_nbuf_data(netbuf);
  2255. mhdr->rssi = ts->ack_frame_rssi;
  2256. mhdr->channel = tx_desc->pdev->operating_channel;
  2257. }
  2258. #else
  2259. static
  2260. void dp_tx_comp_fill_tx_completion_stats(struct dp_tx_desc_s *tx_desc,
  2261. struct hal_tx_completion_status *ts)
  2262. {
  2263. }
  2264. #endif
  2265. /**
  2266. * dp_tx_update_peer_stats() - Update peer stats from Tx completion indications
  2267. * @peer: Handle to DP peer
  2268. * @ts: pointer to HAL Tx completion stats
  2269. *
  2270. * Return: None
  2271. */
  2272. static inline void
  2273. dp_tx_update_peer_stats(struct dp_peer *peer,
  2274. struct hal_tx_completion_status *ts, uint32_t length)
  2275. {
  2276. struct dp_pdev *pdev = peer->vdev->pdev;
  2277. struct dp_soc *soc = NULL;
  2278. uint8_t mcs, pkt_type;
  2279. if (!pdev)
  2280. return;
  2281. soc = pdev->soc;
  2282. mcs = ts->mcs;
  2283. pkt_type = ts->pkt_type;
  2284. if (ts->release_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) {
  2285. dp_err("Release source is not from TQM");
  2286. return;
  2287. }
  2288. DP_STATS_INC_PKT(peer, tx.comp_pkt, 1, length);
  2289. DP_STATS_INCC(peer, tx.dropped.age_out, 1,
  2290. (ts->status == HAL_TX_TQM_RR_REM_CMD_AGED));
  2291. DP_STATS_INCC_PKT(peer, tx.dropped.fw_rem, 1, length,
  2292. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2293. DP_STATS_INCC(peer, tx.dropped.fw_rem_notx, 1,
  2294. (ts->status == HAL_TX_TQM_RR_REM_CMD_NOTX));
  2295. DP_STATS_INCC(peer, tx.dropped.fw_rem_tx, 1,
  2296. (ts->status == HAL_TX_TQM_RR_REM_CMD_TX));
  2297. DP_STATS_INCC(peer, tx.dropped.fw_reason1, 1,
  2298. (ts->status == HAL_TX_TQM_RR_FW_REASON1));
  2299. DP_STATS_INCC(peer, tx.dropped.fw_reason2, 1,
  2300. (ts->status == HAL_TX_TQM_RR_FW_REASON2));
  2301. DP_STATS_INCC(peer, tx.dropped.fw_reason3, 1,
  2302. (ts->status == HAL_TX_TQM_RR_FW_REASON3));
  2303. if (ts->status != HAL_TX_TQM_RR_FRAME_ACKED) {
  2304. return;
  2305. }
  2306. DP_STATS_INCC(peer, tx.ofdma, 1, ts->ofdma);
  2307. DP_STATS_INCC(peer, tx.amsdu_cnt, 1, ts->msdu_part_of_amsdu);
  2308. DP_STATS_INCC(peer, tx.non_amsdu_cnt, 1, !ts->msdu_part_of_amsdu);
  2309. /*
  2310. * Following Rate Statistics are updated from HTT PPDU events from FW.
  2311. * Return from here if HTT PPDU events are enabled.
  2312. */
  2313. if (!(soc->process_tx_status))
  2314. return;
  2315. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2316. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_A)));
  2317. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2318. ((mcs < (MAX_MCS_11A)) && (pkt_type == DOT11_A)));
  2319. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2320. ((mcs >= MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2321. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2322. ((mcs < MAX_MCS_11B) && (pkt_type == DOT11_B)));
  2323. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2324. ((mcs >= MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2325. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2326. ((mcs < MAX_MCS_11A) && (pkt_type == DOT11_N)));
  2327. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2328. ((mcs >= MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2329. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2330. ((mcs < MAX_MCS_11AC) && (pkt_type == DOT11_AC)));
  2331. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[MAX_MCS - 1], 1,
  2332. ((mcs >= (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2333. DP_STATS_INCC(peer, tx.pkt_type[pkt_type].mcs_count[mcs], 1,
  2334. ((mcs < (MAX_MCS - 1)) && (pkt_type == DOT11_AX)));
  2335. DP_STATS_INC(peer, tx.sgi_count[ts->sgi], 1);
  2336. DP_STATS_INC(peer, tx.bw[ts->bw], 1);
  2337. DP_STATS_UPD(peer, tx.last_ack_rssi, ts->ack_frame_rssi);
  2338. DP_STATS_INC(peer, tx.wme_ac_type[TID_TO_WME_AC(ts->tid)], 1);
  2339. DP_STATS_INCC(peer, tx.stbc, 1, ts->stbc);
  2340. DP_STATS_INCC(peer, tx.ldpc, 1, ts->ldpc);
  2341. DP_STATS_INCC(peer, tx.retries, 1, ts->transmit_cnt > 1);
  2342. #if defined(FEATURE_PERPKT_INFO) && WDI_EVENT_ENABLE
  2343. dp_wdi_event_handler(WDI_EVENT_UPDATE_DP_STATS, pdev->soc,
  2344. &peer->stats, ts->peer_id,
  2345. UPDATE_PEER_STATS, pdev->pdev_id);
  2346. #endif
  2347. }
  2348. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2349. /**
  2350. * dp_tx_flow_pool_lock() - take flow pool lock
  2351. * @soc: core txrx main context
  2352. * @tx_desc: tx desc
  2353. *
  2354. * Return: None
  2355. */
  2356. static inline
  2357. void dp_tx_flow_pool_lock(struct dp_soc *soc,
  2358. struct dp_tx_desc_s *tx_desc)
  2359. {
  2360. struct dp_tx_desc_pool_s *pool;
  2361. uint8_t desc_pool_id;
  2362. desc_pool_id = tx_desc->pool_id;
  2363. pool = &soc->tx_desc[desc_pool_id];
  2364. qdf_spin_lock_bh(&pool->flow_pool_lock);
  2365. }
  2366. /**
  2367. * dp_tx_flow_pool_unlock() - release flow pool lock
  2368. * @soc: core txrx main context
  2369. * @tx_desc: tx desc
  2370. *
  2371. * Return: None
  2372. */
  2373. static inline
  2374. void dp_tx_flow_pool_unlock(struct dp_soc *soc,
  2375. struct dp_tx_desc_s *tx_desc)
  2376. {
  2377. struct dp_tx_desc_pool_s *pool;
  2378. uint8_t desc_pool_id;
  2379. desc_pool_id = tx_desc->pool_id;
  2380. pool = &soc->tx_desc[desc_pool_id];
  2381. qdf_spin_unlock_bh(&pool->flow_pool_lock);
  2382. }
  2383. #else
  2384. static inline
  2385. void dp_tx_flow_pool_lock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2386. {
  2387. }
  2388. static inline
  2389. void dp_tx_flow_pool_unlock(struct dp_soc *soc, struct dp_tx_desc_s *tx_desc)
  2390. {
  2391. }
  2392. #endif
  2393. /**
  2394. * dp_tx_notify_completion() - Notify tx completion for this desc
  2395. * @soc: core txrx main context
  2396. * @tx_desc: tx desc
  2397. * @netbuf: buffer
  2398. *
  2399. * Return: none
  2400. */
  2401. static inline void dp_tx_notify_completion(struct dp_soc *soc,
  2402. struct dp_tx_desc_s *tx_desc,
  2403. qdf_nbuf_t netbuf)
  2404. {
  2405. void *osif_dev;
  2406. ol_txrx_completion_fp tx_compl_cbk = NULL;
  2407. qdf_assert(tx_desc);
  2408. dp_tx_flow_pool_lock(soc, tx_desc);
  2409. if (!tx_desc->vdev ||
  2410. !tx_desc->vdev->osif_vdev) {
  2411. dp_tx_flow_pool_unlock(soc, tx_desc);
  2412. return;
  2413. }
  2414. osif_dev = tx_desc->vdev->osif_vdev;
  2415. tx_compl_cbk = tx_desc->vdev->tx_comp;
  2416. dp_tx_flow_pool_unlock(soc, tx_desc);
  2417. if (tx_compl_cbk)
  2418. tx_compl_cbk(netbuf, osif_dev);
  2419. }
  2420. /** dp_tx_sojourn_stats_process() - Collect sojourn stats
  2421. * @pdev: pdev handle
  2422. * @tid: tid value
  2423. * @txdesc_ts: timestamp from txdesc
  2424. * @ppdu_id: ppdu id
  2425. *
  2426. * Return: none
  2427. */
  2428. #ifdef FEATURE_PERPKT_INFO
  2429. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2430. uint8_t tid,
  2431. uint64_t txdesc_ts,
  2432. uint32_t ppdu_id)
  2433. {
  2434. uint64_t delta_ms;
  2435. struct cdp_tx_sojourn_stats *sojourn_stats;
  2436. if (pdev->enhanced_stats_en == 0)
  2437. return;
  2438. if (pdev->sojourn_stats.ppdu_seq_id == 0)
  2439. pdev->sojourn_stats.ppdu_seq_id = ppdu_id;
  2440. if (ppdu_id != pdev->sojourn_stats.ppdu_seq_id) {
  2441. if (!pdev->sojourn_buf)
  2442. return;
  2443. sojourn_stats = (struct cdp_tx_sojourn_stats *)
  2444. qdf_nbuf_data(pdev->sojourn_buf);
  2445. qdf_mem_copy(sojourn_stats, &pdev->sojourn_stats,
  2446. sizeof(struct cdp_tx_sojourn_stats));
  2447. qdf_mem_zero(&pdev->sojourn_stats,
  2448. sizeof(struct cdp_tx_sojourn_stats));
  2449. dp_wdi_event_handler(WDI_EVENT_TX_SOJOURN_STAT, pdev->soc,
  2450. pdev->sojourn_buf, HTT_INVALID_PEER,
  2451. WDI_NO_VAL, pdev->pdev_id);
  2452. pdev->sojourn_stats.ppdu_seq_id = ppdu_id;
  2453. }
  2454. if (tid == HTT_INVALID_TID)
  2455. return;
  2456. delta_ms = qdf_ktime_to_ms(qdf_ktime_get()) -
  2457. txdesc_ts;
  2458. qdf_ewma_tx_lag_add(&pdev->sojourn_stats.avg_sojourn_msdu[tid],
  2459. delta_ms);
  2460. pdev->sojourn_stats.sum_sojourn_msdu[tid] += delta_ms;
  2461. pdev->sojourn_stats.num_msdus[tid]++;
  2462. }
  2463. #else
  2464. static inline void dp_tx_sojourn_stats_process(struct dp_pdev *pdev,
  2465. uint8_t tid,
  2466. uint64_t txdesc_ts,
  2467. uint32_t ppdu_id)
  2468. {
  2469. }
  2470. #endif
  2471. /**
  2472. * dp_tx_comp_process_desc() - Process tx descriptor and free associated nbuf
  2473. * @soc: DP Soc handle
  2474. * @tx_desc: software Tx descriptor
  2475. * @ts : Tx completion status from HAL/HTT descriptor
  2476. *
  2477. * Return: none
  2478. */
  2479. static inline void
  2480. dp_tx_comp_process_desc(struct dp_soc *soc,
  2481. struct dp_tx_desc_s *desc,
  2482. struct hal_tx_completion_status *ts,
  2483. struct dp_peer *peer)
  2484. {
  2485. /*
  2486. * m_copy/tx_capture modes are not supported for
  2487. * scatter gather packets
  2488. */
  2489. if (!(desc->msdu_ext_desc) &&
  2490. (dp_get_completion_indication_for_stack(soc, desc->pdev,
  2491. peer, ts, desc->nbuf)
  2492. == QDF_STATUS_SUCCESS)) {
  2493. qdf_nbuf_unmap(soc->osdev, desc->nbuf,
  2494. QDF_DMA_TO_DEVICE);
  2495. dp_send_completion_to_stack(soc, desc->pdev, ts->peer_id,
  2496. ts->ppdu_id, desc->nbuf);
  2497. } else {
  2498. dp_tx_comp_free_buf(soc, desc);
  2499. }
  2500. }
  2501. /**
  2502. * dp_tx_comp_process_tx_status() - Parse and Dump Tx completion status info
  2503. * @tx_desc: software descriptor head pointer
  2504. * @ts: Tx completion status
  2505. * @peer: peer handle
  2506. *
  2507. * Return: none
  2508. */
  2509. static inline
  2510. void dp_tx_comp_process_tx_status(struct dp_tx_desc_s *tx_desc,
  2511. struct hal_tx_completion_status *ts,
  2512. struct dp_peer *peer)
  2513. {
  2514. uint32_t length;
  2515. struct dp_soc *soc = NULL;
  2516. struct dp_vdev *vdev = tx_desc->vdev;
  2517. qdf_ether_header_t *eh =
  2518. (qdf_ether_header_t *)qdf_nbuf_data(tx_desc->nbuf);
  2519. if (!vdev) {
  2520. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  2521. "invalid vdev");
  2522. goto out;
  2523. }
  2524. DPTRACE(qdf_dp_trace_ptr(tx_desc->nbuf,
  2525. QDF_DP_TRACE_LI_DP_FREE_PACKET_PTR_RECORD,
  2526. QDF_TRACE_DEFAULT_PDEV_ID,
  2527. qdf_nbuf_data_addr(tx_desc->nbuf),
  2528. sizeof(qdf_nbuf_data(tx_desc->nbuf)),
  2529. tx_desc->id,
  2530. ts->status));
  2531. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2532. "-------------------- \n"
  2533. "Tx Completion Stats: \n"
  2534. "-------------------- \n"
  2535. "ack_frame_rssi = %d \n"
  2536. "first_msdu = %d \n"
  2537. "last_msdu = %d \n"
  2538. "msdu_part_of_amsdu = %d \n"
  2539. "rate_stats valid = %d \n"
  2540. "bw = %d \n"
  2541. "pkt_type = %d \n"
  2542. "stbc = %d \n"
  2543. "ldpc = %d \n"
  2544. "sgi = %d \n"
  2545. "mcs = %d \n"
  2546. "ofdma = %d \n"
  2547. "tones_in_ru = %d \n"
  2548. "tsf = %d \n"
  2549. "ppdu_id = %d \n"
  2550. "transmit_cnt = %d \n"
  2551. "tid = %d \n"
  2552. "peer_id = %d\n",
  2553. ts->ack_frame_rssi, ts->first_msdu,
  2554. ts->last_msdu, ts->msdu_part_of_amsdu,
  2555. ts->valid, ts->bw, ts->pkt_type, ts->stbc,
  2556. ts->ldpc, ts->sgi, ts->mcs, ts->ofdma,
  2557. ts->tones_in_ru, ts->tsf, ts->ppdu_id,
  2558. ts->transmit_cnt, ts->tid, ts->peer_id);
  2559. soc = vdev->pdev->soc;
  2560. /* Update SoC level stats */
  2561. DP_STATS_INCC(soc, tx.dropped_fw_removed, 1,
  2562. (ts->status == HAL_TX_TQM_RR_REM_CMD_REM));
  2563. /* Update per-packet stats for mesh mode */
  2564. if (qdf_unlikely(vdev->mesh_vdev) &&
  2565. !(tx_desc->flags & DP_TX_DESC_FLAG_TO_FW))
  2566. dp_tx_comp_fill_tx_completion_stats(tx_desc, ts);
  2567. length = qdf_nbuf_len(tx_desc->nbuf);
  2568. /* Update peer level stats */
  2569. if (!peer) {
  2570. QDF_TRACE_DEBUG_RL(QDF_MODULE_ID_DP,
  2571. "peer is null or deletion in progress");
  2572. DP_STATS_INC_PKT(soc, tx.tx_invalid_peer, 1, length);
  2573. goto out;
  2574. }
  2575. if (qdf_likely(!peer->bss_peer)) {
  2576. DP_STATS_INC_PKT(peer, tx.ucast, 1, length);
  2577. if (ts->status == HAL_TX_TQM_RR_FRAME_ACKED)
  2578. DP_STATS_INC_PKT(peer, tx.tx_success, 1, length);
  2579. } else {
  2580. if (ts->status != HAL_TX_TQM_RR_REM_CMD_REM) {
  2581. DP_STATS_INC_PKT(peer, tx.mcast, 1, length);
  2582. if ((peer->vdev->tx_encap_type ==
  2583. htt_cmn_pkt_type_ethernet) &&
  2584. QDF_IS_ADDR_BROADCAST(eh->ether_dhost)) {
  2585. DP_STATS_INC_PKT(peer, tx.bcast, 1, length);
  2586. }
  2587. }
  2588. }
  2589. dp_tx_update_peer_stats(peer, ts, length);
  2590. out:
  2591. return;
  2592. }
  2593. /**
  2594. * dp_tx_comp_process_desc_list() - Tx complete software descriptor handler
  2595. * @soc: core txrx main context
  2596. * @comp_head: software descriptor head pointer
  2597. *
  2598. * This function will process batch of descriptors reaped by dp_tx_comp_handler
  2599. * and release the software descriptors after processing is complete
  2600. *
  2601. * Return: none
  2602. */
  2603. static void
  2604. dp_tx_comp_process_desc_list(struct dp_soc *soc,
  2605. struct dp_tx_desc_s *comp_head)
  2606. {
  2607. struct dp_tx_desc_s *desc;
  2608. struct dp_tx_desc_s *next;
  2609. struct hal_tx_completion_status ts = {0};
  2610. struct dp_peer *peer;
  2611. DP_HIST_INIT();
  2612. desc = comp_head;
  2613. while (desc) {
  2614. hal_tx_comp_get_status(&desc->comp, &ts, soc->hal_soc);
  2615. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2616. dp_tx_comp_process_tx_status(desc, &ts, peer);
  2617. dp_tx_comp_process_desc(soc, desc, &ts, peer);
  2618. if (peer)
  2619. dp_peer_unref_del_find_by_id(peer);
  2620. DP_HIST_PACKET_COUNT_INC(desc->pdev->pdev_id);
  2621. next = desc->next;
  2622. dp_tx_desc_release(desc, desc->pool_id);
  2623. desc = next;
  2624. }
  2625. DP_TX_HIST_STATS_PER_PDEV();
  2626. }
  2627. /**
  2628. * dp_tx_process_htt_completion() - Tx HTT Completion Indication Handler
  2629. * @tx_desc: software descriptor head pointer
  2630. * @status : Tx completion status from HTT descriptor
  2631. *
  2632. * This function will process HTT Tx indication messages from Target
  2633. *
  2634. * Return: none
  2635. */
  2636. static
  2637. void dp_tx_process_htt_completion(struct dp_tx_desc_s *tx_desc, uint8_t *status)
  2638. {
  2639. uint8_t tx_status;
  2640. struct dp_pdev *pdev;
  2641. struct dp_vdev *vdev;
  2642. struct dp_soc *soc;
  2643. struct hal_tx_completion_status ts = {0};
  2644. uint32_t *htt_desc = (uint32_t *)status;
  2645. struct dp_peer *peer;
  2646. qdf_assert(tx_desc->pdev);
  2647. pdev = tx_desc->pdev;
  2648. vdev = tx_desc->vdev;
  2649. soc = pdev->soc;
  2650. tx_status = HTT_TX_WBM_COMPLETION_V2_TX_STATUS_GET(htt_desc[0]);
  2651. switch (tx_status) {
  2652. case HTT_TX_FW2WBM_TX_STATUS_OK:
  2653. case HTT_TX_FW2WBM_TX_STATUS_DROP:
  2654. case HTT_TX_FW2WBM_TX_STATUS_TTL:
  2655. {
  2656. if (HTT_TX_WBM_COMPLETION_V2_VALID_GET(htt_desc[2])) {
  2657. ts.peer_id =
  2658. HTT_TX_WBM_COMPLETION_V2_SW_PEER_ID_GET(
  2659. htt_desc[2]);
  2660. ts.tid =
  2661. HTT_TX_WBM_COMPLETION_V2_TID_NUM_GET(
  2662. htt_desc[2]);
  2663. } else {
  2664. ts.peer_id = HTT_INVALID_PEER;
  2665. ts.tid = HTT_INVALID_TID;
  2666. }
  2667. ts.ppdu_id =
  2668. HTT_TX_WBM_COMPLETION_V2_SCH_CMD_ID_GET(
  2669. htt_desc[1]);
  2670. ts.ack_frame_rssi =
  2671. HTT_TX_WBM_COMPLETION_V2_ACK_FRAME_RSSI_GET(
  2672. htt_desc[1]);
  2673. ts.first_msdu = 1;
  2674. ts.last_msdu = 1;
  2675. if (tx_status != HTT_TX_FW2WBM_TX_STATUS_OK)
  2676. ts.status = HAL_TX_TQM_RR_REM_CMD_REM;
  2677. peer = dp_peer_find_by_id(soc, ts.peer_id);
  2678. if (qdf_likely(peer))
  2679. dp_peer_unref_del_find_by_id(peer);
  2680. dp_tx_comp_process_tx_status(tx_desc, &ts, peer);
  2681. dp_tx_comp_process_desc(soc, tx_desc, &ts, peer);
  2682. dp_tx_desc_release(tx_desc, tx_desc->pool_id);
  2683. break;
  2684. }
  2685. case HTT_TX_FW2WBM_TX_STATUS_REINJECT:
  2686. {
  2687. dp_tx_reinject_handler(tx_desc, status);
  2688. break;
  2689. }
  2690. case HTT_TX_FW2WBM_TX_STATUS_INSPECT:
  2691. {
  2692. dp_tx_inspect_handler(tx_desc, status);
  2693. break;
  2694. }
  2695. case HTT_TX_FW2WBM_TX_STATUS_MEC_NOTIFY:
  2696. {
  2697. dp_tx_mec_handler(vdev, status);
  2698. break;
  2699. }
  2700. default:
  2701. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  2702. "%s Invalid HTT tx_status %d\n",
  2703. __func__, tx_status);
  2704. break;
  2705. }
  2706. }
  2707. /**
  2708. * dp_tx_comp_handler() - Tx completion handler
  2709. * @soc: core txrx main context
  2710. * @ring_id: completion ring id
  2711. * @quota: No. of packets/descriptors that can be serviced in one loop
  2712. *
  2713. * This function will collect hardware release ring element contents and
  2714. * handle descriptor contents. Based on contents, free packet or handle error
  2715. * conditions
  2716. *
  2717. * Return: none
  2718. */
  2719. uint32_t dp_tx_comp_handler(struct dp_soc *soc, void *hal_srng, uint32_t quota)
  2720. {
  2721. void *tx_comp_hal_desc;
  2722. uint8_t buffer_src;
  2723. uint8_t pool_id;
  2724. uint32_t tx_desc_id;
  2725. struct dp_tx_desc_s *tx_desc = NULL;
  2726. struct dp_tx_desc_s *head_desc = NULL;
  2727. struct dp_tx_desc_s *tail_desc = NULL;
  2728. uint32_t num_processed;
  2729. uint32_t count;
  2730. if (qdf_unlikely(hal_srng_access_start(soc->hal_soc, hal_srng))) {
  2731. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  2732. "%s %d : HAL RING Access Failed -- %pK",
  2733. __func__, __LINE__, hal_srng);
  2734. return 0;
  2735. }
  2736. num_processed = 0;
  2737. count = 0;
  2738. /* Find head descriptor from completion ring */
  2739. while (qdf_likely(tx_comp_hal_desc =
  2740. hal_srng_dst_get_next(soc->hal_soc, hal_srng))) {
  2741. buffer_src = hal_tx_comp_get_buffer_source(tx_comp_hal_desc);
  2742. /* If this buffer was not released by TQM or FW, then it is not
  2743. * Tx completion indication, assert */
  2744. if ((buffer_src != HAL_TX_COMP_RELEASE_SOURCE_TQM) &&
  2745. (buffer_src != HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  2746. QDF_TRACE(QDF_MODULE_ID_DP,
  2747. QDF_TRACE_LEVEL_FATAL,
  2748. "Tx comp release_src != TQM | FW");
  2749. qdf_assert_always(0);
  2750. }
  2751. /* Get descriptor id */
  2752. tx_desc_id = hal_tx_comp_get_desc_id(tx_comp_hal_desc);
  2753. pool_id = (tx_desc_id & DP_TX_DESC_ID_POOL_MASK) >>
  2754. DP_TX_DESC_ID_POOL_OS;
  2755. if (!dp_tx_is_desc_id_valid(soc, tx_desc_id))
  2756. continue;
  2757. /* Find Tx descriptor */
  2758. tx_desc = dp_tx_desc_find(soc, pool_id,
  2759. (tx_desc_id & DP_TX_DESC_ID_PAGE_MASK) >>
  2760. DP_TX_DESC_ID_PAGE_OS,
  2761. (tx_desc_id & DP_TX_DESC_ID_OFFSET_MASK) >>
  2762. DP_TX_DESC_ID_OFFSET_OS);
  2763. /*
  2764. * If the descriptor is already freed in vdev_detach,
  2765. * continue to next descriptor
  2766. */
  2767. if (!tx_desc->vdev) {
  2768. QDF_TRACE(QDF_MODULE_ID_DP,
  2769. QDF_TRACE_LEVEL_INFO,
  2770. "Descriptor freed in vdev_detach %d",
  2771. tx_desc_id);
  2772. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  2773. count++;
  2774. continue;
  2775. }
  2776. /*
  2777. * If the release source is FW, process the HTT status
  2778. */
  2779. if (qdf_unlikely(buffer_src ==
  2780. HAL_TX_COMP_RELEASE_SOURCE_FW)) {
  2781. uint8_t htt_tx_status[HAL_TX_COMP_HTT_STATUS_LEN];
  2782. hal_tx_comp_get_htt_desc(tx_comp_hal_desc,
  2783. htt_tx_status);
  2784. dp_tx_process_htt_completion(tx_desc,
  2785. htt_tx_status);
  2786. } else {
  2787. /* Pool id is not matching. Error */
  2788. if (tx_desc->pool_id != pool_id) {
  2789. QDF_TRACE(QDF_MODULE_ID_DP,
  2790. QDF_TRACE_LEVEL_FATAL,
  2791. "Tx Comp pool id %d not matched %d",
  2792. pool_id, tx_desc->pool_id);
  2793. qdf_assert_always(0);
  2794. }
  2795. if (!(tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED) ||
  2796. !(tx_desc->flags & DP_TX_DESC_FLAG_QUEUED_TX)) {
  2797. QDF_TRACE(QDF_MODULE_ID_DP,
  2798. QDF_TRACE_LEVEL_FATAL,
  2799. "Txdesc invalid, flgs = %x,id = %d",
  2800. tx_desc->flags, tx_desc_id);
  2801. qdf_assert_always(0);
  2802. }
  2803. /* First ring descriptor on the cycle */
  2804. if (!head_desc) {
  2805. head_desc = tx_desc;
  2806. tail_desc = tx_desc;
  2807. }
  2808. tail_desc->next = tx_desc;
  2809. tx_desc->next = NULL;
  2810. tail_desc = tx_desc;
  2811. /* Collect hw completion contents */
  2812. hal_tx_comp_desc_sync(tx_comp_hal_desc,
  2813. &tx_desc->comp, 1);
  2814. }
  2815. num_processed += !(count & DP_TX_NAPI_BUDGET_DIV_MASK);
  2816. /*
  2817. * Processed packet count is more than given quota
  2818. * stop to processing
  2819. */
  2820. if ((num_processed >= quota))
  2821. break;
  2822. count++;
  2823. }
  2824. hal_srng_access_end(soc->hal_soc, hal_srng);
  2825. /* Process the reaped descriptors */
  2826. if (head_desc)
  2827. dp_tx_comp_process_desc_list(soc, head_desc);
  2828. return num_processed;
  2829. }
  2830. #ifdef FEATURE_WLAN_TDLS
  2831. /**
  2832. * dp_tx_non_std() - Allow the control-path SW to send data frames
  2833. *
  2834. * @data_vdev - which vdev should transmit the tx data frames
  2835. * @tx_spec - what non-standard handling to apply to the tx data frames
  2836. * @msdu_list - NULL-terminated list of tx MSDUs
  2837. *
  2838. * Return: NULL on success,
  2839. * nbuf when it fails to send
  2840. */
  2841. qdf_nbuf_t dp_tx_non_std(struct cdp_vdev *vdev_handle,
  2842. enum ol_tx_spec tx_spec, qdf_nbuf_t msdu_list)
  2843. {
  2844. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  2845. if (tx_spec & OL_TX_SPEC_NO_FREE)
  2846. vdev->is_tdls_frame = true;
  2847. return dp_tx_send(vdev_handle, msdu_list);
  2848. }
  2849. #endif
  2850. /**
  2851. * dp_tx_vdev_attach() - attach vdev to dp tx
  2852. * @vdev: virtual device instance
  2853. *
  2854. * Return: QDF_STATUS_SUCCESS: success
  2855. * QDF_STATUS_E_RESOURCES: Error return
  2856. */
  2857. QDF_STATUS dp_tx_vdev_attach(struct dp_vdev *vdev)
  2858. {
  2859. /*
  2860. * Fill HTT TCL Metadata with Vdev ID and MAC ID
  2861. */
  2862. HTT_TX_TCL_METADATA_TYPE_SET(vdev->htt_tcl_metadata,
  2863. HTT_TCL_METADATA_TYPE_VDEV_BASED);
  2864. HTT_TX_TCL_METADATA_VDEV_ID_SET(vdev->htt_tcl_metadata,
  2865. vdev->vdev_id);
  2866. HTT_TX_TCL_METADATA_PDEV_ID_SET(vdev->htt_tcl_metadata,
  2867. DP_SW2HW_MACID(vdev->pdev->pdev_id));
  2868. /*
  2869. * Set HTT Extension Valid bit to 0 by default
  2870. */
  2871. HTT_TX_TCL_METADATA_VALID_HTT_SET(vdev->htt_tcl_metadata, 0);
  2872. dp_tx_vdev_update_search_flags(vdev);
  2873. return QDF_STATUS_SUCCESS;
  2874. }
  2875. #ifdef FEATURE_WDS
  2876. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  2877. {
  2878. struct dp_soc *soc = vdev->pdev->soc;
  2879. /*
  2880. * If AST index override support is available (HKv2 etc),
  2881. * DA search flag be enabled always
  2882. *
  2883. * If AST index override support is not available (HKv1),
  2884. * DA search flag should be used for all modes except QWRAP
  2885. */
  2886. if (soc->ast_override_support || !vdev->proxysta_vdev)
  2887. return true;
  2888. return false;
  2889. }
  2890. #else
  2891. static inline bool dp_tx_da_search_override(struct dp_vdev *vdev)
  2892. {
  2893. return false;
  2894. }
  2895. #endif
  2896. /**
  2897. * dp_tx_vdev_update_search_flags() - Update vdev flags as per opmode
  2898. * @vdev: virtual device instance
  2899. *
  2900. * Return: void
  2901. *
  2902. */
  2903. void dp_tx_vdev_update_search_flags(struct dp_vdev *vdev)
  2904. {
  2905. struct dp_soc *soc = vdev->pdev->soc;
  2906. /*
  2907. * Enable both AddrY (SA based search) and AddrX (Da based search)
  2908. * for TDLS link
  2909. *
  2910. * Enable AddrY (SA based search) only for non-WDS STA and
  2911. * ProxySTA VAP (in HKv1) modes.
  2912. *
  2913. * In all other VAP modes, only DA based search should be
  2914. * enabled
  2915. */
  2916. if (vdev->opmode == wlan_op_mode_sta &&
  2917. vdev->tdls_link_connected)
  2918. vdev->hal_desc_addr_search_flags =
  2919. (HAL_TX_DESC_ADDRX_EN | HAL_TX_DESC_ADDRY_EN);
  2920. else if ((vdev->opmode == wlan_op_mode_sta) &&
  2921. !dp_tx_da_search_override(vdev))
  2922. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRY_EN;
  2923. else
  2924. vdev->hal_desc_addr_search_flags = HAL_TX_DESC_ADDRX_EN;
  2925. /* Set search type only when peer map v2 messaging is enabled
  2926. * as we will have the search index (AST hash) only when v2 is
  2927. * enabled
  2928. */
  2929. if (soc->is_peer_map_unmap_v2 && vdev->opmode == wlan_op_mode_sta)
  2930. vdev->search_type = HAL_TX_ADDR_INDEX_SEARCH;
  2931. else
  2932. vdev->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  2933. }
  2934. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  2935. /* dp_tx_desc_flush() - release resources associated
  2936. * to tx_desc
  2937. * @vdev: virtual device instance
  2938. *
  2939. * This function will free all outstanding Tx buffers,
  2940. * including ME buffer for which either free during
  2941. * completion didn't happened or completion is not
  2942. * received.
  2943. */
  2944. static void dp_tx_desc_flush(struct dp_vdev *vdev)
  2945. {
  2946. uint8_t i;
  2947. uint32_t j;
  2948. uint32_t num_desc, page_id, offset;
  2949. uint16_t num_desc_per_page;
  2950. struct dp_soc *soc = vdev->pdev->soc;
  2951. struct dp_tx_desc_s *tx_desc = NULL;
  2952. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  2953. for (i = 0; i < MAX_TXDESC_POOLS; i++) {
  2954. tx_desc_pool = &soc->tx_desc[i];
  2955. if (!(tx_desc_pool->pool_size) ||
  2956. IS_TX_DESC_POOL_STATUS_INACTIVE(tx_desc_pool) ||
  2957. !(tx_desc_pool->desc_pages.cacheable_pages))
  2958. continue;
  2959. num_desc = tx_desc_pool->pool_size;
  2960. num_desc_per_page =
  2961. tx_desc_pool->desc_pages.num_element_per_page;
  2962. for (j = 0; j < num_desc; j++) {
  2963. page_id = j / num_desc_per_page;
  2964. offset = j % num_desc_per_page;
  2965. if (qdf_unlikely(!(tx_desc_pool->
  2966. desc_pages.cacheable_pages)))
  2967. break;
  2968. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  2969. if (tx_desc && (tx_desc->vdev == vdev) &&
  2970. (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)) {
  2971. dp_tx_comp_free_buf(soc, tx_desc);
  2972. dp_tx_desc_release(tx_desc, i);
  2973. }
  2974. }
  2975. }
  2976. }
  2977. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  2978. static void dp_tx_desc_flush(struct dp_vdev *vdev)
  2979. {
  2980. uint8_t i, num_pool;
  2981. uint32_t j;
  2982. uint32_t num_desc, page_id, offset;
  2983. uint16_t num_desc_per_page;
  2984. struct dp_soc *soc = vdev->pdev->soc;
  2985. struct dp_tx_desc_s *tx_desc = NULL;
  2986. struct dp_tx_desc_pool_s *tx_desc_pool = NULL;
  2987. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  2988. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  2989. for (i = 0; i < num_pool; i++) {
  2990. tx_desc_pool = &soc->tx_desc[i];
  2991. if (!tx_desc_pool->desc_pages.cacheable_pages)
  2992. continue;
  2993. num_desc_per_page =
  2994. tx_desc_pool->desc_pages.num_element_per_page;
  2995. for (j = 0; j < num_desc; j++) {
  2996. page_id = j / num_desc_per_page;
  2997. offset = j % num_desc_per_page;
  2998. tx_desc = dp_tx_desc_find(soc, i, page_id, offset);
  2999. if (tx_desc && (tx_desc->vdev == vdev) &&
  3000. (tx_desc->flags & DP_TX_DESC_FLAG_ALLOCATED)) {
  3001. dp_tx_comp_free_buf(soc, tx_desc);
  3002. dp_tx_desc_release(tx_desc, i);
  3003. }
  3004. }
  3005. }
  3006. }
  3007. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3008. /**
  3009. * dp_tx_vdev_detach() - detach vdev from dp tx
  3010. * @vdev: virtual device instance
  3011. *
  3012. * Return: QDF_STATUS_SUCCESS: success
  3013. * QDF_STATUS_E_RESOURCES: Error return
  3014. */
  3015. QDF_STATUS dp_tx_vdev_detach(struct dp_vdev *vdev)
  3016. {
  3017. dp_tx_desc_flush(vdev);
  3018. return QDF_STATUS_SUCCESS;
  3019. }
  3020. /**
  3021. * dp_tx_pdev_attach() - attach pdev to dp tx
  3022. * @pdev: physical device instance
  3023. *
  3024. * Return: QDF_STATUS_SUCCESS: success
  3025. * QDF_STATUS_E_RESOURCES: Error return
  3026. */
  3027. QDF_STATUS dp_tx_pdev_attach(struct dp_pdev *pdev)
  3028. {
  3029. struct dp_soc *soc = pdev->soc;
  3030. /* Initialize Flow control counters */
  3031. qdf_atomic_init(&pdev->num_tx_exception);
  3032. qdf_atomic_init(&pdev->num_tx_outstanding);
  3033. if (wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3034. /* Initialize descriptors in TCL Ring */
  3035. hal_tx_init_data_ring(soc->hal_soc,
  3036. soc->tcl_data_ring[pdev->pdev_id].hal_srng);
  3037. }
  3038. return QDF_STATUS_SUCCESS;
  3039. }
  3040. /**
  3041. * dp_tx_pdev_detach() - detach pdev from dp tx
  3042. * @pdev: physical device instance
  3043. *
  3044. * Return: QDF_STATUS_SUCCESS: success
  3045. * QDF_STATUS_E_RESOURCES: Error return
  3046. */
  3047. QDF_STATUS dp_tx_pdev_detach(struct dp_pdev *pdev)
  3048. {
  3049. dp_tx_me_exit(pdev);
  3050. return QDF_STATUS_SUCCESS;
  3051. }
  3052. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  3053. /* Pools will be allocated dynamically */
  3054. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3055. int num_desc)
  3056. {
  3057. uint8_t i;
  3058. for (i = 0; i < num_pool; i++) {
  3059. qdf_spinlock_create(&soc->tx_desc[i].flow_pool_lock);
  3060. soc->tx_desc[i].status = FLOW_POOL_INACTIVE;
  3061. }
  3062. return 0;
  3063. }
  3064. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3065. {
  3066. uint8_t i;
  3067. for (i = 0; i < num_pool; i++)
  3068. qdf_spinlock_destroy(&soc->tx_desc[i].flow_pool_lock);
  3069. }
  3070. #else /* QCA_LL_TX_FLOW_CONTROL_V2! */
  3071. static int dp_tx_alloc_static_pools(struct dp_soc *soc, int num_pool,
  3072. int num_desc)
  3073. {
  3074. uint8_t i;
  3075. /* Allocate software Tx descriptor pools */
  3076. for (i = 0; i < num_pool; i++) {
  3077. if (dp_tx_desc_pool_alloc(soc, i, num_desc)) {
  3078. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3079. "%s Tx Desc Pool alloc %d failed %pK",
  3080. __func__, i, soc);
  3081. return ENOMEM;
  3082. }
  3083. }
  3084. return 0;
  3085. }
  3086. static void dp_tx_delete_static_pools(struct dp_soc *soc, int num_pool)
  3087. {
  3088. uint8_t i;
  3089. for (i = 0; i < num_pool; i++) {
  3090. qdf_assert_always(!soc->tx_desc[i].num_allocated);
  3091. if (dp_tx_desc_pool_free(soc, i)) {
  3092. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3093. "%s Tx Desc Pool Free failed", __func__);
  3094. }
  3095. }
  3096. }
  3097. #endif /* !QCA_LL_TX_FLOW_CONTROL_V2 */
  3098. #ifndef QCA_MEM_ATTACH_ON_WIFI3
  3099. /**
  3100. * dp_tso_attach_wifi3() - TSO attach handler
  3101. * @txrx_soc: Opaque Dp handle
  3102. *
  3103. * Reserve TSO descriptor buffers
  3104. *
  3105. * Return: QDF_STATUS_E_FAILURE on failure or
  3106. * QDF_STATUS_SUCCESS on success
  3107. */
  3108. static
  3109. QDF_STATUS dp_tso_attach_wifi3(void *txrx_soc)
  3110. {
  3111. return dp_tso_soc_attach(txrx_soc);
  3112. }
  3113. /**
  3114. * dp_tso_detach_wifi3() - TSO Detach handler
  3115. * @txrx_soc: Opaque Dp handle
  3116. *
  3117. * Deallocate TSO descriptor buffers
  3118. *
  3119. * Return: QDF_STATUS_E_FAILURE on failure or
  3120. * QDF_STATUS_SUCCESS on success
  3121. */
  3122. static
  3123. QDF_STATUS dp_tso_detach_wifi3(void *txrx_soc)
  3124. {
  3125. return dp_tso_soc_detach(txrx_soc);
  3126. }
  3127. #else
  3128. static
  3129. QDF_STATUS dp_tso_attach_wifi3(void *txrx_soc)
  3130. {
  3131. return QDF_STATUS_SUCCESS;
  3132. }
  3133. static
  3134. QDF_STATUS dp_tso_detach_wifi3(void *txrx_soc)
  3135. {
  3136. return QDF_STATUS_SUCCESS;
  3137. }
  3138. #endif
  3139. QDF_STATUS dp_tso_soc_detach(void *txrx_soc)
  3140. {
  3141. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3142. uint8_t i;
  3143. uint8_t num_pool;
  3144. uint32_t num_desc;
  3145. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3146. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3147. for (i = 0; i < num_pool; i++)
  3148. dp_tx_tso_desc_pool_free(soc, i);
  3149. dp_info("%s TSO Desc Pool %d Free descs = %d",
  3150. __func__, num_pool, num_desc);
  3151. for (i = 0; i < num_pool; i++)
  3152. dp_tx_tso_num_seg_pool_free(soc, i);
  3153. dp_info("%s TSO Num of seg Desc Pool %d Free descs = %d",
  3154. __func__, num_pool, num_desc);
  3155. return QDF_STATUS_SUCCESS;
  3156. }
  3157. /**
  3158. * dp_tso_attach() - TSO attach handler
  3159. * @txrx_soc: Opaque Dp handle
  3160. *
  3161. * Reserve TSO descriptor buffers
  3162. *
  3163. * Return: QDF_STATUS_E_FAILURE on failure or
  3164. * QDF_STATUS_SUCCESS on success
  3165. */
  3166. QDF_STATUS dp_tso_soc_attach(void *txrx_soc)
  3167. {
  3168. struct dp_soc *soc = (struct dp_soc *)txrx_soc;
  3169. uint8_t i;
  3170. uint8_t num_pool;
  3171. uint32_t num_desc;
  3172. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3173. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3174. for (i = 0; i < num_pool; i++) {
  3175. if (dp_tx_tso_desc_pool_alloc(soc, i, num_desc)) {
  3176. dp_err("TSO Desc Pool alloc %d failed %pK",
  3177. i, soc);
  3178. return QDF_STATUS_E_FAILURE;
  3179. }
  3180. }
  3181. dp_info("%s TSO Desc Alloc %d, descs = %d",
  3182. __func__, num_pool, num_desc);
  3183. for (i = 0; i < num_pool; i++) {
  3184. if (dp_tx_tso_num_seg_pool_alloc(soc, i, num_desc)) {
  3185. dp_err("TSO Num of seg Pool alloc %d failed %pK",
  3186. i, soc);
  3187. return QDF_STATUS_E_FAILURE;
  3188. }
  3189. }
  3190. return QDF_STATUS_SUCCESS;
  3191. }
  3192. /**
  3193. * dp_tx_soc_detach() - detach soc from dp tx
  3194. * @soc: core txrx main context
  3195. *
  3196. * This function will detach dp tx into main device context
  3197. * will free dp tx resource and initialize resources
  3198. *
  3199. * Return: QDF_STATUS_SUCCESS: success
  3200. * QDF_STATUS_E_RESOURCES: Error return
  3201. */
  3202. QDF_STATUS dp_tx_soc_detach(struct dp_soc *soc)
  3203. {
  3204. uint8_t num_pool;
  3205. uint16_t num_desc;
  3206. uint16_t num_ext_desc;
  3207. uint8_t i;
  3208. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3209. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3210. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3211. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  3212. dp_tx_flow_control_deinit(soc);
  3213. dp_tx_delete_static_pools(soc, num_pool);
  3214. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3215. "%s Tx Desc Pool Free num_pool = %d, descs = %d",
  3216. __func__, num_pool, num_desc);
  3217. for (i = 0; i < num_pool; i++) {
  3218. if (dp_tx_ext_desc_pool_free(soc, i)) {
  3219. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3220. "%s Tx Ext Desc Pool Free failed",
  3221. __func__);
  3222. return QDF_STATUS_E_RESOURCES;
  3223. }
  3224. }
  3225. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3226. "%s MSDU Ext Desc Pool %d Free descs = %d",
  3227. __func__, num_pool, num_ext_desc);
  3228. status = dp_tso_detach_wifi3(soc);
  3229. if (status != QDF_STATUS_SUCCESS)
  3230. return status;
  3231. return QDF_STATUS_SUCCESS;
  3232. }
  3233. /**
  3234. * dp_tx_soc_attach() - attach soc to dp tx
  3235. * @soc: core txrx main context
  3236. *
  3237. * This function will attach dp tx into main device context
  3238. * will allocate dp tx resource and initialize resources
  3239. *
  3240. * Return: QDF_STATUS_SUCCESS: success
  3241. * QDF_STATUS_E_RESOURCES: Error return
  3242. */
  3243. QDF_STATUS dp_tx_soc_attach(struct dp_soc *soc)
  3244. {
  3245. uint8_t i;
  3246. uint8_t num_pool;
  3247. uint32_t num_desc;
  3248. uint32_t num_ext_desc;
  3249. QDF_STATUS status = QDF_STATUS_SUCCESS;
  3250. num_pool = wlan_cfg_get_num_tx_desc_pool(soc->wlan_cfg_ctx);
  3251. num_desc = wlan_cfg_get_num_tx_desc(soc->wlan_cfg_ctx);
  3252. num_ext_desc = wlan_cfg_get_num_tx_ext_desc(soc->wlan_cfg_ctx);
  3253. if (num_pool > MAX_TXDESC_POOLS)
  3254. goto fail;
  3255. if (dp_tx_alloc_static_pools(soc, num_pool, num_desc))
  3256. goto fail;
  3257. dp_tx_flow_control_init(soc);
  3258. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3259. "%s Tx Desc Alloc num_pool = %d, descs = %d",
  3260. __func__, num_pool, num_desc);
  3261. /* Allocate extension tx descriptor pools */
  3262. for (i = 0; i < num_pool; i++) {
  3263. if (dp_tx_ext_desc_pool_alloc(soc, i, num_ext_desc)) {
  3264. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3265. "MSDU Ext Desc Pool alloc %d failed %pK",
  3266. i, soc);
  3267. goto fail;
  3268. }
  3269. }
  3270. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3271. "%s MSDU Ext Desc Alloc %d, descs = %d",
  3272. __func__, num_pool, num_ext_desc);
  3273. status = dp_tso_attach_wifi3((void *)soc);
  3274. if (status != QDF_STATUS_SUCCESS)
  3275. goto fail;
  3276. /* Initialize descriptors in TCL Rings */
  3277. if (!wlan_cfg_per_pdev_tx_ring(soc->wlan_cfg_ctx)) {
  3278. for (i = 0; i < soc->num_tcl_data_rings; i++) {
  3279. hal_tx_init_data_ring(soc->hal_soc,
  3280. soc->tcl_data_ring[i].hal_srng);
  3281. }
  3282. }
  3283. /*
  3284. * todo - Add a runtime config option to enable this.
  3285. */
  3286. /*
  3287. * Due to multiple issues on NPR EMU, enable it selectively
  3288. * only for NPR EMU, should be removed, once NPR platforms
  3289. * are stable.
  3290. */
  3291. soc->process_tx_status = CONFIG_PROCESS_TX_STATUS;
  3292. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3293. "%s HAL Tx init Success", __func__);
  3294. return QDF_STATUS_SUCCESS;
  3295. fail:
  3296. /* Detach will take care of freeing only allocated resources */
  3297. dp_tx_soc_detach(soc);
  3298. return QDF_STATUS_E_RESOURCES;
  3299. }
  3300. /*
  3301. * dp_tx_me_mem_free(): Function to free allocated memory in mcast enahncement
  3302. * pdev: pointer to DP PDEV structure
  3303. * seg_info_head: Pointer to the head of list
  3304. *
  3305. * return: void
  3306. */
  3307. static void dp_tx_me_mem_free(struct dp_pdev *pdev,
  3308. struct dp_tx_seg_info_s *seg_info_head)
  3309. {
  3310. struct dp_tx_me_buf_t *mc_uc_buf;
  3311. struct dp_tx_seg_info_s *seg_info_new = NULL;
  3312. qdf_nbuf_t nbuf = NULL;
  3313. uint64_t phy_addr;
  3314. while (seg_info_head) {
  3315. nbuf = seg_info_head->nbuf;
  3316. mc_uc_buf = (struct dp_tx_me_buf_t *)
  3317. seg_info_head->frags[0].vaddr;
  3318. phy_addr = seg_info_head->frags[0].paddr_hi;
  3319. phy_addr = (phy_addr << 32) | seg_info_head->frags[0].paddr_lo;
  3320. qdf_mem_unmap_nbytes_single(pdev->soc->osdev,
  3321. phy_addr,
  3322. QDF_DMA_TO_DEVICE , DP_MAC_ADDR_LEN);
  3323. dp_tx_me_free_buf(pdev, mc_uc_buf);
  3324. qdf_nbuf_free(nbuf);
  3325. seg_info_new = seg_info_head;
  3326. seg_info_head = seg_info_head->next;
  3327. qdf_mem_free(seg_info_new);
  3328. }
  3329. }
  3330. /**
  3331. * dp_tx_me_send_convert_ucast(): function to convert multicast to unicast
  3332. * @vdev: DP VDEV handle
  3333. * @nbuf: Multicast nbuf
  3334. * @newmac: Table of the clients to which packets have to be sent
  3335. * @new_mac_cnt: No of clients
  3336. *
  3337. * return: no of converted packets
  3338. */
  3339. uint16_t
  3340. dp_tx_me_send_convert_ucast(struct cdp_vdev *vdev_handle, qdf_nbuf_t nbuf,
  3341. uint8_t newmac[][DP_MAC_ADDR_LEN], uint8_t new_mac_cnt)
  3342. {
  3343. struct dp_vdev *vdev = (struct dp_vdev *) vdev_handle;
  3344. struct dp_pdev *pdev = vdev->pdev;
  3345. qdf_ether_header_t *eh;
  3346. uint8_t *data;
  3347. uint16_t len;
  3348. /* reference to frame dst addr */
  3349. uint8_t *dstmac;
  3350. /* copy of original frame src addr */
  3351. uint8_t srcmac[DP_MAC_ADDR_LEN];
  3352. /* local index into newmac */
  3353. uint8_t new_mac_idx = 0;
  3354. struct dp_tx_me_buf_t *mc_uc_buf;
  3355. qdf_nbuf_t nbuf_clone;
  3356. struct dp_tx_msdu_info_s msdu_info;
  3357. struct dp_tx_seg_info_s *seg_info_head = NULL;
  3358. struct dp_tx_seg_info_s *seg_info_tail = NULL;
  3359. struct dp_tx_seg_info_s *seg_info_new;
  3360. struct dp_tx_frag_info_s data_frag;
  3361. qdf_dma_addr_t paddr_data;
  3362. qdf_dma_addr_t paddr_mcbuf = 0;
  3363. uint8_t empty_entry_mac[DP_MAC_ADDR_LEN] = {0};
  3364. QDF_STATUS status;
  3365. qdf_mem_zero(&msdu_info, sizeof(msdu_info));
  3366. dp_tx_get_queue(vdev, nbuf, &msdu_info.tx_queue);
  3367. eh = (qdf_ether_header_t *)nbuf;
  3368. qdf_mem_copy(srcmac, eh->ether_shost, DP_MAC_ADDR_LEN);
  3369. len = qdf_nbuf_len(nbuf);
  3370. data = qdf_nbuf_data(nbuf);
  3371. status = qdf_nbuf_map(vdev->osdev, nbuf,
  3372. QDF_DMA_TO_DEVICE);
  3373. if (status) {
  3374. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3375. "Mapping failure Error:%d", status);
  3376. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  3377. qdf_nbuf_free(nbuf);
  3378. return 1;
  3379. }
  3380. paddr_data = qdf_nbuf_get_frag_paddr(nbuf, 0) + IEEE80211_ADDR_LEN;
  3381. /*preparing data fragment*/
  3382. data_frag.vaddr = qdf_nbuf_data(nbuf) + IEEE80211_ADDR_LEN;
  3383. data_frag.paddr_lo = (uint32_t)paddr_data;
  3384. data_frag.paddr_hi = (((uint64_t) paddr_data) >> 32);
  3385. data_frag.len = len - DP_MAC_ADDR_LEN;
  3386. for (new_mac_idx = 0; new_mac_idx < new_mac_cnt; new_mac_idx++) {
  3387. dstmac = newmac[new_mac_idx];
  3388. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_INFO,
  3389. "added mac addr (%pM)", dstmac);
  3390. /* Check for NULL Mac Address */
  3391. if (!qdf_mem_cmp(dstmac, empty_entry_mac, DP_MAC_ADDR_LEN))
  3392. continue;
  3393. /* frame to self mac. skip */
  3394. if (!qdf_mem_cmp(dstmac, srcmac, DP_MAC_ADDR_LEN))
  3395. continue;
  3396. /*
  3397. * TODO: optimize to avoid malloc in per-packet path
  3398. * For eg. seg_pool can be made part of vdev structure
  3399. */
  3400. seg_info_new = qdf_mem_malloc(sizeof(*seg_info_new));
  3401. if (!seg_info_new) {
  3402. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3403. "alloc failed");
  3404. DP_STATS_INC(vdev, tx_i.mcast_en.fail_seg_alloc, 1);
  3405. goto fail_seg_alloc;
  3406. }
  3407. mc_uc_buf = dp_tx_me_alloc_buf(pdev);
  3408. if (mc_uc_buf == NULL)
  3409. goto fail_buf_alloc;
  3410. /*
  3411. * TODO: Check if we need to clone the nbuf
  3412. * Or can we just use the reference for all cases
  3413. */
  3414. if (new_mac_idx < (new_mac_cnt - 1)) {
  3415. nbuf_clone = qdf_nbuf_clone((qdf_nbuf_t)nbuf);
  3416. if (nbuf_clone == NULL) {
  3417. DP_STATS_INC(vdev, tx_i.mcast_en.clone_fail, 1);
  3418. goto fail_clone;
  3419. }
  3420. } else {
  3421. /*
  3422. * Update the ref
  3423. * to account for frame sent without cloning
  3424. */
  3425. qdf_nbuf_ref(nbuf);
  3426. nbuf_clone = nbuf;
  3427. }
  3428. qdf_mem_copy(mc_uc_buf->data, dstmac, DP_MAC_ADDR_LEN);
  3429. status = qdf_mem_map_nbytes_single(vdev->osdev, mc_uc_buf->data,
  3430. QDF_DMA_TO_DEVICE, DP_MAC_ADDR_LEN,
  3431. &paddr_mcbuf);
  3432. if (status) {
  3433. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  3434. "Mapping failure Error:%d", status);
  3435. DP_STATS_INC(vdev, tx_i.mcast_en.dropped_map_error, 1);
  3436. goto fail_map;
  3437. }
  3438. seg_info_new->frags[0].vaddr = (uint8_t *)mc_uc_buf;
  3439. seg_info_new->frags[0].paddr_lo = (uint32_t) paddr_mcbuf;
  3440. seg_info_new->frags[0].paddr_hi =
  3441. ((uint64_t) paddr_mcbuf >> 32);
  3442. seg_info_new->frags[0].len = DP_MAC_ADDR_LEN;
  3443. seg_info_new->frags[1] = data_frag;
  3444. seg_info_new->nbuf = nbuf_clone;
  3445. seg_info_new->frag_cnt = 2;
  3446. seg_info_new->total_len = len;
  3447. seg_info_new->next = NULL;
  3448. if (seg_info_head == NULL)
  3449. seg_info_head = seg_info_new;
  3450. else
  3451. seg_info_tail->next = seg_info_new;
  3452. seg_info_tail = seg_info_new;
  3453. }
  3454. if (!seg_info_head) {
  3455. goto free_return;
  3456. }
  3457. msdu_info.u.sg_info.curr_seg = seg_info_head;
  3458. msdu_info.num_seg = new_mac_cnt;
  3459. msdu_info.frm_type = dp_tx_frm_me;
  3460. if (qdf_unlikely(vdev->mcast_enhancement_en > 0) &&
  3461. qdf_unlikely(pdev->hmmc_tid_override_en))
  3462. msdu_info.tid = pdev->hmmc_tid;
  3463. DP_STATS_INC(vdev, tx_i.mcast_en.ucast, new_mac_cnt);
  3464. dp_tx_send_msdu_multiple(vdev, nbuf, &msdu_info);
  3465. while (seg_info_head->next) {
  3466. seg_info_new = seg_info_head;
  3467. seg_info_head = seg_info_head->next;
  3468. qdf_mem_free(seg_info_new);
  3469. }
  3470. qdf_mem_free(seg_info_head);
  3471. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  3472. qdf_nbuf_free(nbuf);
  3473. return new_mac_cnt;
  3474. fail_map:
  3475. qdf_nbuf_free(nbuf_clone);
  3476. fail_clone:
  3477. dp_tx_me_free_buf(pdev, mc_uc_buf);
  3478. fail_buf_alloc:
  3479. qdf_mem_free(seg_info_new);
  3480. fail_seg_alloc:
  3481. dp_tx_me_mem_free(pdev, seg_info_head);
  3482. free_return:
  3483. qdf_nbuf_unmap(pdev->soc->osdev, nbuf, QDF_DMA_TO_DEVICE);
  3484. qdf_nbuf_free(nbuf);
  3485. return 1;
  3486. }