hal_6490.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409
  1. /*
  2. * Copyright (c) 2019-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_types.h"
  22. #include "qdf_lock.h"
  23. #include "qdf_mem.h"
  24. #include "qdf_nbuf.h"
  25. #include "hal_li_hw_headers.h"
  26. #include "hal_internal.h"
  27. #include "hal_api.h"
  28. #include "target_type.h"
  29. #include "wcss_version.h"
  30. #include "qdf_module.h"
  31. #include "hal_flow.h"
  32. #include "rx_flow_search_entry.h"
  33. #include "hal_rx_flow_info.h"
  34. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  35. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_OFFSET
  36. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  37. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_MASK
  38. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  39. RXPCU_PPDU_END_INFO_9_RX_PPDU_DURATION_LSB
  40. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  41. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  42. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  43. PHYRX_L_SIG_B_0_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  44. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  45. PHYRX_L_SIG_A_0_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  46. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  47. PHYRX_VHT_SIG_A_0_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  48. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  49. PHYRX_HE_SIG_A_SU_0_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  50. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  51. PHYRX_HE_SIG_A_MU_DL_0_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  52. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  53. PHYRX_HE_SIG_B1_MU_0_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  54. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  55. PHYRX_HE_SIG_B2_MU_0_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  56. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  57. PHYRX_HE_SIG_B2_OFDMA_0_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  58. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  59. PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET
  60. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  61. PHYRX_RSSI_LEGACY_19_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  62. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  63. RX_MPDU_START_0_RX_MPDU_INFO_DETAILS_RXPT_CLASSIFY_INFO_DETAILS_REO_DESTINATION_INDICATION_OFFSET
  64. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  65. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  66. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  67. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  68. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  69. RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  70. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  71. REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
  72. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  73. UNIFORM_REO_STATUS_HEADER_STATUS_HEADER
  74. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  75. RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
  78. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  79. TCL_DATA_CMD_0_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  80. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  81. TCL_DATA_CMD_1_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  82. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  83. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET
  84. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  85. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB
  86. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  87. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK
  88. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  89. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB
  90. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  91. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK
  92. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  93. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB
  94. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  95. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK
  96. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  97. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB
  98. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  99. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK
  100. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  101. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB
  102. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  103. TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK
  104. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  105. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  106. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  107. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  108. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  109. WBM_RELEASE_RING_6_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  110. #include "hal_6490_tx.h"
  111. #include "hal_6490_rx.h"
  112. #include <hal_generic_api.h>
  113. #include "hal_li_rx.h"
  114. #include "hal_li_api.h"
  115. #include "hal_li_generic_api.h"
  116. /**
  117. * hal_rx_msdu_start_nss_get_6490() - API to get the NSS
  118. * Interval from rx_msdu_start
  119. * @buf: pointer to the start of RX PKT TLV header
  120. *
  121. * Return: uint32_t(nss)
  122. */
  123. static uint32_t
  124. hal_rx_msdu_start_nss_get_6490(uint8_t *buf)
  125. {
  126. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  127. struct rx_msdu_start *msdu_start =
  128. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  129. uint8_t mimo_ss_bitmap;
  130. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  131. return qdf_get_hweight8(mimo_ss_bitmap);
  132. }
  133. /**
  134. * hal_rx_msdu_start_get_len_6490() - API to get the MSDU length
  135. * from rx_msdu_start TLV
  136. * @buf: pointer to the start of RX PKT TLV headers
  137. *
  138. * Return: (uint32_t)msdu length
  139. */
  140. static uint32_t hal_rx_msdu_start_get_len_6490(uint8_t *buf)
  141. {
  142. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  143. struct rx_msdu_start *msdu_start =
  144. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  145. uint32_t msdu_len;
  146. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  147. return msdu_len;
  148. }
  149. /**
  150. * hal_rx_mon_hw_desc_get_mpdu_status_6490() - Retrieve MPDU status
  151. * @hw_desc_addr: Start address of Rx HW TLVs
  152. * @rs: Status for monitor mode
  153. *
  154. * Return: void
  155. */
  156. static void hal_rx_mon_hw_desc_get_mpdu_status_6490(void *hw_desc_addr,
  157. struct mon_rx_status *rs)
  158. {
  159. struct rx_msdu_start *rx_msdu_start;
  160. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  161. uint32_t reg_value;
  162. const uint32_t sgi_hw_to_cdp[] = {
  163. CDP_SGI_0_8_US,
  164. CDP_SGI_0_4_US,
  165. CDP_SGI_1_6_US,
  166. CDP_SGI_3_2_US,
  167. };
  168. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  169. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  170. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  171. RX_MSDU_START_5, USER_RSSI);
  172. if (!rs->vht_flags) {
  173. rs->is_stbc = HAL_RX_GET(rx_msdu_start,
  174. RX_MSDU_START_5, STBC);
  175. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  176. rs->sgi = sgi_hw_to_cdp[reg_value];
  177. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5,
  178. RECEPTION_TYPE);
  179. rs->beamformed =
  180. (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  181. }
  182. /* TODO: rs->beamformed should be set for SU beamforming also */
  183. }
  184. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  185. static uint32_t hal_get_link_desc_size_6490(void)
  186. {
  187. return LINK_DESC_SIZE;
  188. }
  189. /**
  190. * hal_rx_get_tlv_6490() - API to get the tlv
  191. * @rx_tlv: TLV data extracted from the rx packet
  192. *
  193. * Return: uint8_t
  194. */
  195. static uint8_t hal_rx_get_tlv_6490(void *rx_tlv)
  196. {
  197. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  198. }
  199. /**
  200. * hal_rx_proc_phyrx_other_receive_info_tlv_6490()
  201. * - process other receive info TLV
  202. * @rx_tlv_hdr: pointer to TLV header
  203. * @ppdu_info_handle: pointer to ppdu_info
  204. *
  205. * Return: None
  206. */
  207. static
  208. void hal_rx_proc_phyrx_other_receive_info_tlv_6490(void *rx_tlv_hdr,
  209. void *ppdu_info_handle)
  210. {
  211. uint32_t tlv_tag, tlv_len;
  212. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  213. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  214. void *other_tlv_hdr = NULL;
  215. void *other_tlv = NULL;
  216. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  217. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  218. temp_len = 0;
  219. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  220. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  221. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  222. temp_len += other_tlv_len;
  223. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  224. switch (other_tlv_tag) {
  225. default:
  226. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  227. "%s unhandled TLV type: %d, TLV len:%d",
  228. __func__, other_tlv_tag, other_tlv_len);
  229. break;
  230. }
  231. }
  232. /**
  233. * hal_rx_dump_msdu_start_tlv_6490() - dump RX msdu_start TLV in structured
  234. * human readable format.
  235. * @pkttlvs: pointer to the pkttlvs.
  236. * @dbg_level: log level.
  237. *
  238. * Return: void
  239. */
  240. static void hal_rx_dump_msdu_start_tlv_6490(void *pkttlvs, uint8_t dbg_level)
  241. {
  242. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  243. struct rx_msdu_start *msdu_start =
  244. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  245. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  246. "rx_msdu_start tlv (1/2) - "
  247. "rxpcu_mpdu_filter_in_category: %x "
  248. "sw_frame_group_id: %x "
  249. "phy_ppdu_id: %x "
  250. "msdu_length: %x "
  251. "ipsec_esp: %x "
  252. "l3_offset: %x "
  253. "ipsec_ah: %x "
  254. "l4_offset: %x "
  255. "msdu_number: %x "
  256. "decap_format: %x "
  257. "ipv4_proto: %x "
  258. "ipv6_proto: %x "
  259. "tcp_proto: %x "
  260. "udp_proto: %x "
  261. "ip_frag: %x "
  262. "tcp_only_ack: %x "
  263. "da_is_bcast_mcast: %x "
  264. "ip4_protocol_ip6_next_header: %x "
  265. "toeplitz_hash_2_or_4: %x "
  266. "flow_id_toeplitz: %x "
  267. "user_rssi: %x "
  268. "pkt_type: %x "
  269. "stbc: %x "
  270. "sgi: %x "
  271. "rate_mcs: %x "
  272. "receive_bandwidth: %x "
  273. "reception_type: %x "
  274. "ppdu_start_timestamp: %u ",
  275. msdu_start->rxpcu_mpdu_filter_in_category,
  276. msdu_start->sw_frame_group_id,
  277. msdu_start->phy_ppdu_id,
  278. msdu_start->msdu_length,
  279. msdu_start->ipsec_esp,
  280. msdu_start->l3_offset,
  281. msdu_start->ipsec_ah,
  282. msdu_start->l4_offset,
  283. msdu_start->msdu_number,
  284. msdu_start->decap_format,
  285. msdu_start->ipv4_proto,
  286. msdu_start->ipv6_proto,
  287. msdu_start->tcp_proto,
  288. msdu_start->udp_proto,
  289. msdu_start->ip_frag,
  290. msdu_start->tcp_only_ack,
  291. msdu_start->da_is_bcast_mcast,
  292. msdu_start->ip4_protocol_ip6_next_header,
  293. msdu_start->toeplitz_hash_2_or_4,
  294. msdu_start->flow_id_toeplitz,
  295. msdu_start->user_rssi,
  296. msdu_start->pkt_type,
  297. msdu_start->stbc,
  298. msdu_start->sgi,
  299. msdu_start->rate_mcs,
  300. msdu_start->receive_bandwidth,
  301. msdu_start->reception_type,
  302. msdu_start->ppdu_start_timestamp);
  303. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  304. "rx_msdu_start tlv (2/2) - "
  305. "sw_phy_meta_data: %x ",
  306. msdu_start->sw_phy_meta_data);
  307. }
  308. /**
  309. * hal_rx_dump_msdu_end_tlv_6490() - dump RX msdu_end TLV in structured
  310. * human readable format.
  311. * @pkttlvs: pointer to the pkttlvs.
  312. * @dbg_level: log level.
  313. *
  314. * Return: void
  315. */
  316. static void hal_rx_dump_msdu_end_tlv_6490(void *pkttlvs,
  317. uint8_t dbg_level)
  318. {
  319. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)pkttlvs;
  320. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  321. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  322. "rx_msdu_end tlv (1/3) - "
  323. "rxpcu_mpdu_filter_in_category: %x "
  324. "sw_frame_group_id: %x "
  325. "phy_ppdu_id: %x "
  326. "ip_hdr_chksum: %x "
  327. "tcp_udp_chksum: %x "
  328. "key_id_octet: %x "
  329. "cce_super_rule: %x "
  330. "cce_classify_not_done_truncat: %x "
  331. "cce_classify_not_done_cce_dis: %x "
  332. "ext_wapi_pn_63_48: %x "
  333. "ext_wapi_pn_95_64: %x "
  334. "ext_wapi_pn_127_96: %x "
  335. "reported_mpdu_length: %x "
  336. "first_msdu: %x "
  337. "last_msdu: %x "
  338. "sa_idx_timeout: %x "
  339. "da_idx_timeout: %x "
  340. "msdu_limit_error: %x "
  341. "flow_idx_timeout: %x "
  342. "flow_idx_invalid: %x "
  343. "wifi_parser_error: %x "
  344. "amsdu_parser_error: %x",
  345. msdu_end->rxpcu_mpdu_filter_in_category,
  346. msdu_end->sw_frame_group_id,
  347. msdu_end->phy_ppdu_id,
  348. msdu_end->ip_hdr_chksum,
  349. msdu_end->tcp_udp_chksum,
  350. msdu_end->key_id_octet,
  351. msdu_end->cce_super_rule,
  352. msdu_end->cce_classify_not_done_truncate,
  353. msdu_end->cce_classify_not_done_cce_dis,
  354. msdu_end->ext_wapi_pn_63_48,
  355. msdu_end->ext_wapi_pn_95_64,
  356. msdu_end->ext_wapi_pn_127_96,
  357. msdu_end->reported_mpdu_length,
  358. msdu_end->first_msdu,
  359. msdu_end->last_msdu,
  360. msdu_end->sa_idx_timeout,
  361. msdu_end->da_idx_timeout,
  362. msdu_end->msdu_limit_error,
  363. msdu_end->flow_idx_timeout,
  364. msdu_end->flow_idx_invalid,
  365. msdu_end->wifi_parser_error,
  366. msdu_end->amsdu_parser_error);
  367. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  368. "rx_msdu_end tlv (2/3)- "
  369. "sa_is_valid: %x "
  370. "da_is_valid: %x "
  371. "da_is_mcbc: %x "
  372. "l3_header_padding: %x "
  373. "ipv6_options_crc: %x "
  374. "tcp_seq_number: %x "
  375. "tcp_ack_number: %x "
  376. "tcp_flag: %x "
  377. "lro_eligible: %x "
  378. "window_size: %x "
  379. "da_offset: %x "
  380. "sa_offset: %x "
  381. "da_offset_valid: %x "
  382. "sa_offset_valid: %x "
  383. "rule_indication_31_0: %x "
  384. "rule_indication_63_32: %x "
  385. "sa_idx: %x "
  386. "da_idx: %x "
  387. "msdu_drop: %x "
  388. "reo_destination_indication: %x "
  389. "flow_idx: %x "
  390. "fse_metadata: %x "
  391. "cce_metadata: %x "
  392. "sa_sw_peer_id: %x ",
  393. msdu_end->sa_is_valid,
  394. msdu_end->da_is_valid,
  395. msdu_end->da_is_mcbc,
  396. msdu_end->l3_header_padding,
  397. msdu_end->ipv6_options_crc,
  398. msdu_end->tcp_seq_number,
  399. msdu_end->tcp_ack_number,
  400. msdu_end->tcp_flag,
  401. msdu_end->lro_eligible,
  402. msdu_end->window_size,
  403. msdu_end->da_offset,
  404. msdu_end->sa_offset,
  405. msdu_end->da_offset_valid,
  406. msdu_end->sa_offset_valid,
  407. msdu_end->rule_indication_31_0,
  408. msdu_end->rule_indication_63_32,
  409. msdu_end->sa_idx,
  410. msdu_end->da_idx_or_sw_peer_id,
  411. msdu_end->msdu_drop,
  412. msdu_end->reo_destination_indication,
  413. msdu_end->flow_idx,
  414. msdu_end->fse_metadata,
  415. msdu_end->cce_metadata,
  416. msdu_end->sa_sw_peer_id);
  417. __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP,
  418. "rx_msdu_end tlv (3/3)"
  419. "aggregation_count %x "
  420. "flow_aggregation_continuation %x "
  421. "fisa_timeout %x "
  422. "cumulative_l4_checksum %x "
  423. "cumulative_ip_length %x",
  424. msdu_end->aggregation_count,
  425. msdu_end->flow_aggregation_continuation,
  426. msdu_end->fisa_timeout,
  427. msdu_end->cumulative_l4_checksum,
  428. msdu_end->cumulative_ip_length);
  429. }
  430. /*
  431. * Get tid from RX_MPDU_START
  432. */
  433. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  434. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  435. RX_MPDU_INFO_7_TID_OFFSET)), \
  436. RX_MPDU_INFO_7_TID_MASK, \
  437. RX_MPDU_INFO_7_TID_LSB))
  438. static uint32_t hal_rx_mpdu_start_tid_get_6490(uint8_t *buf)
  439. {
  440. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  441. struct rx_mpdu_start *mpdu_start =
  442. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  443. uint32_t tid;
  444. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  445. return tid;
  446. }
  447. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  448. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  449. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  450. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  451. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  452. /**
  453. * hal_rx_msdu_start_reception_type_get_6490() - API to get the reception type
  454. * Interval from rx_msdu_start
  455. * @buf: pointer to the start of RX PKT TLV header
  456. *
  457. * Return: uint32_t(reception_type)
  458. */
  459. static
  460. uint32_t hal_rx_msdu_start_reception_type_get_6490(uint8_t *buf)
  461. {
  462. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  463. struct rx_msdu_start *msdu_start =
  464. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  465. uint32_t reception_type;
  466. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  467. return reception_type;
  468. }
  469. /**
  470. * hal_rx_msdu_end_da_idx_get_6490() - API to get da_idx from rx_msdu_end TLV
  471. * @buf: pointer to the start of RX PKT TLV headers
  472. *
  473. * Return: da index
  474. */
  475. static uint16_t hal_rx_msdu_end_da_idx_get_6490(uint8_t *buf)
  476. {
  477. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  478. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  479. uint16_t da_idx;
  480. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  481. return da_idx;
  482. }
  483. /**
  484. * hal_rx_get_rx_fragment_number_6490() - API to retrieve rx fragment number
  485. * @buf: Network buffer
  486. *
  487. * Return: rx fragment number
  488. */
  489. static
  490. uint8_t hal_rx_get_rx_fragment_number_6490(uint8_t *buf)
  491. {
  492. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  493. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  494. /* Return first 4 bits as fragment number */
  495. return (HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info) &
  496. DOT11_SEQ_FRAG_MASK);
  497. }
  498. /**
  499. * hal_rx_msdu_end_da_is_mcbc_get_6490() - API to check if pkt is MCBC
  500. * from rx_msdu_end TLV
  501. * @buf: pointer to the start of RX PKT TLV headers
  502. *
  503. * Return: da_is_mcbc
  504. */
  505. static uint8_t
  506. hal_rx_msdu_end_da_is_mcbc_get_6490(uint8_t *buf)
  507. {
  508. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  509. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  510. return HAL_RX_MSDU_END_DA_IS_MCBC_GET(msdu_end);
  511. }
  512. /**
  513. * hal_rx_msdu_end_sa_is_valid_get_6490() - API to get_6490 the sa_is_valid
  514. * bit from rx_msdu_end TLV
  515. * @buf: pointer to the start of RX PKT TLV headers
  516. *
  517. * Return: sa_is_valid bit
  518. */
  519. static uint8_t
  520. hal_rx_msdu_end_sa_is_valid_get_6490(uint8_t *buf)
  521. {
  522. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  523. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  524. uint8_t sa_is_valid;
  525. sa_is_valid = HAL_RX_MSDU_END_SA_IS_VALID_GET(msdu_end);
  526. return sa_is_valid;
  527. }
  528. /**
  529. * hal_rx_msdu_end_sa_idx_get_6490() - API to get_6490 the sa_idx from
  530. * rx_msdu_end TLV
  531. * @buf: pointer to the start of RX PKT TLV headers
  532. *
  533. * Return: sa_idx (SA AST index)
  534. */
  535. static
  536. uint16_t hal_rx_msdu_end_sa_idx_get_6490(uint8_t *buf)
  537. {
  538. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  539. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  540. uint16_t sa_idx;
  541. sa_idx = HAL_RX_MSDU_END_SA_IDX_GET(msdu_end);
  542. return sa_idx;
  543. }
  544. /**
  545. * hal_rx_desc_is_first_msdu_6490() - Check if first msdu
  546. * @hw_desc_addr: hardware descriptor address
  547. *
  548. * Return: 0 - success/ non-zero failure
  549. */
  550. static uint32_t hal_rx_desc_is_first_msdu_6490(void *hw_desc_addr)
  551. {
  552. struct rx_pkt_tlvs *rx_tlvs = (struct rx_pkt_tlvs *)hw_desc_addr;
  553. struct rx_msdu_end *msdu_end = &rx_tlvs->msdu_end_tlv.rx_msdu_end;
  554. return HAL_RX_GET(msdu_end, RX_MSDU_END_10, FIRST_MSDU);
  555. }
  556. /**
  557. * hal_rx_msdu_end_l3_hdr_padding_get_6490() - API to get_6490 the l3_header
  558. * padding from rx_msdu_end TLV
  559. * @buf: pointer to the start of RX PKT TLV headers
  560. *
  561. * Return: number of l3 header padding bytes
  562. */
  563. static uint32_t hal_rx_msdu_end_l3_hdr_padding_get_6490(uint8_t *buf)
  564. {
  565. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  566. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  567. uint32_t l3_header_padding;
  568. l3_header_padding = HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(msdu_end);
  569. return l3_header_padding;
  570. }
  571. /**
  572. * hal_rx_encryption_info_valid_6490() - Returns encryption type.
  573. * @buf: rx_tlv_hdr of the received packet
  574. *
  575. * Return: encryption type
  576. */
  577. static uint32_t hal_rx_encryption_info_valid_6490(uint8_t *buf)
  578. {
  579. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  580. struct rx_mpdu_start *mpdu_start =
  581. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  582. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  583. uint32_t encryption_info = HAL_RX_MPDU_ENCRYPTION_INFO_VALID(mpdu_info);
  584. return encryption_info;
  585. }
  586. /**
  587. * hal_rx_print_pn_6490() - Prints the PN of rx packet.
  588. * @buf: rx_tlv_hdr of the received packet
  589. *
  590. * Return: void
  591. */
  592. static void hal_rx_print_pn_6490(uint8_t *buf)
  593. {
  594. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  595. struct rx_mpdu_start *mpdu_start =
  596. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  597. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  598. uint32_t pn_31_0 = HAL_RX_MPDU_PN_31_0_GET(mpdu_info);
  599. uint32_t pn_63_32 = HAL_RX_MPDU_PN_63_32_GET(mpdu_info);
  600. uint32_t pn_95_64 = HAL_RX_MPDU_PN_95_64_GET(mpdu_info);
  601. uint32_t pn_127_96 = HAL_RX_MPDU_PN_127_96_GET(mpdu_info);
  602. hal_debug("PN number pn_127_96 0x%x pn_95_64 0x%x pn_63_32 0x%x pn_31_0 0x%x",
  603. pn_127_96, pn_95_64, pn_63_32, pn_31_0);
  604. }
  605. /**
  606. * hal_rx_msdu_end_first_msdu_get_6490() - API to get first msdu status
  607. * from rx_msdu_end TLV
  608. * @buf: pointer to the start of RX PKT TLV headers
  609. *
  610. * Return: first_msdu
  611. */
  612. static uint8_t hal_rx_msdu_end_first_msdu_get_6490(uint8_t *buf)
  613. {
  614. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  615. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  616. uint8_t first_msdu;
  617. first_msdu = HAL_RX_MSDU_END_FIRST_MSDU_GET(msdu_end);
  618. return first_msdu;
  619. }
  620. /**
  621. * hal_rx_msdu_end_da_is_valid_get_6490() - API to check if da is valid
  622. * from rx_msdu_end TLV
  623. * @buf: pointer to the start of RX PKT TLV headers
  624. *
  625. * Return: da_is_valid
  626. */
  627. static uint8_t hal_rx_msdu_end_da_is_valid_get_6490(uint8_t *buf)
  628. {
  629. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  630. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  631. uint8_t da_is_valid;
  632. da_is_valid = HAL_RX_MSDU_END_DA_IS_VALID_GET(msdu_end);
  633. return da_is_valid;
  634. }
  635. /**
  636. * hal_rx_msdu_end_last_msdu_get_6490() - API to get last msdu status
  637. * from rx_msdu_end TLV
  638. * @buf: pointer to the start of RX PKT TLV headers
  639. *
  640. * Return: last_msdu
  641. */
  642. static uint8_t hal_rx_msdu_end_last_msdu_get_6490(uint8_t *buf)
  643. {
  644. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  645. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  646. uint8_t last_msdu;
  647. last_msdu = HAL_RX_MSDU_END_LAST_MSDU_GET(msdu_end);
  648. return last_msdu;
  649. }
  650. /**
  651. * hal_rx_get_mpdu_mac_ad4_valid_6490() - Retrieves if mpdu 4th addr is valid
  652. * @buf: Network buffer
  653. *
  654. * Return: value of mpdu 4th address valid field
  655. */
  656. static bool hal_rx_get_mpdu_mac_ad4_valid_6490(uint8_t *buf)
  657. {
  658. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  659. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  660. bool ad4_valid = 0;
  661. ad4_valid = HAL_RX_MPDU_GET_MAC_AD4_VALID(rx_mpdu_info);
  662. return ad4_valid;
  663. }
  664. /**
  665. * hal_rx_mpdu_start_sw_peer_id_get_6490() - Retrieve sw peer_id
  666. * @buf: network buffer
  667. *
  668. * Return: sw peer_id
  669. */
  670. static uint32_t hal_rx_mpdu_start_sw_peer_id_get_6490(uint8_t *buf)
  671. {
  672. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  673. struct rx_mpdu_start *mpdu_start =
  674. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  675. return HAL_RX_MPDU_INFO_SW_PEER_ID_GET(
  676. &mpdu_start->rx_mpdu_info_details);
  677. }
  678. /**
  679. * hal_rx_mpdu_get_to_ds_6490() - API to get the tods info
  680. * from rx_mpdu_start
  681. * @buf: pointer to the start of RX PKT TLV header
  682. *
  683. * Return: uint32_t(to_ds)
  684. */
  685. static uint32_t hal_rx_mpdu_get_to_ds_6490(uint8_t *buf)
  686. {
  687. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  688. struct rx_mpdu_start *mpdu_start =
  689. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  690. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  691. return HAL_RX_MPDU_GET_TODS(mpdu_info);
  692. }
  693. /**
  694. * hal_rx_mpdu_get_fr_ds_6490() - API to get the from ds info
  695. * from rx_mpdu_start
  696. * @buf: pointer to the start of RX PKT TLV header
  697. *
  698. * Return: uint32_t(fr_ds)
  699. */
  700. static uint32_t hal_rx_mpdu_get_fr_ds_6490(uint8_t *buf)
  701. {
  702. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  703. struct rx_mpdu_start *mpdu_start =
  704. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  705. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  706. return HAL_RX_MPDU_GET_FROMDS(mpdu_info);
  707. }
  708. /**
  709. * hal_rx_get_mpdu_frame_control_valid_6490() - Retrieves mpdu
  710. * frame control valid
  711. * @buf: Network buffer
  712. *
  713. * Return: value of frame control valid field
  714. */
  715. static uint8_t hal_rx_get_mpdu_frame_control_valid_6490(uint8_t *buf)
  716. {
  717. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  718. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  719. return HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(rx_mpdu_info);
  720. }
  721. /**
  722. * hal_rx_mpdu_get_addr1_6490() - API to check get address1 of the mpdu
  723. * @buf: pointer to the start of RX PKT TLV headera
  724. * @mac_addr: pointer to mac address
  725. *
  726. * Return: success/failure
  727. */
  728. static QDF_STATUS hal_rx_mpdu_get_addr1_6490(uint8_t *buf, uint8_t *mac_addr)
  729. {
  730. struct __attribute__((__packed__)) hal_addr1 {
  731. uint32_t ad1_31_0;
  732. uint16_t ad1_47_32;
  733. };
  734. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  735. struct rx_mpdu_start *mpdu_start =
  736. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  737. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  738. struct hal_addr1 *addr = (struct hal_addr1 *)mac_addr;
  739. uint32_t mac_addr_ad1_valid;
  740. mac_addr_ad1_valid = HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(mpdu_info);
  741. if (mac_addr_ad1_valid) {
  742. addr->ad1_31_0 = HAL_RX_MPDU_AD1_31_0_GET(mpdu_info);
  743. addr->ad1_47_32 = HAL_RX_MPDU_AD1_47_32_GET(mpdu_info);
  744. return QDF_STATUS_SUCCESS;
  745. }
  746. return QDF_STATUS_E_FAILURE;
  747. }
  748. /**
  749. * hal_rx_mpdu_get_addr2_6490() - API to check get address2 of the mpdu
  750. * in the packet
  751. * @buf: pointer to the start of RX PKT TLV header
  752. * @mac_addr: pointer to mac address
  753. *
  754. * Return: success/failure
  755. */
  756. static QDF_STATUS hal_rx_mpdu_get_addr2_6490(uint8_t *buf,
  757. uint8_t *mac_addr)
  758. {
  759. struct __attribute__((__packed__)) hal_addr2 {
  760. uint16_t ad2_15_0;
  761. uint32_t ad2_47_16;
  762. };
  763. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  764. struct rx_mpdu_start *mpdu_start =
  765. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  766. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  767. struct hal_addr2 *addr = (struct hal_addr2 *)mac_addr;
  768. uint32_t mac_addr_ad2_valid;
  769. mac_addr_ad2_valid = HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(mpdu_info);
  770. if (mac_addr_ad2_valid) {
  771. addr->ad2_15_0 = HAL_RX_MPDU_AD2_15_0_GET(mpdu_info);
  772. addr->ad2_47_16 = HAL_RX_MPDU_AD2_47_16_GET(mpdu_info);
  773. return QDF_STATUS_SUCCESS;
  774. }
  775. return QDF_STATUS_E_FAILURE;
  776. }
  777. /**
  778. * hal_rx_mpdu_get_addr3_6490() - API to get address3 of the mpdu
  779. * in the packet
  780. * @buf: pointer to the start of RX PKT TLV header
  781. * @mac_addr: pointer to mac address
  782. *
  783. * Return: success/failure
  784. */
  785. static QDF_STATUS hal_rx_mpdu_get_addr3_6490(uint8_t *buf, uint8_t *mac_addr)
  786. {
  787. struct __attribute__((__packed__)) hal_addr3 {
  788. uint32_t ad3_31_0;
  789. uint16_t ad3_47_32;
  790. };
  791. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  792. struct rx_mpdu_start *mpdu_start =
  793. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  794. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  795. struct hal_addr3 *addr = (struct hal_addr3 *)mac_addr;
  796. uint32_t mac_addr_ad3_valid;
  797. mac_addr_ad3_valid = HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(mpdu_info);
  798. if (mac_addr_ad3_valid) {
  799. addr->ad3_31_0 = HAL_RX_MPDU_AD3_31_0_GET(mpdu_info);
  800. addr->ad3_47_32 = HAL_RX_MPDU_AD3_47_32_GET(mpdu_info);
  801. return QDF_STATUS_SUCCESS;
  802. }
  803. return QDF_STATUS_E_FAILURE;
  804. }
  805. /**
  806. * hal_rx_mpdu_get_addr4_6490() - API to get address4 of the mpdu
  807. * in the packet
  808. * @buf: pointer to the start of RX PKT TLV header
  809. * @mac_addr: pointer to mac address
  810. *
  811. * Return: success/failure
  812. */
  813. static QDF_STATUS hal_rx_mpdu_get_addr4_6490(uint8_t *buf, uint8_t *mac_addr)
  814. {
  815. struct __attribute__((__packed__)) hal_addr4 {
  816. uint32_t ad4_31_0;
  817. uint16_t ad4_47_32;
  818. };
  819. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  820. struct rx_mpdu_start *mpdu_start =
  821. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  822. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  823. struct hal_addr4 *addr = (struct hal_addr4 *)mac_addr;
  824. uint32_t mac_addr_ad4_valid;
  825. mac_addr_ad4_valid = HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(mpdu_info);
  826. if (mac_addr_ad4_valid) {
  827. addr->ad4_31_0 = HAL_RX_MPDU_AD4_31_0_GET(mpdu_info);
  828. addr->ad4_47_32 = HAL_RX_MPDU_AD4_47_32_GET(mpdu_info);
  829. return QDF_STATUS_SUCCESS;
  830. }
  831. return QDF_STATUS_E_FAILURE;
  832. }
  833. /**
  834. * hal_rx_get_mpdu_sequence_control_valid_6490() - Get mpdu sequence control
  835. * valid
  836. * @buf: Network buffer
  837. *
  838. * Return: value of sequence control valid field
  839. */
  840. static uint8_t hal_rx_get_mpdu_sequence_control_valid_6490(uint8_t *buf)
  841. {
  842. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  843. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  844. return HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(rx_mpdu_info);
  845. }
  846. /**
  847. * hal_rx_is_unicast_6490() - check packet is unicast frame or not.
  848. * @buf: pointer to rx pkt TLV.
  849. *
  850. * Return: true on unicast.
  851. */
  852. static bool hal_rx_is_unicast_6490(uint8_t *buf)
  853. {
  854. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  855. struct rx_mpdu_start *mpdu_start =
  856. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  857. uint32_t grp_id;
  858. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  859. grp_id = (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  860. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_OFFSET)),
  861. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_MASK,
  862. RX_MPDU_INFO_9_SW_FRAME_GROUP_ID_LSB));
  863. return (HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA == grp_id) ? true : false;
  864. }
  865. /**
  866. * hal_rx_tid_get_6490() - get tid based on qos control valid.
  867. * @hal_soc_hdl: hal_soc handle
  868. * @buf: pointer to rx pkt TLV.
  869. *
  870. * Return: tid
  871. */
  872. static uint32_t hal_rx_tid_get_6490(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  873. {
  874. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  875. struct rx_mpdu_start *mpdu_start =
  876. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  877. uint8_t *rx_mpdu_info = (uint8_t *)&mpdu_start->rx_mpdu_info_details;
  878. uint8_t qos_control_valid =
  879. (_HAL_MS((*_OFFSET_TO_WORD_PTR((rx_mpdu_info),
  880. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_OFFSET)),
  881. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_MASK,
  882. RX_MPDU_INFO_11_MPDU_QOS_CONTROL_VALID_LSB));
  883. if (qos_control_valid)
  884. return hal_rx_mpdu_start_tid_get_6490(buf);
  885. return HAL_RX_NON_QOS_TID;
  886. }
  887. /**
  888. * hal_rx_hw_desc_get_ppduid_get_6490() - retrieve ppdu id
  889. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  890. * @rxdma_dst_ring_desc: Rx HW descriptor
  891. *
  892. * Return: ppdu id
  893. */
  894. static uint32_t hal_rx_hw_desc_get_ppduid_get_6490(void *rx_tlv_hdr,
  895. void *rxdma_dst_ring_desc)
  896. {
  897. struct rx_mpdu_info *rx_mpdu_info;
  898. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  899. rx_mpdu_info =
  900. &rx_desc->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  901. return HAL_RX_GET(rx_mpdu_info, RX_MPDU_INFO_9, PHY_PPDU_ID);
  902. }
  903. /**
  904. * hal_reo_status_get_header_6490() - Process reo desc info
  905. * @ring_desc: REO status ring descriptor
  906. * @b: tlv type info
  907. * @h1: Pointer to hal_reo_status_header where info to be stored
  908. *
  909. * Return - none.
  910. */
  911. static void hal_reo_status_get_header_6490(hal_ring_desc_t ring_desc, int b,
  912. void *h1)
  913. {
  914. uint32_t *d = (uint32_t *)ring_desc;
  915. uint32_t val1 = 0;
  916. struct hal_reo_status_header *h =
  917. (struct hal_reo_status_header *)h1;
  918. /* Offsets of descriptor fields defined in HW headers start
  919. * from the field after TLV header
  920. */
  921. d += HAL_GET_NUM_DWORDS(sizeof(struct tlv_32_hdr));
  922. switch (b) {
  923. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  924. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_0,
  925. STATUS_HEADER_REO_STATUS_NUMBER)];
  926. break;
  927. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  928. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_0,
  929. STATUS_HEADER_REO_STATUS_NUMBER)];
  930. break;
  931. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  932. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_0,
  933. STATUS_HEADER_REO_STATUS_NUMBER)];
  934. break;
  935. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  936. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_0,
  937. STATUS_HEADER_REO_STATUS_NUMBER)];
  938. break;
  939. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  940. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_0,
  941. STATUS_HEADER_REO_STATUS_NUMBER)];
  942. break;
  943. case HAL_REO_DESC_THRES_STATUS_TLV:
  944. val1 =
  945. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_0,
  946. STATUS_HEADER_REO_STATUS_NUMBER)];
  947. break;
  948. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  949. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_0,
  950. STATUS_HEADER_REO_STATUS_NUMBER)];
  951. break;
  952. default:
  953. qdf_nofl_err("ERROR: Unknown tlv\n");
  954. break;
  955. }
  956. h->cmd_num =
  957. HAL_GET_FIELD(
  958. UNIFORM_REO_STATUS_HEADER_0, REO_STATUS_NUMBER,
  959. val1);
  960. h->exec_time =
  961. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  962. CMD_EXECUTION_TIME, val1);
  963. h->status =
  964. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_0,
  965. REO_CMD_EXECUTION_STATUS, val1);
  966. switch (b) {
  967. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  968. val1 = d[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_1,
  969. STATUS_HEADER_TIMESTAMP)];
  970. break;
  971. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  972. val1 = d[HAL_OFFSET_DW(REO_FLUSH_QUEUE_STATUS_1,
  973. STATUS_HEADER_TIMESTAMP)];
  974. break;
  975. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  976. val1 = d[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_1,
  977. STATUS_HEADER_TIMESTAMP)];
  978. break;
  979. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  980. val1 = d[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_1,
  981. STATUS_HEADER_TIMESTAMP)];
  982. break;
  983. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  984. val1 = d[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_1,
  985. STATUS_HEADER_TIMESTAMP)];
  986. break;
  987. case HAL_REO_DESC_THRES_STATUS_TLV:
  988. val1 =
  989. d[HAL_OFFSET_DW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_1,
  990. STATUS_HEADER_TIMESTAMP)];
  991. break;
  992. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  993. val1 = d[HAL_OFFSET_DW(REO_UPDATE_RX_REO_QUEUE_STATUS_1,
  994. STATUS_HEADER_TIMESTAMP)];
  995. break;
  996. default:
  997. qdf_nofl_err("ERROR: Unknown tlv\n");
  998. break;
  999. }
  1000. h->tstamp =
  1001. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER_1, TIMESTAMP, val1);
  1002. }
  1003. /**
  1004. * hal_tx_desc_set_mesh_en_6490() - Set mesh_enable flag in Tx descriptor
  1005. * @desc: Handle to Tx Descriptor
  1006. * @en: For raw WiFi frames, this indicates transmission to a mesh STA,
  1007. * enabling the interpretation of the 'Mesh Control Present' bit
  1008. * (bit 8) of QoS Control (otherwise this bit is ignored),
  1009. * For native WiFi frames, this indicates that a 'Mesh Control' field
  1010. * is present between the header and the LLC.
  1011. *
  1012. * Return: void
  1013. */
  1014. static inline
  1015. void hal_tx_desc_set_mesh_en_6490(void *desc, uint8_t en)
  1016. {
  1017. HAL_SET_FLD(desc, TCL_DATA_CMD_5, MESH_ENABLE) |=
  1018. HAL_TX_SM(TCL_DATA_CMD_5, MESH_ENABLE, en);
  1019. }
  1020. static
  1021. void *hal_rx_msdu0_buffer_addr_lsb_6490(void *link_desc_va)
  1022. {
  1023. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1024. }
  1025. static
  1026. void *hal_rx_msdu_desc_info_ptr_get_6490(void *msdu0)
  1027. {
  1028. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1029. }
  1030. static
  1031. void *hal_ent_mpdu_desc_info_6490(void *ent_ring_desc)
  1032. {
  1033. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1034. }
  1035. static
  1036. void *hal_dst_mpdu_desc_info_6490(void *dst_ring_desc)
  1037. {
  1038. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1039. }
  1040. static
  1041. uint8_t hal_rx_get_fc_valid_6490(uint8_t *buf)
  1042. {
  1043. return HAL_RX_GET_FC_VALID(buf);
  1044. }
  1045. static uint8_t hal_rx_get_to_ds_flag_6490(uint8_t *buf)
  1046. {
  1047. return HAL_RX_GET_TO_DS_FLAG(buf);
  1048. }
  1049. static uint8_t hal_rx_get_mac_addr2_valid_6490(uint8_t *buf)
  1050. {
  1051. return HAL_RX_GET_MAC_ADDR2_VALID(buf);
  1052. }
  1053. static uint8_t hal_rx_get_filter_category_6490(uint8_t *buf)
  1054. {
  1055. return HAL_RX_GET_FILTER_CATEGORY(buf);
  1056. }
  1057. static uint32_t
  1058. hal_rx_get_ppdu_id_6490(uint8_t *buf)
  1059. {
  1060. return HAL_RX_GET_PPDU_ID(buf);
  1061. }
  1062. /**
  1063. * hal_reo_config_6490() - Set reo config parameters
  1064. * @soc: hal soc handle
  1065. * @reg_val: value to be set
  1066. * @reo_params: reo parameters
  1067. *
  1068. * Return: void
  1069. */
  1070. static
  1071. void hal_reo_config_6490(struct hal_soc *soc,
  1072. uint32_t reg_val,
  1073. struct hal_reo_params *reo_params)
  1074. {
  1075. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1076. }
  1077. /**
  1078. * hal_rx_msdu_desc_info_get_ptr_6490() - Get msdu desc info ptr
  1079. * @msdu_details_ptr: Pointer to msdu_details_ptr
  1080. *
  1081. * Return - Pointer to rx_msdu_desc_info structure.
  1082. */
  1083. static void *hal_rx_msdu_desc_info_get_ptr_6490(void *msdu_details_ptr)
  1084. {
  1085. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1086. }
  1087. /**
  1088. * hal_rx_link_desc_msdu0_ptr_6490() - Get pointer to rx_msdu details
  1089. * @link_desc: Pointer to link desc
  1090. *
  1091. * Return - Pointer to rx_msdu_details structure
  1092. */
  1093. static void *hal_rx_link_desc_msdu0_ptr_6490(void *link_desc)
  1094. {
  1095. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1096. }
  1097. /**
  1098. * hal_rx_msdu_flow_idx_get_6490() - API to get flow index
  1099. * from rx_msdu_end TLV
  1100. * @buf: pointer to the start of RX PKT TLV headers
  1101. *
  1102. * Return: flow index value from MSDU END TLV
  1103. */
  1104. static inline uint32_t hal_rx_msdu_flow_idx_get_6490(uint8_t *buf)
  1105. {
  1106. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1107. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1108. return HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1109. }
  1110. /**
  1111. * hal_rx_msdu_get_reo_destination_indication_6490() - API to get
  1112. * reo_destination_indication from rx_msdu_end TLV
  1113. * @buf: pointer to the start of RX PKT TLV headers
  1114. * @reo_destination_indication: pointer to return value of
  1115. * reo_destination_indication
  1116. *
  1117. * Return: none
  1118. */
  1119. static inline void
  1120. hal_rx_msdu_get_reo_destination_indication_6490(uint8_t *buf,
  1121. uint32_t *reo_destination_indication)
  1122. {
  1123. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1124. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1125. *reo_destination_indication = HAL_RX_MSDU_END_REO_DEST_IND_GET(msdu_end);
  1126. }
  1127. /**
  1128. * hal_rx_msdu_flow_idx_invalid_6490() - API to get flow index invalid
  1129. * from rx_msdu_end TLV
  1130. * @buf: pointer to the start of RX PKT TLV headers
  1131. *
  1132. * Return: flow index invalid value from MSDU END TLV
  1133. */
  1134. static bool hal_rx_msdu_flow_idx_invalid_6490(uint8_t *buf)
  1135. {
  1136. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1137. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1138. return HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1139. }
  1140. /**
  1141. * hal_rx_msdu_flow_idx_timeout_6490() - API to get flow index timeout
  1142. * from rx_msdu_end TLV
  1143. * @buf: pointer to the start of RX PKT TLV headers
  1144. *
  1145. * Return: flow index timeout value from MSDU END TLV
  1146. */
  1147. static bool hal_rx_msdu_flow_idx_timeout_6490(uint8_t *buf)
  1148. {
  1149. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1150. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1151. return HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1152. }
  1153. /**
  1154. * hal_rx_msdu_fse_metadata_get_6490() - API to get FSE metadata
  1155. * from rx_msdu_end TLV
  1156. * @buf: pointer to the start of RX PKT TLV headers
  1157. *
  1158. * Return: fse metadata value from MSDU END TLV
  1159. */
  1160. static uint32_t hal_rx_msdu_fse_metadata_get_6490(uint8_t *buf)
  1161. {
  1162. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1163. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1164. return HAL_RX_MSDU_END_FSE_METADATA_GET(msdu_end);
  1165. }
  1166. /**
  1167. * hal_rx_msdu_cce_metadata_get_6490() - API to get CCE metadata
  1168. * from rx_msdu_end TLV
  1169. * @buf: pointer to the start of RX PKT TLV headers
  1170. *
  1171. * Return: cce_metadata
  1172. */
  1173. static uint16_t
  1174. hal_rx_msdu_cce_metadata_get_6490(uint8_t *buf)
  1175. {
  1176. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1177. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1178. return HAL_RX_MSDU_END_CCE_METADATA_GET(msdu_end);
  1179. }
  1180. /**
  1181. * hal_rx_msdu_get_flow_params_6490() - API to get flow index, flow index
  1182. * invalid and flow index timeout from
  1183. * rx_msdu_end TLV
  1184. * @buf: pointer to the start of RX PKT TLV headers
  1185. * @flow_invalid: pointer to return value of flow_idx_valid
  1186. * @flow_timeout: pointer to return value of flow_idx_timeout
  1187. * @flow_index: pointer to return value of flow_idx
  1188. *
  1189. * Return: none
  1190. */
  1191. static inline void
  1192. hal_rx_msdu_get_flow_params_6490(uint8_t *buf,
  1193. bool *flow_invalid,
  1194. bool *flow_timeout,
  1195. uint32_t *flow_index)
  1196. {
  1197. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1198. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1199. *flow_invalid = HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(msdu_end);
  1200. *flow_timeout = HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(msdu_end);
  1201. *flow_index = HAL_RX_MSDU_END_FLOW_IDX_GET(msdu_end);
  1202. }
  1203. /**
  1204. * hal_rx_tlv_get_tcp_chksum_6490() - API to get tcp checksum
  1205. * @buf: rx_tlv_hdr
  1206. *
  1207. * Return: tcp checksum
  1208. */
  1209. static uint16_t
  1210. hal_rx_tlv_get_tcp_chksum_6490(uint8_t *buf)
  1211. {
  1212. return HAL_RX_TLV_GET_TCP_CHKSUM(buf);
  1213. }
  1214. /**
  1215. * hal_rx_get_rx_sequence_6490() - Function to retrieve rx sequence number
  1216. * @buf: Network buffer
  1217. *
  1218. * Return: rx sequence number
  1219. */
  1220. static
  1221. uint16_t hal_rx_get_rx_sequence_6490(uint8_t *buf)
  1222. {
  1223. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1224. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  1225. return HAL_RX_MPDU_GET_SEQUENCE_NUMBER(rx_mpdu_info);
  1226. }
  1227. /**
  1228. * hal_get_window_address_6490() - Function to get hp/tp address
  1229. * @hal_soc: Pointer to hal_soc
  1230. * @addr: address offset of register
  1231. *
  1232. * Return: modified address offset of register
  1233. */
  1234. static inline qdf_iomem_t hal_get_window_address_6490(struct hal_soc *hal_soc,
  1235. qdf_iomem_t addr)
  1236. {
  1237. return addr;
  1238. }
  1239. /**
  1240. * hal_rx_get_fisa_cumulative_l4_checksum_6490() - Retrieve cumulative
  1241. * checksum
  1242. * @buf: buffer pointer
  1243. *
  1244. * Return: cumulative checksum
  1245. */
  1246. static inline
  1247. uint16_t hal_rx_get_fisa_cumulative_l4_checksum_6490(uint8_t *buf)
  1248. {
  1249. return HAL_RX_TLV_GET_FISA_CUMULATIVE_L4_CHECKSUM(buf);
  1250. }
  1251. /**
  1252. * hal_rx_get_fisa_cumulative_ip_length_6490() - Retrieve cumulative
  1253. * ip length
  1254. * @buf: buffer pointer
  1255. *
  1256. * Return: cumulative length
  1257. */
  1258. static inline
  1259. uint16_t hal_rx_get_fisa_cumulative_ip_length_6490(uint8_t *buf)
  1260. {
  1261. return HAL_RX_TLV_GET_FISA_CUMULATIVE_IP_LENGTH(buf);
  1262. }
  1263. /**
  1264. * hal_rx_get_udp_proto_6490() - Retrieve udp proto value
  1265. * @buf: buffer
  1266. *
  1267. * Return: udp proto bit
  1268. */
  1269. static inline
  1270. bool hal_rx_get_udp_proto_6490(uint8_t *buf)
  1271. {
  1272. return HAL_RX_TLV_GET_UDP_PROTO(buf);
  1273. }
  1274. /**
  1275. * hal_rx_get_flow_agg_continuation_6490() - retrieve flow agg continuation
  1276. * @buf: buffer
  1277. *
  1278. * Return: flow agg
  1279. */
  1280. static inline
  1281. bool hal_rx_get_flow_agg_continuation_6490(uint8_t *buf)
  1282. {
  1283. return HAL_RX_TLV_GET_FLOW_AGGR_CONT(buf);
  1284. }
  1285. /**
  1286. * hal_rx_get_flow_agg_count_6490() - Retrieve flow agg count
  1287. * @buf: buffer
  1288. *
  1289. * Return: flow agg count
  1290. */
  1291. static inline
  1292. uint8_t hal_rx_get_flow_agg_count_6490(uint8_t *buf)
  1293. {
  1294. return HAL_RX_TLV_GET_FLOW_AGGR_COUNT(buf);
  1295. }
  1296. /**
  1297. * hal_rx_get_fisa_timeout_6490() - Retrieve fisa timeout
  1298. * @buf: buffer
  1299. *
  1300. * Return: fisa timeout
  1301. */
  1302. static inline
  1303. bool hal_rx_get_fisa_timeout_6490(uint8_t *buf)
  1304. {
  1305. return HAL_RX_TLV_GET_FISA_TIMEOUT(buf);
  1306. }
  1307. /**
  1308. * hal_rx_mpdu_start_tlv_tag_valid_6490() - API to check if RX_MPDU_START
  1309. * tlv tag is valid
  1310. * @rx_tlv_hdr: start address of rx_pkt_tlvs
  1311. *
  1312. * Return: true if RX_MPDU_START is valid, else false.
  1313. */
  1314. static uint8_t hal_rx_mpdu_start_tlv_tag_valid_6490(void *rx_tlv_hdr)
  1315. {
  1316. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)rx_tlv_hdr;
  1317. uint32_t tlv_tag;
  1318. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(&rx_desc->mpdu_start_tlv);
  1319. return tlv_tag == WIFIRX_MPDU_START_E ? true : false;
  1320. }
  1321. /**
  1322. * hal_reo_set_err_dst_remap_6490() - Function to set REO error destination
  1323. * ring remap register
  1324. * @hal_soc: Pointer to hal_soc
  1325. *
  1326. * Return: none.
  1327. */
  1328. static void
  1329. hal_reo_set_err_dst_remap_6490(void *hal_soc)
  1330. {
  1331. /*
  1332. * Set REO error 2k jump (error code 5) / OOR (error code 7)
  1333. * frame routed to REO2TCL ring.
  1334. */
  1335. uint32_t dst_remap_ix0 =
  1336. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 0) |
  1337. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 1) |
  1338. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 2) |
  1339. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
  1340. HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
  1341. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
  1342. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
  1343. HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
  1344. uint32_t dst_remap_ix1 =
  1345. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
  1346. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
  1347. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
  1348. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
  1349. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
  1350. HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
  1351. HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
  1352. HAL_REG_WRITE(hal_soc,
  1353. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1354. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1355. dst_remap_ix0);
  1356. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0 0x%x",
  1357. HAL_REG_READ(
  1358. hal_soc,
  1359. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
  1360. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1361. HAL_REG_WRITE(hal_soc,
  1362. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1363. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1364. dst_remap_ix1);
  1365. hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
  1366. HAL_REG_READ(
  1367. hal_soc,
  1368. HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
  1369. SEQ_WCSS_UMAC_REO_REG_OFFSET)));
  1370. }
  1371. /**
  1372. * hal_rx_flow_setup_fse_6490() - Setup a flow search entry in HW FST
  1373. * @rx_fst: Pointer to the Rx Flow Search Table
  1374. * @table_offset: offset into the table where the flow is to be setup
  1375. * @rx_flow: Flow Parameters
  1376. *
  1377. * Flow table entry fields are updated in host byte order, little endian order.
  1378. *
  1379. * Return: Success/Failure
  1380. */
  1381. static void *
  1382. hal_rx_flow_setup_fse_6490(uint8_t *rx_fst, uint32_t table_offset,
  1383. uint8_t *rx_flow)
  1384. {
  1385. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1386. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1387. uint8_t *fse;
  1388. bool fse_valid;
  1389. if (table_offset >= fst->max_entries) {
  1390. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1391. "HAL FSE table offset %u exceeds max entries %u",
  1392. table_offset, fst->max_entries);
  1393. return NULL;
  1394. }
  1395. fse = (uint8_t *)fst->base_vaddr +
  1396. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1397. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1398. if (fse_valid) {
  1399. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1400. "HAL FSE %pK already valid", fse);
  1401. return NULL;
  1402. }
  1403. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96) =
  1404. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_0, SRC_IP_127_96,
  1405. (flow->tuple_info.src_ip_127_96));
  1406. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64) =
  1407. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_1, SRC_IP_95_64,
  1408. (flow->tuple_info.src_ip_95_64));
  1409. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32) =
  1410. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_2, SRC_IP_63_32,
  1411. (flow->tuple_info.src_ip_63_32));
  1412. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0) =
  1413. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_3, SRC_IP_31_0,
  1414. (flow->tuple_info.src_ip_31_0));
  1415. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96) =
  1416. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_4, DEST_IP_127_96,
  1417. (flow->tuple_info.dest_ip_127_96));
  1418. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64) =
  1419. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_5, DEST_IP_95_64,
  1420. (flow->tuple_info.dest_ip_95_64));
  1421. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32) =
  1422. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_6, DEST_IP_63_32,
  1423. (flow->tuple_info.dest_ip_63_32));
  1424. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0) =
  1425. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_7, DEST_IP_31_0,
  1426. (flow->tuple_info.dest_ip_31_0));
  1427. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT);
  1428. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, DEST_PORT) |=
  1429. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, DEST_PORT,
  1430. (flow->tuple_info.dest_port));
  1431. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT);
  1432. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_8, SRC_PORT) |=
  1433. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_8, SRC_PORT,
  1434. (flow->tuple_info.src_port));
  1435. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL);
  1436. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL) |=
  1437. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, L4_PROTOCOL,
  1438. flow->tuple_info.l4_protocol);
  1439. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER);
  1440. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER) |=
  1441. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_HANDLER,
  1442. flow->reo_destination_handler);
  1443. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID);
  1444. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, VALID) |=
  1445. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9, VALID, 1);
  1446. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA);
  1447. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_10, METADATA) =
  1448. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_10, METADATA,
  1449. (flow->fse_metadata));
  1450. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION);
  1451. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, REO_DESTINATION_INDICATION) |=
  1452. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY_9,
  1453. REO_DESTINATION_INDICATION,
  1454. flow->reo_destination_indication);
  1455. /* Reset all the other fields in FSE */
  1456. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, RESERVED_9);
  1457. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_9, MSDU_DROP);
  1458. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_11, MSDU_COUNT);
  1459. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_12, MSDU_BYTE_COUNT);
  1460. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY_13, TIMESTAMP);
  1461. return fse;
  1462. }
  1463. static
  1464. void hal_compute_reo_remap_ix2_ix3_6490(uint32_t *ring, uint32_t num_rings,
  1465. uint32_t *remap1, uint32_t *remap2)
  1466. {
  1467. switch (num_rings) {
  1468. case 3:
  1469. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1470. HAL_REO_REMAP_IX2(ring[1], 17) |
  1471. HAL_REO_REMAP_IX2(ring[2], 18) |
  1472. HAL_REO_REMAP_IX2(ring[0], 19) |
  1473. HAL_REO_REMAP_IX2(ring[1], 20) |
  1474. HAL_REO_REMAP_IX2(ring[2], 21) |
  1475. HAL_REO_REMAP_IX2(ring[0], 22) |
  1476. HAL_REO_REMAP_IX2(ring[1], 23);
  1477. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1478. HAL_REO_REMAP_IX3(ring[0], 25) |
  1479. HAL_REO_REMAP_IX3(ring[1], 26) |
  1480. HAL_REO_REMAP_IX3(ring[2], 27) |
  1481. HAL_REO_REMAP_IX3(ring[0], 28) |
  1482. HAL_REO_REMAP_IX3(ring[1], 29) |
  1483. HAL_REO_REMAP_IX3(ring[2], 30) |
  1484. HAL_REO_REMAP_IX3(ring[0], 31);
  1485. break;
  1486. case 4:
  1487. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1488. HAL_REO_REMAP_IX2(ring[1], 17) |
  1489. HAL_REO_REMAP_IX2(ring[2], 18) |
  1490. HAL_REO_REMAP_IX2(ring[3], 19) |
  1491. HAL_REO_REMAP_IX2(ring[0], 20) |
  1492. HAL_REO_REMAP_IX2(ring[1], 21) |
  1493. HAL_REO_REMAP_IX2(ring[2], 22) |
  1494. HAL_REO_REMAP_IX2(ring[3], 23);
  1495. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1496. HAL_REO_REMAP_IX3(ring[1], 25) |
  1497. HAL_REO_REMAP_IX3(ring[2], 26) |
  1498. HAL_REO_REMAP_IX3(ring[3], 27) |
  1499. HAL_REO_REMAP_IX3(ring[0], 28) |
  1500. HAL_REO_REMAP_IX3(ring[1], 29) |
  1501. HAL_REO_REMAP_IX3(ring[2], 30) |
  1502. HAL_REO_REMAP_IX3(ring[3], 31);
  1503. break;
  1504. }
  1505. }
  1506. static
  1507. void hal_compute_reo_remap_ix0_6490(uint32_t *remap0)
  1508. {
  1509. *remap0 = HAL_REO_REMAP_IX0(REO_REMAP_SW1, 0) |
  1510. HAL_REO_REMAP_IX0(REO_REMAP_SW1, 1) |
  1511. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 2) |
  1512. HAL_REO_REMAP_IX0(REO_REMAP_SW3, 3) |
  1513. HAL_REO_REMAP_IX0(REO_REMAP_SW2, 4) |
  1514. HAL_REO_REMAP_IX0(REO_REMAP_RELEASE, 5) |
  1515. HAL_REO_REMAP_IX0(REO_REMAP_FW, 6) |
  1516. HAL_REO_REMAP_IX0(REO_REMAP_FW, 7);
  1517. }
  1518. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1519. /**
  1520. * hal_get_first_wow_wakeup_packet_6490() - Function to retrieve
  1521. * rx_msdu_end_1_reserved_1a
  1522. * @buf: Network buffer
  1523. *
  1524. * reserved_1a is used by target to tag the first packet that wakes up host from
  1525. * WoW
  1526. *
  1527. * Return: 1 to indicate it is first packet received that wakes up host from
  1528. * WoW. Otherwise 0
  1529. */
  1530. static uint8_t hal_get_first_wow_wakeup_packet_6490(uint8_t *buf)
  1531. {
  1532. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1533. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1534. return HAL_RX_MSDU_END_RESERVED_1A_GET(msdu_end);
  1535. }
  1536. #endif
  1537. /**
  1538. * hal_rx_tlv_l3_type_get_6490() - Function to retrieve l3_type
  1539. * @buf: Network buffer
  1540. *
  1541. * Return: l3_type
  1542. */
  1543. static uint32_t hal_rx_tlv_l3_type_get_6490(uint8_t *buf)
  1544. {
  1545. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  1546. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1547. return HAL_RX_MSDU_END_L3_TYPE_GET(msdu_end);
  1548. }
  1549. static void hal_hw_txrx_ops_attach_qca6490(struct hal_soc *hal_soc)
  1550. {
  1551. /* init and setup */
  1552. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1553. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1554. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1555. hal_soc->ops->hal_reo_setup = hal_reo_setup_generic_li;
  1556. hal_soc->ops->hal_get_window_address = hal_get_window_address_6490;
  1557. hal_soc->ops->hal_reo_set_err_dst_remap =
  1558. hal_reo_set_err_dst_remap_6490;
  1559. /* tx */
  1560. hal_soc->ops->hal_tx_desc_set_dscp_tid_table_id =
  1561. hal_tx_desc_set_dscp_tid_table_id_6490;
  1562. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_6490;
  1563. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_6490;
  1564. hal_soc->ops->hal_tx_desc_set_lmac_id = hal_tx_desc_set_lmac_id_6490;
  1565. hal_soc->ops->hal_tx_desc_set_buf_addr =
  1566. hal_tx_desc_set_buf_addr_generic_li;
  1567. hal_soc->ops->hal_tx_desc_set_search_type =
  1568. hal_tx_desc_set_search_type_generic_li;
  1569. hal_soc->ops->hal_tx_desc_set_search_index =
  1570. hal_tx_desc_set_search_index_generic_li;
  1571. hal_soc->ops->hal_tx_desc_set_cache_set_num =
  1572. hal_tx_desc_set_cache_set_num_generic_li;
  1573. hal_soc->ops->hal_tx_comp_get_status =
  1574. hal_tx_comp_get_status_generic_li;
  1575. hal_soc->ops->hal_tx_comp_get_release_reason =
  1576. hal_tx_comp_get_release_reason_generic_li;
  1577. hal_soc->ops->hal_get_wbm_internal_error =
  1578. hal_get_wbm_internal_error_generic_li;
  1579. hal_soc->ops->hal_tx_desc_set_mesh_en = hal_tx_desc_set_mesh_en_6490;
  1580. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1581. hal_tx_init_cmd_credit_ring_6490;
  1582. /* rx */
  1583. hal_soc->ops->hal_rx_msdu_start_nss_get =
  1584. hal_rx_msdu_start_nss_get_6490;
  1585. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1586. hal_rx_mon_hw_desc_get_mpdu_status_6490;
  1587. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_6490;
  1588. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1589. hal_rx_proc_phyrx_other_receive_info_tlv_6490;
  1590. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_6490;
  1591. hal_soc->ops->hal_rx_dump_rx_attention_tlv =
  1592. hal_rx_dump_rx_attention_tlv_generic_li;
  1593. hal_soc->ops->hal_rx_dump_msdu_start_tlv =
  1594. hal_rx_dump_msdu_start_tlv_6490;
  1595. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1596. hal_rx_dump_mpdu_start_tlv_generic_li;
  1597. hal_soc->ops->hal_rx_dump_mpdu_end_tlv =
  1598. hal_rx_dump_mpdu_end_tlv_generic_li;
  1599. hal_soc->ops->hal_rx_dump_pkt_hdr_tlv =
  1600. hal_rx_dump_pkt_hdr_tlv_generic_li;
  1601. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_6490;
  1602. hal_soc->ops->hal_rx_mpdu_start_tid_get =
  1603. hal_rx_mpdu_start_tid_get_6490;
  1604. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1605. hal_rx_msdu_start_reception_type_get_6490;
  1606. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1607. hal_rx_msdu_end_da_idx_get_6490;
  1608. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1609. hal_rx_msdu_desc_info_get_ptr_6490;
  1610. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1611. hal_rx_link_desc_msdu0_ptr_6490;
  1612. hal_soc->ops->hal_reo_status_get_header =
  1613. hal_reo_status_get_header_6490;
  1614. hal_soc->ops->hal_rx_status_get_tlv_info =
  1615. hal_rx_status_get_tlv_info_generic_li;
  1616. hal_soc->ops->hal_rx_wbm_err_info_get =
  1617. hal_rx_wbm_err_info_get_generic_li;
  1618. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1619. hal_tx_set_pcp_tid_map_generic_li;
  1620. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1621. hal_tx_update_pcp_tid_generic_li;
  1622. hal_soc->ops->hal_tx_set_tidmap_prty =
  1623. hal_tx_update_tidmap_prty_generic_li;
  1624. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1625. hal_rx_get_rx_fragment_number_6490;
  1626. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1627. hal_rx_msdu_end_da_is_mcbc_get_6490;
  1628. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1629. hal_rx_msdu_end_sa_is_valid_get_6490;
  1630. hal_soc->ops->hal_rx_msdu_end_sa_idx_get =
  1631. hal_rx_msdu_end_sa_idx_get_6490;
  1632. hal_soc->ops->hal_rx_desc_is_first_msdu =
  1633. hal_rx_desc_is_first_msdu_6490;
  1634. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1635. hal_rx_msdu_end_l3_hdr_padding_get_6490;
  1636. hal_soc->ops->hal_rx_encryption_info_valid =
  1637. hal_rx_encryption_info_valid_6490;
  1638. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_6490;
  1639. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1640. hal_rx_msdu_end_first_msdu_get_6490;
  1641. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1642. hal_rx_msdu_end_da_is_valid_get_6490;
  1643. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1644. hal_rx_msdu_end_last_msdu_get_6490;
  1645. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1646. hal_rx_get_mpdu_mac_ad4_valid_6490;
  1647. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1648. hal_rx_mpdu_start_sw_peer_id_get_6490;
  1649. hal_soc->ops->hal_rx_tlv_peer_meta_data_get =
  1650. hal_rx_mpdu_peer_meta_data_get_li;
  1651. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_6490;
  1652. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_6490;
  1653. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1654. hal_rx_get_mpdu_frame_control_valid_6490;
  1655. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1656. hal_rx_get_frame_ctrl_field_li;
  1657. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_6490;
  1658. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_6490;
  1659. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_6490;
  1660. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_6490;
  1661. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1662. hal_rx_get_mpdu_sequence_control_valid_6490;
  1663. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_6490;
  1664. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_6490;
  1665. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1666. hal_rx_hw_desc_get_ppduid_get_6490;
  1667. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1668. hal_rx_msdu0_buffer_addr_lsb_6490;
  1669. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1670. hal_rx_msdu_desc_info_ptr_get_6490;
  1671. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_6490;
  1672. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_6490;
  1673. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_6490;
  1674. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_6490;
  1675. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1676. hal_rx_get_mac_addr2_valid_6490;
  1677. hal_soc->ops->hal_rx_get_filter_category =
  1678. hal_rx_get_filter_category_6490;
  1679. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_6490;
  1680. hal_soc->ops->hal_reo_config = hal_reo_config_6490;
  1681. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_6490;
  1682. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1683. hal_rx_msdu_flow_idx_invalid_6490;
  1684. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1685. hal_rx_msdu_flow_idx_timeout_6490;
  1686. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1687. hal_rx_msdu_fse_metadata_get_6490;
  1688. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1689. hal_rx_msdu_cce_match_get_li;
  1690. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1691. hal_rx_msdu_cce_metadata_get_6490;
  1692. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1693. hal_rx_msdu_get_flow_params_6490;
  1694. hal_soc->ops->hal_rx_tlv_get_tcp_chksum =
  1695. hal_rx_tlv_get_tcp_chksum_6490;
  1696. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_6490;
  1697. #if defined(QCA_WIFI_QCA6490) && defined(WLAN_CFR_ENABLE) && \
  1698. defined(WLAN_ENH_CFR_ENABLE)
  1699. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_6490;
  1700. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_6490;
  1701. #endif
  1702. /* rx - msdu end fast path info fields */
  1703. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1704. hal_rx_msdu_packet_metadata_get_generic_li;
  1705. hal_soc->ops->hal_rx_get_fisa_cumulative_l4_checksum =
  1706. hal_rx_get_fisa_cumulative_l4_checksum_6490;
  1707. hal_soc->ops->hal_rx_get_fisa_cumulative_ip_length =
  1708. hal_rx_get_fisa_cumulative_ip_length_6490;
  1709. hal_soc->ops->hal_rx_get_udp_proto = hal_rx_get_udp_proto_6490;
  1710. hal_soc->ops->hal_rx_get_fisa_flow_agg_continuation =
  1711. hal_rx_get_flow_agg_continuation_6490;
  1712. hal_soc->ops->hal_rx_get_fisa_flow_agg_count =
  1713. hal_rx_get_flow_agg_count_6490;
  1714. hal_soc->ops->hal_rx_get_fisa_timeout = hal_rx_get_fisa_timeout_6490;
  1715. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1716. hal_rx_mpdu_start_tlv_tag_valid_6490;
  1717. /* rx - TLV struct offsets */
  1718. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1719. hal_rx_msdu_end_offset_get_generic;
  1720. hal_soc->ops->hal_rx_attn_offset_get = hal_rx_attn_offset_get_generic;
  1721. hal_soc->ops->hal_rx_msdu_start_offset_get =
  1722. hal_rx_msdu_start_offset_get_generic;
  1723. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1724. hal_rx_mpdu_start_offset_get_generic;
  1725. hal_soc->ops->hal_rx_mpdu_end_offset_get =
  1726. hal_rx_mpdu_end_offset_get_generic;
  1727. #ifndef NO_RX_PKT_HDR_TLV
  1728. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1729. hal_rx_pkt_tlv_offset_get_generic;
  1730. #endif
  1731. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_6490;
  1732. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1733. hal_rx_flow_get_tuple_info_li;
  1734. hal_soc->ops->hal_rx_flow_delete_entry =
  1735. hal_rx_flow_delete_entry_li;
  1736. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_li;
  1737. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1738. hal_compute_reo_remap_ix2_ix3_6490;
  1739. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1740. hal_rx_msdu_get_reo_destination_indication_6490;
  1741. hal_soc->ops->hal_setup_link_idle_list =
  1742. hal_setup_link_idle_list_generic_li;
  1743. #ifdef WLAN_FEATURE_MARK_FIRST_WAKEUP_PACKET
  1744. hal_soc->ops->hal_get_first_wow_wakeup_packet =
  1745. hal_get_first_wow_wakeup_packet_6490;
  1746. #endif
  1747. hal_soc->ops->hal_rx_tlv_get_pn_num = hal_rx_tlv_get_pn_num_li;
  1748. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_li;
  1749. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1750. hal_rx_tlv_decrypt_err_get_li;
  1751. hal_soc->ops->hal_rx_tlv_get_pkt_capture_flags =
  1752. hal_rx_tlv_get_pkt_capture_flags_li;
  1753. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1754. hal_rx_mpdu_info_ampdu_flag_get_li;
  1755. hal_soc->ops->hal_compute_reo_remap_ix0 =
  1756. hal_compute_reo_remap_ix0_6490;
  1757. hal_soc->ops->hal_rx_tlv_l3_type_get =
  1758. hal_rx_tlv_l3_type_get_6490;
  1759. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1760. hal_rx_msdu_start_get_len_6490;
  1761. };
  1762. struct hal_hw_srng_config hw_srng_table_6490[] = {
  1763. /* TODO: max_rings can populated by querying HW capabilities */
  1764. { /* REO_DST */
  1765. .start_ring_id = HAL_SRNG_REO2SW1,
  1766. .max_rings = 4,
  1767. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1768. .lmac_ring = FALSE,
  1769. .ring_dir = HAL_SRNG_DST_RING,
  1770. .reg_start = {
  1771. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1772. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1773. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1774. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1775. },
  1776. .reg_size = {
  1777. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1778. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1779. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1780. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1781. },
  1782. .max_size =
  1783. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1784. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1785. },
  1786. { /* REO_EXCEPTION */
  1787. /* Designating REO2TCL ring as exception ring. This ring is
  1788. * similar to other REO2SW rings though it is named as REO2TCL.
  1789. * Any of theREO2SW rings can be used as exception ring.
  1790. */
  1791. .start_ring_id = HAL_SRNG_REO2TCL,
  1792. .max_rings = 1,
  1793. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1794. .lmac_ring = FALSE,
  1795. .ring_dir = HAL_SRNG_DST_RING,
  1796. .reg_start = {
  1797. HWIO_REO_R0_REO2TCL_RING_BASE_LSB_ADDR(
  1798. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1799. HWIO_REO_R2_REO2TCL_RING_HP_ADDR(
  1800. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1801. },
  1802. /* Single ring - provide ring size if multiple rings of this
  1803. * type are supported
  1804. */
  1805. .reg_size = {},
  1806. .max_size =
  1807. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_BMSK >>
  1808. HWIO_REO_R0_REO2TCL_RING_BASE_MSB_RING_SIZE_SHFT,
  1809. },
  1810. { /* REO_REINJECT */
  1811. .start_ring_id = HAL_SRNG_SW2REO,
  1812. .max_rings = 1,
  1813. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1814. .lmac_ring = FALSE,
  1815. .ring_dir = HAL_SRNG_SRC_RING,
  1816. .reg_start = {
  1817. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1818. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1819. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1820. SEQ_WCSS_UMAC_REO_REG_OFFSET)
  1821. },
  1822. /* Single ring - provide ring size if multiple rings of this
  1823. * type are supported
  1824. */
  1825. .reg_size = {},
  1826. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1827. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1828. },
  1829. { /* REO_CMD */
  1830. .start_ring_id = HAL_SRNG_REO_CMD,
  1831. .max_rings = 1,
  1832. .entry_size = (sizeof(struct tlv_32_hdr) +
  1833. sizeof(struct reo_get_queue_stats)) >> 2,
  1834. .lmac_ring = FALSE,
  1835. .ring_dir = HAL_SRNG_SRC_RING,
  1836. .reg_start = {
  1837. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1838. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1839. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1840. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1841. },
  1842. /* Single ring - provide ring size if multiple rings of this
  1843. * type are supported
  1844. */
  1845. .reg_size = {},
  1846. .max_size =
  1847. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1848. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1849. },
  1850. { /* REO_STATUS */
  1851. .start_ring_id = HAL_SRNG_REO_STATUS,
  1852. .max_rings = 1,
  1853. .entry_size = (sizeof(struct tlv_32_hdr) +
  1854. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1855. .lmac_ring = FALSE,
  1856. .ring_dir = HAL_SRNG_DST_RING,
  1857. .reg_start = {
  1858. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1859. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1860. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1861. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  1862. },
  1863. /* Single ring - provide ring size if multiple rings of this
  1864. * type are supported
  1865. */
  1866. .reg_size = {},
  1867. .max_size =
  1868. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1869. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1870. },
  1871. { /* TCL_DATA */
  1872. .start_ring_id = HAL_SRNG_SW2TCL1,
  1873. .max_rings = 3,
  1874. .entry_size = (sizeof(struct tlv_32_hdr) +
  1875. sizeof(struct tcl_data_cmd)) >> 2,
  1876. .lmac_ring = FALSE,
  1877. .ring_dir = HAL_SRNG_SRC_RING,
  1878. .reg_start = {
  1879. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1880. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1881. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1882. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1883. },
  1884. .reg_size = {
  1885. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1886. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1887. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1888. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1889. },
  1890. .max_size =
  1891. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1892. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1893. },
  1894. { /* TCL_CMD */
  1895. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1896. .max_rings = 1,
  1897. .entry_size = (sizeof(struct tlv_32_hdr) +
  1898. sizeof(struct tcl_gse_cmd)) >> 2,
  1899. .lmac_ring = FALSE,
  1900. .ring_dir = HAL_SRNG_SRC_RING,
  1901. .reg_start = {
  1902. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1903. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1904. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1905. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1906. },
  1907. /* Single ring - provide ring size if multiple rings of this
  1908. * type are supported
  1909. */
  1910. .reg_size = {},
  1911. .max_size =
  1912. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1913. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1914. },
  1915. { /* TCL_STATUS */
  1916. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1917. .max_rings = 1,
  1918. .entry_size = (sizeof(struct tlv_32_hdr) +
  1919. sizeof(struct tcl_status_ring)) >> 2,
  1920. .lmac_ring = FALSE,
  1921. .ring_dir = HAL_SRNG_DST_RING,
  1922. .reg_start = {
  1923. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1924. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1925. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1926. SEQ_WCSS_UMAC_MAC_TCL_REG_OFFSET),
  1927. },
  1928. /* Single ring - provide ring size if multiple rings of this
  1929. * type are supported
  1930. */
  1931. .reg_size = {},
  1932. .max_size =
  1933. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1934. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1935. },
  1936. { /* CE_SRC */
  1937. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1938. .max_rings = 12,
  1939. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1940. .lmac_ring = FALSE,
  1941. .ring_dir = HAL_SRNG_SRC_RING,
  1942. .reg_start = {
  1943. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1944. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1945. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1946. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET),
  1947. },
  1948. .reg_size = {
  1949. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1950. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1951. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_SRC_REG_OFFSET -
  1952. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_SRC_REG_OFFSET,
  1953. },
  1954. .max_size =
  1955. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1956. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1957. },
  1958. { /* CE_DST */
  1959. .start_ring_id = HAL_SRNG_CE_0_DST,
  1960. .max_rings = 12,
  1961. .entry_size = 8 >> 2,
  1962. /*TODO: entry_size above should actually be
  1963. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1964. * of struct ce_dst_desc in HW header files
  1965. */
  1966. .lmac_ring = FALSE,
  1967. .ring_dir = HAL_SRNG_SRC_RING,
  1968. .reg_start = {
  1969. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1970. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1971. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1972. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1973. },
  1974. .reg_size = {
  1975. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1976. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1977. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1978. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  1979. },
  1980. .max_size =
  1981. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1982. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1983. },
  1984. { /* CE_DST_STATUS */
  1985. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1986. .max_rings = 12,
  1987. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1988. .lmac_ring = FALSE,
  1989. .ring_dir = HAL_SRNG_DST_RING,
  1990. .reg_start = {
  1991. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1992. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1993. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1994. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET),
  1995. },
  1996. /* TODO: check destination status ring registers */
  1997. .reg_size = {
  1998. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  1999. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  2000. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_1_CHANNEL_DST_REG_OFFSET -
  2001. SEQ_WCSS_UMAC_WFSS_CE_0_REG_WFSS_CE_0_CHANNEL_DST_REG_OFFSET,
  2002. },
  2003. .max_size =
  2004. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  2005. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  2006. },
  2007. { /* WBM_IDLE_LINK */
  2008. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  2009. .max_rings = 1,
  2010. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  2011. .lmac_ring = FALSE,
  2012. .ring_dir = HAL_SRNG_SRC_RING,
  2013. .reg_start = {
  2014. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2015. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2016. },
  2017. /* Single ring - provide ring size if multiple rings of this
  2018. * type are supported
  2019. */
  2020. .reg_size = {},
  2021. .max_size =
  2022. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  2023. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  2024. },
  2025. { /* SW2WBM_RELEASE */
  2026. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  2027. .max_rings = 1,
  2028. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2029. .lmac_ring = FALSE,
  2030. .ring_dir = HAL_SRNG_SRC_RING,
  2031. .reg_start = {
  2032. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2033. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2034. },
  2035. /* Single ring - provide ring size if multiple rings of this
  2036. * type are supported
  2037. */
  2038. .reg_size = {},
  2039. .max_size =
  2040. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2041. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2042. },
  2043. { /* WBM2SW_RELEASE */
  2044. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2045. #if defined(IPA_WDI3_TX_TWO_PIPES) || defined(TX_MULTI_TCL) || \
  2046. defined(CONFIG_PLD_PCIE_FW_SIM)
  2047. .max_rings = 5,
  2048. #else
  2049. .max_rings = 4,
  2050. #endif
  2051. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2052. .lmac_ring = FALSE,
  2053. .ring_dir = HAL_SRNG_DST_RING,
  2054. .reg_start = {
  2055. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2056. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2057. },
  2058. .reg_size = {
  2059. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2060. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2061. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET) -
  2062. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(SEQ_WCSS_UMAC_WBM_REG_OFFSET),
  2063. },
  2064. .max_size =
  2065. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2066. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2067. },
  2068. { /* RXDMA_BUF */
  2069. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2070. #ifdef IPA_OFFLOAD
  2071. .max_rings = 3,
  2072. #else
  2073. .max_rings = 2,
  2074. #endif
  2075. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2076. .lmac_ring = TRUE,
  2077. .ring_dir = HAL_SRNG_SRC_RING,
  2078. /* reg_start is not set because LMAC rings are not accessed
  2079. * from host
  2080. */
  2081. .reg_start = {},
  2082. .reg_size = {},
  2083. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2084. },
  2085. { /* RXDMA_DST */
  2086. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2087. .max_rings = 1,
  2088. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2089. .lmac_ring = TRUE,
  2090. .ring_dir = HAL_SRNG_DST_RING,
  2091. /* reg_start is not set because LMAC rings are not accessed
  2092. * from host
  2093. */
  2094. .reg_start = {},
  2095. .reg_size = {},
  2096. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2097. },
  2098. { /* RXDMA_MONITOR_BUF */
  2099. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2100. .max_rings = 1,
  2101. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2102. .lmac_ring = TRUE,
  2103. .ring_dir = HAL_SRNG_SRC_RING,
  2104. /* reg_start is not set because LMAC rings are not accessed
  2105. * from host
  2106. */
  2107. .reg_start = {},
  2108. .reg_size = {},
  2109. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2110. },
  2111. { /* RXDMA_MONITOR_STATUS */
  2112. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2113. .max_rings = 1,
  2114. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2115. .lmac_ring = TRUE,
  2116. .ring_dir = HAL_SRNG_SRC_RING,
  2117. /* reg_start is not set because LMAC rings are not accessed
  2118. * from host
  2119. */
  2120. .reg_start = {},
  2121. .reg_size = {},
  2122. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2123. },
  2124. { /* RXDMA_MONITOR_DST */
  2125. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW1,
  2126. .max_rings = 1,
  2127. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2128. .lmac_ring = TRUE,
  2129. .ring_dir = HAL_SRNG_DST_RING,
  2130. /* reg_start is not set because LMAC rings are not accessed
  2131. * from host
  2132. */
  2133. .reg_start = {},
  2134. .reg_size = {},
  2135. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2136. },
  2137. { /* RXDMA_MONITOR_DESC */
  2138. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2139. .max_rings = 1,
  2140. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2141. .lmac_ring = TRUE,
  2142. .ring_dir = HAL_SRNG_SRC_RING,
  2143. /* reg_start is not set because LMAC rings are not accessed
  2144. * from host
  2145. */
  2146. .reg_start = {},
  2147. .reg_size = {},
  2148. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2149. },
  2150. { /* DIR_BUF_RX_DMA_SRC */
  2151. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2152. /*
  2153. * one ring is for spectral scan
  2154. * the other is for cfr
  2155. */
  2156. .max_rings = 2,
  2157. .entry_size = 2,
  2158. .lmac_ring = TRUE,
  2159. .ring_dir = HAL_SRNG_SRC_RING,
  2160. /* reg_start is not set because LMAC rings are not accessed
  2161. * from host
  2162. */
  2163. .reg_start = {},
  2164. .reg_size = {},
  2165. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2166. },
  2167. #ifdef WLAN_FEATURE_CIF_CFR
  2168. { /* WIFI_POS_SRC */
  2169. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2170. .max_rings = 1,
  2171. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2172. .lmac_ring = TRUE,
  2173. .ring_dir = HAL_SRNG_SRC_RING,
  2174. /* reg_start is not set because LMAC rings are not accessed
  2175. * from host
  2176. */
  2177. .reg_start = {},
  2178. .reg_size = {},
  2179. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2180. },
  2181. #endif
  2182. { /* REO2PPE */ 0},
  2183. { /* PPE2TCL */ 0},
  2184. { /* PPE_RELEASE */ 0},
  2185. { /* TX_MONITOR_BUF */ 0},
  2186. { /* TX_MONITOR_DST */ 0},
  2187. { /* SW2RXDMA_NEW */ 0},
  2188. { /* SW2RXDMA_LINK_RELEASE */ 0},
  2189. };
  2190. /**
  2191. * hal_qca6490_attach() - Attach 6490 target specific hal_soc ops,
  2192. * offset and srng table
  2193. * @hal_soc: HAL SoC context
  2194. */
  2195. void hal_qca6490_attach(struct hal_soc *hal_soc)
  2196. {
  2197. hal_soc->hw_srng_table = hw_srng_table_6490;
  2198. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2199. hal_hw_txrx_default_ops_attach_li(hal_soc);
  2200. hal_hw_txrx_ops_attach_qca6490(hal_soc);
  2201. }