pci.c 158 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/completion.h>
  7. #include <linux/io.h>
  8. #include <linux/irq.h>
  9. #include <linux/memblock.h>
  10. #include <linux/module.h>
  11. #include <linux/msi.h>
  12. #include <linux/of.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/suspend.h>
  16. #include <linux/version.h>
  17. #include <linux/sched.h>
  18. #include "main.h"
  19. #include "bus.h"
  20. #include "debug.h"
  21. #include "pci.h"
  22. #include "pci_platform.h"
  23. #include "reg.h"
  24. #define PCI_LINK_UP 1
  25. #define PCI_LINK_DOWN 0
  26. #define SAVE_PCI_CONFIG_SPACE 1
  27. #define RESTORE_PCI_CONFIG_SPACE 0
  28. #define PCI_BAR_NUM 0
  29. #define PCI_INVALID_READ(val) ((val) == U32_MAX)
  30. #define PCI_DMA_MASK_32_BIT DMA_BIT_MASK(32)
  31. #define PCI_DMA_MASK_36_BIT DMA_BIT_MASK(36)
  32. #define PCI_DMA_MASK_64_BIT DMA_BIT_MASK(64)
  33. #define MHI_NODE_NAME "qcom,mhi"
  34. #define MHI_MSI_NAME "MHI"
  35. #define QCA6390_PATH_PREFIX "qca6390/"
  36. #define QCA6490_PATH_PREFIX "qca6490/"
  37. #define KIWI_PATH_PREFIX "kiwi/"
  38. #define DEFAULT_PHY_M3_FILE_NAME "m3.bin"
  39. #define DEFAULT_PHY_UCODE_FILE_NAME "phy_ucode.elf"
  40. #define PHY_UCODE_V2_FILE_NAME "phy_ucode20.elf"
  41. #define DEFAULT_FW_FILE_NAME "amss.bin"
  42. #define FW_V2_FILE_NAME "amss20.bin"
  43. #define FW_V2_FTM_FILE_NAME "amss20_ftm.bin"
  44. #define DEVICE_MAJOR_VERSION_MASK 0xF
  45. #define WAKE_MSI_NAME "WAKE"
  46. #define DEV_RDDM_TIMEOUT 5000
  47. #define WAKE_EVENT_TIMEOUT 5000
  48. #ifdef CONFIG_CNSS_EMULATION
  49. #define EMULATION_HW 1
  50. #else
  51. #define EMULATION_HW 0
  52. #endif
  53. #define RAMDUMP_SIZE_DEFAULT 0x420000
  54. #define CNSS_256KB_SIZE 0x40000
  55. #define DEVICE_RDDM_COOKIE 0xCAFECACE
  56. static DEFINE_SPINLOCK(pci_link_down_lock);
  57. static DEFINE_SPINLOCK(pci_reg_window_lock);
  58. static DEFINE_SPINLOCK(time_sync_lock);
  59. #define MHI_TIMEOUT_OVERWRITE_MS (plat_priv->ctrl_params.mhi_timeout)
  60. #define MHI_M2_TIMEOUT_MS (plat_priv->ctrl_params.mhi_m2_timeout)
  61. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US 1000
  62. #define WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US 2000
  63. #define FORCE_WAKE_DELAY_MIN_US 4000
  64. #define FORCE_WAKE_DELAY_MAX_US 6000
  65. #define FORCE_WAKE_DELAY_TIMEOUT_US 60000
  66. #define MHI_SUSPEND_RETRY_MAX_TIMES 3
  67. #define MHI_SUSPEND_RETRY_DELAY_US 5000
  68. #define BOOT_DEBUG_TIMEOUT_MS 7000
  69. #define HANG_DATA_LENGTH 384
  70. #define HST_HANG_DATA_OFFSET ((3 * 1024 * 1024) - HANG_DATA_LENGTH)
  71. #define HSP_HANG_DATA_OFFSET ((2 * 1024 * 1024) - HANG_DATA_LENGTH)
  72. static const struct mhi_channel_config cnss_mhi_channels[] = {
  73. {
  74. .num = 0,
  75. .name = "LOOPBACK",
  76. .num_elements = 32,
  77. .event_ring = 1,
  78. .dir = DMA_TO_DEVICE,
  79. .ee_mask = 0x4,
  80. .pollcfg = 0,
  81. .doorbell = MHI_DB_BRST_DISABLE,
  82. .lpm_notify = false,
  83. .offload_channel = false,
  84. .doorbell_mode_switch = false,
  85. .auto_queue = false,
  86. },
  87. {
  88. .num = 1,
  89. .name = "LOOPBACK",
  90. .num_elements = 32,
  91. .event_ring = 1,
  92. .dir = DMA_FROM_DEVICE,
  93. .ee_mask = 0x4,
  94. .pollcfg = 0,
  95. .doorbell = MHI_DB_BRST_DISABLE,
  96. .lpm_notify = false,
  97. .offload_channel = false,
  98. .doorbell_mode_switch = false,
  99. .auto_queue = false,
  100. },
  101. {
  102. .num = 4,
  103. .name = "DIAG",
  104. .num_elements = 64,
  105. .event_ring = 1,
  106. .dir = DMA_TO_DEVICE,
  107. .ee_mask = 0x4,
  108. .pollcfg = 0,
  109. .doorbell = MHI_DB_BRST_DISABLE,
  110. .lpm_notify = false,
  111. .offload_channel = false,
  112. .doorbell_mode_switch = false,
  113. .auto_queue = false,
  114. },
  115. {
  116. .num = 5,
  117. .name = "DIAG",
  118. .num_elements = 64,
  119. .event_ring = 1,
  120. .dir = DMA_FROM_DEVICE,
  121. .ee_mask = 0x4,
  122. .pollcfg = 0,
  123. .doorbell = MHI_DB_BRST_DISABLE,
  124. .lpm_notify = false,
  125. .offload_channel = false,
  126. .doorbell_mode_switch = false,
  127. .auto_queue = false,
  128. },
  129. {
  130. .num = 20,
  131. .name = "IPCR",
  132. .num_elements = 64,
  133. .event_ring = 1,
  134. .dir = DMA_TO_DEVICE,
  135. .ee_mask = 0x4,
  136. .pollcfg = 0,
  137. .doorbell = MHI_DB_BRST_DISABLE,
  138. .lpm_notify = false,
  139. .offload_channel = false,
  140. .doorbell_mode_switch = false,
  141. .auto_queue = false,
  142. },
  143. {
  144. .num = 21,
  145. .name = "IPCR",
  146. .num_elements = 64,
  147. .event_ring = 1,
  148. .dir = DMA_FROM_DEVICE,
  149. .ee_mask = 0x4,
  150. .pollcfg = 0,
  151. .doorbell = MHI_DB_BRST_DISABLE,
  152. .lpm_notify = false,
  153. .offload_channel = false,
  154. .doorbell_mode_switch = false,
  155. .auto_queue = true,
  156. },
  157. /* All MHI satellite config to be at the end of data struct */
  158. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  159. {
  160. .num = 50,
  161. .name = "ADSP_0",
  162. .num_elements = 64,
  163. .event_ring = 3,
  164. .dir = DMA_BIDIRECTIONAL,
  165. .ee_mask = 0x4,
  166. .pollcfg = 0,
  167. .doorbell = MHI_DB_BRST_DISABLE,
  168. .lpm_notify = false,
  169. .offload_channel = true,
  170. .doorbell_mode_switch = false,
  171. .auto_queue = false,
  172. },
  173. {
  174. .num = 51,
  175. .name = "ADSP_1",
  176. .num_elements = 64,
  177. .event_ring = 3,
  178. .dir = DMA_BIDIRECTIONAL,
  179. .ee_mask = 0x4,
  180. .pollcfg = 0,
  181. .doorbell = MHI_DB_BRST_DISABLE,
  182. .lpm_notify = false,
  183. .offload_channel = true,
  184. .doorbell_mode_switch = false,
  185. .auto_queue = false,
  186. },
  187. {
  188. .num = 70,
  189. .name = "ADSP_2",
  190. .num_elements = 64,
  191. .event_ring = 3,
  192. .dir = DMA_BIDIRECTIONAL,
  193. .ee_mask = 0x4,
  194. .pollcfg = 0,
  195. .doorbell = MHI_DB_BRST_DISABLE,
  196. .lpm_notify = false,
  197. .offload_channel = true,
  198. .doorbell_mode_switch = false,
  199. .auto_queue = false,
  200. },
  201. {
  202. .num = 71,
  203. .name = "ADSP_3",
  204. .num_elements = 64,
  205. .event_ring = 3,
  206. .dir = DMA_BIDIRECTIONAL,
  207. .ee_mask = 0x4,
  208. .pollcfg = 0,
  209. .doorbell = MHI_DB_BRST_DISABLE,
  210. .lpm_notify = false,
  211. .offload_channel = true,
  212. .doorbell_mode_switch = false,
  213. .auto_queue = false,
  214. },
  215. #endif
  216. };
  217. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 12, 0))
  218. static struct mhi_event_config cnss_mhi_events[] = {
  219. #else
  220. static const struct mhi_event_config cnss_mhi_events[] = {
  221. #endif
  222. {
  223. .num_elements = 32,
  224. .irq_moderation_ms = 0,
  225. .irq = 1,
  226. .mode = MHI_DB_BRST_DISABLE,
  227. .data_type = MHI_ER_CTRL,
  228. .priority = 0,
  229. .hardware_event = false,
  230. .client_managed = false,
  231. .offload_channel = false,
  232. },
  233. {
  234. .num_elements = 256,
  235. .irq_moderation_ms = 0,
  236. .irq = 2,
  237. .mode = MHI_DB_BRST_DISABLE,
  238. .priority = 1,
  239. .hardware_event = false,
  240. .client_managed = false,
  241. .offload_channel = false,
  242. },
  243. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  244. {
  245. .num_elements = 32,
  246. .irq_moderation_ms = 0,
  247. .irq = 1,
  248. .mode = MHI_DB_BRST_DISABLE,
  249. .data_type = MHI_ER_BW_SCALE,
  250. .priority = 2,
  251. .hardware_event = false,
  252. .client_managed = false,
  253. .offload_channel = false,
  254. },
  255. #endif
  256. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  257. {
  258. .num_elements = 256,
  259. .irq_moderation_ms = 0,
  260. .irq = 2,
  261. .mode = MHI_DB_BRST_DISABLE,
  262. .data_type = MHI_ER_DATA,
  263. .priority = 1,
  264. .hardware_event = false,
  265. .client_managed = true,
  266. .offload_channel = true,
  267. },
  268. #endif
  269. };
  270. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  271. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 4
  272. #define CNSS_MHI_SATELLITE_EVT_COUNT 1
  273. #else
  274. #define CNSS_MHI_SATELLITE_CH_CFG_COUNT 0
  275. #define CNSS_MHI_SATELLITE_EVT_COUNT 0
  276. #endif
  277. static const struct mhi_controller_config cnss_mhi_config_default = {
  278. #if IS_ENABLED(CONFIG_MHI_SATELLITE)
  279. .max_channels = 72,
  280. #else
  281. .max_channels = 32,
  282. #endif
  283. .timeout_ms = 10000,
  284. .use_bounce_buf = false,
  285. .buf_len = 0x8000,
  286. .num_channels = ARRAY_SIZE(cnss_mhi_channels),
  287. .ch_cfg = cnss_mhi_channels,
  288. .num_events = ARRAY_SIZE(cnss_mhi_events),
  289. .event_cfg = cnss_mhi_events,
  290. .m2_no_db = true,
  291. };
  292. static const struct mhi_controller_config cnss_mhi_config_no_satellite = {
  293. .max_channels = 32,
  294. .timeout_ms = 10000,
  295. .use_bounce_buf = false,
  296. .buf_len = 0x8000,
  297. .num_channels = ARRAY_SIZE(cnss_mhi_channels) -
  298. CNSS_MHI_SATELLITE_CH_CFG_COUNT,
  299. .ch_cfg = cnss_mhi_channels,
  300. .num_events = ARRAY_SIZE(cnss_mhi_events) -
  301. CNSS_MHI_SATELLITE_EVT_COUNT,
  302. .event_cfg = cnss_mhi_events,
  303. .m2_no_db = true,
  304. };
  305. static struct cnss_pci_reg ce_src[] = {
  306. { "SRC_RING_BASE_LSB", CE_SRC_RING_BASE_LSB_OFFSET },
  307. { "SRC_RING_BASE_MSB", CE_SRC_RING_BASE_MSB_OFFSET },
  308. { "SRC_RING_ID", CE_SRC_RING_ID_OFFSET },
  309. { "SRC_RING_MISC", CE_SRC_RING_MISC_OFFSET },
  310. { "SRC_CTRL", CE_SRC_CTRL_OFFSET },
  311. { "SRC_R0_CE_CH_SRC_IS", CE_SRC_R0_CE_CH_SRC_IS_OFFSET },
  312. { "SRC_RING_HP", CE_SRC_RING_HP_OFFSET },
  313. { "SRC_RING_TP", CE_SRC_RING_TP_OFFSET },
  314. { NULL },
  315. };
  316. static struct cnss_pci_reg ce_dst[] = {
  317. { "DEST_RING_BASE_LSB", CE_DEST_RING_BASE_LSB_OFFSET },
  318. { "DEST_RING_BASE_MSB", CE_DEST_RING_BASE_MSB_OFFSET },
  319. { "DEST_RING_ID", CE_DEST_RING_ID_OFFSET },
  320. { "DEST_RING_MISC", CE_DEST_RING_MISC_OFFSET },
  321. { "DEST_CTRL", CE_DEST_CTRL_OFFSET },
  322. { "CE_CH_DST_IS", CE_CH_DST_IS_OFFSET },
  323. { "CE_CH_DEST_CTRL2", CE_CH_DEST_CTRL2_OFFSET },
  324. { "DEST_RING_HP", CE_DEST_RING_HP_OFFSET },
  325. { "DEST_RING_TP", CE_DEST_RING_TP_OFFSET },
  326. { "STATUS_RING_BASE_LSB", CE_STATUS_RING_BASE_LSB_OFFSET },
  327. { "STATUS_RING_BASE_MSB", CE_STATUS_RING_BASE_MSB_OFFSET },
  328. { "STATUS_RING_ID", CE_STATUS_RING_ID_OFFSET },
  329. { "STATUS_RING_MISC", CE_STATUS_RING_MISC_OFFSET },
  330. { "STATUS_RING_HP", CE_STATUS_RING_HP_OFFSET },
  331. { "STATUS_RING_TP", CE_STATUS_RING_TP_OFFSET },
  332. { NULL },
  333. };
  334. static struct cnss_pci_reg ce_cmn[] = {
  335. { "GXI_ERR_INTS", CE_COMMON_GXI_ERR_INTS },
  336. { "GXI_ERR_STATS", CE_COMMON_GXI_ERR_STATS },
  337. { "GXI_WDOG_STATUS", CE_COMMON_GXI_WDOG_STATUS },
  338. { "TARGET_IE_0", CE_COMMON_TARGET_IE_0 },
  339. { "TARGET_IE_1", CE_COMMON_TARGET_IE_1 },
  340. { NULL },
  341. };
  342. static struct cnss_pci_reg qdss_csr[] = {
  343. { "QDSSCSR_ETRIRQCTRL", QDSS_APB_DEC_CSR_ETRIRQCTRL_OFFSET },
  344. { "QDSSCSR_PRESERVEETF", QDSS_APB_DEC_CSR_PRESERVEETF_OFFSET },
  345. { "QDSSCSR_PRESERVEETR0", QDSS_APB_DEC_CSR_PRESERVEETR0_OFFSET },
  346. { "QDSSCSR_PRESERVEETR1", QDSS_APB_DEC_CSR_PRESERVEETR1_OFFSET },
  347. { NULL },
  348. };
  349. static struct cnss_pci_reg pci_scratch[] = {
  350. { "PCIE_SCRATCH_0", PCIE_SCRATCH_0_SOC_PCIE_REG },
  351. { "PCIE_SCRATCH_1", PCIE_SCRATCH_1_SOC_PCIE_REG },
  352. { "PCIE_SCRATCH_2", PCIE_SCRATCH_2_SOC_PCIE_REG },
  353. { NULL },
  354. };
  355. /* First field of the structure is the device bit mask. Use
  356. * enum cnss_pci_reg_mask as reference for the value.
  357. */
  358. static struct cnss_misc_reg wcss_reg_access_seq[] = {
  359. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  360. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x802},
  361. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  362. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_PLL_MODE, 0},
  363. {1, 1, QCA6390_GCC_DEBUG_CLK_CTL, 0x805},
  364. {1, 0, QCA6390_GCC_DEBUG_CLK_CTL, 0},
  365. {1, 0, QCA6390_WCSS_WFSS_PMM_WFSS_PMM_R0_PMM_CTRL, 0},
  366. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_CX_CSR, 0},
  367. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_RAW_STAT, 0},
  368. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_EN, 0},
  369. {1, 0, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_STS, 0},
  370. {1, 1, QCA6390_WCSS_PMM_TOP_PMU_TESTBUS_CTL, 0xD},
  371. {1, 0, QCA6390_WCSS_PMM_TOP_TESTBUS_STS, 0},
  372. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  373. {1, 1, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG, 0},
  374. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x8},
  375. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  376. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_STS, 0},
  377. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_CTL, 0},
  378. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_0, 0},
  379. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_SPM_SLP_SEQ_ENTRY_9, 0},
  380. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS0, 0},
  381. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS1, 0},
  382. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS2, 0},
  383. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS3, 0},
  384. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS4, 0},
  385. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS5, 0},
  386. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_STATUS6, 0},
  387. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE0, 0},
  388. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE1, 0},
  389. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE2, 0},
  390. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE3, 0},
  391. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE4, 0},
  392. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE5, 0},
  393. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_ENABLE6, 0},
  394. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING0, 0},
  395. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING1, 0},
  396. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING2, 0},
  397. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING3, 0},
  398. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING4, 0},
  399. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING5, 0},
  400. {1, 0, QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_L2VIC_INT_PENDING6, 0},
  401. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30040},
  402. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  403. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  404. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  405. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  406. {1, 1, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0x30105},
  407. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  408. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  409. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  410. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  411. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  412. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  413. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  414. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_VALUE, 0},
  415. {1, 0, QCA6390_WCSS_Q6SS_PUBCSR_QDSP6SS_TEST_BUS_CTL, 0},
  416. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_NOC_CBCR, 0},
  417. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_AHB_CBCR, 0},
  418. {1, 0, QCA6390_WCSS_CC_WCSS_UMAC_GDSCR, 0},
  419. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN1_GDSCR, 0},
  420. {1, 0, QCA6390_WCSS_CC_WCSS_WLAN2_GDSCR, 0},
  421. {1, 0, QCA6390_WCSS_PMM_TOP_PMM_INT_CLR, 0},
  422. {1, 0, QCA6390_WCSS_PMM_TOP_AON_INT_STICKY_EN, 0},
  423. };
  424. static struct cnss_misc_reg pcie_reg_access_seq[] = {
  425. {1, 0, QCA6390_PCIE_PCIE_WCSS_STATUS_FOR_DEBUG_LOW_PCIE_LOCAL_REG, 0},
  426. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  427. {1, 1, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0x18},
  428. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  429. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_MASK_SOC_PCIE_REG, 0},
  430. {1, 0, QCA6390_PCIE_SOC_PCIE_WRAP_INTR_STATUS_SOC_PCIE_REG, 0},
  431. {1, 0, QCA6390_PCIE_SOC_COMMIT_REPLAY_SOC_PCIE_REG, 0},
  432. {1, 0, QCA6390_TLMM_GPIO_IN_OUT57, 0},
  433. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG57, 0},
  434. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS57, 0},
  435. {1, 0, QCA6390_TLMM_GPIO_IN_OUT59, 0},
  436. {1, 0, QCA6390_TLMM_GPIO_INTR_CFG59, 0},
  437. {1, 0, QCA6390_TLMM_GPIO_INTR_STATUS59, 0},
  438. {1, 0, QCA6390_PCIE_PCIE_PARF_LTSSM, 0},
  439. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS, 0},
  440. {1, 0, QCA6390_PCIE_PCIE_PARF_PM_STTS_1, 0},
  441. {1, 0, QCA6390_PCIE_PCIE_PARF_INT_STATUS, 0},
  442. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_STATUS, 0},
  443. {1, 0, QCA6390_PCIE_PCIE_INT_ALL_MASK, 0},
  444. {1, 0, QCA6390_PCIE_PCIE_PARF_BDF_TO_SID_CFG, 0},
  445. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  446. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_3, 0},
  447. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_CLOCK_RESET_CTRL, 0},
  448. {1, 0, QCA6390_PCIE_PCIE_PARF_MHI_BASE_ADDR_LOWER, 0},
  449. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_STATUS, 0},
  450. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_MODE_HANDLER_CFG, 0},
  451. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  452. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1SUB, 0},
  453. {1, 0, QCA6390_PCIE_PCIE_CORE_CONFIG, 0},
  454. {1, 0, QCA6390_PCIE_PCIE_PARF_L1SS_SLEEP_NO_MHI_ACCESS_HANDLER_RD_4, 0},
  455. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L2, 0},
  456. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_PM_LINKST_IN_L1, 0},
  457. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L1, 0},
  458. {1, 0, QCA6390_PCIE_PCIE_PARF_DEBUG_CNT_AUX_CLK_IN_L1SUB_L2, 0},
  459. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_HIGH, 0},
  460. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSSAON_PCIE_SR_STATUS_LOW, 0},
  461. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_HIGH, 0},
  462. {1, 0, QCA6390_PCIE_PCIE_LOCAL_REG_WCSS_STATUS_FOR_DEBUG_LOW, 0},
  463. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_STATUS_REG2, 0},
  464. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_STATUS_REG2, 0},
  465. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN2_CFG_REG1, 0},
  466. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_PMM_WLAN1_CFG_REG1, 0},
  467. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN2_APS_STATUS_REG1, 0},
  468. {1, 0, QCA6390_WFSS_PMM_WFSS_PMM_R0_WLAN1_APS_STATUS_REG1, 0},
  469. {1, 0, QCA6390_PCIE_PCIE_BHI_EXECENV_REG, 0},
  470. };
  471. static struct cnss_misc_reg wlaon_reg_access_seq[] = {
  472. {3, 0, WLAON_SOC_POWER_CTRL, 0},
  473. {3, 0, WLAON_SOC_PWR_WDG_BARK_THRSHD, 0},
  474. {3, 0, WLAON_SOC_PWR_WDG_BITE_THRSHD, 0},
  475. {3, 0, WLAON_SW_COLD_RESET, 0},
  476. {3, 0, WLAON_RFA_MEM_SLP_NRET_N_OVERRIDE, 0},
  477. {3, 0, WLAON_GDSC_DELAY_SETTING, 0},
  478. {3, 0, WLAON_GDSC_DELAY_SETTING2, 0},
  479. {3, 0, WLAON_WL_PWR_STATUS_REG, 0},
  480. {3, 0, WLAON_WL_AON_DBG_CFG_REG, 0},
  481. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP0_REG, 0},
  482. {2, 0, WLAON_WL_AON_DBG_ENABLE_GRP1_REG, 0},
  483. {2, 0, WLAON_WL_AON_APM_CFG_CTRL0, 0},
  484. {2, 0, WLAON_WL_AON_APM_CFG_CTRL1, 0},
  485. {2, 0, WLAON_WL_AON_APM_CFG_CTRL2, 0},
  486. {2, 0, WLAON_WL_AON_APM_CFG_CTRL3, 0},
  487. {2, 0, WLAON_WL_AON_APM_CFG_CTRL4, 0},
  488. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5, 0},
  489. {2, 0, WLAON_WL_AON_APM_CFG_CTRL5_1, 0},
  490. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6, 0},
  491. {2, 0, WLAON_WL_AON_APM_CFG_CTRL6_1, 0},
  492. {2, 0, WLAON_WL_AON_APM_CFG_CTRL7, 0},
  493. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8, 0},
  494. {2, 0, WLAON_WL_AON_APM_CFG_CTRL8_1, 0},
  495. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9, 0},
  496. {2, 0, WLAON_WL_AON_APM_CFG_CTRL9_1, 0},
  497. {2, 0, WLAON_WL_AON_APM_CFG_CTRL10, 0},
  498. {2, 0, WLAON_WL_AON_APM_CFG_CTRL11, 0},
  499. {2, 0, WLAON_WL_AON_APM_CFG_CTRL12, 0},
  500. {2, 0, WLAON_WL_AON_APM_OVERRIDE_REG, 0},
  501. {2, 0, WLAON_WL_AON_CXPC_REG, 0},
  502. {2, 0, WLAON_WL_AON_APM_STATUS0, 0},
  503. {2, 0, WLAON_WL_AON_APM_STATUS1, 0},
  504. {2, 0, WLAON_WL_AON_APM_STATUS2, 0},
  505. {2, 0, WLAON_WL_AON_APM_STATUS3, 0},
  506. {2, 0, WLAON_WL_AON_APM_STATUS4, 0},
  507. {2, 0, WLAON_WL_AON_APM_STATUS5, 0},
  508. {2, 0, WLAON_WL_AON_APM_STATUS6, 0},
  509. {3, 0, WLAON_GLOBAL_COUNTER_CTRL1, 0},
  510. {3, 0, WLAON_GLOBAL_COUNTER_CTRL6, 0},
  511. {3, 0, WLAON_GLOBAL_COUNTER_CTRL7, 0},
  512. {3, 0, WLAON_GLOBAL_COUNTER_CTRL3, 0},
  513. {3, 0, WLAON_GLOBAL_COUNTER_CTRL4, 0},
  514. {3, 0, WLAON_GLOBAL_COUNTER_CTRL5, 0},
  515. {3, 0, WLAON_GLOBAL_COUNTER_CTRL8, 0},
  516. {3, 0, WLAON_GLOBAL_COUNTER_CTRL2, 0},
  517. {3, 0, WLAON_GLOBAL_COUNTER_CTRL9, 0},
  518. {3, 0, WLAON_RTC_CLK_CAL_CTRL1, 0},
  519. {3, 0, WLAON_RTC_CLK_CAL_CTRL2, 0},
  520. {3, 0, WLAON_RTC_CLK_CAL_CTRL3, 0},
  521. {3, 0, WLAON_RTC_CLK_CAL_CTRL4, 0},
  522. {3, 0, WLAON_RTC_CLK_CAL_CTRL5, 0},
  523. {3, 0, WLAON_RTC_CLK_CAL_CTRL6, 0},
  524. {3, 0, WLAON_RTC_CLK_CAL_CTRL7, 0},
  525. {3, 0, WLAON_RTC_CLK_CAL_CTRL8, 0},
  526. {3, 0, WLAON_RTC_CLK_CAL_CTRL9, 0},
  527. {3, 0, WLAON_WCSSAON_CONFIG_REG, 0},
  528. {3, 0, WLAON_WLAN_OEM_DEBUG_REG, 0},
  529. {3, 0, WLAON_WLAN_RAM_DUMP_REG, 0},
  530. {3, 0, WLAON_QDSS_WCSS_REG, 0},
  531. {3, 0, WLAON_QDSS_WCSS_ACK, 0},
  532. {3, 0, WLAON_WL_CLK_CNTL_KDF_REG, 0},
  533. {3, 0, WLAON_WL_CLK_CNTL_PMU_HFRC_REG, 0},
  534. {3, 0, WLAON_QFPROM_PWR_CTRL_REG, 0},
  535. {3, 0, WLAON_DLY_CONFIG, 0},
  536. {3, 0, WLAON_WLAON_Q6_IRQ_REG, 0},
  537. {3, 0, WLAON_PCIE_INTF_SW_CFG_REG, 0},
  538. {3, 0, WLAON_PCIE_INTF_STICKY_SW_CFG_REG, 0},
  539. {3, 0, WLAON_PCIE_INTF_PHY_SW_CFG_REG, 0},
  540. {3, 0, WLAON_PCIE_INTF_PHY_NOCSR_SW_CFG_REG, 0},
  541. {3, 0, WLAON_Q6_COOKIE_BIT, 0},
  542. {3, 0, WLAON_WARM_SW_ENTRY, 0},
  543. {3, 0, WLAON_RESET_DBG_SW_ENTRY, 0},
  544. {3, 0, WLAON_WL_PMUNOC_CFG_REG, 0},
  545. {3, 0, WLAON_RESET_CAUSE_CFG_REG, 0},
  546. {3, 0, WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG, 0},
  547. {3, 0, WLAON_DEBUG, 0},
  548. {3, 0, WLAON_SOC_PARAMETERS, 0},
  549. {3, 0, WLAON_WLPM_SIGNAL, 0},
  550. {3, 0, WLAON_SOC_RESET_CAUSE_REG, 0},
  551. {3, 0, WLAON_WAKEUP_PCIE_SOC_REG, 0},
  552. {3, 0, WLAON_PBL_STACK_CANARY, 0},
  553. {3, 0, WLAON_MEM_TOT_NUM_GRP_REG, 0},
  554. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP0_REG, 0},
  555. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP1_REG, 0},
  556. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP2_REG, 0},
  557. {3, 0, WLAON_MEM_TOT_BANKS_IN_GRP3_REG, 0},
  558. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP0_REG, 0},
  559. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP1_REG, 0},
  560. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP2_REG, 0},
  561. {3, 0, WLAON_MEM_TOT_SIZE_IN_GRP3_REG, 0},
  562. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP0_REG, 0},
  563. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP1_REG, 0},
  564. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP2_REG, 0},
  565. {3, 0, WLAON_MEM_SLP_NRET_OVERRIDE_GRP3_REG, 0},
  566. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP0_REG, 0},
  567. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP1_REG, 0},
  568. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP2_REG, 0},
  569. {3, 0, WLAON_MEM_SLP_RET_OVERRIDE_GRP3_REG, 0},
  570. {3, 0, WLAON_MEM_CNT_SEL_REG, 0},
  571. {3, 0, WLAON_MEM_NO_EXTBHS_REG, 0},
  572. {3, 0, WLAON_MEM_DEBUG_REG, 0},
  573. {3, 0, WLAON_MEM_DEBUG_BUS_REG, 0},
  574. {3, 0, WLAON_MEM_REDUN_CFG_REG, 0},
  575. {3, 0, WLAON_WL_AON_SPARE2, 0},
  576. {3, 0, WLAON_VSEL_CFG_FOR_WL_RET_DISABLE_REG, 0},
  577. {3, 0, WLAON_BTFM_WLAN_IPC_STATUS_REG, 0},
  578. {3, 0, WLAON_MPM_COUNTER_CHICKEN_BITS, 0},
  579. {3, 0, WLAON_WLPM_CHICKEN_BITS, 0},
  580. {3, 0, WLAON_PCIE_PHY_PWR_REG, 0},
  581. {3, 0, WLAON_WL_CLK_CNTL_PMU_LPO2M_REG, 0},
  582. {3, 0, WLAON_WL_SS_ROOT_CLK_SWITCH_REG, 0},
  583. {3, 0, WLAON_POWERCTRL_PMU_REG, 0},
  584. {3, 0, WLAON_POWERCTRL_MEM_REG, 0},
  585. {3, 0, WLAON_PCIE_PWR_CTRL_REG, 0},
  586. {3, 0, WLAON_SOC_PWR_PROFILE_REG, 0},
  587. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_HI_REG, 0},
  588. {3, 0, WLAON_WCSSAON_PCIE_SR_STATUS_LO_REG, 0},
  589. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_HI_REG, 0},
  590. {3, 0, WLAON_WCSS_TCSR_PMM_SR_STATUS_LO_REG, 0},
  591. {3, 0, WLAON_MEM_SVS_CFG_REG, 0},
  592. {3, 0, WLAON_CMN_AON_MISC_REG, 0},
  593. {3, 0, WLAON_INTR_STATUS, 0},
  594. {2, 0, WLAON_INTR_ENABLE, 0},
  595. {2, 0, WLAON_NOC_DBG_BUS_SEL_REG, 0},
  596. {2, 0, WLAON_NOC_DBG_BUS_REG, 0},
  597. {2, 0, WLAON_WL_CTRL_MISC_REG, 0},
  598. {2, 0, WLAON_DBG_STATUS0, 0},
  599. {2, 0, WLAON_DBG_STATUS1, 0},
  600. {2, 0, WLAON_TIMERSYNC_OFFSET_L, 0},
  601. {2, 0, WLAON_TIMERSYNC_OFFSET_H, 0},
  602. {2, 0, WLAON_PMU_LDO_SETTLE_REG, 0},
  603. };
  604. static struct cnss_misc_reg syspm_reg_access_seq[] = {
  605. {1, 0, QCA6390_SYSPM_SYSPM_PWR_STATUS, 0},
  606. {1, 0, QCA6390_SYSPM_DBG_BTFM_AON_REG, 0},
  607. {1, 0, QCA6390_SYSPM_DBG_BUS_SEL_REG, 0},
  608. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  609. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  610. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  611. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  612. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  613. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  614. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  615. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  616. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  617. {1, 0, QCA6390_SYSPM_WCSSAON_SR_STATUS, 0},
  618. };
  619. #define WCSS_REG_SIZE ARRAY_SIZE(wcss_reg_access_seq)
  620. #define PCIE_REG_SIZE ARRAY_SIZE(pcie_reg_access_seq)
  621. #define WLAON_REG_SIZE ARRAY_SIZE(wlaon_reg_access_seq)
  622. #define SYSPM_REG_SIZE ARRAY_SIZE(syspm_reg_access_seq)
  623. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv);
  624. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  625. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  626. {
  627. mhi_debug_reg_dump(pci_priv->mhi_ctrl);
  628. }
  629. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  630. {
  631. mhi_dump_sfr(pci_priv->mhi_ctrl);
  632. }
  633. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  634. u32 cookie)
  635. {
  636. return mhi_scan_rddm_cookie(pci_priv->mhi_ctrl, cookie);
  637. }
  638. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  639. bool notify_clients)
  640. {
  641. return mhi_pm_fast_suspend(pci_priv->mhi_ctrl, notify_clients);
  642. }
  643. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  644. bool notify_clients)
  645. {
  646. return mhi_pm_fast_resume(pci_priv->mhi_ctrl, notify_clients);
  647. }
  648. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  649. u32 timeout)
  650. {
  651. return mhi_set_m2_timeout_ms(pci_priv->mhi_ctrl, timeout);
  652. }
  653. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  654. int timeout_us, bool in_panic)
  655. {
  656. return mhi_device_get_sync_atomic(pci_priv->mhi_ctrl->mhi_dev,
  657. timeout_us, in_panic);
  658. }
  659. static void
  660. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  661. int (*cb)(struct mhi_controller *mhi_ctrl,
  662. struct mhi_link_info *link_info))
  663. {
  664. mhi_controller_set_bw_scale_cb(pci_priv->mhi_ctrl, cb);
  665. }
  666. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  667. {
  668. return mhi_force_reset(pci_priv->mhi_ctrl);
  669. }
  670. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  671. phys_addr_t base)
  672. {
  673. return mhi_controller_set_base(pci_priv->mhi_ctrl, base);
  674. }
  675. #else
  676. static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
  677. {
  678. }
  679. static void cnss_mhi_dump_sfr(struct cnss_pci_data *pci_priv)
  680. {
  681. }
  682. static bool cnss_mhi_scan_rddm_cookie(struct cnss_pci_data *pci_priv,
  683. u32 cookie)
  684. {
  685. return false;
  686. }
  687. static int cnss_mhi_pm_fast_suspend(struct cnss_pci_data *pci_priv,
  688. bool notify_clients)
  689. {
  690. return -EOPNOTSUPP;
  691. }
  692. static int cnss_mhi_pm_fast_resume(struct cnss_pci_data *pci_priv,
  693. bool notify_clients)
  694. {
  695. return -EOPNOTSUPP;
  696. }
  697. static void cnss_mhi_set_m2_timeout_ms(struct cnss_pci_data *pci_priv,
  698. u32 timeout)
  699. {
  700. }
  701. static int cnss_mhi_device_get_sync_atomic(struct cnss_pci_data *pci_priv,
  702. int timeout_us, bool in_panic)
  703. {
  704. return -EOPNOTSUPP;
  705. }
  706. static void
  707. cnss_mhi_controller_set_bw_scale_cb(struct cnss_pci_data *pci_priv,
  708. int (*cb)(struct mhi_controller *mhi_ctrl,
  709. struct mhi_link_info *link_info))
  710. {
  711. }
  712. static int cnss_mhi_force_reset(struct cnss_pci_data *pci_priv)
  713. {
  714. return -EOPNOTSUPP;
  715. }
  716. static void cnss_mhi_controller_set_base(struct cnss_pci_data *pci_priv,
  717. phys_addr_t base)
  718. {
  719. }
  720. #endif /* CONFIG_MHI_BUS_MISC */
  721. int cnss_pci_check_link_status(struct cnss_pci_data *pci_priv)
  722. {
  723. u16 device_id;
  724. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  725. cnss_pr_dbg("%ps: PCIe link is in suspend state\n",
  726. (void *)_RET_IP_);
  727. return -EACCES;
  728. }
  729. if (pci_priv->pci_link_down_ind) {
  730. cnss_pr_err("%ps: PCIe link is down\n", (void *)_RET_IP_);
  731. return -EIO;
  732. }
  733. pci_read_config_word(pci_priv->pci_dev, PCI_DEVICE_ID, &device_id);
  734. if (device_id != pci_priv->device_id) {
  735. cnss_fatal_err("%ps: PCI device ID mismatch, link possibly down, current read ID: 0x%x, record ID: 0x%x\n",
  736. (void *)_RET_IP_, device_id,
  737. pci_priv->device_id);
  738. return -EIO;
  739. }
  740. return 0;
  741. }
  742. static void cnss_pci_select_window(struct cnss_pci_data *pci_priv, u32 offset)
  743. {
  744. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  745. u32 window = (offset >> WINDOW_SHIFT) & WINDOW_VALUE_MASK;
  746. u32 window_enable = WINDOW_ENABLE_BIT | window;
  747. u32 val;
  748. writel_relaxed(window_enable, pci_priv->bar +
  749. QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  750. if (window != pci_priv->remap_window) {
  751. pci_priv->remap_window = window;
  752. cnss_pr_dbg("Config PCIe remap window register to 0x%x\n",
  753. window_enable);
  754. }
  755. /* Read it back to make sure the write has taken effect */
  756. val = readl_relaxed(pci_priv->bar + QCA6390_PCIE_REMAP_BAR_CTRL_OFFSET);
  757. if (val != window_enable) {
  758. cnss_pr_err("Failed to config window register to 0x%x, current value: 0x%x\n",
  759. window_enable, val);
  760. if (!cnss_pci_check_link_status(pci_priv) &&
  761. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  762. CNSS_ASSERT(0);
  763. }
  764. }
  765. static int cnss_pci_reg_read(struct cnss_pci_data *pci_priv,
  766. u32 offset, u32 *val)
  767. {
  768. int ret;
  769. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  770. if (!in_interrupt() && !irqs_disabled()) {
  771. ret = cnss_pci_check_link_status(pci_priv);
  772. if (ret)
  773. return ret;
  774. }
  775. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  776. offset < MAX_UNWINDOWED_ADDRESS) {
  777. *val = readl_relaxed(pci_priv->bar + offset);
  778. return 0;
  779. }
  780. /* If in panic, assumption is kernel panic handler will hold all threads
  781. * and interrupts. Further pci_reg_window_lock could be held before
  782. * panic. So only lock during normal operation.
  783. */
  784. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  785. cnss_pci_select_window(pci_priv, offset);
  786. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  787. (offset & WINDOW_RANGE_MASK));
  788. } else {
  789. spin_lock_bh(&pci_reg_window_lock);
  790. cnss_pci_select_window(pci_priv, offset);
  791. *val = readl_relaxed(pci_priv->bar + WINDOW_START +
  792. (offset & WINDOW_RANGE_MASK));
  793. spin_unlock_bh(&pci_reg_window_lock);
  794. }
  795. return 0;
  796. }
  797. static int cnss_pci_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  798. u32 val)
  799. {
  800. int ret;
  801. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  802. if (!in_interrupt() && !irqs_disabled()) {
  803. ret = cnss_pci_check_link_status(pci_priv);
  804. if (ret)
  805. return ret;
  806. }
  807. if (pci_priv->pci_dev->device == QCA6174_DEVICE_ID ||
  808. offset < MAX_UNWINDOWED_ADDRESS) {
  809. writel_relaxed(val, pci_priv->bar + offset);
  810. return 0;
  811. }
  812. /* Same constraint as PCI register read in panic */
  813. if (test_bit(CNSS_IN_PANIC, &plat_priv->driver_state)) {
  814. cnss_pci_select_window(pci_priv, offset);
  815. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  816. (offset & WINDOW_RANGE_MASK));
  817. } else {
  818. spin_lock_bh(&pci_reg_window_lock);
  819. cnss_pci_select_window(pci_priv, offset);
  820. writel_relaxed(val, pci_priv->bar + WINDOW_START +
  821. (offset & WINDOW_RANGE_MASK));
  822. spin_unlock_bh(&pci_reg_window_lock);
  823. }
  824. return 0;
  825. }
  826. static int cnss_pci_force_wake_get(struct cnss_pci_data *pci_priv)
  827. {
  828. struct device *dev = &pci_priv->pci_dev->dev;
  829. int ret;
  830. ret = cnss_pci_force_wake_request_sync(dev,
  831. FORCE_WAKE_DELAY_TIMEOUT_US);
  832. if (ret) {
  833. if (ret != -EAGAIN)
  834. cnss_pr_err("Failed to request force wake\n");
  835. return ret;
  836. }
  837. /* If device's M1 state-change event races here, it can be ignored,
  838. * as the device is expected to immediately move from M2 to M0
  839. * without entering low power state.
  840. */
  841. if (cnss_pci_is_device_awake(dev) != true)
  842. cnss_pr_warn("MHI not in M0, while reg still accessible\n");
  843. return 0;
  844. }
  845. static int cnss_pci_force_wake_put(struct cnss_pci_data *pci_priv)
  846. {
  847. struct device *dev = &pci_priv->pci_dev->dev;
  848. int ret;
  849. ret = cnss_pci_force_wake_release(dev);
  850. if (ret && ret != -EAGAIN)
  851. cnss_pr_err("Failed to release force wake\n");
  852. return ret;
  853. }
  854. #if IS_ENABLED(CONFIG_INTERCONNECT)
  855. /**
  856. * cnss_setup_bus_bandwidth() - Setup interconnect vote for given bandwidth
  857. * @plat_priv: Platform private data struct
  858. * @bw: bandwidth
  859. * @save: toggle flag to save bandwidth to current_bw_vote
  860. *
  861. * Setup bandwidth votes for configured interconnect paths
  862. *
  863. * Return: 0 for success
  864. */
  865. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  866. u32 bw, bool save)
  867. {
  868. int ret = 0;
  869. struct cnss_bus_bw_info *bus_bw_info;
  870. if (!plat_priv->icc.path_count)
  871. return -EOPNOTSUPP;
  872. if (bw >= plat_priv->icc.bus_bw_cfg_count) {
  873. cnss_pr_err("Invalid bus bandwidth Type: %d", bw);
  874. return -EINVAL;
  875. }
  876. cnss_pr_vdbg("Bandwidth vote to %d, save %d\n", bw, save);
  877. list_for_each_entry(bus_bw_info, &plat_priv->icc.list_head, list) {
  878. ret = icc_set_bw(bus_bw_info->icc_path,
  879. bus_bw_info->cfg_table[bw].avg_bw,
  880. bus_bw_info->cfg_table[bw].peak_bw);
  881. if (ret) {
  882. cnss_pr_err("Could not set BW Cfg: %d, err = %d ICC Path: %s Val: %d %d\n",
  883. bw, ret, bus_bw_info->icc_name,
  884. bus_bw_info->cfg_table[bw].avg_bw,
  885. bus_bw_info->cfg_table[bw].peak_bw);
  886. break;
  887. }
  888. }
  889. if (ret == 0 && save)
  890. plat_priv->icc.current_bw_vote = bw;
  891. return ret;
  892. }
  893. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  894. {
  895. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(dev);
  896. if (!plat_priv)
  897. return -ENODEV;
  898. if (bandwidth < 0)
  899. return -EINVAL;
  900. return cnss_setup_bus_bandwidth(plat_priv, (u32)bandwidth, true);
  901. }
  902. #else
  903. static int cnss_setup_bus_bandwidth(struct cnss_plat_data *plat_priv,
  904. u32 bw, bool save)
  905. {
  906. return 0;
  907. }
  908. int cnss_request_bus_bandwidth(struct device *dev, int bandwidth)
  909. {
  910. return 0;
  911. }
  912. #endif
  913. EXPORT_SYMBOL(cnss_request_bus_bandwidth);
  914. int cnss_pci_debug_reg_read(struct cnss_pci_data *pci_priv, u32 offset,
  915. u32 *val, bool raw_access)
  916. {
  917. int ret = 0;
  918. bool do_force_wake_put = true;
  919. if (raw_access) {
  920. ret = cnss_pci_reg_read(pci_priv, offset, val);
  921. goto out;
  922. }
  923. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  924. if (ret)
  925. goto out;
  926. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  927. if (ret < 0)
  928. goto runtime_pm_put;
  929. ret = cnss_pci_force_wake_get(pci_priv);
  930. if (ret)
  931. do_force_wake_put = false;
  932. ret = cnss_pci_reg_read(pci_priv, offset, val);
  933. if (ret) {
  934. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  935. offset, ret);
  936. goto force_wake_put;
  937. }
  938. force_wake_put:
  939. if (do_force_wake_put)
  940. cnss_pci_force_wake_put(pci_priv);
  941. runtime_pm_put:
  942. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  943. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  944. out:
  945. return ret;
  946. }
  947. int cnss_pci_debug_reg_write(struct cnss_pci_data *pci_priv, u32 offset,
  948. u32 val, bool raw_access)
  949. {
  950. int ret = 0;
  951. bool do_force_wake_put = true;
  952. if (raw_access) {
  953. ret = cnss_pci_reg_write(pci_priv, offset, val);
  954. goto out;
  955. }
  956. ret = cnss_pci_is_device_down(&pci_priv->pci_dev->dev);
  957. if (ret)
  958. goto out;
  959. ret = cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS);
  960. if (ret < 0)
  961. goto runtime_pm_put;
  962. ret = cnss_pci_force_wake_get(pci_priv);
  963. if (ret)
  964. do_force_wake_put = false;
  965. ret = cnss_pci_reg_write(pci_priv, offset, val);
  966. if (ret) {
  967. cnss_pr_err("Failed to write 0x%x to register offset 0x%x, err = %d\n",
  968. val, offset, ret);
  969. goto force_wake_put;
  970. }
  971. force_wake_put:
  972. if (do_force_wake_put)
  973. cnss_pci_force_wake_put(pci_priv);
  974. runtime_pm_put:
  975. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  976. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  977. out:
  978. return ret;
  979. }
  980. static int cnss_set_pci_config_space(struct cnss_pci_data *pci_priv, bool save)
  981. {
  982. struct pci_dev *pci_dev = pci_priv->pci_dev;
  983. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  984. bool link_down_or_recovery;
  985. if (!plat_priv)
  986. return -ENODEV;
  987. link_down_or_recovery = pci_priv->pci_link_down_ind ||
  988. (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state));
  989. if (save) {
  990. if (link_down_or_recovery) {
  991. pci_priv->saved_state = NULL;
  992. } else {
  993. pci_save_state(pci_dev);
  994. pci_priv->saved_state = pci_store_saved_state(pci_dev);
  995. }
  996. } else {
  997. if (link_down_or_recovery) {
  998. pci_load_saved_state(pci_dev, pci_priv->default_state);
  999. pci_restore_state(pci_dev);
  1000. } else if (pci_priv->saved_state) {
  1001. pci_load_and_free_saved_state(pci_dev,
  1002. &pci_priv->saved_state);
  1003. pci_restore_state(pci_dev);
  1004. }
  1005. }
  1006. return 0;
  1007. }
  1008. static int cnss_pci_get_link_status(struct cnss_pci_data *pci_priv)
  1009. {
  1010. u16 link_status;
  1011. int ret;
  1012. ret = pcie_capability_read_word(pci_priv->pci_dev, PCI_EXP_LNKSTA,
  1013. &link_status);
  1014. if (ret)
  1015. return ret;
  1016. cnss_pr_dbg("Get PCI link status register: %u\n", link_status);
  1017. pci_priv->def_link_speed = link_status & PCI_EXP_LNKSTA_CLS;
  1018. pci_priv->def_link_width =
  1019. (link_status & PCI_EXP_LNKSTA_NLW) >> PCI_EXP_LNKSTA_NLW_SHIFT;
  1020. pci_priv->cur_link_speed = pci_priv->def_link_speed;
  1021. cnss_pr_dbg("Default PCI link speed is 0x%x, link width is 0x%x\n",
  1022. pci_priv->def_link_speed, pci_priv->def_link_width);
  1023. return 0;
  1024. }
  1025. static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
  1026. {
  1027. u32 reg_offset, val;
  1028. int i;
  1029. switch (pci_priv->device_id) {
  1030. case QCA6390_DEVICE_ID:
  1031. case QCA6490_DEVICE_ID:
  1032. break;
  1033. default:
  1034. return;
  1035. }
  1036. if (in_interrupt() || irqs_disabled())
  1037. return;
  1038. if (cnss_pci_check_link_status(pci_priv))
  1039. return;
  1040. cnss_pr_dbg("Start to dump SOC Scratch registers\n");
  1041. for (i = 0; pci_scratch[i].name; i++) {
  1042. reg_offset = pci_scratch[i].offset;
  1043. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  1044. return;
  1045. cnss_pr_dbg("PCIE_SOC_REG_%s = 0x%x\n",
  1046. pci_scratch[i].name, val);
  1047. }
  1048. }
  1049. int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
  1050. {
  1051. int ret = 0;
  1052. if (!pci_priv)
  1053. return -ENODEV;
  1054. if (pci_priv->pci_link_state == PCI_LINK_DOWN) {
  1055. cnss_pr_info("PCI link is already suspended\n");
  1056. goto out;
  1057. }
  1058. pci_clear_master(pci_priv->pci_dev);
  1059. ret = cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  1060. if (ret)
  1061. goto out;
  1062. pci_disable_device(pci_priv->pci_dev);
  1063. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1064. if (pci_set_power_state(pci_priv->pci_dev, PCI_D3hot))
  1065. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  1066. }
  1067. /* Always do PCIe L2 suspend during power off/PCIe link recovery */
  1068. pci_priv->drv_connected_last = 0;
  1069. ret = cnss_set_pci_link(pci_priv, PCI_LINK_DOWN);
  1070. if (ret)
  1071. goto out;
  1072. pci_priv->pci_link_state = PCI_LINK_DOWN;
  1073. return 0;
  1074. out:
  1075. return ret;
  1076. }
  1077. int cnss_resume_pci_link(struct cnss_pci_data *pci_priv)
  1078. {
  1079. int ret = 0;
  1080. if (!pci_priv)
  1081. return -ENODEV;
  1082. if (pci_priv->pci_link_state == PCI_LINK_UP) {
  1083. cnss_pr_info("PCI link is already resumed\n");
  1084. goto out;
  1085. }
  1086. ret = cnss_set_pci_link(pci_priv, PCI_LINK_UP);
  1087. if (ret) {
  1088. ret = -EAGAIN;
  1089. goto out;
  1090. }
  1091. pci_priv->pci_link_state = PCI_LINK_UP;
  1092. if (pci_priv->pci_dev->device != QCA6174_DEVICE_ID) {
  1093. ret = pci_set_power_state(pci_priv->pci_dev, PCI_D0);
  1094. if (ret) {
  1095. cnss_pr_err("Failed to set D0, err = %d\n", ret);
  1096. goto out;
  1097. }
  1098. }
  1099. ret = pci_enable_device(pci_priv->pci_dev);
  1100. if (ret) {
  1101. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  1102. goto out;
  1103. }
  1104. ret = cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  1105. if (ret)
  1106. goto out;
  1107. pci_set_master(pci_priv->pci_dev);
  1108. if (pci_priv->pci_link_down_ind)
  1109. pci_priv->pci_link_down_ind = false;
  1110. return 0;
  1111. out:
  1112. return ret;
  1113. }
  1114. int cnss_pci_recover_link_down(struct cnss_pci_data *pci_priv)
  1115. {
  1116. int ret;
  1117. switch (pci_priv->device_id) {
  1118. case QCA6390_DEVICE_ID:
  1119. case QCA6490_DEVICE_ID:
  1120. case KIWI_DEVICE_ID:
  1121. break;
  1122. default:
  1123. return -EOPNOTSUPP;
  1124. }
  1125. /* Always wait here to avoid missing WAKE assert for RDDM
  1126. * before link recovery
  1127. */
  1128. msleep(WAKE_EVENT_TIMEOUT);
  1129. ret = cnss_suspend_pci_link(pci_priv);
  1130. if (ret)
  1131. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  1132. ret = cnss_resume_pci_link(pci_priv);
  1133. if (ret) {
  1134. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  1135. del_timer(&pci_priv->dev_rddm_timer);
  1136. return ret;
  1137. }
  1138. mod_timer(&pci_priv->dev_rddm_timer,
  1139. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1140. cnss_mhi_debug_reg_dump(pci_priv);
  1141. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1142. return 0;
  1143. }
  1144. static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
  1145. enum cnss_bus_event_type type,
  1146. void *data)
  1147. {
  1148. struct cnss_bus_event bus_event;
  1149. bus_event.etype = type;
  1150. bus_event.event_data = data;
  1151. cnss_pci_call_driver_uevent(pci_priv, CNSS_BUS_EVENT, &bus_event);
  1152. }
  1153. void cnss_pci_handle_linkdown(struct cnss_pci_data *pci_priv)
  1154. {
  1155. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1156. struct pci_dev *pci_dev = pci_priv->pci_dev;
  1157. unsigned long flags;
  1158. if (test_bit(ENABLE_PCI_LINK_DOWN_PANIC,
  1159. &plat_priv->ctrl_params.quirks))
  1160. panic("cnss: PCI link is down\n");
  1161. spin_lock_irqsave(&pci_link_down_lock, flags);
  1162. if (pci_priv->pci_link_down_ind) {
  1163. cnss_pr_dbg("PCI link down recovery is in progress, ignore\n");
  1164. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1165. return;
  1166. }
  1167. pci_priv->pci_link_down_ind = true;
  1168. spin_unlock_irqrestore(&pci_link_down_lock, flags);
  1169. /* Notify MHI about link down*/
  1170. mhi_report_error(pci_priv->mhi_ctrl);
  1171. if (pci_dev->device == QCA6174_DEVICE_ID)
  1172. disable_irq(pci_dev->irq);
  1173. /* Notify bus related event. Now for all supported chips.
  1174. * Here PCIe LINK_DOWN notification taken care.
  1175. * uevent buffer can be extended later, to cover more bus info.
  1176. */
  1177. cnss_pci_update_link_event(pci_priv, BUS_EVENT_PCI_LINK_DOWN, NULL);
  1178. cnss_fatal_err("PCI link down, schedule recovery\n");
  1179. cnss_schedule_recovery(&pci_dev->dev, CNSS_REASON_LINK_DOWN);
  1180. }
  1181. int cnss_pci_link_down(struct device *dev)
  1182. {
  1183. struct pci_dev *pci_dev = to_pci_dev(dev);
  1184. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1185. struct cnss_plat_data *plat_priv = NULL;
  1186. int ret;
  1187. if (!pci_priv) {
  1188. cnss_pr_err("pci_priv is NULL\n");
  1189. return -EINVAL;
  1190. }
  1191. plat_priv = pci_priv->plat_priv;
  1192. if (!plat_priv) {
  1193. cnss_pr_err("plat_priv is NULL\n");
  1194. return -ENODEV;
  1195. }
  1196. if (pci_priv->pci_link_down_ind) {
  1197. cnss_pr_dbg("PCI link down recovery is already in progress\n");
  1198. return -EBUSY;
  1199. }
  1200. if (pci_priv->drv_connected_last &&
  1201. of_property_read_bool(plat_priv->plat_dev->dev.of_node,
  1202. "cnss-enable-self-recovery"))
  1203. plat_priv->ctrl_params.quirks |= BIT(LINK_DOWN_SELF_RECOVERY);
  1204. cnss_pr_err("PCI link down is detected by drivers\n");
  1205. ret = cnss_pci_assert_perst(pci_priv);
  1206. if (ret)
  1207. cnss_pci_handle_linkdown(pci_priv);
  1208. return ret;
  1209. }
  1210. EXPORT_SYMBOL(cnss_pci_link_down);
  1211. int cnss_pcie_is_device_down(struct cnss_pci_data *pci_priv)
  1212. {
  1213. struct cnss_plat_data *plat_priv;
  1214. if (!pci_priv) {
  1215. cnss_pr_err("pci_priv is NULL\n");
  1216. return -ENODEV;
  1217. }
  1218. plat_priv = pci_priv->plat_priv;
  1219. if (!plat_priv) {
  1220. cnss_pr_err("plat_priv is NULL\n");
  1221. return -ENODEV;
  1222. }
  1223. return test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) |
  1224. pci_priv->pci_link_down_ind;
  1225. }
  1226. int cnss_pci_is_device_down(struct device *dev)
  1227. {
  1228. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  1229. return cnss_pcie_is_device_down(pci_priv);
  1230. }
  1231. EXPORT_SYMBOL(cnss_pci_is_device_down);
  1232. void cnss_pci_lock_reg_window(struct device *dev, unsigned long *flags)
  1233. {
  1234. spin_lock_bh(&pci_reg_window_lock);
  1235. }
  1236. EXPORT_SYMBOL(cnss_pci_lock_reg_window);
  1237. void cnss_pci_unlock_reg_window(struct device *dev, unsigned long *flags)
  1238. {
  1239. spin_unlock_bh(&pci_reg_window_lock);
  1240. }
  1241. EXPORT_SYMBOL(cnss_pci_unlock_reg_window);
  1242. int cnss_get_pci_slot(struct device *dev)
  1243. {
  1244. struct pci_dev *pci_dev = to_pci_dev(dev);
  1245. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  1246. struct cnss_plat_data *plat_priv = NULL;
  1247. if (!pci_priv) {
  1248. cnss_pr_err("pci_priv is NULL\n");
  1249. return -EINVAL;
  1250. }
  1251. plat_priv = pci_priv->plat_priv;
  1252. if (!plat_priv) {
  1253. cnss_pr_err("plat_priv is NULL\n");
  1254. return -ENODEV;
  1255. }
  1256. return plat_priv->rc_num;
  1257. }
  1258. EXPORT_SYMBOL(cnss_get_pci_slot);
  1259. /**
  1260. * cnss_pci_dump_bl_sram_mem - Dump WLAN device bootloader debug log
  1261. * @pci_priv: driver PCI bus context pointer
  1262. *
  1263. * Dump primary and secondary bootloader debug log data. For SBL check the
  1264. * log struct address and size for validity.
  1265. *
  1266. * Return: None
  1267. */
  1268. static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
  1269. {
  1270. u32 mem_addr, val, pbl_log_max_size, sbl_log_max_size;
  1271. u32 pbl_log_sram_start;
  1272. u32 pbl_stage, sbl_log_start, sbl_log_size;
  1273. u32 pbl_wlan_boot_cfg, pbl_bootstrap_status;
  1274. u32 pbl_bootstrap_status_reg = PBL_BOOTSTRAP_STATUS;
  1275. u32 sbl_log_def_start = SRAM_START;
  1276. u32 sbl_log_def_end = SRAM_END;
  1277. int i;
  1278. switch (pci_priv->device_id) {
  1279. case QCA6390_DEVICE_ID:
  1280. pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
  1281. pbl_log_max_size = QCA6390_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1282. sbl_log_max_size = QCA6390_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1283. break;
  1284. case QCA6490_DEVICE_ID:
  1285. pbl_log_sram_start = QCA6490_DEBUG_PBL_LOG_SRAM_START;
  1286. pbl_log_max_size = QCA6490_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1287. sbl_log_max_size = QCA6490_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1288. break;
  1289. case KIWI_DEVICE_ID:
  1290. pbl_bootstrap_status_reg = KIWI_PBL_BOOTSTRAP_STATUS;
  1291. pbl_log_sram_start = KIWI_DEBUG_PBL_LOG_SRAM_START;
  1292. pbl_log_max_size = KIWI_DEBUG_PBL_LOG_SRAM_MAX_SIZE;
  1293. sbl_log_max_size = KIWI_DEBUG_SBL_LOG_SRAM_MAX_SIZE;
  1294. break;
  1295. default:
  1296. return;
  1297. }
  1298. if (cnss_pci_check_link_status(pci_priv))
  1299. return;
  1300. cnss_pci_reg_read(pci_priv, TCSR_PBL_LOGGING_REG, &pbl_stage);
  1301. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG2_REG, &sbl_log_start);
  1302. cnss_pci_reg_read(pci_priv, PCIE_BHI_ERRDBG3_REG, &sbl_log_size);
  1303. cnss_pci_reg_read(pci_priv, PBL_WLAN_BOOT_CFG, &pbl_wlan_boot_cfg);
  1304. cnss_pci_reg_read(pci_priv, pbl_bootstrap_status_reg,
  1305. &pbl_bootstrap_status);
  1306. cnss_pr_dbg("TCSR_PBL_LOGGING: 0x%08x PCIE_BHI_ERRDBG: Start: 0x%08x Size:0x%08x\n",
  1307. pbl_stage, sbl_log_start, sbl_log_size);
  1308. cnss_pr_dbg("PBL_WLAN_BOOT_CFG: 0x%08x PBL_BOOTSTRAP_STATUS: 0x%08x\n",
  1309. pbl_wlan_boot_cfg, pbl_bootstrap_status);
  1310. cnss_pr_dbg("Dumping PBL log data\n");
  1311. for (i = 0; i < pbl_log_max_size; i += sizeof(val)) {
  1312. mem_addr = pbl_log_sram_start + i;
  1313. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1314. break;
  1315. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1316. }
  1317. sbl_log_size = (sbl_log_size > sbl_log_max_size ?
  1318. sbl_log_max_size : sbl_log_size);
  1319. if (sbl_log_start < sbl_log_def_start ||
  1320. sbl_log_start > sbl_log_def_end ||
  1321. (sbl_log_start + sbl_log_size) > sbl_log_def_end) {
  1322. cnss_pr_err("Invalid SBL log data\n");
  1323. return;
  1324. }
  1325. cnss_pr_dbg("Dumping SBL log data\n");
  1326. for (i = 0; i < sbl_log_size; i += sizeof(val)) {
  1327. mem_addr = sbl_log_start + i;
  1328. if (cnss_pci_reg_read(pci_priv, mem_addr, &val))
  1329. break;
  1330. cnss_pr_dbg("SRAM[0x%x] = 0x%x\n", mem_addr, val);
  1331. }
  1332. }
  1333. static void cnss_pci_dump_sram(struct cnss_pci_data *pci_priv)
  1334. {
  1335. struct cnss_plat_data *plat_priv;
  1336. u32 i, mem_addr;
  1337. u32 *dump_ptr;
  1338. plat_priv = pci_priv->plat_priv;
  1339. if (plat_priv->device_id != QCA6490_DEVICE_ID ||
  1340. cnss_get_host_build_type() != QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1341. return;
  1342. if (!plat_priv->sram_dump) {
  1343. cnss_pr_err("SRAM dump memory is not allocated\n");
  1344. return;
  1345. }
  1346. if (cnss_pci_check_link_status(pci_priv))
  1347. return;
  1348. cnss_pr_dbg("Dumping SRAM at 0x%lx\n", plat_priv->sram_dump);
  1349. for (i = 0; i < SRAM_DUMP_SIZE; i += sizeof(u32)) {
  1350. mem_addr = SRAM_START + i;
  1351. dump_ptr = (u32 *)(plat_priv->sram_dump + i);
  1352. if (cnss_pci_reg_read(pci_priv, mem_addr, dump_ptr)) {
  1353. cnss_pr_err("SRAM Dump failed at 0x%x\n", mem_addr);
  1354. break;
  1355. }
  1356. /* Relinquish CPU after dumping 256KB chunks*/
  1357. if (!(i % CNSS_256KB_SIZE))
  1358. cond_resched();
  1359. }
  1360. }
  1361. static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
  1362. {
  1363. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1364. cnss_fatal_err("MHI power up returns timeout\n");
  1365. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE) ||
  1366. cnss_get_dev_sol_value(plat_priv) > 0) {
  1367. /* Wait for RDDM if RDDM cookie is set or device SOL GPIO is
  1368. * high. If RDDM times out, PBL/SBL error region may have been
  1369. * erased so no need to dump them either.
  1370. */
  1371. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  1372. !pci_priv->pci_link_down_ind) {
  1373. mod_timer(&pci_priv->dev_rddm_timer,
  1374. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  1375. }
  1376. } else {
  1377. cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
  1378. cnss_mhi_debug_reg_dump(pci_priv);
  1379. cnss_pci_soc_scratch_reg_dump(pci_priv);
  1380. /* Dump PBL/SBL error log if RDDM cookie is not set */
  1381. cnss_pci_dump_bl_sram_mem(pci_priv);
  1382. cnss_pci_dump_sram(pci_priv);
  1383. return -ETIMEDOUT;
  1384. }
  1385. return 0;
  1386. }
  1387. static char *cnss_mhi_state_to_str(enum cnss_mhi_state mhi_state)
  1388. {
  1389. switch (mhi_state) {
  1390. case CNSS_MHI_INIT:
  1391. return "INIT";
  1392. case CNSS_MHI_DEINIT:
  1393. return "DEINIT";
  1394. case CNSS_MHI_POWER_ON:
  1395. return "POWER_ON";
  1396. case CNSS_MHI_POWERING_OFF:
  1397. return "POWERING_OFF";
  1398. case CNSS_MHI_POWER_OFF:
  1399. return "POWER_OFF";
  1400. case CNSS_MHI_FORCE_POWER_OFF:
  1401. return "FORCE_POWER_OFF";
  1402. case CNSS_MHI_SUSPEND:
  1403. return "SUSPEND";
  1404. case CNSS_MHI_RESUME:
  1405. return "RESUME";
  1406. case CNSS_MHI_TRIGGER_RDDM:
  1407. return "TRIGGER_RDDM";
  1408. case CNSS_MHI_RDDM_DONE:
  1409. return "RDDM_DONE";
  1410. default:
  1411. return "UNKNOWN";
  1412. }
  1413. };
  1414. static int cnss_pci_check_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1415. enum cnss_mhi_state mhi_state)
  1416. {
  1417. switch (mhi_state) {
  1418. case CNSS_MHI_INIT:
  1419. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state))
  1420. return 0;
  1421. break;
  1422. case CNSS_MHI_DEINIT:
  1423. case CNSS_MHI_POWER_ON:
  1424. if (test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state) &&
  1425. !test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1426. return 0;
  1427. break;
  1428. case CNSS_MHI_FORCE_POWER_OFF:
  1429. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  1430. return 0;
  1431. break;
  1432. case CNSS_MHI_POWER_OFF:
  1433. case CNSS_MHI_SUSPEND:
  1434. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1435. !test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1436. return 0;
  1437. break;
  1438. case CNSS_MHI_RESUME:
  1439. if (test_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state))
  1440. return 0;
  1441. break;
  1442. case CNSS_MHI_TRIGGER_RDDM:
  1443. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) &&
  1444. !test_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state))
  1445. return 0;
  1446. break;
  1447. case CNSS_MHI_RDDM_DONE:
  1448. return 0;
  1449. default:
  1450. cnss_pr_err("Unhandled MHI state: %s(%d)\n",
  1451. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1452. }
  1453. cnss_pr_err("Cannot set MHI state %s(%d) in current MHI state (0x%lx)\n",
  1454. cnss_mhi_state_to_str(mhi_state), mhi_state,
  1455. pci_priv->mhi_state);
  1456. if (mhi_state != CNSS_MHI_TRIGGER_RDDM)
  1457. CNSS_ASSERT(0);
  1458. return -EINVAL;
  1459. }
  1460. static void cnss_pci_set_mhi_state_bit(struct cnss_pci_data *pci_priv,
  1461. enum cnss_mhi_state mhi_state)
  1462. {
  1463. switch (mhi_state) {
  1464. case CNSS_MHI_INIT:
  1465. set_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1466. break;
  1467. case CNSS_MHI_DEINIT:
  1468. clear_bit(CNSS_MHI_INIT, &pci_priv->mhi_state);
  1469. break;
  1470. case CNSS_MHI_POWER_ON:
  1471. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1472. break;
  1473. case CNSS_MHI_POWERING_OFF:
  1474. set_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1475. break;
  1476. case CNSS_MHI_POWER_OFF:
  1477. case CNSS_MHI_FORCE_POWER_OFF:
  1478. clear_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1479. clear_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state);
  1480. clear_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1481. clear_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1482. break;
  1483. case CNSS_MHI_SUSPEND:
  1484. set_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1485. break;
  1486. case CNSS_MHI_RESUME:
  1487. clear_bit(CNSS_MHI_SUSPEND, &pci_priv->mhi_state);
  1488. break;
  1489. case CNSS_MHI_TRIGGER_RDDM:
  1490. set_bit(CNSS_MHI_TRIGGER_RDDM, &pci_priv->mhi_state);
  1491. break;
  1492. case CNSS_MHI_RDDM_DONE:
  1493. set_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state);
  1494. break;
  1495. default:
  1496. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1497. }
  1498. }
  1499. static int cnss_pci_set_mhi_state(struct cnss_pci_data *pci_priv,
  1500. enum cnss_mhi_state mhi_state)
  1501. {
  1502. int ret = 0, retry = 0;
  1503. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  1504. return 0;
  1505. if (mhi_state < 0) {
  1506. cnss_pr_err("Invalid MHI state (%d)\n", mhi_state);
  1507. return -EINVAL;
  1508. }
  1509. ret = cnss_pci_check_mhi_state_bit(pci_priv, mhi_state);
  1510. if (ret)
  1511. goto out;
  1512. cnss_pr_vdbg("Setting MHI state: %s(%d)\n",
  1513. cnss_mhi_state_to_str(mhi_state), mhi_state);
  1514. switch (mhi_state) {
  1515. case CNSS_MHI_INIT:
  1516. ret = mhi_prepare_for_power_up(pci_priv->mhi_ctrl);
  1517. break;
  1518. case CNSS_MHI_DEINIT:
  1519. mhi_unprepare_after_power_down(pci_priv->mhi_ctrl);
  1520. ret = 0;
  1521. break;
  1522. case CNSS_MHI_POWER_ON:
  1523. ret = mhi_sync_power_up(pci_priv->mhi_ctrl);
  1524. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  1525. /* Only set img_pre_alloc when power up succeeds */
  1526. if (!ret && !pci_priv->mhi_ctrl->img_pre_alloc) {
  1527. cnss_pr_dbg("Notify MHI to use already allocated images\n");
  1528. pci_priv->mhi_ctrl->img_pre_alloc = true;
  1529. }
  1530. #endif
  1531. break;
  1532. case CNSS_MHI_POWER_OFF:
  1533. mhi_power_down(pci_priv->mhi_ctrl, true);
  1534. ret = 0;
  1535. break;
  1536. case CNSS_MHI_FORCE_POWER_OFF:
  1537. mhi_power_down(pci_priv->mhi_ctrl, false);
  1538. ret = 0;
  1539. break;
  1540. case CNSS_MHI_SUSPEND:
  1541. retry_mhi_suspend:
  1542. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1543. if (pci_priv->drv_connected_last)
  1544. ret = cnss_mhi_pm_fast_suspend(pci_priv, true);
  1545. else
  1546. ret = mhi_pm_suspend(pci_priv->mhi_ctrl);
  1547. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1548. if (ret == -EBUSY && retry++ < MHI_SUSPEND_RETRY_MAX_TIMES) {
  1549. cnss_pr_dbg("Retry MHI suspend #%d\n", retry);
  1550. usleep_range(MHI_SUSPEND_RETRY_DELAY_US,
  1551. MHI_SUSPEND_RETRY_DELAY_US + 1000);
  1552. goto retry_mhi_suspend;
  1553. }
  1554. break;
  1555. case CNSS_MHI_RESUME:
  1556. mutex_lock(&pci_priv->mhi_ctrl->pm_mutex);
  1557. if (pci_priv->drv_connected_last) {
  1558. ret = cnss_pci_prevent_l1(&pci_priv->pci_dev->dev);
  1559. if (ret) {
  1560. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1561. break;
  1562. }
  1563. ret = cnss_mhi_pm_fast_resume(pci_priv, true);
  1564. cnss_pci_allow_l1(&pci_priv->pci_dev->dev);
  1565. } else {
  1566. ret = mhi_pm_resume(pci_priv->mhi_ctrl);
  1567. }
  1568. mutex_unlock(&pci_priv->mhi_ctrl->pm_mutex);
  1569. break;
  1570. case CNSS_MHI_TRIGGER_RDDM:
  1571. ret = mhi_force_rddm_mode(pci_priv->mhi_ctrl);
  1572. if (ret) {
  1573. cnss_pr_err("Failed to trigger RDDM, err = %d\n", ret);
  1574. cnss_pr_dbg("Sending host reset req\n");
  1575. ret = cnss_mhi_force_reset(pci_priv);
  1576. }
  1577. break;
  1578. case CNSS_MHI_RDDM_DONE:
  1579. break;
  1580. default:
  1581. cnss_pr_err("Unhandled MHI state (%d)\n", mhi_state);
  1582. ret = -EINVAL;
  1583. }
  1584. if (ret)
  1585. goto out;
  1586. cnss_pci_set_mhi_state_bit(pci_priv, mhi_state);
  1587. return 0;
  1588. out:
  1589. cnss_pr_err("Failed to set MHI state: %s(%d), err = %d\n",
  1590. cnss_mhi_state_to_str(mhi_state), mhi_state, ret);
  1591. return ret;
  1592. }
  1593. int cnss_pci_start_mhi(struct cnss_pci_data *pci_priv)
  1594. {
  1595. int ret = 0;
  1596. struct cnss_plat_data *plat_priv;
  1597. unsigned int timeout = 0;
  1598. if (!pci_priv) {
  1599. cnss_pr_err("pci_priv is NULL\n");
  1600. return -ENODEV;
  1601. }
  1602. plat_priv = pci_priv->plat_priv;
  1603. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1604. return 0;
  1605. if (MHI_TIMEOUT_OVERWRITE_MS)
  1606. pci_priv->mhi_ctrl->timeout_ms = MHI_TIMEOUT_OVERWRITE_MS;
  1607. cnss_mhi_set_m2_timeout_ms(pci_priv, MHI_M2_TIMEOUT_MS);
  1608. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_INIT);
  1609. if (ret)
  1610. return ret;
  1611. timeout = pci_priv->mhi_ctrl->timeout_ms;
  1612. /* For non-perf builds the timeout is 10 (default) * 6 seconds */
  1613. if (cnss_get_host_build_type() == QMI_HOST_BUILD_TYPE_PRIMARY_V01)
  1614. pci_priv->mhi_ctrl->timeout_ms *= 6;
  1615. else /* For perf builds the timeout is 10 (default) * 3 seconds */
  1616. pci_priv->mhi_ctrl->timeout_ms *= 3;
  1617. /* Start the timer to dump MHI/PBL/SBL debug data periodically */
  1618. mod_timer(&pci_priv->boot_debug_timer,
  1619. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  1620. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
  1621. del_timer_sync(&pci_priv->boot_debug_timer);
  1622. if (ret == 0)
  1623. cnss_wlan_adsp_pc_enable(pci_priv, false);
  1624. pci_priv->mhi_ctrl->timeout_ms = timeout;
  1625. if (ret == -ETIMEDOUT) {
  1626. /* This is a special case needs to be handled that if MHI
  1627. * power on returns -ETIMEDOUT, controller needs to take care
  1628. * the cleanup by calling MHI power down. Force to set the bit
  1629. * for driver internal MHI state to make sure it can be handled
  1630. * properly later.
  1631. */
  1632. set_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state);
  1633. ret = cnss_pci_handle_mhi_poweron_timeout(pci_priv);
  1634. }
  1635. return ret;
  1636. }
  1637. static void cnss_pci_power_off_mhi(struct cnss_pci_data *pci_priv)
  1638. {
  1639. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1640. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1641. return;
  1642. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state)) {
  1643. cnss_pr_dbg("MHI is already powered off\n");
  1644. return;
  1645. }
  1646. cnss_wlan_adsp_pc_enable(pci_priv, true);
  1647. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_RESUME);
  1648. cnss_pci_set_mhi_state_bit(pci_priv, CNSS_MHI_POWERING_OFF);
  1649. if (!pci_priv->pci_link_down_ind)
  1650. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_OFF);
  1651. else
  1652. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_FORCE_POWER_OFF);
  1653. }
  1654. static void cnss_pci_deinit_mhi(struct cnss_pci_data *pci_priv)
  1655. {
  1656. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1657. if (test_bit(FBC_BYPASS, &plat_priv->ctrl_params.quirks))
  1658. return;
  1659. if (!test_bit(CNSS_MHI_INIT, &pci_priv->mhi_state)) {
  1660. cnss_pr_dbg("MHI is already deinited\n");
  1661. return;
  1662. }
  1663. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_DEINIT);
  1664. }
  1665. static void cnss_pci_set_wlaon_pwr_ctrl(struct cnss_pci_data *pci_priv,
  1666. bool set_vddd4blow, bool set_shutdown,
  1667. bool do_force_wake)
  1668. {
  1669. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1670. int ret;
  1671. u32 val;
  1672. if (!plat_priv->set_wlaon_pwr_ctrl)
  1673. return;
  1674. if (pci_priv->pci_link_state == PCI_LINK_DOWN ||
  1675. pci_priv->pci_link_down_ind)
  1676. return;
  1677. if (do_force_wake)
  1678. if (cnss_pci_force_wake_get(pci_priv))
  1679. return;
  1680. ret = cnss_pci_reg_read(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, &val);
  1681. if (ret) {
  1682. cnss_pr_err("Failed to read register offset 0x%x, err = %d\n",
  1683. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1684. goto force_wake_put;
  1685. }
  1686. cnss_pr_dbg("Read register offset 0x%x, val = 0x%x\n",
  1687. WLAON_QFPROM_PWR_CTRL_REG, val);
  1688. if (set_vddd4blow)
  1689. val |= QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1690. else
  1691. val &= ~QFPROM_PWR_CTRL_VDD4BLOW_SW_EN_MASK;
  1692. if (set_shutdown)
  1693. val |= QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1694. else
  1695. val &= ~QFPROM_PWR_CTRL_SHUTDOWN_EN_MASK;
  1696. ret = cnss_pci_reg_write(pci_priv, WLAON_QFPROM_PWR_CTRL_REG, val);
  1697. if (ret) {
  1698. cnss_pr_err("Failed to write register offset 0x%x, err = %d\n",
  1699. WLAON_QFPROM_PWR_CTRL_REG, ret);
  1700. goto force_wake_put;
  1701. }
  1702. cnss_pr_dbg("Write val 0x%x to register offset 0x%x\n", val,
  1703. WLAON_QFPROM_PWR_CTRL_REG);
  1704. if (set_shutdown)
  1705. usleep_range(WLAON_PWR_CTRL_SHUTDOWN_DELAY_MIN_US,
  1706. WLAON_PWR_CTRL_SHUTDOWN_DELAY_MAX_US);
  1707. force_wake_put:
  1708. if (do_force_wake)
  1709. cnss_pci_force_wake_put(pci_priv);
  1710. }
  1711. static int cnss_pci_get_device_timestamp(struct cnss_pci_data *pci_priv,
  1712. u64 *time_us)
  1713. {
  1714. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1715. u32 low, high;
  1716. u64 device_ticks;
  1717. if (!plat_priv->device_freq_hz) {
  1718. cnss_pr_err("Device time clock frequency is not valid\n");
  1719. return -EINVAL;
  1720. }
  1721. switch (pci_priv->device_id) {
  1722. case KIWI_DEVICE_ID:
  1723. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_LOW, &low);
  1724. cnss_pci_reg_read(pci_priv, PCIE_MHI_TIME_HIGH, &high);
  1725. break;
  1726. default:
  1727. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL3, &low);
  1728. cnss_pci_reg_read(pci_priv, WLAON_GLOBAL_COUNTER_CTRL4, &high);
  1729. break;
  1730. }
  1731. device_ticks = (u64)high << 32 | low;
  1732. do_div(device_ticks, plat_priv->device_freq_hz / 100000);
  1733. *time_us = device_ticks * 10;
  1734. return 0;
  1735. }
  1736. static void cnss_pci_enable_time_sync_counter(struct cnss_pci_data *pci_priv)
  1737. {
  1738. switch (pci_priv->device_id) {
  1739. case KIWI_DEVICE_ID:
  1740. return;
  1741. default:
  1742. break;
  1743. }
  1744. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1745. TIME_SYNC_ENABLE);
  1746. }
  1747. static void cnss_pci_clear_time_sync_counter(struct cnss_pci_data *pci_priv)
  1748. {
  1749. switch (pci_priv->device_id) {
  1750. case KIWI_DEVICE_ID:
  1751. return;
  1752. default:
  1753. break;
  1754. }
  1755. cnss_pci_reg_write(pci_priv, WLAON_GLOBAL_COUNTER_CTRL5,
  1756. TIME_SYNC_CLEAR);
  1757. }
  1758. static void cnss_pci_time_sync_reg_update(struct cnss_pci_data *pci_priv,
  1759. u32 low, u32 high)
  1760. {
  1761. u32 time_reg_low;
  1762. u32 time_reg_high;
  1763. switch (pci_priv->device_id) {
  1764. case KIWI_DEVICE_ID:
  1765. /* Use the next two shadow registers after host's usage */
  1766. time_reg_low = PCIE_SHADOW_REG_VALUE_0 +
  1767. (pci_priv->plat_priv->num_shadow_regs_v3 *
  1768. SHADOW_REG_LEN_BYTES);
  1769. time_reg_high = time_reg_low + SHADOW_REG_LEN_BYTES;
  1770. break;
  1771. default:
  1772. time_reg_low = PCIE_SHADOW_REG_VALUE_34;
  1773. time_reg_high = PCIE_SHADOW_REG_VALUE_35;
  1774. break;
  1775. }
  1776. cnss_pci_reg_write(pci_priv, time_reg_low, low);
  1777. cnss_pci_reg_write(pci_priv, time_reg_high, high);
  1778. cnss_pci_reg_read(pci_priv, time_reg_low, &low);
  1779. cnss_pci_reg_read(pci_priv, time_reg_high, &high);
  1780. cnss_pr_dbg("Updated time sync regs [0x%x] = 0x%x, [0x%x] = 0x%x\n",
  1781. time_reg_low, low, time_reg_high, high);
  1782. }
  1783. static int cnss_pci_update_timestamp(struct cnss_pci_data *pci_priv)
  1784. {
  1785. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1786. struct device *dev = &pci_priv->pci_dev->dev;
  1787. unsigned long flags = 0;
  1788. u64 host_time_us, device_time_us, offset;
  1789. u32 low, high;
  1790. int ret;
  1791. ret = cnss_pci_prevent_l1(dev);
  1792. if (ret)
  1793. goto out;
  1794. ret = cnss_pci_force_wake_get(pci_priv);
  1795. if (ret)
  1796. goto allow_l1;
  1797. spin_lock_irqsave(&time_sync_lock, flags);
  1798. cnss_pci_clear_time_sync_counter(pci_priv);
  1799. cnss_pci_enable_time_sync_counter(pci_priv);
  1800. host_time_us = cnss_get_host_timestamp(plat_priv);
  1801. ret = cnss_pci_get_device_timestamp(pci_priv, &device_time_us);
  1802. cnss_pci_clear_time_sync_counter(pci_priv);
  1803. spin_unlock_irqrestore(&time_sync_lock, flags);
  1804. if (ret)
  1805. goto force_wake_put;
  1806. if (host_time_us < device_time_us) {
  1807. cnss_pr_err("Host time (%llu us) is smaller than device time (%llu us), stop\n",
  1808. host_time_us, device_time_us);
  1809. ret = -EINVAL;
  1810. goto force_wake_put;
  1811. }
  1812. offset = host_time_us - device_time_us;
  1813. cnss_pr_dbg("Host time = %llu us, device time = %llu us, offset = %llu us\n",
  1814. host_time_us, device_time_us, offset);
  1815. low = offset & 0xFFFFFFFF;
  1816. high = offset >> 32;
  1817. cnss_pci_time_sync_reg_update(pci_priv, low, high);
  1818. force_wake_put:
  1819. cnss_pci_force_wake_put(pci_priv);
  1820. allow_l1:
  1821. cnss_pci_allow_l1(dev);
  1822. out:
  1823. return ret;
  1824. }
  1825. static void cnss_pci_time_sync_work_hdlr(struct work_struct *work)
  1826. {
  1827. struct cnss_pci_data *pci_priv =
  1828. container_of(work, struct cnss_pci_data, time_sync_work.work);
  1829. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1830. unsigned int time_sync_period_ms =
  1831. plat_priv->ctrl_params.time_sync_period;
  1832. if (test_bit(DISABLE_TIME_SYNC, &plat_priv->ctrl_params.quirks)) {
  1833. cnss_pr_dbg("Time sync is disabled\n");
  1834. return;
  1835. }
  1836. if (!time_sync_period_ms) {
  1837. cnss_pr_dbg("Skip time sync as time period is 0\n");
  1838. return;
  1839. }
  1840. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  1841. return;
  1842. if (cnss_pci_pm_runtime_get_sync(pci_priv, RTPM_ID_CNSS) < 0)
  1843. goto runtime_pm_put;
  1844. mutex_lock(&pci_priv->bus_lock);
  1845. cnss_pci_update_timestamp(pci_priv);
  1846. mutex_unlock(&pci_priv->bus_lock);
  1847. schedule_delayed_work(&pci_priv->time_sync_work,
  1848. msecs_to_jiffies(time_sync_period_ms));
  1849. runtime_pm_put:
  1850. cnss_pci_pm_runtime_mark_last_busy(pci_priv);
  1851. cnss_pci_pm_runtime_put_autosuspend(pci_priv, RTPM_ID_CNSS);
  1852. }
  1853. static int cnss_pci_start_time_sync_update(struct cnss_pci_data *pci_priv)
  1854. {
  1855. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  1856. switch (pci_priv->device_id) {
  1857. case QCA6390_DEVICE_ID:
  1858. case QCA6490_DEVICE_ID:
  1859. case KIWI_DEVICE_ID:
  1860. break;
  1861. default:
  1862. return -EOPNOTSUPP;
  1863. }
  1864. if (!plat_priv->device_freq_hz) {
  1865. cnss_pr_dbg("Device time clock frequency is not valid, skip time sync\n");
  1866. return -EINVAL;
  1867. }
  1868. cnss_pci_time_sync_work_hdlr(&pci_priv->time_sync_work.work);
  1869. return 0;
  1870. }
  1871. static void cnss_pci_stop_time_sync_update(struct cnss_pci_data *pci_priv)
  1872. {
  1873. switch (pci_priv->device_id) {
  1874. case QCA6390_DEVICE_ID:
  1875. case QCA6490_DEVICE_ID:
  1876. case KIWI_DEVICE_ID:
  1877. break;
  1878. default:
  1879. return;
  1880. }
  1881. cancel_delayed_work_sync(&pci_priv->time_sync_work);
  1882. }
  1883. int cnss_pci_call_driver_probe(struct cnss_pci_data *pci_priv)
  1884. {
  1885. int ret = 0;
  1886. struct cnss_plat_data *plat_priv;
  1887. if (!pci_priv)
  1888. return -ENODEV;
  1889. plat_priv = pci_priv->plat_priv;
  1890. if (test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1891. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1892. cnss_pr_dbg("Skip driver probe\n");
  1893. goto out;
  1894. }
  1895. if (!pci_priv->driver_ops) {
  1896. cnss_pr_err("driver_ops is NULL\n");
  1897. ret = -EINVAL;
  1898. goto out;
  1899. }
  1900. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1901. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1902. ret = pci_priv->driver_ops->reinit(pci_priv->pci_dev,
  1903. pci_priv->pci_device_id);
  1904. if (ret) {
  1905. cnss_pr_err("Failed to reinit host driver, err = %d\n",
  1906. ret);
  1907. goto out;
  1908. }
  1909. complete(&plat_priv->recovery_complete);
  1910. } else if (test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state)) {
  1911. ret = pci_priv->driver_ops->probe(pci_priv->pci_dev,
  1912. pci_priv->pci_device_id);
  1913. if (ret) {
  1914. cnss_pr_err("Failed to probe host driver, err = %d\n",
  1915. ret);
  1916. goto out;
  1917. }
  1918. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  1919. set_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1920. complete_all(&plat_priv->power_up_complete);
  1921. } else if (test_bit(CNSS_DRIVER_IDLE_RESTART,
  1922. &plat_priv->driver_state)) {
  1923. ret = pci_priv->driver_ops->idle_restart(pci_priv->pci_dev,
  1924. pci_priv->pci_device_id);
  1925. if (ret) {
  1926. cnss_pr_err("Failed to idle restart host driver, err = %d\n",
  1927. ret);
  1928. plat_priv->power_up_error = ret;
  1929. complete_all(&plat_priv->power_up_complete);
  1930. goto out;
  1931. }
  1932. clear_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state);
  1933. complete_all(&plat_priv->power_up_complete);
  1934. } else {
  1935. complete(&plat_priv->power_up_complete);
  1936. }
  1937. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state)) {
  1938. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  1939. __pm_relax(plat_priv->recovery_ws);
  1940. }
  1941. cnss_pci_start_time_sync_update(pci_priv);
  1942. return 0;
  1943. out:
  1944. return ret;
  1945. }
  1946. int cnss_pci_call_driver_remove(struct cnss_pci_data *pci_priv)
  1947. {
  1948. struct cnss_plat_data *plat_priv;
  1949. int ret;
  1950. if (!pci_priv)
  1951. return -ENODEV;
  1952. plat_priv = pci_priv->plat_priv;
  1953. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) ||
  1954. test_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state) ||
  1955. test_bit(CNSS_DRIVER_DEBUG, &plat_priv->driver_state)) {
  1956. cnss_pr_dbg("Skip driver remove\n");
  1957. return 0;
  1958. }
  1959. if (!pci_priv->driver_ops) {
  1960. cnss_pr_err("driver_ops is NULL\n");
  1961. return -EINVAL;
  1962. }
  1963. cnss_pci_stop_time_sync_update(pci_priv);
  1964. if (test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  1965. test_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state)) {
  1966. pci_priv->driver_ops->shutdown(pci_priv->pci_dev);
  1967. } else if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state)) {
  1968. pci_priv->driver_ops->remove(pci_priv->pci_dev);
  1969. clear_bit(CNSS_DRIVER_PROBED, &plat_priv->driver_state);
  1970. } else if (test_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  1971. &plat_priv->driver_state)) {
  1972. ret = pci_priv->driver_ops->idle_shutdown(pci_priv->pci_dev);
  1973. if (ret == -EAGAIN) {
  1974. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN,
  1975. &plat_priv->driver_state);
  1976. return ret;
  1977. }
  1978. }
  1979. plat_priv->get_info_cb_ctx = NULL;
  1980. plat_priv->get_info_cb = NULL;
  1981. return 0;
  1982. }
  1983. int cnss_pci_call_driver_modem_status(struct cnss_pci_data *pci_priv,
  1984. int modem_current_status)
  1985. {
  1986. struct cnss_wlan_driver *driver_ops;
  1987. if (!pci_priv)
  1988. return -ENODEV;
  1989. driver_ops = pci_priv->driver_ops;
  1990. if (!driver_ops || !driver_ops->modem_status)
  1991. return -EINVAL;
  1992. driver_ops->modem_status(pci_priv->pci_dev, modem_current_status);
  1993. return 0;
  1994. }
  1995. int cnss_pci_update_status(struct cnss_pci_data *pci_priv,
  1996. enum cnss_driver_status status)
  1997. {
  1998. struct cnss_wlan_driver *driver_ops;
  1999. if (!pci_priv)
  2000. return -ENODEV;
  2001. driver_ops = pci_priv->driver_ops;
  2002. if (!driver_ops || !driver_ops->update_status)
  2003. return -EINVAL;
  2004. cnss_pr_dbg("Update driver status: %d\n", status);
  2005. driver_ops->update_status(pci_priv->pci_dev, status);
  2006. return 0;
  2007. }
  2008. static void cnss_pci_misc_reg_dump(struct cnss_pci_data *pci_priv,
  2009. struct cnss_misc_reg *misc_reg,
  2010. u32 misc_reg_size,
  2011. char *reg_name)
  2012. {
  2013. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2014. bool do_force_wake_put = true;
  2015. int i;
  2016. if (!misc_reg)
  2017. return;
  2018. if (in_interrupt() || irqs_disabled())
  2019. return;
  2020. if (cnss_pci_check_link_status(pci_priv))
  2021. return;
  2022. if (cnss_pci_force_wake_get(pci_priv)) {
  2023. /* Continue to dump when device has entered RDDM already */
  2024. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2025. return;
  2026. do_force_wake_put = false;
  2027. }
  2028. cnss_pr_dbg("Start to dump %s registers\n", reg_name);
  2029. for (i = 0; i < misc_reg_size; i++) {
  2030. if (!test_bit(pci_priv->misc_reg_dev_mask,
  2031. &misc_reg[i].dev_mask))
  2032. continue;
  2033. if (misc_reg[i].wr) {
  2034. if (misc_reg[i].offset ==
  2035. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG &&
  2036. i >= 1)
  2037. misc_reg[i].val =
  2038. QCA6390_WCSS_Q6SS_PRIVCSR_QDSP6SS_SAW2_CFG_MSK |
  2039. misc_reg[i - 1].val;
  2040. if (cnss_pci_reg_write(pci_priv,
  2041. misc_reg[i].offset,
  2042. misc_reg[i].val))
  2043. goto force_wake_put;
  2044. cnss_pr_vdbg("Write 0x%X to 0x%X\n",
  2045. misc_reg[i].val,
  2046. misc_reg[i].offset);
  2047. } else {
  2048. if (cnss_pci_reg_read(pci_priv,
  2049. misc_reg[i].offset,
  2050. &misc_reg[i].val))
  2051. goto force_wake_put;
  2052. }
  2053. }
  2054. force_wake_put:
  2055. if (do_force_wake_put)
  2056. cnss_pci_force_wake_put(pci_priv);
  2057. }
  2058. static void cnss_pci_dump_misc_reg(struct cnss_pci_data *pci_priv)
  2059. {
  2060. if (in_interrupt() || irqs_disabled())
  2061. return;
  2062. if (cnss_pci_check_link_status(pci_priv))
  2063. return;
  2064. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wcss_reg,
  2065. WCSS_REG_SIZE, "wcss");
  2066. cnss_pci_misc_reg_dump(pci_priv, pci_priv->pcie_reg,
  2067. PCIE_REG_SIZE, "pcie");
  2068. cnss_pci_misc_reg_dump(pci_priv, pci_priv->wlaon_reg,
  2069. WLAON_REG_SIZE, "wlaon");
  2070. cnss_pci_misc_reg_dump(pci_priv, pci_priv->syspm_reg,
  2071. SYSPM_REG_SIZE, "syspm");
  2072. }
  2073. static void cnss_pci_dump_shadow_reg(struct cnss_pci_data *pci_priv)
  2074. {
  2075. int i, j = 0, array_size = SHADOW_REG_COUNT + SHADOW_REG_INTER_COUNT;
  2076. u32 reg_offset;
  2077. bool do_force_wake_put = true;
  2078. if (in_interrupt() || irqs_disabled())
  2079. return;
  2080. if (cnss_pci_check_link_status(pci_priv))
  2081. return;
  2082. if (!pci_priv->debug_reg) {
  2083. pci_priv->debug_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  2084. sizeof(*pci_priv->debug_reg)
  2085. * array_size, GFP_KERNEL);
  2086. if (!pci_priv->debug_reg)
  2087. return;
  2088. }
  2089. if (cnss_pci_force_wake_get(pci_priv))
  2090. do_force_wake_put = false;
  2091. cnss_pr_dbg("Start to dump shadow registers\n");
  2092. for (i = 0; i < SHADOW_REG_COUNT; i++, j++) {
  2093. reg_offset = PCIE_SHADOW_REG_VALUE_0 + i * 4;
  2094. pci_priv->debug_reg[j].offset = reg_offset;
  2095. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2096. &pci_priv->debug_reg[j].val))
  2097. goto force_wake_put;
  2098. }
  2099. for (i = 0; i < SHADOW_REG_INTER_COUNT; i++, j++) {
  2100. reg_offset = PCIE_SHADOW_REG_INTER_0 + i * 4;
  2101. pci_priv->debug_reg[j].offset = reg_offset;
  2102. if (cnss_pci_reg_read(pci_priv, reg_offset,
  2103. &pci_priv->debug_reg[j].val))
  2104. goto force_wake_put;
  2105. }
  2106. force_wake_put:
  2107. if (do_force_wake_put)
  2108. cnss_pci_force_wake_put(pci_priv);
  2109. }
  2110. static int cnss_qca6174_powerup(struct cnss_pci_data *pci_priv)
  2111. {
  2112. int ret = 0;
  2113. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2114. ret = cnss_power_on_device(plat_priv);
  2115. if (ret) {
  2116. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2117. goto out;
  2118. }
  2119. ret = cnss_resume_pci_link(pci_priv);
  2120. if (ret) {
  2121. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2122. goto power_off;
  2123. }
  2124. ret = cnss_pci_call_driver_probe(pci_priv);
  2125. if (ret)
  2126. goto suspend_link;
  2127. return 0;
  2128. suspend_link:
  2129. cnss_suspend_pci_link(pci_priv);
  2130. power_off:
  2131. cnss_power_off_device(plat_priv);
  2132. out:
  2133. return ret;
  2134. }
  2135. static int cnss_qca6174_shutdown(struct cnss_pci_data *pci_priv)
  2136. {
  2137. int ret = 0;
  2138. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2139. cnss_pci_pm_runtime_resume(pci_priv);
  2140. ret = cnss_pci_call_driver_remove(pci_priv);
  2141. if (ret == -EAGAIN)
  2142. goto out;
  2143. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2144. CNSS_BUS_WIDTH_NONE);
  2145. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2146. cnss_pci_set_auto_suspended(pci_priv, 0);
  2147. ret = cnss_suspend_pci_link(pci_priv);
  2148. if (ret)
  2149. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2150. cnss_power_off_device(plat_priv);
  2151. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2152. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2153. out:
  2154. return ret;
  2155. }
  2156. static void cnss_qca6174_crash_shutdown(struct cnss_pci_data *pci_priv)
  2157. {
  2158. if (pci_priv->driver_ops && pci_priv->driver_ops->crash_shutdown)
  2159. pci_priv->driver_ops->crash_shutdown(pci_priv->pci_dev);
  2160. }
  2161. static int cnss_qca6174_ramdump(struct cnss_pci_data *pci_priv)
  2162. {
  2163. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2164. struct cnss_ramdump_info *ramdump_info;
  2165. ramdump_info = &plat_priv->ramdump_info;
  2166. if (!ramdump_info->ramdump_size)
  2167. return -EINVAL;
  2168. return cnss_do_ramdump(plat_priv);
  2169. }
  2170. static void cnss_get_driver_mode_update_fw_name(struct cnss_plat_data *plat_priv)
  2171. {
  2172. struct cnss_pci_data *pci_priv;
  2173. struct cnss_wlan_driver *driver_ops;
  2174. pci_priv = plat_priv->bus_priv;
  2175. driver_ops = pci_priv->driver_ops;
  2176. if (driver_ops && driver_ops->get_driver_mode) {
  2177. plat_priv->driver_mode = driver_ops->get_driver_mode();
  2178. cnss_pci_update_fw_name(pci_priv);
  2179. cnss_pr_dbg("New driver mode is %d", plat_priv->driver_mode);
  2180. }
  2181. }
  2182. static int cnss_qca6290_powerup(struct cnss_pci_data *pci_priv)
  2183. {
  2184. int ret = 0;
  2185. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2186. unsigned int timeout;
  2187. int retry = 0, bt_en_gpio = plat_priv->pinctrl_info.bt_en_gpio;
  2188. int sw_ctrl_gpio = plat_priv->pinctrl_info.sw_ctrl_gpio;
  2189. if (plat_priv->ramdump_info_v2.dump_data_valid) {
  2190. cnss_pci_clear_dump_info(pci_priv);
  2191. cnss_pci_power_off_mhi(pci_priv);
  2192. cnss_suspend_pci_link(pci_priv);
  2193. cnss_pci_deinit_mhi(pci_priv);
  2194. cnss_power_off_device(plat_priv);
  2195. }
  2196. /* Clear QMI send usage count during every power up */
  2197. pci_priv->qmi_send_usage_count = 0;
  2198. plat_priv->power_up_error = 0;
  2199. cnss_get_driver_mode_update_fw_name(plat_priv);
  2200. retry:
  2201. ret = cnss_power_on_device(plat_priv);
  2202. if (ret) {
  2203. cnss_pr_err("Failed to power on device, err = %d\n", ret);
  2204. goto out;
  2205. }
  2206. ret = cnss_resume_pci_link(pci_priv);
  2207. if (ret) {
  2208. cnss_pr_err("Failed to resume PCI link, err = %d\n", ret);
  2209. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2210. cnss_get_input_gpio_value(plat_priv, sw_ctrl_gpio));
  2211. if (test_bit(IGNORE_PCI_LINK_FAILURE,
  2212. &plat_priv->ctrl_params.quirks)) {
  2213. cnss_pr_dbg("Ignore PCI link resume failure\n");
  2214. ret = 0;
  2215. goto out;
  2216. }
  2217. if (ret == -EAGAIN && retry++ < POWER_ON_RETRY_MAX_TIMES) {
  2218. cnss_power_off_device(plat_priv);
  2219. /* Force toggle BT_EN GPIO low */
  2220. if (retry == POWER_ON_RETRY_MAX_TIMES) {
  2221. cnss_pr_dbg("Retry #%d. Set BT_EN GPIO(%u) low\n",
  2222. retry, bt_en_gpio);
  2223. if (bt_en_gpio >= 0)
  2224. gpio_direction_output(bt_en_gpio, 0);
  2225. cnss_pr_dbg("BT_EN GPIO val: %d\n",
  2226. gpio_get_value(bt_en_gpio));
  2227. }
  2228. cnss_pr_dbg("Retry to resume PCI link #%d\n", retry);
  2229. cnss_pr_dbg("Value of SW_CTRL GPIO: %d\n",
  2230. cnss_get_input_gpio_value(plat_priv,
  2231. sw_ctrl_gpio));
  2232. msleep(POWER_ON_RETRY_DELAY_MS * retry);
  2233. goto retry;
  2234. }
  2235. /* Assert when it reaches maximum retries */
  2236. CNSS_ASSERT(0);
  2237. goto power_off;
  2238. }
  2239. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  2240. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_QMI);
  2241. ret = cnss_pci_start_mhi(pci_priv);
  2242. if (ret) {
  2243. cnss_fatal_err("Failed to start MHI, err = %d\n", ret);
  2244. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  2245. !pci_priv->pci_link_down_ind && timeout) {
  2246. /* Start recovery directly for MHI start failures */
  2247. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  2248. CNSS_REASON_DEFAULT);
  2249. }
  2250. return 0;
  2251. }
  2252. if (test_bit(USE_CORE_ONLY_FW, &plat_priv->ctrl_params.quirks)) {
  2253. clear_bit(CNSS_FW_BOOT_RECOVERY, &plat_priv->driver_state);
  2254. clear_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state);
  2255. return 0;
  2256. }
  2257. cnss_set_pin_connect_status(plat_priv);
  2258. if (test_bit(QMI_BYPASS, &plat_priv->ctrl_params.quirks)) {
  2259. ret = cnss_pci_call_driver_probe(pci_priv);
  2260. if (ret)
  2261. goto stop_mhi;
  2262. } else if (timeout) {
  2263. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state))
  2264. timeout += WLAN_COLD_BOOT_CAL_TIMEOUT;
  2265. else
  2266. timeout += WLAN_MISSION_MODE_TIMEOUT;
  2267. mod_timer(&plat_priv->fw_boot_timer,
  2268. jiffies + msecs_to_jiffies(timeout));
  2269. }
  2270. return 0;
  2271. stop_mhi:
  2272. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, true);
  2273. cnss_pci_power_off_mhi(pci_priv);
  2274. cnss_suspend_pci_link(pci_priv);
  2275. cnss_pci_deinit_mhi(pci_priv);
  2276. power_off:
  2277. cnss_power_off_device(plat_priv);
  2278. out:
  2279. return ret;
  2280. }
  2281. static int cnss_qca6290_shutdown(struct cnss_pci_data *pci_priv)
  2282. {
  2283. int ret = 0;
  2284. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2285. int do_force_wake = true;
  2286. cnss_pci_pm_runtime_resume(pci_priv);
  2287. ret = cnss_pci_call_driver_remove(pci_priv);
  2288. if (ret == -EAGAIN)
  2289. goto out;
  2290. cnss_request_bus_bandwidth(&plat_priv->plat_dev->dev,
  2291. CNSS_BUS_WIDTH_NONE);
  2292. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2293. cnss_pci_set_auto_suspended(pci_priv, 0);
  2294. if ((test_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state) ||
  2295. test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2296. test_bit(CNSS_DRIVER_IDLE_RESTART, &plat_priv->driver_state) ||
  2297. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state) ||
  2298. test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) &&
  2299. test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  2300. del_timer(&pci_priv->dev_rddm_timer);
  2301. cnss_pci_collect_dump_info(pci_priv, false);
  2302. CNSS_ASSERT(0);
  2303. }
  2304. if (!cnss_is_device_powered_on(plat_priv)) {
  2305. cnss_pr_dbg("Device is already powered off, ignore\n");
  2306. goto skip_power_off;
  2307. }
  2308. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2309. do_force_wake = false;
  2310. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, do_force_wake);
  2311. /* FBC image will be freed after powering off MHI, so skip
  2312. * if RAM dump data is still valid.
  2313. */
  2314. if (plat_priv->ramdump_info_v2.dump_data_valid)
  2315. goto skip_power_off;
  2316. cnss_pci_power_off_mhi(pci_priv);
  2317. ret = cnss_suspend_pci_link(pci_priv);
  2318. if (ret)
  2319. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  2320. cnss_pci_deinit_mhi(pci_priv);
  2321. cnss_power_off_device(plat_priv);
  2322. skip_power_off:
  2323. pci_priv->remap_window = 0;
  2324. clear_bit(CNSS_FW_READY, &plat_priv->driver_state);
  2325. clear_bit(CNSS_FW_MEM_READY, &plat_priv->driver_state);
  2326. if (test_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state) ||
  2327. test_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state)) {
  2328. clear_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  2329. pci_priv->pci_link_down_ind = false;
  2330. }
  2331. clear_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2332. clear_bit(CNSS_DRIVER_IDLE_SHUTDOWN, &plat_priv->driver_state);
  2333. out:
  2334. return ret;
  2335. }
  2336. static void cnss_qca6290_crash_shutdown(struct cnss_pci_data *pci_priv)
  2337. {
  2338. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2339. set_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2340. cnss_pr_dbg("Crash shutdown with driver_state 0x%lx\n",
  2341. plat_priv->driver_state);
  2342. cnss_pci_collect_dump_info(pci_priv, true);
  2343. clear_bit(CNSS_IN_PANIC, &plat_priv->driver_state);
  2344. }
  2345. static int cnss_qca6290_ramdump(struct cnss_pci_data *pci_priv)
  2346. {
  2347. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2348. struct cnss_ramdump_info_v2 *info_v2 = &plat_priv->ramdump_info_v2;
  2349. struct cnss_dump_data *dump_data = &info_v2->dump_data;
  2350. struct cnss_dump_seg *dump_seg = info_v2->dump_data_vaddr;
  2351. int ret = 0;
  2352. if (!info_v2->dump_data_valid || !dump_seg ||
  2353. dump_data->nentries == 0)
  2354. return 0;
  2355. ret = cnss_do_elf_ramdump(plat_priv);
  2356. cnss_pci_clear_dump_info(pci_priv);
  2357. cnss_pci_power_off_mhi(pci_priv);
  2358. cnss_suspend_pci_link(pci_priv);
  2359. cnss_pci_deinit_mhi(pci_priv);
  2360. cnss_power_off_device(plat_priv);
  2361. return ret;
  2362. }
  2363. int cnss_pci_dev_powerup(struct cnss_pci_data *pci_priv)
  2364. {
  2365. int ret = 0;
  2366. if (!pci_priv) {
  2367. cnss_pr_err("pci_priv is NULL\n");
  2368. return -ENODEV;
  2369. }
  2370. switch (pci_priv->device_id) {
  2371. case QCA6174_DEVICE_ID:
  2372. ret = cnss_qca6174_powerup(pci_priv);
  2373. break;
  2374. case QCA6290_DEVICE_ID:
  2375. case QCA6390_DEVICE_ID:
  2376. case QCA6490_DEVICE_ID:
  2377. case KIWI_DEVICE_ID:
  2378. ret = cnss_qca6290_powerup(pci_priv);
  2379. break;
  2380. default:
  2381. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2382. pci_priv->device_id);
  2383. ret = -ENODEV;
  2384. }
  2385. return ret;
  2386. }
  2387. int cnss_pci_dev_shutdown(struct cnss_pci_data *pci_priv)
  2388. {
  2389. int ret = 0;
  2390. if (!pci_priv) {
  2391. cnss_pr_err("pci_priv is NULL\n");
  2392. return -ENODEV;
  2393. }
  2394. switch (pci_priv->device_id) {
  2395. case QCA6174_DEVICE_ID:
  2396. ret = cnss_qca6174_shutdown(pci_priv);
  2397. break;
  2398. case QCA6290_DEVICE_ID:
  2399. case QCA6390_DEVICE_ID:
  2400. case QCA6490_DEVICE_ID:
  2401. case KIWI_DEVICE_ID:
  2402. ret = cnss_qca6290_shutdown(pci_priv);
  2403. break;
  2404. default:
  2405. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2406. pci_priv->device_id);
  2407. ret = -ENODEV;
  2408. }
  2409. return ret;
  2410. }
  2411. int cnss_pci_dev_crash_shutdown(struct cnss_pci_data *pci_priv)
  2412. {
  2413. int ret = 0;
  2414. if (!pci_priv) {
  2415. cnss_pr_err("pci_priv is NULL\n");
  2416. return -ENODEV;
  2417. }
  2418. switch (pci_priv->device_id) {
  2419. case QCA6174_DEVICE_ID:
  2420. cnss_qca6174_crash_shutdown(pci_priv);
  2421. break;
  2422. case QCA6290_DEVICE_ID:
  2423. case QCA6390_DEVICE_ID:
  2424. case QCA6490_DEVICE_ID:
  2425. case KIWI_DEVICE_ID:
  2426. cnss_qca6290_crash_shutdown(pci_priv);
  2427. break;
  2428. default:
  2429. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2430. pci_priv->device_id);
  2431. ret = -ENODEV;
  2432. }
  2433. return ret;
  2434. }
  2435. int cnss_pci_dev_ramdump(struct cnss_pci_data *pci_priv)
  2436. {
  2437. int ret = 0;
  2438. if (!pci_priv) {
  2439. cnss_pr_err("pci_priv is NULL\n");
  2440. return -ENODEV;
  2441. }
  2442. switch (pci_priv->device_id) {
  2443. case QCA6174_DEVICE_ID:
  2444. ret = cnss_qca6174_ramdump(pci_priv);
  2445. break;
  2446. case QCA6290_DEVICE_ID:
  2447. case QCA6390_DEVICE_ID:
  2448. case QCA6490_DEVICE_ID:
  2449. case KIWI_DEVICE_ID:
  2450. ret = cnss_qca6290_ramdump(pci_priv);
  2451. break;
  2452. default:
  2453. cnss_pr_err("Unknown device_id found: 0x%x\n",
  2454. pci_priv->device_id);
  2455. ret = -ENODEV;
  2456. }
  2457. return ret;
  2458. }
  2459. int cnss_pci_is_drv_connected(struct device *dev)
  2460. {
  2461. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2462. if (!pci_priv)
  2463. return -ENODEV;
  2464. return pci_priv->drv_connected_last;
  2465. }
  2466. EXPORT_SYMBOL(cnss_pci_is_drv_connected);
  2467. static void cnss_wlan_reg_driver_work(struct work_struct *work)
  2468. {
  2469. struct cnss_plat_data *plat_priv =
  2470. container_of(work, struct cnss_plat_data, wlan_reg_driver_work.work);
  2471. struct cnss_pci_data *pci_priv = plat_priv->bus_priv;
  2472. struct cnss_cal_info *cal_info;
  2473. unsigned int timeout;
  2474. if (test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state)) {
  2475. goto reg_driver;
  2476. } else {
  2477. if (plat_priv->charger_mode) {
  2478. cnss_pr_err("Ignore calibration timeout in charger mode\n");
  2479. return;
  2480. }
  2481. if (!test_bit(CNSS_IN_COLD_BOOT_CAL,
  2482. &plat_priv->driver_state)) {
  2483. timeout = cnss_get_timeout(plat_priv,
  2484. CNSS_TIMEOUT_CALIBRATION);
  2485. cnss_pr_dbg("File system not ready to start calibration. Wait for %ds..\n",
  2486. timeout / 1000);
  2487. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2488. msecs_to_jiffies(timeout));
  2489. return;
  2490. }
  2491. del_timer(&plat_priv->fw_boot_timer);
  2492. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state) &&
  2493. !test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2494. cnss_pr_err("Timeout waiting for calibration to complete\n");
  2495. CNSS_ASSERT(0);
  2496. }
  2497. cal_info = kzalloc(sizeof(*cal_info), GFP_KERNEL);
  2498. if (!cal_info)
  2499. return;
  2500. cal_info->cal_status = CNSS_CAL_TIMEOUT;
  2501. cnss_driver_event_post(plat_priv,
  2502. CNSS_DRIVER_EVENT_COLD_BOOT_CAL_DONE,
  2503. 0, cal_info);
  2504. }
  2505. reg_driver:
  2506. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2507. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2508. return;
  2509. }
  2510. reinit_completion(&plat_priv->power_up_complete);
  2511. cnss_driver_event_post(plat_priv,
  2512. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2513. CNSS_EVENT_SYNC_UNKILLABLE,
  2514. pci_priv->driver_ops);
  2515. }
  2516. int cnss_wlan_register_driver(struct cnss_wlan_driver *driver_ops)
  2517. {
  2518. int ret = 0;
  2519. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2520. struct cnss_pci_data *pci_priv;
  2521. const struct pci_device_id *id_table = driver_ops->id_table;
  2522. unsigned int timeout;
  2523. if (!cnss_check_driver_loading_allowed()) {
  2524. cnss_pr_info("No cnss2 dtsi entry present");
  2525. return -ENODEV;
  2526. }
  2527. if (!plat_priv) {
  2528. cnss_pr_buf("plat_priv is not ready for register driver\n");
  2529. return -EAGAIN;
  2530. }
  2531. if (test_bit(CNSS_WLAN_HW_DISABLED, &plat_priv->driver_state)) {
  2532. while (id_table && id_table->device) {
  2533. if (plat_priv->device_id == id_table->device) {
  2534. if (plat_priv->device_id == KIWI_DEVICE_ID &&
  2535. driver_ops->chip_version != 2) {
  2536. cnss_pr_err("WLAN HW disabled. kiwi_v2 only supported\n");
  2537. return -ENODEV;
  2538. }
  2539. cnss_pr_info("WLAN register driver deferred for device ID: 0x%x due to HW disable\n",
  2540. id_table->device);
  2541. plat_priv->driver_ops = driver_ops;
  2542. return 0;
  2543. }
  2544. id_table++;
  2545. }
  2546. return -ENODEV;
  2547. }
  2548. if (!test_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state)) {
  2549. cnss_pr_info("pci probe not yet done for register driver\n");
  2550. return -EAGAIN;
  2551. }
  2552. pci_priv = plat_priv->bus_priv;
  2553. if (pci_priv->driver_ops) {
  2554. cnss_pr_err("Driver has already registered\n");
  2555. return -EEXIST;
  2556. }
  2557. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2558. cnss_pr_dbg("Reboot/Shutdown is in progress, ignore register driver\n");
  2559. return -EINVAL;
  2560. }
  2561. if (!id_table || !pci_dev_present(id_table)) {
  2562. /* id_table pointer will move from pci_dev_present(),
  2563. * so check again using local pointer.
  2564. */
  2565. id_table = driver_ops->id_table;
  2566. while (id_table && id_table->vendor) {
  2567. cnss_pr_info("Host driver is built for PCIe device ID 0x%x\n",
  2568. id_table->device);
  2569. id_table++;
  2570. }
  2571. cnss_pr_err("Enumerated PCIe device id is 0x%x, reject unsupported driver\n",
  2572. pci_priv->device_id);
  2573. return -ENODEV;
  2574. }
  2575. if (driver_ops->chip_version != CNSS_CHIP_VER_ANY &&
  2576. driver_ops->chip_version != plat_priv->device_version.major_version) {
  2577. cnss_pr_err("Driver built for chip ver 0x%x, enumerated ver 0x%x, reject unsupported driver\n",
  2578. driver_ops->chip_version,
  2579. plat_priv->device_version.major_version);
  2580. return -ENODEV;
  2581. }
  2582. cnss_get_driver_mode_update_fw_name(plat_priv);
  2583. set_bit(CNSS_DRIVER_REGISTER, &plat_priv->driver_state);
  2584. if (!plat_priv->cbc_enabled ||
  2585. test_bit(CNSS_COLD_BOOT_CAL_DONE, &plat_priv->driver_state))
  2586. goto register_driver;
  2587. pci_priv->driver_ops = driver_ops;
  2588. /* If Cold Boot Calibration is enabled, it is the 1st step in init
  2589. * sequence.CBC is done on file system_ready trigger. Qcacld will be
  2590. * loaded from vendor_modprobe.sh at early boot and must be deferred
  2591. * until CBC is complete
  2592. */
  2593. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_CALIBRATION);
  2594. INIT_DELAYED_WORK(&plat_priv->wlan_reg_driver_work,
  2595. cnss_wlan_reg_driver_work);
  2596. schedule_delayed_work(&plat_priv->wlan_reg_driver_work,
  2597. msecs_to_jiffies(timeout));
  2598. cnss_pr_info("WLAN register driver deferred for Calibration\n");
  2599. return 0;
  2600. register_driver:
  2601. reinit_completion(&plat_priv->power_up_complete);
  2602. ret = cnss_driver_event_post(plat_priv,
  2603. CNSS_DRIVER_EVENT_REGISTER_DRIVER,
  2604. CNSS_EVENT_SYNC_UNKILLABLE,
  2605. driver_ops);
  2606. return ret;
  2607. }
  2608. EXPORT_SYMBOL(cnss_wlan_register_driver);
  2609. void cnss_wlan_unregister_driver(struct cnss_wlan_driver *driver_ops)
  2610. {
  2611. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  2612. int ret = 0;
  2613. unsigned int timeout;
  2614. if (!plat_priv) {
  2615. cnss_pr_err("plat_priv is NULL\n");
  2616. return;
  2617. }
  2618. mutex_lock(&plat_priv->driver_ops_lock);
  2619. if (plat_priv->device_id == QCA6174_DEVICE_ID)
  2620. goto skip_wait_power_up;
  2621. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_WLAN_WATCHDOG);
  2622. ret = wait_for_completion_timeout(&plat_priv->power_up_complete,
  2623. msecs_to_jiffies(timeout));
  2624. if (!ret) {
  2625. cnss_pr_err("Timeout (%ums) waiting for driver power up to complete\n",
  2626. timeout);
  2627. CNSS_ASSERT(0);
  2628. }
  2629. skip_wait_power_up:
  2630. if (!test_bit(CNSS_DRIVER_RECOVERY, &plat_priv->driver_state) &&
  2631. !test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  2632. goto skip_wait_recovery;
  2633. reinit_completion(&plat_priv->recovery_complete);
  2634. timeout = cnss_get_timeout(plat_priv, CNSS_TIMEOUT_RECOVERY);
  2635. ret = wait_for_completion_timeout(&plat_priv->recovery_complete,
  2636. msecs_to_jiffies(timeout));
  2637. if (!ret) {
  2638. cnss_pr_err("Timeout (%ums) waiting for recovery to complete\n",
  2639. timeout);
  2640. CNSS_ASSERT(0);
  2641. }
  2642. skip_wait_recovery:
  2643. cnss_driver_event_post(plat_priv,
  2644. CNSS_DRIVER_EVENT_UNREGISTER_DRIVER,
  2645. CNSS_EVENT_SYNC_UNKILLABLE, NULL);
  2646. mutex_unlock(&plat_priv->driver_ops_lock);
  2647. }
  2648. EXPORT_SYMBOL(cnss_wlan_unregister_driver);
  2649. int cnss_pci_register_driver_hdlr(struct cnss_pci_data *pci_priv,
  2650. void *data)
  2651. {
  2652. int ret = 0;
  2653. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2654. if (test_bit(CNSS_IN_REBOOT, &plat_priv->driver_state)) {
  2655. cnss_pr_dbg("Reboot or shutdown is in progress, ignore register driver\n");
  2656. return -EINVAL;
  2657. }
  2658. set_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2659. pci_priv->driver_ops = data;
  2660. ret = cnss_pci_dev_powerup(pci_priv);
  2661. if (ret) {
  2662. clear_bit(CNSS_DRIVER_LOADING, &plat_priv->driver_state);
  2663. pci_priv->driver_ops = NULL;
  2664. }
  2665. return ret;
  2666. }
  2667. int cnss_pci_unregister_driver_hdlr(struct cnss_pci_data *pci_priv)
  2668. {
  2669. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  2670. set_bit(CNSS_DRIVER_UNLOADING, &plat_priv->driver_state);
  2671. cnss_pci_dev_shutdown(pci_priv);
  2672. pci_priv->driver_ops = NULL;
  2673. return 0;
  2674. }
  2675. static int cnss_pci_suspend_driver(struct cnss_pci_data *pci_priv)
  2676. {
  2677. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2678. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2679. int ret = 0;
  2680. pm_message_t state = { .event = PM_EVENT_SUSPEND };
  2681. if (driver_ops && driver_ops->suspend) {
  2682. ret = driver_ops->suspend(pci_dev, state);
  2683. if (ret) {
  2684. cnss_pr_err("Failed to suspend host driver, err = %d\n",
  2685. ret);
  2686. ret = -EAGAIN;
  2687. }
  2688. }
  2689. return ret;
  2690. }
  2691. static int cnss_pci_resume_driver(struct cnss_pci_data *pci_priv)
  2692. {
  2693. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2694. struct cnss_wlan_driver *driver_ops = pci_priv->driver_ops;
  2695. int ret = 0;
  2696. if (driver_ops && driver_ops->resume) {
  2697. ret = driver_ops->resume(pci_dev);
  2698. if (ret)
  2699. cnss_pr_err("Failed to resume host driver, err = %d\n",
  2700. ret);
  2701. }
  2702. return ret;
  2703. }
  2704. int cnss_pci_suspend_bus(struct cnss_pci_data *pci_priv)
  2705. {
  2706. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2707. int ret = 0;
  2708. if (pci_priv->pci_link_state == PCI_LINK_DOWN)
  2709. goto out;
  2710. if (cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_SUSPEND)) {
  2711. ret = -EAGAIN;
  2712. goto out;
  2713. }
  2714. if (pci_priv->drv_connected_last)
  2715. goto skip_disable_pci;
  2716. pci_clear_master(pci_dev);
  2717. cnss_set_pci_config_space(pci_priv, SAVE_PCI_CONFIG_SPACE);
  2718. pci_disable_device(pci_dev);
  2719. ret = pci_set_power_state(pci_dev, PCI_D3hot);
  2720. if (ret)
  2721. cnss_pr_err("Failed to set D3Hot, err = %d\n", ret);
  2722. skip_disable_pci:
  2723. if (cnss_set_pci_link(pci_priv, PCI_LINK_DOWN)) {
  2724. ret = -EAGAIN;
  2725. goto resume_mhi;
  2726. }
  2727. pci_priv->pci_link_state = PCI_LINK_DOWN;
  2728. return 0;
  2729. resume_mhi:
  2730. if (!pci_is_enabled(pci_dev))
  2731. if (pci_enable_device(pci_dev))
  2732. cnss_pr_err("Failed to enable PCI device\n");
  2733. if (pci_priv->saved_state)
  2734. cnss_set_pci_config_space(pci_priv, RESTORE_PCI_CONFIG_SPACE);
  2735. pci_set_master(pci_dev);
  2736. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2737. out:
  2738. return ret;
  2739. }
  2740. int cnss_pci_resume_bus(struct cnss_pci_data *pci_priv)
  2741. {
  2742. struct pci_dev *pci_dev = pci_priv->pci_dev;
  2743. int ret = 0;
  2744. if (pci_priv->pci_link_state == PCI_LINK_UP)
  2745. goto out;
  2746. if (cnss_set_pci_link(pci_priv, PCI_LINK_UP)) {
  2747. cnss_fatal_err("Failed to resume PCI link from suspend\n");
  2748. cnss_pci_link_down(&pci_dev->dev);
  2749. ret = -EAGAIN;
  2750. goto out;
  2751. }
  2752. pci_priv->pci_link_state = PCI_LINK_UP;
  2753. if (pci_priv->drv_connected_last)
  2754. goto skip_enable_pci;
  2755. ret = pci_enable_device(pci_dev);
  2756. if (ret) {
  2757. cnss_pr_err("Failed to enable PCI device, err = %d\n",
  2758. ret);
  2759. goto out;
  2760. }
  2761. if (pci_priv->saved_state)
  2762. cnss_set_pci_config_space(pci_priv,
  2763. RESTORE_PCI_CONFIG_SPACE);
  2764. pci_set_master(pci_dev);
  2765. skip_enable_pci:
  2766. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RESUME);
  2767. out:
  2768. return ret;
  2769. }
  2770. static int cnss_pci_suspend(struct device *dev)
  2771. {
  2772. int ret = 0;
  2773. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  2774. struct cnss_plat_data *plat_priv;
  2775. if (!pci_priv)
  2776. goto out;
  2777. plat_priv = pci_priv->plat_priv;
  2778. if (!plat_priv)
  2779. goto out;
  2780. if (!cnss_is_device_powered_on(plat_priv))
  2781. goto out;
  2782. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2783. pci_priv->drv_supported) {
  2784. pci_priv->drv_connected_last =
  2785. cnss_pci_get_drv_connected(pci_priv);
  2786. if (!pci_priv->drv_connected_last) {
  2787. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2788. ret = -EAGAIN;
  2789. goto out;
  2790. }
  2791. }
  2792. set_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2793. ret = cnss_pci_suspend_driver(pci_priv);
  2794. if (ret)
  2795. goto clear_flag;
  2796. if (!pci_priv->disable_pc) {
  2797. mutex_lock(&pci_priv->bus_lock);
  2798. ret = cnss_pci_suspend_bus(pci_priv);
  2799. mutex_unlock(&pci_priv->bus_lock);
  2800. if (ret)
  2801. goto resume_driver;
  2802. }
  2803. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  2804. return 0;
  2805. resume_driver:
  2806. cnss_pci_resume_driver(pci_priv);
  2807. clear_flag:
  2808. pci_priv->drv_connected_last = 0;
  2809. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2810. out:
  2811. return ret;
  2812. }
  2813. static int cnss_pci_resume(struct device *dev)
  2814. {
  2815. int ret = 0;
  2816. struct pci_dev *pci_dev = to_pci_dev(dev);
  2817. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2818. struct cnss_plat_data *plat_priv;
  2819. if (!pci_priv)
  2820. goto out;
  2821. plat_priv = pci_priv->plat_priv;
  2822. if (!plat_priv)
  2823. goto out;
  2824. if (pci_priv->pci_link_down_ind)
  2825. goto out;
  2826. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2827. goto out;
  2828. if (!pci_priv->disable_pc) {
  2829. ret = cnss_pci_resume_bus(pci_priv);
  2830. if (ret)
  2831. goto out;
  2832. }
  2833. ret = cnss_pci_resume_driver(pci_priv);
  2834. pci_priv->drv_connected_last = 0;
  2835. clear_bit(CNSS_IN_SUSPEND_RESUME, &plat_priv->driver_state);
  2836. out:
  2837. return ret;
  2838. }
  2839. static int cnss_pci_suspend_noirq(struct device *dev)
  2840. {
  2841. int ret = 0;
  2842. struct pci_dev *pci_dev = to_pci_dev(dev);
  2843. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2844. struct cnss_wlan_driver *driver_ops;
  2845. if (!pci_priv)
  2846. goto out;
  2847. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2848. goto out;
  2849. driver_ops = pci_priv->driver_ops;
  2850. if (driver_ops && driver_ops->suspend_noirq)
  2851. ret = driver_ops->suspend_noirq(pci_dev);
  2852. if (pci_priv->disable_pc && !pci_dev->state_saved &&
  2853. !pci_priv->plat_priv->use_pm_domain)
  2854. pci_save_state(pci_dev);
  2855. out:
  2856. return ret;
  2857. }
  2858. static int cnss_pci_resume_noirq(struct device *dev)
  2859. {
  2860. int ret = 0;
  2861. struct pci_dev *pci_dev = to_pci_dev(dev);
  2862. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2863. struct cnss_wlan_driver *driver_ops;
  2864. if (!pci_priv)
  2865. goto out;
  2866. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2867. goto out;
  2868. driver_ops = pci_priv->driver_ops;
  2869. if (driver_ops && driver_ops->resume_noirq &&
  2870. !pci_priv->pci_link_down_ind)
  2871. ret = driver_ops->resume_noirq(pci_dev);
  2872. out:
  2873. return ret;
  2874. }
  2875. static int cnss_pci_runtime_suspend(struct device *dev)
  2876. {
  2877. int ret = 0;
  2878. struct pci_dev *pci_dev = to_pci_dev(dev);
  2879. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2880. struct cnss_plat_data *plat_priv;
  2881. struct cnss_wlan_driver *driver_ops;
  2882. if (!pci_priv)
  2883. return -EAGAIN;
  2884. plat_priv = pci_priv->plat_priv;
  2885. if (!plat_priv)
  2886. return -EAGAIN;
  2887. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2888. return -EAGAIN;
  2889. if (pci_priv->pci_link_down_ind) {
  2890. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2891. return -EAGAIN;
  2892. }
  2893. if (!test_bit(DISABLE_DRV, &plat_priv->ctrl_params.quirks) &&
  2894. pci_priv->drv_supported) {
  2895. pci_priv->drv_connected_last =
  2896. cnss_pci_get_drv_connected(pci_priv);
  2897. if (!pci_priv->drv_connected_last) {
  2898. cnss_pr_dbg("Firmware does not support non-DRV suspend, reject\n");
  2899. return -EAGAIN;
  2900. }
  2901. }
  2902. cnss_pr_vdbg("Runtime suspend start\n");
  2903. driver_ops = pci_priv->driver_ops;
  2904. if (driver_ops && driver_ops->runtime_ops &&
  2905. driver_ops->runtime_ops->runtime_suspend)
  2906. ret = driver_ops->runtime_ops->runtime_suspend(pci_dev);
  2907. else
  2908. ret = cnss_auto_suspend(dev);
  2909. if (ret)
  2910. pci_priv->drv_connected_last = 0;
  2911. cnss_pr_vdbg("Runtime suspend status: %d\n", ret);
  2912. return ret;
  2913. }
  2914. static int cnss_pci_runtime_resume(struct device *dev)
  2915. {
  2916. int ret = 0;
  2917. struct pci_dev *pci_dev = to_pci_dev(dev);
  2918. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2919. struct cnss_wlan_driver *driver_ops;
  2920. if (!pci_priv)
  2921. return -EAGAIN;
  2922. if (!cnss_is_device_powered_on(pci_priv->plat_priv))
  2923. return -EAGAIN;
  2924. if (pci_priv->pci_link_down_ind) {
  2925. cnss_pr_dbg("PCI link down recovery is in progress!\n");
  2926. return -EAGAIN;
  2927. }
  2928. cnss_pr_vdbg("Runtime resume start\n");
  2929. driver_ops = pci_priv->driver_ops;
  2930. if (driver_ops && driver_ops->runtime_ops &&
  2931. driver_ops->runtime_ops->runtime_resume)
  2932. ret = driver_ops->runtime_ops->runtime_resume(pci_dev);
  2933. else
  2934. ret = cnss_auto_resume(dev);
  2935. if (!ret)
  2936. pci_priv->drv_connected_last = 0;
  2937. cnss_pr_vdbg("Runtime resume status: %d\n", ret);
  2938. return ret;
  2939. }
  2940. static int cnss_pci_runtime_idle(struct device *dev)
  2941. {
  2942. cnss_pr_vdbg("Runtime idle\n");
  2943. pm_request_autosuspend(dev);
  2944. return -EBUSY;
  2945. }
  2946. int cnss_wlan_pm_control(struct device *dev, bool vote)
  2947. {
  2948. struct pci_dev *pci_dev = to_pci_dev(dev);
  2949. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  2950. int ret = 0;
  2951. if (!pci_priv)
  2952. return -ENODEV;
  2953. ret = cnss_pci_disable_pc(pci_priv, vote);
  2954. if (ret)
  2955. return ret;
  2956. pci_priv->disable_pc = vote;
  2957. cnss_pr_dbg("%s PCIe power collapse\n", vote ? "disable" : "enable");
  2958. return 0;
  2959. }
  2960. EXPORT_SYMBOL(cnss_wlan_pm_control);
  2961. static void cnss_pci_pm_runtime_get_record(struct cnss_pci_data *pci_priv,
  2962. enum cnss_rtpm_id id)
  2963. {
  2964. if (id >= RTPM_ID_MAX)
  2965. return;
  2966. atomic_inc(&pci_priv->pm_stats.runtime_get);
  2967. atomic_inc(&pci_priv->pm_stats.runtime_get_id[id]);
  2968. pci_priv->pm_stats.runtime_get_timestamp_id[id] =
  2969. cnss_get_host_timestamp(pci_priv->plat_priv);
  2970. }
  2971. static void cnss_pci_pm_runtime_put_record(struct cnss_pci_data *pci_priv,
  2972. enum cnss_rtpm_id id)
  2973. {
  2974. if (id >= RTPM_ID_MAX)
  2975. return;
  2976. atomic_inc(&pci_priv->pm_stats.runtime_put);
  2977. atomic_inc(&pci_priv->pm_stats.runtime_put_id[id]);
  2978. pci_priv->pm_stats.runtime_put_timestamp_id[id] =
  2979. cnss_get_host_timestamp(pci_priv->plat_priv);
  2980. }
  2981. void cnss_pci_pm_runtime_show_usage_count(struct cnss_pci_data *pci_priv)
  2982. {
  2983. struct device *dev;
  2984. if (!pci_priv)
  2985. return;
  2986. dev = &pci_priv->pci_dev->dev;
  2987. cnss_pr_dbg("Runtime PM usage count: %d\n",
  2988. atomic_read(&dev->power.usage_count));
  2989. }
  2990. int cnss_pci_pm_request_resume(struct cnss_pci_data *pci_priv)
  2991. {
  2992. struct device *dev;
  2993. enum rpm_status status;
  2994. if (!pci_priv)
  2995. return -ENODEV;
  2996. dev = &pci_priv->pci_dev->dev;
  2997. status = dev->power.runtime_status;
  2998. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  2999. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3000. (void *)_RET_IP_);
  3001. return pm_request_resume(dev);
  3002. }
  3003. int cnss_pci_pm_runtime_resume(struct cnss_pci_data *pci_priv)
  3004. {
  3005. struct device *dev;
  3006. enum rpm_status status;
  3007. if (!pci_priv)
  3008. return -ENODEV;
  3009. dev = &pci_priv->pci_dev->dev;
  3010. status = dev->power.runtime_status;
  3011. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3012. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3013. (void *)_RET_IP_);
  3014. return pm_runtime_resume(dev);
  3015. }
  3016. int cnss_pci_pm_runtime_get(struct cnss_pci_data *pci_priv,
  3017. enum cnss_rtpm_id id)
  3018. {
  3019. struct device *dev;
  3020. enum rpm_status status;
  3021. if (!pci_priv)
  3022. return -ENODEV;
  3023. dev = &pci_priv->pci_dev->dev;
  3024. status = dev->power.runtime_status;
  3025. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3026. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3027. (void *)_RET_IP_);
  3028. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3029. return pm_runtime_get(dev);
  3030. }
  3031. int cnss_pci_pm_runtime_get_sync(struct cnss_pci_data *pci_priv,
  3032. enum cnss_rtpm_id id)
  3033. {
  3034. struct device *dev;
  3035. enum rpm_status status;
  3036. if (!pci_priv)
  3037. return -ENODEV;
  3038. dev = &pci_priv->pci_dev->dev;
  3039. status = dev->power.runtime_status;
  3040. if (status == RPM_SUSPENDING || status == RPM_SUSPENDED)
  3041. cnss_pr_vdbg("Runtime PM resume is requested by %ps\n",
  3042. (void *)_RET_IP_);
  3043. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3044. return pm_runtime_get_sync(dev);
  3045. }
  3046. void cnss_pci_pm_runtime_get_noresume(struct cnss_pci_data *pci_priv,
  3047. enum cnss_rtpm_id id)
  3048. {
  3049. if (!pci_priv)
  3050. return;
  3051. cnss_pci_pm_runtime_get_record(pci_priv, id);
  3052. pm_runtime_get_noresume(&pci_priv->pci_dev->dev);
  3053. }
  3054. int cnss_pci_pm_runtime_put_autosuspend(struct cnss_pci_data *pci_priv,
  3055. enum cnss_rtpm_id id)
  3056. {
  3057. struct device *dev;
  3058. if (!pci_priv)
  3059. return -ENODEV;
  3060. dev = &pci_priv->pci_dev->dev;
  3061. if (atomic_read(&dev->power.usage_count) == 0) {
  3062. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3063. return -EINVAL;
  3064. }
  3065. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3066. return pm_runtime_put_autosuspend(&pci_priv->pci_dev->dev);
  3067. }
  3068. void cnss_pci_pm_runtime_put_noidle(struct cnss_pci_data *pci_priv,
  3069. enum cnss_rtpm_id id)
  3070. {
  3071. struct device *dev;
  3072. if (!pci_priv)
  3073. return;
  3074. dev = &pci_priv->pci_dev->dev;
  3075. if (atomic_read(&dev->power.usage_count) == 0) {
  3076. cnss_pr_dbg("Ignore excessive runtime PM put operation\n");
  3077. return;
  3078. }
  3079. cnss_pci_pm_runtime_put_record(pci_priv, id);
  3080. pm_runtime_put_noidle(&pci_priv->pci_dev->dev);
  3081. }
  3082. void cnss_pci_pm_runtime_mark_last_busy(struct cnss_pci_data *pci_priv)
  3083. {
  3084. if (!pci_priv)
  3085. return;
  3086. pm_runtime_mark_last_busy(&pci_priv->pci_dev->dev);
  3087. }
  3088. int cnss_auto_suspend(struct device *dev)
  3089. {
  3090. int ret = 0;
  3091. struct pci_dev *pci_dev = to_pci_dev(dev);
  3092. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3093. struct cnss_plat_data *plat_priv;
  3094. if (!pci_priv)
  3095. return -ENODEV;
  3096. plat_priv = pci_priv->plat_priv;
  3097. if (!plat_priv)
  3098. return -ENODEV;
  3099. mutex_lock(&pci_priv->bus_lock);
  3100. if (!pci_priv->qmi_send_usage_count) {
  3101. ret = cnss_pci_suspend_bus(pci_priv);
  3102. if (ret) {
  3103. mutex_unlock(&pci_priv->bus_lock);
  3104. return ret;
  3105. }
  3106. }
  3107. cnss_pci_set_auto_suspended(pci_priv, 1);
  3108. mutex_unlock(&pci_priv->bus_lock);
  3109. cnss_pci_set_monitor_wake_intr(pci_priv, true);
  3110. /* For suspend temporarily set bandwidth vote to NONE and dont save in
  3111. * current_bw_vote as in resume path we should vote for last used
  3112. * bandwidth vote. Also ignore error if bw voting is not setup.
  3113. */
  3114. cnss_setup_bus_bandwidth(plat_priv, CNSS_BUS_WIDTH_NONE, false);
  3115. return 0;
  3116. }
  3117. EXPORT_SYMBOL(cnss_auto_suspend);
  3118. int cnss_auto_resume(struct device *dev)
  3119. {
  3120. int ret = 0;
  3121. struct pci_dev *pci_dev = to_pci_dev(dev);
  3122. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3123. struct cnss_plat_data *plat_priv;
  3124. if (!pci_priv)
  3125. return -ENODEV;
  3126. plat_priv = pci_priv->plat_priv;
  3127. if (!plat_priv)
  3128. return -ENODEV;
  3129. mutex_lock(&pci_priv->bus_lock);
  3130. ret = cnss_pci_resume_bus(pci_priv);
  3131. if (ret) {
  3132. mutex_unlock(&pci_priv->bus_lock);
  3133. return ret;
  3134. }
  3135. cnss_pci_set_auto_suspended(pci_priv, 0);
  3136. mutex_unlock(&pci_priv->bus_lock);
  3137. cnss_request_bus_bandwidth(dev, plat_priv->icc.current_bw_vote);
  3138. return 0;
  3139. }
  3140. EXPORT_SYMBOL(cnss_auto_resume);
  3141. int cnss_pci_force_wake_request_sync(struct device *dev, int timeout_us)
  3142. {
  3143. struct pci_dev *pci_dev = to_pci_dev(dev);
  3144. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3145. struct cnss_plat_data *plat_priv;
  3146. struct mhi_controller *mhi_ctrl;
  3147. if (!pci_priv)
  3148. return -ENODEV;
  3149. switch (pci_priv->device_id) {
  3150. case QCA6390_DEVICE_ID:
  3151. case QCA6490_DEVICE_ID:
  3152. case KIWI_DEVICE_ID:
  3153. break;
  3154. default:
  3155. return 0;
  3156. }
  3157. mhi_ctrl = pci_priv->mhi_ctrl;
  3158. if (!mhi_ctrl)
  3159. return -EINVAL;
  3160. plat_priv = pci_priv->plat_priv;
  3161. if (!plat_priv)
  3162. return -ENODEV;
  3163. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3164. return -EAGAIN;
  3165. if (timeout_us) {
  3166. /* Busy wait for timeout_us */
  3167. return cnss_mhi_device_get_sync_atomic(pci_priv,
  3168. timeout_us, false);
  3169. } else {
  3170. /* Sleep wait for mhi_ctrl->timeout_ms */
  3171. return mhi_device_get_sync(mhi_ctrl->mhi_dev);
  3172. }
  3173. }
  3174. EXPORT_SYMBOL(cnss_pci_force_wake_request_sync);
  3175. int cnss_pci_force_wake_request(struct device *dev)
  3176. {
  3177. struct pci_dev *pci_dev = to_pci_dev(dev);
  3178. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3179. struct cnss_plat_data *plat_priv;
  3180. struct mhi_controller *mhi_ctrl;
  3181. if (!pci_priv)
  3182. return -ENODEV;
  3183. switch (pci_priv->device_id) {
  3184. case QCA6390_DEVICE_ID:
  3185. case QCA6490_DEVICE_ID:
  3186. case KIWI_DEVICE_ID:
  3187. break;
  3188. default:
  3189. return 0;
  3190. }
  3191. mhi_ctrl = pci_priv->mhi_ctrl;
  3192. if (!mhi_ctrl)
  3193. return -EINVAL;
  3194. plat_priv = pci_priv->plat_priv;
  3195. if (!plat_priv)
  3196. return -ENODEV;
  3197. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3198. return -EAGAIN;
  3199. mhi_device_get(mhi_ctrl->mhi_dev);
  3200. return 0;
  3201. }
  3202. EXPORT_SYMBOL(cnss_pci_force_wake_request);
  3203. int cnss_pci_is_device_awake(struct device *dev)
  3204. {
  3205. struct pci_dev *pci_dev = to_pci_dev(dev);
  3206. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3207. struct mhi_controller *mhi_ctrl;
  3208. if (!pci_priv)
  3209. return -ENODEV;
  3210. switch (pci_priv->device_id) {
  3211. case QCA6390_DEVICE_ID:
  3212. case QCA6490_DEVICE_ID:
  3213. case KIWI_DEVICE_ID:
  3214. break;
  3215. default:
  3216. return 0;
  3217. }
  3218. mhi_ctrl = pci_priv->mhi_ctrl;
  3219. if (!mhi_ctrl)
  3220. return -EINVAL;
  3221. return (mhi_ctrl->dev_state == MHI_STATE_M0);
  3222. }
  3223. EXPORT_SYMBOL(cnss_pci_is_device_awake);
  3224. int cnss_pci_force_wake_release(struct device *dev)
  3225. {
  3226. struct pci_dev *pci_dev = to_pci_dev(dev);
  3227. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  3228. struct cnss_plat_data *plat_priv;
  3229. struct mhi_controller *mhi_ctrl;
  3230. if (!pci_priv)
  3231. return -ENODEV;
  3232. switch (pci_priv->device_id) {
  3233. case QCA6390_DEVICE_ID:
  3234. case QCA6490_DEVICE_ID:
  3235. case KIWI_DEVICE_ID:
  3236. break;
  3237. default:
  3238. return 0;
  3239. }
  3240. mhi_ctrl = pci_priv->mhi_ctrl;
  3241. if (!mhi_ctrl)
  3242. return -EINVAL;
  3243. plat_priv = pci_priv->plat_priv;
  3244. if (!plat_priv)
  3245. return -ENODEV;
  3246. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state))
  3247. return -EAGAIN;
  3248. mhi_device_put(mhi_ctrl->mhi_dev);
  3249. return 0;
  3250. }
  3251. EXPORT_SYMBOL(cnss_pci_force_wake_release);
  3252. int cnss_pci_qmi_send_get(struct cnss_pci_data *pci_priv)
  3253. {
  3254. int ret = 0;
  3255. if (!pci_priv)
  3256. return -ENODEV;
  3257. mutex_lock(&pci_priv->bus_lock);
  3258. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3259. !pci_priv->qmi_send_usage_count)
  3260. ret = cnss_pci_resume_bus(pci_priv);
  3261. pci_priv->qmi_send_usage_count++;
  3262. cnss_pr_buf("Increased QMI send usage count to %d\n",
  3263. pci_priv->qmi_send_usage_count);
  3264. mutex_unlock(&pci_priv->bus_lock);
  3265. return ret;
  3266. }
  3267. int cnss_pci_qmi_send_put(struct cnss_pci_data *pci_priv)
  3268. {
  3269. int ret = 0;
  3270. if (!pci_priv)
  3271. return -ENODEV;
  3272. mutex_lock(&pci_priv->bus_lock);
  3273. if (pci_priv->qmi_send_usage_count)
  3274. pci_priv->qmi_send_usage_count--;
  3275. cnss_pr_buf("Decreased QMI send usage count to %d\n",
  3276. pci_priv->qmi_send_usage_count);
  3277. if (cnss_pci_get_auto_suspended(pci_priv) &&
  3278. !pci_priv->qmi_send_usage_count &&
  3279. !cnss_pcie_is_device_down(pci_priv))
  3280. ret = cnss_pci_suspend_bus(pci_priv);
  3281. mutex_unlock(&pci_priv->bus_lock);
  3282. return ret;
  3283. }
  3284. int cnss_pci_alloc_fw_mem(struct cnss_pci_data *pci_priv)
  3285. {
  3286. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3287. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3288. struct device *dev = &pci_priv->pci_dev->dev;
  3289. int i;
  3290. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3291. if (!fw_mem[i].va && fw_mem[i].size) {
  3292. fw_mem[i].va =
  3293. dma_alloc_attrs(dev, fw_mem[i].size,
  3294. &fw_mem[i].pa, GFP_KERNEL,
  3295. fw_mem[i].attrs);
  3296. if (!fw_mem[i].va) {
  3297. cnss_pr_err("Failed to allocate memory for FW, size: 0x%zx, type: %u\n",
  3298. fw_mem[i].size, fw_mem[i].type);
  3299. return -ENOMEM;
  3300. }
  3301. }
  3302. }
  3303. return 0;
  3304. }
  3305. static void cnss_pci_free_fw_mem(struct cnss_pci_data *pci_priv)
  3306. {
  3307. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3308. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  3309. struct device *dev = &pci_priv->pci_dev->dev;
  3310. int i;
  3311. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  3312. if (fw_mem[i].va && fw_mem[i].size) {
  3313. cnss_pr_dbg("Freeing memory for FW, va: 0x%pK, pa: %pa, size: 0x%zx, type: %u\n",
  3314. fw_mem[i].va, &fw_mem[i].pa,
  3315. fw_mem[i].size, fw_mem[i].type);
  3316. dma_free_attrs(dev, fw_mem[i].size,
  3317. fw_mem[i].va, fw_mem[i].pa,
  3318. fw_mem[i].attrs);
  3319. fw_mem[i].va = NULL;
  3320. fw_mem[i].pa = 0;
  3321. fw_mem[i].size = 0;
  3322. fw_mem[i].type = 0;
  3323. }
  3324. }
  3325. plat_priv->fw_mem_seg_len = 0;
  3326. }
  3327. int cnss_pci_alloc_qdss_mem(struct cnss_pci_data *pci_priv)
  3328. {
  3329. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3330. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3331. int i, j;
  3332. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3333. if (!qdss_mem[i].va && qdss_mem[i].size) {
  3334. qdss_mem[i].va =
  3335. dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3336. qdss_mem[i].size,
  3337. &qdss_mem[i].pa,
  3338. GFP_KERNEL);
  3339. if (!qdss_mem[i].va) {
  3340. cnss_pr_err("Failed to allocate QDSS memory for FW, size: 0x%zx, type: %u, chuck-ID: %d\n",
  3341. qdss_mem[i].size,
  3342. qdss_mem[i].type, i);
  3343. break;
  3344. }
  3345. }
  3346. }
  3347. /* Best-effort allocation for QDSS trace */
  3348. if (i < plat_priv->qdss_mem_seg_len) {
  3349. for (j = i; j < plat_priv->qdss_mem_seg_len; j++) {
  3350. qdss_mem[j].type = 0;
  3351. qdss_mem[j].size = 0;
  3352. }
  3353. plat_priv->qdss_mem_seg_len = i;
  3354. }
  3355. return 0;
  3356. }
  3357. void cnss_pci_free_qdss_mem(struct cnss_pci_data *pci_priv)
  3358. {
  3359. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3360. struct cnss_fw_mem *qdss_mem = plat_priv->qdss_mem;
  3361. int i;
  3362. for (i = 0; i < plat_priv->qdss_mem_seg_len; i++) {
  3363. if (qdss_mem[i].va && qdss_mem[i].size) {
  3364. cnss_pr_dbg("Freeing memory for QDSS: pa: %pa, size: 0x%zx, type: %u\n",
  3365. &qdss_mem[i].pa, qdss_mem[i].size,
  3366. qdss_mem[i].type);
  3367. dma_free_coherent(&pci_priv->pci_dev->dev,
  3368. qdss_mem[i].size, qdss_mem[i].va,
  3369. qdss_mem[i].pa);
  3370. qdss_mem[i].va = NULL;
  3371. qdss_mem[i].pa = 0;
  3372. qdss_mem[i].size = 0;
  3373. qdss_mem[i].type = 0;
  3374. }
  3375. }
  3376. plat_priv->qdss_mem_seg_len = 0;
  3377. }
  3378. int cnss_pci_load_m3(struct cnss_pci_data *pci_priv)
  3379. {
  3380. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3381. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3382. char filename[MAX_FIRMWARE_NAME_LEN];
  3383. char *phy_filename = DEFAULT_PHY_UCODE_FILE_NAME;
  3384. const struct firmware *fw_entry;
  3385. int ret = 0;
  3386. /* Use forward compatibility here since for any recent device
  3387. * it should use DEFAULT_PHY_UCODE_FILE_NAME.
  3388. */
  3389. switch (pci_priv->device_id) {
  3390. case QCA6174_DEVICE_ID:
  3391. cnss_pr_err("Invalid device ID (0x%x) to load phy image\n",
  3392. pci_priv->device_id);
  3393. return -EINVAL;
  3394. case QCA6290_DEVICE_ID:
  3395. case QCA6390_DEVICE_ID:
  3396. case QCA6490_DEVICE_ID:
  3397. phy_filename = DEFAULT_PHY_M3_FILE_NAME;
  3398. break;
  3399. case KIWI_DEVICE_ID:
  3400. switch (plat_priv->device_version.major_version) {
  3401. case FW_V2_NUMBER:
  3402. phy_filename = PHY_UCODE_V2_FILE_NAME;
  3403. break;
  3404. default:
  3405. break;
  3406. }
  3407. break;
  3408. default:
  3409. break;
  3410. }
  3411. if (!m3_mem->va && !m3_mem->size) {
  3412. cnss_pci_add_fw_prefix_name(pci_priv, filename,
  3413. phy_filename);
  3414. ret = firmware_request_nowarn(&fw_entry, filename,
  3415. &pci_priv->pci_dev->dev);
  3416. if (ret) {
  3417. cnss_pr_err("Failed to load M3 image: %s\n", filename);
  3418. return ret;
  3419. }
  3420. m3_mem->va = dma_alloc_coherent(&pci_priv->pci_dev->dev,
  3421. fw_entry->size, &m3_mem->pa,
  3422. GFP_KERNEL);
  3423. if (!m3_mem->va) {
  3424. cnss_pr_err("Failed to allocate memory for M3, size: 0x%zx\n",
  3425. fw_entry->size);
  3426. release_firmware(fw_entry);
  3427. return -ENOMEM;
  3428. }
  3429. memcpy(m3_mem->va, fw_entry->data, fw_entry->size);
  3430. m3_mem->size = fw_entry->size;
  3431. release_firmware(fw_entry);
  3432. }
  3433. return 0;
  3434. }
  3435. static void cnss_pci_free_m3_mem(struct cnss_pci_data *pci_priv)
  3436. {
  3437. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3438. struct cnss_fw_mem *m3_mem = &plat_priv->m3_mem;
  3439. if (m3_mem->va && m3_mem->size) {
  3440. cnss_pr_dbg("Freeing memory for M3, va: 0x%pK, pa: %pa, size: 0x%zx\n",
  3441. m3_mem->va, &m3_mem->pa, m3_mem->size);
  3442. dma_free_coherent(&pci_priv->pci_dev->dev, m3_mem->size,
  3443. m3_mem->va, m3_mem->pa);
  3444. }
  3445. m3_mem->va = NULL;
  3446. m3_mem->pa = 0;
  3447. m3_mem->size = 0;
  3448. }
  3449. void cnss_pci_fw_boot_timeout_hdlr(struct cnss_pci_data *pci_priv)
  3450. {
  3451. struct cnss_plat_data *plat_priv;
  3452. if (!pci_priv)
  3453. return;
  3454. cnss_fatal_err("Timeout waiting for FW ready indication\n");
  3455. plat_priv = pci_priv->plat_priv;
  3456. if (!plat_priv)
  3457. return;
  3458. if (test_bit(CNSS_IN_COLD_BOOT_CAL, &plat_priv->driver_state)) {
  3459. cnss_pr_dbg("Ignore FW ready timeout for calibration mode\n");
  3460. return;
  3461. }
  3462. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3463. CNSS_REASON_TIMEOUT);
  3464. }
  3465. static void cnss_pci_deinit_smmu(struct cnss_pci_data *pci_priv)
  3466. {
  3467. pci_priv->iommu_domain = NULL;
  3468. }
  3469. int cnss_pci_get_iova(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3470. {
  3471. if (!pci_priv)
  3472. return -ENODEV;
  3473. if (!pci_priv->smmu_iova_len)
  3474. return -EINVAL;
  3475. *addr = pci_priv->smmu_iova_start;
  3476. *size = pci_priv->smmu_iova_len;
  3477. return 0;
  3478. }
  3479. int cnss_pci_get_iova_ipa(struct cnss_pci_data *pci_priv, u64 *addr, u64 *size)
  3480. {
  3481. if (!pci_priv)
  3482. return -ENODEV;
  3483. if (!pci_priv->smmu_iova_ipa_len)
  3484. return -EINVAL;
  3485. *addr = pci_priv->smmu_iova_ipa_start;
  3486. *size = pci_priv->smmu_iova_ipa_len;
  3487. return 0;
  3488. }
  3489. struct iommu_domain *cnss_smmu_get_domain(struct device *dev)
  3490. {
  3491. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3492. if (!pci_priv)
  3493. return NULL;
  3494. return pci_priv->iommu_domain;
  3495. }
  3496. EXPORT_SYMBOL(cnss_smmu_get_domain);
  3497. int cnss_smmu_map(struct device *dev,
  3498. phys_addr_t paddr, uint32_t *iova_addr, size_t size)
  3499. {
  3500. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3501. struct cnss_plat_data *plat_priv;
  3502. unsigned long iova;
  3503. size_t len;
  3504. int ret = 0;
  3505. int flag = IOMMU_READ | IOMMU_WRITE;
  3506. struct pci_dev *root_port;
  3507. struct device_node *root_of_node;
  3508. bool dma_coherent = false;
  3509. if (!pci_priv)
  3510. return -ENODEV;
  3511. if (!iova_addr) {
  3512. cnss_pr_err("iova_addr is NULL, paddr %pa, size %zu\n",
  3513. &paddr, size);
  3514. return -EINVAL;
  3515. }
  3516. plat_priv = pci_priv->plat_priv;
  3517. len = roundup(size + paddr - rounddown(paddr, PAGE_SIZE), PAGE_SIZE);
  3518. iova = roundup(pci_priv->smmu_iova_ipa_current, PAGE_SIZE);
  3519. if (pci_priv->iommu_geometry &&
  3520. iova >= pci_priv->smmu_iova_ipa_start +
  3521. pci_priv->smmu_iova_ipa_len) {
  3522. cnss_pr_err("No IOVA space to map, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3523. iova,
  3524. &pci_priv->smmu_iova_ipa_start,
  3525. pci_priv->smmu_iova_ipa_len);
  3526. return -ENOMEM;
  3527. }
  3528. if (!test_bit(DISABLE_IO_COHERENCY,
  3529. &plat_priv->ctrl_params.quirks)) {
  3530. root_port = pcie_find_root_port(pci_priv->pci_dev);
  3531. if (!root_port) {
  3532. cnss_pr_err("Root port is null, so dma_coherent is disabled\n");
  3533. } else {
  3534. root_of_node = root_port->dev.of_node;
  3535. if (root_of_node && root_of_node->parent) {
  3536. dma_coherent =
  3537. of_property_read_bool(root_of_node->parent,
  3538. "dma-coherent");
  3539. cnss_pr_dbg("dma-coherent is %s\n",
  3540. dma_coherent ? "enabled" : "disabled");
  3541. if (dma_coherent)
  3542. flag |= IOMMU_CACHE;
  3543. }
  3544. }
  3545. }
  3546. cnss_pr_dbg("IOMMU map: iova %lx, len %zu\n", iova, len);
  3547. ret = iommu_map(pci_priv->iommu_domain, iova,
  3548. rounddown(paddr, PAGE_SIZE), len, flag);
  3549. if (ret) {
  3550. cnss_pr_err("PA to IOVA mapping failed, ret %d\n", ret);
  3551. return ret;
  3552. }
  3553. pci_priv->smmu_iova_ipa_current = iova + len;
  3554. *iova_addr = (uint32_t)(iova + paddr - rounddown(paddr, PAGE_SIZE));
  3555. cnss_pr_dbg("IOMMU map: iova_addr %lx\n", *iova_addr);
  3556. return 0;
  3557. }
  3558. EXPORT_SYMBOL(cnss_smmu_map);
  3559. int cnss_smmu_unmap(struct device *dev, uint32_t iova_addr, size_t size)
  3560. {
  3561. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3562. unsigned long iova;
  3563. size_t unmapped;
  3564. size_t len;
  3565. if (!pci_priv)
  3566. return -ENODEV;
  3567. iova = rounddown(iova_addr, PAGE_SIZE);
  3568. len = roundup(size + iova_addr - iova, PAGE_SIZE);
  3569. if (iova >= pci_priv->smmu_iova_ipa_start +
  3570. pci_priv->smmu_iova_ipa_len) {
  3571. cnss_pr_err("Out of IOVA space to unmap, iova %lx, smmu_iova_ipa_start %pad, smmu_iova_ipa_len %zu\n",
  3572. iova,
  3573. &pci_priv->smmu_iova_ipa_start,
  3574. pci_priv->smmu_iova_ipa_len);
  3575. return -ENOMEM;
  3576. }
  3577. cnss_pr_dbg("IOMMU unmap: iova %lx, len %zu\n", iova, len);
  3578. unmapped = iommu_unmap(pci_priv->iommu_domain, iova, len);
  3579. if (unmapped != len) {
  3580. cnss_pr_err("IOMMU unmap failed, unmapped = %zu, requested = %zu\n",
  3581. unmapped, len);
  3582. return -EINVAL;
  3583. }
  3584. pci_priv->smmu_iova_ipa_current = iova;
  3585. return 0;
  3586. }
  3587. EXPORT_SYMBOL(cnss_smmu_unmap);
  3588. int cnss_get_soc_info(struct device *dev, struct cnss_soc_info *info)
  3589. {
  3590. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3591. struct cnss_plat_data *plat_priv;
  3592. if (!pci_priv)
  3593. return -ENODEV;
  3594. plat_priv = pci_priv->plat_priv;
  3595. if (!plat_priv)
  3596. return -ENODEV;
  3597. info->va = pci_priv->bar;
  3598. info->pa = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  3599. info->chip_id = plat_priv->chip_info.chip_id;
  3600. info->chip_family = plat_priv->chip_info.chip_family;
  3601. info->board_id = plat_priv->board_info.board_id;
  3602. info->soc_id = plat_priv->soc_info.soc_id;
  3603. info->fw_version = plat_priv->fw_version_info.fw_version;
  3604. strlcpy(info->fw_build_timestamp,
  3605. plat_priv->fw_version_info.fw_build_timestamp,
  3606. sizeof(info->fw_build_timestamp));
  3607. memcpy(&info->device_version, &plat_priv->device_version,
  3608. sizeof(info->device_version));
  3609. memcpy(&info->dev_mem_info, &plat_priv->dev_mem_info,
  3610. sizeof(info->dev_mem_info));
  3611. return 0;
  3612. }
  3613. EXPORT_SYMBOL(cnss_get_soc_info);
  3614. static int cnss_pci_enable_msi(struct cnss_pci_data *pci_priv)
  3615. {
  3616. int ret = 0;
  3617. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3618. int num_vectors;
  3619. struct cnss_msi_config *msi_config;
  3620. struct msi_desc *msi_desc;
  3621. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3622. return 0;
  3623. ret = cnss_pci_get_msi_assignment(pci_priv);
  3624. if (ret) {
  3625. cnss_pr_err("Failed to get MSI assignment, err = %d\n", ret);
  3626. goto out;
  3627. }
  3628. msi_config = pci_priv->msi_config;
  3629. if (!msi_config) {
  3630. cnss_pr_err("msi_config is NULL!\n");
  3631. ret = -EINVAL;
  3632. goto out;
  3633. }
  3634. num_vectors = pci_alloc_irq_vectors(pci_dev,
  3635. msi_config->total_vectors,
  3636. msi_config->total_vectors,
  3637. PCI_IRQ_MSI);
  3638. if (num_vectors != msi_config->total_vectors) {
  3639. cnss_pr_err("Failed to get enough MSI vectors (%d), available vectors = %d",
  3640. msi_config->total_vectors, num_vectors);
  3641. if (num_vectors >= 0)
  3642. ret = -EINVAL;
  3643. goto reset_msi_config;
  3644. }
  3645. msi_desc = irq_get_msi_desc(pci_dev->irq);
  3646. if (!msi_desc) {
  3647. cnss_pr_err("msi_desc is NULL!\n");
  3648. ret = -EINVAL;
  3649. goto free_msi_vector;
  3650. }
  3651. pci_priv->msi_ep_base_data = msi_desc->msg.data;
  3652. cnss_pr_dbg("MSI base data is %d\n", pci_priv->msi_ep_base_data);
  3653. return 0;
  3654. free_msi_vector:
  3655. pci_free_irq_vectors(pci_priv->pci_dev);
  3656. reset_msi_config:
  3657. pci_priv->msi_config = NULL;
  3658. out:
  3659. return ret;
  3660. }
  3661. static void cnss_pci_disable_msi(struct cnss_pci_data *pci_priv)
  3662. {
  3663. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  3664. return;
  3665. pci_free_irq_vectors(pci_priv->pci_dev);
  3666. }
  3667. int cnss_get_user_msi_assignment(struct device *dev, char *user_name,
  3668. int *num_vectors, u32 *user_base_data,
  3669. u32 *base_vector)
  3670. {
  3671. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(to_pci_dev(dev));
  3672. struct cnss_msi_config *msi_config;
  3673. int idx;
  3674. if (!pci_priv)
  3675. return -ENODEV;
  3676. msi_config = pci_priv->msi_config;
  3677. if (!msi_config) {
  3678. cnss_pr_err("MSI is not supported.\n");
  3679. return -EINVAL;
  3680. }
  3681. for (idx = 0; idx < msi_config->total_users; idx++) {
  3682. if (strcmp(user_name, msi_config->users[idx].name) == 0) {
  3683. *num_vectors = msi_config->users[idx].num_vectors;
  3684. *user_base_data = msi_config->users[idx].base_vector
  3685. + pci_priv->msi_ep_base_data;
  3686. *base_vector = msi_config->users[idx].base_vector;
  3687. cnss_pr_dbg("Assign MSI to user: %s, num_vectors: %d, user_base_data: %u, base_vector: %u\n",
  3688. user_name, *num_vectors, *user_base_data,
  3689. *base_vector);
  3690. return 0;
  3691. }
  3692. }
  3693. cnss_pr_err("Failed to find MSI assignment for %s!\n", user_name);
  3694. return -EINVAL;
  3695. }
  3696. EXPORT_SYMBOL(cnss_get_user_msi_assignment);
  3697. int cnss_get_msi_irq(struct device *dev, unsigned int vector)
  3698. {
  3699. struct pci_dev *pci_dev = to_pci_dev(dev);
  3700. int irq_num;
  3701. irq_num = pci_irq_vector(pci_dev, vector);
  3702. cnss_pr_dbg("Get IRQ number %d for vector index %d\n", irq_num, vector);
  3703. return irq_num;
  3704. }
  3705. EXPORT_SYMBOL(cnss_get_msi_irq);
  3706. void cnss_get_msi_address(struct device *dev, u32 *msi_addr_low,
  3707. u32 *msi_addr_high)
  3708. {
  3709. struct pci_dev *pci_dev = to_pci_dev(dev);
  3710. u16 control;
  3711. pci_read_config_word(pci_dev, pci_dev->msi_cap + PCI_MSI_FLAGS,
  3712. &control);
  3713. pci_read_config_dword(pci_dev, pci_dev->msi_cap + PCI_MSI_ADDRESS_LO,
  3714. msi_addr_low);
  3715. /* Return MSI high address only when device supports 64-bit MSI */
  3716. if (control & PCI_MSI_FLAGS_64BIT)
  3717. pci_read_config_dword(pci_dev,
  3718. pci_dev->msi_cap + PCI_MSI_ADDRESS_HI,
  3719. msi_addr_high);
  3720. else
  3721. *msi_addr_high = 0;
  3722. cnss_pr_dbg("Get MSI low addr = 0x%x, high addr = 0x%x\n",
  3723. *msi_addr_low, *msi_addr_high);
  3724. }
  3725. EXPORT_SYMBOL(cnss_get_msi_address);
  3726. u32 cnss_pci_get_wake_msi(struct cnss_pci_data *pci_priv)
  3727. {
  3728. int ret, num_vectors;
  3729. u32 user_base_data, base_vector;
  3730. if (!pci_priv)
  3731. return -ENODEV;
  3732. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  3733. WAKE_MSI_NAME, &num_vectors,
  3734. &user_base_data, &base_vector);
  3735. if (ret) {
  3736. cnss_pr_err("WAKE MSI is not valid\n");
  3737. return 0;
  3738. }
  3739. return user_base_data;
  3740. }
  3741. static int cnss_pci_enable_bus(struct cnss_pci_data *pci_priv)
  3742. {
  3743. int ret = 0;
  3744. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3745. u16 device_id;
  3746. pci_read_config_word(pci_dev, PCI_DEVICE_ID, &device_id);
  3747. if (device_id != pci_priv->pci_device_id->device) {
  3748. cnss_pr_err("PCI device ID mismatch, config ID: 0x%x, probe ID: 0x%x\n",
  3749. device_id, pci_priv->pci_device_id->device);
  3750. ret = -EIO;
  3751. goto out;
  3752. }
  3753. ret = pci_assign_resource(pci_dev, PCI_BAR_NUM);
  3754. if (ret) {
  3755. pr_err("Failed to assign PCI resource, err = %d\n", ret);
  3756. goto out;
  3757. }
  3758. ret = pci_enable_device(pci_dev);
  3759. if (ret) {
  3760. cnss_pr_err("Failed to enable PCI device, err = %d\n", ret);
  3761. goto out;
  3762. }
  3763. ret = pci_request_region(pci_dev, PCI_BAR_NUM, "cnss");
  3764. if (ret) {
  3765. cnss_pr_err("Failed to request PCI region, err = %d\n", ret);
  3766. goto disable_device;
  3767. }
  3768. switch (device_id) {
  3769. case QCA6174_DEVICE_ID:
  3770. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3771. break;
  3772. case QCA6390_DEVICE_ID:
  3773. case QCA6490_DEVICE_ID:
  3774. case KIWI_DEVICE_ID:
  3775. pci_priv->dma_bit_mask = PCI_DMA_MASK_36_BIT;
  3776. break;
  3777. default:
  3778. pci_priv->dma_bit_mask = PCI_DMA_MASK_32_BIT;
  3779. break;
  3780. }
  3781. cnss_pr_dbg("Set PCI DMA MASK (0x%llx)\n", pci_priv->dma_bit_mask);
  3782. ret = pci_set_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3783. if (ret) {
  3784. cnss_pr_err("Failed to set PCI DMA mask, err = %d\n", ret);
  3785. goto release_region;
  3786. }
  3787. ret = pci_set_consistent_dma_mask(pci_dev, pci_priv->dma_bit_mask);
  3788. if (ret) {
  3789. cnss_pr_err("Failed to set PCI consistent DMA mask, err = %d\n",
  3790. ret);
  3791. goto release_region;
  3792. }
  3793. pci_priv->bar = pci_iomap(pci_dev, PCI_BAR_NUM, 0);
  3794. if (!pci_priv->bar) {
  3795. cnss_pr_err("Failed to do PCI IO map!\n");
  3796. ret = -EIO;
  3797. goto release_region;
  3798. }
  3799. /* Save default config space without BME enabled */
  3800. pci_save_state(pci_dev);
  3801. pci_priv->default_state = pci_store_saved_state(pci_dev);
  3802. pci_set_master(pci_dev);
  3803. return 0;
  3804. release_region:
  3805. pci_release_region(pci_dev, PCI_BAR_NUM);
  3806. disable_device:
  3807. pci_disable_device(pci_dev);
  3808. out:
  3809. return ret;
  3810. }
  3811. static void cnss_pci_disable_bus(struct cnss_pci_data *pci_priv)
  3812. {
  3813. struct pci_dev *pci_dev = pci_priv->pci_dev;
  3814. pci_clear_master(pci_dev);
  3815. pci_load_and_free_saved_state(pci_dev, &pci_priv->saved_state);
  3816. pci_load_and_free_saved_state(pci_dev, &pci_priv->default_state);
  3817. if (pci_priv->bar) {
  3818. pci_iounmap(pci_dev, pci_priv->bar);
  3819. pci_priv->bar = NULL;
  3820. }
  3821. pci_release_region(pci_dev, PCI_BAR_NUM);
  3822. if (pci_is_enabled(pci_dev))
  3823. pci_disable_device(pci_dev);
  3824. }
  3825. static void cnss_pci_dump_qdss_reg(struct cnss_pci_data *pci_priv)
  3826. {
  3827. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3828. int i, array_size = ARRAY_SIZE(qdss_csr) - 1;
  3829. gfp_t gfp = GFP_KERNEL;
  3830. u32 reg_offset;
  3831. if (in_interrupt() || irqs_disabled())
  3832. gfp = GFP_ATOMIC;
  3833. if (!plat_priv->qdss_reg) {
  3834. plat_priv->qdss_reg = devm_kzalloc(&pci_priv->pci_dev->dev,
  3835. sizeof(*plat_priv->qdss_reg)
  3836. * array_size, gfp);
  3837. if (!plat_priv->qdss_reg)
  3838. return;
  3839. }
  3840. cnss_pr_dbg("Start to dump qdss registers\n");
  3841. for (i = 0; qdss_csr[i].name; i++) {
  3842. reg_offset = QDSS_APB_DEC_CSR_BASE + qdss_csr[i].offset;
  3843. if (cnss_pci_reg_read(pci_priv, reg_offset,
  3844. &plat_priv->qdss_reg[i]))
  3845. return;
  3846. cnss_pr_dbg("%s[0x%x] = 0x%x\n", qdss_csr[i].name, reg_offset,
  3847. plat_priv->qdss_reg[i]);
  3848. }
  3849. }
  3850. static void cnss_pci_dump_ce_reg(struct cnss_pci_data *pci_priv,
  3851. enum cnss_ce_index ce)
  3852. {
  3853. int i;
  3854. u32 ce_base = ce * CE_REG_INTERVAL;
  3855. u32 reg_offset, src_ring_base, dst_ring_base, cmn_base, val;
  3856. switch (pci_priv->device_id) {
  3857. case QCA6390_DEVICE_ID:
  3858. src_ring_base = QCA6390_CE_SRC_RING_REG_BASE;
  3859. dst_ring_base = QCA6390_CE_DST_RING_REG_BASE;
  3860. cmn_base = QCA6390_CE_COMMON_REG_BASE;
  3861. break;
  3862. case QCA6490_DEVICE_ID:
  3863. src_ring_base = QCA6490_CE_SRC_RING_REG_BASE;
  3864. dst_ring_base = QCA6490_CE_DST_RING_REG_BASE;
  3865. cmn_base = QCA6490_CE_COMMON_REG_BASE;
  3866. break;
  3867. default:
  3868. return;
  3869. }
  3870. switch (ce) {
  3871. case CNSS_CE_09:
  3872. case CNSS_CE_10:
  3873. for (i = 0; ce_src[i].name; i++) {
  3874. reg_offset = src_ring_base + ce_base + ce_src[i].offset;
  3875. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3876. return;
  3877. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3878. ce, ce_src[i].name, reg_offset, val);
  3879. }
  3880. for (i = 0; ce_dst[i].name; i++) {
  3881. reg_offset = dst_ring_base + ce_base + ce_dst[i].offset;
  3882. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3883. return;
  3884. cnss_pr_dbg("CE_%02d_%s[0x%x] = 0x%x\n",
  3885. ce, ce_dst[i].name, reg_offset, val);
  3886. }
  3887. break;
  3888. case CNSS_CE_COMMON:
  3889. for (i = 0; ce_cmn[i].name; i++) {
  3890. reg_offset = cmn_base + ce_cmn[i].offset;
  3891. if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
  3892. return;
  3893. cnss_pr_dbg("CE_COMMON_%s[0x%x] = 0x%x\n",
  3894. ce_cmn[i].name, reg_offset, val);
  3895. }
  3896. break;
  3897. default:
  3898. cnss_pr_err("Unsupported CE[%d] registers dump\n", ce);
  3899. }
  3900. }
  3901. static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
  3902. {
  3903. if (cnss_pci_check_link_status(pci_priv))
  3904. return;
  3905. cnss_pr_dbg("Start to dump debug registers\n");
  3906. cnss_mhi_debug_reg_dump(pci_priv);
  3907. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3908. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
  3909. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
  3910. cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_10);
  3911. }
  3912. static int cnss_pci_assert_host_sol(struct cnss_pci_data *pci_priv)
  3913. {
  3914. if (cnss_get_host_sol_value(pci_priv->plat_priv))
  3915. return -EINVAL;
  3916. cnss_pr_dbg("Assert host SOL GPIO to retry RDDM, expecting link down\n");
  3917. cnss_set_host_sol_value(pci_priv->plat_priv, 1);
  3918. return 0;
  3919. }
  3920. int cnss_pci_force_fw_assert_hdlr(struct cnss_pci_data *pci_priv)
  3921. {
  3922. int ret;
  3923. struct cnss_plat_data *plat_priv;
  3924. if (!pci_priv)
  3925. return -ENODEV;
  3926. plat_priv = pci_priv->plat_priv;
  3927. if (!plat_priv)
  3928. return -ENODEV;
  3929. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  3930. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state))
  3931. return -EINVAL;
  3932. cnss_auto_resume(&pci_priv->pci_dev->dev);
  3933. if (!cnss_pci_check_link_status(pci_priv))
  3934. cnss_mhi_debug_reg_dump(pci_priv);
  3935. cnss_pci_soc_scratch_reg_dump(pci_priv);
  3936. cnss_pci_dump_misc_reg(pci_priv);
  3937. cnss_pci_dump_shadow_reg(pci_priv);
  3938. /* If link is still down here, directly trigger link down recovery */
  3939. ret = cnss_pci_check_link_status(pci_priv);
  3940. if (ret) {
  3941. cnss_pci_link_down(&pci_priv->pci_dev->dev);
  3942. return 0;
  3943. }
  3944. ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_TRIGGER_RDDM);
  3945. if (ret) {
  3946. if (!test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state) ||
  3947. test_bit(CNSS_MHI_POWERING_OFF, &pci_priv->mhi_state)) {
  3948. cnss_pr_dbg("MHI is not powered on, ignore RDDM failure\n");
  3949. return 0;
  3950. }
  3951. cnss_fatal_err("Failed to trigger RDDM, err = %d\n", ret);
  3952. if (!cnss_pci_assert_host_sol(pci_priv))
  3953. return 0;
  3954. cnss_pci_dump_debug_reg(pci_priv);
  3955. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  3956. CNSS_REASON_DEFAULT);
  3957. return ret;
  3958. }
  3959. if (!test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state)) {
  3960. mod_timer(&pci_priv->dev_rddm_timer,
  3961. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  3962. }
  3963. return 0;
  3964. }
  3965. static void cnss_pci_add_dump_seg(struct cnss_pci_data *pci_priv,
  3966. struct cnss_dump_seg *dump_seg,
  3967. enum cnss_fw_dump_type type, int seg_no,
  3968. void *va, dma_addr_t dma, size_t size)
  3969. {
  3970. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3971. struct device *dev = &pci_priv->pci_dev->dev;
  3972. phys_addr_t pa;
  3973. dump_seg->address = dma;
  3974. dump_seg->v_address = va;
  3975. dump_seg->size = size;
  3976. dump_seg->type = type;
  3977. cnss_pr_dbg("Seg: %x, va: %pK, dma: %pa, size: 0x%zx\n",
  3978. seg_no, va, &dma, size);
  3979. if (cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS))
  3980. return;
  3981. cnss_minidump_add_region(plat_priv, type, seg_no, va, pa, size);
  3982. }
  3983. static void cnss_pci_remove_dump_seg(struct cnss_pci_data *pci_priv,
  3984. struct cnss_dump_seg *dump_seg,
  3985. enum cnss_fw_dump_type type, int seg_no,
  3986. void *va, dma_addr_t dma, size_t size)
  3987. {
  3988. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  3989. struct device *dev = &pci_priv->pci_dev->dev;
  3990. phys_addr_t pa;
  3991. cnss_va_to_pa(dev, size, va, dma, &pa, DMA_ATTR_FORCE_CONTIGUOUS);
  3992. cnss_minidump_remove_region(plat_priv, type, seg_no, va, pa, size);
  3993. }
  3994. int cnss_pci_call_driver_uevent(struct cnss_pci_data *pci_priv,
  3995. enum cnss_driver_status status, void *data)
  3996. {
  3997. struct cnss_uevent_data uevent_data;
  3998. struct cnss_wlan_driver *driver_ops;
  3999. driver_ops = pci_priv->driver_ops;
  4000. if (!driver_ops || !driver_ops->update_event) {
  4001. cnss_pr_dbg("Hang event driver ops is NULL\n");
  4002. return -EINVAL;
  4003. }
  4004. cnss_pr_dbg("Calling driver uevent: %d\n", status);
  4005. uevent_data.status = status;
  4006. uevent_data.data = data;
  4007. return driver_ops->update_event(pci_priv->pci_dev, &uevent_data);
  4008. }
  4009. static void cnss_pci_send_hang_event(struct cnss_pci_data *pci_priv)
  4010. {
  4011. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4012. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4013. struct cnss_hang_event hang_event;
  4014. void *hang_data_va = NULL;
  4015. u64 offset = 0;
  4016. u16 length = 0;
  4017. int i = 0;
  4018. if (!fw_mem || !plat_priv->fw_mem_seg_len)
  4019. return;
  4020. memset(&hang_event, 0, sizeof(hang_event));
  4021. switch (pci_priv->device_id) {
  4022. case QCA6390_DEVICE_ID:
  4023. offset = HST_HANG_DATA_OFFSET;
  4024. length = HANG_DATA_LENGTH;
  4025. break;
  4026. case QCA6490_DEVICE_ID:
  4027. /* Fallback to hard-coded values if hang event params not
  4028. * present in QMI. Once all the firmware branches have the
  4029. * fix to send params over QMI, this can be removed.
  4030. */
  4031. if (plat_priv->hang_event_data_len) {
  4032. offset = plat_priv->hang_data_addr_offset;
  4033. length = plat_priv->hang_event_data_len;
  4034. } else {
  4035. offset = HSP_HANG_DATA_OFFSET;
  4036. length = HANG_DATA_LENGTH;
  4037. }
  4038. break;
  4039. case KIWI_DEVICE_ID:
  4040. offset = plat_priv->hang_data_addr_offset;
  4041. length = plat_priv->hang_event_data_len;
  4042. break;
  4043. default:
  4044. cnss_pr_err("Skip Hang Event Data as unsupported Device ID received: %d\n",
  4045. pci_priv->device_id);
  4046. return;
  4047. }
  4048. for (i = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4049. if (fw_mem[i].type == QMI_WLFW_MEM_TYPE_DDR_V01 &&
  4050. fw_mem[i].va) {
  4051. /* The offset must be < (fw_mem size- hangdata length) */
  4052. if (!(offset <= fw_mem[i].size - length))
  4053. goto exit;
  4054. hang_data_va = fw_mem[i].va + offset;
  4055. hang_event.hang_event_data = kmemdup(hang_data_va,
  4056. length,
  4057. GFP_ATOMIC);
  4058. if (!hang_event.hang_event_data) {
  4059. cnss_pr_dbg("Hang data memory alloc failed\n");
  4060. return;
  4061. }
  4062. hang_event.hang_event_data_len = length;
  4063. break;
  4064. }
  4065. }
  4066. cnss_pci_call_driver_uevent(pci_priv, CNSS_HANG_EVENT, &hang_event);
  4067. kfree(hang_event.hang_event_data);
  4068. hang_event.hang_event_data = NULL;
  4069. return;
  4070. exit:
  4071. cnss_pr_dbg("Invalid hang event params, offset:0x%x, length:0x%x\n",
  4072. plat_priv->hang_data_addr_offset,
  4073. plat_priv->hang_event_data_len);
  4074. }
  4075. void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
  4076. {
  4077. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4078. struct cnss_dump_data *dump_data =
  4079. &plat_priv->ramdump_info_v2.dump_data;
  4080. struct cnss_dump_seg *dump_seg =
  4081. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4082. struct image_info *fw_image, *rddm_image;
  4083. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4084. int ret, i, j;
  4085. if (test_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state) &&
  4086. !test_bit(CNSS_IN_PANIC, &plat_priv->driver_state))
  4087. cnss_pci_send_hang_event(pci_priv);
  4088. if (test_bit(CNSS_MHI_RDDM_DONE, &pci_priv->mhi_state)) {
  4089. cnss_pr_dbg("RAM dump is already collected, skip\n");
  4090. return;
  4091. }
  4092. if (!cnss_is_device_powered_on(plat_priv)) {
  4093. cnss_pr_dbg("Device is already powered off, skip\n");
  4094. return;
  4095. }
  4096. if (!in_panic) {
  4097. mutex_lock(&pci_priv->bus_lock);
  4098. ret = cnss_pci_check_link_status(pci_priv);
  4099. if (ret) {
  4100. if (ret != -EACCES) {
  4101. mutex_unlock(&pci_priv->bus_lock);
  4102. return;
  4103. }
  4104. if (cnss_pci_resume_bus(pci_priv)) {
  4105. mutex_unlock(&pci_priv->bus_lock);
  4106. return;
  4107. }
  4108. }
  4109. mutex_unlock(&pci_priv->bus_lock);
  4110. } else {
  4111. if (cnss_pci_check_link_status(pci_priv))
  4112. return;
  4113. /* Inside panic handler, reduce timeout for RDDM to avoid
  4114. * unnecessary hypervisor watchdog bite.
  4115. */
  4116. pci_priv->mhi_ctrl->timeout_ms /= 2;
  4117. }
  4118. cnss_mhi_debug_reg_dump(pci_priv);
  4119. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4120. cnss_pci_dump_misc_reg(pci_priv);
  4121. cnss_pci_dump_shadow_reg(pci_priv);
  4122. ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
  4123. if (ret) {
  4124. cnss_fatal_err("Failed to download RDDM image, err = %d\n",
  4125. ret);
  4126. if (!cnss_pci_assert_host_sol(pci_priv))
  4127. return;
  4128. cnss_pci_dump_debug_reg(pci_priv);
  4129. return;
  4130. }
  4131. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4132. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4133. dump_data->nentries = 0;
  4134. if (plat_priv->qdss_mem_seg_len)
  4135. cnss_pci_dump_qdss_reg(pci_priv);
  4136. cnss_mhi_dump_sfr(pci_priv);
  4137. if (!dump_seg) {
  4138. cnss_pr_warn("FW image dump collection not setup");
  4139. goto skip_dump;
  4140. }
  4141. cnss_pr_dbg("Collect FW image dump segment, nentries %d\n",
  4142. fw_image->entries);
  4143. for (i = 0; i < fw_image->entries; i++) {
  4144. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4145. fw_image->mhi_buf[i].buf,
  4146. fw_image->mhi_buf[i].dma_addr,
  4147. fw_image->mhi_buf[i].len);
  4148. dump_seg++;
  4149. }
  4150. dump_data->nentries += fw_image->entries;
  4151. cnss_pr_dbg("Collect RDDM image dump segment, nentries %d\n",
  4152. rddm_image->entries);
  4153. for (i = 0; i < rddm_image->entries; i++) {
  4154. cnss_pci_add_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4155. rddm_image->mhi_buf[i].buf,
  4156. rddm_image->mhi_buf[i].dma_addr,
  4157. rddm_image->mhi_buf[i].len);
  4158. dump_seg++;
  4159. }
  4160. dump_data->nentries += rddm_image->entries;
  4161. cnss_pr_dbg("Collect remote heap dump segment\n");
  4162. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4163. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4164. cnss_pci_add_dump_seg(pci_priv, dump_seg,
  4165. CNSS_FW_REMOTE_HEAP, j,
  4166. fw_mem[i].va, fw_mem[i].pa,
  4167. fw_mem[i].size);
  4168. dump_seg++;
  4169. dump_data->nentries++;
  4170. j++;
  4171. }
  4172. }
  4173. if (dump_data->nentries > 0)
  4174. plat_priv->ramdump_info_v2.dump_data_valid = true;
  4175. cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_RDDM_DONE);
  4176. skip_dump:
  4177. complete(&plat_priv->rddm_complete);
  4178. }
  4179. void cnss_pci_clear_dump_info(struct cnss_pci_data *pci_priv)
  4180. {
  4181. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4182. struct cnss_dump_seg *dump_seg =
  4183. plat_priv->ramdump_info_v2.dump_data_vaddr;
  4184. struct image_info *fw_image, *rddm_image;
  4185. struct cnss_fw_mem *fw_mem = plat_priv->fw_mem;
  4186. int i, j;
  4187. if (!dump_seg)
  4188. return;
  4189. fw_image = pci_priv->mhi_ctrl->fbc_image;
  4190. rddm_image = pci_priv->mhi_ctrl->rddm_image;
  4191. for (i = 0; i < fw_image->entries; i++) {
  4192. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_IMAGE, i,
  4193. fw_image->mhi_buf[i].buf,
  4194. fw_image->mhi_buf[i].dma_addr,
  4195. fw_image->mhi_buf[i].len);
  4196. dump_seg++;
  4197. }
  4198. for (i = 0; i < rddm_image->entries; i++) {
  4199. cnss_pci_remove_dump_seg(pci_priv, dump_seg, CNSS_FW_RDDM, i,
  4200. rddm_image->mhi_buf[i].buf,
  4201. rddm_image->mhi_buf[i].dma_addr,
  4202. rddm_image->mhi_buf[i].len);
  4203. dump_seg++;
  4204. }
  4205. for (i = 0, j = 0; i < plat_priv->fw_mem_seg_len; i++) {
  4206. if (fw_mem[i].type == CNSS_MEM_TYPE_DDR) {
  4207. cnss_pci_remove_dump_seg(pci_priv, dump_seg,
  4208. CNSS_FW_REMOTE_HEAP, j,
  4209. fw_mem[i].va, fw_mem[i].pa,
  4210. fw_mem[i].size);
  4211. dump_seg++;
  4212. j++;
  4213. }
  4214. }
  4215. plat_priv->ramdump_info_v2.dump_data.nentries = 0;
  4216. plat_priv->ramdump_info_v2.dump_data_valid = false;
  4217. }
  4218. void cnss_pci_device_crashed(struct cnss_pci_data *pci_priv)
  4219. {
  4220. if (!pci_priv)
  4221. return;
  4222. cnss_device_crashed(&pci_priv->pci_dev->dev);
  4223. }
  4224. static int cnss_mhi_pm_runtime_get(struct mhi_controller *mhi_ctrl)
  4225. {
  4226. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4227. return cnss_pci_pm_runtime_get(pci_priv, RTPM_ID_MHI);
  4228. }
  4229. static void cnss_mhi_pm_runtime_put_noidle(struct mhi_controller *mhi_ctrl)
  4230. {
  4231. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4232. cnss_pci_pm_runtime_put_noidle(pci_priv, RTPM_ID_MHI);
  4233. }
  4234. void cnss_pci_add_fw_prefix_name(struct cnss_pci_data *pci_priv,
  4235. char *prefix_name, char *name)
  4236. {
  4237. struct cnss_plat_data *plat_priv;
  4238. if (!pci_priv)
  4239. return;
  4240. plat_priv = pci_priv->plat_priv;
  4241. if (!plat_priv->use_fw_path_with_prefix) {
  4242. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4243. return;
  4244. }
  4245. switch (pci_priv->device_id) {
  4246. case QCA6390_DEVICE_ID:
  4247. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4248. QCA6390_PATH_PREFIX "%s", name);
  4249. break;
  4250. case QCA6490_DEVICE_ID:
  4251. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4252. QCA6490_PATH_PREFIX "%s", name);
  4253. break;
  4254. case KIWI_DEVICE_ID:
  4255. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN,
  4256. KIWI_PATH_PREFIX "%s", name);
  4257. break;
  4258. default:
  4259. scnprintf(prefix_name, MAX_FIRMWARE_NAME_LEN, "%s", name);
  4260. break;
  4261. }
  4262. cnss_pr_dbg("FW name added with prefix: %s\n", prefix_name);
  4263. }
  4264. static int cnss_pci_update_fw_name(struct cnss_pci_data *pci_priv)
  4265. {
  4266. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4267. switch (pci_priv->device_id) {
  4268. case QCA6390_DEVICE_ID:
  4269. if (plat_priv->device_version.major_version < FW_V2_NUMBER) {
  4270. cnss_pr_dbg("Device ID:version (0x%lx:%d) is not supported\n",
  4271. pci_priv->device_id,
  4272. plat_priv->device_version.major_version);
  4273. return -EINVAL;
  4274. }
  4275. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4276. FW_V2_FILE_NAME);
  4277. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4278. FW_V2_FILE_NAME);
  4279. break;
  4280. case QCA6490_DEVICE_ID:
  4281. switch (plat_priv->device_version.major_version) {
  4282. case FW_V2_NUMBER:
  4283. cnss_pci_add_fw_prefix_name(pci_priv,
  4284. plat_priv->firmware_name,
  4285. FW_V2_FILE_NAME);
  4286. snprintf(plat_priv->fw_fallback_name,
  4287. MAX_FIRMWARE_NAME_LEN,
  4288. FW_V2_FILE_NAME);
  4289. break;
  4290. default:
  4291. cnss_pci_add_fw_prefix_name(pci_priv,
  4292. plat_priv->firmware_name,
  4293. DEFAULT_FW_FILE_NAME);
  4294. snprintf(plat_priv->fw_fallback_name,
  4295. MAX_FIRMWARE_NAME_LEN,
  4296. DEFAULT_FW_FILE_NAME);
  4297. break;
  4298. }
  4299. break;
  4300. case KIWI_DEVICE_ID:
  4301. switch (plat_priv->device_version.major_version) {
  4302. case FW_V2_NUMBER:
  4303. /*
  4304. * kiwiv2 using seprate fw binary for MM and FTM mode,
  4305. * platform driver loads corresponding binary according
  4306. * to current mode indicated by wlan driver. Otherwise
  4307. * use default binary.
  4308. * Mission mode using same binary name as before,
  4309. * if seprate binary is not there, fall back to default.
  4310. */
  4311. if (plat_priv->driver_mode == CNSS_MISSION) {
  4312. cnss_pci_add_fw_prefix_name(pci_priv,
  4313. plat_priv->firmware_name,
  4314. FW_V2_FILE_NAME);
  4315. cnss_pci_add_fw_prefix_name(pci_priv,
  4316. plat_priv->fw_fallback_name,
  4317. FW_V2_FILE_NAME);
  4318. } else if (plat_priv->driver_mode == CNSS_FTM) {
  4319. cnss_pci_add_fw_prefix_name(pci_priv,
  4320. plat_priv->firmware_name,
  4321. FW_V2_FTM_FILE_NAME);
  4322. cnss_pci_add_fw_prefix_name(pci_priv,
  4323. plat_priv->fw_fallback_name,
  4324. FW_V2_FILE_NAME);
  4325. } else {
  4326. /*
  4327. * Since during cold boot calibration phase,
  4328. * wlan driver has not registered, so default
  4329. * fw binary will be used.
  4330. */
  4331. cnss_pci_add_fw_prefix_name(pci_priv,
  4332. plat_priv->firmware_name,
  4333. FW_V2_FILE_NAME);
  4334. snprintf(plat_priv->fw_fallback_name,
  4335. MAX_FIRMWARE_NAME_LEN,
  4336. FW_V2_FILE_NAME);
  4337. }
  4338. break;
  4339. default:
  4340. cnss_pci_add_fw_prefix_name(pci_priv,
  4341. plat_priv->firmware_name,
  4342. DEFAULT_FW_FILE_NAME);
  4343. snprintf(plat_priv->fw_fallback_name,
  4344. MAX_FIRMWARE_NAME_LEN,
  4345. DEFAULT_FW_FILE_NAME);
  4346. break;
  4347. }
  4348. break;
  4349. default:
  4350. cnss_pci_add_fw_prefix_name(pci_priv, plat_priv->firmware_name,
  4351. DEFAULT_FW_FILE_NAME);
  4352. snprintf(plat_priv->fw_fallback_name, MAX_FIRMWARE_NAME_LEN,
  4353. DEFAULT_FW_FILE_NAME);
  4354. break;
  4355. }
  4356. cnss_pr_dbg("FW name is %s, FW fallback name is %s\n",
  4357. plat_priv->firmware_name, plat_priv->fw_fallback_name);
  4358. return 0;
  4359. }
  4360. static char *cnss_mhi_notify_status_to_str(enum mhi_callback status)
  4361. {
  4362. switch (status) {
  4363. case MHI_CB_IDLE:
  4364. return "IDLE";
  4365. case MHI_CB_EE_RDDM:
  4366. return "RDDM";
  4367. case MHI_CB_SYS_ERROR:
  4368. return "SYS_ERROR";
  4369. case MHI_CB_FATAL_ERROR:
  4370. return "FATAL_ERROR";
  4371. case MHI_CB_EE_MISSION_MODE:
  4372. return "MISSION_MODE";
  4373. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4374. case MHI_CB_FALLBACK_IMG:
  4375. return "FW_FALLBACK";
  4376. #endif
  4377. default:
  4378. return "UNKNOWN";
  4379. }
  4380. };
  4381. static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
  4382. {
  4383. struct cnss_pci_data *pci_priv =
  4384. from_timer(pci_priv, t, dev_rddm_timer);
  4385. enum mhi_ee_type mhi_ee;
  4386. if (!pci_priv)
  4387. return;
  4388. cnss_fatal_err("Timeout waiting for RDDM notification\n");
  4389. if (!cnss_pci_assert_host_sol(pci_priv))
  4390. return;
  4391. mhi_ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
  4392. if (mhi_ee == MHI_EE_PBL)
  4393. cnss_pr_err("Unable to collect ramdumps due to abrupt reset\n");
  4394. if (mhi_ee == MHI_EE_RDDM) {
  4395. cnss_pr_info("Device MHI EE is RDDM, try to collect dump\n");
  4396. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4397. CNSS_REASON_RDDM);
  4398. } else {
  4399. cnss_mhi_debug_reg_dump(pci_priv);
  4400. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4401. cnss_schedule_recovery(&pci_priv->pci_dev->dev,
  4402. CNSS_REASON_TIMEOUT);
  4403. }
  4404. }
  4405. static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
  4406. {
  4407. struct cnss_pci_data *pci_priv =
  4408. from_timer(pci_priv, t, boot_debug_timer);
  4409. if (!pci_priv)
  4410. return;
  4411. if (cnss_pci_check_link_status(pci_priv))
  4412. return;
  4413. if (cnss_pci_is_device_down(&pci_priv->pci_dev->dev))
  4414. return;
  4415. if (test_bit(CNSS_MHI_POWER_ON, &pci_priv->mhi_state))
  4416. return;
  4417. if (cnss_mhi_scan_rddm_cookie(pci_priv, DEVICE_RDDM_COOKIE))
  4418. return;
  4419. cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
  4420. BOOT_DEBUG_TIMEOUT_MS / 1000);
  4421. cnss_mhi_debug_reg_dump(pci_priv);
  4422. cnss_pci_soc_scratch_reg_dump(pci_priv);
  4423. cnss_pci_dump_bl_sram_mem(pci_priv);
  4424. mod_timer(&pci_priv->boot_debug_timer,
  4425. jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
  4426. }
  4427. static int cnss_pci_handle_mhi_sys_err(struct cnss_pci_data *pci_priv)
  4428. {
  4429. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4430. cnss_ignore_qmi_failure(true);
  4431. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4432. del_timer(&plat_priv->fw_boot_timer);
  4433. mod_timer(&pci_priv->dev_rddm_timer,
  4434. jiffies + msecs_to_jiffies(DEV_RDDM_TIMEOUT));
  4435. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4436. return 0;
  4437. }
  4438. int cnss_pci_handle_dev_sol_irq(struct cnss_pci_data *pci_priv)
  4439. {
  4440. return cnss_pci_handle_mhi_sys_err(pci_priv);
  4441. }
  4442. static void cnss_mhi_notify_status(struct mhi_controller *mhi_ctrl,
  4443. enum mhi_callback reason)
  4444. {
  4445. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4446. struct cnss_plat_data *plat_priv;
  4447. enum cnss_recovery_reason cnss_reason;
  4448. if (!pci_priv) {
  4449. cnss_pr_err("pci_priv is NULL");
  4450. return;
  4451. }
  4452. plat_priv = pci_priv->plat_priv;
  4453. if (reason != MHI_CB_IDLE)
  4454. cnss_pr_dbg("MHI status cb is called with reason %s(%d)\n",
  4455. cnss_mhi_notify_status_to_str(reason), reason);
  4456. switch (reason) {
  4457. case MHI_CB_IDLE:
  4458. case MHI_CB_EE_MISSION_MODE:
  4459. return;
  4460. case MHI_CB_FATAL_ERROR:
  4461. cnss_ignore_qmi_failure(true);
  4462. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4463. del_timer(&plat_priv->fw_boot_timer);
  4464. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4465. cnss_reason = CNSS_REASON_DEFAULT;
  4466. break;
  4467. case MHI_CB_SYS_ERROR:
  4468. cnss_pci_handle_mhi_sys_err(pci_priv);
  4469. return;
  4470. case MHI_CB_EE_RDDM:
  4471. cnss_ignore_qmi_failure(true);
  4472. set_bit(CNSS_DEV_ERR_NOTIFY, &plat_priv->driver_state);
  4473. del_timer(&plat_priv->fw_boot_timer);
  4474. del_timer(&pci_priv->dev_rddm_timer);
  4475. cnss_pci_update_status(pci_priv, CNSS_FW_DOWN);
  4476. cnss_reason = CNSS_REASON_RDDM;
  4477. break;
  4478. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4479. case MHI_CB_FALLBACK_IMG:
  4480. /* for kiwi_v2 binary fallback is used, skip path fallback here */
  4481. if (!(pci_priv->device_id == KIWI_DEVICE_ID &&
  4482. plat_priv->device_version.major_version == FW_V2_NUMBER)) {
  4483. plat_priv->use_fw_path_with_prefix = false;
  4484. cnss_pci_update_fw_name(pci_priv);
  4485. }
  4486. return;
  4487. #endif
  4488. default:
  4489. cnss_pr_err("Unsupported MHI status cb reason: %d\n", reason);
  4490. return;
  4491. }
  4492. cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_reason);
  4493. }
  4494. static int cnss_pci_get_mhi_msi(struct cnss_pci_data *pci_priv)
  4495. {
  4496. int ret, num_vectors, i;
  4497. u32 user_base_data, base_vector;
  4498. int *irq;
  4499. ret = cnss_get_user_msi_assignment(&pci_priv->pci_dev->dev,
  4500. MHI_MSI_NAME, &num_vectors,
  4501. &user_base_data, &base_vector);
  4502. if (ret)
  4503. return ret;
  4504. cnss_pr_dbg("Number of assigned MSI for MHI is %d, base vector is %d\n",
  4505. num_vectors, base_vector);
  4506. irq = kcalloc(num_vectors, sizeof(int), GFP_KERNEL);
  4507. if (!irq)
  4508. return -ENOMEM;
  4509. for (i = 0; i < num_vectors; i++)
  4510. irq[i] = cnss_get_msi_irq(&pci_priv->pci_dev->dev,
  4511. base_vector + i);
  4512. pci_priv->mhi_ctrl->irq = irq;
  4513. pci_priv->mhi_ctrl->nr_irqs = num_vectors;
  4514. return 0;
  4515. }
  4516. static int cnss_mhi_bw_scale(struct mhi_controller *mhi_ctrl,
  4517. struct mhi_link_info *link_info)
  4518. {
  4519. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4520. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4521. int ret = 0;
  4522. cnss_pr_dbg("Setting link speed:0x%x, width:0x%x\n",
  4523. link_info->target_link_speed,
  4524. link_info->target_link_width);
  4525. /* It has to set target link speed here before setting link bandwidth
  4526. * when device requests link speed change. This can avoid setting link
  4527. * bandwidth getting rejected if requested link speed is higher than
  4528. * current one.
  4529. */
  4530. ret = cnss_pci_set_max_link_speed(pci_priv, plat_priv->rc_num,
  4531. link_info->target_link_speed);
  4532. if (ret)
  4533. cnss_pr_err("Failed to set target link speed to 0x%x, err = %d\n",
  4534. link_info->target_link_speed, ret);
  4535. ret = cnss_pci_set_link_bandwidth(pci_priv,
  4536. link_info->target_link_speed,
  4537. link_info->target_link_width);
  4538. if (ret) {
  4539. cnss_pr_err("Failed to set link bandwidth, err = %d\n", ret);
  4540. return ret;
  4541. }
  4542. pci_priv->def_link_speed = link_info->target_link_speed;
  4543. pci_priv->def_link_width = link_info->target_link_width;
  4544. return 0;
  4545. }
  4546. static int cnss_mhi_read_reg(struct mhi_controller *mhi_ctrl,
  4547. void __iomem *addr, u32 *out)
  4548. {
  4549. struct cnss_pci_data *pci_priv = dev_get_drvdata(mhi_ctrl->cntrl_dev);
  4550. u32 tmp = readl_relaxed(addr);
  4551. /* Unexpected value, query the link status */
  4552. if (PCI_INVALID_READ(tmp) &&
  4553. cnss_pci_check_link_status(pci_priv))
  4554. return -EIO;
  4555. *out = tmp;
  4556. return 0;
  4557. }
  4558. static void cnss_mhi_write_reg(struct mhi_controller *mhi_ctrl,
  4559. void __iomem *addr, u32 val)
  4560. {
  4561. writel_relaxed(val, addr);
  4562. }
  4563. static int cnss_get_mhi_soc_info(struct cnss_plat_data *plat_priv,
  4564. struct mhi_controller *mhi_ctrl)
  4565. {
  4566. int ret = 0;
  4567. ret = mhi_get_soc_info(mhi_ctrl);
  4568. if (ret)
  4569. goto exit;
  4570. plat_priv->device_version.family_number = mhi_ctrl->family_number;
  4571. plat_priv->device_version.device_number = mhi_ctrl->device_number;
  4572. plat_priv->device_version.major_version = mhi_ctrl->major_version;
  4573. plat_priv->device_version.minor_version = mhi_ctrl->minor_version;
  4574. cnss_pr_dbg("Get device version info, family number: 0x%x, device number: 0x%x, major version: 0x%x, minor version: 0x%x\n",
  4575. plat_priv->device_version.family_number,
  4576. plat_priv->device_version.device_number,
  4577. plat_priv->device_version.major_version,
  4578. plat_priv->device_version.minor_version);
  4579. /* Only keep lower 4 bits as real device major version */
  4580. plat_priv->device_version.major_version &= DEVICE_MAJOR_VERSION_MASK;
  4581. exit:
  4582. return ret;
  4583. }
  4584. static int cnss_pci_register_mhi(struct cnss_pci_data *pci_priv)
  4585. {
  4586. int ret = 0;
  4587. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4588. struct pci_dev *pci_dev = pci_priv->pci_dev;
  4589. struct mhi_controller *mhi_ctrl;
  4590. phys_addr_t bar_start;
  4591. const struct mhi_controller_config *cnss_mhi_config =
  4592. &cnss_mhi_config_default;
  4593. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4594. return 0;
  4595. mhi_ctrl = mhi_alloc_controller();
  4596. if (!mhi_ctrl) {
  4597. cnss_pr_err("Invalid MHI controller context\n");
  4598. return -EINVAL;
  4599. }
  4600. pci_priv->mhi_ctrl = mhi_ctrl;
  4601. mhi_ctrl->cntrl_dev = &pci_dev->dev;
  4602. mhi_ctrl->fw_image = plat_priv->firmware_name;
  4603. #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
  4604. mhi_ctrl->fallback_fw_image = plat_priv->fw_fallback_name;
  4605. #endif
  4606. mhi_ctrl->regs = pci_priv->bar;
  4607. mhi_ctrl->reg_len = pci_resource_len(pci_priv->pci_dev, PCI_BAR_NUM);
  4608. bar_start = pci_resource_start(pci_priv->pci_dev, PCI_BAR_NUM);
  4609. cnss_pr_dbg("BAR starts at %pa, length is %x\n",
  4610. &bar_start, mhi_ctrl->reg_len);
  4611. ret = cnss_pci_get_mhi_msi(pci_priv);
  4612. if (ret) {
  4613. cnss_pr_err("Failed to get MSI for MHI, err = %d\n", ret);
  4614. goto free_mhi_ctrl;
  4615. }
  4616. if (pci_priv->smmu_s1_enable) {
  4617. mhi_ctrl->iova_start = pci_priv->smmu_iova_start;
  4618. mhi_ctrl->iova_stop = pci_priv->smmu_iova_start +
  4619. pci_priv->smmu_iova_len;
  4620. } else {
  4621. mhi_ctrl->iova_start = 0;
  4622. mhi_ctrl->iova_stop = pci_priv->dma_bit_mask;
  4623. }
  4624. mhi_ctrl->status_cb = cnss_mhi_notify_status;
  4625. mhi_ctrl->runtime_get = cnss_mhi_pm_runtime_get;
  4626. mhi_ctrl->runtime_put = cnss_mhi_pm_runtime_put_noidle;
  4627. mhi_ctrl->read_reg = cnss_mhi_read_reg;
  4628. mhi_ctrl->write_reg = cnss_mhi_write_reg;
  4629. mhi_ctrl->rddm_size = pci_priv->plat_priv->ramdump_info_v2.ramdump_size;
  4630. if (!mhi_ctrl->rddm_size)
  4631. mhi_ctrl->rddm_size = RAMDUMP_SIZE_DEFAULT;
  4632. mhi_ctrl->sbl_size = SZ_512K;
  4633. mhi_ctrl->seg_len = SZ_512K;
  4634. mhi_ctrl->fbc_download = true;
  4635. ret = cnss_get_mhi_soc_info(plat_priv, mhi_ctrl);
  4636. if (ret)
  4637. goto free_mhi_irq;
  4638. /* Satellite config only supported on KIWI V2 and later chipset */
  4639. if (plat_priv->device_id <= QCA6490_DEVICE_ID ||
  4640. (plat_priv->device_id == KIWI_DEVICE_ID &&
  4641. plat_priv->device_version.major_version == 1))
  4642. cnss_mhi_config = &cnss_mhi_config_no_satellite;
  4643. ret = mhi_register_controller(mhi_ctrl, cnss_mhi_config);
  4644. if (ret) {
  4645. cnss_pr_err("Failed to register to MHI bus, err = %d\n", ret);
  4646. goto free_mhi_irq;
  4647. }
  4648. /* MHI satellite driver only needs to connect when DRV is supported */
  4649. if (cnss_pci_is_drv_supported(pci_priv))
  4650. cnss_mhi_controller_set_base(pci_priv, bar_start);
  4651. /* BW scale CB needs to be set after registering MHI per requirement */
  4652. cnss_mhi_controller_set_bw_scale_cb(pci_priv, cnss_mhi_bw_scale);
  4653. ret = cnss_pci_update_fw_name(pci_priv);
  4654. if (ret)
  4655. goto unreg_mhi;
  4656. return 0;
  4657. unreg_mhi:
  4658. mhi_unregister_controller(mhi_ctrl);
  4659. free_mhi_irq:
  4660. kfree(mhi_ctrl->irq);
  4661. free_mhi_ctrl:
  4662. mhi_free_controller(mhi_ctrl);
  4663. return ret;
  4664. }
  4665. static void cnss_pci_unregister_mhi(struct cnss_pci_data *pci_priv)
  4666. {
  4667. struct mhi_controller *mhi_ctrl = pci_priv->mhi_ctrl;
  4668. if (pci_priv->device_id == QCA6174_DEVICE_ID)
  4669. return;
  4670. mhi_unregister_controller(mhi_ctrl);
  4671. kfree(mhi_ctrl->irq);
  4672. mhi_free_controller(mhi_ctrl);
  4673. }
  4674. static void cnss_pci_config_regs(struct cnss_pci_data *pci_priv)
  4675. {
  4676. switch (pci_priv->device_id) {
  4677. case QCA6390_DEVICE_ID:
  4678. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6390;
  4679. pci_priv->wcss_reg = wcss_reg_access_seq;
  4680. pci_priv->pcie_reg = pcie_reg_access_seq;
  4681. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4682. pci_priv->syspm_reg = syspm_reg_access_seq;
  4683. /* Configure WDOG register with specific value so that we can
  4684. * know if HW is in the process of WDOG reset recovery or not
  4685. * when reading the registers.
  4686. */
  4687. cnss_pci_reg_write
  4688. (pci_priv,
  4689. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG,
  4690. QCA6390_PCIE_SOC_WDOG_DISC_BAD_DATA_LOW_CFG_SOC_PCIE_REG_VAL);
  4691. break;
  4692. case QCA6490_DEVICE_ID:
  4693. pci_priv->misc_reg_dev_mask = REG_MASK_QCA6490;
  4694. pci_priv->wlaon_reg = wlaon_reg_access_seq;
  4695. break;
  4696. default:
  4697. return;
  4698. }
  4699. }
  4700. #if !IS_ENABLED(CONFIG_ARCH_QCOM)
  4701. static int cnss_pci_of_reserved_mem_device_init(struct cnss_pci_data *pci_priv)
  4702. {
  4703. return 0;
  4704. }
  4705. static irqreturn_t cnss_pci_wake_handler(int irq, void *data)
  4706. {
  4707. struct cnss_pci_data *pci_priv = data;
  4708. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4709. enum rpm_status status;
  4710. struct device *dev;
  4711. pci_priv->wake_counter++;
  4712. cnss_pr_dbg("WLAN PCI wake IRQ (%u) is asserted #%u\n",
  4713. pci_priv->wake_irq, pci_priv->wake_counter);
  4714. /* Make sure abort current suspend */
  4715. cnss_pm_stay_awake(plat_priv);
  4716. cnss_pm_relax(plat_priv);
  4717. /* Above two pm* API calls will abort system suspend only when
  4718. * plat_dev->dev->ws is initiated by device_init_wakeup() API, and
  4719. * calling pm_system_wakeup() is just to guarantee system suspend
  4720. * can be aborted if it is not initiated in any case.
  4721. */
  4722. pm_system_wakeup();
  4723. dev = &pci_priv->pci_dev->dev;
  4724. status = dev->power.runtime_status;
  4725. if ((cnss_pci_get_monitor_wake_intr(pci_priv) &&
  4726. cnss_pci_get_auto_suspended(pci_priv)) ||
  4727. (status == RPM_SUSPENDING || status == RPM_SUSPENDED)) {
  4728. cnss_pci_set_monitor_wake_intr(pci_priv, false);
  4729. cnss_pci_pm_request_resume(pci_priv);
  4730. }
  4731. return IRQ_HANDLED;
  4732. }
  4733. /**
  4734. * cnss_pci_wake_gpio_init() - Setup PCI wake GPIO for WLAN
  4735. * @pci_priv: driver PCI bus context pointer
  4736. *
  4737. * This function initializes WLAN PCI wake GPIO and corresponding
  4738. * interrupt. It should be used in non-MSM platforms whose PCIe
  4739. * root complex driver doesn't handle the GPIO.
  4740. *
  4741. * Return: 0 for success or skip, negative value for error
  4742. */
  4743. static int cnss_pci_wake_gpio_init(struct cnss_pci_data *pci_priv)
  4744. {
  4745. struct cnss_plat_data *plat_priv = pci_priv->plat_priv;
  4746. struct device *dev = &plat_priv->plat_dev->dev;
  4747. int ret = 0;
  4748. pci_priv->wake_gpio = of_get_named_gpio(dev->of_node,
  4749. "wlan-pci-wake-gpio", 0);
  4750. if (pci_priv->wake_gpio < 0)
  4751. goto out;
  4752. cnss_pr_dbg("Get PCI wake GPIO (%d) from device node\n",
  4753. pci_priv->wake_gpio);
  4754. ret = gpio_request(pci_priv->wake_gpio, "wlan_pci_wake_gpio");
  4755. if (ret) {
  4756. cnss_pr_err("Failed to request PCI wake GPIO, err = %d\n",
  4757. ret);
  4758. goto out;
  4759. }
  4760. gpio_direction_input(pci_priv->wake_gpio);
  4761. pci_priv->wake_irq = gpio_to_irq(pci_priv->wake_gpio);
  4762. ret = request_irq(pci_priv->wake_irq, cnss_pci_wake_handler,
  4763. IRQF_TRIGGER_FALLING, "wlan_pci_wake_irq", pci_priv);
  4764. if (ret) {
  4765. cnss_pr_err("Failed to request PCI wake IRQ, err = %d\n", ret);
  4766. goto free_gpio;
  4767. }
  4768. ret = enable_irq_wake(pci_priv->wake_irq);
  4769. if (ret) {
  4770. cnss_pr_err("Failed to enable PCI wake IRQ, err = %d\n", ret);
  4771. goto free_irq;
  4772. }
  4773. return 0;
  4774. free_irq:
  4775. free_irq(pci_priv->wake_irq, pci_priv);
  4776. free_gpio:
  4777. gpio_free(pci_priv->wake_gpio);
  4778. out:
  4779. return ret;
  4780. }
  4781. static void cnss_pci_wake_gpio_deinit(struct cnss_pci_data *pci_priv)
  4782. {
  4783. if (pci_priv->wake_gpio < 0)
  4784. return;
  4785. disable_irq_wake(pci_priv->wake_irq);
  4786. free_irq(pci_priv->wake_irq, pci_priv);
  4787. gpio_free(pci_priv->wake_gpio);
  4788. }
  4789. #endif
  4790. /* Setting to use this cnss_pm_domain ops will let PM framework override the
  4791. * ops from dev->bus->pm which is pci_dev_pm_ops from pci-driver.c. This ops
  4792. * has to take care everything device driver needed which is currently done
  4793. * from pci_dev_pm_ops.
  4794. */
  4795. static struct dev_pm_domain cnss_pm_domain = {
  4796. .ops = {
  4797. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4798. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4799. cnss_pci_resume_noirq)
  4800. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend,
  4801. cnss_pci_runtime_resume,
  4802. cnss_pci_runtime_idle)
  4803. }
  4804. };
  4805. static int cnss_pci_probe(struct pci_dev *pci_dev,
  4806. const struct pci_device_id *id)
  4807. {
  4808. int ret = 0;
  4809. struct cnss_pci_data *pci_priv;
  4810. struct cnss_plat_data *plat_priv = cnss_bus_dev_to_plat_priv(NULL);
  4811. struct device *dev = &pci_dev->dev;
  4812. cnss_pr_dbg("PCI is probing, vendor ID: 0x%x, device ID: 0x%x\n",
  4813. id->vendor, pci_dev->device);
  4814. pci_priv = devm_kzalloc(dev, sizeof(*pci_priv), GFP_KERNEL);
  4815. if (!pci_priv) {
  4816. ret = -ENOMEM;
  4817. goto out;
  4818. }
  4819. pci_priv->pci_link_state = PCI_LINK_UP;
  4820. pci_priv->plat_priv = plat_priv;
  4821. pci_priv->pci_dev = pci_dev;
  4822. pci_priv->pci_device_id = id;
  4823. pci_priv->device_id = pci_dev->device;
  4824. cnss_set_pci_priv(pci_dev, pci_priv);
  4825. plat_priv->device_id = pci_dev->device;
  4826. plat_priv->bus_priv = pci_priv;
  4827. mutex_init(&pci_priv->bus_lock);
  4828. if (plat_priv->use_pm_domain)
  4829. dev->pm_domain = &cnss_pm_domain;
  4830. cnss_pci_of_reserved_mem_device_init(pci_priv);
  4831. ret = cnss_register_subsys(plat_priv);
  4832. if (ret)
  4833. goto reset_ctx;
  4834. ret = cnss_register_ramdump(plat_priv);
  4835. if (ret)
  4836. goto unregister_subsys;
  4837. ret = cnss_pci_init_smmu(pci_priv);
  4838. if (ret)
  4839. goto unregister_ramdump;
  4840. ret = cnss_reg_pci_event(pci_priv);
  4841. if (ret) {
  4842. cnss_pr_err("Failed to register PCI event, err = %d\n", ret);
  4843. goto deinit_smmu;
  4844. }
  4845. ret = cnss_pci_enable_bus(pci_priv);
  4846. if (ret)
  4847. goto dereg_pci_event;
  4848. ret = cnss_pci_enable_msi(pci_priv);
  4849. if (ret)
  4850. goto disable_bus;
  4851. ret = cnss_pci_register_mhi(pci_priv);
  4852. if (ret)
  4853. goto disable_msi;
  4854. switch (pci_dev->device) {
  4855. case QCA6174_DEVICE_ID:
  4856. pci_read_config_word(pci_dev, QCA6174_REV_ID_OFFSET,
  4857. &pci_priv->revision_id);
  4858. break;
  4859. case QCA6290_DEVICE_ID:
  4860. case QCA6390_DEVICE_ID:
  4861. case QCA6490_DEVICE_ID:
  4862. case KIWI_DEVICE_ID:
  4863. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, false, false);
  4864. timer_setup(&pci_priv->dev_rddm_timer,
  4865. cnss_dev_rddm_timeout_hdlr, 0);
  4866. timer_setup(&pci_priv->boot_debug_timer,
  4867. cnss_boot_debug_timeout_hdlr, 0);
  4868. INIT_DELAYED_WORK(&pci_priv->time_sync_work,
  4869. cnss_pci_time_sync_work_hdlr);
  4870. cnss_pci_get_link_status(pci_priv);
  4871. cnss_pci_set_wlaon_pwr_ctrl(pci_priv, false, true, false);
  4872. cnss_pci_wake_gpio_init(pci_priv);
  4873. break;
  4874. default:
  4875. cnss_pr_err("Unknown PCI device found: 0x%x\n",
  4876. pci_dev->device);
  4877. ret = -ENODEV;
  4878. goto unreg_mhi;
  4879. }
  4880. cnss_pci_config_regs(pci_priv);
  4881. if (EMULATION_HW)
  4882. goto out;
  4883. ret = cnss_suspend_pci_link(pci_priv);
  4884. if (ret)
  4885. cnss_pr_err("Failed to suspend PCI link, err = %d\n", ret);
  4886. cnss_power_off_device(plat_priv);
  4887. set_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  4888. return 0;
  4889. unreg_mhi:
  4890. cnss_pci_unregister_mhi(pci_priv);
  4891. disable_msi:
  4892. cnss_pci_disable_msi(pci_priv);
  4893. disable_bus:
  4894. cnss_pci_disable_bus(pci_priv);
  4895. dereg_pci_event:
  4896. cnss_dereg_pci_event(pci_priv);
  4897. deinit_smmu:
  4898. cnss_pci_deinit_smmu(pci_priv);
  4899. unregister_ramdump:
  4900. cnss_unregister_ramdump(plat_priv);
  4901. unregister_subsys:
  4902. cnss_unregister_subsys(plat_priv);
  4903. reset_ctx:
  4904. plat_priv->bus_priv = NULL;
  4905. out:
  4906. return ret;
  4907. }
  4908. static void cnss_pci_remove(struct pci_dev *pci_dev)
  4909. {
  4910. struct cnss_pci_data *pci_priv = cnss_get_pci_priv(pci_dev);
  4911. struct cnss_plat_data *plat_priv =
  4912. cnss_bus_dev_to_plat_priv(&pci_dev->dev);
  4913. clear_bit(CNSS_PCI_PROBE_DONE, &plat_priv->driver_state);
  4914. cnss_pci_free_m3_mem(pci_priv);
  4915. cnss_pci_free_fw_mem(pci_priv);
  4916. cnss_pci_free_qdss_mem(pci_priv);
  4917. switch (pci_dev->device) {
  4918. case QCA6290_DEVICE_ID:
  4919. case QCA6390_DEVICE_ID:
  4920. case QCA6490_DEVICE_ID:
  4921. case KIWI_DEVICE_ID:
  4922. cnss_pci_wake_gpio_deinit(pci_priv);
  4923. del_timer(&pci_priv->boot_debug_timer);
  4924. del_timer(&pci_priv->dev_rddm_timer);
  4925. break;
  4926. default:
  4927. break;
  4928. }
  4929. cnss_pci_unregister_mhi(pci_priv);
  4930. cnss_pci_disable_msi(pci_priv);
  4931. cnss_pci_disable_bus(pci_priv);
  4932. cnss_dereg_pci_event(pci_priv);
  4933. cnss_pci_deinit_smmu(pci_priv);
  4934. if (plat_priv) {
  4935. cnss_unregister_ramdump(plat_priv);
  4936. cnss_unregister_subsys(plat_priv);
  4937. plat_priv->bus_priv = NULL;
  4938. } else {
  4939. cnss_pr_err("Plat_priv is null, Unable to unregister ramdump,subsys\n");
  4940. }
  4941. }
  4942. static const struct pci_device_id cnss_pci_id_table[] = {
  4943. { QCA6174_VENDOR_ID, QCA6174_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4944. { QCA6290_VENDOR_ID, QCA6290_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4945. { QCA6390_VENDOR_ID, QCA6390_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4946. { QCA6490_VENDOR_ID, QCA6490_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4947. { KIWI_VENDOR_ID, KIWI_DEVICE_ID, PCI_ANY_ID, PCI_ANY_ID },
  4948. { 0 }
  4949. };
  4950. MODULE_DEVICE_TABLE(pci, cnss_pci_id_table);
  4951. static const struct dev_pm_ops cnss_pm_ops = {
  4952. SET_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend, cnss_pci_resume)
  4953. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(cnss_pci_suspend_noirq,
  4954. cnss_pci_resume_noirq)
  4955. SET_RUNTIME_PM_OPS(cnss_pci_runtime_suspend, cnss_pci_runtime_resume,
  4956. cnss_pci_runtime_idle)
  4957. };
  4958. struct pci_driver cnss_pci_driver = {
  4959. .name = "cnss_pci",
  4960. .id_table = cnss_pci_id_table,
  4961. .probe = cnss_pci_probe,
  4962. .remove = cnss_pci_remove,
  4963. .driver = {
  4964. .pm = &cnss_pm_ops,
  4965. },
  4966. };
  4967. static int cnss_pci_enumerate(struct cnss_plat_data *plat_priv, u32 rc_num)
  4968. {
  4969. int ret, retry = 0;
  4970. /* Always set initial target PCIe link speed to Gen2 for QCA6490 device
  4971. * since there may be link issues if it boots up with Gen3 link speed.
  4972. * Device is able to change it later at any time. It will be rejected
  4973. * if requested speed is higher than the one specified in PCIe DT.
  4974. */
  4975. if (plat_priv->device_id == QCA6490_DEVICE_ID) {
  4976. ret = cnss_pci_set_max_link_speed(plat_priv->bus_priv, rc_num,
  4977. PCI_EXP_LNKSTA_CLS_5_0GB);
  4978. if (ret && ret != -EPROBE_DEFER)
  4979. cnss_pr_err("Failed to set max PCIe RC%x link speed to Gen2, err = %d\n",
  4980. rc_num, ret);
  4981. }
  4982. cnss_pr_dbg("Trying to enumerate with PCIe RC%x\n", rc_num);
  4983. retry:
  4984. ret = _cnss_pci_enumerate(plat_priv, rc_num);
  4985. if (ret) {
  4986. if (ret == -EPROBE_DEFER) {
  4987. cnss_pr_dbg("PCIe RC driver is not ready, defer probe\n");
  4988. goto out;
  4989. }
  4990. cnss_pr_err("Failed to enable PCIe RC%x, err = %d\n",
  4991. rc_num, ret);
  4992. if (retry++ < LINK_TRAINING_RETRY_MAX_TIMES) {
  4993. cnss_pr_dbg("Retry PCI link training #%d\n", retry);
  4994. goto retry;
  4995. } else {
  4996. goto out;
  4997. }
  4998. }
  4999. plat_priv->rc_num = rc_num;
  5000. out:
  5001. return ret;
  5002. }
  5003. int cnss_pci_init(struct cnss_plat_data *plat_priv)
  5004. {
  5005. struct device *dev = &plat_priv->plat_dev->dev;
  5006. const __be32 *prop;
  5007. int ret = 0, prop_len = 0, rc_count, i;
  5008. prop = of_get_property(dev->of_node, "qcom,wlan-rc-num", &prop_len);
  5009. if (!prop || !prop_len) {
  5010. cnss_pr_err("Failed to get PCIe RC number from DT\n");
  5011. goto out;
  5012. }
  5013. rc_count = prop_len / sizeof(__be32);
  5014. for (i = 0; i < rc_count; i++) {
  5015. ret = cnss_pci_enumerate(plat_priv, be32_to_cpup(&prop[i]));
  5016. if (!ret)
  5017. break;
  5018. else if (ret == -EPROBE_DEFER || (ret && i == rc_count - 1))
  5019. goto out;
  5020. }
  5021. ret = pci_register_driver(&cnss_pci_driver);
  5022. if (ret) {
  5023. cnss_pr_err("Failed to register to PCI framework, err = %d\n",
  5024. ret);
  5025. goto out;
  5026. }
  5027. if (!plat_priv->bus_priv) {
  5028. cnss_pr_err("Failed to probe PCI driver\n");
  5029. ret = -ENODEV;
  5030. goto unreg_pci;
  5031. }
  5032. return 0;
  5033. unreg_pci:
  5034. pci_unregister_driver(&cnss_pci_driver);
  5035. out:
  5036. return ret;
  5037. }
  5038. void cnss_pci_deinit(struct cnss_plat_data *plat_priv)
  5039. {
  5040. pci_unregister_driver(&cnss_pci_driver);
  5041. }