cfg_dp.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887
  1. /*
  2. * Copyright (c) 2018-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. /**
  19. * DOC: This file contains definitions of Data Path configuration.
  20. */
  21. #ifndef _CFG_DP_H_
  22. #define _CFG_DP_H_
  23. #include "cfg_define.h"
  24. #define WLAN_CFG_MAX_CLIENTS 64
  25. #define WLAN_CFG_MAX_CLIENTS_MIN 8
  26. #define WLAN_CFG_MAX_CLIENTS_MAX 64
  27. /* Change this to a lower value to enforce scattered idle list mode */
  28. #define WLAN_CFG_MAX_ALLOC_SIZE 0x200000
  29. #define WLAN_CFG_MAX_ALLOC_SIZE_MIN 0x80000
  30. #define WLAN_CFG_MAX_ALLOC_SIZE_MAX 0x200000
  31. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  32. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  33. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  34. #if defined(QCA_LL_TX_FLOW_CONTROL_V2) || \
  35. defined(QCA_LL_PDEV_TX_FLOW_CONTROL)
  36. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 10
  37. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 15
  38. #else
  39. #define WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET 0
  40. #define WLAN_CFG_TX_FLOW_STOP_QUEUE_TH 0
  41. #endif
  42. #define WLAN_CFG_PER_PDEV_TX_RING_MIN 0
  43. #define WLAN_CFG_PER_PDEV_TX_RING_MAX 1
  44. #if defined(WLAN_MAX_PDEVS) && (WLAN_MAX_PDEVS == 1)
  45. #define WLAN_CFG_PER_PDEV_RX_RING 0
  46. #define WLAN_CFG_PER_PDEV_LMAC_RING 0
  47. #define WLAN_LRO_ENABLE 0
  48. #define WLAN_CFG_MAC_PER_TARGET 2
  49. #ifdef IPA_OFFLOAD
  50. /* Size of TCL TX Ring */
  51. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  52. #define WLAN_CFG_TX_RING_SIZE 2048
  53. #else
  54. #define WLAN_CFG_TX_RING_SIZE 1024
  55. #endif
  56. #define WLAN_CFG_IPA_TX_RING_SIZE 1024
  57. #define WLAN_CFG_IPA_TX_COMP_RING_SIZE 1024
  58. #define WLAN_CFG_PER_PDEV_TX_RING 0
  59. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 2048
  60. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 3000
  61. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 1024
  62. #else
  63. #define WLAN_CFG_TX_RING_SIZE 512
  64. #define WLAN_CFG_PER_PDEV_TX_RING 1
  65. #define WLAN_CFG_IPA_UC_TX_BUF_SIZE 0
  66. #define WLAN_CFG_IPA_UC_TX_PARTITION_BASE 0
  67. #define WLAN_CFG_IPA_UC_RX_IND_RING_COUNT 0
  68. #endif
  69. #if defined(TX_TO_NPEERS_INC_TX_DESCS)
  70. #define WLAN_CFG_TX_COMP_RING_SIZE 4096
  71. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  72. #define WLAN_CFG_NUM_TX_DESC 4096
  73. #define WLAN_CFG_NUM_TX_EXT_DESC 4096
  74. #else
  75. #define WLAN_CFG_TX_COMP_RING_SIZE 1024
  76. /* Tx Descriptor and Tx Extension Descriptor pool sizes */
  77. #define WLAN_CFG_NUM_TX_DESC 1024
  78. #define WLAN_CFG_NUM_TX_EXT_DESC 1024
  79. #endif
  80. /* Interrupt Mitigation - Batch threshold in terms of number of frames */
  81. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX 1
  82. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX 1
  83. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER 1
  84. /* Interrupt Mitigation - Timer threshold in us */
  85. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX 8
  86. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX 8
  87. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER 8
  88. #endif
  89. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING 256
  90. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING 512
  91. #define WLAN_CFG_PER_PDEV_RX_RING_MIN 0
  92. #define WLAN_CFG_PER_PDEV_RX_RING_MAX 0
  93. #define WLAN_CFG_PER_PDEV_LMAC_RING_MIN 0
  94. #define WLAN_CFG_PER_PDEV_LMAC_RING_MAX 1
  95. #define WLAN_CFG_TX_RING_SIZE_MIN 512
  96. #define WLAN_CFG_TX_RING_SIZE_MAX 0x80000
  97. #define WLAN_CFG_TX_COMP_RING_SIZE_MIN 512
  98. #define WLAN_CFG_TX_COMP_RING_SIZE_MAX 0x80000
  99. #define WLAN_CFG_NUM_TX_DESC_MIN 16
  100. #define WLAN_CFG_NUM_TX_DESC_MAX 32768
  101. #define WLAN_CFG_NUM_TX_EXT_DESC_MIN 16
  102. #define WLAN_CFG_NUM_TX_EXT_DESC_MAX 0x80000
  103. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN 1
  104. #define WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX 256
  105. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN 1
  106. #define WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX 128
  107. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MIN 1
  108. #define WLAN_CFG_INT_BATCH_THRESHOLD_REO_RING_MAX 128
  109. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MIN 1
  110. #define WLAN_CFG_INT_BATCH_THRESHOLD_WBM_RELEASE_RING_MAX 128
  111. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN 1
  112. #define WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX 1
  113. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN 8
  114. #define WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX 1000
  115. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN 8
  116. #define WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX 500
  117. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN 8
  118. #define WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX 1000
  119. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN 8
  120. #define WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX 512
  121. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN 8
  122. #define WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX 500
  123. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE 0x2000
  124. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN 0x2000
  125. #define WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX 0xc000
  126. #ifdef QCA_LL_TX_FLOW_CONTROL_V2
  127. /* Per vdev pools */
  128. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  129. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  130. #else /* QCA_LL_TX_FLOW_CONTROL_V2 */
  131. #ifdef TX_PER_PDEV_DESC_POOL
  132. #define WLAN_CFG_NUM_TX_DESC_POOL MAX_PDEV_CNT
  133. #define WLAN_CFG_NUM_TXEXT_DESC_POOL MAX_PDEV_CNT
  134. #else /* TX_PER_PDEV_DESC_POOL */
  135. #define WLAN_CFG_NUM_TX_DESC_POOL 3
  136. #define WLAN_CFG_NUM_TXEXT_DESC_POOL 3
  137. #endif /* TX_PER_PDEV_DESC_POOL */
  138. #endif /* QCA_LL_TX_FLOW_CONTROL_V2 */
  139. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN 1
  140. #define WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX 4
  141. #define WLAN_CFG_HTT_PKT_TYPE 2
  142. #define WLAN_CFG_HTT_PKT_TYPE_MIN 2
  143. #define WLAN_CFG_HTT_PKT_TYPE_MAX 2
  144. #define WLAN_CFG_MAX_PEER_ID 64
  145. #define WLAN_CFG_MAX_PEER_ID_MIN 64
  146. #define WLAN_CFG_MAX_PEER_ID_MAX 64
  147. #define WLAN_CFG_RX_DEFRAG_TIMEOUT 100
  148. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN 100
  149. #define WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX 100
  150. #define WLAN_CFG_NUM_TCL_DATA_RINGS 3
  151. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MIN 3
  152. #define WLAN_CFG_NUM_TCL_DATA_RINGS_MAX 3
  153. #define WLAN_CFG_NUM_REO_DEST_RING 4
  154. #define WLAN_CFG_NUM_REO_DEST_RING_MIN 4
  155. #define WLAN_CFG_NUM_REO_DEST_RING_MAX 4
  156. #define WLAN_CFG_WBM_RELEASE_RING_SIZE 1024
  157. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN 64
  158. #define WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX 1024
  159. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE 32
  160. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN 32
  161. #define WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX 32
  162. #define WLAN_CFG_TCL_STATUS_RING_SIZE 32
  163. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MIN 32
  164. #define WLAN_CFG_TCL_STATUS_RING_SIZE_MAX 32
  165. #if defined(QCA_WIFI_QCA6290)
  166. #define WLAN_CFG_REO_DST_RING_SIZE 1024
  167. #else
  168. #define WLAN_CFG_REO_DST_RING_SIZE 2048
  169. #endif
  170. #define WLAN_CFG_REO_DST_RING_SIZE_MIN 1024
  171. #define WLAN_CFG_REO_DST_RING_SIZE_MAX 2048
  172. #define WLAN_CFG_REO_REINJECT_RING_SIZE 32
  173. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MIN 32
  174. #define WLAN_CFG_REO_REINJECT_RING_SIZE_MAX 32
  175. #define WLAN_CFG_RX_RELEASE_RING_SIZE 1024
  176. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MIN 8
  177. #if defined(QCA_WIFI_QCA6390) || defined(QCA_WIFI_QCA6490) || \
  178. defined(QCA_WIFI_QCA6750)
  179. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 1024
  180. #else
  181. #define WLAN_CFG_RX_RELEASE_RING_SIZE_MAX 8192
  182. #endif
  183. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE 128
  184. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN 128
  185. #define WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX 128
  186. #define WLAN_CFG_REO_CMD_RING_SIZE 128
  187. #define WLAN_CFG_REO_CMD_RING_SIZE_MIN 64
  188. #define WLAN_CFG_REO_CMD_RING_SIZE_MAX 128
  189. #define WLAN_CFG_REO_STATUS_RING_SIZE 256
  190. #define WLAN_CFG_REO_STATUS_RING_SIZE_MIN 128
  191. #define WLAN_CFG_REO_STATUS_RING_SIZE_MAX 2048
  192. #define WLAN_CFG_RXDMA_BUF_RING_SIZE 1024
  193. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN 1024
  194. #define WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX 1024
  195. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE 4096
  196. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN 16
  197. #define WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX 4096
  198. #define WLAN_CFG_TX_DESC_LIMIT_0 0
  199. #define WLAN_CFG_TX_DESC_LIMIT_0_MIN 4096
  200. #define WLAN_CFG_TX_DESC_LIMIT_0_MAX 32768
  201. #define WLAN_CFG_TX_DESC_LIMIT_1 0
  202. #define WLAN_CFG_TX_DESC_LIMIT_1_MIN 4096
  203. #define WLAN_CFG_TX_DESC_LIMIT_1_MAX 32768
  204. #define WLAN_CFG_TX_DESC_LIMIT_2 0
  205. #define WLAN_CFG_TX_DESC_LIMIT_2_MIN 4096
  206. #define WLAN_CFG_TX_DESC_LIMIT_2_MAX 32768
  207. #define WLAN_CFG_TX_DEVICE_LIMIT 65536
  208. #define WLAN_CFG_TX_DEVICE_LIMIT_MIN 16384
  209. #define WLAN_CFG_TX_DEVICE_LIMIT_MAX 65536
  210. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE 1024
  211. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN 128
  212. #define WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX 1024
  213. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE 4096
  214. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN 16
  215. #define WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX 8192
  216. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE 2048
  217. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN 48
  218. #define WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX 8192
  219. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE 1024
  220. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN 16
  221. #define WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX 8192
  222. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE 4096
  223. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN 4096
  224. #define WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX 16384
  225. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE 1024
  226. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN 1024
  227. #define WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX 8192
  228. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE 32
  229. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN 0
  230. #define WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX 256
  231. /**
  232. * Allocate as many RX descriptors as buffers in the SW2RXDMA
  233. * ring. This value may need to be tuned later.
  234. */
  235. #if defined(QCA_HOST2FW_RXBUF_RING)
  236. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  237. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  238. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 1
  239. /**
  240. * For low memory AP cases using 1 will reduce the rx descriptors memory req
  241. */
  242. #elif defined(QCA_LOWMEM_CONFIG) || defined(QCA_512M_CONFIG)
  243. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 1
  244. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  245. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  246. /**
  247. * AP use cases need to allocate more RX Descriptors than the number of
  248. * entries avaialable in the SW2RXDMA buffer replenish ring. This is to account
  249. * for frames sitting in REO queues, HW-HW DMA rings etc. Hence using a
  250. * multiplication factor of 3, to allocate three times as many RX descriptors
  251. * as RX buffers.
  252. */
  253. #else
  254. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE 3
  255. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN 1
  256. #define WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX 3
  257. #endif //QCA_HOST2FW_RXBUF_RING
  258. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE 16384
  259. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN 1
  260. #define WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX 16384
  261. #define WLAN_CFG_PKTLOG_BUFFER_SIZE 10
  262. #define WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE 1
  263. #define WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE 10
  264. /* DP INI Declerations */
  265. #define CFG_DP_HTT_PACKET_TYPE \
  266. CFG_INI_UINT("dp_htt_packet_type", \
  267. WLAN_CFG_HTT_PKT_TYPE_MIN, \
  268. WLAN_CFG_HTT_PKT_TYPE_MAX, \
  269. WLAN_CFG_HTT_PKT_TYPE, \
  270. CFG_VALUE_OR_DEFAULT, "DP HTT packet type")
  271. #define CFG_DP_INT_BATCH_THRESHOLD_OTHER \
  272. CFG_INI_UINT("dp_int_batch_threshold_other", \
  273. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MIN, \
  274. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER_MAX, \
  275. WLAN_CFG_INT_BATCH_THRESHOLD_OTHER, \
  276. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Other")
  277. #define CFG_DP_INT_BATCH_THRESHOLD_RX \
  278. CFG_INI_UINT("dp_int_batch_threshold_rx", \
  279. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MIN, \
  280. WLAN_CFG_INT_BATCH_THRESHOLD_RX_MAX, \
  281. WLAN_CFG_INT_BATCH_THRESHOLD_RX, \
  282. CFG_VALUE_OR_DEFAULT, "DP INT batch threshold Rx")
  283. #define CFG_DP_INT_BATCH_THRESHOLD_TX \
  284. CFG_INI_UINT("dp_int_batch_threshold_tx", \
  285. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MIN, \
  286. WLAN_CFG_INT_BATCH_THRESHOLD_TX_MAX, \
  287. WLAN_CFG_INT_BATCH_THRESHOLD_TX, \
  288. CFG_VALUE_OR_DEFAULT, "DP INT threshold Tx")
  289. #define CFG_DP_INT_TIMER_THRESHOLD_OTHER \
  290. CFG_INI_UINT("dp_int_timer_threshold_other", \
  291. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MIN, \
  292. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER_MAX, \
  293. WLAN_CFG_INT_TIMER_THRESHOLD_OTHER, \
  294. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Other")
  295. #define CFG_DP_INT_TIMER_THRESHOLD_RX \
  296. CFG_INI_UINT("dp_int_timer_threshold_rx", \
  297. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MIN, \
  298. WLAN_CFG_INT_TIMER_THRESHOLD_RX_MAX, \
  299. WLAN_CFG_INT_TIMER_THRESHOLD_RX, \
  300. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Rx")
  301. #define CFG_DP_INT_TIMER_THRESHOLD_REO_RING \
  302. CFG_INI_UINT("dp_int_timer_threshold_reo_ring", \
  303. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MIN, \
  304. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING_MAX, \
  305. WLAN_CFG_INT_TIMER_THRESHOLD_REO_RING, \
  306. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Reo ring")
  307. #define CFG_DP_INT_TIMER_THRESHOLD_WBM_RELEASE_RING \
  308. CFG_INI_UINT("dp_int_timer_threshold_wbm_release_ring", \
  309. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MIN, \
  310. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING_MAX, \
  311. WLAN_CFG_INT_TIMER_THRESHOLD_WBM_RELEASE_RING, \
  312. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold wbm release ring")
  313. #define CFG_DP_INT_TIMER_THRESHOLD_TX \
  314. CFG_INI_UINT("dp_int_timer_threshold_tx", \
  315. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MIN, \
  316. WLAN_CFG_INT_TIMER_THRESHOLD_TX_MAX, \
  317. WLAN_CFG_INT_TIMER_THRESHOLD_TX, \
  318. CFG_VALUE_OR_DEFAULT, "DP INT timer threshold Tx")
  319. #define CFG_DP_MAX_ALLOC_SIZE \
  320. CFG_INI_UINT("dp_max_alloc_size", \
  321. WLAN_CFG_MAX_ALLOC_SIZE_MIN, \
  322. WLAN_CFG_MAX_ALLOC_SIZE_MAX, \
  323. WLAN_CFG_MAX_ALLOC_SIZE, \
  324. CFG_VALUE_OR_DEFAULT, "DP Max Alloc Size")
  325. #define CFG_DP_MAX_CLIENTS \
  326. CFG_INI_UINT("dp_max_clients", \
  327. WLAN_CFG_MAX_CLIENTS_MIN, \
  328. WLAN_CFG_MAX_CLIENTS_MAX, \
  329. WLAN_CFG_MAX_CLIENTS, \
  330. CFG_VALUE_OR_DEFAULT, "DP Max Clients")
  331. #define CFG_DP_MAX_PEER_ID \
  332. CFG_INI_UINT("dp_max_peer_id", \
  333. WLAN_CFG_MAX_PEER_ID_MIN, \
  334. WLAN_CFG_MAX_PEER_ID_MAX, \
  335. WLAN_CFG_MAX_PEER_ID, \
  336. CFG_VALUE_OR_DEFAULT, "DP Max Peer ID")
  337. #define CFG_DP_REO_DEST_RINGS \
  338. CFG_INI_UINT("dp_reo_dest_rings", \
  339. WLAN_CFG_NUM_REO_DEST_RING_MIN, \
  340. WLAN_CFG_NUM_REO_DEST_RING_MAX, \
  341. WLAN_CFG_NUM_REO_DEST_RING, \
  342. CFG_VALUE_OR_DEFAULT, "DP REO Destination Rings")
  343. #define CFG_DP_TCL_DATA_RINGS \
  344. CFG_INI_UINT("dp_tcl_data_rings", \
  345. WLAN_CFG_NUM_TCL_DATA_RINGS_MIN, \
  346. WLAN_CFG_NUM_TCL_DATA_RINGS_MAX, \
  347. WLAN_CFG_NUM_TCL_DATA_RINGS, \
  348. CFG_VALUE_OR_DEFAULT, "DP TCL Data Rings")
  349. #define CFG_DP_TX_DESC \
  350. CFG_INI_UINT("dp_tx_desc", \
  351. WLAN_CFG_NUM_TX_DESC_MIN, \
  352. WLAN_CFG_NUM_TX_DESC_MAX, \
  353. WLAN_CFG_NUM_TX_DESC, \
  354. CFG_VALUE_OR_DEFAULT, "DP Tx Descriptors")
  355. #define CFG_DP_TX_EXT_DESC \
  356. CFG_INI_UINT("dp_tx_ext_desc", \
  357. WLAN_CFG_NUM_TX_EXT_DESC_MIN, \
  358. WLAN_CFG_NUM_TX_EXT_DESC_MAX, \
  359. WLAN_CFG_NUM_TX_EXT_DESC, \
  360. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors")
  361. #define CFG_DP_TX_EXT_DESC_POOLS \
  362. CFG_INI_UINT("dp_tx_ext_desc_pool", \
  363. WLAN_CFG_NUM_TXEXT_DESC_POOL_MIN, \
  364. WLAN_CFG_NUM_TXEXT_DESC_POOL_MAX, \
  365. WLAN_CFG_NUM_TXEXT_DESC_POOL, \
  366. CFG_VALUE_OR_DEFAULT, "DP Tx Ext Descriptors Pool")
  367. #define CFG_DP_PDEV_RX_RING \
  368. CFG_INI_UINT("dp_pdev_rx_ring", \
  369. WLAN_CFG_PER_PDEV_RX_RING_MIN, \
  370. WLAN_CFG_PER_PDEV_RX_RING_MAX, \
  371. WLAN_CFG_PER_PDEV_RX_RING, \
  372. CFG_VALUE_OR_DEFAULT, "DP PDEV Rx Ring")
  373. #define CFG_DP_PDEV_TX_RING \
  374. CFG_INI_UINT("dp_pdev_tx_ring", \
  375. WLAN_CFG_PER_PDEV_TX_RING_MIN, \
  376. WLAN_CFG_PER_PDEV_TX_RING_MAX, \
  377. WLAN_CFG_PER_PDEV_TX_RING, \
  378. CFG_VALUE_OR_DEFAULT, \
  379. "DP PDEV Tx Ring")
  380. #define CFG_DP_RX_DEFRAG_TIMEOUT \
  381. CFG_INI_UINT("dp_rx_defrag_timeout", \
  382. WLAN_CFG_RX_DEFRAG_TIMEOUT_MIN, \
  383. WLAN_CFG_RX_DEFRAG_TIMEOUT_MAX, \
  384. WLAN_CFG_RX_DEFRAG_TIMEOUT, \
  385. CFG_VALUE_OR_DEFAULT, "DP Rx Defrag Timeout")
  386. #define CFG_DP_TX_COMPL_RING_SIZE \
  387. CFG_INI_UINT("dp_tx_compl_ring_size", \
  388. WLAN_CFG_TX_COMP_RING_SIZE_MIN, \
  389. WLAN_CFG_TX_COMP_RING_SIZE_MAX, \
  390. WLAN_CFG_TX_COMP_RING_SIZE, \
  391. CFG_VALUE_OR_DEFAULT, "DP Tx Completion Ring Size")
  392. #define CFG_DP_TX_RING_SIZE \
  393. CFG_INI_UINT("dp_tx_ring_size", \
  394. WLAN_CFG_TX_RING_SIZE_MIN,\
  395. WLAN_CFG_TX_RING_SIZE_MAX,\
  396. WLAN_CFG_TX_RING_SIZE,\
  397. CFG_VALUE_OR_DEFAULT, "DP Tx Ring Size")
  398. #define CFG_DP_NSS_COMP_RING_SIZE \
  399. CFG_INI_UINT("dp_nss_comp_ring_size", \
  400. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MIN, \
  401. WLAN_CFG_NSS_TX_COMP_RING_SIZE_MAX, \
  402. WLAN_CFG_NSS_TX_COMP_RING_SIZE, \
  403. CFG_VALUE_OR_DEFAULT, "DP NSS completion Ring Size")
  404. #define CFG_DP_PDEV_LMAC_RING \
  405. CFG_INI_UINT("dp_pdev_lmac_ring", \
  406. WLAN_CFG_PER_PDEV_LMAC_RING_MIN, \
  407. WLAN_CFG_PER_PDEV_LMAC_RING_MAX, \
  408. WLAN_CFG_PER_PDEV_LMAC_RING, \
  409. CFG_VALUE_OR_DEFAULT, "DP pdev LMAC ring")
  410. #define CFG_DP_BASE_HW_MAC_ID \
  411. CFG_INI_UINT("dp_base_hw_macid", \
  412. 0, 1, 1, \
  413. CFG_VALUE_OR_DEFAULT, "DP Base HW Mac ID")
  414. #define CFG_DP_RX_HASH \
  415. CFG_INI_BOOL("dp_rx_hash", true, \
  416. "DP Rx Hash")
  417. #define CFG_DP_TSO \
  418. CFG_INI_BOOL("TSOEnable", false, \
  419. "DP TSO Enabled")
  420. #define CFG_DP_LRO \
  421. CFG_INI_BOOL("LROEnable", WLAN_LRO_ENABLE, \
  422. "DP LRO Enable")
  423. #define CFG_DP_SG \
  424. CFG_INI_BOOL("dp_sg_support", false, \
  425. "DP SG Enable")
  426. #define CFG_DP_GRO \
  427. CFG_INI_BOOL("GROEnable", false, \
  428. "DP GRO Enable")
  429. #define CFG_DP_OL_TX_CSUM \
  430. CFG_INI_BOOL("dp_offload_tx_csum_support", false, \
  431. "DP tx csum Enable")
  432. #define CFG_DP_OL_RX_CSUM \
  433. CFG_INI_BOOL("dp_offload_rx_csum_support", false, \
  434. "DP rx csum Enable")
  435. #define CFG_DP_RAWMODE \
  436. CFG_INI_BOOL("dp_rawmode_support", false, \
  437. "DP rawmode Enable")
  438. #define CFG_DP_PEER_FLOW_CTRL \
  439. CFG_INI_BOOL("dp_peer_flow_control_support", false, \
  440. "DP peer flow ctrl Enable")
  441. #define CFG_DP_NAPI \
  442. CFG_INI_BOOL("dp_napi_enabled", PLATFORM_VALUE(true, false), \
  443. "DP Napi Enabled")
  444. #define CFG_DP_TCP_UDP_CKSUM_OFFLOAD \
  445. CFG_INI_BOOL("gEnableIpTcpUdpChecksumOffload", true, \
  446. "DP TCP UDP Checksum Offload")
  447. #define CFG_DP_DEFRAG_TIMEOUT_CHECK \
  448. CFG_INI_BOOL("dp_defrag_timeout_check", true, \
  449. "DP Defrag Timeout Check")
  450. #define CFG_DP_WBM_RELEASE_RING \
  451. CFG_INI_UINT("dp_wbm_release_ring", \
  452. WLAN_CFG_WBM_RELEASE_RING_SIZE_MIN, \
  453. WLAN_CFG_WBM_RELEASE_RING_SIZE_MAX, \
  454. WLAN_CFG_WBM_RELEASE_RING_SIZE, \
  455. CFG_VALUE_OR_DEFAULT, "DP WBM Release Ring")
  456. #define CFG_DP_TCL_CMD_CREDIT_RING \
  457. CFG_INI_UINT("dp_tcl_cmd_credit_ring", \
  458. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MIN, \
  459. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE_MAX, \
  460. WLAN_CFG_TCL_CMD_CREDIT_RING_SIZE, \
  461. CFG_VALUE_OR_DEFAULT, "DP TCL Cmd_Credit ring")
  462. #define CFG_DP_TCL_STATUS_RING \
  463. CFG_INI_UINT("dp_tcl_status_ring",\
  464. WLAN_CFG_TCL_STATUS_RING_SIZE_MIN, \
  465. WLAN_CFG_TCL_STATUS_RING_SIZE_MAX, \
  466. WLAN_CFG_TCL_STATUS_RING_SIZE, \
  467. CFG_VALUE_OR_DEFAULT, "DP TCL status ring")
  468. #define CFG_DP_REO_REINJECT_RING \
  469. CFG_INI_UINT("dp_reo_reinject_ring", \
  470. WLAN_CFG_REO_REINJECT_RING_SIZE_MIN, \
  471. WLAN_CFG_REO_REINJECT_RING_SIZE_MAX, \
  472. WLAN_CFG_REO_REINJECT_RING_SIZE, \
  473. CFG_VALUE_OR_DEFAULT, "DP REO reinject ring")
  474. #define CFG_DP_RX_RELEASE_RING \
  475. CFG_INI_UINT("dp_rx_release_ring", \
  476. WLAN_CFG_RX_RELEASE_RING_SIZE_MIN, \
  477. WLAN_CFG_RX_RELEASE_RING_SIZE_MAX, \
  478. WLAN_CFG_RX_RELEASE_RING_SIZE, \
  479. CFG_VALUE_OR_DEFAULT, "DP Rx release ring")
  480. #define CFG_DP_REO_EXCEPTION_RING \
  481. CFG_INI_UINT("dp_reo_exception_ring", \
  482. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MIN, \
  483. WLAN_CFG_REO_EXCEPTION_RING_SIZE_MAX, \
  484. WLAN_CFG_REO_EXCEPTION_RING_SIZE, \
  485. CFG_VALUE_OR_DEFAULT, "DP REO exception ring")
  486. #define CFG_DP_REO_CMD_RING \
  487. CFG_INI_UINT("dp_reo_cmd_ring", \
  488. WLAN_CFG_REO_CMD_RING_SIZE_MIN, \
  489. WLAN_CFG_REO_CMD_RING_SIZE_MAX, \
  490. WLAN_CFG_REO_CMD_RING_SIZE, \
  491. CFG_VALUE_OR_DEFAULT, "DP REO command ring")
  492. #define CFG_DP_REO_STATUS_RING \
  493. CFG_INI_UINT("dp_reo_status_ring", \
  494. WLAN_CFG_REO_STATUS_RING_SIZE_MIN, \
  495. WLAN_CFG_REO_STATUS_RING_SIZE_MAX, \
  496. WLAN_CFG_REO_STATUS_RING_SIZE, \
  497. CFG_VALUE_OR_DEFAULT, "DP REO status ring")
  498. #define CFG_DP_RXDMA_BUF_RING \
  499. CFG_INI_UINT("dp_rxdma_buf_ring", \
  500. WLAN_CFG_RXDMA_BUF_RING_SIZE_MIN, \
  501. WLAN_CFG_RXDMA_BUF_RING_SIZE_MAX, \
  502. WLAN_CFG_RXDMA_BUF_RING_SIZE, \
  503. CFG_VALUE_OR_DEFAULT, "DP RXDMA buffer ring")
  504. #define CFG_DP_RXDMA_REFILL_RING \
  505. CFG_INI_UINT("dp_rxdma_refill_ring", \
  506. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MIN, \
  507. WLAN_CFG_RXDMA_REFILL_RING_SIZE_MAX, \
  508. WLAN_CFG_RXDMA_REFILL_RING_SIZE, \
  509. CFG_VALUE_OR_DEFAULT, "DP RXDMA refilll ring")
  510. #define CFG_DP_TX_DESC_LIMIT_0 \
  511. CFG_INI_UINT("dp_tx_desc_limit_0", \
  512. WLAN_CFG_TX_DESC_LIMIT_0_MIN, \
  513. WLAN_CFG_TX_DESC_LIMIT_0_MAX, \
  514. WLAN_CFG_TX_DESC_LIMIT_0, \
  515. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 0")
  516. #define CFG_DP_TX_DESC_LIMIT_1 \
  517. CFG_INI_UINT("dp_tx_desc_limit_1", \
  518. WLAN_CFG_TX_DESC_LIMIT_1_MIN, \
  519. WLAN_CFG_TX_DESC_LIMIT_1_MAX, \
  520. WLAN_CFG_TX_DESC_LIMIT_1, \
  521. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 1")
  522. #define CFG_DP_TX_DESC_LIMIT_2 \
  523. CFG_INI_UINT("dp_tx_desc_limit_2", \
  524. WLAN_CFG_TX_DESC_LIMIT_2_MIN, \
  525. WLAN_CFG_TX_DESC_LIMIT_2_MAX, \
  526. WLAN_CFG_TX_DESC_LIMIT_2, \
  527. CFG_VALUE_OR_DEFAULT, "DP TX DESC limit 2")
  528. #define CFG_DP_TX_DEVICE_LIMIT \
  529. CFG_INI_UINT("dp_tx_device_limit", \
  530. WLAN_CFG_TX_DEVICE_LIMIT_MIN, \
  531. WLAN_CFG_TX_DEVICE_LIMIT_MAX, \
  532. WLAN_CFG_TX_DEVICE_LIMIT, \
  533. CFG_VALUE_OR_DEFAULT, "DP TX DEVICE limit")
  534. #define CFG_DP_TX_SW_INTERNODE_QUEUE \
  535. CFG_INI_UINT("dp_tx_sw_internode_queue", \
  536. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MIN, \
  537. WLAN_CFG_TX_SW_INTERNODE_QUEUE_MAX, \
  538. WLAN_CFG_TX_SW_INTERNODE_QUEUE, \
  539. CFG_VALUE_OR_DEFAULT, "DP TX SW internode queue")
  540. #define CFG_DP_RXDMA_MONITOR_BUF_RING \
  541. CFG_INI_UINT("dp_rxdma_monitor_buf_ring", \
  542. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MIN, \
  543. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE_MAX, \
  544. WLAN_CFG_RXDMA_MONITOR_BUF_RING_SIZE, \
  545. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor buffer ring")
  546. #define CFG_DP_RXDMA_MONITOR_DST_RING \
  547. CFG_INI_UINT("dp_rxdma_monitor_dst_ring", \
  548. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MIN, \
  549. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE_MAX, \
  550. WLAN_CFG_RXDMA_MONITOR_DST_RING_SIZE, \
  551. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  552. #define CFG_DP_RXDMA_MONITOR_STATUS_RING \
  553. CFG_INI_UINT("dp_rxdma_monitor_status_ring", \
  554. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MIN, \
  555. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE_MAX, \
  556. WLAN_CFG_RXDMA_MONITOR_STATUS_RING_SIZE, \
  557. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor status ring")
  558. #define CFG_DP_RXDMA_MONITOR_DESC_RING \
  559. CFG_INI_UINT("dp_rxdma_monitor_desc_ring", \
  560. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MIN, \
  561. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE_MAX, \
  562. WLAN_CFG_RXDMA_MONITOR_DESC_RING_SIZE, \
  563. CFG_VALUE_OR_DEFAULT, "DP RXDMA monitor destination ring")
  564. #define CFG_DP_RXDMA_ERR_DST_RING \
  565. CFG_INI_UINT("dp_rxdma_err_dst_ring", \
  566. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MIN, \
  567. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE_MAX, \
  568. WLAN_CFG_RXDMA_ERR_DST_RING_SIZE, \
  569. CFG_VALUE_OR_DEFAULT, "RXDMA err destination ring")
  570. #define CFG_DP_PER_PKT_LOGGING \
  571. CFG_INI_UINT("enable_verbose_debug", \
  572. 0, 0xffff, 0, \
  573. CFG_VALUE_OR_DEFAULT, "Enable excessive per packet logging")
  574. #define CFG_DP_TX_FLOW_START_QUEUE_OFFSET \
  575. CFG_INI_UINT("TxFlowStartQueueOffset", \
  576. 0, 30, WLAN_CFG_TX_FLOW_START_QUEUE_OFFSET, \
  577. CFG_VALUE_OR_DEFAULT, "Start queue offset")
  578. #define CFG_DP_TX_FLOW_STOP_QUEUE_TH \
  579. CFG_INI_UINT("TxFlowStopQueueThreshold", \
  580. 0, 50, 15, \
  581. CFG_VALUE_OR_DEFAULT, "Stop queue Threshold")
  582. #define CFG_DP_IPA_UC_TX_BUF_SIZE \
  583. CFG_INI_UINT("IpaUcTxBufSize", \
  584. 0, 4096, WLAN_CFG_IPA_UC_TX_BUF_SIZE, \
  585. CFG_VALUE_OR_DEFAULT, "IPA tx buffer size")
  586. #define CFG_DP_IPA_UC_TX_PARTITION_BASE \
  587. CFG_INI_UINT("IpaUcTxPartitionBase", \
  588. 0, 9000, WLAN_CFG_IPA_UC_TX_PARTITION_BASE, \
  589. CFG_VALUE_OR_DEFAULT, "IPA tx partition base")
  590. #define CFG_DP_IPA_UC_RX_IND_RING_COUNT \
  591. CFG_INI_UINT("IpaUcRxIndRingCount", \
  592. 0, 2048, WLAN_CFG_IPA_UC_RX_IND_RING_COUNT, \
  593. CFG_VALUE_OR_DEFAULT, "IPA rx indication ring count")
  594. #define CFG_DP_REORDER_OFFLOAD_SUPPORT \
  595. CFG_INI_UINT("gReorderOffloadSupported", \
  596. 0, 1, 1, \
  597. CFG_VALUE_OR_DEFAULT, "Packet reordering offload to firmware")
  598. #define CFG_DP_AP_STA_SECURITY_SEPERATION \
  599. CFG_INI_BOOL("gDisableIntraBssFwd", \
  600. false, "Disable intrs BSS Rx packets")
  601. #define CFG_DP_ENABLE_DATA_STALL_DETECTION \
  602. CFG_INI_BOOL("gEnableDataStallDetection", \
  603. true, "Enable/Disable Data stall detection")
  604. #define CFG_DP_RX_SW_DESC_WEIGHT \
  605. CFG_INI_UINT("dp_rx_sw_desc_weight", \
  606. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MIN, \
  607. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE_MAX, \
  608. WLAN_CFG_RX_SW_DESC_WEIGHT_SIZE, \
  609. CFG_VALUE_OR_DEFAULT, "DP RX SW DESC weight")
  610. #define CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE \
  611. CFG_INI_UINT("dp_rx_flow_search_table_size", \
  612. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MIN, \
  613. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE_MAX, \
  614. WLAN_CFG_RX_FLOW_SEARCH_TABLE_SIZE, \
  615. CFG_VALUE_OR_DEFAULT, \
  616. "DP Rx Flow Search Table Size in number of entries")
  617. #define CFG_DP_RX_FLOW_TAG_ENABLE \
  618. CFG_INI_BOOL("dp_rx_flow_tag_enable", false, \
  619. "Enable/Disable DP Rx Flow Tag")
  620. #define CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV \
  621. CFG_INI_BOOL("dp_rx_per_pdev_flow_search", false, \
  622. "DP Rx Flow Search Table Is Per PDev")
  623. #define CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE \
  624. CFG_INI_BOOL("dp_rx_monitor_protocol_flow_tag_enable", true, \
  625. "Enable/Disable Rx Protocol & Flow tags in Monitor mode")
  626. /*
  627. * <ini>
  628. * dp_rx_fisa_enable - Control Rx datapath FISA
  629. * @Min: 0
  630. * @Max: 1
  631. * @Default: 0
  632. *
  633. * This ini is used to enable DP Rx FISA feature
  634. *
  635. * Related: dp_rx_flow_search_table_size
  636. *
  637. * Supported Feature: STA,P2P and SAP IPA disabled terminating
  638. *
  639. * Usage: Internal/External
  640. *
  641. * </ini>
  642. */
  643. #define CFG_DP_RX_FISA_ENABLE \
  644. CFG_INI_BOOL("dp_rx_fisa_enable", false, \
  645. "Enable/Disable DP Rx FISA")
  646. #define CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD \
  647. CFG_INI_UINT("mon_drop_thresh", \
  648. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MIN, \
  649. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE_MAX, \
  650. WLAN_CFG_RXDMA_MONITOR_RX_DROP_THRESH_SIZE, \
  651. CFG_VALUE_OR_DEFAULT, "RXDMA monitor rx drop theshold")
  652. #define CFG_DP_PKTLOG_BUFFER_SIZE \
  653. CFG_INI_UINT("PktlogBufSize", \
  654. WLAN_CFG_PKTLOG_MIN_BUFFER_SIZE, \
  655. WLAN_CFG_PKTLOG_MAX_BUFFER_SIZE, \
  656. WLAN_CFG_PKTLOG_BUFFER_SIZE, \
  657. CFG_VALUE_OR_DEFAULT, "Packet Log buffer size")
  658. #define CFG_DP_FULL_MON_MODE \
  659. CFG_INI_BOOL("full_mon_mode", \
  660. false, "Full Monitor mode support")
  661. #define CFG_DP \
  662. CFG(CFG_DP_HTT_PACKET_TYPE) \
  663. CFG(CFG_DP_INT_BATCH_THRESHOLD_OTHER) \
  664. CFG(CFG_DP_INT_BATCH_THRESHOLD_RX) \
  665. CFG(CFG_DP_INT_BATCH_THRESHOLD_TX) \
  666. CFG(CFG_DP_INT_TIMER_THRESHOLD_OTHER) \
  667. CFG(CFG_DP_INT_TIMER_THRESHOLD_RX) \
  668. CFG(CFG_DP_INT_TIMER_THRESHOLD_TX) \
  669. CFG(CFG_DP_MAX_ALLOC_SIZE) \
  670. CFG(CFG_DP_MAX_CLIENTS) \
  671. CFG(CFG_DP_MAX_PEER_ID) \
  672. CFG(CFG_DP_REO_DEST_RINGS) \
  673. CFG(CFG_DP_TCL_DATA_RINGS) \
  674. CFG(CFG_DP_TX_DESC) \
  675. CFG(CFG_DP_TX_EXT_DESC) \
  676. CFG(CFG_DP_TX_EXT_DESC_POOLS) \
  677. CFG(CFG_DP_PDEV_RX_RING) \
  678. CFG(CFG_DP_PDEV_TX_RING) \
  679. CFG(CFG_DP_RX_DEFRAG_TIMEOUT) \
  680. CFG(CFG_DP_TX_COMPL_RING_SIZE) \
  681. CFG(CFG_DP_TX_RING_SIZE) \
  682. CFG(CFG_DP_NSS_COMP_RING_SIZE) \
  683. CFG(CFG_DP_PDEV_LMAC_RING) \
  684. CFG(CFG_DP_BASE_HW_MAC_ID) \
  685. CFG(CFG_DP_RX_HASH) \
  686. CFG(CFG_DP_TSO) \
  687. CFG(CFG_DP_LRO) \
  688. CFG(CFG_DP_SG) \
  689. CFG(CFG_DP_GRO) \
  690. CFG(CFG_DP_OL_TX_CSUM) \
  691. CFG(CFG_DP_OL_RX_CSUM) \
  692. CFG(CFG_DP_RAWMODE) \
  693. CFG(CFG_DP_PEER_FLOW_CTRL) \
  694. CFG(CFG_DP_NAPI) \
  695. CFG(CFG_DP_TCP_UDP_CKSUM_OFFLOAD) \
  696. CFG(CFG_DP_DEFRAG_TIMEOUT_CHECK) \
  697. CFG(CFG_DP_WBM_RELEASE_RING) \
  698. CFG(CFG_DP_TCL_CMD_CREDIT_RING) \
  699. CFG(CFG_DP_TCL_STATUS_RING) \
  700. CFG(CFG_DP_REO_REINJECT_RING) \
  701. CFG(CFG_DP_RX_RELEASE_RING) \
  702. CFG(CFG_DP_REO_EXCEPTION_RING) \
  703. CFG(CFG_DP_REO_CMD_RING) \
  704. CFG(CFG_DP_REO_STATUS_RING) \
  705. CFG(CFG_DP_RXDMA_BUF_RING) \
  706. CFG(CFG_DP_RXDMA_REFILL_RING) \
  707. CFG(CFG_DP_TX_DESC_LIMIT_0) \
  708. CFG(CFG_DP_TX_DESC_LIMIT_1) \
  709. CFG(CFG_DP_TX_DESC_LIMIT_2) \
  710. CFG(CFG_DP_TX_DEVICE_LIMIT) \
  711. CFG(CFG_DP_TX_SW_INTERNODE_QUEUE) \
  712. CFG(CFG_DP_RXDMA_MONITOR_BUF_RING) \
  713. CFG(CFG_DP_RXDMA_MONITOR_DST_RING) \
  714. CFG(CFG_DP_RXDMA_MONITOR_STATUS_RING) \
  715. CFG(CFG_DP_RXDMA_MONITOR_DESC_RING) \
  716. CFG(CFG_DP_RXDMA_ERR_DST_RING) \
  717. CFG(CFG_DP_PER_PKT_LOGGING) \
  718. CFG(CFG_DP_TX_FLOW_START_QUEUE_OFFSET) \
  719. CFG(CFG_DP_TX_FLOW_STOP_QUEUE_TH) \
  720. CFG(CFG_DP_IPA_UC_TX_BUF_SIZE) \
  721. CFG(CFG_DP_IPA_UC_TX_PARTITION_BASE) \
  722. CFG(CFG_DP_IPA_UC_RX_IND_RING_COUNT) \
  723. CFG(CFG_DP_REORDER_OFFLOAD_SUPPORT) \
  724. CFG(CFG_DP_AP_STA_SECURITY_SEPERATION) \
  725. CFG(CFG_DP_ENABLE_DATA_STALL_DETECTION) \
  726. CFG(CFG_DP_RX_SW_DESC_WEIGHT) \
  727. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_SIZE) \
  728. CFG(CFG_DP_RX_FLOW_TAG_ENABLE) \
  729. CFG(CFG_DP_RX_FLOW_SEARCH_TABLE_PER_PDEV) \
  730. CFG(CFG_DP_RX_MON_PROTOCOL_FLOW_TAG_ENABLE) \
  731. CFG(CFG_DP_RXDMA_MONITOR_RX_DROP_THRESHOLD) \
  732. CFG(CFG_DP_PKTLOG_BUFFER_SIZE) \
  733. CFG(CFG_DP_RX_FISA_ENABLE) \
  734. CFG(CFG_DP_FULL_MON_MODE)
  735. #endif /* _CFG_DP_H_ */