wlan_firmware_service_v01.h 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /* Copyright (c) 2015-2021, The Linux Foundation. All rights reserved. */
  3. /* Copyright (c) 2021-2023 Qualcomm Innovation Center, Inc. All rights reserved. */
  4. #ifndef WLAN_FIRMWARE_SERVICE_V01_H
  5. #define WLAN_FIRMWARE_SERVICE_V01_H
  6. #include <linux/soc/qcom/qmi.h>
  7. #define WLFW_SERVICE_ID_V01 0x45
  8. #define WLFW_SERVICE_VERS_V01 0x01
  9. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_RESP_V01 0x0055
  10. #define QMI_WLFW_SUBSYS_RESTART_LEVEL_REQ_V01 0x0055
  11. #define QMI_WLFW_POWER_SAVE_RESP_V01 0x0050
  12. #define QMI_WLFW_CAP_REQ_V01 0x0024
  13. #define QMI_WLFW_INI_FILE_DOWNLOAD_RESP_V01 0x0056
  14. #define QMI_WLFW_CAL_REPORT_REQ_V01 0x0026
  15. #define QMI_WLFW_M3_INFO_RESP_V01 0x003C
  16. #define QMI_WLFW_CAL_REPORT_RESP_V01 0x0026
  17. #define QMI_WLFW_MAC_ADDR_RESP_V01 0x0033
  18. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_RESP_V01 0x003B
  19. #define QMI_WLFW_IND_REGISTER_REQ_V01 0x0020
  20. #define QMI_WLFW_DYNAMIC_FEATURE_MASK_REQ_V01 0x003B
  21. #define QMI_WLFW_QDSS_TRACE_MODE_RESP_V01 0x0045
  22. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  23. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_RESP_V01 0x0040
  24. #define QMI_WLFW_CAL_UPDATE_REQ_V01 0x0029
  25. #define QMI_WLFW_PHY_CAP_REQ_V01 0x0057
  26. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  27. #define QMI_WLFW_QDSS_TRACE_DATA_RESP_V01 0x0042
  28. #define QMI_WLFW_RESPOND_MEM_RESP_V01 0x0036
  29. #define QMI_WLFW_VBATT_RESP_V01 0x0032
  30. #define QMI_WLFW_QDSS_TRACE_MODE_REQ_V01 0x0045
  31. #define QMI_WLFW_CAL_DOWNLOAD_REQ_V01 0x0027
  32. #define QMI_WLFW_IND_REGISTER_RESP_V01 0x0020
  33. #define QMI_WLFW_CAL_UPDATE_RESP_V01 0x0029
  34. #define QMI_WLFW_M3_INFO_REQ_V01 0x003C
  35. #define QMI_WLFW_PCIE_GEN_SWITCH_REQ_V01 0x0053
  36. #define QMI_WLFW_ANTENNA_GRANT_RESP_V01 0x0048
  37. #define QMI_WLFW_INITIATE_CAL_UPDATE_IND_V01 0x002A
  38. #define QMI_WLFW_RESPOND_MEM_REQ_V01 0x0036
  39. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  40. #define QMI_WLFW_MSA_READY_IND_V01 0x002B
  41. #define QMI_WLFW_WLAN_MODE_REQ_V01 0x0022
  42. #define QMI_WLFW_WLAN_CFG_RESP_V01 0x0023
  43. #define QMI_WLFW_REJUVENATE_IND_V01 0x0039
  44. #define QMI_WLFW_ATHDIAG_WRITE_REQ_V01 0x0031
  45. #define QMI_WLFW_SOC_WAKE_REQ_V01 0x004F
  46. #define QMI_WLFW_PIN_CONNECT_RESULT_IND_V01 0x002C
  47. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_RESP_V01 0x004E
  48. #define QMI_WLFW_QDSS_TRACE_SAVE_IND_V01 0x0041
  49. #define QMI_WLFW_BDF_DOWNLOAD_RESP_V01 0x0025
  50. #define QMI_WLFW_REJUVENATE_ACK_RESP_V01 0x003A
  51. #define QMI_WLFW_MSA_INFO_RESP_V01 0x002D
  52. #define QMI_WLFW_SHUTDOWN_REQ_V01 0x0043
  53. #define QMI_WLFW_VBATT_REQ_V01 0x0032
  54. #define QMI_WLFW_MAC_ADDR_REQ_V01 0x0033
  55. #define QMI_WLFW_WLAN_CFG_REQ_V01 0x0023
  56. #define QMI_WLFW_ANTENNA_GRANT_REQ_V01 0x0048
  57. #define QMI_WLFW_BDF_DOWNLOAD_REQ_V01 0x0025
  58. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  59. #define QMI_WLFW_WLAN_HW_INIT_CFG_REQ_V01 0x0058
  60. #define QMI_WLFW_RESPOND_GET_INFO_IND_V01 0x004B
  61. #define QMI_WLFW_QDSS_TRACE_DATA_REQ_V01 0x0042
  62. #define QMI_WLFW_CAL_DOWNLOAD_RESP_V01 0x0027
  63. #define QMI_WLFW_INI_RESP_V01 0x002F
  64. #define QMI_WLFW_QDSS_TRACE_MEM_INFO_REQ_V01 0x0040
  65. #define QMI_WLFW_ANTENNA_SWITCH_REQ_V01 0x0047
  66. #define QMI_WLFW_QDSS_TRACE_REQ_MEM_IND_V01 0x003F
  67. #define QMI_WLFW_INITIATE_CAL_DOWNLOAD_IND_V01 0x0028
  68. #define QMI_WLFW_ATHDIAG_WRITE_RESP_V01 0x0031
  69. #define QMI_WLFW_PHY_CAP_RESP_V01 0x0057
  70. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_V01 0x0044
  71. #define QMI_WLFW_SOC_WAKE_RESP_V01 0x004F
  72. #define QMI_WLFW_GET_INFO_RESP_V01 0x004A
  73. #define QMI_WLFW_PCIE_GEN_SWITCH_RESP_V01 0x0053
  74. #define QMI_WLFW_INI_REQ_V01 0x002F
  75. #define QMI_WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_V01 0x0054
  76. #define QMI_WLFW_MSA_READY_REQ_V01 0x002E
  77. #define QMI_WLFW_M3_DUMP_UPLOAD_DONE_REQ_V01 0x004E
  78. #define QMI_WLFW_CAP_RESP_V01 0x0024
  79. #define QMI_WLFW_REJUVENATE_ACK_REQ_V01 0x003A
  80. #define QMI_WLFW_ATHDIAG_READ_RESP_V01 0x0030
  81. #define QMI_WLFW_ANTENNA_SWITCH_RESP_V01 0x0047
  82. #define QMI_WLFW_DEVICE_INFO_REQ_V01 0x004C
  83. #define QMI_WLFW_MSA_INFO_REQ_V01 0x002D
  84. #define QMI_WLFW_HOST_CAP_REQ_V01 0x0034
  85. #define QMI_WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_V01 0x0044
  86. #define QMI_WLFW_GET_INFO_REQ_V01 0x004A
  87. #define QMI_WLFW_CAL_DONE_IND_V01 0x003E
  88. #define QMI_WLFW_M3_DUMP_UPLOAD_REQ_IND_V01 0x004D
  89. #define QMI_WLFW_WFC_CALL_STATUS_RESP_V01 0x0049
  90. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  91. #define QMI_WLFW_POWER_SAVE_REQ_V01 0x0050
  92. #define QMI_WLFW_XO_CAL_IND_V01 0x003D
  93. #define QMI_WLFW_SHUTDOWN_RESP_V01 0x0043
  94. #define QMI_WLFW_ATHDIAG_READ_REQ_V01 0x0030
  95. #define QMI_WLFW_WFC_CALL_TWT_CONFIG_IND_V01 0x0051
  96. #define QMI_WLFW_WLAN_MODE_RESP_V01 0x0022
  97. #define QMI_WLFW_WFC_CALL_STATUS_REQ_V01 0x0049
  98. #define QMI_WLFW_DEVICE_INFO_RESP_V01 0x004C
  99. #define QMI_WLFW_MSA_READY_RESP_V01 0x002E
  100. #define QMI_WLFW_WLAN_HW_INIT_CFG_RESP_V01 0x0058
  101. #define QMI_WLFW_INI_FILE_DOWNLOAD_REQ_V01 0x0056
  102. #define QMI_WLFW_QDSS_TRACE_FREE_IND_V01 0x0046
  103. #define QMI_WLFW_QDSS_MEM_READY_IND_V01 0x0052
  104. #define QMI_WLFW_MAX_NUM_CAL_V01 5
  105. #define QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 64
  106. #define QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01 3
  107. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V01 24
  108. #define QMI_WLFW_MAX_BUILD_ID_LEN_V01 128
  109. #define QMI_WLFW_MAX_DEV_MEM_NUM_V01 4
  110. #define QMI_WLFW_MAX_NUM_SHARE_MEM_V01 8
  111. #define QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01 2
  112. #define QMI_WLFW_MAX_NUM_SVC_V01 24
  113. #define QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01 2
  114. #define QMI_WLFW_MAC_ADDR_SIZE_V01 6
  115. #define QMI_WLFW_MAX_NUM_GPIO_INFO_V01 20
  116. #define QMI_WLFW_MAX_NUM_MEM_CFG_V01 2
  117. #define QMI_WLFW_PMU_PARAMS_MAX_V01 16
  118. #define QMI_WLFW_MAX_NUM_MEM_SEG_V01 52
  119. #define QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01 256
  120. #define QMI_WLFW_MAX_DATA_SIZE_V01 6144
  121. #define QMI_WLFW_FUNCTION_NAME_LEN_V01 128
  122. #define QMI_WLFW_MAX_NUM_CE_V01 12
  123. #define QMI_WLFW_MAX_TIMESTAMP_LEN_V01 32
  124. #define QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01 10
  125. #define QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01 32
  126. #define QMI_WLFW_MAX_STR_LEN_V01 16
  127. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01 60
  128. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01 36
  129. #define QMI_WLFW_MAX_NUM_SHADOW_REG_V3_USAGE_V01 40
  130. #define QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01 6144
  131. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  132. #define QMI_WLFW_MAX_NUM_MLO_CHIPS_V01 3
  133. enum wlfw_driver_mode_enum_v01 {
  134. WLFW_DRIVER_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  135. QMI_WLFW_MISSION_V01 = 0,
  136. QMI_WLFW_FTM_V01 = 1,
  137. QMI_WLFW_EPPING_V01 = 2,
  138. QMI_WLFW_WALTEST_V01 = 3,
  139. QMI_WLFW_OFF_V01 = 4,
  140. QMI_WLFW_CCPM_V01 = 5,
  141. QMI_WLFW_QVIT_V01 = 6,
  142. QMI_WLFW_CALIBRATION_V01 = 7,
  143. QMI_WLFW_FTM_CALIBRATION_V01 = 10,
  144. WLFW_DRIVER_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  145. };
  146. enum wlfw_cal_temp_id_enum_v01 {
  147. WLFW_CAL_TEMP_ID_ENUM_MIN_VAL_V01 = INT_MIN,
  148. QMI_WLFW_CAL_TEMP_IDX_0_V01 = 0,
  149. QMI_WLFW_CAL_TEMP_IDX_1_V01 = 1,
  150. QMI_WLFW_CAL_TEMP_IDX_2_V01 = 2,
  151. QMI_WLFW_CAL_TEMP_IDX_3_V01 = 3,
  152. QMI_WLFW_CAL_TEMP_IDX_4_V01 = 4,
  153. WLFW_CAL_TEMP_ID_ENUM_MAX_VAL_V01 = INT_MAX,
  154. };
  155. enum wlfw_pipedir_enum_v01 {
  156. WLFW_PIPEDIR_ENUM_MIN_VAL_V01 = INT_MIN,
  157. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  158. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  159. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  160. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  161. WLFW_PIPEDIR_ENUM_MAX_VAL_V01 = INT_MAX,
  162. };
  163. enum wlfw_mem_type_enum_v01 {
  164. WLFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  165. QMI_WLFW_MEM_TYPE_MSA_V01 = 0,
  166. QMI_WLFW_MEM_TYPE_DDR_V01 = 1,
  167. QMI_WLFW_MEM_BDF_V01 = 2,
  168. QMI_WLFW_MEM_M3_V01 = 3,
  169. QMI_WLFW_MEM_CAL_V01 = 4,
  170. QMI_WLFW_MEM_DPD_V01 = 5,
  171. QMI_WLFW_MEM_QDSS_V01 = 6,
  172. QMI_WLFW_MEM_HANG_DATA_V01 = 7,
  173. QMI_WLFW_MLO_GLOBAL_MEM_V01 = 8,
  174. QMI_WLFW_PAGEABLE_MEM_V01 = 9,
  175. QMI_WLFW_AFC_MEM_V01 = 10,
  176. WLFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  177. };
  178. enum wlfw_share_mem_type_enum_v01 {
  179. WLFW_SHARE_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  180. QMI_WLFW_SHARE_MEM_CRASHDBG_V01 = 0,
  181. QMI_WLFW_SHARE_MEM_TXSAR_V01 = 1,
  182. QMI_WLFW_SHARE_MEM_AFC_V01 = 2,
  183. QMI_WLFW_SHARE_MEM_REMOTE_COPY_V01 = 3,
  184. QMI_WLFW_SHARE_MEM_MAX_V01 = 8,
  185. WLFW_SHARE_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  186. };
  187. enum wlfw_qdss_trace_mode_enum_v01 {
  188. WLFW_QDSS_TRACE_MODE_ENUM_MIN_VAL_V01 = INT_MIN,
  189. QMI_WLFW_QDSS_TRACE_OFF_V01 = 0,
  190. QMI_WLFW_QDSS_TRACE_ON_V01 = 1,
  191. WLFW_QDSS_TRACE_MODE_ENUM_MAX_VAL_V01 = INT_MAX,
  192. };
  193. enum wlfw_wfc_media_quality_v01 {
  194. WLFW_WFC_MEDIA_QUALITY_MIN_VAL_V01 = INT_MIN,
  195. QMI_WLFW_WFC_MEDIA_QUAL_NOT_AVAILABLE_V01 = 0,
  196. QMI_WLFW_WFC_MEDIA_QUAL_BAD_V01 = 1,
  197. QMI_WLFW_WFC_MEDIA_QUAL_GOOD_V01 = 2,
  198. QMI_WLFW_WFC_MEDIA_QUAL_EXCELLENT_V01 = 3,
  199. WLFW_WFC_MEDIA_QUALITY_MAX_VAL_V01 = INT_MAX,
  200. };
  201. enum wlfw_soc_wake_enum_v01 {
  202. WLFW_SOC_WAKE_ENUM_MIN_VAL_V01 = INT_MIN,
  203. QMI_WLFW_WAKE_REQUEST_V01 = 0,
  204. QMI_WLFW_WAKE_RELEASE_V01 = 1,
  205. WLFW_SOC_WAKE_ENUM_MAX_VAL_V01 = INT_MAX,
  206. };
  207. enum wlfw_host_build_type_v01 {
  208. WLFW_HOST_BUILD_TYPE_MIN_VAL_V01 = INT_MIN,
  209. QMI_HOST_BUILD_TYPE_UNSPECIFIED_V01 = 0,
  210. QMI_HOST_BUILD_TYPE_PRIMARY_V01 = 1,
  211. QMI_HOST_BUILD_TYPE_SECONDARY_V01 = 2,
  212. WLFW_HOST_BUILD_TYPE_MAX_VAL_V01 = INT_MAX,
  213. };
  214. enum wlfw_qmi_param_value_v01 {
  215. WLFW_QMI_PARAM_VALUE_MIN_VAL_V01 = INT_MIN,
  216. QMI_PARAM_INVALID_V01 = 0,
  217. QMI_PARAM_ENABLE_V01 = 1,
  218. QMI_PARAM_DISABLE_V01 = 2,
  219. WLFW_QMI_PARAM_VALUE_MAX_VAL_V01 = INT_MAX,
  220. };
  221. enum wlfw_rd_card_chain_cap_v01 {
  222. WLFW_RD_CARD_CHAIN_CAP_MIN_VAL_V01 = INT_MIN,
  223. WLFW_RD_CARD_CHAIN_CAP_UNSPECIFIED_V01 = 0,
  224. WLFW_RD_CARD_CHAIN_CAP_1x1_V01 = 1,
  225. WLFW_RD_CARD_CHAIN_CAP_2x2_V01 = 2,
  226. WLFW_RD_CARD_CHAIN_CAP_MAX_VAL_V01 = INT_MAX,
  227. };
  228. enum wlfw_pcie_gen_speed_v01 {
  229. WLFW_PCIE_GEN_SPEED_MIN_VAL_V01 = INT_MIN,
  230. QMI_PCIE_GEN_SPEED_INVALID_V01 = 0,
  231. QMI_PCIE_GEN_SPEED_1_V01 = 1,
  232. QMI_PCIE_GEN_SPEED_2_V01 = 2,
  233. QMI_PCIE_GEN_SPEED_3_V01 = 3,
  234. WLFW_PCIE_GEN_SPEED_MAX_VAL_V01 = INT_MAX,
  235. };
  236. enum wlfw_power_save_mode_v01 {
  237. WLFW_POWER_SAVE_MODE_MIN_VAL_V01 = INT_MIN,
  238. WLFW_POWER_SAVE_ENTER_V01 = 0,
  239. WLFW_POWER_SAVE_EXIT_V01 = 1,
  240. WLFW_POWER_SAVE_MODE_MAX_VAL_V01 = INT_MAX,
  241. };
  242. enum wlfw_m3_segment_type_v01 {
  243. WLFW_M3_SEGMENT_TYPE_MIN_VAL_V01 = INT_MIN,
  244. QMI_M3_SEGMENT_INVALID_V01 = 0,
  245. QMI_M3_SEGMENT_PHYAREG_V01 = 1,
  246. QMI_M3_SEGMENT_PHYDBG_V01 = 2,
  247. QMI_M3_SEGMENT_WMAC0_REG_V01 = 3,
  248. QMI_M3_SEGMENT_WCSSDBG_V01 = 4,
  249. QMI_M3_SEGMENT_PHYAPDMEM_V01 = 5,
  250. QMI_M3_SEGMENT_MAX_V01 = 6,
  251. WLFW_M3_SEGMENT_TYPE_MAX_VAL_V01 = INT_MAX,
  252. };
  253. enum cnss_feature_v01 {
  254. CNSS_FEATURE_MIN_VAL_V01 = INT_MIN,
  255. BOOTSTRAP_CLOCK_SELECT_V01 = 0,
  256. CNSS_DRV_SUPPORT_V01 = 1,
  257. CNSS_WLAN_EN_SUPPORT_V01 = 2,
  258. CNSS_QDSS_CFG_MISS_V01 = 3,
  259. CNSS_PCIE_PERST_NO_PULL_V01 = 4,
  260. CNSS_RC_EP_ULTRASHORT_CHANNEL_V01 = 5,
  261. CNSS_MAX_FEATURE_V01 = 64,
  262. CNSS_FEATURE_MAX_VAL_V01 = INT_MAX,
  263. };
  264. enum wlfw_bdf_dnld_method_v01 {
  265. WLFW_BDF_DNLD_METHOD_MIN_VAL_V01 = INT_MIN,
  266. WLFW_DIRECT_BDF_COPY_V01 = 0,
  267. WLFW_SEND_BDF_OVER_QMI_V01 = 1,
  268. WLFW_BDF_DNLD_METHOD_MAX_VAL_V01 = INT_MAX,
  269. };
  270. enum wlfw_gpio_info_type_v01 {
  271. WLFW_GPIO_INFO_TYPE_MIN_VAL_V01 = INT_MIN,
  272. WLAN_EN_GPIO_V01 = 0,
  273. BT_EN_GPIO_V01 = 1,
  274. HOST_SOL_GPIO_V01 = 2,
  275. TARGET_SOL_GPIO_V01 = 3,
  276. GPIO_TYPE_MAX_V01 = 4,
  277. WLFW_GPIO_INFO_TYPE_MAX_VAL_V01 = INT_MAX,
  278. };
  279. enum wlfw_ini_file_type_v01 {
  280. WLFW_INI_FILE_TYPE_MIN_VAL_V01 = INT_MIN,
  281. WLFW_INI_CFG_FILE_V01 = 0,
  282. WLFW_CONN_ROAM_INI_V01 = 1,
  283. WLFW_INI_FILE_TYPE_MAX_VAL_V01 = INT_MAX,
  284. };
  285. enum wlfw_wlan_rf_subtype_v01 {
  286. WLFW_WLAN_RF_SUBTYPE_MIN_VAL_V01 = INT_MIN,
  287. WLFW_WLAN_RF_SLATE_V01 = 0,
  288. WLFW_WLAN_RF_APACHE_V01 = 1,
  289. WLFW_WLAN_RF_SUBTYPE_MAX_VAL_V01 = INT_MAX,
  290. };
  291. #define QMI_WLFW_CE_ATTR_FLAGS_V01 ((u32)0x00)
  292. #define QMI_WLFW_CE_ATTR_NO_SNOOP_V01 ((u32)0x01)
  293. #define QMI_WLFW_CE_ATTR_BYTE_SWAP_DATA_V01 ((u32)0x02)
  294. #define QMI_WLFW_CE_ATTR_SWIZZLE_DESCRIPTORS_V01 ((u32)0x04)
  295. #define QMI_WLFW_CE_ATTR_DISABLE_INTR_V01 ((u32)0x08)
  296. #define QMI_WLFW_CE_ATTR_ENABLE_POLL_V01 ((u32)0x10)
  297. #define QMI_WLFW_ALREADY_REGISTERED_V01 ((u64)0x01ULL)
  298. #define QMI_WLFW_FW_READY_V01 ((u64)0x02ULL)
  299. #define QMI_WLFW_MSA_READY_V01 ((u64)0x04ULL)
  300. #define QMI_WLFW_FW_MEM_READY_V01 ((u64)0x08ULL)
  301. #define QMI_WLFW_FW_INIT_DONE_V01 ((u64)0x10ULL)
  302. #define QMI_WLFW_FW_REJUVENATE_V01 ((u64)0x01ULL)
  303. #define QMI_WLFW_HW_XPA_V01 ((u64)0x01ULL)
  304. #define QMI_WLFW_CBC_FILE_DOWNLOAD_V01 ((u64)0x02ULL)
  305. #define QMI_WLFW_HOST_PCIE_GEN_SWITCH_V01 ((u64)0x01ULL)
  306. #define QMI_WLFW_DIRECT_LINK_SUPPORT_V01 ((u64)0x02ULL)
  307. struct wlfw_ce_tgt_pipe_cfg_s_v01 {
  308. u32 pipe_num;
  309. enum wlfw_pipedir_enum_v01 pipe_dir;
  310. u32 nentries;
  311. u32 nbytes_max;
  312. u32 flags;
  313. };
  314. struct wlfw_ce_svc_pipe_cfg_s_v01 {
  315. u32 service_id;
  316. enum wlfw_pipedir_enum_v01 pipe_dir;
  317. u32 pipe_num;
  318. };
  319. struct wlfw_shadow_reg_cfg_s_v01 {
  320. u16 id;
  321. u16 offset;
  322. };
  323. struct wlfw_shadow_reg_v2_cfg_s_v01 {
  324. u32 addr;
  325. };
  326. struct wlfw_rri_over_ddr_cfg_s_v01 {
  327. u32 base_addr_low;
  328. u32 base_addr_high;
  329. };
  330. struct wlfw_msi_cfg_s_v01 {
  331. u16 ce_id;
  332. u16 msi_vector;
  333. };
  334. struct wlfw_memory_region_info_s_v01 {
  335. u64 region_addr;
  336. u32 size;
  337. u8 secure_flag;
  338. };
  339. struct wlfw_mem_cfg_s_v01 {
  340. u64 offset;
  341. u32 size;
  342. u8 secure_flag;
  343. };
  344. struct wlfw_mem_seg_s_v01 {
  345. u32 size;
  346. enum wlfw_mem_type_enum_v01 type;
  347. u32 mem_cfg_len;
  348. struct wlfw_mem_cfg_s_v01 mem_cfg[QMI_WLFW_MAX_NUM_MEM_CFG_V01];
  349. };
  350. struct wlfw_mem_seg_resp_s_v01 {
  351. u64 addr;
  352. u32 size;
  353. enum wlfw_mem_type_enum_v01 type;
  354. u8 restore;
  355. };
  356. struct wlfw_rf_chip_info_s_v01 {
  357. u32 chip_id;
  358. u32 chip_family;
  359. };
  360. struct wlfw_rf_board_info_s_v01 {
  361. u32 board_id;
  362. };
  363. struct wlfw_soc_info_s_v01 {
  364. u32 soc_id;
  365. };
  366. struct wlfw_fw_version_info_s_v01 {
  367. u32 fw_version;
  368. char fw_build_timestamp[QMI_WLFW_MAX_TIMESTAMP_LEN_V01 + 1];
  369. };
  370. struct wlfw_host_ddr_range_s_v01 {
  371. u64 start;
  372. u64 size;
  373. };
  374. struct wlfw_m3_segment_info_s_v01 {
  375. enum wlfw_m3_segment_type_v01 type;
  376. u64 addr;
  377. u64 size;
  378. char name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  379. };
  380. struct wlfw_dev_mem_info_s_v01 {
  381. u64 start;
  382. u64 size;
  383. };
  384. struct wlfw_host_mlo_chip_info_s_v01 {
  385. u8 chip_id;
  386. u8 num_local_links;
  387. u8 hw_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  388. u8 valid_mlo_link_id[QMI_WLFW_MAX_NUM_MLO_LINKS_PER_CHIP_V01];
  389. };
  390. struct wlfw_pmu_param_v01 {
  391. u8 pin_name[QMI_WLFW_PMU_PIN_NAME_MAX_LEN_V01];
  392. u32 wake_volt_valid;
  393. u32 wake_volt;
  394. u32 sleep_volt_valid;
  395. u32 sleep_volt;
  396. };
  397. struct wlfw_pmu_cfg_v01 {
  398. u32 pmu_param_len;
  399. struct wlfw_pmu_param_v01 pmu_param[QMI_WLFW_PMU_PARAMS_MAX_V01];
  400. };
  401. struct wlfw_shadow_reg_v3_cfg_s_v01 {
  402. u32 addr;
  403. };
  404. struct wlfw_share_mem_info_s_v01 {
  405. enum wlfw_share_mem_type_enum_v01 type;
  406. u64 start;
  407. u64 size;
  408. };
  409. struct wlfw_ind_register_req_msg_v01 {
  410. u8 fw_ready_enable_valid;
  411. u8 fw_ready_enable;
  412. u8 initiate_cal_download_enable_valid;
  413. u8 initiate_cal_download_enable;
  414. u8 initiate_cal_update_enable_valid;
  415. u8 initiate_cal_update_enable;
  416. u8 msa_ready_enable_valid;
  417. u8 msa_ready_enable;
  418. u8 pin_connect_result_enable_valid;
  419. u8 pin_connect_result_enable;
  420. u8 client_id_valid;
  421. u32 client_id;
  422. u8 request_mem_enable_valid;
  423. u8 request_mem_enable;
  424. u8 fw_mem_ready_enable_valid;
  425. u8 fw_mem_ready_enable;
  426. u8 fw_init_done_enable_valid;
  427. u8 fw_init_done_enable;
  428. u8 rejuvenate_enable_valid;
  429. u32 rejuvenate_enable;
  430. u8 xo_cal_enable_valid;
  431. u8 xo_cal_enable;
  432. u8 cal_done_enable_valid;
  433. u8 cal_done_enable;
  434. u8 qdss_trace_req_mem_enable_valid;
  435. u8 qdss_trace_req_mem_enable;
  436. u8 qdss_trace_save_enable_valid;
  437. u8 qdss_trace_save_enable;
  438. u8 qdss_trace_free_enable_valid;
  439. u8 qdss_trace_free_enable;
  440. u8 respond_get_info_enable_valid;
  441. u8 respond_get_info_enable;
  442. u8 m3_dump_upload_req_enable_valid;
  443. u8 m3_dump_upload_req_enable;
  444. u8 wfc_call_twt_config_enable_valid;
  445. u8 wfc_call_twt_config_enable;
  446. u8 qdss_mem_ready_enable_valid;
  447. u8 qdss_mem_ready_enable;
  448. u8 m3_dump_upload_segments_req_enable_valid;
  449. u8 m3_dump_upload_segments_req_enable;
  450. };
  451. #define WLFW_IND_REGISTER_REQ_MSG_V01_MAX_MSG_LEN 86
  452. extern struct qmi_elem_info wlfw_ind_register_req_msg_v01_ei[];
  453. struct wlfw_ind_register_resp_msg_v01 {
  454. struct qmi_response_type_v01 resp;
  455. u8 fw_status_valid;
  456. u64 fw_status;
  457. };
  458. #define WLFW_IND_REGISTER_RESP_MSG_V01_MAX_MSG_LEN 18
  459. extern struct qmi_elem_info wlfw_ind_register_resp_msg_v01_ei[];
  460. struct wlfw_fw_ready_ind_msg_v01 {
  461. char placeholder;
  462. };
  463. #define WLFW_FW_READY_IND_MSG_V01_MAX_MSG_LEN 0
  464. extern struct qmi_elem_info wlfw_fw_ready_ind_msg_v01_ei[];
  465. struct wlfw_msa_ready_ind_msg_v01 {
  466. u8 hang_data_addr_offset_valid;
  467. u32 hang_data_addr_offset;
  468. u8 hang_data_length_valid;
  469. u16 hang_data_length;
  470. };
  471. #define WLFW_MSA_READY_IND_MSG_V01_MAX_MSG_LEN 12
  472. extern struct qmi_elem_info wlfw_msa_ready_ind_msg_v01_ei[];
  473. struct wlfw_pin_connect_result_ind_msg_v01 {
  474. u8 pwr_pin_result_valid;
  475. u32 pwr_pin_result;
  476. u8 phy_io_pin_result_valid;
  477. u32 phy_io_pin_result;
  478. u8 rf_pin_result_valid;
  479. u32 rf_pin_result;
  480. };
  481. #define WLFW_PIN_CONNECT_RESULT_IND_MSG_V01_MAX_MSG_LEN 21
  482. extern struct qmi_elem_info wlfw_pin_connect_result_ind_msg_v01_ei[];
  483. struct wlfw_wlan_mode_req_msg_v01 {
  484. enum wlfw_driver_mode_enum_v01 mode;
  485. u8 hw_debug_valid;
  486. u8 hw_debug;
  487. u8 xo_cal_data_valid;
  488. u8 xo_cal_data;
  489. u8 wlan_en_delay_valid;
  490. u32 wlan_en_delay;
  491. };
  492. #define WLFW_WLAN_MODE_REQ_MSG_V01_MAX_MSG_LEN 22
  493. extern struct qmi_elem_info wlfw_wlan_mode_req_msg_v01_ei[];
  494. struct wlfw_wlan_mode_resp_msg_v01 {
  495. struct qmi_response_type_v01 resp;
  496. };
  497. #define WLFW_WLAN_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  498. extern struct qmi_elem_info wlfw_wlan_mode_resp_msg_v01_ei[];
  499. struct wlfw_wlan_cfg_req_msg_v01 {
  500. u8 host_version_valid;
  501. char host_version[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  502. u8 tgt_cfg_valid;
  503. u32 tgt_cfg_len;
  504. struct wlfw_ce_tgt_pipe_cfg_s_v01 tgt_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  505. u8 svc_cfg_valid;
  506. u32 svc_cfg_len;
  507. struct wlfw_ce_svc_pipe_cfg_s_v01 svc_cfg[QMI_WLFW_MAX_NUM_SVC_V01];
  508. u8 shadow_reg_valid;
  509. u32 shadow_reg_len;
  510. struct wlfw_shadow_reg_cfg_s_v01 shadow_reg[QMI_WLFW_MAX_NUM_SHADOW_REG_V01];
  511. u8 shadow_reg_v2_valid;
  512. u32 shadow_reg_v2_len;
  513. struct wlfw_shadow_reg_v2_cfg_s_v01 shadow_reg_v2[QMI_WLFW_MAX_NUM_SHADOW_REG_V2_V01];
  514. u8 rri_over_ddr_cfg_valid;
  515. struct wlfw_rri_over_ddr_cfg_s_v01 rri_over_ddr_cfg;
  516. u8 msi_cfg_valid;
  517. u32 msi_cfg_len;
  518. struct wlfw_msi_cfg_s_v01 msi_cfg[QMI_WLFW_MAX_NUM_CE_V01];
  519. u8 shadow_reg_v3_valid;
  520. u32 shadow_reg_v3_len;
  521. struct wlfw_shadow_reg_v3_cfg_s_v01 shadow_reg_v3[QMI_WLFW_MAX_NUM_SHADOW_REG_V3_V01];
  522. };
  523. #define WLFW_WLAN_CFG_REQ_MSG_V01_MAX_MSG_LEN 1110
  524. extern struct qmi_elem_info wlfw_wlan_cfg_req_msg_v01_ei[];
  525. struct wlfw_wlan_cfg_resp_msg_v01 {
  526. struct qmi_response_type_v01 resp;
  527. };
  528. #define WLFW_WLAN_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  529. extern struct qmi_elem_info wlfw_wlan_cfg_resp_msg_v01_ei[];
  530. struct wlfw_cap_req_msg_v01 {
  531. char placeholder;
  532. };
  533. #define WLFW_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  534. extern struct qmi_elem_info wlfw_cap_req_msg_v01_ei[];
  535. struct wlfw_cap_resp_msg_v01 {
  536. struct qmi_response_type_v01 resp;
  537. u8 chip_info_valid;
  538. struct wlfw_rf_chip_info_s_v01 chip_info;
  539. u8 board_info_valid;
  540. struct wlfw_rf_board_info_s_v01 board_info;
  541. u8 soc_info_valid;
  542. struct wlfw_soc_info_s_v01 soc_info;
  543. u8 fw_version_info_valid;
  544. struct wlfw_fw_version_info_s_v01 fw_version_info;
  545. u8 fw_build_id_valid;
  546. char fw_build_id[QMI_WLFW_MAX_BUILD_ID_LEN_V01 + 1];
  547. u8 num_macs_valid;
  548. u8 num_macs;
  549. u8 voltage_mv_valid;
  550. u32 voltage_mv;
  551. u8 time_freq_hz_valid;
  552. u32 time_freq_hz;
  553. u8 otp_version_valid;
  554. u32 otp_version;
  555. u8 eeprom_caldata_read_timeout_valid;
  556. u32 eeprom_caldata_read_timeout;
  557. u8 fw_caps_valid;
  558. u64 fw_caps;
  559. u8 rd_card_chain_cap_valid;
  560. enum wlfw_rd_card_chain_cap_v01 rd_card_chain_cap;
  561. u8 dev_mem_info_valid;
  562. struct wlfw_dev_mem_info_s_v01 dev_mem_info[QMI_WLFW_MAX_DEV_MEM_NUM_V01];
  563. u8 foundry_name_valid;
  564. char foundry_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  565. u8 hang_data_addr_offset_valid;
  566. u32 hang_data_addr_offset;
  567. u8 hang_data_length_valid;
  568. u16 hang_data_length;
  569. u8 bdf_dnld_method_valid;
  570. enum wlfw_bdf_dnld_method_v01 bdf_dnld_method;
  571. u8 hwid_bitmap_valid;
  572. u8 hwid_bitmap;
  573. u8 ol_cpr_cfg_valid;
  574. struct wlfw_pmu_cfg_v01 ol_cpr_cfg;
  575. u8 regdb_mandatory_valid;
  576. u8 regdb_mandatory;
  577. u8 regdb_support_valid;
  578. u8 regdb_support;
  579. u8 rxgainlut_support_valid;
  580. u8 rxgainlut_support;
  581. };
  582. #define WLFW_CAP_RESP_MSG_V01_MAX_MSG_LEN 1146
  583. extern struct qmi_elem_info wlfw_cap_resp_msg_v01_ei[];
  584. struct wlfw_bdf_download_req_msg_v01 {
  585. u8 valid;
  586. u8 file_id_valid;
  587. enum wlfw_cal_temp_id_enum_v01 file_id;
  588. u8 total_size_valid;
  589. u32 total_size;
  590. u8 seg_id_valid;
  591. u32 seg_id;
  592. u8 data_valid;
  593. u32 data_len;
  594. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  595. u8 end_valid;
  596. u8 end;
  597. u8 bdf_type_valid;
  598. u8 bdf_type;
  599. };
  600. #define WLFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6182
  601. extern struct qmi_elem_info wlfw_bdf_download_req_msg_v01_ei[];
  602. struct wlfw_bdf_download_resp_msg_v01 {
  603. struct qmi_response_type_v01 resp;
  604. u8 host_bdf_data_valid;
  605. u64 host_bdf_data;
  606. };
  607. #define WLFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 18
  608. extern struct qmi_elem_info wlfw_bdf_download_resp_msg_v01_ei[];
  609. struct wlfw_cal_report_req_msg_v01 {
  610. u32 meta_data_len;
  611. enum wlfw_cal_temp_id_enum_v01 meta_data[QMI_WLFW_MAX_NUM_CAL_V01];
  612. u8 xo_cal_data_valid;
  613. u8 xo_cal_data;
  614. u8 cal_remove_supported_valid;
  615. u8 cal_remove_supported;
  616. u8 cal_file_download_size_valid;
  617. u64 cal_file_download_size;
  618. };
  619. #define WLFW_CAL_REPORT_REQ_MSG_V01_MAX_MSG_LEN 43
  620. extern struct qmi_elem_info wlfw_cal_report_req_msg_v01_ei[];
  621. struct wlfw_cal_report_resp_msg_v01 {
  622. struct qmi_response_type_v01 resp;
  623. };
  624. #define WLFW_CAL_REPORT_RESP_MSG_V01_MAX_MSG_LEN 7
  625. extern struct qmi_elem_info wlfw_cal_report_resp_msg_v01_ei[];
  626. struct wlfw_initiate_cal_download_ind_msg_v01 {
  627. enum wlfw_cal_temp_id_enum_v01 cal_id;
  628. u8 total_size_valid;
  629. u32 total_size;
  630. u8 cal_data_location_valid;
  631. u32 cal_data_location;
  632. };
  633. #define WLFW_INITIATE_CAL_DOWNLOAD_IND_MSG_V01_MAX_MSG_LEN 21
  634. extern struct qmi_elem_info wlfw_initiate_cal_download_ind_msg_v01_ei[];
  635. struct wlfw_cal_download_req_msg_v01 {
  636. u8 valid;
  637. u8 file_id_valid;
  638. enum wlfw_cal_temp_id_enum_v01 file_id;
  639. u8 total_size_valid;
  640. u32 total_size;
  641. u8 seg_id_valid;
  642. u32 seg_id;
  643. u8 data_valid;
  644. u32 data_len;
  645. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  646. u8 end_valid;
  647. u8 end;
  648. u8 cal_data_location_valid;
  649. u32 cal_data_location;
  650. };
  651. #define WLFW_CAL_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6185
  652. extern struct qmi_elem_info wlfw_cal_download_req_msg_v01_ei[];
  653. struct wlfw_cal_download_resp_msg_v01 {
  654. struct qmi_response_type_v01 resp;
  655. };
  656. #define WLFW_CAL_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  657. extern struct qmi_elem_info wlfw_cal_download_resp_msg_v01_ei[];
  658. struct wlfw_initiate_cal_update_ind_msg_v01 {
  659. enum wlfw_cal_temp_id_enum_v01 cal_id;
  660. u32 total_size;
  661. u8 cal_data_location_valid;
  662. u32 cal_data_location;
  663. };
  664. #define WLFW_INITIATE_CAL_UPDATE_IND_MSG_V01_MAX_MSG_LEN 21
  665. extern struct qmi_elem_info wlfw_initiate_cal_update_ind_msg_v01_ei[];
  666. struct wlfw_cal_update_req_msg_v01 {
  667. enum wlfw_cal_temp_id_enum_v01 cal_id;
  668. u32 seg_id;
  669. };
  670. #define WLFW_CAL_UPDATE_REQ_MSG_V01_MAX_MSG_LEN 14
  671. extern struct qmi_elem_info wlfw_cal_update_req_msg_v01_ei[];
  672. struct wlfw_cal_update_resp_msg_v01 {
  673. struct qmi_response_type_v01 resp;
  674. u8 file_id_valid;
  675. enum wlfw_cal_temp_id_enum_v01 file_id;
  676. u8 total_size_valid;
  677. u32 total_size;
  678. u8 seg_id_valid;
  679. u32 seg_id;
  680. u8 data_valid;
  681. u32 data_len;
  682. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  683. u8 end_valid;
  684. u8 end;
  685. u8 cal_data_location_valid;
  686. u32 cal_data_location;
  687. };
  688. #define WLFW_CAL_UPDATE_RESP_MSG_V01_MAX_MSG_LEN 6188
  689. extern struct qmi_elem_info wlfw_cal_update_resp_msg_v01_ei[];
  690. struct wlfw_msa_info_req_msg_v01 {
  691. u64 msa_addr;
  692. u32 size;
  693. };
  694. #define WLFW_MSA_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  695. extern struct qmi_elem_info wlfw_msa_info_req_msg_v01_ei[];
  696. struct wlfw_msa_info_resp_msg_v01 {
  697. struct qmi_response_type_v01 resp;
  698. u32 mem_region_info_len;
  699. struct wlfw_memory_region_info_s_v01 mem_region_info[QMI_WLFW_MAX_NUM_MEMORY_REGIONS_V01];
  700. };
  701. #define WLFW_MSA_INFO_RESP_MSG_V01_MAX_MSG_LEN 37
  702. extern struct qmi_elem_info wlfw_msa_info_resp_msg_v01_ei[];
  703. struct wlfw_msa_ready_req_msg_v01 {
  704. char placeholder;
  705. };
  706. #define WLFW_MSA_READY_REQ_MSG_V01_MAX_MSG_LEN 0
  707. extern struct qmi_elem_info wlfw_msa_ready_req_msg_v01_ei[];
  708. struct wlfw_msa_ready_resp_msg_v01 {
  709. struct qmi_response_type_v01 resp;
  710. };
  711. #define WLFW_MSA_READY_RESP_MSG_V01_MAX_MSG_LEN 7
  712. extern struct qmi_elem_info wlfw_msa_ready_resp_msg_v01_ei[];
  713. struct wlfw_ini_req_msg_v01 {
  714. u8 enablefwlog_valid;
  715. u8 enablefwlog;
  716. };
  717. #define WLFW_INI_REQ_MSG_V01_MAX_MSG_LEN 4
  718. extern struct qmi_elem_info wlfw_ini_req_msg_v01_ei[];
  719. struct wlfw_ini_resp_msg_v01 {
  720. struct qmi_response_type_v01 resp;
  721. };
  722. #define WLFW_INI_RESP_MSG_V01_MAX_MSG_LEN 7
  723. extern struct qmi_elem_info wlfw_ini_resp_msg_v01_ei[];
  724. struct wlfw_athdiag_read_req_msg_v01 {
  725. u32 offset;
  726. u32 mem_type;
  727. u32 data_len;
  728. };
  729. #define WLFW_ATHDIAG_READ_REQ_MSG_V01_MAX_MSG_LEN 21
  730. extern struct qmi_elem_info wlfw_athdiag_read_req_msg_v01_ei[];
  731. struct wlfw_athdiag_read_resp_msg_v01 {
  732. struct qmi_response_type_v01 resp;
  733. u8 data_valid;
  734. u32 data_len;
  735. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  736. };
  737. #define WLFW_ATHDIAG_READ_RESP_MSG_V01_MAX_MSG_LEN 6156
  738. extern struct qmi_elem_info wlfw_athdiag_read_resp_msg_v01_ei[];
  739. struct wlfw_athdiag_write_req_msg_v01 {
  740. u32 offset;
  741. u32 mem_type;
  742. u32 data_len;
  743. u8 data[QMI_WLFW_MAX_ATHDIAG_DATA_SIZE_V01];
  744. };
  745. #define WLFW_ATHDIAG_WRITE_REQ_MSG_V01_MAX_MSG_LEN 6163
  746. extern struct qmi_elem_info wlfw_athdiag_write_req_msg_v01_ei[];
  747. struct wlfw_athdiag_write_resp_msg_v01 {
  748. struct qmi_response_type_v01 resp;
  749. };
  750. #define WLFW_ATHDIAG_WRITE_RESP_MSG_V01_MAX_MSG_LEN 7
  751. extern struct qmi_elem_info wlfw_athdiag_write_resp_msg_v01_ei[];
  752. struct wlfw_vbatt_req_msg_v01 {
  753. u64 voltage_uv;
  754. };
  755. #define WLFW_VBATT_REQ_MSG_V01_MAX_MSG_LEN 11
  756. extern struct qmi_elem_info wlfw_vbatt_req_msg_v01_ei[];
  757. struct wlfw_vbatt_resp_msg_v01 {
  758. struct qmi_response_type_v01 resp;
  759. };
  760. #define WLFW_VBATT_RESP_MSG_V01_MAX_MSG_LEN 7
  761. extern struct qmi_elem_info wlfw_vbatt_resp_msg_v01_ei[];
  762. struct wlfw_mac_addr_req_msg_v01 {
  763. u8 mac_addr_valid;
  764. u8 mac_addr[QMI_WLFW_MAC_ADDR_SIZE_V01];
  765. };
  766. #define WLFW_MAC_ADDR_REQ_MSG_V01_MAX_MSG_LEN 9
  767. extern struct qmi_elem_info wlfw_mac_addr_req_msg_v01_ei[];
  768. struct wlfw_mac_addr_resp_msg_v01 {
  769. struct qmi_response_type_v01 resp;
  770. };
  771. #define WLFW_MAC_ADDR_RESP_MSG_V01_MAX_MSG_LEN 7
  772. extern struct qmi_elem_info wlfw_mac_addr_resp_msg_v01_ei[];
  773. struct wlfw_host_cap_req_msg_v01 {
  774. u8 num_clients_valid;
  775. u32 num_clients;
  776. u8 wake_msi_valid;
  777. u32 wake_msi;
  778. u8 gpios_valid;
  779. u32 gpios_len;
  780. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  781. u8 nm_modem_valid;
  782. u8 nm_modem;
  783. u8 bdf_support_valid;
  784. u8 bdf_support;
  785. u8 bdf_cache_support_valid;
  786. u8 bdf_cache_support;
  787. u8 m3_support_valid;
  788. u8 m3_support;
  789. u8 m3_cache_support_valid;
  790. u8 m3_cache_support;
  791. u8 cal_filesys_support_valid;
  792. u8 cal_filesys_support;
  793. u8 cal_cache_support_valid;
  794. u8 cal_cache_support;
  795. u8 cal_done_valid;
  796. u8 cal_done;
  797. u8 mem_bucket_valid;
  798. u32 mem_bucket;
  799. u8 mem_cfg_mode_valid;
  800. u8 mem_cfg_mode;
  801. u8 cal_duration_valid;
  802. u16 cal_duration;
  803. u8 platform_name_valid;
  804. char platform_name[QMI_WLFW_MAX_PLATFORM_NAME_LEN_V01 + 1];
  805. u8 ddr_range_valid;
  806. struct wlfw_host_ddr_range_s_v01 ddr_range[QMI_WLFW_MAX_HOST_DDR_RANGE_SIZE_V01];
  807. u8 host_build_type_valid;
  808. enum wlfw_host_build_type_v01 host_build_type;
  809. u8 mlo_capable_valid;
  810. u8 mlo_capable;
  811. u8 mlo_chip_id_valid;
  812. u16 mlo_chip_id;
  813. u8 mlo_group_id_valid;
  814. u8 mlo_group_id;
  815. u8 max_mlo_peer_valid;
  816. u16 max_mlo_peer;
  817. u8 mlo_num_chips_valid;
  818. u8 mlo_num_chips;
  819. u8 mlo_chip_info_valid;
  820. struct wlfw_host_mlo_chip_info_s_v01 mlo_chip_info[QMI_WLFW_MAX_NUM_MLO_CHIPS_V01];
  821. u8 feature_list_valid;
  822. u64 feature_list;
  823. u8 num_wlan_clients_valid;
  824. u16 num_wlan_clients;
  825. u8 num_wlan_vaps_valid;
  826. u8 num_wlan_vaps;
  827. u8 wake_msi_addr_valid;
  828. u32 wake_msi_addr;
  829. u8 wlan_enable_delay_valid;
  830. u32 wlan_enable_delay;
  831. u8 ddr_type_valid;
  832. u32 ddr_type;
  833. u8 gpio_info_valid;
  834. u32 gpio_info_len;
  835. u32 gpio_info[QMI_WLFW_MAX_NUM_GPIO_INFO_V01];
  836. u8 fw_ini_cfg_support_valid;
  837. u8 fw_ini_cfg_support;
  838. };
  839. #define WLFW_HOST_CAP_REQ_MSG_V01_MAX_MSG_LEN 491
  840. extern struct qmi_elem_info wlfw_host_cap_req_msg_v01_ei[];
  841. struct wlfw_host_cap_resp_msg_v01 {
  842. struct qmi_response_type_v01 resp;
  843. };
  844. #define WLFW_HOST_CAP_RESP_MSG_V01_MAX_MSG_LEN 7
  845. extern struct qmi_elem_info wlfw_host_cap_resp_msg_v01_ei[];
  846. struct wlfw_request_mem_ind_msg_v01 {
  847. u32 mem_seg_len;
  848. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  849. };
  850. #define WLFW_REQUEST_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  851. extern struct qmi_elem_info wlfw_request_mem_ind_msg_v01_ei[];
  852. struct wlfw_respond_mem_req_msg_v01 {
  853. u32 mem_seg_len;
  854. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  855. };
  856. #define WLFW_RESPOND_MEM_REQ_MSG_V01_MAX_MSG_LEN 888
  857. extern struct qmi_elem_info wlfw_respond_mem_req_msg_v01_ei[];
  858. struct wlfw_respond_mem_resp_msg_v01 {
  859. struct qmi_response_type_v01 resp;
  860. u8 share_mem_valid;
  861. u32 share_mem_len;
  862. struct wlfw_share_mem_info_s_v01 share_mem[QMI_WLFW_MAX_NUM_SHARE_MEM_V01];
  863. };
  864. #define WLFW_RESPOND_MEM_RESP_MSG_V01_MAX_MSG_LEN 171
  865. extern struct qmi_elem_info wlfw_respond_mem_resp_msg_v01_ei[];
  866. struct wlfw_fw_mem_ready_ind_msg_v01 {
  867. char placeholder;
  868. };
  869. #define WLFW_FW_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  870. extern struct qmi_elem_info wlfw_fw_mem_ready_ind_msg_v01_ei[];
  871. struct wlfw_fw_init_done_ind_msg_v01 {
  872. u8 hang_data_addr_offset_valid;
  873. u32 hang_data_addr_offset;
  874. u8 hang_data_length_valid;
  875. u16 hang_data_length;
  876. };
  877. #define WLFW_FW_INIT_DONE_IND_MSG_V01_MAX_MSG_LEN 12
  878. extern struct qmi_elem_info wlfw_fw_init_done_ind_msg_v01_ei[];
  879. struct wlfw_rejuvenate_ind_msg_v01 {
  880. u8 cause_for_rejuvenation_valid;
  881. u8 cause_for_rejuvenation;
  882. u8 requesting_sub_system_valid;
  883. u8 requesting_sub_system;
  884. u8 line_number_valid;
  885. u16 line_number;
  886. u8 function_name_valid;
  887. char function_name[QMI_WLFW_FUNCTION_NAME_LEN_V01 + 1];
  888. };
  889. #define WLFW_REJUVENATE_IND_MSG_V01_MAX_MSG_LEN 144
  890. extern struct qmi_elem_info wlfw_rejuvenate_ind_msg_v01_ei[];
  891. struct wlfw_rejuvenate_ack_req_msg_v01 {
  892. char placeholder;
  893. };
  894. #define WLFW_REJUVENATE_ACK_REQ_MSG_V01_MAX_MSG_LEN 0
  895. extern struct qmi_elem_info wlfw_rejuvenate_ack_req_msg_v01_ei[];
  896. struct wlfw_rejuvenate_ack_resp_msg_v01 {
  897. struct qmi_response_type_v01 resp;
  898. };
  899. #define WLFW_REJUVENATE_ACK_RESP_MSG_V01_MAX_MSG_LEN 7
  900. extern struct qmi_elem_info wlfw_rejuvenate_ack_resp_msg_v01_ei[];
  901. struct wlfw_dynamic_feature_mask_req_msg_v01 {
  902. u8 mask_valid;
  903. u64 mask;
  904. };
  905. #define WLFW_DYNAMIC_FEATURE_MASK_REQ_MSG_V01_MAX_MSG_LEN 11
  906. extern struct qmi_elem_info wlfw_dynamic_feature_mask_req_msg_v01_ei[];
  907. struct wlfw_dynamic_feature_mask_resp_msg_v01 {
  908. struct qmi_response_type_v01 resp;
  909. u8 prev_mask_valid;
  910. u64 prev_mask;
  911. u8 curr_mask_valid;
  912. u64 curr_mask;
  913. };
  914. #define WLFW_DYNAMIC_FEATURE_MASK_RESP_MSG_V01_MAX_MSG_LEN 29
  915. extern struct qmi_elem_info wlfw_dynamic_feature_mask_resp_msg_v01_ei[];
  916. struct wlfw_m3_info_req_msg_v01 {
  917. u64 addr;
  918. u32 size;
  919. };
  920. #define WLFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  921. extern struct qmi_elem_info wlfw_m3_info_req_msg_v01_ei[];
  922. struct wlfw_m3_info_resp_msg_v01 {
  923. struct qmi_response_type_v01 resp;
  924. };
  925. #define WLFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  926. extern struct qmi_elem_info wlfw_m3_info_resp_msg_v01_ei[];
  927. struct wlfw_xo_cal_ind_msg_v01 {
  928. u8 xo_cal_data;
  929. };
  930. #define WLFW_XO_CAL_IND_MSG_V01_MAX_MSG_LEN 4
  931. extern struct qmi_elem_info wlfw_xo_cal_ind_msg_v01_ei[];
  932. struct wlfw_cal_done_ind_msg_v01 {
  933. u8 cal_file_upload_size_valid;
  934. u64 cal_file_upload_size;
  935. };
  936. #define WLFW_CAL_DONE_IND_MSG_V01_MAX_MSG_LEN 11
  937. extern struct qmi_elem_info wlfw_cal_done_ind_msg_v01_ei[];
  938. struct wlfw_qdss_trace_req_mem_ind_msg_v01 {
  939. u32 mem_seg_len;
  940. struct wlfw_mem_seg_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  941. };
  942. #define WLFW_QDSS_TRACE_REQ_MEM_IND_MSG_V01_MAX_MSG_LEN 1824
  943. extern struct qmi_elem_info wlfw_qdss_trace_req_mem_ind_msg_v01_ei[];
  944. struct wlfw_qdss_trace_mem_info_req_msg_v01 {
  945. u32 mem_seg_len;
  946. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  947. u8 end_valid;
  948. u8 end;
  949. };
  950. #define WLFW_QDSS_TRACE_MEM_INFO_REQ_MSG_V01_MAX_MSG_LEN 892
  951. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_req_msg_v01_ei[];
  952. struct wlfw_qdss_trace_mem_info_resp_msg_v01 {
  953. struct qmi_response_type_v01 resp;
  954. };
  955. #define WLFW_QDSS_TRACE_MEM_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  956. extern struct qmi_elem_info wlfw_qdss_trace_mem_info_resp_msg_v01_ei[];
  957. struct wlfw_qdss_trace_save_ind_msg_v01 {
  958. u32 source;
  959. u32 total_size;
  960. u8 mem_seg_valid;
  961. u32 mem_seg_len;
  962. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  963. u8 file_name_valid;
  964. char file_name[QMI_WLFW_MAX_STR_LEN_V01 + 1];
  965. };
  966. #define WLFW_QDSS_TRACE_SAVE_IND_MSG_V01_MAX_MSG_LEN 921
  967. extern struct qmi_elem_info wlfw_qdss_trace_save_ind_msg_v01_ei[];
  968. struct wlfw_qdss_trace_data_req_msg_v01 {
  969. u32 seg_id;
  970. };
  971. #define WLFW_QDSS_TRACE_DATA_REQ_MSG_V01_MAX_MSG_LEN 7
  972. extern struct qmi_elem_info wlfw_qdss_trace_data_req_msg_v01_ei[];
  973. struct wlfw_qdss_trace_data_resp_msg_v01 {
  974. struct qmi_response_type_v01 resp;
  975. u8 total_size_valid;
  976. u32 total_size;
  977. u8 seg_id_valid;
  978. u32 seg_id;
  979. u8 data_valid;
  980. u32 data_len;
  981. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  982. u8 end_valid;
  983. u8 end;
  984. };
  985. #define WLFW_QDSS_TRACE_DATA_RESP_MSG_V01_MAX_MSG_LEN 6174
  986. extern struct qmi_elem_info wlfw_qdss_trace_data_resp_msg_v01_ei[];
  987. struct wlfw_qdss_trace_config_download_req_msg_v01 {
  988. u8 total_size_valid;
  989. u32 total_size;
  990. u8 seg_id_valid;
  991. u32 seg_id;
  992. u8 data_valid;
  993. u32 data_len;
  994. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  995. u8 end_valid;
  996. u8 end;
  997. };
  998. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6167
  999. extern struct qmi_elem_info wlfw_qdss_trace_config_download_req_msg_v01_ei[];
  1000. struct wlfw_qdss_trace_config_download_resp_msg_v01 {
  1001. struct qmi_response_type_v01 resp;
  1002. };
  1003. #define WLFW_QDSS_TRACE_CONFIG_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1004. extern struct qmi_elem_info wlfw_qdss_trace_config_download_resp_msg_v01_ei[];
  1005. struct wlfw_qdss_trace_mode_req_msg_v01 {
  1006. u8 mode_valid;
  1007. enum wlfw_qdss_trace_mode_enum_v01 mode;
  1008. u8 option_valid;
  1009. u64 option;
  1010. u8 hw_trc_disable_override_valid;
  1011. enum wlfw_qmi_param_value_v01 hw_trc_disable_override;
  1012. };
  1013. #define WLFW_QDSS_TRACE_MODE_REQ_MSG_V01_MAX_MSG_LEN 25
  1014. extern struct qmi_elem_info wlfw_qdss_trace_mode_req_msg_v01_ei[];
  1015. struct wlfw_qdss_trace_mode_resp_msg_v01 {
  1016. struct qmi_response_type_v01 resp;
  1017. };
  1018. #define WLFW_QDSS_TRACE_MODE_RESP_MSG_V01_MAX_MSG_LEN 7
  1019. extern struct qmi_elem_info wlfw_qdss_trace_mode_resp_msg_v01_ei[];
  1020. struct wlfw_qdss_trace_free_ind_msg_v01 {
  1021. u8 mem_seg_valid;
  1022. u32 mem_seg_len;
  1023. struct wlfw_mem_seg_resp_s_v01 mem_seg[QMI_WLFW_MAX_NUM_MEM_SEG_V01];
  1024. };
  1025. #define WLFW_QDSS_TRACE_FREE_IND_MSG_V01_MAX_MSG_LEN 888
  1026. extern struct qmi_elem_info wlfw_qdss_trace_free_ind_msg_v01_ei[];
  1027. struct wlfw_shutdown_req_msg_v01 {
  1028. u8 shutdown_valid;
  1029. u8 shutdown;
  1030. };
  1031. #define WLFW_SHUTDOWN_REQ_MSG_V01_MAX_MSG_LEN 4
  1032. extern struct qmi_elem_info wlfw_shutdown_req_msg_v01_ei[];
  1033. struct wlfw_shutdown_resp_msg_v01 {
  1034. struct qmi_response_type_v01 resp;
  1035. };
  1036. #define WLFW_SHUTDOWN_RESP_MSG_V01_MAX_MSG_LEN 7
  1037. extern struct qmi_elem_info wlfw_shutdown_resp_msg_v01_ei[];
  1038. struct wlfw_antenna_switch_req_msg_v01 {
  1039. char placeholder;
  1040. };
  1041. #define WLFW_ANTENNA_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 0
  1042. extern struct qmi_elem_info wlfw_antenna_switch_req_msg_v01_ei[];
  1043. struct wlfw_antenna_switch_resp_msg_v01 {
  1044. struct qmi_response_type_v01 resp;
  1045. u8 antenna_valid;
  1046. u64 antenna;
  1047. };
  1048. #define WLFW_ANTENNA_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 18
  1049. extern struct qmi_elem_info wlfw_antenna_switch_resp_msg_v01_ei[];
  1050. struct wlfw_antenna_grant_req_msg_v01 {
  1051. u8 grant_valid;
  1052. u64 grant;
  1053. };
  1054. #define WLFW_ANTENNA_GRANT_REQ_MSG_V01_MAX_MSG_LEN 11
  1055. extern struct qmi_elem_info wlfw_antenna_grant_req_msg_v01_ei[];
  1056. struct wlfw_antenna_grant_resp_msg_v01 {
  1057. struct qmi_response_type_v01 resp;
  1058. };
  1059. #define WLFW_ANTENNA_GRANT_RESP_MSG_V01_MAX_MSG_LEN 7
  1060. extern struct qmi_elem_info wlfw_antenna_grant_resp_msg_v01_ei[];
  1061. struct wlfw_wfc_call_status_req_msg_v01 {
  1062. u32 wfc_call_status_len;
  1063. u8 wfc_call_status[QMI_WLFW_MAX_WFC_CALL_STATUS_DATA_SIZE_V01];
  1064. u8 wfc_call_active_valid;
  1065. u8 wfc_call_active;
  1066. u8 all_wfc_calls_held_valid;
  1067. u8 all_wfc_calls_held;
  1068. u8 is_wfc_emergency_valid;
  1069. u8 is_wfc_emergency;
  1070. u8 twt_ims_start_valid;
  1071. u64 twt_ims_start;
  1072. u8 twt_ims_int_valid;
  1073. u16 twt_ims_int;
  1074. u8 media_quality_valid;
  1075. enum wlfw_wfc_media_quality_v01 media_quality;
  1076. };
  1077. #define WLFW_WFC_CALL_STATUS_REQ_MSG_V01_MAX_MSG_LEN 296
  1078. extern struct qmi_elem_info wlfw_wfc_call_status_req_msg_v01_ei[];
  1079. struct wlfw_wfc_call_status_resp_msg_v01 {
  1080. struct qmi_response_type_v01 resp;
  1081. };
  1082. #define WLFW_WFC_CALL_STATUS_RESP_MSG_V01_MAX_MSG_LEN 7
  1083. extern struct qmi_elem_info wlfw_wfc_call_status_resp_msg_v01_ei[];
  1084. struct wlfw_get_info_req_msg_v01 {
  1085. u8 type;
  1086. u32 data_len;
  1087. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1088. };
  1089. #define WLFW_GET_INFO_REQ_MSG_V01_MAX_MSG_LEN 6153
  1090. extern struct qmi_elem_info wlfw_get_info_req_msg_v01_ei[];
  1091. struct wlfw_get_info_resp_msg_v01 {
  1092. struct qmi_response_type_v01 resp;
  1093. };
  1094. #define WLFW_GET_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  1095. extern struct qmi_elem_info wlfw_get_info_resp_msg_v01_ei[];
  1096. struct wlfw_respond_get_info_ind_msg_v01 {
  1097. u32 data_len;
  1098. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1099. u8 type_valid;
  1100. u8 type;
  1101. u8 is_last_valid;
  1102. u8 is_last;
  1103. u8 seq_no_valid;
  1104. u32 seq_no;
  1105. };
  1106. #define WLFW_RESPOND_GET_INFO_IND_MSG_V01_MAX_MSG_LEN 6164
  1107. extern struct qmi_elem_info wlfw_respond_get_info_ind_msg_v01_ei[];
  1108. struct wlfw_device_info_req_msg_v01 {
  1109. char placeholder;
  1110. };
  1111. #define WLFW_DEVICE_INFO_REQ_MSG_V01_MAX_MSG_LEN 0
  1112. extern struct qmi_elem_info wlfw_device_info_req_msg_v01_ei[];
  1113. struct wlfw_device_info_resp_msg_v01 {
  1114. struct qmi_response_type_v01 resp;
  1115. u8 bar_addr_valid;
  1116. u64 bar_addr;
  1117. u8 bar_size_valid;
  1118. u32 bar_size;
  1119. u8 mhi_state_info_addr_valid;
  1120. u64 mhi_state_info_addr;
  1121. u8 mhi_state_info_size_valid;
  1122. u32 mhi_state_info_size;
  1123. };
  1124. #define WLFW_DEVICE_INFO_RESP_MSG_V01_MAX_MSG_LEN 43
  1125. extern struct qmi_elem_info wlfw_device_info_resp_msg_v01_ei[];
  1126. struct wlfw_m3_dump_upload_req_ind_msg_v01 {
  1127. u32 pdev_id;
  1128. u64 addr;
  1129. u64 size;
  1130. };
  1131. #define WLFW_M3_DUMP_UPLOAD_REQ_IND_MSG_V01_MAX_MSG_LEN 29
  1132. extern struct qmi_elem_info wlfw_m3_dump_upload_req_ind_msg_v01_ei[];
  1133. struct wlfw_m3_dump_upload_done_req_msg_v01 {
  1134. u32 pdev_id;
  1135. u32 status;
  1136. };
  1137. #define WLFW_M3_DUMP_UPLOAD_DONE_REQ_MSG_V01_MAX_MSG_LEN 14
  1138. extern struct qmi_elem_info wlfw_m3_dump_upload_done_req_msg_v01_ei[];
  1139. struct wlfw_m3_dump_upload_done_resp_msg_v01 {
  1140. struct qmi_response_type_v01 resp;
  1141. };
  1142. #define WLFW_M3_DUMP_UPLOAD_DONE_RESP_MSG_V01_MAX_MSG_LEN 7
  1143. extern struct qmi_elem_info wlfw_m3_dump_upload_done_resp_msg_v01_ei[];
  1144. struct wlfw_soc_wake_req_msg_v01 {
  1145. u8 wake_valid;
  1146. enum wlfw_soc_wake_enum_v01 wake;
  1147. };
  1148. #define WLFW_SOC_WAKE_REQ_MSG_V01_MAX_MSG_LEN 7
  1149. extern struct qmi_elem_info wlfw_soc_wake_req_msg_v01_ei[];
  1150. struct wlfw_soc_wake_resp_msg_v01 {
  1151. struct qmi_response_type_v01 resp;
  1152. };
  1153. #define WLFW_SOC_WAKE_RESP_MSG_V01_MAX_MSG_LEN 7
  1154. extern struct qmi_elem_info wlfw_soc_wake_resp_msg_v01_ei[];
  1155. struct wlfw_power_save_req_msg_v01 {
  1156. u8 power_save_mode_valid;
  1157. enum wlfw_power_save_mode_v01 power_save_mode;
  1158. };
  1159. #define WLFW_POWER_SAVE_REQ_MSG_V01_MAX_MSG_LEN 7
  1160. extern struct qmi_elem_info wlfw_power_save_req_msg_v01_ei[];
  1161. struct wlfw_power_save_resp_msg_v01 {
  1162. struct qmi_response_type_v01 resp;
  1163. };
  1164. #define WLFW_POWER_SAVE_RESP_MSG_V01_MAX_MSG_LEN 7
  1165. extern struct qmi_elem_info wlfw_power_save_resp_msg_v01_ei[];
  1166. struct wlfw_wfc_call_twt_config_ind_msg_v01 {
  1167. u8 twt_sta_start_valid;
  1168. u64 twt_sta_start;
  1169. u8 twt_sta_int_valid;
  1170. u16 twt_sta_int;
  1171. u8 twt_sta_upo_valid;
  1172. u16 twt_sta_upo;
  1173. u8 twt_sta_sp_valid;
  1174. u16 twt_sta_sp;
  1175. u8 twt_sta_dl_valid;
  1176. u16 twt_sta_dl;
  1177. u8 twt_sta_config_changed_valid;
  1178. u8 twt_sta_config_changed;
  1179. };
  1180. #define WLFW_WFC_CALL_TWT_CONFIG_IND_MSG_V01_MAX_MSG_LEN 35
  1181. extern struct qmi_elem_info wlfw_wfc_call_twt_config_ind_msg_v01_ei[];
  1182. struct wlfw_qdss_mem_ready_ind_msg_v01 {
  1183. char placeholder;
  1184. };
  1185. #define WLFW_QDSS_MEM_READY_IND_MSG_V01_MAX_MSG_LEN 0
  1186. extern struct qmi_elem_info wlfw_qdss_mem_ready_ind_msg_v01_ei[];
  1187. struct wlfw_pcie_gen_switch_req_msg_v01 {
  1188. enum wlfw_pcie_gen_speed_v01 pcie_speed;
  1189. };
  1190. #define WLFW_PCIE_GEN_SWITCH_REQ_MSG_V01_MAX_MSG_LEN 7
  1191. extern struct qmi_elem_info wlfw_pcie_gen_switch_req_msg_v01_ei[];
  1192. struct wlfw_pcie_gen_switch_resp_msg_v01 {
  1193. struct qmi_response_type_v01 resp;
  1194. };
  1195. #define WLFW_PCIE_GEN_SWITCH_RESP_MSG_V01_MAX_MSG_LEN 7
  1196. extern struct qmi_elem_info wlfw_pcie_gen_switch_resp_msg_v01_ei[];
  1197. struct wlfw_m3_dump_upload_segments_req_ind_msg_v01 {
  1198. u32 pdev_id;
  1199. u32 no_of_valid_segments;
  1200. struct wlfw_m3_segment_info_s_v01 m3_segment[QMI_WLFW_MAX_M3_SEGMENTS_SIZE_V01];
  1201. };
  1202. #define WLFW_M3_DUMP_UPLOAD_SEGMENTS_REQ_IND_MSG_V01_MAX_MSG_LEN 387
  1203. extern struct qmi_elem_info wlfw_m3_dump_upload_segments_req_ind_msg_v01_ei[];
  1204. struct wlfw_subsys_restart_level_req_msg_v01 {
  1205. u8 restart_level_type_valid;
  1206. u8 restart_level_type;
  1207. };
  1208. #define WLFW_SUBSYS_RESTART_LEVEL_REQ_MSG_V01_MAX_MSG_LEN 4
  1209. extern struct qmi_elem_info wlfw_subsys_restart_level_req_msg_v01_ei[];
  1210. struct wlfw_subsys_restart_level_resp_msg_v01 {
  1211. struct qmi_response_type_v01 resp;
  1212. };
  1213. #define WLFW_SUBSYS_RESTART_LEVEL_RESP_MSG_V01_MAX_MSG_LEN 7
  1214. extern struct qmi_elem_info wlfw_subsys_restart_level_resp_msg_v01_ei[];
  1215. struct wlfw_ini_file_download_req_msg_v01 {
  1216. u8 file_type_valid;
  1217. enum wlfw_ini_file_type_v01 file_type;
  1218. u8 total_size_valid;
  1219. u32 total_size;
  1220. u8 seg_id_valid;
  1221. u32 seg_id;
  1222. u8 data_valid;
  1223. u32 data_len;
  1224. u8 data[QMI_WLFW_MAX_DATA_SIZE_V01];
  1225. u8 end_valid;
  1226. u8 end;
  1227. };
  1228. #define WLFW_INI_FILE_DOWNLOAD_REQ_MSG_V01_MAX_MSG_LEN 6174
  1229. extern struct qmi_elem_info wlfw_ini_file_download_req_msg_v01_ei[];
  1230. struct wlfw_ini_file_download_resp_msg_v01 {
  1231. struct qmi_response_type_v01 resp;
  1232. };
  1233. #define WLFW_INI_FILE_DOWNLOAD_RESP_MSG_V01_MAX_MSG_LEN 7
  1234. extern struct qmi_elem_info wlfw_ini_file_download_resp_msg_v01_ei[];
  1235. struct wlfw_phy_cap_req_msg_v01 {
  1236. char placeholder;
  1237. };
  1238. #define WLFW_PHY_CAP_REQ_MSG_V01_MAX_MSG_LEN 0
  1239. extern struct qmi_elem_info wlfw_phy_cap_req_msg_v01_ei[];
  1240. struct wlfw_phy_cap_resp_msg_v01 {
  1241. struct qmi_response_type_v01 resp;
  1242. u8 num_phy_valid;
  1243. u8 num_phy;
  1244. u8 board_id_valid;
  1245. u32 board_id;
  1246. };
  1247. #define WLFW_PHY_CAP_RESP_MSG_V01_MAX_MSG_LEN 18
  1248. extern struct qmi_elem_info wlfw_phy_cap_resp_msg_v01_ei[];
  1249. struct wlfw_wlan_hw_init_cfg_req_msg_v01 {
  1250. u8 rf_subtype_valid;
  1251. enum wlfw_wlan_rf_subtype_v01 rf_subtype;
  1252. };
  1253. #define WLFW_WLAN_HW_INIT_CFG_REQ_MSG_V01_MAX_MSG_LEN 7
  1254. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_req_msg_v01_ei[];
  1255. struct wlfw_wlan_hw_init_cfg_resp_msg_v01 {
  1256. struct qmi_response_type_v01 resp;
  1257. };
  1258. #define WLFW_WLAN_HW_INIT_CFG_RESP_MSG_V01_MAX_MSG_LEN 7
  1259. extern struct qmi_elem_info wlfw_wlan_hw_init_cfg_resp_msg_v01_ei[];
  1260. #endif