va-macro.c 91 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x2
  42. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  43. #define MAX_RETRY_ATTEMPTS 500
  44. #define VA_MACRO_SWR_STRING_LEN 80
  45. #define VA_MACRO_CHILD_DEVICES_MAX 3
  46. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  47. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  48. module_param(va_tx_unmute_delay, int, 0664);
  49. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  50. enum {
  51. VA_MACRO_AIF_INVALID = 0,
  52. VA_MACRO_AIF1_CAP,
  53. VA_MACRO_AIF2_CAP,
  54. VA_MACRO_AIF3_CAP,
  55. VA_MACRO_MAX_DAIS,
  56. };
  57. enum {
  58. VA_MACRO_DEC0,
  59. VA_MACRO_DEC1,
  60. VA_MACRO_DEC2,
  61. VA_MACRO_DEC3,
  62. VA_MACRO_DEC4,
  63. VA_MACRO_DEC5,
  64. VA_MACRO_DEC6,
  65. VA_MACRO_DEC7,
  66. VA_MACRO_DEC_MAX,
  67. };
  68. enum {
  69. VA_MACRO_CLK_DIV_2,
  70. VA_MACRO_CLK_DIV_3,
  71. VA_MACRO_CLK_DIV_4,
  72. VA_MACRO_CLK_DIV_6,
  73. VA_MACRO_CLK_DIV_8,
  74. VA_MACRO_CLK_DIV_16,
  75. };
  76. enum {
  77. MSM_DMIC,
  78. SWR_MIC,
  79. };
  80. enum {
  81. TX_MCLK,
  82. VA_MCLK,
  83. };
  84. struct va_mute_work {
  85. struct va_macro_priv *va_priv;
  86. u32 decimator;
  87. struct delayed_work dwork;
  88. };
  89. struct hpf_work {
  90. struct va_macro_priv *va_priv;
  91. u8 decimator;
  92. u8 hpf_cut_off_freq;
  93. struct delayed_work dwork;
  94. };
  95. /* Hold instance to soundwire platform device */
  96. struct va_macro_swr_ctrl_data {
  97. struct platform_device *va_swr_pdev;
  98. };
  99. struct va_macro_swr_ctrl_platform_data {
  100. void *handle; /* holds codec private data */
  101. int (*read)(void *handle, int reg);
  102. int (*write)(void *handle, int reg, int val);
  103. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  104. int (*clk)(void *handle, bool enable);
  105. int (*core_vote)(void *handle, bool enable);
  106. int (*handle_irq)(void *handle,
  107. irqreturn_t (*swrm_irq_handler)(int irq,
  108. void *data),
  109. void *swrm_handle,
  110. int action);
  111. };
  112. struct va_macro_priv {
  113. struct device *dev;
  114. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  115. bool va_without_decimation;
  116. struct clk *lpass_audio_hw_vote;
  117. struct mutex mclk_lock;
  118. struct mutex swr_clk_lock;
  119. struct snd_soc_component *component;
  120. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  121. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  122. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  123. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  124. s32 dmic_0_1_clk_cnt;
  125. s32 dmic_2_3_clk_cnt;
  126. s32 dmic_4_5_clk_cnt;
  127. s32 dmic_6_7_clk_cnt;
  128. u16 dmic_clk_div;
  129. u16 va_mclk_users;
  130. int swr_clk_users;
  131. bool reset_swr;
  132. struct device_node *va_swr_gpio_p;
  133. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  134. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  135. struct work_struct va_macro_add_child_devices_work;
  136. int child_count;
  137. u16 mclk_mux_sel;
  138. char __iomem *va_io_base;
  139. char __iomem *va_island_mode_muxsel;
  140. struct platform_device *pdev_child_devices
  141. [VA_MACRO_CHILD_DEVICES_MAX];
  142. struct regulator *micb_supply;
  143. u32 micb_voltage;
  144. u32 micb_current;
  145. u32 version;
  146. u32 is_used_va_swr_gpio;
  147. int micb_users;
  148. u16 default_clk_id;
  149. u16 clk_id;
  150. int tx_swr_clk_cnt;
  151. int va_swr_clk_cnt;
  152. int va_clk_status;
  153. int tx_clk_status;
  154. bool lpi_enable;
  155. bool register_event_listener;
  156. };
  157. static bool va_macro_get_data(struct snd_soc_component *component,
  158. struct device **va_dev,
  159. struct va_macro_priv **va_priv,
  160. const char *func_name)
  161. {
  162. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  163. if (!(*va_dev)) {
  164. dev_err(component->dev,
  165. "%s: null device for macro!\n", func_name);
  166. return false;
  167. }
  168. *va_priv = dev_get_drvdata((*va_dev));
  169. if (!(*va_priv) || !(*va_priv)->component) {
  170. dev_err(component->dev,
  171. "%s: priv is null for macro!\n", func_name);
  172. return false;
  173. }
  174. return true;
  175. }
  176. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  177. bool mclk_enable, bool dapm)
  178. {
  179. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  180. int ret = 0;
  181. if (regmap == NULL) {
  182. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  183. return -EINVAL;
  184. }
  185. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  186. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  187. mutex_lock(&va_priv->mclk_lock);
  188. if (mclk_enable) {
  189. if (va_priv->va_mclk_users == 0) {
  190. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  191. va_priv->default_clk_id,
  192. va_priv->clk_id,
  193. true);
  194. if (ret < 0) {
  195. dev_err(va_priv->dev,
  196. "%s: va request clock en failed\n",
  197. __func__);
  198. goto exit;
  199. }
  200. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  201. true);
  202. regcache_mark_dirty(regmap);
  203. regcache_sync_region(regmap,
  204. VA_START_OFFSET,
  205. VA_MAX_OFFSET);
  206. }
  207. va_priv->va_mclk_users++;
  208. } else {
  209. if (va_priv->va_mclk_users <= 0) {
  210. dev_err(va_priv->dev, "%s: clock already disabled\n",
  211. __func__);
  212. va_priv->va_mclk_users = 0;
  213. goto exit;
  214. }
  215. va_priv->va_mclk_users--;
  216. if (va_priv->va_mclk_users == 0) {
  217. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  218. false);
  219. bolero_clk_rsc_request_clock(va_priv->dev,
  220. va_priv->default_clk_id,
  221. va_priv->clk_id,
  222. false);
  223. }
  224. }
  225. exit:
  226. mutex_unlock(&va_priv->mclk_lock);
  227. return ret;
  228. }
  229. static int va_macro_event_handler(struct snd_soc_component *component,
  230. u16 event, u32 data)
  231. {
  232. struct device *va_dev = NULL;
  233. struct va_macro_priv *va_priv = NULL;
  234. int retry_cnt = MAX_RETRY_ATTEMPTS;
  235. int ret = 0;
  236. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  237. return -EINVAL;
  238. switch (event) {
  239. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  240. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  241. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  242. __func__, retry_cnt);
  243. /*
  244. * Userspace takes 10 seconds to close
  245. * the session when pcm_start fails due to concurrency
  246. * with PDR/SSR. Loop and check every 20ms till 10
  247. * seconds for va_mclk user count to get reset to 0
  248. * which ensures userspace teardown is done and SSR
  249. * powerup seq can proceed.
  250. */
  251. msleep(20);
  252. retry_cnt--;
  253. }
  254. if (retry_cnt == 0)
  255. dev_err(va_dev,
  256. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  257. __func__);
  258. break;
  259. case BOLERO_MACRO_EVT_SSR_UP:
  260. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  261. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  262. va_priv->default_clk_id,
  263. VA_CORE_CLK, true);
  264. if (ret < 0)
  265. dev_err_ratelimited(va_priv->dev,
  266. "%s, failed to enable clk, ret:%d\n",
  267. __func__, ret);
  268. else
  269. bolero_clk_rsc_request_clock(va_priv->dev,
  270. va_priv->default_clk_id,
  271. VA_CORE_CLK, false);
  272. /* reset swr after ssr/pdr */
  273. va_priv->reset_swr = true;
  274. if (va_priv->swr_ctrl_data)
  275. swrm_wcd_notify(
  276. va_priv->swr_ctrl_data[0].va_swr_pdev,
  277. SWR_DEVICE_SSR_UP, NULL);
  278. break;
  279. case BOLERO_MACRO_EVT_CLK_RESET:
  280. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  281. break;
  282. case BOLERO_MACRO_EVT_SSR_DOWN:
  283. if (va_priv->swr_ctrl_data) {
  284. swrm_wcd_notify(
  285. va_priv->swr_ctrl_data[0].va_swr_pdev,
  286. SWR_DEVICE_DOWN, NULL);
  287. swrm_wcd_notify(
  288. va_priv->swr_ctrl_data[0].va_swr_pdev,
  289. SWR_DEVICE_SSR_DOWN, NULL);
  290. }
  291. if ((!pm_runtime_enabled(va_dev) ||
  292. !pm_runtime_suspended(va_dev))) {
  293. ret = bolero_runtime_suspend(va_dev);
  294. if (!ret) {
  295. pm_runtime_disable(va_dev);
  296. pm_runtime_set_suspended(va_dev);
  297. pm_runtime_enable(va_dev);
  298. }
  299. }
  300. break;
  301. default:
  302. break;
  303. }
  304. return 0;
  305. }
  306. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  307. struct snd_kcontrol *kcontrol, int event)
  308. {
  309. struct snd_soc_component *component =
  310. snd_soc_dapm_to_component(w->dapm);
  311. int ret = 0;
  312. struct device *va_dev = NULL;
  313. struct va_macro_priv *va_priv = NULL;
  314. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  315. return -EINVAL;
  316. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  317. switch (event) {
  318. case SND_SOC_DAPM_PRE_PMU:
  319. va_priv->va_swr_clk_cnt++;
  320. if (va_priv->swr_ctrl_data) {
  321. ret = swrm_wcd_notify(
  322. va_priv->swr_ctrl_data[0].va_swr_pdev,
  323. SWR_REQ_CLK_SWITCH, NULL);
  324. if (ret)
  325. dev_dbg(va_dev, "%s: clock switch failed\n",
  326. __func__);
  327. }
  328. msm_cdc_pinctrl_set_wakeup_capable(
  329. va_priv->va_swr_gpio_p, false);
  330. break;
  331. case SND_SOC_DAPM_POST_PMD:
  332. msm_cdc_pinctrl_set_wakeup_capable(
  333. va_priv->va_swr_gpio_p, true);
  334. if (va_priv->swr_ctrl_data) {
  335. ret = swrm_wcd_notify(
  336. va_priv->swr_ctrl_data[0].va_swr_pdev,
  337. SWR_REQ_CLK_SWITCH, NULL);
  338. if (ret)
  339. dev_dbg(va_dev, "%s: clock switch failed\n",
  340. __func__);
  341. }
  342. va_priv->va_swr_clk_cnt--;
  343. break;
  344. default:
  345. dev_err(va_priv->dev,
  346. "%s: invalid DAPM event %d\n", __func__, event);
  347. ret = -EINVAL;
  348. }
  349. return ret;
  350. }
  351. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  352. struct snd_kcontrol *kcontrol, int event)
  353. {
  354. struct snd_soc_component *component =
  355. snd_soc_dapm_to_component(w->dapm);
  356. int ret = 0;
  357. struct device *va_dev = NULL;
  358. struct va_macro_priv *va_priv = NULL;
  359. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  360. return -EINVAL;
  361. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  362. switch (event) {
  363. case SND_SOC_DAPM_PRE_PMU:
  364. if (va_priv->lpass_audio_hw_vote) {
  365. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  366. if (ret)
  367. dev_err(va_dev,
  368. "%s: lpass audio hw enable failed\n",
  369. __func__);
  370. }
  371. if (!ret)
  372. if (bolero_tx_clk_switch(component))
  373. dev_dbg(va_dev, "%s: clock switch failed\n",
  374. __func__);
  375. if (va_priv->lpi_enable) {
  376. bolero_register_event_listener(component, true);
  377. va_priv->register_event_listener = true;
  378. }
  379. break;
  380. case SND_SOC_DAPM_POST_PMD:
  381. if (va_priv->register_event_listener) {
  382. va_priv->register_event_listener = false;
  383. bolero_register_event_listener(component, false);
  384. }
  385. if (bolero_tx_clk_switch(component))
  386. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  387. if (va_priv->lpass_audio_hw_vote)
  388. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  389. break;
  390. default:
  391. dev_err(va_priv->dev,
  392. "%s: invalid DAPM event %d\n", __func__, event);
  393. ret = -EINVAL;
  394. }
  395. return ret;
  396. }
  397. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  398. struct snd_kcontrol *kcontrol, int event)
  399. {
  400. struct device *va_dev = NULL;
  401. struct va_macro_priv *va_priv = NULL;
  402. struct snd_soc_component *component =
  403. snd_soc_dapm_to_component(w->dapm);
  404. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  405. return -EINVAL;
  406. if (SND_SOC_DAPM_EVENT_ON(event))
  407. ++va_priv->tx_swr_clk_cnt;
  408. if (SND_SOC_DAPM_EVENT_OFF(event))
  409. --va_priv->tx_swr_clk_cnt;
  410. return 0;
  411. }
  412. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  413. struct snd_kcontrol *kcontrol, int event)
  414. {
  415. struct snd_soc_component *component =
  416. snd_soc_dapm_to_component(w->dapm);
  417. int ret = 0;
  418. struct device *va_dev = NULL;
  419. struct va_macro_priv *va_priv = NULL;
  420. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  421. return -EINVAL;
  422. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  423. switch (event) {
  424. case SND_SOC_DAPM_PRE_PMU:
  425. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  426. va_priv->default_clk_id,
  427. TX_CORE_CLK,
  428. true);
  429. if (!ret)
  430. va_priv->tx_clk_status++;
  431. ret = va_macro_mclk_enable(va_priv, 1, true);
  432. break;
  433. case SND_SOC_DAPM_POST_PMD:
  434. if (bolero_tx_clk_switch(component))
  435. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  436. va_macro_mclk_enable(va_priv, 0, true);
  437. if (va_priv->tx_clk_status > 0) {
  438. bolero_clk_rsc_request_clock(va_priv->dev,
  439. va_priv->default_clk_id,
  440. TX_CORE_CLK,
  441. false);
  442. va_priv->tx_clk_status--;
  443. }
  444. break;
  445. default:
  446. dev_err(va_priv->dev,
  447. "%s: invalid DAPM event %d\n", __func__, event);
  448. ret = -EINVAL;
  449. }
  450. return ret;
  451. }
  452. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  453. struct regmap *regmap, int clk_type,
  454. bool enable)
  455. {
  456. int ret = 0, clk_tx_ret = 0;
  457. dev_dbg(va_priv->dev,
  458. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  459. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  460. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  461. if (enable) {
  462. if (va_priv->swr_clk_users == 0)
  463. msm_cdc_pinctrl_select_active_state(
  464. va_priv->va_swr_gpio_p);
  465. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  466. TX_CORE_CLK,
  467. TX_CORE_CLK,
  468. true);
  469. if (clk_type == TX_MCLK) {
  470. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  471. TX_CORE_CLK,
  472. TX_CORE_CLK,
  473. true);
  474. if (ret < 0) {
  475. if (va_priv->swr_clk_users == 0)
  476. msm_cdc_pinctrl_select_sleep_state(
  477. va_priv->va_swr_gpio_p);
  478. dev_err_ratelimited(va_priv->dev,
  479. "%s: swr request clk failed\n",
  480. __func__);
  481. goto done;
  482. }
  483. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  484. true);
  485. }
  486. if (clk_type == VA_MCLK) {
  487. ret = va_macro_mclk_enable(va_priv, 1, true);
  488. if (ret < 0) {
  489. if (va_priv->swr_clk_users == 0)
  490. msm_cdc_pinctrl_select_sleep_state(
  491. va_priv->va_swr_gpio_p);
  492. dev_err_ratelimited(va_priv->dev,
  493. "%s: request clock enable failed\n",
  494. __func__);
  495. goto done;
  496. }
  497. }
  498. if (va_priv->swr_clk_users == 0) {
  499. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  500. __func__, va_priv->reset_swr);
  501. if (va_priv->reset_swr)
  502. regmap_update_bits(regmap,
  503. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  504. 0x02, 0x02);
  505. regmap_update_bits(regmap,
  506. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  507. 0x01, 0x01);
  508. if (va_priv->reset_swr)
  509. regmap_update_bits(regmap,
  510. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  511. 0x02, 0x00);
  512. va_priv->reset_swr = false;
  513. }
  514. if (!clk_tx_ret)
  515. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  516. TX_CORE_CLK,
  517. TX_CORE_CLK,
  518. false);
  519. va_priv->swr_clk_users++;
  520. } else {
  521. if (va_priv->swr_clk_users <= 0) {
  522. dev_err_ratelimited(va_priv->dev,
  523. "va swrm clock users already 0\n");
  524. va_priv->swr_clk_users = 0;
  525. return 0;
  526. }
  527. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  528. TX_CORE_CLK,
  529. TX_CORE_CLK,
  530. true);
  531. va_priv->swr_clk_users--;
  532. if (va_priv->swr_clk_users == 0)
  533. regmap_update_bits(regmap,
  534. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  535. 0x01, 0x00);
  536. if (clk_type == VA_MCLK)
  537. va_macro_mclk_enable(va_priv, 0, true);
  538. if (clk_type == TX_MCLK) {
  539. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  540. false);
  541. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  542. TX_CORE_CLK,
  543. TX_CORE_CLK,
  544. false);
  545. if (ret < 0) {
  546. dev_err_ratelimited(va_priv->dev,
  547. "%s: swr request clk failed\n",
  548. __func__);
  549. goto done;
  550. }
  551. }
  552. if (!clk_tx_ret)
  553. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  554. TX_CORE_CLK,
  555. TX_CORE_CLK,
  556. false);
  557. if (va_priv->swr_clk_users == 0)
  558. msm_cdc_pinctrl_select_sleep_state(
  559. va_priv->va_swr_gpio_p);
  560. }
  561. return 0;
  562. done:
  563. if (!clk_tx_ret)
  564. bolero_clk_rsc_request_clock(va_priv->dev,
  565. TX_CORE_CLK,
  566. TX_CORE_CLK,
  567. false);
  568. return ret;
  569. }
  570. static int va_macro_core_vote(void *handle, bool enable)
  571. {
  572. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  573. if (va_priv == NULL) {
  574. pr_err("%s: va priv data is NULL\n", __func__);
  575. return -EINVAL;
  576. }
  577. if (enable) {
  578. pm_runtime_get_sync(va_priv->dev);
  579. pm_runtime_put_autosuspend(va_priv->dev);
  580. pm_runtime_mark_last_busy(va_priv->dev);
  581. }
  582. if (bolero_check_core_votes(va_priv->dev))
  583. return 0;
  584. else
  585. return -EINVAL;
  586. }
  587. static int va_macro_swrm_clock(void *handle, bool enable)
  588. {
  589. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  590. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  591. int ret = 0;
  592. if (regmap == NULL) {
  593. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  594. return -EINVAL;
  595. }
  596. mutex_lock(&va_priv->swr_clk_lock);
  597. dev_dbg(va_priv->dev,
  598. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  599. __func__, (enable ? "enable" : "disable"),
  600. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  601. if (enable) {
  602. pm_runtime_get_sync(va_priv->dev);
  603. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  604. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  605. VA_MCLK, enable);
  606. if (ret)
  607. goto done;
  608. va_priv->va_clk_status++;
  609. } else {
  610. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  611. TX_MCLK, enable);
  612. if (ret)
  613. goto done;
  614. va_priv->tx_clk_status++;
  615. }
  616. pm_runtime_mark_last_busy(va_priv->dev);
  617. pm_runtime_put_autosuspend(va_priv->dev);
  618. } else {
  619. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  620. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  621. VA_MCLK, enable);
  622. if (ret)
  623. goto done;
  624. --va_priv->va_clk_status;
  625. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  626. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  627. TX_MCLK, enable);
  628. if (ret)
  629. goto done;
  630. --va_priv->tx_clk_status;
  631. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  632. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  633. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  634. VA_MCLK, enable);
  635. if (ret)
  636. goto done;
  637. --va_priv->va_clk_status;
  638. } else {
  639. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  640. TX_MCLK, enable);
  641. if (ret)
  642. goto done;
  643. --va_priv->tx_clk_status;
  644. }
  645. } else {
  646. dev_dbg(va_priv->dev,
  647. "%s: Both clocks are disabled\n", __func__);
  648. }
  649. }
  650. dev_dbg(va_priv->dev,
  651. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  652. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  653. va_priv->va_clk_status);
  654. done:
  655. mutex_unlock(&va_priv->swr_clk_lock);
  656. return ret;
  657. }
  658. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  659. {
  660. struct delayed_work *hpf_delayed_work;
  661. struct hpf_work *hpf_work;
  662. struct va_macro_priv *va_priv;
  663. struct snd_soc_component *component;
  664. u16 dec_cfg_reg, hpf_gate_reg;
  665. u8 hpf_cut_off_freq;
  666. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  667. hpf_delayed_work = to_delayed_work(work);
  668. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  669. va_priv = hpf_work->va_priv;
  670. component = va_priv->component;
  671. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  672. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  673. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  674. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  675. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  676. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  677. __func__, hpf_work->decimator, hpf_cut_off_freq);
  678. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  679. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  680. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  681. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  682. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  683. adc_n = snd_soc_component_read32(component, adc_reg) &
  684. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  685. if (adc_n >= BOLERO_ADC_MAX)
  686. goto va_hpf_set;
  687. /* analog mic clear TX hold */
  688. bolero_clear_amic_tx_hold(component->dev, adc_n);
  689. }
  690. va_hpf_set:
  691. snd_soc_component_update_bits(component,
  692. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  693. hpf_cut_off_freq << 5);
  694. snd_soc_component_update_bits(component, hpf_gate_reg, 0x02, 0x02);
  695. /* Minimum 1 clk cycle delay is required as per HW spec */
  696. usleep_range(1000, 1010);
  697. snd_soc_component_update_bits(component, hpf_gate_reg, 0x02, 0x00);
  698. }
  699. static void va_macro_mute_update_callback(struct work_struct *work)
  700. {
  701. struct va_mute_work *va_mute_dwork;
  702. struct snd_soc_component *component = NULL;
  703. struct va_macro_priv *va_priv;
  704. struct delayed_work *delayed_work;
  705. u16 tx_vol_ctl_reg, decimator;
  706. delayed_work = to_delayed_work(work);
  707. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  708. va_priv = va_mute_dwork->va_priv;
  709. component = va_priv->component;
  710. decimator = va_mute_dwork->decimator;
  711. tx_vol_ctl_reg =
  712. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  713. VA_MACRO_TX_PATH_OFFSET * decimator;
  714. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  715. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  716. __func__, decimator);
  717. }
  718. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  719. struct snd_ctl_elem_value *ucontrol)
  720. {
  721. struct snd_soc_dapm_widget *widget =
  722. snd_soc_dapm_kcontrol_widget(kcontrol);
  723. struct snd_soc_component *component =
  724. snd_soc_dapm_to_component(widget->dapm);
  725. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  726. unsigned int val;
  727. u16 mic_sel_reg, dmic_clk_reg;
  728. struct device *va_dev = NULL;
  729. struct va_macro_priv *va_priv = NULL;
  730. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  731. return -EINVAL;
  732. val = ucontrol->value.enumerated.item[0];
  733. if (val > e->items - 1)
  734. return -EINVAL;
  735. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  736. widget->name, val);
  737. switch (e->reg) {
  738. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  739. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  740. break;
  741. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  742. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  743. break;
  744. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  745. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  746. break;
  747. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  748. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  749. break;
  750. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  751. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  752. break;
  753. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  754. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  755. break;
  756. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  757. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  758. break;
  759. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  760. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  761. break;
  762. default:
  763. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  764. __func__, e->reg);
  765. return -EINVAL;
  766. }
  767. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  768. if (val != 0) {
  769. if (val < 5) {
  770. snd_soc_component_update_bits(component,
  771. mic_sel_reg,
  772. 1 << 7, 0x0 << 7);
  773. } else {
  774. snd_soc_component_update_bits(component,
  775. mic_sel_reg,
  776. 1 << 7, 0x1 << 7);
  777. snd_soc_component_update_bits(component,
  778. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  779. 0x80, 0x00);
  780. dmic_clk_reg =
  781. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  782. ((val - 5)/2) * 4;
  783. snd_soc_component_update_bits(component,
  784. dmic_clk_reg,
  785. 0x0E, va_priv->dmic_clk_div << 0x1);
  786. }
  787. }
  788. } else {
  789. /* DMIC selected */
  790. if (val != 0)
  791. snd_soc_component_update_bits(component, mic_sel_reg,
  792. 1 << 7, 1 << 7);
  793. }
  794. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  795. }
  796. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  797. struct snd_ctl_elem_value *ucontrol)
  798. {
  799. struct snd_soc_component *component =
  800. snd_soc_kcontrol_component(kcontrol);
  801. struct device *va_dev = NULL;
  802. struct va_macro_priv *va_priv = NULL;
  803. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  804. return -EINVAL;
  805. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  806. return 0;
  807. }
  808. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  809. struct snd_ctl_elem_value *ucontrol)
  810. {
  811. struct snd_soc_component *component =
  812. snd_soc_kcontrol_component(kcontrol);
  813. struct device *va_dev = NULL;
  814. struct va_macro_priv *va_priv = NULL;
  815. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  816. return -EINVAL;
  817. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  818. return 0;
  819. }
  820. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  821. struct snd_ctl_elem_value *ucontrol)
  822. {
  823. struct snd_soc_dapm_widget *widget =
  824. snd_soc_dapm_kcontrol_widget(kcontrol);
  825. struct snd_soc_component *component =
  826. snd_soc_dapm_to_component(widget->dapm);
  827. struct soc_multi_mixer_control *mixer =
  828. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  829. u32 dai_id = widget->shift;
  830. u32 dec_id = mixer->shift;
  831. struct device *va_dev = NULL;
  832. struct va_macro_priv *va_priv = NULL;
  833. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  834. return -EINVAL;
  835. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  836. ucontrol->value.integer.value[0] = 1;
  837. else
  838. ucontrol->value.integer.value[0] = 0;
  839. return 0;
  840. }
  841. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  842. struct snd_ctl_elem_value *ucontrol)
  843. {
  844. struct snd_soc_dapm_widget *widget =
  845. snd_soc_dapm_kcontrol_widget(kcontrol);
  846. struct snd_soc_component *component =
  847. snd_soc_dapm_to_component(widget->dapm);
  848. struct snd_soc_dapm_update *update = NULL;
  849. struct soc_multi_mixer_control *mixer =
  850. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  851. u32 dai_id = widget->shift;
  852. u32 dec_id = mixer->shift;
  853. u32 enable = ucontrol->value.integer.value[0];
  854. struct device *va_dev = NULL;
  855. struct va_macro_priv *va_priv = NULL;
  856. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  857. return -EINVAL;
  858. if (enable) {
  859. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  860. va_priv->active_ch_cnt[dai_id]++;
  861. } else {
  862. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  863. va_priv->active_ch_cnt[dai_id]--;
  864. }
  865. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  866. return 0;
  867. }
  868. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  869. struct snd_kcontrol *kcontrol, int event)
  870. {
  871. struct snd_soc_component *component =
  872. snd_soc_dapm_to_component(w->dapm);
  873. u8 dmic_clk_en = 0x01;
  874. u16 dmic_clk_reg;
  875. s32 *dmic_clk_cnt;
  876. unsigned int dmic;
  877. int ret;
  878. char *wname;
  879. struct device *va_dev = NULL;
  880. struct va_macro_priv *va_priv = NULL;
  881. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  882. return -EINVAL;
  883. wname = strpbrk(w->name, "01234567");
  884. if (!wname) {
  885. dev_err(va_dev, "%s: widget not found\n", __func__);
  886. return -EINVAL;
  887. }
  888. ret = kstrtouint(wname, 10, &dmic);
  889. if (ret < 0) {
  890. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  891. __func__);
  892. return -EINVAL;
  893. }
  894. switch (dmic) {
  895. case 0:
  896. case 1:
  897. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  898. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  899. break;
  900. case 2:
  901. case 3:
  902. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  903. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  904. break;
  905. case 4:
  906. case 5:
  907. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  908. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  909. break;
  910. case 6:
  911. case 7:
  912. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  913. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  914. break;
  915. default:
  916. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  917. __func__);
  918. return -EINVAL;
  919. }
  920. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  921. __func__, event, dmic, *dmic_clk_cnt);
  922. switch (event) {
  923. case SND_SOC_DAPM_PRE_PMU:
  924. (*dmic_clk_cnt)++;
  925. if (*dmic_clk_cnt == 1) {
  926. snd_soc_component_update_bits(component,
  927. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  928. 0x80, 0x00);
  929. snd_soc_component_update_bits(component, dmic_clk_reg,
  930. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  931. va_priv->dmic_clk_div <<
  932. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  933. snd_soc_component_update_bits(component, dmic_clk_reg,
  934. dmic_clk_en, dmic_clk_en);
  935. }
  936. break;
  937. case SND_SOC_DAPM_POST_PMD:
  938. (*dmic_clk_cnt)--;
  939. if (*dmic_clk_cnt == 0) {
  940. snd_soc_component_update_bits(component, dmic_clk_reg,
  941. dmic_clk_en, 0);
  942. }
  943. break;
  944. }
  945. return 0;
  946. }
  947. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  948. struct snd_kcontrol *kcontrol, int event)
  949. {
  950. struct snd_soc_component *component =
  951. snd_soc_dapm_to_component(w->dapm);
  952. unsigned int decimator;
  953. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  954. u16 tx_gain_ctl_reg;
  955. u8 hpf_cut_off_freq;
  956. struct device *va_dev = NULL;
  957. struct va_macro_priv *va_priv = NULL;
  958. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  959. return -EINVAL;
  960. decimator = w->shift;
  961. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  962. w->name, decimator);
  963. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  964. VA_MACRO_TX_PATH_OFFSET * decimator;
  965. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  966. VA_MACRO_TX_PATH_OFFSET * decimator;
  967. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  968. VA_MACRO_TX_PATH_OFFSET * decimator;
  969. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  970. VA_MACRO_TX_PATH_OFFSET * decimator;
  971. switch (event) {
  972. case SND_SOC_DAPM_PRE_PMU:
  973. /* Enable TX PGA Mute */
  974. snd_soc_component_update_bits(component,
  975. tx_vol_ctl_reg, 0x10, 0x10);
  976. break;
  977. case SND_SOC_DAPM_POST_PMU:
  978. /* Enable TX CLK */
  979. snd_soc_component_update_bits(component,
  980. tx_vol_ctl_reg, 0x20, 0x20);
  981. snd_soc_component_update_bits(component,
  982. hpf_gate_reg, 0x01, 0x00);
  983. /*
  984. * Minimum 1 clk cycle delay is required as per HW spec
  985. */
  986. usleep_range(1000, 1010);
  987. hpf_cut_off_freq = (snd_soc_component_read32(
  988. component, dec_cfg_reg) &
  989. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  990. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  991. hpf_cut_off_freq;
  992. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  993. snd_soc_component_update_bits(component, dec_cfg_reg,
  994. TX_HPF_CUT_OFF_FREQ_MASK,
  995. CF_MIN_3DB_150HZ << 5);
  996. snd_soc_component_update_bits(component,
  997. hpf_gate_reg, 0x03, 0x03);
  998. /*
  999. * Minimum 1 clk cycle delay is required as per HW spec
  1000. */
  1001. usleep_range(1000, 1010);
  1002. snd_soc_component_update_bits(component,
  1003. hpf_gate_reg, 0x02, 0x00);
  1004. snd_soc_component_update_bits(component,
  1005. hpf_gate_reg, 0x01, 0x01);
  1006. /*
  1007. * 6ms delay is required as per HW spec
  1008. */
  1009. usleep_range(6000, 6010);
  1010. }
  1011. /* schedule work queue to Remove Mute */
  1012. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  1013. msecs_to_jiffies(va_tx_unmute_delay));
  1014. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1015. CF_MIN_3DB_150HZ)
  1016. schedule_delayed_work(
  1017. &va_priv->va_hpf_work[decimator].dwork,
  1018. msecs_to_jiffies(50));
  1019. /* apply gain after decimator is enabled */
  1020. snd_soc_component_write(component, tx_gain_ctl_reg,
  1021. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1022. break;
  1023. case SND_SOC_DAPM_PRE_PMD:
  1024. hpf_cut_off_freq =
  1025. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1026. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1027. 0x10, 0x10);
  1028. if (cancel_delayed_work_sync(
  1029. &va_priv->va_hpf_work[decimator].dwork)) {
  1030. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1031. snd_soc_component_update_bits(component,
  1032. dec_cfg_reg,
  1033. TX_HPF_CUT_OFF_FREQ_MASK,
  1034. hpf_cut_off_freq << 5);
  1035. snd_soc_component_update_bits(component,
  1036. hpf_gate_reg,
  1037. 0x02, 0x02);
  1038. /*
  1039. * Minimum 1 clk cycle delay is required
  1040. * as per HW spec
  1041. */
  1042. usleep_range(1000, 1010);
  1043. snd_soc_component_update_bits(component,
  1044. hpf_gate_reg,
  1045. 0x02, 0x00);
  1046. }
  1047. }
  1048. cancel_delayed_work_sync(
  1049. &va_priv->va_mute_dwork[decimator].dwork);
  1050. break;
  1051. case SND_SOC_DAPM_POST_PMD:
  1052. /* Disable TX CLK */
  1053. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1054. 0x20, 0x00);
  1055. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1056. 0x10, 0x00);
  1057. break;
  1058. }
  1059. return 0;
  1060. }
  1061. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1062. struct snd_kcontrol *kcontrol, int event)
  1063. {
  1064. struct snd_soc_component *component =
  1065. snd_soc_dapm_to_component(w->dapm);
  1066. struct device *va_dev = NULL;
  1067. struct va_macro_priv *va_priv = NULL;
  1068. int ret = 0;
  1069. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1070. return -EINVAL;
  1071. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1072. switch (event) {
  1073. case SND_SOC_DAPM_POST_PMU:
  1074. if (bolero_tx_clk_switch(component))
  1075. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  1076. if (va_priv->tx_clk_status > 0) {
  1077. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1078. va_priv->default_clk_id,
  1079. TX_CORE_CLK,
  1080. false);
  1081. va_priv->tx_clk_status--;
  1082. }
  1083. break;
  1084. case SND_SOC_DAPM_PRE_PMD:
  1085. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1086. va_priv->default_clk_id,
  1087. TX_CORE_CLK,
  1088. true);
  1089. if (!ret)
  1090. va_priv->tx_clk_status++;
  1091. break;
  1092. default:
  1093. dev_err(va_priv->dev,
  1094. "%s: invalid DAPM event %d\n", __func__, event);
  1095. ret = -EINVAL;
  1096. break;
  1097. }
  1098. return ret;
  1099. }
  1100. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1101. struct snd_kcontrol *kcontrol, int event)
  1102. {
  1103. struct snd_soc_component *component =
  1104. snd_soc_dapm_to_component(w->dapm);
  1105. struct device *va_dev = NULL;
  1106. struct va_macro_priv *va_priv = NULL;
  1107. int ret = 0;
  1108. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1109. return -EINVAL;
  1110. if (!va_priv->micb_supply) {
  1111. dev_err(va_dev,
  1112. "%s:regulator not provided in dtsi\n", __func__);
  1113. return -EINVAL;
  1114. }
  1115. switch (event) {
  1116. case SND_SOC_DAPM_PRE_PMU:
  1117. if (va_priv->micb_users++ > 0)
  1118. return 0;
  1119. ret = regulator_set_voltage(va_priv->micb_supply,
  1120. va_priv->micb_voltage,
  1121. va_priv->micb_voltage);
  1122. if (ret) {
  1123. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1124. __func__, ret);
  1125. return ret;
  1126. }
  1127. ret = regulator_set_load(va_priv->micb_supply,
  1128. va_priv->micb_current);
  1129. if (ret) {
  1130. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1131. __func__, ret);
  1132. return ret;
  1133. }
  1134. ret = regulator_enable(va_priv->micb_supply);
  1135. if (ret) {
  1136. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1137. __func__, ret);
  1138. return ret;
  1139. }
  1140. break;
  1141. case SND_SOC_DAPM_POST_PMD:
  1142. if (--va_priv->micb_users > 0)
  1143. return 0;
  1144. if (va_priv->micb_users < 0) {
  1145. va_priv->micb_users = 0;
  1146. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1147. __func__);
  1148. return 0;
  1149. }
  1150. ret = regulator_disable(va_priv->micb_supply);
  1151. if (ret) {
  1152. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1153. __func__, ret);
  1154. return ret;
  1155. }
  1156. regulator_set_voltage(va_priv->micb_supply, 0,
  1157. va_priv->micb_voltage);
  1158. regulator_set_load(va_priv->micb_supply, 0);
  1159. break;
  1160. }
  1161. return 0;
  1162. }
  1163. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1164. struct snd_pcm_hw_params *params,
  1165. struct snd_soc_dai *dai)
  1166. {
  1167. int tx_fs_rate = -EINVAL;
  1168. struct snd_soc_component *component = dai->component;
  1169. u32 decimator, sample_rate;
  1170. u16 tx_fs_reg = 0;
  1171. struct device *va_dev = NULL;
  1172. struct va_macro_priv *va_priv = NULL;
  1173. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1174. return -EINVAL;
  1175. dev_dbg(va_dev,
  1176. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1177. dai->name, dai->id, params_rate(params),
  1178. params_channels(params));
  1179. sample_rate = params_rate(params);
  1180. switch (sample_rate) {
  1181. case 8000:
  1182. tx_fs_rate = 0;
  1183. break;
  1184. case 16000:
  1185. tx_fs_rate = 1;
  1186. break;
  1187. case 32000:
  1188. tx_fs_rate = 3;
  1189. break;
  1190. case 48000:
  1191. tx_fs_rate = 4;
  1192. break;
  1193. case 96000:
  1194. tx_fs_rate = 5;
  1195. break;
  1196. case 192000:
  1197. tx_fs_rate = 6;
  1198. break;
  1199. case 384000:
  1200. tx_fs_rate = 7;
  1201. break;
  1202. default:
  1203. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1204. __func__, params_rate(params));
  1205. return -EINVAL;
  1206. }
  1207. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1208. VA_MACRO_DEC_MAX) {
  1209. if (decimator >= 0) {
  1210. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1211. VA_MACRO_TX_PATH_OFFSET * decimator;
  1212. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1213. __func__, decimator, sample_rate);
  1214. snd_soc_component_update_bits(component, tx_fs_reg,
  1215. 0x0F, tx_fs_rate);
  1216. } else {
  1217. dev_err(va_dev,
  1218. "%s: ERROR: Invalid decimator: %d\n",
  1219. __func__, decimator);
  1220. return -EINVAL;
  1221. }
  1222. }
  1223. return 0;
  1224. }
  1225. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1226. unsigned int *tx_num, unsigned int *tx_slot,
  1227. unsigned int *rx_num, unsigned int *rx_slot)
  1228. {
  1229. struct snd_soc_component *component = dai->component;
  1230. struct device *va_dev = NULL;
  1231. struct va_macro_priv *va_priv = NULL;
  1232. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1233. return -EINVAL;
  1234. switch (dai->id) {
  1235. case VA_MACRO_AIF1_CAP:
  1236. case VA_MACRO_AIF2_CAP:
  1237. case VA_MACRO_AIF3_CAP:
  1238. *tx_slot = va_priv->active_ch_mask[dai->id];
  1239. *tx_num = va_priv->active_ch_cnt[dai->id];
  1240. break;
  1241. default:
  1242. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1243. break;
  1244. }
  1245. return 0;
  1246. }
  1247. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1248. .hw_params = va_macro_hw_params,
  1249. .get_channel_map = va_macro_get_channel_map,
  1250. };
  1251. static struct snd_soc_dai_driver va_macro_dai[] = {
  1252. {
  1253. .name = "va_macro_tx1",
  1254. .id = VA_MACRO_AIF1_CAP,
  1255. .capture = {
  1256. .stream_name = "VA_AIF1 Capture",
  1257. .rates = VA_MACRO_RATES,
  1258. .formats = VA_MACRO_FORMATS,
  1259. .rate_max = 192000,
  1260. .rate_min = 8000,
  1261. .channels_min = 1,
  1262. .channels_max = 8,
  1263. },
  1264. .ops = &va_macro_dai_ops,
  1265. },
  1266. {
  1267. .name = "va_macro_tx2",
  1268. .id = VA_MACRO_AIF2_CAP,
  1269. .capture = {
  1270. .stream_name = "VA_AIF2 Capture",
  1271. .rates = VA_MACRO_RATES,
  1272. .formats = VA_MACRO_FORMATS,
  1273. .rate_max = 192000,
  1274. .rate_min = 8000,
  1275. .channels_min = 1,
  1276. .channels_max = 8,
  1277. },
  1278. .ops = &va_macro_dai_ops,
  1279. },
  1280. {
  1281. .name = "va_macro_tx3",
  1282. .id = VA_MACRO_AIF3_CAP,
  1283. .capture = {
  1284. .stream_name = "VA_AIF3 Capture",
  1285. .rates = VA_MACRO_RATES,
  1286. .formats = VA_MACRO_FORMATS,
  1287. .rate_max = 192000,
  1288. .rate_min = 8000,
  1289. .channels_min = 1,
  1290. .channels_max = 8,
  1291. },
  1292. .ops = &va_macro_dai_ops,
  1293. },
  1294. };
  1295. #define STRING(name) #name
  1296. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1297. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1298. static const struct snd_kcontrol_new name##_mux = \
  1299. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1300. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1301. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1302. static const struct snd_kcontrol_new name##_mux = \
  1303. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1304. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1305. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1306. static const char * const adc_mux_text[] = {
  1307. "MSM_DMIC", "SWR_MIC"
  1308. };
  1309. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1310. 0, adc_mux_text);
  1311. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1312. 0, adc_mux_text);
  1313. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1314. 0, adc_mux_text);
  1315. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1316. 0, adc_mux_text);
  1317. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1318. 0, adc_mux_text);
  1319. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1320. 0, adc_mux_text);
  1321. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1322. 0, adc_mux_text);
  1323. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1324. 0, adc_mux_text);
  1325. static const char * const dmic_mux_text[] = {
  1326. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1327. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1328. };
  1329. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1330. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1331. va_macro_put_dec_enum);
  1332. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1333. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1334. va_macro_put_dec_enum);
  1335. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1336. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1337. va_macro_put_dec_enum);
  1338. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1339. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1340. va_macro_put_dec_enum);
  1341. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1342. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1343. va_macro_put_dec_enum);
  1344. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1345. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1346. va_macro_put_dec_enum);
  1347. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1348. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1349. va_macro_put_dec_enum);
  1350. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1351. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1352. va_macro_put_dec_enum);
  1353. static const char * const smic_mux_text[] = {
  1354. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1355. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1356. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1357. };
  1358. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1359. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1360. va_macro_put_dec_enum);
  1361. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1362. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1363. va_macro_put_dec_enum);
  1364. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1365. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1366. va_macro_put_dec_enum);
  1367. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1368. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1369. va_macro_put_dec_enum);
  1370. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1371. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1372. va_macro_put_dec_enum);
  1373. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1374. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1375. va_macro_put_dec_enum);
  1376. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1377. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1378. va_macro_put_dec_enum);
  1379. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1380. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1381. va_macro_put_dec_enum);
  1382. static const char * const smic_mux_text_v2[] = {
  1383. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1384. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1385. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1386. };
  1387. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1388. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1389. va_macro_put_dec_enum);
  1390. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1391. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1392. va_macro_put_dec_enum);
  1393. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1394. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1395. va_macro_put_dec_enum);
  1396. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1397. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1398. va_macro_put_dec_enum);
  1399. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1400. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1401. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1402. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1403. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1404. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1405. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1406. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1407. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1408. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1409. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1410. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1411. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1412. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1413. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1414. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1415. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1416. };
  1417. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1418. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1419. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1420. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1421. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1422. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1423. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1424. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1425. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1426. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1427. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1428. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1429. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1430. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1431. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1432. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1433. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1434. };
  1435. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1436. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1437. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1438. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1439. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1440. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1441. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1442. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1443. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1444. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1445. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1446. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1447. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1448. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1449. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1450. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1451. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1452. };
  1453. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1454. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1455. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1456. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1457. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1458. };
  1459. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1460. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1461. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1462. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1463. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1464. };
  1465. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1466. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1467. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1468. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1469. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1470. };
  1471. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1472. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1473. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1474. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1475. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1476. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1477. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1478. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1479. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1480. };
  1481. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1482. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1483. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1484. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1485. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1486. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1487. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1488. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1489. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1490. };
  1491. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1492. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1493. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1494. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1495. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1496. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1497. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1498. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1499. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1500. };
  1501. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1502. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1503. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1504. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1505. SND_SOC_DAPM_PRE_PMD),
  1506. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1507. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1508. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1509. SND_SOC_DAPM_PRE_PMD),
  1510. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1511. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1512. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1513. SND_SOC_DAPM_PRE_PMD),
  1514. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1515. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1516. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1517. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1518. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1519. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1520. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1521. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1522. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1523. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1524. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1525. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1526. SND_SOC_DAPM_INPUT("VA SWR_MIC8"),
  1527. SND_SOC_DAPM_INPUT("VA SWR_MIC9"),
  1528. SND_SOC_DAPM_INPUT("VA SWR_MIC10"),
  1529. SND_SOC_DAPM_INPUT("VA SWR_MIC11"),
  1530. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1531. va_macro_enable_micbias,
  1532. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1533. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1534. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1535. SND_SOC_DAPM_POST_PMD),
  1536. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1537. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1538. SND_SOC_DAPM_POST_PMD),
  1539. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1540. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1541. SND_SOC_DAPM_POST_PMD),
  1542. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1543. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1544. SND_SOC_DAPM_POST_PMD),
  1545. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1546. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1547. SND_SOC_DAPM_POST_PMD),
  1548. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1549. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1550. SND_SOC_DAPM_POST_PMD),
  1551. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1552. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1553. SND_SOC_DAPM_POST_PMD),
  1554. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1555. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1556. SND_SOC_DAPM_POST_PMD),
  1557. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1558. &va_dec0_mux, va_macro_enable_dec,
  1559. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1560. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1561. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1562. &va_dec1_mux, va_macro_enable_dec,
  1563. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1564. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1565. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1566. va_macro_mclk_event,
  1567. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1568. };
  1569. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1570. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1571. VA_MACRO_AIF1_CAP, 0,
  1572. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1573. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1574. VA_MACRO_AIF2_CAP, 0,
  1575. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1576. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1577. VA_MACRO_AIF3_CAP, 0,
  1578. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1579. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1580. va_macro_swr_pwr_event_v2,
  1581. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1582. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1583. va_macro_tx_swr_clk_event_v2,
  1584. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1585. };
  1586. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1587. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1588. VA_MACRO_AIF1_CAP, 0,
  1589. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1590. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1591. VA_MACRO_AIF2_CAP, 0,
  1592. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1593. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1594. VA_MACRO_AIF3_CAP, 0,
  1595. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1596. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1597. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1598. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1599. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1600. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1601. &va_dec2_mux, va_macro_enable_dec,
  1602. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1603. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1604. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1605. &va_dec3_mux, va_macro_enable_dec,
  1606. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1607. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1608. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1609. va_macro_swr_pwr_event,
  1610. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1611. };
  1612. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1613. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1614. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1615. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1616. SND_SOC_DAPM_PRE_PMD),
  1617. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1618. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1619. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1620. SND_SOC_DAPM_PRE_PMD),
  1621. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1622. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1623. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1624. SND_SOC_DAPM_PRE_PMD),
  1625. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1626. VA_MACRO_AIF1_CAP, 0,
  1627. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1628. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1629. VA_MACRO_AIF2_CAP, 0,
  1630. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1631. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1632. VA_MACRO_AIF3_CAP, 0,
  1633. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1634. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1635. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1636. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1637. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1638. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1639. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1640. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1641. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1642. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1643. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1644. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1645. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1646. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1647. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1648. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1649. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1650. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1651. va_macro_enable_micbias,
  1652. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1653. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1654. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1655. SND_SOC_DAPM_POST_PMD),
  1656. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1657. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1658. SND_SOC_DAPM_POST_PMD),
  1659. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1660. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1661. SND_SOC_DAPM_POST_PMD),
  1662. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1663. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1664. SND_SOC_DAPM_POST_PMD),
  1665. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1666. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1667. SND_SOC_DAPM_POST_PMD),
  1668. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1669. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1670. SND_SOC_DAPM_POST_PMD),
  1671. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1672. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1673. SND_SOC_DAPM_POST_PMD),
  1674. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1675. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1676. SND_SOC_DAPM_POST_PMD),
  1677. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1678. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1679. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1680. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1681. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1682. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1683. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1684. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1685. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1686. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1687. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1688. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1689. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1690. &va_dec0_mux, va_macro_enable_dec,
  1691. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1692. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1693. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1694. &va_dec1_mux, va_macro_enable_dec,
  1695. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1696. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1697. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1698. &va_dec2_mux, va_macro_enable_dec,
  1699. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1700. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1701. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1702. &va_dec3_mux, va_macro_enable_dec,
  1703. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1704. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1705. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1706. &va_dec4_mux, va_macro_enable_dec,
  1707. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1708. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1709. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1710. &va_dec5_mux, va_macro_enable_dec,
  1711. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1712. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1713. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1714. &va_dec6_mux, va_macro_enable_dec,
  1715. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1716. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1717. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1718. &va_dec7_mux, va_macro_enable_dec,
  1719. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1720. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1721. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1722. va_macro_swr_pwr_event,
  1723. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1724. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1725. va_macro_mclk_event,
  1726. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1727. };
  1728. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1729. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1730. va_macro_mclk_event,
  1731. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1732. };
  1733. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1734. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1735. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1736. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1737. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1738. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1739. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1740. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1741. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1742. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1743. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1744. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1745. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1746. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1747. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1748. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1749. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1750. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1751. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1752. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1753. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1754. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1755. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1756. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_MIC0"},
  1757. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_MIC1"},
  1758. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_MIC2"},
  1759. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_MIC3"},
  1760. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_MIC4"},
  1761. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_MIC5"},
  1762. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_MIC6"},
  1763. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_MIC7"},
  1764. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_MIC8"},
  1765. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_MIC9"},
  1766. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_MIC10"},
  1767. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_MIC11"},
  1768. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1769. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1770. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1771. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1772. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1773. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1774. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1775. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1776. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1777. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1778. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_MIC0"},
  1779. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_MIC1"},
  1780. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_MIC2"},
  1781. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_MIC3"},
  1782. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_MIC4"},
  1783. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_MIC5"},
  1784. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_MIC6"},
  1785. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_MIC7"},
  1786. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_MIC8"},
  1787. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_MIC9"},
  1788. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_MIC10"},
  1789. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_MIC11"},
  1790. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  1791. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  1792. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  1793. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  1794. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  1795. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  1796. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  1797. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  1798. {"VA SWR_MIC8", NULL, "VA_SWR_PWR"},
  1799. {"VA SWR_MIC9", NULL, "VA_SWR_PWR"},
  1800. {"VA SWR_MIC10", NULL, "VA_SWR_PWR"},
  1801. {"VA SWR_MIC11", NULL, "VA_SWR_PWR"},
  1802. };
  1803. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1804. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1805. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1806. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1807. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1808. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1809. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1810. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1811. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1812. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1813. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1814. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1815. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1816. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1817. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1818. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1819. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1820. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_MIC0"},
  1821. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_MIC1"},
  1822. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_MIC2"},
  1823. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_MIC3"},
  1824. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_MIC4"},
  1825. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_MIC5"},
  1826. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_MIC6"},
  1827. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_MIC7"},
  1828. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_MIC8"},
  1829. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_MIC9"},
  1830. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_MIC10"},
  1831. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_MIC11"},
  1832. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1833. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1834. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1835. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1836. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1837. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1838. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1839. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1840. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1841. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1842. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_MIC0"},
  1843. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_MIC1"},
  1844. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_MIC2"},
  1845. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_MIC3"},
  1846. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_MIC4"},
  1847. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_MIC5"},
  1848. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_MIC6"},
  1849. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_MIC7"},
  1850. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_MIC8"},
  1851. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_MIC9"},
  1852. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_MIC10"},
  1853. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_MIC11"},
  1854. };
  1855. static const struct snd_soc_dapm_route va_audio_map[] = {
  1856. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1857. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1858. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1859. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1860. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1861. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1862. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1863. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1864. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1865. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1866. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1867. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1868. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1869. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1870. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1871. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1872. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1873. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1874. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1875. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1876. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1877. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1878. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1879. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1880. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1881. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1882. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1883. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1884. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1885. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1886. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1887. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1888. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1889. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1890. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1891. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1892. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1893. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1894. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1895. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1896. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1897. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1898. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1899. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1900. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1901. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1902. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1903. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1904. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1905. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1906. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1907. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1908. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1909. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1910. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1911. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1912. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1913. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1914. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1915. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1916. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1917. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1918. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1919. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1920. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1921. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1922. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1923. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1924. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1925. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1926. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1927. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1928. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1929. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1930. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1931. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1932. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1933. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1934. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1935. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1936. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1937. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1938. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1939. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1940. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1941. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1942. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1943. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1944. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1945. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1946. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1947. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1948. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1949. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1950. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1951. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1952. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1953. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1954. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1955. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1956. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1957. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1958. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1959. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1960. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1961. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1962. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1963. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1964. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1965. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1966. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1967. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1968. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1969. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1970. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1971. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1972. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1973. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1974. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1975. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1976. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1977. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1978. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1979. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1980. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1981. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1982. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1983. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1984. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1985. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1986. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1987. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1988. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1989. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1990. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1991. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1992. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1993. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1994. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1995. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1996. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1997. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1998. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1999. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2000. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2001. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2002. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2003. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2004. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2005. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2006. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2007. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2008. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2009. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2010. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2011. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2012. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2013. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2014. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2015. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2016. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2017. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2018. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2019. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2020. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2021. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2022. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2023. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2024. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2025. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2026. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2027. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2028. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2029. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2030. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2031. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2032. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2033. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2034. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2035. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2036. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2037. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2038. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2039. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2040. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2041. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2042. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2043. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2044. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2045. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2046. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2047. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2048. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2049. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2050. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2051. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2052. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2053. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2054. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2055. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2056. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2057. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2058. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2059. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2060. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2061. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2062. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2063. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2064. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2065. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2066. };
  2067. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2068. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2069. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2070. 0, -84, 40, digital_gain),
  2071. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2072. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2073. 0, -84, 40, digital_gain),
  2074. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2075. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2076. 0, -84, 40, digital_gain),
  2077. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2078. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2079. 0, -84, 40, digital_gain),
  2080. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2081. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2082. 0, -84, 40, digital_gain),
  2083. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2084. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2085. 0, -84, 40, digital_gain),
  2086. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2087. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2088. 0, -84, 40, digital_gain),
  2089. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2090. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2091. 0, -84, 40, digital_gain),
  2092. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2093. va_macro_lpi_get, va_macro_lpi_put),
  2094. };
  2095. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2096. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2097. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2098. 0, -84, 40, digital_gain),
  2099. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2100. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2101. 0, -84, 40, digital_gain),
  2102. };
  2103. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2104. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2105. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2106. 0, -84, 40, digital_gain),
  2107. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2108. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2109. 0, -84, 40, digital_gain),
  2110. };
  2111. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2112. struct va_macro_priv *va_priv)
  2113. {
  2114. u32 div_factor;
  2115. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2116. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2117. mclk_rate % dmic_sample_rate != 0)
  2118. goto undefined_rate;
  2119. div_factor = mclk_rate / dmic_sample_rate;
  2120. switch (div_factor) {
  2121. case 2:
  2122. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2123. break;
  2124. case 3:
  2125. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2126. break;
  2127. case 4:
  2128. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2129. break;
  2130. case 6:
  2131. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2132. break;
  2133. case 8:
  2134. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2135. break;
  2136. case 16:
  2137. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2138. break;
  2139. default:
  2140. /* Any other DIV factor is invalid */
  2141. goto undefined_rate;
  2142. }
  2143. /* Valid dmic DIV factors */
  2144. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2145. __func__, div_factor, mclk_rate);
  2146. return dmic_sample_rate;
  2147. undefined_rate:
  2148. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2149. __func__, dmic_sample_rate, mclk_rate);
  2150. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2151. return dmic_sample_rate;
  2152. }
  2153. static int va_macro_init(struct snd_soc_component *component)
  2154. {
  2155. struct snd_soc_dapm_context *dapm =
  2156. snd_soc_component_get_dapm(component);
  2157. int ret, i;
  2158. struct device *va_dev = NULL;
  2159. struct va_macro_priv *va_priv = NULL;
  2160. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2161. if (!va_dev) {
  2162. dev_err(component->dev,
  2163. "%s: null device for macro!\n", __func__);
  2164. return -EINVAL;
  2165. }
  2166. va_priv = dev_get_drvdata(va_dev);
  2167. if (!va_priv) {
  2168. dev_err(component->dev,
  2169. "%s: priv is null for macro!\n", __func__);
  2170. return -EINVAL;
  2171. }
  2172. va_priv->lpi_enable = false;
  2173. va_priv->register_event_listener = false;
  2174. if (va_priv->va_without_decimation) {
  2175. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2176. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2177. if (ret < 0) {
  2178. dev_err(va_dev,
  2179. "%s: Failed to add without dec controls\n",
  2180. __func__);
  2181. return ret;
  2182. }
  2183. va_priv->component = component;
  2184. return 0;
  2185. }
  2186. va_priv->version = bolero_get_version(va_dev);
  2187. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2188. ret = snd_soc_dapm_new_controls(dapm,
  2189. va_macro_dapm_widgets_common,
  2190. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2191. if (ret < 0) {
  2192. dev_err(va_dev, "%s: Failed to add controls\n",
  2193. __func__);
  2194. return ret;
  2195. }
  2196. if (va_priv->version == BOLERO_VERSION_2_1)
  2197. ret = snd_soc_dapm_new_controls(dapm,
  2198. va_macro_dapm_widgets_v2,
  2199. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2200. else if (va_priv->version == BOLERO_VERSION_2_0)
  2201. ret = snd_soc_dapm_new_controls(dapm,
  2202. va_macro_dapm_widgets_v3,
  2203. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2204. if (ret < 0) {
  2205. dev_err(va_dev, "%s: Failed to add controls\n",
  2206. __func__);
  2207. return ret;
  2208. }
  2209. } else {
  2210. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2211. ARRAY_SIZE(va_macro_dapm_widgets));
  2212. if (ret < 0) {
  2213. dev_err(va_dev, "%s: Failed to add controls\n",
  2214. __func__);
  2215. return ret;
  2216. }
  2217. }
  2218. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2219. ret = snd_soc_dapm_add_routes(dapm,
  2220. va_audio_map_common,
  2221. ARRAY_SIZE(va_audio_map_common));
  2222. if (ret < 0) {
  2223. dev_err(va_dev, "%s: Failed to add routes\n",
  2224. __func__);
  2225. return ret;
  2226. }
  2227. if (va_priv->version == BOLERO_VERSION_2_0)
  2228. ret = snd_soc_dapm_add_routes(dapm,
  2229. va_audio_map_v3,
  2230. ARRAY_SIZE(va_audio_map_v3));
  2231. if (ret < 0) {
  2232. dev_err(va_dev, "%s: Failed to add routes\n",
  2233. __func__);
  2234. return ret;
  2235. }
  2236. } else {
  2237. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2238. ARRAY_SIZE(va_audio_map));
  2239. if (ret < 0) {
  2240. dev_err(va_dev, "%s: Failed to add routes\n",
  2241. __func__);
  2242. return ret;
  2243. }
  2244. }
  2245. ret = snd_soc_dapm_new_widgets(dapm->card);
  2246. if (ret < 0) {
  2247. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2248. return ret;
  2249. }
  2250. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2251. ret = snd_soc_add_component_controls(component,
  2252. va_macro_snd_controls_common,
  2253. ARRAY_SIZE(va_macro_snd_controls_common));
  2254. if (ret < 0) {
  2255. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2256. __func__);
  2257. return ret;
  2258. }
  2259. if (va_priv->version == BOLERO_VERSION_2_0)
  2260. ret = snd_soc_add_component_controls(component,
  2261. va_macro_snd_controls_v3,
  2262. ARRAY_SIZE(va_macro_snd_controls_v3));
  2263. if (ret < 0) {
  2264. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2265. __func__);
  2266. return ret;
  2267. }
  2268. } else {
  2269. ret = snd_soc_add_component_controls(component,
  2270. va_macro_snd_controls,
  2271. ARRAY_SIZE(va_macro_snd_controls));
  2272. if (ret < 0) {
  2273. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2274. __func__);
  2275. return ret;
  2276. }
  2277. }
  2278. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2279. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2280. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2281. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2282. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2283. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2284. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2285. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2286. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2287. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2288. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2289. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2290. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC8");
  2291. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC9");
  2292. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC10");
  2293. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC11");
  2294. } else {
  2295. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2296. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2297. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2298. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2299. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2300. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2301. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2302. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2303. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2304. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2305. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2306. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2307. }
  2308. snd_soc_dapm_sync(dapm);
  2309. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2310. va_priv->va_hpf_work[i].va_priv = va_priv;
  2311. va_priv->va_hpf_work[i].decimator = i;
  2312. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2313. va_macro_tx_hpf_corner_freq_callback);
  2314. }
  2315. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2316. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2317. va_priv->va_mute_dwork[i].decimator = i;
  2318. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2319. va_macro_mute_update_callback);
  2320. }
  2321. va_priv->component = component;
  2322. if (va_priv->version == BOLERO_VERSION_2_1) {
  2323. snd_soc_component_update_bits(component,
  2324. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2325. snd_soc_component_update_bits(component,
  2326. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2327. snd_soc_component_update_bits(component,
  2328. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2329. }
  2330. return 0;
  2331. }
  2332. static int va_macro_deinit(struct snd_soc_component *component)
  2333. {
  2334. struct device *va_dev = NULL;
  2335. struct va_macro_priv *va_priv = NULL;
  2336. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2337. return -EINVAL;
  2338. va_priv->component = NULL;
  2339. return 0;
  2340. }
  2341. static void va_macro_add_child_devices(struct work_struct *work)
  2342. {
  2343. struct va_macro_priv *va_priv = NULL;
  2344. struct platform_device *pdev = NULL;
  2345. struct device_node *node = NULL;
  2346. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2347. int ret = 0;
  2348. u16 count = 0, ctrl_num = 0;
  2349. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2350. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2351. bool va_swr_master_node = false;
  2352. va_priv = container_of(work, struct va_macro_priv,
  2353. va_macro_add_child_devices_work);
  2354. if (!va_priv) {
  2355. pr_err("%s: Memory for va_priv does not exist\n",
  2356. __func__);
  2357. return;
  2358. }
  2359. if (!va_priv->dev) {
  2360. pr_err("%s: VA dev does not exist\n", __func__);
  2361. return;
  2362. }
  2363. if (!va_priv->dev->of_node) {
  2364. dev_err(va_priv->dev,
  2365. "%s: DT node for va_priv does not exist\n", __func__);
  2366. return;
  2367. }
  2368. platdata = &va_priv->swr_plat_data;
  2369. va_priv->child_count = 0;
  2370. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2371. va_swr_master_node = false;
  2372. if (strnstr(node->name, "va_swr_master",
  2373. strlen("va_swr_master")) != NULL)
  2374. va_swr_master_node = true;
  2375. if (va_swr_master_node)
  2376. strlcpy(plat_dev_name, "va_swr_ctrl",
  2377. (VA_MACRO_SWR_STRING_LEN - 1));
  2378. else
  2379. strlcpy(plat_dev_name, node->name,
  2380. (VA_MACRO_SWR_STRING_LEN - 1));
  2381. pdev = platform_device_alloc(plat_dev_name, -1);
  2382. if (!pdev) {
  2383. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2384. __func__);
  2385. ret = -ENOMEM;
  2386. goto err;
  2387. }
  2388. pdev->dev.parent = va_priv->dev;
  2389. pdev->dev.of_node = node;
  2390. if (va_swr_master_node) {
  2391. ret = platform_device_add_data(pdev, platdata,
  2392. sizeof(*platdata));
  2393. if (ret) {
  2394. dev_err(&pdev->dev,
  2395. "%s: cannot add plat data ctrl:%d\n",
  2396. __func__, ctrl_num);
  2397. goto fail_pdev_add;
  2398. }
  2399. }
  2400. ret = platform_device_add(pdev);
  2401. if (ret) {
  2402. dev_err(&pdev->dev,
  2403. "%s: Cannot add platform device\n",
  2404. __func__);
  2405. goto fail_pdev_add;
  2406. }
  2407. if (va_swr_master_node) {
  2408. temp = krealloc(swr_ctrl_data,
  2409. (ctrl_num + 1) * sizeof(
  2410. struct va_macro_swr_ctrl_data),
  2411. GFP_KERNEL);
  2412. if (!temp) {
  2413. ret = -ENOMEM;
  2414. goto fail_pdev_add;
  2415. }
  2416. swr_ctrl_data = temp;
  2417. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2418. ctrl_num++;
  2419. dev_dbg(&pdev->dev,
  2420. "%s: Added soundwire ctrl device(s)\n",
  2421. __func__);
  2422. va_priv->swr_ctrl_data = swr_ctrl_data;
  2423. }
  2424. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2425. va_priv->pdev_child_devices[
  2426. va_priv->child_count++] = pdev;
  2427. else
  2428. goto err;
  2429. }
  2430. return;
  2431. fail_pdev_add:
  2432. for (count = 0; count < va_priv->child_count; count++)
  2433. platform_device_put(va_priv->pdev_child_devices[count]);
  2434. err:
  2435. return;
  2436. }
  2437. static int va_macro_set_port_map(struct snd_soc_component *component,
  2438. u32 usecase, u32 size, void *data)
  2439. {
  2440. struct device *va_dev = NULL;
  2441. struct va_macro_priv *va_priv = NULL;
  2442. struct swrm_port_config port_cfg;
  2443. int ret = 0;
  2444. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2445. return -EINVAL;
  2446. memset(&port_cfg, 0, sizeof(port_cfg));
  2447. port_cfg.uc = usecase;
  2448. port_cfg.size = size;
  2449. port_cfg.params = data;
  2450. if (va_priv->swr_ctrl_data)
  2451. ret = swrm_wcd_notify(
  2452. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2453. SWR_SET_PORT_MAP, &port_cfg);
  2454. return ret;
  2455. }
  2456. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2457. u32 data)
  2458. {
  2459. struct device *va_dev = NULL;
  2460. struct va_macro_priv *va_priv = NULL;
  2461. u32 ipc_wakeup = data;
  2462. int ret = 0;
  2463. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2464. return -EINVAL;
  2465. if (va_priv->swr_ctrl_data)
  2466. ret = swrm_wcd_notify(
  2467. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2468. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2469. return ret;
  2470. }
  2471. static void va_macro_init_ops(struct macro_ops *ops,
  2472. char __iomem *va_io_base,
  2473. bool va_without_decimation)
  2474. {
  2475. memset(ops, 0, sizeof(struct macro_ops));
  2476. if (!va_without_decimation) {
  2477. ops->dai_ptr = va_macro_dai;
  2478. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2479. } else {
  2480. ops->dai_ptr = NULL;
  2481. ops->num_dais = 0;
  2482. }
  2483. ops->init = va_macro_init;
  2484. ops->exit = va_macro_deinit;
  2485. ops->io_base = va_io_base;
  2486. ops->event_handler = va_macro_event_handler;
  2487. ops->set_port_map = va_macro_set_port_map;
  2488. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2489. }
  2490. static int va_macro_probe(struct platform_device *pdev)
  2491. {
  2492. struct macro_ops ops;
  2493. struct va_macro_priv *va_priv;
  2494. u32 va_base_addr, sample_rate = 0;
  2495. char __iomem *va_io_base;
  2496. bool va_without_decimation = false;
  2497. const char *micb_supply_str = "va-vdd-micb-supply";
  2498. const char *micb_supply_str1 = "va-vdd-micb";
  2499. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2500. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2501. int ret = 0;
  2502. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2503. u32 default_clk_id = 0;
  2504. struct clk *lpass_audio_hw_vote = NULL;
  2505. u32 is_used_va_swr_gpio = 0;
  2506. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2507. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2508. GFP_KERNEL);
  2509. if (!va_priv)
  2510. return -ENOMEM;
  2511. va_priv->dev = &pdev->dev;
  2512. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2513. &va_base_addr);
  2514. if (ret) {
  2515. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2516. __func__, "reg");
  2517. return ret;
  2518. }
  2519. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2520. "qcom,va-without-decimation");
  2521. va_priv->va_without_decimation = va_without_decimation;
  2522. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2523. &sample_rate);
  2524. if (ret) {
  2525. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2526. __func__, sample_rate);
  2527. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2528. } else {
  2529. if (va_macro_validate_dmic_sample_rate(
  2530. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2531. return -EINVAL;
  2532. }
  2533. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2534. NULL)) {
  2535. ret = of_property_read_u32(pdev->dev.of_node,
  2536. is_used_va_swr_gpio_dt,
  2537. &is_used_va_swr_gpio);
  2538. if (ret) {
  2539. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2540. __func__, is_used_va_swr_gpio_dt);
  2541. is_used_va_swr_gpio = 0;
  2542. }
  2543. }
  2544. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2545. "qcom,va-swr-gpios", 0);
  2546. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2547. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2548. __func__);
  2549. return -EINVAL;
  2550. }
  2551. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2552. is_used_va_swr_gpio) {
  2553. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2554. __func__);
  2555. return -EPROBE_DEFER;
  2556. }
  2557. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2558. VA_MACRO_MAX_OFFSET);
  2559. if (!va_io_base) {
  2560. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2561. return -EINVAL;
  2562. }
  2563. va_priv->va_io_base = va_io_base;
  2564. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2565. if (IS_ERR(lpass_audio_hw_vote)) {
  2566. ret = PTR_ERR(lpass_audio_hw_vote);
  2567. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2568. __func__, "lpass_audio_hw_vote", ret);
  2569. lpass_audio_hw_vote = NULL;
  2570. ret = 0;
  2571. }
  2572. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2573. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2574. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2575. micb_supply_str1);
  2576. if (IS_ERR(va_priv->micb_supply)) {
  2577. ret = PTR_ERR(va_priv->micb_supply);
  2578. dev_err(&pdev->dev,
  2579. "%s:Failed to get micbias supply for VA Mic %d\n",
  2580. __func__, ret);
  2581. return ret;
  2582. }
  2583. ret = of_property_read_u32(pdev->dev.of_node,
  2584. micb_voltage_str,
  2585. &va_priv->micb_voltage);
  2586. if (ret) {
  2587. dev_err(&pdev->dev,
  2588. "%s:Looking up %s property in node %s failed\n",
  2589. __func__, micb_voltage_str,
  2590. pdev->dev.of_node->full_name);
  2591. return ret;
  2592. }
  2593. ret = of_property_read_u32(pdev->dev.of_node,
  2594. micb_current_str,
  2595. &va_priv->micb_current);
  2596. if (ret) {
  2597. dev_err(&pdev->dev,
  2598. "%s:Looking up %s property in node %s failed\n",
  2599. __func__, micb_current_str,
  2600. pdev->dev.of_node->full_name);
  2601. return ret;
  2602. }
  2603. }
  2604. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2605. &default_clk_id);
  2606. if (ret) {
  2607. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2608. __func__, "qcom,default-clk-id");
  2609. default_clk_id = VA_CORE_CLK;
  2610. }
  2611. va_priv->clk_id = VA_CORE_CLK;
  2612. va_priv->default_clk_id = default_clk_id;
  2613. if (is_used_va_swr_gpio) {
  2614. va_priv->reset_swr = true;
  2615. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2616. va_macro_add_child_devices);
  2617. va_priv->swr_plat_data.handle = (void *) va_priv;
  2618. va_priv->swr_plat_data.read = NULL;
  2619. va_priv->swr_plat_data.write = NULL;
  2620. va_priv->swr_plat_data.bulk_write = NULL;
  2621. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2622. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2623. va_priv->swr_plat_data.handle_irq = NULL;
  2624. mutex_init(&va_priv->swr_clk_lock);
  2625. }
  2626. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2627. mutex_init(&va_priv->mclk_lock);
  2628. dev_set_drvdata(&pdev->dev, va_priv);
  2629. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2630. ops.clk_id_req = va_priv->default_clk_id;
  2631. ops.default_clk_id = va_priv->default_clk_id;
  2632. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2633. if (ret < 0) {
  2634. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2635. goto reg_macro_fail;
  2636. }
  2637. if (is_used_va_swr_gpio)
  2638. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2639. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2640. pm_runtime_use_autosuspend(&pdev->dev);
  2641. pm_runtime_set_suspended(&pdev->dev);
  2642. pm_suspend_ignore_children(&pdev->dev, true);
  2643. pm_runtime_enable(&pdev->dev);
  2644. return ret;
  2645. reg_macro_fail:
  2646. mutex_destroy(&va_priv->mclk_lock);
  2647. if (is_used_va_swr_gpio)
  2648. mutex_destroy(&va_priv->swr_clk_lock);
  2649. return ret;
  2650. }
  2651. static int va_macro_remove(struct platform_device *pdev)
  2652. {
  2653. struct va_macro_priv *va_priv;
  2654. int count = 0;
  2655. va_priv = dev_get_drvdata(&pdev->dev);
  2656. if (!va_priv)
  2657. return -EINVAL;
  2658. if (va_priv->is_used_va_swr_gpio) {
  2659. if (va_priv->swr_ctrl_data)
  2660. kfree(va_priv->swr_ctrl_data);
  2661. for (count = 0; count < va_priv->child_count &&
  2662. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2663. platform_device_unregister(
  2664. va_priv->pdev_child_devices[count]);
  2665. }
  2666. pm_runtime_disable(&pdev->dev);
  2667. pm_runtime_set_suspended(&pdev->dev);
  2668. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2669. mutex_destroy(&va_priv->mclk_lock);
  2670. if (va_priv->is_used_va_swr_gpio)
  2671. mutex_destroy(&va_priv->swr_clk_lock);
  2672. return 0;
  2673. }
  2674. static const struct of_device_id va_macro_dt_match[] = {
  2675. {.compatible = "qcom,va-macro"},
  2676. {}
  2677. };
  2678. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2679. SET_RUNTIME_PM_OPS(
  2680. bolero_runtime_suspend,
  2681. bolero_runtime_resume,
  2682. NULL
  2683. )
  2684. };
  2685. static struct platform_driver va_macro_driver = {
  2686. .driver = {
  2687. .name = "va_macro",
  2688. .owner = THIS_MODULE,
  2689. .pm = &bolero_dev_pm_ops,
  2690. .of_match_table = va_macro_dt_match,
  2691. .suppress_bind_attrs = true,
  2692. },
  2693. .probe = va_macro_probe,
  2694. .remove = va_macro_remove,
  2695. };
  2696. module_platform_driver(va_macro_driver);
  2697. MODULE_DESCRIPTION("VA macro driver");
  2698. MODULE_LICENSE("GPL v2");