hal_reo.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_api.h"
  19. #include "hal_hw_headers.h"
  20. #include "hal_reo.h"
  21. #include "hal_tx.h"
  22. #include "hal_rx.h"
  23. #include "qdf_module.h"
  24. /* TODO: See if the following definition is available in HW headers */
  25. #define HAL_REO_OWNED 4
  26. #define HAL_REO_QUEUE_DESC 8
  27. #define HAL_REO_QUEUE_EXT_DESC 9
  28. /* TODO: Using associated link desc counter 1 for Rx. Check with FW on
  29. * how these counters are assigned
  30. */
  31. #define HAL_RX_LINK_DESC_CNTR 1
  32. /* TODO: Following definition should be from HW headers */
  33. #define HAL_DESC_REO_OWNED 4
  34. /**
  35. * hal_uniform_desc_hdr_setup - setup reo_queue_ext descritpro
  36. * @owner - owner info
  37. * @buffer_type - buffer type
  38. */
  39. static inline void hal_uniform_desc_hdr_setup(uint32_t *desc, uint32_t owner,
  40. uint32_t buffer_type)
  41. {
  42. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, OWNER,
  43. owner);
  44. HAL_DESC_SET_FIELD(desc, UNIFORM_DESCRIPTOR_HEADER_0, BUFFER_TYPE,
  45. buffer_type);
  46. }
  47. #ifndef TID_TO_WME_AC
  48. #define WME_AC_BE 0 /* best effort */
  49. #define WME_AC_BK 1 /* background */
  50. #define WME_AC_VI 2 /* video */
  51. #define WME_AC_VO 3 /* voice */
  52. #define TID_TO_WME_AC(_tid) ( \
  53. (((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  54. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  55. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  56. WME_AC_VO)
  57. #endif
  58. #define HAL_NON_QOS_TID 16
  59. /**
  60. * hal_reo_qdesc_setup - Setup HW REO queue descriptor
  61. *
  62. * @hal_soc: Opaque HAL SOC handle
  63. * @ba_window_size: BlockAck window size
  64. * @start_seq: Starting sequence number
  65. * @hw_qdesc_vaddr: Virtual address of REO queue descriptor memory
  66. * @hw_qdesc_paddr: Physical address of REO queue descriptor memory
  67. * @tid: TID
  68. *
  69. */
  70. void hal_reo_qdesc_setup(hal_soc_handle_t hal_soc_hdl, int tid,
  71. uint32_t ba_window_size,
  72. uint32_t start_seq, void *hw_qdesc_vaddr,
  73. qdf_dma_addr_t hw_qdesc_paddr,
  74. int pn_type)
  75. {
  76. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  77. uint32_t *reo_queue_ext_desc;
  78. uint32_t reg_val;
  79. uint32_t pn_enable;
  80. uint32_t pn_size = 0;
  81. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  82. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  83. HAL_REO_QUEUE_DESC);
  84. /* Fixed pattern in reserved bits for debugging */
  85. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER_0,
  86. RESERVED_0A, 0xDDBEEF);
  87. /* This a just a SW meta data and will be copied to REO destination
  88. * descriptors indicated by hardware.
  89. * TODO: Setting TID in this field. See if we should set something else.
  90. */
  91. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_1,
  92. RECEIVE_QUEUE_NUMBER, tid);
  93. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  94. VLD, 1);
  95. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  96. ASSOCIATED_LINK_DESCRIPTOR_COUNTER, HAL_RX_LINK_DESC_CNTR);
  97. /*
  98. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  99. */
  100. reg_val = TID_TO_WME_AC(tid);
  101. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, AC, reg_val);
  102. if (ba_window_size < 1)
  103. ba_window_size = 1;
  104. /* WAR to get 2k exception in Non BA case.
  105. * Setting window size to 2 to get 2k jump exception
  106. * when we receive aggregates in Non BA case
  107. */
  108. if ((ba_window_size == 1) && (tid != HAL_NON_QOS_TID))
  109. ba_window_size++;
  110. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  111. * done by HW in non-BA case if RTY bit is not set.
  112. * TODO: This is a temporary War and should be removed once HW fix is
  113. * made to check and discard duplicates even if RTY bit is not set.
  114. */
  115. if (ba_window_size == 1)
  116. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, RTY, 1);
  117. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, BA_WINDOW_SIZE,
  118. ba_window_size - 1);
  119. switch (pn_type) {
  120. case HAL_PN_WPA:
  121. pn_enable = 1;
  122. pn_size = PN_SIZE_48;
  123. break;
  124. case HAL_PN_WAPI_EVEN:
  125. case HAL_PN_WAPI_UNEVEN:
  126. pn_enable = 1;
  127. pn_size = PN_SIZE_128;
  128. break;
  129. default:
  130. pn_enable = 0;
  131. break;
  132. }
  133. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_CHECK_NEEDED,
  134. pn_enable);
  135. if (pn_type == HAL_PN_WAPI_EVEN)
  136. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  137. PN_SHALL_BE_EVEN, 1);
  138. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  139. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  140. PN_SHALL_BE_UNEVEN, 1);
  141. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_HANDLING_ENABLE,
  142. pn_enable);
  143. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2, PN_SIZE,
  144. pn_size);
  145. /* TODO: Check if RX_REO_QUEUE_2_IGNORE_AMPDU_FLAG need to be set
  146. * based on BA window size and/or AMPDU capabilities
  147. */
  148. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_2,
  149. IGNORE_AMPDU_FLAG, 1);
  150. if (start_seq <= 0xfff)
  151. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SSN,
  152. start_seq);
  153. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  154. * but REO is not delivering packets if we set it to 1. Need to enable
  155. * this once the issue is resolved
  156. */
  157. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE_3, SVLD, 0);
  158. /* TODO: Check if we should set start PN for WAPI */
  159. #ifdef notyet
  160. /* Setup first queue extension if BA window size is more than 1 */
  161. if (ba_window_size > 1) {
  162. reo_queue_ext_desc =
  163. (uint32_t *)(((struct rx_reo_queue *)reo_queue_desc) +
  164. 1);
  165. qdf_mem_zero(reo_queue_ext_desc,
  166. sizeof(struct rx_reo_queue_ext));
  167. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  168. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  169. }
  170. /* Setup second queue extension if BA window size is more than 105 */
  171. if (ba_window_size > 105) {
  172. reo_queue_ext_desc = (uint32_t *)
  173. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  174. qdf_mem_zero(reo_queue_ext_desc,
  175. sizeof(struct rx_reo_queue_ext));
  176. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  177. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  178. }
  179. /* Setup third queue extension if BA window size is more than 210 */
  180. if (ba_window_size > 210) {
  181. reo_queue_ext_desc = (uint32_t *)
  182. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  183. qdf_mem_zero(reo_queue_ext_desc,
  184. sizeof(struct rx_reo_queue_ext));
  185. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  186. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  187. }
  188. #else
  189. /* TODO: HW queue descriptors are currently allocated for max BA
  190. * window size for all QOS TIDs so that same descriptor can be used
  191. * later when ADDBA request is recevied. This should be changed to
  192. * allocate HW queue descriptors based on BA window size being
  193. * negotiated (0 for non BA cases), and reallocate when BA window
  194. * size changes and also send WMI message to FW to change the REO
  195. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  196. */
  197. if (tid != HAL_NON_QOS_TID) {
  198. reo_queue_ext_desc = (uint32_t *)
  199. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  200. qdf_mem_zero(reo_queue_ext_desc, 3 *
  201. sizeof(struct rx_reo_queue_ext));
  202. /* Initialize first reo queue extension descriptor */
  203. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  204. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  205. /* Fixed pattern in reserved bits for debugging */
  206. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  207. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xADBEEF);
  208. /* Initialize second reo queue extension descriptor */
  209. reo_queue_ext_desc = (uint32_t *)
  210. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  211. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  212. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  213. /* Fixed pattern in reserved bits for debugging */
  214. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  215. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xBDBEEF);
  216. /* Initialize third reo queue extension descriptor */
  217. reo_queue_ext_desc = (uint32_t *)
  218. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  219. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  220. HAL_DESC_REO_OWNED, HAL_REO_QUEUE_EXT_DESC);
  221. /* Fixed pattern in reserved bits for debugging */
  222. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  223. UNIFORM_DESCRIPTOR_HEADER_0, RESERVED_0A, 0xCDBEEF);
  224. }
  225. #endif
  226. }
  227. qdf_export_symbol(hal_reo_qdesc_setup);
  228. /**
  229. * hal_get_ba_aging_timeout - Get BA Aging timeout
  230. *
  231. * @hal_soc: Opaque HAL SOC handle
  232. * @ac: Access category
  233. * @value: window size to get
  234. */
  235. void hal_get_ba_aging_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  236. uint32_t *value)
  237. {
  238. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  239. switch (ac) {
  240. case WME_AC_BE:
  241. *value = HAL_REG_READ(soc,
  242. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  243. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  244. break;
  245. case WME_AC_BK:
  246. *value = HAL_REG_READ(soc,
  247. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  248. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  249. break;
  250. case WME_AC_VI:
  251. *value = HAL_REG_READ(soc,
  252. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  253. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  254. break;
  255. case WME_AC_VO:
  256. *value = HAL_REG_READ(soc,
  257. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  258. SEQ_WCSS_UMAC_REO_REG_OFFSET)) / 1000;
  259. break;
  260. default:
  261. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  262. "Invalid AC: %d\n", ac);
  263. }
  264. }
  265. qdf_export_symbol(hal_get_ba_aging_timeout);
  266. /**
  267. * hal_set_ba_aging_timeout - Set BA Aging timeout
  268. *
  269. * @hal_soc: Opaque HAL SOC handle
  270. * @ac: Access category
  271. * ac: 0 - Background, 1 - Best Effort, 2 - Video, 3 - Voice
  272. * @value: Input value to set
  273. */
  274. void hal_set_ba_aging_timeout(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  275. uint32_t value)
  276. {
  277. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  278. switch (ac) {
  279. case WME_AC_BE:
  280. HAL_REG_WRITE(soc,
  281. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  282. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  283. value * 1000);
  284. break;
  285. case WME_AC_BK:
  286. HAL_REG_WRITE(soc,
  287. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  288. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  289. value * 1000);
  290. break;
  291. case WME_AC_VI:
  292. HAL_REG_WRITE(soc,
  293. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  294. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  295. value * 1000);
  296. break;
  297. case WME_AC_VO:
  298. HAL_REG_WRITE(soc,
  299. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  300. SEQ_WCSS_UMAC_REO_REG_OFFSET),
  301. value * 1000);
  302. break;
  303. default:
  304. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  305. "Invalid AC: %d\n", ac);
  306. }
  307. }
  308. qdf_export_symbol(hal_set_ba_aging_timeout);
  309. #define BLOCK_RES_MASK 0xF
  310. static inline uint8_t hal_find_one_bit(uint8_t x)
  311. {
  312. uint8_t y = (x & (~x + 1)) & BLOCK_RES_MASK;
  313. uint8_t pos;
  314. for (pos = 0; y; y >>= 1)
  315. pos++;
  316. return pos-1;
  317. }
  318. static inline uint8_t hal_find_zero_bit(uint8_t x)
  319. {
  320. uint8_t y = (~x & (x+1)) & BLOCK_RES_MASK;
  321. uint8_t pos;
  322. for (pos = 0; y; y >>= 1)
  323. pos++;
  324. return pos-1;
  325. }
  326. inline void hal_reo_cmd_set_descr_addr(uint32_t *reo_desc,
  327. enum hal_reo_cmd_type type,
  328. uint32_t paddr_lo,
  329. uint8_t paddr_hi)
  330. {
  331. switch (type) {
  332. case CMD_GET_QUEUE_STATS:
  333. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_1,
  334. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  335. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2,
  336. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  337. break;
  338. case CMD_FLUSH_QUEUE:
  339. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_1,
  340. FLUSH_DESC_ADDR_31_0, paddr_lo);
  341. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  342. FLUSH_DESC_ADDR_39_32, paddr_hi);
  343. break;
  344. case CMD_FLUSH_CACHE:
  345. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_1,
  346. FLUSH_ADDR_31_0, paddr_lo);
  347. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  348. FLUSH_ADDR_39_32, paddr_hi);
  349. break;
  350. case CMD_UPDATE_RX_REO_QUEUE:
  351. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_1,
  352. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  353. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  354. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  355. break;
  356. default:
  357. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  358. "%s: Invalid REO command type", __func__);
  359. break;
  360. }
  361. }
  362. inline int hal_reo_cmd_queue_stats(hal_ring_handle_t hal_ring_hdl,
  363. hal_soc_handle_t hal_soc_hdl,
  364. struct hal_reo_cmd_params *cmd)
  365. {
  366. uint32_t *reo_desc, val;
  367. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  368. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  369. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  370. if (!reo_desc) {
  371. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  372. "%s: Out of cmd ring entries", __func__);
  373. hal_srng_access_end(hal_soc, hal_ring_hdl);
  374. return -EBUSY;
  375. }
  376. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  377. sizeof(struct reo_get_queue_stats));
  378. /* Offsets of descriptor fields defined in HW headers start from
  379. * the field after TLV header */
  380. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  381. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  382. sizeof(struct reo_get_queue_stats) -
  383. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  384. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  385. REO_STATUS_REQUIRED, cmd->std.need_status);
  386. hal_reo_cmd_set_descr_addr(reo_desc, CMD_GET_QUEUE_STATS,
  387. cmd->std.addr_lo,
  388. cmd->std.addr_hi);
  389. HAL_DESC_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS_2, CLEAR_STATS,
  390. cmd->u.stats_params.clear);
  391. hal_srng_access_end(hal_soc, hal_ring_hdl);
  392. val = reo_desc[CMD_HEADER_DW_OFFSET];
  393. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  394. val);
  395. }
  396. qdf_export_symbol(hal_reo_cmd_queue_stats);
  397. inline int hal_reo_cmd_flush_queue(hal_ring_handle_t hal_ring_hdl,
  398. hal_soc_handle_t hal_soc_hdl,
  399. struct hal_reo_cmd_params *cmd)
  400. {
  401. uint32_t *reo_desc, val;
  402. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  403. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  404. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  405. if (!reo_desc) {
  406. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  407. "%s: Out of cmd ring entries", __func__);
  408. hal_srng_access_end(hal_soc, hal_ring_hdl);
  409. return -EBUSY;
  410. }
  411. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  412. sizeof(struct reo_flush_queue));
  413. /* Offsets of descriptor fields defined in HW headers start from
  414. * the field after TLV header */
  415. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  416. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  417. sizeof(struct reo_flush_queue) -
  418. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  419. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  420. REO_STATUS_REQUIRED, cmd->std.need_status);
  421. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_QUEUE, cmd->std.addr_lo,
  422. cmd->std.addr_hi);
  423. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  424. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  425. cmd->u.fl_queue_params.block_use_after_flush);
  426. if (cmd->u.fl_queue_params.block_use_after_flush) {
  427. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_QUEUE_2,
  428. BLOCK_RESOURCE_INDEX, cmd->u.fl_queue_params.index);
  429. }
  430. hal_srng_access_end(hal_soc, hal_ring_hdl);
  431. val = reo_desc[CMD_HEADER_DW_OFFSET];
  432. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  433. val);
  434. }
  435. qdf_export_symbol(hal_reo_cmd_flush_queue);
  436. inline int hal_reo_cmd_flush_cache(hal_ring_handle_t hal_ring_hdl,
  437. hal_soc_handle_t hal_soc_hdl,
  438. struct hal_reo_cmd_params *cmd)
  439. {
  440. uint32_t *reo_desc, val;
  441. struct hal_reo_cmd_flush_cache_params *cp;
  442. uint8_t index = 0;
  443. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  444. cp = &cmd->u.fl_cache_params;
  445. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  446. /* We need a cache block resource for this operation, and REO HW has
  447. * only 4 such blocking resources. These resources are managed using
  448. * reo_res_bitmap, and we return failure if none is available.
  449. */
  450. if (cp->block_use_after_flush) {
  451. index = hal_find_zero_bit(hal_soc->reo_res_bitmap);
  452. if (index > 3) {
  453. qdf_print("%s, No blocking resource available!",
  454. __func__);
  455. hal_srng_access_end(hal_soc, hal_ring_hdl);
  456. return -EBUSY;
  457. }
  458. hal_soc->index = index;
  459. }
  460. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  461. if (!reo_desc) {
  462. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  463. "%s: Out of cmd ring entries", __func__);
  464. hal_srng_access_end(hal_soc, hal_ring_hdl);
  465. hal_srng_dump(hal_ring_handle_to_hal_srng(hal_ring_hdl));
  466. return -EBUSY;
  467. }
  468. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  469. sizeof(struct reo_flush_cache));
  470. /* Offsets of descriptor fields defined in HW headers start from
  471. * the field after TLV header */
  472. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  473. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  474. sizeof(struct reo_flush_cache) -
  475. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  476. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  477. REO_STATUS_REQUIRED, cmd->std.need_status);
  478. hal_reo_cmd_set_descr_addr(reo_desc, CMD_FLUSH_CACHE, cmd->std.addr_lo,
  479. cmd->std.addr_hi);
  480. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  481. FORWARD_ALL_MPDUS_IN_QUEUE, cp->fwd_mpdus_in_queue);
  482. /* set it to 0 for now */
  483. cp->rel_block_index = 0;
  484. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  485. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  486. if (cp->block_use_after_flush) {
  487. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  488. CACHE_BLOCK_RESOURCE_INDEX, index);
  489. }
  490. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  491. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  492. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2,
  493. BLOCK_CACHE_USAGE_AFTER_FLUSH, cp->block_use_after_flush);
  494. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_CACHE_2, FLUSH_ENTIRE_CACHE,
  495. cp->flush_all);
  496. hal_srng_access_end(hal_soc, hal_ring_hdl);
  497. val = reo_desc[CMD_HEADER_DW_OFFSET];
  498. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  499. val);
  500. }
  501. qdf_export_symbol(hal_reo_cmd_flush_cache);
  502. inline int hal_reo_cmd_unblock_cache(hal_ring_handle_t hal_ring_hdl,
  503. hal_soc_handle_t hal_soc_hdl,
  504. struct hal_reo_cmd_params *cmd)
  505. {
  506. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  507. uint32_t *reo_desc, val;
  508. uint8_t index = 0;
  509. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  510. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  511. index = hal_find_one_bit(hal_soc->reo_res_bitmap);
  512. if (index > 3) {
  513. hal_srng_access_end(hal_soc, hal_ring_hdl);
  514. qdf_print("%s: No blocking resource to unblock!",
  515. __func__);
  516. return -EBUSY;
  517. }
  518. }
  519. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  520. if (!reo_desc) {
  521. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  522. "%s: Out of cmd ring entries", __func__);
  523. hal_srng_access_end(hal_soc, hal_ring_hdl);
  524. return -EBUSY;
  525. }
  526. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  527. sizeof(struct reo_unblock_cache));
  528. /* Offsets of descriptor fields defined in HW headers start from
  529. * the field after TLV header */
  530. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  531. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  532. sizeof(struct reo_unblock_cache) -
  533. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  534. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  535. REO_STATUS_REQUIRED, cmd->std.need_status);
  536. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  537. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  538. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  539. HAL_DESC_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE_1,
  540. CACHE_BLOCK_RESOURCE_INDEX,
  541. cmd->u.unblk_cache_params.index);
  542. }
  543. hal_srng_access_end(hal_soc, hal_ring_hdl);
  544. val = reo_desc[CMD_HEADER_DW_OFFSET];
  545. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  546. val);
  547. }
  548. qdf_export_symbol(hal_reo_cmd_unblock_cache);
  549. inline int hal_reo_cmd_flush_timeout_list(hal_ring_handle_t hal_ring_hdl,
  550. hal_soc_handle_t hal_soc_hdl,
  551. struct hal_reo_cmd_params *cmd)
  552. {
  553. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  554. uint32_t *reo_desc, val;
  555. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  556. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  557. if (!reo_desc) {
  558. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  559. "%s: Out of cmd ring entries", __func__);
  560. hal_srng_access_end(hal_soc, hal_ring_hdl);
  561. return -EBUSY;
  562. }
  563. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  564. sizeof(struct reo_flush_timeout_list));
  565. /* Offsets of descriptor fields defined in HW headers start from
  566. * the field after TLV header */
  567. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  568. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  569. sizeof(struct reo_flush_timeout_list) -
  570. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  571. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  572. REO_STATUS_REQUIRED, cmd->std.need_status);
  573. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_1, AC_TIMOUT_LIST,
  574. cmd->u.fl_tim_list_params.ac_list);
  575. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  576. MINIMUM_RELEASE_DESC_COUNT,
  577. cmd->u.fl_tim_list_params.min_rel_desc);
  578. HAL_DESC_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST_2,
  579. MINIMUM_FORWARD_BUF_COUNT,
  580. cmd->u.fl_tim_list_params.min_fwd_buf);
  581. hal_srng_access_end(hal_soc, hal_ring_hdl);
  582. val = reo_desc[CMD_HEADER_DW_OFFSET];
  583. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  584. val);
  585. }
  586. qdf_export_symbol(hal_reo_cmd_flush_timeout_list);
  587. inline int hal_reo_cmd_update_rx_queue(hal_ring_handle_t hal_ring_hdl,
  588. hal_soc_handle_t hal_soc_hdl,
  589. struct hal_reo_cmd_params *cmd)
  590. {
  591. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  592. uint32_t *reo_desc, val;
  593. struct hal_reo_cmd_update_queue_params *p;
  594. struct hal_srng *srng = (struct hal_srng *)hal_ring_hdl;
  595. p = &cmd->u.upd_queue_params;
  596. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  597. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  598. if (!reo_desc) {
  599. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  600. "%s: Out of cmd ring entries", __func__);
  601. hal_srng_access_end(hal_soc, hal_ring_hdl);
  602. return -EBUSY;
  603. }
  604. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  605. sizeof(struct reo_update_rx_reo_queue));
  606. /* Offsets of descriptor fields defined in HW headers start from
  607. * the field after TLV header */
  608. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  609. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  610. sizeof(struct reo_update_rx_reo_queue) -
  611. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  612. HAL_DESC_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER_0,
  613. REO_STATUS_REQUIRED, cmd->std.need_status);
  614. hal_reo_cmd_set_descr_addr(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  615. cmd->std.addr_lo, cmd->std.addr_hi);
  616. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  617. UPDATE_RECEIVE_QUEUE_NUMBER, p->update_rx_queue_num);
  618. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2, UPDATE_VLD,
  619. p->update_vld);
  620. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  621. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  622. p->update_assoc_link_desc);
  623. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  624. UPDATE_DISABLE_DUPLICATE_DETECTION,
  625. p->update_disable_dup_detect);
  626. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  627. UPDATE_DISABLE_DUPLICATE_DETECTION,
  628. p->update_disable_dup_detect);
  629. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  630. UPDATE_SOFT_REORDER_ENABLE,
  631. p->update_soft_reorder_enab);
  632. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  633. UPDATE_AC, p->update_ac);
  634. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  635. UPDATE_BAR, p->update_bar);
  636. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  637. UPDATE_BAR, p->update_bar);
  638. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  639. UPDATE_RTY, p->update_rty);
  640. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  641. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  642. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  643. UPDATE_OOR_MODE, p->update_oor_mode);
  644. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  645. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  646. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  647. UPDATE_PN_CHECK_NEEDED, p->update_pn_check_needed);
  648. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  649. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  650. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  651. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  652. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  653. UPDATE_PN_HANDLING_ENABLE, p->update_pn_hand_enab);
  654. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  655. UPDATE_PN_SIZE, p->update_pn_size);
  656. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  657. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  658. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  659. UPDATE_SVLD, p->update_svld);
  660. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  661. UPDATE_SSN, p->update_ssn);
  662. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  663. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  664. p->update_seq_2k_err_detect);
  665. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  666. UPDATE_PN_VALID, p->update_pn_valid);
  667. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_2,
  668. UPDATE_PN, p->update_pn);
  669. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  670. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  671. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  672. VLD, p->vld);
  673. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  674. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  675. p->assoc_link_desc);
  676. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  677. DISABLE_DUPLICATE_DETECTION, p->disable_dup_detect);
  678. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  679. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  680. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3, AC, p->ac);
  681. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  682. BAR, p->bar);
  683. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  684. CHK_2K_MODE, p->chk_2k_mode);
  685. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  686. RTY, p->rty);
  687. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  688. OOR_MODE, p->oor_mode);
  689. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  690. PN_CHECK_NEEDED, p->pn_check_needed);
  691. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  692. PN_SHALL_BE_EVEN, p->pn_even);
  693. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  694. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  695. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  696. PN_HANDLING_ENABLE, p->pn_hand_enab);
  697. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_3,
  698. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  699. if (p->ba_window_size < 1)
  700. p->ba_window_size = 1;
  701. /*
  702. * WAR to get 2k exception in Non BA case.
  703. * Setting window size to 2 to get 2k jump exception
  704. * when we receive aggregates in Non BA case
  705. */
  706. if (p->ba_window_size == 1)
  707. p->ba_window_size++;
  708. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  709. BA_WINDOW_SIZE, p->ba_window_size - 1);
  710. if (p->pn_size == 24)
  711. p->pn_size = PN_SIZE_24;
  712. else if (p->pn_size == 48)
  713. p->pn_size = PN_SIZE_48;
  714. else if (p->pn_size == 128)
  715. p->pn_size = PN_SIZE_128;
  716. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  717. PN_SIZE, p->pn_size);
  718. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  719. SVLD, p->svld);
  720. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  721. SSN, p->ssn);
  722. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  723. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  724. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_4,
  725. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  726. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_5,
  727. PN_31_0, p->pn_31_0);
  728. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_6,
  729. PN_63_32, p->pn_63_32);
  730. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_7,
  731. PN_95_64, p->pn_95_64);
  732. HAL_DESC_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE_8,
  733. PN_127_96, p->pn_127_96);
  734. if (hif_pm_runtime_get(hal_soc->hif_handle) == 0) {
  735. hal_srng_access_end(hal_soc_hdl, hal_ring_hdl);
  736. hif_pm_runtime_put(hal_soc->hif_handle);
  737. } else {
  738. hal_srng_access_end_reap(hal_soc_hdl, hal_ring_hdl);
  739. srng->needs_flush++;
  740. }
  741. val = reo_desc[CMD_HEADER_DW_OFFSET];
  742. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER_0, REO_CMD_NUMBER,
  743. val);
  744. }
  745. qdf_export_symbol(hal_reo_cmd_update_rx_queue);
  746. inline void
  747. hal_reo_queue_stats_status(uint32_t *reo_desc,
  748. struct hal_reo_queue_status *st,
  749. hal_soc_handle_t hal_soc_hdl)
  750. {
  751. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  752. uint32_t val;
  753. /* Offsets of descriptor fields defined in HW headers start
  754. * from the field after TLV header */
  755. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  756. /* header */
  757. hal_reo_status_get_header(reo_desc, HAL_REO_QUEUE_STATS_STATUS_TLV,
  758. &(st->header), hal_soc);
  759. /* SSN */
  760. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2, SSN)];
  761. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2, SSN, val);
  762. /* current index */
  763. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_2,
  764. CURRENT_INDEX)];
  765. st->curr_idx =
  766. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_2,
  767. CURRENT_INDEX, val);
  768. /* PN bits */
  769. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_3,
  770. PN_31_0)];
  771. st->pn_31_0 =
  772. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_3,
  773. PN_31_0, val);
  774. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_4,
  775. PN_63_32)];
  776. st->pn_63_32 =
  777. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_4,
  778. PN_63_32, val);
  779. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_5,
  780. PN_95_64)];
  781. st->pn_95_64 =
  782. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_5,
  783. PN_95_64, val);
  784. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_6,
  785. PN_127_96)];
  786. st->pn_127_96 =
  787. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_6,
  788. PN_127_96, val);
  789. /* timestamps */
  790. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_7,
  791. LAST_RX_ENQUEUE_TIMESTAMP)];
  792. st->last_rx_enq_tstamp =
  793. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_7,
  794. LAST_RX_ENQUEUE_TIMESTAMP, val);
  795. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_8,
  796. LAST_RX_DEQUEUE_TIMESTAMP)];
  797. st->last_rx_deq_tstamp =
  798. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_8,
  799. LAST_RX_DEQUEUE_TIMESTAMP, val);
  800. /* rx bitmap */
  801. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_9,
  802. RX_BITMAP_31_0)];
  803. st->rx_bitmap_31_0 =
  804. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_9,
  805. RX_BITMAP_31_0, val);
  806. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_10,
  807. RX_BITMAP_63_32)];
  808. st->rx_bitmap_63_32 =
  809. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_10,
  810. RX_BITMAP_63_32, val);
  811. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_11,
  812. RX_BITMAP_95_64)];
  813. st->rx_bitmap_95_64 =
  814. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_11,
  815. RX_BITMAP_95_64, val);
  816. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_12,
  817. RX_BITMAP_127_96)];
  818. st->rx_bitmap_127_96 =
  819. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_12,
  820. RX_BITMAP_127_96, val);
  821. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_13,
  822. RX_BITMAP_159_128)];
  823. st->rx_bitmap_159_128 =
  824. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_13,
  825. RX_BITMAP_159_128, val);
  826. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_14,
  827. RX_BITMAP_191_160)];
  828. st->rx_bitmap_191_160 =
  829. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_14,
  830. RX_BITMAP_191_160, val);
  831. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_15,
  832. RX_BITMAP_223_192)];
  833. st->rx_bitmap_223_192 =
  834. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_15,
  835. RX_BITMAP_223_192, val);
  836. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_16,
  837. RX_BITMAP_255_224)];
  838. st->rx_bitmap_255_224 =
  839. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_16,
  840. RX_BITMAP_255_224, val);
  841. /* various counts */
  842. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  843. CURRENT_MPDU_COUNT)];
  844. st->curr_mpdu_cnt =
  845. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  846. CURRENT_MPDU_COUNT, val);
  847. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_17,
  848. CURRENT_MSDU_COUNT)];
  849. st->curr_msdu_cnt =
  850. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_17,
  851. CURRENT_MSDU_COUNT, val);
  852. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  853. TIMEOUT_COUNT)];
  854. st->fwd_timeout_cnt =
  855. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  856. TIMEOUT_COUNT, val);
  857. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  858. FORWARD_DUE_TO_BAR_COUNT)];
  859. st->fwd_bar_cnt =
  860. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  861. FORWARD_DUE_TO_BAR_COUNT, val);
  862. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_18,
  863. DUPLICATE_COUNT)];
  864. st->dup_cnt =
  865. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_18,
  866. DUPLICATE_COUNT, val);
  867. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  868. FRAMES_IN_ORDER_COUNT)];
  869. st->frms_in_order_cnt =
  870. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  871. FRAMES_IN_ORDER_COUNT, val);
  872. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_19,
  873. BAR_RECEIVED_COUNT)];
  874. st->bar_rcvd_cnt =
  875. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_19,
  876. BAR_RECEIVED_COUNT, val);
  877. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_20,
  878. MPDU_FRAMES_PROCESSED_COUNT)];
  879. st->mpdu_frms_cnt =
  880. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_20,
  881. MPDU_FRAMES_PROCESSED_COUNT, val);
  882. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_21,
  883. MSDU_FRAMES_PROCESSED_COUNT)];
  884. st->msdu_frms_cnt =
  885. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_21,
  886. MSDU_FRAMES_PROCESSED_COUNT, val);
  887. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_22,
  888. TOTAL_PROCESSED_BYTE_COUNT)];
  889. st->total_cnt =
  890. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_22,
  891. TOTAL_PROCESSED_BYTE_COUNT, val);
  892. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  893. LATE_RECEIVE_MPDU_COUNT)];
  894. st->late_recv_mpdu_cnt =
  895. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  896. LATE_RECEIVE_MPDU_COUNT, val);
  897. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  898. WINDOW_JUMP_2K)];
  899. st->win_jump_2k =
  900. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  901. WINDOW_JUMP_2K, val);
  902. val = reo_desc[HAL_OFFSET_DW(REO_GET_QUEUE_STATS_STATUS_23,
  903. HOLE_COUNT)];
  904. st->hole_cnt =
  905. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS_23,
  906. HOLE_COUNT, val);
  907. }
  908. qdf_export_symbol(hal_reo_queue_stats_status);
  909. inline void
  910. hal_reo_flush_queue_status(uint32_t *reo_desc,
  911. struct hal_reo_flush_queue_status *st,
  912. hal_soc_handle_t hal_soc_hdl)
  913. {
  914. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  915. uint32_t val;
  916. /* Offsets of descriptor fields defined in HW headers start
  917. * from the field after TLV header */
  918. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  919. /* header */
  920. hal_reo_status_get_header(reo_desc, HAL_REO_FLUSH_QUEUE_STATUS_TLV,
  921. &(st->header), hal_soc);
  922. /* error bit */
  923. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS_2,
  924. ERROR_DETECTED)];
  925. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  926. val);
  927. }
  928. qdf_export_symbol(hal_reo_flush_queue_status);
  929. inline void
  930. hal_reo_flush_cache_status(uint32_t *reo_desc,
  931. struct hal_reo_flush_cache_status *st,
  932. hal_soc_handle_t hal_soc_hdl)
  933. {
  934. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  935. uint32_t val;
  936. /* Offsets of descriptor fields defined in HW headers start
  937. * from the field after TLV header */
  938. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  939. /* header */
  940. hal_reo_status_get_header(reo_desc, HAL_REO_FLUSH_CACHE_STATUS_TLV,
  941. &(st->header), hal_soc);
  942. /* error bit */
  943. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  944. ERROR_DETECTED)];
  945. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS_2, ERROR_DETECTED,
  946. val);
  947. /* block error */
  948. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  949. BLOCK_ERROR_DETAILS)];
  950. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  951. BLOCK_ERROR_DETAILS,
  952. val);
  953. if (!st->block_error)
  954. qdf_set_bit(hal_soc->index,
  955. (unsigned long *)&hal_soc->reo_res_bitmap);
  956. /* cache flush status */
  957. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  958. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  959. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  960. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  961. val);
  962. /* cache flush descriptor type */
  963. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  964. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  965. st->cache_flush_status_desc_type =
  966. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  967. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  968. val);
  969. /* cache flush count */
  970. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_CACHE_STATUS_2,
  971. CACHE_CONTROLLER_FLUSH_COUNT)];
  972. st->cache_flush_cnt =
  973. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS_2,
  974. CACHE_CONTROLLER_FLUSH_COUNT,
  975. val);
  976. }
  977. qdf_export_symbol(hal_reo_flush_cache_status);
  978. inline void hal_reo_unblock_cache_status(uint32_t *reo_desc,
  979. hal_soc_handle_t hal_soc_hdl,
  980. struct hal_reo_unblk_cache_status *st)
  981. {
  982. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  983. uint32_t val;
  984. /* Offsets of descriptor fields defined in HW headers start
  985. * from the field after TLV header */
  986. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  987. /* header */
  988. hal_reo_status_get_header(reo_desc, HAL_REO_UNBLK_CACHE_STATUS_TLV,
  989. &st->header, hal_soc);
  990. /* error bit */
  991. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  992. ERROR_DETECTED)];
  993. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  994. ERROR_DETECTED,
  995. val);
  996. /* unblock type */
  997. val = reo_desc[HAL_OFFSET_DW(REO_UNBLOCK_CACHE_STATUS_2,
  998. UNBLOCK_TYPE)];
  999. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS_2,
  1000. UNBLOCK_TYPE,
  1001. val);
  1002. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  1003. qdf_clear_bit(hal_soc->index,
  1004. (unsigned long *)&hal_soc->reo_res_bitmap);
  1005. }
  1006. qdf_export_symbol(hal_reo_unblock_cache_status);
  1007. inline void hal_reo_flush_timeout_list_status(
  1008. uint32_t *reo_desc,
  1009. struct hal_reo_flush_timeout_list_status *st,
  1010. hal_soc_handle_t hal_soc_hdl)
  1011. {
  1012. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1013. uint32_t val;
  1014. /* Offsets of descriptor fields defined in HW headers start
  1015. * from the field after TLV header */
  1016. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1017. /* header */
  1018. hal_reo_status_get_header(reo_desc, HAL_REO_TIMOUT_LIST_STATUS_TLV,
  1019. &(st->header), hal_soc);
  1020. /* error bit */
  1021. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1022. ERROR_DETECTED)];
  1023. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1024. ERROR_DETECTED,
  1025. val);
  1026. /* list empty */
  1027. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1028. TIMOUT_LIST_EMPTY)];
  1029. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_2,
  1030. TIMOUT_LIST_EMPTY,
  1031. val);
  1032. /* release descriptor count */
  1033. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1034. RELEASE_DESC_COUNT)];
  1035. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1036. RELEASE_DESC_COUNT,
  1037. val);
  1038. /* forward buf count */
  1039. val = reo_desc[HAL_OFFSET_DW(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1040. FORWARD_BUF_COUNT)];
  1041. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS_3,
  1042. FORWARD_BUF_COUNT,
  1043. val);
  1044. }
  1045. qdf_export_symbol(hal_reo_flush_timeout_list_status);
  1046. inline void hal_reo_desc_thres_reached_status(
  1047. uint32_t *reo_desc,
  1048. struct hal_reo_desc_thres_reached_status *st,
  1049. hal_soc_handle_t hal_soc_hdl)
  1050. {
  1051. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1052. uint32_t val;
  1053. /* Offsets of descriptor fields defined in HW headers start
  1054. * from the field after TLV header */
  1055. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1056. /* header */
  1057. hal_reo_status_get_header(reo_desc,
  1058. HAL_REO_DESC_THRES_STATUS_TLV,
  1059. &(st->header), hal_soc);
  1060. /* threshold index */
  1061. val = reo_desc[HAL_OFFSET_DW(
  1062. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1063. THRESHOLD_INDEX)];
  1064. st->thres_index = HAL_GET_FIELD(
  1065. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_2,
  1066. THRESHOLD_INDEX,
  1067. val);
  1068. /* link desc counters */
  1069. val = reo_desc[HAL_OFFSET_DW(
  1070. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1071. LINK_DESCRIPTOR_COUNTER0)];
  1072. st->link_desc_counter0 = HAL_GET_FIELD(
  1073. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_3,
  1074. LINK_DESCRIPTOR_COUNTER0,
  1075. val);
  1076. val = reo_desc[HAL_OFFSET_DW(
  1077. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1078. LINK_DESCRIPTOR_COUNTER1)];
  1079. st->link_desc_counter1 = HAL_GET_FIELD(
  1080. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_4,
  1081. LINK_DESCRIPTOR_COUNTER1,
  1082. val);
  1083. val = reo_desc[HAL_OFFSET_DW(
  1084. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1085. LINK_DESCRIPTOR_COUNTER2)];
  1086. st->link_desc_counter2 = HAL_GET_FIELD(
  1087. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_5,
  1088. LINK_DESCRIPTOR_COUNTER2,
  1089. val);
  1090. val = reo_desc[HAL_OFFSET_DW(
  1091. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1092. LINK_DESCRIPTOR_COUNTER_SUM)];
  1093. st->link_desc_counter_sum = HAL_GET_FIELD(
  1094. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS_6,
  1095. LINK_DESCRIPTOR_COUNTER_SUM,
  1096. val);
  1097. }
  1098. qdf_export_symbol(hal_reo_desc_thres_reached_status);
  1099. inline void
  1100. hal_reo_rx_update_queue_status(uint32_t *reo_desc,
  1101. struct hal_reo_update_rx_queue_status *st,
  1102. hal_soc_handle_t hal_soc_hdl)
  1103. {
  1104. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1105. /* Offsets of descriptor fields defined in HW headers start
  1106. * from the field after TLV header */
  1107. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  1108. /* header */
  1109. hal_reo_status_get_header(reo_desc,
  1110. HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV,
  1111. &(st->header), hal_soc);
  1112. }
  1113. qdf_export_symbol(hal_reo_rx_update_queue_status);
  1114. /**
  1115. * hal_reo_init_cmd_ring() - Initialize descriptors of REO command SRNG
  1116. * with command number
  1117. * @hal_soc: Handle to HAL SoC structure
  1118. * @hal_ring: Handle to HAL SRNG structure
  1119. *
  1120. * Return: none
  1121. */
  1122. inline void hal_reo_init_cmd_ring(hal_soc_handle_t hal_soc_hdl,
  1123. hal_ring_handle_t hal_ring_hdl)
  1124. {
  1125. int cmd_num;
  1126. uint32_t *desc_addr;
  1127. struct hal_srng_params srng_params;
  1128. uint32_t desc_size;
  1129. uint32_t num_desc;
  1130. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  1131. hal_get_srng_params(hal_soc_hdl, hal_ring_hdl, &srng_params);
  1132. desc_addr = (uint32_t *)(srng_params.ring_base_vaddr);
  1133. desc_addr += (sizeof(struct tlv_32_hdr) >> 2);
  1134. desc_size = hal_srng_get_entrysize(soc, REO_CMD) >> 2;
  1135. num_desc = srng_params.num_entries;
  1136. cmd_num = 1;
  1137. while (num_desc) {
  1138. /* Offsets of descriptor fields defined in HW headers start
  1139. * from the field after TLV header */
  1140. HAL_DESC_SET_FIELD(desc_addr, UNIFORM_REO_CMD_HEADER_0,
  1141. REO_CMD_NUMBER, cmd_num);
  1142. desc_addr += desc_size;
  1143. num_desc--; cmd_num++;
  1144. }
  1145. soc->reo_res_bitmap = 0;
  1146. }
  1147. qdf_export_symbol(hal_reo_init_cmd_ring);