va-macro.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include "bolero-cdc.h"
  16. #include "bolero-cdc-registers.h"
  17. #include "bolero-clk-rsc.h"
  18. /* pm runtime auto suspend timer in msecs */
  19. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  20. #define VA_MACRO_MAX_OFFSET 0x1000
  21. #define VA_MACRO_NUM_DECIMATORS 8
  22. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  23. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  24. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  25. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  26. SNDRV_PCM_FMTBIT_S24_LE |\
  27. SNDRV_PCM_FMTBIT_S24_3LE)
  28. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  29. #define CF_MIN_3DB_4HZ 0x0
  30. #define CF_MIN_3DB_75HZ 0x1
  31. #define CF_MIN_3DB_150HZ 0x2
  32. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  33. #define VA_MACRO_MCLK_FREQ 9600000
  34. #define VA_MACRO_TX_PATH_OFFSET 0x80
  35. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  36. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  37. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  38. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x2
  39. #define BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS 40
  40. #define MAX_RETRY_ATTEMPTS 500
  41. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  42. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_UNMUTE_DELAY_MS;
  43. module_param(va_tx_unmute_delay, int, 0664);
  44. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  45. enum {
  46. VA_MACRO_AIF_INVALID = 0,
  47. VA_MACRO_AIF1_CAP,
  48. VA_MACRO_AIF2_CAP,
  49. VA_MACRO_AIF3_CAP,
  50. VA_MACRO_MAX_DAIS,
  51. };
  52. enum {
  53. VA_MACRO_DEC0,
  54. VA_MACRO_DEC1,
  55. VA_MACRO_DEC2,
  56. VA_MACRO_DEC3,
  57. VA_MACRO_DEC4,
  58. VA_MACRO_DEC5,
  59. VA_MACRO_DEC6,
  60. VA_MACRO_DEC7,
  61. VA_MACRO_DEC_MAX,
  62. };
  63. enum {
  64. VA_MACRO_CLK_DIV_2,
  65. VA_MACRO_CLK_DIV_3,
  66. VA_MACRO_CLK_DIV_4,
  67. VA_MACRO_CLK_DIV_6,
  68. VA_MACRO_CLK_DIV_8,
  69. VA_MACRO_CLK_DIV_16,
  70. };
  71. enum {
  72. MSM_DMIC,
  73. SWR_MIC,
  74. };
  75. struct va_mute_work {
  76. struct va_macro_priv *va_priv;
  77. u32 decimator;
  78. struct delayed_work dwork;
  79. };
  80. struct hpf_work {
  81. struct va_macro_priv *va_priv;
  82. u8 decimator;
  83. u8 hpf_cut_off_freq;
  84. struct delayed_work dwork;
  85. };
  86. struct va_macro_priv {
  87. struct device *dev;
  88. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  89. bool va_without_decimation;
  90. struct clk *lpass_audio_hw_vote;
  91. struct mutex mclk_lock;
  92. struct snd_soc_component *component;
  93. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  94. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  95. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  96. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  97. s32 dmic_0_1_clk_cnt;
  98. s32 dmic_2_3_clk_cnt;
  99. s32 dmic_4_5_clk_cnt;
  100. s32 dmic_6_7_clk_cnt;
  101. u16 dmic_clk_div;
  102. u16 va_mclk_users;
  103. u16 mclk_mux_sel;
  104. char __iomem *va_io_base;
  105. char __iomem *va_island_mode_muxsel;
  106. struct regulator *micb_supply;
  107. u32 micb_voltage;
  108. u32 micb_current;
  109. int micb_users;
  110. u16 default_clk_id;
  111. u16 clk_id;
  112. };
  113. static bool va_macro_get_data(struct snd_soc_component *component,
  114. struct device **va_dev,
  115. struct va_macro_priv **va_priv,
  116. const char *func_name)
  117. {
  118. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  119. if (!(*va_dev)) {
  120. dev_err(component->dev,
  121. "%s: null device for macro!\n", func_name);
  122. return false;
  123. }
  124. *va_priv = dev_get_drvdata((*va_dev));
  125. if (!(*va_priv) || !(*va_priv)->component) {
  126. dev_err(component->dev,
  127. "%s: priv is null for macro!\n", func_name);
  128. return false;
  129. }
  130. return true;
  131. }
  132. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  133. bool mclk_enable, bool dapm)
  134. {
  135. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  136. int ret = 0;
  137. if (regmap == NULL) {
  138. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  139. return -EINVAL;
  140. }
  141. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  142. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  143. mutex_lock(&va_priv->mclk_lock);
  144. if (mclk_enable) {
  145. if (va_priv->va_mclk_users == 0) {
  146. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  147. va_priv->default_clk_id,
  148. va_priv->clk_id,
  149. true);
  150. if (ret < 0) {
  151. dev_err(va_priv->dev,
  152. "%s: va request clock en failed\n",
  153. __func__);
  154. goto exit;
  155. }
  156. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  157. true);
  158. regcache_mark_dirty(regmap);
  159. regcache_sync_region(regmap,
  160. VA_START_OFFSET,
  161. VA_MAX_OFFSET);
  162. }
  163. va_priv->va_mclk_users++;
  164. } else {
  165. if (va_priv->va_mclk_users <= 0) {
  166. dev_err(va_priv->dev, "%s: clock already disabled\n",
  167. __func__);
  168. va_priv->va_mclk_users = 0;
  169. goto exit;
  170. }
  171. va_priv->va_mclk_users--;
  172. if (va_priv->va_mclk_users == 0) {
  173. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  174. false);
  175. bolero_clk_rsc_request_clock(va_priv->dev,
  176. va_priv->default_clk_id,
  177. va_priv->clk_id,
  178. false);
  179. }
  180. }
  181. exit:
  182. mutex_unlock(&va_priv->mclk_lock);
  183. return ret;
  184. }
  185. static int va_macro_event_handler(struct snd_soc_component *component,
  186. u16 event, u32 data)
  187. {
  188. struct device *va_dev = NULL;
  189. struct va_macro_priv *va_priv = NULL;
  190. int retry_cnt = MAX_RETRY_ATTEMPTS;
  191. int ret = 0;
  192. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  193. return -EINVAL;
  194. switch (event) {
  195. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  196. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  197. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  198. __func__, retry_cnt);
  199. /*
  200. * Userspace takes 10 seconds to close
  201. * the session when pcm_start fails due to concurrency
  202. * with PDR/SSR. Loop and check every 20ms till 10
  203. * seconds for va_mclk user count to get reset to 0
  204. * which ensures userspace teardown is done and SSR
  205. * powerup seq can proceed.
  206. */
  207. msleep(20);
  208. retry_cnt--;
  209. }
  210. if (retry_cnt == 0)
  211. dev_err(va_dev,
  212. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  213. __func__);
  214. break;
  215. case BOLERO_MACRO_EVT_SSR_UP:
  216. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  217. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  218. va_priv->default_clk_id,
  219. VA_CORE_CLK, true);
  220. if (ret < 0)
  221. dev_err_ratelimited(va_priv->dev,
  222. "%s, failed to enable clk, ret:%d\n",
  223. __func__, ret);
  224. else
  225. bolero_clk_rsc_request_clock(va_priv->dev,
  226. va_priv->default_clk_id,
  227. VA_CORE_CLK, false);
  228. case BOLERO_MACRO_EVT_CLK_RESET:
  229. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  230. break;
  231. case BOLERO_MACRO_EVT_SSR_DOWN:
  232. if (!pm_runtime_status_suspended(va_dev))
  233. bolero_runtime_suspend(va_dev);
  234. break;
  235. default:
  236. break;
  237. }
  238. return 0;
  239. }
  240. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  241. struct snd_kcontrol *kcontrol, int event)
  242. {
  243. struct snd_soc_component *component =
  244. snd_soc_dapm_to_component(w->dapm);
  245. int ret = 0;
  246. struct device *va_dev = NULL;
  247. struct va_macro_priv *va_priv = NULL;
  248. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  249. return -EINVAL;
  250. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  251. switch (event) {
  252. case SND_SOC_DAPM_PRE_PMU:
  253. if (va_priv->lpass_audio_hw_vote) {
  254. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  255. if (ret)
  256. dev_err(va_dev,
  257. "%s: lpass audio hw enable failed\n",
  258. __func__);
  259. }
  260. if (!ret)
  261. if (bolero_tx_clk_switch(component))
  262. dev_dbg(va_dev, "%s: clock switch failed\n",
  263. __func__);
  264. bolero_register_event_listener(component, true);
  265. break;
  266. case SND_SOC_DAPM_POST_PMD:
  267. bolero_register_event_listener(component, false);
  268. if (bolero_tx_clk_switch(component))
  269. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  270. if (va_priv->lpass_audio_hw_vote)
  271. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  272. break;
  273. default:
  274. dev_err(va_priv->dev,
  275. "%s: invalid DAPM event %d\n", __func__, event);
  276. ret = -EINVAL;
  277. }
  278. return ret;
  279. }
  280. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  281. struct snd_kcontrol *kcontrol, int event)
  282. {
  283. struct snd_soc_component *component =
  284. snd_soc_dapm_to_component(w->dapm);
  285. int ret = 0;
  286. struct device *va_dev = NULL;
  287. struct va_macro_priv *va_priv = NULL;
  288. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  289. return -EINVAL;
  290. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  291. switch (event) {
  292. case SND_SOC_DAPM_PRE_PMU:
  293. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  294. va_priv->default_clk_id,
  295. TX_CORE_CLK,
  296. true);
  297. ret = va_macro_mclk_enable(va_priv, 1, true);
  298. break;
  299. case SND_SOC_DAPM_POST_PMD:
  300. va_macro_mclk_enable(va_priv, 0, true);
  301. bolero_clk_rsc_request_clock(va_priv->dev,
  302. va_priv->default_clk_id,
  303. TX_CORE_CLK,
  304. false);
  305. break;
  306. default:
  307. dev_err(va_priv->dev,
  308. "%s: invalid DAPM event %d\n", __func__, event);
  309. ret = -EINVAL;
  310. }
  311. return ret;
  312. }
  313. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  314. {
  315. struct delayed_work *hpf_delayed_work;
  316. struct hpf_work *hpf_work;
  317. struct va_macro_priv *va_priv;
  318. struct snd_soc_component *component;
  319. u16 dec_cfg_reg, hpf_gate_reg;
  320. u8 hpf_cut_off_freq;
  321. u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
  322. hpf_delayed_work = to_delayed_work(work);
  323. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  324. va_priv = hpf_work->va_priv;
  325. component = va_priv->component;
  326. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  327. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  328. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  329. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  330. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  331. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  332. __func__, hpf_work->decimator, hpf_cut_off_freq);
  333. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  334. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  335. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  336. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  337. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  338. adc_n = snd_soc_component_read32(component, adc_reg) &
  339. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  340. if (adc_n >= BOLERO_ADC_MAX)
  341. goto va_hpf_set;
  342. /* analog mic clear TX hold */
  343. bolero_clear_amic_tx_hold(component->dev, adc_n);
  344. }
  345. va_hpf_set:
  346. snd_soc_component_update_bits(component,
  347. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  348. hpf_cut_off_freq << 5);
  349. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
  350. /* Minimum 1 clk cycle delay is required as per HW spec */
  351. usleep_range(1000, 1010);
  352. snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
  353. }
  354. static void va_macro_mute_update_callback(struct work_struct *work)
  355. {
  356. struct va_mute_work *va_mute_dwork;
  357. struct snd_soc_component *component = NULL;
  358. struct va_macro_priv *va_priv;
  359. struct delayed_work *delayed_work;
  360. u16 tx_vol_ctl_reg, decimator;
  361. delayed_work = to_delayed_work(work);
  362. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  363. va_priv = va_mute_dwork->va_priv;
  364. component = va_priv->component;
  365. decimator = va_mute_dwork->decimator;
  366. tx_vol_ctl_reg =
  367. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  368. VA_MACRO_TX_PATH_OFFSET * decimator;
  369. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  370. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  371. __func__, decimator);
  372. }
  373. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  374. struct snd_ctl_elem_value *ucontrol)
  375. {
  376. struct snd_soc_dapm_widget *widget =
  377. snd_soc_dapm_kcontrol_widget(kcontrol);
  378. struct snd_soc_component *component =
  379. snd_soc_dapm_to_component(widget->dapm);
  380. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  381. unsigned int val;
  382. u16 mic_sel_reg, dmic_clk_reg;
  383. struct device *va_dev = NULL;
  384. struct va_macro_priv *va_priv = NULL;
  385. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  386. return -EINVAL;
  387. val = ucontrol->value.enumerated.item[0];
  388. if (val > e->items - 1)
  389. return -EINVAL;
  390. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  391. widget->name, val);
  392. switch (e->reg) {
  393. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  394. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  395. break;
  396. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  397. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  398. break;
  399. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  400. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  401. break;
  402. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  403. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  404. break;
  405. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  406. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  407. break;
  408. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  409. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  410. break;
  411. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  412. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  413. break;
  414. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  415. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  416. break;
  417. default:
  418. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  419. __func__, e->reg);
  420. return -EINVAL;
  421. }
  422. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  423. if (val != 0) {
  424. if (val < 5) {
  425. snd_soc_component_update_bits(component,
  426. mic_sel_reg,
  427. 1 << 7, 0x0 << 7);
  428. } else {
  429. snd_soc_component_update_bits(component,
  430. mic_sel_reg,
  431. 1 << 7, 0x1 << 7);
  432. snd_soc_component_update_bits(component,
  433. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  434. 0x80, 0x00);
  435. dmic_clk_reg =
  436. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  437. ((val - 5)/2) * 4;
  438. snd_soc_component_update_bits(component,
  439. dmic_clk_reg,
  440. 0x0E, va_priv->dmic_clk_div << 0x1);
  441. }
  442. }
  443. } else {
  444. /* DMIC selected */
  445. if (val != 0)
  446. snd_soc_component_update_bits(component, mic_sel_reg,
  447. 1 << 7, 1 << 7);
  448. }
  449. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  450. }
  451. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  452. struct snd_ctl_elem_value *ucontrol)
  453. {
  454. struct snd_soc_dapm_widget *widget =
  455. snd_soc_dapm_kcontrol_widget(kcontrol);
  456. struct snd_soc_component *component =
  457. snd_soc_dapm_to_component(widget->dapm);
  458. struct soc_multi_mixer_control *mixer =
  459. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  460. u32 dai_id = widget->shift;
  461. u32 dec_id = mixer->shift;
  462. struct device *va_dev = NULL;
  463. struct va_macro_priv *va_priv = NULL;
  464. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  465. return -EINVAL;
  466. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  467. ucontrol->value.integer.value[0] = 1;
  468. else
  469. ucontrol->value.integer.value[0] = 0;
  470. return 0;
  471. }
  472. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  473. struct snd_ctl_elem_value *ucontrol)
  474. {
  475. struct snd_soc_dapm_widget *widget =
  476. snd_soc_dapm_kcontrol_widget(kcontrol);
  477. struct snd_soc_component *component =
  478. snd_soc_dapm_to_component(widget->dapm);
  479. struct snd_soc_dapm_update *update = NULL;
  480. struct soc_multi_mixer_control *mixer =
  481. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  482. u32 dai_id = widget->shift;
  483. u32 dec_id = mixer->shift;
  484. u32 enable = ucontrol->value.integer.value[0];
  485. struct device *va_dev = NULL;
  486. struct va_macro_priv *va_priv = NULL;
  487. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  488. return -EINVAL;
  489. if (enable) {
  490. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  491. va_priv->active_ch_cnt[dai_id]++;
  492. } else {
  493. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  494. va_priv->active_ch_cnt[dai_id]--;
  495. }
  496. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  497. return 0;
  498. }
  499. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  500. struct snd_kcontrol *kcontrol, int event)
  501. {
  502. struct snd_soc_component *component =
  503. snd_soc_dapm_to_component(w->dapm);
  504. u8 dmic_clk_en = 0x01;
  505. u16 dmic_clk_reg;
  506. s32 *dmic_clk_cnt;
  507. unsigned int dmic;
  508. int ret;
  509. char *wname;
  510. struct device *va_dev = NULL;
  511. struct va_macro_priv *va_priv = NULL;
  512. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  513. return -EINVAL;
  514. wname = strpbrk(w->name, "01234567");
  515. if (!wname) {
  516. dev_err(va_dev, "%s: widget not found\n", __func__);
  517. return -EINVAL;
  518. }
  519. ret = kstrtouint(wname, 10, &dmic);
  520. if (ret < 0) {
  521. dev_err(va_dev, "%s: Invalid DMIC line on the codec\n",
  522. __func__);
  523. return -EINVAL;
  524. }
  525. switch (dmic) {
  526. case 0:
  527. case 1:
  528. dmic_clk_cnt = &(va_priv->dmic_0_1_clk_cnt);
  529. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
  530. break;
  531. case 2:
  532. case 3:
  533. dmic_clk_cnt = &(va_priv->dmic_2_3_clk_cnt);
  534. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
  535. break;
  536. case 4:
  537. case 5:
  538. dmic_clk_cnt = &(va_priv->dmic_4_5_clk_cnt);
  539. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
  540. break;
  541. case 6:
  542. case 7:
  543. dmic_clk_cnt = &(va_priv->dmic_6_7_clk_cnt);
  544. dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
  545. break;
  546. default:
  547. dev_err(va_dev, "%s: Invalid DMIC Selection\n",
  548. __func__);
  549. return -EINVAL;
  550. }
  551. dev_dbg(va_dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
  552. __func__, event, dmic, *dmic_clk_cnt);
  553. switch (event) {
  554. case SND_SOC_DAPM_PRE_PMU:
  555. (*dmic_clk_cnt)++;
  556. if (*dmic_clk_cnt == 1) {
  557. snd_soc_component_update_bits(component,
  558. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  559. 0x80, 0x00);
  560. snd_soc_component_update_bits(component, dmic_clk_reg,
  561. VA_MACRO_TX_DMIC_CLK_DIV_MASK,
  562. va_priv->dmic_clk_div <<
  563. VA_MACRO_TX_DMIC_CLK_DIV_SHFT);
  564. snd_soc_component_update_bits(component, dmic_clk_reg,
  565. dmic_clk_en, dmic_clk_en);
  566. }
  567. break;
  568. case SND_SOC_DAPM_POST_PMD:
  569. (*dmic_clk_cnt)--;
  570. if (*dmic_clk_cnt == 0) {
  571. snd_soc_component_update_bits(component, dmic_clk_reg,
  572. dmic_clk_en, 0);
  573. }
  574. break;
  575. }
  576. return 0;
  577. }
  578. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  579. struct snd_kcontrol *kcontrol, int event)
  580. {
  581. struct snd_soc_component *component =
  582. snd_soc_dapm_to_component(w->dapm);
  583. unsigned int decimator;
  584. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  585. u16 tx_gain_ctl_reg;
  586. u8 hpf_cut_off_freq;
  587. struct device *va_dev = NULL;
  588. struct va_macro_priv *va_priv = NULL;
  589. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  590. return -EINVAL;
  591. decimator = w->shift;
  592. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  593. w->name, decimator);
  594. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  595. VA_MACRO_TX_PATH_OFFSET * decimator;
  596. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  597. VA_MACRO_TX_PATH_OFFSET * decimator;
  598. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  599. VA_MACRO_TX_PATH_OFFSET * decimator;
  600. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  601. VA_MACRO_TX_PATH_OFFSET * decimator;
  602. switch (event) {
  603. case SND_SOC_DAPM_PRE_PMU:
  604. /* Enable TX PGA Mute */
  605. snd_soc_component_update_bits(component,
  606. tx_vol_ctl_reg, 0x10, 0x10);
  607. break;
  608. case SND_SOC_DAPM_POST_PMU:
  609. /* Enable TX CLK */
  610. snd_soc_component_update_bits(component,
  611. tx_vol_ctl_reg, 0x20, 0x20);
  612. snd_soc_component_update_bits(component,
  613. hpf_gate_reg, 0x01, 0x00);
  614. hpf_cut_off_freq = (snd_soc_component_read32(
  615. component, dec_cfg_reg) &
  616. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  617. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  618. hpf_cut_off_freq;
  619. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  620. snd_soc_component_update_bits(component, dec_cfg_reg,
  621. TX_HPF_CUT_OFF_FREQ_MASK,
  622. CF_MIN_3DB_150HZ << 5);
  623. snd_soc_component_update_bits(component,
  624. hpf_gate_reg, 0x02, 0x02);
  625. /*
  626. * Minimum 1 clk cycle delay is required as per HW spec
  627. */
  628. usleep_range(1000, 1010);
  629. snd_soc_component_update_bits(component,
  630. hpf_gate_reg, 0x02, 0x00);
  631. }
  632. /* schedule work queue to Remove Mute */
  633. schedule_delayed_work(&va_priv->va_mute_dwork[decimator].dwork,
  634. msecs_to_jiffies(va_tx_unmute_delay));
  635. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  636. CF_MIN_3DB_150HZ)
  637. schedule_delayed_work(
  638. &va_priv->va_hpf_work[decimator].dwork,
  639. msecs_to_jiffies(50));
  640. /* apply gain after decimator is enabled */
  641. snd_soc_component_write(component, tx_gain_ctl_reg,
  642. snd_soc_component_read32(component, tx_gain_ctl_reg));
  643. break;
  644. case SND_SOC_DAPM_PRE_PMD:
  645. hpf_cut_off_freq =
  646. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  647. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  648. 0x10, 0x10);
  649. if (cancel_delayed_work_sync(
  650. &va_priv->va_hpf_work[decimator].dwork)) {
  651. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  652. snd_soc_component_update_bits(component,
  653. dec_cfg_reg,
  654. TX_HPF_CUT_OFF_FREQ_MASK,
  655. hpf_cut_off_freq << 5);
  656. snd_soc_component_update_bits(component,
  657. hpf_gate_reg,
  658. 0x02, 0x02);
  659. /*
  660. * Minimum 1 clk cycle delay is required
  661. * as per HW spec
  662. */
  663. usleep_range(1000, 1010);
  664. snd_soc_component_update_bits(component,
  665. hpf_gate_reg,
  666. 0x02, 0x00);
  667. }
  668. }
  669. cancel_delayed_work_sync(
  670. &va_priv->va_mute_dwork[decimator].dwork);
  671. break;
  672. case SND_SOC_DAPM_POST_PMD:
  673. /* Disable TX CLK */
  674. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  675. 0x20, 0x00);
  676. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  677. 0x10, 0x00);
  678. break;
  679. }
  680. return 0;
  681. }
  682. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  683. struct snd_kcontrol *kcontrol, int event)
  684. {
  685. struct snd_soc_component *component =
  686. snd_soc_dapm_to_component(w->dapm);
  687. struct device *va_dev = NULL;
  688. struct va_macro_priv *va_priv = NULL;
  689. int ret = 0;
  690. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  691. return -EINVAL;
  692. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  693. switch (event) {
  694. case SND_SOC_DAPM_POST_PMU:
  695. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  696. va_priv->default_clk_id,
  697. TX_CORE_CLK,
  698. false);
  699. break;
  700. case SND_SOC_DAPM_PRE_PMD:
  701. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  702. va_priv->default_clk_id,
  703. TX_CORE_CLK,
  704. true);
  705. break;
  706. default:
  707. dev_err(va_priv->dev,
  708. "%s: invalid DAPM event %d\n", __func__, event);
  709. ret = -EINVAL;
  710. break;
  711. }
  712. return ret;
  713. }
  714. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  715. struct snd_kcontrol *kcontrol, int event)
  716. {
  717. struct snd_soc_component *component =
  718. snd_soc_dapm_to_component(w->dapm);
  719. struct device *va_dev = NULL;
  720. struct va_macro_priv *va_priv = NULL;
  721. int ret = 0;
  722. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  723. return -EINVAL;
  724. if (!va_priv->micb_supply) {
  725. dev_err(va_dev,
  726. "%s:regulator not provided in dtsi\n", __func__);
  727. return -EINVAL;
  728. }
  729. switch (event) {
  730. case SND_SOC_DAPM_PRE_PMU:
  731. if (va_priv->micb_users++ > 0)
  732. return 0;
  733. ret = regulator_set_voltage(va_priv->micb_supply,
  734. va_priv->micb_voltage,
  735. va_priv->micb_voltage);
  736. if (ret) {
  737. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  738. __func__, ret);
  739. return ret;
  740. }
  741. ret = regulator_set_load(va_priv->micb_supply,
  742. va_priv->micb_current);
  743. if (ret) {
  744. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  745. __func__, ret);
  746. return ret;
  747. }
  748. ret = regulator_enable(va_priv->micb_supply);
  749. if (ret) {
  750. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  751. __func__, ret);
  752. return ret;
  753. }
  754. break;
  755. case SND_SOC_DAPM_POST_PMD:
  756. if (--va_priv->micb_users > 0)
  757. return 0;
  758. if (va_priv->micb_users < 0) {
  759. va_priv->micb_users = 0;
  760. dev_dbg(va_dev, "%s: regulator already disabled\n",
  761. __func__);
  762. return 0;
  763. }
  764. ret = regulator_disable(va_priv->micb_supply);
  765. if (ret) {
  766. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  767. __func__, ret);
  768. return ret;
  769. }
  770. regulator_set_voltage(va_priv->micb_supply, 0,
  771. va_priv->micb_voltage);
  772. regulator_set_load(va_priv->micb_supply, 0);
  773. break;
  774. }
  775. return 0;
  776. }
  777. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  778. struct snd_pcm_hw_params *params,
  779. struct snd_soc_dai *dai)
  780. {
  781. int tx_fs_rate = -EINVAL;
  782. struct snd_soc_component *component = dai->component;
  783. u32 decimator, sample_rate;
  784. u16 tx_fs_reg = 0;
  785. struct device *va_dev = NULL;
  786. struct va_macro_priv *va_priv = NULL;
  787. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  788. return -EINVAL;
  789. dev_dbg(va_dev,
  790. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  791. dai->name, dai->id, params_rate(params),
  792. params_channels(params));
  793. sample_rate = params_rate(params);
  794. switch (sample_rate) {
  795. case 8000:
  796. tx_fs_rate = 0;
  797. break;
  798. case 16000:
  799. tx_fs_rate = 1;
  800. break;
  801. case 32000:
  802. tx_fs_rate = 3;
  803. break;
  804. case 48000:
  805. tx_fs_rate = 4;
  806. break;
  807. case 96000:
  808. tx_fs_rate = 5;
  809. break;
  810. case 192000:
  811. tx_fs_rate = 6;
  812. break;
  813. case 384000:
  814. tx_fs_rate = 7;
  815. break;
  816. default:
  817. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  818. __func__, params_rate(params));
  819. return -EINVAL;
  820. }
  821. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  822. VA_MACRO_DEC_MAX) {
  823. if (decimator >= 0) {
  824. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  825. VA_MACRO_TX_PATH_OFFSET * decimator;
  826. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  827. __func__, decimator, sample_rate);
  828. snd_soc_component_update_bits(component, tx_fs_reg,
  829. 0x0F, tx_fs_rate);
  830. } else {
  831. dev_err(va_dev,
  832. "%s: ERROR: Invalid decimator: %d\n",
  833. __func__, decimator);
  834. return -EINVAL;
  835. }
  836. }
  837. return 0;
  838. }
  839. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  840. unsigned int *tx_num, unsigned int *tx_slot,
  841. unsigned int *rx_num, unsigned int *rx_slot)
  842. {
  843. struct snd_soc_component *component = dai->component;
  844. struct device *va_dev = NULL;
  845. struct va_macro_priv *va_priv = NULL;
  846. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  847. return -EINVAL;
  848. switch (dai->id) {
  849. case VA_MACRO_AIF1_CAP:
  850. case VA_MACRO_AIF2_CAP:
  851. case VA_MACRO_AIF3_CAP:
  852. *tx_slot = va_priv->active_ch_mask[dai->id];
  853. *tx_num = va_priv->active_ch_cnt[dai->id];
  854. break;
  855. default:
  856. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  857. break;
  858. }
  859. return 0;
  860. }
  861. static struct snd_soc_dai_ops va_macro_dai_ops = {
  862. .hw_params = va_macro_hw_params,
  863. .get_channel_map = va_macro_get_channel_map,
  864. };
  865. static struct snd_soc_dai_driver va_macro_dai[] = {
  866. {
  867. .name = "va_macro_tx1",
  868. .id = VA_MACRO_AIF1_CAP,
  869. .capture = {
  870. .stream_name = "VA_AIF1 Capture",
  871. .rates = VA_MACRO_RATES,
  872. .formats = VA_MACRO_FORMATS,
  873. .rate_max = 192000,
  874. .rate_min = 8000,
  875. .channels_min = 1,
  876. .channels_max = 8,
  877. },
  878. .ops = &va_macro_dai_ops,
  879. },
  880. {
  881. .name = "va_macro_tx2",
  882. .id = VA_MACRO_AIF2_CAP,
  883. .capture = {
  884. .stream_name = "VA_AIF2 Capture",
  885. .rates = VA_MACRO_RATES,
  886. .formats = VA_MACRO_FORMATS,
  887. .rate_max = 192000,
  888. .rate_min = 8000,
  889. .channels_min = 1,
  890. .channels_max = 8,
  891. },
  892. .ops = &va_macro_dai_ops,
  893. },
  894. {
  895. .name = "va_macro_tx3",
  896. .id = VA_MACRO_AIF3_CAP,
  897. .capture = {
  898. .stream_name = "VA_AIF3 Capture",
  899. .rates = VA_MACRO_RATES,
  900. .formats = VA_MACRO_FORMATS,
  901. .rate_max = 192000,
  902. .rate_min = 8000,
  903. .channels_min = 1,
  904. .channels_max = 8,
  905. },
  906. .ops = &va_macro_dai_ops,
  907. },
  908. };
  909. #define STRING(name) #name
  910. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  911. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  912. static const struct snd_kcontrol_new name##_mux = \
  913. SOC_DAPM_ENUM(STRING(name), name##_enum)
  914. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  915. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  916. static const struct snd_kcontrol_new name##_mux = \
  917. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  918. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  919. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  920. static const char * const adc_mux_text[] = {
  921. "MSM_DMIC", "SWR_MIC"
  922. };
  923. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  924. 0, adc_mux_text);
  925. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  926. 0, adc_mux_text);
  927. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  928. 0, adc_mux_text);
  929. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  930. 0, adc_mux_text);
  931. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  932. 0, adc_mux_text);
  933. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  934. 0, adc_mux_text);
  935. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  936. 0, adc_mux_text);
  937. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  938. 0, adc_mux_text);
  939. static const char * const dmic_mux_text[] = {
  940. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  941. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  942. };
  943. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  944. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  945. va_macro_put_dec_enum);
  946. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  947. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  948. va_macro_put_dec_enum);
  949. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  950. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  951. va_macro_put_dec_enum);
  952. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  953. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  954. va_macro_put_dec_enum);
  955. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  956. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  957. va_macro_put_dec_enum);
  958. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  959. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  960. va_macro_put_dec_enum);
  961. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  962. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  963. va_macro_put_dec_enum);
  964. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  965. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  966. va_macro_put_dec_enum);
  967. static const char * const smic_mux_text[] = {
  968. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  969. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  970. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  971. };
  972. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  973. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  974. va_macro_put_dec_enum);
  975. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  976. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  977. va_macro_put_dec_enum);
  978. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  979. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  980. va_macro_put_dec_enum);
  981. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  982. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  983. va_macro_put_dec_enum);
  984. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  985. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  986. va_macro_put_dec_enum);
  987. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  988. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  989. va_macro_put_dec_enum);
  990. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  991. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  992. va_macro_put_dec_enum);
  993. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  994. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  995. va_macro_put_dec_enum);
  996. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  997. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  998. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  999. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1000. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1001. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1002. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1003. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1004. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1005. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1006. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1007. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1008. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1009. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1010. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1011. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1012. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1013. };
  1014. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1015. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1016. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1017. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1018. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1019. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1020. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1021. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1022. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1023. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1024. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1025. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1026. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1027. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1028. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1029. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1030. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1031. };
  1032. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1033. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1034. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1035. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1036. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1037. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1038. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1039. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1040. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1041. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1042. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1043. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1044. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1045. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1046. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1047. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1048. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1049. };
  1050. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1051. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1052. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1053. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1054. SND_SOC_DAPM_PRE_PMD),
  1055. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1056. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1057. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1058. SND_SOC_DAPM_PRE_PMD),
  1059. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1060. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1061. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1062. SND_SOC_DAPM_PRE_PMD),
  1063. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1064. VA_MACRO_AIF1_CAP, 0,
  1065. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1066. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1067. VA_MACRO_AIF2_CAP, 0,
  1068. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1069. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1070. VA_MACRO_AIF3_CAP, 0,
  1071. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1072. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1073. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1074. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1075. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1076. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1077. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1078. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1079. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1080. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1081. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1082. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1083. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1084. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1085. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1086. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1087. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1088. SND_SOC_DAPM_MICBIAS_E("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1089. va_macro_enable_micbias,
  1090. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1091. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1092. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1093. SND_SOC_DAPM_POST_PMD),
  1094. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1095. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1096. SND_SOC_DAPM_POST_PMD),
  1097. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1098. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1099. SND_SOC_DAPM_POST_PMD),
  1100. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1101. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1102. SND_SOC_DAPM_POST_PMD),
  1103. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1104. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1105. SND_SOC_DAPM_POST_PMD),
  1106. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1107. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1108. SND_SOC_DAPM_POST_PMD),
  1109. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1110. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1111. SND_SOC_DAPM_POST_PMD),
  1112. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1113. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1114. SND_SOC_DAPM_POST_PMD),
  1115. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1116. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1117. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1118. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1119. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1120. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1121. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1122. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1123. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1124. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1125. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1126. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1127. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1128. &va_dec0_mux, va_macro_enable_dec,
  1129. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1130. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1131. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1132. &va_dec1_mux, va_macro_enable_dec,
  1133. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1134. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1135. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1136. &va_dec2_mux, va_macro_enable_dec,
  1137. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1138. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1139. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1140. &va_dec3_mux, va_macro_enable_dec,
  1141. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1142. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1143. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1144. &va_dec4_mux, va_macro_enable_dec,
  1145. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1146. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1147. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1148. &va_dec5_mux, va_macro_enable_dec,
  1149. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1150. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1151. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1152. &va_dec6_mux, va_macro_enable_dec,
  1153. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1154. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1155. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1156. &va_dec7_mux, va_macro_enable_dec,
  1157. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1158. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1159. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1160. va_macro_swr_pwr_event,
  1161. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1162. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1163. va_macro_mclk_event,
  1164. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1165. };
  1166. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1167. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1168. va_macro_mclk_event,
  1169. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1170. };
  1171. static const struct snd_soc_dapm_route va_audio_map[] = {
  1172. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1173. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1174. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1175. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1176. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1177. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1178. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1179. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1180. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1181. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1182. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1183. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1184. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1185. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1186. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1187. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1188. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1189. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1190. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1191. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1192. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1193. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1194. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1195. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1196. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1197. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1198. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1199. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1200. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1201. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1202. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1203. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1204. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1205. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1206. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1207. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1208. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1209. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1210. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1211. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1212. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1213. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1214. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1215. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1216. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1217. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1218. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1219. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1220. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1221. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1222. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1223. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1224. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1225. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1226. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1227. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1228. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1229. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1230. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1231. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1232. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1233. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1234. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1235. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1236. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1237. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1238. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1239. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1240. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1241. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1242. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1243. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1244. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1245. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1246. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1247. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1248. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1249. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1250. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1251. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1252. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1253. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1254. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1255. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1256. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1257. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1258. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1259. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1260. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1261. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1262. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1263. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1264. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1265. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1266. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1267. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1268. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1269. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1270. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1271. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1272. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1273. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1274. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1275. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1276. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1277. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1278. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1279. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1280. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1281. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1282. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1283. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1284. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1285. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1286. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1287. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1288. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1289. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1290. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1291. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1292. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1293. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1294. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1295. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1296. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  1297. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  1298. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  1299. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  1300. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  1301. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  1302. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  1303. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  1304. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  1305. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  1306. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  1307. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  1308. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  1309. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  1310. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  1311. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  1312. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  1313. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  1314. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  1315. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  1316. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  1317. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  1318. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  1319. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  1320. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  1321. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  1322. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  1323. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  1324. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  1325. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  1326. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  1327. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  1328. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  1329. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  1330. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  1331. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  1332. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  1333. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  1334. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  1335. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  1336. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  1337. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  1338. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  1339. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  1340. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  1341. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  1342. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  1343. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  1344. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  1345. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  1346. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  1347. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  1348. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  1349. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  1350. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  1351. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  1352. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  1353. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  1354. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  1355. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  1356. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  1357. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  1358. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  1359. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  1360. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  1361. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  1362. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  1363. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  1364. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  1365. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  1366. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  1367. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  1368. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  1369. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  1370. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  1371. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  1372. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  1373. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  1374. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  1375. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  1376. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  1377. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  1378. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  1379. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  1380. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  1381. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  1382. };
  1383. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  1384. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  1385. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  1386. 0, -84, 40, digital_gain),
  1387. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  1388. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  1389. 0, -84, 40, digital_gain),
  1390. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  1391. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  1392. 0, -84, 40, digital_gain),
  1393. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  1394. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  1395. 0, -84, 40, digital_gain),
  1396. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  1397. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  1398. 0, -84, 40, digital_gain),
  1399. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  1400. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  1401. 0, -84, 40, digital_gain),
  1402. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  1403. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  1404. 0, -84, 40, digital_gain),
  1405. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  1406. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  1407. 0, -84, 40, digital_gain),
  1408. };
  1409. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1410. struct va_macro_priv *va_priv)
  1411. {
  1412. u32 div_factor;
  1413. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  1414. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1415. mclk_rate % dmic_sample_rate != 0)
  1416. goto undefined_rate;
  1417. div_factor = mclk_rate / dmic_sample_rate;
  1418. switch (div_factor) {
  1419. case 2:
  1420. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1421. break;
  1422. case 3:
  1423. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  1424. break;
  1425. case 4:
  1426. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  1427. break;
  1428. case 6:
  1429. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  1430. break;
  1431. case 8:
  1432. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  1433. break;
  1434. case 16:
  1435. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  1436. break;
  1437. default:
  1438. /* Any other DIV factor is invalid */
  1439. goto undefined_rate;
  1440. }
  1441. /* Valid dmic DIV factors */
  1442. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1443. __func__, div_factor, mclk_rate);
  1444. return dmic_sample_rate;
  1445. undefined_rate:
  1446. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1447. __func__, dmic_sample_rate, mclk_rate);
  1448. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1449. return dmic_sample_rate;
  1450. }
  1451. static int va_macro_init(struct snd_soc_component *component)
  1452. {
  1453. struct snd_soc_dapm_context *dapm =
  1454. snd_soc_component_get_dapm(component);
  1455. int ret, i;
  1456. struct device *va_dev = NULL;
  1457. struct va_macro_priv *va_priv = NULL;
  1458. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  1459. if (!va_dev) {
  1460. dev_err(component->dev,
  1461. "%s: null device for macro!\n", __func__);
  1462. return -EINVAL;
  1463. }
  1464. va_priv = dev_get_drvdata(va_dev);
  1465. if (!va_priv) {
  1466. dev_err(component->dev,
  1467. "%s: priv is null for macro!\n", __func__);
  1468. return -EINVAL;
  1469. }
  1470. if (va_priv->va_without_decimation) {
  1471. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  1472. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  1473. if (ret < 0) {
  1474. dev_err(va_dev,
  1475. "%s: Failed to add without dec controls\n",
  1476. __func__);
  1477. return ret;
  1478. }
  1479. va_priv->component = component;
  1480. return 0;
  1481. }
  1482. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  1483. ARRAY_SIZE(va_macro_dapm_widgets));
  1484. if (ret < 0) {
  1485. dev_err(va_dev, "%s: Failed to add controls\n", __func__);
  1486. return ret;
  1487. }
  1488. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1489. ARRAY_SIZE(va_audio_map));
  1490. if (ret < 0) {
  1491. dev_err(va_dev, "%s: Failed to add routes\n", __func__);
  1492. return ret;
  1493. }
  1494. ret = snd_soc_dapm_new_widgets(dapm->card);
  1495. if (ret < 0) {
  1496. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1497. return ret;
  1498. }
  1499. ret = snd_soc_add_component_controls(component, va_macro_snd_controls,
  1500. ARRAY_SIZE(va_macro_snd_controls));
  1501. if (ret < 0) {
  1502. dev_err(va_dev, "%s: Failed to add snd_ctls\n", __func__);
  1503. return ret;
  1504. }
  1505. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1506. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1507. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1508. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  1509. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  1510. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  1511. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  1512. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  1513. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  1514. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  1515. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  1516. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  1517. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  1518. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  1519. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  1520. snd_soc_dapm_sync(dapm);
  1521. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1522. va_priv->va_hpf_work[i].va_priv = va_priv;
  1523. va_priv->va_hpf_work[i].decimator = i;
  1524. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1525. va_macro_tx_hpf_corner_freq_callback);
  1526. }
  1527. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  1528. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1529. va_priv->va_mute_dwork[i].decimator = i;
  1530. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1531. va_macro_mute_update_callback);
  1532. }
  1533. va_priv->component = component;
  1534. return 0;
  1535. }
  1536. static int va_macro_deinit(struct snd_soc_component *component)
  1537. {
  1538. struct device *va_dev = NULL;
  1539. struct va_macro_priv *va_priv = NULL;
  1540. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1541. return -EINVAL;
  1542. va_priv->component = NULL;
  1543. return 0;
  1544. }
  1545. static void va_macro_init_ops(struct macro_ops *ops,
  1546. char __iomem *va_io_base,
  1547. bool va_without_decimation)
  1548. {
  1549. memset(ops, 0, sizeof(struct macro_ops));
  1550. if (!va_without_decimation) {
  1551. ops->dai_ptr = va_macro_dai;
  1552. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  1553. } else {
  1554. ops->dai_ptr = NULL;
  1555. ops->num_dais = 0;
  1556. }
  1557. ops->init = va_macro_init;
  1558. ops->exit = va_macro_deinit;
  1559. ops->io_base = va_io_base;
  1560. ops->event_handler = va_macro_event_handler;
  1561. }
  1562. static int va_macro_probe(struct platform_device *pdev)
  1563. {
  1564. struct macro_ops ops;
  1565. struct va_macro_priv *va_priv;
  1566. u32 va_base_addr, sample_rate = 0;
  1567. char __iomem *va_io_base;
  1568. bool va_without_decimation = false;
  1569. const char *micb_supply_str = "va-vdd-micb-supply";
  1570. const char *micb_supply_str1 = "va-vdd-micb";
  1571. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  1572. const char *micb_current_str = "qcom,va-vdd-micb-current";
  1573. int ret = 0;
  1574. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  1575. u32 default_clk_id = 0;
  1576. struct clk *lpass_audio_hw_vote = NULL;
  1577. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  1578. GFP_KERNEL);
  1579. if (!va_priv)
  1580. return -ENOMEM;
  1581. va_priv->dev = &pdev->dev;
  1582. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  1583. &va_base_addr);
  1584. if (ret) {
  1585. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1586. __func__, "reg");
  1587. return ret;
  1588. }
  1589. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  1590. "qcom,va-without-decimation");
  1591. va_priv->va_without_decimation = va_without_decimation;
  1592. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  1593. &sample_rate);
  1594. if (ret) {
  1595. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  1596. __func__, sample_rate);
  1597. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  1598. } else {
  1599. if (va_macro_validate_dmic_sample_rate(
  1600. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  1601. return -EINVAL;
  1602. }
  1603. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  1604. VA_MACRO_MAX_OFFSET);
  1605. if (!va_io_base) {
  1606. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  1607. return -EINVAL;
  1608. }
  1609. va_priv->va_io_base = va_io_base;
  1610. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  1611. if (IS_ERR(lpass_audio_hw_vote)) {
  1612. ret = PTR_ERR(lpass_audio_hw_vote);
  1613. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  1614. __func__, "lpass_audio_hw_vote", ret);
  1615. lpass_audio_hw_vote = NULL;
  1616. ret = 0;
  1617. }
  1618. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  1619. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  1620. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  1621. micb_supply_str1);
  1622. if (IS_ERR(va_priv->micb_supply)) {
  1623. ret = PTR_ERR(va_priv->micb_supply);
  1624. dev_err(&pdev->dev,
  1625. "%s:Failed to get micbias supply for VA Mic %d\n",
  1626. __func__, ret);
  1627. return ret;
  1628. }
  1629. ret = of_property_read_u32(pdev->dev.of_node,
  1630. micb_voltage_str,
  1631. &va_priv->micb_voltage);
  1632. if (ret) {
  1633. dev_err(&pdev->dev,
  1634. "%s:Looking up %s property in node %s failed\n",
  1635. __func__, micb_voltage_str,
  1636. pdev->dev.of_node->full_name);
  1637. return ret;
  1638. }
  1639. ret = of_property_read_u32(pdev->dev.of_node,
  1640. micb_current_str,
  1641. &va_priv->micb_current);
  1642. if (ret) {
  1643. dev_err(&pdev->dev,
  1644. "%s:Looking up %s property in node %s failed\n",
  1645. __func__, micb_current_str,
  1646. pdev->dev.of_node->full_name);
  1647. return ret;
  1648. }
  1649. }
  1650. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  1651. &default_clk_id);
  1652. if (ret) {
  1653. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  1654. __func__, "qcom,default-clk-id");
  1655. default_clk_id = VA_CORE_CLK;
  1656. }
  1657. va_priv->clk_id = VA_CORE_CLK;
  1658. va_priv->default_clk_id = default_clk_id;
  1659. mutex_init(&va_priv->mclk_lock);
  1660. dev_set_drvdata(&pdev->dev, va_priv);
  1661. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  1662. ops.clk_id_req = va_priv->default_clk_id;
  1663. ops.default_clk_id = va_priv->default_clk_id;
  1664. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  1665. if (ret < 0) {
  1666. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  1667. goto reg_macro_fail;
  1668. }
  1669. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  1670. pm_runtime_use_autosuspend(&pdev->dev);
  1671. pm_runtime_set_suspended(&pdev->dev);
  1672. pm_runtime_enable(&pdev->dev);
  1673. return ret;
  1674. reg_macro_fail:
  1675. mutex_destroy(&va_priv->mclk_lock);
  1676. return ret;
  1677. }
  1678. static int va_macro_remove(struct platform_device *pdev)
  1679. {
  1680. struct va_macro_priv *va_priv;
  1681. va_priv = dev_get_drvdata(&pdev->dev);
  1682. if (!va_priv)
  1683. return -EINVAL;
  1684. pm_runtime_disable(&pdev->dev);
  1685. pm_runtime_set_suspended(&pdev->dev);
  1686. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  1687. mutex_destroy(&va_priv->mclk_lock);
  1688. return 0;
  1689. }
  1690. static const struct of_device_id va_macro_dt_match[] = {
  1691. {.compatible = "qcom,va-macro"},
  1692. {}
  1693. };
  1694. static const struct dev_pm_ops bolero_dev_pm_ops = {
  1695. SET_RUNTIME_PM_OPS(
  1696. bolero_runtime_suspend,
  1697. bolero_runtime_resume,
  1698. NULL
  1699. )
  1700. };
  1701. static struct platform_driver va_macro_driver = {
  1702. .driver = {
  1703. .name = "va_macro",
  1704. .owner = THIS_MODULE,
  1705. .pm = &bolero_dev_pm_ops,
  1706. .of_match_table = va_macro_dt_match,
  1707. .suppress_bind_attrs = true,
  1708. },
  1709. .probe = va_macro_probe,
  1710. .remove = va_macro_remove,
  1711. };
  1712. module_platform_driver(va_macro_driver);
  1713. MODULE_DESCRIPTION("VA macro driver");
  1714. MODULE_LICENSE("GPL v2");