hal_8074v2_rx.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include "hal_hw_headers.h"
  19. #include "hal_internal.h"
  20. #include "cdp_txrx_mon_struct.h"
  21. #include "qdf_trace.h"
  22. #include "hal_rx.h"
  23. #include "hal_tx.h"
  24. #include "dp_types.h"
  25. #include "hal_api_mon.h"
  26. #ifndef QCA_WIFI_QCA6018
  27. #include "phyrx_other_receive_info_su_evm_details.h"
  28. #endif
  29. #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\
  30. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  31. RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \
  32. RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \
  33. RX_MSDU_START_5_MIMO_SS_BITMAP_LSB))
  34. /*
  35. * hal_rx_msdu_start_nss_get_8074v2(): API to get the NSS
  36. * Interval from rx_msdu_start
  37. *
  38. * @buf: pointer to the start of RX PKT TLV header
  39. * Return: uint32_t(nss)
  40. */
  41. static uint32_t hal_rx_msdu_start_nss_get_8074v2(uint8_t *buf)
  42. {
  43. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  44. struct rx_msdu_start *msdu_start =
  45. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  46. uint8_t mimo_ss_bitmap;
  47. mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start);
  48. return qdf_get_hweight8(mimo_ss_bitmap);
  49. }
  50. /**
  51. * hal_rx_mon_hw_desc_get_mpdu_status_8074v2(): Retrieve MPDU status
  52. *
  53. * @ hw_desc_addr: Start address of Rx HW TLVs
  54. * @ rs: Status for monitor mode
  55. *
  56. * Return: void
  57. */
  58. static void hal_rx_mon_hw_desc_get_mpdu_status_8074v2(void *hw_desc_addr,
  59. struct mon_rx_status *rs)
  60. {
  61. struct rx_msdu_start *rx_msdu_start;
  62. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  63. uint32_t reg_value;
  64. const uint32_t sgi_hw_to_cdp[] = {
  65. CDP_SGI_0_8_US,
  66. CDP_SGI_0_4_US,
  67. CDP_SGI_1_6_US,
  68. CDP_SGI_3_2_US,
  69. };
  70. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  71. HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
  72. rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
  73. RX_MSDU_START_5, USER_RSSI);
  74. rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
  75. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
  76. rs->sgi = sgi_hw_to_cdp[reg_value];
  77. reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
  78. rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
  79. /* TODO: rs->beamformed should be set for SU beamforming also */
  80. }
  81. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  82. static uint32_t hal_get_link_desc_size_8074v2(void)
  83. {
  84. return LINK_DESC_SIZE;
  85. }
  86. /*
  87. * hal_rx_get_tlv_8074v2(): API to get the tlv
  88. *
  89. * @rx_tlv: TLV data extracted from the rx packet
  90. * Return: uint8_t
  91. */
  92. static uint8_t hal_rx_get_tlv_8074v2(void *rx_tlv)
  93. {
  94. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH);
  95. }
  96. #ifndef QCA_WIFI_QCA6018
  97. #define HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, evm, pilot) \
  98. (ppdu_info)->evm_info.pilot_evm[pilot] = HAL_RX_GET(rx_tlv, \
  99. PHYRX_OTHER_RECEIVE_INFO, \
  100. SU_EVM_DETAILS_##evm##_PILOT_##pilot##_EVM)
  101. static inline void
  102. hal_rx_update_su_evm_info(void *rx_tlv,
  103. void *ppdu_info_hdl)
  104. {
  105. struct hal_rx_ppdu_info *ppdu_info =
  106. (struct hal_rx_ppdu_info *)ppdu_info_hdl;
  107. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 1, 0);
  108. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 2, 1);
  109. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 3, 2);
  110. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 4, 3);
  111. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 5, 4);
  112. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 6, 5);
  113. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 7, 6);
  114. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 8, 7);
  115. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 9, 8);
  116. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 10, 9);
  117. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 11, 10);
  118. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 12, 11);
  119. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 13, 12);
  120. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 14, 13);
  121. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 15, 14);
  122. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 16, 15);
  123. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 17, 16);
  124. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 18, 17);
  125. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 19, 18);
  126. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 20, 19);
  127. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 21, 20);
  128. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 22, 21);
  129. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 23, 22);
  130. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 24, 23);
  131. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 25, 24);
  132. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 26, 25);
  133. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 27, 26);
  134. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 28, 27);
  135. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 29, 28);
  136. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 30, 29);
  137. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 31, 30);
  138. HAL_RX_UPDATE_SU_EVM_INFO(rx_tlv, ppdu_info, 32, 31);
  139. }
  140. /**
  141. * hal_rx_proc_phyrx_other_receive_info_tlv_8074v2()
  142. * -process other receive info TLV
  143. * @rx_tlv_hdr: pointer to TLV header
  144. * @ppdu_info: pointer to ppdu_info
  145. *
  146. * Return: None
  147. */
  148. static
  149. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  150. void *ppdu_info_hdl)
  151. {
  152. uint16_t tlv_tag;
  153. void *rx_tlv;
  154. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  155. /* Skip TLV_HDR for OTHER_RECEIVE_INFO and follows the
  156. * embedded TLVs inside
  157. */
  158. rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  159. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv);
  160. switch (tlv_tag) {
  161. case WIFIPHYRX_OTHER_RECEIVE_INFO_SU_EVM_DETAILS_E:
  162. /* Skip TLV length to get TLV content */
  163. rx_tlv = (uint8_t *)rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  164. ppdu_info->evm_info.number_of_symbols = HAL_RX_GET(rx_tlv,
  165. PHYRX_OTHER_RECEIVE_INFO,
  166. SU_EVM_DETAILS_0_NUMBER_OF_SYMBOLS);
  167. ppdu_info->evm_info.pilot_count = HAL_RX_GET(rx_tlv,
  168. PHYRX_OTHER_RECEIVE_INFO,
  169. SU_EVM_DETAILS_0_PILOT_COUNT);
  170. ppdu_info->evm_info.nss_count = HAL_RX_GET(rx_tlv,
  171. PHYRX_OTHER_RECEIVE_INFO,
  172. SU_EVM_DETAILS_0_NSS_COUNT);
  173. hal_rx_update_su_evm_info(rx_tlv, ppdu_info_hdl);
  174. break;
  175. }
  176. }
  177. #else
  178. static inline
  179. void hal_rx_proc_phyrx_other_receive_info_tlv_8074v2(void *rx_tlv_hdr,
  180. void *ppdu_info_hdl)
  181. {
  182. }
  183. #endif
  184. /**
  185. * hal_rx_dump_msdu_start_tlv_8074v2() : dump RX msdu_start TLV in structured
  186. * human readable format.
  187. * @ msdu_start: pointer the msdu_start TLV in pkt.
  188. * @ dbg_level: log level.
  189. *
  190. * Return: void
  191. */
  192. static void hal_rx_dump_msdu_start_tlv_8074v2(void *msdustart,
  193. uint8_t dbg_level)
  194. {
  195. struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
  196. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  197. "rx_msdu_start tlv - "
  198. "rxpcu_mpdu_filter_in_category: %d "
  199. "sw_frame_group_id: %d "
  200. "phy_ppdu_id: %d "
  201. "msdu_length: %d "
  202. "ipsec_esp: %d "
  203. "l3_offset: %d "
  204. "ipsec_ah: %d "
  205. "l4_offset: %d "
  206. "msdu_number: %d "
  207. "decap_format: %d "
  208. "ipv4_proto: %d "
  209. "ipv6_proto: %d "
  210. "tcp_proto: %d "
  211. "udp_proto: %d "
  212. "ip_frag: %d "
  213. "tcp_only_ack: %d "
  214. "da_is_bcast_mcast: %d "
  215. "ip4_protocol_ip6_next_header: %d "
  216. "toeplitz_hash_2_or_4: %d "
  217. "flow_id_toeplitz: %d "
  218. "user_rssi: %d "
  219. "pkt_type: %d "
  220. "stbc: %d "
  221. "sgi: %d "
  222. "rate_mcs: %d "
  223. "receive_bandwidth: %d "
  224. "reception_type: %d "
  225. "ppdu_start_timestamp: %d "
  226. "sw_phy_meta_data: %d ",
  227. msdu_start->rxpcu_mpdu_filter_in_category,
  228. msdu_start->sw_frame_group_id,
  229. msdu_start->phy_ppdu_id,
  230. msdu_start->msdu_length,
  231. msdu_start->ipsec_esp,
  232. msdu_start->l3_offset,
  233. msdu_start->ipsec_ah,
  234. msdu_start->l4_offset,
  235. msdu_start->msdu_number,
  236. msdu_start->decap_format,
  237. msdu_start->ipv4_proto,
  238. msdu_start->ipv6_proto,
  239. msdu_start->tcp_proto,
  240. msdu_start->udp_proto,
  241. msdu_start->ip_frag,
  242. msdu_start->tcp_only_ack,
  243. msdu_start->da_is_bcast_mcast,
  244. msdu_start->ip4_protocol_ip6_next_header,
  245. msdu_start->toeplitz_hash_2_or_4,
  246. msdu_start->flow_id_toeplitz,
  247. msdu_start->user_rssi,
  248. msdu_start->pkt_type,
  249. msdu_start->stbc,
  250. msdu_start->sgi,
  251. msdu_start->rate_mcs,
  252. msdu_start->receive_bandwidth,
  253. msdu_start->reception_type,
  254. msdu_start->ppdu_start_timestamp,
  255. msdu_start->sw_phy_meta_data);
  256. }
  257. /**
  258. * hal_rx_dump_msdu_end_tlv_8074v2: dump RX msdu_end TLV in structured
  259. * human readable format.
  260. * @ msdu_end: pointer the msdu_end TLV in pkt.
  261. * @ dbg_level: log level.
  262. *
  263. * Return: void
  264. */
  265. static void hal_rx_dump_msdu_end_tlv_8074v2(void *msduend,
  266. uint8_t dbg_level)
  267. {
  268. struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
  269. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  270. "rx_msdu_end tlv - "
  271. "rxpcu_mpdu_filter_in_category: %d "
  272. "sw_frame_group_id: %d "
  273. "phy_ppdu_id: %d "
  274. "ip_hdr_chksum: %d "
  275. "tcp_udp_chksum: %d "
  276. "key_id_octet: %d "
  277. "cce_super_rule: %d "
  278. "cce_classify_not_done_truncat: %d "
  279. "cce_classify_not_done_cce_dis: %d "
  280. "ext_wapi_pn_63_48: %d "
  281. "ext_wapi_pn_95_64: %d "
  282. "ext_wapi_pn_127_96: %d "
  283. "reported_mpdu_length: %d "
  284. "first_msdu: %d "
  285. "last_msdu: %d "
  286. "sa_idx_timeout: %d "
  287. "da_idx_timeout: %d "
  288. "msdu_limit_error: %d "
  289. "flow_idx_timeout: %d "
  290. "flow_idx_invalid: %d "
  291. "wifi_parser_error: %d "
  292. "amsdu_parser_error: %d "
  293. "sa_is_valid: %d "
  294. "da_is_valid: %d "
  295. "da_is_mcbc: %d "
  296. "l3_header_padding: %d "
  297. "ipv6_options_crc: %d "
  298. "tcp_seq_number: %d "
  299. "tcp_ack_number: %d "
  300. "tcp_flag: %d "
  301. "lro_eligible: %d "
  302. "window_size: %d "
  303. "da_offset: %d "
  304. "sa_offset: %d "
  305. "da_offset_valid: %d "
  306. "sa_offset_valid: %d "
  307. "rule_indication_31_0: %d "
  308. "rule_indication_63_32: %d "
  309. "sa_idx: %d "
  310. "msdu_drop: %d "
  311. "reo_destination_indication: %d "
  312. "flow_idx: %d "
  313. "fse_metadata: %d "
  314. "cce_metadata: %d "
  315. "sa_sw_peer_id: %d ",
  316. msdu_end->rxpcu_mpdu_filter_in_category,
  317. msdu_end->sw_frame_group_id,
  318. msdu_end->phy_ppdu_id,
  319. msdu_end->ip_hdr_chksum,
  320. msdu_end->tcp_udp_chksum,
  321. msdu_end->key_id_octet,
  322. msdu_end->cce_super_rule,
  323. msdu_end->cce_classify_not_done_truncate,
  324. msdu_end->cce_classify_not_done_cce_dis,
  325. msdu_end->ext_wapi_pn_63_48,
  326. msdu_end->ext_wapi_pn_95_64,
  327. msdu_end->ext_wapi_pn_127_96,
  328. msdu_end->reported_mpdu_length,
  329. msdu_end->first_msdu,
  330. msdu_end->last_msdu,
  331. msdu_end->sa_idx_timeout,
  332. msdu_end->da_idx_timeout,
  333. msdu_end->msdu_limit_error,
  334. msdu_end->flow_idx_timeout,
  335. msdu_end->flow_idx_invalid,
  336. msdu_end->wifi_parser_error,
  337. msdu_end->amsdu_parser_error,
  338. msdu_end->sa_is_valid,
  339. msdu_end->da_is_valid,
  340. msdu_end->da_is_mcbc,
  341. msdu_end->l3_header_padding,
  342. msdu_end->ipv6_options_crc,
  343. msdu_end->tcp_seq_number,
  344. msdu_end->tcp_ack_number,
  345. msdu_end->tcp_flag,
  346. msdu_end->lro_eligible,
  347. msdu_end->window_size,
  348. msdu_end->da_offset,
  349. msdu_end->sa_offset,
  350. msdu_end->da_offset_valid,
  351. msdu_end->sa_offset_valid,
  352. msdu_end->rule_indication_31_0,
  353. msdu_end->rule_indication_63_32,
  354. msdu_end->sa_idx,
  355. msdu_end->msdu_drop,
  356. msdu_end->reo_destination_indication,
  357. msdu_end->flow_idx,
  358. msdu_end->fse_metadata,
  359. msdu_end->cce_metadata,
  360. msdu_end->sa_sw_peer_id);
  361. }
  362. /*
  363. * Get tid from RX_MPDU_START
  364. */
  365. #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
  366. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \
  367. RX_MPDU_INFO_3_TID_OFFSET)), \
  368. RX_MPDU_INFO_3_TID_MASK, \
  369. RX_MPDU_INFO_3_TID_LSB))
  370. static uint32_t hal_rx_mpdu_start_tid_get_8074v2(uint8_t *buf)
  371. {
  372. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  373. struct rx_mpdu_start *mpdu_start =
  374. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  375. uint32_t tid;
  376. tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
  377. return tid;
  378. }
  379. #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
  380. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  381. RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \
  382. RX_MSDU_START_5_RECEPTION_TYPE_MASK, \
  383. RX_MSDU_START_5_RECEPTION_TYPE_LSB))
  384. /*
  385. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  386. * Interval from rx_msdu_start
  387. *
  388. * @buf: pointer to the start of RX PKT TLV header
  389. * Return: uint32_t(reception_type)
  390. */
  391. static uint32_t hal_rx_msdu_start_reception_type_get_8074v2(uint8_t *buf)
  392. {
  393. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  394. struct rx_msdu_start *msdu_start =
  395. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  396. uint32_t reception_type;
  397. reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
  398. return reception_type;
  399. }
  400. /* RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET */
  401. #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \
  402. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  403. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \
  404. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \
  405. RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB))
  406. /**
  407. * hal_rx_msdu_end_da_idx_get_8074v2: API to get da_idx
  408. * from rx_msdu_end TLV
  409. *
  410. * @ buf: pointer to the start of RX PKT TLV headers
  411. * Return: da index
  412. */
  413. static uint16_t hal_rx_msdu_end_da_idx_get_8074v2(uint8_t *buf)
  414. {
  415. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  416. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  417. uint16_t da_idx;
  418. da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
  419. return da_idx;
  420. }