sde_encoder.c 161 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/kthread.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/input.h>
  23. #include <linux/seq_file.h>
  24. #include <linux/sde_rsc.h>
  25. #include "msm_drv.h"
  26. #include "sde_kms.h"
  27. #include <drm/drm_crtc.h>
  28. #include <drm/drm_probe_helper.h>
  29. #include "sde_hwio.h"
  30. #include "sde_hw_catalog.h"
  31. #include "sde_hw_intf.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_formats.h"
  34. #include "sde_encoder.h"
  35. #include "sde_encoder_phys.h"
  36. #include "sde_hw_dsc.h"
  37. #include "sde_hw_vdc.h"
  38. #include "sde_crtc.h"
  39. #include "sde_trace.h"
  40. #include "sde_core_irq.h"
  41. #include "sde_hw_top.h"
  42. #include "sde_hw_qdss.h"
  43. #include "sde_encoder_dce.h"
  44. #include "sde_vm.h"
  45. #define SDE_DEBUG_ENC(e, fmt, ...) SDE_DEBUG("enc%d " fmt,\
  46. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  47. #define SDE_ERROR_ENC(e, fmt, ...) SDE_ERROR("enc%d " fmt,\
  48. (e) ? (e)->base.base.id : -1, ##__VA_ARGS__)
  49. #define SDE_DEBUG_PHYS(p, fmt, ...) SDE_DEBUG("enc%d intf%d pp%d " fmt,\
  50. (p) ? (p)->parent->base.id : -1, \
  51. (p) ? (p)->intf_idx - INTF_0 : -1, \
  52. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  53. ##__VA_ARGS__)
  54. #define SDE_ERROR_PHYS(p, fmt, ...) SDE_ERROR("enc%d intf%d pp%d " fmt,\
  55. (p) ? (p)->parent->base.id : -1, \
  56. (p) ? (p)->intf_idx - INTF_0 : -1, \
  57. (p) ? ((p)->hw_pp ? (p)->hw_pp->idx - PINGPONG_0 : -1) : -1, \
  58. ##__VA_ARGS__)
  59. #define SEC_TO_MILLI_SEC 1000
  60. #define MISR_BUFF_SIZE 256
  61. #define IDLE_SHORT_TIMEOUT 1
  62. #define EVT_TIME_OUT_SPLIT 2
  63. /* worst case poll time for delay_kickoff to be cleared */
  64. #define DELAY_KICKOFF_POLL_TIMEOUT_US 100000
  65. /* Maximum number of VSYNC wait attempts for RSC state transition */
  66. #define MAX_RSC_WAIT 5
  67. /**
  68. * enum sde_enc_rc_events - events for resource control state machine
  69. * @SDE_ENC_RC_EVENT_KICKOFF:
  70. * This event happens at NORMAL priority.
  71. * Event that signals the start of the transfer. When this event is
  72. * received, enable MDP/DSI core clocks and request RSC with CMD state.
  73. * Regardless of the previous state, the resource should be in ON state
  74. * at the end of this event. At the end of this event, a delayed work is
  75. * scheduled to go to IDLE_PC state after IDLE_POWERCOLLAPSE_DURATION
  76. * ktime.
  77. * @SDE_ENC_RC_EVENT_PRE_STOP:
  78. * This event happens at NORMAL priority.
  79. * This event, when received during the ON state, set RSC to IDLE, and
  80. * and leave the RC STATE in the PRE_OFF state.
  81. * It should be followed by the STOP event as part of encoder disable.
  82. * If received during IDLE or OFF states, it will do nothing.
  83. * @SDE_ENC_RC_EVENT_STOP:
  84. * This event happens at NORMAL priority.
  85. * When this event is received, disable all the MDP/DSI core clocks, and
  86. * disable IRQs. It should be called from the PRE_OFF or IDLE states.
  87. * IDLE is expected when IDLE_PC has run, and PRE_OFF did nothing.
  88. * PRE_OFF is expected when PRE_STOP was executed during the ON state.
  89. * Resource state should be in OFF at the end of the event.
  90. * @SDE_ENC_RC_EVENT_PRE_MODESET:
  91. * This event happens at NORMAL priority from a work item.
  92. * Event signals that there is a seamless mode switch is in prgoress. A
  93. * client needs to leave clocks ON to reduce the mode switch latency.
  94. * @SDE_ENC_RC_EVENT_POST_MODESET:
  95. * This event happens at NORMAL priority from a work item.
  96. * Event signals that seamless mode switch is complete and resources are
  97. * acquired. Clients wants to update the rsc with new vtotal and update
  98. * pm_qos vote.
  99. * @SDE_ENC_RC_EVENT_ENTER_IDLE:
  100. * This event happens at NORMAL priority from a work item.
  101. * Event signals that there were no frame updates for
  102. * IDLE_POWERCOLLAPSE_DURATION time. This would disable MDP/DSI core clocks
  103. * and request RSC with IDLE state and change the resource state to IDLE.
  104. * @SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  105. * This event is triggered from the input event thread when touch event is
  106. * received from the input device. On receiving this event,
  107. * - If the device is in SDE_ENC_RC_STATE_IDLE state, it turns ON the
  108. clocks and enable RSC.
  109. * - If the device is in SDE_ENC_RC_STATE_ON state, it resets the delayed
  110. * off work since a new commit is imminent.
  111. */
  112. enum sde_enc_rc_events {
  113. SDE_ENC_RC_EVENT_KICKOFF = 1,
  114. SDE_ENC_RC_EVENT_PRE_STOP,
  115. SDE_ENC_RC_EVENT_STOP,
  116. SDE_ENC_RC_EVENT_PRE_MODESET,
  117. SDE_ENC_RC_EVENT_POST_MODESET,
  118. SDE_ENC_RC_EVENT_ENTER_IDLE,
  119. SDE_ENC_RC_EVENT_EARLY_WAKEUP,
  120. };
  121. void sde_encoder_uidle_enable(struct drm_encoder *drm_enc, bool enable)
  122. {
  123. struct sde_encoder_virt *sde_enc;
  124. int i;
  125. sde_enc = to_sde_encoder_virt(drm_enc);
  126. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  127. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  128. if (phys && phys->hw_ctl && phys->hw_ctl->ops.uidle_enable) {
  129. if (enable)
  130. SDE_EVT32(DRMID(drm_enc), enable);
  131. phys->hw_ctl->ops.uidle_enable(phys->hw_ctl, enable);
  132. }
  133. }
  134. }
  135. ktime_t sde_encoder_calc_last_vsync_timestamp(struct drm_encoder *drm_enc)
  136. {
  137. struct sde_encoder_virt *sde_enc;
  138. struct sde_encoder_phys *cur_master;
  139. u64 vsync_counter, qtmr_counter, hw_diff, hw_diff_ns, frametime_ns;
  140. ktime_t tvblank, cur_time;
  141. struct intf_status intf_status = {0};
  142. unsigned long features;
  143. u32 fps;
  144. bool is_cmd, is_vid;
  145. sde_enc = to_sde_encoder_virt(drm_enc);
  146. cur_master = sde_enc->cur_master;
  147. fps = sde_encoder_get_fps(drm_enc);
  148. is_cmd = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  149. is_vid = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE);
  150. if (!cur_master || !cur_master->hw_intf || !fps
  151. || !cur_master->hw_intf->ops.get_vsync_timestamp || (!is_cmd && !is_vid))
  152. return 0;
  153. features = cur_master->hw_intf->cap->features;
  154. /*
  155. * if MDP VSYNC HW timestamp is not supported and if programmable fetch is enabled,
  156. * avoid calculation and rely on ktime_get, as the HW vsync timestamp will be updated
  157. * at panel vsync and not at MDP VSYNC
  158. */
  159. if (!test_bit(SDE_INTF_MDP_VSYNC_TS, &features) && cur_master->hw_intf->ops.get_status) {
  160. cur_master->hw_intf->ops.get_status(cur_master->hw_intf, &intf_status);
  161. if (intf_status.is_prog_fetch_en)
  162. return 0;
  163. }
  164. vsync_counter = cur_master->hw_intf->ops.get_vsync_timestamp(cur_master->hw_intf, is_vid);
  165. qtmr_counter = arch_timer_read_counter();
  166. cur_time = ktime_get_ns();
  167. /* check for counter rollover between the two timestamps [56 bits] */
  168. if (qtmr_counter < vsync_counter) {
  169. hw_diff = (0xffffffffffffff - vsync_counter) + qtmr_counter;
  170. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  171. qtmr_counter >> 32, qtmr_counter, hw_diff,
  172. fps, SDE_EVTLOG_FUNC_CASE1);
  173. } else {
  174. hw_diff = qtmr_counter - vsync_counter;
  175. }
  176. hw_diff_ns = DIV_ROUND_UP(hw_diff * 1000 * 10, 192); /* 19.2 MHz clock */
  177. frametime_ns = DIV_ROUND_UP(1000000000, fps);
  178. /* avoid setting timestamp, if diff is more than one vsync */
  179. if (ktime_compare(hw_diff_ns, frametime_ns) > 0) {
  180. tvblank = 0;
  181. SDE_EVT32(DRMID(drm_enc), vsync_counter >> 32, vsync_counter,
  182. qtmr_counter >> 32, qtmr_counter, ktime_to_us(hw_diff_ns),
  183. fps, SDE_EVTLOG_ERROR);
  184. } else {
  185. tvblank = ktime_sub_ns(cur_time, hw_diff_ns);
  186. }
  187. SDE_DEBUG_ENC(sde_enc,
  188. "vsync:%llu, qtmr:%llu, diff_ns:%llu, ts:%llu, cur_ts:%llu, fps:%d\n",
  189. vsync_counter, qtmr_counter, ktime_to_us(hw_diff_ns),
  190. ktime_to_us(tvblank), ktime_to_us(cur_time), fps);
  191. SDE_EVT32_VERBOSE(DRMID(drm_enc), hw_diff >> 32, hw_diff, ktime_to_us(hw_diff_ns),
  192. ktime_to_us(tvblank), ktime_to_us(cur_time), fps, SDE_EVTLOG_FUNC_CASE2);
  193. return tvblank;
  194. }
  195. static void _sde_encoder_control_fal10_veto(struct drm_encoder *drm_enc, bool veto)
  196. {
  197. bool clone_mode;
  198. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  199. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  200. if (!sde_kms || !sde_kms->hw_uidle || !sde_kms->hw_uidle->ops.uidle_fal10_override)
  201. return;
  202. /*
  203. * clone mode is the only scenario where we want to enable software override
  204. * of fal10 veto.
  205. */
  206. clone_mode = sde_encoder_in_clone_mode(drm_enc);
  207. SDE_EVT32(DRMID(drm_enc), clone_mode, veto);
  208. if (clone_mode && veto) {
  209. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  210. sde_enc->fal10_veto_override = true;
  211. } else if (sde_enc->fal10_veto_override && !veto) {
  212. sde_kms->hw_uidle->ops.uidle_fal10_override(sde_kms->hw_uidle, veto);
  213. sde_enc->fal10_veto_override = false;
  214. }
  215. }
  216. static void _sde_encoder_pm_qos_add_request(struct drm_encoder *drm_enc)
  217. {
  218. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  219. struct msm_drm_private *priv;
  220. struct sde_kms *sde_kms;
  221. struct device *cpu_dev;
  222. struct cpumask *cpu_mask = NULL;
  223. int cpu = 0;
  224. u32 cpu_dma_latency;
  225. priv = drm_enc->dev->dev_private;
  226. sde_kms = to_sde_kms(priv->kms);
  227. if (!sde_kms->catalog || !sde_kms->catalog->perf.cpu_mask)
  228. return;
  229. cpu_dma_latency = sde_kms->catalog->perf.cpu_dma_latency;
  230. cpumask_clear(&sde_enc->valid_cpu_mask);
  231. if (sde_enc->mode_info.frame_rate > DEFAULT_FPS)
  232. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask_perf);
  233. if (!cpu_mask &&
  234. sde_encoder_check_curr_mode(drm_enc,
  235. MSM_DISPLAY_CMD_MODE))
  236. cpu_mask = to_cpumask(&sde_kms->catalog->perf.cpu_mask);
  237. if (!cpu_mask)
  238. return;
  239. for_each_cpu(cpu, cpu_mask) {
  240. cpu_dev = get_cpu_device(cpu);
  241. if (!cpu_dev) {
  242. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  243. cpu);
  244. return;
  245. }
  246. cpumask_set_cpu(cpu, &sde_enc->valid_cpu_mask);
  247. dev_pm_qos_add_request(cpu_dev,
  248. &sde_enc->pm_qos_cpu_req[cpu],
  249. DEV_PM_QOS_RESUME_LATENCY, cpu_dma_latency);
  250. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu_dma_latency, cpu);
  251. }
  252. }
  253. static void _sde_encoder_pm_qos_remove_request(struct drm_encoder *drm_enc)
  254. {
  255. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  256. struct device *cpu_dev;
  257. int cpu = 0;
  258. for_each_cpu(cpu, &sde_enc->valid_cpu_mask) {
  259. cpu_dev = get_cpu_device(cpu);
  260. if (!cpu_dev) {
  261. SDE_ERROR("%s: failed to get cpu%d device\n", __func__,
  262. cpu);
  263. continue;
  264. }
  265. dev_pm_qos_remove_request(&sde_enc->pm_qos_cpu_req[cpu]);
  266. SDE_EVT32_VERBOSE(DRMID(drm_enc), cpu);
  267. }
  268. cpumask_clear(&sde_enc->valid_cpu_mask);
  269. }
  270. static bool _sde_encoder_is_autorefresh_enabled(
  271. struct sde_encoder_virt *sde_enc)
  272. {
  273. struct drm_connector *drm_conn;
  274. if (!sde_enc->cur_master ||
  275. !(sde_enc->disp_info.capabilities & MSM_DISPLAY_CAP_CMD_MODE))
  276. return false;
  277. drm_conn = sde_enc->cur_master->connector;
  278. if (!drm_conn || !drm_conn->state)
  279. return false;
  280. return sde_connector_get_property(drm_conn->state,
  281. CONNECTOR_PROP_AUTOREFRESH) ? true : false;
  282. }
  283. static void sde_configure_qdss(struct sde_encoder_virt *sde_enc,
  284. struct sde_hw_qdss *hw_qdss,
  285. struct sde_encoder_phys *phys, bool enable)
  286. {
  287. if (sde_enc->qdss_status == enable)
  288. return;
  289. sde_enc->qdss_status = enable;
  290. phys->hw_mdptop->ops.set_mdp_hw_events(phys->hw_mdptop,
  291. sde_enc->qdss_status);
  292. hw_qdss->ops.enable_qdss_events(hw_qdss, sde_enc->qdss_status);
  293. }
  294. static int _sde_encoder_wait_timeout(int32_t drm_id, int32_t hw_id,
  295. s64 timeout_ms, struct sde_encoder_wait_info *info)
  296. {
  297. int rc = 0;
  298. s64 wait_time_jiffies = msecs_to_jiffies(timeout_ms);
  299. ktime_t cur_ktime;
  300. ktime_t exp_ktime = ktime_add_ms(ktime_get(), timeout_ms);
  301. do {
  302. rc = wait_event_timeout(*(info->wq),
  303. atomic_read(info->atomic_cnt) == info->count_check,
  304. wait_time_jiffies);
  305. cur_ktime = ktime_get();
  306. SDE_EVT32(drm_id, hw_id, rc, ktime_to_ms(cur_ktime),
  307. timeout_ms, atomic_read(info->atomic_cnt),
  308. info->count_check);
  309. /* If we timed out, counter is valid and time is less, wait again */
  310. } while ((atomic_read(info->atomic_cnt) != info->count_check) &&
  311. (rc == 0) &&
  312. (ktime_compare_safe(exp_ktime, cur_ktime) > 0));
  313. return rc;
  314. }
  315. bool sde_encoder_is_primary_display(struct drm_encoder *drm_enc)
  316. {
  317. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  318. return sde_enc &&
  319. (sde_enc->disp_info.display_type ==
  320. SDE_CONNECTOR_PRIMARY);
  321. }
  322. bool sde_encoder_is_built_in_display(struct drm_encoder *drm_enc)
  323. {
  324. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  325. return sde_enc &&
  326. (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY ||
  327. sde_enc->disp_info.display_type == SDE_CONNECTOR_SECONDARY);
  328. }
  329. bool sde_encoder_is_dsi_display(struct drm_encoder *drm_enc)
  330. {
  331. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  332. return sde_enc &&
  333. (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DSI);
  334. }
  335. int sde_encoder_in_cont_splash(struct drm_encoder *drm_enc)
  336. {
  337. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  338. return sde_enc && sde_enc->cur_master &&
  339. sde_enc->cur_master->cont_splash_enabled;
  340. }
  341. void sde_encoder_helper_report_irq_timeout(struct sde_encoder_phys *phys_enc,
  342. enum sde_intr_idx intr_idx)
  343. {
  344. SDE_EVT32(DRMID(phys_enc->parent),
  345. phys_enc->intf_idx - INTF_0,
  346. phys_enc->hw_pp->idx - PINGPONG_0,
  347. intr_idx);
  348. SDE_ERROR_PHYS(phys_enc, "irq %d timeout\n", intr_idx);
  349. if (phys_enc->parent_ops.handle_frame_done)
  350. phys_enc->parent_ops.handle_frame_done(
  351. phys_enc->parent, phys_enc,
  352. SDE_ENCODER_FRAME_EVENT_ERROR);
  353. }
  354. int sde_encoder_helper_wait_for_irq(struct sde_encoder_phys *phys_enc,
  355. enum sde_intr_idx intr_idx,
  356. struct sde_encoder_wait_info *wait_info)
  357. {
  358. struct sde_encoder_irq *irq;
  359. u32 irq_status;
  360. int ret, i;
  361. if (!phys_enc || !phys_enc->hw_pp || !wait_info || intr_idx >= INTR_IDX_MAX) {
  362. SDE_ERROR("invalid params\n");
  363. return -EINVAL;
  364. }
  365. irq = &phys_enc->irq[intr_idx];
  366. /* note: do master / slave checking outside */
  367. /* return EWOULDBLOCK since we know the wait isn't necessary */
  368. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  369. SDE_ERROR_PHYS(phys_enc, "encoder is disabled\n");
  370. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  371. irq->irq_idx, intr_idx, SDE_EVTLOG_ERROR);
  372. return -EWOULDBLOCK;
  373. }
  374. if (irq->irq_idx < 0) {
  375. SDE_DEBUG_PHYS(phys_enc, "irq %s hw %d disabled, skip wait\n",
  376. irq->name, irq->hw_idx);
  377. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  378. irq->irq_idx);
  379. return 0;
  380. }
  381. SDE_DEBUG_PHYS(phys_enc, "pending_cnt %d\n",
  382. atomic_read(wait_info->atomic_cnt));
  383. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  384. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  385. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_ENTRY);
  386. /*
  387. * Some module X may disable interrupt for longer duration
  388. * and it may trigger all interrupts including timer interrupt
  389. * when module X again enable the interrupt.
  390. * That may cause interrupt wait timeout API in this API.
  391. * It is handled by split the wait timer in two halves.
  392. */
  393. for (i = 0; i < EVT_TIME_OUT_SPLIT; i++) {
  394. ret = _sde_encoder_wait_timeout(DRMID(phys_enc->parent),
  395. irq->hw_idx,
  396. (wait_info->timeout_ms/EVT_TIME_OUT_SPLIT),
  397. wait_info);
  398. if (ret)
  399. break;
  400. }
  401. if (ret <= 0) {
  402. irq_status = sde_core_irq_read(phys_enc->sde_kms,
  403. irq->irq_idx, true);
  404. if (irq_status) {
  405. unsigned long flags;
  406. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  407. irq->hw_idx, irq->irq_idx,
  408. phys_enc->hw_pp->idx - PINGPONG_0,
  409. atomic_read(wait_info->atomic_cnt));
  410. SDE_DEBUG_PHYS(phys_enc,
  411. "done but irq %d not triggered\n",
  412. irq->irq_idx);
  413. local_irq_save(flags);
  414. irq->cb.func(phys_enc, irq->irq_idx);
  415. local_irq_restore(flags);
  416. ret = 0;
  417. } else {
  418. ret = -ETIMEDOUT;
  419. SDE_EVT32(DRMID(phys_enc->parent), intr_idx,
  420. irq->hw_idx, irq->irq_idx,
  421. phys_enc->hw_pp->idx - PINGPONG_0,
  422. atomic_read(wait_info->atomic_cnt), irq_status,
  423. SDE_EVTLOG_ERROR);
  424. }
  425. } else {
  426. ret = 0;
  427. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  428. irq->irq_idx, phys_enc->hw_pp->idx - PINGPONG_0,
  429. atomic_read(wait_info->atomic_cnt));
  430. }
  431. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  432. irq->irq_idx, ret, phys_enc->hw_pp->idx - PINGPONG_0,
  433. atomic_read(wait_info->atomic_cnt), SDE_EVTLOG_FUNC_EXIT);
  434. return ret;
  435. }
  436. int sde_encoder_helper_register_irq(struct sde_encoder_phys *phys_enc,
  437. enum sde_intr_idx intr_idx)
  438. {
  439. struct sde_encoder_irq *irq;
  440. int ret = 0;
  441. if (!phys_enc || intr_idx >= INTR_IDX_MAX) {
  442. SDE_ERROR("invalid params\n");
  443. return -EINVAL;
  444. }
  445. irq = &phys_enc->irq[intr_idx];
  446. if (irq->irq_idx >= 0) {
  447. SDE_DEBUG_PHYS(phys_enc,
  448. "skipping already registered irq %s type %d\n",
  449. irq->name, irq->intr_type);
  450. return 0;
  451. }
  452. irq->irq_idx = sde_core_irq_idx_lookup(phys_enc->sde_kms,
  453. irq->intr_type, irq->hw_idx);
  454. if (irq->irq_idx < 0) {
  455. SDE_ERROR_PHYS(phys_enc,
  456. "failed to lookup IRQ index for %s type:%d\n",
  457. irq->name, irq->intr_type);
  458. return -EINVAL;
  459. }
  460. ret = sde_core_irq_register_callback(phys_enc->sde_kms, irq->irq_idx,
  461. &irq->cb);
  462. if (ret) {
  463. SDE_ERROR_PHYS(phys_enc,
  464. "failed to register IRQ callback for %s\n",
  465. irq->name);
  466. irq->irq_idx = -EINVAL;
  467. return ret;
  468. }
  469. ret = sde_core_irq_enable(phys_enc->sde_kms, &irq->irq_idx, 1);
  470. if (ret) {
  471. SDE_ERROR_PHYS(phys_enc,
  472. "enable IRQ for intr:%s failed, irq_idx %d\n",
  473. irq->name, irq->irq_idx);
  474. sde_core_irq_unregister_callback(phys_enc->sde_kms,
  475. irq->irq_idx, &irq->cb);
  476. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  477. irq->irq_idx, SDE_EVTLOG_ERROR);
  478. irq->irq_idx = -EINVAL;
  479. return ret;
  480. }
  481. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  482. SDE_DEBUG_PHYS(phys_enc, "registered irq %s idx: %d\n",
  483. irq->name, irq->irq_idx);
  484. return ret;
  485. }
  486. int sde_encoder_helper_unregister_irq(struct sde_encoder_phys *phys_enc,
  487. enum sde_intr_idx intr_idx)
  488. {
  489. struct sde_encoder_irq *irq;
  490. int ret;
  491. if (!phys_enc) {
  492. SDE_ERROR("invalid encoder\n");
  493. return -EINVAL;
  494. }
  495. irq = &phys_enc->irq[intr_idx];
  496. /* silently skip irqs that weren't registered */
  497. if (irq->irq_idx < 0) {
  498. SDE_ERROR(
  499. "extra unregister irq, enc%d intr_idx:0x%x hw_idx:0x%x irq_idx:0x%x\n",
  500. DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  501. irq->irq_idx);
  502. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  503. irq->irq_idx, SDE_EVTLOG_ERROR);
  504. return 0;
  505. }
  506. ret = sde_core_irq_disable(phys_enc->sde_kms, &irq->irq_idx, 1);
  507. if (ret)
  508. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  509. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  510. ret = sde_core_irq_unregister_callback(phys_enc->sde_kms, irq->irq_idx,
  511. &irq->cb);
  512. if (ret)
  513. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx,
  514. irq->irq_idx, ret, SDE_EVTLOG_ERROR);
  515. SDE_EVT32(DRMID(phys_enc->parent), intr_idx, irq->hw_idx, irq->irq_idx);
  516. SDE_DEBUG_PHYS(phys_enc, "unregistered %d\n", irq->irq_idx);
  517. irq->irq_idx = -EINVAL;
  518. return 0;
  519. }
  520. void sde_encoder_get_hw_resources(struct drm_encoder *drm_enc,
  521. struct sde_encoder_hw_resources *hw_res,
  522. struct drm_connector_state *conn_state)
  523. {
  524. struct sde_encoder_virt *sde_enc = NULL;
  525. int ret, i = 0;
  526. if (!hw_res || !drm_enc || !conn_state || !hw_res->comp_info) {
  527. SDE_ERROR("rc %d, drm_enc %d, res %d, state %d, comp-info %d\n",
  528. -EINVAL, !drm_enc, !hw_res, !conn_state,
  529. hw_res ? !hw_res->comp_info : 0);
  530. return;
  531. }
  532. sde_enc = to_sde_encoder_virt(drm_enc);
  533. SDE_DEBUG_ENC(sde_enc, "\n");
  534. hw_res->display_num_of_h_tiles = sde_enc->display_num_of_h_tiles;
  535. hw_res->display_type = sde_enc->disp_info.display_type;
  536. /* Query resources used by phys encs, expected to be without overlap */
  537. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  538. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  539. if (phys && phys->ops.get_hw_resources)
  540. phys->ops.get_hw_resources(phys, hw_res, conn_state);
  541. }
  542. /*
  543. * NOTE: Do not use sde_encoder_get_mode_info here as this function is
  544. * called from atomic_check phase. Use the below API to get mode
  545. * information of the temporary conn_state passed
  546. */
  547. ret = sde_connector_state_get_topology(conn_state, &hw_res->topology);
  548. if (ret)
  549. SDE_ERROR("failed to get topology ret %d\n", ret);
  550. ret = sde_connector_state_get_compression_info(conn_state,
  551. hw_res->comp_info);
  552. if (ret)
  553. SDE_ERROR("failed to get compression info ret %d\n", ret);
  554. }
  555. void sde_encoder_destroy(struct drm_encoder *drm_enc)
  556. {
  557. struct sde_encoder_virt *sde_enc = NULL;
  558. int i = 0;
  559. unsigned int num_encs;
  560. if (!drm_enc) {
  561. SDE_ERROR("invalid encoder\n");
  562. return;
  563. }
  564. sde_enc = to_sde_encoder_virt(drm_enc);
  565. SDE_DEBUG_ENC(sde_enc, "\n");
  566. num_encs = sde_enc->num_phys_encs;
  567. mutex_lock(&sde_enc->enc_lock);
  568. sde_rsc_client_destroy(sde_enc->rsc_client);
  569. for (i = 0; i < num_encs; i++) {
  570. struct sde_encoder_phys *phys;
  571. phys = sde_enc->phys_vid_encs[i];
  572. if (phys && phys->ops.destroy) {
  573. phys->ops.destroy(phys);
  574. --sde_enc->num_phys_encs;
  575. sde_enc->phys_vid_encs[i] = NULL;
  576. }
  577. phys = sde_enc->phys_cmd_encs[i];
  578. if (phys && phys->ops.destroy) {
  579. phys->ops.destroy(phys);
  580. --sde_enc->num_phys_encs;
  581. sde_enc->phys_cmd_encs[i] = NULL;
  582. }
  583. phys = sde_enc->phys_encs[i];
  584. if (phys && phys->ops.destroy) {
  585. phys->ops.destroy(phys);
  586. --sde_enc->num_phys_encs;
  587. sde_enc->phys_encs[i] = NULL;
  588. }
  589. }
  590. if (sde_enc->num_phys_encs)
  591. SDE_ERROR_ENC(sde_enc, "expected 0 num_phys_encs not %d\n",
  592. sde_enc->num_phys_encs);
  593. sde_enc->num_phys_encs = 0;
  594. mutex_unlock(&sde_enc->enc_lock);
  595. drm_encoder_cleanup(drm_enc);
  596. mutex_destroy(&sde_enc->enc_lock);
  597. kfree(sde_enc->input_handler);
  598. sde_enc->input_handler = NULL;
  599. kfree(sde_enc);
  600. }
  601. void sde_encoder_helper_update_intf_cfg(
  602. struct sde_encoder_phys *phys_enc)
  603. {
  604. struct sde_encoder_virt *sde_enc;
  605. struct sde_hw_intf_cfg_v1 *intf_cfg;
  606. enum sde_3d_blend_mode mode_3d;
  607. if (!phys_enc || !phys_enc->hw_pp) {
  608. SDE_ERROR("invalid args, encoder %d\n", !phys_enc);
  609. return;
  610. }
  611. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  612. intf_cfg = &sde_enc->cur_master->intf_cfg_v1;
  613. SDE_DEBUG_ENC(sde_enc,
  614. "intf_cfg updated for %d at idx %d\n",
  615. phys_enc->intf_idx,
  616. intf_cfg->intf_count);
  617. /* setup interface configuration */
  618. if (intf_cfg->intf_count >= MAX_INTF_PER_CTL_V1) {
  619. pr_err("invalid inf_count %d\n", intf_cfg->intf_count);
  620. return;
  621. }
  622. intf_cfg->intf[intf_cfg->intf_count++] = phys_enc->intf_idx;
  623. if (phys_enc == sde_enc->cur_master) {
  624. if (sde_enc->cur_master->intf_mode == INTF_MODE_CMD)
  625. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  626. else
  627. intf_cfg->intf_mode_sel = SDE_CTL_MODE_SEL_VID;
  628. }
  629. /* configure this interface as master for split display */
  630. if (phys_enc->split_role == ENC_ROLE_MASTER)
  631. intf_cfg->intf_master = phys_enc->hw_intf->idx;
  632. /* setup which pp blk will connect to this intf */
  633. if (phys_enc->hw_intf->ops.bind_pingpong_blk)
  634. phys_enc->hw_intf->ops.bind_pingpong_blk(
  635. phys_enc->hw_intf,
  636. true,
  637. phys_enc->hw_pp->idx);
  638. /*setup merge_3d configuration */
  639. mode_3d = sde_encoder_helper_get_3d_blend_mode(phys_enc);
  640. if (mode_3d && phys_enc->hw_pp->merge_3d &&
  641. intf_cfg->merge_3d_count < MAX_MERGE_3D_PER_CTL_V1)
  642. intf_cfg->merge_3d[intf_cfg->merge_3d_count++] =
  643. phys_enc->hw_pp->merge_3d->idx;
  644. if (phys_enc->hw_pp->ops.setup_3d_mode)
  645. phys_enc->hw_pp->ops.setup_3d_mode(phys_enc->hw_pp,
  646. mode_3d);
  647. }
  648. void sde_encoder_helper_split_config(
  649. struct sde_encoder_phys *phys_enc,
  650. enum sde_intf interface)
  651. {
  652. struct sde_encoder_virt *sde_enc;
  653. struct split_pipe_cfg *cfg;
  654. struct sde_hw_mdp *hw_mdptop;
  655. enum sde_rm_topology_name topology;
  656. struct msm_display_info *disp_info;
  657. if (!phys_enc || !phys_enc->hw_mdptop || !phys_enc->parent) {
  658. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  659. return;
  660. }
  661. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  662. hw_mdptop = phys_enc->hw_mdptop;
  663. disp_info = &sde_enc->disp_info;
  664. cfg = &phys_enc->hw_intf->cfg;
  665. memset(cfg, 0, sizeof(*cfg));
  666. if (disp_info->intf_type != DRM_MODE_CONNECTOR_DSI)
  667. return;
  668. if (disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK)
  669. cfg->split_link_en = true;
  670. /**
  671. * disable split modes since encoder will be operating in as the only
  672. * encoder, either for the entire use case in the case of, for example,
  673. * single DSI, or for this frame in the case of left/right only partial
  674. * update.
  675. */
  676. if (phys_enc->split_role == ENC_ROLE_SOLO) {
  677. if (hw_mdptop->ops.setup_split_pipe)
  678. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  679. if (hw_mdptop->ops.setup_pp_split)
  680. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  681. return;
  682. }
  683. cfg->en = true;
  684. cfg->mode = phys_enc->intf_mode;
  685. cfg->intf = interface;
  686. if (cfg->en && phys_enc->ops.needs_single_flush &&
  687. phys_enc->ops.needs_single_flush(phys_enc))
  688. cfg->split_flush_en = true;
  689. topology = sde_connector_get_topology_name(phys_enc->connector);
  690. if (topology == SDE_RM_TOPOLOGY_PPSPLIT)
  691. cfg->pp_split_slave = cfg->intf;
  692. else
  693. cfg->pp_split_slave = INTF_MAX;
  694. if (phys_enc->split_role == ENC_ROLE_MASTER) {
  695. SDE_DEBUG_ENC(sde_enc, "enable %d\n", cfg->en);
  696. if (hw_mdptop->ops.setup_split_pipe)
  697. hw_mdptop->ops.setup_split_pipe(hw_mdptop, cfg);
  698. } else if (sde_enc->hw_pp[0]) {
  699. /*
  700. * slave encoder
  701. * - determine split index from master index,
  702. * assume master is first pp
  703. */
  704. cfg->pp_split_index = sde_enc->hw_pp[0]->idx - PINGPONG_0;
  705. SDE_DEBUG_ENC(sde_enc, "master using pp%d\n",
  706. cfg->pp_split_index);
  707. if (hw_mdptop->ops.setup_pp_split)
  708. hw_mdptop->ops.setup_pp_split(hw_mdptop, cfg);
  709. }
  710. }
  711. bool sde_encoder_in_clone_mode(struct drm_encoder *drm_enc)
  712. {
  713. struct sde_encoder_virt *sde_enc;
  714. int i = 0;
  715. if (!drm_enc)
  716. return false;
  717. sde_enc = to_sde_encoder_virt(drm_enc);
  718. if (!sde_enc)
  719. return false;
  720. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  721. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  722. if (phys && phys->in_clone_mode)
  723. return true;
  724. }
  725. return false;
  726. }
  727. bool sde_encoder_is_cwb_disabling(struct drm_encoder *drm_enc,
  728. struct drm_crtc *crtc)
  729. {
  730. struct sde_encoder_virt *sde_enc;
  731. int i;
  732. if (!drm_enc)
  733. return false;
  734. sde_enc = to_sde_encoder_virt(drm_enc);
  735. if (sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL)
  736. return false;
  737. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  738. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  739. if (sde_encoder_phys_is_cwb_disabling(phys, crtc))
  740. return true;
  741. }
  742. return false;
  743. }
  744. void sde_encoder_set_clone_mode(struct drm_encoder *drm_enc,
  745. struct drm_crtc_state *crtc_state)
  746. {
  747. struct sde_encoder_virt *sde_enc;
  748. struct sde_crtc_state *sde_crtc_state;
  749. int i = 0;
  750. if (!drm_enc || !crtc_state) {
  751. SDE_DEBUG("invalid params\n");
  752. return;
  753. }
  754. sde_enc = to_sde_encoder_virt(drm_enc);
  755. sde_crtc_state = to_sde_crtc_state(crtc_state);
  756. if ((sde_enc->disp_info.intf_type != DRM_MODE_CONNECTOR_VIRTUAL) ||
  757. (!(sde_crtc_state->cwb_enc_mask & drm_encoder_mask(drm_enc))))
  758. return;
  759. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  760. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  761. if (phys) {
  762. phys->in_clone_mode = true;
  763. SDE_DEBUG("enc:%d phys state:%d\n", DRMID(drm_enc), phys->enable_state);
  764. }
  765. }
  766. sde_crtc_state->cwb_enc_mask = 0;
  767. }
  768. static int _sde_encoder_atomic_check_phys_enc(struct sde_encoder_virt *sde_enc,
  769. struct drm_crtc_state *crtc_state,
  770. struct drm_connector_state *conn_state)
  771. {
  772. const struct drm_display_mode *mode;
  773. struct drm_display_mode *adj_mode;
  774. int i = 0;
  775. int ret = 0;
  776. mode = &crtc_state->mode;
  777. adj_mode = &crtc_state->adjusted_mode;
  778. /* perform atomic check on the first physical encoder (master) */
  779. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  780. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  781. if (phys && phys->ops.atomic_check)
  782. ret = phys->ops.atomic_check(phys, crtc_state,
  783. conn_state);
  784. else if (phys && phys->ops.mode_fixup)
  785. if (!phys->ops.mode_fixup(phys, mode, adj_mode))
  786. ret = -EINVAL;
  787. if (ret) {
  788. SDE_ERROR_ENC(sde_enc,
  789. "mode unsupported, phys idx %d\n", i);
  790. break;
  791. }
  792. }
  793. return ret;
  794. }
  795. static int _sde_encoder_atomic_check_pu_roi(struct sde_encoder_virt *sde_enc,
  796. struct drm_crtc_state *crtc_state, struct drm_connector_state *conn_state,
  797. struct sde_connector_state *sde_conn_state, struct sde_crtc_state *sde_crtc_state)
  798. {
  799. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  800. int ret = 0;
  801. if (crtc_state->mode_changed || crtc_state->active_changed) {
  802. struct sde_rect mode_roi, roi;
  803. u32 width, height;
  804. sde_crtc_get_resolution(crtc_state->crtc, crtc_state, mode, &width, &height);
  805. mode_roi.x = 0;
  806. mode_roi.y = 0;
  807. mode_roi.w = width;
  808. mode_roi.h = height;
  809. if (sde_conn_state->rois.num_rects) {
  810. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &roi);
  811. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  812. SDE_ERROR_ENC(sde_enc,
  813. "roi (%d,%d,%d,%d) on connector invalid during modeset\n",
  814. roi.x, roi.y, roi.w, roi.h);
  815. ret = -EINVAL;
  816. }
  817. }
  818. if (sde_crtc_state->user_roi_list.num_rects) {
  819. sde_kms_rect_merge_rectangles(&sde_crtc_state->user_roi_list, &roi);
  820. if (!sde_kms_rect_is_equal(&mode_roi, &roi)) {
  821. SDE_ERROR_ENC(sde_enc,
  822. "roi (%d,%d,%d,%d) on crtc invalid during modeset\n",
  823. roi.x, roi.y, roi.w, roi.h);
  824. ret = -EINVAL;
  825. }
  826. }
  827. }
  828. return ret;
  829. }
  830. static int _sde_encoder_atomic_check_reserve(struct drm_encoder *drm_enc,
  831. struct drm_crtc_state *crtc_state,
  832. struct drm_connector_state *conn_state,
  833. struct sde_encoder_virt *sde_enc, struct sde_kms *sde_kms,
  834. struct sde_connector *sde_conn,
  835. struct sde_connector_state *sde_conn_state)
  836. {
  837. int ret = 0;
  838. struct drm_display_mode *adj_mode = &crtc_state->adjusted_mode;
  839. struct msm_sub_mode sub_mode;
  840. if (sde_conn && msm_atomic_needs_modeset(crtc_state, conn_state)) {
  841. struct msm_display_topology *topology = NULL;
  842. sub_mode.dsc_mode = sde_connector_get_property(conn_state,
  843. CONNECTOR_PROP_DSC_MODE);
  844. ret = sde_connector_get_mode_info(&sde_conn->base,
  845. adj_mode, &sub_mode, &sde_conn_state->mode_info);
  846. if (ret) {
  847. SDE_ERROR_ENC(sde_enc,
  848. "failed to get mode info, rc = %d\n", ret);
  849. return ret;
  850. }
  851. if (sde_conn_state->mode_info.comp_info.comp_type &&
  852. sde_conn_state->mode_info.comp_info.comp_ratio >=
  853. MSM_DISPLAY_COMPRESSION_RATIO_MAX) {
  854. SDE_ERROR_ENC(sde_enc,
  855. "invalid compression ratio: %d\n",
  856. sde_conn_state->mode_info.comp_info.comp_ratio);
  857. ret = -EINVAL;
  858. return ret;
  859. }
  860. /* Reserve dynamic resources, indicating atomic_check phase */
  861. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, crtc_state,
  862. conn_state, true);
  863. if (ret) {
  864. if (ret != -EAGAIN)
  865. SDE_ERROR_ENC(sde_enc,
  866. "RM failed to reserve resources, rc = %d\n", ret);
  867. return ret;
  868. }
  869. /**
  870. * Update connector state with the topology selected for the
  871. * resource set validated. Reset the topology if we are
  872. * de-activating crtc.
  873. */
  874. if (crtc_state->active) {
  875. topology = &sde_conn_state->mode_info.topology;
  876. ret = sde_rm_update_topology(&sde_kms->rm,
  877. conn_state, topology);
  878. if (ret) {
  879. SDE_ERROR_ENC(sde_enc,
  880. "RM failed to update topology, rc: %d\n", ret);
  881. return ret;
  882. }
  883. }
  884. ret = sde_connector_set_blob_data(conn_state->connector,
  885. conn_state,
  886. CONNECTOR_PROP_SDE_INFO);
  887. if (ret) {
  888. SDE_ERROR_ENC(sde_enc,
  889. "connector failed to update info, rc: %d\n",
  890. ret);
  891. return ret;
  892. }
  893. }
  894. return ret;
  895. }
  896. bool sde_encoder_is_line_insertion_supported(struct drm_encoder *drm_enc)
  897. {
  898. struct sde_connector *sde_conn = NULL;
  899. struct sde_kms *sde_kms = NULL;
  900. struct drm_connector *conn = NULL;
  901. if (!drm_enc) {
  902. SDE_ERROR("invalid drm encoder\n");
  903. return false;
  904. }
  905. sde_kms = sde_encoder_get_kms(drm_enc);
  906. if (!sde_kms)
  907. return false;
  908. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  909. if (!conn || !conn->state)
  910. return false;
  911. sde_conn = to_sde_connector(conn);
  912. if (!sde_conn)
  913. return false;
  914. return sde_connector_is_line_insertion_supported(sde_conn);
  915. }
  916. static void _sde_encoder_get_qsync_fps_callback(struct drm_encoder *drm_enc,
  917. u32 *qsync_fps, struct drm_connector_state *conn_state)
  918. {
  919. struct sde_encoder_virt *sde_enc;
  920. int rc = 0;
  921. struct sde_connector *sde_conn;
  922. if (!qsync_fps)
  923. return;
  924. *qsync_fps = 0;
  925. if (!drm_enc) {
  926. SDE_ERROR("invalid drm encoder\n");
  927. return;
  928. }
  929. sde_enc = to_sde_encoder_virt(drm_enc);
  930. if (!sde_enc->cur_master) {
  931. SDE_ERROR("invalid qsync settings %d\n", !sde_enc->cur_master);
  932. return;
  933. }
  934. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  935. if (sde_conn->ops.get_qsync_min_fps)
  936. rc = sde_conn->ops.get_qsync_min_fps(conn_state);
  937. if (rc < 0) {
  938. SDE_ERROR("invalid qsync min fps %d\n", rc);
  939. return;
  940. }
  941. *qsync_fps = rc;
  942. }
  943. static int _sde_encoder_avr_step_check(struct sde_connector *sde_conn,
  944. struct sde_connector_state *sde_conn_state, u32 step)
  945. {
  946. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(sde_conn_state->base.best_encoder);
  947. u32 nom_fps = drm_mode_vrefresh(sde_conn_state->msm_mode.base);
  948. u32 min_fps, req_fps = 0;
  949. u32 vtotal = sde_conn_state->msm_mode.base->vtotal;
  950. bool has_panel_req = sde_enc->disp_info.has_avr_step_req;
  951. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  952. CONNECTOR_PROP_QSYNC_MODE);
  953. if (has_panel_req) {
  954. if (!sde_conn->ops.get_avr_step_req) {
  955. SDE_ERROR("unable to retrieve required step rate\n");
  956. return -EINVAL;
  957. }
  958. req_fps = sde_conn->ops.get_avr_step_req(sde_conn->display, nom_fps);
  959. /* when qsync is enabled, the step fps *must* be set to the panel requirement */
  960. if (qsync_mode && req_fps != step) {
  961. SDE_ERROR("invalid avr_step %u, panel requires %u at nominal %u fps\n",
  962. step, req_fps, nom_fps);
  963. return -EINVAL;
  964. }
  965. }
  966. if (!step)
  967. return 0;
  968. _sde_encoder_get_qsync_fps_callback(sde_conn_state->base.best_encoder, &min_fps,
  969. &sde_conn_state->base);
  970. if (!min_fps || !nom_fps || step % nom_fps || step % min_fps || step < nom_fps ||
  971. (vtotal * nom_fps) % step) {
  972. SDE_ERROR("invalid avr_step rate! nom:%u min:%u step:%u vtotal:%u\n", nom_fps,
  973. min_fps, step, vtotal);
  974. return -EINVAL;
  975. }
  976. return 0;
  977. }
  978. static int _sde_encoder_atomic_check_qsync(struct sde_connector *sde_conn,
  979. struct sde_connector_state *sde_conn_state)
  980. {
  981. int rc = 0;
  982. u32 avr_step;
  983. bool qsync_dirty, has_modeset;
  984. struct drm_connector_state *conn_state = &sde_conn_state->base;
  985. u32 qsync_mode = sde_connector_get_property(&sde_conn_state->base,
  986. CONNECTOR_PROP_QSYNC_MODE);
  987. has_modeset = sde_crtc_atomic_check_has_modeset(conn_state->state, conn_state->crtc);
  988. qsync_dirty = msm_property_is_dirty(&sde_conn->property_info,
  989. &sde_conn_state->property_state, CONNECTOR_PROP_QSYNC_MODE);
  990. if (has_modeset && qsync_dirty && (msm_is_mode_seamless_poms(&sde_conn_state->msm_mode) ||
  991. msm_is_mode_seamless_dyn_clk(&sde_conn_state->msm_mode))) {
  992. SDE_ERROR("invalid qsync update during modeset priv flag:%x\n",
  993. sde_conn_state->msm_mode.private_flags);
  994. return -EINVAL;
  995. }
  996. avr_step = sde_connector_get_property(conn_state, CONNECTOR_PROP_AVR_STEP);
  997. if (qsync_dirty || (avr_step != sde_conn->avr_step) || (qsync_mode && has_modeset))
  998. rc = _sde_encoder_avr_step_check(sde_conn, sde_conn_state, avr_step);
  999. return rc;
  1000. }
  1001. static int sde_encoder_virt_atomic_check(
  1002. struct drm_encoder *drm_enc, struct drm_crtc_state *crtc_state,
  1003. struct drm_connector_state *conn_state)
  1004. {
  1005. struct sde_encoder_virt *sde_enc;
  1006. struct sde_kms *sde_kms;
  1007. const struct drm_display_mode *mode;
  1008. struct drm_display_mode *adj_mode;
  1009. struct sde_connector *sde_conn = NULL;
  1010. struct sde_connector_state *sde_conn_state = NULL;
  1011. struct sde_crtc_state *sde_crtc_state = NULL;
  1012. enum sde_rm_topology_name old_top;
  1013. enum sde_rm_topology_name top_name;
  1014. struct msm_display_info *disp_info;
  1015. int ret = 0;
  1016. if (!drm_enc || !crtc_state || !conn_state) {
  1017. SDE_ERROR("invalid arg(s), drm_enc %d, crtc/conn state %d/%d\n",
  1018. !drm_enc, !crtc_state, !conn_state);
  1019. return -EINVAL;
  1020. }
  1021. sde_enc = to_sde_encoder_virt(drm_enc);
  1022. disp_info = &sde_enc->disp_info;
  1023. SDE_DEBUG_ENC(sde_enc, "\n");
  1024. sde_kms = sde_encoder_get_kms(drm_enc);
  1025. if (!sde_kms)
  1026. return -EINVAL;
  1027. mode = &crtc_state->mode;
  1028. adj_mode = &crtc_state->adjusted_mode;
  1029. sde_conn = to_sde_connector(conn_state->connector);
  1030. sde_conn_state = to_sde_connector_state(conn_state);
  1031. sde_crtc_state = to_sde_crtc_state(crtc_state);
  1032. ret = sde_connector_set_msm_mode(conn_state, adj_mode);
  1033. if (ret)
  1034. return ret;
  1035. SDE_EVT32(DRMID(drm_enc), crtc_state->mode_changed,
  1036. crtc_state->active_changed, crtc_state->connectors_changed);
  1037. ret = _sde_encoder_atomic_check_phys_enc(sde_enc, crtc_state,
  1038. conn_state);
  1039. if (ret)
  1040. return ret;
  1041. ret = _sde_encoder_atomic_check_pu_roi(sde_enc, crtc_state,
  1042. conn_state, sde_conn_state, sde_crtc_state);
  1043. if (ret)
  1044. return ret;
  1045. /**
  1046. * record topology in previous atomic state to be able to handle
  1047. * topology transitions correctly.
  1048. */
  1049. old_top = sde_connector_get_property(conn_state,
  1050. CONNECTOR_PROP_TOPOLOGY_NAME);
  1051. ret = sde_connector_set_old_topology_name(conn_state, old_top);
  1052. if (ret)
  1053. return ret;
  1054. ret = _sde_encoder_atomic_check_reserve(drm_enc, crtc_state,
  1055. conn_state, sde_enc, sde_kms, sde_conn, sde_conn_state);
  1056. if (ret)
  1057. return ret;
  1058. top_name = sde_connector_get_property(conn_state,
  1059. CONNECTOR_PROP_TOPOLOGY_NAME);
  1060. if ((disp_info->capabilities & MSM_DISPLAY_SPLIT_LINK) && crtc_state->active) {
  1061. if ((top_name != SDE_RM_TOPOLOGY_DUALPIPE_3DMERGE) &&
  1062. (top_name != SDE_RM_TOPOLOGY_DUALPIPE_DSCMERGE)) {
  1063. SDE_ERROR_ENC(sde_enc, "Splitlink check failed, top_name:%d",
  1064. top_name);
  1065. return -EINVAL;
  1066. }
  1067. }
  1068. ret = sde_connector_roi_v1_check_roi(conn_state);
  1069. if (ret) {
  1070. SDE_ERROR_ENC(sde_enc, "connector roi check failed, rc: %d",
  1071. ret);
  1072. return ret;
  1073. }
  1074. drm_mode_set_crtcinfo(adj_mode, 0);
  1075. ret = _sde_encoder_atomic_check_qsync(sde_conn, sde_conn_state);
  1076. SDE_EVT32(DRMID(drm_enc), adj_mode->flags,
  1077. sde_conn_state->msm_mode.private_flags,
  1078. old_top, drm_mode_vrefresh(adj_mode), adj_mode->hdisplay,
  1079. adj_mode->vdisplay, adj_mode->htotal, adj_mode->vtotal, ret);
  1080. return ret;
  1081. }
  1082. static void _sde_encoder_get_connector_roi(
  1083. struct sde_encoder_virt *sde_enc,
  1084. struct sde_rect *merged_conn_roi)
  1085. {
  1086. struct drm_connector *drm_conn;
  1087. struct sde_connector_state *c_state;
  1088. if (!sde_enc || !merged_conn_roi)
  1089. return;
  1090. drm_conn = sde_enc->phys_encs[0]->connector;
  1091. if (!drm_conn || !drm_conn->state)
  1092. return;
  1093. c_state = to_sde_connector_state(drm_conn->state);
  1094. sde_kms_rect_merge_rectangles(&c_state->rois, merged_conn_roi);
  1095. }
  1096. static int _sde_encoder_update_roi(struct drm_encoder *drm_enc)
  1097. {
  1098. struct sde_encoder_virt *sde_enc;
  1099. struct drm_connector *drm_conn;
  1100. struct drm_display_mode *adj_mode;
  1101. struct sde_rect roi;
  1102. if (!drm_enc) {
  1103. SDE_ERROR("invalid encoder parameter\n");
  1104. return -EINVAL;
  1105. }
  1106. sde_enc = to_sde_encoder_virt(drm_enc);
  1107. if (!sde_enc->crtc || !sde_enc->crtc->state) {
  1108. SDE_ERROR("invalid crtc parameter\n");
  1109. return -EINVAL;
  1110. }
  1111. if (!sde_enc->cur_master) {
  1112. SDE_ERROR("invalid cur_master parameter\n");
  1113. return -EINVAL;
  1114. }
  1115. adj_mode = &sde_enc->cur_master->cached_mode;
  1116. drm_conn = sde_enc->cur_master->connector;
  1117. _sde_encoder_get_connector_roi(sde_enc, &roi);
  1118. if (sde_kms_rect_is_null(&roi)) {
  1119. roi.w = adj_mode->hdisplay;
  1120. roi.h = adj_mode->vdisplay;
  1121. }
  1122. memcpy(&sde_enc->prv_conn_roi, &sde_enc->cur_conn_roi,
  1123. sizeof(sde_enc->prv_conn_roi));
  1124. memcpy(&sde_enc->cur_conn_roi, &roi, sizeof(sde_enc->cur_conn_roi));
  1125. return 0;
  1126. }
  1127. void sde_encoder_helper_vsync_config(struct sde_encoder_phys *phys_enc, u32 vsync_source)
  1128. {
  1129. struct sde_vsync_source_cfg vsync_cfg = { 0 };
  1130. struct sde_kms *sde_kms;
  1131. struct sde_hw_mdp *hw_mdptop;
  1132. struct sde_encoder_virt *sde_enc;
  1133. int i;
  1134. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  1135. if (!sde_enc) {
  1136. SDE_ERROR("invalid param sde_enc:%d\n", sde_enc != NULL);
  1137. return;
  1138. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1139. SDE_ERROR("invalid num phys enc %d/%d\n",
  1140. sde_enc->num_phys_encs,
  1141. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1142. return;
  1143. }
  1144. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  1145. if (!sde_kms) {
  1146. SDE_ERROR("invalid sde_kms\n");
  1147. return;
  1148. }
  1149. hw_mdptop = sde_kms->hw_mdp;
  1150. if (!hw_mdptop) {
  1151. SDE_ERROR("invalid mdptop\n");
  1152. return;
  1153. }
  1154. if (hw_mdptop->ops.setup_vsync_source) {
  1155. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1156. vsync_cfg.ppnumber[i] = sde_enc->hw_pp[i]->idx;
  1157. vsync_cfg.pp_count = sde_enc->num_phys_encs;
  1158. vsync_cfg.frame_rate = sde_enc->mode_info.frame_rate;
  1159. vsync_cfg.vsync_source = vsync_source;
  1160. hw_mdptop->ops.setup_vsync_source(hw_mdptop, &vsync_cfg);
  1161. }
  1162. }
  1163. static void _sde_encoder_update_vsync_source(struct sde_encoder_virt *sde_enc,
  1164. struct msm_display_info *disp_info)
  1165. {
  1166. struct sde_encoder_phys *phys;
  1167. struct sde_connector *sde_conn;
  1168. int i;
  1169. u32 vsync_source;
  1170. if (!sde_enc || !disp_info) {
  1171. SDE_ERROR("invalid param sde_enc:%d or disp_info:%d\n",
  1172. sde_enc != NULL, disp_info != NULL);
  1173. return;
  1174. } else if (sde_enc->num_phys_encs > ARRAY_SIZE(sde_enc->hw_pp)) {
  1175. SDE_ERROR("invalid num phys enc %d/%d\n",
  1176. sde_enc->num_phys_encs,
  1177. (int) ARRAY_SIZE(sde_enc->hw_pp));
  1178. return;
  1179. }
  1180. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1181. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_CMD_MODE)) {
  1182. if (disp_info->is_te_using_watchdog_timer || sde_conn->panel_dead)
  1183. vsync_source = SDE_VSYNC_SOURCE_WD_TIMER_4 + sde_enc->te_source;
  1184. else
  1185. vsync_source = sde_enc->te_source;
  1186. SDE_EVT32(DRMID(&sde_enc->base), vsync_source,
  1187. disp_info->is_te_using_watchdog_timer);
  1188. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1189. phys = sde_enc->phys_encs[i];
  1190. if (phys && phys->ops.setup_vsync_source)
  1191. phys->ops.setup_vsync_source(phys, vsync_source, disp_info);
  1192. }
  1193. }
  1194. }
  1195. int sde_encoder_helper_switch_vsync(struct drm_encoder *drm_enc,
  1196. bool watchdog_te)
  1197. {
  1198. struct sde_encoder_virt *sde_enc;
  1199. struct msm_display_info disp_info;
  1200. if (!drm_enc) {
  1201. pr_err("invalid drm encoder\n");
  1202. return -EINVAL;
  1203. }
  1204. sde_enc = to_sde_encoder_virt(drm_enc);
  1205. sde_encoder_control_te(drm_enc, false);
  1206. memcpy(&disp_info, &sde_enc->disp_info, sizeof(disp_info));
  1207. disp_info.is_te_using_watchdog_timer = watchdog_te;
  1208. _sde_encoder_update_vsync_source(sde_enc, &disp_info);
  1209. sde_encoder_control_te(drm_enc, true);
  1210. return 0;
  1211. }
  1212. static int _sde_encoder_rsc_client_update_vsync_wait(
  1213. struct drm_encoder *drm_enc, struct sde_encoder_virt *sde_enc,
  1214. int wait_vblank_crtc_id)
  1215. {
  1216. int wait_refcount = 0, ret = 0;
  1217. int pipe = -1;
  1218. int wait_count = 0;
  1219. struct drm_crtc *primary_crtc;
  1220. struct drm_crtc *crtc;
  1221. crtc = sde_enc->crtc;
  1222. if (wait_vblank_crtc_id)
  1223. wait_refcount =
  1224. sde_rsc_client_get_vsync_refcount(sde_enc->rsc_client);
  1225. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1226. SDE_EVTLOG_FUNC_ENTRY);
  1227. if (crtc->base.id != wait_vblank_crtc_id) {
  1228. primary_crtc = drm_crtc_find(drm_enc->dev,
  1229. NULL, wait_vblank_crtc_id);
  1230. if (!primary_crtc) {
  1231. SDE_ERROR_ENC(sde_enc,
  1232. "failed to find primary crtc id %d\n",
  1233. wait_vblank_crtc_id);
  1234. return -EINVAL;
  1235. }
  1236. pipe = drm_crtc_index(primary_crtc);
  1237. }
  1238. /**
  1239. * note: VBLANK is expected to be enabled at this point in
  1240. * resource control state machine if on primary CRTC
  1241. */
  1242. for (wait_count = 0; wait_count < MAX_RSC_WAIT; wait_count++) {
  1243. if (sde_rsc_client_is_state_update_complete(
  1244. sde_enc->rsc_client))
  1245. break;
  1246. if (crtc->base.id == wait_vblank_crtc_id)
  1247. ret = sde_encoder_wait_for_event(drm_enc,
  1248. MSM_ENC_VBLANK);
  1249. else
  1250. drm_wait_one_vblank(drm_enc->dev, pipe);
  1251. if (ret) {
  1252. SDE_ERROR_ENC(sde_enc,
  1253. "wait for vblank failed ret:%d\n", ret);
  1254. /**
  1255. * rsc hardware may hang without vsync. avoid rsc hang
  1256. * by generating the vsync from watchdog timer.
  1257. */
  1258. if (crtc->base.id == wait_vblank_crtc_id)
  1259. sde_encoder_helper_switch_vsync(drm_enc, true);
  1260. }
  1261. }
  1262. if (wait_count >= MAX_RSC_WAIT)
  1263. SDE_EVT32(DRMID(drm_enc), wait_vblank_crtc_id, wait_count,
  1264. SDE_EVTLOG_ERROR);
  1265. if (wait_refcount)
  1266. sde_rsc_client_reset_vsync_refcount(sde_enc->rsc_client);
  1267. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id, wait_refcount,
  1268. SDE_EVTLOG_FUNC_EXIT);
  1269. return ret;
  1270. }
  1271. static int _sde_encoder_rsc_state_trigger(struct drm_encoder *drm_enc, enum sde_rsc_state rsc_state)
  1272. {
  1273. struct sde_encoder_virt *sde_enc;
  1274. struct msm_display_info *disp_info;
  1275. struct sde_rsc_cmd_config *rsc_config;
  1276. struct drm_crtc *crtc;
  1277. int wait_vblank_crtc_id = SDE_RSC_INVALID_CRTC_ID;
  1278. int ret;
  1279. /**
  1280. * Already checked drm_enc, sde_enc is valid in function
  1281. * _sde_encoder_update_rsc_client() which pass the parameters
  1282. * to this function.
  1283. */
  1284. sde_enc = to_sde_encoder_virt(drm_enc);
  1285. crtc = sde_enc->crtc;
  1286. disp_info = &sde_enc->disp_info;
  1287. rsc_config = &sde_enc->rsc_config;
  1288. if (rsc_state != SDE_RSC_IDLE_STATE && !sde_enc->rsc_state_init
  1289. && (disp_info->display_type == SDE_CONNECTOR_PRIMARY)) {
  1290. /* update it only once */
  1291. sde_enc->rsc_state_init = true;
  1292. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1293. rsc_state, rsc_config, crtc->base.id,
  1294. &wait_vblank_crtc_id);
  1295. } else {
  1296. ret = sde_rsc_client_state_update(sde_enc->rsc_client,
  1297. rsc_state, NULL, crtc->base.id,
  1298. &wait_vblank_crtc_id);
  1299. }
  1300. /**
  1301. * if RSC performed a state change that requires a VBLANK wait, it will
  1302. * set wait_vblank_crtc_id to the CRTC whose VBLANK we must wait on.
  1303. *
  1304. * if we are the primary display, we will need to enable and wait
  1305. * locally since we hold the commit thread
  1306. *
  1307. * if we are an external display, we must send a signal to the primary
  1308. * to enable its VBLANK and wait one, since the RSC hardware is driven
  1309. * by the primary panel's VBLANK signals
  1310. */
  1311. SDE_EVT32_VERBOSE(DRMID(drm_enc), wait_vblank_crtc_id);
  1312. if (ret) {
  1313. SDE_ERROR_ENC(sde_enc, "sde rsc client update failed ret:%d\n", ret);
  1314. } else if (wait_vblank_crtc_id != SDE_RSC_INVALID_CRTC_ID) {
  1315. ret = _sde_encoder_rsc_client_update_vsync_wait(drm_enc,
  1316. sde_enc, wait_vblank_crtc_id);
  1317. }
  1318. return ret;
  1319. }
  1320. static int _sde_encoder_update_rsc_client(
  1321. struct drm_encoder *drm_enc, bool enable)
  1322. {
  1323. struct sde_encoder_virt *sde_enc;
  1324. struct drm_crtc *crtc;
  1325. enum sde_rsc_state rsc_state = SDE_RSC_IDLE_STATE;
  1326. struct sde_rsc_cmd_config *rsc_config;
  1327. int ret;
  1328. struct msm_display_info *disp_info;
  1329. struct msm_mode_info *mode_info;
  1330. u32 qsync_mode = 0, v_front_porch;
  1331. struct drm_display_mode *mode;
  1332. bool is_vid_mode;
  1333. struct drm_encoder *enc;
  1334. if (!drm_enc || !drm_enc->dev) {
  1335. SDE_ERROR("invalid encoder arguments\n");
  1336. return -EINVAL;
  1337. }
  1338. sde_enc = to_sde_encoder_virt(drm_enc);
  1339. mode_info = &sde_enc->mode_info;
  1340. crtc = sde_enc->crtc;
  1341. if (!sde_enc->crtc) {
  1342. SDE_ERROR("invalid crtc parameter\n");
  1343. return -EINVAL;
  1344. }
  1345. disp_info = &sde_enc->disp_info;
  1346. rsc_config = &sde_enc->rsc_config;
  1347. if (!sde_enc->rsc_client) {
  1348. SDE_DEBUG_ENC(sde_enc, "rsc client not created\n");
  1349. return 0;
  1350. }
  1351. /**
  1352. * only primary command mode panel without Qsync can request CMD state.
  1353. * all other panels/displays can request for VID state including
  1354. * secondary command mode panel.
  1355. * Clone mode encoder can request CLK STATE only.
  1356. */
  1357. if (sde_enc->cur_master) {
  1358. qsync_mode = sde_connector_get_qsync_mode(
  1359. sde_enc->cur_master->connector);
  1360. sde_enc->autorefresh_solver_disable =
  1361. _sde_encoder_is_autorefresh_enabled(sde_enc) ? true : false;
  1362. }
  1363. /* left primary encoder keep vote */
  1364. if (sde_encoder_in_clone_mode(drm_enc)) {
  1365. SDE_EVT32(rsc_state, SDE_EVTLOG_FUNC_CASE1);
  1366. return 0;
  1367. }
  1368. if ((disp_info->display_type != SDE_CONNECTOR_PRIMARY) ||
  1369. (disp_info->display_type && qsync_mode) ||
  1370. sde_enc->autorefresh_solver_disable || mode_info->disable_rsc_solver)
  1371. rsc_state = enable ? SDE_RSC_CLK_STATE : SDE_RSC_IDLE_STATE;
  1372. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  1373. rsc_state = enable ? SDE_RSC_CMD_STATE : SDE_RSC_IDLE_STATE;
  1374. else if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE))
  1375. rsc_state = enable ? SDE_RSC_VID_STATE : SDE_RSC_IDLE_STATE;
  1376. drm_for_each_encoder(enc, drm_enc->dev) {
  1377. if (enc->base.id != drm_enc->base.id &&
  1378. sde_encoder_in_cont_splash(enc))
  1379. rsc_state = SDE_RSC_CLK_STATE;
  1380. }
  1381. is_vid_mode = sde_encoder_check_curr_mode(&sde_enc->base,
  1382. MSM_DISPLAY_VIDEO_MODE);
  1383. mode = &sde_enc->crtc->state->mode;
  1384. v_front_porch = mode->vsync_start - mode->vdisplay;
  1385. /* compare specific items and reconfigure the rsc */
  1386. if ((rsc_config->fps != mode_info->frame_rate) ||
  1387. (rsc_config->vtotal != mode_info->vtotal) ||
  1388. (rsc_config->prefill_lines != mode_info->prefill_lines) ||
  1389. (rsc_config->jitter_numer != mode_info->jitter_numer) ||
  1390. (rsc_config->jitter_denom != mode_info->jitter_denom)) {
  1391. rsc_config->fps = mode_info->frame_rate;
  1392. rsc_config->vtotal = mode_info->vtotal;
  1393. rsc_config->prefill_lines = mode_info->prefill_lines;
  1394. rsc_config->jitter_numer = mode_info->jitter_numer;
  1395. rsc_config->jitter_denom = mode_info->jitter_denom;
  1396. sde_enc->rsc_state_init = false;
  1397. }
  1398. SDE_EVT32(DRMID(drm_enc), rsc_state, qsync_mode,
  1399. rsc_config->fps, sde_enc->rsc_state_init);
  1400. ret = _sde_encoder_rsc_state_trigger(drm_enc, rsc_state);
  1401. return ret;
  1402. }
  1403. void sde_encoder_irq_control(struct drm_encoder *drm_enc, bool enable)
  1404. {
  1405. struct sde_encoder_virt *sde_enc;
  1406. int i;
  1407. if (!drm_enc) {
  1408. SDE_ERROR("invalid encoder\n");
  1409. return;
  1410. }
  1411. sde_enc = to_sde_encoder_virt(drm_enc);
  1412. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1413. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1414. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1415. if (phys && phys->ops.irq_control)
  1416. phys->ops.irq_control(phys, enable);
  1417. }
  1418. sde_kms_cpu_vote_for_irq(sde_encoder_get_kms(drm_enc), enable);
  1419. }
  1420. /* keep track of the userspace vblank during modeset */
  1421. static void _sde_encoder_modeset_helper_locked(struct drm_encoder *drm_enc,
  1422. u32 sw_event)
  1423. {
  1424. struct sde_encoder_virt *sde_enc;
  1425. bool enable;
  1426. int i;
  1427. if (!drm_enc) {
  1428. SDE_ERROR("invalid encoder\n");
  1429. return;
  1430. }
  1431. sde_enc = to_sde_encoder_virt(drm_enc);
  1432. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, vblank_enabled:%d\n",
  1433. sw_event, sde_enc->vblank_enabled);
  1434. /* nothing to do if vblank not enabled by userspace */
  1435. if (!sde_enc->vblank_enabled)
  1436. return;
  1437. /* disable vblank on pre_modeset */
  1438. if (sw_event == SDE_ENC_RC_EVENT_PRE_MODESET)
  1439. enable = false;
  1440. /* enable vblank on post_modeset */
  1441. else if (sw_event == SDE_ENC_RC_EVENT_POST_MODESET)
  1442. enable = true;
  1443. else
  1444. return;
  1445. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1446. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1447. if (phys && phys->ops.control_vblank_irq)
  1448. phys->ops.control_vblank_irq(phys, enable);
  1449. }
  1450. }
  1451. struct sde_rsc_client *sde_encoder_get_rsc_client(struct drm_encoder *drm_enc)
  1452. {
  1453. struct sde_encoder_virt *sde_enc;
  1454. if (!drm_enc)
  1455. return NULL;
  1456. sde_enc = to_sde_encoder_virt(drm_enc);
  1457. return sde_enc->rsc_client;
  1458. }
  1459. static int _sde_encoder_resource_control_helper(struct drm_encoder *drm_enc,
  1460. bool enable)
  1461. {
  1462. struct sde_kms *sde_kms;
  1463. struct sde_encoder_virt *sde_enc;
  1464. int rc;
  1465. sde_enc = to_sde_encoder_virt(drm_enc);
  1466. sde_kms = sde_encoder_get_kms(drm_enc);
  1467. if (!sde_kms)
  1468. return -EINVAL;
  1469. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  1470. SDE_EVT32(DRMID(drm_enc), enable);
  1471. if (!sde_enc->cur_master) {
  1472. SDE_ERROR("encoder master not set\n");
  1473. return -EINVAL;
  1474. }
  1475. if (enable) {
  1476. /* enable SDE core clks */
  1477. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  1478. if (rc < 0) {
  1479. SDE_ERROR("failed to enable power resource %d\n", rc);
  1480. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1481. return rc;
  1482. }
  1483. sde_enc->elevated_ahb_vote = true;
  1484. /* enable DSI clks */
  1485. rc = sde_connector_clk_ctrl(sde_enc->cur_master->connector,
  1486. true);
  1487. if (rc) {
  1488. SDE_ERROR("failed to enable clk control %d\n", rc);
  1489. pm_runtime_put_sync(drm_enc->dev->dev);
  1490. return rc;
  1491. }
  1492. /* enable all the irq */
  1493. sde_encoder_irq_control(drm_enc, true);
  1494. _sde_encoder_pm_qos_add_request(drm_enc);
  1495. } else {
  1496. _sde_encoder_pm_qos_remove_request(drm_enc);
  1497. /* disable all the irq */
  1498. sde_encoder_irq_control(drm_enc, false);
  1499. /* disable DSI clks */
  1500. sde_connector_clk_ctrl(sde_enc->cur_master->connector, false);
  1501. /* disable SDE core clks */
  1502. pm_runtime_put_sync(drm_enc->dev->dev);
  1503. }
  1504. return 0;
  1505. }
  1506. static void sde_encoder_misr_configure(struct drm_encoder *drm_enc,
  1507. bool enable, u32 frame_count)
  1508. {
  1509. struct sde_encoder_virt *sde_enc;
  1510. int i;
  1511. if (!drm_enc) {
  1512. SDE_ERROR("invalid encoder\n");
  1513. return;
  1514. }
  1515. sde_enc = to_sde_encoder_virt(drm_enc);
  1516. if (!sde_enc->misr_reconfigure)
  1517. return;
  1518. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  1519. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  1520. if (!phys || !phys->ops.setup_misr)
  1521. continue;
  1522. phys->ops.setup_misr(phys, enable, frame_count);
  1523. }
  1524. sde_enc->misr_reconfigure = false;
  1525. }
  1526. static void sde_encoder_input_event_handler(struct input_handle *handle,
  1527. unsigned int type, unsigned int code, int value)
  1528. {
  1529. struct drm_encoder *drm_enc = NULL;
  1530. struct sde_encoder_virt *sde_enc = NULL;
  1531. struct msm_drm_thread *disp_thread = NULL;
  1532. struct msm_drm_private *priv = NULL;
  1533. if (!handle || !handle->handler || !handle->handler->private) {
  1534. SDE_ERROR("invalid encoder for the input event\n");
  1535. return;
  1536. }
  1537. drm_enc = (struct drm_encoder *)handle->handler->private;
  1538. if (!drm_enc->dev || !drm_enc->dev->dev_private) {
  1539. SDE_ERROR("invalid parameters\n");
  1540. return;
  1541. }
  1542. priv = drm_enc->dev->dev_private;
  1543. sde_enc = to_sde_encoder_virt(drm_enc);
  1544. if (!sde_enc->crtc || (sde_enc->crtc->index
  1545. >= ARRAY_SIZE(priv->disp_thread))) {
  1546. SDE_DEBUG_ENC(sde_enc,
  1547. "invalid cached CRTC: %d or crtc index: %d\n",
  1548. sde_enc->crtc == NULL,
  1549. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  1550. return;
  1551. }
  1552. SDE_EVT32_VERBOSE(DRMID(drm_enc));
  1553. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1554. kthread_queue_work(&disp_thread->worker,
  1555. &sde_enc->input_event_work);
  1556. }
  1557. void sde_encoder_control_idle_pc(struct drm_encoder *drm_enc, bool enable)
  1558. {
  1559. struct sde_encoder_virt *sde_enc;
  1560. if (!drm_enc) {
  1561. SDE_ERROR("invalid encoder\n");
  1562. return;
  1563. }
  1564. sde_enc = to_sde_encoder_virt(drm_enc);
  1565. /* return early if there is no state change */
  1566. if (sde_enc->idle_pc_enabled == enable)
  1567. return;
  1568. sde_enc->idle_pc_enabled = enable;
  1569. SDE_DEBUG("idle-pc state:%d\n", sde_enc->idle_pc_enabled);
  1570. SDE_EVT32(sde_enc->idle_pc_enabled);
  1571. }
  1572. static void _sde_encoder_rc_restart_delayed(struct sde_encoder_virt *sde_enc,
  1573. u32 sw_event)
  1574. {
  1575. struct drm_encoder *drm_enc = &sde_enc->base;
  1576. struct msm_drm_private *priv;
  1577. unsigned int lp, idle_pc_duration;
  1578. struct msm_drm_thread *disp_thread;
  1579. /* return early if called from esd thread */
  1580. if (sde_enc->delay_kickoff)
  1581. return;
  1582. /* set idle timeout based on master connector's lp value */
  1583. if (sde_enc->cur_master)
  1584. lp = sde_connector_get_lp(
  1585. sde_enc->cur_master->connector);
  1586. else
  1587. lp = SDE_MODE_DPMS_ON;
  1588. if ((lp == SDE_MODE_DPMS_LP1) || (lp == SDE_MODE_DPMS_LP2))
  1589. idle_pc_duration = IDLE_SHORT_TIMEOUT;
  1590. else
  1591. idle_pc_duration = IDLE_POWERCOLLAPSE_DURATION;
  1592. priv = drm_enc->dev->dev_private;
  1593. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1594. kthread_mod_delayed_work(
  1595. &disp_thread->worker,
  1596. &sde_enc->delayed_off_work,
  1597. msecs_to_jiffies(idle_pc_duration));
  1598. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1599. idle_pc_duration, SDE_EVTLOG_FUNC_CASE2);
  1600. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work scheduled\n",
  1601. sw_event);
  1602. }
  1603. static void _sde_encoder_rc_cancel_delayed(struct sde_encoder_virt *sde_enc,
  1604. u32 sw_event)
  1605. {
  1606. if (kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work))
  1607. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, work cancelled\n",
  1608. sw_event);
  1609. }
  1610. void sde_encoder_cancel_delayed_work(struct drm_encoder *encoder)
  1611. {
  1612. struct sde_encoder_virt *sde_enc;
  1613. if (!encoder)
  1614. return;
  1615. sde_enc = to_sde_encoder_virt(encoder);
  1616. _sde_encoder_rc_cancel_delayed(sde_enc, 0);
  1617. }
  1618. static void _sde_encoder_rc_kickoff_delayed(struct sde_encoder_virt *sde_enc,
  1619. u32 sw_event)
  1620. {
  1621. if (_sde_encoder_is_autorefresh_enabled(sde_enc))
  1622. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1623. else
  1624. _sde_encoder_rc_restart_delayed(sde_enc, sw_event);
  1625. }
  1626. static int _sde_encoder_rc_kickoff(struct drm_encoder *drm_enc,
  1627. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1628. {
  1629. int ret = 0;
  1630. mutex_lock(&sde_enc->rc_lock);
  1631. /* return if the resource control is already in ON state */
  1632. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1633. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in ON state\n",
  1634. sw_event);
  1635. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1636. SDE_EVTLOG_FUNC_CASE1);
  1637. goto end;
  1638. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_OFF &&
  1639. sde_enc->rc_state != SDE_ENC_RC_STATE_IDLE) {
  1640. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1641. sw_event, sde_enc->rc_state);
  1642. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1643. SDE_EVTLOG_ERROR);
  1644. goto end;
  1645. }
  1646. if (is_vid_mode && sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1647. sde_encoder_irq_control(drm_enc, true);
  1648. _sde_encoder_pm_qos_add_request(drm_enc);
  1649. } else {
  1650. /* enable all the clks and resources */
  1651. ret = _sde_encoder_resource_control_helper(drm_enc,
  1652. true);
  1653. if (ret) {
  1654. SDE_ERROR_ENC(sde_enc,
  1655. "sw_event:%d, rc in state %d\n",
  1656. sw_event, sde_enc->rc_state);
  1657. SDE_EVT32(DRMID(drm_enc), sw_event,
  1658. sde_enc->rc_state,
  1659. SDE_EVTLOG_ERROR);
  1660. goto end;
  1661. }
  1662. _sde_encoder_update_rsc_client(drm_enc, true);
  1663. }
  1664. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1665. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE1);
  1666. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1667. end:
  1668. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1669. mutex_unlock(&sde_enc->rc_lock);
  1670. return ret;
  1671. }
  1672. static int _sde_encoder_rc_pre_stop(struct drm_encoder *drm_enc,
  1673. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1674. {
  1675. /* cancel delayed off work, if any */
  1676. _sde_encoder_rc_cancel_delayed(sde_enc, sw_event);
  1677. mutex_lock(&sde_enc->rc_lock);
  1678. if (is_vid_mode &&
  1679. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1680. sde_encoder_irq_control(drm_enc, true);
  1681. }
  1682. /* skip if is already OFF or IDLE, resources are off already */
  1683. else if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF ||
  1684. sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1685. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in %d state\n",
  1686. sw_event, sde_enc->rc_state);
  1687. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1688. SDE_EVTLOG_FUNC_CASE3);
  1689. goto end;
  1690. }
  1691. /**
  1692. * IRQs are still enabled currently, which allows wait for
  1693. * VBLANK which RSC may require to correctly transition to OFF
  1694. */
  1695. _sde_encoder_update_rsc_client(drm_enc, false);
  1696. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1697. SDE_ENC_RC_STATE_PRE_OFF,
  1698. SDE_EVTLOG_FUNC_CASE3);
  1699. sde_enc->rc_state = SDE_ENC_RC_STATE_PRE_OFF;
  1700. end:
  1701. mutex_unlock(&sde_enc->rc_lock);
  1702. return 0;
  1703. }
  1704. static int _sde_encoder_rc_stop(struct drm_encoder *drm_enc,
  1705. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1706. {
  1707. int ret = 0;
  1708. mutex_lock(&sde_enc->rc_lock);
  1709. /* return if the resource control is already in OFF state */
  1710. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1711. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1712. sw_event);
  1713. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1714. SDE_EVTLOG_FUNC_CASE4);
  1715. goto end;
  1716. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON ||
  1717. sde_enc->rc_state == SDE_ENC_RC_STATE_MODESET) {
  1718. SDE_ERROR_ENC(sde_enc, "sw_event:%d, rc in state %d\n",
  1719. sw_event, sde_enc->rc_state);
  1720. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1721. SDE_EVTLOG_ERROR);
  1722. ret = -EINVAL;
  1723. goto end;
  1724. }
  1725. /**
  1726. * expect to arrive here only if in either idle state or pre-off
  1727. * and in IDLE state the resources are already disabled
  1728. */
  1729. if (sde_enc->rc_state == SDE_ENC_RC_STATE_PRE_OFF)
  1730. _sde_encoder_resource_control_helper(drm_enc, false);
  1731. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1732. SDE_ENC_RC_STATE_OFF, SDE_EVTLOG_FUNC_CASE4);
  1733. sde_enc->rc_state = SDE_ENC_RC_STATE_OFF;
  1734. end:
  1735. mutex_unlock(&sde_enc->rc_lock);
  1736. return ret;
  1737. }
  1738. static int _sde_encoder_rc_pre_modeset(struct drm_encoder *drm_enc,
  1739. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1740. {
  1741. int ret = 0;
  1742. mutex_lock(&sde_enc->rc_lock);
  1743. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1744. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1745. sw_event);
  1746. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1747. SDE_EVTLOG_FUNC_CASE5);
  1748. goto end;
  1749. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1750. /* enable all the clks and resources */
  1751. ret = _sde_encoder_resource_control_helper(drm_enc,
  1752. true);
  1753. if (ret) {
  1754. SDE_ERROR_ENC(sde_enc,
  1755. "sw_event:%d, rc in state %d\n",
  1756. sw_event, sde_enc->rc_state);
  1757. SDE_EVT32(DRMID(drm_enc), sw_event,
  1758. sde_enc->rc_state,
  1759. SDE_EVTLOG_ERROR);
  1760. goto end;
  1761. }
  1762. _sde_encoder_update_rsc_client(drm_enc, true);
  1763. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1764. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE5);
  1765. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1766. }
  1767. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1768. SDE_ENC_RC_STATE_MODESET, SDE_EVTLOG_FUNC_CASE5);
  1769. sde_enc->rc_state = SDE_ENC_RC_STATE_MODESET;
  1770. _sde_encoder_pm_qos_remove_request(drm_enc);
  1771. end:
  1772. mutex_unlock(&sde_enc->rc_lock);
  1773. return ret;
  1774. }
  1775. static int _sde_encoder_rc_post_modeset(struct drm_encoder *drm_enc,
  1776. u32 sw_event, struct sde_encoder_virt *sde_enc)
  1777. {
  1778. int ret = 0;
  1779. mutex_lock(&sde_enc->rc_lock);
  1780. if (sde_enc->rc_state == SDE_ENC_RC_STATE_OFF) {
  1781. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc in OFF state\n",
  1782. sw_event);
  1783. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1784. SDE_EVTLOG_FUNC_CASE5);
  1785. goto end;
  1786. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_MODESET) {
  1787. SDE_ERROR_ENC(sde_enc,
  1788. "sw_event:%d, rc:%d !MODESET state\n",
  1789. sw_event, sde_enc->rc_state);
  1790. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1791. SDE_EVTLOG_ERROR);
  1792. ret = -EINVAL;
  1793. goto end;
  1794. }
  1795. _sde_encoder_update_rsc_client(drm_enc, true);
  1796. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1797. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE6);
  1798. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1799. _sde_encoder_pm_qos_add_request(drm_enc);
  1800. end:
  1801. mutex_unlock(&sde_enc->rc_lock);
  1802. return ret;
  1803. }
  1804. static int _sde_encoder_rc_idle(struct drm_encoder *drm_enc,
  1805. u32 sw_event, struct sde_encoder_virt *sde_enc, bool is_vid_mode)
  1806. {
  1807. struct msm_drm_private *priv;
  1808. struct sde_kms *sde_kms;
  1809. struct drm_crtc *crtc = drm_enc->crtc;
  1810. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1811. struct sde_connector *sde_conn;
  1812. priv = drm_enc->dev->dev_private;
  1813. sde_kms = to_sde_kms(priv->kms);
  1814. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  1815. mutex_lock(&sde_enc->rc_lock);
  1816. if (sde_conn->panel_dead) {
  1817. SDE_DEBUG_ENC(sde_enc, "skip idle. Panel in dead state\n");
  1818. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1819. goto end;
  1820. } else if (sde_enc->rc_state != SDE_ENC_RC_STATE_ON) {
  1821. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, rc:%d !ON state\n",
  1822. sw_event, sde_enc->rc_state);
  1823. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state, SDE_EVTLOG_ERROR);
  1824. goto end;
  1825. } else if (sde_crtc_frame_pending(sde_enc->crtc) ||
  1826. sde_crtc->kickoff_in_progress) {
  1827. SDE_DEBUG_ENC(sde_enc, "skip idle entry");
  1828. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1829. sde_crtc_frame_pending(sde_enc->crtc), SDE_EVTLOG_ERROR);
  1830. _sde_encoder_rc_kickoff_delayed(sde_enc, sw_event);
  1831. goto end;
  1832. }
  1833. if (is_vid_mode) {
  1834. sde_encoder_irq_control(drm_enc, false);
  1835. _sde_encoder_pm_qos_remove_request(drm_enc);
  1836. } else {
  1837. /* disable all the clks and resources */
  1838. _sde_encoder_update_rsc_client(drm_enc, false);
  1839. _sde_encoder_resource_control_helper(drm_enc, false);
  1840. if (!sde_kms->perf.bw_vote_mode)
  1841. memset(&sde_crtc->cur_perf, 0,
  1842. sizeof(struct sde_core_perf_params));
  1843. }
  1844. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1845. SDE_ENC_RC_STATE_IDLE, SDE_EVTLOG_FUNC_CASE7);
  1846. sde_enc->rc_state = SDE_ENC_RC_STATE_IDLE;
  1847. end:
  1848. mutex_unlock(&sde_enc->rc_lock);
  1849. return 0;
  1850. }
  1851. static int _sde_encoder_rc_early_wakeup(struct drm_encoder *drm_enc,
  1852. u32 sw_event, struct sde_encoder_virt *sde_enc,
  1853. struct msm_drm_private *priv, bool is_vid_mode)
  1854. {
  1855. bool autorefresh_enabled = false;
  1856. struct msm_drm_thread *disp_thread;
  1857. int ret = 0;
  1858. if (!sde_enc->crtc ||
  1859. sde_enc->crtc->index >= ARRAY_SIZE(priv->disp_thread)) {
  1860. SDE_DEBUG_ENC(sde_enc,
  1861. "invalid crtc:%d or crtc index:%d , sw_event:%u\n",
  1862. sde_enc->crtc == NULL,
  1863. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL,
  1864. sw_event);
  1865. return -EINVAL;
  1866. }
  1867. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  1868. mutex_lock(&sde_enc->rc_lock);
  1869. if (sde_enc->rc_state == SDE_ENC_RC_STATE_ON) {
  1870. if (sde_enc->cur_master &&
  1871. sde_enc->cur_master->ops.is_autorefresh_enabled)
  1872. autorefresh_enabled =
  1873. sde_enc->cur_master->ops.is_autorefresh_enabled(
  1874. sde_enc->cur_master);
  1875. if (autorefresh_enabled) {
  1876. SDE_DEBUG_ENC(sde_enc,
  1877. "not handling early wakeup since auto refresh is enabled\n");
  1878. goto end;
  1879. }
  1880. if (!sde_crtc_frame_pending(sde_enc->crtc))
  1881. kthread_mod_delayed_work(&disp_thread->worker,
  1882. &sde_enc->delayed_off_work,
  1883. msecs_to_jiffies(
  1884. IDLE_POWERCOLLAPSE_DURATION));
  1885. } else if (sde_enc->rc_state == SDE_ENC_RC_STATE_IDLE) {
  1886. /* enable all the clks and resources */
  1887. ret = _sde_encoder_resource_control_helper(drm_enc,
  1888. true);
  1889. if (ret) {
  1890. SDE_ERROR_ENC(sde_enc,
  1891. "sw_event:%d, rc in state %d\n",
  1892. sw_event, sde_enc->rc_state);
  1893. SDE_EVT32(DRMID(drm_enc), sw_event,
  1894. sde_enc->rc_state,
  1895. SDE_EVTLOG_ERROR);
  1896. goto end;
  1897. }
  1898. _sde_encoder_update_rsc_client(drm_enc, true);
  1899. /*
  1900. * In some cases, commit comes with slight delay
  1901. * (> 80 ms)after early wake up, prevent clock switch
  1902. * off to avoid jank in next update. So, increase the
  1903. * command mode idle timeout sufficiently to prevent
  1904. * such case.
  1905. */
  1906. kthread_mod_delayed_work(&disp_thread->worker,
  1907. &sde_enc->delayed_off_work,
  1908. msecs_to_jiffies(
  1909. IDLE_POWERCOLLAPSE_IN_EARLY_WAKEUP));
  1910. sde_enc->rc_state = SDE_ENC_RC_STATE_ON;
  1911. }
  1912. SDE_EVT32(DRMID(drm_enc), sw_event, sde_enc->rc_state,
  1913. SDE_ENC_RC_STATE_ON, SDE_EVTLOG_FUNC_CASE8);
  1914. end:
  1915. mutex_unlock(&sde_enc->rc_lock);
  1916. return ret;
  1917. }
  1918. static int sde_encoder_resource_control(struct drm_encoder *drm_enc,
  1919. u32 sw_event)
  1920. {
  1921. struct sde_encoder_virt *sde_enc;
  1922. struct msm_drm_private *priv;
  1923. int ret = 0;
  1924. bool is_vid_mode = false;
  1925. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  1926. SDE_ERROR("invalid encoder parameters, sw_event:%u\n",
  1927. sw_event);
  1928. return -EINVAL;
  1929. }
  1930. sde_enc = to_sde_encoder_virt(drm_enc);
  1931. priv = drm_enc->dev->dev_private;
  1932. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  1933. is_vid_mode = true;
  1934. /*
  1935. * when idle_pc is not supported, process only KICKOFF, STOP and MODESET
  1936. * events and return early for other events (ie wb display).
  1937. */
  1938. if (!sde_enc->idle_pc_enabled &&
  1939. (sw_event != SDE_ENC_RC_EVENT_KICKOFF &&
  1940. sw_event != SDE_ENC_RC_EVENT_PRE_MODESET &&
  1941. sw_event != SDE_ENC_RC_EVENT_POST_MODESET &&
  1942. sw_event != SDE_ENC_RC_EVENT_STOP &&
  1943. sw_event != SDE_ENC_RC_EVENT_PRE_STOP))
  1944. return 0;
  1945. SDE_DEBUG_ENC(sde_enc, "sw_event:%d, idle_pc:%d\n",
  1946. sw_event, sde_enc->idle_pc_enabled);
  1947. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1948. sde_enc->rc_state, SDE_EVTLOG_FUNC_ENTRY);
  1949. switch (sw_event) {
  1950. case SDE_ENC_RC_EVENT_KICKOFF:
  1951. ret = _sde_encoder_rc_kickoff(drm_enc, sw_event, sde_enc,
  1952. is_vid_mode);
  1953. break;
  1954. case SDE_ENC_RC_EVENT_PRE_STOP:
  1955. ret = _sde_encoder_rc_pre_stop(drm_enc, sw_event, sde_enc,
  1956. is_vid_mode);
  1957. break;
  1958. case SDE_ENC_RC_EVENT_STOP:
  1959. ret = _sde_encoder_rc_stop(drm_enc, sw_event, sde_enc);
  1960. break;
  1961. case SDE_ENC_RC_EVENT_PRE_MODESET:
  1962. ret = _sde_encoder_rc_pre_modeset(drm_enc, sw_event, sde_enc);
  1963. break;
  1964. case SDE_ENC_RC_EVENT_POST_MODESET:
  1965. ret = _sde_encoder_rc_post_modeset(drm_enc, sw_event, sde_enc);
  1966. break;
  1967. case SDE_ENC_RC_EVENT_ENTER_IDLE:
  1968. ret = _sde_encoder_rc_idle(drm_enc, sw_event, sde_enc,
  1969. is_vid_mode);
  1970. break;
  1971. case SDE_ENC_RC_EVENT_EARLY_WAKEUP:
  1972. ret = _sde_encoder_rc_early_wakeup(drm_enc, sw_event, sde_enc,
  1973. priv, is_vid_mode);
  1974. break;
  1975. default:
  1976. SDE_EVT32(DRMID(drm_enc), sw_event, SDE_EVTLOG_ERROR);
  1977. SDE_ERROR("unexpected sw_event: %d\n", sw_event);
  1978. break;
  1979. }
  1980. SDE_EVT32_VERBOSE(DRMID(drm_enc), sw_event, sde_enc->idle_pc_enabled,
  1981. sde_enc->rc_state, SDE_EVTLOG_FUNC_EXIT);
  1982. return ret;
  1983. }
  1984. static void sde_encoder_virt_mode_switch(struct drm_encoder *drm_enc,
  1985. enum sde_intf_mode intf_mode, struct msm_display_mode *adj_mode)
  1986. {
  1987. int i = 0;
  1988. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  1989. bool poms_to_vid = msm_is_mode_seamless_poms_to_vid(adj_mode);
  1990. bool poms_to_cmd = msm_is_mode_seamless_poms_to_cmd(adj_mode);
  1991. if (poms_to_vid)
  1992. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_VIDEO_MODE;
  1993. else if (poms_to_cmd)
  1994. sde_enc->disp_info.curr_panel_mode = MSM_DISPLAY_CMD_MODE;
  1995. _sde_encoder_update_rsc_client(drm_enc, true);
  1996. if (intf_mode == INTF_MODE_CMD && poms_to_vid) {
  1997. for (i = 0; i < sde_enc->num_phys_encs; i++)
  1998. sde_enc->phys_encs[i] = sde_enc->phys_vid_encs[i];
  1999. SDE_DEBUG_ENC(sde_enc, "switch to video physical encoder\n");
  2000. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2001. SDE_EVTLOG_FUNC_CASE1);
  2002. } else if (intf_mode == INTF_MODE_VIDEO && poms_to_cmd) {
  2003. for (i = 0; i < sde_enc->num_phys_encs; i++)
  2004. sde_enc->phys_encs[i] = sde_enc->phys_cmd_encs[i];
  2005. SDE_DEBUG_ENC(sde_enc, "switch to command physical encoder\n");
  2006. SDE_EVT32(DRMID(&sde_enc->base), intf_mode, poms_to_cmd, poms_to_vid,
  2007. SDE_EVTLOG_FUNC_CASE2);
  2008. }
  2009. }
  2010. struct drm_connector *sde_encoder_get_connector(
  2011. struct drm_device *dev, struct drm_encoder *drm_enc)
  2012. {
  2013. struct drm_connector_list_iter conn_iter;
  2014. struct drm_connector *conn = NULL, *conn_search;
  2015. drm_connector_list_iter_begin(dev, &conn_iter);
  2016. drm_for_each_connector_iter(conn_search, &conn_iter) {
  2017. if (conn_search->encoder == drm_enc) {
  2018. conn = conn_search;
  2019. break;
  2020. }
  2021. }
  2022. drm_connector_list_iter_end(&conn_iter);
  2023. return conn;
  2024. }
  2025. static void _sde_encoder_virt_populate_hw_res(struct drm_encoder *drm_enc)
  2026. {
  2027. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2028. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2029. struct sde_rm_hw_iter pp_iter, qdss_iter;
  2030. struct sde_rm_hw_iter dsc_iter, vdc_iter;
  2031. struct sde_rm_hw_request request_hw;
  2032. int i, j;
  2033. sde_rm_init_hw_iter(&pp_iter, drm_enc->base.id, SDE_HW_BLK_PINGPONG);
  2034. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2035. sde_enc->hw_pp[i] = NULL;
  2036. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  2037. break;
  2038. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  2039. }
  2040. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2041. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2042. if (phys) {
  2043. sde_rm_init_hw_iter(&qdss_iter, drm_enc->base.id,
  2044. SDE_HW_BLK_QDSS);
  2045. for (j = 0; j < QDSS_MAX; j++) {
  2046. if (sde_rm_get_hw(&sde_kms->rm, &qdss_iter)) {
  2047. phys->hw_qdss = to_sde_hw_qdss(qdss_iter.hw);
  2048. break;
  2049. }
  2050. }
  2051. }
  2052. }
  2053. sde_rm_init_hw_iter(&dsc_iter, drm_enc->base.id, SDE_HW_BLK_DSC);
  2054. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2055. sde_enc->hw_dsc[i] = NULL;
  2056. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  2057. break;
  2058. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  2059. }
  2060. sde_rm_init_hw_iter(&vdc_iter, drm_enc->base.id, SDE_HW_BLK_VDC);
  2061. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2062. sde_enc->hw_vdc[i] = NULL;
  2063. if (!sde_rm_get_hw(&sde_kms->rm, &vdc_iter))
  2064. break;
  2065. sde_enc->hw_vdc[i] = to_sde_hw_vdc(vdc_iter.hw);
  2066. }
  2067. /* Get PP for DSC configuration */
  2068. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2069. struct sde_hw_pingpong *pp = NULL;
  2070. unsigned long features = 0;
  2071. if (!sde_enc->hw_dsc[i])
  2072. continue;
  2073. request_hw.id = sde_enc->hw_dsc[i]->idx;
  2074. request_hw.type = SDE_HW_BLK_PINGPONG;
  2075. if (!sde_rm_request_hw_blk(&sde_kms->rm, &request_hw))
  2076. break;
  2077. pp = to_sde_hw_pingpong(request_hw.hw);
  2078. features = pp->ops.get_hw_caps(pp);
  2079. if (test_bit(SDE_PINGPONG_DSC, &features))
  2080. sde_enc->hw_dsc_pp[i] = pp;
  2081. else
  2082. sde_enc->hw_dsc_pp[i] = NULL;
  2083. }
  2084. }
  2085. static int sde_encoder_virt_modeset_rc(struct drm_encoder *drm_enc,
  2086. struct drm_display_mode *adj_mode, struct msm_display_mode *msm_mode, bool pre_modeset)
  2087. {
  2088. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2089. enum sde_intf_mode intf_mode;
  2090. struct drm_display_mode *old_adj_mode = NULL;
  2091. int ret;
  2092. bool is_cmd_mode = false, res_switch = false;
  2093. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2094. is_cmd_mode = true;
  2095. if (pre_modeset) {
  2096. if (sde_enc->cur_master)
  2097. old_adj_mode = &sde_enc->cur_master->cached_mode;
  2098. if (old_adj_mode && is_cmd_mode)
  2099. res_switch = !drm_mode_match(old_adj_mode, adj_mode,
  2100. DRM_MODE_MATCH_TIMINGS);
  2101. if (res_switch && sde_enc->disp_info.is_te_using_watchdog_timer) {
  2102. /*
  2103. * add tx wait for sim panel to avoid wd timer getting
  2104. * updated in middle of frame to avoid early vsync
  2105. */
  2106. ret = sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2107. if (ret && ret != -EWOULDBLOCK) {
  2108. SDE_ERROR_ENC(sde_enc, "wait for idle failed %d\n", ret);
  2109. SDE_EVT32(DRMID(drm_enc), ret, SDE_EVTLOG_ERROR);
  2110. return ret;
  2111. }
  2112. }
  2113. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2114. if (msm_is_mode_seamless_dms(msm_mode) ||
  2115. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2116. is_cmd_mode)) {
  2117. /* restore resource state before releasing them */
  2118. ret = sde_encoder_resource_control(drm_enc,
  2119. SDE_ENC_RC_EVENT_PRE_MODESET);
  2120. if (ret) {
  2121. SDE_ERROR_ENC(sde_enc,
  2122. "sde resource control failed: %d\n",
  2123. ret);
  2124. return ret;
  2125. }
  2126. /*
  2127. * Disable dce before switching the mode and after pre-
  2128. * modeset to guarantee previous kickoff has finished.
  2129. */
  2130. sde_encoder_dce_disable(sde_enc);
  2131. } else if (msm_is_mode_seamless_poms(msm_mode)) {
  2132. _sde_encoder_modeset_helper_locked(drm_enc,
  2133. SDE_ENC_RC_EVENT_PRE_MODESET);
  2134. sde_encoder_virt_mode_switch(drm_enc, intf_mode,
  2135. msm_mode);
  2136. }
  2137. } else {
  2138. if (msm_is_mode_seamless_dms(msm_mode) ||
  2139. (msm_is_mode_seamless_dyn_clk(msm_mode) &&
  2140. is_cmd_mode))
  2141. sde_encoder_resource_control(&sde_enc->base,
  2142. SDE_ENC_RC_EVENT_POST_MODESET);
  2143. else if (msm_is_mode_seamless_poms(msm_mode))
  2144. _sde_encoder_modeset_helper_locked(drm_enc,
  2145. SDE_ENC_RC_EVENT_POST_MODESET);
  2146. }
  2147. return 0;
  2148. }
  2149. static void sde_encoder_virt_mode_set(struct drm_encoder *drm_enc,
  2150. struct drm_display_mode *mode,
  2151. struct drm_display_mode *adj_mode)
  2152. {
  2153. struct sde_encoder_virt *sde_enc;
  2154. struct sde_kms *sde_kms;
  2155. struct drm_connector *conn;
  2156. struct sde_connector_state *c_state;
  2157. struct msm_display_mode *msm_mode;
  2158. struct sde_crtc *sde_crtc;
  2159. int i = 0, ret;
  2160. int num_lm, num_intf, num_pp_per_intf;
  2161. if (!drm_enc) {
  2162. SDE_ERROR("invalid encoder\n");
  2163. return;
  2164. }
  2165. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2166. SDE_ERROR("power resource is not enabled\n");
  2167. return;
  2168. }
  2169. sde_kms = sde_encoder_get_kms(drm_enc);
  2170. if (!sde_kms)
  2171. return;
  2172. sde_enc = to_sde_encoder_virt(drm_enc);
  2173. SDE_DEBUG_ENC(sde_enc, "\n");
  2174. SDE_EVT32(DRMID(drm_enc));
  2175. /*
  2176. * cache the crtc in sde_enc on enable for duration of use case
  2177. * for correctly servicing asynchronous irq events and timers
  2178. */
  2179. if (!drm_enc->crtc) {
  2180. SDE_ERROR("invalid crtc\n");
  2181. return;
  2182. }
  2183. sde_enc->crtc = drm_enc->crtc;
  2184. sde_crtc = to_sde_crtc(drm_enc->crtc);
  2185. sde_crtc_set_qos_dirty(drm_enc->crtc);
  2186. /* get and store the mode_info */
  2187. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  2188. if (!conn) {
  2189. SDE_ERROR_ENC(sde_enc, "failed to find attached connector\n");
  2190. return;
  2191. } else if (!conn->state) {
  2192. SDE_ERROR_ENC(sde_enc, "invalid connector state\n");
  2193. return;
  2194. }
  2195. sde_connector_state_get_mode_info(conn->state, &sde_enc->mode_info);
  2196. sde_encoder_dce_set_bpp(sde_enc->mode_info, sde_enc->crtc);
  2197. c_state = to_sde_connector_state(conn->state);
  2198. if (!c_state) {
  2199. SDE_ERROR_ENC(sde_enc, "could not get connector state");
  2200. return;
  2201. }
  2202. /* cancel delayed off work, if any */
  2203. kthread_cancel_delayed_work_sync(&sde_enc->delayed_off_work);
  2204. /* release resources before seamless mode change */
  2205. msm_mode = &c_state->msm_mode;
  2206. ret = sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, true);
  2207. if (ret)
  2208. return;
  2209. /* reserve dynamic resources now, indicating non test-only */
  2210. ret = sde_rm_reserve(&sde_kms->rm, drm_enc, drm_enc->crtc->state, conn->state, false);
  2211. if (ret) {
  2212. SDE_ERROR_ENC(sde_enc, "failed to reserve hw resources, %d\n", ret);
  2213. return;
  2214. }
  2215. /* assign the reserved HW blocks to this encoder */
  2216. _sde_encoder_virt_populate_hw_res(drm_enc);
  2217. /* determine left HW PP block to map to INTF */
  2218. num_lm = sde_enc->mode_info.topology.num_lm;
  2219. num_intf = sde_enc->mode_info.topology.num_intf;
  2220. num_pp_per_intf = num_lm / num_intf;
  2221. if (!num_pp_per_intf)
  2222. num_pp_per_intf = 1;
  2223. /* perform mode_set on phys_encs */
  2224. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2225. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2226. if (phys) {
  2227. if (!sde_enc->hw_pp[i * num_pp_per_intf]) {
  2228. SDE_ERROR_ENC(sde_enc, "invalid phys %d pp_per_intf %d",
  2229. i, num_pp_per_intf);
  2230. return;
  2231. }
  2232. phys->hw_pp = sde_enc->hw_pp[i * num_pp_per_intf];
  2233. phys->connector = conn;
  2234. if (phys->ops.mode_set)
  2235. phys->ops.mode_set(phys, mode, adj_mode,
  2236. &sde_crtc->reinit_crtc_mixers);
  2237. }
  2238. }
  2239. /* update resources after seamless mode change */
  2240. sde_encoder_virt_modeset_rc(drm_enc, adj_mode, msm_mode, false);
  2241. }
  2242. void sde_encoder_control_te(struct drm_encoder *drm_enc, bool enable)
  2243. {
  2244. struct sde_encoder_virt *sde_enc;
  2245. struct sde_encoder_phys *phys;
  2246. int i;
  2247. if (!drm_enc) {
  2248. SDE_ERROR("invalid parameters\n");
  2249. return;
  2250. }
  2251. sde_enc = to_sde_encoder_virt(drm_enc);
  2252. if (!sde_enc) {
  2253. SDE_ERROR("invalid sde encoder\n");
  2254. return;
  2255. }
  2256. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2257. phys = sde_enc->phys_encs[i];
  2258. if (phys && phys->ops.control_te)
  2259. phys->ops.control_te(phys, enable);
  2260. }
  2261. }
  2262. static int _sde_encoder_input_connect(struct input_handler *handler,
  2263. struct input_dev *dev, const struct input_device_id *id)
  2264. {
  2265. struct input_handle *handle;
  2266. int rc = 0;
  2267. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  2268. if (!handle)
  2269. return -ENOMEM;
  2270. handle->dev = dev;
  2271. handle->handler = handler;
  2272. handle->name = handler->name;
  2273. rc = input_register_handle(handle);
  2274. if (rc) {
  2275. pr_err("failed to register input handle\n");
  2276. goto error;
  2277. }
  2278. rc = input_open_device(handle);
  2279. if (rc) {
  2280. pr_err("failed to open input device\n");
  2281. goto error_unregister;
  2282. }
  2283. return 0;
  2284. error_unregister:
  2285. input_unregister_handle(handle);
  2286. error:
  2287. kfree(handle);
  2288. return rc;
  2289. }
  2290. static void _sde_encoder_input_disconnect(struct input_handle *handle)
  2291. {
  2292. input_close_device(handle);
  2293. input_unregister_handle(handle);
  2294. kfree(handle);
  2295. }
  2296. /**
  2297. * Structure for specifying event parameters on which to receive callbacks.
  2298. * This structure will trigger a callback in case of a touch event (specified by
  2299. * EV_ABS) where there is a change in X and Y coordinates,
  2300. */
  2301. static const struct input_device_id sde_input_ids[] = {
  2302. {
  2303. .flags = INPUT_DEVICE_ID_MATCH_EVBIT,
  2304. .evbit = { BIT_MASK(EV_ABS) },
  2305. .absbit = { [BIT_WORD(ABS_MT_POSITION_X)] =
  2306. BIT_MASK(ABS_MT_POSITION_X) |
  2307. BIT_MASK(ABS_MT_POSITION_Y) },
  2308. },
  2309. { },
  2310. };
  2311. static void _sde_encoder_input_handler_register(
  2312. struct drm_encoder *drm_enc)
  2313. {
  2314. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2315. int rc;
  2316. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2317. !sde_enc->input_event_enabled)
  2318. return;
  2319. if (sde_enc->input_handler && !sde_enc->input_handler->private) {
  2320. sde_enc->input_handler->private = sde_enc;
  2321. /* register input handler if not already registered */
  2322. rc = input_register_handler(sde_enc->input_handler);
  2323. if (rc) {
  2324. SDE_ERROR("input_handler_register failed, rc= %d\n",
  2325. rc);
  2326. kfree(sde_enc->input_handler);
  2327. }
  2328. }
  2329. }
  2330. static void _sde_encoder_input_handler_unregister(
  2331. struct drm_encoder *drm_enc)
  2332. {
  2333. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2334. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE) ||
  2335. !sde_enc->input_event_enabled)
  2336. return;
  2337. if (sde_enc->input_handler && sde_enc->input_handler->private) {
  2338. input_unregister_handler(sde_enc->input_handler);
  2339. sde_enc->input_handler->private = NULL;
  2340. }
  2341. }
  2342. static int _sde_encoder_input_handler(
  2343. struct sde_encoder_virt *sde_enc)
  2344. {
  2345. struct input_handler *input_handler = NULL;
  2346. int rc = 0;
  2347. if (sde_enc->input_handler) {
  2348. SDE_ERROR_ENC(sde_enc,
  2349. "input_handle is active. unexpected\n");
  2350. return -EINVAL;
  2351. }
  2352. input_handler = kzalloc(sizeof(*sde_enc->input_handler), GFP_KERNEL);
  2353. if (!input_handler)
  2354. return -ENOMEM;
  2355. input_handler->event = sde_encoder_input_event_handler;
  2356. input_handler->connect = _sde_encoder_input_connect;
  2357. input_handler->disconnect = _sde_encoder_input_disconnect;
  2358. input_handler->name = "sde";
  2359. input_handler->id_table = sde_input_ids;
  2360. sde_enc->input_handler = input_handler;
  2361. return rc;
  2362. }
  2363. static void _sde_encoder_virt_enable_helper(struct drm_encoder *drm_enc)
  2364. {
  2365. struct sde_encoder_virt *sde_enc = NULL;
  2366. struct sde_kms *sde_kms;
  2367. if (!drm_enc || !drm_enc->dev || !drm_enc->dev->dev_private) {
  2368. SDE_ERROR("invalid parameters\n");
  2369. return;
  2370. }
  2371. sde_kms = sde_encoder_get_kms(drm_enc);
  2372. if (!sde_kms)
  2373. return;
  2374. sde_enc = to_sde_encoder_virt(drm_enc);
  2375. if (!sde_enc || !sde_enc->cur_master) {
  2376. SDE_DEBUG("invalid sde encoder/master\n");
  2377. return;
  2378. }
  2379. if (sde_enc->disp_info.intf_type == DRM_MODE_CONNECTOR_DisplayPort &&
  2380. sde_enc->cur_master->hw_mdptop &&
  2381. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select)
  2382. sde_enc->cur_master->hw_mdptop->ops.intf_audio_select(
  2383. sde_enc->cur_master->hw_mdptop);
  2384. if (sde_enc->cur_master->hw_mdptop &&
  2385. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc &&
  2386. !sde_in_trusted_vm(sde_kms))
  2387. sde_enc->cur_master->hw_mdptop->ops.reset_ubwc(
  2388. sde_enc->cur_master->hw_mdptop,
  2389. sde_kms->catalog);
  2390. if (sde_enc->cur_master->hw_ctl &&
  2391. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1 &&
  2392. !sde_enc->cur_master->cont_splash_enabled)
  2393. sde_enc->cur_master->hw_ctl->ops.setup_intf_cfg_v1(
  2394. sde_enc->cur_master->hw_ctl,
  2395. &sde_enc->cur_master->intf_cfg_v1);
  2396. _sde_encoder_update_vsync_source(sde_enc, &sde_enc->disp_info);
  2397. memset(&sde_enc->prv_conn_roi, 0, sizeof(sde_enc->prv_conn_roi));
  2398. memset(&sde_enc->cur_conn_roi, 0, sizeof(sde_enc->cur_conn_roi));
  2399. _sde_encoder_control_fal10_veto(drm_enc, true);
  2400. }
  2401. static void _sde_encoder_setup_dither(struct sde_encoder_phys *phys)
  2402. {
  2403. struct sde_kms *sde_kms;
  2404. void *dither_cfg = NULL;
  2405. int ret = 0, i = 0;
  2406. size_t len = 0;
  2407. enum sde_rm_topology_name topology;
  2408. struct drm_encoder *drm_enc;
  2409. struct msm_display_dsc_info *dsc = NULL;
  2410. struct sde_encoder_virt *sde_enc;
  2411. struct sde_hw_pingpong *hw_pp;
  2412. u32 bpp, bpc;
  2413. int num_lm;
  2414. if (!phys || !phys->connector || !phys->hw_pp ||
  2415. !phys->hw_pp->ops.setup_dither || !phys->parent)
  2416. return;
  2417. sde_kms = sde_encoder_get_kms(phys->parent);
  2418. if (!sde_kms)
  2419. return;
  2420. topology = sde_connector_get_topology_name(phys->connector);
  2421. if ((topology == SDE_RM_TOPOLOGY_NONE) ||
  2422. ((topology == SDE_RM_TOPOLOGY_PPSPLIT) &&
  2423. (phys->split_role == ENC_ROLE_SLAVE)))
  2424. return;
  2425. drm_enc = phys->parent;
  2426. sde_enc = to_sde_encoder_virt(drm_enc);
  2427. dsc = &sde_enc->mode_info.comp_info.dsc_info;
  2428. bpc = dsc->config.bits_per_component;
  2429. bpp = dsc->config.bits_per_pixel;
  2430. /* disable dither for 10 bpp or 10bpc dsc config */
  2431. if (bpp == 10 || bpc == 10) {
  2432. phys->hw_pp->ops.setup_dither(phys->hw_pp, NULL, 0);
  2433. return;
  2434. }
  2435. ret = sde_connector_get_dither_cfg(phys->connector,
  2436. phys->connector->state, &dither_cfg,
  2437. &len, sde_enc->idle_pc_restore);
  2438. /* skip reg writes when return values are invalid or no data */
  2439. if (ret && ret == -ENODATA)
  2440. return;
  2441. num_lm = sde_rm_topology_get_num_lm(&sde_kms->rm, topology);
  2442. for (i = 0; i < num_lm; i++) {
  2443. hw_pp = sde_enc->hw_pp[i];
  2444. phys->hw_pp->ops.setup_dither(hw_pp,
  2445. dither_cfg, len);
  2446. }
  2447. }
  2448. void sde_encoder_virt_restore(struct drm_encoder *drm_enc)
  2449. {
  2450. struct sde_encoder_virt *sde_enc = NULL;
  2451. int i;
  2452. if (!drm_enc) {
  2453. SDE_ERROR("invalid encoder\n");
  2454. return;
  2455. }
  2456. sde_enc = to_sde_encoder_virt(drm_enc);
  2457. if (!sde_enc->cur_master) {
  2458. SDE_DEBUG("virt encoder has no master\n");
  2459. return;
  2460. }
  2461. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2462. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2463. sde_enc->idle_pc_restore = true;
  2464. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2465. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2466. if (!phys)
  2467. continue;
  2468. if (phys->hw_ctl && phys->hw_ctl->ops.clear_pending_flush)
  2469. phys->hw_ctl->ops.clear_pending_flush(phys->hw_ctl);
  2470. if ((phys != sde_enc->cur_master) && phys->ops.restore)
  2471. phys->ops.restore(phys);
  2472. _sde_encoder_setup_dither(phys);
  2473. }
  2474. if (sde_enc->cur_master->ops.restore)
  2475. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2476. _sde_encoder_virt_enable_helper(drm_enc);
  2477. sde_encoder_control_te(drm_enc, true);
  2478. }
  2479. static void sde_encoder_populate_encoder_phys(struct drm_encoder *drm_enc,
  2480. struct sde_encoder_virt *sde_enc, struct msm_display_mode *msm_mode)
  2481. {
  2482. struct msm_compression_info *comp_info = &sde_enc->mode_info.comp_info;
  2483. struct msm_display_info *disp_info = &sde_enc->disp_info;
  2484. int i;
  2485. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2486. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2487. if (!phys)
  2488. continue;
  2489. phys->comp_type = comp_info->comp_type;
  2490. phys->comp_ratio = comp_info->comp_ratio;
  2491. phys->frame_trigger_mode = sde_enc->frame_trigger_mode;
  2492. phys->poms_align_vsync = disp_info->poms_align_vsync;
  2493. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC) {
  2494. phys->dsc_extra_pclk_cycle_cnt =
  2495. comp_info->dsc_info.pclk_per_line;
  2496. phys->dsc_extra_disp_width =
  2497. comp_info->dsc_info.extra_width;
  2498. phys->dce_bytes_per_line =
  2499. comp_info->dsc_info.bytes_per_pkt *
  2500. comp_info->dsc_info.pkt_per_line;
  2501. } else if (phys->comp_type == MSM_DISPLAY_COMPRESSION_VDC) {
  2502. phys->dce_bytes_per_line =
  2503. comp_info->vdc_info.bytes_per_pkt *
  2504. comp_info->vdc_info.pkt_per_line;
  2505. }
  2506. if (phys != sde_enc->cur_master) {
  2507. /**
  2508. * on DMS request, the encoder will be enabled
  2509. * already. Invoke restore to reconfigure the
  2510. * new mode.
  2511. */
  2512. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2513. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2514. phys->ops.restore)
  2515. phys->ops.restore(phys);
  2516. else if (phys->ops.enable)
  2517. phys->ops.enable(phys);
  2518. }
  2519. if (sde_enc->misr_enable && phys->ops.setup_misr &&
  2520. (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_VIDEO_MODE)))
  2521. phys->ops.setup_misr(phys, true,
  2522. sde_enc->misr_frame_count);
  2523. }
  2524. if ((msm_is_mode_seamless_dms(msm_mode) ||
  2525. msm_is_mode_seamless_dyn_clk(msm_mode)) &&
  2526. sde_enc->cur_master->ops.restore)
  2527. sde_enc->cur_master->ops.restore(sde_enc->cur_master);
  2528. else if (sde_enc->cur_master->ops.enable)
  2529. sde_enc->cur_master->ops.enable(sde_enc->cur_master);
  2530. }
  2531. static void sde_encoder_off_work(struct kthread_work *work)
  2532. {
  2533. struct sde_encoder_virt *sde_enc = container_of(work,
  2534. struct sde_encoder_virt, delayed_off_work.work);
  2535. struct drm_encoder *drm_enc;
  2536. if (!sde_enc) {
  2537. SDE_ERROR("invalid sde encoder\n");
  2538. return;
  2539. }
  2540. drm_enc = &sde_enc->base;
  2541. SDE_ATRACE_BEGIN("sde_encoder_off_work");
  2542. sde_encoder_idle_request(drm_enc);
  2543. SDE_ATRACE_END("sde_encoder_off_work");
  2544. }
  2545. static void sde_encoder_virt_enable(struct drm_encoder *drm_enc)
  2546. {
  2547. struct sde_encoder_virt *sde_enc = NULL;
  2548. bool has_master_enc = false;
  2549. int i, ret = 0;
  2550. struct sde_connector_state *c_state;
  2551. struct drm_display_mode *cur_mode = NULL;
  2552. struct msm_display_mode *msm_mode;
  2553. if (!drm_enc || !drm_enc->crtc) {
  2554. SDE_ERROR("invalid encoder\n");
  2555. return;
  2556. }
  2557. sde_enc = to_sde_encoder_virt(drm_enc);
  2558. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2559. SDE_ERROR("power resource is not enabled\n");
  2560. return;
  2561. }
  2562. if (!sde_enc->crtc)
  2563. sde_enc->crtc = drm_enc->crtc;
  2564. cur_mode = &sde_enc->base.crtc->state->adjusted_mode;
  2565. SDE_DEBUG_ENC(sde_enc, "\n");
  2566. SDE_EVT32(DRMID(drm_enc), cur_mode->hdisplay, cur_mode->vdisplay);
  2567. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2568. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2569. if (phys && phys->ops.is_master && phys->ops.is_master(phys)) {
  2570. SDE_DEBUG_ENC(sde_enc, "master is now idx %d\n", i);
  2571. sde_enc->cur_master = phys;
  2572. has_master_enc = true;
  2573. break;
  2574. }
  2575. }
  2576. if (!has_master_enc) {
  2577. sde_enc->cur_master = NULL;
  2578. SDE_ERROR("virt encoder has no master! num_phys %d\n", i);
  2579. return;
  2580. }
  2581. _sde_encoder_input_handler_register(drm_enc);
  2582. c_state = to_sde_connector_state(sde_enc->cur_master->connector->state);
  2583. if (!c_state) {
  2584. SDE_ERROR("invalid connector state\n");
  2585. return;
  2586. }
  2587. msm_mode = &c_state->msm_mode;
  2588. if ((drm_enc->crtc->state->connectors_changed &&
  2589. sde_encoder_in_clone_mode(drm_enc)) ||
  2590. !(msm_is_mode_seamless_vrr(msm_mode)
  2591. || msm_is_mode_seamless_dms(msm_mode)
  2592. || msm_is_mode_seamless_dyn_clk(msm_mode)))
  2593. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  2594. sde_encoder_off_work);
  2595. ret = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  2596. if (ret) {
  2597. SDE_ERROR_ENC(sde_enc, "sde resource control failed: %d\n",
  2598. ret);
  2599. return;
  2600. }
  2601. memset(&sde_enc->cur_master->intf_cfg_v1, 0,
  2602. sizeof(sde_enc->cur_master->intf_cfg_v1));
  2603. /* turn off vsync_in to update tear check configuration */
  2604. sde_encoder_control_te(drm_enc, false);
  2605. sde_encoder_populate_encoder_phys(drm_enc, sde_enc, msm_mode);
  2606. _sde_encoder_virt_enable_helper(drm_enc);
  2607. sde_encoder_control_te(drm_enc, true);
  2608. }
  2609. void sde_encoder_virt_reset(struct drm_encoder *drm_enc)
  2610. {
  2611. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2612. struct sde_kms *sde_kms = sde_encoder_get_kms(drm_enc);
  2613. int i = 0;
  2614. _sde_encoder_control_fal10_veto(drm_enc, false);
  2615. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2616. if (sde_enc->phys_encs[i]) {
  2617. sde_enc->phys_encs[i]->cont_splash_enabled = false;
  2618. sde_enc->phys_encs[i]->connector = NULL;
  2619. }
  2620. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  2621. }
  2622. sde_enc->cur_master = NULL;
  2623. /*
  2624. * clear the cached crtc in sde_enc on use case finish, after all the
  2625. * outstanding events and timers have been completed
  2626. */
  2627. sde_enc->crtc = NULL;
  2628. memset(&sde_enc->mode_info, 0, sizeof(sde_enc->mode_info));
  2629. SDE_DEBUG_ENC(sde_enc, "encoder disabled\n");
  2630. sde_rm_release(&sde_kms->rm, drm_enc, false);
  2631. }
  2632. static void sde_encoder_virt_disable(struct drm_encoder *drm_enc)
  2633. {
  2634. struct sde_encoder_virt *sde_enc = NULL;
  2635. struct sde_connector *sde_conn;
  2636. struct sde_kms *sde_kms;
  2637. enum sde_intf_mode intf_mode;
  2638. int ret, i = 0;
  2639. if (!drm_enc) {
  2640. SDE_ERROR("invalid encoder\n");
  2641. return;
  2642. } else if (!drm_enc->dev) {
  2643. SDE_ERROR("invalid dev\n");
  2644. return;
  2645. } else if (!drm_enc->dev->dev_private) {
  2646. SDE_ERROR("invalid dev_private\n");
  2647. return;
  2648. }
  2649. if (!sde_kms_power_resource_is_enabled(drm_enc->dev)) {
  2650. SDE_ERROR("power resource is not enabled\n");
  2651. return;
  2652. }
  2653. sde_enc = to_sde_encoder_virt(drm_enc);
  2654. if (!sde_enc->cur_master) {
  2655. SDE_ERROR("Invalid cur_master\n");
  2656. return;
  2657. }
  2658. sde_conn = to_sde_connector(sde_enc->cur_master->connector);
  2659. SDE_DEBUG_ENC(sde_enc, "\n");
  2660. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2661. if (!sde_kms)
  2662. return;
  2663. intf_mode = sde_encoder_get_intf_mode(drm_enc);
  2664. SDE_EVT32(DRMID(drm_enc));
  2665. if (!sde_encoder_in_clone_mode(drm_enc)) {
  2666. /* disable autorefresh */
  2667. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2668. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2669. if (phys && phys->ops.disable_autorefresh)
  2670. phys->ops.disable_autorefresh(phys);
  2671. }
  2672. /* wait for idle */
  2673. sde_encoder_wait_for_event(drm_enc, MSM_ENC_TX_COMPLETE);
  2674. }
  2675. _sde_encoder_input_handler_unregister(drm_enc);
  2676. flush_delayed_work(&sde_conn->status_work);
  2677. /*
  2678. * For primary command mode and video mode encoders, execute the
  2679. * resource control pre-stop operations before the physical encoders
  2680. * are disabled, to allow the rsc to transition its states properly.
  2681. *
  2682. * For other encoder types, rsc should not be enabled until after
  2683. * they have been fully disabled, so delay the pre-stop operations
  2684. * until after the physical disable calls have returned.
  2685. */
  2686. if (sde_enc->disp_info.display_type == SDE_CONNECTOR_PRIMARY &&
  2687. (intf_mode == INTF_MODE_CMD || intf_mode == INTF_MODE_VIDEO)) {
  2688. sde_encoder_resource_control(drm_enc,
  2689. SDE_ENC_RC_EVENT_PRE_STOP);
  2690. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2691. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2692. if (phys && phys->ops.disable)
  2693. phys->ops.disable(phys);
  2694. }
  2695. } else {
  2696. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2697. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2698. if (phys && phys->ops.disable)
  2699. phys->ops.disable(phys);
  2700. }
  2701. sde_encoder_resource_control(drm_enc,
  2702. SDE_ENC_RC_EVENT_PRE_STOP);
  2703. }
  2704. /*
  2705. * disable dce after the transfer is complete (for command mode)
  2706. * and after physical encoder is disabled, to make sure timing
  2707. * engine is already disabled (for video mode).
  2708. */
  2709. if (!sde_in_trusted_vm(sde_kms))
  2710. sde_encoder_dce_disable(sde_enc);
  2711. sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_STOP);
  2712. /* reset connector topology name property */
  2713. if (sde_enc->cur_master && sde_enc->cur_master->connector &&
  2714. sde_enc->crtc && sde_enc->crtc->state->active_changed) {
  2715. ret = sde_rm_update_topology(&sde_kms->rm,
  2716. sde_enc->cur_master->connector->state, NULL);
  2717. if (ret) {
  2718. SDE_ERROR_ENC(sde_enc, "RM failed to update topology, rc: %d\n", ret);
  2719. return;
  2720. }
  2721. }
  2722. if (!sde_encoder_in_clone_mode(drm_enc))
  2723. sde_encoder_virt_reset(drm_enc);
  2724. }
  2725. void sde_encoder_helper_phys_disable(struct sde_encoder_phys *phys_enc,
  2726. struct sde_encoder_phys_wb *wb_enc)
  2727. {
  2728. struct sde_encoder_virt *sde_enc;
  2729. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2730. struct sde_ctl_flush_cfg cfg;
  2731. struct sde_hw_dsc *hw_dsc = NULL;
  2732. int i;
  2733. ctl->ops.reset(ctl);
  2734. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2735. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  2736. if (wb_enc) {
  2737. if (wb_enc->hw_wb->ops.bind_pingpong_blk) {
  2738. wb_enc->hw_wb->ops.bind_pingpong_blk(wb_enc->hw_wb,
  2739. false, phys_enc->hw_pp->idx);
  2740. if (ctl->ops.update_bitmask)
  2741. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_WB,
  2742. wb_enc->hw_wb->idx, true);
  2743. }
  2744. } else {
  2745. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2746. if (sde_enc->phys_encs[i] && phys_enc->hw_intf->ops.bind_pingpong_blk) {
  2747. phys_enc->hw_intf->ops.bind_pingpong_blk(
  2748. sde_enc->phys_encs[i]->hw_intf, false,
  2749. sde_enc->phys_encs[i]->hw_pp->idx);
  2750. if (ctl->ops.update_bitmask)
  2751. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF,
  2752. sde_enc->phys_encs[i]->hw_intf->idx, true);
  2753. }
  2754. }
  2755. }
  2756. if (phys_enc->hw_pp && phys_enc->hw_pp->ops.reset_3d_mode) {
  2757. phys_enc->hw_pp->ops.reset_3d_mode(phys_enc->hw_pp);
  2758. if (ctl->ops.update_bitmask && phys_enc->hw_pp->merge_3d)
  2759. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  2760. phys_enc->hw_pp->merge_3d->idx, true);
  2761. }
  2762. if (phys_enc->hw_cdm && phys_enc->hw_cdm->ops.bind_pingpong_blk &&
  2763. phys_enc->hw_pp) {
  2764. phys_enc->hw_cdm->ops.bind_pingpong_blk(phys_enc->hw_cdm,
  2765. false, phys_enc->hw_pp->idx);
  2766. if (ctl->ops.update_bitmask)
  2767. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_CDM,
  2768. phys_enc->hw_cdm->idx, true);
  2769. }
  2770. if (phys_enc->hw_dnsc_blur && phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk &&
  2771. phys_enc->hw_pp) {
  2772. phys_enc->hw_dnsc_blur->ops.bind_pingpong_blk(phys_enc->hw_dnsc_blur,
  2773. false, phys_enc->hw_pp->idx, phys_enc->in_clone_mode);
  2774. if (ctl->ops.update_dnsc_blur_bitmask)
  2775. ctl->ops.update_dnsc_blur_bitmask(ctl, phys_enc->hw_dnsc_blur->idx, true);
  2776. }
  2777. if (phys_enc == sde_enc->cur_master && phys_enc->hw_pp &&
  2778. ctl->ops.reset_post_disable)
  2779. ctl->ops.reset_post_disable(ctl, &phys_enc->intf_cfg_v1,
  2780. phys_enc->hw_pp->merge_3d ?
  2781. phys_enc->hw_pp->merge_3d->idx : 0);
  2782. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  2783. hw_dsc = sde_enc->hw_dsc[i];
  2784. if (hw_dsc && hw_dsc->ops.bind_pingpong_blk) {
  2785. hw_dsc->ops.bind_pingpong_blk(hw_dsc, false, PINGPONG_MAX);
  2786. if (ctl->ops.update_bitmask)
  2787. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_DSC, hw_dsc->idx, true);
  2788. }
  2789. }
  2790. sde_crtc_disable_cp_features(sde_enc->base.crtc);
  2791. ctl->ops.get_pending_flush(ctl, &cfg);
  2792. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2793. ctl->ops.trigger_flush(ctl);
  2794. ctl->ops.trigger_start(ctl);
  2795. ctl->ops.clear_pending_flush(ctl);
  2796. }
  2797. void sde_encoder_helper_phys_reset(struct sde_encoder_phys *phys_enc)
  2798. {
  2799. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  2800. struct sde_ctl_flush_cfg cfg;
  2801. ctl->ops.reset(ctl);
  2802. sde_encoder_helper_reset_mixers(phys_enc, NULL);
  2803. ctl->ops.get_pending_flush(ctl, &cfg);
  2804. SDE_EVT32(DRMID(phys_enc->parent), cfg.pending_flush_mask);
  2805. ctl->ops.trigger_flush(ctl);
  2806. ctl->ops.trigger_start(ctl);
  2807. }
  2808. static enum sde_intf sde_encoder_get_intf(struct sde_mdss_cfg *catalog,
  2809. enum sde_intf_type type, u32 controller_id)
  2810. {
  2811. int i = 0;
  2812. for (i = 0; i < catalog->intf_count; i++) {
  2813. if (catalog->intf[i].type == type
  2814. && catalog->intf[i].controller_id == controller_id) {
  2815. return catalog->intf[i].id;
  2816. }
  2817. }
  2818. return INTF_MAX;
  2819. }
  2820. static enum sde_wb sde_encoder_get_wb(struct sde_mdss_cfg *catalog,
  2821. enum sde_intf_type type, u32 controller_id)
  2822. {
  2823. if (controller_id < catalog->wb_count)
  2824. return catalog->wb[controller_id].id;
  2825. return WB_MAX;
  2826. }
  2827. void sde_encoder_perf_uidle_status(struct sde_kms *sde_kms,
  2828. struct drm_crtc *crtc)
  2829. {
  2830. struct sde_hw_uidle *uidle;
  2831. struct sde_uidle_cntr cntr;
  2832. struct sde_uidle_status status;
  2833. if (!sde_kms || !crtc || !sde_kms->hw_uidle) {
  2834. pr_err("invalid params %d %d\n",
  2835. !sde_kms, !crtc);
  2836. return;
  2837. }
  2838. /* check if perf counters are enabled and setup */
  2839. if (!sde_kms->catalog->uidle_cfg.perf_cntr_en)
  2840. return;
  2841. uidle = sde_kms->hw_uidle;
  2842. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_STATUS)
  2843. && uidle->ops.uidle_get_status) {
  2844. uidle->ops.uidle_get_status(uidle, &status);
  2845. trace_sde_perf_uidle_status(
  2846. crtc->base.id,
  2847. status.uidle_danger_status_0,
  2848. status.uidle_danger_status_1,
  2849. status.uidle_safe_status_0,
  2850. status.uidle_safe_status_1,
  2851. status.uidle_idle_status_0,
  2852. status.uidle_idle_status_1,
  2853. status.uidle_fal_status_0,
  2854. status.uidle_fal_status_1,
  2855. status.uidle_status,
  2856. status.uidle_en_fal10);
  2857. }
  2858. if ((sde_kms->catalog->uidle_cfg.debugfs_perf & SDE_PERF_UIDLE_CNT)
  2859. && uidle->ops.uidle_get_cntr) {
  2860. uidle->ops.uidle_get_cntr(uidle, &cntr);
  2861. trace_sde_perf_uidle_cntr(
  2862. crtc->base.id,
  2863. cntr.fal1_gate_cntr,
  2864. cntr.fal10_gate_cntr,
  2865. cntr.fal_wait_gate_cntr,
  2866. cntr.fal1_num_transitions_cntr,
  2867. cntr.fal10_num_transitions_cntr,
  2868. cntr.min_gate_cntr,
  2869. cntr.max_gate_cntr);
  2870. }
  2871. }
  2872. static void sde_encoder_vblank_callback(struct drm_encoder *drm_enc,
  2873. struct sde_encoder_phys *phy_enc)
  2874. {
  2875. struct sde_encoder_virt *sde_enc = NULL;
  2876. unsigned long lock_flags;
  2877. ktime_t ts = 0;
  2878. if (!drm_enc || !phy_enc)
  2879. return;
  2880. SDE_ATRACE_BEGIN("encoder_vblank_callback");
  2881. sde_enc = to_sde_encoder_virt(drm_enc);
  2882. /*
  2883. * calculate accurate vsync timestamp when available
  2884. * set current time otherwise
  2885. */
  2886. if (phy_enc->sde_kms && test_bit(SDE_FEATURE_HW_VSYNC_TS,
  2887. phy_enc->sde_kms->catalog->features))
  2888. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2889. if (!ts)
  2890. ts = ktime_get();
  2891. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2892. phy_enc->last_vsync_timestamp = ts;
  2893. atomic_inc(&phy_enc->vsync_cnt);
  2894. if (sde_enc->crtc_vblank_cb)
  2895. sde_enc->crtc_vblank_cb(sde_enc->crtc_vblank_cb_data, ts);
  2896. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2897. if (phy_enc->sde_kms &&
  2898. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2899. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2900. SDE_ATRACE_END("encoder_vblank_callback");
  2901. }
  2902. static void sde_encoder_underrun_callback(struct drm_encoder *drm_enc,
  2903. struct sde_encoder_phys *phy_enc)
  2904. {
  2905. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2906. if (!phy_enc)
  2907. return;
  2908. SDE_ATRACE_BEGIN("encoder_underrun_callback");
  2909. atomic_inc(&phy_enc->underrun_cnt);
  2910. SDE_EVT32(DRMID(drm_enc), atomic_read(&phy_enc->underrun_cnt));
  2911. if (sde_enc->cur_master &&
  2912. sde_enc->cur_master->ops.get_underrun_line_count)
  2913. sde_enc->cur_master->ops.get_underrun_line_count(
  2914. sde_enc->cur_master);
  2915. trace_sde_encoder_underrun(DRMID(drm_enc),
  2916. atomic_read(&phy_enc->underrun_cnt));
  2917. if (phy_enc->sde_kms &&
  2918. phy_enc->sde_kms->catalog->uidle_cfg.debugfs_perf)
  2919. sde_encoder_perf_uidle_status(phy_enc->sde_kms, sde_enc->crtc);
  2920. SDE_DBG_CTRL("stop_ftrace");
  2921. SDE_DBG_CTRL("panic_underrun");
  2922. SDE_ATRACE_END("encoder_underrun_callback");
  2923. }
  2924. void sde_encoder_register_vblank_callback(struct drm_encoder *drm_enc,
  2925. void (*vbl_cb)(void *, ktime_t), void *vbl_data)
  2926. {
  2927. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2928. unsigned long lock_flags;
  2929. bool enable;
  2930. int i;
  2931. enable = vbl_cb ? true : false;
  2932. if (!drm_enc) {
  2933. SDE_ERROR("invalid encoder\n");
  2934. return;
  2935. }
  2936. SDE_DEBUG_ENC(sde_enc, "enable:%d\n", enable);
  2937. SDE_EVT32(DRMID(drm_enc), enable);
  2938. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2939. sde_enc->crtc_vblank_cb = vbl_cb;
  2940. sde_enc->crtc_vblank_cb_data = vbl_data;
  2941. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2942. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  2943. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  2944. if (phys && phys->ops.control_vblank_irq)
  2945. phys->ops.control_vblank_irq(phys, enable);
  2946. }
  2947. sde_enc->vblank_enabled = enable;
  2948. }
  2949. void sde_encoder_register_frame_event_callback(struct drm_encoder *drm_enc,
  2950. void (*frame_event_cb)(void *, u32 event, ktime_t ts),
  2951. struct drm_crtc *crtc)
  2952. {
  2953. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2954. unsigned long lock_flags;
  2955. bool enable;
  2956. enable = frame_event_cb ? true : false;
  2957. if (!drm_enc) {
  2958. SDE_ERROR("invalid encoder\n");
  2959. return;
  2960. }
  2961. SDE_DEBUG_ENC(sde_enc, "\n");
  2962. SDE_EVT32(DRMID(drm_enc), enable, 0);
  2963. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  2964. sde_enc->crtc_frame_event_cb = frame_event_cb;
  2965. sde_enc->crtc_frame_event_cb_data.crtc = crtc;
  2966. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  2967. }
  2968. static void sde_encoder_frame_done_callback(
  2969. struct drm_encoder *drm_enc,
  2970. struct sde_encoder_phys *ready_phys, u32 event)
  2971. {
  2972. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  2973. struct sde_kms *sde_kms = sde_encoder_get_kms(&sde_enc->base);
  2974. unsigned int i;
  2975. bool trigger = true;
  2976. bool is_cmd_mode = false;
  2977. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  2978. ktime_t ts = 0;
  2979. if (!sde_kms || !sde_enc->cur_master) {
  2980. SDE_ERROR("invalid param: sde_kms %pK, cur_master %pK\n",
  2981. sde_kms, sde_enc->cur_master);
  2982. return;
  2983. }
  2984. sde_enc->crtc_frame_event_cb_data.connector =
  2985. sde_enc->cur_master->connector;
  2986. if (sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE))
  2987. is_cmd_mode = true;
  2988. /* get precise vsync timestamp for retire fence, if precise vsync timestamp is enabled */
  2989. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features) &&
  2990. (event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2991. (!(event & (SDE_ENCODER_FRAME_EVENT_ERROR | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD))))
  2992. ts = sde_encoder_calc_last_vsync_timestamp(drm_enc);
  2993. /*
  2994. * get current ktime for other events and when precise timestamp is not
  2995. * available for retire-fence
  2996. */
  2997. if (!ts)
  2998. ts = ktime_get();
  2999. if (event & (SDE_ENCODER_FRAME_EVENT_DONE
  3000. | SDE_ENCODER_FRAME_EVENT_ERROR
  3001. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD) && is_cmd_mode
  3002. && !sde_encoder_check_ctl_done_support(drm_enc)) {
  3003. if (ready_phys->connector)
  3004. topology = sde_connector_get_topology_name(
  3005. ready_phys->connector);
  3006. /* One of the physical encoders has become idle */
  3007. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3008. if (sde_enc->phys_encs[i] == ready_phys) {
  3009. SDE_EVT32_VERBOSE(DRMID(drm_enc), i,
  3010. atomic_read(&sde_enc->frame_done_cnt[i]));
  3011. if (!atomic_add_unless(
  3012. &sde_enc->frame_done_cnt[i], 1, 2)) {
  3013. SDE_EVT32(DRMID(drm_enc), event,
  3014. ready_phys->intf_idx,
  3015. SDE_EVTLOG_ERROR);
  3016. SDE_ERROR_ENC(sde_enc,
  3017. "intf idx:%d, event:%d\n",
  3018. ready_phys->intf_idx, event);
  3019. return;
  3020. }
  3021. }
  3022. if (topology != SDE_RM_TOPOLOGY_PPSPLIT &&
  3023. atomic_read(&sde_enc->frame_done_cnt[i]) == 0)
  3024. trigger = false;
  3025. }
  3026. if (trigger) {
  3027. if (sde_enc->crtc_frame_event_cb)
  3028. sde_enc->crtc_frame_event_cb(
  3029. &sde_enc->crtc_frame_event_cb_data, event, ts);
  3030. for (i = 0; i < sde_enc->num_phys_encs; i++)
  3031. atomic_add_unless(&sde_enc->frame_done_cnt[i],
  3032. -1, 0);
  3033. }
  3034. } else if (sde_enc->crtc_frame_event_cb) {
  3035. sde_enc->crtc_frame_event_cb(&sde_enc->crtc_frame_event_cb_data, event, ts);
  3036. }
  3037. }
  3038. int sde_encoder_idle_request(struct drm_encoder *drm_enc)
  3039. {
  3040. struct sde_encoder_virt *sde_enc;
  3041. if (!drm_enc) {
  3042. SDE_ERROR("invalid drm encoder\n");
  3043. return -EINVAL;
  3044. }
  3045. sde_enc = to_sde_encoder_virt(drm_enc);
  3046. sde_encoder_resource_control(&sde_enc->base,
  3047. SDE_ENC_RC_EVENT_ENTER_IDLE);
  3048. return 0;
  3049. }
  3050. /**
  3051. * _sde_encoder_trigger_flush - trigger flush for a physical encoder
  3052. * drm_enc: Pointer to drm encoder structure
  3053. * phys: Pointer to physical encoder structure
  3054. * extra_flush: Additional bit mask to include in flush trigger
  3055. * config_changed: if true new config is applied, avoid increment of retire
  3056. * count if false
  3057. */
  3058. static inline void _sde_encoder_trigger_flush(struct drm_encoder *drm_enc,
  3059. struct sde_encoder_phys *phys,
  3060. struct sde_ctl_flush_cfg *extra_flush,
  3061. bool config_changed)
  3062. {
  3063. struct sde_hw_ctl *ctl;
  3064. unsigned long lock_flags;
  3065. struct sde_encoder_virt *sde_enc;
  3066. int pend_ret_fence_cnt;
  3067. struct sde_connector *c_conn;
  3068. if (!drm_enc || !phys) {
  3069. SDE_ERROR("invalid argument(s), drm_enc %d, phys_enc %d\n",
  3070. !drm_enc, !phys);
  3071. return;
  3072. }
  3073. sde_enc = to_sde_encoder_virt(drm_enc);
  3074. c_conn = to_sde_connector(phys->connector);
  3075. if (!phys->hw_pp) {
  3076. SDE_ERROR("invalid pingpong hw\n");
  3077. return;
  3078. }
  3079. ctl = phys->hw_ctl;
  3080. if (!ctl || !phys->ops.trigger_flush) {
  3081. SDE_ERROR("missing ctl/trigger cb\n");
  3082. return;
  3083. }
  3084. if (phys->split_role == ENC_ROLE_SKIP) {
  3085. SDE_DEBUG_ENC(to_sde_encoder_virt(phys->parent),
  3086. "skip flush pp%d ctl%d\n",
  3087. phys->hw_pp->idx - PINGPONG_0,
  3088. ctl->idx - CTL_0);
  3089. return;
  3090. }
  3091. /* update pending counts and trigger kickoff ctl flush atomically */
  3092. spin_lock_irqsave(&sde_enc->enc_spinlock, lock_flags);
  3093. if (phys->ops.is_master && phys->ops.is_master(phys) && config_changed) {
  3094. atomic_inc(&phys->pending_retire_fence_cnt);
  3095. atomic_inc(&phys->pending_ctl_start_cnt);
  3096. }
  3097. pend_ret_fence_cnt = atomic_read(&phys->pending_retire_fence_cnt);
  3098. if (phys->hw_intf && phys->hw_intf->cap->type == INTF_DP &&
  3099. ctl->ops.update_bitmask) {
  3100. /* perform peripheral flush on every frame update for dp dsc */
  3101. if (phys->comp_type == MSM_DISPLAY_COMPRESSION_DSC &&
  3102. phys->comp_ratio && c_conn->ops.update_pps) {
  3103. c_conn->ops.update_pps(phys->connector, NULL,
  3104. c_conn->display);
  3105. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3106. phys->hw_intf->idx, 1);
  3107. }
  3108. if (sde_enc->dynamic_hdr_updated)
  3109. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_PERIPH,
  3110. phys->hw_intf->idx, 1);
  3111. }
  3112. if ((extra_flush && extra_flush->pending_flush_mask)
  3113. && ctl->ops.update_pending_flush)
  3114. ctl->ops.update_pending_flush(ctl, extra_flush);
  3115. phys->ops.trigger_flush(phys);
  3116. spin_unlock_irqrestore(&sde_enc->enc_spinlock, lock_flags);
  3117. if (ctl->ops.get_pending_flush) {
  3118. struct sde_ctl_flush_cfg pending_flush = {0,};
  3119. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3120. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3121. ctl->idx - CTL_0,
  3122. pending_flush.pending_flush_mask,
  3123. pend_ret_fence_cnt);
  3124. } else {
  3125. SDE_EVT32(DRMID(drm_enc), phys->intf_idx - INTF_0,
  3126. ctl->idx - CTL_0,
  3127. pend_ret_fence_cnt);
  3128. }
  3129. }
  3130. /**
  3131. * _sde_encoder_trigger_start - trigger start for a physical encoder
  3132. * phys: Pointer to physical encoder structure
  3133. */
  3134. static inline void _sde_encoder_trigger_start(struct sde_encoder_phys *phys)
  3135. {
  3136. struct sde_hw_ctl *ctl;
  3137. struct sde_encoder_virt *sde_enc;
  3138. if (!phys) {
  3139. SDE_ERROR("invalid argument(s)\n");
  3140. return;
  3141. }
  3142. if (!phys->hw_pp) {
  3143. SDE_ERROR("invalid pingpong hw\n");
  3144. return;
  3145. }
  3146. if (!phys->parent) {
  3147. SDE_ERROR("invalid parent\n");
  3148. return;
  3149. }
  3150. /* avoid ctrl start for encoder in clone mode */
  3151. if (phys->in_clone_mode)
  3152. return;
  3153. ctl = phys->hw_ctl;
  3154. sde_enc = to_sde_encoder_virt(phys->parent);
  3155. if (phys->split_role == ENC_ROLE_SKIP) {
  3156. SDE_DEBUG_ENC(sde_enc,
  3157. "skip start pp%d ctl%d\n",
  3158. phys->hw_pp->idx - PINGPONG_0,
  3159. ctl->idx - CTL_0);
  3160. return;
  3161. }
  3162. if (phys->ops.trigger_start && phys->enable_state != SDE_ENC_DISABLED)
  3163. phys->ops.trigger_start(phys);
  3164. }
  3165. void sde_encoder_helper_trigger_flush(struct sde_encoder_phys *phys_enc)
  3166. {
  3167. struct sde_hw_ctl *ctl;
  3168. if (!phys_enc) {
  3169. SDE_ERROR("invalid encoder\n");
  3170. return;
  3171. }
  3172. ctl = phys_enc->hw_ctl;
  3173. if (ctl && ctl->ops.trigger_flush)
  3174. ctl->ops.trigger_flush(ctl);
  3175. }
  3176. void sde_encoder_helper_trigger_start(struct sde_encoder_phys *phys_enc)
  3177. {
  3178. struct sde_hw_ctl *ctl;
  3179. if (!phys_enc) {
  3180. SDE_ERROR("invalid encoder\n");
  3181. return;
  3182. }
  3183. ctl = phys_enc->hw_ctl;
  3184. if (ctl && ctl->ops.trigger_start) {
  3185. ctl->ops.trigger_start(ctl);
  3186. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx - CTL_0);
  3187. }
  3188. }
  3189. void sde_encoder_helper_hw_reset(struct sde_encoder_phys *phys_enc)
  3190. {
  3191. struct sde_encoder_virt *sde_enc;
  3192. struct sde_connector *sde_con;
  3193. void *sde_con_disp;
  3194. struct sde_hw_ctl *ctl;
  3195. int rc;
  3196. if (!phys_enc) {
  3197. SDE_ERROR("invalid encoder\n");
  3198. return;
  3199. }
  3200. sde_enc = to_sde_encoder_virt(phys_enc->parent);
  3201. ctl = phys_enc->hw_ctl;
  3202. if (!ctl || !ctl->ops.reset)
  3203. return;
  3204. SDE_DEBUG_ENC(sde_enc, "ctl %d reset\n", ctl->idx);
  3205. SDE_EVT32(DRMID(phys_enc->parent), ctl->idx);
  3206. if (phys_enc->ops.is_master && phys_enc->ops.is_master(phys_enc) &&
  3207. phys_enc->connector) {
  3208. sde_con = to_sde_connector(phys_enc->connector);
  3209. sde_con_disp = sde_connector_get_display(phys_enc->connector);
  3210. if (sde_con->ops.soft_reset) {
  3211. rc = sde_con->ops.soft_reset(sde_con_disp);
  3212. if (rc) {
  3213. SDE_ERROR_ENC(sde_enc,
  3214. "connector soft reset failure\n");
  3215. SDE_DBG_DUMP(SDE_DBG_BUILT_IN_ALL, "panic");
  3216. }
  3217. }
  3218. }
  3219. phys_enc->enable_state = SDE_ENC_ENABLED;
  3220. }
  3221. /**
  3222. * _sde_encoder_kickoff_phys - handle physical encoder kickoff
  3223. * Iterate through the physical encoders and perform consolidated flush
  3224. * and/or control start triggering as needed. This is done in the virtual
  3225. * encoder rather than the individual physical ones in order to handle
  3226. * use cases that require visibility into multiple physical encoders at
  3227. * a time.
  3228. * sde_enc: Pointer to virtual encoder structure
  3229. * config_changed: if true new config is applied. Avoid regdma_flush and
  3230. * incrementing the retire count if false.
  3231. */
  3232. static void _sde_encoder_kickoff_phys(struct sde_encoder_virt *sde_enc,
  3233. bool config_changed)
  3234. {
  3235. struct sde_hw_ctl *ctl;
  3236. uint32_t i;
  3237. struct sde_ctl_flush_cfg pending_flush = {0,};
  3238. u32 pending_kickoff_cnt;
  3239. struct msm_drm_private *priv = NULL;
  3240. struct sde_kms *sde_kms = NULL;
  3241. struct sde_crtc_misr_info crtc_misr_info = {false, 0};
  3242. bool is_regdma_blocking = false, is_vid_mode = false;
  3243. struct sde_crtc *sde_crtc;
  3244. if (!sde_enc) {
  3245. SDE_ERROR("invalid encoder\n");
  3246. return;
  3247. }
  3248. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3249. if (sde_encoder_check_curr_mode(&sde_enc->base, MSM_DISPLAY_VIDEO_MODE))
  3250. is_vid_mode = true;
  3251. is_regdma_blocking = (is_vid_mode ||
  3252. _sde_encoder_is_autorefresh_enabled(sde_enc));
  3253. /* don't perform flush/start operations for slave encoders */
  3254. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3255. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3256. enum sde_rm_topology_name topology = SDE_RM_TOPOLOGY_NONE;
  3257. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3258. continue;
  3259. ctl = phys->hw_ctl;
  3260. if (!ctl)
  3261. continue;
  3262. if (phys->connector)
  3263. topology = sde_connector_get_topology_name(
  3264. phys->connector);
  3265. if (!phys->ops.needs_single_flush ||
  3266. !phys->ops.needs_single_flush(phys)) {
  3267. if (config_changed && ctl->ops.reg_dma_flush)
  3268. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3269. _sde_encoder_trigger_flush(&sde_enc->base, phys, 0x0,
  3270. config_changed);
  3271. } else if (ctl->ops.get_pending_flush) {
  3272. ctl->ops.get_pending_flush(ctl, &pending_flush);
  3273. }
  3274. }
  3275. /* for split flush, combine pending flush masks and send to master */
  3276. if (pending_flush.pending_flush_mask && sde_enc->cur_master) {
  3277. ctl = sde_enc->cur_master->hw_ctl;
  3278. if (config_changed && ctl->ops.reg_dma_flush)
  3279. ctl->ops.reg_dma_flush(ctl, is_regdma_blocking);
  3280. _sde_encoder_trigger_flush(&sde_enc->base, sde_enc->cur_master,
  3281. &pending_flush,
  3282. config_changed);
  3283. }
  3284. /* update pending_kickoff_cnt AFTER flush but before trigger start */
  3285. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3286. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3287. if (!phys || phys->enable_state == SDE_ENC_DISABLED)
  3288. continue;
  3289. if (!phys->ops.needs_single_flush ||
  3290. !phys->ops.needs_single_flush(phys)) {
  3291. pending_kickoff_cnt =
  3292. sde_encoder_phys_inc_pending(phys);
  3293. SDE_EVT32(pending_kickoff_cnt, SDE_EVTLOG_FUNC_CASE1);
  3294. } else {
  3295. pending_kickoff_cnt =
  3296. sde_encoder_phys_inc_pending(phys);
  3297. SDE_EVT32(pending_kickoff_cnt,
  3298. pending_flush.pending_flush_mask,
  3299. SDE_EVTLOG_FUNC_CASE2);
  3300. }
  3301. }
  3302. if (sde_enc->misr_enable)
  3303. sde_encoder_misr_configure(&sde_enc->base, true,
  3304. sde_enc->misr_frame_count);
  3305. sde_crtc_get_misr_info(sde_enc->crtc, &crtc_misr_info);
  3306. if (crtc_misr_info.misr_enable && sde_crtc &&
  3307. sde_crtc->misr_reconfigure) {
  3308. sde_crtc_misr_setup(sde_enc->crtc, true,
  3309. crtc_misr_info.misr_frame_count);
  3310. sde_crtc->misr_reconfigure = false;
  3311. }
  3312. _sde_encoder_trigger_start(sde_enc->cur_master);
  3313. if (sde_enc->elevated_ahb_vote) {
  3314. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  3315. priv = sde_enc->base.dev->dev_private;
  3316. if (sde_kms != NULL) {
  3317. sde_power_scale_reg_bus(&priv->phandle,
  3318. VOTE_INDEX_LOW,
  3319. false);
  3320. }
  3321. sde_enc->elevated_ahb_vote = false;
  3322. }
  3323. }
  3324. static void _sde_encoder_ppsplit_swap_intf_for_right_only_update(
  3325. struct drm_encoder *drm_enc,
  3326. unsigned long *affected_displays,
  3327. int num_active_phys)
  3328. {
  3329. struct sde_encoder_virt *sde_enc;
  3330. struct sde_encoder_phys *master;
  3331. enum sde_rm_topology_name topology;
  3332. bool is_right_only;
  3333. if (!drm_enc || !affected_displays)
  3334. return;
  3335. sde_enc = to_sde_encoder_virt(drm_enc);
  3336. master = sde_enc->cur_master;
  3337. if (!master || !master->connector)
  3338. return;
  3339. topology = sde_connector_get_topology_name(master->connector);
  3340. if (topology != SDE_RM_TOPOLOGY_PPSPLIT)
  3341. return;
  3342. /*
  3343. * For pingpong split, the slave pingpong won't generate IRQs. For
  3344. * right-only updates, we can't swap pingpongs, or simply swap the
  3345. * master/slave assignment, we actually have to swap the interfaces
  3346. * so that the master physical encoder will use a pingpong/interface
  3347. * that generates irqs on which to wait.
  3348. */
  3349. is_right_only = !test_bit(0, affected_displays) &&
  3350. test_bit(1, affected_displays);
  3351. if (is_right_only && !sde_enc->intfs_swapped) {
  3352. /* right-only update swap interfaces */
  3353. swap(sde_enc->phys_encs[0]->intf_idx,
  3354. sde_enc->phys_encs[1]->intf_idx);
  3355. sde_enc->intfs_swapped = true;
  3356. } else if (!is_right_only && sde_enc->intfs_swapped) {
  3357. /* left-only or full update, swap back */
  3358. swap(sde_enc->phys_encs[0]->intf_idx,
  3359. sde_enc->phys_encs[1]->intf_idx);
  3360. sde_enc->intfs_swapped = false;
  3361. }
  3362. SDE_DEBUG_ENC(sde_enc,
  3363. "right_only %d swapped %d phys0->intf%d, phys1->intf%d\n",
  3364. is_right_only, sde_enc->intfs_swapped,
  3365. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3366. sde_enc->phys_encs[1]->intf_idx - INTF_0);
  3367. SDE_EVT32(DRMID(drm_enc), is_right_only, sde_enc->intfs_swapped,
  3368. sde_enc->phys_encs[0]->intf_idx - INTF_0,
  3369. sde_enc->phys_encs[1]->intf_idx - INTF_0,
  3370. *affected_displays);
  3371. /* ppsplit always uses master since ppslave invalid for irqs*/
  3372. if (num_active_phys == 1)
  3373. *affected_displays = BIT(0);
  3374. }
  3375. static void _sde_encoder_update_master(struct drm_encoder *drm_enc,
  3376. struct sde_encoder_kickoff_params *params)
  3377. {
  3378. struct sde_encoder_virt *sde_enc;
  3379. struct sde_encoder_phys *phys;
  3380. int i, num_active_phys;
  3381. bool master_assigned = false;
  3382. if (!drm_enc || !params)
  3383. return;
  3384. sde_enc = to_sde_encoder_virt(drm_enc);
  3385. if (sde_enc->num_phys_encs <= 1)
  3386. return;
  3387. /* count bits set */
  3388. num_active_phys = hweight_long(params->affected_displays);
  3389. SDE_DEBUG_ENC(sde_enc, "affected_displays 0x%lx num_active_phys %d\n",
  3390. params->affected_displays, num_active_phys);
  3391. SDE_EVT32_VERBOSE(DRMID(drm_enc), params->affected_displays,
  3392. num_active_phys);
  3393. /* for left/right only update, ppsplit master switches interface */
  3394. _sde_encoder_ppsplit_swap_intf_for_right_only_update(drm_enc,
  3395. &params->affected_displays, num_active_phys);
  3396. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3397. enum sde_enc_split_role prv_role, new_role;
  3398. bool active = false;
  3399. phys = sde_enc->phys_encs[i];
  3400. if (!phys || !phys->ops.update_split_role || !phys->hw_pp)
  3401. continue;
  3402. active = test_bit(i, &params->affected_displays);
  3403. prv_role = phys->split_role;
  3404. if (active && num_active_phys == 1)
  3405. new_role = ENC_ROLE_SOLO;
  3406. else if (active && !master_assigned)
  3407. new_role = ENC_ROLE_MASTER;
  3408. else if (active)
  3409. new_role = ENC_ROLE_SLAVE;
  3410. else
  3411. new_role = ENC_ROLE_SKIP;
  3412. phys->ops.update_split_role(phys, new_role);
  3413. if (new_role == ENC_ROLE_SOLO || new_role == ENC_ROLE_MASTER) {
  3414. sde_enc->cur_master = phys;
  3415. master_assigned = true;
  3416. }
  3417. SDE_DEBUG_ENC(sde_enc, "pp %d role prv %d new %d active %d\n",
  3418. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3419. phys->split_role, active);
  3420. SDE_EVT32(DRMID(drm_enc), params->affected_displays,
  3421. phys->hw_pp->idx - PINGPONG_0, prv_role,
  3422. phys->split_role, active, num_active_phys);
  3423. }
  3424. }
  3425. bool sde_encoder_check_curr_mode(struct drm_encoder *drm_enc, u32 mode)
  3426. {
  3427. struct sde_encoder_virt *sde_enc;
  3428. struct msm_display_info *disp_info;
  3429. if (!drm_enc) {
  3430. SDE_ERROR("invalid encoder\n");
  3431. return false;
  3432. }
  3433. sde_enc = to_sde_encoder_virt(drm_enc);
  3434. disp_info = &sde_enc->disp_info;
  3435. return (disp_info->curr_panel_mode == mode);
  3436. }
  3437. void sde_encoder_trigger_kickoff_pending(struct drm_encoder *drm_enc)
  3438. {
  3439. struct sde_encoder_virt *sde_enc;
  3440. struct sde_encoder_phys *phys;
  3441. unsigned int i;
  3442. struct sde_hw_ctl *ctl;
  3443. if (!drm_enc) {
  3444. SDE_ERROR("invalid encoder\n");
  3445. return;
  3446. }
  3447. sde_enc = to_sde_encoder_virt(drm_enc);
  3448. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3449. phys = sde_enc->phys_encs[i];
  3450. if (phys && phys->hw_ctl && (phys == sde_enc->cur_master) &&
  3451. sde_encoder_check_curr_mode(drm_enc,
  3452. MSM_DISPLAY_CMD_MODE)) {
  3453. ctl = phys->hw_ctl;
  3454. if (ctl->ops.trigger_pending)
  3455. /* update only for command mode primary ctl */
  3456. ctl->ops.trigger_pending(ctl);
  3457. }
  3458. }
  3459. sde_enc->idle_pc_restore = false;
  3460. }
  3461. static void sde_encoder_esd_trigger_work_handler(struct kthread_work *work)
  3462. {
  3463. struct sde_encoder_virt *sde_enc = container_of(work,
  3464. struct sde_encoder_virt, esd_trigger_work);
  3465. if (!sde_enc) {
  3466. SDE_ERROR("invalid sde encoder\n");
  3467. return;
  3468. }
  3469. sde_encoder_resource_control(&sde_enc->base,
  3470. SDE_ENC_RC_EVENT_KICKOFF);
  3471. }
  3472. static void sde_encoder_input_event_work_handler(struct kthread_work *work)
  3473. {
  3474. struct sde_encoder_virt *sde_enc = container_of(work,
  3475. struct sde_encoder_virt, input_event_work);
  3476. if (!sde_enc) {
  3477. SDE_ERROR("invalid sde encoder\n");
  3478. return;
  3479. }
  3480. sde_encoder_resource_control(&sde_enc->base,
  3481. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3482. }
  3483. static void sde_encoder_early_wakeup_work_handler(struct kthread_work *work)
  3484. {
  3485. struct sde_encoder_virt *sde_enc = container_of(work,
  3486. struct sde_encoder_virt, early_wakeup_work);
  3487. struct sde_kms *sde_kms = to_sde_kms(ddev_to_msm_kms(sde_enc->base.dev));
  3488. if (!sde_kms)
  3489. return;
  3490. sde_vm_lock(sde_kms);
  3491. if (!sde_vm_owns_hw(sde_kms)) {
  3492. sde_vm_unlock(sde_kms);
  3493. SDE_DEBUG("skip early wakeup for ENC-%d, HW is owned by other VM\n",
  3494. DRMID(&sde_enc->base));
  3495. return;
  3496. }
  3497. SDE_ATRACE_BEGIN("encoder_early_wakeup");
  3498. sde_encoder_resource_control(&sde_enc->base,
  3499. SDE_ENC_RC_EVENT_EARLY_WAKEUP);
  3500. SDE_ATRACE_END("encoder_early_wakeup");
  3501. sde_vm_unlock(sde_kms);
  3502. }
  3503. void sde_encoder_early_wakeup(struct drm_encoder *drm_enc)
  3504. {
  3505. struct sde_encoder_virt *sde_enc = NULL;
  3506. struct msm_drm_thread *disp_thread = NULL;
  3507. struct msm_drm_private *priv = NULL;
  3508. priv = drm_enc->dev->dev_private;
  3509. sde_enc = to_sde_encoder_virt(drm_enc);
  3510. if (!sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE)) {
  3511. SDE_DEBUG_ENC(sde_enc,
  3512. "should only early wake up command mode display\n");
  3513. return;
  3514. }
  3515. if (!sde_enc->crtc || (sde_enc->crtc->index
  3516. >= ARRAY_SIZE(priv->event_thread))) {
  3517. SDE_DEBUG_ENC(sde_enc, "invalid CRTC: %d or crtc index: %d\n",
  3518. sde_enc->crtc == NULL,
  3519. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  3520. return;
  3521. }
  3522. disp_thread = &priv->disp_thread[sde_enc->crtc->index];
  3523. SDE_ATRACE_BEGIN("queue_early_wakeup_work");
  3524. kthread_queue_work(&disp_thread->worker,
  3525. &sde_enc->early_wakeup_work);
  3526. SDE_ATRACE_END("queue_early_wakeup_work");
  3527. }
  3528. int sde_encoder_poll_line_counts(struct drm_encoder *drm_enc)
  3529. {
  3530. static const uint64_t timeout_us = 50000;
  3531. static const uint64_t sleep_us = 20;
  3532. struct sde_encoder_virt *sde_enc;
  3533. ktime_t cur_ktime, exp_ktime;
  3534. uint32_t line_count, tmp, i;
  3535. if (!drm_enc) {
  3536. SDE_ERROR("invalid encoder\n");
  3537. return -EINVAL;
  3538. }
  3539. sde_enc = to_sde_encoder_virt(drm_enc);
  3540. if (!sde_enc->cur_master ||
  3541. !sde_enc->cur_master->ops.get_line_count) {
  3542. SDE_DEBUG_ENC(sde_enc, "can't get master line count\n");
  3543. SDE_EVT32(DRMID(drm_enc), SDE_EVTLOG_ERROR);
  3544. return -EINVAL;
  3545. }
  3546. exp_ktime = ktime_add_ms(ktime_get(), timeout_us / 1000);
  3547. line_count = sde_enc->cur_master->ops.get_line_count(
  3548. sde_enc->cur_master);
  3549. for (i = 0; i < (timeout_us * 2 / sleep_us); ++i) {
  3550. tmp = line_count;
  3551. line_count = sde_enc->cur_master->ops.get_line_count(
  3552. sde_enc->cur_master);
  3553. if (line_count < tmp) {
  3554. SDE_EVT32(DRMID(drm_enc), line_count);
  3555. return 0;
  3556. }
  3557. cur_ktime = ktime_get();
  3558. if (ktime_compare_safe(exp_ktime, cur_ktime) <= 0)
  3559. break;
  3560. usleep_range(sleep_us / 2, sleep_us);
  3561. }
  3562. SDE_EVT32(DRMID(drm_enc), line_count, SDE_EVTLOG_ERROR);
  3563. return -ETIMEDOUT;
  3564. }
  3565. static int _helper_flush_qsync(struct sde_encoder_phys *phys_enc)
  3566. {
  3567. struct drm_encoder *drm_enc;
  3568. struct sde_rm_hw_iter rm_iter;
  3569. bool lm_valid = false;
  3570. bool intf_valid = false;
  3571. if (!phys_enc || !phys_enc->parent) {
  3572. SDE_ERROR("invalid encoder\n");
  3573. return -EINVAL;
  3574. }
  3575. drm_enc = phys_enc->parent;
  3576. /* Flush the interfaces for AVR update or Qsync with INTF TE */
  3577. if (phys_enc->intf_mode == INTF_MODE_VIDEO ||
  3578. (phys_enc->intf_mode == INTF_MODE_CMD &&
  3579. phys_enc->has_intf_te)) {
  3580. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id,
  3581. SDE_HW_BLK_INTF);
  3582. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3583. struct sde_hw_intf *hw_intf = to_sde_hw_intf(rm_iter.hw);
  3584. if (!hw_intf)
  3585. continue;
  3586. if (phys_enc->hw_ctl->ops.update_bitmask)
  3587. phys_enc->hw_ctl->ops.update_bitmask(
  3588. phys_enc->hw_ctl,
  3589. SDE_HW_FLUSH_INTF,
  3590. hw_intf->idx, 1);
  3591. intf_valid = true;
  3592. }
  3593. if (!intf_valid) {
  3594. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3595. "intf not found to flush\n");
  3596. return -EFAULT;
  3597. }
  3598. } else {
  3599. sde_rm_init_hw_iter(&rm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3600. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &rm_iter)) {
  3601. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(rm_iter.hw);
  3602. if (!hw_lm)
  3603. continue;
  3604. /* update LM flush for HW without INTF TE */
  3605. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3606. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3607. phys_enc->hw_ctl,
  3608. hw_lm->idx, 1);
  3609. lm_valid = true;
  3610. }
  3611. if (!lm_valid) {
  3612. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc),
  3613. "lm not found to flush\n");
  3614. return -EFAULT;
  3615. }
  3616. }
  3617. return 0;
  3618. }
  3619. static void _sde_encoder_helper_hdr_plus_mempool_update(
  3620. struct sde_encoder_virt *sde_enc)
  3621. {
  3622. struct sde_connector_dyn_hdr_metadata *dhdr_meta = NULL;
  3623. struct sde_hw_mdp *mdptop = NULL;
  3624. sde_enc->dynamic_hdr_updated = false;
  3625. if (sde_enc->cur_master) {
  3626. mdptop = sde_enc->cur_master->hw_mdptop;
  3627. dhdr_meta = sde_connector_get_dyn_hdr_meta(
  3628. sde_enc->cur_master->connector);
  3629. }
  3630. if (!mdptop || !dhdr_meta || !dhdr_meta->dynamic_hdr_update)
  3631. return;
  3632. if (mdptop->ops.set_hdr_plus_metadata) {
  3633. sde_enc->dynamic_hdr_updated = true;
  3634. mdptop->ops.set_hdr_plus_metadata(
  3635. mdptop, dhdr_meta->dynamic_hdr_payload,
  3636. dhdr_meta->dynamic_hdr_payload_size,
  3637. sde_enc->cur_master->intf_idx == INTF_0 ?
  3638. 0 : 1);
  3639. }
  3640. }
  3641. void sde_encoder_needs_hw_reset(struct drm_encoder *drm_enc)
  3642. {
  3643. struct sde_encoder_virt *sde_enc = to_sde_encoder_virt(drm_enc);
  3644. struct sde_encoder_phys *phys;
  3645. int i;
  3646. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3647. phys = sde_enc->phys_encs[i];
  3648. if (phys && phys->ops.hw_reset)
  3649. phys->ops.hw_reset(phys);
  3650. }
  3651. }
  3652. static int _sde_encoder_prepare_for_kickoff_processing(struct drm_encoder *drm_enc,
  3653. struct sde_encoder_kickoff_params *params,
  3654. struct sde_encoder_virt *sde_enc,
  3655. struct sde_kms *sde_kms,
  3656. bool needs_hw_reset, bool is_cmd_mode)
  3657. {
  3658. int rc, ret = 0;
  3659. /* if any phys needs reset, reset all phys, in-order */
  3660. if (needs_hw_reset)
  3661. sde_encoder_needs_hw_reset(drm_enc);
  3662. _sde_encoder_update_master(drm_enc, params);
  3663. _sde_encoder_update_roi(drm_enc);
  3664. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3665. rc = sde_connector_pre_kickoff(sde_enc->cur_master->connector);
  3666. if (rc) {
  3667. SDE_ERROR_ENC(sde_enc, "kickoff conn%d failed rc %d\n",
  3668. sde_enc->cur_master->connector->base.id, rc);
  3669. ret = rc;
  3670. }
  3671. }
  3672. if (sde_enc->cur_master &&
  3673. ((is_cmd_mode && sde_enc->cur_master->cont_splash_enabled) ||
  3674. !sde_enc->cur_master->cont_splash_enabled)) {
  3675. rc = sde_encoder_dce_setup(sde_enc, params);
  3676. if (rc) {
  3677. SDE_ERROR_ENC(sde_enc, "failed to setup DSC: %d\n", rc);
  3678. ret = rc;
  3679. }
  3680. }
  3681. sde_encoder_dce_flush(sde_enc);
  3682. if (sde_enc->cur_master && !sde_enc->cur_master->cont_splash_enabled)
  3683. sde_configure_qdss(sde_enc, sde_enc->cur_master->hw_qdss,
  3684. sde_enc->cur_master, sde_kms->qdss_enabled);
  3685. return ret;
  3686. }
  3687. int sde_encoder_prepare_for_kickoff(struct drm_encoder *drm_enc,
  3688. struct sde_encoder_kickoff_params *params)
  3689. {
  3690. struct sde_encoder_virt *sde_enc;
  3691. struct sde_encoder_phys *phys, *cur_master;
  3692. struct sde_kms *sde_kms = NULL;
  3693. struct sde_crtc *sde_crtc;
  3694. bool needs_hw_reset = false, is_cmd_mode;
  3695. int i, rc, ret = 0;
  3696. struct msm_display_info *disp_info;
  3697. if (!drm_enc || !params || !drm_enc->dev ||
  3698. !drm_enc->dev->dev_private) {
  3699. SDE_ERROR("invalid args\n");
  3700. return -EINVAL;
  3701. }
  3702. sde_enc = to_sde_encoder_virt(drm_enc);
  3703. sde_kms = sde_encoder_get_kms(drm_enc);
  3704. if (!sde_kms)
  3705. return -EINVAL;
  3706. disp_info = &sde_enc->disp_info;
  3707. sde_crtc = to_sde_crtc(sde_enc->crtc);
  3708. SDE_DEBUG_ENC(sde_enc, "\n");
  3709. SDE_EVT32(DRMID(drm_enc));
  3710. cur_master = sde_enc->cur_master;
  3711. is_cmd_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CMD_MODE);
  3712. if (cur_master && cur_master->connector)
  3713. sde_enc->frame_trigger_mode =
  3714. sde_connector_get_property(cur_master->connector->state,
  3715. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE);
  3716. _sde_encoder_helper_hdr_plus_mempool_update(sde_enc);
  3717. /* prepare for next kickoff, may include waiting on previous kickoff */
  3718. SDE_ATRACE_BEGIN("sde_encoder_prepare_for_kickoff");
  3719. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3720. phys = sde_enc->phys_encs[i];
  3721. params->frame_trigger_mode = sde_enc->frame_trigger_mode;
  3722. params->recovery_events_enabled =
  3723. sde_enc->recovery_events_enabled;
  3724. if (phys) {
  3725. if (phys->ops.prepare_for_kickoff) {
  3726. rc = phys->ops.prepare_for_kickoff(
  3727. phys, params);
  3728. if (rc)
  3729. ret = rc;
  3730. }
  3731. if (phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3732. needs_hw_reset = true;
  3733. _sde_encoder_setup_dither(phys);
  3734. if (sde_enc->cur_master &&
  3735. sde_connector_is_qsync_updated(
  3736. sde_enc->cur_master->connector))
  3737. _helper_flush_qsync(phys);
  3738. }
  3739. }
  3740. if (is_cmd_mode && sde_enc->cur_master &&
  3741. (sde_connector_is_qsync_updated(sde_enc->cur_master->connector) ||
  3742. _sde_encoder_is_autorefresh_enabled(sde_enc)))
  3743. _sde_encoder_update_rsc_client(drm_enc, true);
  3744. rc = sde_encoder_resource_control(drm_enc, SDE_ENC_RC_EVENT_KICKOFF);
  3745. if (rc) {
  3746. SDE_ERROR_ENC(sde_enc, "resource kickoff failed rc %d\n", rc);
  3747. ret = rc;
  3748. goto end;
  3749. }
  3750. ret = _sde_encoder_prepare_for_kickoff_processing(drm_enc, params, sde_enc, sde_kms,
  3751. needs_hw_reset, is_cmd_mode);
  3752. end:
  3753. SDE_ATRACE_END("sde_encoder_prepare_for_kickoff");
  3754. return ret;
  3755. }
  3756. void sde_encoder_kickoff(struct drm_encoder *drm_enc, bool config_changed)
  3757. {
  3758. struct sde_encoder_virt *sde_enc;
  3759. struct sde_encoder_phys *phys;
  3760. unsigned int i;
  3761. if (!drm_enc) {
  3762. SDE_ERROR("invalid encoder\n");
  3763. return;
  3764. }
  3765. SDE_ATRACE_BEGIN("encoder_kickoff");
  3766. sde_enc = to_sde_encoder_virt(drm_enc);
  3767. SDE_DEBUG_ENC(sde_enc, "\n");
  3768. if (sde_enc->delay_kickoff) {
  3769. u32 loop_count = 20;
  3770. u32 sleep = DELAY_KICKOFF_POLL_TIMEOUT_US / loop_count;
  3771. for (i = 0; i < loop_count; i++) {
  3772. usleep_range(sleep, sleep * 2);
  3773. if (!sde_enc->delay_kickoff)
  3774. break;
  3775. }
  3776. SDE_EVT32(DRMID(drm_enc), i, SDE_EVTLOG_FUNC_CASE1);
  3777. }
  3778. /* All phys encs are ready to go, trigger the kickoff */
  3779. _sde_encoder_kickoff_phys(sde_enc, config_changed);
  3780. /* allow phys encs to handle any post-kickoff business */
  3781. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3782. phys = sde_enc->phys_encs[i];
  3783. if (phys && phys->ops.handle_post_kickoff)
  3784. phys->ops.handle_post_kickoff(phys);
  3785. }
  3786. if (sde_enc->autorefresh_solver_disable &&
  3787. !_sde_encoder_is_autorefresh_enabled(sde_enc))
  3788. _sde_encoder_update_rsc_client(drm_enc, true);
  3789. SDE_ATRACE_END("encoder_kickoff");
  3790. }
  3791. void sde_encoder_helper_get_pp_line_count(struct drm_encoder *drm_enc,
  3792. struct sde_hw_pp_vsync_info *info)
  3793. {
  3794. struct sde_encoder_virt *sde_enc;
  3795. struct sde_encoder_phys *phys;
  3796. int i, ret;
  3797. if (!drm_enc || !info)
  3798. return;
  3799. sde_enc = to_sde_encoder_virt(drm_enc);
  3800. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3801. phys = sde_enc->phys_encs[i];
  3802. if (phys && phys->hw_intf && phys->hw_pp
  3803. && phys->hw_intf->ops.get_vsync_info) {
  3804. ret = phys->hw_intf->ops.get_vsync_info(
  3805. phys->hw_intf, &info[i]);
  3806. if (!ret) {
  3807. info[i].pp_idx = phys->hw_pp->idx - PINGPONG_0;
  3808. info[i].intf_idx = phys->hw_intf->idx - INTF_0;
  3809. }
  3810. }
  3811. }
  3812. }
  3813. void sde_encoder_get_transfer_time(struct drm_encoder *drm_enc,
  3814. u32 *transfer_time_us)
  3815. {
  3816. struct sde_encoder_virt *sde_enc;
  3817. struct msm_mode_info *info;
  3818. if (!drm_enc || !transfer_time_us) {
  3819. SDE_ERROR("bad arg: encoder:%d transfer_time:%d\n", !drm_enc,
  3820. !transfer_time_us);
  3821. return;
  3822. }
  3823. sde_enc = to_sde_encoder_virt(drm_enc);
  3824. info = &sde_enc->mode_info;
  3825. *transfer_time_us = info->mdp_transfer_time_us;
  3826. }
  3827. u32 sde_encoder_helper_get_kickoff_timeout_ms(struct drm_encoder *drm_enc)
  3828. {
  3829. struct drm_encoder *src_enc = drm_enc;
  3830. struct sde_encoder_virt *sde_enc;
  3831. u32 fps;
  3832. if (!drm_enc) {
  3833. SDE_ERROR("invalid encoder\n");
  3834. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3835. }
  3836. if (sde_encoder_in_clone_mode(drm_enc))
  3837. src_enc = sde_crtc_get_src_encoder_of_clone(drm_enc->crtc);
  3838. if (!src_enc)
  3839. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3840. sde_enc = to_sde_encoder_virt(src_enc);
  3841. fps = sde_enc->mode_info.frame_rate;
  3842. if (!fps || fps >= DEFAULT_TIMEOUT_FPS_THRESHOLD)
  3843. return DEFAULT_KICKOFF_TIMEOUT_MS;
  3844. else
  3845. return (SEC_TO_MILLI_SEC / fps) * 2;
  3846. }
  3847. int sde_encoder_get_avr_status(struct drm_encoder *drm_enc)
  3848. {
  3849. struct sde_encoder_virt *sde_enc;
  3850. struct sde_encoder_phys *master;
  3851. bool is_vid_mode;
  3852. if (!drm_enc)
  3853. return -EINVAL;
  3854. sde_enc = to_sde_encoder_virt(drm_enc);
  3855. master = sde_enc->cur_master;
  3856. is_vid_mode = sde_encoder_check_curr_mode(drm_enc, MSM_DISPLAY_CAP_VID_MODE);
  3857. if (!master || !is_vid_mode || !sde_connector_get_qsync_mode(master->connector))
  3858. return -ENODATA;
  3859. if (!master->hw_intf->ops.get_avr_status)
  3860. return -EOPNOTSUPP;
  3861. return master->hw_intf->ops.get_avr_status(master->hw_intf);
  3862. }
  3863. int sde_encoder_helper_reset_mixers(struct sde_encoder_phys *phys_enc,
  3864. struct drm_framebuffer *fb)
  3865. {
  3866. struct drm_encoder *drm_enc;
  3867. struct sde_hw_mixer_cfg mixer;
  3868. struct sde_rm_hw_iter lm_iter;
  3869. bool lm_valid = false;
  3870. if (!phys_enc || !phys_enc->parent) {
  3871. SDE_ERROR("invalid encoder\n");
  3872. return -EINVAL;
  3873. }
  3874. drm_enc = phys_enc->parent;
  3875. memset(&mixer, 0, sizeof(mixer));
  3876. /* reset associated CTL/LMs */
  3877. if (phys_enc->hw_ctl->ops.clear_all_blendstages)
  3878. phys_enc->hw_ctl->ops.clear_all_blendstages(phys_enc->hw_ctl);
  3879. sde_rm_init_hw_iter(&lm_iter, drm_enc->base.id, SDE_HW_BLK_LM);
  3880. while (sde_rm_get_hw(&phys_enc->sde_kms->rm, &lm_iter)) {
  3881. struct sde_hw_mixer *hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3882. if (!hw_lm)
  3883. continue;
  3884. /* need to flush LM to remove it */
  3885. if (phys_enc->hw_ctl->ops.update_bitmask_mixer)
  3886. phys_enc->hw_ctl->ops.update_bitmask_mixer(
  3887. phys_enc->hw_ctl,
  3888. hw_lm->idx, 1);
  3889. if (fb) {
  3890. /* assume a single LM if targeting a frame buffer */
  3891. if (lm_valid)
  3892. continue;
  3893. mixer.out_height = fb->height;
  3894. mixer.out_width = fb->width;
  3895. if (hw_lm->ops.setup_mixer_out)
  3896. hw_lm->ops.setup_mixer_out(hw_lm, &mixer);
  3897. }
  3898. lm_valid = true;
  3899. /* only enable border color on LM */
  3900. if (phys_enc->hw_ctl->ops.setup_blendstage)
  3901. phys_enc->hw_ctl->ops.setup_blendstage(
  3902. phys_enc->hw_ctl, hw_lm->idx, NULL, false);
  3903. }
  3904. if (!lm_valid) {
  3905. SDE_ERROR_ENC(to_sde_encoder_virt(drm_enc), "lm not found\n");
  3906. return -EFAULT;
  3907. }
  3908. return 0;
  3909. }
  3910. int sde_encoder_prepare_commit(struct drm_encoder *drm_enc)
  3911. {
  3912. struct sde_encoder_virt *sde_enc;
  3913. struct sde_encoder_phys *phys;
  3914. int i, rc = 0, ret = 0;
  3915. struct sde_hw_ctl *ctl;
  3916. if (!drm_enc) {
  3917. SDE_ERROR("invalid encoder\n");
  3918. return -EINVAL;
  3919. }
  3920. sde_enc = to_sde_encoder_virt(drm_enc);
  3921. /* update the qsync parameters for the current frame */
  3922. if (sde_enc->cur_master)
  3923. sde_connector_set_qsync_params(
  3924. sde_enc->cur_master->connector);
  3925. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3926. phys = sde_enc->phys_encs[i];
  3927. if (phys && phys->ops.prepare_commit)
  3928. phys->ops.prepare_commit(phys);
  3929. if (phys && phys->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  3930. ret = -ETIMEDOUT;
  3931. if (phys && phys->hw_ctl) {
  3932. ctl = phys->hw_ctl;
  3933. /*
  3934. * avoid clearing the pending flush during the first
  3935. * frame update after idle power collpase as the
  3936. * restore path would have updated the pending flush
  3937. */
  3938. if (!sde_enc->idle_pc_restore &&
  3939. ctl->ops.clear_pending_flush)
  3940. ctl->ops.clear_pending_flush(ctl);
  3941. }
  3942. }
  3943. if (sde_enc->cur_master && sde_enc->cur_master->connector) {
  3944. rc = sde_connector_prepare_commit(
  3945. sde_enc->cur_master->connector);
  3946. if (rc)
  3947. SDE_ERROR_ENC(sde_enc,
  3948. "prepare commit failed conn %d rc %d\n",
  3949. sde_enc->cur_master->connector->base.id,
  3950. rc);
  3951. }
  3952. return ret;
  3953. }
  3954. void sde_encoder_helper_setup_misr(struct sde_encoder_phys *phys_enc,
  3955. bool enable, u32 frame_count)
  3956. {
  3957. if (!phys_enc)
  3958. return;
  3959. if (phys_enc->hw_intf && phys_enc->hw_intf->ops.setup_misr)
  3960. phys_enc->hw_intf->ops.setup_misr(phys_enc->hw_intf,
  3961. enable, frame_count);
  3962. }
  3963. int sde_encoder_helper_collect_misr(struct sde_encoder_phys *phys_enc,
  3964. bool nonblock, u32 *misr_value)
  3965. {
  3966. if (!phys_enc)
  3967. return -EINVAL;
  3968. return phys_enc->hw_intf && phys_enc->hw_intf->ops.collect_misr ?
  3969. phys_enc->hw_intf->ops.collect_misr(phys_enc->hw_intf,
  3970. nonblock, misr_value) : -ENOTSUPP;
  3971. }
  3972. #if IS_ENABLED(CONFIG_DEBUG_FS)
  3973. static int _sde_encoder_status_show(struct seq_file *s, void *data)
  3974. {
  3975. struct sde_encoder_virt *sde_enc;
  3976. int i;
  3977. if (!s || !s->private)
  3978. return -EINVAL;
  3979. sde_enc = s->private;
  3980. mutex_lock(&sde_enc->enc_lock);
  3981. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  3982. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  3983. if (!phys)
  3984. continue;
  3985. seq_printf(s, "intf:%d vsync:%8d underrun:%8d ",
  3986. phys->intf_idx - INTF_0,
  3987. atomic_read(&phys->vsync_cnt),
  3988. atomic_read(&phys->underrun_cnt));
  3989. switch (phys->intf_mode) {
  3990. case INTF_MODE_VIDEO:
  3991. seq_puts(s, "mode: video\n");
  3992. break;
  3993. case INTF_MODE_CMD:
  3994. seq_puts(s, "mode: command\n");
  3995. break;
  3996. case INTF_MODE_WB_BLOCK:
  3997. seq_puts(s, "mode: wb block\n");
  3998. break;
  3999. case INTF_MODE_WB_LINE:
  4000. seq_puts(s, "mode: wb line\n");
  4001. break;
  4002. default:
  4003. seq_puts(s, "mode: ???\n");
  4004. break;
  4005. }
  4006. }
  4007. mutex_unlock(&sde_enc->enc_lock);
  4008. return 0;
  4009. }
  4010. static int _sde_encoder_debugfs_status_open(struct inode *inode,
  4011. struct file *file)
  4012. {
  4013. return single_open(file, _sde_encoder_status_show, inode->i_private);
  4014. }
  4015. static ssize_t _sde_encoder_misr_setup(struct file *file,
  4016. const char __user *user_buf, size_t count, loff_t *ppos)
  4017. {
  4018. struct sde_encoder_virt *sde_enc;
  4019. char buf[MISR_BUFF_SIZE + 1];
  4020. size_t buff_copy;
  4021. u32 frame_count, enable;
  4022. struct sde_kms *sde_kms = NULL;
  4023. struct drm_encoder *drm_enc;
  4024. if (!file || !file->private_data)
  4025. return -EINVAL;
  4026. sde_enc = file->private_data;
  4027. if (!sde_enc)
  4028. return -EINVAL;
  4029. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4030. if (!sde_kms)
  4031. return -EINVAL;
  4032. drm_enc = &sde_enc->base;
  4033. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4034. SDE_DEBUG_ENC(sde_enc, "misr enable/disable not allowed\n");
  4035. return -ENOTSUPP;
  4036. }
  4037. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4038. if (copy_from_user(buf, user_buf, buff_copy))
  4039. return -EINVAL;
  4040. buf[buff_copy] = 0; /* end of string */
  4041. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4042. return -EINVAL;
  4043. sde_enc->misr_enable = enable;
  4044. sde_enc->misr_reconfigure = true;
  4045. sde_enc->misr_frame_count = frame_count;
  4046. return count;
  4047. }
  4048. static ssize_t _sde_encoder_misr_read(struct file *file,
  4049. char __user *user_buff, size_t count, loff_t *ppos)
  4050. {
  4051. struct sde_encoder_virt *sde_enc;
  4052. struct sde_kms *sde_kms = NULL;
  4053. struct drm_encoder *drm_enc;
  4054. int i = 0, len = 0;
  4055. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4056. int rc;
  4057. if (*ppos)
  4058. return 0;
  4059. if (!file || !file->private_data)
  4060. return -EINVAL;
  4061. sde_enc = file->private_data;
  4062. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4063. if (!sde_kms)
  4064. return -EINVAL;
  4065. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4066. SDE_DEBUG_ENC(sde_enc, "misr read not allowed\n");
  4067. return -ENOTSUPP;
  4068. }
  4069. drm_enc = &sde_enc->base;
  4070. rc = pm_runtime_resume_and_get(drm_enc->dev->dev);
  4071. if (rc < 0) {
  4072. SDE_ERROR("failed to enable power resource %d\n", rc);
  4073. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  4074. return rc;
  4075. }
  4076. sde_vm_lock(sde_kms);
  4077. if (!sde_vm_owns_hw(sde_kms)) {
  4078. SDE_DEBUG("op not supported due to HW unavailablity\n");
  4079. rc = -EOPNOTSUPP;
  4080. goto end;
  4081. }
  4082. if (!sde_enc->misr_enable) {
  4083. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4084. "disabled\n");
  4085. goto buff_check;
  4086. }
  4087. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4088. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4089. u32 misr_value = 0;
  4090. if (!phys || !phys->ops.collect_misr) {
  4091. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4092. "invalid\n");
  4093. SDE_ERROR_ENC(sde_enc, "invalid misr ops\n");
  4094. continue;
  4095. }
  4096. rc = phys->ops.collect_misr(phys, false, &misr_value);
  4097. if (rc) {
  4098. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4099. "invalid\n");
  4100. SDE_ERROR_ENC(sde_enc, "failed to collect misr %d\n",
  4101. rc);
  4102. continue;
  4103. } else {
  4104. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4105. "Intf idx:%d\n",
  4106. phys->intf_idx - INTF_0);
  4107. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4108. "0x%x\n", misr_value);
  4109. }
  4110. }
  4111. buff_check:
  4112. if (count <= len) {
  4113. len = 0;
  4114. goto end;
  4115. }
  4116. if (copy_to_user(user_buff, buf, len)) {
  4117. len = -EFAULT;
  4118. goto end;
  4119. }
  4120. *ppos += len; /* increase offset */
  4121. end:
  4122. sde_vm_unlock(sde_kms);
  4123. pm_runtime_put_sync(drm_enc->dev->dev);
  4124. return len;
  4125. }
  4126. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4127. {
  4128. struct sde_encoder_virt *sde_enc;
  4129. struct sde_kms *sde_kms;
  4130. int i;
  4131. static const struct file_operations debugfs_status_fops = {
  4132. .open = _sde_encoder_debugfs_status_open,
  4133. .read = seq_read,
  4134. .llseek = seq_lseek,
  4135. .release = single_release,
  4136. };
  4137. static const struct file_operations debugfs_misr_fops = {
  4138. .open = simple_open,
  4139. .read = _sde_encoder_misr_read,
  4140. .write = _sde_encoder_misr_setup,
  4141. };
  4142. char name[SDE_NAME_SIZE];
  4143. if (!drm_enc) {
  4144. SDE_ERROR("invalid encoder\n");
  4145. return -EINVAL;
  4146. }
  4147. sde_enc = to_sde_encoder_virt(drm_enc);
  4148. sde_kms = sde_encoder_get_kms(drm_enc);
  4149. if (!sde_kms) {
  4150. SDE_ERROR("invalid sde_kms\n");
  4151. return -EINVAL;
  4152. }
  4153. snprintf(name, SDE_NAME_SIZE, "encoder%u", drm_enc->base.id);
  4154. /* create overall sub-directory for the encoder */
  4155. sde_enc->debugfs_root = debugfs_create_dir(name,
  4156. drm_enc->dev->primary->debugfs_root);
  4157. if (!sde_enc->debugfs_root)
  4158. return -ENOMEM;
  4159. /* don't error check these */
  4160. debugfs_create_file("status", 0400,
  4161. sde_enc->debugfs_root, sde_enc, &debugfs_status_fops);
  4162. debugfs_create_file("misr_data", 0600,
  4163. sde_enc->debugfs_root, sde_enc, &debugfs_misr_fops);
  4164. debugfs_create_bool("idle_power_collapse", 0600, sde_enc->debugfs_root,
  4165. &sde_enc->idle_pc_enabled);
  4166. debugfs_create_u32("frame_trigger_mode", 0400, sde_enc->debugfs_root,
  4167. &sde_enc->frame_trigger_mode);
  4168. for (i = 0; i < sde_enc->num_phys_encs; i++)
  4169. if (sde_enc->phys_encs[i] &&
  4170. sde_enc->phys_encs[i]->ops.late_register)
  4171. sde_enc->phys_encs[i]->ops.late_register(
  4172. sde_enc->phys_encs[i],
  4173. sde_enc->debugfs_root);
  4174. return 0;
  4175. }
  4176. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4177. {
  4178. struct sde_encoder_virt *sde_enc;
  4179. if (!drm_enc)
  4180. return;
  4181. sde_enc = to_sde_encoder_virt(drm_enc);
  4182. debugfs_remove_recursive(sde_enc->debugfs_root);
  4183. }
  4184. #else
  4185. static int _sde_encoder_init_debugfs(struct drm_encoder *drm_enc)
  4186. {
  4187. return 0;
  4188. }
  4189. static void _sde_encoder_destroy_debugfs(struct drm_encoder *drm_enc)
  4190. {
  4191. }
  4192. #endif /* CONFIG_DEBUG_FS */
  4193. static int sde_encoder_late_register(struct drm_encoder *encoder)
  4194. {
  4195. return _sde_encoder_init_debugfs(encoder);
  4196. }
  4197. static void sde_encoder_early_unregister(struct drm_encoder *encoder)
  4198. {
  4199. _sde_encoder_destroy_debugfs(encoder);
  4200. }
  4201. static int sde_encoder_virt_add_phys_encs(
  4202. struct msm_display_info *disp_info,
  4203. struct sde_encoder_virt *sde_enc,
  4204. struct sde_enc_phys_init_params *params)
  4205. {
  4206. struct sde_encoder_phys *enc = NULL;
  4207. u32 display_caps = disp_info->capabilities;
  4208. SDE_DEBUG_ENC(sde_enc, "\n");
  4209. /*
  4210. * We may create up to NUM_PHYS_ENCODER_TYPES physical encoder types
  4211. * in this function, check up-front.
  4212. */
  4213. if (sde_enc->num_phys_encs + NUM_PHYS_ENCODER_TYPES >=
  4214. ARRAY_SIZE(sde_enc->phys_encs)) {
  4215. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4216. sde_enc->num_phys_encs);
  4217. return -EINVAL;
  4218. }
  4219. if (display_caps & MSM_DISPLAY_CAP_VID_MODE) {
  4220. enc = sde_encoder_phys_vid_init(params);
  4221. if (IS_ERR_OR_NULL(enc)) {
  4222. SDE_ERROR_ENC(sde_enc, "failed to init vid enc: %ld\n",
  4223. PTR_ERR(enc));
  4224. return !enc ? -EINVAL : PTR_ERR(enc);
  4225. }
  4226. sde_enc->phys_vid_encs[sde_enc->num_phys_encs] = enc;
  4227. }
  4228. if (display_caps & MSM_DISPLAY_CAP_CMD_MODE) {
  4229. enc = sde_encoder_phys_cmd_init(params);
  4230. if (IS_ERR_OR_NULL(enc)) {
  4231. SDE_ERROR_ENC(sde_enc, "failed to init cmd enc: %ld\n",
  4232. PTR_ERR(enc));
  4233. return !enc ? -EINVAL : PTR_ERR(enc);
  4234. }
  4235. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs] = enc;
  4236. }
  4237. if (disp_info->curr_panel_mode == MSM_DISPLAY_VIDEO_MODE)
  4238. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4239. sde_enc->phys_vid_encs[sde_enc->num_phys_encs];
  4240. else
  4241. sde_enc->phys_encs[sde_enc->num_phys_encs] =
  4242. sde_enc->phys_cmd_encs[sde_enc->num_phys_encs];
  4243. ++sde_enc->num_phys_encs;
  4244. return 0;
  4245. }
  4246. static int sde_encoder_virt_add_phys_enc_wb(struct sde_encoder_virt *sde_enc,
  4247. struct sde_enc_phys_init_params *params)
  4248. {
  4249. struct sde_encoder_phys *enc = NULL;
  4250. if (!sde_enc) {
  4251. SDE_ERROR("invalid encoder\n");
  4252. return -EINVAL;
  4253. }
  4254. SDE_DEBUG_ENC(sde_enc, "\n");
  4255. if (sde_enc->num_phys_encs + 1 >= ARRAY_SIZE(sde_enc->phys_encs)) {
  4256. SDE_ERROR_ENC(sde_enc, "too many physical encoders %d\n",
  4257. sde_enc->num_phys_encs);
  4258. return -EINVAL;
  4259. }
  4260. enc = sde_encoder_phys_wb_init(params);
  4261. if (IS_ERR_OR_NULL(enc)) {
  4262. SDE_ERROR_ENC(sde_enc, "failed to init wb enc: %ld\n",
  4263. PTR_ERR(enc));
  4264. return !enc ? -EINVAL : PTR_ERR(enc);
  4265. }
  4266. sde_enc->phys_encs[sde_enc->num_phys_encs] = enc;
  4267. ++sde_enc->num_phys_encs;
  4268. return 0;
  4269. }
  4270. static int sde_encoder_setup_display(struct sde_encoder_virt *sde_enc,
  4271. struct sde_kms *sde_kms,
  4272. struct msm_display_info *disp_info,
  4273. int *drm_enc_mode)
  4274. {
  4275. int ret = 0;
  4276. int i = 0;
  4277. enum sde_intf_type intf_type;
  4278. struct sde_encoder_virt_ops parent_ops = {
  4279. sde_encoder_vblank_callback,
  4280. sde_encoder_underrun_callback,
  4281. sde_encoder_frame_done_callback,
  4282. _sde_encoder_get_qsync_fps_callback,
  4283. };
  4284. struct sde_enc_phys_init_params phys_params;
  4285. if (!sde_enc || !sde_kms) {
  4286. SDE_ERROR("invalid arg(s), enc %d kms %d\n",
  4287. !sde_enc, !sde_kms);
  4288. return -EINVAL;
  4289. }
  4290. memset(&phys_params, 0, sizeof(phys_params));
  4291. phys_params.sde_kms = sde_kms;
  4292. phys_params.parent = &sde_enc->base;
  4293. phys_params.parent_ops = parent_ops;
  4294. phys_params.enc_spinlock = &sde_enc->enc_spinlock;
  4295. phys_params.vblank_ctl_lock = &sde_enc->vblank_ctl_lock;
  4296. SDE_DEBUG("\n");
  4297. if (disp_info->intf_type == DRM_MODE_CONNECTOR_DSI) {
  4298. *drm_enc_mode = DRM_MODE_ENCODER_DSI;
  4299. intf_type = INTF_DSI;
  4300. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_HDMIA) {
  4301. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4302. intf_type = INTF_HDMI;
  4303. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_DisplayPort) {
  4304. if (disp_info->capabilities & MSM_DISPLAY_CAP_MST_MODE)
  4305. *drm_enc_mode = DRM_MODE_ENCODER_DPMST;
  4306. else
  4307. *drm_enc_mode = DRM_MODE_ENCODER_TMDS;
  4308. intf_type = INTF_DP;
  4309. } else if (disp_info->intf_type == DRM_MODE_CONNECTOR_VIRTUAL) {
  4310. *drm_enc_mode = DRM_MODE_ENCODER_VIRTUAL;
  4311. intf_type = INTF_WB;
  4312. } else {
  4313. SDE_ERROR_ENC(sde_enc, "unsupported display interface type\n");
  4314. return -EINVAL;
  4315. }
  4316. WARN_ON(disp_info->num_of_h_tiles < 1);
  4317. sde_enc->display_num_of_h_tiles = disp_info->num_of_h_tiles;
  4318. sde_enc->te_source = disp_info->te_source;
  4319. SDE_DEBUG("dsi_info->num_of_h_tiles %d\n", disp_info->num_of_h_tiles);
  4320. sde_enc->idle_pc_enabled = test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features);
  4321. sde_enc->input_event_enabled = test_bit(SDE_FEATURE_TOUCH_WAKEUP,
  4322. sde_kms->catalog->features);
  4323. sde_enc->ctl_done_supported = test_bit(SDE_FEATURE_CTL_DONE,
  4324. sde_kms->catalog->features);
  4325. mutex_lock(&sde_enc->enc_lock);
  4326. for (i = 0; i < disp_info->num_of_h_tiles && !ret; i++) {
  4327. /*
  4328. * Left-most tile is at index 0, content is controller id
  4329. * h_tile_instance_ids[2] = {0, 1}; DSI0 = left, DSI1 = right
  4330. * h_tile_instance_ids[2] = {1, 0}; DSI1 = left, DSI0 = right
  4331. */
  4332. u32 controller_id = disp_info->h_tile_instance[i];
  4333. if (disp_info->num_of_h_tiles > 1) {
  4334. if (i == 0)
  4335. phys_params.split_role = ENC_ROLE_MASTER;
  4336. else
  4337. phys_params.split_role = ENC_ROLE_SLAVE;
  4338. } else {
  4339. phys_params.split_role = ENC_ROLE_SOLO;
  4340. }
  4341. SDE_DEBUG("h_tile_instance %d = %d, split_role %d\n",
  4342. i, controller_id, phys_params.split_role);
  4343. if (intf_type == INTF_WB) {
  4344. phys_params.intf_idx = INTF_MAX;
  4345. phys_params.wb_idx = sde_encoder_get_wb(
  4346. sde_kms->catalog,
  4347. intf_type, controller_id);
  4348. if (phys_params.wb_idx == WB_MAX) {
  4349. SDE_ERROR_ENC(sde_enc,
  4350. "could not get wb: type %d, id %d\n",
  4351. intf_type, controller_id);
  4352. ret = -EINVAL;
  4353. }
  4354. } else {
  4355. phys_params.wb_idx = WB_MAX;
  4356. phys_params.intf_idx = sde_encoder_get_intf(
  4357. sde_kms->catalog, intf_type,
  4358. controller_id);
  4359. if (phys_params.intf_idx == INTF_MAX) {
  4360. SDE_ERROR_ENC(sde_enc,
  4361. "could not get wb: type %d, id %d\n",
  4362. intf_type, controller_id);
  4363. ret = -EINVAL;
  4364. }
  4365. }
  4366. if (!ret) {
  4367. if (intf_type == INTF_WB)
  4368. ret = sde_encoder_virt_add_phys_enc_wb(sde_enc,
  4369. &phys_params);
  4370. else
  4371. ret = sde_encoder_virt_add_phys_encs(
  4372. disp_info,
  4373. sde_enc,
  4374. &phys_params);
  4375. if (ret)
  4376. SDE_ERROR_ENC(sde_enc,
  4377. "failed to add phys encs\n");
  4378. }
  4379. }
  4380. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4381. struct sde_encoder_phys *vid_phys = sde_enc->phys_vid_encs[i];
  4382. struct sde_encoder_phys *cmd_phys = sde_enc->phys_cmd_encs[i];
  4383. if (vid_phys) {
  4384. atomic_set(&vid_phys->vsync_cnt, 0);
  4385. atomic_set(&vid_phys->underrun_cnt, 0);
  4386. }
  4387. if (cmd_phys) {
  4388. atomic_set(&cmd_phys->vsync_cnt, 0);
  4389. atomic_set(&cmd_phys->underrun_cnt, 0);
  4390. }
  4391. }
  4392. mutex_unlock(&sde_enc->enc_lock);
  4393. return ret;
  4394. }
  4395. static const struct drm_encoder_helper_funcs sde_encoder_helper_funcs = {
  4396. .mode_set = sde_encoder_virt_mode_set,
  4397. .disable = sde_encoder_virt_disable,
  4398. .enable = sde_encoder_virt_enable,
  4399. .atomic_check = sde_encoder_virt_atomic_check,
  4400. };
  4401. static const struct drm_encoder_funcs sde_encoder_funcs = {
  4402. .destroy = sde_encoder_destroy,
  4403. .late_register = sde_encoder_late_register,
  4404. .early_unregister = sde_encoder_early_unregister,
  4405. };
  4406. struct drm_encoder *sde_encoder_init(struct drm_device *dev, struct msm_display_info *disp_info)
  4407. {
  4408. struct msm_drm_private *priv = dev->dev_private;
  4409. struct sde_kms *sde_kms = to_sde_kms(priv->kms);
  4410. struct drm_encoder *drm_enc = NULL;
  4411. struct sde_encoder_virt *sde_enc = NULL;
  4412. int drm_enc_mode = DRM_MODE_ENCODER_NONE;
  4413. char name[SDE_NAME_SIZE];
  4414. int ret = 0, i, intf_index = INTF_MAX;
  4415. struct sde_encoder_phys *phys = NULL;
  4416. sde_enc = kzalloc(sizeof(*sde_enc), GFP_KERNEL);
  4417. if (!sde_enc) {
  4418. ret = -ENOMEM;
  4419. goto fail;
  4420. }
  4421. mutex_init(&sde_enc->enc_lock);
  4422. ret = sde_encoder_setup_display(sde_enc, sde_kms, disp_info,
  4423. &drm_enc_mode);
  4424. if (ret)
  4425. goto fail;
  4426. sde_enc->cur_master = NULL;
  4427. spin_lock_init(&sde_enc->enc_spinlock);
  4428. mutex_init(&sde_enc->vblank_ctl_lock);
  4429. for (i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4430. atomic_set(&sde_enc->frame_done_cnt[i], 0);
  4431. drm_enc = &sde_enc->base;
  4432. drm_encoder_init(dev, drm_enc, &sde_encoder_funcs, drm_enc_mode, NULL);
  4433. drm_encoder_helper_add(drm_enc, &sde_encoder_helper_funcs);
  4434. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4435. phys = sde_enc->phys_encs[i];
  4436. if (!phys)
  4437. continue;
  4438. if (phys->ops.is_master && phys->ops.is_master(phys))
  4439. intf_index = phys->intf_idx - INTF_0;
  4440. }
  4441. snprintf(name, SDE_NAME_SIZE, "rsc_enc%u", drm_enc->base.id);
  4442. sde_enc->rsc_client = sde_rsc_client_create(SDE_RSC_INDEX, name,
  4443. (disp_info->display_type == SDE_CONNECTOR_PRIMARY) ?
  4444. SDE_RSC_PRIMARY_DISP_CLIENT :
  4445. SDE_RSC_EXTERNAL_DISP_CLIENT, intf_index + 1);
  4446. if (IS_ERR_OR_NULL(sde_enc->rsc_client)) {
  4447. SDE_DEBUG("sde rsc client create failed :%ld\n",
  4448. PTR_ERR(sde_enc->rsc_client));
  4449. sde_enc->rsc_client = NULL;
  4450. }
  4451. if (disp_info->capabilities & MSM_DISPLAY_CAP_CMD_MODE &&
  4452. sde_enc->input_event_enabled) {
  4453. ret = _sde_encoder_input_handler(sde_enc);
  4454. if (ret)
  4455. SDE_ERROR(
  4456. "input handler registration failed, rc = %d\n", ret);
  4457. }
  4458. /* Keep posted start as default configuration in driver
  4459. if SBLUT is supported on target. Do not allow HAL to
  4460. override driver's default frame trigger mode.
  4461. */
  4462. if(sde_kms->catalog->dma_cfg.reg_dma_blks[REG_DMA_TYPE_SB].valid)
  4463. sde_enc->frame_trigger_mode = FRAME_DONE_WAIT_POSTED_START;
  4464. mutex_init(&sde_enc->rc_lock);
  4465. kthread_init_delayed_work(&sde_enc->delayed_off_work,
  4466. sde_encoder_off_work);
  4467. sde_enc->vblank_enabled = false;
  4468. sde_enc->qdss_status = false;
  4469. kthread_init_work(&sde_enc->input_event_work,
  4470. sde_encoder_input_event_work_handler);
  4471. kthread_init_work(&sde_enc->early_wakeup_work,
  4472. sde_encoder_early_wakeup_work_handler);
  4473. kthread_init_work(&sde_enc->esd_trigger_work,
  4474. sde_encoder_esd_trigger_work_handler);
  4475. memcpy(&sde_enc->disp_info, disp_info, sizeof(*disp_info));
  4476. SDE_DEBUG_ENC(sde_enc, "created\n");
  4477. return drm_enc;
  4478. fail:
  4479. SDE_ERROR("failed to create encoder\n");
  4480. if (drm_enc)
  4481. sde_encoder_destroy(drm_enc);
  4482. return ERR_PTR(ret);
  4483. }
  4484. int sde_encoder_wait_for_event(struct drm_encoder *drm_enc,
  4485. enum msm_event_wait event)
  4486. {
  4487. int (*fn_wait)(struct sde_encoder_phys *phys_enc) = NULL;
  4488. struct sde_encoder_virt *sde_enc = NULL;
  4489. int i, ret = 0;
  4490. char atrace_buf[32];
  4491. if (!drm_enc) {
  4492. SDE_ERROR("invalid encoder\n");
  4493. return -EINVAL;
  4494. }
  4495. sde_enc = to_sde_encoder_virt(drm_enc);
  4496. SDE_DEBUG_ENC(sde_enc, "\n");
  4497. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4498. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4499. switch (event) {
  4500. case MSM_ENC_COMMIT_DONE:
  4501. fn_wait = phys->ops.wait_for_commit_done;
  4502. break;
  4503. case MSM_ENC_TX_COMPLETE:
  4504. fn_wait = phys->ops.wait_for_tx_complete;
  4505. break;
  4506. case MSM_ENC_VBLANK:
  4507. fn_wait = phys->ops.wait_for_vblank;
  4508. break;
  4509. case MSM_ENC_ACTIVE_REGION:
  4510. fn_wait = phys->ops.wait_for_active;
  4511. break;
  4512. default:
  4513. SDE_ERROR_ENC(sde_enc, "unknown wait event %d\n",
  4514. event);
  4515. return -EINVAL;
  4516. }
  4517. if (phys && fn_wait) {
  4518. snprintf(atrace_buf, sizeof(atrace_buf),
  4519. "wait_completion_event_%d", event);
  4520. SDE_ATRACE_BEGIN(atrace_buf);
  4521. ret = fn_wait(phys);
  4522. SDE_ATRACE_END(atrace_buf);
  4523. if (ret)
  4524. return ret;
  4525. }
  4526. }
  4527. return ret;
  4528. }
  4529. void sde_encoder_helper_get_jitter_bounds_ns(struct drm_encoder *drm_enc,
  4530. u64 *l_bound, u64 *u_bound)
  4531. {
  4532. struct sde_encoder_virt *sde_enc;
  4533. u64 jitter_ns, frametime_ns;
  4534. struct msm_mode_info *info;
  4535. if (!drm_enc) {
  4536. SDE_ERROR("invalid encoder\n");
  4537. return;
  4538. }
  4539. sde_enc = to_sde_encoder_virt(drm_enc);
  4540. info = &sde_enc->mode_info;
  4541. frametime_ns = (1 * 1000000000) / info->frame_rate;
  4542. jitter_ns = info->jitter_numer * frametime_ns;
  4543. do_div(jitter_ns, info->jitter_denom * 100);
  4544. *l_bound = frametime_ns - jitter_ns;
  4545. *u_bound = frametime_ns + jitter_ns;
  4546. }
  4547. u32 sde_encoder_get_fps(struct drm_encoder *drm_enc)
  4548. {
  4549. struct sde_encoder_virt *sde_enc;
  4550. if (!drm_enc) {
  4551. SDE_ERROR("invalid encoder\n");
  4552. return 0;
  4553. }
  4554. sde_enc = to_sde_encoder_virt(drm_enc);
  4555. return sde_enc->mode_info.frame_rate;
  4556. }
  4557. enum sde_intf_mode sde_encoder_get_intf_mode(struct drm_encoder *encoder)
  4558. {
  4559. struct sde_encoder_virt *sde_enc = NULL;
  4560. int i;
  4561. if (!encoder) {
  4562. SDE_ERROR("invalid encoder\n");
  4563. return INTF_MODE_NONE;
  4564. }
  4565. sde_enc = to_sde_encoder_virt(encoder);
  4566. if (sde_enc->cur_master)
  4567. return sde_enc->cur_master->intf_mode;
  4568. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4569. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4570. if (phys)
  4571. return phys->intf_mode;
  4572. }
  4573. return INTF_MODE_NONE;
  4574. }
  4575. u32 sde_encoder_get_frame_count(struct drm_encoder *encoder)
  4576. {
  4577. struct sde_encoder_virt *sde_enc = NULL;
  4578. struct sde_encoder_phys *phys;
  4579. if (!encoder) {
  4580. SDE_ERROR("invalid encoder\n");
  4581. return 0;
  4582. }
  4583. sde_enc = to_sde_encoder_virt(encoder);
  4584. phys = sde_enc->cur_master;
  4585. return phys ? atomic_read(&phys->vsync_cnt) : 0;
  4586. }
  4587. bool sde_encoder_get_vblank_timestamp(struct drm_encoder *encoder,
  4588. ktime_t *tvblank)
  4589. {
  4590. struct sde_encoder_virt *sde_enc = NULL;
  4591. struct sde_encoder_phys *phys;
  4592. if (!encoder) {
  4593. SDE_ERROR("invalid encoder\n");
  4594. return false;
  4595. }
  4596. sde_enc = to_sde_encoder_virt(encoder);
  4597. phys = sde_enc->cur_master;
  4598. if (!phys)
  4599. return false;
  4600. *tvblank = phys->last_vsync_timestamp;
  4601. return *tvblank ? true : false;
  4602. }
  4603. static void _sde_encoder_cache_hw_res_cont_splash(
  4604. struct drm_encoder *encoder,
  4605. struct sde_kms *sde_kms)
  4606. {
  4607. int i, idx;
  4608. struct sde_encoder_virt *sde_enc;
  4609. struct sde_encoder_phys *phys_enc;
  4610. struct sde_rm_hw_iter dsc_iter, pp_iter, ctl_iter, intf_iter;
  4611. sde_enc = to_sde_encoder_virt(encoder);
  4612. sde_rm_init_hw_iter(&pp_iter, encoder->base.id, SDE_HW_BLK_PINGPONG);
  4613. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4614. sde_enc->hw_pp[i] = NULL;
  4615. if (!sde_rm_get_hw(&sde_kms->rm, &pp_iter))
  4616. break;
  4617. sde_enc->hw_pp[i] = to_sde_hw_pingpong(pp_iter.hw);
  4618. }
  4619. sde_rm_init_hw_iter(&dsc_iter, encoder->base.id, SDE_HW_BLK_DSC);
  4620. for (i = 0; i < MAX_CHANNELS_PER_ENC; i++) {
  4621. sde_enc->hw_dsc[i] = NULL;
  4622. if (!sde_rm_get_hw(&sde_kms->rm, &dsc_iter))
  4623. break;
  4624. sde_enc->hw_dsc[i] = to_sde_hw_dsc(dsc_iter.hw);
  4625. }
  4626. /*
  4627. * If we have multiple phys encoders with one controller, make
  4628. * sure to populate the controller pointer in both phys encoders.
  4629. */
  4630. for (idx = 0; idx < sde_enc->num_phys_encs; idx++) {
  4631. phys_enc = sde_enc->phys_encs[idx];
  4632. phys_enc->hw_ctl = NULL;
  4633. sde_rm_init_hw_iter(&ctl_iter, encoder->base.id,
  4634. SDE_HW_BLK_CTL);
  4635. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4636. if (sde_rm_get_hw(&sde_kms->rm, &ctl_iter)) {
  4637. phys_enc->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  4638. pr_debug("HW CTL intf_idx:%d hw_ctl:[0x%pK]\n",
  4639. phys_enc->intf_idx, phys_enc->hw_ctl);
  4640. }
  4641. }
  4642. }
  4643. sde_rm_init_hw_iter(&intf_iter, encoder->base.id, SDE_HW_BLK_INTF);
  4644. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4645. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4646. phys->hw_intf = NULL;
  4647. if (!sde_rm_get_hw(&sde_kms->rm, &intf_iter))
  4648. break;
  4649. phys->hw_intf = to_sde_hw_intf(intf_iter.hw);
  4650. }
  4651. }
  4652. /**
  4653. * sde_encoder_update_caps_for_cont_splash - update encoder settings during
  4654. * device bootup when cont_splash is enabled
  4655. * @drm_enc: Pointer to drm encoder structure
  4656. * @splash_display: Pointer to sde_splash_display corresponding to this encoder
  4657. * @enable: boolean indicates enable or displae state of splash
  4658. * @Return: true if successful in updating the encoder structure
  4659. */
  4660. int sde_encoder_update_caps_for_cont_splash(struct drm_encoder *encoder,
  4661. struct sde_splash_display *splash_display, bool enable)
  4662. {
  4663. struct sde_encoder_virt *sde_enc;
  4664. struct msm_drm_private *priv;
  4665. struct sde_kms *sde_kms;
  4666. struct drm_connector *conn = NULL;
  4667. struct sde_connector *sde_conn = NULL;
  4668. struct sde_connector_state *sde_conn_state = NULL;
  4669. struct drm_display_mode *drm_mode = NULL;
  4670. struct sde_encoder_phys *phys_enc;
  4671. struct drm_bridge *bridge;
  4672. int ret = 0, i;
  4673. struct msm_sub_mode sub_mode;
  4674. if (!encoder) {
  4675. SDE_ERROR("invalid drm enc\n");
  4676. return -EINVAL;
  4677. }
  4678. sde_enc = to_sde_encoder_virt(encoder);
  4679. sde_kms = sde_encoder_get_kms(&sde_enc->base);
  4680. if (!sde_kms) {
  4681. SDE_ERROR("invalid sde_kms\n");
  4682. return -EINVAL;
  4683. }
  4684. priv = encoder->dev->dev_private;
  4685. if (!priv->num_connectors) {
  4686. SDE_ERROR_ENC(sde_enc, "No connectors registered\n");
  4687. return -EINVAL;
  4688. }
  4689. SDE_DEBUG_ENC(sde_enc,
  4690. "num of connectors: %d\n", priv->num_connectors);
  4691. SDE_DEBUG_ENC(sde_enc, "enable: %d\n", enable);
  4692. if (!enable) {
  4693. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4694. phys_enc = sde_enc->phys_encs[i];
  4695. if (phys_enc)
  4696. phys_enc->cont_splash_enabled = false;
  4697. }
  4698. return ret;
  4699. }
  4700. if (!splash_display) {
  4701. SDE_ERROR_ENC(sde_enc, "invalid splash data\n");
  4702. return -EINVAL;
  4703. }
  4704. for (i = 0; i < priv->num_connectors; i++) {
  4705. SDE_DEBUG_ENC(sde_enc, "connector id: %d\n",
  4706. priv->connectors[i]->base.id);
  4707. sde_conn = to_sde_connector(priv->connectors[i]);
  4708. if (!sde_conn->encoder) {
  4709. SDE_DEBUG_ENC(sde_enc,
  4710. "encoder not attached to connector\n");
  4711. continue;
  4712. }
  4713. if (sde_conn->encoder->base.id
  4714. == encoder->base.id) {
  4715. conn = (priv->connectors[i]);
  4716. break;
  4717. }
  4718. }
  4719. if (!conn || !conn->state) {
  4720. SDE_ERROR_ENC(sde_enc, "connector not found\n");
  4721. return -EINVAL;
  4722. }
  4723. sde_conn_state = to_sde_connector_state(conn->state);
  4724. if (!sde_conn->ops.get_mode_info) {
  4725. SDE_ERROR_ENC(sde_enc, "conn: get_mode_info ops not found\n");
  4726. return -EINVAL;
  4727. }
  4728. sub_mode.dsc_mode = splash_display->dsc_cnt ? MSM_DISPLAY_DSC_MODE_ENABLED :
  4729. MSM_DISPLAY_DSC_MODE_DISABLED;
  4730. drm_mode = &encoder->crtc->state->adjusted_mode;
  4731. ret = sde_connector_get_mode_info(&sde_conn->base,
  4732. drm_mode, &sub_mode, &sde_conn_state->mode_info);
  4733. if (ret) {
  4734. SDE_ERROR_ENC(sde_enc,
  4735. "conn: ->get_mode_info failed. ret=%d\n", ret);
  4736. return ret;
  4737. }
  4738. if (sde_conn->encoder) {
  4739. conn->state->best_encoder = sde_conn->encoder;
  4740. SDE_DEBUG_ENC(sde_enc,
  4741. "configured cstate->best_encoder to ID = %d\n",
  4742. conn->state->best_encoder->base.id);
  4743. } else {
  4744. SDE_ERROR_ENC(sde_enc, "No encoder mapped to connector=%d\n",
  4745. conn->base.id);
  4746. }
  4747. sde_enc->crtc = encoder->crtc;
  4748. ret = sde_rm_reserve(&sde_kms->rm, encoder, encoder->crtc->state,
  4749. conn->state, false);
  4750. if (ret) {
  4751. SDE_ERROR_ENC(sde_enc,
  4752. "failed to reserve hw resources, %d\n", ret);
  4753. return ret;
  4754. }
  4755. SDE_DEBUG_ENC(sde_enc, "connector topology = %llu\n",
  4756. sde_connector_get_topology_name(conn));
  4757. SDE_DEBUG_ENC(sde_enc, "hdisplay = %d, vdisplay = %d\n",
  4758. drm_mode->hdisplay, drm_mode->vdisplay);
  4759. drm_set_preferred_mode(conn, drm_mode->hdisplay, drm_mode->vdisplay);
  4760. bridge = drm_bridge_chain_get_first_bridge(encoder);
  4761. if (bridge) {
  4762. SDE_DEBUG_ENC(sde_enc, "Bridge mapped to encoder\n");
  4763. /*
  4764. * For cont-splash use case, we update the mode
  4765. * configurations manually. This will skip the
  4766. * usually mode set call when actual frame is
  4767. * pushed from framework. The bridge needs to
  4768. * be updated with the current drm mode by
  4769. * calling the bridge mode set ops.
  4770. */
  4771. drm_bridge_chain_mode_set(bridge, drm_mode, drm_mode);
  4772. } else {
  4773. SDE_ERROR_ENC(sde_enc, "No bridge attached to encoder\n");
  4774. }
  4775. _sde_encoder_cache_hw_res_cont_splash(encoder, sde_kms);
  4776. for (i = 0; i < sde_enc->num_phys_encs; i++) {
  4777. struct sde_encoder_phys *phys = sde_enc->phys_encs[i];
  4778. if (!phys) {
  4779. SDE_ERROR_ENC(sde_enc,
  4780. "phys encoders not initialized\n");
  4781. return -EINVAL;
  4782. }
  4783. /* update connector for master and slave phys encoders */
  4784. phys->connector = conn;
  4785. phys->cont_splash_enabled = true;
  4786. phys->hw_pp = sde_enc->hw_pp[i];
  4787. if (phys->ops.cont_splash_mode_set)
  4788. phys->ops.cont_splash_mode_set(phys, drm_mode);
  4789. if (phys->ops.is_master && phys->ops.is_master(phys))
  4790. sde_enc->cur_master = phys;
  4791. }
  4792. return ret;
  4793. }
  4794. int sde_encoder_display_failure_notification(struct drm_encoder *enc,
  4795. bool skip_pre_kickoff)
  4796. {
  4797. struct msm_drm_thread *event_thread = NULL;
  4798. struct msm_drm_private *priv = NULL;
  4799. struct sde_encoder_virt *sde_enc = NULL;
  4800. if (!enc || !enc->dev || !enc->dev->dev_private) {
  4801. SDE_ERROR("invalid parameters\n");
  4802. return -EINVAL;
  4803. }
  4804. priv = enc->dev->dev_private;
  4805. sde_enc = to_sde_encoder_virt(enc);
  4806. if (!sde_enc->crtc || (sde_enc->crtc->index
  4807. >= ARRAY_SIZE(priv->event_thread))) {
  4808. SDE_DEBUG_ENC(sde_enc,
  4809. "invalid cached CRTC: %d or crtc index: %d\n",
  4810. sde_enc->crtc == NULL,
  4811. sde_enc->crtc ? sde_enc->crtc->index : -EINVAL);
  4812. return -EINVAL;
  4813. }
  4814. SDE_EVT32_VERBOSE(DRMID(enc));
  4815. event_thread = &priv->event_thread[sde_enc->crtc->index];
  4816. if (!skip_pre_kickoff) {
  4817. sde_enc->delay_kickoff = true;
  4818. kthread_queue_work(&event_thread->worker,
  4819. &sde_enc->esd_trigger_work);
  4820. kthread_flush_work(&sde_enc->esd_trigger_work);
  4821. }
  4822. /*
  4823. * panel may stop generating te signal (vsync) during esd failure. rsc
  4824. * hardware may hang without vsync. Avoid rsc hang by generating the
  4825. * vsync from watchdog timer instead of panel.
  4826. */
  4827. sde_encoder_helper_switch_vsync(enc, true);
  4828. if (!skip_pre_kickoff) {
  4829. sde_encoder_wait_for_event(enc, MSM_ENC_TX_COMPLETE);
  4830. sde_enc->delay_kickoff = false;
  4831. }
  4832. return 0;
  4833. }
  4834. bool sde_encoder_recovery_events_enabled(struct drm_encoder *encoder)
  4835. {
  4836. struct sde_encoder_virt *sde_enc;
  4837. if (!encoder) {
  4838. SDE_ERROR("invalid drm enc\n");
  4839. return false;
  4840. }
  4841. sde_enc = to_sde_encoder_virt(encoder);
  4842. return sde_enc->recovery_events_enabled;
  4843. }
  4844. void sde_encoder_enable_recovery_event(struct drm_encoder *encoder)
  4845. {
  4846. struct sde_encoder_virt *sde_enc;
  4847. if (!encoder) {
  4848. SDE_ERROR("invalid drm enc\n");
  4849. return;
  4850. }
  4851. sde_enc = to_sde_encoder_virt(encoder);
  4852. sde_enc->recovery_events_enabled = true;
  4853. }
  4854. bool sde_encoder_needs_dsc_disable(struct drm_encoder *drm_enc)
  4855. {
  4856. struct sde_kms *sde_kms;
  4857. struct drm_connector *conn;
  4858. struct sde_connector_state *conn_state;
  4859. if (!drm_enc)
  4860. return false;
  4861. sde_kms = sde_encoder_get_kms(drm_enc);
  4862. if (!sde_kms)
  4863. return false;
  4864. conn = sde_encoder_get_connector(sde_kms->dev, drm_enc);
  4865. if (!conn || !conn->state)
  4866. return false;
  4867. conn_state = to_sde_connector_state(conn->state);
  4868. return TOPOLOGY_DSC_MODE(conn_state->old_topology_name);
  4869. }
  4870. void sde_encoder_add_data_to_minidump_va(struct drm_encoder *drm_enc)
  4871. {
  4872. struct sde_encoder_virt *sde_enc;
  4873. struct sde_encoder_phys *phys_enc;
  4874. u32 i;
  4875. sde_enc = to_sde_encoder_virt(drm_enc);
  4876. for( i = 0; i < MAX_PHYS_ENCODERS_PER_VIRTUAL; i++)
  4877. {
  4878. phys_enc = sde_enc->phys_encs[i];
  4879. if(phys_enc && phys_enc->ops.add_to_minidump)
  4880. phys_enc->ops.add_to_minidump(phys_enc);
  4881. phys_enc = sde_enc->phys_cmd_encs[i];
  4882. if(phys_enc && phys_enc->ops.add_to_minidump)
  4883. phys_enc->ops.add_to_minidump(phys_enc);
  4884. phys_enc = sde_enc->phys_vid_encs[i];
  4885. if(phys_enc && phys_enc->ops.add_to_minidump)
  4886. phys_enc->ops.add_to_minidump(phys_enc);
  4887. }
  4888. }