sde_crtc.c 218 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021 The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <linux/sort.h>
  21. #include <linux/debugfs.h>
  22. #include <linux/ktime.h>
  23. #include <drm/sde_drm.h>
  24. #include <drm/drm_mode.h>
  25. #include <drm/drm_crtc.h>
  26. #include <drm/drm_probe_helper.h>
  27. #include <drm/drm_flip_work.h>
  28. #include <soc/qcom/of_common.h>
  29. #include <linux/version.h>
  30. #include "sde_kms.h"
  31. #include "sde_hw_lm.h"
  32. #include "sde_hw_ctl.h"
  33. #include "sde_hw_dspp.h"
  34. #include "sde_crtc.h"
  35. #include "sde_plane.h"
  36. #include "sde_hw_util.h"
  37. #include "sde_hw_catalog.h"
  38. #include "sde_color_processing.h"
  39. #include "sde_encoder.h"
  40. #include "sde_connector.h"
  41. #include "sde_vbif.h"
  42. #include "sde_power_handle.h"
  43. #include "sde_core_perf.h"
  44. #include "sde_trace.h"
  45. #include "msm_drv.h"
  46. #include "sde_vm.h"
  47. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  48. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  49. struct sde_crtc_custom_events {
  50. u32 event;
  51. int (*func)(struct drm_crtc *crtc, bool en,
  52. struct sde_irq_callback *irq);
  53. };
  54. struct vblank_work {
  55. struct kthread_work work;
  56. int crtc_id;
  57. bool enable;
  58. struct msm_drm_private *priv;
  59. };
  60. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  61. bool en, struct sde_irq_callback *ad_irq);
  62. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  63. bool en, struct sde_irq_callback *idle_irq);
  64. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  65. bool en, struct sde_irq_callback *idle_irq);
  66. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  67. struct sde_irq_callback *noirq);
  68. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  69. bool en, struct sde_irq_callback *idle_irq);
  70. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  71. struct sde_crtc_state *cstate,
  72. void __user *usr_ptr);
  73. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  74. bool en, struct sde_irq_callback *irq);
  75. static struct sde_crtc_custom_events custom_events[] = {
  76. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  77. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  78. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  79. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  80. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  81. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  82. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  83. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  84. {DRM_EVENT_MMRM_CB, sde_crtc_mmrm_interrupt_handler},
  85. {DRM_EVENT_VM_RELEASE, sde_crtc_vm_release_handler},
  86. {DRM_EVENT_FRAME_DATA, sde_crtc_frame_data_interrupt_handler},
  87. };
  88. /* default input fence timeout, in ms */
  89. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  90. /*
  91. * The default input fence timeout is 2 seconds while max allowed
  92. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  93. * tolerance limit.
  94. */
  95. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  96. /* layer mixer index on sde_crtc */
  97. #define LEFT_MIXER 0
  98. #define RIGHT_MIXER 1
  99. #define MISR_BUFF_SIZE 256
  100. /*
  101. * Time period for fps calculation in micro seconds.
  102. * Default value is set to 1 sec.
  103. */
  104. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  105. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  106. #define MAX_FRAME_COUNT 1000
  107. #define MILI_TO_MICRO 1000
  108. #define SKIP_STAGING_PIPE_ZPOS 255
  109. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  110. struct sde_mdss_cfg *catalog, struct sde_kms_info *info);
  111. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  112. struct drm_crtc_state *state);
  113. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  114. {
  115. struct msm_drm_private *priv;
  116. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  117. SDE_ERROR("invalid crtc\n");
  118. return NULL;
  119. }
  120. priv = crtc->dev->dev_private;
  121. if (!priv || !priv->kms) {
  122. SDE_ERROR("invalid kms\n");
  123. return NULL;
  124. }
  125. return to_sde_kms(priv->kms);
  126. }
  127. enum sde_wb_usage_type sde_crtc_get_wb_usage_type(struct drm_crtc *crtc)
  128. {
  129. struct drm_connector *conn;
  130. struct drm_connector_list_iter conn_iter;
  131. enum sde_wb_usage_type usage_type = 0;
  132. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  133. drm_for_each_connector_iter(conn, &conn_iter) {
  134. if (conn->state && (conn->state->crtc == crtc)
  135. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  136. usage_type = sde_connector_get_property(conn->state,
  137. CONNECTOR_PROP_WB_USAGE_TYPE);
  138. break;
  139. }
  140. }
  141. drm_connector_list_iter_end(&conn_iter);
  142. return usage_type;
  143. }
  144. static inline struct drm_connector_state *_sde_crtc_get_virt_conn_state(
  145. struct drm_crtc *crtc, struct drm_crtc_state *crtc_state)
  146. {
  147. struct drm_connector *conn;
  148. struct drm_connector_state *conn_state, *virt_conn_state = NULL;
  149. struct drm_connector_list_iter conn_iter;
  150. int i;
  151. if (crtc_state->state) {
  152. for_each_new_connector_in_state(crtc_state->state, conn, conn_state, i) {
  153. if (conn_state && (conn_state->crtc == crtc)
  154. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  155. virt_conn_state = conn_state;
  156. break;
  157. }
  158. }
  159. } else {
  160. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  161. drm_for_each_connector_iter(conn, &conn_iter) {
  162. if (conn->state && (conn->state->crtc == crtc)
  163. && (conn->connector_type == DRM_MODE_CONNECTOR_VIRTUAL)) {
  164. virt_conn_state = conn->state;
  165. break;
  166. }
  167. }
  168. drm_connector_list_iter_end(&conn_iter);
  169. }
  170. return virt_conn_state;
  171. }
  172. void sde_crtc_get_mixer_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  173. struct drm_display_mode *mode, u32 *width, u32 *height)
  174. {
  175. struct sde_crtc *sde_crtc;
  176. struct sde_crtc_state *cstate;
  177. struct drm_connector_state *virt_conn_state;
  178. struct sde_connector_state *virt_cstate;
  179. *width = 0;
  180. *height = 0;
  181. if (!crtc || !crtc_state || !mode)
  182. return;
  183. sde_crtc = to_sde_crtc(crtc);
  184. cstate = to_sde_crtc_state(crtc_state);
  185. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  186. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  187. if (cstate->num_ds_enabled) {
  188. *width = cstate->ds_cfg[0].lm_width;
  189. *height = cstate->ds_cfg[0].lm_height;
  190. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  191. *width = (virt_cstate->dnsc_blur_cfg[0].src_width
  192. * virt_cstate->dnsc_blur_count) / sde_crtc->num_mixers;
  193. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  194. } else {
  195. *width = mode->hdisplay / sde_crtc->num_mixers;
  196. *height = mode->vdisplay;
  197. }
  198. }
  199. void sde_crtc_get_resolution(struct drm_crtc *crtc, struct drm_crtc_state *crtc_state,
  200. struct drm_display_mode *mode, u32 *width, u32 *height)
  201. {
  202. struct sde_crtc *sde_crtc;
  203. struct sde_crtc_state *cstate;
  204. struct drm_connector_state *virt_conn_state;
  205. struct sde_connector_state *virt_cstate;
  206. *width = 0;
  207. *height = 0;
  208. if (!crtc || !crtc_state || !mode)
  209. return;
  210. sde_crtc = to_sde_crtc(crtc);
  211. cstate = to_sde_crtc_state(crtc_state);
  212. virt_conn_state = _sde_crtc_get_virt_conn_state(crtc, crtc_state);
  213. virt_cstate = virt_conn_state ? to_sde_connector_state(virt_conn_state) : NULL;
  214. if (cstate->num_ds_enabled) {
  215. *width = cstate->ds_cfg[0].lm_width * cstate->num_ds_enabled;
  216. *height = cstate->ds_cfg[0].lm_height;
  217. } else if (virt_cstate && virt_cstate->dnsc_blur_count) {
  218. *width = virt_cstate->dnsc_blur_cfg[0].src_width * virt_cstate->dnsc_blur_count;
  219. *height = virt_cstate->dnsc_blur_cfg[0].src_height;
  220. } else {
  221. *width = mode->hdisplay;
  222. *height = mode->vdisplay;
  223. }
  224. }
  225. /**
  226. * sde_crtc_calc_fps() - Calculates fps value.
  227. * @sde_crtc : CRTC structure
  228. *
  229. * This function is called at frame done. It counts the number
  230. * of frames done for every 1 sec. Stores the value in measured_fps.
  231. * measured_fps value is 10 times the calculated fps value.
  232. * For example, measured_fps= 594 for calculated fps of 59.4
  233. */
  234. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  235. {
  236. ktime_t current_time_us;
  237. u64 fps, diff_us;
  238. current_time_us = ktime_get();
  239. diff_us = (u64)ktime_us_delta(current_time_us,
  240. sde_crtc->fps_info.last_sampled_time_us);
  241. sde_crtc->fps_info.frame_count++;
  242. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  243. /* Multiplying with 10 to get fps in floating point */
  244. fps = ((u64)sde_crtc->fps_info.frame_count)
  245. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  246. do_div(fps, diff_us);
  247. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  248. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  249. sde_crtc->base.base.id, (unsigned int)fps/10,
  250. (unsigned int)fps%10);
  251. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  252. sde_crtc->fps_info.frame_count = 0;
  253. }
  254. if (!sde_crtc->fps_info.time_buf)
  255. return;
  256. /**
  257. * Array indexing is based on sliding window algorithm.
  258. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  259. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  260. * counter loops around and comes back to the first index to store
  261. * the next ktime.
  262. */
  263. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  264. ktime_get();
  265. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  266. }
  267. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  268. {
  269. if (!sde_crtc)
  270. return;
  271. }
  272. #if IS_ENABLED(CONFIG_DEBUG_FS)
  273. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  274. {
  275. struct sde_crtc *sde_crtc;
  276. u64 fps_int, fps_float;
  277. ktime_t current_time_us;
  278. u64 fps, diff_us;
  279. if (!s || !s->private) {
  280. SDE_ERROR("invalid input param(s)\n");
  281. return -EAGAIN;
  282. }
  283. sde_crtc = s->private;
  284. current_time_us = ktime_get();
  285. diff_us = (u64)ktime_us_delta(current_time_us,
  286. sde_crtc->fps_info.last_sampled_time_us);
  287. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  288. /* Multiplying with 10 to get fps in floating point */
  289. fps = ((u64)sde_crtc->fps_info.frame_count)
  290. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  291. do_div(fps, diff_us);
  292. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  293. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  294. sde_crtc->fps_info.frame_count = 0;
  295. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  296. sde_crtc->base.base.id, (unsigned int)fps/10,
  297. (unsigned int)fps%10);
  298. }
  299. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  300. fps_float = do_div(fps_int, 10);
  301. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  302. return 0;
  303. }
  304. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  305. {
  306. return single_open(file, _sde_debugfs_fps_status_show,
  307. inode->i_private);
  308. }
  309. #endif /* CONFIG_DEBUG_FS */
  310. static ssize_t fps_periodicity_ms_store(struct device *device,
  311. struct device_attribute *attr, const char *buf, size_t count)
  312. {
  313. struct drm_crtc *crtc;
  314. struct sde_crtc *sde_crtc;
  315. int res;
  316. /* Base of the input */
  317. int cnt = 10;
  318. if (!device || !buf) {
  319. SDE_ERROR("invalid input param(s)\n");
  320. return -EAGAIN;
  321. }
  322. crtc = dev_get_drvdata(device);
  323. if (!crtc)
  324. return -EINVAL;
  325. sde_crtc = to_sde_crtc(crtc);
  326. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  327. if (res < 0)
  328. return res;
  329. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  330. sde_crtc->fps_info.fps_periodic_duration =
  331. DEFAULT_FPS_PERIOD_1_SEC;
  332. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  333. MAX_FPS_PERIOD_5_SECONDS)
  334. sde_crtc->fps_info.fps_periodic_duration =
  335. MAX_FPS_PERIOD_5_SECONDS;
  336. else
  337. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  338. return count;
  339. }
  340. static ssize_t fps_periodicity_ms_show(struct device *device,
  341. struct device_attribute *attr, char *buf)
  342. {
  343. struct drm_crtc *crtc;
  344. struct sde_crtc *sde_crtc;
  345. if (!device || !buf) {
  346. SDE_ERROR("invalid input param(s)\n");
  347. return -EAGAIN;
  348. }
  349. crtc = dev_get_drvdata(device);
  350. if (!crtc)
  351. return -EINVAL;
  352. sde_crtc = to_sde_crtc(crtc);
  353. return scnprintf(buf, PAGE_SIZE, "%d\n",
  354. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  355. }
  356. static ssize_t measured_fps_show(struct device *device,
  357. struct device_attribute *attr, char *buf)
  358. {
  359. struct drm_crtc *crtc;
  360. struct sde_crtc *sde_crtc;
  361. uint64_t fps_int, fps_decimal;
  362. u64 fps = 0, frame_count = 0;
  363. ktime_t current_time;
  364. int i = 0, current_time_index;
  365. u64 diff_us;
  366. if (!device || !buf) {
  367. SDE_ERROR("invalid input param(s)\n");
  368. return -EAGAIN;
  369. }
  370. crtc = dev_get_drvdata(device);
  371. if (!crtc) {
  372. scnprintf(buf, PAGE_SIZE, "fps information not available");
  373. return -EINVAL;
  374. }
  375. sde_crtc = to_sde_crtc(crtc);
  376. if (!sde_crtc->fps_info.time_buf) {
  377. scnprintf(buf, PAGE_SIZE,
  378. "timebuf null - fps information not available");
  379. return -EINVAL;
  380. }
  381. /**
  382. * Whenever the time_index counter comes to zero upon decrementing,
  383. * it is set to the last index since it is the next index that we
  384. * should check for calculating the buftime.
  385. */
  386. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  387. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  388. current_time = ktime_get();
  389. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  390. u64 ptime = (u64)ktime_to_us(current_time);
  391. u64 buftime = (u64)ktime_to_us(
  392. sde_crtc->fps_info.time_buf[current_time_index]);
  393. diff_us = (u64)ktime_us_delta(current_time,
  394. sde_crtc->fps_info.time_buf[current_time_index]);
  395. if (ptime > buftime && diff_us >= (u64)
  396. sde_crtc->fps_info.fps_periodic_duration) {
  397. /* Multiplying with 10 to get fps in floating point */
  398. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  399. do_div(fps, diff_us);
  400. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  401. SDE_DEBUG("measured fps: %d\n",
  402. sde_crtc->fps_info.measured_fps);
  403. break;
  404. }
  405. current_time_index = (current_time_index == 0) ?
  406. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  407. SDE_DEBUG("current time index: %d\n", current_time_index);
  408. frame_count++;
  409. }
  410. if (i == MAX_FRAME_COUNT) {
  411. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  412. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  413. diff_us = (u64)ktime_us_delta(current_time,
  414. sde_crtc->fps_info.time_buf[current_time_index]);
  415. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  416. /* Multiplying with 10 to get fps in floating point */
  417. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  418. do_div(fps, diff_us);
  419. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  420. }
  421. }
  422. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  423. fps_decimal = do_div(fps_int, 10);
  424. return scnprintf(buf, PAGE_SIZE,
  425. "fps: %lld.%lld duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  426. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  427. }
  428. static ssize_t vsync_event_show(struct device *device,
  429. struct device_attribute *attr, char *buf)
  430. {
  431. struct drm_crtc *crtc;
  432. struct sde_crtc *sde_crtc;
  433. struct drm_encoder *encoder;
  434. int avr_status = -EPIPE;
  435. if (!device || !buf) {
  436. SDE_ERROR("invalid input param(s)\n");
  437. return -EAGAIN;
  438. }
  439. crtc = dev_get_drvdata(device);
  440. sde_crtc = to_sde_crtc(crtc);
  441. mutex_lock(&sde_crtc->crtc_lock);
  442. if (sde_crtc->enabled) {
  443. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  444. if (sde_encoder_in_clone_mode(encoder))
  445. continue;
  446. avr_status = sde_encoder_get_avr_status(encoder);
  447. break;
  448. }
  449. }
  450. mutex_unlock(&sde_crtc->crtc_lock);
  451. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\nAVR_STATUS=%d\n",
  452. ktime_to_ns(sde_crtc->vblank_last_cb_time), avr_status);
  453. }
  454. static ssize_t retire_frame_event_show(struct device *device,
  455. struct device_attribute *attr, char *buf)
  456. {
  457. struct drm_crtc *crtc;
  458. struct sde_crtc *sde_crtc;
  459. if (!device || !buf) {
  460. SDE_ERROR("invalid input param(s)\n");
  461. return -EAGAIN;
  462. }
  463. crtc = dev_get_drvdata(device);
  464. sde_crtc = to_sde_crtc(crtc);
  465. return scnprintf(buf, PAGE_SIZE, "RETIRE_FRAME_TIME=%llu\n",
  466. ktime_to_ns(sde_crtc->retire_frame_event_time));
  467. }
  468. static DEVICE_ATTR_RO(vsync_event);
  469. static DEVICE_ATTR_RO(measured_fps);
  470. static DEVICE_ATTR_RW(fps_periodicity_ms);
  471. static DEVICE_ATTR_RO(retire_frame_event);
  472. static struct attribute *sde_crtc_dev_attrs[] = {
  473. &dev_attr_vsync_event.attr,
  474. &dev_attr_measured_fps.attr,
  475. &dev_attr_fps_periodicity_ms.attr,
  476. &dev_attr_retire_frame_event.attr,
  477. NULL
  478. };
  479. static const struct attribute_group sde_crtc_attr_group = {
  480. .attrs = sde_crtc_dev_attrs,
  481. };
  482. static const struct attribute_group *sde_crtc_attr_groups[] = {
  483. &sde_crtc_attr_group,
  484. NULL,
  485. };
  486. static void sde_crtc_event_notify(struct drm_crtc *crtc, uint32_t type, void *payload, uint32_t len)
  487. {
  488. struct drm_event event;
  489. uint32_t *data = (uint32_t *)payload;
  490. if (!crtc) {
  491. SDE_ERROR("invalid crtc\n");
  492. return;
  493. }
  494. event.type = type;
  495. event.length = len;
  496. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event, (u8 *)payload);
  497. SDE_EVT32(DRMID(crtc), type, len, *data,
  498. ((uint64_t)payload) >> 32, ((uint64_t)payload) & 0xFFFFFFFF);
  499. SDE_DEBUG("crtc:%d event(%lu) ptr(%pK) value(%lu) notified\n",
  500. DRMID(crtc), type, payload, *data);
  501. }
  502. static void sde_crtc_destroy(struct drm_crtc *crtc)
  503. {
  504. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  505. SDE_DEBUG("\n");
  506. if (!crtc)
  507. return;
  508. if (sde_crtc->vsync_event_sf)
  509. sysfs_put(sde_crtc->vsync_event_sf);
  510. if (sde_crtc->retire_frame_event_sf)
  511. sysfs_put(sde_crtc->retire_frame_event_sf);
  512. if (sde_crtc->sysfs_dev)
  513. device_unregister(sde_crtc->sysfs_dev);
  514. if (sde_crtc->blob_info)
  515. drm_property_blob_put(sde_crtc->blob_info);
  516. msm_property_destroy(&sde_crtc->property_info);
  517. sde_cp_crtc_destroy_properties(crtc);
  518. sde_fence_deinit(sde_crtc->output_fence);
  519. _sde_crtc_deinit_events(sde_crtc);
  520. drm_crtc_cleanup(crtc);
  521. mutex_destroy(&sde_crtc->crtc_lock);
  522. kfree(sde_crtc);
  523. }
  524. struct sde_connector_state *_sde_crtc_get_sde_connector_state(struct drm_crtc *crtc,
  525. struct drm_atomic_state *state)
  526. {
  527. struct drm_connector *conn;
  528. struct drm_connector_state *conn_state;
  529. int i;
  530. for_each_new_connector_in_state(state, conn, conn_state, i) {
  531. if (!conn_state || conn_state->crtc != crtc)
  532. continue;
  533. return to_sde_connector_state(conn_state);
  534. }
  535. return NULL;
  536. }
  537. struct msm_display_mode *sde_crtc_get_msm_mode(struct drm_crtc_state *c_state)
  538. {
  539. struct drm_connector *connector;
  540. struct drm_encoder *encoder;
  541. struct sde_connector_state *conn_state;
  542. bool encoder_valid = false;
  543. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  544. c_state->encoder_mask) {
  545. if (!sde_encoder_in_clone_mode(encoder)) {
  546. encoder_valid = true;
  547. break;
  548. }
  549. }
  550. if (!encoder_valid)
  551. return NULL;
  552. connector = sde_encoder_get_connector(c_state->crtc->dev, encoder);
  553. if (!connector)
  554. return NULL;
  555. conn_state = to_sde_connector_state(connector->state);
  556. if (!conn_state)
  557. return NULL;
  558. return &conn_state->msm_mode;
  559. }
  560. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  561. const struct drm_display_mode *mode,
  562. struct drm_display_mode *adjusted_mode)
  563. {
  564. struct msm_display_mode *msm_mode;
  565. struct drm_crtc_state *c_state;
  566. struct drm_connector *connector;
  567. struct drm_encoder *encoder;
  568. struct drm_connector_state *new_conn_state;
  569. struct sde_connector_state *c_conn_state = NULL;
  570. bool encoder_valid = false;
  571. int i;
  572. SDE_DEBUG("\n");
  573. c_state = container_of(adjusted_mode, struct drm_crtc_state,
  574. adjusted_mode);
  575. drm_for_each_encoder_mask(encoder, c_state->crtc->dev,
  576. c_state->encoder_mask) {
  577. if (!sde_crtc_state_in_clone_mode(encoder, c_state)) {
  578. encoder_valid = true;
  579. break;
  580. }
  581. }
  582. if (!encoder_valid) {
  583. SDE_ERROR("encoder not found\n");
  584. return true;
  585. }
  586. for_each_new_connector_in_state(c_state->state, connector,
  587. new_conn_state, i) {
  588. if (new_conn_state->best_encoder == encoder) {
  589. c_conn_state = to_sde_connector_state(new_conn_state);
  590. break;
  591. }
  592. }
  593. if (!c_conn_state) {
  594. SDE_ERROR("could not get connector state\n");
  595. return true;
  596. }
  597. msm_mode = &c_conn_state->msm_mode;
  598. if ((msm_is_mode_seamless(msm_mode) ||
  599. (msm_is_mode_seamless_vrr(msm_mode) ||
  600. msm_is_mode_seamless_dyn_clk(msm_mode))) &&
  601. (!crtc->enabled)) {
  602. SDE_ERROR("crtc state prevents seamless transition\n");
  603. return false;
  604. }
  605. return true;
  606. }
  607. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  608. struct sde_plane_state *pstate, struct sde_format *format)
  609. {
  610. uint32_t blend_op, fg_alpha, bg_alpha;
  611. uint32_t blend_type;
  612. struct sde_hw_mixer *lm = mixer->hw_lm;
  613. /* default to opaque blending */
  614. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  615. bg_alpha = 0xFF - fg_alpha;
  616. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  617. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  618. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  619. switch (blend_type) {
  620. case SDE_DRM_BLEND_OP_OPAQUE:
  621. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  622. SDE_BLEND_BG_ALPHA_BG_CONST;
  623. break;
  624. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  625. if (format->alpha_enable) {
  626. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  627. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  628. if (fg_alpha != 0xff) {
  629. bg_alpha = fg_alpha;
  630. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  631. SDE_BLEND_BG_INV_MOD_ALPHA;
  632. } else {
  633. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  634. }
  635. }
  636. break;
  637. case SDE_DRM_BLEND_OP_COVERAGE:
  638. if (format->alpha_enable) {
  639. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  640. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  641. if (fg_alpha != 0xff) {
  642. bg_alpha = fg_alpha;
  643. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  644. SDE_BLEND_BG_MOD_ALPHA |
  645. SDE_BLEND_BG_INV_MOD_ALPHA;
  646. } else {
  647. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  648. }
  649. }
  650. break;
  651. default:
  652. /* do nothing */
  653. break;
  654. }
  655. if (lm->ops.setup_blend_config)
  656. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha, bg_alpha, blend_op);
  657. SDE_DEBUG(
  658. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  659. (char *) &format->base.pixel_format,
  660. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  661. }
  662. static void _sde_crtc_calc_split_dim_layer_yh_param(struct drm_crtc *crtc, u16 *y, u16 *h)
  663. {
  664. u32 padding_y = 0, padding_start = 0, padding_height = 0;
  665. struct sde_crtc_state *cstate;
  666. cstate = to_sde_crtc_state(crtc->state);
  667. if (!cstate->line_insertion.panel_line_insertion_enable)
  668. return;
  669. sde_crtc_calc_vpadding_param(crtc->state, *y, *h, &padding_y,
  670. &padding_start, &padding_height);
  671. *y = padding_y;
  672. *h = padding_height;
  673. }
  674. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  675. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  676. struct sde_hw_dim_layer *dim_layer)
  677. {
  678. struct sde_crtc_state *cstate;
  679. struct sde_hw_mixer *lm;
  680. struct sde_hw_dim_layer split_dim_layer;
  681. int i;
  682. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  683. SDE_DEBUG("empty dim_layer\n");
  684. return;
  685. }
  686. cstate = to_sde_crtc_state(crtc->state);
  687. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  688. dim_layer->flags, dim_layer->stage);
  689. split_dim_layer.stage = dim_layer->stage;
  690. split_dim_layer.color_fill = dim_layer->color_fill;
  691. /*
  692. * traverse through the layer mixers attached to crtc and find the
  693. * intersecting dim layer rect in each LM and program accordingly.
  694. */
  695. for (i = 0; i < sde_crtc->num_mixers; i++) {
  696. split_dim_layer.flags = dim_layer->flags;
  697. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  698. &split_dim_layer.rect);
  699. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  700. /*
  701. * no extra programming required for non-intersecting
  702. * layer mixers with INCLUSIVE dim layer
  703. */
  704. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  705. continue;
  706. /*
  707. * program the other non-intersecting layer mixers with
  708. * INCLUSIVE dim layer of full size for uniformity
  709. * with EXCLUSIVE dim layer config.
  710. */
  711. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  712. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  713. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  714. sizeof(split_dim_layer.rect));
  715. } else {
  716. split_dim_layer.rect.x =
  717. split_dim_layer.rect.x -
  718. cstate->lm_roi[i].x;
  719. split_dim_layer.rect.y =
  720. split_dim_layer.rect.y -
  721. cstate->lm_roi[i].y;
  722. }
  723. /* update dim layer rect for panel stacking crtc */
  724. if (cstate->line_insertion.padding_height)
  725. _sde_crtc_calc_split_dim_layer_yh_param(crtc, &split_dim_layer.rect.y,
  726. &split_dim_layer.rect.h);
  727. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  728. cstate->lm_roi[i].x,
  729. cstate->lm_roi[i].y,
  730. cstate->lm_roi[i].w,
  731. cstate->lm_roi[i].h,
  732. dim_layer->rect.x,
  733. dim_layer->rect.y,
  734. dim_layer->rect.w,
  735. dim_layer->rect.h,
  736. split_dim_layer.rect.x,
  737. split_dim_layer.rect.y,
  738. split_dim_layer.rect.w,
  739. split_dim_layer.rect.h);
  740. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  741. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  742. split_dim_layer.rect.w, split_dim_layer.rect.h);
  743. lm = mixer[i].hw_lm;
  744. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  745. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  746. }
  747. }
  748. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  749. const struct sde_rect **crtc_roi)
  750. {
  751. struct sde_crtc_state *crtc_state;
  752. if (!state || !crtc_roi)
  753. return;
  754. crtc_state = to_sde_crtc_state(state);
  755. *crtc_roi = &crtc_state->crtc_roi;
  756. }
  757. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  758. {
  759. struct sde_crtc_state *cstate;
  760. struct sde_crtc *sde_crtc;
  761. if (!state || !state->crtc)
  762. return false;
  763. sde_crtc = to_sde_crtc(state->crtc);
  764. cstate = to_sde_crtc_state(state);
  765. return msm_property_is_dirty(&sde_crtc->property_info,
  766. &cstate->property_state, CRTC_PROP_ROI_V1);
  767. }
  768. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  769. void __user *usr_ptr)
  770. {
  771. struct drm_crtc *crtc;
  772. struct sde_crtc_state *cstate;
  773. struct sde_drm_roi_v1 roi_v1;
  774. int i;
  775. if (!state) {
  776. SDE_ERROR("invalid args\n");
  777. return -EINVAL;
  778. }
  779. cstate = to_sde_crtc_state(state);
  780. crtc = cstate->base.crtc;
  781. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  782. if (!usr_ptr) {
  783. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  784. return 0;
  785. }
  786. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  787. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  788. return -EINVAL;
  789. }
  790. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  791. if (roi_v1.num_rects == 0) {
  792. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  793. return 0;
  794. }
  795. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  796. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  797. roi_v1.num_rects);
  798. return -EINVAL;
  799. }
  800. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  801. for (i = 0; i < roi_v1.num_rects; ++i) {
  802. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  803. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  804. DRMID(crtc), i,
  805. cstate->user_roi_list.roi[i].x1,
  806. cstate->user_roi_list.roi[i].y1,
  807. cstate->user_roi_list.roi[i].x2,
  808. cstate->user_roi_list.roi[i].y2);
  809. SDE_EVT32_VERBOSE(DRMID(crtc),
  810. cstate->user_roi_list.roi[i].x1,
  811. cstate->user_roi_list.roi[i].y1,
  812. cstate->user_roi_list.roi[i].x2,
  813. cstate->user_roi_list.roi[i].y2);
  814. }
  815. return 0;
  816. }
  817. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  818. struct drm_crtc_state *state)
  819. {
  820. struct drm_connector *conn;
  821. struct drm_connector_state *conn_state;
  822. struct sde_crtc *sde_crtc;
  823. struct sde_crtc_state *crtc_state;
  824. struct sde_rect *crtc_roi;
  825. struct msm_mode_info mode_info;
  826. int i = 0, rc;
  827. bool is_crtc_roi_dirty, is_conn_roi_dirty;
  828. u32 crtc_width, crtc_height;
  829. struct drm_display_mode *adj_mode;
  830. if (!crtc || !state)
  831. return -EINVAL;
  832. sde_crtc = to_sde_crtc(crtc);
  833. crtc_state = to_sde_crtc_state(state);
  834. crtc_roi = &crtc_state->crtc_roi;
  835. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  836. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  837. struct sde_connector *sde_conn;
  838. struct sde_connector_state *sde_conn_state;
  839. struct sde_rect conn_roi;
  840. if (!conn_state || conn_state->crtc != crtc)
  841. continue;
  842. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  843. if (rc) {
  844. SDE_ERROR("failed to get mode info\n");
  845. return -EINVAL;
  846. }
  847. sde_conn = to_sde_connector(conn_state->connector);
  848. sde_conn_state = to_sde_connector_state(conn_state);
  849. is_conn_roi_dirty = msm_property_is_dirty(&sde_conn->property_info,
  850. &sde_conn_state->property_state,
  851. CONNECTOR_PROP_ROI_V1);
  852. /*
  853. * Check against CRTC ROI and Connector ROI not being updated together.
  854. * This restriction should be relaxed when Connector ROI scaling is
  855. * supported and while in clone mode.
  856. */
  857. if (!sde_crtc_state_in_clone_mode(sde_conn->encoder, state) &&
  858. is_conn_roi_dirty != is_crtc_roi_dirty) {
  859. SDE_ERROR("connector/crtc rois not updated together\n");
  860. return -EINVAL;
  861. }
  862. if (!mode_info.roi_caps.enabled)
  863. continue;
  864. /*
  865. * current driver only supports same connector and crtc size,
  866. * but if support for different sizes is added, driver needs
  867. * to check the connector roi here to make sure is full screen
  868. * for dsc 3d-mux topology that doesn't support partial update.
  869. */
  870. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  871. sizeof(crtc_state->user_roi_list))) {
  872. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  873. sde_crtc->name);
  874. return -EINVAL;
  875. }
  876. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  877. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  878. conn_roi.x, conn_roi.y,
  879. conn_roi.w, conn_roi.h);
  880. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  881. conn_roi.x, conn_roi.y,
  882. conn_roi.w, conn_roi.h);
  883. }
  884. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  885. /* clear the ROI to null if it matches full screen anyways */
  886. adj_mode = &state->adjusted_mode;
  887. sde_crtc_get_resolution(crtc, state, adj_mode, &crtc_width, &crtc_height);
  888. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  889. crtc_roi->w == crtc_width && crtc_roi->h == crtc_height)
  890. memset(crtc_roi, 0, sizeof(*crtc_roi));
  891. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  892. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  893. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  894. return 0;
  895. }
  896. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  897. struct drm_crtc_state *state)
  898. {
  899. struct sde_crtc *sde_crtc;
  900. struct sde_crtc_state *crtc_state;
  901. struct drm_connector *conn;
  902. struct drm_connector_state *conn_state;
  903. int i;
  904. if (!crtc || !state)
  905. return -EINVAL;
  906. sde_crtc = to_sde_crtc(crtc);
  907. crtc_state = to_sde_crtc_state(state);
  908. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  909. return 0;
  910. /* partial update active, check if autorefresh is also requested */
  911. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  912. uint64_t autorefresh;
  913. if (!conn_state || conn_state->crtc != crtc)
  914. continue;
  915. autorefresh = sde_connector_get_property(conn_state,
  916. CONNECTOR_PROP_AUTOREFRESH);
  917. if (autorefresh) {
  918. SDE_ERROR(
  919. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  920. sde_crtc->name, autorefresh);
  921. return -EINVAL;
  922. }
  923. }
  924. return 0;
  925. }
  926. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  927. struct drm_crtc_state *state, int lm_idx)
  928. {
  929. struct sde_kms *sde_kms;
  930. struct sde_crtc *sde_crtc;
  931. struct sde_crtc_state *crtc_state;
  932. const struct sde_rect *crtc_roi;
  933. const struct sde_rect *lm_bounds;
  934. struct sde_rect *lm_roi;
  935. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  936. return -EINVAL;
  937. sde_kms = _sde_crtc_get_kms(crtc);
  938. if (!sde_kms || !sde_kms->catalog) {
  939. SDE_ERROR("invalid parameters\n");
  940. return -EINVAL;
  941. }
  942. sde_crtc = to_sde_crtc(crtc);
  943. crtc_state = to_sde_crtc_state(state);
  944. crtc_roi = &crtc_state->crtc_roi;
  945. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  946. lm_roi = &crtc_state->lm_roi[lm_idx];
  947. if (sde_kms_rect_is_null(crtc_roi))
  948. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  949. else
  950. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  951. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  952. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  953. /*
  954. * partial update is not supported with 3dmux dsc or dest scaler.
  955. * hence, crtc roi must match the mixer dimensions.
  956. */
  957. if (crtc_state->num_ds_enabled ||
  958. sde_rm_topology_is_group(&sde_kms->rm, state,
  959. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  960. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  961. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  962. return -EINVAL;
  963. }
  964. }
  965. /* if any dimension is zero, clear all dimensions for clarity */
  966. if (sde_kms_rect_is_null(lm_roi))
  967. memset(lm_roi, 0, sizeof(*lm_roi));
  968. return 0;
  969. }
  970. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  971. struct drm_crtc_state *state)
  972. {
  973. struct sde_crtc *sde_crtc;
  974. struct sde_crtc_state *crtc_state;
  975. u32 disp_bitmask = 0;
  976. int i;
  977. if (!crtc || !state) {
  978. pr_err("Invalid crtc or state\n");
  979. return 0;
  980. }
  981. sde_crtc = to_sde_crtc(crtc);
  982. crtc_state = to_sde_crtc_state(state);
  983. /* pingpong split: one ROI, one LM, two physical displays */
  984. if (crtc_state->is_ppsplit) {
  985. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  986. struct sde_rect *roi = &crtc_state->lm_roi[0];
  987. if (sde_kms_rect_is_null(roi))
  988. disp_bitmask = 0;
  989. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  990. disp_bitmask = BIT(0); /* left only */
  991. else if (roi->x >= lm_split_width)
  992. disp_bitmask = BIT(1); /* right only */
  993. else
  994. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  995. } else if (sde_crtc->mixers_swapped) {
  996. disp_bitmask = BIT(0);
  997. } else {
  998. for (i = 0; i < sde_crtc->num_mixers; i++) {
  999. if (!sde_kms_rect_is_null(
  1000. &crtc_state->lm_roi[i]))
  1001. disp_bitmask |= BIT(i);
  1002. }
  1003. }
  1004. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  1005. return disp_bitmask;
  1006. }
  1007. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  1008. struct drm_crtc_state *state)
  1009. {
  1010. struct sde_crtc *sde_crtc;
  1011. struct sde_crtc_state *crtc_state;
  1012. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  1013. if (!crtc || !state)
  1014. return -EINVAL;
  1015. sde_crtc = to_sde_crtc(crtc);
  1016. crtc_state = to_sde_crtc_state(state);
  1017. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1018. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  1019. sde_crtc->name, sde_crtc->num_mixers);
  1020. return -EINVAL;
  1021. }
  1022. /*
  1023. * If using pingpong split: one ROI, one LM, two physical displays
  1024. * then the ROI must be centered on the panel split boundary and
  1025. * be of equal width across the split.
  1026. */
  1027. if (crtc_state->is_ppsplit) {
  1028. u16 panel_split_width;
  1029. u32 display_mask;
  1030. roi[0] = &crtc_state->lm_roi[0];
  1031. if (sde_kms_rect_is_null(roi[0]))
  1032. return 0;
  1033. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  1034. if (display_mask != (BIT(0) | BIT(1)))
  1035. return 0;
  1036. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  1037. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  1038. SDE_ERROR("%s: roi x %d w %d split %d\n",
  1039. sde_crtc->name, roi[0]->x, roi[0]->w,
  1040. panel_split_width);
  1041. return -EINVAL;
  1042. }
  1043. return 0;
  1044. }
  1045. /*
  1046. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  1047. * LMs and be of equal width.
  1048. */
  1049. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  1050. return 0;
  1051. roi[0] = &crtc_state->lm_roi[0];
  1052. roi[1] = &crtc_state->lm_roi[1];
  1053. /* if one of the roi is null it's a left/right-only update */
  1054. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  1055. return 0;
  1056. /* check lm rois are equal width & first roi ends at 2nd roi */
  1057. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  1058. SDE_ERROR(
  1059. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  1060. sde_crtc->name, roi[0]->x, roi[0]->w,
  1061. roi[1]->x, roi[1]->w);
  1062. return -EINVAL;
  1063. }
  1064. return 0;
  1065. }
  1066. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  1067. struct drm_crtc_state *state)
  1068. {
  1069. struct sde_crtc *sde_crtc;
  1070. struct sde_crtc_state *crtc_state;
  1071. const struct sde_rect *crtc_roi;
  1072. const struct drm_plane_state *pstate;
  1073. struct drm_plane *plane;
  1074. if (!crtc || !state)
  1075. return -EINVAL;
  1076. /*
  1077. * Reject commit if a Plane CRTC destination coordinates fall outside
  1078. * the partial CRTC ROI. LM output is determined via connector ROIs,
  1079. * if they are specified, not Plane CRTC ROIs.
  1080. */
  1081. sde_crtc = to_sde_crtc(crtc);
  1082. crtc_state = to_sde_crtc_state(state);
  1083. crtc_roi = &crtc_state->crtc_roi;
  1084. if (sde_kms_rect_is_null(crtc_roi))
  1085. return 0;
  1086. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1087. struct sde_rect plane_roi, intersection;
  1088. if (IS_ERR_OR_NULL(pstate)) {
  1089. int rc = PTR_ERR(pstate);
  1090. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  1091. sde_crtc->name, plane->base.id, rc);
  1092. return rc;
  1093. }
  1094. plane_roi.x = pstate->crtc_x;
  1095. plane_roi.y = pstate->crtc_y;
  1096. plane_roi.w = pstate->crtc_w;
  1097. plane_roi.h = pstate->crtc_h;
  1098. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  1099. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  1100. SDE_ERROR(
  1101. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  1102. sde_crtc->name, plane->base.id,
  1103. plane_roi.x, plane_roi.y,
  1104. plane_roi.w, plane_roi.h,
  1105. crtc_roi->x, crtc_roi->y,
  1106. crtc_roi->w, crtc_roi->h);
  1107. return -E2BIG;
  1108. }
  1109. }
  1110. return 0;
  1111. }
  1112. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  1113. struct drm_crtc_state *state)
  1114. {
  1115. struct sde_crtc *sde_crtc;
  1116. struct sde_crtc_state *sde_crtc_state;
  1117. struct msm_mode_info mode_info;
  1118. int rc, lm_idx, i;
  1119. if (!crtc || !state)
  1120. return -EINVAL;
  1121. memset(&mode_info, 0, sizeof(mode_info));
  1122. sde_crtc = to_sde_crtc(crtc);
  1123. sde_crtc_state = to_sde_crtc_state(state);
  1124. /*
  1125. * check connector array cached at modeset time since incoming atomic
  1126. * state may not include any connectors if they aren't modified
  1127. */
  1128. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  1129. struct drm_connector *conn = sde_crtc_state->connectors[i];
  1130. if (!conn || !conn->state)
  1131. continue;
  1132. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  1133. if (rc) {
  1134. SDE_ERROR("failed to get mode info\n");
  1135. return -EINVAL;
  1136. }
  1137. if (!mode_info.roi_caps.enabled)
  1138. continue;
  1139. if (sde_crtc_state->user_roi_list.num_rects >
  1140. mode_info.roi_caps.num_roi) {
  1141. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  1142. sde_crtc_state->user_roi_list.num_rects,
  1143. mode_info.roi_caps.num_roi);
  1144. return -E2BIG;
  1145. }
  1146. rc = _sde_crtc_set_crtc_roi(crtc, state);
  1147. if (rc)
  1148. return rc;
  1149. rc = _sde_crtc_check_autorefresh(crtc, state);
  1150. if (rc)
  1151. return rc;
  1152. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1153. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  1154. if (rc)
  1155. return rc;
  1156. }
  1157. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  1158. if (rc)
  1159. return rc;
  1160. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  1161. if (rc)
  1162. return rc;
  1163. }
  1164. return 0;
  1165. }
  1166. static u32 _sde_crtc_calc_gcd(u32 a, u32 b)
  1167. {
  1168. if (b == 0)
  1169. return a;
  1170. return _sde_crtc_calc_gcd(b, a % b);
  1171. }
  1172. static int _sde_crtc_check_panel_stacking(struct drm_crtc *crtc, struct drm_crtc_state *state)
  1173. {
  1174. struct sde_kms *kms;
  1175. struct sde_crtc *sde_crtc;
  1176. struct sde_crtc_state *sde_crtc_state;
  1177. struct drm_connector *conn;
  1178. struct msm_mode_info mode_info;
  1179. struct drm_display_mode *adj_mode = &state->adjusted_mode;
  1180. struct msm_sub_mode sub_mode;
  1181. u32 gcd = 0, num_of_active_lines = 0, num_of_dummy_lines = 0;
  1182. int rc;
  1183. struct drm_encoder *encoder;
  1184. const u32 max_encoder_cnt = 1;
  1185. u32 encoder_cnt = 0;
  1186. kms = _sde_crtc_get_kms(crtc);
  1187. if (!kms || !kms->catalog) {
  1188. SDE_ERROR("invalid kms\n");
  1189. return -EINVAL;
  1190. }
  1191. sde_crtc = to_sde_crtc(crtc);
  1192. sde_crtc_state = to_sde_crtc_state(state);
  1193. /* panel stacking only support single connector */
  1194. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask)
  1195. encoder_cnt++;
  1196. if (!kms->catalog->has_line_insertion || !state->mode_changed ||
  1197. encoder_cnt > max_encoder_cnt) {
  1198. SDE_DEBUG("no line insertion support mode change %d enc cnt %d\n",
  1199. state->mode_changed, encoder_cnt);
  1200. sde_crtc_state->line_insertion.padding_height = 0;
  1201. return 0;
  1202. }
  1203. conn = sde_crtc_state->connectors[0];
  1204. rc = sde_connector_get_mode_info(conn, adj_mode, &sub_mode, &mode_info);
  1205. if (rc) {
  1206. SDE_ERROR("failed to get mode info %d\n", rc);
  1207. return -EINVAL;
  1208. }
  1209. if (!mode_info.vpadding) {
  1210. sde_crtc_state->line_insertion.padding_height = 0;
  1211. return 0;
  1212. }
  1213. if (mode_info.vpadding < state->mode.vdisplay) {
  1214. SDE_ERROR("padding height %d is less than vdisplay %d\n",
  1215. mode_info.vpadding, state->mode.vdisplay);
  1216. return -EINVAL;
  1217. } else if (mode_info.vpadding == state->mode.vdisplay) {
  1218. SDE_DEBUG("padding height %d is equal to the vdisplay %d\n",
  1219. mode_info.vpadding, state->mode.vdisplay);
  1220. sde_crtc_state->line_insertion.padding_height = 0;
  1221. return 0;
  1222. } else if (mode_info.vpadding == sde_crtc_state->line_insertion.padding_height) {
  1223. return 0; /* skip calculation if already cached */
  1224. }
  1225. gcd = _sde_crtc_calc_gcd(mode_info.vpadding, state->mode.vdisplay);
  1226. if (!gcd) {
  1227. SDE_ERROR("zero gcd found for padding height %d %d\n",
  1228. mode_info.vpadding, state->mode.vdisplay);
  1229. return -EINVAL;
  1230. }
  1231. num_of_active_lines = state->mode.vdisplay;
  1232. do_div(num_of_active_lines, gcd);
  1233. num_of_dummy_lines = mode_info.vpadding;
  1234. do_div(num_of_dummy_lines, gcd);
  1235. num_of_dummy_lines = num_of_dummy_lines - num_of_active_lines;
  1236. if (num_of_active_lines > MAX_VPADDING_RATIO_M ||
  1237. num_of_dummy_lines > MAX_VPADDING_RATIO_N) {
  1238. SDE_ERROR("unsupported panel stacking pattern %d:%d", num_of_active_lines,
  1239. num_of_dummy_lines);
  1240. return -EINVAL;
  1241. }
  1242. sde_crtc_state->line_insertion.padding_active = num_of_active_lines;
  1243. sde_crtc_state->line_insertion.padding_dummy = num_of_dummy_lines;
  1244. sde_crtc_state->line_insertion.padding_height = mode_info.vpadding;
  1245. return 0;
  1246. }
  1247. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  1248. {
  1249. struct sde_crtc *sde_crtc;
  1250. struct sde_crtc_state *cstate;
  1251. const struct sde_rect *lm_roi;
  1252. struct sde_hw_mixer *hw_lm;
  1253. bool right_mixer = false;
  1254. bool lm_updated = false;
  1255. int lm_idx;
  1256. if (!crtc)
  1257. return;
  1258. sde_crtc = to_sde_crtc(crtc);
  1259. cstate = to_sde_crtc_state(crtc->state);
  1260. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  1261. struct sde_hw_mixer_cfg cfg;
  1262. lm_roi = &cstate->lm_roi[lm_idx];
  1263. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1264. if (!sde_crtc->mixers_swapped)
  1265. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  1266. if (lm_roi->w != hw_lm->cfg.out_width ||
  1267. lm_roi->h != hw_lm->cfg.out_height ||
  1268. right_mixer != hw_lm->cfg.right_mixer) {
  1269. hw_lm->cfg.out_width = lm_roi->w;
  1270. hw_lm->cfg.out_height = lm_roi->h;
  1271. hw_lm->cfg.right_mixer = right_mixer;
  1272. cfg.out_width = lm_roi->w;
  1273. cfg.out_height = lm_roi->h;
  1274. cfg.right_mixer = right_mixer;
  1275. cfg.flags = 0;
  1276. if (hw_lm->ops.setup_mixer_out)
  1277. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  1278. lm_updated = true;
  1279. }
  1280. SDE_EVT32(DRMID(crtc), lm_idx, lm_roi->x, lm_roi->y, lm_roi->w,
  1281. lm_roi->h, right_mixer, lm_updated);
  1282. }
  1283. if (lm_updated)
  1284. sde_cp_crtc_res_change(crtc);
  1285. }
  1286. struct plane_state {
  1287. struct sde_plane_state *sde_pstate;
  1288. const struct drm_plane_state *drm_pstate;
  1289. int stage;
  1290. u32 pipe_id;
  1291. };
  1292. static int pstate_cmp(const void *a, const void *b)
  1293. {
  1294. struct plane_state *pa = (struct plane_state *)a;
  1295. struct plane_state *pb = (struct plane_state *)b;
  1296. int rc = 0;
  1297. int pa_zpos, pb_zpos;
  1298. enum sde_layout pa_layout, pb_layout;
  1299. if ((!pa || !pa->sde_pstate) || (!pb || !pb->sde_pstate))
  1300. return rc;
  1301. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  1302. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  1303. pa_layout = pa->sde_pstate->layout;
  1304. pb_layout = pb->sde_pstate->layout;
  1305. if (pa_zpos != pb_zpos)
  1306. rc = pa_zpos - pb_zpos;
  1307. else if (pa_layout != pb_layout)
  1308. rc = pa_layout - pb_layout;
  1309. else
  1310. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  1311. return rc;
  1312. }
  1313. /*
  1314. * validate and set source split:
  1315. * use pstates sorted by stage to check planes on same stage
  1316. * we assume that all pipes are in source split so its valid to compare
  1317. * without taking into account left/right mixer placement
  1318. */
  1319. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  1320. struct plane_state *pstates, int cnt)
  1321. {
  1322. struct plane_state *prv_pstate, *cur_pstate;
  1323. enum sde_layout prev_layout, cur_layout;
  1324. struct sde_rect left_rect, right_rect;
  1325. struct sde_kms *sde_kms;
  1326. int32_t left_pid, right_pid;
  1327. int32_t stage;
  1328. int i, rc = 0;
  1329. sde_kms = _sde_crtc_get_kms(crtc);
  1330. if (!sde_kms || !sde_kms->catalog) {
  1331. SDE_ERROR("invalid parameters\n");
  1332. return -EINVAL;
  1333. }
  1334. for (i = 1; i < cnt; i++) {
  1335. prv_pstate = &pstates[i - 1];
  1336. cur_pstate = &pstates[i];
  1337. prev_layout = prv_pstate->sde_pstate->layout;
  1338. cur_layout = cur_pstate->sde_pstate->layout;
  1339. if (prv_pstate->stage != cur_pstate->stage ||
  1340. prev_layout != cur_layout)
  1341. continue;
  1342. stage = cur_pstate->stage;
  1343. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1344. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1345. prv_pstate->drm_pstate->crtc_y,
  1346. prv_pstate->drm_pstate->crtc_w,
  1347. prv_pstate->drm_pstate->crtc_h, false);
  1348. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1349. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1350. cur_pstate->drm_pstate->crtc_y,
  1351. cur_pstate->drm_pstate->crtc_w,
  1352. cur_pstate->drm_pstate->crtc_h, false);
  1353. if (right_rect.x < left_rect.x) {
  1354. swap(left_pid, right_pid);
  1355. swap(left_rect, right_rect);
  1356. swap(prv_pstate, cur_pstate);
  1357. }
  1358. /*
  1359. * - planes are enumerated in pipe-priority order such that
  1360. * planes with lower drm_id must be left-most in a shared
  1361. * blend-stage when using source split.
  1362. * - planes in source split must be contiguous in width
  1363. * - planes in source split must have same dest yoff and height
  1364. */
  1365. if ((right_pid < left_pid) &&
  1366. !sde_kms->catalog->pipe_order_type) {
  1367. SDE_ERROR(
  1368. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1369. stage, left_pid, right_pid);
  1370. return -EINVAL;
  1371. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1372. SDE_ERROR(
  1373. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1374. stage, left_rect.x, left_rect.w,
  1375. right_rect.x, right_rect.w);
  1376. return -EINVAL;
  1377. } else if ((left_rect.y != right_rect.y) ||
  1378. (left_rect.h != right_rect.h)) {
  1379. SDE_ERROR(
  1380. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1381. stage, left_rect.y, left_rect.h,
  1382. right_rect.y, right_rect.h);
  1383. return -EINVAL;
  1384. }
  1385. }
  1386. return rc;
  1387. }
  1388. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1389. struct plane_state *pstates, int cnt)
  1390. {
  1391. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1392. enum sde_layout prev_layout, cur_layout;
  1393. struct sde_kms *sde_kms;
  1394. struct sde_rect left_rect, right_rect;
  1395. int32_t left_pid, right_pid;
  1396. int32_t stage;
  1397. int i;
  1398. sde_kms = _sde_crtc_get_kms(crtc);
  1399. if (!sde_kms || !sde_kms->catalog) {
  1400. SDE_ERROR("invalid parameters\n");
  1401. return;
  1402. }
  1403. if (!sde_kms->catalog->pipe_order_type)
  1404. return;
  1405. for (i = 0; i < cnt; i++) {
  1406. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1407. cur_pstate = &pstates[i];
  1408. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1409. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1410. SDE_LAYOUT_NONE;
  1411. cur_layout = cur_pstate->sde_pstate->layout;
  1412. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1413. || (prev_layout != cur_layout)) {
  1414. /*
  1415. * reset if prv or nxt pipes are not in the same stage
  1416. * as the cur pipe
  1417. */
  1418. if ((!nxt_pstate)
  1419. || (nxt_pstate->stage != cur_pstate->stage)
  1420. || (nxt_pstate->sde_pstate->layout !=
  1421. cur_pstate->sde_pstate->layout))
  1422. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1423. continue;
  1424. }
  1425. stage = cur_pstate->stage;
  1426. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1427. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1428. prv_pstate->drm_pstate->crtc_y,
  1429. prv_pstate->drm_pstate->crtc_w,
  1430. prv_pstate->drm_pstate->crtc_h, false);
  1431. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1432. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1433. cur_pstate->drm_pstate->crtc_y,
  1434. cur_pstate->drm_pstate->crtc_w,
  1435. cur_pstate->drm_pstate->crtc_h, false);
  1436. if (right_rect.x < left_rect.x) {
  1437. swap(left_pid, right_pid);
  1438. swap(left_rect, right_rect);
  1439. swap(prv_pstate, cur_pstate);
  1440. }
  1441. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1442. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1443. }
  1444. for (i = 0; i < cnt; i++) {
  1445. cur_pstate = &pstates[i];
  1446. sde_plane_setup_src_split_order(
  1447. cur_pstate->drm_pstate->plane,
  1448. cur_pstate->sde_pstate->multirect_index,
  1449. cur_pstate->sde_pstate->pipe_order_flags);
  1450. }
  1451. }
  1452. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1453. int num_mixers, struct plane_state *pstates, int cnt)
  1454. {
  1455. int i, lm_idx;
  1456. struct sde_format *format;
  1457. bool blend_stage[SDE_STAGE_MAX] = { false };
  1458. u32 blend_type;
  1459. for (i = cnt - 1; i >= 0; i--) {
  1460. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1461. PLANE_PROP_BLEND_OP);
  1462. /* stage has already been programmed or BLEND_OP_SKIP type */
  1463. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1464. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1465. continue;
  1466. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1467. format = to_sde_format(msm_framebuffer_format(
  1468. pstates[i].sde_pstate->base.fb));
  1469. if (!format) {
  1470. SDE_ERROR("invalid format\n");
  1471. return;
  1472. }
  1473. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1474. pstates[i].sde_pstate, format);
  1475. blend_stage[pstates[i].sde_pstate->stage] = true;
  1476. }
  1477. }
  1478. }
  1479. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1480. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1481. struct sde_crtc_mixer *mixer)
  1482. {
  1483. struct drm_plane *plane;
  1484. struct drm_framebuffer *fb;
  1485. struct drm_plane_state *state;
  1486. struct sde_crtc_state *cstate;
  1487. struct sde_plane_state *pstate = NULL;
  1488. struct plane_state *pstates = NULL;
  1489. struct sde_format *format;
  1490. struct sde_hw_ctl *ctl;
  1491. struct sde_hw_mixer *lm;
  1492. struct sde_hw_stage_cfg *stage_cfg;
  1493. struct sde_rect plane_crtc_roi;
  1494. uint32_t stage_idx, lm_idx, layout_idx;
  1495. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1496. int i, mode, cnt = 0;
  1497. bool bg_alpha_enable = false;
  1498. u32 blend_type;
  1499. struct sde_cp_crtc_skip_blend_plane skip_blend_plane;
  1500. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1501. if (!sde_crtc || !crtc->state || !mixer) {
  1502. SDE_ERROR("invalid sde_crtc or mixer\n");
  1503. return;
  1504. }
  1505. ctl = mixer->hw_ctl;
  1506. lm = mixer->hw_lm;
  1507. cstate = to_sde_crtc_state(crtc->state);
  1508. pstates = kcalloc(SDE_PSTATES_MAX,
  1509. sizeof(struct plane_state), GFP_KERNEL);
  1510. if (!pstates)
  1511. return;
  1512. memset(fetch_active, 0, sizeof(fetch_active));
  1513. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1514. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1515. state = plane->state;
  1516. if (!state)
  1517. continue;
  1518. plane_crtc_roi.x = state->crtc_x;
  1519. plane_crtc_roi.y = state->crtc_y;
  1520. plane_crtc_roi.w = state->crtc_w;
  1521. plane_crtc_roi.h = state->crtc_h;
  1522. pstate = to_sde_plane_state(state);
  1523. fb = state->fb;
  1524. mode = sde_plane_get_property(pstate,
  1525. PLANE_PROP_FB_TRANSLATION_MODE);
  1526. set_bit(sde_plane_pipe(plane), fetch_active);
  1527. sde_plane_ctl_flush(plane, ctl, true);
  1528. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1529. crtc->base.id,
  1530. pstate->stage,
  1531. plane->base.id,
  1532. sde_plane_pipe(plane) - SSPP_VIG0,
  1533. state->fb ? state->fb->base.id : -1);
  1534. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1535. if (!format) {
  1536. SDE_ERROR("invalid format\n");
  1537. goto end;
  1538. }
  1539. blend_type = sde_plane_get_property(pstate,
  1540. PLANE_PROP_BLEND_OP);
  1541. if (blend_type == SDE_DRM_BLEND_OP_SKIP) {
  1542. skip_blend_plane.valid_plane = true;
  1543. skip_blend_plane.plane = sde_plane_pipe(plane);
  1544. skip_blend_plane.height = plane_crtc_roi.h;
  1545. skip_blend_plane.width = plane_crtc_roi.w;
  1546. sde_cp_set_skip_blend_plane_info(crtc, &skip_blend_plane);
  1547. }
  1548. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1549. if (pstate->stage == SDE_STAGE_BASE &&
  1550. format->alpha_enable)
  1551. bg_alpha_enable = true;
  1552. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1553. state->fb ? state->fb->base.id : -1,
  1554. state->src_x >> 16, state->src_y >> 16,
  1555. state->src_w >> 16, state->src_h >> 16,
  1556. state->crtc_x, state->crtc_y,
  1557. state->crtc_w, state->crtc_h,
  1558. pstate->rotation, mode);
  1559. /*
  1560. * none or left layout will program to layer mixer
  1561. * group 0, right layout will program to layer mixer
  1562. * group 1.
  1563. */
  1564. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1565. layout_idx = 0;
  1566. else
  1567. layout_idx = 1;
  1568. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1569. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1570. stage_cfg->stage[pstate->stage][stage_idx] =
  1571. sde_plane_pipe(plane);
  1572. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1573. pstate->multirect_index;
  1574. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1575. sde_plane_pipe(plane) - SSPP_VIG0,
  1576. pstate->stage,
  1577. pstate->multirect_index,
  1578. pstate->multirect_mode,
  1579. format->base.pixel_format,
  1580. fb ? fb->modifier : 0,
  1581. layout_idx);
  1582. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1583. lm_idx++) {
  1584. if (bg_alpha_enable && !format->alpha_enable)
  1585. mixer[lm_idx].mixer_op_mode = 0;
  1586. else
  1587. mixer[lm_idx].mixer_op_mode |=
  1588. 1 << pstate->stage;
  1589. }
  1590. }
  1591. if (cnt >= SDE_PSTATES_MAX)
  1592. continue;
  1593. pstates[cnt].sde_pstate = pstate;
  1594. pstates[cnt].drm_pstate = state;
  1595. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1596. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1597. else
  1598. pstates[cnt].stage = sde_plane_get_property(
  1599. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1600. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1601. cnt++;
  1602. }
  1603. /* blend config update */
  1604. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1605. pstates, cnt);
  1606. if (ctl->ops.set_active_pipes)
  1607. ctl->ops.set_active_pipes(ctl, fetch_active);
  1608. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1609. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1610. if (lm && lm->ops.setup_dim_layer) {
  1611. cstate = to_sde_crtc_state(crtc->state);
  1612. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1613. for (i = 0; i < cstate->num_dim_layers; i++)
  1614. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1615. mixer, &cstate->dim_layer[i]);
  1616. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1617. }
  1618. }
  1619. end:
  1620. kfree(pstates);
  1621. }
  1622. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1623. struct drm_crtc *crtc)
  1624. {
  1625. struct sde_crtc *sde_crtc;
  1626. struct sde_crtc_state *cstate;
  1627. struct drm_encoder *drm_enc;
  1628. bool is_right_only;
  1629. bool encoder_in_dsc_merge = false;
  1630. if (!crtc || !crtc->state)
  1631. return;
  1632. sde_crtc = to_sde_crtc(crtc);
  1633. cstate = to_sde_crtc_state(crtc->state);
  1634. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1635. return;
  1636. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1637. crtc->state->encoder_mask) {
  1638. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1639. encoder_in_dsc_merge = true;
  1640. break;
  1641. }
  1642. }
  1643. /**
  1644. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1645. * This is due to two reasons:
  1646. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1647. * the left DSC must be used, right DSC cannot be used alone.
  1648. * For right-only partial update, this means swap layer mixers to map
  1649. * Left LM to Right INTF. On later HW this was relaxed.
  1650. * - In DSC Merge mode, the physical encoder has already registered
  1651. * PP0 as the master, to switch to right-only we would have to
  1652. * reprogram to be driven by PP1 instead.
  1653. * To support both cases, we prefer to support the mixer swap solution.
  1654. */
  1655. if (!encoder_in_dsc_merge) {
  1656. if (sde_crtc->mixers_swapped) {
  1657. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1658. sde_crtc->mixers_swapped = false;
  1659. SDE_EVT32(SDE_EVTLOG_FUNC_CASE1);
  1660. }
  1661. return;
  1662. }
  1663. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1664. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1665. if (is_right_only && !sde_crtc->mixers_swapped) {
  1666. /* right-only update swap mixers */
  1667. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1668. sde_crtc->mixers_swapped = true;
  1669. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1670. /* left-only or full update, swap back */
  1671. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1672. sde_crtc->mixers_swapped = false;
  1673. }
  1674. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1675. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1676. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1677. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1678. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1679. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1680. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1681. }
  1682. /**
  1683. * _sde_crtc_blend_setup - configure crtc mixers
  1684. * @crtc: Pointer to drm crtc structure
  1685. * @old_state: Pointer to old crtc state
  1686. * @add_planes: Whether or not to add planes to mixers
  1687. */
  1688. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1689. struct drm_crtc_state *old_state, bool add_planes)
  1690. {
  1691. struct sde_crtc *sde_crtc;
  1692. struct sde_crtc_state *sde_crtc_state;
  1693. struct sde_crtc_mixer *mixer;
  1694. struct sde_hw_ctl *ctl;
  1695. struct sde_hw_mixer *lm;
  1696. struct sde_ctl_flush_cfg cfg = {0,};
  1697. int i;
  1698. if (!crtc)
  1699. return;
  1700. sde_crtc = to_sde_crtc(crtc);
  1701. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1702. mixer = sde_crtc->mixers;
  1703. SDE_DEBUG("%s\n", sde_crtc->name);
  1704. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1705. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1706. return;
  1707. }
  1708. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask)) {
  1709. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, sde_crtc_state->dirty);
  1710. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  1711. }
  1712. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1713. if (!mixer[i].hw_lm) {
  1714. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1715. return;
  1716. }
  1717. mixer[i].mixer_op_mode = 0;
  1718. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1719. sde_crtc_state->dirty)) {
  1720. /* clear dim_layer settings */
  1721. lm = mixer[i].hw_lm;
  1722. if (lm->ops.clear_dim_layer)
  1723. lm->ops.clear_dim_layer(lm);
  1724. }
  1725. }
  1726. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1727. /* initialize stage cfg */
  1728. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1729. if (add_planes)
  1730. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1731. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1732. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1733. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1734. ctl = mixer[i].hw_ctl;
  1735. lm = mixer[i].hw_lm;
  1736. if (sde_kms_rect_is_null(lm_roi))
  1737. sde_crtc->mixers[i].mixer_op_mode = 0;
  1738. if (lm->ops.setup_alpha_out)
  1739. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1740. /* stage config flush mask */
  1741. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1742. ctl->ops.get_pending_flush(ctl, &cfg);
  1743. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1744. mixer[i].hw_lm->idx - LM_0,
  1745. mixer[i].mixer_op_mode,
  1746. ctl->idx - CTL_0,
  1747. cfg.pending_flush_mask);
  1748. if (sde_kms_rect_is_null(lm_roi)) {
  1749. SDE_DEBUG(
  1750. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1751. sde_crtc->name, lm->idx - LM_0,
  1752. ctl->idx - CTL_0);
  1753. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1754. NULL, true);
  1755. } else {
  1756. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1757. &sde_crtc->stage_cfg[lm_layout],
  1758. false);
  1759. }
  1760. }
  1761. _sde_crtc_program_lm_output_roi(crtc);
  1762. }
  1763. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1764. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1765. {
  1766. struct drm_plane *plane;
  1767. struct sde_plane_state *sde_pstate;
  1768. uint32_t mode = 0;
  1769. int rc;
  1770. if (!crtc) {
  1771. SDE_ERROR("invalid state\n");
  1772. return -EINVAL;
  1773. }
  1774. *fb_ns = 0;
  1775. *fb_sec = 0;
  1776. *fb_sec_dir = 0;
  1777. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1778. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1779. rc = PTR_ERR(plane);
  1780. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1781. DRMID(crtc), DRMID(plane), rc);
  1782. return rc;
  1783. }
  1784. sde_pstate = to_sde_plane_state(plane->state);
  1785. mode = sde_plane_get_property(sde_pstate,
  1786. PLANE_PROP_FB_TRANSLATION_MODE);
  1787. switch (mode) {
  1788. case SDE_DRM_FB_NON_SEC:
  1789. (*fb_ns)++;
  1790. break;
  1791. case SDE_DRM_FB_SEC:
  1792. (*fb_sec)++;
  1793. break;
  1794. case SDE_DRM_FB_SEC_DIR_TRANS:
  1795. (*fb_sec_dir)++;
  1796. break;
  1797. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1798. break;
  1799. default:
  1800. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1801. DRMID(plane), mode);
  1802. return -EINVAL;
  1803. }
  1804. }
  1805. return 0;
  1806. }
  1807. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1808. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1809. {
  1810. struct drm_plane *plane;
  1811. const struct drm_plane_state *pstate;
  1812. struct sde_plane_state *sde_pstate;
  1813. uint32_t mode = 0;
  1814. int rc;
  1815. if (!state) {
  1816. SDE_ERROR("invalid state\n");
  1817. return -EINVAL;
  1818. }
  1819. *fb_ns = 0;
  1820. *fb_sec = 0;
  1821. *fb_sec_dir = 0;
  1822. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1823. if (IS_ERR_OR_NULL(pstate)) {
  1824. rc = PTR_ERR(pstate);
  1825. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1826. DRMID(state->crtc), DRMID(plane), rc);
  1827. return rc;
  1828. }
  1829. sde_pstate = to_sde_plane_state(pstate);
  1830. mode = sde_plane_get_property(sde_pstate,
  1831. PLANE_PROP_FB_TRANSLATION_MODE);
  1832. switch (mode) {
  1833. case SDE_DRM_FB_NON_SEC:
  1834. (*fb_ns)++;
  1835. break;
  1836. case SDE_DRM_FB_SEC:
  1837. (*fb_sec)++;
  1838. break;
  1839. case SDE_DRM_FB_SEC_DIR_TRANS:
  1840. (*fb_sec_dir)++;
  1841. break;
  1842. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1843. break;
  1844. default:
  1845. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1846. DRMID(plane), mode);
  1847. return -EINVAL;
  1848. }
  1849. }
  1850. return 0;
  1851. }
  1852. static void _sde_drm_fb_sec_dir_trans(
  1853. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1854. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1855. {
  1856. /* secure display usecase */
  1857. if ((smmu_state->state == ATTACHED) && (secure_level == SDE_DRM_SEC_ONLY)) {
  1858. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1859. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1860. smmu_state->secure_level = secure_level;
  1861. smmu_state->transition_type = PRE_COMMIT;
  1862. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1863. if (old_valid_fb)
  1864. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE | SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1865. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1866. smmu_state->sui_misr_state = SUI_MISR_ENABLE_REQ;
  1867. /* secure camera usecase */
  1868. } else if (smmu_state->state == ATTACHED) {
  1869. smmu_state->state = DETACH_SEC_REQ;
  1870. smmu_state->secure_level = secure_level;
  1871. smmu_state->transition_type = PRE_COMMIT;
  1872. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1873. }
  1874. }
  1875. static void _sde_drm_fb_transactions(
  1876. struct sde_kms_smmu_state_data *smmu_state,
  1877. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1878. int *ops)
  1879. {
  1880. if (((smmu_state->state == DETACHED)
  1881. || (smmu_state->state == DETACH_ALL_REQ))
  1882. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1883. && ((smmu_state->state == DETACHED_SEC)
  1884. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1885. smmu_state->state = (test_bit(SDE_FEATURE_SUI_NS_ALLOWED, catalog->features)) ?
  1886. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1887. smmu_state->transition_type = post_commit ?
  1888. POST_COMMIT : PRE_COMMIT;
  1889. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1890. if (old_valid_fb)
  1891. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1892. if (test_bit(SDE_FEATURE_SUI_MISR, catalog->features))
  1893. smmu_state->sui_misr_state = SUI_MISR_DISABLE_REQ;
  1894. } else if ((smmu_state->state == DETACHED_SEC)
  1895. || (smmu_state->state == DETACH_SEC_REQ)) {
  1896. smmu_state->state = ATTACH_SEC_REQ;
  1897. smmu_state->transition_type = post_commit ?
  1898. POST_COMMIT : PRE_COMMIT;
  1899. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1900. if (old_valid_fb)
  1901. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1902. }
  1903. }
  1904. /**
  1905. * sde_crtc_get_secure_transition_ops - determines the operations that
  1906. * need to be performed before transitioning to secure state
  1907. * This function should be called after swapping the new state
  1908. * @crtc: Pointer to drm crtc structure
  1909. * Returns the bitmask of operations need to be performed, -Error in
  1910. * case of error cases
  1911. */
  1912. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1913. struct drm_crtc_state *old_crtc_state,
  1914. bool old_valid_fb)
  1915. {
  1916. struct drm_plane *plane;
  1917. struct drm_encoder *encoder;
  1918. struct sde_crtc *sde_crtc;
  1919. struct sde_kms *sde_kms;
  1920. struct sde_mdss_cfg *catalog;
  1921. struct sde_kms_smmu_state_data *smmu_state;
  1922. uint32_t translation_mode = 0, secure_level;
  1923. int ops = 0;
  1924. bool post_commit = false;
  1925. if (!crtc || !crtc->state) {
  1926. SDE_ERROR("invalid crtc\n");
  1927. return -EINVAL;
  1928. }
  1929. sde_kms = _sde_crtc_get_kms(crtc);
  1930. if (!sde_kms)
  1931. return -EINVAL;
  1932. smmu_state = &sde_kms->smmu_state;
  1933. smmu_state->prev_state = smmu_state->state;
  1934. smmu_state->prev_secure_level = smmu_state->secure_level;
  1935. sde_crtc = to_sde_crtc(crtc);
  1936. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1937. catalog = sde_kms->catalog;
  1938. /*
  1939. * SMMU operations need to be delayed in case of video mode panels
  1940. * when switching back to non_secure mode
  1941. */
  1942. drm_for_each_encoder_mask(encoder, crtc->dev,
  1943. crtc->state->encoder_mask) {
  1944. if (sde_encoder_is_dsi_display(encoder))
  1945. post_commit |= sde_encoder_check_curr_mode(encoder,
  1946. MSM_DISPLAY_VIDEO_MODE);
  1947. }
  1948. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1949. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1950. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1951. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1952. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1953. if (!plane->state)
  1954. continue;
  1955. translation_mode = sde_plane_get_property(
  1956. to_sde_plane_state(plane->state),
  1957. PLANE_PROP_FB_TRANSLATION_MODE);
  1958. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1959. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1960. DRMID(crtc), translation_mode);
  1961. return -EINVAL;
  1962. }
  1963. /* we can break if we find sec_dir plane */
  1964. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1965. break;
  1966. }
  1967. mutex_lock(&sde_kms->secure_transition_lock);
  1968. switch (translation_mode) {
  1969. case SDE_DRM_FB_SEC_DIR_TRANS:
  1970. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1971. catalog, old_valid_fb, &ops);
  1972. break;
  1973. case SDE_DRM_FB_SEC:
  1974. case SDE_DRM_FB_NON_SEC:
  1975. _sde_drm_fb_transactions(smmu_state, catalog,
  1976. old_valid_fb, post_commit, &ops);
  1977. break;
  1978. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1979. ops = 0;
  1980. break;
  1981. default:
  1982. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1983. DRMID(crtc), translation_mode);
  1984. ops = -EINVAL;
  1985. }
  1986. /* log only during actual transition times */
  1987. if (ops) {
  1988. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1989. DRMID(crtc), smmu_state->state,
  1990. secure_level, smmu_state->secure_level,
  1991. smmu_state->transition_type, ops);
  1992. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1993. smmu_state->state, smmu_state->transition_type,
  1994. smmu_state->secure_level, old_valid_fb,
  1995. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1996. }
  1997. mutex_unlock(&sde_kms->secure_transition_lock);
  1998. return ops;
  1999. }
  2000. /**
  2001. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  2002. * LUTs are configured only once during boot
  2003. * @sde_crtc: Pointer to sde crtc
  2004. * @cstate: Pointer to sde crtc state
  2005. */
  2006. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  2007. struct sde_crtc_state *cstate, uint32_t lut_idx)
  2008. {
  2009. struct sde_hw_scaler3_lut_cfg *cfg;
  2010. struct sde_kms *sde_kms;
  2011. u32 *lut_data = NULL;
  2012. size_t len = 0;
  2013. int ret = 0;
  2014. if (!sde_crtc || !cstate) {
  2015. SDE_ERROR("invalid args\n");
  2016. return -EINVAL;
  2017. }
  2018. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  2019. if (!sde_kms)
  2020. return -EINVAL;
  2021. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  2022. return 0;
  2023. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  2024. &cstate->property_state, &len, lut_idx);
  2025. if (!lut_data || !len) {
  2026. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  2027. lut_idx, lut_data, len);
  2028. lut_data = NULL;
  2029. len = 0;
  2030. }
  2031. cfg = &cstate->scl3_lut_cfg;
  2032. switch (lut_idx) {
  2033. case CRTC_PROP_DEST_SCALER_LUT_ED:
  2034. cfg->dir_lut = lut_data;
  2035. cfg->dir_len = len;
  2036. break;
  2037. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  2038. cfg->cir_lut = lut_data;
  2039. cfg->cir_len = len;
  2040. break;
  2041. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  2042. cfg->sep_lut = lut_data;
  2043. cfg->sep_len = len;
  2044. break;
  2045. default:
  2046. ret = -EINVAL;
  2047. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  2048. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  2049. break;
  2050. }
  2051. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  2052. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  2053. cfg->is_configured);
  2054. return ret;
  2055. }
  2056. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  2057. {
  2058. struct sde_crtc *sde_crtc;
  2059. if (!crtc) {
  2060. SDE_ERROR("invalid crtc\n");
  2061. return;
  2062. }
  2063. sde_crtc = to_sde_crtc(crtc);
  2064. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  2065. }
  2066. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  2067. {
  2068. int i;
  2069. /**
  2070. * Check if sufficient hw resources are
  2071. * available as per target caps & topology
  2072. */
  2073. if (!sde_crtc) {
  2074. SDE_ERROR("invalid argument\n");
  2075. return -EINVAL;
  2076. }
  2077. if (!sde_crtc->num_mixers ||
  2078. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  2079. SDE_ERROR("%s: invalid number mixers: %d\n",
  2080. sde_crtc->name, sde_crtc->num_mixers);
  2081. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2082. SDE_EVTLOG_ERROR);
  2083. return -EINVAL;
  2084. }
  2085. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2086. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  2087. || !sde_crtc->mixers[i].hw_ds) {
  2088. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  2089. sde_crtc->name, i);
  2090. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  2091. i, sde_crtc->mixers[i].hw_lm,
  2092. sde_crtc->mixers[i].hw_ctl,
  2093. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  2094. return -EINVAL;
  2095. }
  2096. }
  2097. return 0;
  2098. }
  2099. /**
  2100. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  2101. * @crtc: Pointer to drm crtc
  2102. */
  2103. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  2104. {
  2105. struct sde_crtc *sde_crtc;
  2106. struct sde_crtc_state *cstate;
  2107. struct sde_hw_mixer *hw_lm;
  2108. struct sde_hw_ctl *hw_ctl;
  2109. struct sde_hw_ds *hw_ds;
  2110. struct sde_hw_ds_cfg *cfg;
  2111. struct sde_kms *kms;
  2112. u32 op_mode = 0;
  2113. u32 lm_idx = 0, num_mixers = 0;
  2114. int i, count = 0;
  2115. if (!crtc)
  2116. return;
  2117. sde_crtc = to_sde_crtc(crtc);
  2118. cstate = to_sde_crtc_state(crtc->state);
  2119. kms = _sde_crtc_get_kms(crtc);
  2120. num_mixers = sde_crtc->num_mixers;
  2121. count = cstate->num_ds;
  2122. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2123. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  2124. cstate->num_ds_enabled);
  2125. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2126. SDE_DEBUG("no change in settings, skip commit\n");
  2127. } else if (!kms || !kms->catalog) {
  2128. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  2129. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  2130. SDE_DEBUG("dest scaler feature not supported\n");
  2131. } else if (_sde_validate_hw_resources(sde_crtc)) {
  2132. //do nothing
  2133. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  2134. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  2135. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  2136. } else {
  2137. for (i = 0; i < count; i++) {
  2138. cfg = &cstate->ds_cfg[i];
  2139. if (!cfg->flags)
  2140. continue;
  2141. lm_idx = cfg->idx;
  2142. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  2143. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  2144. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2145. /* Setup op mode - Dual/single */
  2146. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2147. op_mode |= BIT(hw_ds->idx - DS_0);
  2148. if (hw_ds->ops.setup_opmode) {
  2149. op_mode |= (cstate->num_ds_enabled ==
  2150. CRTC_DUAL_MIXERS_ONLY) ?
  2151. SDE_DS_OP_MODE_DUAL : 0;
  2152. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  2153. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  2154. }
  2155. /* Setup scaler */
  2156. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  2157. (cfg->flags &
  2158. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  2159. if (hw_ds->ops.setup_scaler)
  2160. hw_ds->ops.setup_scaler(hw_ds,
  2161. &cfg->scl3_cfg,
  2162. &cstate->scl3_lut_cfg);
  2163. }
  2164. /*
  2165. * Dest scaler shares the flush bit of the LM in control
  2166. */
  2167. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  2168. hw_ctl->ops.update_bitmask_mixer(
  2169. hw_ctl, hw_lm->idx, 1);
  2170. }
  2171. }
  2172. }
  2173. static void _sde_crtc_put_frame_data_buffer(struct sde_frame_data_buffer *buf)
  2174. {
  2175. if (!buf)
  2176. return;
  2177. msm_gem_put_buffer(buf->gem);
  2178. kfree(buf);
  2179. buf = NULL;
  2180. }
  2181. static int _sde_crtc_get_frame_data_buffer(struct drm_crtc *crtc, uint32_t fd)
  2182. {
  2183. struct sde_crtc *sde_crtc;
  2184. struct sde_frame_data_buffer *buf;
  2185. uint32_t cur_buf;
  2186. sde_crtc = to_sde_crtc(crtc);
  2187. cur_buf = sde_crtc->frame_data.cnt;
  2188. buf = kzalloc(sizeof(struct sde_frame_data_buffer), GFP_KERNEL);
  2189. if (!buf)
  2190. return -ENOMEM;
  2191. sde_crtc->frame_data.buf[cur_buf] = buf;
  2192. buf->fd = fd;
  2193. buf->fb = drm_framebuffer_lookup(crtc->dev, NULL, fd);
  2194. if (!buf->fb) {
  2195. SDE_ERROR("unable to get fb");
  2196. return -EINVAL;
  2197. }
  2198. buf->gem = msm_framebuffer_bo(buf->fb, 0);
  2199. if (!buf->gem) {
  2200. SDE_ERROR("unable to get drm gem");
  2201. return -EINVAL;
  2202. }
  2203. return msm_gem_get_buffer(buf->gem, crtc->dev, buf->fb,
  2204. sizeof(struct sde_drm_frame_data_packet));
  2205. }
  2206. static void _sde_crtc_set_frame_data_buffers(struct drm_crtc *crtc,
  2207. struct sde_crtc_state *cstate, void __user *usr)
  2208. {
  2209. struct sde_crtc *sde_crtc;
  2210. struct sde_drm_frame_data_buffers_ctrl ctrl;
  2211. int i, ret;
  2212. if (!crtc || !cstate || !usr)
  2213. return;
  2214. sde_crtc = to_sde_crtc(crtc);
  2215. ret = copy_from_user(&ctrl, usr, sizeof(ctrl));
  2216. if (ret) {
  2217. SDE_ERROR("failed to copy frame data ctrl, ret %d\n", ret);
  2218. return;
  2219. }
  2220. if (!ctrl.num_buffers) {
  2221. SDE_DEBUG("clearing frame data buffers");
  2222. goto exit;
  2223. } else if (ctrl.num_buffers > SDE_FRAME_DATA_BUFFER_MAX) {
  2224. SDE_ERROR("invalid number of buffers %d", ctrl.num_buffers);
  2225. return;
  2226. }
  2227. for (i = 0; i < ctrl.num_buffers; i++) {
  2228. if (_sde_crtc_get_frame_data_buffer(crtc, ctrl.fds[i])) {
  2229. SDE_ERROR("unable to set buffer for fd %d", ctrl.fds[i]);
  2230. goto exit;
  2231. }
  2232. sde_crtc->frame_data.cnt++;
  2233. }
  2234. return;
  2235. exit:
  2236. while (sde_crtc->frame_data.cnt--)
  2237. _sde_crtc_put_frame_data_buffer(
  2238. sde_crtc->frame_data.buf[sde_crtc->frame_data.cnt]);
  2239. sde_crtc->frame_data.cnt = 0;
  2240. }
  2241. static void _sde_crtc_frame_data_notify(struct drm_crtc *crtc,
  2242. struct sde_drm_frame_data_packet *frame_data_packet)
  2243. {
  2244. struct sde_crtc *sde_crtc;
  2245. struct sde_drm_frame_data_buf buf;
  2246. struct msm_gem_object *msm_gem;
  2247. u32 cur_buf;
  2248. sde_crtc = to_sde_crtc(crtc);
  2249. cur_buf = sde_crtc->frame_data.idx;
  2250. msm_gem = to_msm_bo(sde_crtc->frame_data.buf[cur_buf]->gem);
  2251. buf.fd = sde_crtc->frame_data.buf[cur_buf]->fd;
  2252. buf.offset = msm_gem->offset;
  2253. sde_crtc_event_notify(crtc, DRM_EVENT_FRAME_DATA, &buf,
  2254. sizeof(struct sde_drm_frame_data_buf));
  2255. sde_crtc->frame_data.idx = ++sde_crtc->frame_data.idx % sde_crtc->frame_data.cnt;
  2256. }
  2257. void sde_crtc_get_frame_data(struct drm_crtc *crtc)
  2258. {
  2259. struct sde_crtc *sde_crtc;
  2260. struct drm_plane *plane;
  2261. struct sde_drm_frame_data_packet frame_data_packet = {0, 0};
  2262. struct sde_drm_frame_data_packet *data;
  2263. struct sde_frame_data *frame_data;
  2264. int i = 0;
  2265. if (!crtc || !crtc->state)
  2266. return;
  2267. sde_crtc = to_sde_crtc(crtc);
  2268. frame_data = &sde_crtc->frame_data;
  2269. if (frame_data->cnt) {
  2270. struct msm_gem_object *msm_gem;
  2271. msm_gem = to_msm_bo(frame_data->buf[frame_data->idx]->gem);
  2272. data = (struct sde_drm_frame_data_packet *)
  2273. (((u8 *)msm_gem->vaddr) + msm_gem->offset);
  2274. } else {
  2275. data = &frame_data_packet;
  2276. }
  2277. data->commit_count = sde_crtc->play_count;
  2278. data->frame_count = sde_crtc->fps_info.frame_count;
  2279. /* Collect plane specific data */
  2280. drm_for_each_plane_mask(plane, crtc->dev, sde_crtc->plane_mask_old)
  2281. sde_plane_get_frame_data(plane, &data->plane_frame_data[i]);
  2282. if (frame_data->cnt)
  2283. _sde_crtc_frame_data_notify(crtc, data);
  2284. }
  2285. static void sde_crtc_frame_event_cb(void *data, u32 event, ktime_t ts)
  2286. {
  2287. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2288. struct sde_crtc *sde_crtc;
  2289. struct msm_drm_private *priv;
  2290. struct sde_crtc_frame_event *fevent;
  2291. struct sde_kms_frame_event_cb_data *cb_data;
  2292. unsigned long flags;
  2293. u32 crtc_id;
  2294. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  2295. if (!data) {
  2296. SDE_ERROR("invalid parameters\n");
  2297. return;
  2298. }
  2299. crtc = cb_data->crtc;
  2300. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2301. SDE_ERROR("invalid parameters\n");
  2302. return;
  2303. }
  2304. sde_crtc = to_sde_crtc(crtc);
  2305. priv = crtc->dev->dev_private;
  2306. crtc_id = drm_crtc_index(crtc);
  2307. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2308. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  2309. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2310. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  2311. struct sde_crtc_frame_event, list);
  2312. if (fevent)
  2313. list_del_init(&fevent->list);
  2314. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2315. if (!fevent) {
  2316. SDE_ERROR("crtc%d event %d overflow\n",
  2317. crtc->base.id, event);
  2318. SDE_EVT32(DRMID(crtc), event);
  2319. return;
  2320. }
  2321. /* log and clear plane ubwc errors if any */
  2322. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2323. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2324. | SDE_ENCODER_FRAME_EVENT_DONE))
  2325. sde_crtc_get_frame_data(crtc);
  2326. if ((event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE) &&
  2327. (sde_crtc && sde_crtc->retire_frame_event_sf)) {
  2328. sde_crtc->retire_frame_event_time = ktime_get();
  2329. sysfs_notify_dirent(sde_crtc->retire_frame_event_sf);
  2330. }
  2331. fevent->event = event;
  2332. fevent->ts = ts;
  2333. fevent->crtc = crtc;
  2334. fevent->connector = cb_data->connector;
  2335. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  2336. }
  2337. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  2338. struct drm_crtc_state *old_state)
  2339. {
  2340. struct drm_device *dev;
  2341. struct sde_crtc *sde_crtc;
  2342. struct sde_crtc_state *cstate;
  2343. struct drm_connector *conn;
  2344. struct drm_encoder *encoder;
  2345. struct drm_connector_list_iter conn_iter;
  2346. if (!crtc || !crtc->state) {
  2347. SDE_ERROR("invalid crtc\n");
  2348. return;
  2349. }
  2350. dev = crtc->dev;
  2351. sde_crtc = to_sde_crtc(crtc);
  2352. cstate = to_sde_crtc_state(crtc->state);
  2353. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->cwb_enc_mask);
  2354. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  2355. /* identify connectors attached to this crtc */
  2356. cstate->num_connectors = 0;
  2357. drm_connector_list_iter_begin(dev, &conn_iter);
  2358. drm_for_each_connector_iter(conn, &conn_iter)
  2359. if (conn->state && conn->state->crtc == crtc &&
  2360. cstate->num_connectors < MAX_CONNECTORS) {
  2361. encoder = conn->state->best_encoder;
  2362. if (encoder)
  2363. sde_encoder_register_frame_event_callback(
  2364. encoder,
  2365. sde_crtc_frame_event_cb,
  2366. crtc);
  2367. cstate->connectors[cstate->num_connectors++] = conn;
  2368. sde_connector_prepare_fence(conn);
  2369. sde_encoder_set_clone_mode(encoder, crtc->state);
  2370. }
  2371. drm_connector_list_iter_end(&conn_iter);
  2372. /* prepare main output fence */
  2373. sde_fence_prepare(sde_crtc->output_fence);
  2374. SDE_ATRACE_END("sde_crtc_prepare_commit");
  2375. }
  2376. /**
  2377. * sde_crtc_complete_flip - signal pending page_flip events
  2378. * Any pending vblank events are added to the vblank_event_list
  2379. * so that the next vblank interrupt shall signal them.
  2380. * However PAGE_FLIP events are not handled through the vblank_event_list.
  2381. * This API signals any pending PAGE_FLIP events requested through
  2382. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  2383. * if file!=NULL, this is preclose potential cancel-flip path
  2384. * @crtc: Pointer to drm crtc structure
  2385. * @file: Pointer to drm file
  2386. */
  2387. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  2388. struct drm_file *file)
  2389. {
  2390. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2391. struct drm_device *dev = crtc->dev;
  2392. struct drm_pending_vblank_event *event;
  2393. unsigned long flags;
  2394. spin_lock_irqsave(&dev->event_lock, flags);
  2395. event = sde_crtc->event;
  2396. if (!event)
  2397. goto end;
  2398. /*
  2399. * if regular vblank case (!file) or if cancel-flip from
  2400. * preclose on file that requested flip, then send the
  2401. * event:
  2402. */
  2403. if (!file || (event->base.file_priv == file)) {
  2404. sde_crtc->event = NULL;
  2405. DRM_DEBUG_VBL("%s: send event: %pK\n",
  2406. sde_crtc->name, event);
  2407. SDE_EVT32_VERBOSE(DRMID(crtc));
  2408. drm_crtc_send_vblank_event(crtc, event);
  2409. }
  2410. end:
  2411. spin_unlock_irqrestore(&dev->event_lock, flags);
  2412. }
  2413. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  2414. struct drm_crtc_state *cstate)
  2415. {
  2416. struct drm_encoder *encoder;
  2417. if (!crtc || !crtc->dev || !cstate) {
  2418. SDE_ERROR("invalid crtc\n");
  2419. return INTF_MODE_NONE;
  2420. }
  2421. drm_for_each_encoder_mask(encoder, crtc->dev,
  2422. cstate->encoder_mask) {
  2423. /* continue if copy encoder is encountered */
  2424. if (sde_crtc_state_in_clone_mode(encoder, cstate))
  2425. continue;
  2426. return sde_encoder_get_intf_mode(encoder);
  2427. }
  2428. return INTF_MODE_NONE;
  2429. }
  2430. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  2431. {
  2432. struct drm_encoder *encoder;
  2433. if (!crtc || !crtc->dev) {
  2434. SDE_ERROR("invalid crtc\n");
  2435. return INTF_MODE_NONE;
  2436. }
  2437. drm_for_each_encoder(encoder, crtc->dev)
  2438. if ((encoder->crtc == crtc)
  2439. && !sde_encoder_in_cont_splash(encoder))
  2440. return sde_encoder_get_fps(encoder);
  2441. return 0;
  2442. }
  2443. u32 sde_crtc_get_dfps_maxfps(struct drm_crtc *crtc)
  2444. {
  2445. struct drm_encoder *encoder;
  2446. if (!crtc || !crtc->dev) {
  2447. SDE_ERROR("invalid crtc\n");
  2448. return 0;
  2449. }
  2450. drm_for_each_encoder_mask(encoder, crtc->dev,
  2451. crtc->state->encoder_mask) {
  2452. if (!sde_encoder_in_cont_splash(encoder))
  2453. return sde_encoder_get_dfps_maxfps(encoder);
  2454. }
  2455. return 0;
  2456. }
  2457. struct drm_encoder *sde_crtc_get_src_encoder_of_clone(struct drm_crtc *crtc)
  2458. {
  2459. struct drm_encoder *enc;
  2460. struct sde_crtc *sde_crtc;
  2461. if (!crtc || !crtc->dev)
  2462. return NULL;
  2463. sde_crtc = to_sde_crtc(crtc);
  2464. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  2465. if (sde_encoder_in_clone_mode(enc))
  2466. continue;
  2467. return enc;
  2468. }
  2469. return NULL;
  2470. }
  2471. static void sde_crtc_vblank_cb(void *data, ktime_t ts)
  2472. {
  2473. struct drm_crtc *crtc = (struct drm_crtc *)data;
  2474. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2475. /* keep statistics on vblank callback - with auto reset via debugfs */
  2476. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  2477. sde_crtc->vblank_cb_time = ts;
  2478. else
  2479. sde_crtc->vblank_cb_count++;
  2480. sde_crtc->vblank_last_cb_time = ts;
  2481. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  2482. drm_crtc_handle_vblank(crtc);
  2483. DRM_DEBUG_VBL("crtc%d, ts:%llu\n", crtc->base.id, ktime_to_us(ts));
  2484. SDE_EVT32_VERBOSE(DRMID(crtc), ktime_to_us(ts));
  2485. }
  2486. static void _sde_crtc_retire_event(struct drm_connector *connector,
  2487. ktime_t ts, enum sde_fence_event fence_event)
  2488. {
  2489. if (!connector) {
  2490. SDE_ERROR("invalid param\n");
  2491. return;
  2492. }
  2493. SDE_ATRACE_BEGIN("signal_retire_fence");
  2494. sde_connector_complete_commit(connector, ts, fence_event);
  2495. SDE_ATRACE_END("signal_retire_fence");
  2496. }
  2497. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2498. {
  2499. struct msm_drm_private *priv;
  2500. struct sde_crtc_frame_event *fevent;
  2501. struct drm_crtc *crtc;
  2502. struct sde_crtc *sde_crtc;
  2503. struct sde_kms *sde_kms;
  2504. unsigned long flags;
  2505. bool in_clone_mode = false;
  2506. if (!work) {
  2507. SDE_ERROR("invalid work handle\n");
  2508. return;
  2509. }
  2510. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2511. if (!fevent->crtc || !fevent->crtc->state) {
  2512. SDE_ERROR("invalid crtc\n");
  2513. return;
  2514. }
  2515. crtc = fevent->crtc;
  2516. sde_crtc = to_sde_crtc(crtc);
  2517. sde_kms = _sde_crtc_get_kms(crtc);
  2518. if (!sde_kms) {
  2519. SDE_ERROR("invalid kms handle\n");
  2520. return;
  2521. }
  2522. priv = sde_kms->dev->dev_private;
  2523. SDE_ATRACE_BEGIN("crtc_frame_event");
  2524. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2525. ktime_to_ns(fevent->ts));
  2526. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2527. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2528. true : false;
  2529. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2530. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2531. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2532. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2533. /* this should not happen */
  2534. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2535. crtc->base.id,
  2536. ktime_to_ns(fevent->ts),
  2537. atomic_read(&sde_crtc->frame_pending));
  2538. SDE_EVT32(DRMID(crtc), fevent->event,
  2539. SDE_EVTLOG_FUNC_CASE1);
  2540. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2541. /* release bandwidth and other resources */
  2542. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2543. crtc->base.id,
  2544. ktime_to_ns(fevent->ts));
  2545. SDE_EVT32(DRMID(crtc), fevent->event,
  2546. SDE_EVTLOG_FUNC_CASE2);
  2547. sde_core_perf_crtc_release_bw(crtc);
  2548. } else {
  2549. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2550. SDE_EVTLOG_FUNC_CASE3);
  2551. }
  2552. }
  2553. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2554. SDE_ATRACE_BEGIN("signal_release_fence");
  2555. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2556. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2557. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2558. SDE_ATRACE_END("signal_release_fence");
  2559. }
  2560. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2561. /* this api should be called without spin_lock */
  2562. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2563. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2564. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2565. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2566. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2567. crtc->base.id, ktime_to_ns(fevent->ts));
  2568. spin_lock_irqsave(&sde_crtc->fevent_spin_lock, flags);
  2569. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2570. spin_unlock_irqrestore(&sde_crtc->fevent_spin_lock, flags);
  2571. SDE_ATRACE_END("crtc_frame_event");
  2572. }
  2573. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2574. struct drm_crtc_state *old_state)
  2575. {
  2576. struct sde_crtc *sde_crtc;
  2577. struct sde_splash_display *splash_display = NULL;
  2578. struct sde_kms *sde_kms;
  2579. bool cont_splash_enabled = false;
  2580. int i;
  2581. u32 power_on = 1;
  2582. if (!crtc || !crtc->state) {
  2583. SDE_ERROR("invalid crtc\n");
  2584. return;
  2585. }
  2586. sde_crtc = to_sde_crtc(crtc);
  2587. SDE_EVT32_VERBOSE(DRMID(crtc));
  2588. sde_kms = _sde_crtc_get_kms(crtc);
  2589. if (!sde_kms)
  2590. return;
  2591. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2592. splash_display = &sde_kms->splash_data.splash_display[i];
  2593. if (splash_display->cont_splash_enabled &&
  2594. crtc == splash_display->encoder->crtc)
  2595. cont_splash_enabled = true;
  2596. }
  2597. if ((crtc->state->active_changed || cont_splash_enabled) && crtc->state->active)
  2598. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  2599. sde_core_perf_crtc_update(crtc, 0, false);
  2600. }
  2601. /**
  2602. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2603. * @cstate: Pointer to sde crtc state
  2604. */
  2605. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2606. {
  2607. if (!cstate) {
  2608. SDE_ERROR("invalid cstate\n");
  2609. return;
  2610. }
  2611. cstate->input_fence_timeout_ns =
  2612. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2613. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2614. }
  2615. void _sde_crtc_clear_dim_layers_v1(struct drm_crtc_state *state)
  2616. {
  2617. u32 i;
  2618. struct sde_crtc_state *cstate;
  2619. if (!state)
  2620. return;
  2621. cstate = to_sde_crtc_state(state);
  2622. for (i = 0; i < cstate->num_dim_layers; i++)
  2623. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2624. cstate->num_dim_layers = 0;
  2625. }
  2626. /**
  2627. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2628. * @cstate: Pointer to sde crtc state
  2629. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2630. */
  2631. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2632. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2633. {
  2634. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2635. struct sde_drm_dim_layer_cfg *user_cfg;
  2636. struct sde_hw_dim_layer *dim_layer;
  2637. u32 count, i;
  2638. struct sde_kms *kms;
  2639. if (!crtc || !cstate) {
  2640. SDE_ERROR("invalid crtc or cstate\n");
  2641. return;
  2642. }
  2643. dim_layer = cstate->dim_layer;
  2644. if (!usr_ptr) {
  2645. /* usr_ptr is null when setting the default property value */
  2646. _sde_crtc_clear_dim_layers_v1(&cstate->base);
  2647. SDE_DEBUG("dim_layer data removed\n");
  2648. goto clear;
  2649. }
  2650. kms = _sde_crtc_get_kms(crtc);
  2651. if (!kms || !kms->catalog) {
  2652. SDE_ERROR("invalid kms\n");
  2653. return;
  2654. }
  2655. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2656. SDE_ERROR("failed to copy dim_layer data\n");
  2657. return;
  2658. }
  2659. count = dim_layer_v1.num_layers;
  2660. if (count > SDE_MAX_DIM_LAYERS) {
  2661. SDE_ERROR("invalid number of dim_layers:%d", count);
  2662. return;
  2663. }
  2664. /* populate from user space */
  2665. cstate->num_dim_layers = count;
  2666. for (i = 0; i < count; i++) {
  2667. user_cfg = &dim_layer_v1.layer_cfg[i];
  2668. dim_layer[i].flags = user_cfg->flags;
  2669. dim_layer[i].stage = test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features) ?
  2670. user_cfg->stage : user_cfg->stage + SDE_STAGE_0;
  2671. dim_layer[i].rect.x = user_cfg->rect.x1;
  2672. dim_layer[i].rect.y = user_cfg->rect.y1;
  2673. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2674. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2675. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2676. user_cfg->color_fill.color_0,
  2677. user_cfg->color_fill.color_1,
  2678. user_cfg->color_fill.color_2,
  2679. user_cfg->color_fill.color_3,
  2680. };
  2681. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2682. i, dim_layer[i].flags, dim_layer[i].stage);
  2683. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2684. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2685. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2686. dim_layer[i].color_fill.color_0,
  2687. dim_layer[i].color_fill.color_1,
  2688. dim_layer[i].color_fill.color_2,
  2689. dim_layer[i].color_fill.color_3);
  2690. }
  2691. clear:
  2692. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2693. }
  2694. /**
  2695. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2696. * @sde_crtc : Pointer to sde crtc
  2697. * @cstate : Pointer to sde crtc state
  2698. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2699. */
  2700. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2701. struct sde_crtc_state *cstate,
  2702. void __user *usr_ptr)
  2703. {
  2704. struct sde_drm_dest_scaler_data ds_data;
  2705. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2706. struct sde_drm_scaler_v2 scaler_v2;
  2707. void __user *scaler_v2_usr;
  2708. int i, count;
  2709. if (!sde_crtc || !cstate) {
  2710. SDE_ERROR("invalid sde_crtc/state\n");
  2711. return -EINVAL;
  2712. }
  2713. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2714. if (!usr_ptr) {
  2715. SDE_DEBUG("ds data removed\n");
  2716. return 0;
  2717. }
  2718. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2719. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2720. sde_crtc->name);
  2721. return -EINVAL;
  2722. }
  2723. count = ds_data.num_dest_scaler;
  2724. if (!count) {
  2725. SDE_DEBUG("no ds data available\n");
  2726. return 0;
  2727. }
  2728. if (count > SDE_MAX_DS_COUNT) {
  2729. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2730. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2731. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2732. return -EINVAL;
  2733. }
  2734. /* Populate from user space */
  2735. for (i = 0; i < count; i++) {
  2736. ds_cfg_usr = &ds_data.ds_cfg[i];
  2737. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2738. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2739. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2740. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2741. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2742. if (ds_cfg_usr->scaler_cfg) {
  2743. scaler_v2_usr =
  2744. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2745. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2746. sizeof(scaler_v2))) {
  2747. SDE_ERROR("%s:scaler: copy from user failed\n",
  2748. sde_crtc->name);
  2749. return -EINVAL;
  2750. }
  2751. }
  2752. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2753. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2754. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2755. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2756. scaler_v2.dst_width, scaler_v2.dst_height);
  2757. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2758. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2759. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2760. scaler_v2.dst_width, scaler_v2.dst_height);
  2761. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2762. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2763. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2764. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2765. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2766. ds_cfg_usr->lm_height);
  2767. }
  2768. cstate->num_ds = count;
  2769. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2770. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2771. return 0;
  2772. }
  2773. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2774. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2775. struct sde_hw_ds_cfg *prev_cfg)
  2776. {
  2777. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2778. || !cfg->lm_width || !cfg->lm_height) {
  2779. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2780. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2781. hdisplay, mode->vdisplay);
  2782. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2783. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2784. return -E2BIG;
  2785. }
  2786. if (prev_cfg && (cfg->lm_width != prev_cfg->lm_width ||
  2787. cfg->lm_height != prev_cfg->lm_height)) {
  2788. SDE_ERROR("crtc%d: uneven lm split [%d,%d], [%d %d]\n",
  2789. crtc->base.id, cfg->lm_width,
  2790. cfg->lm_height, prev_cfg->lm_width,
  2791. prev_cfg->lm_height);
  2792. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2793. prev_cfg->lm_width, prev_cfg->lm_height,
  2794. SDE_EVTLOG_ERROR);
  2795. return -EINVAL;
  2796. }
  2797. return 0;
  2798. }
  2799. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2800. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2801. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2802. u32 max_in_width, u32 max_out_width)
  2803. {
  2804. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2805. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2806. /**
  2807. * Scaler src and dst width shouldn't exceed the maximum
  2808. * width limitation. Also, if there is no partial update
  2809. * dst width and height must match display resolution.
  2810. */
  2811. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2812. cfg->scl3_cfg.dst_width > max_out_width ||
  2813. !cfg->scl3_cfg.src_width[0] ||
  2814. !cfg->scl3_cfg.dst_width ||
  2815. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2816. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2817. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2818. SDE_ERROR("crtc%d: ", crtc->base.id);
  2819. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2820. cfg->scl3_cfg.src_width[0],
  2821. cfg->scl3_cfg.dst_width,
  2822. cfg->scl3_cfg.dst_height,
  2823. hdisplay, mode->vdisplay);
  2824. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2825. sde_crtc->num_mixers, cfg->flags,
  2826. hw_ds->idx - DS_0);
  2827. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2828. cfg->scl3_cfg.enable,
  2829. cfg->scl3_cfg.de.enable);
  2830. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2831. cfg->scl3_cfg.de.enable, cfg->flags,
  2832. max_in_width, max_out_width,
  2833. cfg->scl3_cfg.src_width[0],
  2834. cfg->scl3_cfg.dst_width,
  2835. cfg->scl3_cfg.dst_height, hdisplay,
  2836. mode->vdisplay, sde_crtc->num_mixers,
  2837. SDE_EVTLOG_ERROR);
  2838. cfg->flags &=
  2839. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2840. cfg->flags &=
  2841. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2842. return -EINVAL;
  2843. }
  2844. }
  2845. return 0;
  2846. }
  2847. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2848. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2849. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2850. u32 hdisplay, u32 *num_ds_enable, u32 max_in_width, u32 max_out_width)
  2851. {
  2852. int i, ret;
  2853. u32 lm_idx;
  2854. struct sde_hw_ds_cfg *cfg, *prev_cfg;
  2855. for (i = 0; i < cstate->num_ds; i++) {
  2856. cfg = &cstate->ds_cfg[i];
  2857. prev_cfg = (i > 0) ? &cstate->ds_cfg[i - 1] : NULL;
  2858. lm_idx = cfg->idx;
  2859. /**
  2860. * Validate against topology
  2861. * No of dest scalers should match the num of mixers
  2862. * unless it is partial update left only/right only use case
  2863. */
  2864. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2865. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2866. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2867. crtc->base.id, i, lm_idx, cfg->flags);
  2868. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2869. SDE_EVTLOG_ERROR);
  2870. return -EINVAL;
  2871. }
  2872. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2873. if (!max_in_width && !max_out_width) {
  2874. max_in_width = hw_ds->scl->top->maxinputwidth;
  2875. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2876. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2877. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2878. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2879. max_in_width, max_out_width, cstate->num_ds);
  2880. }
  2881. /* Check LM width and height */
  2882. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2883. prev_cfg);
  2884. if (ret)
  2885. return ret;
  2886. /* Check scaler data */
  2887. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2888. hw_ds, cfg, hdisplay,
  2889. max_in_width, max_out_width);
  2890. if (ret)
  2891. return ret;
  2892. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2893. (*num_ds_enable)++;
  2894. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2895. hw_ds->idx - DS_0, cfg->flags);
  2896. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2897. }
  2898. return 0;
  2899. }
  2900. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2901. struct sde_crtc_state *cstate, u32 num_ds_enable)
  2902. {
  2903. struct sde_hw_ds_cfg *cfg;
  2904. int i;
  2905. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2906. cstate->num_ds_enabled, num_ds_enable);
  2907. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2908. cstate->num_ds, cstate->dirty[0]);
  2909. if (cstate->num_ds_enabled != num_ds_enable) {
  2910. /* Disabling destination scaler */
  2911. if (!num_ds_enable) {
  2912. for (i = 0; i < cstate->num_ds; i++) {
  2913. cfg = &cstate->ds_cfg[i];
  2914. cfg->idx = i;
  2915. /* Update scaler settings in disable case */
  2916. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2917. cfg->scl3_cfg.enable = 0;
  2918. cfg->scl3_cfg.de.enable = 0;
  2919. }
  2920. }
  2921. cstate->num_ds_enabled = num_ds_enable;
  2922. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2923. } else {
  2924. if (!cstate->num_ds_enabled)
  2925. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2926. }
  2927. }
  2928. /**
  2929. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2930. * @crtc : Pointer to drm crtc
  2931. * @state : Pointer to drm crtc state
  2932. */
  2933. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2934. struct drm_crtc_state *state)
  2935. {
  2936. struct sde_crtc *sde_crtc;
  2937. struct sde_crtc_state *cstate;
  2938. struct drm_display_mode *mode;
  2939. struct sde_kms *kms;
  2940. struct sde_hw_ds *hw_ds = NULL;
  2941. u32 ret = 0;
  2942. u32 num_ds_enable = 0, hdisplay = 0;
  2943. u32 max_in_width = 0, max_out_width = 0;
  2944. if (!crtc || !state)
  2945. return -EINVAL;
  2946. sde_crtc = to_sde_crtc(crtc);
  2947. cstate = to_sde_crtc_state(state);
  2948. kms = _sde_crtc_get_kms(crtc);
  2949. mode = &state->adjusted_mode;
  2950. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2951. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2952. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2953. return 0;
  2954. }
  2955. if (!kms || !kms->catalog) {
  2956. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2957. return -EINVAL;
  2958. }
  2959. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2960. SDE_DEBUG("dest scaler feature not supported\n");
  2961. return 0;
  2962. }
  2963. if (!sde_crtc->num_mixers) {
  2964. SDE_DEBUG("mixers not allocated\n");
  2965. return 0;
  2966. }
  2967. ret = _sde_validate_hw_resources(sde_crtc);
  2968. if (ret)
  2969. goto err;
  2970. /**
  2971. * No of dest scalers shouldn't exceed hw ds block count and
  2972. * also, match the num of mixers unless it is partial update
  2973. * left only/right only use case - currently PU + DS is not supported
  2974. */
  2975. if (cstate->num_ds > kms->catalog->ds_count ||
  2976. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2977. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2978. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2979. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2980. cstate->ds_cfg[0].flags);
  2981. ret = -EINVAL;
  2982. goto err;
  2983. }
  2984. /**
  2985. * Check if DS needs to be enabled or disabled
  2986. * In case of enable, validate the data
  2987. */
  2988. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2989. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2990. cstate->num_ds, cstate->ds_cfg[0].flags);
  2991. goto disable;
  2992. }
  2993. /* Display resolution */
  2994. hdisplay = mode->hdisplay / sde_crtc->num_mixers;
  2995. /* Validate the DS data */
  2996. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2997. mode, hw_ds, hdisplay, &num_ds_enable,
  2998. max_in_width, max_out_width);
  2999. if (ret)
  3000. goto err;
  3001. disable:
  3002. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, num_ds_enable);
  3003. return 0;
  3004. err:
  3005. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3006. return ret;
  3007. }
  3008. /**
  3009. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  3010. * @crtc: Pointer to CRTC object
  3011. */
  3012. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  3013. {
  3014. struct drm_plane *plane = NULL;
  3015. uint32_t wait_ms = 1;
  3016. ktime_t kt_end, kt_wait;
  3017. int rc = 0;
  3018. SDE_DEBUG("\n");
  3019. if (!crtc || !crtc->state) {
  3020. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  3021. return;
  3022. }
  3023. /* use monotonic timer to limit total fence wait time */
  3024. kt_end = ktime_add_ns(ktime_get(),
  3025. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  3026. /*
  3027. * Wait for fences sequentially, as all of them need to be signalled
  3028. * before we can proceed.
  3029. *
  3030. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  3031. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  3032. * that each plane can check its fence status and react appropriately
  3033. * if its fence has timed out. Call input fence wait multiple times if
  3034. * fence wait is interrupted due to interrupt call.
  3035. */
  3036. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  3037. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3038. do {
  3039. kt_wait = ktime_sub(kt_end, ktime_get());
  3040. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  3041. wait_ms = ktime_to_ms(kt_wait);
  3042. else
  3043. wait_ms = 0;
  3044. rc = sde_plane_wait_input_fence(plane, wait_ms);
  3045. } while (wait_ms && rc == -ERESTARTSYS);
  3046. }
  3047. SDE_ATRACE_END("plane_wait_input_fence");
  3048. }
  3049. static void _sde_crtc_setup_mixer_for_encoder(
  3050. struct drm_crtc *crtc,
  3051. struct drm_encoder *enc)
  3052. {
  3053. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3054. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  3055. struct sde_rm *rm = &sde_kms->rm;
  3056. struct sde_crtc_mixer *mixer;
  3057. struct sde_hw_ctl *last_valid_ctl = NULL;
  3058. int i;
  3059. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  3060. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  3061. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  3062. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  3063. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  3064. /* Set up all the mixers and ctls reserved by this encoder */
  3065. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  3066. mixer = &sde_crtc->mixers[i];
  3067. if (!sde_rm_get_hw(rm, &lm_iter))
  3068. break;
  3069. mixer->hw_lm = to_sde_hw_mixer(lm_iter.hw);
  3070. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  3071. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  3072. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  3073. mixer->hw_lm->idx - LM_0);
  3074. mixer->hw_ctl = last_valid_ctl;
  3075. } else {
  3076. mixer->hw_ctl = to_sde_hw_ctl(ctl_iter.hw);
  3077. last_valid_ctl = mixer->hw_ctl;
  3078. sde_crtc->num_ctls++;
  3079. }
  3080. /* Shouldn't happen, mixers are always >= ctls */
  3081. if (!mixer->hw_ctl) {
  3082. SDE_ERROR("no valid ctls found for lm %d\n",
  3083. mixer->hw_lm->idx - LM_0);
  3084. return;
  3085. }
  3086. /* Dspp may be null */
  3087. (void) sde_rm_get_hw(rm, &dspp_iter);
  3088. mixer->hw_dspp = to_sde_hw_dspp(dspp_iter.hw);
  3089. /* DS may be null */
  3090. (void) sde_rm_get_hw(rm, &ds_iter);
  3091. mixer->hw_ds = to_sde_hw_ds(ds_iter.hw);
  3092. mixer->encoder = enc;
  3093. sde_crtc->num_mixers++;
  3094. SDE_DEBUG("setup mixer %d: lm %d\n",
  3095. i, mixer->hw_lm->idx - LM_0);
  3096. SDE_DEBUG("setup mixer %d: ctl %d\n",
  3097. i, mixer->hw_ctl->idx - CTL_0);
  3098. if (mixer->hw_ds)
  3099. SDE_DEBUG("setup mixer %d: ds %d\n",
  3100. i, mixer->hw_ds->idx - DS_0);
  3101. }
  3102. }
  3103. bool sde_crtc_is_line_insertion_supported(struct drm_crtc *crtc)
  3104. {
  3105. struct drm_encoder *enc = NULL;
  3106. struct sde_kms *kms;
  3107. if (!crtc)
  3108. return false;
  3109. kms = _sde_crtc_get_kms(crtc);
  3110. if (!kms->catalog->has_line_insertion)
  3111. return false;
  3112. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3113. if (enc->crtc == crtc)
  3114. return sde_encoder_is_line_insertion_supported(enc);
  3115. }
  3116. return false;
  3117. }
  3118. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  3119. {
  3120. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3121. struct drm_encoder *enc;
  3122. sde_crtc->num_ctls = 0;
  3123. sde_crtc->num_mixers = 0;
  3124. sde_crtc->mixers_swapped = false;
  3125. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3126. mutex_lock(&sde_crtc->crtc_lock);
  3127. /* Check for mixers on all encoders attached to this crtc */
  3128. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  3129. if (enc->crtc != crtc)
  3130. continue;
  3131. /* avoid overwriting mixers info from a copy encoder */
  3132. if (sde_encoder_in_clone_mode(enc))
  3133. continue;
  3134. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  3135. }
  3136. mutex_unlock(&sde_crtc->crtc_lock);
  3137. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  3138. }
  3139. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  3140. {
  3141. int i;
  3142. struct sde_crtc_state *cstate;
  3143. cstate = to_sde_crtc_state(state);
  3144. cstate->is_ppsplit = false;
  3145. for (i = 0; i < cstate->num_connectors; i++) {
  3146. struct drm_connector *conn = cstate->connectors[i];
  3147. if (sde_connector_get_topology_name(conn) ==
  3148. SDE_RM_TOPOLOGY_PPSPLIT)
  3149. cstate->is_ppsplit = true;
  3150. }
  3151. }
  3152. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc, struct drm_crtc_state *state)
  3153. {
  3154. struct sde_crtc *sde_crtc;
  3155. struct sde_crtc_state *cstate;
  3156. struct drm_display_mode *adj_mode;
  3157. u32 mixer_width, mixer_height;
  3158. int i;
  3159. if (!crtc || !state) {
  3160. SDE_ERROR("invalid args\n");
  3161. return;
  3162. }
  3163. sde_crtc = to_sde_crtc(crtc);
  3164. cstate = to_sde_crtc_state(state);
  3165. adj_mode = &state->adjusted_mode;
  3166. sde_crtc_get_mixer_resolution(crtc, state, adj_mode, &mixer_width, &mixer_height);
  3167. for (i = 0; i < sde_crtc->num_mixers; i++) {
  3168. cstate->lm_bounds[i].x = mixer_width * i;
  3169. cstate->lm_bounds[i].y = 0;
  3170. cstate->lm_bounds[i].w = mixer_width;
  3171. cstate->lm_bounds[i].h = mixer_height;
  3172. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i], sizeof(cstate->lm_roi[i]));
  3173. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  3174. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  3175. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  3176. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  3177. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  3178. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  3179. }
  3180. drm_mode_debug_printmodeline(adj_mode);
  3181. }
  3182. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  3183. {
  3184. struct sde_crtc_mixer mixer;
  3185. /*
  3186. * Use mixer[0] to get hw_ctl which will use ops to clear
  3187. * all blendstages. Clear all blendstages will iterate through
  3188. * all mixers.
  3189. */
  3190. if (sde_crtc->num_mixers) {
  3191. mixer = sde_crtc->mixers[0];
  3192. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  3193. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  3194. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  3195. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  3196. }
  3197. }
  3198. static void _sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3199. struct drm_crtc_state *old_state)
  3200. {
  3201. struct sde_crtc *sde_crtc;
  3202. struct drm_encoder *encoder;
  3203. struct drm_device *dev;
  3204. struct sde_kms *sde_kms;
  3205. struct sde_splash_display *splash_display;
  3206. bool cont_splash_enabled = false;
  3207. size_t i;
  3208. if (!crtc->state->enable) {
  3209. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  3210. crtc->base.id, crtc->state->enable);
  3211. return;
  3212. }
  3213. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3214. SDE_ERROR("power resource is not enabled\n");
  3215. return;
  3216. }
  3217. sde_kms = _sde_crtc_get_kms(crtc);
  3218. if (!sde_kms)
  3219. return;
  3220. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  3221. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3222. sde_crtc = to_sde_crtc(crtc);
  3223. dev = crtc->dev;
  3224. if (!sde_crtc->num_mixers) {
  3225. _sde_crtc_setup_mixers(crtc);
  3226. _sde_crtc_setup_is_ppsplit(crtc->state);
  3227. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  3228. _sde_crtc_clear_all_blend_stages(sde_crtc);
  3229. } else if (sde_crtc->num_mixers && sde_crtc->reinit_crtc_mixers) {
  3230. _sde_crtc_setup_mixers(crtc);
  3231. sde_crtc->reinit_crtc_mixers = false;
  3232. }
  3233. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3234. if (encoder->crtc != crtc)
  3235. continue;
  3236. /* encoder will trigger pending mask now */
  3237. sde_encoder_trigger_kickoff_pending(encoder);
  3238. }
  3239. /* update performance setting */
  3240. sde_core_perf_crtc_update(crtc, 1, false);
  3241. /*
  3242. * If no mixers have been allocated in sde_crtc_atomic_check(),
  3243. * it means we are trying to flush a CRTC whose state is disabled:
  3244. * nothing else needs to be done.
  3245. */
  3246. if (unlikely(!sde_crtc->num_mixers))
  3247. goto end;
  3248. _sde_crtc_blend_setup(crtc, old_state, true);
  3249. _sde_crtc_dest_scaler_setup(crtc);
  3250. sde_cp_crtc_apply_noise(crtc, old_state);
  3251. if (crtc->state->mode_changed || sde_kms->perf.catalog->uidle_cfg.dirty)
  3252. sde_core_perf_crtc_update_uidle(crtc, true);
  3253. /* update cached_encoder_mask if new conn is added or removed */
  3254. if (crtc->state->connectors_changed)
  3255. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  3256. /*
  3257. * Since CP properties use AXI buffer to program the
  3258. * HW, check if context bank is in attached state,
  3259. * apply color processing properties only if
  3260. * smmu state is attached,
  3261. */
  3262. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3263. splash_display = &sde_kms->splash_data.splash_display[i];
  3264. if (splash_display->cont_splash_enabled &&
  3265. splash_display->encoder &&
  3266. crtc == splash_display->encoder->crtc)
  3267. cont_splash_enabled = true;
  3268. }
  3269. if (sde_kms_is_cp_operation_allowed(sde_kms))
  3270. sde_cp_crtc_apply_properties(crtc);
  3271. if (!sde_crtc->enabled)
  3272. sde_cp_crtc_mark_features_dirty(crtc);
  3273. /*
  3274. * PP_DONE irq is only used by command mode for now.
  3275. * It is better to request pending before FLUSH and START trigger
  3276. * to make sure no pp_done irq missed.
  3277. * This is safe because no pp_done will happen before SW trigger
  3278. * in command mode.
  3279. */
  3280. end:
  3281. SDE_ATRACE_END("crtc_atomic_begin");
  3282. }
  3283. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3284. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3285. struct drm_atomic_state *state)
  3286. {
  3287. struct drm_crtc_state *old_state = NULL;
  3288. if (!crtc) {
  3289. SDE_ERROR("invalid crtc\n");
  3290. return;
  3291. }
  3292. old_state = drm_atomic_get_old_crtc_state(state, crtc);
  3293. _sde_crtc_atomic_begin(crtc, old_state);
  3294. }
  3295. #else
  3296. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  3297. struct drm_crtc_state *old_state)
  3298. {
  3299. if (!crtc) {
  3300. SDE_ERROR("invalid crtc\n");
  3301. return;
  3302. }
  3303. _sde_crtc_atomic_begin(crtc, old_state);
  3304. }
  3305. #endif
  3306. static void sde_crtc_atomic_flush_common(struct drm_crtc *crtc,
  3307. struct drm_atomic_state *state)
  3308. {
  3309. struct drm_encoder *encoder;
  3310. struct sde_crtc *sde_crtc;
  3311. struct drm_device *dev;
  3312. struct drm_plane *plane;
  3313. struct msm_drm_private *priv;
  3314. struct sde_crtc_state *cstate;
  3315. struct sde_kms *sde_kms;
  3316. struct drm_connector *conn;
  3317. struct drm_connector_state *conn_state;
  3318. struct sde_connector *sde_conn = NULL;
  3319. int i;
  3320. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3321. SDE_ERROR("invalid crtc\n");
  3322. return;
  3323. }
  3324. if (!crtc->state->enable) {
  3325. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  3326. crtc->base.id, crtc->state->enable);
  3327. return;
  3328. }
  3329. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3330. SDE_ERROR("power resource is not enabled\n");
  3331. return;
  3332. }
  3333. sde_kms = _sde_crtc_get_kms(crtc);
  3334. if (!sde_kms) {
  3335. SDE_ERROR("invalid kms\n");
  3336. return;
  3337. }
  3338. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3339. sde_crtc = to_sde_crtc(crtc);
  3340. cstate = to_sde_crtc_state(crtc->state);
  3341. dev = crtc->dev;
  3342. priv = dev->dev_private;
  3343. for_each_new_connector_in_state(state, conn, conn_state, i) {
  3344. if (!conn_state || conn_state->crtc != crtc)
  3345. continue;
  3346. sde_conn = to_sde_connector(conn_state->connector);
  3347. }
  3348. /* When doze is requested, switch first to normal mode */
  3349. if (sde_conn && sde_conn->lp_mode && sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3350. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3351. if ((sde_crtc->cache_state == CACHE_STATE_NORMAL) &&
  3352. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  3353. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  3354. false);
  3355. else
  3356. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  3357. /*
  3358. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3359. * it means we are trying to flush a CRTC whose state is disabled:
  3360. * nothing else needs to be done.
  3361. */
  3362. if (unlikely(!sde_crtc->num_mixers))
  3363. return;
  3364. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  3365. /*
  3366. * For planes without commit update, drm framework will not add
  3367. * those planes to current state since hardware update is not
  3368. * required. However, if those planes were power collapsed since
  3369. * last commit cycle, driver has to restore the hardware state
  3370. * of those planes explicitly here prior to plane flush.
  3371. * Also use this iteration to see if any plane requires cache,
  3372. * so during the perf update driver can activate/deactivate
  3373. * the cache accordingly.
  3374. */
  3375. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  3376. sde_crtc->new_perf.llcc_active[i] = false;
  3377. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3378. sde_plane_restore(plane);
  3379. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3380. if (sde_plane_is_cache_required(plane, i))
  3381. sde_crtc->new_perf.llcc_active[i] = true;
  3382. }
  3383. }
  3384. sde_core_perf_crtc_update_llcc(crtc);
  3385. /* wait for acquire fences before anything else is done */
  3386. _sde_crtc_wait_for_fences(crtc);
  3387. if (!cstate->rsc_update) {
  3388. drm_for_each_encoder_mask(encoder, dev,
  3389. crtc->state->encoder_mask) {
  3390. cstate->rsc_client =
  3391. sde_encoder_get_rsc_client(encoder);
  3392. }
  3393. cstate->rsc_update = true;
  3394. }
  3395. /*
  3396. * Final plane updates: Give each plane a chance to complete all
  3397. * required writes/flushing before crtc's "flush
  3398. * everything" call below.
  3399. */
  3400. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3401. if (sde_kms->smmu_state.transition_error)
  3402. sde_plane_set_error(plane, true);
  3403. sde_plane_flush(plane);
  3404. }
  3405. /* Kickoff will be scheduled by outer layer */
  3406. SDE_ATRACE_END("sde_crtc_atomic_flush");
  3407. }
  3408. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3409. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3410. struct drm_atomic_state *state)
  3411. {
  3412. return sde_crtc_atomic_flush_common(crtc, state);
  3413. }
  3414. #else
  3415. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  3416. struct drm_crtc_state *old_crtc_state)
  3417. {
  3418. return sde_crtc_atomic_flush_common(crtc, old_crtc_state->state);
  3419. }
  3420. #endif
  3421. /**
  3422. * sde_crtc_destroy_state - state destroy hook
  3423. * @crtc: drm CRTC
  3424. * @state: CRTC state object to release
  3425. */
  3426. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  3427. struct drm_crtc_state *state)
  3428. {
  3429. struct sde_crtc *sde_crtc;
  3430. struct sde_crtc_state *cstate;
  3431. struct drm_encoder *enc;
  3432. struct sde_kms *sde_kms;
  3433. if (!crtc || !state) {
  3434. SDE_ERROR("invalid argument(s)\n");
  3435. return;
  3436. }
  3437. sde_crtc = to_sde_crtc(crtc);
  3438. cstate = to_sde_crtc_state(state);
  3439. sde_kms = _sde_crtc_get_kms(crtc);
  3440. if (!sde_kms) {
  3441. SDE_ERROR("invalid sde_kms\n");
  3442. return;
  3443. }
  3444. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3445. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  3446. sde_rm_release(&sde_kms->rm, enc, true);
  3447. sde_cp_clear_state_info(state);
  3448. __drm_atomic_helper_crtc_destroy_state(state);
  3449. /* destroy value helper */
  3450. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  3451. &cstate->property_state);
  3452. }
  3453. static int _sde_crtc_flush_frame_events(struct drm_crtc *crtc)
  3454. {
  3455. struct sde_crtc *sde_crtc;
  3456. int i;
  3457. if (!crtc) {
  3458. SDE_ERROR("invalid argument\n");
  3459. return -EINVAL;
  3460. }
  3461. sde_crtc = to_sde_crtc(crtc);
  3462. if (!atomic_read(&sde_crtc->frame_pending)) {
  3463. SDE_DEBUG("no frames pending\n");
  3464. return 0;
  3465. }
  3466. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  3467. /*
  3468. * flush all the event thread work to make sure all the
  3469. * FRAME_EVENTS from encoder are propagated to crtc
  3470. */
  3471. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  3472. if (list_empty(&sde_crtc->frame_events[i].list))
  3473. kthread_flush_work(&sde_crtc->frame_events[i].work);
  3474. }
  3475. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  3476. return 0;
  3477. }
  3478. /**
  3479. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  3480. * @crtc: Pointer to crtc structure
  3481. */
  3482. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  3483. {
  3484. struct drm_plane *plane;
  3485. struct drm_plane_state *state;
  3486. struct sde_crtc *sde_crtc;
  3487. struct sde_crtc_mixer *mixer;
  3488. struct sde_hw_ctl *ctl;
  3489. if (!crtc)
  3490. return;
  3491. sde_crtc = to_sde_crtc(crtc);
  3492. mixer = sde_crtc->mixers;
  3493. if (!mixer)
  3494. return;
  3495. ctl = mixer->hw_ctl;
  3496. drm_atomic_crtc_for_each_plane(plane, crtc) {
  3497. state = plane->state;
  3498. if (!state)
  3499. continue;
  3500. /* clear plane flush bitmask */
  3501. sde_plane_ctl_flush(plane, ctl, false);
  3502. }
  3503. }
  3504. /**
  3505. * sde_crtc_reset_hw - attempt hardware reset on errors
  3506. * @crtc: Pointer to DRM crtc instance
  3507. * @old_state: Pointer to crtc state for previous commit
  3508. * @recovery_events: Whether or not recovery events are enabled
  3509. * Returns: Zero if current commit should still be attempted
  3510. */
  3511. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  3512. bool recovery_events)
  3513. {
  3514. struct drm_plane *plane_halt[MAX_PLANES];
  3515. struct drm_plane *plane;
  3516. struct drm_encoder *encoder;
  3517. struct sde_crtc *sde_crtc;
  3518. struct sde_crtc_state *cstate;
  3519. struct sde_hw_ctl *ctl;
  3520. signed int i, plane_count;
  3521. int rc;
  3522. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  3523. return -EINVAL;
  3524. sde_crtc = to_sde_crtc(crtc);
  3525. cstate = to_sde_crtc_state(crtc->state);
  3526. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  3527. /* optionally generate a panic instead of performing a h/w reset */
  3528. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  3529. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3530. ctl = sde_crtc->mixers[i].hw_ctl;
  3531. if (!ctl || !ctl->ops.reset)
  3532. continue;
  3533. rc = ctl->ops.reset(ctl);
  3534. if (rc) {
  3535. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  3536. crtc->base.id, ctl->idx - CTL_0);
  3537. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  3538. SDE_EVTLOG_ERROR);
  3539. break;
  3540. }
  3541. }
  3542. /*
  3543. * Early out if simple ctl reset succeeded or reset is
  3544. * being performed after timeout
  3545. */
  3546. if (i == sde_crtc->num_ctls || crtc->state == old_state)
  3547. return 0;
  3548. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3549. /* force all components in the system into reset at the same time */
  3550. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3551. ctl = sde_crtc->mixers[i].hw_ctl;
  3552. if (!ctl || !ctl->ops.hard_reset)
  3553. continue;
  3554. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3555. ctl->ops.hard_reset(ctl, true);
  3556. }
  3557. plane_count = 0;
  3558. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3559. if (plane_count >= ARRAY_SIZE(plane_halt))
  3560. break;
  3561. plane_halt[plane_count++] = plane;
  3562. sde_plane_halt_requests(plane, true);
  3563. sde_plane_set_revalidate(plane, true);
  3564. }
  3565. /* provide safe "border color only" commit configuration for later */
  3566. _sde_crtc_remove_pipe_flush(crtc);
  3567. _sde_crtc_blend_setup(crtc, old_state, false);
  3568. /* take h/w components out of reset */
  3569. for (i = plane_count - 1; i >= 0; --i)
  3570. sde_plane_halt_requests(plane_halt[i], false);
  3571. /* attempt to poll for start of frame cycle before reset release */
  3572. list_for_each_entry(encoder,
  3573. &crtc->dev->mode_config.encoder_list, head) {
  3574. if (encoder->crtc != crtc)
  3575. continue;
  3576. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3577. sde_encoder_poll_line_counts(encoder);
  3578. }
  3579. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3580. ctl = sde_crtc->mixers[i].hw_ctl;
  3581. if (!ctl || !ctl->ops.hard_reset)
  3582. continue;
  3583. ctl->ops.hard_reset(ctl, false);
  3584. }
  3585. list_for_each_entry(encoder,
  3586. &crtc->dev->mode_config.encoder_list, head) {
  3587. if (encoder->crtc != crtc)
  3588. continue;
  3589. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3590. sde_encoder_kickoff(encoder, true);
  3591. }
  3592. /* panic the device if VBIF is not in good state */
  3593. return !recovery_events ? 0 : -EAGAIN;
  3594. }
  3595. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3596. struct drm_crtc_state *old_state)
  3597. {
  3598. struct drm_encoder *encoder;
  3599. struct drm_device *dev;
  3600. struct sde_crtc *sde_crtc;
  3601. struct sde_kms *sde_kms;
  3602. struct sde_crtc_state *cstate;
  3603. bool is_error = false;
  3604. unsigned long flags;
  3605. enum sde_crtc_idle_pc_state idle_pc_state;
  3606. struct sde_encoder_kickoff_params params = { 0 };
  3607. if (!crtc) {
  3608. SDE_ERROR("invalid argument\n");
  3609. return;
  3610. }
  3611. dev = crtc->dev;
  3612. sde_crtc = to_sde_crtc(crtc);
  3613. sde_kms = _sde_crtc_get_kms(crtc);
  3614. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3615. SDE_ERROR("invalid argument\n");
  3616. return;
  3617. }
  3618. cstate = to_sde_crtc_state(crtc->state);
  3619. /*
  3620. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3621. * it means we are trying to start a CRTC whose state is disabled:
  3622. * nothing else needs to be done.
  3623. */
  3624. if (unlikely(!sde_crtc->num_mixers))
  3625. return;
  3626. SDE_ATRACE_BEGIN("crtc_commit");
  3627. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3628. sde_crtc->kickoff_in_progress = true;
  3629. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3630. if (encoder->crtc != crtc)
  3631. continue;
  3632. /*
  3633. * Encoder will flush/start now, unless it has a tx pending.
  3634. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3635. */
  3636. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3637. crtc->state);
  3638. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3639. sde_crtc->needs_hw_reset = true;
  3640. if (idle_pc_state != IDLE_PC_NONE)
  3641. sde_encoder_control_idle_pc(encoder,
  3642. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3643. }
  3644. /*
  3645. * Optionally attempt h/w recovery if any errors were detected while
  3646. * preparing for the kickoff
  3647. */
  3648. if (sde_crtc->needs_hw_reset) {
  3649. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3650. if (sde_crtc->frame_trigger_mode
  3651. != FRAME_DONE_WAIT_POSTED_START &&
  3652. sde_crtc_reset_hw(crtc, old_state,
  3653. params.recovery_events_enabled))
  3654. is_error = true;
  3655. sde_crtc->needs_hw_reset = false;
  3656. }
  3657. sde_crtc_calc_fps(sde_crtc);
  3658. SDE_ATRACE_BEGIN("flush_event_thread");
  3659. _sde_crtc_flush_frame_events(crtc);
  3660. SDE_ATRACE_END("flush_event_thread");
  3661. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3662. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3663. /* acquire bandwidth and other resources */
  3664. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3665. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3666. } else {
  3667. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3668. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3669. }
  3670. sde_crtc->play_count++;
  3671. sde_vbif_clear_errors(sde_kms);
  3672. if (is_error) {
  3673. _sde_crtc_remove_pipe_flush(crtc);
  3674. _sde_crtc_blend_setup(crtc, old_state, false);
  3675. }
  3676. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3677. if (encoder->crtc != crtc)
  3678. continue;
  3679. sde_encoder_kickoff(encoder, true);
  3680. }
  3681. sde_crtc->kickoff_in_progress = false;
  3682. /* store the event after frame trigger */
  3683. if (sde_crtc->event) {
  3684. WARN_ON(sde_crtc->event);
  3685. } else {
  3686. spin_lock_irqsave(&dev->event_lock, flags);
  3687. sde_crtc->event = crtc->state->event;
  3688. spin_unlock_irqrestore(&dev->event_lock, flags);
  3689. }
  3690. SDE_ATRACE_END("crtc_commit");
  3691. }
  3692. /**
  3693. * _sde_crtc_vblank_enable - update power resource and vblank request
  3694. * @sde_crtc: Pointer to sde crtc structure
  3695. * @enable: Whether to enable/disable vblanks
  3696. *
  3697. * @Return: error code
  3698. */
  3699. static int _sde_crtc_vblank_enable(
  3700. struct sde_crtc *sde_crtc, bool enable)
  3701. {
  3702. struct drm_crtc *crtc;
  3703. struct drm_encoder *enc;
  3704. if (!sde_crtc) {
  3705. SDE_ERROR("invalid crtc\n");
  3706. return -EINVAL;
  3707. }
  3708. crtc = &sde_crtc->base;
  3709. SDE_EVT32(DRMID(crtc), enable, sde_crtc->enabled,
  3710. crtc->state->encoder_mask,
  3711. sde_crtc->cached_encoder_mask);
  3712. if (enable) {
  3713. int ret;
  3714. ret = pm_runtime_resume_and_get(crtc->dev->dev);
  3715. if (ret < 0) {
  3716. SDE_ERROR("failed to enable power resource %d\n", ret);
  3717. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  3718. return ret;
  3719. }
  3720. mutex_lock(&sde_crtc->crtc_lock);
  3721. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3722. if (sde_encoder_in_clone_mode(enc))
  3723. continue;
  3724. sde_encoder_register_vblank_callback(enc, sde_crtc_vblank_cb, (void *)crtc);
  3725. }
  3726. mutex_unlock(&sde_crtc->crtc_lock);
  3727. } else {
  3728. mutex_lock(&sde_crtc->crtc_lock);
  3729. drm_for_each_encoder_mask(enc, crtc->dev, sde_crtc->cached_encoder_mask) {
  3730. if (sde_encoder_in_clone_mode(enc))
  3731. continue;
  3732. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3733. }
  3734. mutex_unlock(&sde_crtc->crtc_lock);
  3735. pm_runtime_put_sync(crtc->dev->dev);
  3736. }
  3737. return 0;
  3738. }
  3739. static void _sde_crtc_reserve_resource(struct drm_crtc *crtc, struct drm_connector *conn)
  3740. {
  3741. u32 min_transfer_time = 0, lm_count = 1;
  3742. u64 mode_clock_hz = 0, updated_fps = 0, topology_id;
  3743. struct drm_encoder *encoder;
  3744. if (!crtc || !conn)
  3745. return;
  3746. encoder = conn->state->best_encoder;
  3747. if (!sde_encoder_is_built_in_display(encoder))
  3748. return;
  3749. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  3750. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  3751. if (min_transfer_time)
  3752. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  3753. else
  3754. updated_fps = drm_mode_vrefresh(&crtc->mode);
  3755. topology_id = sde_connector_get_topology_name(conn);
  3756. if (TOPOLOGY_DUALPIPE_MODE(topology_id))
  3757. lm_count = 2;
  3758. else if (TOPOLOGY_QUADPIPE_MODE(topology_id))
  3759. lm_count = 4;
  3760. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3761. mode_clock_hz = mult_frac(crtc->mode.htotal * crtc->mode.vtotal * updated_fps, 105, 100);
  3762. mode_clock_hz = div_u64(mode_clock_hz, lm_count);
  3763. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u\n",
  3764. crtc->mode.name, crtc->mode.htotal, crtc->mode.vtotal,
  3765. updated_fps, lm_count, mode_clock_hz);
  3766. sde_core_perf_crtc_reserve_res(crtc, mode_clock_hz);
  3767. }
  3768. /**
  3769. * sde_crtc_duplicate_state - state duplicate hook
  3770. * @crtc: Pointer to drm crtc structure
  3771. * @Returns: Pointer to new drm_crtc_state structure
  3772. */
  3773. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3774. {
  3775. struct sde_crtc *sde_crtc;
  3776. struct sde_crtc_state *cstate, *old_cstate;
  3777. if (!crtc || !crtc->state) {
  3778. SDE_ERROR("invalid argument(s)\n");
  3779. return NULL;
  3780. }
  3781. sde_crtc = to_sde_crtc(crtc);
  3782. old_cstate = to_sde_crtc_state(crtc->state);
  3783. if (old_cstate->cont_splash_populated) {
  3784. crtc->state->plane_mask = 0;
  3785. crtc->state->connector_mask = 0;
  3786. crtc->state->encoder_mask = 0;
  3787. crtc->state->enable = false;
  3788. old_cstate->cont_splash_populated = false;
  3789. }
  3790. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3791. if (!cstate) {
  3792. SDE_ERROR("failed to allocate state\n");
  3793. return NULL;
  3794. }
  3795. /* duplicate value helper */
  3796. msm_property_duplicate_state(&sde_crtc->property_info,
  3797. old_cstate, cstate,
  3798. &cstate->property_state, cstate->property_values);
  3799. sde_cp_duplicate_state_info(&old_cstate->base, &cstate->base);
  3800. /* duplicate base helper */
  3801. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3802. return &cstate->base;
  3803. }
  3804. /**
  3805. * sde_crtc_reset - reset hook for CRTCs
  3806. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3807. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3808. * @crtc: Pointer to drm crtc structure
  3809. */
  3810. static void sde_crtc_reset(struct drm_crtc *crtc)
  3811. {
  3812. struct sde_crtc *sde_crtc;
  3813. struct sde_crtc_state *cstate;
  3814. if (!crtc) {
  3815. SDE_ERROR("invalid crtc\n");
  3816. return;
  3817. }
  3818. /* revert suspend actions, if necessary */
  3819. if (!sde_crtc_is_reset_required(crtc)) {
  3820. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3821. return;
  3822. }
  3823. /* remove previous state, if present */
  3824. if (crtc->state) {
  3825. sde_crtc_destroy_state(crtc, crtc->state);
  3826. crtc->state = 0;
  3827. }
  3828. sde_crtc = to_sde_crtc(crtc);
  3829. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3830. if (!cstate) {
  3831. SDE_ERROR("failed to allocate state\n");
  3832. return;
  3833. }
  3834. /* reset value helper */
  3835. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3836. &cstate->property_state,
  3837. cstate->property_values);
  3838. _sde_crtc_set_input_fence_timeout(cstate);
  3839. cstate->base.crtc = crtc;
  3840. crtc->state = &cstate->base;
  3841. }
  3842. static void sde_crtc_clear_cached_mixer_cfg(struct drm_crtc *crtc)
  3843. {
  3844. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3845. struct sde_hw_mixer *hw_lm;
  3846. int lm_idx;
  3847. /* clearing lm cfg marks it dirty to force reprogramming next update */
  3848. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  3849. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  3850. hw_lm->cfg.out_width = 0;
  3851. hw_lm->cfg.out_height = 0;
  3852. }
  3853. SDE_EVT32(DRMID(crtc));
  3854. }
  3855. void sde_crtc_reset_sw_state(struct drm_crtc *crtc)
  3856. {
  3857. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3858. struct drm_plane *plane;
  3859. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3860. /* mark planes, mixers, and other blocks dirty for next update */
  3861. drm_atomic_crtc_for_each_plane(plane, crtc)
  3862. sde_plane_set_revalidate(plane, true);
  3863. /* mark mixers dirty for next update */
  3864. sde_crtc_clear_cached_mixer_cfg(crtc);
  3865. /* mark other properties which need to be dirty for next update */
  3866. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, &sde_crtc->revalidate_mask);
  3867. if (cstate->num_ds_enabled)
  3868. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3869. }
  3870. static void sde_crtc_post_ipc(struct drm_crtc *crtc)
  3871. {
  3872. struct sde_crtc *sde_crtc;
  3873. struct sde_crtc_state *cstate;
  3874. struct drm_encoder *encoder;
  3875. sde_crtc = to_sde_crtc(crtc);
  3876. cstate = to_sde_crtc_state(crtc->state);
  3877. /* restore encoder; crtc will be programmed during commit */
  3878. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask)
  3879. sde_encoder_virt_restore(encoder);
  3880. /* restore UIDLE */
  3881. sde_core_perf_crtc_update_uidle(crtc, true);
  3882. sde_cp_crtc_post_ipc(crtc);
  3883. }
  3884. static void sde_crtc_mmrm_cb_notification(struct drm_crtc *crtc)
  3885. {
  3886. struct msm_drm_private *priv;
  3887. unsigned long requested_clk;
  3888. struct sde_kms *kms = NULL;
  3889. if (!crtc->dev->dev_private) {
  3890. pr_err("invalid crtc priv\n");
  3891. return;
  3892. }
  3893. priv = crtc->dev->dev_private;
  3894. kms = to_sde_kms(priv->kms);
  3895. if (!kms) {
  3896. SDE_ERROR("invalid parameters\n");
  3897. return;
  3898. }
  3899. requested_clk = sde_power_mmrm_get_requested_clk(&priv->phandle,
  3900. kms->perf.clk_name);
  3901. /* notify user space the reduced clk rate */
  3902. sde_crtc_event_notify(crtc, DRM_EVENT_MMRM_CB, &requested_clk, sizeof(unsigned long));
  3903. SDE_DEBUG("crtc[%d]: MMRM cb notified clk:%d\n",
  3904. crtc->base.id, requested_clk);
  3905. }
  3906. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3907. {
  3908. struct drm_crtc *crtc = arg;
  3909. struct sde_crtc *sde_crtc;
  3910. struct drm_encoder *encoder;
  3911. u32 power_on;
  3912. unsigned long flags;
  3913. struct sde_crtc_irq_info *node = NULL;
  3914. int ret = 0;
  3915. if (!crtc) {
  3916. SDE_ERROR("invalid crtc\n");
  3917. return;
  3918. }
  3919. sde_crtc = to_sde_crtc(crtc);
  3920. mutex_lock(&sde_crtc->crtc_lock);
  3921. SDE_EVT32(DRMID(crtc), event_type);
  3922. switch (event_type) {
  3923. case SDE_POWER_EVENT_POST_ENABLE:
  3924. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3925. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3926. ret = 0;
  3927. if (node->func)
  3928. ret = node->func(crtc, true, &node->irq);
  3929. if (ret)
  3930. SDE_ERROR("%s failed to enable event %x\n",
  3931. sde_crtc->name, node->event);
  3932. }
  3933. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3934. sde_crtc_post_ipc(crtc);
  3935. break;
  3936. case SDE_POWER_EVENT_PRE_DISABLE:
  3937. drm_for_each_encoder_mask(encoder, crtc->dev,
  3938. crtc->state->encoder_mask) {
  3939. /*
  3940. * disable the vsync source after updating the
  3941. * rsc state. rsc state update might have vsync wait
  3942. * and vsync source must be disabled after it.
  3943. * It will avoid generating any vsync from this point
  3944. * till mode-2 entry. It is SW workaround for HW
  3945. * limitation and should not be removed without
  3946. * checking the updated design.
  3947. */
  3948. sde_encoder_control_te(encoder, false);
  3949. }
  3950. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3951. node = NULL;
  3952. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3953. ret = 0;
  3954. if (node->func)
  3955. ret = node->func(crtc, false, &node->irq);
  3956. if (ret)
  3957. SDE_ERROR("%s failed to disable event %x\n",
  3958. sde_crtc->name, node->event);
  3959. }
  3960. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3961. sde_cp_crtc_pre_ipc(crtc);
  3962. break;
  3963. case SDE_POWER_EVENT_POST_DISABLE:
  3964. sde_crtc_reset_sw_state(crtc);
  3965. sde_cp_crtc_suspend(crtc);
  3966. power_on = 0;
  3967. sde_crtc_event_notify(crtc, DRM_EVENT_SDE_POWER, &power_on, sizeof(u32));
  3968. break;
  3969. case SDE_POWER_EVENT_MMRM_CALLBACK:
  3970. sde_crtc_mmrm_cb_notification(crtc);
  3971. break;
  3972. default:
  3973. SDE_DEBUG("event:%d not handled\n", event_type);
  3974. break;
  3975. }
  3976. mutex_unlock(&sde_crtc->crtc_lock);
  3977. }
  3978. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3979. {
  3980. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3981. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3982. /* mark mixer cfgs dirty before wiping them */
  3983. sde_crtc_clear_cached_mixer_cfg(crtc);
  3984. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3985. sde_crtc->num_mixers = 0;
  3986. sde_crtc->mixers_swapped = false;
  3987. /* disable clk & bw control until clk & bw properties are set */
  3988. cstate->bw_control = false;
  3989. cstate->bw_split_vote = false;
  3990. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3991. }
  3992. static void sde_crtc_disable(struct drm_crtc *crtc)
  3993. {
  3994. struct sde_kms *sde_kms;
  3995. struct sde_crtc *sde_crtc;
  3996. struct sde_crtc_state *cstate;
  3997. struct drm_encoder *encoder;
  3998. struct msm_drm_private *priv;
  3999. unsigned long flags;
  4000. struct sde_crtc_irq_info *node = NULL;
  4001. u32 power_on;
  4002. bool in_cont_splash = false;
  4003. int ret, i;
  4004. enum sde_intf_mode intf_mode;
  4005. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  4006. SDE_ERROR("invalid crtc\n");
  4007. return;
  4008. }
  4009. sde_kms = _sde_crtc_get_kms(crtc);
  4010. if (!sde_kms) {
  4011. SDE_ERROR("invalid kms\n");
  4012. return;
  4013. }
  4014. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4015. SDE_ERROR("power resource is not enabled\n");
  4016. return;
  4017. }
  4018. sde_crtc = to_sde_crtc(crtc);
  4019. cstate = to_sde_crtc_state(crtc->state);
  4020. priv = crtc->dev->dev_private;
  4021. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4022. /* avoid vblank on/off for virtual display */
  4023. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4024. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE))
  4025. drm_crtc_vblank_off(crtc);
  4026. mutex_lock(&sde_crtc->crtc_lock);
  4027. SDE_EVT32_VERBOSE(DRMID(crtc));
  4028. /* update color processing on suspend */
  4029. sde_cp_crtc_suspend(crtc);
  4030. mutex_unlock(&sde_crtc->crtc_lock);
  4031. kthread_flush_worker(&priv->event_thread[crtc->index].worker);
  4032. mutex_lock(&sde_crtc->crtc_lock);
  4033. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  4034. SDE_EVT32(DRMID(crtc), sde_crtc->enabled, crtc->state->active,
  4035. crtc->state->enable, sde_crtc->cached_encoder_mask);
  4036. sde_crtc->enabled = false;
  4037. sde_crtc->cached_encoder_mask = 0;
  4038. /* Try to disable uidle */
  4039. sde_core_perf_crtc_update_uidle(crtc, false);
  4040. if (atomic_read(&sde_crtc->frame_pending)) {
  4041. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  4042. atomic_read(&sde_crtc->frame_pending));
  4043. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  4044. SDE_EVTLOG_FUNC_CASE2);
  4045. sde_core_perf_crtc_release_bw(crtc);
  4046. atomic_set(&sde_crtc->frame_pending, 0);
  4047. }
  4048. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4049. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4050. ret = 0;
  4051. if (node->func)
  4052. ret = node->func(crtc, false, &node->irq);
  4053. if (ret)
  4054. SDE_ERROR("%s failed to disable event %x\n",
  4055. sde_crtc->name, node->event);
  4056. }
  4057. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4058. drm_for_each_encoder_mask(encoder, crtc->dev,
  4059. crtc->state->encoder_mask) {
  4060. if (sde_encoder_in_cont_splash(encoder)) {
  4061. in_cont_splash = true;
  4062. break;
  4063. }
  4064. }
  4065. /* avoid clk/bw downvote if cont-splash is enabled */
  4066. if (!in_cont_splash)
  4067. sde_core_perf_crtc_update(crtc, 0, true);
  4068. drm_for_each_encoder_mask(encoder, crtc->dev,
  4069. crtc->state->encoder_mask) {
  4070. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  4071. cstate->rsc_client = NULL;
  4072. cstate->rsc_update = false;
  4073. /*
  4074. * reset idle power-collapse to original state during suspend;
  4075. * user-mode will change the state on resume, if required
  4076. */
  4077. if (test_bit(SDE_FEATURE_IDLE_PC, sde_kms->catalog->features))
  4078. sde_encoder_control_idle_pc(encoder, true);
  4079. }
  4080. if (sde_crtc->power_event) {
  4081. sde_power_handle_unregister_event(&priv->phandle,
  4082. sde_crtc->power_event);
  4083. sde_crtc->power_event = NULL;
  4084. }
  4085. /**
  4086. * All callbacks are unregistered and frame done waits are complete
  4087. * at this point. No buffers are accessed by hardware.
  4088. * reset the fence timeline if crtc will not be enabled for this commit
  4089. */
  4090. if (!crtc->state->active || !crtc->state->enable) {
  4091. sde_fence_signal(sde_crtc->output_fence,
  4092. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  4093. for (i = 0; i < cstate->num_connectors; ++i)
  4094. sde_connector_commit_reset(cstate->connectors[i],
  4095. ktime_get());
  4096. }
  4097. _sde_crtc_reset(crtc);
  4098. sde_cp_crtc_disable(crtc);
  4099. power_on = 0;
  4100. sde_crtc_event_notify(crtc, DRM_EVENT_CRTC_POWER, &power_on, sizeof(u32));
  4101. mutex_unlock(&sde_crtc->crtc_lock);
  4102. }
  4103. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4104. static void sde_crtc_enable(struct drm_crtc *crtc,
  4105. struct drm_atomic_state *old_state)
  4106. #else
  4107. static void sde_crtc_enable(struct drm_crtc *crtc,
  4108. struct drm_crtc_state *old_crtc_state)
  4109. #endif
  4110. {
  4111. struct sde_crtc *sde_crtc;
  4112. struct drm_encoder *encoder;
  4113. struct msm_drm_private *priv;
  4114. unsigned long flags;
  4115. struct sde_crtc_irq_info *node = NULL;
  4116. int ret, i;
  4117. struct sde_crtc_state *cstate;
  4118. struct msm_display_mode *msm_mode;
  4119. enum sde_intf_mode intf_mode;
  4120. struct sde_kms *kms;
  4121. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  4122. SDE_ERROR("invalid crtc\n");
  4123. return;
  4124. }
  4125. kms = _sde_crtc_get_kms(crtc);
  4126. if (!kms || !kms->catalog) {
  4127. SDE_ERROR("invalid kms handle\n");
  4128. return;
  4129. }
  4130. priv = crtc->dev->dev_private;
  4131. cstate = to_sde_crtc_state(crtc->state);
  4132. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  4133. SDE_ERROR("power resource is not enabled\n");
  4134. return;
  4135. }
  4136. SDE_DEBUG("crtc%d\n", crtc->base.id);
  4137. SDE_EVT32_VERBOSE(DRMID(crtc));
  4138. sde_crtc = to_sde_crtc(crtc);
  4139. cstate->line_insertion.panel_line_insertion_enable =
  4140. sde_crtc_is_line_insertion_supported(crtc);
  4141. /*
  4142. * Avoid drm_crtc_vblank_on during seamless DMS case
  4143. * when CRTC is already in enabled state
  4144. */
  4145. if (!sde_crtc->enabled) {
  4146. /* cache the encoder mask now for vblank work */
  4147. sde_crtc->cached_encoder_mask = crtc->state->encoder_mask;
  4148. /* avoid vblank on/off for virtual display */
  4149. intf_mode = sde_crtc_get_intf_mode(crtc, crtc->state);
  4150. if ((intf_mode != INTF_MODE_WB_BLOCK) && (intf_mode != INTF_MODE_WB_LINE)) {
  4151. /* max possible vsync_cnt(atomic_t) soft counter */
  4152. if (kms->catalog->has_precise_vsync_ts)
  4153. drm_crtc_set_max_vblank_count(crtc, INT_MAX);
  4154. drm_crtc_vblank_on(crtc);
  4155. }
  4156. }
  4157. mutex_lock(&sde_crtc->crtc_lock);
  4158. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  4159. /*
  4160. * Try to enable uidle (if possible), we do this before the call
  4161. * to return early during seamless dms mode, so any fps
  4162. * change is also consider to enable/disable UIDLE
  4163. */
  4164. sde_core_perf_crtc_update_uidle(crtc, true);
  4165. msm_mode = sde_crtc_get_msm_mode(crtc->state);
  4166. if (!msm_mode){
  4167. SDE_ERROR("invalid msm mode, %s\n",
  4168. crtc->state->adjusted_mode.name);
  4169. return;
  4170. }
  4171. /* return early if crtc is already enabled, do this after UIDLE check */
  4172. if (sde_crtc->enabled) {
  4173. if (msm_is_mode_seamless_dms(msm_mode) ||
  4174. msm_is_mode_seamless_dyn_clk(msm_mode))
  4175. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  4176. sde_crtc->name);
  4177. else
  4178. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  4179. mutex_unlock(&sde_crtc->crtc_lock);
  4180. return;
  4181. }
  4182. drm_for_each_encoder_mask(encoder, crtc->dev,
  4183. crtc->state->encoder_mask) {
  4184. sde_encoder_register_frame_event_callback(encoder,
  4185. sde_crtc_frame_event_cb, crtc);
  4186. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  4187. sde_encoder_check_curr_mode(encoder,
  4188. MSM_DISPLAY_VIDEO_MODE));
  4189. }
  4190. sde_crtc->enabled = true;
  4191. sde_cp_crtc_enable(crtc);
  4192. /* update color processing on resume */
  4193. sde_cp_crtc_resume(crtc);
  4194. mutex_unlock(&sde_crtc->crtc_lock);
  4195. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  4196. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  4197. ret = 0;
  4198. if (node->func)
  4199. ret = node->func(crtc, true, &node->irq);
  4200. if (ret)
  4201. SDE_ERROR("%s failed to enable event %x\n",
  4202. sde_crtc->name, node->event);
  4203. }
  4204. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  4205. sde_crtc->power_event = sde_power_handle_register_event(
  4206. &priv->phandle,
  4207. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  4208. SDE_POWER_EVENT_PRE_DISABLE | SDE_POWER_EVENT_MMRM_CALLBACK,
  4209. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  4210. /* Enable ESD thread */
  4211. for (i = 0; i < cstate->num_connectors; i++) {
  4212. sde_connector_schedule_status_work(cstate->connectors[i], true);
  4213. _sde_crtc_reserve_resource(crtc, cstate->connectors[i]);
  4214. }
  4215. }
  4216. /* no input validation - caller API has all the checks */
  4217. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc *crtc, struct drm_crtc_state *state,
  4218. struct plane_state pstates[], int cnt)
  4219. {
  4220. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  4221. struct drm_display_mode *mode = &state->adjusted_mode;
  4222. const struct drm_plane_state *pstate;
  4223. struct sde_plane_state *sde_pstate;
  4224. int rc = 0, i;
  4225. struct sde_rect *rect;
  4226. u32 crtc_width, crtc_height;
  4227. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4228. /* Check dim layer rect bounds and stage */
  4229. for (i = 0; i < cstate->num_dim_layers; i++) {
  4230. rect = &cstate->dim_layer[i].rect;
  4231. if ((CHECK_LAYER_BOUNDS(rect->y, rect->h, crtc_height)) ||
  4232. (CHECK_LAYER_BOUNDS(rect->x, rect->w, crtc_width)) ||
  4233. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) || (!rect->w) || (!rect->h)) {
  4234. SDE_ERROR("crtc:%d wxh:%dx%d, invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  4235. DRMID(state->crtc), crtc_width, crtc_height,
  4236. rect->x, rect->y, rect->w, rect->h,
  4237. cstate->dim_layer[i].stage);
  4238. rc = -E2BIG;
  4239. goto end;
  4240. }
  4241. }
  4242. /* log all src and excl_rect, useful for debugging */
  4243. for (i = 0; i < cnt; i++) {
  4244. pstate = pstates[i].drm_pstate;
  4245. sde_pstate = to_sde_plane_state(pstate);
  4246. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  4247. DRMID(pstate->plane), pstates[i].stage,
  4248. pstate->crtc_x, pstate->crtc_y, pstate->crtc_w, pstate->crtc_h,
  4249. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  4250. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  4251. }
  4252. end:
  4253. return rc;
  4254. }
  4255. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  4256. struct drm_crtc_state *state, struct plane_state pstates[],
  4257. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  4258. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  4259. {
  4260. struct drm_plane *plane;
  4261. int i;
  4262. if (secure == SDE_DRM_SEC_ONLY) {
  4263. /*
  4264. * validate planes - only fb_sec_dir is allowed during sec_crtc
  4265. * - fb_sec_dir is for secure camera preview and
  4266. * secure display use case
  4267. * - fb_sec is for secure video playback
  4268. * - fb_ns is for normal non secure use cases
  4269. */
  4270. if (fb_ns || fb_sec) {
  4271. SDE_ERROR(
  4272. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  4273. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  4274. return -EINVAL;
  4275. }
  4276. /*
  4277. * - only one blending stage is allowed in sec_crtc
  4278. * - validate if pipe is allowed for sec-ui updates
  4279. */
  4280. for (i = 1; i < cnt; i++) {
  4281. if (!pstates[i].drm_pstate
  4282. || !pstates[i].drm_pstate->plane) {
  4283. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  4284. DRMID(crtc), i);
  4285. return -EINVAL;
  4286. }
  4287. plane = pstates[i].drm_pstate->plane;
  4288. if (!sde_plane_is_sec_ui_allowed(plane)) {
  4289. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  4290. DRMID(crtc), plane->base.id);
  4291. return -EINVAL;
  4292. } else if (pstates[i].stage != pstates[i-1].stage) {
  4293. SDE_ERROR(
  4294. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  4295. DRMID(crtc), i, pstates[i].stage,
  4296. i-1, pstates[i-1].stage);
  4297. return -EINVAL;
  4298. }
  4299. }
  4300. /* check if all the dim_layers are in the same stage */
  4301. for (i = 1; i < cstate->num_dim_layers; i++) {
  4302. if (cstate->dim_layer[i].stage !=
  4303. cstate->dim_layer[i-1].stage) {
  4304. SDE_ERROR(
  4305. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  4306. DRMID(crtc),
  4307. i, cstate->dim_layer[i].stage,
  4308. i-1, cstate->dim_layer[i-1].stage);
  4309. return -EINVAL;
  4310. }
  4311. }
  4312. /*
  4313. * if secure-ui supported blendstage is specified,
  4314. * - fail empty commit
  4315. * - validate dim_layer or plane is staged in the supported
  4316. * blendstage
  4317. */
  4318. if (sde_kms->catalog->sui_supported_blendstage) {
  4319. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  4320. cstate->dim_layer[0].stage;
  4321. if (!test_bit(SDE_FEATURE_BASE_LAYER, sde_kms->catalog->features))
  4322. sec_stage -= SDE_STAGE_0;
  4323. if ((!cnt && !cstate->num_dim_layers) ||
  4324. (sde_kms->catalog->sui_supported_blendstage
  4325. != sec_stage)) {
  4326. SDE_ERROR(
  4327. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  4328. DRMID(crtc), cnt,
  4329. cstate->num_dim_layers, sec_stage);
  4330. return -EINVAL;
  4331. }
  4332. }
  4333. }
  4334. return 0;
  4335. }
  4336. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  4337. struct drm_crtc_state *state, int fb_sec_dir)
  4338. {
  4339. struct drm_encoder *encoder;
  4340. int encoder_cnt = 0;
  4341. if (fb_sec_dir) {
  4342. drm_for_each_encoder_mask(encoder, crtc->dev,
  4343. state->encoder_mask)
  4344. encoder_cnt++;
  4345. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  4346. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  4347. DRMID(crtc), encoder_cnt);
  4348. return -EINVAL;
  4349. }
  4350. }
  4351. return 0;
  4352. }
  4353. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  4354. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  4355. int fb_ns, int fb_sec, int fb_sec_dir)
  4356. {
  4357. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  4358. struct drm_encoder *encoder;
  4359. int is_video_mode = false;
  4360. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4361. if (sde_encoder_is_dsi_display(encoder))
  4362. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  4363. MSM_DISPLAY_VIDEO_MODE);
  4364. }
  4365. /*
  4366. * Secure display to secure camera needs without direct
  4367. * transition is currently not allowed
  4368. */
  4369. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  4370. smmu_state->state != ATTACHED &&
  4371. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  4372. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4373. smmu_state->state, smmu_state->secure_level,
  4374. secure);
  4375. goto sec_err;
  4376. }
  4377. /*
  4378. * In video mode check for null commit before transition
  4379. * from secure to non secure and vice versa
  4380. */
  4381. if (is_video_mode && smmu_state &&
  4382. state->plane_mask && crtc->state->plane_mask &&
  4383. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  4384. (secure == SDE_DRM_SEC_ONLY))) ||
  4385. (fb_ns && ((smmu_state->state == DETACHED) ||
  4386. (smmu_state->state == DETACH_ALL_REQ))) ||
  4387. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  4388. (smmu_state->state == DETACH_SEC_REQ)) &&
  4389. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  4390. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  4391. smmu_state->state, smmu_state->secure_level,
  4392. secure, crtc->state->plane_mask, state->plane_mask);
  4393. goto sec_err;
  4394. }
  4395. return 0;
  4396. sec_err:
  4397. SDE_ERROR(
  4398. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  4399. DRMID(crtc), secure, smmu_state->state,
  4400. smmu_state->secure_level, fb_ns, fb_sec_dir);
  4401. return -EINVAL;
  4402. }
  4403. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  4404. struct drm_crtc_state *state, uint32_t fb_sec)
  4405. {
  4406. bool conn_secure = false, is_wb = false;
  4407. struct drm_connector *conn;
  4408. struct drm_connector_state *conn_state;
  4409. int i;
  4410. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  4411. if (conn_state && conn_state->crtc == crtc) {
  4412. if (conn->connector_type ==
  4413. DRM_MODE_CONNECTOR_VIRTUAL)
  4414. is_wb = true;
  4415. if (sde_connector_get_property(conn_state,
  4416. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  4417. SDE_DRM_FB_SEC)
  4418. conn_secure = true;
  4419. }
  4420. }
  4421. /*
  4422. * If any input buffers are secure for wb,
  4423. * the output buffer must also be secure.
  4424. */
  4425. if (is_wb && fb_sec && !conn_secure) {
  4426. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  4427. DRMID(crtc), fb_sec, conn_secure);
  4428. return -EINVAL;
  4429. }
  4430. return 0;
  4431. }
  4432. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  4433. struct drm_crtc_state *state, struct plane_state pstates[],
  4434. int cnt)
  4435. {
  4436. struct sde_crtc_state *cstate;
  4437. struct sde_kms *sde_kms;
  4438. uint32_t secure;
  4439. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  4440. int rc;
  4441. if (!crtc || !state) {
  4442. SDE_ERROR("invalid arguments\n");
  4443. return -EINVAL;
  4444. }
  4445. sde_kms = _sde_crtc_get_kms(crtc);
  4446. if (!sde_kms || !sde_kms->catalog) {
  4447. SDE_ERROR("invalid kms\n");
  4448. return -EINVAL;
  4449. }
  4450. cstate = to_sde_crtc_state(state);
  4451. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  4452. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  4453. &fb_sec, &fb_sec_dir);
  4454. if (rc)
  4455. return rc;
  4456. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  4457. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  4458. if (rc)
  4459. return rc;
  4460. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  4461. if (rc)
  4462. return rc;
  4463. /*
  4464. * secure_crtc is not allowed in a shared toppolgy
  4465. * across different encoders.
  4466. */
  4467. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  4468. if (rc)
  4469. return rc;
  4470. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  4471. secure, fb_ns, fb_sec, fb_sec_dir);
  4472. if (rc)
  4473. return rc;
  4474. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  4475. return 0;
  4476. }
  4477. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  4478. struct drm_crtc_state *state,
  4479. struct drm_display_mode *mode,
  4480. struct plane_state *pstates,
  4481. struct drm_plane *plane,
  4482. struct sde_multirect_plane_states *multirect_plane,
  4483. int *cnt)
  4484. {
  4485. struct sde_crtc *sde_crtc;
  4486. struct sde_crtc_state *cstate;
  4487. const struct drm_plane_state *pstate;
  4488. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  4489. int rc = 0, multirect_count = 0, i, crtc_width, crtc_height;
  4490. int inc_sde_stage = 0;
  4491. struct sde_kms *kms;
  4492. u32 blend_type;
  4493. sde_crtc = to_sde_crtc(crtc);
  4494. cstate = to_sde_crtc_state(state);
  4495. kms = _sde_crtc_get_kms(crtc);
  4496. if (!kms || !kms->catalog) {
  4497. SDE_ERROR("invalid kms\n");
  4498. return -EINVAL;
  4499. }
  4500. memset(pipe_staged, 0, sizeof(pipe_staged));
  4501. sde_crtc_get_resolution(crtc, state, mode, &crtc_width, &crtc_height);
  4502. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  4503. if (IS_ERR_OR_NULL(pstate)) {
  4504. rc = PTR_ERR(pstate);
  4505. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  4506. sde_crtc->name, plane->base.id, rc);
  4507. return rc;
  4508. }
  4509. if (*cnt >= SDE_PSTATES_MAX)
  4510. continue;
  4511. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  4512. pstates[*cnt].drm_pstate = pstate;
  4513. pstates[*cnt].stage = sde_plane_get_property(
  4514. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  4515. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  4516. blend_type = sde_plane_get_property(pstates[*cnt].sde_pstate,
  4517. PLANE_PROP_BLEND_OP);
  4518. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4519. inc_sde_stage = SDE_STAGE_0;
  4520. /* check dim layer stage with every plane */
  4521. for (i = 0; i < cstate->num_dim_layers; i++) {
  4522. if (cstate->dim_layer[i].stage ==
  4523. (pstates[*cnt].stage + inc_sde_stage)) {
  4524. SDE_ERROR(
  4525. "plane:%d/dim_layer:%i-same stage:%d\n",
  4526. plane->base.id, i,
  4527. cstate->dim_layer[i].stage);
  4528. return -EINVAL;
  4529. }
  4530. }
  4531. if (pipe_staged[pstates[*cnt].pipe_id]) {
  4532. multirect_plane[multirect_count].r0 =
  4533. pipe_staged[pstates[*cnt].pipe_id];
  4534. multirect_plane[multirect_count].r1 = pstate;
  4535. multirect_count++;
  4536. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  4537. } else {
  4538. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  4539. }
  4540. (*cnt)++;
  4541. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h, crtc_height) ||
  4542. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w, crtc_width)) {
  4543. SDE_ERROR("invalid dest - y:%d h:%d crtc_h:%d x:%d w:%d crtc_w:%d\n",
  4544. pstate->crtc_y, pstate->crtc_h, crtc_height,
  4545. pstate->crtc_x, pstate->crtc_w, crtc_width);
  4546. return -E2BIG;
  4547. }
  4548. if (blend_type != SDE_DRM_BLEND_OP_SKIP && cstate->num_ds_enabled &&
  4549. ((pstate->crtc_h > crtc_height) || (pstate->crtc_w > crtc_width))) {
  4550. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  4551. pstate->crtc_w, pstate->crtc_h, crtc_width, crtc_height);
  4552. return -E2BIG;
  4553. }
  4554. }
  4555. for (i = 1; i < SSPP_MAX; i++) {
  4556. if (pipe_staged[i]) {
  4557. sde_plane_clear_multirect(pipe_staged[i]);
  4558. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  4559. struct sde_plane_state *psde_state;
  4560. SDE_DEBUG("r1 only virt plane:%d staged\n",
  4561. pipe_staged[i]->plane->base.id);
  4562. psde_state = to_sde_plane_state(
  4563. pipe_staged[i]);
  4564. psde_state->multirect_index = SDE_SSPP_RECT_1;
  4565. }
  4566. }
  4567. }
  4568. for (i = 0; i < multirect_count; i++) {
  4569. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  4570. SDE_ERROR(
  4571. "multirect validation failed for planes (%d - %d)\n",
  4572. multirect_plane[i].r0->plane->base.id,
  4573. multirect_plane[i].r1->plane->base.id);
  4574. return -EINVAL;
  4575. }
  4576. }
  4577. return rc;
  4578. }
  4579. static int _sde_crtc_noise_layer_check_zpos(struct sde_crtc_state *cstate,
  4580. u32 zpos) {
  4581. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty) ||
  4582. !cstate->noise_layer_en) {
  4583. SDE_DEBUG("noise layer not enabled %d\n", cstate->noise_layer_en);
  4584. return 0;
  4585. }
  4586. if (cstate->layer_cfg.zposn == zpos ||
  4587. cstate->layer_cfg.zposattn == zpos) {
  4588. SDE_ERROR("invalid zpos %d zposn %d zposattn %d\n", zpos,
  4589. cstate->layer_cfg.zposn, cstate->layer_cfg.zposattn);
  4590. return -EINVAL;
  4591. }
  4592. return 0;
  4593. }
  4594. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  4595. struct sde_crtc *sde_crtc,
  4596. struct plane_state *pstates,
  4597. struct sde_crtc_state *cstate,
  4598. struct drm_display_mode *mode,
  4599. int cnt)
  4600. {
  4601. int rc = 0, i, z_pos;
  4602. u32 zpos_cnt = 0;
  4603. struct drm_crtc *crtc;
  4604. struct sde_kms *kms;
  4605. enum sde_layout layout;
  4606. crtc = &sde_crtc->base;
  4607. kms = _sde_crtc_get_kms(crtc);
  4608. if (!kms || !kms->catalog) {
  4609. SDE_ERROR("Invalid kms\n");
  4610. return -EINVAL;
  4611. }
  4612. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  4613. rc = _sde_crtc_excl_dim_layer_check(crtc, state, pstates, cnt);
  4614. if (rc)
  4615. return rc;
  4616. if (!sde_is_custom_client()) {
  4617. int stage_old = pstates[0].stage;
  4618. z_pos = 0;
  4619. for (i = 0; i < cnt; i++) {
  4620. if (stage_old != pstates[i].stage)
  4621. ++z_pos;
  4622. stage_old = pstates[i].stage;
  4623. pstates[i].stage = z_pos;
  4624. }
  4625. }
  4626. z_pos = -1;
  4627. layout = SDE_LAYOUT_NONE;
  4628. for (i = 0; i < cnt; i++) {
  4629. /* reset counts at every new blend stage */
  4630. if (pstates[i].stage != z_pos ||
  4631. pstates[i].sde_pstate->layout != layout) {
  4632. zpos_cnt = 0;
  4633. z_pos = pstates[i].stage;
  4634. layout = pstates[i].sde_pstate->layout;
  4635. }
  4636. /* verify z_pos setting before using it */
  4637. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  4638. SDE_ERROR("> %d plane stages assigned\n",
  4639. SDE_STAGE_MAX - SDE_STAGE_0);
  4640. return -EINVAL;
  4641. } else if (zpos_cnt == 2) {
  4642. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  4643. return -EINVAL;
  4644. } else {
  4645. zpos_cnt++;
  4646. }
  4647. rc = _sde_crtc_noise_layer_check_zpos(cstate, z_pos);
  4648. if (rc)
  4649. break;
  4650. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features))
  4651. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  4652. else
  4653. pstates[i].sde_pstate->stage = z_pos;
  4654. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  4655. z_pos);
  4656. }
  4657. return rc;
  4658. }
  4659. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  4660. struct drm_crtc_state *state,
  4661. struct plane_state *pstates,
  4662. struct sde_multirect_plane_states *multirect_plane)
  4663. {
  4664. struct sde_crtc *sde_crtc;
  4665. struct sde_crtc_state *cstate;
  4666. struct sde_kms *kms;
  4667. struct drm_plane *plane = NULL;
  4668. struct drm_display_mode *mode;
  4669. int rc = 0, cnt = 0;
  4670. kms = _sde_crtc_get_kms(crtc);
  4671. if (!kms || !kms->catalog) {
  4672. SDE_ERROR("invalid parameters\n");
  4673. return -EINVAL;
  4674. }
  4675. sde_crtc = to_sde_crtc(crtc);
  4676. cstate = to_sde_crtc_state(state);
  4677. mode = &state->adjusted_mode;
  4678. /* get plane state for all drm planes associated with crtc state */
  4679. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4680. plane, multirect_plane, &cnt);
  4681. if (rc)
  4682. return rc;
  4683. /* assign mixer stages based on sorted zpos property */
  4684. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4685. if (rc)
  4686. return rc;
  4687. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4688. if (rc)
  4689. return rc;
  4690. /*
  4691. * validate and set source split:
  4692. * use pstates sorted by stage to check planes on same stage
  4693. * we assume that all pipes are in source split so its valid to compare
  4694. * without taking into account left/right mixer placement
  4695. */
  4696. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4697. if (rc)
  4698. return rc;
  4699. return 0;
  4700. }
  4701. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4702. struct drm_crtc_state *crtc_state)
  4703. {
  4704. struct sde_kms *kms;
  4705. struct drm_plane *plane;
  4706. struct drm_plane_state *plane_state;
  4707. struct sde_plane_state *pstate;
  4708. struct drm_display_mode *mode;
  4709. int layout_split;
  4710. u32 crtc_width, crtc_height;
  4711. kms = _sde_crtc_get_kms(crtc);
  4712. if (!kms || !kms->catalog) {
  4713. SDE_ERROR("invalid parameters\n");
  4714. return -EINVAL;
  4715. }
  4716. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4717. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4718. return 0;
  4719. mode = &crtc->state->adjusted_mode;
  4720. sde_crtc_get_resolution(crtc, crtc_state, mode, &crtc_width, &crtc_height);
  4721. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4722. plane_state = drm_atomic_get_existing_plane_state(
  4723. crtc_state->state, plane);
  4724. if (!plane_state)
  4725. continue;
  4726. pstate = to_sde_plane_state(plane_state);
  4727. layout_split = crtc_width >> 1;
  4728. if (plane_state->crtc_x >= layout_split) {
  4729. plane_state->crtc_x -= layout_split;
  4730. pstate->layout_offset = layout_split;
  4731. pstate->layout = SDE_LAYOUT_RIGHT;
  4732. } else {
  4733. pstate->layout_offset = -1;
  4734. pstate->layout = SDE_LAYOUT_LEFT;
  4735. }
  4736. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4737. DRMID(plane), plane_state->crtc_x,
  4738. pstate->layout);
  4739. /* check layout boundary */
  4740. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4741. plane_state->crtc_w, layout_split)) {
  4742. SDE_ERROR("invalid horizontal destination\n");
  4743. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4744. plane_state->crtc_x,
  4745. plane_state->crtc_w,
  4746. layout_split, pstate->layout);
  4747. return -E2BIG;
  4748. }
  4749. }
  4750. return 0;
  4751. }
  4752. static int _sde_crtc_atomic_check(struct drm_crtc *crtc,
  4753. struct drm_crtc_state *state)
  4754. {
  4755. struct drm_device *dev;
  4756. struct sde_crtc *sde_crtc;
  4757. struct plane_state *pstates = NULL;
  4758. struct sde_crtc_state *cstate;
  4759. struct drm_display_mode *mode;
  4760. int rc = 0;
  4761. struct sde_multirect_plane_states *multirect_plane = NULL;
  4762. struct drm_connector *conn;
  4763. struct drm_connector_list_iter conn_iter;
  4764. if (!crtc) {
  4765. SDE_ERROR("invalid crtc\n");
  4766. return -EINVAL;
  4767. }
  4768. dev = crtc->dev;
  4769. sde_crtc = to_sde_crtc(crtc);
  4770. cstate = to_sde_crtc_state(state);
  4771. if (!state->enable || !state->active) {
  4772. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4773. crtc->base.id, state->enable, state->active);
  4774. goto end;
  4775. }
  4776. pstates = kcalloc(SDE_PSTATES_MAX,
  4777. sizeof(struct plane_state), GFP_KERNEL);
  4778. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4779. sizeof(struct sde_multirect_plane_states),
  4780. GFP_KERNEL);
  4781. if (!pstates || !multirect_plane) {
  4782. rc = -ENOMEM;
  4783. goto end;
  4784. }
  4785. mode = &state->adjusted_mode;
  4786. SDE_DEBUG("%s: check", sde_crtc->name);
  4787. /* force a full mode set if active state changed */
  4788. if (state->active_changed)
  4789. state->mode_changed = true;
  4790. /* identify connectors attached to this crtc */
  4791. cstate->num_connectors = 0;
  4792. drm_connector_list_iter_begin(dev, &conn_iter);
  4793. drm_for_each_connector_iter(conn, &conn_iter)
  4794. if ((state->connector_mask & (1 << drm_connector_index(conn)))
  4795. && cstate->num_connectors < MAX_CONNECTORS) {
  4796. cstate->connectors[cstate->num_connectors++] = conn;
  4797. }
  4798. drm_connector_list_iter_end(&conn_iter);
  4799. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4800. if (rc) {
  4801. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4802. crtc->base.id, rc);
  4803. goto end;
  4804. }
  4805. rc = _sde_crtc_check_plane_layout(crtc, state);
  4806. if (rc) {
  4807. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4808. crtc->base.id, rc);
  4809. goto end;
  4810. }
  4811. _sde_crtc_setup_is_ppsplit(state);
  4812. _sde_crtc_setup_lm_bounds(crtc, state);
  4813. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4814. multirect_plane);
  4815. if (rc) {
  4816. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4817. goto end;
  4818. }
  4819. rc = sde_core_perf_crtc_check(crtc, state);
  4820. if (rc) {
  4821. SDE_ERROR("crtc%d failed performance check %d\n",
  4822. crtc->base.id, rc);
  4823. goto end;
  4824. }
  4825. rc = _sde_crtc_check_rois(crtc, state);
  4826. if (rc) {
  4827. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4828. goto end;
  4829. }
  4830. rc = sde_cp_crtc_check_properties(crtc, state);
  4831. if (rc) {
  4832. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4833. crtc->base.id, rc);
  4834. goto end;
  4835. }
  4836. rc = _sde_crtc_check_panel_stacking(crtc, state);
  4837. if (rc) {
  4838. SDE_ERROR("crtc%d failed panel stacking check %d\n",
  4839. crtc->base.id, rc);
  4840. goto end;
  4841. }
  4842. end:
  4843. kfree(pstates);
  4844. kfree(multirect_plane);
  4845. return rc;
  4846. }
  4847. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  4848. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4849. struct drm_atomic_state *atomic_state)
  4850. {
  4851. struct drm_crtc_state *state = NULL;
  4852. if (!crtc) {
  4853. SDE_ERROR("invalid crtc\n");
  4854. return -EINVAL;
  4855. }
  4856. state = drm_atomic_get_new_crtc_state(atomic_state, crtc);
  4857. return _sde_crtc_atomic_check(crtc, state);
  4858. }
  4859. #else
  4860. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4861. struct drm_crtc_state *state)
  4862. {
  4863. if (!crtc) {
  4864. SDE_ERROR("invalid crtc\n");
  4865. return -EINVAL;
  4866. }
  4867. return _sde_crtc_atomic_check(crtc, state);
  4868. }
  4869. #endif
  4870. /**
  4871. * sde_crtc_get_num_datapath - get the number of layermixers active
  4872. * on primary connector
  4873. * @crtc: Pointer to DRM crtc object
  4874. * @virtual_conn: Pointer to DRM connector object of WB in CWB case
  4875. * @crtc_state: Pointer to DRM crtc state
  4876. */
  4877. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4878. struct drm_connector *virtual_conn, struct drm_crtc_state *crtc_state)
  4879. {
  4880. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4881. struct drm_connector *conn, *primary_conn = NULL;
  4882. struct sde_connector_state *sde_conn_state = NULL;
  4883. struct drm_connector_list_iter conn_iter;
  4884. int num_lm = 0;
  4885. if (!sde_crtc || !virtual_conn || !crtc_state) {
  4886. SDE_DEBUG("Invalid argument\n");
  4887. return 0;
  4888. }
  4889. /* return num_mixers used for primary when available in sde_crtc */
  4890. if (sde_crtc->num_mixers)
  4891. return sde_crtc->num_mixers;
  4892. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4893. drm_for_each_connector_iter(conn, &conn_iter) {
  4894. if ((drm_connector_mask(conn) & crtc_state->connector_mask)
  4895. && conn != virtual_conn) {
  4896. sde_conn_state = to_sde_connector_state(conn->state);
  4897. primary_conn = conn;
  4898. break;
  4899. }
  4900. }
  4901. drm_connector_list_iter_end(&conn_iter);
  4902. /* if primary sde_conn_state has mode info available, return num_lm from here */
  4903. if (sde_conn_state)
  4904. num_lm = sde_conn_state->mode_info.topology.num_lm;
  4905. /* if PM resume occurs with CWB enabled, retrieve num_lm from primary dsi panel mode */
  4906. if (primary_conn && !num_lm) {
  4907. num_lm = sde_connector_get_lm_cnt_from_topology(primary_conn,
  4908. &crtc_state->adjusted_mode);
  4909. if (num_lm < 0) {
  4910. SDE_DEBUG("lm cnt fail for conn:%d num_lm:%d\n",
  4911. primary_conn->base.id, num_lm);
  4912. num_lm = 0;
  4913. }
  4914. }
  4915. return num_lm;
  4916. }
  4917. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4918. {
  4919. struct sde_crtc *sde_crtc;
  4920. int ret;
  4921. if (!crtc) {
  4922. SDE_ERROR("invalid crtc\n");
  4923. return -EINVAL;
  4924. }
  4925. sde_crtc = to_sde_crtc(crtc);
  4926. ret = _sde_crtc_vblank_enable(sde_crtc, en);
  4927. if (ret)
  4928. SDE_ERROR("%s vblank enable failed: %d\n",
  4929. sde_crtc->name, ret);
  4930. return 0;
  4931. }
  4932. static u32 sde_crtc_get_vblank_counter(struct drm_crtc *crtc)
  4933. {
  4934. struct drm_encoder *encoder;
  4935. struct sde_crtc *sde_crtc;
  4936. bool is_built_in;
  4937. u32 vblank_cnt;
  4938. if (!crtc)
  4939. return 0;
  4940. sde_crtc = to_sde_crtc(crtc);
  4941. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4942. if (sde_encoder_in_clone_mode(encoder))
  4943. continue;
  4944. is_built_in = sde_encoder_is_built_in_display(encoder);
  4945. vblank_cnt = sde_encoder_get_frame_count(encoder);
  4946. SDE_EVT32(DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  4947. SDE_DEBUG("crtc:%d enc:%d is_built_in:%d vblank_cnt:%d\n",
  4948. DRMID(crtc), DRMID(encoder), is_built_in, vblank_cnt);
  4949. return vblank_cnt;
  4950. }
  4951. return 0;
  4952. }
  4953. static bool sde_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
  4954. ktime_t *tvblank, bool in_vblank_irq)
  4955. {
  4956. struct drm_encoder *encoder;
  4957. struct sde_crtc *sde_crtc;
  4958. if (!crtc)
  4959. return false;
  4960. sde_crtc = to_sde_crtc(crtc);
  4961. drm_for_each_encoder_mask(encoder, crtc->dev, sde_crtc->cached_encoder_mask) {
  4962. if (sde_encoder_in_clone_mode(encoder))
  4963. continue;
  4964. return sde_encoder_get_vblank_timestamp(encoder, tvblank);
  4965. }
  4966. return false;
  4967. }
  4968. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4969. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4970. {
  4971. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4972. catalog->mdp[0].has_dest_scaler);
  4973. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4974. catalog->ds_count);
  4975. if (catalog->ds[0].top) {
  4976. sde_kms_info_add_keyint(info,
  4977. "max_dest_scaler_input_width",
  4978. catalog->ds[0].top->maxinputwidth);
  4979. sde_kms_info_add_keyint(info,
  4980. "max_dest_scaler_output_width",
  4981. catalog->ds[0].top->maxoutputwidth);
  4982. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4983. catalog->ds[0].top->maxupscale);
  4984. }
  4985. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4986. msm_property_install_volatile_range(
  4987. &sde_crtc->property_info, "dest_scaler",
  4988. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4989. msm_property_install_blob(&sde_crtc->property_info,
  4990. "ds_lut_ed", 0,
  4991. CRTC_PROP_DEST_SCALER_LUT_ED);
  4992. msm_property_install_blob(&sde_crtc->property_info,
  4993. "ds_lut_cir", 0,
  4994. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4995. msm_property_install_blob(&sde_crtc->property_info,
  4996. "ds_lut_sep", 0,
  4997. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4998. } else if (catalog->ds[0].features
  4999. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  5000. msm_property_install_volatile_range(
  5001. &sde_crtc->property_info, "dest_scaler",
  5002. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  5003. }
  5004. }
  5005. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  5006. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  5007. struct sde_kms_info *info)
  5008. {
  5009. msm_property_install_range(&sde_crtc->property_info,
  5010. "core_clk", 0x0, 0, U64_MAX,
  5011. sde_kms->perf.max_core_clk_rate,
  5012. CRTC_PROP_CORE_CLK);
  5013. msm_property_install_range(&sde_crtc->property_info,
  5014. "core_ab", 0x0, 0, U64_MAX,
  5015. catalog->perf.max_bw_high * 1000ULL,
  5016. CRTC_PROP_CORE_AB);
  5017. msm_property_install_range(&sde_crtc->property_info,
  5018. "core_ib", 0x0, 0, U64_MAX,
  5019. catalog->perf.max_bw_high * 1000ULL,
  5020. CRTC_PROP_CORE_IB);
  5021. msm_property_install_range(&sde_crtc->property_info,
  5022. "llcc_ab", 0x0, 0, U64_MAX,
  5023. catalog->perf.max_bw_high * 1000ULL,
  5024. CRTC_PROP_LLCC_AB);
  5025. msm_property_install_range(&sde_crtc->property_info,
  5026. "llcc_ib", 0x0, 0, U64_MAX,
  5027. catalog->perf.max_bw_high * 1000ULL,
  5028. CRTC_PROP_LLCC_IB);
  5029. msm_property_install_range(&sde_crtc->property_info,
  5030. "dram_ab", 0x0, 0, U64_MAX,
  5031. catalog->perf.max_bw_high * 1000ULL,
  5032. CRTC_PROP_DRAM_AB);
  5033. msm_property_install_range(&sde_crtc->property_info,
  5034. "dram_ib", 0x0, 0, U64_MAX,
  5035. catalog->perf.max_bw_high * 1000ULL,
  5036. CRTC_PROP_DRAM_IB);
  5037. msm_property_install_range(&sde_crtc->property_info,
  5038. "rot_prefill_bw", 0, 0, U64_MAX,
  5039. catalog->perf.max_bw_high * 1000ULL,
  5040. CRTC_PROP_ROT_PREFILL_BW);
  5041. msm_property_install_range(&sde_crtc->property_info,
  5042. "rot_clk", 0, 0, U64_MAX,
  5043. sde_kms->perf.max_core_clk_rate,
  5044. CRTC_PROP_ROT_CLK);
  5045. if (catalog->perf.max_bw_low)
  5046. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  5047. catalog->perf.max_bw_low * 1000LL);
  5048. if (catalog->perf.max_bw_high)
  5049. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  5050. catalog->perf.max_bw_high * 1000LL);
  5051. if (catalog->perf.min_core_ib)
  5052. sde_kms_info_add_keyint(info, "min_core_ib",
  5053. catalog->perf.min_core_ib * 1000LL);
  5054. if (catalog->perf.min_llcc_ib)
  5055. sde_kms_info_add_keyint(info, "min_llcc_ib",
  5056. catalog->perf.min_llcc_ib * 1000LL);
  5057. if (catalog->perf.min_dram_ib)
  5058. sde_kms_info_add_keyint(info, "min_dram_ib",
  5059. catalog->perf.min_dram_ib * 1000LL);
  5060. if (sde_kms->perf.max_core_clk_rate)
  5061. sde_kms_info_add_keyint(info, "max_mdp_clk",
  5062. sde_kms->perf.max_core_clk_rate);
  5063. }
  5064. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  5065. struct sde_mdss_cfg *catalog)
  5066. {
  5067. sde_kms_info_reset(info);
  5068. sde_kms_info_add_keyint(info, "hw_version", catalog->hw_rev);
  5069. sde_kms_info_add_keyint(info, "max_linewidth",
  5070. catalog->max_mixer_width);
  5071. sde_kms_info_add_keyint(info, "max_blendstages",
  5072. catalog->max_mixer_blendstages);
  5073. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  5074. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  5075. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  5076. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  5077. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  5078. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  5079. if (catalog->ubwc_rev) {
  5080. sde_kms_info_add_keyint(info, "UBWC version", catalog->ubwc_rev);
  5081. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  5082. catalog->macrotile_mode);
  5083. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  5084. catalog->mdp[0].highest_bank_bit);
  5085. sde_kms_info_add_keyint(info, "UBWC swizzle",
  5086. catalog->mdp[0].ubwc_swizzle);
  5087. }
  5088. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  5089. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  5090. else
  5091. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  5092. if (sde_is_custom_client()) {
  5093. /* No support for SMART_DMA_V1 yet */
  5094. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  5095. sde_kms_info_add_keystr(info,
  5096. "smart_dma_rev", "smart_dma_v2");
  5097. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  5098. sde_kms_info_add_keystr(info,
  5099. "smart_dma_rev", "smart_dma_v2p5");
  5100. }
  5101. sde_kms_info_add_keyint(info, "has_src_split", test_bit(SDE_FEATURE_SRC_SPLIT,
  5102. catalog->features));
  5103. sde_kms_info_add_keyint(info, "has_hdr", test_bit(SDE_FEATURE_HDR, catalog->features));
  5104. sde_kms_info_add_keyint(info, "has_hdr_plus", test_bit(SDE_FEATURE_HDR_PLUS,
  5105. catalog->features));
  5106. sde_kms_info_add_keyint(info, "skip_inline_rot_threshold",
  5107. test_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, catalog->features));
  5108. if (catalog->allowed_dsc_reservation_switch)
  5109. sde_kms_info_add_keyint(info, "allowed_dsc_reservation_switch",
  5110. catalog->allowed_dsc_reservation_switch);
  5111. if (catalog->uidle_cfg.uidle_rev)
  5112. sde_kms_info_add_keyint(info, "has_uidle",
  5113. true);
  5114. sde_kms_info_add_keystr(info, "core_ib_ff",
  5115. catalog->perf.core_ib_ff);
  5116. sde_kms_info_add_keystr(info, "core_clk_ff",
  5117. catalog->perf.core_clk_ff);
  5118. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  5119. catalog->perf.comp_ratio_rt);
  5120. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  5121. catalog->perf.comp_ratio_nrt);
  5122. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  5123. catalog->perf.dest_scale_prefill_lines);
  5124. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  5125. catalog->perf.undersized_prefill_lines);
  5126. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  5127. catalog->perf.macrotile_prefill_lines);
  5128. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  5129. catalog->perf.yuv_nv12_prefill_lines);
  5130. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  5131. catalog->perf.linear_prefill_lines);
  5132. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  5133. catalog->perf.downscaling_prefill_lines);
  5134. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  5135. catalog->perf.xtra_prefill_lines);
  5136. sde_kms_info_add_keyint(info, "amortizable_threshold",
  5137. catalog->perf.amortizable_threshold);
  5138. sde_kms_info_add_keyint(info, "min_prefill_lines",
  5139. catalog->perf.min_prefill_lines);
  5140. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  5141. catalog->perf.num_mnoc_ports);
  5142. sde_kms_info_add_keyint(info, "axi_bus_width",
  5143. catalog->perf.axi_bus_width);
  5144. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  5145. catalog->sui_supported_blendstage);
  5146. if (catalog->ubwc_bw_calc_rev)
  5147. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver", catalog->ubwc_bw_calc_rev);
  5148. }
  5149. /**
  5150. * sde_crtc_install_properties - install all drm properties for crtc
  5151. * @crtc: Pointer to drm crtc structure
  5152. */
  5153. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  5154. struct sde_mdss_cfg *catalog)
  5155. {
  5156. struct sde_crtc *sde_crtc;
  5157. struct sde_kms_info *info;
  5158. struct sde_kms *sde_kms;
  5159. static const struct drm_prop_enum_list e_secure_level[] = {
  5160. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  5161. {SDE_DRM_SEC_ONLY, "sec_only"},
  5162. };
  5163. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  5164. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5165. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5166. };
  5167. static const struct drm_prop_enum_list e_dcwb_data_points[] = {
  5168. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  5169. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  5170. {CAPTURE_DEMURA_OUT, "capture_demura_out"},
  5171. };
  5172. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  5173. {IDLE_PC_NONE, "idle_pc_none"},
  5174. {IDLE_PC_ENABLE, "idle_pc_enable"},
  5175. {IDLE_PC_DISABLE, "idle_pc_disable"},
  5176. };
  5177. static const struct drm_prop_enum_list e_cache_state[] = {
  5178. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  5179. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  5180. };
  5181. static const struct drm_prop_enum_list e_vm_req_state[] = {
  5182. {VM_REQ_NONE, "vm_req_none"},
  5183. {VM_REQ_RELEASE, "vm_req_release"},
  5184. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  5185. };
  5186. SDE_DEBUG("\n");
  5187. if (!crtc || !catalog) {
  5188. SDE_ERROR("invalid crtc or catalog\n");
  5189. return;
  5190. }
  5191. sde_crtc = to_sde_crtc(crtc);
  5192. sde_kms = _sde_crtc_get_kms(crtc);
  5193. if (!sde_kms) {
  5194. SDE_ERROR("invalid argument\n");
  5195. return;
  5196. }
  5197. info = vzalloc(sizeof(struct sde_kms_info));
  5198. if (!info) {
  5199. SDE_ERROR("failed to allocate info memory\n");
  5200. return;
  5201. }
  5202. sde_crtc_setup_capabilities_blob(info, catalog);
  5203. msm_property_install_range(&sde_crtc->property_info,
  5204. "input_fence_timeout", 0x0, 0,
  5205. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  5206. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  5207. msm_property_install_volatile_range(&sde_crtc->property_info,
  5208. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  5209. msm_property_install_range(&sde_crtc->property_info,
  5210. "output_fence_offset", 0x0, 0, 1, 0,
  5211. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5212. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  5213. if (test_bit(SDE_FEATURE_TRUSTED_VM, catalog->features)) {
  5214. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  5215. msm_property_install_enum(&sde_crtc->property_info,
  5216. "vm_request_state", 0x0, 0, e_vm_req_state,
  5217. ARRAY_SIZE(e_vm_req_state), init_idx,
  5218. CRTC_PROP_VM_REQ_STATE);
  5219. }
  5220. if (test_bit(SDE_FEATURE_IDLE_PC, catalog->features))
  5221. msm_property_install_enum(&sde_crtc->property_info,
  5222. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  5223. ARRAY_SIZE(e_idle_pc_state), 0,
  5224. CRTC_PROP_IDLE_PC_STATE);
  5225. if (test_bit(SDE_FEATURE_DEDICATED_CWB, catalog->features))
  5226. msm_property_install_enum(&sde_crtc->property_info,
  5227. "capture_mode", 0, 0, e_dcwb_data_points,
  5228. ARRAY_SIZE(e_dcwb_data_points), 0,
  5229. CRTC_PROP_CAPTURE_OUTPUT);
  5230. else if (test_bit(SDE_FEATURE_CWB, catalog->features))
  5231. msm_property_install_enum(&sde_crtc->property_info,
  5232. "capture_mode", 0, 0, e_cwb_data_points,
  5233. ARRAY_SIZE(e_cwb_data_points), 0,
  5234. CRTC_PROP_CAPTURE_OUTPUT);
  5235. msm_property_install_volatile_range(&sde_crtc->property_info,
  5236. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  5237. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  5238. 0x0, 0, e_secure_level,
  5239. ARRAY_SIZE(e_secure_level), 0,
  5240. CRTC_PROP_SECURITY_LEVEL);
  5241. if (catalog->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache)
  5242. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  5243. 0x0, 0, e_cache_state,
  5244. ARRAY_SIZE(e_cache_state), 0,
  5245. CRTC_PROP_CACHE_STATE);
  5246. if (test_bit(SDE_FEATURE_DIM_LAYER, catalog->features)) {
  5247. msm_property_install_volatile_range(&sde_crtc->property_info,
  5248. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  5249. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  5250. SDE_MAX_DIM_LAYERS);
  5251. }
  5252. if (catalog->mdp[0].has_dest_scaler)
  5253. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  5254. info);
  5255. if (catalog->dspp_count) {
  5256. sde_kms_info_add_keyint(info, "dspp_count",
  5257. catalog->dspp_count);
  5258. if (catalog->rc_count) {
  5259. sde_kms_info_add_keyint(info, "rc_count", catalog->rc_count);
  5260. sde_kms_info_add_keyint(info, "rc_mem_size",
  5261. catalog->dspp[0].sblk->rc.mem_total_size);
  5262. }
  5263. if (catalog->demura_count)
  5264. sde_kms_info_add_keyint(info, "demura_count",
  5265. catalog->demura_count);
  5266. }
  5267. sde_kms_info_add_keyint(info, "dsc_block_count", catalog->dsc_count);
  5268. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  5269. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  5270. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  5271. test_bit(SDE_FEATURE_BASE_LAYER, catalog->features));
  5272. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  5273. info->data, SDE_KMS_INFO_DATALEN(info),
  5274. CRTC_PROP_INFO);
  5275. sde_crtc_install_noise_layer_properties(sde_crtc, catalog, info);
  5276. if (test_bit(SDE_FEATURE_UBWC_STATS, catalog->features))
  5277. msm_property_install_range(&sde_crtc->property_info, "frame_data",
  5278. 0x0, 0, ~0, 0, CRTC_PROP_FRAME_DATA_BUF);
  5279. vfree(info);
  5280. }
  5281. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  5282. const struct drm_crtc_state *state, uint64_t *val)
  5283. {
  5284. struct sde_crtc *sde_crtc;
  5285. struct sde_crtc_state *cstate;
  5286. uint32_t offset;
  5287. bool is_vid = false;
  5288. struct drm_encoder *encoder;
  5289. sde_crtc = to_sde_crtc(crtc);
  5290. cstate = to_sde_crtc_state(state);
  5291. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  5292. if (sde_encoder_check_curr_mode(encoder,
  5293. MSM_DISPLAY_VIDEO_MODE))
  5294. is_vid = true;
  5295. if (is_vid)
  5296. break;
  5297. }
  5298. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  5299. /*
  5300. * Increment trigger offset for vidoe mode alone as its release fence
  5301. * can be triggered only after the next frame-update. For cmd mode &
  5302. * virtual displays the release fence for the current frame can be
  5303. * triggered right after PP_DONE/WB_DONE interrupt
  5304. */
  5305. if (is_vid)
  5306. offset++;
  5307. /*
  5308. * Hwcomposer now queries the fences using the commit list in atomic
  5309. * commit ioctl. The offset should be set to next timeline
  5310. * which will be incremented during the prepare commit phase
  5311. */
  5312. offset++;
  5313. return sde_fence_create(sde_crtc->output_fence, val, offset);
  5314. }
  5315. /**
  5316. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  5317. * @crtc: Pointer to drm crtc structure
  5318. * @state: Pointer to drm crtc state structure
  5319. * @property: Pointer to targeted drm property
  5320. * @val: Updated property value
  5321. * @Returns: Zero on success
  5322. */
  5323. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  5324. struct drm_crtc_state *state,
  5325. struct drm_property *property,
  5326. uint64_t val)
  5327. {
  5328. struct sde_crtc *sde_crtc;
  5329. struct sde_crtc_state *cstate;
  5330. int idx, ret;
  5331. uint64_t fence_user_fd;
  5332. uint64_t __user prev_user_fd;
  5333. if (!crtc || !state || !property) {
  5334. SDE_ERROR("invalid argument(s)\n");
  5335. return -EINVAL;
  5336. }
  5337. sde_crtc = to_sde_crtc(crtc);
  5338. cstate = to_sde_crtc_state(state);
  5339. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  5340. /* check with cp property system first */
  5341. ret = sde_cp_crtc_set_property(crtc, state, property, val);
  5342. if (ret != -ENOENT)
  5343. goto exit;
  5344. /* if not handled by cp, check msm_property system */
  5345. ret = msm_property_atomic_set(&sde_crtc->property_info,
  5346. &cstate->property_state, property, val);
  5347. if (ret)
  5348. goto exit;
  5349. idx = msm_property_index(&sde_crtc->property_info, property);
  5350. switch (idx) {
  5351. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  5352. _sde_crtc_set_input_fence_timeout(cstate);
  5353. break;
  5354. case CRTC_PROP_DIM_LAYER_V1:
  5355. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  5356. (void __user *)(uintptr_t)val);
  5357. break;
  5358. case CRTC_PROP_ROI_V1:
  5359. ret = _sde_crtc_set_roi_v1(state,
  5360. (void __user *)(uintptr_t)val);
  5361. break;
  5362. case CRTC_PROP_DEST_SCALER:
  5363. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  5364. (void __user *)(uintptr_t)val);
  5365. break;
  5366. case CRTC_PROP_DEST_SCALER_LUT_ED:
  5367. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  5368. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  5369. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  5370. break;
  5371. case CRTC_PROP_CORE_CLK:
  5372. case CRTC_PROP_CORE_AB:
  5373. case CRTC_PROP_CORE_IB:
  5374. cstate->bw_control = true;
  5375. break;
  5376. case CRTC_PROP_LLCC_AB:
  5377. case CRTC_PROP_LLCC_IB:
  5378. case CRTC_PROP_DRAM_AB:
  5379. case CRTC_PROP_DRAM_IB:
  5380. cstate->bw_control = true;
  5381. cstate->bw_split_vote = true;
  5382. break;
  5383. case CRTC_PROP_OUTPUT_FENCE:
  5384. if (!val)
  5385. goto exit;
  5386. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  5387. sizeof(uint64_t));
  5388. if (ret) {
  5389. SDE_ERROR("copy from user failed rc:%d\n", ret);
  5390. ret = -EFAULT;
  5391. goto exit;
  5392. }
  5393. /*
  5394. * client is expected to reset the property to -1 before
  5395. * requesting for the release fence
  5396. */
  5397. if (prev_user_fd == -1) {
  5398. ret = _sde_crtc_get_output_fence(crtc, state,
  5399. &fence_user_fd);
  5400. if (ret) {
  5401. SDE_ERROR("fence create failed rc:%d\n", ret);
  5402. goto exit;
  5403. }
  5404. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  5405. &fence_user_fd, sizeof(uint64_t));
  5406. if (ret) {
  5407. SDE_ERROR("copy to user failed rc:%d\n", ret);
  5408. put_unused_fd(fence_user_fd);
  5409. ret = -EFAULT;
  5410. goto exit;
  5411. }
  5412. }
  5413. break;
  5414. case CRTC_PROP_NOISE_LAYER_V1:
  5415. _sde_crtc_set_noise_layer(sde_crtc, cstate,
  5416. (void __user *)(uintptr_t)val);
  5417. break;
  5418. case CRTC_PROP_FRAME_DATA_BUF:
  5419. _sde_crtc_set_frame_data_buffers(crtc, cstate, (void __user *)(uintptr_t)val);
  5420. break;
  5421. default:
  5422. /* nothing to do */
  5423. break;
  5424. }
  5425. exit:
  5426. if (ret) {
  5427. if (ret != -EPERM)
  5428. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  5429. crtc->name, DRMID(property),
  5430. property->name, ret);
  5431. else
  5432. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  5433. crtc->name, DRMID(property),
  5434. property->name, ret);
  5435. } else {
  5436. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  5437. property->base.id, val);
  5438. }
  5439. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  5440. return ret;
  5441. }
  5442. static void sde_crtc_update_line_time(struct drm_crtc *crtc)
  5443. {
  5444. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5445. struct drm_encoder *encoder;
  5446. u32 min_transfer_time = 0, updated_fps = 0;
  5447. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  5448. if (sde_encoder_check_curr_mode(encoder, MSM_DISPLAY_CMD_MODE))
  5449. sde_encoder_get_transfer_time(encoder, &min_transfer_time);
  5450. }
  5451. if (min_transfer_time) {
  5452. /* get fps by doing 1000 ms / transfer_time */
  5453. updated_fps = DIV_ROUND_UP(1000000, min_transfer_time);
  5454. /* get line time by doing 1000ns / (fps * vactive) */
  5455. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5456. updated_fps * crtc->mode.vdisplay);
  5457. } else {
  5458. /* get line time by doing 1000ns / (fps * vtotal) */
  5459. sde_crtc->line_time_in_ns = DIV_ROUND_UP(1000000000,
  5460. drm_mode_vrefresh(&crtc->mode) * crtc->mode.vtotal);
  5461. }
  5462. SDE_EVT32(min_transfer_time, updated_fps, crtc->mode.vdisplay, crtc->mode.vtotal,
  5463. drm_mode_vrefresh(&crtc->mode), sde_crtc->line_time_in_ns);
  5464. }
  5465. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  5466. {
  5467. struct drm_plane *plane;
  5468. struct drm_plane_state *state;
  5469. struct sde_plane_state *pstate;
  5470. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5471. state = plane->state;
  5472. if (!state)
  5473. continue;
  5474. pstate = to_sde_plane_state(state);
  5475. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  5476. }
  5477. sde_crtc_update_line_time(crtc);
  5478. }
  5479. /**
  5480. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  5481. * @crtc: Pointer to drm crtc structure
  5482. * @state: Pointer to drm crtc state structure
  5483. * @property: Pointer to targeted drm property
  5484. * @val: Pointer to variable for receiving property value
  5485. * @Returns: Zero on success
  5486. */
  5487. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  5488. const struct drm_crtc_state *state,
  5489. struct drm_property *property,
  5490. uint64_t *val)
  5491. {
  5492. struct sde_crtc *sde_crtc;
  5493. struct sde_crtc_state *cstate;
  5494. int ret = -EINVAL, i;
  5495. if (!crtc || !state) {
  5496. SDE_ERROR("invalid argument(s)\n");
  5497. goto end;
  5498. }
  5499. sde_crtc = to_sde_crtc(crtc);
  5500. cstate = to_sde_crtc_state(state);
  5501. i = msm_property_index(&sde_crtc->property_info, property);
  5502. if (i == CRTC_PROP_OUTPUT_FENCE) {
  5503. *val = ~0;
  5504. ret = 0;
  5505. } else {
  5506. ret = msm_property_atomic_get(&sde_crtc->property_info,
  5507. &cstate->property_state, property, val);
  5508. if (ret)
  5509. ret = sde_cp_crtc_get_property(crtc, property, val);
  5510. }
  5511. if (ret)
  5512. DRM_ERROR("get property failed\n");
  5513. end:
  5514. return ret;
  5515. }
  5516. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  5517. struct drm_crtc_state *crtc_state)
  5518. {
  5519. struct sde_crtc *sde_crtc;
  5520. struct sde_crtc_state *cstate;
  5521. struct drm_property *drm_prop;
  5522. enum msm_mdp_crtc_property prop_idx;
  5523. if (!crtc || !crtc_state) {
  5524. SDE_ERROR("invalid params\n");
  5525. return -EINVAL;
  5526. }
  5527. sde_crtc = to_sde_crtc(crtc);
  5528. cstate = to_sde_crtc_state(crtc_state);
  5529. sde_cp_crtc_clear(crtc);
  5530. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  5531. uint64_t val = cstate->property_values[prop_idx].value;
  5532. uint64_t def;
  5533. int ret;
  5534. drm_prop = msm_property_index_to_drm_property(
  5535. &sde_crtc->property_info, prop_idx);
  5536. if (!drm_prop) {
  5537. /* not all props will be installed, based on caps */
  5538. SDE_DEBUG("%s: invalid property index %d\n",
  5539. sde_crtc->name, prop_idx);
  5540. continue;
  5541. }
  5542. def = msm_property_get_default(&sde_crtc->property_info,
  5543. prop_idx);
  5544. if (val == def)
  5545. continue;
  5546. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  5547. sde_crtc->name, drm_prop->name, prop_idx, val,
  5548. def);
  5549. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  5550. def);
  5551. if (ret) {
  5552. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  5553. sde_crtc->name, prop_idx, ret);
  5554. continue;
  5555. }
  5556. }
  5557. /* disable clk and bw control until clk & bw properties are set */
  5558. cstate->bw_control = false;
  5559. cstate->bw_split_vote = false;
  5560. return 0;
  5561. }
  5562. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  5563. {
  5564. struct sde_crtc *sde_crtc;
  5565. struct sde_crtc_mixer *m;
  5566. int i;
  5567. if (!crtc) {
  5568. SDE_ERROR("invalid argument\n");
  5569. return;
  5570. }
  5571. sde_crtc = to_sde_crtc(crtc);
  5572. sde_crtc->misr_enable_sui = enable;
  5573. sde_crtc->misr_frame_count = frame_count;
  5574. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5575. m = &sde_crtc->mixers[i];
  5576. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  5577. continue;
  5578. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  5579. }
  5580. }
  5581. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  5582. struct sde_crtc_misr_info *crtc_misr_info)
  5583. {
  5584. struct sde_crtc *sde_crtc;
  5585. struct sde_kms *sde_kms;
  5586. if (!crtc_misr_info) {
  5587. SDE_ERROR("invalid misr info\n");
  5588. return;
  5589. }
  5590. crtc_misr_info->misr_enable = false;
  5591. crtc_misr_info->misr_frame_count = 0;
  5592. if (!crtc) {
  5593. SDE_ERROR("invalid crtc\n");
  5594. return;
  5595. }
  5596. sde_kms = _sde_crtc_get_kms(crtc);
  5597. if (!sde_kms) {
  5598. SDE_ERROR("invalid sde_kms\n");
  5599. return;
  5600. }
  5601. if (sde_kms_is_secure_session_inprogress(sde_kms))
  5602. return;
  5603. sde_crtc = to_sde_crtc(crtc);
  5604. crtc_misr_info->misr_enable =
  5605. sde_crtc->misr_enable_debugfs ? true : false;
  5606. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  5607. }
  5608. #if IS_ENABLED(CONFIG_DEBUG_FS)
  5609. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  5610. {
  5611. struct sde_crtc *sde_crtc;
  5612. struct sde_plane_state *pstate = NULL;
  5613. struct sde_crtc_mixer *m;
  5614. struct drm_crtc *crtc;
  5615. struct drm_plane *plane;
  5616. struct drm_display_mode *mode;
  5617. struct drm_framebuffer *fb;
  5618. struct drm_plane_state *state;
  5619. struct sde_crtc_state *cstate;
  5620. int i, mixer_width, mixer_height;
  5621. if (!s || !s->private)
  5622. return -EINVAL;
  5623. sde_crtc = s->private;
  5624. crtc = &sde_crtc->base;
  5625. cstate = to_sde_crtc_state(crtc->state);
  5626. mutex_lock(&sde_crtc->crtc_lock);
  5627. mode = &crtc->state->adjusted_mode;
  5628. sde_crtc_get_mixer_resolution(crtc, crtc->state, mode, &mixer_width, &mixer_height);
  5629. seq_printf(s, "crtc:%d width:%d height:%d\n", DRMID(crtc),
  5630. mixer_width * sde_crtc->num_mixers, mixer_height);
  5631. seq_puts(s, "\n");
  5632. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5633. m = &sde_crtc->mixers[i];
  5634. if (!m->hw_lm)
  5635. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  5636. else if (!m->hw_ctl)
  5637. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  5638. else
  5639. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  5640. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  5641. mixer_width, mixer_height);
  5642. }
  5643. seq_puts(s, "\n");
  5644. for (i = 0; i < cstate->num_dim_layers; i++) {
  5645. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  5646. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  5647. i, dim_layer->stage, dim_layer->flags);
  5648. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  5649. dim_layer->rect.x, dim_layer->rect.y,
  5650. dim_layer->rect.w, dim_layer->rect.h);
  5651. seq_printf(s,
  5652. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  5653. dim_layer->color_fill.color_0,
  5654. dim_layer->color_fill.color_1,
  5655. dim_layer->color_fill.color_2,
  5656. dim_layer->color_fill.color_3);
  5657. seq_puts(s, "\n");
  5658. }
  5659. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5660. pstate = to_sde_plane_state(plane->state);
  5661. state = plane->state;
  5662. if (!pstate || !state)
  5663. continue;
  5664. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  5665. plane->base.id, pstate->stage, pstate->rotation);
  5666. if (plane->state->fb) {
  5667. fb = plane->state->fb;
  5668. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  5669. fb->base.id, (char *) &fb->format->format,
  5670. fb->width, fb->height);
  5671. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  5672. seq_printf(s, "cpp[%d]:%u ",
  5673. i, fb->format->cpp[i]);
  5674. seq_puts(s, "\n\t");
  5675. seq_printf(s, "modifier:%8llu ", fb->modifier);
  5676. seq_puts(s, "\n");
  5677. seq_puts(s, "\t");
  5678. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  5679. seq_printf(s, "pitches[%d]:%8u ", i,
  5680. fb->pitches[i]);
  5681. seq_puts(s, "\n");
  5682. seq_puts(s, "\t");
  5683. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  5684. seq_printf(s, "offsets[%d]:%8u ", i,
  5685. fb->offsets[i]);
  5686. seq_puts(s, "\n");
  5687. }
  5688. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  5689. state->src_x >> 16, state->src_y >> 16,
  5690. state->src_w >> 16, state->src_h >> 16);
  5691. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  5692. state->crtc_x, state->crtc_y, state->crtc_w,
  5693. state->crtc_h);
  5694. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  5695. pstate->multirect_mode, pstate->multirect_index);
  5696. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  5697. pstate->excl_rect.x, pstate->excl_rect.y,
  5698. pstate->excl_rect.w, pstate->excl_rect.h);
  5699. seq_puts(s, "\n");
  5700. }
  5701. if (sde_crtc->vblank_cb_count) {
  5702. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  5703. u32 diff_ms = ktime_to_ms(diff);
  5704. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  5705. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  5706. seq_printf(s,
  5707. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  5708. fps, sde_crtc->vblank_cb_count,
  5709. ktime_to_ms(diff), sde_crtc->play_count);
  5710. /* reset time & count for next measurement */
  5711. sde_crtc->vblank_cb_count = 0;
  5712. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  5713. }
  5714. mutex_unlock(&sde_crtc->crtc_lock);
  5715. return 0;
  5716. }
  5717. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  5718. {
  5719. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  5720. }
  5721. static ssize_t _sde_crtc_misr_setup(struct file *file,
  5722. const char __user *user_buf, size_t count, loff_t *ppos)
  5723. {
  5724. struct drm_crtc *crtc;
  5725. struct sde_crtc *sde_crtc;
  5726. char buf[MISR_BUFF_SIZE + 1];
  5727. u32 frame_count, enable;
  5728. size_t buff_copy;
  5729. struct sde_kms *sde_kms;
  5730. if (!file || !file->private_data)
  5731. return -EINVAL;
  5732. sde_crtc = file->private_data;
  5733. crtc = &sde_crtc->base;
  5734. sde_kms = _sde_crtc_get_kms(crtc);
  5735. if (!sde_kms) {
  5736. SDE_ERROR("invalid sde_kms\n");
  5737. return -EINVAL;
  5738. }
  5739. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  5740. if (copy_from_user(buf, user_buf, buff_copy)) {
  5741. SDE_ERROR("buffer copy failed\n");
  5742. return -EINVAL;
  5743. }
  5744. buf[buff_copy] = 0; /* end of string */
  5745. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  5746. return -EINVAL;
  5747. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5748. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  5749. DRMID(crtc));
  5750. return -EINVAL;
  5751. }
  5752. sde_crtc->misr_enable_debugfs = enable;
  5753. sde_crtc->misr_frame_count = frame_count;
  5754. sde_crtc->misr_reconfigure = true;
  5755. return count;
  5756. }
  5757. static ssize_t _sde_crtc_misr_read(struct file *file,
  5758. char __user *user_buff, size_t count, loff_t *ppos)
  5759. {
  5760. struct drm_crtc *crtc;
  5761. struct sde_crtc *sde_crtc;
  5762. struct sde_kms *sde_kms;
  5763. struct sde_crtc_mixer *m;
  5764. int i = 0, rc;
  5765. ssize_t len = 0;
  5766. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  5767. if (*ppos)
  5768. return 0;
  5769. if (!file || !file->private_data)
  5770. return -EINVAL;
  5771. sde_crtc = file->private_data;
  5772. crtc = &sde_crtc->base;
  5773. sde_kms = _sde_crtc_get_kms(crtc);
  5774. if (!sde_kms)
  5775. return -EINVAL;
  5776. rc = pm_runtime_resume_and_get(crtc->dev->dev);
  5777. if (rc < 0) {
  5778. SDE_ERROR("failed to enable power resource %d\n", rc);
  5779. return rc;
  5780. }
  5781. sde_vm_lock(sde_kms);
  5782. if (!sde_vm_owns_hw(sde_kms)) {
  5783. SDE_DEBUG("op not supported due to HW unavailability\n");
  5784. rc = -EOPNOTSUPP;
  5785. goto end;
  5786. }
  5787. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  5788. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  5789. rc = -EOPNOTSUPP;
  5790. goto end;
  5791. }
  5792. if (!sde_crtc->misr_enable_debugfs) {
  5793. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5794. "disabled\n");
  5795. goto buff_check;
  5796. }
  5797. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  5798. u32 misr_value = 0;
  5799. m = &sde_crtc->mixers[i];
  5800. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  5801. if (!m->hw_lm || !m->hw_lm->cap->dummy_mixer) {
  5802. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5803. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  5804. }
  5805. continue;
  5806. }
  5807. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  5808. if (rc) {
  5809. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "invalid\n");
  5810. SDE_ERROR("crtc:%d failed to collect misr %d\n", DRMID(crtc), rc);
  5811. continue;
  5812. } else {
  5813. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5814. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5815. len += scnprintf(buf + len, MISR_BUFF_SIZE - len, "0x%x\n", misr_value);
  5816. }
  5817. }
  5818. buff_check:
  5819. if (count <= len) {
  5820. len = 0;
  5821. goto end;
  5822. }
  5823. if (copy_to_user(user_buff, buf, len)) {
  5824. len = -EFAULT;
  5825. goto end;
  5826. }
  5827. *ppos += len; /* increase offset */
  5828. end:
  5829. sde_vm_unlock(sde_kms);
  5830. pm_runtime_put_sync(crtc->dev->dev);
  5831. return len;
  5832. }
  5833. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5834. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5835. { \
  5836. return single_open(file, __prefix ## _show, inode->i_private); \
  5837. } \
  5838. static const struct file_operations __prefix ## _fops = { \
  5839. .owner = THIS_MODULE, \
  5840. .open = __prefix ## _open, \
  5841. .release = single_release, \
  5842. .read = seq_read, \
  5843. .llseek = seq_lseek, \
  5844. }
  5845. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5846. {
  5847. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5848. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5849. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5850. int i;
  5851. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5852. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5853. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5854. crtc->state));
  5855. seq_printf(s, "core_clk_rate: %llu\n",
  5856. sde_crtc->cur_perf.core_clk_rate);
  5857. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5858. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5859. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5860. sde_power_handle_get_dbus_name(i),
  5861. sde_crtc->cur_perf.bw_ctl[i]);
  5862. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5863. sde_power_handle_get_dbus_name(i),
  5864. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5865. }
  5866. return 0;
  5867. }
  5868. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5869. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5870. {
  5871. struct drm_crtc *crtc;
  5872. struct drm_plane *plane;
  5873. struct drm_connector *conn;
  5874. struct drm_mode_object *drm_obj;
  5875. struct sde_crtc *sde_crtc;
  5876. struct sde_crtc_state *cstate;
  5877. struct sde_fence_context *ctx;
  5878. struct drm_connector_list_iter conn_iter;
  5879. struct drm_device *dev;
  5880. if (!s || !s->private)
  5881. return -EINVAL;
  5882. sde_crtc = s->private;
  5883. crtc = &sde_crtc->base;
  5884. dev = crtc->dev;
  5885. cstate = to_sde_crtc_state(crtc->state);
  5886. if (!sde_crtc->kickoff_in_progress)
  5887. goto skip_input_fence;
  5888. /* Dump input fence info */
  5889. seq_puts(s, "===Input fence===\n");
  5890. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5891. struct sde_plane_state *pstate;
  5892. struct dma_fence *fence;
  5893. pstate = to_sde_plane_state(plane->state);
  5894. if (!pstate)
  5895. continue;
  5896. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5897. pstate->stage);
  5898. SDE_EVT32(DRMID(crtc), plane->base.id, pstate->input_fence);
  5899. if (pstate->input_fence) {
  5900. rcu_read_lock();
  5901. fence = dma_fence_get_rcu(pstate->input_fence);
  5902. rcu_read_unlock();
  5903. if (fence) {
  5904. sde_fence_list_dump(fence, &s);
  5905. dma_fence_put(fence);
  5906. }
  5907. }
  5908. }
  5909. skip_input_fence:
  5910. /* Dump release fence info */
  5911. seq_puts(s, "\n");
  5912. seq_puts(s, "===Release fence===\n");
  5913. ctx = sde_crtc->output_fence;
  5914. drm_obj = &crtc->base;
  5915. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5916. seq_puts(s, "\n");
  5917. /* Dump retire fence info */
  5918. seq_puts(s, "===Retire fence===\n");
  5919. drm_connector_list_iter_begin(dev, &conn_iter);
  5920. drm_for_each_connector_iter(conn, &conn_iter)
  5921. if (conn->state && conn->state->crtc == crtc &&
  5922. cstate->num_connectors < MAX_CONNECTORS) {
  5923. struct sde_connector *c_conn;
  5924. c_conn = to_sde_connector(conn);
  5925. ctx = c_conn->retire_fence;
  5926. drm_obj = &conn->base;
  5927. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5928. }
  5929. drm_connector_list_iter_end(&conn_iter);
  5930. seq_puts(s, "\n");
  5931. return 0;
  5932. }
  5933. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5934. {
  5935. return single_open(file, _sde_debugfs_fence_status_show,
  5936. inode->i_private);
  5937. }
  5938. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5939. {
  5940. struct sde_crtc *sde_crtc;
  5941. struct sde_kms *sde_kms;
  5942. static const struct file_operations debugfs_status_fops = {
  5943. .open = _sde_debugfs_status_open,
  5944. .read = seq_read,
  5945. .llseek = seq_lseek,
  5946. .release = single_release,
  5947. };
  5948. static const struct file_operations debugfs_misr_fops = {
  5949. .open = simple_open,
  5950. .read = _sde_crtc_misr_read,
  5951. .write = _sde_crtc_misr_setup,
  5952. };
  5953. static const struct file_operations debugfs_fps_fops = {
  5954. .open = _sde_debugfs_fps_status,
  5955. .read = seq_read,
  5956. };
  5957. static const struct file_operations debugfs_fence_fops = {
  5958. .open = _sde_debugfs_fence_status,
  5959. .read = seq_read,
  5960. };
  5961. if (!crtc)
  5962. return -EINVAL;
  5963. sde_crtc = to_sde_crtc(crtc);
  5964. sde_kms = _sde_crtc_get_kms(crtc);
  5965. if (!sde_kms)
  5966. return -EINVAL;
  5967. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5968. crtc->dev->primary->debugfs_root);
  5969. if (!sde_crtc->debugfs_root)
  5970. return -ENOMEM;
  5971. /* don't error check these */
  5972. debugfs_create_file("status", 0400,
  5973. sde_crtc->debugfs_root,
  5974. sde_crtc, &debugfs_status_fops);
  5975. debugfs_create_file("state", 0400,
  5976. sde_crtc->debugfs_root,
  5977. &sde_crtc->base,
  5978. &sde_crtc_debugfs_state_fops);
  5979. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5980. sde_crtc, &debugfs_misr_fops);
  5981. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5982. sde_crtc, &debugfs_fps_fops);
  5983. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5984. sde_crtc, &debugfs_fence_fops);
  5985. return 0;
  5986. }
  5987. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5988. {
  5989. struct sde_crtc *sde_crtc;
  5990. if (!crtc)
  5991. return;
  5992. sde_crtc = to_sde_crtc(crtc);
  5993. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5994. }
  5995. #else
  5996. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5997. {
  5998. return 0;
  5999. }
  6000. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  6001. {
  6002. }
  6003. #endif /* CONFIG_DEBUG_FS */
  6004. static void vblank_ctrl_worker(struct kthread_work *work)
  6005. {
  6006. struct vblank_work *cur_work = container_of(work,
  6007. struct vblank_work, work);
  6008. struct msm_drm_private *priv = cur_work->priv;
  6009. sde_crtc_vblank(priv->crtcs[cur_work->crtc_id], cur_work->enable);
  6010. kfree(cur_work);
  6011. }
  6012. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  6013. int crtc_id, bool enable)
  6014. {
  6015. struct vblank_work *cur_work;
  6016. struct drm_crtc *crtc;
  6017. struct kthread_worker *worker;
  6018. if (!priv || crtc_id >= priv->num_crtcs)
  6019. return -EINVAL;
  6020. cur_work = kzalloc(sizeof(*cur_work), GFP_ATOMIC);
  6021. if (!cur_work)
  6022. return -ENOMEM;
  6023. crtc = priv->crtcs[crtc_id];
  6024. kthread_init_work(&cur_work->work, vblank_ctrl_worker);
  6025. cur_work->crtc_id = crtc_id;
  6026. cur_work->enable = enable;
  6027. cur_work->priv = priv;
  6028. worker = &priv->event_thread[crtc_id].worker;
  6029. kthread_queue_work(worker, &cur_work->work);
  6030. return 0;
  6031. }
  6032. static int sde_crtc_enable_vblank(struct drm_crtc *crtc)
  6033. {
  6034. struct drm_device *dev = crtc->dev;
  6035. unsigned int pipe = crtc->index;
  6036. struct msm_drm_private *priv = dev->dev_private;
  6037. struct msm_kms *kms = priv->kms;
  6038. if (!kms)
  6039. return -ENXIO;
  6040. DBG("dev=%pK, crtc=%u", dev, pipe);
  6041. return vblank_ctrl_queue_work(priv, pipe, true);
  6042. }
  6043. static void sde_crtc_disable_vblank(struct drm_crtc *crtc)
  6044. {
  6045. struct drm_device *dev = crtc->dev;
  6046. unsigned int pipe = crtc->index;
  6047. struct msm_drm_private *priv = dev->dev_private;
  6048. struct msm_kms *kms = priv->kms;
  6049. if (!kms)
  6050. return;
  6051. DBG("dev=%pK, crtc=%u", dev, pipe);
  6052. vblank_ctrl_queue_work(priv, pipe, false);
  6053. }
  6054. static int sde_crtc_late_register(struct drm_crtc *crtc)
  6055. {
  6056. return _sde_crtc_init_debugfs(crtc);
  6057. }
  6058. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  6059. {
  6060. _sde_crtc_destroy_debugfs(crtc);
  6061. }
  6062. static const struct drm_crtc_funcs sde_crtc_funcs = {
  6063. .set_config = drm_atomic_helper_set_config,
  6064. .destroy = sde_crtc_destroy,
  6065. .enable_vblank = sde_crtc_enable_vblank,
  6066. .disable_vblank = sde_crtc_disable_vblank,
  6067. .page_flip = drm_atomic_helper_page_flip,
  6068. .atomic_set_property = sde_crtc_atomic_set_property,
  6069. .atomic_get_property = sde_crtc_atomic_get_property,
  6070. .reset = sde_crtc_reset,
  6071. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6072. .atomic_destroy_state = sde_crtc_destroy_state,
  6073. .late_register = sde_crtc_late_register,
  6074. .early_unregister = sde_crtc_early_unregister,
  6075. };
  6076. static const struct drm_crtc_funcs sde_crtc_funcs_v1 = {
  6077. .set_config = drm_atomic_helper_set_config,
  6078. .destroy = sde_crtc_destroy,
  6079. .enable_vblank = sde_crtc_enable_vblank,
  6080. .disable_vblank = sde_crtc_disable_vblank,
  6081. .page_flip = drm_atomic_helper_page_flip,
  6082. .atomic_set_property = sde_crtc_atomic_set_property,
  6083. .atomic_get_property = sde_crtc_atomic_get_property,
  6084. .reset = sde_crtc_reset,
  6085. .atomic_duplicate_state = sde_crtc_duplicate_state,
  6086. .atomic_destroy_state = sde_crtc_destroy_state,
  6087. .late_register = sde_crtc_late_register,
  6088. .early_unregister = sde_crtc_early_unregister,
  6089. .get_vblank_timestamp = sde_crtc_get_vblank_timestamp,
  6090. .get_vblank_counter = sde_crtc_get_vblank_counter,
  6091. };
  6092. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  6093. .mode_fixup = sde_crtc_mode_fixup,
  6094. .disable = sde_crtc_disable,
  6095. .atomic_enable = sde_crtc_enable,
  6096. .atomic_check = sde_crtc_atomic_check,
  6097. .atomic_begin = sde_crtc_atomic_begin,
  6098. .atomic_flush = sde_crtc_atomic_flush,
  6099. };
  6100. static void _sde_crtc_event_cb(struct kthread_work *work)
  6101. {
  6102. struct sde_crtc_event *event;
  6103. struct sde_crtc *sde_crtc;
  6104. unsigned long irq_flags;
  6105. if (!work) {
  6106. SDE_ERROR("invalid work item\n");
  6107. return;
  6108. }
  6109. event = container_of(work, struct sde_crtc_event, kt_work);
  6110. /* set sde_crtc to NULL for static work structures */
  6111. sde_crtc = event->sde_crtc;
  6112. if (!sde_crtc)
  6113. return;
  6114. if (event->cb_func)
  6115. event->cb_func(&sde_crtc->base, event->usr);
  6116. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6117. list_add_tail(&event->list, &sde_crtc->event_free_list);
  6118. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6119. }
  6120. int sde_crtc_event_queue(struct drm_crtc *crtc,
  6121. void (*func)(struct drm_crtc *crtc, void *usr),
  6122. void *usr, bool color_processing_event)
  6123. {
  6124. unsigned long irq_flags;
  6125. struct sde_crtc *sde_crtc;
  6126. struct msm_drm_private *priv;
  6127. struct sde_crtc_event *event = NULL;
  6128. u32 crtc_id;
  6129. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  6130. SDE_ERROR("invalid parameters\n");
  6131. return -EINVAL;
  6132. }
  6133. sde_crtc = to_sde_crtc(crtc);
  6134. priv = crtc->dev->dev_private;
  6135. crtc_id = drm_crtc_index(crtc);
  6136. /*
  6137. * Obtain an event struct from the private cache. This event
  6138. * queue may be called from ISR contexts, so use a private
  6139. * cache to avoid calling any memory allocation functions.
  6140. */
  6141. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  6142. if (!list_empty(&sde_crtc->event_free_list)) {
  6143. event = list_first_entry(&sde_crtc->event_free_list,
  6144. struct sde_crtc_event, list);
  6145. list_del_init(&event->list);
  6146. }
  6147. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  6148. if (!event)
  6149. return -ENOMEM;
  6150. /* populate event node */
  6151. event->sde_crtc = sde_crtc;
  6152. event->cb_func = func;
  6153. event->usr = usr;
  6154. /* queue new event request */
  6155. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  6156. if (color_processing_event)
  6157. kthread_queue_work(&priv->pp_event_worker,
  6158. &event->kt_work);
  6159. else
  6160. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  6161. &event->kt_work);
  6162. return 0;
  6163. }
  6164. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  6165. {
  6166. int i, rc = 0;
  6167. if (!sde_crtc) {
  6168. SDE_ERROR("invalid crtc\n");
  6169. return -EINVAL;
  6170. }
  6171. spin_lock_init(&sde_crtc->event_lock);
  6172. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  6173. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  6174. list_add_tail(&sde_crtc->event_cache[i].list,
  6175. &sde_crtc->event_free_list);
  6176. return rc;
  6177. }
  6178. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  6179. enum sde_sys_cache_state state,
  6180. bool is_vidmode)
  6181. {
  6182. struct drm_plane *plane;
  6183. struct sde_crtc *sde_crtc;
  6184. struct sde_kms *sde_kms;
  6185. if (!crtc || !crtc->dev)
  6186. return;
  6187. sde_kms = _sde_crtc_get_kms(crtc);
  6188. if (!sde_kms || !sde_kms->catalog) {
  6189. SDE_ERROR("invalid params\n");
  6190. return;
  6191. }
  6192. if (!sde_kms->catalog->sc_cfg[SDE_SYS_CACHE_DISP].has_sys_cache) {
  6193. SDE_DEBUG("DISP syscache not supported\n");
  6194. return;
  6195. }
  6196. sde_crtc = to_sde_crtc(crtc);
  6197. if (sde_crtc->cache_state == state)
  6198. return;
  6199. switch (state) {
  6200. case CACHE_STATE_NORMAL:
  6201. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  6202. && !is_vidmode)
  6203. return;
  6204. kthread_cancel_delayed_work_sync(
  6205. &sde_crtc->static_cache_read_work);
  6206. break;
  6207. case CACHE_STATE_FRAME_WRITE:
  6208. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  6209. return;
  6210. break;
  6211. case CACHE_STATE_FRAME_READ:
  6212. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6213. return;
  6214. break;
  6215. case CACHE_STATE_DISABLED:
  6216. break;
  6217. default:
  6218. return;
  6219. }
  6220. sde_crtc->cache_state = state;
  6221. drm_atomic_crtc_for_each_plane(plane, crtc)
  6222. sde_plane_static_img_control(plane, state);
  6223. }
  6224. /*
  6225. * __sde_crtc_static_cache_read_work - transition to cache read
  6226. */
  6227. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  6228. {
  6229. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  6230. static_cache_read_work.work);
  6231. struct drm_crtc *crtc = &sde_crtc->base;
  6232. struct sde_hw_ctl *ctl = sde_crtc->mixers[0].hw_ctl;
  6233. struct drm_encoder *enc, *drm_enc = NULL;
  6234. struct drm_plane *plane;
  6235. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6236. return;
  6237. drm_for_each_encoder_mask(enc, crtc->dev, crtc->state->encoder_mask) {
  6238. drm_enc = enc;
  6239. if (sde_encoder_in_clone_mode(drm_enc))
  6240. return;
  6241. }
  6242. if (!drm_enc || !ctl || !sde_crtc->num_mixers) {
  6243. SDE_ERROR("invalid object, drm_enc:%d, ctl:%d\n", !drm_enc,
  6244. !ctl);
  6245. return;
  6246. }
  6247. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  6248. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  6249. /* flush only the sys-cache enabled SSPPs */
  6250. if (ctl->ops.clear_pending_flush)
  6251. ctl->ops.clear_pending_flush(ctl);
  6252. drm_atomic_crtc_for_each_plane(plane, crtc)
  6253. sde_plane_ctl_flush(plane, ctl, true);
  6254. /* kickoff encoder and wait for VBLANK */
  6255. sde_encoder_kickoff(drm_enc, false);
  6256. sde_encoder_wait_for_event(drm_enc, MSM_ENC_VBLANK);
  6257. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  6258. }
  6259. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  6260. {
  6261. struct drm_device *dev;
  6262. struct msm_drm_private *priv;
  6263. struct msm_drm_thread *disp_thread;
  6264. struct sde_crtc *sde_crtc;
  6265. struct sde_crtc_state *cstate;
  6266. u32 msecs_fps = 0;
  6267. if (!crtc)
  6268. return;
  6269. dev = crtc->dev;
  6270. sde_crtc = to_sde_crtc(crtc);
  6271. cstate = to_sde_crtc_state(crtc->state);
  6272. if (!dev || !dev->dev_private || !sde_crtc)
  6273. return;
  6274. priv = dev->dev_private;
  6275. disp_thread = &priv->disp_thread[crtc->index];
  6276. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  6277. return;
  6278. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  6279. /* Kickoff transition to read state after next vblank */
  6280. kthread_queue_delayed_work(&disp_thread->worker,
  6281. &sde_crtc->static_cache_read_work,
  6282. msecs_to_jiffies(msecs_fps));
  6283. }
  6284. void sde_crtc_cancel_delayed_work(struct drm_crtc *crtc)
  6285. {
  6286. struct sde_crtc *sde_crtc;
  6287. struct sde_crtc_state *cstate;
  6288. bool cache_status;
  6289. if (!crtc || !crtc->state)
  6290. return;
  6291. sde_crtc = to_sde_crtc(crtc);
  6292. cstate = to_sde_crtc_state(crtc->state);
  6293. cache_status = kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  6294. SDE_EVT32(DRMID(crtc), cache_status);
  6295. }
  6296. /* initialize crtc */
  6297. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  6298. {
  6299. struct drm_crtc *crtc = NULL;
  6300. struct sde_crtc *sde_crtc = NULL;
  6301. struct msm_drm_private *priv = NULL;
  6302. struct sde_kms *kms = NULL;
  6303. const struct drm_crtc_funcs *crtc_funcs;
  6304. int i, rc;
  6305. priv = dev->dev_private;
  6306. kms = to_sde_kms(priv->kms);
  6307. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  6308. if (!sde_crtc)
  6309. return ERR_PTR(-ENOMEM);
  6310. crtc = &sde_crtc->base;
  6311. crtc->dev = dev;
  6312. mutex_init(&sde_crtc->crtc_lock);
  6313. spin_lock_init(&sde_crtc->spin_lock);
  6314. spin_lock_init(&sde_crtc->fevent_spin_lock);
  6315. atomic_set(&sde_crtc->frame_pending, 0);
  6316. sde_crtc->enabled = false;
  6317. sde_crtc->kickoff_in_progress = false;
  6318. /* Below parameters are for fps calculation for sysfs node */
  6319. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  6320. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  6321. sizeof(ktime_t), GFP_KERNEL);
  6322. if (!sde_crtc->fps_info.time_buf)
  6323. SDE_ERROR("invalid buffer\n");
  6324. else
  6325. memset(sde_crtc->fps_info.time_buf, 0,
  6326. sizeof(*(sde_crtc->fps_info.time_buf)));
  6327. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  6328. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  6329. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  6330. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  6331. list_add(&sde_crtc->frame_events[i].list,
  6332. &sde_crtc->frame_event_list);
  6333. kthread_init_work(&sde_crtc->frame_events[i].work,
  6334. sde_crtc_frame_event_work);
  6335. }
  6336. crtc_funcs = test_bit(SDE_FEATURE_HW_VSYNC_TS, kms->catalog->features) ?
  6337. &sde_crtc_funcs_v1 : &sde_crtc_funcs;
  6338. drm_crtc_init_with_planes(dev, crtc, plane, NULL, crtc_funcs, NULL);
  6339. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  6340. /* save user friendly CRTC name for later */
  6341. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  6342. /* initialize event handling */
  6343. rc = _sde_crtc_init_events(sde_crtc);
  6344. if (rc) {
  6345. drm_crtc_cleanup(crtc);
  6346. kfree(sde_crtc);
  6347. return ERR_PTR(rc);
  6348. }
  6349. /* initialize output fence support */
  6350. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  6351. if (IS_ERR(sde_crtc->output_fence)) {
  6352. rc = PTR_ERR(sde_crtc->output_fence);
  6353. SDE_ERROR("failed to init fence, %d\n", rc);
  6354. drm_crtc_cleanup(crtc);
  6355. kfree(sde_crtc);
  6356. return ERR_PTR(rc);
  6357. }
  6358. /* create CRTC properties */
  6359. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  6360. priv->crtc_property, sde_crtc->property_data,
  6361. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  6362. sizeof(struct sde_crtc_state));
  6363. sde_crtc_install_properties(crtc, kms->catalog);
  6364. /* Install color processing properties */
  6365. sde_cp_crtc_init(crtc);
  6366. sde_cp_crtc_install_properties(crtc);
  6367. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  6368. sde_crtc->cur_perf.llcc_active[i] = false;
  6369. sde_crtc->new_perf.llcc_active[i] = false;
  6370. }
  6371. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  6372. __sde_crtc_static_cache_read_work);
  6373. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  6374. return crtc;
  6375. }
  6376. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  6377. {
  6378. struct sde_crtc *sde_crtc;
  6379. int rc = 0;
  6380. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  6381. SDE_ERROR("invalid input param(s)\n");
  6382. rc = -EINVAL;
  6383. goto end;
  6384. }
  6385. sde_crtc = to_sde_crtc(crtc);
  6386. sde_crtc->sysfs_dev = device_create_with_groups(
  6387. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  6388. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  6389. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  6390. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  6391. PTR_ERR(sde_crtc->sysfs_dev));
  6392. if (!sde_crtc->sysfs_dev)
  6393. rc = -EINVAL;
  6394. else
  6395. rc = PTR_ERR(sde_crtc->sysfs_dev);
  6396. goto end;
  6397. }
  6398. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  6399. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  6400. if (!sde_crtc->vsync_event_sf)
  6401. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  6402. crtc->base.id);
  6403. sde_crtc->retire_frame_event_sf = sysfs_get_dirent(
  6404. sde_crtc->sysfs_dev->kobj.sd, "retire_frame_event");
  6405. if (!sde_crtc->retire_frame_event_sf)
  6406. SDE_ERROR("crtc:%d retire frame event sysfs create failed\n",
  6407. crtc->base.id);
  6408. end:
  6409. return rc;
  6410. }
  6411. static int _sde_crtc_event_enable(struct sde_kms *kms,
  6412. struct drm_crtc *crtc_drm, u32 event)
  6413. {
  6414. struct sde_crtc *crtc = NULL;
  6415. struct sde_crtc_irq_info *node;
  6416. unsigned long flags;
  6417. bool found = false;
  6418. int ret, i = 0;
  6419. bool add_event = false;
  6420. crtc = to_sde_crtc(crtc_drm);
  6421. spin_lock_irqsave(&crtc->spin_lock, flags);
  6422. list_for_each_entry(node, &crtc->user_event_list, list) {
  6423. if (node->event == event) {
  6424. found = true;
  6425. break;
  6426. }
  6427. }
  6428. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6429. /* event already enabled */
  6430. if (found)
  6431. return 0;
  6432. node = NULL;
  6433. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  6434. if (custom_events[i].event == event &&
  6435. custom_events[i].func) {
  6436. node = kzalloc(sizeof(*node), GFP_KERNEL);
  6437. if (!node)
  6438. return -ENOMEM;
  6439. INIT_LIST_HEAD(&node->list);
  6440. INIT_LIST_HEAD(&node->irq.list);
  6441. node->func = custom_events[i].func;
  6442. node->event = event;
  6443. node->state = IRQ_NOINIT;
  6444. spin_lock_init(&node->state_lock);
  6445. break;
  6446. }
  6447. }
  6448. if (!node) {
  6449. SDE_ERROR("unsupported event %x\n", event);
  6450. return -EINVAL;
  6451. }
  6452. ret = 0;
  6453. if (crtc_drm->enabled) {
  6454. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6455. if (ret < 0) {
  6456. SDE_ERROR("failed to enable power resource %d\n", ret);
  6457. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6458. kfree(node);
  6459. return ret;
  6460. }
  6461. INIT_LIST_HEAD(&node->irq.list);
  6462. mutex_lock(&crtc->crtc_lock);
  6463. ret = node->func(crtc_drm, true, &node->irq);
  6464. if (!ret) {
  6465. spin_lock_irqsave(&crtc->spin_lock, flags);
  6466. list_add_tail(&node->list, &crtc->user_event_list);
  6467. add_event = true;
  6468. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6469. }
  6470. mutex_unlock(&crtc->crtc_lock);
  6471. pm_runtime_put_sync(crtc_drm->dev->dev);
  6472. }
  6473. if (add_event)
  6474. return 0;
  6475. if (!ret) {
  6476. spin_lock_irqsave(&crtc->spin_lock, flags);
  6477. list_add_tail(&node->list, &crtc->user_event_list);
  6478. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6479. } else {
  6480. kfree(node);
  6481. }
  6482. return ret;
  6483. }
  6484. static int _sde_crtc_event_disable(struct sde_kms *kms,
  6485. struct drm_crtc *crtc_drm, u32 event)
  6486. {
  6487. struct sde_crtc *crtc = NULL;
  6488. struct sde_crtc_irq_info *node = NULL;
  6489. unsigned long flags;
  6490. bool found = false;
  6491. int ret;
  6492. crtc = to_sde_crtc(crtc_drm);
  6493. spin_lock_irqsave(&crtc->spin_lock, flags);
  6494. list_for_each_entry(node, &crtc->user_event_list, list) {
  6495. if (node->event == event) {
  6496. list_del_init(&node->list);
  6497. found = true;
  6498. break;
  6499. }
  6500. }
  6501. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6502. /* event already disabled */
  6503. if (!found)
  6504. return 0;
  6505. /**
  6506. * crtc is disabled interrupts are cleared remove from the list,
  6507. * no need to disable/de-register.
  6508. */
  6509. if (!crtc_drm->enabled) {
  6510. kfree(node);
  6511. return 0;
  6512. }
  6513. ret = pm_runtime_resume_and_get(crtc_drm->dev->dev);
  6514. if (ret < 0) {
  6515. SDE_ERROR("failed to enable power resource %d\n", ret);
  6516. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  6517. kfree(node);
  6518. return ret;
  6519. }
  6520. ret = node->func(crtc_drm, false, &node->irq);
  6521. if (ret) {
  6522. spin_lock_irqsave(&crtc->spin_lock, flags);
  6523. list_add_tail(&node->list, &crtc->user_event_list);
  6524. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  6525. } else {
  6526. kfree(node);
  6527. }
  6528. pm_runtime_put_sync(crtc_drm->dev->dev);
  6529. return ret;
  6530. }
  6531. int sde_crtc_register_custom_event(struct sde_kms *kms,
  6532. struct drm_crtc *crtc_drm, u32 event, bool en)
  6533. {
  6534. struct sde_crtc *crtc = NULL;
  6535. int ret;
  6536. crtc = to_sde_crtc(crtc_drm);
  6537. if (!crtc || !kms || !kms->dev) {
  6538. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  6539. kms, ((kms) ? (kms->dev) : NULL));
  6540. return -EINVAL;
  6541. }
  6542. if (en)
  6543. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  6544. else
  6545. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  6546. return ret;
  6547. }
  6548. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  6549. bool en, struct sde_irq_callback *irq)
  6550. {
  6551. return 0;
  6552. }
  6553. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  6554. struct sde_irq_callback *noirq)
  6555. {
  6556. /*
  6557. * IRQ object noirq is not being used here since there is
  6558. * no crtc irq from pm event.
  6559. */
  6560. return 0;
  6561. }
  6562. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  6563. bool en, struct sde_irq_callback *irq)
  6564. {
  6565. return 0;
  6566. }
  6567. static int sde_crtc_mmrm_interrupt_handler(struct drm_crtc *crtc_drm,
  6568. bool en, struct sde_irq_callback *irq)
  6569. {
  6570. return 0;
  6571. }
  6572. static int sde_crtc_vm_release_handler(struct drm_crtc *crtc_drm,
  6573. bool en, struct sde_irq_callback *irq)
  6574. {
  6575. return 0;
  6576. }
  6577. static int sde_crtc_frame_data_interrupt_handler(struct drm_crtc *crtc_drm,
  6578. bool en, struct sde_irq_callback *irq)
  6579. {
  6580. return 0;
  6581. }
  6582. /**
  6583. * sde_crtc_update_cont_splash_settings - update mixer settings
  6584. * and initial clk during device bootup for cont_splash use case
  6585. * @crtc: Pointer to drm crtc structure
  6586. */
  6587. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  6588. {
  6589. struct sde_kms *kms = NULL;
  6590. struct msm_drm_private *priv;
  6591. struct sde_crtc *sde_crtc;
  6592. u64 rate;
  6593. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  6594. SDE_ERROR("invalid crtc\n");
  6595. return;
  6596. }
  6597. priv = crtc->dev->dev_private;
  6598. kms = to_sde_kms(priv->kms);
  6599. if (!kms || !kms->catalog) {
  6600. SDE_ERROR("invalid parameters\n");
  6601. return;
  6602. }
  6603. _sde_crtc_setup_mixers(crtc);
  6604. sde_cp_crtc_refresh_status_properties(crtc);
  6605. crtc->enabled = true;
  6606. /* update core clk value for initial state with cont-splash */
  6607. sde_crtc = to_sde_crtc(crtc);
  6608. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  6609. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  6610. rate : kms->perf.max_core_clk_rate;
  6611. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  6612. }
  6613. static void sde_crtc_install_noise_layer_properties(struct sde_crtc *sde_crtc,
  6614. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  6615. {
  6616. struct sde_lm_cfg *lm;
  6617. char feature_name[256];
  6618. u32 version;
  6619. if (!catalog->mixer_count)
  6620. return;
  6621. lm = &catalog->mixer[0];
  6622. if (!(lm->features & BIT(SDE_MIXER_NOISE_LAYER)))
  6623. return;
  6624. version = lm->sblk->nlayer.version >> 16;
  6625. snprintf(feature_name, ARRAY_SIZE(feature_name), "%s%d", "noise_layer_v", version);
  6626. switch (version) {
  6627. case 1:
  6628. sde_kms_info_add_keyint(info, "has_noise_layer", 1);
  6629. msm_property_install_volatile_range(&sde_crtc->property_info,
  6630. feature_name, 0x0, 0, ~0, 0, CRTC_PROP_NOISE_LAYER_V1);
  6631. break;
  6632. default:
  6633. SDE_ERROR("unsupported noise layer version %d\n", version);
  6634. break;
  6635. }
  6636. }
  6637. static int _sde_crtc_set_noise_layer(struct sde_crtc *sde_crtc,
  6638. struct sde_crtc_state *cstate,
  6639. void __user *usr_ptr)
  6640. {
  6641. int ret;
  6642. if (!sde_crtc || !cstate) {
  6643. SDE_ERROR("invalid sde_crtc/state\n");
  6644. return -EINVAL;
  6645. }
  6646. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  6647. if (!usr_ptr) {
  6648. SDE_DEBUG("noise layer removed\n");
  6649. cstate->noise_layer_en = false;
  6650. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6651. return 0;
  6652. }
  6653. ret = copy_from_user(&cstate->layer_cfg, usr_ptr,
  6654. sizeof(cstate->layer_cfg));
  6655. if (ret) {
  6656. SDE_ERROR("failed to copy noise layer %d\n", ret);
  6657. return -EFAULT;
  6658. }
  6659. if (cstate->layer_cfg.zposn != cstate->layer_cfg.zposattn - 1 ||
  6660. cstate->layer_cfg.zposattn >= SDE_STAGE_MAX ||
  6661. !cstate->layer_cfg.attn_factor ||
  6662. cstate->layer_cfg.attn_factor > DRM_NOISE_ATTN_MAX ||
  6663. cstate->layer_cfg.strength > DRM_NOISE_STREN_MAX ||
  6664. !cstate->layer_cfg.alpha_noise ||
  6665. cstate->layer_cfg.alpha_noise > DRM_NOISE_ATTN_MAX) {
  6666. SDE_ERROR("invalid param zposn %d zposattn %d attn_factor %d \
  6667. strength %d alpha noise %d\n", cstate->layer_cfg.zposn,
  6668. cstate->layer_cfg.zposattn, cstate->layer_cfg.attn_factor,
  6669. cstate->layer_cfg.strength, cstate->layer_cfg.alpha_noise);
  6670. return -EINVAL;
  6671. }
  6672. cstate->noise_layer_en = true;
  6673. set_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6674. return 0;
  6675. }
  6676. static void sde_cp_crtc_apply_noise(struct drm_crtc *crtc,
  6677. struct drm_crtc_state *state)
  6678. {
  6679. struct sde_crtc *scrtc = to_sde_crtc(crtc);
  6680. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  6681. struct sde_hw_mixer *lm;
  6682. int i;
  6683. struct sde_hw_noise_layer_cfg cfg;
  6684. struct sde_kms *kms;
  6685. if (!test_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty))
  6686. return;
  6687. kms = _sde_crtc_get_kms(crtc);
  6688. if (!kms || !kms->catalog) {
  6689. SDE_ERROR("Invalid kms\n");
  6690. return;
  6691. }
  6692. cfg.flags = cstate->layer_cfg.flags;
  6693. cfg.alpha_noise = cstate->layer_cfg.alpha_noise;
  6694. cfg.attn_factor = cstate->layer_cfg.attn_factor;
  6695. cfg.strength = cstate->layer_cfg.strength;
  6696. if (!test_bit(SDE_FEATURE_BASE_LAYER, kms->catalog->features)) {
  6697. cfg.noise_blend_stage = cstate->layer_cfg.zposn + SDE_STAGE_0;
  6698. cfg.attn_blend_stage = cstate->layer_cfg.zposattn + SDE_STAGE_0;
  6699. } else {
  6700. cfg.noise_blend_stage = cstate->layer_cfg.zposn;
  6701. cfg.attn_blend_stage = cstate->layer_cfg.zposattn;
  6702. }
  6703. for (i = 0; i < scrtc->num_mixers; i++) {
  6704. lm = scrtc->mixers[i].hw_lm;
  6705. if (!lm->ops.setup_noise_layer)
  6706. break;
  6707. if (!cstate->noise_layer_en)
  6708. lm->ops.setup_noise_layer(lm, NULL);
  6709. else
  6710. lm->ops.setup_noise_layer(lm, &cfg);
  6711. }
  6712. if (!cstate->noise_layer_en)
  6713. clear_bit(SDE_CRTC_NOISE_LAYER, cstate->dirty);
  6714. }
  6715. void sde_crtc_disable_cp_features(struct drm_crtc *crtc)
  6716. {
  6717. sde_cp_disable_features(crtc);
  6718. }
  6719. void _sde_crtc_vm_release_notify(struct drm_crtc *crtc)
  6720. {
  6721. uint32_t val = 1;
  6722. sde_crtc_event_notify(crtc, DRM_EVENT_VM_RELEASE, &val, sizeof(uint32_t));
  6723. }
  6724. void sde_crtc_calc_vpadding_param(struct drm_crtc_state *state, u32 crtc_y, uint32_t crtc_h,
  6725. u32 *padding_y, u32 *padding_start, u32 *padding_height)
  6726. {
  6727. struct sde_kms *kms;
  6728. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  6729. u32 y_remain, y_start, y_end;
  6730. u32 m, n;
  6731. kms = _sde_crtc_get_kms(state->crtc);
  6732. if (!kms || !kms->catalog) {
  6733. SDE_ERROR("invalid kms or catalog\n");
  6734. return;
  6735. }
  6736. if (!kms->catalog->has_line_insertion)
  6737. return;
  6738. if (!cstate->line_insertion.padding_active) {
  6739. SDE_ERROR("zero padding active value\n");
  6740. return;
  6741. }
  6742. /*
  6743. * Computation logic to add number of dummy and active line at
  6744. * precise position on display
  6745. */
  6746. m = cstate->line_insertion.padding_active;
  6747. n = m + cstate->line_insertion.padding_dummy;
  6748. if (m == 0)
  6749. return;
  6750. y_remain = crtc_y % m;
  6751. y_start = y_remain + crtc_y / m * n;
  6752. y_end = (((crtc_y + crtc_h - 1) / m) * n) + ((crtc_y + crtc_h - 1) % m);
  6753. *padding_y = y_start;
  6754. *padding_start = m - y_remain;
  6755. *padding_height = y_end - y_start + 1;
  6756. SDE_EVT32(DRMID(cstate->base.crtc), y_remain, y_start, y_end, *padding_y, *padding_start,
  6757. *padding_height);
  6758. SDE_DEBUG("crtc:%d padding_y:%d padding_start:%d padding_height:%d\n",
  6759. DRMID(cstate->base.crtc), *padding_y, *padding_start, *padding_height);
  6760. }