va-macro.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include "bolero-cdc.h"
  19. #include "bolero-cdc-registers.h"
  20. #include "bolero-clk-rsc.h"
  21. /* pm runtime auto suspend timer in msecs */
  22. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  23. #define VA_MACRO_MAX_OFFSET 0x1000
  24. #define VA_MACRO_NUM_DECIMATORS 8
  25. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  26. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  27. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  28. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  29. SNDRV_PCM_FMTBIT_S24_LE |\
  30. SNDRV_PCM_FMTBIT_S24_3LE)
  31. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  32. #define CF_MIN_3DB_4HZ 0x0
  33. #define CF_MIN_3DB_75HZ 0x1
  34. #define CF_MIN_3DB_150HZ 0x2
  35. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  36. #define VA_MACRO_MCLK_FREQ 9600000
  37. #define VA_MACRO_TX_PATH_OFFSET 0x80
  38. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  40. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  41. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  42. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  43. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  44. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  45. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  46. #define MAX_RETRY_ATTEMPTS 500
  47. #define VA_MACRO_SWR_STRING_LEN 80
  48. #define VA_MACRO_CHILD_DEVICES_MAX 3
  49. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  50. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  51. module_param(va_tx_unmute_delay, int, 0664);
  52. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  53. enum {
  54. VA_MACRO_AIF_INVALID = 0,
  55. VA_MACRO_AIF1_CAP,
  56. VA_MACRO_AIF2_CAP,
  57. VA_MACRO_AIF3_CAP,
  58. VA_MACRO_MAX_DAIS,
  59. };
  60. enum {
  61. VA_MACRO_DEC0,
  62. VA_MACRO_DEC1,
  63. VA_MACRO_DEC2,
  64. VA_MACRO_DEC3,
  65. VA_MACRO_DEC4,
  66. VA_MACRO_DEC5,
  67. VA_MACRO_DEC6,
  68. VA_MACRO_DEC7,
  69. VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. VA_MACRO_CLK_DIV_2,
  73. VA_MACRO_CLK_DIV_3,
  74. VA_MACRO_CLK_DIV_4,
  75. VA_MACRO_CLK_DIV_6,
  76. VA_MACRO_CLK_DIV_8,
  77. VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool register_event_listener;
  155. };
  156. static bool va_macro_get_data(struct snd_soc_component *component,
  157. struct device **va_dev,
  158. struct va_macro_priv **va_priv,
  159. const char *func_name)
  160. {
  161. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  162. if (!(*va_dev)) {
  163. dev_err(component->dev,
  164. "%s: null device for macro!\n", func_name);
  165. return false;
  166. }
  167. *va_priv = dev_get_drvdata((*va_dev));
  168. if (!(*va_priv) || !(*va_priv)->component) {
  169. dev_err(component->dev,
  170. "%s: priv is null for macro!\n", func_name);
  171. return false;
  172. }
  173. return true;
  174. }
  175. static int va_macro_clk_div_get(struct snd_soc_component *component)
  176. {
  177. struct device *va_dev = NULL;
  178. struct va_macro_priv *va_priv = NULL;
  179. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  180. return -EINVAL;
  181. return va_priv->dmic_clk_div;
  182. }
  183. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  184. bool mclk_enable, bool dapm)
  185. {
  186. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  187. int ret = 0;
  188. if (regmap == NULL) {
  189. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  190. return -EINVAL;
  191. }
  192. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  193. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  194. mutex_lock(&va_priv->mclk_lock);
  195. if (mclk_enable) {
  196. if (va_priv->va_mclk_users == 0) {
  197. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  198. va_priv->default_clk_id,
  199. va_priv->clk_id,
  200. true);
  201. if (ret < 0) {
  202. dev_err(va_priv->dev,
  203. "%s: va request clock en failed\n",
  204. __func__);
  205. goto exit;
  206. }
  207. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  208. true);
  209. regcache_mark_dirty(regmap);
  210. regcache_sync_region(regmap,
  211. VA_START_OFFSET,
  212. VA_MAX_OFFSET);
  213. }
  214. va_priv->va_mclk_users++;
  215. } else {
  216. if (va_priv->va_mclk_users <= 0) {
  217. dev_err(va_priv->dev, "%s: clock already disabled\n",
  218. __func__);
  219. va_priv->va_mclk_users = 0;
  220. goto exit;
  221. }
  222. va_priv->va_mclk_users--;
  223. if (va_priv->va_mclk_users == 0) {
  224. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  225. false);
  226. bolero_clk_rsc_request_clock(va_priv->dev,
  227. va_priv->default_clk_id,
  228. va_priv->clk_id,
  229. false);
  230. }
  231. }
  232. exit:
  233. mutex_unlock(&va_priv->mclk_lock);
  234. return ret;
  235. }
  236. static int va_macro_event_handler(struct snd_soc_component *component,
  237. u16 event, u32 data)
  238. {
  239. struct device *va_dev = NULL;
  240. struct va_macro_priv *va_priv = NULL;
  241. int retry_cnt = MAX_RETRY_ATTEMPTS;
  242. int ret = 0;
  243. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  244. return -EINVAL;
  245. switch (event) {
  246. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  247. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  248. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  249. __func__, retry_cnt);
  250. /*
  251. * Userspace takes 10 seconds to close
  252. * the session when pcm_start fails due to concurrency
  253. * with PDR/SSR. Loop and check every 20ms till 10
  254. * seconds for va_mclk user count to get reset to 0
  255. * which ensures userspace teardown is done and SSR
  256. * powerup seq can proceed.
  257. */
  258. msleep(20);
  259. retry_cnt--;
  260. }
  261. if (retry_cnt == 0)
  262. dev_err(va_dev,
  263. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  264. __func__);
  265. break;
  266. case BOLERO_MACRO_EVT_SSR_UP:
  267. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  268. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  269. va_priv->default_clk_id,
  270. VA_CORE_CLK, true);
  271. if (ret < 0)
  272. dev_err_ratelimited(va_priv->dev,
  273. "%s, failed to enable clk, ret:%d\n",
  274. __func__, ret);
  275. else
  276. bolero_clk_rsc_request_clock(va_priv->dev,
  277. va_priv->default_clk_id,
  278. VA_CORE_CLK, false);
  279. /* reset swr after ssr/pdr */
  280. va_priv->reset_swr = true;
  281. if (va_priv->swr_ctrl_data)
  282. swrm_wcd_notify(
  283. va_priv->swr_ctrl_data[0].va_swr_pdev,
  284. SWR_DEVICE_SSR_UP, NULL);
  285. break;
  286. case BOLERO_MACRO_EVT_CLK_RESET:
  287. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  288. break;
  289. case BOLERO_MACRO_EVT_SSR_DOWN:
  290. if (va_priv->swr_ctrl_data) {
  291. swrm_wcd_notify(
  292. va_priv->swr_ctrl_data[0].va_swr_pdev,
  293. SWR_DEVICE_DOWN, NULL);
  294. swrm_wcd_notify(
  295. va_priv->swr_ctrl_data[0].va_swr_pdev,
  296. SWR_DEVICE_SSR_DOWN, NULL);
  297. }
  298. if ((!pm_runtime_enabled(va_dev) ||
  299. !pm_runtime_suspended(va_dev))) {
  300. ret = bolero_runtime_suspend(va_dev);
  301. if (!ret) {
  302. pm_runtime_disable(va_dev);
  303. pm_runtime_set_suspended(va_dev);
  304. pm_runtime_enable(va_dev);
  305. }
  306. }
  307. break;
  308. default:
  309. break;
  310. }
  311. return 0;
  312. }
  313. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  314. struct snd_kcontrol *kcontrol, int event)
  315. {
  316. struct snd_soc_component *component =
  317. snd_soc_dapm_to_component(w->dapm);
  318. int ret = 0;
  319. struct device *va_dev = NULL;
  320. struct va_macro_priv *va_priv = NULL;
  321. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  322. return -EINVAL;
  323. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  324. switch (event) {
  325. case SND_SOC_DAPM_PRE_PMU:
  326. va_priv->va_swr_clk_cnt++;
  327. if (va_priv->swr_ctrl_data) {
  328. ret = swrm_wcd_notify(
  329. va_priv->swr_ctrl_data[0].va_swr_pdev,
  330. SWR_REQ_CLK_SWITCH, NULL);
  331. if (ret)
  332. dev_dbg(va_dev, "%s: clock switch failed\n",
  333. __func__);
  334. }
  335. msm_cdc_pinctrl_set_wakeup_capable(
  336. va_priv->va_swr_gpio_p, false);
  337. break;
  338. case SND_SOC_DAPM_POST_PMD:
  339. msm_cdc_pinctrl_set_wakeup_capable(
  340. va_priv->va_swr_gpio_p, true);
  341. if (va_priv->swr_ctrl_data) {
  342. ret = swrm_wcd_notify(
  343. va_priv->swr_ctrl_data[0].va_swr_pdev,
  344. SWR_REQ_CLK_SWITCH, NULL);
  345. if (ret)
  346. dev_dbg(va_dev, "%s: clock switch failed\n",
  347. __func__);
  348. }
  349. va_priv->va_swr_clk_cnt--;
  350. break;
  351. default:
  352. dev_err(va_priv->dev,
  353. "%s: invalid DAPM event %d\n", __func__, event);
  354. ret = -EINVAL;
  355. }
  356. return ret;
  357. }
  358. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  359. struct snd_kcontrol *kcontrol, int event)
  360. {
  361. struct snd_soc_component *component =
  362. snd_soc_dapm_to_component(w->dapm);
  363. int ret = 0;
  364. struct device *va_dev = NULL;
  365. struct va_macro_priv *va_priv = NULL;
  366. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  367. return -EINVAL;
  368. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  369. switch (event) {
  370. case SND_SOC_DAPM_PRE_PMU:
  371. if (va_priv->lpass_audio_hw_vote) {
  372. ret = clk_prepare_enable(va_priv->lpass_audio_hw_vote);
  373. if (ret)
  374. dev_err(va_dev,
  375. "%s: lpass audio hw enable failed\n",
  376. __func__);
  377. }
  378. if (!ret)
  379. if (bolero_tx_clk_switch(component))
  380. dev_dbg(va_dev, "%s: clock switch failed\n",
  381. __func__);
  382. if (va_priv->lpi_enable) {
  383. bolero_register_event_listener(component, true);
  384. va_priv->register_event_listener = true;
  385. }
  386. break;
  387. case SND_SOC_DAPM_POST_PMD:
  388. if (va_priv->register_event_listener) {
  389. va_priv->register_event_listener = false;
  390. bolero_register_event_listener(component, false);
  391. }
  392. if (bolero_tx_clk_switch(component))
  393. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  394. if (va_priv->lpass_audio_hw_vote)
  395. clk_disable_unprepare(va_priv->lpass_audio_hw_vote);
  396. break;
  397. default:
  398. dev_err(va_priv->dev,
  399. "%s: invalid DAPM event %d\n", __func__, event);
  400. ret = -EINVAL;
  401. }
  402. return ret;
  403. }
  404. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  405. struct snd_kcontrol *kcontrol, int event)
  406. {
  407. struct device *va_dev = NULL;
  408. struct va_macro_priv *va_priv = NULL;
  409. struct snd_soc_component *component =
  410. snd_soc_dapm_to_component(w->dapm);
  411. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  412. return -EINVAL;
  413. if (SND_SOC_DAPM_EVENT_ON(event))
  414. ++va_priv->tx_swr_clk_cnt;
  415. if (SND_SOC_DAPM_EVENT_OFF(event))
  416. --va_priv->tx_swr_clk_cnt;
  417. return 0;
  418. }
  419. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  420. struct snd_kcontrol *kcontrol, int event)
  421. {
  422. struct snd_soc_component *component =
  423. snd_soc_dapm_to_component(w->dapm);
  424. int ret = 0;
  425. struct device *va_dev = NULL;
  426. struct va_macro_priv *va_priv = NULL;
  427. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  428. return -EINVAL;
  429. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  430. switch (event) {
  431. case SND_SOC_DAPM_PRE_PMU:
  432. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  433. va_priv->default_clk_id,
  434. TX_CORE_CLK,
  435. true);
  436. if (!ret)
  437. va_priv->tx_clk_status++;
  438. if (va_priv->lpi_enable)
  439. ret = va_macro_mclk_enable(va_priv, 1, true);
  440. else
  441. ret = bolero_tx_mclk_enable(component, 1);
  442. break;
  443. case SND_SOC_DAPM_POST_PMD:
  444. if (bolero_tx_clk_switch(component))
  445. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  446. if (va_priv->lpi_enable)
  447. va_macro_mclk_enable(va_priv, 0, true);
  448. else
  449. bolero_tx_mclk_enable(component, 0);
  450. if (va_priv->tx_clk_status > 0) {
  451. bolero_clk_rsc_request_clock(va_priv->dev,
  452. va_priv->default_clk_id,
  453. TX_CORE_CLK,
  454. false);
  455. va_priv->tx_clk_status--;
  456. }
  457. break;
  458. default:
  459. dev_err(va_priv->dev,
  460. "%s: invalid DAPM event %d\n", __func__, event);
  461. ret = -EINVAL;
  462. }
  463. return ret;
  464. }
  465. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  466. struct regmap *regmap, int clk_type,
  467. bool enable)
  468. {
  469. int ret = 0, clk_tx_ret = 0;
  470. dev_dbg(va_priv->dev,
  471. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  472. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  473. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  474. if (enable) {
  475. if (va_priv->swr_clk_users == 0)
  476. msm_cdc_pinctrl_select_active_state(
  477. va_priv->va_swr_gpio_p);
  478. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  479. TX_CORE_CLK,
  480. TX_CORE_CLK,
  481. true);
  482. if (clk_type == TX_MCLK) {
  483. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  484. TX_CORE_CLK,
  485. TX_CORE_CLK,
  486. true);
  487. if (ret < 0) {
  488. if (va_priv->swr_clk_users == 0)
  489. msm_cdc_pinctrl_select_sleep_state(
  490. va_priv->va_swr_gpio_p);
  491. dev_err_ratelimited(va_priv->dev,
  492. "%s: swr request clk failed\n",
  493. __func__);
  494. goto done;
  495. }
  496. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  497. true);
  498. }
  499. if (clk_type == VA_MCLK) {
  500. ret = va_macro_mclk_enable(va_priv, 1, true);
  501. if (ret < 0) {
  502. if (va_priv->swr_clk_users == 0)
  503. msm_cdc_pinctrl_select_sleep_state(
  504. va_priv->va_swr_gpio_p);
  505. dev_err_ratelimited(va_priv->dev,
  506. "%s: request clock enable failed\n",
  507. __func__);
  508. goto done;
  509. }
  510. }
  511. if (va_priv->swr_clk_users == 0) {
  512. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  513. __func__, va_priv->reset_swr);
  514. if (va_priv->reset_swr)
  515. regmap_update_bits(regmap,
  516. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  517. 0x02, 0x02);
  518. regmap_update_bits(regmap,
  519. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  520. 0x01, 0x01);
  521. if (va_priv->reset_swr)
  522. regmap_update_bits(regmap,
  523. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  524. 0x02, 0x00);
  525. va_priv->reset_swr = false;
  526. }
  527. if (!clk_tx_ret)
  528. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  529. TX_CORE_CLK,
  530. TX_CORE_CLK,
  531. false);
  532. va_priv->swr_clk_users++;
  533. } else {
  534. if (va_priv->swr_clk_users <= 0) {
  535. dev_err_ratelimited(va_priv->dev,
  536. "va swrm clock users already 0\n");
  537. va_priv->swr_clk_users = 0;
  538. return 0;
  539. }
  540. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  541. TX_CORE_CLK,
  542. TX_CORE_CLK,
  543. true);
  544. va_priv->swr_clk_users--;
  545. if (va_priv->swr_clk_users == 0)
  546. regmap_update_bits(regmap,
  547. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  548. 0x01, 0x00);
  549. if (clk_type == VA_MCLK)
  550. va_macro_mclk_enable(va_priv, 0, true);
  551. if (clk_type == TX_MCLK) {
  552. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  553. false);
  554. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  555. TX_CORE_CLK,
  556. TX_CORE_CLK,
  557. false);
  558. if (ret < 0) {
  559. dev_err_ratelimited(va_priv->dev,
  560. "%s: swr request clk failed\n",
  561. __func__);
  562. goto done;
  563. }
  564. }
  565. if (!clk_tx_ret)
  566. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  567. TX_CORE_CLK,
  568. TX_CORE_CLK,
  569. false);
  570. if (va_priv->swr_clk_users == 0)
  571. msm_cdc_pinctrl_select_sleep_state(
  572. va_priv->va_swr_gpio_p);
  573. }
  574. return 0;
  575. done:
  576. if (!clk_tx_ret)
  577. bolero_clk_rsc_request_clock(va_priv->dev,
  578. TX_CORE_CLK,
  579. TX_CORE_CLK,
  580. false);
  581. return ret;
  582. }
  583. static int va_macro_core_vote(void *handle, bool enable)
  584. {
  585. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  586. if (va_priv == NULL) {
  587. pr_err("%s: va priv data is NULL\n", __func__);
  588. return -EINVAL;
  589. }
  590. if (enable) {
  591. pm_runtime_get_sync(va_priv->dev);
  592. pm_runtime_put_autosuspend(va_priv->dev);
  593. pm_runtime_mark_last_busy(va_priv->dev);
  594. }
  595. if (bolero_check_core_votes(va_priv->dev))
  596. return 0;
  597. else
  598. return -EINVAL;
  599. }
  600. static int va_macro_swrm_clock(void *handle, bool enable)
  601. {
  602. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  603. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  604. int ret = 0;
  605. if (regmap == NULL) {
  606. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  607. return -EINVAL;
  608. }
  609. mutex_lock(&va_priv->swr_clk_lock);
  610. dev_dbg(va_priv->dev,
  611. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  612. __func__, (enable ? "enable" : "disable"),
  613. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  614. if (enable) {
  615. pm_runtime_get_sync(va_priv->dev);
  616. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  617. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  618. VA_MCLK, enable);
  619. if (ret)
  620. goto done;
  621. va_priv->va_clk_status++;
  622. } else {
  623. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  624. TX_MCLK, enable);
  625. if (ret)
  626. goto done;
  627. va_priv->tx_clk_status++;
  628. }
  629. pm_runtime_mark_last_busy(va_priv->dev);
  630. pm_runtime_put_autosuspend(va_priv->dev);
  631. } else {
  632. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  633. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  634. VA_MCLK, enable);
  635. if (ret)
  636. goto done;
  637. --va_priv->va_clk_status;
  638. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  639. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  640. TX_MCLK, enable);
  641. if (ret)
  642. goto done;
  643. --va_priv->tx_clk_status;
  644. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  645. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  646. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  647. VA_MCLK, enable);
  648. if (ret)
  649. goto done;
  650. --va_priv->va_clk_status;
  651. } else {
  652. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  653. TX_MCLK, enable);
  654. if (ret)
  655. goto done;
  656. --va_priv->tx_clk_status;
  657. }
  658. } else {
  659. dev_dbg(va_priv->dev,
  660. "%s: Both clocks are disabled\n", __func__);
  661. }
  662. }
  663. dev_dbg(va_priv->dev,
  664. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  665. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  666. va_priv->va_clk_status);
  667. done:
  668. mutex_unlock(&va_priv->swr_clk_lock);
  669. return ret;
  670. }
  671. static int is_amic_enabled(struct snd_soc_component *component, int decimator)
  672. {
  673. u16 adc_mux_reg = 0, adc_reg = 0;
  674. u16 adc_n = BOLERO_ADC_MAX;
  675. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  676. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  677. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  678. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  679. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  680. adc_n = snd_soc_component_read32(component, adc_reg) &
  681. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  682. if (adc_n >= BOLERO_ADC_MAX)
  683. adc_n = BOLERO_ADC_MAX;
  684. }
  685. return adc_n;
  686. }
  687. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  688. {
  689. struct delayed_work *hpf_delayed_work;
  690. struct hpf_work *hpf_work;
  691. struct va_macro_priv *va_priv;
  692. struct snd_soc_component *component;
  693. u16 dec_cfg_reg, hpf_gate_reg;
  694. u8 hpf_cut_off_freq;
  695. u16 adc_n = 0;
  696. hpf_delayed_work = to_delayed_work(work);
  697. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  698. va_priv = hpf_work->va_priv;
  699. component = va_priv->component;
  700. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  701. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  702. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  703. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  704. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  705. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  706. __func__, hpf_work->decimator, hpf_cut_off_freq);
  707. adc_n = is_amic_enabled(component, hpf_work->decimator);
  708. if (adc_n < BOLERO_ADC_MAX) {
  709. /* analog mic clear TX hold */
  710. bolero_clear_amic_tx_hold(component->dev, adc_n);
  711. snd_soc_component_update_bits(component,
  712. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  713. hpf_cut_off_freq << 5);
  714. snd_soc_component_update_bits(component, hpf_gate_reg,
  715. 0x03, 0x02);
  716. /* Minimum 1 clk cycle delay is required as per HW spec */
  717. usleep_range(1000, 1010);
  718. snd_soc_component_update_bits(component, hpf_gate_reg,
  719. 0x03, 0x01);
  720. } else {
  721. snd_soc_component_update_bits(component,
  722. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  723. hpf_cut_off_freq << 5);
  724. snd_soc_component_update_bits(component, hpf_gate_reg,
  725. 0x02, 0x02);
  726. /* Minimum 1 clk cycle delay is required as per HW spec */
  727. usleep_range(1000, 1010);
  728. snd_soc_component_update_bits(component, hpf_gate_reg,
  729. 0x02, 0x00);
  730. }
  731. }
  732. static void va_macro_mute_update_callback(struct work_struct *work)
  733. {
  734. struct va_mute_work *va_mute_dwork;
  735. struct snd_soc_component *component = NULL;
  736. struct va_macro_priv *va_priv;
  737. struct delayed_work *delayed_work;
  738. u16 tx_vol_ctl_reg, decimator;
  739. delayed_work = to_delayed_work(work);
  740. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  741. va_priv = va_mute_dwork->va_priv;
  742. component = va_priv->component;
  743. decimator = va_mute_dwork->decimator;
  744. tx_vol_ctl_reg =
  745. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  746. VA_MACRO_TX_PATH_OFFSET * decimator;
  747. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  748. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  749. __func__, decimator);
  750. }
  751. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  752. struct snd_ctl_elem_value *ucontrol)
  753. {
  754. struct snd_soc_dapm_widget *widget =
  755. snd_soc_dapm_kcontrol_widget(kcontrol);
  756. struct snd_soc_component *component =
  757. snd_soc_dapm_to_component(widget->dapm);
  758. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  759. unsigned int val;
  760. u16 mic_sel_reg, dmic_clk_reg;
  761. struct device *va_dev = NULL;
  762. struct va_macro_priv *va_priv = NULL;
  763. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  764. return -EINVAL;
  765. val = ucontrol->value.enumerated.item[0];
  766. if (val > e->items - 1)
  767. return -EINVAL;
  768. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  769. widget->name, val);
  770. switch (e->reg) {
  771. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  772. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  773. break;
  774. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  775. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  776. break;
  777. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  778. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  779. break;
  780. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  781. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  782. break;
  783. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  784. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  785. break;
  786. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  787. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  788. break;
  789. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  790. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  791. break;
  792. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  793. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  794. break;
  795. default:
  796. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  797. __func__, e->reg);
  798. return -EINVAL;
  799. }
  800. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  801. if (val != 0) {
  802. if (val < 5) {
  803. snd_soc_component_update_bits(component,
  804. mic_sel_reg,
  805. 1 << 7, 0x0 << 7);
  806. } else {
  807. snd_soc_component_update_bits(component,
  808. mic_sel_reg,
  809. 1 << 7, 0x1 << 7);
  810. snd_soc_component_update_bits(component,
  811. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  812. 0x80, 0x00);
  813. dmic_clk_reg =
  814. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  815. ((val - 5)/2) * 4;
  816. snd_soc_component_update_bits(component,
  817. dmic_clk_reg,
  818. 0x0E, va_priv->dmic_clk_div << 0x1);
  819. }
  820. }
  821. } else {
  822. /* DMIC selected */
  823. if (val != 0)
  824. snd_soc_component_update_bits(component, mic_sel_reg,
  825. 1 << 7, 1 << 7);
  826. }
  827. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  828. }
  829. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  830. struct snd_ctl_elem_value *ucontrol)
  831. {
  832. struct snd_soc_component *component =
  833. snd_soc_kcontrol_component(kcontrol);
  834. struct device *va_dev = NULL;
  835. struct va_macro_priv *va_priv = NULL;
  836. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  837. return -EINVAL;
  838. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  839. return 0;
  840. }
  841. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  842. struct snd_ctl_elem_value *ucontrol)
  843. {
  844. struct snd_soc_component *component =
  845. snd_soc_kcontrol_component(kcontrol);
  846. struct device *va_dev = NULL;
  847. struct va_macro_priv *va_priv = NULL;
  848. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  849. return -EINVAL;
  850. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  851. return 0;
  852. }
  853. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  854. struct snd_ctl_elem_value *ucontrol)
  855. {
  856. struct snd_soc_dapm_widget *widget =
  857. snd_soc_dapm_kcontrol_widget(kcontrol);
  858. struct snd_soc_component *component =
  859. snd_soc_dapm_to_component(widget->dapm);
  860. struct soc_multi_mixer_control *mixer =
  861. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  862. u32 dai_id = widget->shift;
  863. u32 dec_id = mixer->shift;
  864. struct device *va_dev = NULL;
  865. struct va_macro_priv *va_priv = NULL;
  866. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  867. return -EINVAL;
  868. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  869. ucontrol->value.integer.value[0] = 1;
  870. else
  871. ucontrol->value.integer.value[0] = 0;
  872. return 0;
  873. }
  874. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  875. struct snd_ctl_elem_value *ucontrol)
  876. {
  877. struct snd_soc_dapm_widget *widget =
  878. snd_soc_dapm_kcontrol_widget(kcontrol);
  879. struct snd_soc_component *component =
  880. snd_soc_dapm_to_component(widget->dapm);
  881. struct snd_soc_dapm_update *update = NULL;
  882. struct soc_multi_mixer_control *mixer =
  883. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  884. u32 dai_id = widget->shift;
  885. u32 dec_id = mixer->shift;
  886. u32 enable = ucontrol->value.integer.value[0];
  887. struct device *va_dev = NULL;
  888. struct va_macro_priv *va_priv = NULL;
  889. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  890. return -EINVAL;
  891. if (enable) {
  892. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  893. va_priv->active_ch_cnt[dai_id]++;
  894. } else {
  895. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  896. va_priv->active_ch_cnt[dai_id]--;
  897. }
  898. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  899. return 0;
  900. }
  901. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  902. struct snd_kcontrol *kcontrol, int event)
  903. {
  904. struct snd_soc_component *component =
  905. snd_soc_dapm_to_component(w->dapm);
  906. unsigned int dmic = 0;
  907. int ret = 0;
  908. char *wname;
  909. wname = strpbrk(w->name, "01234567");
  910. if (!wname) {
  911. dev_err(component->dev, "%s: widget not found\n", __func__);
  912. return -EINVAL;
  913. }
  914. ret = kstrtouint(wname, 10, &dmic);
  915. if (ret < 0) {
  916. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  917. __func__);
  918. return -EINVAL;
  919. }
  920. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  921. __func__, event, dmic);
  922. switch (event) {
  923. case SND_SOC_DAPM_PRE_PMU:
  924. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  925. break;
  926. case SND_SOC_DAPM_POST_PMD:
  927. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  928. break;
  929. }
  930. return 0;
  931. }
  932. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  933. struct snd_kcontrol *kcontrol, int event)
  934. {
  935. struct snd_soc_component *component =
  936. snd_soc_dapm_to_component(w->dapm);
  937. unsigned int decimator;
  938. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  939. u16 tx_gain_ctl_reg;
  940. u8 hpf_cut_off_freq;
  941. u16 adc_mux_reg = 0;
  942. struct device *va_dev = NULL;
  943. struct va_macro_priv *va_priv = NULL;
  944. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  945. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  946. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  947. return -EINVAL;
  948. decimator = w->shift;
  949. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  950. w->name, decimator);
  951. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  952. VA_MACRO_TX_PATH_OFFSET * decimator;
  953. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  954. VA_MACRO_TX_PATH_OFFSET * decimator;
  955. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  956. VA_MACRO_TX_PATH_OFFSET * decimator;
  957. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  958. VA_MACRO_TX_PATH_OFFSET * decimator;
  959. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  960. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  961. switch (event) {
  962. case SND_SOC_DAPM_PRE_PMU:
  963. /* Enable TX PGA Mute */
  964. snd_soc_component_update_bits(component,
  965. tx_vol_ctl_reg, 0x10, 0x10);
  966. break;
  967. case SND_SOC_DAPM_POST_PMU:
  968. /* Enable TX CLK */
  969. snd_soc_component_update_bits(component,
  970. tx_vol_ctl_reg, 0x20, 0x20);
  971. snd_soc_component_update_bits(component,
  972. hpf_gate_reg, 0x01, 0x00);
  973. /*
  974. * Minimum 1 clk cycle delay is required as per HW spec
  975. */
  976. usleep_range(1000, 1010);
  977. hpf_cut_off_freq = (snd_soc_component_read32(
  978. component, dec_cfg_reg) &
  979. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  980. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  981. hpf_cut_off_freq;
  982. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  983. snd_soc_component_update_bits(component, dec_cfg_reg,
  984. TX_HPF_CUT_OFF_FREQ_MASK,
  985. CF_MIN_3DB_150HZ << 5);
  986. }
  987. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  988. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  989. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  990. if (va_tx_unmute_delay < unmute_delay)
  991. va_tx_unmute_delay = unmute_delay;
  992. }
  993. snd_soc_component_update_bits(component,
  994. hpf_gate_reg, 0x03, 0x03);
  995. /*
  996. * Minimum 1 clk cycle delay is required as per HW spec
  997. */
  998. usleep_range(1000, 1010);
  999. snd_soc_component_update_bits(component,
  1000. hpf_gate_reg, 0x02, 0x00);
  1001. snd_soc_component_update_bits(component,
  1002. hpf_gate_reg, 0x01, 0x01);
  1003. /*
  1004. * 6ms delay is required as per HW spec
  1005. */
  1006. usleep_range(6000, 6010);
  1007. /* schedule work queue to Remove Mute */
  1008. queue_delayed_work(system_freezable_wq,
  1009. &va_priv->va_mute_dwork[decimator].dwork,
  1010. msecs_to_jiffies(va_tx_unmute_delay));
  1011. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1012. CF_MIN_3DB_150HZ)
  1013. queue_delayed_work(system_freezable_wq,
  1014. &va_priv->va_hpf_work[decimator].dwork,
  1015. msecs_to_jiffies(hpf_delay));
  1016. /* apply gain after decimator is enabled */
  1017. snd_soc_component_write(component, tx_gain_ctl_reg,
  1018. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1019. if (va_priv->version == BOLERO_VERSION_2_0) {
  1020. if (snd_soc_component_read32(component, adc_mux_reg)
  1021. & SWR_MIC) {
  1022. snd_soc_component_update_bits(component,
  1023. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1024. 0x01, 0x01);
  1025. snd_soc_component_update_bits(component,
  1026. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1027. 0x0E, 0x0C);
  1028. snd_soc_component_update_bits(component,
  1029. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1030. 0x0E, 0x0C);
  1031. snd_soc_component_update_bits(component,
  1032. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1033. 0x0E, 0x00);
  1034. snd_soc_component_update_bits(component,
  1035. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1036. 0x0E, 0x00);
  1037. snd_soc_component_update_bits(component,
  1038. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1039. 0x0E, 0x00);
  1040. snd_soc_component_update_bits(component,
  1041. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1042. 0x0E, 0x00);
  1043. }
  1044. }
  1045. break;
  1046. case SND_SOC_DAPM_PRE_PMD:
  1047. hpf_cut_off_freq =
  1048. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1049. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1050. 0x10, 0x10);
  1051. if (cancel_delayed_work_sync(
  1052. &va_priv->va_hpf_work[decimator].dwork)) {
  1053. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1054. snd_soc_component_update_bits(component,
  1055. dec_cfg_reg,
  1056. TX_HPF_CUT_OFF_FREQ_MASK,
  1057. hpf_cut_off_freq << 5);
  1058. snd_soc_component_update_bits(component,
  1059. hpf_gate_reg,
  1060. 0x02, 0x02);
  1061. /*
  1062. * Minimum 1 clk cycle delay is required
  1063. * as per HW spec
  1064. */
  1065. usleep_range(1000, 1010);
  1066. snd_soc_component_update_bits(component,
  1067. hpf_gate_reg,
  1068. 0x02, 0x00);
  1069. }
  1070. }
  1071. cancel_delayed_work_sync(
  1072. &va_priv->va_mute_dwork[decimator].dwork);
  1073. if (va_priv->version == BOLERO_VERSION_2_0) {
  1074. if (snd_soc_component_read32(component, adc_mux_reg)
  1075. & SWR_MIC)
  1076. snd_soc_component_update_bits(component,
  1077. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1078. 0x01, 0x00);
  1079. }
  1080. break;
  1081. case SND_SOC_DAPM_POST_PMD:
  1082. /* Disable TX CLK */
  1083. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1084. 0x20, 0x00);
  1085. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1086. 0x10, 0x00);
  1087. break;
  1088. }
  1089. return 0;
  1090. }
  1091. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1092. struct snd_kcontrol *kcontrol, int event)
  1093. {
  1094. struct snd_soc_component *component =
  1095. snd_soc_dapm_to_component(w->dapm);
  1096. struct device *va_dev = NULL;
  1097. struct va_macro_priv *va_priv = NULL;
  1098. int ret = 0;
  1099. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1100. return -EINVAL;
  1101. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1102. switch (event) {
  1103. case SND_SOC_DAPM_POST_PMU:
  1104. if (bolero_tx_clk_switch(component))
  1105. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  1106. if (va_priv->tx_clk_status > 0) {
  1107. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1108. va_priv->default_clk_id,
  1109. TX_CORE_CLK,
  1110. false);
  1111. va_priv->tx_clk_status--;
  1112. }
  1113. break;
  1114. case SND_SOC_DAPM_PRE_PMD:
  1115. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1116. va_priv->default_clk_id,
  1117. TX_CORE_CLK,
  1118. true);
  1119. if (!ret)
  1120. va_priv->tx_clk_status++;
  1121. break;
  1122. default:
  1123. dev_err(va_priv->dev,
  1124. "%s: invalid DAPM event %d\n", __func__, event);
  1125. ret = -EINVAL;
  1126. break;
  1127. }
  1128. return ret;
  1129. }
  1130. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1131. struct snd_kcontrol *kcontrol, int event)
  1132. {
  1133. struct snd_soc_component *component =
  1134. snd_soc_dapm_to_component(w->dapm);
  1135. struct device *va_dev = NULL;
  1136. struct va_macro_priv *va_priv = NULL;
  1137. int ret = 0;
  1138. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1139. return -EINVAL;
  1140. if (!va_priv->micb_supply) {
  1141. dev_err(va_dev,
  1142. "%s:regulator not provided in dtsi\n", __func__);
  1143. return -EINVAL;
  1144. }
  1145. switch (event) {
  1146. case SND_SOC_DAPM_PRE_PMU:
  1147. if (va_priv->micb_users++ > 0)
  1148. return 0;
  1149. ret = regulator_set_voltage(va_priv->micb_supply,
  1150. va_priv->micb_voltage,
  1151. va_priv->micb_voltage);
  1152. if (ret) {
  1153. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1154. __func__, ret);
  1155. return ret;
  1156. }
  1157. ret = regulator_set_load(va_priv->micb_supply,
  1158. va_priv->micb_current);
  1159. if (ret) {
  1160. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1161. __func__, ret);
  1162. return ret;
  1163. }
  1164. ret = regulator_enable(va_priv->micb_supply);
  1165. if (ret) {
  1166. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1167. __func__, ret);
  1168. return ret;
  1169. }
  1170. break;
  1171. case SND_SOC_DAPM_POST_PMD:
  1172. if (--va_priv->micb_users > 0)
  1173. return 0;
  1174. if (va_priv->micb_users < 0) {
  1175. va_priv->micb_users = 0;
  1176. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1177. __func__);
  1178. return 0;
  1179. }
  1180. ret = regulator_disable(va_priv->micb_supply);
  1181. if (ret) {
  1182. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1183. __func__, ret);
  1184. return ret;
  1185. }
  1186. regulator_set_voltage(va_priv->micb_supply, 0,
  1187. va_priv->micb_voltage);
  1188. regulator_set_load(va_priv->micb_supply, 0);
  1189. break;
  1190. }
  1191. return 0;
  1192. }
  1193. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1194. struct snd_pcm_hw_params *params,
  1195. struct snd_soc_dai *dai)
  1196. {
  1197. int tx_fs_rate = -EINVAL;
  1198. struct snd_soc_component *component = dai->component;
  1199. u32 decimator, sample_rate;
  1200. u16 tx_fs_reg = 0;
  1201. struct device *va_dev = NULL;
  1202. struct va_macro_priv *va_priv = NULL;
  1203. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1204. return -EINVAL;
  1205. dev_dbg(va_dev,
  1206. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1207. dai->name, dai->id, params_rate(params),
  1208. params_channels(params));
  1209. sample_rate = params_rate(params);
  1210. switch (sample_rate) {
  1211. case 8000:
  1212. tx_fs_rate = 0;
  1213. break;
  1214. case 16000:
  1215. tx_fs_rate = 1;
  1216. break;
  1217. case 32000:
  1218. tx_fs_rate = 3;
  1219. break;
  1220. case 48000:
  1221. tx_fs_rate = 4;
  1222. break;
  1223. case 96000:
  1224. tx_fs_rate = 5;
  1225. break;
  1226. case 192000:
  1227. tx_fs_rate = 6;
  1228. break;
  1229. case 384000:
  1230. tx_fs_rate = 7;
  1231. break;
  1232. default:
  1233. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1234. __func__, params_rate(params));
  1235. return -EINVAL;
  1236. }
  1237. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1238. VA_MACRO_DEC_MAX) {
  1239. if (decimator >= 0) {
  1240. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1241. VA_MACRO_TX_PATH_OFFSET * decimator;
  1242. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1243. __func__, decimator, sample_rate);
  1244. snd_soc_component_update_bits(component, tx_fs_reg,
  1245. 0x0F, tx_fs_rate);
  1246. } else {
  1247. dev_err(va_dev,
  1248. "%s: ERROR: Invalid decimator: %d\n",
  1249. __func__, decimator);
  1250. return -EINVAL;
  1251. }
  1252. }
  1253. return 0;
  1254. }
  1255. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1256. unsigned int *tx_num, unsigned int *tx_slot,
  1257. unsigned int *rx_num, unsigned int *rx_slot)
  1258. {
  1259. struct snd_soc_component *component = dai->component;
  1260. struct device *va_dev = NULL;
  1261. struct va_macro_priv *va_priv = NULL;
  1262. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1263. return -EINVAL;
  1264. switch (dai->id) {
  1265. case VA_MACRO_AIF1_CAP:
  1266. case VA_MACRO_AIF2_CAP:
  1267. case VA_MACRO_AIF3_CAP:
  1268. *tx_slot = va_priv->active_ch_mask[dai->id];
  1269. *tx_num = va_priv->active_ch_cnt[dai->id];
  1270. break;
  1271. default:
  1272. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1273. break;
  1274. }
  1275. return 0;
  1276. }
  1277. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1278. .hw_params = va_macro_hw_params,
  1279. .get_channel_map = va_macro_get_channel_map,
  1280. };
  1281. static struct snd_soc_dai_driver va_macro_dai[] = {
  1282. {
  1283. .name = "va_macro_tx1",
  1284. .id = VA_MACRO_AIF1_CAP,
  1285. .capture = {
  1286. .stream_name = "VA_AIF1 Capture",
  1287. .rates = VA_MACRO_RATES,
  1288. .formats = VA_MACRO_FORMATS,
  1289. .rate_max = 192000,
  1290. .rate_min = 8000,
  1291. .channels_min = 1,
  1292. .channels_max = 8,
  1293. },
  1294. .ops = &va_macro_dai_ops,
  1295. },
  1296. {
  1297. .name = "va_macro_tx2",
  1298. .id = VA_MACRO_AIF2_CAP,
  1299. .capture = {
  1300. .stream_name = "VA_AIF2 Capture",
  1301. .rates = VA_MACRO_RATES,
  1302. .formats = VA_MACRO_FORMATS,
  1303. .rate_max = 192000,
  1304. .rate_min = 8000,
  1305. .channels_min = 1,
  1306. .channels_max = 8,
  1307. },
  1308. .ops = &va_macro_dai_ops,
  1309. },
  1310. {
  1311. .name = "va_macro_tx3",
  1312. .id = VA_MACRO_AIF3_CAP,
  1313. .capture = {
  1314. .stream_name = "VA_AIF3 Capture",
  1315. .rates = VA_MACRO_RATES,
  1316. .formats = VA_MACRO_FORMATS,
  1317. .rate_max = 192000,
  1318. .rate_min = 8000,
  1319. .channels_min = 1,
  1320. .channels_max = 8,
  1321. },
  1322. .ops = &va_macro_dai_ops,
  1323. },
  1324. };
  1325. #define STRING(name) #name
  1326. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1327. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1328. static const struct snd_kcontrol_new name##_mux = \
  1329. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1330. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1331. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1332. static const struct snd_kcontrol_new name##_mux = \
  1333. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1334. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1335. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1336. static const char * const adc_mux_text[] = {
  1337. "MSM_DMIC", "SWR_MIC"
  1338. };
  1339. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1340. 0, adc_mux_text);
  1341. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1342. 0, adc_mux_text);
  1343. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1344. 0, adc_mux_text);
  1345. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1346. 0, adc_mux_text);
  1347. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1348. 0, adc_mux_text);
  1349. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1350. 0, adc_mux_text);
  1351. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1352. 0, adc_mux_text);
  1353. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1354. 0, adc_mux_text);
  1355. static const char * const dmic_mux_text[] = {
  1356. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1357. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1358. };
  1359. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1360. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1361. va_macro_put_dec_enum);
  1362. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1363. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1364. va_macro_put_dec_enum);
  1365. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1366. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1367. va_macro_put_dec_enum);
  1368. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1369. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1370. va_macro_put_dec_enum);
  1371. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1372. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1373. va_macro_put_dec_enum);
  1374. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1375. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1376. va_macro_put_dec_enum);
  1377. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1378. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1379. va_macro_put_dec_enum);
  1380. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1381. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1382. va_macro_put_dec_enum);
  1383. static const char * const smic_mux_text[] = {
  1384. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1385. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1386. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1387. };
  1388. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1389. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1390. va_macro_put_dec_enum);
  1391. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1392. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1393. va_macro_put_dec_enum);
  1394. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1395. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1396. va_macro_put_dec_enum);
  1397. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1398. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1399. va_macro_put_dec_enum);
  1400. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1401. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1402. va_macro_put_dec_enum);
  1403. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1404. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1405. va_macro_put_dec_enum);
  1406. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1407. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1408. va_macro_put_dec_enum);
  1409. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1410. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1411. va_macro_put_dec_enum);
  1412. static const char * const smic_mux_text_v2[] = {
  1413. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1414. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1415. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1416. };
  1417. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1418. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1419. va_macro_put_dec_enum);
  1420. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1421. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1422. va_macro_put_dec_enum);
  1423. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1424. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1425. va_macro_put_dec_enum);
  1426. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1427. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1428. va_macro_put_dec_enum);
  1429. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1430. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1431. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1432. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1433. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1434. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1435. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1436. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1437. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1438. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1439. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1440. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1441. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1442. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1443. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1444. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1445. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1446. };
  1447. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1448. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1449. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1450. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1451. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1452. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1453. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1454. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1455. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1456. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1457. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1458. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1459. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1460. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1461. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1462. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1463. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1464. };
  1465. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1466. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1467. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1468. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1469. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1470. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1471. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1472. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1473. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1474. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1475. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1476. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1477. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1478. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1479. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1480. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1481. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1482. };
  1483. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1484. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1485. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1486. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1487. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1488. };
  1489. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1490. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1491. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1492. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1493. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1494. };
  1495. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1496. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1497. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1498. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1499. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1500. };
  1501. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1502. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1503. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1504. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1505. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1506. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1507. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1508. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1509. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1510. };
  1511. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1512. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1513. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1514. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1515. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1516. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1517. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1518. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1519. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1520. };
  1521. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1522. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1523. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1524. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1525. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1526. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1527. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1528. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1529. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1530. };
  1531. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1532. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1533. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1534. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1535. SND_SOC_DAPM_PRE_PMD),
  1536. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1537. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1538. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1539. SND_SOC_DAPM_PRE_PMD),
  1540. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1541. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1542. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1543. SND_SOC_DAPM_PRE_PMD),
  1544. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1545. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1546. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1547. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1548. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1549. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1550. va_macro_enable_micbias,
  1551. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1552. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1553. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1554. SND_SOC_DAPM_POST_PMD),
  1555. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1556. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1557. SND_SOC_DAPM_POST_PMD),
  1558. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1559. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1560. SND_SOC_DAPM_POST_PMD),
  1561. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1562. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1563. SND_SOC_DAPM_POST_PMD),
  1564. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1565. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1566. SND_SOC_DAPM_POST_PMD),
  1567. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1568. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1569. SND_SOC_DAPM_POST_PMD),
  1570. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1571. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1572. SND_SOC_DAPM_POST_PMD),
  1573. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1574. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1575. SND_SOC_DAPM_POST_PMD),
  1576. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1577. &va_dec0_mux, va_macro_enable_dec,
  1578. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1579. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1580. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1581. &va_dec1_mux, va_macro_enable_dec,
  1582. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1583. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1584. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1585. va_macro_mclk_event,
  1586. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1587. };
  1588. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1589. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1590. VA_MACRO_AIF1_CAP, 0,
  1591. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1592. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1593. VA_MACRO_AIF2_CAP, 0,
  1594. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1595. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1596. VA_MACRO_AIF3_CAP, 0,
  1597. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1598. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1599. va_macro_swr_pwr_event_v2,
  1600. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1601. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1602. va_macro_tx_swr_clk_event_v2,
  1603. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1604. };
  1605. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1606. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1607. VA_MACRO_AIF1_CAP, 0,
  1608. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1609. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1610. VA_MACRO_AIF2_CAP, 0,
  1611. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1612. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1613. VA_MACRO_AIF3_CAP, 0,
  1614. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1615. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1616. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1617. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1618. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1619. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1620. &va_dec2_mux, va_macro_enable_dec,
  1621. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1622. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1623. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1624. &va_dec3_mux, va_macro_enable_dec,
  1625. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1626. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1627. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1628. va_macro_swr_pwr_event,
  1629. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1630. };
  1631. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1632. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1633. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1634. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1635. SND_SOC_DAPM_PRE_PMD),
  1636. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1637. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1638. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1639. SND_SOC_DAPM_PRE_PMD),
  1640. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1641. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1642. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1643. SND_SOC_DAPM_PRE_PMD),
  1644. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1645. VA_MACRO_AIF1_CAP, 0,
  1646. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1647. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1648. VA_MACRO_AIF2_CAP, 0,
  1649. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1650. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1651. VA_MACRO_AIF3_CAP, 0,
  1652. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1653. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1654. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1655. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1656. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1657. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1658. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1659. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1660. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1661. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1662. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1663. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1664. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1665. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1666. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1667. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1668. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1669. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1670. va_macro_enable_micbias,
  1671. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1672. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1673. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1674. SND_SOC_DAPM_POST_PMD),
  1675. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1676. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1677. SND_SOC_DAPM_POST_PMD),
  1678. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1679. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1680. SND_SOC_DAPM_POST_PMD),
  1681. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1682. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1683. SND_SOC_DAPM_POST_PMD),
  1684. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1685. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1686. SND_SOC_DAPM_POST_PMD),
  1687. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1688. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1689. SND_SOC_DAPM_POST_PMD),
  1690. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1691. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1692. SND_SOC_DAPM_POST_PMD),
  1693. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1694. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1695. SND_SOC_DAPM_POST_PMD),
  1696. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1697. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1698. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1699. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1700. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1701. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1702. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1703. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1704. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1705. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1706. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1707. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1708. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1709. &va_dec0_mux, va_macro_enable_dec,
  1710. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1711. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1712. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1713. &va_dec1_mux, va_macro_enable_dec,
  1714. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1715. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1716. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1717. &va_dec2_mux, va_macro_enable_dec,
  1718. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1719. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1720. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1721. &va_dec3_mux, va_macro_enable_dec,
  1722. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1723. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1724. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1725. &va_dec4_mux, va_macro_enable_dec,
  1726. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1727. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1728. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1729. &va_dec5_mux, va_macro_enable_dec,
  1730. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1731. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1732. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1733. &va_dec6_mux, va_macro_enable_dec,
  1734. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1735. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1736. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1737. &va_dec7_mux, va_macro_enable_dec,
  1738. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1739. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1740. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1741. va_macro_swr_pwr_event,
  1742. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1743. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1744. va_macro_mclk_event,
  1745. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1746. };
  1747. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1748. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1749. va_macro_mclk_event,
  1750. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1751. };
  1752. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1753. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1754. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1755. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1756. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1757. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1758. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1759. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1760. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1761. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1762. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1763. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1764. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1765. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1766. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1767. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1768. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1769. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1770. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1771. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1772. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1773. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1774. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1775. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1776. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1777. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1778. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1779. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1780. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1781. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1782. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1783. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1784. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1785. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1786. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1787. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1788. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1789. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1790. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1791. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1792. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1793. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1794. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1795. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1796. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1797. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1798. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1799. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1800. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1801. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1802. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1803. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1804. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1805. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1806. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1807. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1808. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1809. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1810. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1811. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1812. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1813. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1814. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1815. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1816. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1817. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1818. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1819. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1820. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1821. };
  1822. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1823. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1824. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1825. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1826. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1827. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1828. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1829. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1830. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1831. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1832. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1833. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1834. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1835. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1836. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1837. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1838. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1839. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1840. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1841. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1842. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1843. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1844. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1845. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1846. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1847. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1848. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1849. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1850. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1851. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1852. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1853. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1854. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1855. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1856. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1857. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1858. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1859. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1860. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1861. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1862. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1863. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1864. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1865. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1866. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1867. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1868. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1869. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1870. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1871. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1872. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1873. };
  1874. static const struct snd_soc_dapm_route va_audio_map[] = {
  1875. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1876. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1877. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1878. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1879. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1880. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1881. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1882. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1883. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1884. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1885. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1886. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1887. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1888. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1889. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1890. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1891. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1892. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1893. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1894. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1895. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1896. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1897. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1898. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1899. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1900. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1901. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  1902. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  1903. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  1904. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  1905. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1906. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1907. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1908. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1909. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1910. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1911. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1912. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1913. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1914. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1915. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  1916. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  1917. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  1918. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  1919. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  1920. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  1921. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  1922. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  1923. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  1924. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  1925. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  1926. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  1927. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1928. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1929. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1930. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1931. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1932. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1933. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1934. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1935. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1936. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1937. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  1938. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  1939. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  1940. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  1941. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  1942. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  1943. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  1944. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  1945. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  1946. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  1947. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  1948. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  1949. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1950. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1951. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1952. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1953. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1954. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1955. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1956. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1957. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1958. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1959. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  1960. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  1961. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  1962. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  1963. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  1964. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  1965. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  1966. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  1967. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  1968. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  1969. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  1970. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  1971. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1972. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1973. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1974. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1975. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1976. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1977. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1978. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1979. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1980. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1981. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  1982. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  1983. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  1984. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  1985. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  1986. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  1987. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  1988. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  1989. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  1990. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  1991. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  1992. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  1993. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  1994. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  1995. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  1996. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  1997. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  1998. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  1999. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2000. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2001. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2002. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2003. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2004. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2005. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2006. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2007. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2008. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2009. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2010. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2011. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2012. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2013. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2014. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2015. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2016. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2017. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2018. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2019. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2020. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2021. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2022. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2023. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2024. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2025. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2026. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2027. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2028. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2029. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2030. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2031. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2032. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2033. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2034. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2035. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2036. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2037. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2038. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2039. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2040. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2041. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2042. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2043. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2044. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2045. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2046. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2047. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2048. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2049. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2050. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2051. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2052. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2053. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2054. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2055. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2056. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2057. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2058. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2059. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2060. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2061. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2062. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2063. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2064. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2065. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2066. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2067. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2068. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2069. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2070. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2071. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2072. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2073. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2074. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2075. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2076. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2077. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2078. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2079. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2080. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2081. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2082. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2083. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2084. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2085. };
  2086. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2087. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2088. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2089. 0, -84, 40, digital_gain),
  2090. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2091. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2092. 0, -84, 40, digital_gain),
  2093. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2094. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2095. 0, -84, 40, digital_gain),
  2096. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2097. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2098. 0, -84, 40, digital_gain),
  2099. SOC_SINGLE_SX_TLV("VA_DEC4 Volume",
  2100. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2101. 0, -84, 40, digital_gain),
  2102. SOC_SINGLE_SX_TLV("VA_DEC5 Volume",
  2103. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2104. 0, -84, 40, digital_gain),
  2105. SOC_SINGLE_SX_TLV("VA_DEC6 Volume",
  2106. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2107. 0, -84, 40, digital_gain),
  2108. SOC_SINGLE_SX_TLV("VA_DEC7 Volume",
  2109. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2110. 0, -84, 40, digital_gain),
  2111. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2112. va_macro_lpi_get, va_macro_lpi_put),
  2113. };
  2114. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2115. SOC_SINGLE_SX_TLV("VA_DEC0 Volume",
  2116. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2117. 0, -84, 40, digital_gain),
  2118. SOC_SINGLE_SX_TLV("VA_DEC1 Volume",
  2119. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2120. 0, -84, 40, digital_gain),
  2121. };
  2122. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2123. SOC_SINGLE_SX_TLV("VA_DEC2 Volume",
  2124. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2125. 0, -84, 40, digital_gain),
  2126. SOC_SINGLE_SX_TLV("VA_DEC3 Volume",
  2127. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2128. 0, -84, 40, digital_gain),
  2129. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2130. va_macro_lpi_get, va_macro_lpi_put),
  2131. };
  2132. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2133. struct va_macro_priv *va_priv)
  2134. {
  2135. u32 div_factor;
  2136. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2137. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2138. mclk_rate % dmic_sample_rate != 0)
  2139. goto undefined_rate;
  2140. div_factor = mclk_rate / dmic_sample_rate;
  2141. switch (div_factor) {
  2142. case 2:
  2143. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2144. break;
  2145. case 3:
  2146. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2147. break;
  2148. case 4:
  2149. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2150. break;
  2151. case 6:
  2152. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2153. break;
  2154. case 8:
  2155. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2156. break;
  2157. case 16:
  2158. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2159. break;
  2160. default:
  2161. /* Any other DIV factor is invalid */
  2162. goto undefined_rate;
  2163. }
  2164. /* Valid dmic DIV factors */
  2165. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2166. __func__, div_factor, mclk_rate);
  2167. return dmic_sample_rate;
  2168. undefined_rate:
  2169. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2170. __func__, dmic_sample_rate, mclk_rate);
  2171. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2172. return dmic_sample_rate;
  2173. }
  2174. static int va_macro_init(struct snd_soc_component *component)
  2175. {
  2176. struct snd_soc_dapm_context *dapm =
  2177. snd_soc_component_get_dapm(component);
  2178. int ret, i;
  2179. struct device *va_dev = NULL;
  2180. struct va_macro_priv *va_priv = NULL;
  2181. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2182. if (!va_dev) {
  2183. dev_err(component->dev,
  2184. "%s: null device for macro!\n", __func__);
  2185. return -EINVAL;
  2186. }
  2187. va_priv = dev_get_drvdata(va_dev);
  2188. if (!va_priv) {
  2189. dev_err(component->dev,
  2190. "%s: priv is null for macro!\n", __func__);
  2191. return -EINVAL;
  2192. }
  2193. va_priv->lpi_enable = false;
  2194. va_priv->register_event_listener = false;
  2195. if (va_priv->va_without_decimation) {
  2196. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2197. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2198. if (ret < 0) {
  2199. dev_err(va_dev,
  2200. "%s: Failed to add without dec controls\n",
  2201. __func__);
  2202. return ret;
  2203. }
  2204. va_priv->component = component;
  2205. return 0;
  2206. }
  2207. va_priv->version = bolero_get_version(va_dev);
  2208. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2209. ret = snd_soc_dapm_new_controls(dapm,
  2210. va_macro_dapm_widgets_common,
  2211. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2212. if (ret < 0) {
  2213. dev_err(va_dev, "%s: Failed to add controls\n",
  2214. __func__);
  2215. return ret;
  2216. }
  2217. if (va_priv->version == BOLERO_VERSION_2_1)
  2218. ret = snd_soc_dapm_new_controls(dapm,
  2219. va_macro_dapm_widgets_v2,
  2220. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2221. else if (va_priv->version == BOLERO_VERSION_2_0)
  2222. ret = snd_soc_dapm_new_controls(dapm,
  2223. va_macro_dapm_widgets_v3,
  2224. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2225. if (ret < 0) {
  2226. dev_err(va_dev, "%s: Failed to add controls\n",
  2227. __func__);
  2228. return ret;
  2229. }
  2230. } else {
  2231. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2232. ARRAY_SIZE(va_macro_dapm_widgets));
  2233. if (ret < 0) {
  2234. dev_err(va_dev, "%s: Failed to add controls\n",
  2235. __func__);
  2236. return ret;
  2237. }
  2238. }
  2239. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2240. ret = snd_soc_dapm_add_routes(dapm,
  2241. va_audio_map_common,
  2242. ARRAY_SIZE(va_audio_map_common));
  2243. if (ret < 0) {
  2244. dev_err(va_dev, "%s: Failed to add routes\n",
  2245. __func__);
  2246. return ret;
  2247. }
  2248. if (va_priv->version == BOLERO_VERSION_2_0)
  2249. ret = snd_soc_dapm_add_routes(dapm,
  2250. va_audio_map_v3,
  2251. ARRAY_SIZE(va_audio_map_v3));
  2252. if (ret < 0) {
  2253. dev_err(va_dev, "%s: Failed to add routes\n",
  2254. __func__);
  2255. return ret;
  2256. }
  2257. } else {
  2258. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2259. ARRAY_SIZE(va_audio_map));
  2260. if (ret < 0) {
  2261. dev_err(va_dev, "%s: Failed to add routes\n",
  2262. __func__);
  2263. return ret;
  2264. }
  2265. }
  2266. ret = snd_soc_dapm_new_widgets(dapm->card);
  2267. if (ret < 0) {
  2268. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2269. return ret;
  2270. }
  2271. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2272. ret = snd_soc_add_component_controls(component,
  2273. va_macro_snd_controls_common,
  2274. ARRAY_SIZE(va_macro_snd_controls_common));
  2275. if (ret < 0) {
  2276. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2277. __func__);
  2278. return ret;
  2279. }
  2280. if (va_priv->version == BOLERO_VERSION_2_0)
  2281. ret = snd_soc_add_component_controls(component,
  2282. va_macro_snd_controls_v3,
  2283. ARRAY_SIZE(va_macro_snd_controls_v3));
  2284. if (ret < 0) {
  2285. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2286. __func__);
  2287. return ret;
  2288. }
  2289. } else {
  2290. ret = snd_soc_add_component_controls(component,
  2291. va_macro_snd_controls,
  2292. ARRAY_SIZE(va_macro_snd_controls));
  2293. if (ret < 0) {
  2294. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2295. __func__);
  2296. return ret;
  2297. }
  2298. }
  2299. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2300. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2301. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2302. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2303. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2304. } else {
  2305. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2306. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2307. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2308. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2309. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2310. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2311. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2312. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2313. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2314. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2315. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2316. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2317. }
  2318. snd_soc_dapm_sync(dapm);
  2319. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2320. va_priv->va_hpf_work[i].va_priv = va_priv;
  2321. va_priv->va_hpf_work[i].decimator = i;
  2322. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2323. va_macro_tx_hpf_corner_freq_callback);
  2324. }
  2325. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2326. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2327. va_priv->va_mute_dwork[i].decimator = i;
  2328. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2329. va_macro_mute_update_callback);
  2330. }
  2331. va_priv->component = component;
  2332. if (va_priv->version == BOLERO_VERSION_2_1) {
  2333. snd_soc_component_update_bits(component,
  2334. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2335. snd_soc_component_update_bits(component,
  2336. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2337. snd_soc_component_update_bits(component,
  2338. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2339. }
  2340. return 0;
  2341. }
  2342. static int va_macro_deinit(struct snd_soc_component *component)
  2343. {
  2344. struct device *va_dev = NULL;
  2345. struct va_macro_priv *va_priv = NULL;
  2346. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2347. return -EINVAL;
  2348. va_priv->component = NULL;
  2349. return 0;
  2350. }
  2351. static void va_macro_add_child_devices(struct work_struct *work)
  2352. {
  2353. struct va_macro_priv *va_priv = NULL;
  2354. struct platform_device *pdev = NULL;
  2355. struct device_node *node = NULL;
  2356. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2357. int ret = 0;
  2358. u16 count = 0, ctrl_num = 0;
  2359. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2360. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2361. bool va_swr_master_node = false;
  2362. va_priv = container_of(work, struct va_macro_priv,
  2363. va_macro_add_child_devices_work);
  2364. if (!va_priv) {
  2365. pr_err("%s: Memory for va_priv does not exist\n",
  2366. __func__);
  2367. return;
  2368. }
  2369. if (!va_priv->dev) {
  2370. pr_err("%s: VA dev does not exist\n", __func__);
  2371. return;
  2372. }
  2373. if (!va_priv->dev->of_node) {
  2374. dev_err(va_priv->dev,
  2375. "%s: DT node for va_priv does not exist\n", __func__);
  2376. return;
  2377. }
  2378. platdata = &va_priv->swr_plat_data;
  2379. va_priv->child_count = 0;
  2380. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2381. va_swr_master_node = false;
  2382. if (strnstr(node->name, "va_swr_master",
  2383. strlen("va_swr_master")) != NULL)
  2384. va_swr_master_node = true;
  2385. if (va_swr_master_node)
  2386. strlcpy(plat_dev_name, "va_swr_ctrl",
  2387. (VA_MACRO_SWR_STRING_LEN - 1));
  2388. else
  2389. strlcpy(plat_dev_name, node->name,
  2390. (VA_MACRO_SWR_STRING_LEN - 1));
  2391. pdev = platform_device_alloc(plat_dev_name, -1);
  2392. if (!pdev) {
  2393. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2394. __func__);
  2395. ret = -ENOMEM;
  2396. goto err;
  2397. }
  2398. pdev->dev.parent = va_priv->dev;
  2399. pdev->dev.of_node = node;
  2400. if (va_swr_master_node) {
  2401. ret = platform_device_add_data(pdev, platdata,
  2402. sizeof(*platdata));
  2403. if (ret) {
  2404. dev_err(&pdev->dev,
  2405. "%s: cannot add plat data ctrl:%d\n",
  2406. __func__, ctrl_num);
  2407. goto fail_pdev_add;
  2408. }
  2409. }
  2410. ret = platform_device_add(pdev);
  2411. if (ret) {
  2412. dev_err(&pdev->dev,
  2413. "%s: Cannot add platform device\n",
  2414. __func__);
  2415. goto fail_pdev_add;
  2416. }
  2417. if (va_swr_master_node) {
  2418. temp = krealloc(swr_ctrl_data,
  2419. (ctrl_num + 1) * sizeof(
  2420. struct va_macro_swr_ctrl_data),
  2421. GFP_KERNEL);
  2422. if (!temp) {
  2423. ret = -ENOMEM;
  2424. goto fail_pdev_add;
  2425. }
  2426. swr_ctrl_data = temp;
  2427. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2428. ctrl_num++;
  2429. dev_dbg(&pdev->dev,
  2430. "%s: Added soundwire ctrl device(s)\n",
  2431. __func__);
  2432. va_priv->swr_ctrl_data = swr_ctrl_data;
  2433. }
  2434. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2435. va_priv->pdev_child_devices[
  2436. va_priv->child_count++] = pdev;
  2437. else
  2438. goto err;
  2439. }
  2440. return;
  2441. fail_pdev_add:
  2442. for (count = 0; count < va_priv->child_count; count++)
  2443. platform_device_put(va_priv->pdev_child_devices[count]);
  2444. err:
  2445. return;
  2446. }
  2447. static int va_macro_set_port_map(struct snd_soc_component *component,
  2448. u32 usecase, u32 size, void *data)
  2449. {
  2450. struct device *va_dev = NULL;
  2451. struct va_macro_priv *va_priv = NULL;
  2452. struct swrm_port_config port_cfg;
  2453. int ret = 0;
  2454. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2455. return -EINVAL;
  2456. memset(&port_cfg, 0, sizeof(port_cfg));
  2457. port_cfg.uc = usecase;
  2458. port_cfg.size = size;
  2459. port_cfg.params = data;
  2460. if (va_priv->swr_ctrl_data)
  2461. ret = swrm_wcd_notify(
  2462. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2463. SWR_SET_PORT_MAP, &port_cfg);
  2464. return ret;
  2465. }
  2466. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2467. u32 data)
  2468. {
  2469. struct device *va_dev = NULL;
  2470. struct va_macro_priv *va_priv = NULL;
  2471. u32 ipc_wakeup = data;
  2472. int ret = 0;
  2473. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2474. return -EINVAL;
  2475. if (va_priv->swr_ctrl_data)
  2476. ret = swrm_wcd_notify(
  2477. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2478. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2479. return ret;
  2480. }
  2481. static void va_macro_init_ops(struct macro_ops *ops,
  2482. char __iomem *va_io_base,
  2483. bool va_without_decimation)
  2484. {
  2485. memset(ops, 0, sizeof(struct macro_ops));
  2486. if (!va_without_decimation) {
  2487. ops->dai_ptr = va_macro_dai;
  2488. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2489. } else {
  2490. ops->dai_ptr = NULL;
  2491. ops->num_dais = 0;
  2492. }
  2493. ops->init = va_macro_init;
  2494. ops->exit = va_macro_deinit;
  2495. ops->io_base = va_io_base;
  2496. ops->event_handler = va_macro_event_handler;
  2497. ops->set_port_map = va_macro_set_port_map;
  2498. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2499. ops->clk_div_get = va_macro_clk_div_get;
  2500. }
  2501. static int va_macro_probe(struct platform_device *pdev)
  2502. {
  2503. struct macro_ops ops;
  2504. struct va_macro_priv *va_priv;
  2505. u32 va_base_addr, sample_rate = 0;
  2506. char __iomem *va_io_base;
  2507. bool va_without_decimation = false;
  2508. const char *micb_supply_str = "va-vdd-micb-supply";
  2509. const char *micb_supply_str1 = "va-vdd-micb";
  2510. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2511. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2512. int ret = 0;
  2513. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2514. u32 default_clk_id = 0;
  2515. struct clk *lpass_audio_hw_vote = NULL;
  2516. u32 is_used_va_swr_gpio = 0;
  2517. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2518. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2519. GFP_KERNEL);
  2520. if (!va_priv)
  2521. return -ENOMEM;
  2522. va_priv->dev = &pdev->dev;
  2523. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2524. &va_base_addr);
  2525. if (ret) {
  2526. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2527. __func__, "reg");
  2528. return ret;
  2529. }
  2530. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2531. "qcom,va-without-decimation");
  2532. va_priv->va_without_decimation = va_without_decimation;
  2533. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2534. &sample_rate);
  2535. if (ret) {
  2536. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2537. __func__, sample_rate);
  2538. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2539. } else {
  2540. if (va_macro_validate_dmic_sample_rate(
  2541. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2542. return -EINVAL;
  2543. }
  2544. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2545. NULL)) {
  2546. ret = of_property_read_u32(pdev->dev.of_node,
  2547. is_used_va_swr_gpio_dt,
  2548. &is_used_va_swr_gpio);
  2549. if (ret) {
  2550. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2551. __func__, is_used_va_swr_gpio_dt);
  2552. is_used_va_swr_gpio = 0;
  2553. }
  2554. }
  2555. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2556. "qcom,va-swr-gpios", 0);
  2557. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2558. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2559. __func__);
  2560. return -EINVAL;
  2561. }
  2562. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2563. is_used_va_swr_gpio) {
  2564. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2565. __func__);
  2566. return -EPROBE_DEFER;
  2567. }
  2568. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2569. VA_MACRO_MAX_OFFSET);
  2570. if (!va_io_base) {
  2571. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2572. return -EINVAL;
  2573. }
  2574. va_priv->va_io_base = va_io_base;
  2575. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2576. if (IS_ERR(lpass_audio_hw_vote)) {
  2577. ret = PTR_ERR(lpass_audio_hw_vote);
  2578. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2579. __func__, "lpass_audio_hw_vote", ret);
  2580. lpass_audio_hw_vote = NULL;
  2581. ret = 0;
  2582. }
  2583. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2584. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2585. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2586. micb_supply_str1);
  2587. if (IS_ERR(va_priv->micb_supply)) {
  2588. ret = PTR_ERR(va_priv->micb_supply);
  2589. dev_err(&pdev->dev,
  2590. "%s:Failed to get micbias supply for VA Mic %d\n",
  2591. __func__, ret);
  2592. return ret;
  2593. }
  2594. ret = of_property_read_u32(pdev->dev.of_node,
  2595. micb_voltage_str,
  2596. &va_priv->micb_voltage);
  2597. if (ret) {
  2598. dev_err(&pdev->dev,
  2599. "%s:Looking up %s property in node %s failed\n",
  2600. __func__, micb_voltage_str,
  2601. pdev->dev.of_node->full_name);
  2602. return ret;
  2603. }
  2604. ret = of_property_read_u32(pdev->dev.of_node,
  2605. micb_current_str,
  2606. &va_priv->micb_current);
  2607. if (ret) {
  2608. dev_err(&pdev->dev,
  2609. "%s:Looking up %s property in node %s failed\n",
  2610. __func__, micb_current_str,
  2611. pdev->dev.of_node->full_name);
  2612. return ret;
  2613. }
  2614. }
  2615. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2616. &default_clk_id);
  2617. if (ret) {
  2618. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2619. __func__, "qcom,default-clk-id");
  2620. default_clk_id = VA_CORE_CLK;
  2621. }
  2622. va_priv->clk_id = VA_CORE_CLK;
  2623. va_priv->default_clk_id = default_clk_id;
  2624. if (is_used_va_swr_gpio) {
  2625. va_priv->reset_swr = true;
  2626. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2627. va_macro_add_child_devices);
  2628. va_priv->swr_plat_data.handle = (void *) va_priv;
  2629. va_priv->swr_plat_data.read = NULL;
  2630. va_priv->swr_plat_data.write = NULL;
  2631. va_priv->swr_plat_data.bulk_write = NULL;
  2632. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2633. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2634. va_priv->swr_plat_data.handle_irq = NULL;
  2635. mutex_init(&va_priv->swr_clk_lock);
  2636. }
  2637. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2638. mutex_init(&va_priv->mclk_lock);
  2639. dev_set_drvdata(&pdev->dev, va_priv);
  2640. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2641. ops.clk_id_req = va_priv->default_clk_id;
  2642. ops.default_clk_id = va_priv->default_clk_id;
  2643. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2644. if (ret < 0) {
  2645. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2646. goto reg_macro_fail;
  2647. }
  2648. if (is_used_va_swr_gpio)
  2649. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2650. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2651. pm_runtime_use_autosuspend(&pdev->dev);
  2652. pm_runtime_set_suspended(&pdev->dev);
  2653. pm_suspend_ignore_children(&pdev->dev, true);
  2654. pm_runtime_enable(&pdev->dev);
  2655. return ret;
  2656. reg_macro_fail:
  2657. mutex_destroy(&va_priv->mclk_lock);
  2658. if (is_used_va_swr_gpio)
  2659. mutex_destroy(&va_priv->swr_clk_lock);
  2660. return ret;
  2661. }
  2662. static int va_macro_remove(struct platform_device *pdev)
  2663. {
  2664. struct va_macro_priv *va_priv;
  2665. int count = 0;
  2666. va_priv = dev_get_drvdata(&pdev->dev);
  2667. if (!va_priv)
  2668. return -EINVAL;
  2669. if (va_priv->is_used_va_swr_gpio) {
  2670. if (va_priv->swr_ctrl_data)
  2671. kfree(va_priv->swr_ctrl_data);
  2672. for (count = 0; count < va_priv->child_count &&
  2673. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2674. platform_device_unregister(
  2675. va_priv->pdev_child_devices[count]);
  2676. }
  2677. pm_runtime_disable(&pdev->dev);
  2678. pm_runtime_set_suspended(&pdev->dev);
  2679. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2680. mutex_destroy(&va_priv->mclk_lock);
  2681. if (va_priv->is_used_va_swr_gpio)
  2682. mutex_destroy(&va_priv->swr_clk_lock);
  2683. return 0;
  2684. }
  2685. static const struct of_device_id va_macro_dt_match[] = {
  2686. {.compatible = "qcom,va-macro"},
  2687. {}
  2688. };
  2689. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2690. SET_SYSTEM_SLEEP_PM_OPS(
  2691. pm_runtime_force_suspend,
  2692. pm_runtime_force_resume
  2693. )
  2694. SET_RUNTIME_PM_OPS(
  2695. bolero_runtime_suspend,
  2696. bolero_runtime_resume,
  2697. NULL
  2698. )
  2699. };
  2700. static struct platform_driver va_macro_driver = {
  2701. .driver = {
  2702. .name = "va_macro",
  2703. .owner = THIS_MODULE,
  2704. .pm = &bolero_dev_pm_ops,
  2705. .of_match_table = va_macro_dt_match,
  2706. .suppress_bind_attrs = true,
  2707. },
  2708. .probe = va_macro_probe,
  2709. .remove = va_macro_remove,
  2710. };
  2711. module_platform_driver(va_macro_driver);
  2712. MODULE_DESCRIPTION("VA macro driver");
  2713. MODULE_LICENSE("GPL v2");