hal_be_reo.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331
  1. /*
  2. * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_module.h"
  20. #include "hal_hw_headers.h"
  21. #include "hal_be_hw_headers.h"
  22. #include "hal_reo.h"
  23. #include "hal_be_reo.h"
  24. #include "hal_be_api.h"
  25. uint32_t hal_get_reo_reg_base_offset_be(void)
  26. {
  27. return REO_REG_REG_BASE;
  28. }
  29. /**
  30. * hal_reo_qdesc_setup - Setup HW REO queue descriptor
  31. *
  32. * @hal_soc: Opaque HAL SOC handle
  33. * @ba_window_size: BlockAck window size
  34. * @start_seq: Starting sequence number
  35. * @hw_qdesc_vaddr: Virtual address of REO queue descriptor memory
  36. * @hw_qdesc_paddr: Physical address of REO queue descriptor memory
  37. * @tid: TID
  38. *
  39. */
  40. void hal_reo_qdesc_setup_be(hal_soc_handle_t hal_soc_hdl, int tid,
  41. uint32_t ba_window_size,
  42. uint32_t start_seq, void *hw_qdesc_vaddr,
  43. qdf_dma_addr_t hw_qdesc_paddr,
  44. int pn_type, uint8_t vdev_stats_id)
  45. {
  46. uint32_t *reo_queue_desc = (uint32_t *)hw_qdesc_vaddr;
  47. uint32_t *reo_queue_ext_desc;
  48. uint32_t reg_val;
  49. uint32_t pn_enable;
  50. uint32_t pn_size = 0;
  51. qdf_mem_zero(hw_qdesc_vaddr, sizeof(struct rx_reo_queue));
  52. hal_uniform_desc_hdr_setup(reo_queue_desc, HAL_DESC_REO_OWNED,
  53. HAL_REO_QUEUE_DESC);
  54. /* Fixed pattern in reserved bits for debugging */
  55. HAL_DESC_SET_FIELD(reo_queue_desc, UNIFORM_DESCRIPTOR_HEADER,
  56. RESERVED_0A, 0xDDBEEF);
  57. /* This a just a SW meta data and will be copied to REO destination
  58. * descriptors indicated by hardware.
  59. * TODO: Setting TID in this field. See if we should set something else.
  60. */
  61. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  62. RECEIVE_QUEUE_NUMBER, tid);
  63. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  64. VLD, 1);
  65. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  66. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  67. HAL_RX_LINK_DESC_CNTR);
  68. /*
  69. * Fields DISABLE_DUPLICATE_DETECTION and SOFT_REORDER_ENABLE will be 0
  70. */
  71. reg_val = TID_TO_WME_AC(tid);
  72. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, AC, reg_val);
  73. if (ba_window_size < 1)
  74. ba_window_size = 1;
  75. /* WAR to get 2k exception in Non BA case.
  76. * Setting window size to 2 to get 2k jump exception
  77. * when we receive aggregates in Non BA case
  78. */
  79. ba_window_size = hal_update_non_ba_win_size(tid, ba_window_size);
  80. /* Set RTY bit for non-BA case. Duplicate detection is currently not
  81. * done by HW in non-BA case if RTY bit is not set.
  82. * TODO: This is a temporary War and should be removed once HW fix is
  83. * made to check and discard duplicates even if RTY bit is not set.
  84. */
  85. if (ba_window_size == 1)
  86. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, RTY, 1);
  87. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, BA_WINDOW_SIZE,
  88. ba_window_size - 1);
  89. switch (pn_type) {
  90. case HAL_PN_WPA:
  91. pn_enable = 1;
  92. pn_size = PN_SIZE_48;
  93. break;
  94. case HAL_PN_WAPI_EVEN:
  95. case HAL_PN_WAPI_UNEVEN:
  96. pn_enable = 1;
  97. pn_size = PN_SIZE_128;
  98. break;
  99. default:
  100. pn_enable = 0;
  101. break;
  102. }
  103. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, PN_CHECK_NEEDED,
  104. pn_enable);
  105. if (pn_type == HAL_PN_WAPI_EVEN)
  106. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  107. PN_SHALL_BE_EVEN, 1);
  108. else if (pn_type == HAL_PN_WAPI_UNEVEN)
  109. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  110. PN_SHALL_BE_UNEVEN, 1);
  111. /*
  112. * TODO: Need to check if PN handling in SW needs to be enabled
  113. * So far this is not a requirement
  114. */
  115. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, PN_SIZE,
  116. pn_size);
  117. /* TODO: Check if RX_REO_QUEUE_IGNORE_AMPDU_FLAG need to be set
  118. * based on BA window size and/or AMPDU capabilities
  119. */
  120. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE,
  121. IGNORE_AMPDU_FLAG, 1);
  122. if (start_seq <= 0xfff)
  123. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, SSN,
  124. start_seq);
  125. /* TODO: SVLD should be set to 1 if a valid SSN is received in ADDBA,
  126. * but REO is not delivering packets if we set it to 1. Need to enable
  127. * this once the issue is resolved
  128. */
  129. HAL_DESC_SET_FIELD(reo_queue_desc, RX_REO_QUEUE, SVLD, 0);
  130. hal_update_stats_counter_index(reo_queue_desc, vdev_stats_id);
  131. /* TODO: Check if we should set start PN for WAPI */
  132. /* TODO: HW queue descriptors are currently allocated for max BA
  133. * window size for all QOS TIDs so that same descriptor can be used
  134. * later when ADDBA request is recevied. This should be changed to
  135. * allocate HW queue descriptors based on BA window size being
  136. * negotiated (0 for non BA cases), and reallocate when BA window
  137. * size changes and also send WMI message to FW to change the REO
  138. * queue descriptor in Rx peer entry as part of dp_rx_tid_update.
  139. */
  140. if (tid == HAL_NON_QOS_TID)
  141. return;
  142. reo_queue_ext_desc = (uint32_t *)
  143. (((struct rx_reo_queue *)reo_queue_desc) + 1);
  144. qdf_mem_zero(reo_queue_ext_desc, 3 *
  145. sizeof(struct rx_reo_queue_ext));
  146. /* Initialize first reo queue extension descriptor */
  147. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  148. HAL_DESC_REO_OWNED,
  149. HAL_REO_QUEUE_EXT_DESC);
  150. /* Fixed pattern in reserved bits for debugging */
  151. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  152. UNIFORM_DESCRIPTOR_HEADER, RESERVED_0A,
  153. 0xADBEEF);
  154. /* Initialize second reo queue extension descriptor */
  155. reo_queue_ext_desc = (uint32_t *)
  156. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  157. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  158. HAL_DESC_REO_OWNED,
  159. HAL_REO_QUEUE_EXT_DESC);
  160. /* Fixed pattern in reserved bits for debugging */
  161. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  162. UNIFORM_DESCRIPTOR_HEADER, RESERVED_0A,
  163. 0xBDBEEF);
  164. /* Initialize third reo queue extension descriptor */
  165. reo_queue_ext_desc = (uint32_t *)
  166. (((struct rx_reo_queue_ext *)reo_queue_ext_desc) + 1);
  167. hal_uniform_desc_hdr_setup(reo_queue_ext_desc,
  168. HAL_DESC_REO_OWNED,
  169. HAL_REO_QUEUE_EXT_DESC);
  170. /* Fixed pattern in reserved bits for debugging */
  171. HAL_DESC_SET_FIELD(reo_queue_ext_desc,
  172. UNIFORM_DESCRIPTOR_HEADER, RESERVED_0A,
  173. 0xCDBEEF);
  174. }
  175. qdf_export_symbol(hal_reo_qdesc_setup_be);
  176. /**
  177. * hal_get_ba_aging_timeout_be - Get BA Aging timeout
  178. *
  179. * @hal_soc: Opaque HAL SOC handle
  180. * @ac: Access category
  181. * @value: window size to get
  182. */
  183. void hal_get_ba_aging_timeout_be(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  184. uint32_t *value)
  185. {
  186. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  187. switch (ac) {
  188. case WME_AC_BE:
  189. *value = HAL_REG_READ(soc,
  190. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  191. REO_REG_REG_BASE)) / 1000;
  192. break;
  193. case WME_AC_BK:
  194. *value = HAL_REG_READ(soc,
  195. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  196. REO_REG_REG_BASE)) / 1000;
  197. break;
  198. case WME_AC_VI:
  199. *value = HAL_REG_READ(soc,
  200. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  201. REO_REG_REG_BASE)) / 1000;
  202. break;
  203. case WME_AC_VO:
  204. *value = HAL_REG_READ(soc,
  205. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  206. REO_REG_REG_BASE)) / 1000;
  207. break;
  208. default:
  209. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  210. "Invalid AC: %d\n", ac);
  211. }
  212. }
  213. qdf_export_symbol(hal_get_ba_aging_timeout_be);
  214. /**
  215. * hal_set_ba_aging_timeout_be - Set BA Aging timeout
  216. *
  217. * @hal_soc: Opaque HAL SOC handle
  218. * @ac: Access category
  219. * ac: 0 - Background, 1 - Best Effort, 2 - Video, 3 - Voice
  220. * @value: Input value to set
  221. */
  222. void hal_set_ba_aging_timeout_be(hal_soc_handle_t hal_soc_hdl, uint8_t ac,
  223. uint32_t value)
  224. {
  225. struct hal_soc *soc = (struct hal_soc *)hal_soc_hdl;
  226. switch (ac) {
  227. case WME_AC_BE:
  228. HAL_REG_WRITE(soc,
  229. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(
  230. REO_REG_REG_BASE),
  231. value * 1000);
  232. break;
  233. case WME_AC_BK:
  234. HAL_REG_WRITE(soc,
  235. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(
  236. REO_REG_REG_BASE),
  237. value * 1000);
  238. break;
  239. case WME_AC_VI:
  240. HAL_REG_WRITE(soc,
  241. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(
  242. REO_REG_REG_BASE),
  243. value * 1000);
  244. break;
  245. case WME_AC_VO:
  246. HAL_REG_WRITE(soc,
  247. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(
  248. REO_REG_REG_BASE),
  249. value * 1000);
  250. break;
  251. default:
  252. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  253. "Invalid AC: %d\n", ac);
  254. }
  255. }
  256. qdf_export_symbol(hal_set_ba_aging_timeout_be);
  257. static void
  258. hal_reo_cmd_set_descr_addr_be(uint32_t *reo_desc,
  259. enum hal_reo_cmd_type type,
  260. uint32_t paddr_lo,
  261. uint8_t paddr_hi)
  262. {
  263. switch (type) {
  264. case CMD_GET_QUEUE_STATS:
  265. HAL_DESC_64_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS,
  266. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  267. HAL_DESC_64_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS,
  268. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  269. break;
  270. case CMD_FLUSH_QUEUE:
  271. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  272. FLUSH_DESC_ADDR_31_0, paddr_lo);
  273. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  274. FLUSH_DESC_ADDR_39_32, paddr_hi);
  275. break;
  276. case CMD_FLUSH_CACHE:
  277. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  278. FLUSH_ADDR_31_0, paddr_lo);
  279. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  280. FLUSH_ADDR_39_32, paddr_hi);
  281. break;
  282. case CMD_UPDATE_RX_REO_QUEUE:
  283. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  284. RX_REO_QUEUE_DESC_ADDR_31_0, paddr_lo);
  285. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  286. RX_REO_QUEUE_DESC_ADDR_39_32, paddr_hi);
  287. break;
  288. default:
  289. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  290. "%s: Invalid REO command type", __func__);
  291. break;
  292. }
  293. }
  294. static int
  295. hal_reo_cmd_queue_stats_be(hal_ring_handle_t hal_ring_hdl,
  296. hal_soc_handle_t hal_soc_hdl,
  297. struct hal_reo_cmd_params *cmd)
  298. {
  299. uint32_t *reo_desc, val;
  300. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  301. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  302. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  303. if (!reo_desc) {
  304. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  305. hal_warn_rl("Out of cmd ring entries");
  306. return -EBUSY;
  307. }
  308. HAL_SET_TLV_HDR(reo_desc, WIFIREO_GET_QUEUE_STATS_E,
  309. sizeof(struct reo_get_queue_stats));
  310. /*
  311. * Offsets of descriptor fields defined in HW headers start from
  312. * the field after TLV header
  313. */
  314. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  315. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  316. sizeof(struct reo_get_queue_stats) -
  317. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  318. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  319. REO_STATUS_REQUIRED, cmd->std.need_status);
  320. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_GET_QUEUE_STATS,
  321. cmd->std.addr_lo,
  322. cmd->std.addr_hi);
  323. HAL_DESC_64_SET_FIELD(reo_desc, REO_GET_QUEUE_STATS, CLEAR_STATS,
  324. cmd->u.stats_params.clear);
  325. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl, RTPM_ID_HAL_REO_CMD,
  326. true);
  327. val = reo_desc[CMD_HEADER_DW_OFFSET];
  328. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  329. val);
  330. }
  331. static int
  332. hal_reo_cmd_flush_queue_be(hal_ring_handle_t hal_ring_hdl,
  333. hal_soc_handle_t hal_soc_hdl,
  334. struct hal_reo_cmd_params *cmd)
  335. {
  336. uint32_t *reo_desc, val;
  337. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  338. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  339. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  340. if (!reo_desc) {
  341. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  342. hal_warn_rl("Out of cmd ring entries");
  343. return -EBUSY;
  344. }
  345. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_QUEUE_E,
  346. sizeof(struct reo_flush_queue));
  347. /*
  348. * Offsets of descriptor fields defined in HW headers start from
  349. * the field after TLV header
  350. */
  351. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  352. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  353. sizeof(struct reo_flush_queue) -
  354. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  355. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  356. REO_STATUS_REQUIRED, cmd->std.need_status);
  357. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_FLUSH_QUEUE,
  358. cmd->std.addr_lo, cmd->std.addr_hi);
  359. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  360. BLOCK_DESC_ADDR_USAGE_AFTER_FLUSH,
  361. cmd->u.fl_queue_params.block_use_after_flush);
  362. if (cmd->u.fl_queue_params.block_use_after_flush) {
  363. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_QUEUE,
  364. BLOCK_RESOURCE_INDEX,
  365. cmd->u.fl_queue_params.index);
  366. }
  367. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl, RTPM_ID_HAL_REO_CMD,
  368. false);
  369. val = reo_desc[CMD_HEADER_DW_OFFSET];
  370. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  371. val);
  372. }
  373. static int
  374. hal_reo_cmd_flush_cache_be(hal_ring_handle_t hal_ring_hdl,
  375. hal_soc_handle_t hal_soc_hdl,
  376. struct hal_reo_cmd_params *cmd)
  377. {
  378. uint32_t *reo_desc, val;
  379. struct hal_reo_cmd_flush_cache_params *cp;
  380. uint8_t index = 0;
  381. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  382. cp = &cmd->u.fl_cache_params;
  383. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  384. /* We need a cache block resource for this operation, and REO HW has
  385. * only 4 such blocking resources. These resources are managed using
  386. * reo_res_bitmap, and we return failure if none is available.
  387. */
  388. if (cp->block_use_after_flush) {
  389. index = hal_find_zero_bit(hal_soc->reo_res_bitmap);
  390. if (index > 3) {
  391. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  392. hal_warn_rl("No blocking resource available!");
  393. return -EBUSY;
  394. }
  395. hal_soc->index = index;
  396. }
  397. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  398. if (!reo_desc) {
  399. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  400. hal_srng_dump(hal_ring_handle_to_hal_srng(hal_ring_hdl));
  401. return -EBUSY;
  402. }
  403. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_CACHE_E,
  404. sizeof(struct reo_flush_cache));
  405. /*
  406. * Offsets of descriptor fields defined in HW headers start from
  407. * the field after TLV header
  408. */
  409. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  410. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  411. sizeof(struct reo_flush_cache) -
  412. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  413. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  414. REO_STATUS_REQUIRED, cmd->std.need_status);
  415. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_FLUSH_CACHE,
  416. cmd->std.addr_lo, cmd->std.addr_hi);
  417. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  418. FORWARD_ALL_MPDUS_IN_QUEUE,
  419. cp->fwd_mpdus_in_queue);
  420. /* set it to 0 for now */
  421. cp->rel_block_index = 0;
  422. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  423. RELEASE_CACHE_BLOCK_INDEX, cp->rel_block_index);
  424. if (cp->block_use_after_flush) {
  425. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  426. CACHE_BLOCK_RESOURCE_INDEX, index);
  427. }
  428. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  429. FLUSH_WITHOUT_INVALIDATE, cp->flush_no_inval);
  430. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE,
  431. BLOCK_CACHE_USAGE_AFTER_FLUSH,
  432. cp->block_use_after_flush);
  433. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_CACHE, FLUSH_ENTIRE_CACHE,
  434. cp->flush_entire_cache);
  435. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl, RTPM_ID_HAL_REO_CMD,
  436. false);
  437. val = reo_desc[CMD_HEADER_DW_OFFSET];
  438. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  439. val);
  440. }
  441. static int
  442. hal_reo_cmd_unblock_cache_be(hal_ring_handle_t hal_ring_hdl,
  443. hal_soc_handle_t hal_soc_hdl,
  444. struct hal_reo_cmd_params *cmd)
  445. {
  446. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  447. uint32_t *reo_desc, val;
  448. uint8_t index = 0;
  449. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  450. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  451. index = hal_find_one_bit(hal_soc->reo_res_bitmap);
  452. if (index > 3) {
  453. hal_srng_access_end(hal_soc, hal_ring_hdl);
  454. qdf_print("No blocking resource to unblock!");
  455. return -EBUSY;
  456. }
  457. }
  458. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  459. if (!reo_desc) {
  460. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  461. hal_warn_rl("Out of cmd ring entries");
  462. return -EBUSY;
  463. }
  464. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UNBLOCK_CACHE_E,
  465. sizeof(struct reo_unblock_cache));
  466. /*
  467. * Offsets of descriptor fields defined in HW headers start from
  468. * the field after TLV header
  469. */
  470. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  471. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  472. sizeof(struct reo_unblock_cache) -
  473. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  474. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  475. REO_STATUS_REQUIRED, cmd->std.need_status);
  476. HAL_DESC_64_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE,
  477. UNBLOCK_TYPE, cmd->u.unblk_cache_params.type);
  478. if (cmd->u.unblk_cache_params.type == UNBLOCK_RES_INDEX) {
  479. HAL_DESC_64_SET_FIELD(reo_desc, REO_UNBLOCK_CACHE,
  480. CACHE_BLOCK_RESOURCE_INDEX,
  481. cmd->u.unblk_cache_params.index);
  482. }
  483. hal_srng_access_end(hal_soc, hal_ring_hdl);
  484. val = reo_desc[CMD_HEADER_DW_OFFSET];
  485. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  486. val);
  487. }
  488. static int
  489. hal_reo_cmd_flush_timeout_list_be(hal_ring_handle_t hal_ring_hdl,
  490. hal_soc_handle_t hal_soc_hdl,
  491. struct hal_reo_cmd_params *cmd)
  492. {
  493. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  494. uint32_t *reo_desc, val;
  495. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  496. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  497. if (!reo_desc) {
  498. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  499. hal_warn_rl("Out of cmd ring entries");
  500. return -EBUSY;
  501. }
  502. HAL_SET_TLV_HDR(reo_desc, WIFIREO_FLUSH_TIMEOUT_LIST_E,
  503. sizeof(struct reo_flush_timeout_list));
  504. /*
  505. * Offsets of descriptor fields defined in HW headers start from
  506. * the field after TLV header
  507. */
  508. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  509. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  510. sizeof(struct reo_flush_timeout_list) -
  511. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  512. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  513. REO_STATUS_REQUIRED, cmd->std.need_status);
  514. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST, AC_TIMOUT_LIST,
  515. cmd->u.fl_tim_list_params.ac_list);
  516. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST,
  517. MINIMUM_RELEASE_DESC_COUNT,
  518. cmd->u.fl_tim_list_params.min_rel_desc);
  519. HAL_DESC_64_SET_FIELD(reo_desc, REO_FLUSH_TIMEOUT_LIST,
  520. MINIMUM_FORWARD_BUF_COUNT,
  521. cmd->u.fl_tim_list_params.min_fwd_buf);
  522. hal_srng_access_end(hal_soc, hal_ring_hdl);
  523. val = reo_desc[CMD_HEADER_DW_OFFSET];
  524. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  525. val);
  526. }
  527. static int
  528. hal_reo_cmd_update_rx_queue_be(hal_ring_handle_t hal_ring_hdl,
  529. hal_soc_handle_t hal_soc_hdl,
  530. struct hal_reo_cmd_params *cmd)
  531. {
  532. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  533. uint32_t *reo_desc, val;
  534. struct hal_reo_cmd_update_queue_params *p;
  535. p = &cmd->u.upd_queue_params;
  536. hal_srng_access_start(hal_soc_hdl, hal_ring_hdl);
  537. reo_desc = hal_srng_src_get_next(hal_soc, hal_ring_hdl);
  538. if (!reo_desc) {
  539. hal_srng_access_end_reap(hal_soc, hal_ring_hdl);
  540. hal_warn_rl("Out of cmd ring entries");
  541. return -EBUSY;
  542. }
  543. HAL_SET_TLV_HDR(reo_desc, WIFIREO_UPDATE_RX_REO_QUEUE_E,
  544. sizeof(struct reo_update_rx_reo_queue));
  545. /*
  546. * Offsets of descriptor fields defined in HW headers start from
  547. * the field after TLV header
  548. */
  549. reo_desc += (sizeof(struct tlv_32_hdr) >> 2);
  550. qdf_mem_zero((reo_desc + NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER),
  551. sizeof(struct reo_update_rx_reo_queue) -
  552. (NUM_OF_DWORDS_UNIFORM_REO_CMD_HEADER << 2));
  553. HAL_DESC_64_SET_FIELD(reo_desc, UNIFORM_REO_CMD_HEADER,
  554. REO_STATUS_REQUIRED, cmd->std.need_status);
  555. hal_reo_cmd_set_descr_addr_be(reo_desc, CMD_UPDATE_RX_REO_QUEUE,
  556. cmd->std.addr_lo, cmd->std.addr_hi);
  557. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  558. UPDATE_RECEIVE_QUEUE_NUMBER,
  559. p->update_rx_queue_num);
  560. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE, UPDATE_VLD,
  561. p->update_vld);
  562. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  563. UPDATE_ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  564. p->update_assoc_link_desc);
  565. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  566. UPDATE_DISABLE_DUPLICATE_DETECTION,
  567. p->update_disable_dup_detect);
  568. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  569. UPDATE_DISABLE_DUPLICATE_DETECTION,
  570. p->update_disable_dup_detect);
  571. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  572. UPDATE_SOFT_REORDER_ENABLE,
  573. p->update_soft_reorder_enab);
  574. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  575. UPDATE_AC, p->update_ac);
  576. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  577. UPDATE_BAR, p->update_bar);
  578. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  579. UPDATE_BAR, p->update_bar);
  580. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  581. UPDATE_RTY, p->update_rty);
  582. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  583. UPDATE_CHK_2K_MODE, p->update_chk_2k_mode);
  584. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  585. UPDATE_OOR_MODE, p->update_oor_mode);
  586. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  587. UPDATE_BA_WINDOW_SIZE, p->update_ba_window_size);
  588. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  589. UPDATE_PN_CHECK_NEEDED,
  590. p->update_pn_check_needed);
  591. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  592. UPDATE_PN_SHALL_BE_EVEN, p->update_pn_even);
  593. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  594. UPDATE_PN_SHALL_BE_UNEVEN, p->update_pn_uneven);
  595. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  596. UPDATE_PN_HANDLING_ENABLE,
  597. p->update_pn_hand_enab);
  598. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  599. UPDATE_PN_SIZE, p->update_pn_size);
  600. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  601. UPDATE_IGNORE_AMPDU_FLAG, p->update_ignore_ampdu);
  602. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  603. UPDATE_SVLD, p->update_svld);
  604. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  605. UPDATE_SSN, p->update_ssn);
  606. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  607. UPDATE_SEQ_2K_ERROR_DETECTED_FLAG,
  608. p->update_seq_2k_err_detect);
  609. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  610. UPDATE_PN_VALID, p->update_pn_valid);
  611. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  612. UPDATE_PN, p->update_pn);
  613. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  614. RECEIVE_QUEUE_NUMBER, p->rx_queue_num);
  615. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  616. VLD, p->vld);
  617. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  618. ASSOCIATED_LINK_DESCRIPTOR_COUNTER,
  619. p->assoc_link_desc);
  620. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  621. DISABLE_DUPLICATE_DETECTION,
  622. p->disable_dup_detect);
  623. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  624. SOFT_REORDER_ENABLE, p->soft_reorder_enab);
  625. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE, AC, p->ac);
  626. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  627. BAR, p->bar);
  628. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  629. CHK_2K_MODE, p->chk_2k_mode);
  630. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  631. RTY, p->rty);
  632. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  633. OOR_MODE, p->oor_mode);
  634. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  635. PN_CHECK_NEEDED, p->pn_check_needed);
  636. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  637. PN_SHALL_BE_EVEN, p->pn_even);
  638. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  639. PN_SHALL_BE_UNEVEN, p->pn_uneven);
  640. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  641. PN_HANDLING_ENABLE, p->pn_hand_enab);
  642. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  643. IGNORE_AMPDU_FLAG, p->ignore_ampdu);
  644. if (p->ba_window_size < 1)
  645. p->ba_window_size = 1;
  646. /*
  647. * WAR to get 2k exception in Non BA case.
  648. * Setting window size to 2 to get 2k jump exception
  649. * when we receive aggregates in Non BA case
  650. */
  651. if (p->ba_window_size == 1)
  652. p->ba_window_size++;
  653. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  654. BA_WINDOW_SIZE, p->ba_window_size - 1);
  655. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  656. PN_SIZE, p->pn_size);
  657. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  658. SVLD, p->svld);
  659. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  660. SSN, p->ssn);
  661. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  662. SEQ_2K_ERROR_DETECTED_FLAG, p->seq_2k_err_detect);
  663. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  664. PN_ERROR_DETECTED_FLAG, p->pn_err_detect);
  665. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  666. PN_31_0, p->pn_31_0);
  667. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  668. PN_63_32, p->pn_63_32);
  669. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  670. PN_95_64, p->pn_95_64);
  671. HAL_DESC_64_SET_FIELD(reo_desc, REO_UPDATE_RX_REO_QUEUE,
  672. PN_127_96, p->pn_127_96);
  673. hal_srng_access_end_v1(hal_soc_hdl, hal_ring_hdl, RTPM_ID_HAL_REO_CMD,
  674. false);
  675. val = reo_desc[CMD_HEADER_DW_OFFSET];
  676. return HAL_GET_FIELD(UNIFORM_REO_CMD_HEADER, REO_CMD_NUMBER,
  677. val);
  678. }
  679. int hal_reo_send_cmd_be(hal_soc_handle_t hal_soc_hdl,
  680. hal_ring_handle_t hal_ring_hdl,
  681. enum hal_reo_cmd_type cmd,
  682. void *params)
  683. {
  684. struct hal_reo_cmd_params *cmd_params =
  685. (struct hal_reo_cmd_params *)params;
  686. int num = 0;
  687. switch (cmd) {
  688. case CMD_GET_QUEUE_STATS:
  689. num = hal_reo_cmd_queue_stats_be(hal_ring_hdl,
  690. hal_soc_hdl, cmd_params);
  691. break;
  692. case CMD_FLUSH_QUEUE:
  693. num = hal_reo_cmd_flush_queue_be(hal_ring_hdl,
  694. hal_soc_hdl, cmd_params);
  695. break;
  696. case CMD_FLUSH_CACHE:
  697. num = hal_reo_cmd_flush_cache_be(hal_ring_hdl,
  698. hal_soc_hdl, cmd_params);
  699. break;
  700. case CMD_UNBLOCK_CACHE:
  701. num = hal_reo_cmd_unblock_cache_be(hal_ring_hdl,
  702. hal_soc_hdl, cmd_params);
  703. break;
  704. case CMD_FLUSH_TIMEOUT_LIST:
  705. num = hal_reo_cmd_flush_timeout_list_be(hal_ring_hdl,
  706. hal_soc_hdl,
  707. cmd_params);
  708. break;
  709. case CMD_UPDATE_RX_REO_QUEUE:
  710. num = hal_reo_cmd_update_rx_queue_be(hal_ring_hdl,
  711. hal_soc_hdl, cmd_params);
  712. break;
  713. default:
  714. hal_err("Invalid REO command type: %d", cmd);
  715. return -EINVAL;
  716. };
  717. return num;
  718. }
  719. void
  720. hal_reo_queue_stats_status_be(hal_ring_desc_t ring_desc,
  721. void *st_handle,
  722. hal_soc_handle_t hal_soc_hdl)
  723. {
  724. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  725. struct hal_reo_queue_status *st =
  726. (struct hal_reo_queue_status *)st_handle;
  727. uint64_t *reo_desc = (uint64_t *)ring_desc;
  728. uint64_t val;
  729. /*
  730. * Offsets of descriptor fields defined in HW headers start
  731. * from the field after TLV header
  732. */
  733. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  734. /* header */
  735. hal_reo_status_get_header(ring_desc, HAL_REO_QUEUE_STATS_STATUS_TLV,
  736. &(st->header), hal_soc);
  737. /* SSN */
  738. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS, SSN)];
  739. st->ssn = HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS, SSN, val);
  740. /* current index */
  741. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  742. CURRENT_INDEX)];
  743. st->curr_idx =
  744. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  745. CURRENT_INDEX, val);
  746. /* PN bits */
  747. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  748. PN_31_0)];
  749. st->pn_31_0 =
  750. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  751. PN_31_0, val);
  752. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  753. PN_63_32)];
  754. st->pn_63_32 =
  755. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  756. PN_63_32, val);
  757. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  758. PN_95_64)];
  759. st->pn_95_64 =
  760. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  761. PN_95_64, val);
  762. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  763. PN_127_96)];
  764. st->pn_127_96 =
  765. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  766. PN_127_96, val);
  767. /* timestamps */
  768. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  769. LAST_RX_ENQUEUE_TIMESTAMP)];
  770. st->last_rx_enq_tstamp =
  771. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  772. LAST_RX_ENQUEUE_TIMESTAMP, val);
  773. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  774. LAST_RX_DEQUEUE_TIMESTAMP)];
  775. st->last_rx_deq_tstamp =
  776. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  777. LAST_RX_DEQUEUE_TIMESTAMP, val);
  778. /* rx bitmap */
  779. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  780. RX_BITMAP_31_0)];
  781. st->rx_bitmap_31_0 =
  782. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  783. RX_BITMAP_31_0, val);
  784. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  785. RX_BITMAP_63_32)];
  786. st->rx_bitmap_63_32 =
  787. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  788. RX_BITMAP_63_32, val);
  789. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  790. RX_BITMAP_95_64)];
  791. st->rx_bitmap_95_64 =
  792. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  793. RX_BITMAP_95_64, val);
  794. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  795. RX_BITMAP_127_96)];
  796. st->rx_bitmap_127_96 =
  797. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  798. RX_BITMAP_127_96, val);
  799. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  800. RX_BITMAP_159_128)];
  801. st->rx_bitmap_159_128 =
  802. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  803. RX_BITMAP_159_128, val);
  804. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  805. RX_BITMAP_191_160)];
  806. st->rx_bitmap_191_160 =
  807. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  808. RX_BITMAP_191_160, val);
  809. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  810. RX_BITMAP_223_192)];
  811. st->rx_bitmap_223_192 =
  812. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  813. RX_BITMAP_223_192, val);
  814. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  815. RX_BITMAP_255_224)];
  816. st->rx_bitmap_255_224 =
  817. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  818. RX_BITMAP_255_224, val);
  819. /* various counts */
  820. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  821. CURRENT_MPDU_COUNT)];
  822. st->curr_mpdu_cnt =
  823. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  824. CURRENT_MPDU_COUNT, val);
  825. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  826. CURRENT_MSDU_COUNT)];
  827. st->curr_msdu_cnt =
  828. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  829. CURRENT_MSDU_COUNT, val);
  830. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  831. TIMEOUT_COUNT)];
  832. st->fwd_timeout_cnt =
  833. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  834. TIMEOUT_COUNT, val);
  835. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  836. FORWARD_DUE_TO_BAR_COUNT)];
  837. st->fwd_bar_cnt =
  838. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  839. FORWARD_DUE_TO_BAR_COUNT, val);
  840. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  841. DUPLICATE_COUNT)];
  842. st->dup_cnt =
  843. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  844. DUPLICATE_COUNT, val);
  845. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  846. FRAMES_IN_ORDER_COUNT)];
  847. st->frms_in_order_cnt =
  848. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  849. FRAMES_IN_ORDER_COUNT, val);
  850. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  851. BAR_RECEIVED_COUNT)];
  852. st->bar_rcvd_cnt =
  853. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  854. BAR_RECEIVED_COUNT, val);
  855. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  856. MPDU_FRAMES_PROCESSED_COUNT)];
  857. st->mpdu_frms_cnt =
  858. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  859. MPDU_FRAMES_PROCESSED_COUNT, val);
  860. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  861. MSDU_FRAMES_PROCESSED_COUNT)];
  862. st->msdu_frms_cnt =
  863. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  864. MSDU_FRAMES_PROCESSED_COUNT, val);
  865. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  866. TOTAL_PROCESSED_BYTE_COUNT)];
  867. st->total_cnt =
  868. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  869. TOTAL_PROCESSED_BYTE_COUNT, val);
  870. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  871. LATE_RECEIVE_MPDU_COUNT)];
  872. st->late_recv_mpdu_cnt =
  873. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  874. LATE_RECEIVE_MPDU_COUNT, val);
  875. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  876. WINDOW_JUMP_2K)];
  877. st->win_jump_2k =
  878. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  879. WINDOW_JUMP_2K, val);
  880. val = reo_desc[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  881. HOLE_COUNT)];
  882. st->hole_cnt =
  883. HAL_GET_FIELD(REO_GET_QUEUE_STATS_STATUS,
  884. HOLE_COUNT, val);
  885. }
  886. void
  887. hal_reo_flush_queue_status_be(hal_ring_desc_t ring_desc,
  888. void *st_handle,
  889. hal_soc_handle_t hal_soc_hdl)
  890. {
  891. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  892. struct hal_reo_flush_queue_status *st =
  893. (struct hal_reo_flush_queue_status *)st_handle;
  894. uint64_t *reo_desc = (uint64_t *)ring_desc;
  895. uint64_t val;
  896. /*
  897. * Offsets of descriptor fields defined in HW headers start
  898. * from the field after TLV header
  899. */
  900. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  901. /* header */
  902. hal_reo_status_get_header(ring_desc, HAL_REO_FLUSH_QUEUE_STATUS_TLV,
  903. &(st->header), hal_soc);
  904. /* error bit */
  905. val = reo_desc[HAL_OFFSET(REO_FLUSH_QUEUE_STATUS,
  906. ERROR_DETECTED)];
  907. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS, ERROR_DETECTED,
  908. val);
  909. }
  910. void
  911. hal_reo_flush_cache_status_be(hal_ring_desc_t ring_desc,
  912. void *st_handle,
  913. hal_soc_handle_t hal_soc_hdl)
  914. {
  915. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  916. struct hal_reo_flush_cache_status *st =
  917. (struct hal_reo_flush_cache_status *)st_handle;
  918. uint64_t *reo_desc = (uint64_t *)ring_desc;
  919. uint64_t val;
  920. /*
  921. * Offsets of descriptor fields defined in HW headers start
  922. * from the field after TLV header
  923. */
  924. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  925. /* header */
  926. hal_reo_status_get_header(ring_desc, HAL_REO_FLUSH_CACHE_STATUS_TLV,
  927. &(st->header), hal_soc);
  928. /* error bit */
  929. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  930. ERROR_DETECTED)];
  931. st->error = HAL_GET_FIELD(REO_FLUSH_QUEUE_STATUS, ERROR_DETECTED,
  932. val);
  933. /* block error */
  934. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  935. BLOCK_ERROR_DETAILS)];
  936. st->block_error = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  937. BLOCK_ERROR_DETAILS,
  938. val);
  939. if (!st->block_error)
  940. qdf_set_bit(hal_soc->index,
  941. (unsigned long *)&hal_soc->reo_res_bitmap);
  942. /* cache flush status */
  943. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  944. CACHE_CONTROLLER_FLUSH_STATUS_HIT)];
  945. st->cache_flush_status = HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  946. CACHE_CONTROLLER_FLUSH_STATUS_HIT,
  947. val);
  948. /* cache flush descriptor type */
  949. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  950. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE)];
  951. st->cache_flush_status_desc_type =
  952. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  953. CACHE_CONTROLLER_FLUSH_STATUS_DESC_TYPE,
  954. val);
  955. /* cache flush count */
  956. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  957. CACHE_CONTROLLER_FLUSH_COUNT)];
  958. st->cache_flush_cnt =
  959. HAL_GET_FIELD(REO_FLUSH_CACHE_STATUS,
  960. CACHE_CONTROLLER_FLUSH_COUNT,
  961. val);
  962. }
  963. void
  964. hal_reo_unblock_cache_status_be(hal_ring_desc_t ring_desc,
  965. hal_soc_handle_t hal_soc_hdl,
  966. void *st_handle)
  967. {
  968. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  969. struct hal_reo_unblk_cache_status *st =
  970. (struct hal_reo_unblk_cache_status *)st_handle;
  971. uint64_t *reo_desc = (uint64_t *)ring_desc;
  972. uint64_t val;
  973. /*
  974. * Offsets of descriptor fields defined in HW headers start
  975. * from the field after TLV header
  976. */
  977. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  978. /* header */
  979. hal_reo_status_get_header(ring_desc, HAL_REO_UNBLK_CACHE_STATUS_TLV,
  980. &st->header, hal_soc);
  981. /* error bit */
  982. val = reo_desc[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  983. ERROR_DETECTED)];
  984. st->error = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS,
  985. ERROR_DETECTED,
  986. val);
  987. /* unblock type */
  988. val = reo_desc[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  989. UNBLOCK_TYPE)];
  990. st->unblock_type = HAL_GET_FIELD(REO_UNBLOCK_CACHE_STATUS,
  991. UNBLOCK_TYPE,
  992. val);
  993. if (!st->error && (st->unblock_type == UNBLOCK_RES_INDEX))
  994. qdf_clear_bit(hal_soc->index,
  995. (unsigned long *)&hal_soc->reo_res_bitmap);
  996. }
  997. void hal_reo_flush_timeout_list_status_be(hal_ring_desc_t ring_desc,
  998. void *st_handle,
  999. hal_soc_handle_t hal_soc_hdl)
  1000. {
  1001. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1002. struct hal_reo_flush_timeout_list_status *st =
  1003. (struct hal_reo_flush_timeout_list_status *)st_handle;
  1004. uint64_t *reo_desc = (uint64_t *)ring_desc;
  1005. uint64_t val;
  1006. /*
  1007. * Offsets of descriptor fields defined in HW headers start
  1008. * from the field after TLV header
  1009. */
  1010. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1011. /* header */
  1012. hal_reo_status_get_header(ring_desc, HAL_REO_TIMOUT_LIST_STATUS_TLV,
  1013. &(st->header), hal_soc);
  1014. /* error bit */
  1015. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1016. ERROR_DETECTED)];
  1017. st->error = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1018. ERROR_DETECTED,
  1019. val);
  1020. /* list empty */
  1021. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1022. TIMOUT_LIST_EMPTY)];
  1023. st->list_empty = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1024. TIMOUT_LIST_EMPTY,
  1025. val);
  1026. /* release descriptor count */
  1027. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1028. RELEASE_DESC_COUNT)];
  1029. st->rel_desc_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1030. RELEASE_DESC_COUNT,
  1031. val);
  1032. /* forward buf count */
  1033. val = reo_desc[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1034. FORWARD_BUF_COUNT)];
  1035. st->fwd_buf_cnt = HAL_GET_FIELD(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1036. FORWARD_BUF_COUNT,
  1037. val);
  1038. }
  1039. void hal_reo_desc_thres_reached_status_be(hal_ring_desc_t ring_desc,
  1040. void *st_handle,
  1041. hal_soc_handle_t hal_soc_hdl)
  1042. {
  1043. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1044. struct hal_reo_desc_thres_reached_status *st =
  1045. (struct hal_reo_desc_thres_reached_status *)st_handle;
  1046. uint64_t *reo_desc = (uint64_t *)ring_desc;
  1047. uint64_t val;
  1048. /*
  1049. * Offsets of descriptor fields defined in HW headers start
  1050. * from the field after TLV header
  1051. */
  1052. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1053. /* header */
  1054. hal_reo_status_get_header(ring_desc,
  1055. HAL_REO_DESC_THRES_STATUS_TLV,
  1056. &(st->header), hal_soc);
  1057. /* threshold index */
  1058. val = reo_desc[HAL_OFFSET_QW(
  1059. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1060. THRESHOLD_INDEX)];
  1061. st->thres_index = HAL_GET_FIELD(
  1062. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1063. THRESHOLD_INDEX,
  1064. val);
  1065. /* link desc counters */
  1066. val = reo_desc[HAL_OFFSET_QW(
  1067. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1068. LINK_DESCRIPTOR_COUNTER0)];
  1069. st->link_desc_counter0 = HAL_GET_FIELD(
  1070. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1071. LINK_DESCRIPTOR_COUNTER0,
  1072. val);
  1073. val = reo_desc[HAL_OFFSET_QW(
  1074. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1075. LINK_DESCRIPTOR_COUNTER1)];
  1076. st->link_desc_counter1 = HAL_GET_FIELD(
  1077. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1078. LINK_DESCRIPTOR_COUNTER1,
  1079. val);
  1080. val = reo_desc[HAL_OFFSET_QW(
  1081. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1082. LINK_DESCRIPTOR_COUNTER2)];
  1083. st->link_desc_counter2 = HAL_GET_FIELD(
  1084. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1085. LINK_DESCRIPTOR_COUNTER2,
  1086. val);
  1087. val = reo_desc[HAL_OFFSET_QW(
  1088. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1089. LINK_DESCRIPTOR_COUNTER_SUM)];
  1090. st->link_desc_counter_sum = HAL_GET_FIELD(
  1091. REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1092. LINK_DESCRIPTOR_COUNTER_SUM,
  1093. val);
  1094. }
  1095. void
  1096. hal_reo_rx_update_queue_status_be(hal_ring_desc_t ring_desc,
  1097. void *st_handle,
  1098. hal_soc_handle_t hal_soc_hdl)
  1099. {
  1100. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1101. struct hal_reo_update_rx_queue_status *st =
  1102. (struct hal_reo_update_rx_queue_status *)st_handle;
  1103. uint64_t *reo_desc = (uint64_t *)ring_desc;
  1104. /*
  1105. * Offsets of descriptor fields defined in HW headers start
  1106. * from the field after TLV header
  1107. */
  1108. reo_desc += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1109. /* header */
  1110. hal_reo_status_get_header(ring_desc,
  1111. HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV,
  1112. &(st->header), hal_soc);
  1113. }
  1114. uint8_t hal_get_tlv_hdr_size_be(void)
  1115. {
  1116. return sizeof(struct tlv_32_hdr);
  1117. }