lpass-cdc-va-macro.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2021, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "lpass-cdc.h"
  20. #include "lpass-cdc-registers.h"
  21. #include "lpass-cdc-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define LPASS_CDC_VA_MACRO_MAX_OFFSET 0x1000
  25. #define LPASS_CDC_VA_MACRO_NUM_DECIMATORS 4
  26. #define LPASS_CDC_VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define LPASS_CDC_VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define LPASS_CDC_VA_MACRO_MCLK_FREQ 9600000
  38. #define LPASS_CDC_VA_MACRO_TX_PATH_OFFSET \
  39. (LPASS_CDC_VA_TX1_TX_PATH_CTL - LPASS_CDC_VA_TX0_TX_PATH_CTL)
  40. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  41. #define LPASS_CDC_VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  42. #define LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  43. #define LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  44. #define LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  45. #define LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  46. #define LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  47. #define LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  48. #define LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  49. #define MAX_RETRY_ATTEMPTS 500
  50. #define LPASS_CDC_VA_MACRO_SWR_STRING_LEN 80
  51. #define LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX 3
  52. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  53. static int va_tx_unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  54. module_param(va_tx_unmute_delay, int, 0664);
  55. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  56. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable);
  57. enum {
  58. LPASS_CDC_VA_MACRO_AIF_INVALID = 0,
  59. LPASS_CDC_VA_MACRO_AIF1_CAP,
  60. LPASS_CDC_VA_MACRO_AIF2_CAP,
  61. LPASS_CDC_VA_MACRO_AIF3_CAP,
  62. LPASS_CDC_VA_MACRO_MAX_DAIS,
  63. };
  64. enum {
  65. LPASS_CDC_VA_MACRO_DEC0,
  66. LPASS_CDC_VA_MACRO_DEC1,
  67. LPASS_CDC_VA_MACRO_DEC2,
  68. LPASS_CDC_VA_MACRO_DEC3,
  69. LPASS_CDC_VA_MACRO_DEC_MAX,
  70. };
  71. enum {
  72. LPASS_CDC_VA_MACRO_CLK_DIV_2,
  73. LPASS_CDC_VA_MACRO_CLK_DIV_3,
  74. LPASS_CDC_VA_MACRO_CLK_DIV_4,
  75. LPASS_CDC_VA_MACRO_CLK_DIV_6,
  76. LPASS_CDC_VA_MACRO_CLK_DIV_8,
  77. LPASS_CDC_VA_MACRO_CLK_DIV_16,
  78. };
  79. enum {
  80. MSM_DMIC,
  81. SWR_MIC,
  82. };
  83. enum {
  84. TX_MCLK,
  85. VA_MCLK,
  86. };
  87. struct va_mute_work {
  88. struct lpass_cdc_va_macro_priv *va_priv;
  89. u32 decimator;
  90. struct delayed_work dwork;
  91. };
  92. struct hpf_work {
  93. struct lpass_cdc_va_macro_priv *va_priv;
  94. u8 decimator;
  95. u8 hpf_cut_off_freq;
  96. struct delayed_work dwork;
  97. };
  98. /* Hold instance to soundwire platform device */
  99. struct lpass_cdc_va_macro_swr_ctrl_data {
  100. struct platform_device *va_swr_pdev;
  101. };
  102. struct lpass_cdc_va_macro_swr_ctrl_platform_data {
  103. void *handle; /* holds codec private data */
  104. int (*read)(void *handle, int reg);
  105. int (*write)(void *handle, int reg, int val);
  106. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  107. int (*clk)(void *handle, bool enable);
  108. int (*core_vote)(void *handle, bool enable);
  109. int (*handle_irq)(void *handle,
  110. irqreturn_t (*swrm_irq_handler)(int irq,
  111. void *data),
  112. void *swrm_handle,
  113. int action);
  114. };
  115. struct lpass_cdc_va_macro_priv {
  116. struct device *dev;
  117. bool dec_active[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  118. bool va_without_decimation;
  119. struct clk *lpass_audio_hw_vote;
  120. struct mutex mclk_lock;
  121. struct mutex swr_clk_lock;
  122. struct snd_soc_component *component;
  123. struct hpf_work va_hpf_work[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  124. struct va_mute_work va_mute_dwork[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  125. unsigned long active_ch_mask[LPASS_CDC_VA_MACRO_MAX_DAIS];
  126. unsigned long active_ch_cnt[LPASS_CDC_VA_MACRO_MAX_DAIS];
  127. u16 dmic_clk_div;
  128. u16 va_mclk_users;
  129. int swr_clk_users;
  130. bool reset_swr;
  131. struct device_node *va_swr_gpio_p;
  132. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data;
  133. struct lpass_cdc_va_macro_swr_ctrl_platform_data swr_plat_data;
  134. struct work_struct lpass_cdc_va_macro_add_child_devices_work;
  135. int child_count;
  136. u16 mclk_mux_sel;
  137. char __iomem *va_io_base;
  138. char __iomem *va_island_mode_muxsel;
  139. struct platform_device *pdev_child_devices
  140. [LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX];
  141. struct regulator *micb_supply;
  142. u32 micb_voltage;
  143. u32 micb_current;
  144. u32 version;
  145. u32 is_used_va_swr_gpio;
  146. int micb_users;
  147. u16 default_clk_id;
  148. u16 clk_id;
  149. int tx_swr_clk_cnt;
  150. int va_swr_clk_cnt;
  151. int va_clk_status;
  152. int tx_clk_status;
  153. bool lpi_enable;
  154. bool clk_div_switch;
  155. int dec_mode[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  156. int pcm_rate[LPASS_CDC_VA_MACRO_NUM_DECIMATORS];
  157. bool wcd_dmic_enabled;
  158. int dapm_tx_clk_status;
  159. u16 current_clk_id;
  160. };
  161. static bool lpass_cdc_va_macro_get_data(struct snd_soc_component *component,
  162. struct device **va_dev,
  163. struct lpass_cdc_va_macro_priv **va_priv,
  164. const char *func_name)
  165. {
  166. *va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  167. if (!(*va_dev)) {
  168. dev_err(component->dev,
  169. "%s: null device for macro!\n", func_name);
  170. return false;
  171. }
  172. *va_priv = dev_get_drvdata((*va_dev));
  173. if (!(*va_priv) || !(*va_priv)->component) {
  174. dev_err(component->dev,
  175. "%s: priv is null for macro!\n", func_name);
  176. return false;
  177. }
  178. return true;
  179. }
  180. static int lpass_cdc_va_macro_clk_div_get(struct snd_soc_component *component)
  181. {
  182. struct device *va_dev = NULL;
  183. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  184. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  185. &va_priv, __func__))
  186. return -EINVAL;
  187. if (va_priv->clk_div_switch &&
  188. (va_priv->dmic_clk_div == LPASS_CDC_VA_MACRO_CLK_DIV_16))
  189. return LPASS_CDC_VA_MACRO_CLK_DIV_4;
  190. return va_priv->dmic_clk_div;
  191. }
  192. static int lpass_cdc_va_macro_mclk_enable(
  193. struct lpass_cdc_va_macro_priv *va_priv,
  194. bool mclk_enable, bool dapm)
  195. {
  196. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  197. int ret = 0;
  198. if (regmap == NULL) {
  199. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  200. return -EINVAL;
  201. }
  202. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  203. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  204. mutex_lock(&va_priv->mclk_lock);
  205. if (mclk_enable) {
  206. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  207. if (ret < 0) {
  208. dev_err(va_priv->dev,
  209. "%s: va request core vote failed\n",
  210. __func__);
  211. goto exit;
  212. }
  213. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  214. va_priv->default_clk_id,
  215. va_priv->clk_id,
  216. true);
  217. lpass_cdc_va_macro_core_vote(va_priv, false);
  218. if (ret < 0) {
  219. dev_err(va_priv->dev,
  220. "%s: va request clock en failed\n",
  221. __func__);
  222. goto exit;
  223. }
  224. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  225. true);
  226. if (va_priv->va_mclk_users == 0) {
  227. regcache_mark_dirty(regmap);
  228. regcache_sync_region(regmap,
  229. VA_START_OFFSET,
  230. VA_MAX_OFFSET);
  231. }
  232. va_priv->va_mclk_users++;
  233. } else {
  234. if (va_priv->va_mclk_users <= 0) {
  235. dev_err(va_priv->dev, "%s: clock already disabled\n",
  236. __func__);
  237. va_priv->va_mclk_users = 0;
  238. goto exit;
  239. }
  240. va_priv->va_mclk_users--;
  241. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  242. false);
  243. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  244. if (ret < 0) {
  245. dev_err(va_priv->dev,
  246. "%s: va request core vote failed\n",
  247. __func__);
  248. }
  249. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  250. va_priv->default_clk_id,
  251. va_priv->clk_id,
  252. false);
  253. lpass_cdc_va_macro_core_vote(va_priv, false);
  254. }
  255. exit:
  256. mutex_unlock(&va_priv->mclk_lock);
  257. return ret;
  258. }
  259. static int lpass_cdc_va_macro_event_handler(struct snd_soc_component *component,
  260. u16 event, u32 data)
  261. {
  262. struct device *va_dev = NULL;
  263. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  264. int retry_cnt = MAX_RETRY_ATTEMPTS;
  265. int ret = 0;
  266. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  267. &va_priv, __func__))
  268. return -EINVAL;
  269. switch (event) {
  270. case LPASS_CDC_MACRO_EVT_WAIT_VA_CLK_RESET:
  271. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  272. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  273. __func__, retry_cnt);
  274. /*
  275. * Userspace takes 10 seconds to close
  276. * the session when pcm_start fails due to concurrency
  277. * with PDR/SSR. Loop and check every 20ms till 10
  278. * seconds for va_mclk user count to get reset to 0
  279. * which ensures userspace teardown is done and SSR
  280. * powerup seq can proceed.
  281. */
  282. msleep(20);
  283. retry_cnt--;
  284. }
  285. if (retry_cnt == 0)
  286. dev_err(va_dev,
  287. "%s: va_mclk_users non-zero, SSR fail!!\n",
  288. __func__);
  289. break;
  290. case LPASS_CDC_MACRO_EVT_PRE_SSR_UP:
  291. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  292. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  293. if (ret < 0) {
  294. dev_err(va_priv->dev,
  295. "%s: va request core vote failed\n",
  296. __func__);
  297. break;
  298. }
  299. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  300. va_priv->default_clk_id,
  301. VA_CORE_CLK, true);
  302. if (ret < 0)
  303. dev_err_ratelimited(va_priv->dev,
  304. "%s, failed to enable clk, ret:%d\n",
  305. __func__, ret);
  306. else
  307. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  308. va_priv->default_clk_id,
  309. VA_CORE_CLK, false);
  310. lpass_cdc_va_macro_core_vote(va_priv, false);
  311. break;
  312. case LPASS_CDC_MACRO_EVT_SSR_UP:
  313. trace_printk("%s, enter SSR up\n", __func__);
  314. /* reset swr after ssr/pdr */
  315. va_priv->reset_swr = true;
  316. if (va_priv->swr_ctrl_data)
  317. swrm_wcd_notify(
  318. va_priv->swr_ctrl_data[0].va_swr_pdev,
  319. SWR_DEVICE_SSR_UP, NULL);
  320. break;
  321. case LPASS_CDC_MACRO_EVT_CLK_RESET:
  322. lpass_cdc_rsc_clk_reset(va_dev, VA_CORE_CLK);
  323. break;
  324. case LPASS_CDC_MACRO_EVT_SSR_DOWN:
  325. if (va_priv->swr_ctrl_data) {
  326. swrm_wcd_notify(
  327. va_priv->swr_ctrl_data[0].va_swr_pdev,
  328. SWR_DEVICE_SSR_DOWN, NULL);
  329. }
  330. if ((!pm_runtime_enabled(va_dev) ||
  331. !pm_runtime_suspended(va_dev))) {
  332. ret = lpass_cdc_runtime_suspend(va_dev);
  333. if (!ret) {
  334. pm_runtime_disable(va_dev);
  335. pm_runtime_set_suspended(va_dev);
  336. pm_runtime_enable(va_dev);
  337. }
  338. }
  339. break;
  340. default:
  341. break;
  342. }
  343. return 0;
  344. }
  345. static int lpass_cdc_va_macro_swr_clk_event(struct snd_soc_dapm_widget *w,
  346. struct snd_kcontrol *kcontrol, int event)
  347. {
  348. struct snd_soc_component *component =
  349. snd_soc_dapm_to_component(w->dapm);
  350. struct device *va_dev = NULL;
  351. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  352. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  353. &va_priv, __func__))
  354. return -EINVAL;
  355. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  356. switch (event) {
  357. case SND_SOC_DAPM_PRE_PMU:
  358. va_priv->va_swr_clk_cnt++;
  359. break;
  360. case SND_SOC_DAPM_POST_PMD:
  361. va_priv->va_swr_clk_cnt--;
  362. break;
  363. default:
  364. break;
  365. }
  366. return 0;
  367. }
  368. static int lpass_cdc_va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  369. struct snd_kcontrol *kcontrol, int event)
  370. {
  371. struct snd_soc_component *component =
  372. snd_soc_dapm_to_component(w->dapm);
  373. int ret = 0;
  374. struct device *va_dev = NULL;
  375. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  376. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  377. &va_priv, __func__))
  378. return -EINVAL;
  379. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  380. __func__, event, va_priv->lpi_enable);
  381. if (!va_priv->lpi_enable)
  382. return ret;
  383. switch (event) {
  384. case SND_SOC_DAPM_PRE_PMU:
  385. dev_dbg(component->dev,
  386. "%s: va_swr_clk_cnt %d, tx_swr_clk_cnt %d, tx_clk_status %d\n",
  387. __func__, va_priv->va_swr_clk_cnt,
  388. va_priv->tx_swr_clk_cnt, va_priv->tx_clk_status);
  389. if (va_priv->current_clk_id == VA_CORE_CLK) {
  390. return 0;
  391. } else if ( va_priv->va_swr_clk_cnt != 0 &&
  392. va_priv->tx_clk_status) {
  393. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  394. if (ret < 0) {
  395. dev_err(va_priv->dev,
  396. "%s: va request core vote failed\n",
  397. __func__);
  398. break;
  399. }
  400. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  401. va_priv->default_clk_id,
  402. VA_CORE_CLK,
  403. true);
  404. lpass_cdc_va_macro_core_vote(va_priv, false);
  405. if (ret) {
  406. dev_dbg(component->dev,
  407. "%s: request clock VA_CLK enable failed\n",
  408. __func__);
  409. break;
  410. }
  411. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  412. va_priv->default_clk_id,
  413. TX_CORE_CLK,
  414. false);
  415. if (ret) {
  416. dev_dbg(component->dev,
  417. "%s: request clock TX_CLK disable failed\n",
  418. __func__);
  419. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  420. va_priv->default_clk_id,
  421. VA_CORE_CLK,
  422. false);
  423. break;
  424. }
  425. va_priv->current_clk_id = VA_CORE_CLK;
  426. }
  427. break;
  428. case SND_SOC_DAPM_POST_PMD:
  429. if (va_priv->current_clk_id == VA_CORE_CLK &&
  430. va_priv->va_swr_clk_cnt != 0 &&
  431. va_priv->tx_clk_status) {
  432. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  433. va_priv->default_clk_id,
  434. TX_CORE_CLK,
  435. true);
  436. if (ret) {
  437. dev_dbg(component->dev,
  438. "%s: request clock TX_CLK enable failed\n",
  439. __func__);
  440. break;
  441. }
  442. ret = lpass_cdc_va_macro_core_vote(va_priv, true);
  443. if (ret < 0) {
  444. dev_err(va_priv->dev,
  445. "%s: va request core vote failed\n",
  446. __func__);
  447. break;
  448. }
  449. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  450. va_priv->default_clk_id,
  451. VA_CORE_CLK,
  452. false);
  453. lpass_cdc_va_macro_core_vote(va_priv, false);
  454. if (ret) {
  455. dev_dbg(component->dev,
  456. "%s: request clock VA_CLK disable failed\n",
  457. __func__);
  458. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  459. va_priv->default_clk_id,
  460. TX_CORE_CLK,
  461. false);
  462. break;
  463. }
  464. va_priv->current_clk_id = TX_CORE_CLK;
  465. }
  466. break;
  467. default:
  468. dev_err(va_priv->dev,
  469. "%s: invalid DAPM event %d\n", __func__, event);
  470. ret = -EINVAL;
  471. }
  472. return ret;
  473. }
  474. static int lpass_cdc_va_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
  475. struct snd_kcontrol *kcontrol, int event)
  476. {
  477. struct device *va_dev = NULL;
  478. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  479. struct snd_soc_component *component =
  480. snd_soc_dapm_to_component(w->dapm);
  481. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  482. &va_priv, __func__))
  483. return -EINVAL;
  484. if (SND_SOC_DAPM_EVENT_ON(event))
  485. ++va_priv->tx_swr_clk_cnt;
  486. if (SND_SOC_DAPM_EVENT_OFF(event))
  487. --va_priv->tx_swr_clk_cnt;
  488. return 0;
  489. }
  490. static int lpass_cdc_va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  491. struct snd_kcontrol *kcontrol, int event)
  492. {
  493. struct snd_soc_component *component =
  494. snd_soc_dapm_to_component(w->dapm);
  495. int ret = 0;
  496. struct device *va_dev = NULL;
  497. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  498. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  499. &va_priv, __func__))
  500. return -EINVAL;
  501. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  502. switch (event) {
  503. case SND_SOC_DAPM_PRE_PMU:
  504. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  505. va_priv->default_clk_id,
  506. TX_CORE_CLK,
  507. true);
  508. if (!ret)
  509. va_priv->dapm_tx_clk_status++;
  510. if (va_priv->lpi_enable)
  511. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  512. else
  513. ret = lpass_cdc_tx_mclk_enable(component, 1);
  514. break;
  515. case SND_SOC_DAPM_POST_PMD:
  516. if (va_priv->lpi_enable)
  517. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  518. else
  519. lpass_cdc_tx_mclk_enable(component, 0);
  520. if (va_priv->dapm_tx_clk_status > 0) {
  521. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  522. va_priv->default_clk_id,
  523. TX_CORE_CLK,
  524. false);
  525. va_priv->dapm_tx_clk_status--;
  526. }
  527. break;
  528. default:
  529. dev_err(va_priv->dev,
  530. "%s: invalid DAPM event %d\n", __func__, event);
  531. ret = -EINVAL;
  532. }
  533. return ret;
  534. }
  535. static int lpass_cdc_va_macro_tx_va_mclk_enable(
  536. struct lpass_cdc_va_macro_priv *va_priv,
  537. struct regmap *regmap, int clk_type,
  538. bool enable)
  539. {
  540. int ret = 0, clk_tx_ret = 0;
  541. dev_dbg(va_priv->dev,
  542. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  543. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  544. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  545. if (enable) {
  546. if (va_priv->swr_clk_users == 0) {
  547. msm_cdc_pinctrl_select_active_state(
  548. va_priv->va_swr_gpio_p);
  549. msm_cdc_pinctrl_set_wakeup_capable(
  550. va_priv->va_swr_gpio_p, false);
  551. }
  552. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  553. TX_CORE_CLK,
  554. TX_CORE_CLK,
  555. true);
  556. if (clk_type == TX_MCLK) {
  557. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  558. TX_CORE_CLK,
  559. TX_CORE_CLK,
  560. true);
  561. if (ret < 0) {
  562. if (va_priv->swr_clk_users == 0)
  563. msm_cdc_pinctrl_select_sleep_state(
  564. va_priv->va_swr_gpio_p);
  565. dev_err_ratelimited(va_priv->dev,
  566. "%s: swr request clk failed\n",
  567. __func__);
  568. goto done;
  569. }
  570. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  571. true);
  572. }
  573. if (clk_type == VA_MCLK) {
  574. ret = lpass_cdc_va_macro_mclk_enable(va_priv, 1, true);
  575. if (ret < 0) {
  576. if (va_priv->swr_clk_users == 0)
  577. msm_cdc_pinctrl_select_sleep_state(
  578. va_priv->va_swr_gpio_p);
  579. dev_err_ratelimited(va_priv->dev,
  580. "%s: request clock enable failed\n",
  581. __func__);
  582. goto done;
  583. }
  584. }
  585. if (va_priv->swr_clk_users == 0) {
  586. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  587. __func__, va_priv->reset_swr);
  588. if (va_priv->reset_swr)
  589. regmap_update_bits(regmap,
  590. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  591. 0x02, 0x02);
  592. regmap_update_bits(regmap,
  593. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  594. 0x01, 0x01);
  595. if (va_priv->reset_swr)
  596. regmap_update_bits(regmap,
  597. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  598. 0x02, 0x00);
  599. va_priv->reset_swr = false;
  600. }
  601. if (!clk_tx_ret)
  602. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  603. TX_CORE_CLK,
  604. TX_CORE_CLK,
  605. false);
  606. va_priv->swr_clk_users++;
  607. } else {
  608. if (va_priv->swr_clk_users <= 0) {
  609. dev_err_ratelimited(va_priv->dev,
  610. "va swrm clock users already 0\n");
  611. va_priv->swr_clk_users = 0;
  612. return 0;
  613. }
  614. clk_tx_ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  615. TX_CORE_CLK,
  616. TX_CORE_CLK,
  617. true);
  618. va_priv->swr_clk_users--;
  619. if (va_priv->swr_clk_users == 0)
  620. regmap_update_bits(regmap,
  621. LPASS_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  622. 0x01, 0x00);
  623. if (clk_type == VA_MCLK)
  624. lpass_cdc_va_macro_mclk_enable(va_priv, 0, true);
  625. if (clk_type == TX_MCLK) {
  626. lpass_cdc_clk_rsc_fs_gen_request(va_priv->dev,
  627. false);
  628. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  629. TX_CORE_CLK,
  630. TX_CORE_CLK,
  631. false);
  632. if (ret < 0) {
  633. dev_err_ratelimited(va_priv->dev,
  634. "%s: swr request clk failed\n",
  635. __func__);
  636. goto done;
  637. }
  638. }
  639. if (!clk_tx_ret)
  640. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  641. TX_CORE_CLK,
  642. TX_CORE_CLK,
  643. false);
  644. if (va_priv->swr_clk_users == 0) {
  645. msm_cdc_pinctrl_select_sleep_state(
  646. va_priv->va_swr_gpio_p);
  647. msm_cdc_pinctrl_set_wakeup_capable(
  648. va_priv->va_swr_gpio_p, true);
  649. }
  650. }
  651. return 0;
  652. done:
  653. if (!clk_tx_ret)
  654. lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  655. TX_CORE_CLK,
  656. TX_CORE_CLK,
  657. false);
  658. return ret;
  659. }
  660. static int lpass_cdc_va_macro_core_vote(void *handle, bool enable)
  661. {
  662. int rc = 0;
  663. struct lpass_cdc_va_macro_priv *va_priv =
  664. (struct lpass_cdc_va_macro_priv *) handle;
  665. if (va_priv == NULL) {
  666. pr_err("%s: va priv data is NULL\n", __func__);
  667. return -EINVAL;
  668. }
  669. trace_printk("%s, enter: enable %d\n", __func__, enable);
  670. if (enable) {
  671. pm_runtime_get_sync(va_priv->dev);
  672. if (lpass_cdc_check_core_votes(va_priv->dev)) {
  673. rc = 0;
  674. } else {
  675. pm_runtime_put_autosuspend(va_priv->dev);
  676. pm_runtime_mark_last_busy(va_priv->dev);
  677. rc = -ENOTSYNC;
  678. }
  679. } else {
  680. pm_runtime_put_autosuspend(va_priv->dev);
  681. pm_runtime_mark_last_busy(va_priv->dev);
  682. }
  683. trace_printk("%s, leave\n", __func__);
  684. return rc;
  685. }
  686. static int lpass_cdc_va_macro_swrm_clock(void *handle, bool enable)
  687. {
  688. struct lpass_cdc_va_macro_priv *va_priv =
  689. (struct lpass_cdc_va_macro_priv *) handle;
  690. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  691. int ret = 0;
  692. if (regmap == NULL) {
  693. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  694. return -EINVAL;
  695. }
  696. mutex_lock(&va_priv->swr_clk_lock);
  697. dev_dbg(va_priv->dev,
  698. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  699. __func__, (enable ? "enable" : "disable"),
  700. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  701. if (enable) {
  702. pm_runtime_get_sync(va_priv->dev);
  703. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  704. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  705. regmap, VA_MCLK, enable);
  706. if (ret) {
  707. pm_runtime_mark_last_busy(va_priv->dev);
  708. pm_runtime_put_autosuspend(va_priv->dev);
  709. goto done;
  710. }
  711. va_priv->va_clk_status++;
  712. } else {
  713. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  714. regmap, TX_MCLK, enable);
  715. if (ret) {
  716. pm_runtime_mark_last_busy(va_priv->dev);
  717. pm_runtime_put_autosuspend(va_priv->dev);
  718. goto done;
  719. }
  720. va_priv->tx_clk_status++;
  721. }
  722. pm_runtime_mark_last_busy(va_priv->dev);
  723. pm_runtime_put_autosuspend(va_priv->dev);
  724. } else {
  725. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  726. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  727. regmap,
  728. VA_MCLK, enable);
  729. if (ret)
  730. goto done;
  731. --va_priv->va_clk_status;
  732. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  733. ret = lpass_cdc_va_macro_tx_va_mclk_enable(va_priv,
  734. regmap,
  735. TX_MCLK, enable);
  736. if (ret)
  737. goto done;
  738. --va_priv->tx_clk_status;
  739. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  740. if (!va_priv->va_swr_clk_cnt &&
  741. va_priv->tx_swr_clk_cnt) {
  742. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  743. va_priv, regmap,
  744. VA_MCLK, enable);
  745. if (ret)
  746. goto done;
  747. --va_priv->va_clk_status;
  748. } else {
  749. ret = lpass_cdc_va_macro_tx_va_mclk_enable(
  750. va_priv, regmap,
  751. TX_MCLK, enable);
  752. if (ret)
  753. goto done;
  754. --va_priv->tx_clk_status;
  755. }
  756. } else {
  757. dev_dbg(va_priv->dev,
  758. "%s: Both clocks are disabled\n", __func__);
  759. }
  760. }
  761. dev_dbg(va_priv->dev,
  762. "%s: swrm clock usr %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  763. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  764. va_priv->va_clk_status);
  765. done:
  766. mutex_unlock(&va_priv->swr_clk_lock);
  767. return ret;
  768. }
  769. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  770. {
  771. u16 adc_mux_reg = 0, adc_reg = 0;
  772. u16 adc_n = LPASS_CDC_ADC_MAX;
  773. bool ret = false;
  774. struct device *va_dev = NULL;
  775. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  776. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  777. &va_priv, __func__))
  778. return ret;
  779. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  780. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  781. if (snd_soc_component_read(component, adc_mux_reg) & SWR_MIC) {
  782. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  783. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  784. adc_n = snd_soc_component_read(component, adc_reg) &
  785. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  786. if (adc_n < LPASS_CDC_ADC_MAX)
  787. return true;
  788. }
  789. return ret;
  790. }
  791. static void lpass_cdc_va_macro_tx_hpf_corner_freq_callback(
  792. struct work_struct *work)
  793. {
  794. struct delayed_work *hpf_delayed_work;
  795. struct hpf_work *hpf_work;
  796. struct lpass_cdc_va_macro_priv *va_priv;
  797. struct snd_soc_component *component;
  798. u16 dec_cfg_reg, hpf_gate_reg;
  799. u8 hpf_cut_off_freq;
  800. u16 adc_reg = 0, adc_n = 0;
  801. hpf_delayed_work = to_delayed_work(work);
  802. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  803. va_priv = hpf_work->va_priv;
  804. component = va_priv->component;
  805. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  806. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  807. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  808. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  809. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  810. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  811. __func__, hpf_work->decimator, hpf_cut_off_freq);
  812. if (is_amic_enabled(component, hpf_work->decimator)) {
  813. adc_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  814. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET *
  815. hpf_work->decimator;
  816. adc_n = snd_soc_component_read(component, adc_reg) &
  817. LPASS_CDC_VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  818. /* analog mic clear TX hold */
  819. lpass_cdc_clear_amic_tx_hold(component->dev, adc_n);
  820. snd_soc_component_update_bits(component,
  821. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  822. hpf_cut_off_freq << 5);
  823. snd_soc_component_update_bits(component, hpf_gate_reg,
  824. 0x03, 0x02);
  825. /* Add delay between toggle hpf gate based on sample rate */
  826. switch (va_priv->pcm_rate[hpf_work->decimator]) {
  827. case 0:
  828. usleep_range(125, 130);
  829. break;
  830. case 1:
  831. usleep_range(62, 65);
  832. break;
  833. case 3:
  834. usleep_range(31, 32);
  835. break;
  836. case 4:
  837. usleep_range(20, 21);
  838. break;
  839. case 5:
  840. usleep_range(10, 11);
  841. break;
  842. case 6:
  843. usleep_range(5, 6);
  844. break;
  845. default:
  846. usleep_range(125, 130);
  847. }
  848. snd_soc_component_update_bits(component, hpf_gate_reg,
  849. 0x03, 0x01);
  850. } else {
  851. snd_soc_component_update_bits(component,
  852. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  853. hpf_cut_off_freq << 5);
  854. snd_soc_component_update_bits(component, hpf_gate_reg,
  855. 0x02, 0x02);
  856. /* Minimum 1 clk cycle delay is required as per HW spec */
  857. usleep_range(1000, 1010);
  858. snd_soc_component_update_bits(component, hpf_gate_reg,
  859. 0x02, 0x00);
  860. }
  861. }
  862. static void lpass_cdc_va_macro_mute_update_callback(struct work_struct *work)
  863. {
  864. struct va_mute_work *va_mute_dwork;
  865. struct snd_soc_component *component = NULL;
  866. struct lpass_cdc_va_macro_priv *va_priv;
  867. struct delayed_work *delayed_work;
  868. u16 tx_vol_ctl_reg, decimator;
  869. delayed_work = to_delayed_work(work);
  870. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  871. va_priv = va_mute_dwork->va_priv;
  872. component = va_priv->component;
  873. decimator = va_mute_dwork->decimator;
  874. tx_vol_ctl_reg =
  875. LPASS_CDC_VA_TX0_TX_PATH_CTL +
  876. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  877. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  878. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  879. __func__, decimator);
  880. }
  881. static int lpass_cdc_va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  882. struct snd_ctl_elem_value *ucontrol)
  883. {
  884. struct snd_soc_dapm_widget *widget =
  885. snd_soc_dapm_kcontrol_widget(kcontrol);
  886. struct snd_soc_component *component =
  887. snd_soc_dapm_to_component(widget->dapm);
  888. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  889. unsigned int val;
  890. u16 mic_sel_reg, dmic_clk_reg;
  891. struct device *va_dev = NULL;
  892. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  893. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  894. &va_priv, __func__))
  895. return -EINVAL;
  896. val = ucontrol->value.enumerated.item[0];
  897. if (val > e->items - 1)
  898. return -EINVAL;
  899. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  900. widget->name, val);
  901. switch (e->reg) {
  902. case LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  903. mic_sel_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0;
  904. break;
  905. case LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  906. mic_sel_reg = LPASS_CDC_VA_TX1_TX_PATH_CFG0;
  907. break;
  908. case LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  909. mic_sel_reg = LPASS_CDC_VA_TX2_TX_PATH_CFG0;
  910. break;
  911. case LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  912. mic_sel_reg = LPASS_CDC_VA_TX3_TX_PATH_CFG0;
  913. break;
  914. default:
  915. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  916. __func__, e->reg);
  917. return -EINVAL;
  918. }
  919. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  920. if (val != 0) {
  921. if (!va_priv->wcd_dmic_enabled) {
  922. snd_soc_component_update_bits(component,
  923. mic_sel_reg,
  924. 1 << 7, 0x0 << 7);
  925. } else {
  926. snd_soc_component_update_bits(component,
  927. mic_sel_reg,
  928. 1 << 7, 0x1 << 7);
  929. snd_soc_component_update_bits(component,
  930. LPASS_CDC_VA_TOP_CSR_DMIC_CFG,
  931. 0x80, 0x00);
  932. dmic_clk_reg =
  933. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0 +
  934. ((val - 5)/2) * 4;
  935. snd_soc_component_update_bits(component,
  936. dmic_clk_reg,
  937. 0x0E, va_priv->dmic_clk_div << 0x1);
  938. }
  939. }
  940. } else {
  941. /* DMIC selected */
  942. if (val != 0)
  943. snd_soc_component_update_bits(component, mic_sel_reg,
  944. 1 << 7, 1 << 7);
  945. }
  946. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  947. }
  948. static int lpass_cdc_va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  949. struct snd_ctl_elem_value *ucontrol)
  950. {
  951. struct snd_soc_component *component =
  952. snd_soc_kcontrol_component(kcontrol);
  953. struct device *va_dev = NULL;
  954. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  955. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  956. &va_priv, __func__))
  957. return -EINVAL;
  958. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  959. return 0;
  960. }
  961. static int lpass_cdc_va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  962. struct snd_ctl_elem_value *ucontrol)
  963. {
  964. struct snd_soc_component *component =
  965. snd_soc_kcontrol_component(kcontrol);
  966. struct device *va_dev = NULL;
  967. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  968. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  969. &va_priv, __func__))
  970. return -EINVAL;
  971. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  972. return 0;
  973. }
  974. static int lpass_cdc_va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  975. struct snd_ctl_elem_value *ucontrol)
  976. {
  977. struct snd_soc_dapm_widget *widget =
  978. snd_soc_dapm_kcontrol_widget(kcontrol);
  979. struct snd_soc_component *component =
  980. snd_soc_dapm_to_component(widget->dapm);
  981. struct soc_multi_mixer_control *mixer =
  982. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  983. u32 dai_id = widget->shift;
  984. u32 dec_id = mixer->shift;
  985. struct device *va_dev = NULL;
  986. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  987. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  988. &va_priv, __func__))
  989. return -EINVAL;
  990. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  991. ucontrol->value.integer.value[0] = 1;
  992. else
  993. ucontrol->value.integer.value[0] = 0;
  994. return 0;
  995. }
  996. static int lpass_cdc_va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  997. struct snd_ctl_elem_value *ucontrol)
  998. {
  999. struct snd_soc_dapm_widget *widget =
  1000. snd_soc_dapm_kcontrol_widget(kcontrol);
  1001. struct snd_soc_component *component =
  1002. snd_soc_dapm_to_component(widget->dapm);
  1003. struct snd_soc_dapm_update *update = NULL;
  1004. struct soc_multi_mixer_control *mixer =
  1005. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  1006. u32 dai_id = widget->shift;
  1007. u32 dec_id = mixer->shift;
  1008. u32 enable = ucontrol->value.integer.value[0];
  1009. struct device *va_dev = NULL;
  1010. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1011. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1012. &va_priv, __func__))
  1013. return -EINVAL;
  1014. if (enable) {
  1015. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1016. va_priv->active_ch_cnt[dai_id]++;
  1017. } else {
  1018. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  1019. va_priv->active_ch_cnt[dai_id]--;
  1020. }
  1021. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  1022. return 0;
  1023. }
  1024. static int lpass_cdc_va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  1025. struct snd_kcontrol *kcontrol, int event)
  1026. {
  1027. struct snd_soc_component *component =
  1028. snd_soc_dapm_to_component(w->dapm);
  1029. unsigned int dmic = 0;
  1030. int ret = 0;
  1031. char *wname;
  1032. wname = strpbrk(w->name, "01234567");
  1033. if (!wname) {
  1034. dev_err(component->dev, "%s: widget not found\n", __func__);
  1035. return -EINVAL;
  1036. }
  1037. ret = kstrtouint(wname, 10, &dmic);
  1038. if (ret < 0) {
  1039. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  1040. __func__);
  1041. return -EINVAL;
  1042. }
  1043. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  1044. __func__, event, dmic);
  1045. switch (event) {
  1046. case SND_SOC_DAPM_PRE_PMU:
  1047. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, true);
  1048. break;
  1049. case SND_SOC_DAPM_POST_PMD:
  1050. lpass_cdc_dmic_clk_enable(component, dmic, DMIC_VA, false);
  1051. break;
  1052. }
  1053. return 0;
  1054. }
  1055. static int lpass_cdc_va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1056. struct snd_kcontrol *kcontrol, int event)
  1057. {
  1058. struct snd_soc_component *component =
  1059. snd_soc_dapm_to_component(w->dapm);
  1060. unsigned int decimator;
  1061. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1062. u16 tx_gain_ctl_reg;
  1063. u8 hpf_cut_off_freq;
  1064. u16 adc_mux_reg = 0;
  1065. u16 tx_fs_reg = 0;
  1066. struct device *va_dev = NULL;
  1067. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1068. int hpf_delay = LPASS_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1069. int unmute_delay = LPASS_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1070. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1071. &va_priv, __func__))
  1072. return -EINVAL;
  1073. decimator = w->shift;
  1074. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1075. w->name, decimator);
  1076. tx_vol_ctl_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1077. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1078. hpf_gate_reg = LPASS_CDC_VA_TX0_TX_PATH_SEC2 +
  1079. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1080. dec_cfg_reg = LPASS_CDC_VA_TX0_TX_PATH_CFG0 +
  1081. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1082. tx_gain_ctl_reg = LPASS_CDC_VA_TX0_TX_VOL_CTL +
  1083. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1084. adc_mux_reg = LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1085. LPASS_CDC_VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1086. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1087. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1088. va_priv->pcm_rate[decimator] = (snd_soc_component_read(component,
  1089. tx_fs_reg) & 0x0F);
  1090. switch (event) {
  1091. case SND_SOC_DAPM_PRE_PMU:
  1092. snd_soc_component_update_bits(component,
  1093. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1094. LPASS_CDC_VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1095. /* Enable TX PGA Mute */
  1096. snd_soc_component_update_bits(component,
  1097. tx_vol_ctl_reg, 0x10, 0x10);
  1098. break;
  1099. case SND_SOC_DAPM_POST_PMU:
  1100. /* Enable TX CLK */
  1101. snd_soc_component_update_bits(component,
  1102. tx_vol_ctl_reg, 0x20, 0x20);
  1103. if (!is_amic_enabled(component, decimator)) {
  1104. snd_soc_component_update_bits(component,
  1105. hpf_gate_reg, 0x01, 0x00);
  1106. /*
  1107. * Minimum 1 clk cycle delay is required as per HW spec
  1108. */
  1109. usleep_range(1000, 1010);
  1110. }
  1111. hpf_cut_off_freq = (snd_soc_component_read(
  1112. component, dec_cfg_reg) &
  1113. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1114. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1115. hpf_cut_off_freq;
  1116. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1117. snd_soc_component_update_bits(component, dec_cfg_reg,
  1118. TX_HPF_CUT_OFF_FREQ_MASK,
  1119. CF_MIN_3DB_150HZ << 5);
  1120. }
  1121. if (is_amic_enabled(component, decimator) < LPASS_CDC_ADC_MAX) {
  1122. hpf_delay = LPASS_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1123. unmute_delay = LPASS_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1124. if (va_tx_unmute_delay < unmute_delay)
  1125. va_tx_unmute_delay = unmute_delay;
  1126. }
  1127. snd_soc_component_update_bits(component,
  1128. hpf_gate_reg, 0x03, 0x02);
  1129. if (!is_amic_enabled(component, decimator))
  1130. snd_soc_component_update_bits(component,
  1131. hpf_gate_reg, 0x03, 0x00);
  1132. /*
  1133. * Minimum 1 clk cycle delay is required as per HW spec
  1134. */
  1135. usleep_range(1000, 1010);
  1136. snd_soc_component_update_bits(component,
  1137. hpf_gate_reg, 0x03, 0x01);
  1138. /*
  1139. * 6ms delay is required as per HW spec
  1140. */
  1141. usleep_range(6000, 6010);
  1142. /* schedule work queue to Remove Mute */
  1143. queue_delayed_work(system_freezable_wq,
  1144. &va_priv->va_mute_dwork[decimator].dwork,
  1145. msecs_to_jiffies(va_tx_unmute_delay));
  1146. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1147. CF_MIN_3DB_150HZ)
  1148. queue_delayed_work(system_freezable_wq,
  1149. &va_priv->va_hpf_work[decimator].dwork,
  1150. msecs_to_jiffies(hpf_delay));
  1151. /* apply gain after decimator is enabled */
  1152. snd_soc_component_write(component, tx_gain_ctl_reg,
  1153. snd_soc_component_read(component, tx_gain_ctl_reg));
  1154. break;
  1155. case SND_SOC_DAPM_PRE_PMD:
  1156. hpf_cut_off_freq =
  1157. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1158. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1159. 0x10, 0x10);
  1160. if (cancel_delayed_work_sync(
  1161. &va_priv->va_hpf_work[decimator].dwork)) {
  1162. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1163. snd_soc_component_update_bits(component,
  1164. dec_cfg_reg,
  1165. TX_HPF_CUT_OFF_FREQ_MASK,
  1166. hpf_cut_off_freq << 5);
  1167. if (is_amic_enabled(component, decimator))
  1168. snd_soc_component_update_bits(component,
  1169. hpf_gate_reg,
  1170. 0x03, 0x02);
  1171. else
  1172. snd_soc_component_update_bits(component,
  1173. hpf_gate_reg,
  1174. 0x03, 0x03);
  1175. /*
  1176. * Minimum 1 clk cycle delay is required
  1177. * as per HW spec
  1178. */
  1179. usleep_range(1000, 1010);
  1180. snd_soc_component_update_bits(component,
  1181. hpf_gate_reg,
  1182. 0x03, 0x01);
  1183. }
  1184. }
  1185. cancel_delayed_work_sync(
  1186. &va_priv->va_mute_dwork[decimator].dwork);
  1187. break;
  1188. case SND_SOC_DAPM_POST_PMD:
  1189. /* Disable TX CLK */
  1190. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1191. 0x20, 0x00);
  1192. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1193. 0x10, 0x00);
  1194. break;
  1195. }
  1196. return 0;
  1197. }
  1198. static int lpass_cdc_va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1199. struct snd_kcontrol *kcontrol, int event)
  1200. {
  1201. struct snd_soc_component *component =
  1202. snd_soc_dapm_to_component(w->dapm);
  1203. struct device *va_dev = NULL;
  1204. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1205. int ret = 0;
  1206. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1207. &va_priv, __func__))
  1208. return -EINVAL;
  1209. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1210. switch (event) {
  1211. case SND_SOC_DAPM_POST_PMU:
  1212. if (va_priv->dapm_tx_clk_status > 0) {
  1213. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1214. va_priv->default_clk_id,
  1215. TX_CORE_CLK,
  1216. false);
  1217. va_priv->dapm_tx_clk_status--;
  1218. }
  1219. break;
  1220. case SND_SOC_DAPM_PRE_PMD:
  1221. ret = lpass_cdc_clk_rsc_request_clock(va_priv->dev,
  1222. va_priv->default_clk_id,
  1223. TX_CORE_CLK,
  1224. true);
  1225. if (!ret)
  1226. va_priv->dapm_tx_clk_status++;
  1227. break;
  1228. default:
  1229. dev_err(va_priv->dev,
  1230. "%s: invalid DAPM event %d\n", __func__, event);
  1231. ret = -EINVAL;
  1232. break;
  1233. }
  1234. return ret;
  1235. }
  1236. static int lpass_cdc_va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1237. struct snd_kcontrol *kcontrol, int event)
  1238. {
  1239. struct snd_soc_component *component =
  1240. snd_soc_dapm_to_component(w->dapm);
  1241. struct device *va_dev = NULL;
  1242. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1243. int ret = 0;
  1244. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1245. &va_priv, __func__))
  1246. return -EINVAL;
  1247. if (!va_priv->micb_supply) {
  1248. dev_err(va_dev,
  1249. "%s:regulator not provided in dtsi\n", __func__);
  1250. return -EINVAL;
  1251. }
  1252. switch (event) {
  1253. case SND_SOC_DAPM_PRE_PMU:
  1254. if (va_priv->micb_users++ > 0)
  1255. return 0;
  1256. ret = regulator_set_voltage(va_priv->micb_supply,
  1257. va_priv->micb_voltage,
  1258. va_priv->micb_voltage);
  1259. if (ret) {
  1260. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1261. __func__, ret);
  1262. return ret;
  1263. }
  1264. ret = regulator_set_load(va_priv->micb_supply,
  1265. va_priv->micb_current);
  1266. if (ret) {
  1267. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1268. __func__, ret);
  1269. return ret;
  1270. }
  1271. ret = regulator_enable(va_priv->micb_supply);
  1272. if (ret) {
  1273. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1274. __func__, ret);
  1275. return ret;
  1276. }
  1277. break;
  1278. case SND_SOC_DAPM_POST_PMD:
  1279. if (--va_priv->micb_users > 0)
  1280. return 0;
  1281. if (va_priv->micb_users < 0) {
  1282. va_priv->micb_users = 0;
  1283. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1284. __func__);
  1285. return 0;
  1286. }
  1287. ret = regulator_disable(va_priv->micb_supply);
  1288. if (ret) {
  1289. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1290. __func__, ret);
  1291. return ret;
  1292. }
  1293. regulator_set_voltage(va_priv->micb_supply, 0,
  1294. va_priv->micb_voltage);
  1295. regulator_set_load(va_priv->micb_supply, 0);
  1296. break;
  1297. }
  1298. return 0;
  1299. }
  1300. static inline int lpass_cdc_va_macro_path_get(const char *wname,
  1301. unsigned int *path_num)
  1302. {
  1303. int ret = 0;
  1304. char *widget_name = NULL;
  1305. char *w_name = NULL;
  1306. char *path_num_char = NULL;
  1307. char *path_name = NULL;
  1308. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1309. if (!widget_name)
  1310. return -EINVAL;
  1311. w_name = widget_name;
  1312. path_name = strsep(&widget_name, " ");
  1313. if (!path_name) {
  1314. pr_err("%s: Invalid widget name = %s\n",
  1315. __func__, widget_name);
  1316. ret = -EINVAL;
  1317. goto err;
  1318. }
  1319. path_num_char = strpbrk(path_name, "01234567");
  1320. if (!path_num_char) {
  1321. pr_err("%s: va path index not found\n",
  1322. __func__);
  1323. ret = -EINVAL;
  1324. goto err;
  1325. }
  1326. ret = kstrtouint(path_num_char, 10, path_num);
  1327. if (ret < 0)
  1328. pr_err("%s: Invalid tx path = %s\n",
  1329. __func__, w_name);
  1330. err:
  1331. kfree(w_name);
  1332. return ret;
  1333. }
  1334. static int lpass_cdc_va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1335. struct snd_ctl_elem_value *ucontrol)
  1336. {
  1337. struct snd_soc_component *component =
  1338. snd_soc_kcontrol_component(kcontrol);
  1339. struct lpass_cdc_va_macro_priv *priv = NULL;
  1340. struct device *va_dev = NULL;
  1341. int ret = 0;
  1342. int path = 0;
  1343. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1344. return -EINVAL;
  1345. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1346. if (ret)
  1347. return ret;
  1348. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1349. return 0;
  1350. }
  1351. static int lpass_cdc_va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1352. struct snd_ctl_elem_value *ucontrol)
  1353. {
  1354. struct snd_soc_component *component =
  1355. snd_soc_kcontrol_component(kcontrol);
  1356. struct lpass_cdc_va_macro_priv *priv = NULL;
  1357. struct device *va_dev = NULL;
  1358. int value = ucontrol->value.integer.value[0];
  1359. int ret = 0;
  1360. int path = 0;
  1361. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &priv, __func__))
  1362. return -EINVAL;
  1363. ret = lpass_cdc_va_macro_path_get(kcontrol->id.name, &path);
  1364. if (ret)
  1365. return ret;
  1366. priv->dec_mode[path] = value;
  1367. return 0;
  1368. }
  1369. static int lpass_cdc_va_macro_hw_params(struct snd_pcm_substream *substream,
  1370. struct snd_pcm_hw_params *params,
  1371. struct snd_soc_dai *dai)
  1372. {
  1373. int tx_fs_rate = -EINVAL;
  1374. struct snd_soc_component *component = dai->component;
  1375. u32 decimator, sample_rate;
  1376. u16 tx_fs_reg = 0;
  1377. struct device *va_dev = NULL;
  1378. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1379. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1380. &va_priv, __func__))
  1381. return -EINVAL;
  1382. dev_dbg(va_dev,
  1383. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1384. dai->name, dai->id, params_rate(params),
  1385. params_channels(params));
  1386. sample_rate = params_rate(params);
  1387. if (sample_rate > 16000)
  1388. va_priv->clk_div_switch = true;
  1389. else
  1390. va_priv->clk_div_switch = false;
  1391. switch (sample_rate) {
  1392. case 8000:
  1393. tx_fs_rate = 0;
  1394. break;
  1395. case 16000:
  1396. tx_fs_rate = 1;
  1397. break;
  1398. case 32000:
  1399. tx_fs_rate = 3;
  1400. break;
  1401. case 48000:
  1402. tx_fs_rate = 4;
  1403. break;
  1404. case 96000:
  1405. tx_fs_rate = 5;
  1406. break;
  1407. case 192000:
  1408. tx_fs_rate = 6;
  1409. break;
  1410. case 384000:
  1411. tx_fs_rate = 7;
  1412. break;
  1413. default:
  1414. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1415. __func__, params_rate(params));
  1416. return -EINVAL;
  1417. }
  1418. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1419. LPASS_CDC_VA_MACRO_DEC_MAX) {
  1420. if (decimator >= 0) {
  1421. tx_fs_reg = LPASS_CDC_VA_TX0_TX_PATH_CTL +
  1422. LPASS_CDC_VA_MACRO_TX_PATH_OFFSET * decimator;
  1423. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1424. __func__, decimator, sample_rate);
  1425. snd_soc_component_update_bits(component, tx_fs_reg,
  1426. 0x0F, tx_fs_rate);
  1427. } else {
  1428. dev_err(va_dev,
  1429. "%s: ERROR: Invalid decimator: %d\n",
  1430. __func__, decimator);
  1431. return -EINVAL;
  1432. }
  1433. }
  1434. return 0;
  1435. }
  1436. static int lpass_cdc_va_macro_get_channel_map(struct snd_soc_dai *dai,
  1437. unsigned int *tx_num, unsigned int *tx_slot,
  1438. unsigned int *rx_num, unsigned int *rx_slot)
  1439. {
  1440. struct snd_soc_component *component = dai->component;
  1441. struct device *va_dev = NULL;
  1442. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1443. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1444. &va_priv, __func__))
  1445. return -EINVAL;
  1446. switch (dai->id) {
  1447. case LPASS_CDC_VA_MACRO_AIF1_CAP:
  1448. case LPASS_CDC_VA_MACRO_AIF2_CAP:
  1449. case LPASS_CDC_VA_MACRO_AIF3_CAP:
  1450. *tx_slot = va_priv->active_ch_mask[dai->id];
  1451. *tx_num = va_priv->active_ch_cnt[dai->id];
  1452. break;
  1453. default:
  1454. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1455. break;
  1456. }
  1457. return 0;
  1458. }
  1459. static struct snd_soc_dai_ops lpass_cdc_va_macro_dai_ops = {
  1460. .hw_params = lpass_cdc_va_macro_hw_params,
  1461. .get_channel_map = lpass_cdc_va_macro_get_channel_map,
  1462. };
  1463. static struct snd_soc_dai_driver lpass_cdc_va_macro_dai[] = {
  1464. {
  1465. .name = "va_macro_tx1",
  1466. .id = LPASS_CDC_VA_MACRO_AIF1_CAP,
  1467. .capture = {
  1468. .stream_name = "VA_AIF1 Capture",
  1469. .rates = LPASS_CDC_VA_MACRO_RATES,
  1470. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1471. .rate_max = 192000,
  1472. .rate_min = 8000,
  1473. .channels_min = 1,
  1474. .channels_max = 8,
  1475. },
  1476. .ops = &lpass_cdc_va_macro_dai_ops,
  1477. },
  1478. {
  1479. .name = "va_macro_tx2",
  1480. .id = LPASS_CDC_VA_MACRO_AIF2_CAP,
  1481. .capture = {
  1482. .stream_name = "VA_AIF2 Capture",
  1483. .rates = LPASS_CDC_VA_MACRO_RATES,
  1484. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1485. .rate_max = 192000,
  1486. .rate_min = 8000,
  1487. .channels_min = 1,
  1488. .channels_max = 8,
  1489. },
  1490. .ops = &lpass_cdc_va_macro_dai_ops,
  1491. },
  1492. {
  1493. .name = "va_macro_tx3",
  1494. .id = LPASS_CDC_VA_MACRO_AIF3_CAP,
  1495. .capture = {
  1496. .stream_name = "VA_AIF3 Capture",
  1497. .rates = LPASS_CDC_VA_MACRO_RATES,
  1498. .formats = LPASS_CDC_VA_MACRO_FORMATS,
  1499. .rate_max = 192000,
  1500. .rate_min = 8000,
  1501. .channels_min = 1,
  1502. .channels_max = 8,
  1503. },
  1504. .ops = &lpass_cdc_va_macro_dai_ops,
  1505. },
  1506. };
  1507. #define STRING(name) #name
  1508. #define LPASS_CDC_VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1509. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1510. static const struct snd_kcontrol_new name##_mux = \
  1511. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1512. #define LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1513. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1514. static const struct snd_kcontrol_new name##_mux = \
  1515. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1516. #define LPASS_CDC_VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1517. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1518. static const char * const adc_mux_text[] = {
  1519. "MSM_DMIC", "SWR_MIC"
  1520. };
  1521. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1522. 0, adc_mux_text);
  1523. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1524. 0, adc_mux_text);
  1525. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1526. 0, adc_mux_text);
  1527. LPASS_CDC_VA_MACRO_DAPM_ENUM(va_dec3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1528. 0, adc_mux_text);
  1529. static const char * const dmic_mux_text[] = {
  1530. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1531. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1532. };
  1533. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1534. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1535. lpass_cdc_va_macro_put_dec_enum);
  1536. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1537. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1538. lpass_cdc_va_macro_put_dec_enum);
  1539. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1540. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1541. lpass_cdc_va_macro_put_dec_enum);
  1542. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_dmic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1543. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1544. lpass_cdc_va_macro_put_dec_enum);
  1545. static const char * const smic_mux_text[] = {
  1546. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1547. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1548. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1549. };
  1550. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic0, LPASS_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1551. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1552. lpass_cdc_va_macro_put_dec_enum);
  1553. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic1, LPASS_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1554. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1555. lpass_cdc_va_macro_put_dec_enum);
  1556. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic2, LPASS_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1557. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1558. lpass_cdc_va_macro_put_dec_enum);
  1559. LPASS_CDC_VA_MACRO_DAPM_ENUM_EXT(va_smic3, LPASS_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1560. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1561. lpass_cdc_va_macro_put_dec_enum);
  1562. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1563. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1564. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1565. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1566. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1567. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1568. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1569. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1570. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1571. };
  1572. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1573. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1574. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1575. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1576. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1577. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1578. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1579. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1580. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1581. };
  1582. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1583. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 1, 0,
  1584. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1585. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 1, 0,
  1586. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1587. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 1, 0,
  1588. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1589. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 1, 0,
  1590. lpass_cdc_va_macro_tx_mixer_get, lpass_cdc_va_macro_tx_mixer_put),
  1591. };
  1592. static const struct snd_soc_dapm_widget lpass_cdc_va_macro_dapm_widgets[] = {
  1593. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1594. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1595. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1596. SND_SOC_DAPM_PRE_PMD),
  1597. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1598. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1599. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1600. SND_SOC_DAPM_PRE_PMD),
  1601. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1602. SND_SOC_NOPM, LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1603. lpass_cdc_va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1604. SND_SOC_DAPM_PRE_PMD),
  1605. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1606. LPASS_CDC_VA_MACRO_AIF1_CAP, 0,
  1607. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1608. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1609. LPASS_CDC_VA_MACRO_AIF2_CAP, 0,
  1610. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1611. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1612. LPASS_CDC_VA_MACRO_AIF3_CAP, 0,
  1613. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1614. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1615. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1616. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1617. LPASS_CDC_VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1618. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1619. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1620. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1621. LPASS_CDC_VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1622. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1623. SND_SOC_DAPM_SUPPLY("VA MIC BIAS", SND_SOC_NOPM, 0, 0,
  1624. lpass_cdc_va_macro_enable_micbias,
  1625. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1626. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1627. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1628. SND_SOC_DAPM_POST_PMD),
  1629. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1630. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1631. SND_SOC_DAPM_POST_PMD),
  1632. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1633. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1634. SND_SOC_DAPM_POST_PMD),
  1635. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1636. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1637. SND_SOC_DAPM_POST_PMD),
  1638. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1639. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1640. SND_SOC_DAPM_POST_PMD),
  1641. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1642. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1643. SND_SOC_DAPM_POST_PMD),
  1644. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1645. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1646. SND_SOC_DAPM_POST_PMD),
  1647. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1648. lpass_cdc_va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1649. SND_SOC_DAPM_POST_PMD),
  1650. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC0, 0,
  1651. &va_dec0_mux, lpass_cdc_va_macro_enable_dec,
  1652. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1653. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1654. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC1, 0,
  1655. &va_dec1_mux, lpass_cdc_va_macro_enable_dec,
  1656. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1657. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1658. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC2, 0,
  1659. &va_dec2_mux, lpass_cdc_va_macro_enable_dec,
  1660. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1661. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1662. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, LPASS_CDC_VA_MACRO_DEC3, 0,
  1663. &va_dec3_mux, lpass_cdc_va_macro_enable_dec,
  1664. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1665. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1666. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1667. lpass_cdc_va_macro_mclk_event,
  1668. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1669. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", 0, SND_SOC_NOPM, 0, 0,
  1670. lpass_cdc_va_macro_swr_pwr_event,
  1671. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1672. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1673. lpass_cdc_va_macro_tx_swr_clk_event,
  1674. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1675. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", -1, SND_SOC_NOPM, 0, 0,
  1676. lpass_cdc_va_macro_swr_clk_event,
  1677. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1678. };
  1679. static const struct snd_soc_dapm_route va_audio_map[] = {
  1680. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1681. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1682. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1683. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1684. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1685. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1686. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1687. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1688. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1689. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1690. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1691. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1692. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1693. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1694. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1695. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1696. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1697. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1698. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1699. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1700. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1701. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1702. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1703. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1704. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1705. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1706. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1707. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1708. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1709. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1710. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1711. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1712. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1713. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1714. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1715. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1716. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1717. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1718. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1719. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1720. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1721. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1722. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1723. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1724. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1725. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1726. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1727. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1728. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1729. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1730. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1731. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1732. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1733. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1734. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1735. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1736. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1737. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1738. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1739. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1740. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1741. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1742. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1743. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1744. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1745. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1746. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1747. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1748. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1749. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1750. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1751. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1752. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1753. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1754. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1755. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1756. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1757. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1758. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1759. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1760. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1761. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1762. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1763. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  1764. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  1765. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  1766. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  1767. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  1768. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  1769. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  1770. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  1771. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  1772. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  1773. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  1774. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  1775. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  1776. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  1777. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  1778. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  1779. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  1780. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  1781. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  1782. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  1783. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  1784. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  1785. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  1786. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1787. {"VA SWR_INPUT", NULL, "VA_SWR_CLK"},
  1788. };
  1789. static const char * const dec_mode_mux_text[] = {
  1790. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  1791. };
  1792. static const struct soc_enum dec_mode_mux_enum =
  1793. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  1794. dec_mode_mux_text);
  1795. static const struct snd_kcontrol_new lpass_cdc_va_macro_snd_controls[] = {
  1796. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  1797. LPASS_CDC_VA_TX0_TX_VOL_CTL,
  1798. -84, 40, digital_gain),
  1799. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  1800. LPASS_CDC_VA_TX1_TX_VOL_CTL,
  1801. -84, 40, digital_gain),
  1802. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  1803. LPASS_CDC_VA_TX2_TX_VOL_CTL,
  1804. -84, 40, digital_gain),
  1805. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  1806. LPASS_CDC_VA_TX3_TX_VOL_CTL,
  1807. -84, 40, digital_gain),
  1808. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  1809. lpass_cdc_va_macro_lpi_get, lpass_cdc_va_macro_lpi_put),
  1810. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  1811. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1812. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  1813. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1814. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  1815. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1816. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  1817. lpass_cdc_va_macro_dec_mode_get, lpass_cdc_va_macro_dec_mode_put),
  1818. };
  1819. static int lpass_cdc_va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  1820. struct lpass_cdc_va_macro_priv *va_priv)
  1821. {
  1822. u32 div_factor;
  1823. u32 mclk_rate = LPASS_CDC_VA_MACRO_MCLK_FREQ;
  1824. if (dmic_sample_rate == LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  1825. mclk_rate % dmic_sample_rate != 0)
  1826. goto undefined_rate;
  1827. div_factor = mclk_rate / dmic_sample_rate;
  1828. switch (div_factor) {
  1829. case 2:
  1830. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  1831. break;
  1832. case 3:
  1833. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_3;
  1834. break;
  1835. case 4:
  1836. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_4;
  1837. break;
  1838. case 6:
  1839. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_6;
  1840. break;
  1841. case 8:
  1842. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_8;
  1843. break;
  1844. case 16:
  1845. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_16;
  1846. break;
  1847. default:
  1848. /* Any other DIV factor is invalid */
  1849. goto undefined_rate;
  1850. }
  1851. /* Valid dmic DIV factors */
  1852. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  1853. __func__, div_factor, mclk_rate);
  1854. return dmic_sample_rate;
  1855. undefined_rate:
  1856. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  1857. __func__, dmic_sample_rate, mclk_rate);
  1858. dmic_sample_rate = LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  1859. return dmic_sample_rate;
  1860. }
  1861. static int lpass_cdc_va_macro_init(struct snd_soc_component *component)
  1862. {
  1863. struct snd_soc_dapm_context *dapm =
  1864. snd_soc_component_get_dapm(component);
  1865. int ret, i;
  1866. struct device *va_dev = NULL;
  1867. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1868. va_dev = lpass_cdc_get_device_ptr(component->dev, VA_MACRO);
  1869. if (!va_dev) {
  1870. dev_err(component->dev,
  1871. "%s: null device for macro!\n", __func__);
  1872. return -EINVAL;
  1873. }
  1874. va_priv = dev_get_drvdata(va_dev);
  1875. if (!va_priv) {
  1876. dev_err(component->dev,
  1877. "%s: priv is null for macro!\n", __func__);
  1878. return -EINVAL;
  1879. }
  1880. va_priv->lpi_enable = false;
  1881. //va_priv->register_event_listener = false;
  1882. va_priv->version = lpass_cdc_get_version(va_dev);
  1883. ret = snd_soc_dapm_new_controls(dapm,
  1884. lpass_cdc_va_macro_dapm_widgets,
  1885. ARRAY_SIZE(lpass_cdc_va_macro_dapm_widgets));
  1886. if (ret < 0) {
  1887. dev_err(va_dev, "%s: Failed to add controls\n",
  1888. __func__);
  1889. return ret;
  1890. }
  1891. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  1892. ARRAY_SIZE(va_audio_map));
  1893. if (ret < 0) {
  1894. dev_err(va_dev, "%s: Failed to add routes\n",
  1895. __func__);
  1896. return ret;
  1897. }
  1898. ret = snd_soc_dapm_new_widgets(dapm->card);
  1899. if (ret < 0) {
  1900. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  1901. return ret;
  1902. }
  1903. ret = snd_soc_add_component_controls(component,
  1904. lpass_cdc_va_macro_snd_controls,
  1905. ARRAY_SIZE(lpass_cdc_va_macro_snd_controls));
  1906. if (ret < 0) {
  1907. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  1908. __func__);
  1909. return ret;
  1910. }
  1911. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  1912. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  1913. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  1914. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  1915. snd_soc_dapm_sync(dapm);
  1916. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1917. va_priv->va_hpf_work[i].va_priv = va_priv;
  1918. va_priv->va_hpf_work[i].decimator = i;
  1919. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  1920. lpass_cdc_va_macro_tx_hpf_corner_freq_callback);
  1921. }
  1922. for (i = 0; i < LPASS_CDC_VA_MACRO_NUM_DECIMATORS; i++) {
  1923. va_priv->va_mute_dwork[i].va_priv = va_priv;
  1924. va_priv->va_mute_dwork[i].decimator = i;
  1925. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  1926. lpass_cdc_va_macro_mute_update_callback);
  1927. }
  1928. va_priv->component = component;
  1929. snd_soc_component_update_bits(component,
  1930. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  1931. snd_soc_component_update_bits(component,
  1932. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  1933. snd_soc_component_update_bits(component,
  1934. LPASS_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  1935. return 0;
  1936. }
  1937. static int lpass_cdc_va_macro_deinit(struct snd_soc_component *component)
  1938. {
  1939. struct device *va_dev = NULL;
  1940. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1941. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  1942. &va_priv, __func__))
  1943. return -EINVAL;
  1944. va_priv->component = NULL;
  1945. return 0;
  1946. }
  1947. static void lpass_cdc_va_macro_add_child_devices(struct work_struct *work)
  1948. {
  1949. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  1950. struct platform_device *pdev = NULL;
  1951. struct device_node *node = NULL;
  1952. struct lpass_cdc_va_macro_swr_ctrl_data *swr_ctrl_data = NULL;
  1953. struct lpass_cdc_va_macro_swr_ctrl_data *temp = NULL;
  1954. int ret = 0;
  1955. u16 count = 0, ctrl_num = 0;
  1956. struct lpass_cdc_va_macro_swr_ctrl_platform_data *platdata = NULL;
  1957. char plat_dev_name[LPASS_CDC_VA_MACRO_SWR_STRING_LEN] = "";
  1958. bool va_swr_master_node = false;
  1959. va_priv = container_of(work, struct lpass_cdc_va_macro_priv,
  1960. lpass_cdc_va_macro_add_child_devices_work);
  1961. if (!va_priv) {
  1962. pr_err("%s: Memory for va_priv does not exist\n",
  1963. __func__);
  1964. return;
  1965. }
  1966. if (!va_priv->dev) {
  1967. pr_err("%s: VA dev does not exist\n", __func__);
  1968. return;
  1969. }
  1970. if (!va_priv->dev->of_node) {
  1971. dev_err(va_priv->dev,
  1972. "%s: DT node for va_priv does not exist\n", __func__);
  1973. return;
  1974. }
  1975. platdata = &va_priv->swr_plat_data;
  1976. va_priv->child_count = 0;
  1977. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  1978. va_swr_master_node = false;
  1979. if (strnstr(node->name, "va_swr_master",
  1980. strlen("va_swr_master")) != NULL)
  1981. va_swr_master_node = true;
  1982. if (va_swr_master_node)
  1983. strlcpy(plat_dev_name, "va_swr_ctrl",
  1984. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1985. else
  1986. strlcpy(plat_dev_name, node->name,
  1987. (LPASS_CDC_VA_MACRO_SWR_STRING_LEN - 1));
  1988. pdev = platform_device_alloc(plat_dev_name, -1);
  1989. if (!pdev) {
  1990. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  1991. __func__);
  1992. ret = -ENOMEM;
  1993. goto err;
  1994. }
  1995. pdev->dev.parent = va_priv->dev;
  1996. pdev->dev.of_node = node;
  1997. if (va_swr_master_node) {
  1998. ret = platform_device_add_data(pdev, platdata,
  1999. sizeof(*platdata));
  2000. if (ret) {
  2001. dev_err(&pdev->dev,
  2002. "%s: cannot add plat data ctrl:%d\n",
  2003. __func__, ctrl_num);
  2004. goto fail_pdev_add;
  2005. }
  2006. temp = krealloc(swr_ctrl_data,
  2007. (ctrl_num + 1) * sizeof(
  2008. struct lpass_cdc_va_macro_swr_ctrl_data),
  2009. GFP_KERNEL);
  2010. if (!temp) {
  2011. ret = -ENOMEM;
  2012. goto fail_pdev_add;
  2013. }
  2014. swr_ctrl_data = temp;
  2015. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2016. ctrl_num++;
  2017. dev_dbg(&pdev->dev,
  2018. "%s: Adding soundwire ctrl device(s)\n",
  2019. __func__);
  2020. va_priv->swr_ctrl_data = swr_ctrl_data;
  2021. }
  2022. ret = platform_device_add(pdev);
  2023. if (ret) {
  2024. dev_err(&pdev->dev,
  2025. "%s: Cannot add platform device\n",
  2026. __func__);
  2027. goto fail_pdev_add;
  2028. }
  2029. if (va_priv->child_count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX)
  2030. va_priv->pdev_child_devices[
  2031. va_priv->child_count++] = pdev;
  2032. else
  2033. goto err;
  2034. }
  2035. return;
  2036. fail_pdev_add:
  2037. for (count = 0; count < va_priv->child_count; count++)
  2038. platform_device_put(va_priv->pdev_child_devices[count]);
  2039. err:
  2040. return;
  2041. }
  2042. static int lpass_cdc_va_macro_set_port_map(struct snd_soc_component *component,
  2043. u32 usecase, u32 size, void *data)
  2044. {
  2045. struct device *va_dev = NULL;
  2046. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2047. struct swrm_port_config port_cfg;
  2048. int ret = 0;
  2049. if (!lpass_cdc_va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2050. return -EINVAL;
  2051. memset(&port_cfg, 0, sizeof(port_cfg));
  2052. port_cfg.uc = usecase;
  2053. port_cfg.size = size;
  2054. port_cfg.params = data;
  2055. if (va_priv->swr_ctrl_data)
  2056. ret = swrm_wcd_notify(
  2057. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2058. SWR_SET_PORT_MAP, &port_cfg);
  2059. return ret;
  2060. }
  2061. static int lpass_cdc_va_macro_reg_wake_irq(struct snd_soc_component *component,
  2062. u32 data)
  2063. {
  2064. struct device *va_dev = NULL;
  2065. struct lpass_cdc_va_macro_priv *va_priv = NULL;
  2066. u32 ipc_wakeup = data;
  2067. int ret = 0;
  2068. if (!lpass_cdc_va_macro_get_data(component, &va_dev,
  2069. &va_priv, __func__))
  2070. return -EINVAL;
  2071. if (va_priv->swr_ctrl_data)
  2072. ret = swrm_wcd_notify(
  2073. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2074. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2075. return ret;
  2076. }
  2077. static void lpass_cdc_va_macro_init_ops(struct macro_ops *ops,
  2078. char __iomem *va_io_base)
  2079. {
  2080. memset(ops, 0, sizeof(struct macro_ops));
  2081. ops->dai_ptr = lpass_cdc_va_macro_dai;
  2082. ops->num_dais = ARRAY_SIZE(lpass_cdc_va_macro_dai);
  2083. ops->init = lpass_cdc_va_macro_init;
  2084. ops->exit = lpass_cdc_va_macro_deinit;
  2085. ops->io_base = va_io_base;
  2086. ops->event_handler = lpass_cdc_va_macro_event_handler;
  2087. ops->set_port_map = lpass_cdc_va_macro_set_port_map;
  2088. ops->reg_wake_irq = lpass_cdc_va_macro_reg_wake_irq;
  2089. ops->clk_div_get = lpass_cdc_va_macro_clk_div_get;
  2090. }
  2091. static int lpass_cdc_va_macro_probe(struct platform_device *pdev)
  2092. {
  2093. struct macro_ops ops;
  2094. struct lpass_cdc_va_macro_priv *va_priv;
  2095. u32 va_base_addr, sample_rate = 0;
  2096. char __iomem *va_io_base;
  2097. const char *micb_supply_str = "va-vdd-micb-supply";
  2098. const char *micb_supply_str1 = "va-vdd-micb";
  2099. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2100. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2101. int ret = 0;
  2102. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2103. const char *wcd_dmic_enabled = "qcom,wcd-dmic-enabled";
  2104. u32 default_clk_id = 0;
  2105. struct clk *lpass_audio_hw_vote = NULL;
  2106. u32 is_used_va_swr_gpio = 0;
  2107. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2108. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct lpass_cdc_va_macro_priv),
  2109. GFP_KERNEL);
  2110. if (!va_priv)
  2111. return -ENOMEM;
  2112. va_priv->dev = &pdev->dev;
  2113. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2114. &va_base_addr);
  2115. if (ret) {
  2116. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2117. __func__, "reg");
  2118. return ret;
  2119. }
  2120. if (of_find_property(pdev->dev.of_node, wcd_dmic_enabled, NULL))
  2121. va_priv->wcd_dmic_enabled = true;
  2122. else
  2123. va_priv->wcd_dmic_enabled = false;
  2124. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2125. &sample_rate);
  2126. if (ret) {
  2127. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2128. __func__, sample_rate);
  2129. va_priv->dmic_clk_div = LPASS_CDC_VA_MACRO_CLK_DIV_2;
  2130. } else {
  2131. if (lpass_cdc_va_macro_validate_dmic_sample_rate(
  2132. sample_rate, va_priv) ==
  2133. LPASS_CDC_VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2134. return -EINVAL;
  2135. }
  2136. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2137. NULL)) {
  2138. ret = of_property_read_u32(pdev->dev.of_node,
  2139. is_used_va_swr_gpio_dt,
  2140. &is_used_va_swr_gpio);
  2141. if (ret) {
  2142. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2143. __func__, is_used_va_swr_gpio_dt);
  2144. is_used_va_swr_gpio = 0;
  2145. }
  2146. }
  2147. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2148. "qcom,va-swr-gpios", 0);
  2149. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2150. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2151. __func__);
  2152. return -EINVAL;
  2153. }
  2154. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2155. is_used_va_swr_gpio) {
  2156. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2157. __func__);
  2158. return -EPROBE_DEFER;
  2159. }
  2160. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2161. LPASS_CDC_VA_MACRO_MAX_OFFSET);
  2162. if (!va_io_base) {
  2163. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2164. return -EINVAL;
  2165. }
  2166. va_priv->va_io_base = va_io_base;
  2167. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2168. if (IS_ERR(lpass_audio_hw_vote)) {
  2169. ret = PTR_ERR(lpass_audio_hw_vote);
  2170. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2171. __func__, "lpass_audio_hw_vote", ret);
  2172. lpass_audio_hw_vote = NULL;
  2173. ret = 0;
  2174. }
  2175. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2176. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2177. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2178. micb_supply_str1);
  2179. if (IS_ERR(va_priv->micb_supply)) {
  2180. ret = PTR_ERR(va_priv->micb_supply);
  2181. dev_err(&pdev->dev,
  2182. "%s:Failed to get micbias supply for VA Mic %d\n",
  2183. __func__, ret);
  2184. return ret;
  2185. }
  2186. ret = of_property_read_u32(pdev->dev.of_node,
  2187. micb_voltage_str,
  2188. &va_priv->micb_voltage);
  2189. if (ret) {
  2190. dev_err(&pdev->dev,
  2191. "%s:Looking up %s property in node %s failed\n",
  2192. __func__, micb_voltage_str,
  2193. pdev->dev.of_node->full_name);
  2194. return ret;
  2195. }
  2196. ret = of_property_read_u32(pdev->dev.of_node,
  2197. micb_current_str,
  2198. &va_priv->micb_current);
  2199. if (ret) {
  2200. dev_err(&pdev->dev,
  2201. "%s:Looking up %s property in node %s failed\n",
  2202. __func__, micb_current_str,
  2203. pdev->dev.of_node->full_name);
  2204. return ret;
  2205. }
  2206. }
  2207. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2208. &default_clk_id);
  2209. if (ret) {
  2210. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2211. __func__, "qcom,default-clk-id");
  2212. default_clk_id = VA_CORE_CLK;
  2213. }
  2214. va_priv->clk_id = VA_CORE_CLK;
  2215. va_priv->default_clk_id = default_clk_id;
  2216. va_priv->current_clk_id = TX_CORE_CLK;
  2217. if (is_used_va_swr_gpio) {
  2218. va_priv->reset_swr = true;
  2219. INIT_WORK(&va_priv->lpass_cdc_va_macro_add_child_devices_work,
  2220. lpass_cdc_va_macro_add_child_devices);
  2221. va_priv->swr_plat_data.handle = (void *) va_priv;
  2222. va_priv->swr_plat_data.read = NULL;
  2223. va_priv->swr_plat_data.write = NULL;
  2224. va_priv->swr_plat_data.bulk_write = NULL;
  2225. va_priv->swr_plat_data.clk = lpass_cdc_va_macro_swrm_clock;
  2226. va_priv->swr_plat_data.core_vote = lpass_cdc_va_macro_core_vote;
  2227. va_priv->swr_plat_data.handle_irq = NULL;
  2228. mutex_init(&va_priv->swr_clk_lock);
  2229. }
  2230. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2231. mutex_init(&va_priv->mclk_lock);
  2232. dev_set_drvdata(&pdev->dev, va_priv);
  2233. lpass_cdc_va_macro_init_ops(&ops, va_io_base);
  2234. ops.clk_id_req = va_priv->default_clk_id;
  2235. ops.default_clk_id = va_priv->default_clk_id;
  2236. ret = lpass_cdc_register_macro(&pdev->dev, VA_MACRO, &ops);
  2237. if (ret < 0) {
  2238. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2239. goto reg_macro_fail;
  2240. }
  2241. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2242. pm_runtime_use_autosuspend(&pdev->dev);
  2243. pm_runtime_set_suspended(&pdev->dev);
  2244. pm_suspend_ignore_children(&pdev->dev, true);
  2245. pm_runtime_enable(&pdev->dev);
  2246. if (is_used_va_swr_gpio)
  2247. schedule_work(&va_priv->lpass_cdc_va_macro_add_child_devices_work);
  2248. return ret;
  2249. reg_macro_fail:
  2250. mutex_destroy(&va_priv->mclk_lock);
  2251. if (is_used_va_swr_gpio)
  2252. mutex_destroy(&va_priv->swr_clk_lock);
  2253. return ret;
  2254. }
  2255. static int lpass_cdc_va_macro_remove(struct platform_device *pdev)
  2256. {
  2257. struct lpass_cdc_va_macro_priv *va_priv;
  2258. int count = 0;
  2259. va_priv = dev_get_drvdata(&pdev->dev);
  2260. if (!va_priv)
  2261. return -EINVAL;
  2262. if (va_priv->is_used_va_swr_gpio) {
  2263. if (va_priv->swr_ctrl_data)
  2264. kfree(va_priv->swr_ctrl_data);
  2265. for (count = 0; count < va_priv->child_count &&
  2266. count < LPASS_CDC_VA_MACRO_CHILD_DEVICES_MAX; count++)
  2267. platform_device_unregister(
  2268. va_priv->pdev_child_devices[count]);
  2269. }
  2270. pm_runtime_disable(&pdev->dev);
  2271. pm_runtime_set_suspended(&pdev->dev);
  2272. lpass_cdc_unregister_macro(&pdev->dev, VA_MACRO);
  2273. mutex_destroy(&va_priv->mclk_lock);
  2274. if (va_priv->is_used_va_swr_gpio)
  2275. mutex_destroy(&va_priv->swr_clk_lock);
  2276. return 0;
  2277. }
  2278. static const struct of_device_id lpass_cdc_va_macro_dt_match[] = {
  2279. {.compatible = "qcom,lpass-cdc-va-macro"},
  2280. {}
  2281. };
  2282. static const struct dev_pm_ops lpass_cdc_dev_pm_ops = {
  2283. SET_SYSTEM_SLEEP_PM_OPS(
  2284. pm_runtime_force_suspend,
  2285. pm_runtime_force_resume
  2286. )
  2287. SET_RUNTIME_PM_OPS(
  2288. lpass_cdc_runtime_suspend,
  2289. lpass_cdc_runtime_resume,
  2290. NULL
  2291. )
  2292. };
  2293. static struct platform_driver lpass_cdc_va_macro_driver = {
  2294. .driver = {
  2295. .name = "lpass_cdc_va_macro",
  2296. .owner = THIS_MODULE,
  2297. .pm = &lpass_cdc_dev_pm_ops,
  2298. .of_match_table = lpass_cdc_va_macro_dt_match,
  2299. .suppress_bind_attrs = true,
  2300. },
  2301. .probe = lpass_cdc_va_macro_probe,
  2302. .remove = lpass_cdc_va_macro_remove,
  2303. };
  2304. module_platform_driver(lpass_cdc_va_macro_driver);
  2305. MODULE_DESCRIPTION("LPASS codec VA macro driver");
  2306. MODULE_LICENSE("GPL v2");