sde_kms.c 138 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2014-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  20. #include <drm/drm_crtc.h>
  21. #include <drm/drm_fixed.h>
  22. #include <drm/drm_panel.h>
  23. #include <linux/debugfs.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/dma-buf.h>
  27. #include <linux/memblock.h>
  28. #include <linux/soc/qcom/panel_event_notifier.h>
  29. #include <drm/drm_atomic_uapi.h>
  30. #include <drm/drm_probe_helper.h>
  31. #include "msm_drv.h"
  32. #include "msm_mmu.h"
  33. #include "msm_gem.h"
  34. #include "dsi_display.h"
  35. #include "dsi_drm.h"
  36. #include "sde_wb.h"
  37. #include "dp_display.h"
  38. #include "dp_drm.h"
  39. #include "dp_mst_drm.h"
  40. #include "sde_kms.h"
  41. #include "sde_core_irq.h"
  42. #include "sde_formats.h"
  43. #include "sde_hw_vbif.h"
  44. #include "sde_vbif.h"
  45. #include "sde_encoder.h"
  46. #include "sde_plane.h"
  47. #include "sde_crtc.h"
  48. #include "sde_color_processing.h"
  49. #include "sde_reg_dma.h"
  50. #include "sde_connector.h"
  51. #include "sde_vm.h"
  52. #include "sde_fence.h"
  53. #include <linux/qcom_scm.h>
  54. #include <linux/qcom-iommu-util.h>
  55. #include "soc/qcom/secure_buffer.h"
  56. #include <linux/qtee_shmbridge.h>
  57. #ifdef CONFIG_DRM_SDE_VM
  58. #include <linux/gunyah/gh_irq_lend.h>
  59. #endif
  60. #define CREATE_TRACE_POINTS
  61. #include "sde_trace.h"
  62. /* defines for secure channel call */
  63. #define MEM_PROTECT_SD_CTRL_SWITCH 0x18
  64. #define MDP_DEVICE_ID 0x1A
  65. #define DEMURA_REGION_NAME_MAX 32
  66. EXPORT_TRACEPOINT_SYMBOL(tracing_mark_write);
  67. static const char * const iommu_ports[] = {
  68. "mdp_0",
  69. };
  70. /**
  71. * Controls size of event log buffer. Specified as a power of 2.
  72. */
  73. #define SDE_EVTLOG_SIZE 1024
  74. /*
  75. * To enable overall DRM driver logging
  76. * # echo 0x2 > /sys/module/drm/parameters/debug
  77. *
  78. * To enable DRM driver h/w logging
  79. * # echo <mask> > /sys/kernel/debug/dri/0/debug/hw_log_mask
  80. *
  81. * See sde_hw_mdss.h for h/w logging mask definitions (search for SDE_DBG_MASK_)
  82. */
  83. #define SDE_DEBUGFS_DIR "msm_sde"
  84. #define SDE_DEBUGFS_HWMASKNAME "hw_log_mask"
  85. #define SDE_KMS_MODESET_LOCK_TIMEOUT_US 500
  86. #define SDE_KMS_MODESET_LOCK_MAX_TRIALS 20
  87. /**
  88. * sdecustom - enable certain driver customizations for sde clients
  89. * Enabling this modifies the standard DRM behavior slightly and assumes
  90. * that the clients have specific knowledge about the modifications that
  91. * are involved, so don't enable this unless you know what you're doing.
  92. *
  93. * Parts of the driver that are affected by this setting may be located by
  94. * searching for invocations of the 'sde_is_custom_client()' function.
  95. *
  96. * This is disabled by default.
  97. */
  98. static bool sdecustom = true;
  99. module_param(sdecustom, bool, 0400);
  100. MODULE_PARM_DESC(sdecustom, "Enable customizations for sde clients");
  101. static int sde_kms_hw_init(struct msm_kms *kms);
  102. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms);
  103. static int _sde_kms_mmu_init(struct sde_kms *sde_kms);
  104. static int _sde_kms_register_events(struct msm_kms *kms,
  105. struct drm_mode_object *obj, u32 event, bool en);
  106. static void sde_kms_handle_power_event(u32 event_type, void *usr);
  107. bool sde_is_custom_client(void)
  108. {
  109. return sdecustom;
  110. }
  111. #if IS_ENABLED(CONFIG_DEBUG_FS)
  112. void *sde_debugfs_get_root(struct sde_kms *sde_kms)
  113. {
  114. struct msm_drm_private *priv;
  115. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  116. return NULL;
  117. priv = sde_kms->dev->dev_private;
  118. return priv->debug_root;
  119. }
  120. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  121. {
  122. void *p;
  123. int rc;
  124. void *debugfs_root;
  125. p = sde_hw_util_get_log_mask_ptr();
  126. if (!sde_kms || !p)
  127. return -EINVAL;
  128. debugfs_root = sde_debugfs_get_root(sde_kms);
  129. if (!debugfs_root)
  130. return -EINVAL;
  131. /* allow debugfs_root to be NULL */
  132. debugfs_create_x32(SDE_DEBUGFS_HWMASKNAME, 0600, debugfs_root, p);
  133. (void) sde_debugfs_vbif_init(sde_kms, debugfs_root);
  134. (void) sde_debugfs_core_irq_init(sde_kms, debugfs_root);
  135. rc = sde_core_perf_debugfs_init(&sde_kms->perf, debugfs_root);
  136. if (rc) {
  137. SDE_ERROR("failed to init perf %d\n", rc);
  138. return rc;
  139. }
  140. sde_rm_debugfs_init(&sde_kms->rm, debugfs_root);
  141. if (sde_kms->catalog->qdss_count)
  142. debugfs_create_u32("qdss", 0600, debugfs_root,
  143. (u32 *)&sde_kms->qdss_enabled);
  144. debugfs_create_u32("pm_suspend_clk_dump", 0600, debugfs_root,
  145. (u32 *)&sde_kms->pm_suspend_clk_dump);
  146. debugfs_create_u32("hw_fence_status", 0600, debugfs_root,
  147. (u32 *)&sde_kms->debugfs_hw_fence);
  148. return 0;
  149. }
  150. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  151. {
  152. struct sde_kms *sde_kms = to_sde_kms(kms);
  153. /* don't need to NULL check debugfs_root */
  154. if (sde_kms) {
  155. sde_debugfs_vbif_destroy(sde_kms);
  156. sde_debugfs_core_irq_destroy(sde_kms);
  157. }
  158. }
  159. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  160. {
  161. int i;
  162. struct device *dev = sde_kms->dev->dev;
  163. SDE_INFO("runtime PM suspended:%d", pm_runtime_suspended(dev));
  164. for (i = 0; i < sde_kms->dsi_display_count; i++)
  165. dsi_display_dump_clks_state(sde_kms->dsi_displays[i]);
  166. return 0;
  167. }
  168. #else
  169. static int _sde_debugfs_init(struct sde_kms *sde_kms)
  170. {
  171. return 0;
  172. }
  173. static void sde_kms_debugfs_destroy(struct msm_kms *kms)
  174. {
  175. }
  176. static int _sde_kms_dump_clks_state(struct sde_kms *sde_kms)
  177. {
  178. return 0;
  179. }
  180. #endif /* CONFIG_DEBUG_FS */
  181. static void sde_kms_wait_for_frame_transfer_complete(struct msm_kms *kms,
  182. struct drm_crtc *crtc)
  183. {
  184. struct drm_encoder *encoder;
  185. struct drm_device *dev;
  186. int ret;
  187. if (!kms || !crtc || !crtc->state || !crtc->dev) {
  188. SDE_ERROR("invalid params\n");
  189. return;
  190. }
  191. if (!crtc->state->enable) {
  192. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  193. return;
  194. }
  195. if (!crtc->state->active) {
  196. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  197. return;
  198. }
  199. dev = crtc->dev;
  200. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  201. if (encoder->crtc != crtc)
  202. continue;
  203. /*
  204. * Video Mode - Wait for VSYNC
  205. * Cmd Mode - Wait for PP_DONE. Will be no-op if transfer is
  206. * complete
  207. */
  208. SDE_EVT32_VERBOSE(DRMID(crtc));
  209. ret = sde_encoder_wait_for_event(encoder, MSM_ENC_TX_COMPLETE);
  210. if (ret && ret != -EWOULDBLOCK) {
  211. SDE_ERROR(
  212. "[crtc: %d][enc: %d] wait for commit done returned %d\n",
  213. crtc->base.id, encoder->base.id, ret);
  214. break;
  215. }
  216. }
  217. }
  218. static int _sde_kms_secure_ctrl_xin_clients(struct sde_kms *sde_kms,
  219. struct drm_crtc *crtc, bool enable)
  220. {
  221. struct drm_device *dev;
  222. struct msm_drm_private *priv;
  223. struct sde_mdss_cfg *sde_cfg;
  224. struct drm_plane *plane;
  225. int i, ret;
  226. dev = sde_kms->dev;
  227. priv = dev->dev_private;
  228. sde_cfg = sde_kms->catalog;
  229. ret = sde_vbif_halt_xin_mask(sde_kms,
  230. sde_cfg->sui_block_xin_mask, enable);
  231. if (ret) {
  232. SDE_ERROR("failed to halt some xin-clients, ret:%d\n", ret);
  233. return ret;
  234. }
  235. if (enable) {
  236. for (i = 0; i < priv->num_planes; i++) {
  237. plane = priv->planes[i];
  238. sde_plane_secure_ctrl_xin_client(plane, crtc);
  239. }
  240. }
  241. return 0;
  242. }
  243. /**
  244. * _sde_kms_scm_call - makes secure channel call to switch the VMIDs
  245. * @sde_kms: Pointer to sde_kms struct
  246. * @vimd: switch the stage 2 translation to this VMID
  247. */
  248. static int _sde_kms_scm_call(struct sde_kms *sde_kms, int vmid)
  249. {
  250. struct device dummy = {};
  251. dma_addr_t dma_handle;
  252. uint32_t num_sids;
  253. uint32_t *sec_sid;
  254. struct sde_mdss_cfg *sde_cfg = sde_kms->catalog;
  255. int ret = 0, i;
  256. struct qtee_shm shm;
  257. bool qtee_en = qtee_shmbridge_is_enabled();
  258. phys_addr_t mem_addr;
  259. u64 mem_size;
  260. num_sids = sde_cfg->sec_sid_mask_count;
  261. if (!num_sids) {
  262. SDE_ERROR("secure SID masks not configured, vmid 0x%x\n", vmid);
  263. return -EINVAL;
  264. }
  265. if (qtee_en) {
  266. ret = qtee_shmbridge_allocate_shm(num_sids * sizeof(uint32_t),
  267. &shm);
  268. if (ret)
  269. return -ENOMEM;
  270. sec_sid = (uint32_t *) shm.vaddr;
  271. mem_addr = shm.paddr;
  272. /**
  273. * SMMUSecureModeSwitch requires the size to be number of SID's
  274. * but shm allocates size in pages. Modify the args as per
  275. * client requirement.
  276. */
  277. mem_size = sizeof(uint32_t) * num_sids;
  278. } else {
  279. sec_sid = kcalloc(num_sids, sizeof(uint32_t), GFP_KERNEL);
  280. if (!sec_sid)
  281. return -ENOMEM;
  282. mem_addr = virt_to_phys(sec_sid);
  283. mem_size = sizeof(uint32_t) * num_sids;
  284. }
  285. for (i = 0; i < num_sids; i++) {
  286. sec_sid[i] = sde_cfg->sec_sid_mask[i];
  287. SDE_DEBUG("sid_mask[%d]: %d\n", i, sec_sid[i]);
  288. }
  289. ret = dma_coerce_mask_and_coherent(&dummy, DMA_BIT_MASK(64));
  290. if (ret) {
  291. SDE_ERROR("Failed to set dma mask for dummy dev %d\n", ret);
  292. goto map_error;
  293. }
  294. set_dma_ops(&dummy, NULL);
  295. dma_handle = dma_map_single(&dummy, sec_sid,
  296. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  297. if (dma_mapping_error(&dummy, dma_handle)) {
  298. SDE_ERROR("dma_map_single for dummy dev failed vmid 0x%x\n",
  299. vmid);
  300. goto map_error;
  301. }
  302. SDE_DEBUG("calling scm_call for vmid 0x%x, num_sids %d, qtee_en %d",
  303. vmid, num_sids, qtee_en);
  304. ret = qcom_scm_mem_protect_sd_ctrl(MDP_DEVICE_ID, mem_addr,
  305. mem_size, vmid);
  306. if (ret)
  307. SDE_ERROR("Error:scm_call2, vmid %d, ret%d\n",
  308. vmid, ret);
  309. SDE_EVT32(MEM_PROTECT_SD_CTRL_SWITCH, MDP_DEVICE_ID, mem_size,
  310. vmid, qtee_en, num_sids, ret);
  311. dma_unmap_single(&dummy, dma_handle,
  312. num_sids * sizeof(uint32_t), DMA_TO_DEVICE);
  313. map_error:
  314. if (qtee_en)
  315. qtee_shmbridge_free_shm(&shm);
  316. else
  317. kfree(sec_sid);
  318. return ret;
  319. }
  320. static int _sde_kms_detach_all_cb(struct sde_kms *sde_kms, u32 vmid)
  321. {
  322. u32 ret;
  323. if (atomic_inc_return(&sde_kms->detach_all_cb) > 1)
  324. return 0;
  325. /* detach_all_contexts */
  326. ret = sde_kms_mmu_detach(sde_kms, false);
  327. if (ret) {
  328. SDE_ERROR("failed to detach all cb ret:%d\n", ret);
  329. goto mmu_error;
  330. }
  331. ret = _sde_kms_scm_call(sde_kms, vmid);
  332. if (ret) {
  333. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  334. goto scm_error;
  335. }
  336. return 0;
  337. scm_error:
  338. sde_kms_mmu_attach(sde_kms, false);
  339. mmu_error:
  340. atomic_dec(&sde_kms->detach_all_cb);
  341. return ret;
  342. }
  343. static int _sde_kms_attach_all_cb(struct sde_kms *sde_kms, u32 vmid,
  344. u32 old_vmid)
  345. {
  346. u32 ret;
  347. if (atomic_dec_return(&sde_kms->detach_all_cb) != 0)
  348. return 0;
  349. ret = _sde_kms_scm_call(sde_kms, vmid);
  350. if (ret) {
  351. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  352. goto scm_error;
  353. }
  354. /* attach_all_contexts */
  355. ret = sde_kms_mmu_attach(sde_kms, false);
  356. if (ret) {
  357. SDE_ERROR("failed to attach all cb ret:%d\n", ret);
  358. goto mmu_error;
  359. }
  360. return 0;
  361. mmu_error:
  362. _sde_kms_scm_call(sde_kms, old_vmid);
  363. scm_error:
  364. atomic_inc(&sde_kms->detach_all_cb);
  365. return ret;
  366. }
  367. static int _sde_kms_detach_sec_cb(struct sde_kms *sde_kms, int vmid)
  368. {
  369. u32 ret;
  370. if (atomic_inc_return(&sde_kms->detach_sec_cb) > 1)
  371. return 0;
  372. /* detach secure_context */
  373. ret = sde_kms_mmu_detach(sde_kms, true);
  374. if (ret) {
  375. SDE_ERROR("failed to detach sec cb ret:%d\n", ret);
  376. goto mmu_error;
  377. }
  378. ret = _sde_kms_scm_call(sde_kms, vmid);
  379. if (ret) {
  380. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  381. goto scm_error;
  382. }
  383. return 0;
  384. scm_error:
  385. sde_kms_mmu_attach(sde_kms, true);
  386. mmu_error:
  387. atomic_dec(&sde_kms->detach_sec_cb);
  388. return ret;
  389. }
  390. static int _sde_kms_attach_sec_cb(struct sde_kms *sde_kms, u32 vmid,
  391. u32 old_vmid)
  392. {
  393. u32 ret;
  394. if (atomic_dec_return(&sde_kms->detach_sec_cb) != 0)
  395. return 0;
  396. ret = _sde_kms_scm_call(sde_kms, vmid);
  397. if (ret) {
  398. goto scm_error;
  399. SDE_ERROR("scm call failed for vmid:%d\n", vmid);
  400. }
  401. ret = sde_kms_mmu_attach(sde_kms, true);
  402. if (ret) {
  403. SDE_ERROR("failed to attach sec cb ret:%d\n", ret);
  404. goto mmu_error;
  405. }
  406. return 0;
  407. mmu_error:
  408. _sde_kms_scm_call(sde_kms, old_vmid);
  409. scm_error:
  410. atomic_inc(&sde_kms->detach_sec_cb);
  411. return ret;
  412. }
  413. static int _sde_kms_sui_misr_ctrl(struct sde_kms *sde_kms,
  414. struct drm_crtc *crtc, bool enable)
  415. {
  416. int ret;
  417. if (enable) {
  418. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  419. if (ret < 0) {
  420. SDE_ERROR("failed to enable power resource %d\n", ret);
  421. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  422. return ret;
  423. }
  424. sde_crtc_misr_setup(crtc, true, 1);
  425. ret = _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, true);
  426. if (ret) {
  427. sde_crtc_misr_setup(crtc, false, 0);
  428. pm_runtime_put_sync(sde_kms->dev->dev);
  429. return ret;
  430. }
  431. } else {
  432. _sde_kms_secure_ctrl_xin_clients(sde_kms, crtc, false);
  433. sde_crtc_misr_setup(crtc, false, 0);
  434. pm_runtime_put_sync(sde_kms->dev->dev);
  435. }
  436. return 0;
  437. }
  438. static int _sde_kms_secure_ctrl(struct sde_kms *sde_kms, struct drm_crtc *crtc,
  439. bool post_commit)
  440. {
  441. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  442. int old_smmu_state = smmu_state->state;
  443. int ret = 0;
  444. u32 vmid;
  445. if (!sde_kms || !crtc) {
  446. SDE_ERROR("invalid argument(s)\n");
  447. return -EINVAL;
  448. }
  449. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->transition_type,
  450. post_commit, smmu_state->sui_misr_state,
  451. smmu_state->secure_level, SDE_EVTLOG_FUNC_ENTRY);
  452. if ((!smmu_state->transition_type) ||
  453. ((smmu_state->transition_type == POST_COMMIT) && !post_commit))
  454. /* Bail out */
  455. return 0;
  456. /* enable sui misr if requested, before the transition */
  457. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ) {
  458. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, true);
  459. if (ret) {
  460. smmu_state->sui_misr_state = NONE;
  461. goto end;
  462. }
  463. }
  464. mutex_lock(&sde_kms->secure_transition_lock);
  465. switch (smmu_state->state) {
  466. case DETACH_ALL_REQ:
  467. ret = _sde_kms_detach_all_cb(sde_kms, VMID_CP_SEC_DISPLAY);
  468. if (!ret)
  469. smmu_state->state = DETACHED;
  470. break;
  471. case ATTACH_ALL_REQ:
  472. ret = _sde_kms_attach_all_cb(sde_kms, VMID_CP_PIXEL,
  473. VMID_CP_SEC_DISPLAY);
  474. if (!ret) {
  475. smmu_state->state = ATTACHED;
  476. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  477. }
  478. break;
  479. case DETACH_SEC_REQ:
  480. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  481. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  482. ret = _sde_kms_detach_sec_cb(sde_kms, vmid);
  483. if (!ret)
  484. smmu_state->state = DETACHED_SEC;
  485. break;
  486. case ATTACH_SEC_REQ:
  487. vmid = (smmu_state->secure_level == SDE_DRM_SEC_ONLY) ?
  488. VMID_CP_SEC_DISPLAY : VMID_CP_CAMERA_PREVIEW;
  489. ret = _sde_kms_attach_sec_cb(sde_kms, VMID_CP_PIXEL, vmid);
  490. if (!ret) {
  491. smmu_state->state = ATTACHED;
  492. smmu_state->secure_level = SDE_DRM_SEC_NON_SEC;
  493. }
  494. break;
  495. default:
  496. SDE_ERROR("crtc%d: invalid smmu state %d transition type %d\n",
  497. DRMID(crtc), smmu_state->state,
  498. smmu_state->transition_type);
  499. ret = -EINVAL;
  500. break;
  501. }
  502. mutex_unlock(&sde_kms->secure_transition_lock);
  503. /* disable sui misr if requested, after the transition */
  504. if (!ret && (smmu_state->sui_misr_state == SUI_MISR_DISABLE_REQ)) {
  505. ret = _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  506. if (ret)
  507. goto end;
  508. }
  509. end:
  510. smmu_state->transition_error = false;
  511. if (ret) {
  512. smmu_state->transition_error = true;
  513. SDE_ERROR(
  514. "crtc%d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  515. DRMID(crtc), old_smmu_state, smmu_state->state,
  516. smmu_state->secure_level, ret);
  517. smmu_state->state = smmu_state->prev_state;
  518. smmu_state->secure_level = smmu_state->prev_secure_level;
  519. if (smmu_state->sui_misr_state == SUI_MISR_ENABLE_REQ)
  520. _sde_kms_sui_misr_ctrl(sde_kms, crtc, false);
  521. }
  522. SDE_DEBUG("crtc %d: req_state %d, new_state %d, sec_lvl %d, ret %d\n",
  523. DRMID(crtc), old_smmu_state, smmu_state->state,
  524. smmu_state->secure_level, ret);
  525. SDE_EVT32(DRMID(crtc), smmu_state->state, smmu_state->prev_state,
  526. smmu_state->transition_type,
  527. smmu_state->transition_error,
  528. smmu_state->secure_level, smmu_state->prev_secure_level,
  529. smmu_state->sui_misr_state, ret, SDE_EVTLOG_FUNC_EXIT);
  530. smmu_state->sui_misr_state = NONE;
  531. smmu_state->transition_type = NONE;
  532. return ret;
  533. }
  534. static int sde_kms_prepare_secure_transition(struct msm_kms *kms,
  535. struct drm_atomic_state *state)
  536. {
  537. struct drm_crtc *crtc;
  538. struct drm_crtc_state *old_crtc_state;
  539. struct drm_plane_state *old_plane_state, *new_plane_state;
  540. struct drm_plane *plane;
  541. struct drm_plane_state *plane_state;
  542. struct sde_kms *sde_kms = to_sde_kms(kms);
  543. struct drm_device *dev = sde_kms->dev;
  544. int i, ops = 0, ret = 0;
  545. bool old_valid_fb = false;
  546. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  547. for_each_old_crtc_in_state(state, crtc, old_crtc_state, i) {
  548. if (!crtc->state || !crtc->state->active)
  549. continue;
  550. /*
  551. * It is safe to assume only one active crtc,
  552. * and compatible translation modes on the
  553. * planes staged on this crtc.
  554. * otherwise validation would have failed.
  555. * For this CRTC,
  556. */
  557. /*
  558. * 1. Check if old state on the CRTC has planes
  559. * staged with valid fbs
  560. */
  561. for_each_old_plane_in_state(state, plane, plane_state, i) {
  562. if (!plane_state->crtc)
  563. continue;
  564. if (plane_state->fb) {
  565. old_valid_fb = true;
  566. break;
  567. }
  568. }
  569. /*
  570. * 2.Get the operations needed to be performed before
  571. * secure transition can be initiated.
  572. */
  573. ops = sde_crtc_get_secure_transition_ops(crtc,
  574. old_crtc_state, old_valid_fb);
  575. if (ops < 0) {
  576. SDE_ERROR("invalid secure operations %x\n", ops);
  577. return ops;
  578. }
  579. if (!ops) {
  580. smmu_state->transition_error = false;
  581. goto no_ops;
  582. }
  583. SDE_DEBUG("%d:secure operations(%x) started on state:%pK\n",
  584. crtc->base.id, ops, crtc->state);
  585. SDE_EVT32(DRMID(crtc), ops, crtc->state, old_valid_fb);
  586. /* 3. Perform operations needed for secure transition */
  587. if (ops & SDE_KMS_OPS_WAIT_FOR_TX_DONE) {
  588. SDE_DEBUG("wait_for_transfer_done\n");
  589. sde_kms_wait_for_frame_transfer_complete(kms, crtc);
  590. }
  591. if (ops & SDE_KMS_OPS_CLEANUP_PLANE_FB) {
  592. SDE_DEBUG("cleanup planes\n");
  593. drm_atomic_helper_cleanup_planes(dev, state);
  594. for_each_oldnew_plane_in_state(state, plane,
  595. old_plane_state, new_plane_state, i)
  596. sde_plane_destroy_fb(old_plane_state);
  597. }
  598. if (ops & SDE_KMS_OPS_SECURE_STATE_CHANGE) {
  599. SDE_DEBUG("secure ctrl\n");
  600. _sde_kms_secure_ctrl(sde_kms, crtc, false);
  601. }
  602. if (ops & SDE_KMS_OPS_PREPARE_PLANE_FB) {
  603. SDE_DEBUG("prepare planes %d",
  604. crtc->state->plane_mask);
  605. drm_atomic_crtc_for_each_plane(plane,
  606. crtc) {
  607. const struct drm_plane_helper_funcs *funcs;
  608. plane_state = plane->state;
  609. funcs = plane->helper_private;
  610. SDE_DEBUG("psde:%d FB[%u]\n",
  611. plane->base.id,
  612. plane->fb->base.id);
  613. if (!funcs)
  614. continue;
  615. if (funcs->prepare_fb(plane, plane_state)) {
  616. ret = funcs->prepare_fb(plane,
  617. plane_state);
  618. if (ret)
  619. return ret;
  620. }
  621. }
  622. }
  623. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  624. SDE_DEBUG("secure operations completed\n");
  625. }
  626. no_ops:
  627. return 0;
  628. }
  629. static int _sde_kms_release_shared_buffer(unsigned long mem_addr,
  630. unsigned int splash_buffer_size,
  631. unsigned int ramdump_base,
  632. unsigned int ramdump_buffer_size)
  633. {
  634. unsigned long pfn_start, pfn_end, pfn_idx;
  635. int ret = 0;
  636. if (!mem_addr || !splash_buffer_size) {
  637. SDE_ERROR("invalid params\n");
  638. return -EINVAL;
  639. }
  640. /* leave ramdump memory only if base address matches */
  641. if (ramdump_base == mem_addr &&
  642. ramdump_buffer_size <= splash_buffer_size) {
  643. mem_addr += ramdump_buffer_size;
  644. splash_buffer_size -= ramdump_buffer_size;
  645. }
  646. pfn_start = mem_addr >> PAGE_SHIFT;
  647. pfn_end = (mem_addr + splash_buffer_size) >> PAGE_SHIFT;
  648. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 19, 0))
  649. memblock_free((unsigned int*)mem_addr, splash_buffer_size);
  650. #else
  651. ret = memblock_free(mem_addr, splash_buffer_size);
  652. if (ret) {
  653. SDE_ERROR("continuous splash memory free failed:%d\n", ret);
  654. return ret;
  655. }
  656. #endif
  657. for (pfn_idx = pfn_start; pfn_idx < pfn_end; pfn_idx++)
  658. free_reserved_page(pfn_to_page(pfn_idx));
  659. return ret;
  660. }
  661. static int _sde_kms_one2one_mem_map_ipcc_reg(struct sde_kms *sde_kms, u32 buf_size,
  662. unsigned long buf_base)
  663. {
  664. struct msm_mmu *mmu = NULL;
  665. int ret = 0;
  666. if (!sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]
  667. || !sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu) {
  668. SDE_ERROR("aspace not found for sde kms node\n");
  669. return -EINVAL;
  670. }
  671. mmu = sde_kms->aspace[MSM_SMMU_DOMAIN_UNSECURE]->mmu;
  672. if (!mmu) {
  673. SDE_ERROR("mmu not found for aspace\n");
  674. return -EINVAL;
  675. }
  676. if (!mmu->funcs || !mmu->funcs->one_to_one_map) {
  677. SDE_ERROR("invalid input params for map\n");
  678. return -EINVAL;
  679. }
  680. ret = mmu->funcs->one_to_one_map(mmu, buf_base, buf_base, buf_size,
  681. IOMMU_READ | IOMMU_WRITE);
  682. if (ret)
  683. SDE_ERROR("one2one memory smmu map failed:%d\n", ret);
  684. return ret;
  685. }
  686. static int _sde_kms_splash_mem_get(struct sde_kms *sde_kms,
  687. struct sde_splash_mem *splash)
  688. {
  689. struct msm_mmu *mmu = NULL;
  690. int ret = 0;
  691. if (!sde_kms->aspace[0]) {
  692. SDE_ERROR("aspace not found for sde kms node\n");
  693. return -EINVAL;
  694. }
  695. mmu = sde_kms->aspace[0]->mmu;
  696. if (!mmu) {
  697. SDE_ERROR("mmu not found for aspace\n");
  698. return -EINVAL;
  699. }
  700. if (!splash || !mmu->funcs || !mmu->funcs->one_to_one_map) {
  701. SDE_ERROR("invalid input params for map\n");
  702. return -EINVAL;
  703. }
  704. if (!splash->ref_cnt) {
  705. ret = mmu->funcs->one_to_one_map(mmu, splash->splash_buf_base,
  706. splash->splash_buf_base,
  707. splash->splash_buf_size,
  708. IOMMU_READ | IOMMU_NOEXEC);
  709. if (ret)
  710. SDE_ERROR("splash memory smmu map failed:%d\n", ret);
  711. }
  712. splash->ref_cnt++;
  713. SDE_DEBUG("one2one mapping done for base:%lx size:%x ref_cnt:%d\n",
  714. splash->splash_buf_base,
  715. splash->splash_buf_size,
  716. splash->ref_cnt);
  717. return ret;
  718. }
  719. static int _sde_kms_map_all_splash_regions(struct sde_kms *sde_kms)
  720. {
  721. int i = 0;
  722. int ret = 0;
  723. struct sde_splash_mem *region;
  724. if (!sde_kms)
  725. return -EINVAL;
  726. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  727. region = sde_kms->splash_data.splash_display[i].splash;
  728. ret = _sde_kms_splash_mem_get(sde_kms, region);
  729. if (ret)
  730. return ret;
  731. /* Demura is optional and need not exist */
  732. region = sde_kms->splash_data.splash_display[i].demura;
  733. if (region) {
  734. ret = _sde_kms_splash_mem_get(sde_kms, region);
  735. if (ret)
  736. return ret;
  737. }
  738. }
  739. return ret;
  740. }
  741. static int _sde_kms_splash_mem_put(struct sde_kms *sde_kms,
  742. struct sde_splash_mem *splash)
  743. {
  744. struct msm_mmu *mmu = NULL;
  745. int rc = 0;
  746. if (!sde_kms || !sde_kms->aspace[0] || !sde_kms->aspace[0]->mmu) {
  747. SDE_ERROR("invalid params\n");
  748. return -EINVAL;
  749. }
  750. mmu = sde_kms->aspace[0]->mmu;
  751. if (!splash || !splash->ref_cnt ||
  752. !mmu || !mmu->funcs || !mmu->funcs->one_to_one_unmap)
  753. return -EINVAL;
  754. splash->ref_cnt--;
  755. SDE_DEBUG("splash base:%lx refcnt:%d\n",
  756. splash->splash_buf_base, splash->ref_cnt);
  757. if (!splash->ref_cnt) {
  758. mmu->funcs->one_to_one_unmap(mmu, splash->splash_buf_base,
  759. splash->splash_buf_size);
  760. rc = _sde_kms_release_shared_buffer(splash->splash_buf_base,
  761. splash->splash_buf_size, splash->ramdump_base,
  762. splash->ramdump_size);
  763. splash->splash_buf_base = 0;
  764. splash->splash_buf_size = 0;
  765. }
  766. return rc;
  767. }
  768. static int _sde_kms_unmap_all_splash_regions(struct sde_kms *sde_kms)
  769. {
  770. int i = 0;
  771. int ret = 0, failure = 0;
  772. struct sde_splash_mem *region;
  773. if (!sde_kms || !sde_kms->splash_data.num_splash_regions)
  774. return -EINVAL;
  775. for (i = 0; i < sde_kms->splash_data.num_splash_displays; i++) {
  776. region = sde_kms->splash_data.splash_display[i].splash;
  777. ret = _sde_kms_splash_mem_put(sde_kms, region);
  778. if (ret) {
  779. failure = 1;
  780. pr_err("Error unmapping splash mem for display %d\n",
  781. i);
  782. }
  783. /* Demura is optional and need not exist */
  784. region = sde_kms->splash_data.splash_display[i].demura;
  785. if (region) {
  786. ret = _sde_kms_splash_mem_put(sde_kms, region);
  787. if (ret) {
  788. failure = 1;
  789. pr_err("Error unmapping demura mem for display %d\n",
  790. i);
  791. }
  792. }
  793. }
  794. if (failure)
  795. ret = -EINVAL;
  796. return ret;
  797. }
  798. static int _sde_kms_get_blank(struct drm_crtc_state *crtc_state,
  799. struct drm_connector_state *conn_state)
  800. {
  801. int lp_mode, blank;
  802. if (crtc_state->active)
  803. lp_mode = sde_connector_get_property(conn_state,
  804. CONNECTOR_PROP_LP);
  805. else
  806. lp_mode = SDE_MODE_DPMS_OFF;
  807. switch (lp_mode) {
  808. case SDE_MODE_DPMS_ON:
  809. blank = DRM_PANEL_EVENT_UNBLANK;
  810. break;
  811. case SDE_MODE_DPMS_LP1:
  812. case SDE_MODE_DPMS_LP2:
  813. blank = DRM_PANEL_EVENT_BLANK_LP;
  814. break;
  815. case SDE_MODE_DPMS_OFF:
  816. default:
  817. blank = DRM_PANEL_EVENT_BLANK;
  818. break;
  819. }
  820. return blank;
  821. }
  822. static void _sde_kms_drm_check_dpms(struct drm_atomic_state *old_state,
  823. bool is_pre_commit)
  824. {
  825. struct panel_event_notification notification;
  826. struct drm_connector *connector;
  827. struct drm_connector_state *old_conn_state;
  828. struct drm_crtc_state *old_crtc_state;
  829. struct drm_crtc *crtc;
  830. struct sde_connector *c_conn;
  831. int i, old_mode, new_mode, old_fps, new_fps;
  832. enum panel_event_notifier_tag panel_type;
  833. for_each_old_connector_in_state(old_state, connector,
  834. old_conn_state, i) {
  835. crtc = connector->state->crtc ? connector->state->crtc :
  836. old_conn_state->crtc;
  837. if (!crtc)
  838. continue;
  839. new_fps = drm_mode_vrefresh(&crtc->state->mode);
  840. new_mode = _sde_kms_get_blank(crtc->state, connector->state);
  841. if (old_conn_state->crtc) {
  842. old_crtc_state = drm_atomic_get_existing_crtc_state(
  843. old_state, old_conn_state->crtc);
  844. old_fps = drm_mode_vrefresh(&old_crtc_state->mode);
  845. old_mode = _sde_kms_get_blank(old_crtc_state,
  846. old_conn_state);
  847. } else {
  848. old_fps = 0;
  849. old_mode = DRM_PANEL_EVENT_BLANK;
  850. }
  851. if ((old_mode != new_mode) || (old_fps != new_fps)) {
  852. c_conn = to_sde_connector(connector);
  853. SDE_EVT32(old_mode, new_mode, old_fps, new_fps,
  854. c_conn->panel, crtc->state->active,
  855. old_conn_state->crtc);
  856. pr_debug("change detected for connector:%s (power mode %d->%d, fps %d->%d)\n",
  857. c_conn->name, old_mode, new_mode, old_fps, new_fps);
  858. /* If suspend resume and fps change are happening
  859. * at the same time, give preference to power mode
  860. * changes rather than fps change.
  861. */
  862. if ((old_mode == new_mode) && (old_fps != new_fps))
  863. new_mode = DRM_PANEL_EVENT_FPS_CHANGE;
  864. if (!c_conn->panel)
  865. continue;
  866. panel_type = sde_encoder_is_primary_display(
  867. connector->encoder) ?
  868. PANEL_EVENT_NOTIFICATION_PRIMARY :
  869. PANEL_EVENT_NOTIFICATION_SECONDARY;
  870. notification.notif_type = new_mode;
  871. notification.panel = c_conn->panel;
  872. notification.notif_data.old_fps = old_fps;
  873. notification.notif_data.new_fps = new_fps;
  874. notification.notif_data.early_trigger = is_pre_commit;
  875. panel_event_notification_trigger(panel_type,
  876. &notification);
  877. }
  878. }
  879. }
  880. static struct drm_crtc *sde_kms_vm_get_vm_crtc(
  881. struct drm_atomic_state *state)
  882. {
  883. int i;
  884. enum sde_crtc_vm_req vm_req = VM_REQ_NONE;
  885. struct drm_crtc *crtc, *vm_crtc = NULL;
  886. struct drm_crtc_state *new_cstate, *old_cstate;
  887. struct sde_crtc_state *vm_cstate;
  888. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  889. if (!new_cstate->active && !old_cstate->active)
  890. continue;
  891. vm_cstate = to_sde_crtc_state(new_cstate);
  892. vm_req = sde_crtc_get_property(vm_cstate,
  893. CRTC_PROP_VM_REQ_STATE);
  894. if (vm_req != VM_REQ_NONE) {
  895. SDE_DEBUG("valid vm request:%d found on crtc-%d\n",
  896. vm_req, crtc->base.id);
  897. vm_crtc = crtc;
  898. break;
  899. }
  900. }
  901. return vm_crtc;
  902. }
  903. int sde_kms_vm_primary_prepare_commit(struct sde_kms *sde_kms,
  904. struct drm_atomic_state *state)
  905. {
  906. struct drm_device *ddev;
  907. struct drm_crtc *crtc;
  908. struct drm_crtc_state *new_cstate;
  909. struct drm_encoder *encoder;
  910. struct drm_connector *connector;
  911. struct sde_vm_ops *vm_ops;
  912. struct sde_crtc_state *cstate;
  913. struct drm_connector_list_iter iter;
  914. enum sde_crtc_vm_req vm_req;
  915. int rc = 0;
  916. ddev = sde_kms->dev;
  917. vm_ops = sde_vm_get_ops(sde_kms);
  918. if (!vm_ops)
  919. return -EINVAL;
  920. crtc = sde_kms_vm_get_vm_crtc(state);
  921. if (!crtc)
  922. return 0;
  923. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  924. cstate = to_sde_crtc_state(new_cstate);
  925. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  926. if (vm_req != VM_REQ_ACQUIRE)
  927. return 0;
  928. /* enable MDSS irq line */
  929. sde_irq_update(&sde_kms->base, true);
  930. /* clear the stale IRQ status bits */
  931. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  932. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  933. /* enable the display path IRQ's */
  934. drm_for_each_encoder_mask(encoder, crtc->dev,
  935. crtc->state->encoder_mask) {
  936. if (sde_encoder_in_clone_mode(encoder))
  937. continue;
  938. sde_encoder_irq_control(encoder, true);
  939. }
  940. /* Schedule ESD work */
  941. drm_connector_list_iter_begin(ddev, &iter);
  942. drm_for_each_connector_iter(connector, &iter)
  943. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  944. sde_connector_schedule_status_work(connector, true);
  945. drm_connector_list_iter_end(&iter);
  946. /* enable vblank events */
  947. drm_crtc_vblank_on(crtc);
  948. sde_dbg_set_hw_ownership_status(true);
  949. /* handle non-SDE pre_acquire */
  950. if (vm_ops->vm_client_post_acquire)
  951. rc = vm_ops->vm_client_post_acquire(sde_kms);
  952. return rc;
  953. }
  954. void sde_kms_vm_set_sid(struct sde_kms *sde_kms, u32 vm)
  955. {
  956. struct drm_plane *plane;
  957. struct drm_device *ddev;
  958. struct sde_mdss_cfg *sde_cfg;
  959. ddev = sde_kms->dev;
  960. sde_cfg = sde_kms->catalog;
  961. list_for_each_entry(plane, &ddev->mode_config.plane_list, head)
  962. sde_plane_set_sid(plane, vm);
  963. if (sde_kms->hw_sid && sde_kms->hw_sid->ops.set_vm_sid)
  964. sde_kms->hw_sid->ops.set_vm_sid(sde_kms->hw_sid, vm, sde_kms->catalog);
  965. }
  966. int sde_kms_vm_trusted_prepare_commit(struct sde_kms *sde_kms,
  967. struct drm_atomic_state *state)
  968. {
  969. struct drm_crtc *crtc;
  970. struct drm_crtc_state *new_cstate;
  971. struct sde_crtc_state *cstate;
  972. enum sde_crtc_vm_req vm_req;
  973. crtc = sde_kms_vm_get_vm_crtc(state);
  974. if (!crtc)
  975. return 0;
  976. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  977. cstate = to_sde_crtc_state(new_cstate);
  978. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  979. if (vm_req != VM_REQ_ACQUIRE)
  980. return 0;
  981. /* Clear the stale IRQ status bits */
  982. if (sde_kms->hw_intr && sde_kms->hw_intr->ops.clear_all_irqs)
  983. sde_kms->hw_intr->ops.clear_all_irqs(sde_kms->hw_intr);
  984. /* Program the SID's for the trusted VM */
  985. sde_kms_vm_set_sid(sde_kms, 1);
  986. sde_dbg_set_hw_ownership_status(true);
  987. return 0;
  988. }
  989. static void sde_kms_prepare_commit(struct msm_kms *kms,
  990. struct drm_atomic_state *state)
  991. {
  992. struct sde_kms *sde_kms;
  993. struct msm_drm_private *priv;
  994. struct drm_device *dev;
  995. struct drm_encoder *encoder;
  996. struct drm_crtc *crtc;
  997. struct drm_crtc_state *cstate;
  998. struct sde_vm_ops *vm_ops;
  999. int i, rc;
  1000. if (!kms)
  1001. return;
  1002. sde_kms = to_sde_kms(kms);
  1003. dev = sde_kms->dev;
  1004. if (!dev || !dev->dev_private)
  1005. return;
  1006. priv = dev->dev_private;
  1007. SDE_ATRACE_BEGIN("prepare_commit");
  1008. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  1009. if (rc < 0) {
  1010. SDE_ERROR("failed to enable power resources %d\n", rc);
  1011. SDE_EVT32(rc, SDE_EVTLOG_ERROR);
  1012. goto end;
  1013. }
  1014. if (sde_kms->first_kickoff) {
  1015. sde_power_scale_reg_bus(&priv->phandle, VOTE_INDEX_HIGH, false);
  1016. sde_kms->first_kickoff = false;
  1017. }
  1018. for_each_new_crtc_in_state(state, crtc, cstate, i) {
  1019. drm_for_each_encoder_mask(encoder, dev, cstate->encoder_mask) {
  1020. if (sde_encoder_prepare_commit(encoder) == -ETIMEDOUT) {
  1021. SDE_ERROR("crtc:%d, initiating hw reset\n",
  1022. DRMID(crtc));
  1023. sde_encoder_needs_hw_reset(encoder);
  1024. sde_crtc_set_needs_hw_reset(crtc);
  1025. }
  1026. }
  1027. }
  1028. /*
  1029. * NOTE: for secure use cases we want to apply the new HW
  1030. * configuration only after completing preparation for secure
  1031. * transitions prepare below if any transtions is required.
  1032. */
  1033. sde_kms_prepare_secure_transition(kms, state);
  1034. vm_ops = sde_vm_get_ops(sde_kms);
  1035. if (!vm_ops)
  1036. goto end_vm;
  1037. if (vm_ops->vm_prepare_commit)
  1038. vm_ops->vm_prepare_commit(sde_kms, state);
  1039. end_vm:
  1040. _sde_kms_drm_check_dpms(state, true);
  1041. end:
  1042. SDE_ATRACE_END("prepare_commit");
  1043. }
  1044. static void sde_kms_commit(struct msm_kms *kms,
  1045. struct drm_atomic_state *old_state)
  1046. {
  1047. struct sde_kms *sde_kms;
  1048. struct drm_crtc *crtc;
  1049. struct drm_crtc_state *old_crtc_state;
  1050. int i;
  1051. if (!kms || !old_state)
  1052. return;
  1053. sde_kms = to_sde_kms(kms);
  1054. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1055. SDE_ERROR("power resource is not enabled\n");
  1056. return;
  1057. }
  1058. SDE_ATRACE_BEGIN("sde_kms_commit");
  1059. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1060. if (crtc->state->active) {
  1061. SDE_EVT32(DRMID(crtc), old_state);
  1062. sde_crtc_commit_kickoff(crtc, old_crtc_state);
  1063. }
  1064. }
  1065. SDE_ATRACE_END("sde_kms_commit");
  1066. }
  1067. static void _sde_kms_free_splash_display_data(struct sde_kms *sde_kms,
  1068. struct sde_splash_display *splash_display)
  1069. {
  1070. if (!sde_kms || !splash_display ||
  1071. !sde_kms->splash_data.num_splash_displays)
  1072. return;
  1073. if (sde_kms->splash_data.num_splash_regions) {
  1074. _sde_kms_splash_mem_put(sde_kms, splash_display->splash);
  1075. if (splash_display->demura)
  1076. _sde_kms_splash_mem_put(sde_kms,
  1077. splash_display->demura);
  1078. }
  1079. sde_kms->splash_data.num_splash_displays--;
  1080. SDE_DEBUG("cont_splash handoff done, remaining:%d\n",
  1081. sde_kms->splash_data.num_splash_displays);
  1082. memset(splash_display, 0x0, sizeof(struct sde_splash_display));
  1083. }
  1084. static void _sde_kms_release_splash_resource(struct sde_kms *sde_kms,
  1085. struct drm_crtc *crtc)
  1086. {
  1087. struct msm_drm_private *priv;
  1088. struct sde_splash_display *splash_display;
  1089. int i;
  1090. if (!sde_kms || !crtc)
  1091. return;
  1092. priv = sde_kms->dev->dev_private;
  1093. if (!crtc->state->active || !sde_kms->splash_data.num_splash_displays)
  1094. return;
  1095. SDE_EVT32(DRMID(crtc), crtc->state->active,
  1096. sde_kms->splash_data.num_splash_displays);
  1097. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  1098. splash_display = &sde_kms->splash_data.splash_display[i];
  1099. if (splash_display->encoder &&
  1100. crtc == splash_display->encoder->crtc)
  1101. break;
  1102. }
  1103. if (i >= MAX_DSI_DISPLAYS)
  1104. return;
  1105. if (splash_display->cont_splash_enabled) {
  1106. sde_encoder_update_caps_for_cont_splash(splash_display->encoder,
  1107. splash_display, false);
  1108. _sde_kms_free_splash_display_data(sde_kms, splash_display);
  1109. }
  1110. /* remove the votes if all displays are done with splash */
  1111. if (!sde_kms->splash_data.num_splash_displays) {
  1112. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1113. sde_power_data_bus_set_quota(&priv->phandle, i,
  1114. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1115. priv->phandle.ib_quota[i] ? priv->phandle.ib_quota[i] :
  1116. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1117. pm_runtime_put_sync(sde_kms->dev->dev);
  1118. }
  1119. }
  1120. static void sde_kms_cancel_delayed_work(struct drm_crtc *crtc)
  1121. {
  1122. struct drm_connector *connector;
  1123. struct drm_connector_list_iter iter;
  1124. struct drm_encoder *encoder;
  1125. /* Cancel CRTC work */
  1126. sde_crtc_cancel_delayed_work(crtc);
  1127. /* Cancel ESD work */
  1128. drm_connector_list_iter_begin(crtc->dev, &iter);
  1129. drm_for_each_connector_iter(connector, &iter)
  1130. if (drm_connector_mask(connector) & crtc->state->connector_mask)
  1131. sde_connector_schedule_status_work(connector, false);
  1132. drm_connector_list_iter_end(&iter);
  1133. /* Cancel Idle-PC work */
  1134. drm_for_each_encoder_mask(encoder, crtc->dev, crtc->state->encoder_mask) {
  1135. if (sde_encoder_in_clone_mode(encoder))
  1136. continue;
  1137. sde_encoder_cancel_delayed_work(encoder);
  1138. }
  1139. }
  1140. int sde_kms_vm_pre_release(struct sde_kms *sde_kms,
  1141. struct drm_atomic_state *state, bool is_primary)
  1142. {
  1143. struct drm_crtc *crtc;
  1144. struct drm_encoder *encoder;
  1145. int rc = 0;
  1146. crtc = sde_kms_vm_get_vm_crtc(state);
  1147. if (!crtc)
  1148. return 0;
  1149. /* if vm_req is enabled, once CRTC on the commit is guaranteed */
  1150. sde_kms_wait_for_frame_transfer_complete(&sde_kms->base, crtc);
  1151. sde_dbg_set_hw_ownership_status(false);
  1152. sde_kms_cancel_delayed_work(crtc);
  1153. /* disable SDE encoder irq's */
  1154. drm_for_each_encoder_mask(encoder, crtc->dev,
  1155. crtc->state->encoder_mask) {
  1156. if (sde_encoder_in_clone_mode(encoder))
  1157. continue;
  1158. sde_encoder_irq_control(encoder, false);
  1159. }
  1160. if (is_primary) {
  1161. /* disable vblank events */
  1162. drm_crtc_vblank_off(crtc);
  1163. /* reset sw state */
  1164. sde_crtc_reset_sw_state(crtc);
  1165. }
  1166. return rc;
  1167. }
  1168. int sde_kms_vm_trusted_post_commit(struct sde_kms *sde_kms,
  1169. struct drm_atomic_state *state)
  1170. {
  1171. struct sde_vm_ops *vm_ops;
  1172. struct drm_crtc *crtc;
  1173. struct sde_crtc_state *cstate;
  1174. struct drm_crtc_state *new_cstate;
  1175. enum sde_crtc_vm_req vm_req;
  1176. int rc = 0;
  1177. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1178. return -EINVAL;
  1179. vm_ops = sde_vm_get_ops(sde_kms);
  1180. crtc = sde_kms_vm_get_vm_crtc(state);
  1181. if (!crtc)
  1182. return 0;
  1183. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1184. cstate = to_sde_crtc_state(new_cstate);
  1185. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1186. if (vm_req != VM_REQ_RELEASE)
  1187. return 0;
  1188. sde_kms_vm_pre_release(sde_kms, state, false);
  1189. sde_kms_vm_set_sid(sde_kms, 0);
  1190. sde_vm_lock(sde_kms);
  1191. if (vm_ops->vm_release)
  1192. rc = vm_ops->vm_release(sde_kms);
  1193. sde_vm_unlock(sde_kms);
  1194. return rc;
  1195. }
  1196. int sde_kms_vm_primary_post_commit(struct sde_kms *sde_kms,
  1197. struct drm_atomic_state *state)
  1198. {
  1199. struct sde_vm_ops *vm_ops;
  1200. struct sde_crtc_state *cstate;
  1201. struct drm_crtc *crtc;
  1202. struct drm_crtc_state *new_cstate;
  1203. enum sde_crtc_vm_req vm_req;
  1204. int rc = 0;
  1205. if (!sde_kms || !sde_vm_is_enabled(sde_kms))
  1206. return -EINVAL;
  1207. vm_ops = sde_vm_get_ops(sde_kms);
  1208. crtc = sde_kms_vm_get_vm_crtc(state);
  1209. if (!crtc)
  1210. return 0;
  1211. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  1212. cstate = to_sde_crtc_state(new_cstate);
  1213. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  1214. if (vm_req != VM_REQ_RELEASE)
  1215. return 0;
  1216. /* handle SDE pre-release */
  1217. rc = sde_kms_vm_pre_release(sde_kms, state, true);
  1218. if (rc) {
  1219. SDE_ERROR("sde vm pre_release failed, rc=%d\n", rc);
  1220. goto exit;
  1221. }
  1222. /* properly handoff color processing features */
  1223. sde_cp_crtc_vm_primary_handoff(crtc);
  1224. sde_vm_lock(sde_kms);
  1225. /* handle non-SDE clients pre-release */
  1226. if (vm_ops->vm_client_pre_release) {
  1227. rc = vm_ops->vm_client_pre_release(sde_kms);
  1228. if (rc) {
  1229. SDE_ERROR("sde vm client pre_release failed, rc=%d\n",
  1230. rc);
  1231. sde_vm_unlock(sde_kms);
  1232. goto exit;
  1233. }
  1234. }
  1235. /* disable IRQ line */
  1236. sde_irq_update(&sde_kms->base, false);
  1237. /* release HW */
  1238. if (vm_ops->vm_release) {
  1239. rc = vm_ops->vm_release(sde_kms);
  1240. if (rc)
  1241. SDE_ERROR("sde vm assign failed, rc=%d\n", rc);
  1242. }
  1243. sde_vm_unlock(sde_kms);
  1244. _sde_crtc_vm_release_notify(crtc);
  1245. exit:
  1246. return rc;
  1247. }
  1248. static void sde_kms_complete_commit(struct msm_kms *kms,
  1249. struct drm_atomic_state *old_state)
  1250. {
  1251. struct sde_kms *sde_kms;
  1252. struct msm_drm_private *priv;
  1253. struct drm_crtc *crtc;
  1254. struct drm_crtc_state *old_crtc_state;
  1255. struct drm_connector *connector;
  1256. struct drm_connector_state *old_conn_state;
  1257. struct msm_display_conn_params params;
  1258. struct sde_vm_ops *vm_ops;
  1259. int i, rc = 0;
  1260. if (!kms || !old_state)
  1261. return;
  1262. sde_kms = to_sde_kms(kms);
  1263. if (!sde_kms->dev || !sde_kms->dev->dev_private)
  1264. return;
  1265. priv = sde_kms->dev->dev_private;
  1266. if (!sde_kms_power_resource_is_enabled(sde_kms->dev)) {
  1267. SDE_ERROR("power resource is not enabled\n");
  1268. return;
  1269. }
  1270. SDE_ATRACE_BEGIN("sde_kms_complete_commit");
  1271. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1272. sde_crtc_complete_commit(crtc, old_crtc_state);
  1273. /* complete secure transitions if any */
  1274. if (sde_kms->smmu_state.transition_type == POST_COMMIT)
  1275. _sde_kms_secure_ctrl(sde_kms, crtc, true);
  1276. }
  1277. for_each_old_connector_in_state(old_state, connector,
  1278. old_conn_state, i) {
  1279. struct sde_connector *c_conn;
  1280. c_conn = to_sde_connector(connector);
  1281. if (!c_conn->ops.post_kickoff)
  1282. continue;
  1283. memset(&params, 0, sizeof(params));
  1284. sde_connector_complete_qsync_commit(connector, &params);
  1285. rc = c_conn->ops.post_kickoff(connector, &params);
  1286. if (rc) {
  1287. pr_err("Connector Post kickoff failed rc=%d\n",
  1288. rc);
  1289. }
  1290. }
  1291. vm_ops = sde_vm_get_ops(sde_kms);
  1292. if (vm_ops && vm_ops->vm_post_commit) {
  1293. rc = vm_ops->vm_post_commit(sde_kms, old_state);
  1294. if (rc)
  1295. SDE_ERROR("vm post commit failed, rc = %d\n",
  1296. rc);
  1297. }
  1298. _sde_kms_drm_check_dpms(old_state, false);
  1299. pm_runtime_put_sync(sde_kms->dev->dev);
  1300. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i)
  1301. _sde_kms_release_splash_resource(sde_kms, crtc);
  1302. SDE_EVT32_VERBOSE(SDE_EVTLOG_FUNC_EXIT);
  1303. SDE_ATRACE_END("sde_kms_complete_commit");
  1304. }
  1305. static void sde_kms_wait_for_commit_done(struct msm_kms *kms,
  1306. struct drm_crtc *crtc)
  1307. {
  1308. struct sde_kms *sde_kms;
  1309. struct drm_encoder *encoder;
  1310. struct drm_device *dev;
  1311. int ret;
  1312. bool cwb_disabling;
  1313. if (!kms || !crtc || !crtc->state) {
  1314. SDE_ERROR("invalid params\n");
  1315. return;
  1316. }
  1317. dev = crtc->dev;
  1318. sde_kms = to_sde_kms(kms);
  1319. if (!crtc->state->enable) {
  1320. SDE_DEBUG("[crtc:%d] not enable\n", crtc->base.id);
  1321. return;
  1322. }
  1323. if (!crtc->state->active) {
  1324. SDE_DEBUG("[crtc:%d] not active\n", crtc->base.id);
  1325. return;
  1326. }
  1327. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  1328. SDE_ERROR("power resource is not enabled\n");
  1329. return;
  1330. }
  1331. SDE_ATRACE_BEGIN("sde_kms_wait_for_commit_done");
  1332. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1333. cwb_disabling = false;
  1334. if (encoder->crtc != crtc) {
  1335. cwb_disabling = sde_encoder_is_cwb_disabling(encoder,
  1336. crtc);
  1337. if (!cwb_disabling)
  1338. continue;
  1339. }
  1340. /*
  1341. * Wait for post-flush if necessary to delay before
  1342. * plane_cleanup. For example, wait for vsync in case of video
  1343. * mode panels. This may be a no-op for command mode panels.
  1344. */
  1345. SDE_EVT32_VERBOSE(DRMID(crtc));
  1346. ret = sde_encoder_wait_for_event(encoder, cwb_disabling ?
  1347. MSM_ENC_TX_COMPLETE : MSM_ENC_COMMIT_DONE);
  1348. if (ret && ret != -EWOULDBLOCK) {
  1349. SDE_ERROR("crtc:%d, enc:%d, cwb_d:%d, wait for commit done failed ret:%d\n",
  1350. DRMID(crtc), DRMID(encoder), cwb_disabling, ret);
  1351. SDE_EVT32(DRMID(crtc), DRMID(encoder), cwb_disabling,
  1352. ret, SDE_EVTLOG_ERROR);
  1353. sde_crtc_request_frame_reset(crtc, encoder);
  1354. break;
  1355. }
  1356. sde_crtc_complete_flip(crtc, NULL);
  1357. if (cwb_disabling)
  1358. sde_encoder_virt_reset(encoder);
  1359. }
  1360. /* avoid system cache update to set rd-noalloc bit when NSE feature is enabled */
  1361. if (!test_bit(SDE_FEATURE_SYS_CACHE_NSE, sde_kms->catalog->features))
  1362. sde_crtc_static_cache_read_kickoff(crtc);
  1363. SDE_ATRACE_END("sde_kms_wait_for_commit_done");
  1364. }
  1365. static void sde_kms_prepare_fence(struct msm_kms *kms,
  1366. struct drm_atomic_state *old_state)
  1367. {
  1368. struct drm_crtc *crtc;
  1369. struct drm_crtc_state *old_crtc_state;
  1370. int i;
  1371. if (!kms || !old_state || !old_state->dev || !old_state->acquire_ctx) {
  1372. SDE_ERROR("invalid argument(s)\n");
  1373. return;
  1374. }
  1375. SDE_ATRACE_BEGIN("sde_kms_prepare_fence");
  1376. /* old_state actually contains updated crtc pointers */
  1377. for_each_old_crtc_in_state(old_state, crtc, old_crtc_state, i) {
  1378. if (crtc->state->active || crtc->state->active_changed)
  1379. sde_crtc_prepare_commit(crtc, old_crtc_state);
  1380. }
  1381. SDE_ATRACE_END("sde_kms_prepare_fence");
  1382. }
  1383. /**
  1384. * _sde_kms_get_displays - query for underlying display handles and cache them
  1385. * @sde_kms: Pointer to sde kms structure
  1386. * Returns: Zero on success
  1387. */
  1388. static int _sde_kms_get_displays(struct sde_kms *sde_kms)
  1389. {
  1390. int rc = -ENOMEM;
  1391. if (!sde_kms) {
  1392. SDE_ERROR("invalid sde kms\n");
  1393. return -EINVAL;
  1394. }
  1395. /* dsi */
  1396. sde_kms->dsi_displays = NULL;
  1397. sde_kms->dsi_display_count = dsi_display_get_num_of_displays();
  1398. if (sde_kms->dsi_display_count) {
  1399. sde_kms->dsi_displays = kcalloc(sde_kms->dsi_display_count,
  1400. sizeof(void *),
  1401. GFP_KERNEL);
  1402. if (!sde_kms->dsi_displays) {
  1403. SDE_ERROR("failed to allocate dsi displays\n");
  1404. goto exit_deinit_dsi;
  1405. }
  1406. sde_kms->dsi_display_count =
  1407. dsi_display_get_active_displays(sde_kms->dsi_displays,
  1408. sde_kms->dsi_display_count);
  1409. }
  1410. /* wb */
  1411. sde_kms->wb_displays = NULL;
  1412. sde_kms->wb_display_count = sde_wb_get_num_of_displays();
  1413. if (sde_kms->wb_display_count) {
  1414. sde_kms->wb_displays = kcalloc(sde_kms->wb_display_count,
  1415. sizeof(void *),
  1416. GFP_KERNEL);
  1417. if (!sde_kms->wb_displays) {
  1418. SDE_ERROR("failed to allocate wb displays\n");
  1419. goto exit_deinit_wb;
  1420. }
  1421. sde_kms->wb_display_count =
  1422. wb_display_get_displays(sde_kms->wb_displays,
  1423. sde_kms->wb_display_count);
  1424. }
  1425. /* dp */
  1426. sde_kms->dp_displays = NULL;
  1427. sde_kms->dp_display_count = dp_display_get_num_of_displays();
  1428. if (sde_kms->dp_display_count) {
  1429. sde_kms->dp_displays = kcalloc(sde_kms->dp_display_count,
  1430. sizeof(void *), GFP_KERNEL);
  1431. if (!sde_kms->dp_displays) {
  1432. SDE_ERROR("failed to allocate dp displays\n");
  1433. goto exit_deinit_dp;
  1434. }
  1435. sde_kms->dp_display_count =
  1436. dp_display_get_displays(sde_kms->dp_displays,
  1437. sde_kms->dp_display_count);
  1438. sde_kms->dp_stream_count = dp_display_get_num_of_streams();
  1439. }
  1440. return 0;
  1441. exit_deinit_dp:
  1442. kfree(sde_kms->dp_displays);
  1443. sde_kms->dp_stream_count = 0;
  1444. sde_kms->dp_display_count = 0;
  1445. sde_kms->dp_displays = NULL;
  1446. exit_deinit_wb:
  1447. kfree(sde_kms->wb_displays);
  1448. sde_kms->wb_display_count = 0;
  1449. sde_kms->wb_displays = NULL;
  1450. exit_deinit_dsi:
  1451. kfree(sde_kms->dsi_displays);
  1452. sde_kms->dsi_display_count = 0;
  1453. sde_kms->dsi_displays = NULL;
  1454. return rc;
  1455. }
  1456. /**
  1457. * _sde_kms_release_displays - release cache of underlying display handles
  1458. * @sde_kms: Pointer to sde kms structure
  1459. */
  1460. static void _sde_kms_release_displays(struct sde_kms *sde_kms)
  1461. {
  1462. if (!sde_kms) {
  1463. SDE_ERROR("invalid sde kms\n");
  1464. return;
  1465. }
  1466. kfree(sde_kms->wb_displays);
  1467. sde_kms->wb_displays = NULL;
  1468. sde_kms->wb_display_count = 0;
  1469. kfree(sde_kms->dsi_displays);
  1470. sde_kms->dsi_displays = NULL;
  1471. sde_kms->dsi_display_count = 0;
  1472. }
  1473. /**
  1474. * _sde_kms_setup_displays - create encoders, bridges and connectors
  1475. * for underlying displays
  1476. * @dev: Pointer to drm device structure
  1477. * @priv: Pointer to private drm device data
  1478. * @sde_kms: Pointer to sde kms structure
  1479. * Returns: Zero on success
  1480. */
  1481. static int _sde_kms_setup_displays(struct drm_device *dev,
  1482. struct msm_drm_private *priv,
  1483. struct sde_kms *sde_kms)
  1484. {
  1485. static const struct sde_connector_ops dsi_ops = {
  1486. .set_info_blob = dsi_conn_set_info_blob,
  1487. .detect = dsi_conn_detect,
  1488. .get_modes = dsi_connector_get_modes,
  1489. .pre_destroy = dsi_connector_put_modes,
  1490. .mode_valid = dsi_conn_mode_valid,
  1491. .get_info = dsi_display_get_info,
  1492. .set_backlight = dsi_display_set_backlight,
  1493. .soft_reset = dsi_display_soft_reset,
  1494. .pre_kickoff = dsi_conn_pre_kickoff,
  1495. .clk_ctrl = dsi_display_clk_ctrl,
  1496. .set_power = dsi_display_set_power,
  1497. .get_mode_info = dsi_conn_get_mode_info,
  1498. .get_dst_format = dsi_display_get_dst_format,
  1499. .post_kickoff = dsi_conn_post_kickoff,
  1500. .check_status = dsi_display_check_status,
  1501. .enable_event = dsi_conn_enable_event,
  1502. .cmd_transfer = dsi_display_cmd_transfer,
  1503. .cont_splash_config = dsi_display_cont_splash_config,
  1504. .cont_splash_res_disable = dsi_display_cont_splash_res_disable,
  1505. .get_panel_vfp = dsi_display_get_panel_vfp,
  1506. .get_default_lms = dsi_display_get_default_lms,
  1507. .cmd_receive = dsi_display_cmd_receive,
  1508. .install_properties = NULL,
  1509. .set_allowed_mode_switch = dsi_conn_set_allowed_mode_switch,
  1510. .set_dyn_bit_clk = dsi_conn_set_dyn_bit_clk,
  1511. .get_qsync_min_fps = dsi_conn_get_qsync_min_fps,
  1512. .get_avr_step_req = dsi_display_get_avr_step_req_fps,
  1513. .prepare_commit = dsi_conn_prepare_commit,
  1514. .set_submode_info = dsi_conn_set_submode_blob_info,
  1515. .get_num_lm_from_mode = dsi_conn_get_lm_from_mode,
  1516. .update_transfer_time = dsi_display_update_transfer_time,
  1517. };
  1518. static const struct sde_connector_ops wb_ops = {
  1519. .post_init = sde_wb_connector_post_init,
  1520. .set_info_blob = sde_wb_connector_set_info_blob,
  1521. .detect = sde_wb_connector_detect,
  1522. .get_modes = sde_wb_connector_get_modes,
  1523. .set_property = sde_wb_connector_set_property,
  1524. .get_info = sde_wb_get_info,
  1525. .soft_reset = NULL,
  1526. .get_mode_info = sde_wb_get_mode_info,
  1527. .get_dst_format = NULL,
  1528. .check_status = NULL,
  1529. .cmd_transfer = NULL,
  1530. .cont_splash_config = NULL,
  1531. .cont_splash_res_disable = NULL,
  1532. .get_panel_vfp = NULL,
  1533. .cmd_receive = NULL,
  1534. .install_properties = NULL,
  1535. .set_dyn_bit_clk = NULL,
  1536. .set_allowed_mode_switch = NULL,
  1537. .update_transfer_time = NULL,
  1538. };
  1539. static const struct sde_connector_ops dp_ops = {
  1540. .post_init = dp_connector_post_init,
  1541. .detect = dp_connector_detect,
  1542. .get_modes = dp_connector_get_modes,
  1543. .atomic_check = dp_connector_atomic_check,
  1544. .mode_valid = dp_connector_mode_valid,
  1545. .get_info = dp_connector_get_info,
  1546. .get_mode_info = dp_connector_get_mode_info,
  1547. .post_open = dp_connector_post_open,
  1548. .check_status = NULL,
  1549. .set_colorspace = dp_connector_set_colorspace,
  1550. .config_hdr = dp_connector_config_hdr,
  1551. .cmd_transfer = NULL,
  1552. .cont_splash_config = NULL,
  1553. .cont_splash_res_disable = NULL,
  1554. .get_panel_vfp = NULL,
  1555. .update_pps = dp_connector_update_pps,
  1556. .cmd_receive = NULL,
  1557. .install_properties = dp_connector_install_properties,
  1558. .set_allowed_mode_switch = NULL,
  1559. .set_dyn_bit_clk = NULL,
  1560. .update_transfer_time = NULL,
  1561. };
  1562. struct msm_display_info info;
  1563. struct drm_encoder *encoder;
  1564. void *display, *connector;
  1565. int i, max_encoders;
  1566. int rc = 0;
  1567. u32 dsc_count = 0, mixer_count = 0;
  1568. u32 max_dp_dsc_count, max_dp_mixer_count;
  1569. if (!dev || !priv || !sde_kms) {
  1570. SDE_ERROR("invalid argument(s)\n");
  1571. return -EINVAL;
  1572. }
  1573. max_encoders = sde_kms->dsi_display_count + sde_kms->wb_display_count +
  1574. sde_kms->dp_display_count +
  1575. sde_kms->dp_stream_count;
  1576. if (max_encoders > ARRAY_SIZE(priv->encoders)) {
  1577. max_encoders = ARRAY_SIZE(priv->encoders);
  1578. SDE_ERROR("capping number of displays to %d", max_encoders);
  1579. }
  1580. /* wb */
  1581. for (i = 0; i < sde_kms->wb_display_count &&
  1582. priv->num_encoders < max_encoders; ++i) {
  1583. display = sde_kms->wb_displays[i];
  1584. encoder = NULL;
  1585. memset(&info, 0x0, sizeof(info));
  1586. rc = sde_wb_get_info(NULL, &info, display);
  1587. if (rc) {
  1588. SDE_ERROR("wb get_info %d failed\n", i);
  1589. continue;
  1590. }
  1591. encoder = sde_encoder_init(dev, &info);
  1592. if (IS_ERR_OR_NULL(encoder)) {
  1593. SDE_ERROR("encoder init failed for wb %d\n", i);
  1594. continue;
  1595. }
  1596. rc = sde_wb_drm_init(display, encoder);
  1597. if (rc) {
  1598. SDE_ERROR("wb bridge %d init failed, %d\n", i, rc);
  1599. sde_encoder_destroy(encoder);
  1600. continue;
  1601. }
  1602. connector = sde_connector_init(dev,
  1603. encoder,
  1604. 0,
  1605. display,
  1606. &wb_ops,
  1607. DRM_CONNECTOR_POLL_HPD,
  1608. DRM_MODE_CONNECTOR_VIRTUAL);
  1609. if (connector) {
  1610. priv->encoders[priv->num_encoders++] = encoder;
  1611. priv->connectors[priv->num_connectors++] = connector;
  1612. } else {
  1613. SDE_ERROR("wb %d connector init failed\n", i);
  1614. sde_wb_drm_deinit(display);
  1615. sde_encoder_destroy(encoder);
  1616. }
  1617. }
  1618. /* dsi */
  1619. for (i = 0; i < sde_kms->dsi_display_count &&
  1620. priv->num_encoders < max_encoders; ++i) {
  1621. display = sde_kms->dsi_displays[i];
  1622. encoder = NULL;
  1623. memset(&info, 0x0, sizeof(info));
  1624. rc = dsi_display_get_info(NULL, &info, display);
  1625. if (rc) {
  1626. SDE_ERROR("dsi get_info %d failed\n", i);
  1627. continue;
  1628. }
  1629. encoder = sde_encoder_init(dev, &info);
  1630. if (IS_ERR_OR_NULL(encoder)) {
  1631. SDE_ERROR("encoder init failed for dsi %d\n", i);
  1632. continue;
  1633. }
  1634. rc = dsi_display_drm_bridge_init(display, encoder);
  1635. if (rc) {
  1636. SDE_ERROR("dsi bridge %d init failed, %d\n", i, rc);
  1637. sde_encoder_destroy(encoder);
  1638. continue;
  1639. }
  1640. connector = sde_connector_init(dev,
  1641. encoder,
  1642. dsi_display_get_drm_panel(display),
  1643. display,
  1644. &dsi_ops,
  1645. DRM_CONNECTOR_POLL_HPD,
  1646. DRM_MODE_CONNECTOR_DSI);
  1647. if (connector) {
  1648. priv->encoders[priv->num_encoders++] = encoder;
  1649. priv->connectors[priv->num_connectors++] = connector;
  1650. } else {
  1651. SDE_ERROR("dsi %d connector init failed\n", i);
  1652. dsi_display_drm_bridge_deinit(display);
  1653. sde_encoder_destroy(encoder);
  1654. continue;
  1655. }
  1656. rc = dsi_display_drm_ext_bridge_init(display,
  1657. encoder, connector);
  1658. if (rc) {
  1659. SDE_ERROR("dsi %d ext bridge init failed\n", rc);
  1660. dsi_display_drm_bridge_deinit(display);
  1661. sde_connector_destroy(connector);
  1662. sde_encoder_destroy(encoder);
  1663. }
  1664. dsc_count += info.dsc_count;
  1665. mixer_count += info.lm_count;
  1666. if (dsi_display_has_dsc_switch_support(display))
  1667. sde_kms->dsc_switch_support = true;
  1668. }
  1669. if (sde_kms->catalog->allowed_dsc_reservation_switch &&
  1670. !sde_kms->dsc_switch_support) {
  1671. SDE_DEBUG("dsc switch not supported\n");
  1672. sde_kms->catalog->allowed_dsc_reservation_switch = 0;
  1673. }
  1674. max_dp_mixer_count = sde_kms->catalog->mixer_count > mixer_count ?
  1675. sde_kms->catalog->mixer_count - mixer_count : 0;
  1676. max_dp_dsc_count = sde_kms->catalog->dsc_count > dsc_count ?
  1677. sde_kms->catalog->dsc_count - dsc_count : 0;
  1678. if (sde_kms->catalog->allowed_dsc_reservation_switch &
  1679. SDE_DP_DSC_RESERVATION_SWITCH)
  1680. max_dp_dsc_count = sde_kms->catalog->dsc_count;
  1681. /* dp */
  1682. for (i = 0; i < sde_kms->dp_display_count &&
  1683. priv->num_encoders < max_encoders; ++i) {
  1684. int idx;
  1685. display = sde_kms->dp_displays[i];
  1686. encoder = NULL;
  1687. memset(&info, 0x0, sizeof(info));
  1688. rc = dp_connector_get_info(NULL, &info, display);
  1689. if (rc) {
  1690. SDE_ERROR("dp get_info %d failed\n", i);
  1691. continue;
  1692. }
  1693. encoder = sde_encoder_init(dev, &info);
  1694. if (IS_ERR_OR_NULL(encoder)) {
  1695. SDE_ERROR("dp encoder init failed %d\n", i);
  1696. continue;
  1697. }
  1698. rc = dp_drm_bridge_init(display, encoder,
  1699. max_dp_mixer_count, max_dp_dsc_count);
  1700. if (rc) {
  1701. SDE_ERROR("dp bridge %d init failed, %d\n", i, rc);
  1702. sde_encoder_destroy(encoder);
  1703. continue;
  1704. }
  1705. connector = sde_connector_init(dev,
  1706. encoder,
  1707. NULL,
  1708. display,
  1709. &dp_ops,
  1710. DRM_CONNECTOR_POLL_HPD,
  1711. DRM_MODE_CONNECTOR_DisplayPort);
  1712. if (connector) {
  1713. priv->encoders[priv->num_encoders++] = encoder;
  1714. priv->connectors[priv->num_connectors++] = connector;
  1715. } else {
  1716. SDE_ERROR("dp %d connector init failed\n", i);
  1717. dp_drm_bridge_deinit(display);
  1718. sde_encoder_destroy(encoder);
  1719. }
  1720. /* update display cap to MST_MODE for DP MST encoders */
  1721. info.capabilities |= MSM_DISPLAY_CAP_MST_MODE;
  1722. for (idx = 0; idx < sde_kms->dp_stream_count &&
  1723. priv->num_encoders < max_encoders; idx++) {
  1724. info.h_tile_instance[0] = idx;
  1725. encoder = sde_encoder_init(dev, &info);
  1726. if (IS_ERR_OR_NULL(encoder)) {
  1727. SDE_ERROR("dp mst encoder init failed %d\n", i);
  1728. continue;
  1729. }
  1730. rc = dp_mst_drm_bridge_init(display, encoder);
  1731. if (rc) {
  1732. SDE_ERROR("dp mst bridge %d init failed, %d\n",
  1733. i, rc);
  1734. sde_encoder_destroy(encoder);
  1735. continue;
  1736. }
  1737. priv->encoders[priv->num_encoders++] = encoder;
  1738. }
  1739. }
  1740. return 0;
  1741. }
  1742. static void _sde_kms_drm_obj_destroy(struct sde_kms *sde_kms)
  1743. {
  1744. struct msm_drm_private *priv;
  1745. int i;
  1746. if (!sde_kms) {
  1747. SDE_ERROR("invalid sde_kms\n");
  1748. return;
  1749. } else if (!sde_kms->dev) {
  1750. SDE_ERROR("invalid dev\n");
  1751. return;
  1752. } else if (!sde_kms->dev->dev_private) {
  1753. SDE_ERROR("invalid dev_private\n");
  1754. return;
  1755. }
  1756. priv = sde_kms->dev->dev_private;
  1757. for (i = 0; i < priv->num_crtcs; i++)
  1758. priv->crtcs[i]->funcs->destroy(priv->crtcs[i]);
  1759. priv->num_crtcs = 0;
  1760. for (i = 0; i < priv->num_planes; i++)
  1761. priv->planes[i]->funcs->destroy(priv->planes[i]);
  1762. priv->num_planes = 0;
  1763. for (i = 0; i < priv->num_connectors; i++)
  1764. priv->connectors[i]->funcs->destroy(priv->connectors[i]);
  1765. priv->num_connectors = 0;
  1766. for (i = 0; i < priv->num_encoders; i++)
  1767. priv->encoders[i]->funcs->destroy(priv->encoders[i]);
  1768. priv->num_encoders = 0;
  1769. _sde_kms_release_displays(sde_kms);
  1770. }
  1771. static int _sde_kms_drm_obj_init(struct sde_kms *sde_kms)
  1772. {
  1773. struct drm_device *dev;
  1774. struct drm_plane *primary_planes[MAX_PLANES], *plane;
  1775. struct drm_crtc *crtc;
  1776. struct msm_drm_private *priv;
  1777. struct sde_mdss_cfg *catalog;
  1778. int primary_planes_idx = 0, i, ret;
  1779. int max_crtc_count;
  1780. u32 sspp_id[MAX_PLANES];
  1781. u32 master_plane_id[MAX_PLANES];
  1782. u32 num_virt_planes = 0, dummy_mixer_count = 0;
  1783. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  1784. SDE_ERROR("invalid sde_kms\n");
  1785. return -EINVAL;
  1786. }
  1787. dev = sde_kms->dev;
  1788. priv = dev->dev_private;
  1789. catalog = sde_kms->catalog;
  1790. ret = sde_core_irq_domain_add(sde_kms);
  1791. if (ret)
  1792. goto fail_irq;
  1793. /*
  1794. * Query for underlying display drivers, and create connectors,
  1795. * bridges and encoders for them.
  1796. */
  1797. if (!_sde_kms_get_displays(sde_kms))
  1798. (void)_sde_kms_setup_displays(dev, priv, sde_kms);
  1799. for (i = 0; i < catalog->mixer_count; i++)
  1800. if (catalog->mixer[i].dummy_mixer)
  1801. dummy_mixer_count++;
  1802. max_crtc_count = catalog->mixer_count - dummy_mixer_count;
  1803. /* Create the planes */
  1804. for (i = 0; i < catalog->sspp_count; i++) {
  1805. bool primary = true;
  1806. if (primary_planes_idx >= max_crtc_count)
  1807. primary = false;
  1808. plane = sde_plane_init(dev, catalog->sspp[i].id, primary,
  1809. (1UL << max_crtc_count) - 1, 0);
  1810. if (IS_ERR(plane)) {
  1811. SDE_ERROR("sde_plane_init failed\n");
  1812. ret = PTR_ERR(plane);
  1813. goto fail;
  1814. }
  1815. priv->planes[priv->num_planes++] = plane;
  1816. if (primary)
  1817. primary_planes[primary_planes_idx++] = plane;
  1818. if (sde_hw_sspp_multirect_enabled(&catalog->sspp[i]) &&
  1819. sde_is_custom_client()) {
  1820. int priority =
  1821. catalog->sspp[i].sblk->smart_dma_priority;
  1822. sspp_id[priority - 1] = catalog->sspp[i].id;
  1823. master_plane_id[priority - 1] = plane->base.id;
  1824. num_virt_planes++;
  1825. }
  1826. }
  1827. /* Initialize smart DMA virtual planes */
  1828. for (i = 0; i < num_virt_planes; i++) {
  1829. plane = sde_plane_init(dev, sspp_id[i], false,
  1830. (1UL << max_crtc_count) - 1, master_plane_id[i]);
  1831. if (IS_ERR(plane)) {
  1832. SDE_ERROR("sde_plane for virtual SSPP init failed\n");
  1833. ret = PTR_ERR(plane);
  1834. goto fail;
  1835. }
  1836. priv->planes[priv->num_planes++] = plane;
  1837. }
  1838. max_crtc_count = min(max_crtc_count, primary_planes_idx);
  1839. /* Create one CRTC per encoder */
  1840. for (i = 0; i < max_crtc_count; i++) {
  1841. crtc = sde_crtc_init(dev, primary_planes[i]);
  1842. if (IS_ERR(crtc)) {
  1843. ret = PTR_ERR(crtc);
  1844. goto fail;
  1845. }
  1846. priv->crtcs[priv->num_crtcs++] = crtc;
  1847. }
  1848. if (sde_is_custom_client()) {
  1849. /* All CRTCs are compatible with all planes */
  1850. for (i = 0; i < priv->num_planes; i++)
  1851. priv->planes[i]->possible_crtcs =
  1852. (1 << priv->num_crtcs) - 1;
  1853. }
  1854. /* All CRTCs are compatible with all encoders */
  1855. for (i = 0; i < priv->num_encoders; i++)
  1856. priv->encoders[i]->possible_crtcs = (1 << priv->num_crtcs) - 1;
  1857. return 0;
  1858. fail:
  1859. _sde_kms_drm_obj_destroy(sde_kms);
  1860. fail_irq:
  1861. sde_core_irq_domain_fini(sde_kms);
  1862. return ret;
  1863. }
  1864. /**
  1865. * sde_kms_timeline_status - provides current timeline status
  1866. * This API should be called without mode config lock.
  1867. * @dev: Pointer to drm device
  1868. */
  1869. void sde_kms_timeline_status(struct drm_device *dev)
  1870. {
  1871. struct drm_crtc *crtc;
  1872. struct drm_connector *conn;
  1873. struct drm_connector_list_iter conn_iter;
  1874. if (!dev) {
  1875. SDE_ERROR("invalid drm device node\n");
  1876. return;
  1877. }
  1878. drm_for_each_crtc(crtc, dev)
  1879. sde_crtc_timeline_status(crtc);
  1880. if (mutex_is_locked(&dev->mode_config.mutex)) {
  1881. /*
  1882. *Probably locked from last close dumping status anyway
  1883. */
  1884. SDE_ERROR("dumping conn_timeline without mode_config lock\n");
  1885. drm_connector_list_iter_begin(dev, &conn_iter);
  1886. drm_for_each_connector_iter(conn, &conn_iter)
  1887. sde_conn_timeline_status(conn);
  1888. drm_connector_list_iter_end(&conn_iter);
  1889. return;
  1890. }
  1891. mutex_lock(&dev->mode_config.mutex);
  1892. drm_connector_list_iter_begin(dev, &conn_iter);
  1893. drm_for_each_connector_iter(conn, &conn_iter)
  1894. sde_conn_timeline_status(conn);
  1895. drm_connector_list_iter_end(&conn_iter);
  1896. mutex_unlock(&dev->mode_config.mutex);
  1897. }
  1898. static int sde_kms_postinit(struct msm_kms *kms)
  1899. {
  1900. struct sde_kms *sde_kms = to_sde_kms(kms);
  1901. struct drm_device *dev;
  1902. struct drm_crtc *crtc;
  1903. struct msm_drm_private *priv;
  1904. int i, rc;
  1905. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev ||
  1906. !sde_kms->dev->dev_private) {
  1907. SDE_ERROR("invalid sde_kms\n");
  1908. return -EINVAL;
  1909. }
  1910. dev = sde_kms->dev;
  1911. priv = sde_kms->dev->dev_private;
  1912. /*
  1913. * Handle (re)initializations during power enable, the sde power
  1914. * event call has to be after drm_irq_install to handle irq update.
  1915. */
  1916. sde_kms_handle_power_event(SDE_POWER_EVENT_POST_ENABLE, sde_kms);
  1917. sde_kms->power_event = sde_power_handle_register_event(&priv->phandle,
  1918. SDE_POWER_EVENT_POST_ENABLE |
  1919. SDE_POWER_EVENT_PRE_DISABLE,
  1920. sde_kms_handle_power_event, sde_kms, "kms");
  1921. if (sde_kms->splash_data.num_splash_displays) {
  1922. SDE_DEBUG("Skipping MDP Resources disable\n");
  1923. } else {
  1924. for (i = 0; i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++)
  1925. sde_power_data_bus_set_quota(&priv->phandle, i,
  1926. SDE_POWER_HANDLE_ENABLE_BUS_AB_QUOTA,
  1927. SDE_POWER_HANDLE_ENABLE_BUS_IB_QUOTA);
  1928. pm_runtime_put_sync(sde_kms->dev->dev);
  1929. }
  1930. rc = _sde_debugfs_init(sde_kms);
  1931. if (rc)
  1932. SDE_ERROR("sde_debugfs init failed: %d\n", rc);
  1933. drm_for_each_crtc(crtc, dev)
  1934. sde_crtc_post_init(dev, crtc);
  1935. return rc;
  1936. }
  1937. static long sde_kms_round_pixclk(struct msm_kms *kms, unsigned long rate,
  1938. struct drm_encoder *encoder)
  1939. {
  1940. return rate;
  1941. }
  1942. static void _sde_kms_hw_destroy(struct sde_kms *sde_kms,
  1943. struct platform_device *pdev)
  1944. {
  1945. struct drm_device *dev;
  1946. struct msm_drm_private *priv;
  1947. struct sde_vm_ops *vm_ops;
  1948. int i;
  1949. if (!sde_kms || !pdev)
  1950. return;
  1951. dev = sde_kms->dev;
  1952. if (!dev)
  1953. return;
  1954. priv = dev->dev_private;
  1955. if (!priv)
  1956. return;
  1957. if (sde_kms->genpd_init) {
  1958. sde_kms->genpd_init = false;
  1959. pm_genpd_remove(&sde_kms->genpd);
  1960. of_genpd_del_provider(pdev->dev.of_node);
  1961. }
  1962. vm_ops = sde_vm_get_ops(sde_kms);
  1963. if (vm_ops && vm_ops->vm_deinit)
  1964. vm_ops->vm_deinit(sde_kms, vm_ops);
  1965. if (sde_kms->hw_intr)
  1966. sde_hw_intr_destroy(sde_kms->hw_intr);
  1967. sde_kms->hw_intr = NULL;
  1968. if (sde_kms->power_event)
  1969. sde_power_handle_unregister_event(
  1970. &priv->phandle, sde_kms->power_event);
  1971. _sde_kms_release_displays(sde_kms);
  1972. _sde_kms_unmap_all_splash_regions(sde_kms);
  1973. if (sde_kms->catalog) {
  1974. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  1975. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  1976. if ((vbif_idx < VBIF_MAX) && sde_kms->hw_vbif[vbif_idx])
  1977. sde_hw_vbif_destroy(sde_kms->hw_vbif[vbif_idx]);
  1978. }
  1979. }
  1980. if (sde_kms->rm_init)
  1981. sde_rm_destroy(&sde_kms->rm);
  1982. sde_kms->rm_init = false;
  1983. if (sde_kms->catalog)
  1984. sde_hw_catalog_deinit(sde_kms->catalog);
  1985. sde_kms->catalog = NULL;
  1986. if (sde_kms->sid)
  1987. msm_iounmap(pdev, sde_kms->sid);
  1988. sde_kms->sid = NULL;
  1989. if (sde_kms->reg_dma)
  1990. msm_iounmap(pdev, sde_kms->reg_dma);
  1991. sde_kms->reg_dma = NULL;
  1992. if (sde_kms->vbif[VBIF_NRT])
  1993. msm_iounmap(pdev, sde_kms->vbif[VBIF_NRT]);
  1994. sde_kms->vbif[VBIF_NRT] = NULL;
  1995. if (sde_kms->vbif[VBIF_RT])
  1996. msm_iounmap(pdev, sde_kms->vbif[VBIF_RT]);
  1997. sde_kms->vbif[VBIF_RT] = NULL;
  1998. if (sde_kms->mmio)
  1999. msm_iounmap(pdev, sde_kms->mmio);
  2000. sde_kms->mmio = NULL;
  2001. sde_reg_dma_deinit();
  2002. _sde_kms_mmu_destroy(sde_kms);
  2003. }
  2004. int sde_kms_mmu_detach(struct sde_kms *sde_kms, bool secure_only)
  2005. {
  2006. int i;
  2007. if (!sde_kms)
  2008. return -EINVAL;
  2009. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2010. struct msm_mmu *mmu;
  2011. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2012. if (!aspace)
  2013. continue;
  2014. mmu = sde_kms->aspace[i]->mmu;
  2015. if (secure_only &&
  2016. !aspace->mmu->funcs->is_domain_secure(mmu))
  2017. continue;
  2018. /* cleanup aspace before detaching */
  2019. msm_gem_aspace_domain_attach_detach_update(aspace, true);
  2020. SDE_DEBUG("Detaching domain:%d\n", i);
  2021. aspace->mmu->funcs->detach(mmu, (const char **)iommu_ports,
  2022. ARRAY_SIZE(iommu_ports));
  2023. aspace->domain_attached = false;
  2024. }
  2025. return 0;
  2026. }
  2027. int sde_kms_mmu_attach(struct sde_kms *sde_kms, bool secure_only)
  2028. {
  2029. int i;
  2030. if (!sde_kms)
  2031. return -EINVAL;
  2032. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  2033. struct msm_mmu *mmu;
  2034. struct msm_gem_address_space *aspace = sde_kms->aspace[i];
  2035. if (!aspace)
  2036. continue;
  2037. mmu = sde_kms->aspace[i]->mmu;
  2038. if (secure_only &&
  2039. !aspace->mmu->funcs->is_domain_secure(mmu))
  2040. continue;
  2041. SDE_DEBUG("Attaching domain:%d\n", i);
  2042. aspace->mmu->funcs->attach(mmu, (const char **)iommu_ports,
  2043. ARRAY_SIZE(iommu_ports));
  2044. aspace->domain_attached = true;
  2045. msm_gem_aspace_domain_attach_detach_update(aspace, false);
  2046. }
  2047. return 0;
  2048. }
  2049. static void sde_kms_destroy(struct msm_kms *kms)
  2050. {
  2051. struct sde_kms *sde_kms;
  2052. struct drm_device *dev;
  2053. if (!kms) {
  2054. SDE_ERROR("invalid kms\n");
  2055. return;
  2056. }
  2057. sde_kms = to_sde_kms(kms);
  2058. dev = sde_kms->dev;
  2059. if (!dev || !dev->dev) {
  2060. SDE_ERROR("invalid device\n");
  2061. return;
  2062. }
  2063. _sde_kms_hw_destroy(sde_kms, to_platform_device(dev->dev));
  2064. kfree(sde_kms);
  2065. }
  2066. static void sde_kms_helper_clear_dim_layers(struct drm_atomic_state *state, struct drm_crtc *crtc)
  2067. {
  2068. struct drm_crtc_state *crtc_state = NULL;
  2069. struct sde_crtc_state *c_state;
  2070. if (!state || !crtc) {
  2071. SDE_ERROR("invalid params\n");
  2072. return;
  2073. }
  2074. crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  2075. c_state = to_sde_crtc_state(crtc_state);
  2076. _sde_crtc_clear_dim_layers_v1(crtc_state);
  2077. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, c_state->dirty);
  2078. }
  2079. static int sde_kms_set_crtc_for_conn(struct drm_device *dev,
  2080. struct drm_encoder *enc, struct drm_atomic_state *state)
  2081. {
  2082. struct drm_connector *conn = NULL;
  2083. struct drm_connector *tmp_conn = NULL;
  2084. struct drm_connector_list_iter conn_iter;
  2085. struct drm_crtc_state *crtc_state = NULL;
  2086. struct drm_connector_state *conn_state = NULL;
  2087. int ret = 0;
  2088. drm_connector_list_iter_begin(dev, &conn_iter);
  2089. drm_for_each_connector_iter(tmp_conn, &conn_iter) {
  2090. if (enc == tmp_conn->state->best_encoder) {
  2091. conn = tmp_conn;
  2092. break;
  2093. }
  2094. }
  2095. drm_connector_list_iter_end(&conn_iter);
  2096. if (!conn || !enc->crtc) {
  2097. SDE_ERROR("invalid params for enc:%d\n", DRMID(enc));
  2098. return -EINVAL;
  2099. }
  2100. crtc_state = drm_atomic_get_crtc_state(state, enc->crtc);
  2101. if (IS_ERR(crtc_state)) {
  2102. ret = PTR_ERR(crtc_state);
  2103. SDE_ERROR("error %d getting crtc %d state\n",
  2104. ret, DRMID(enc->crtc));
  2105. return ret;
  2106. }
  2107. conn_state = drm_atomic_get_connector_state(state, conn);
  2108. if (IS_ERR(conn_state)) {
  2109. ret = PTR_ERR(conn_state);
  2110. SDE_ERROR("error %d getting connector %d state\n",
  2111. ret, DRMID(conn));
  2112. return ret;
  2113. }
  2114. crtc_state->active = true;
  2115. crtc_state->enable = true;
  2116. ret = drm_atomic_set_crtc_for_connector(conn_state, enc->crtc);
  2117. if (ret)
  2118. SDE_ERROR("error %d setting the crtc\n", ret);
  2119. return ret;
  2120. }
  2121. static void _sde_kms_plane_force_remove(struct drm_plane *plane,
  2122. struct drm_atomic_state *state)
  2123. {
  2124. struct drm_plane_state *plane_state;
  2125. int ret = 0;
  2126. plane_state = drm_atomic_get_plane_state(state, plane);
  2127. if (IS_ERR(plane_state)) {
  2128. ret = PTR_ERR(plane_state);
  2129. SDE_ERROR("error %d getting plane %d state\n",
  2130. ret, plane->base.id);
  2131. return;
  2132. }
  2133. plane->old_fb = plane->fb;
  2134. SDE_DEBUG("disabling plane %d\n", plane->base.id);
  2135. ret = drm_atomic_set_crtc_for_plane(plane_state, NULL);
  2136. if (ret != 0)
  2137. SDE_ERROR("error %d disabling plane %d\n", ret,
  2138. plane->base.id);
  2139. drm_atomic_set_fb_for_plane(plane_state, NULL);
  2140. }
  2141. static int _sde_kms_connector_add_refcount(struct sde_kms *sde_kms,
  2142. struct drm_atomic_state *state)
  2143. {
  2144. struct drm_device *dev = sde_kms->dev;
  2145. struct drm_connector *conn;
  2146. struct drm_connector_state *conn_state;
  2147. struct drm_connector_list_iter conn_iter;
  2148. struct sde_connector_state *c_state;
  2149. int ret = 0;
  2150. drm_connector_list_iter_begin(dev, &conn_iter);
  2151. drm_for_each_connector_iter(conn, &conn_iter) {
  2152. /*
  2153. * Acquire a connector reference to avoid removing
  2154. * connector in drm_release for splash and recovery cases.
  2155. */
  2156. conn_state = drm_atomic_get_connector_state(state, conn);
  2157. if (IS_ERR(conn_state)) {
  2158. ret = PTR_ERR(conn_state);
  2159. SDE_ERROR("error %d getting connector %d state\n",
  2160. ret, DRMID(conn));
  2161. return ret;
  2162. }
  2163. c_state = to_sde_connector_state(conn_state);
  2164. if (c_state->out_fb)
  2165. drm_framebuffer_put(c_state->out_fb);
  2166. }
  2167. drm_connector_list_iter_end(&conn_iter);
  2168. return ret;
  2169. }
  2170. static int _sde_kms_remove_fbs(struct sde_kms *sde_kms, struct drm_file *file,
  2171. struct drm_atomic_state *state)
  2172. {
  2173. struct drm_device *dev = sde_kms->dev;
  2174. struct drm_framebuffer *fb, *tfb;
  2175. struct list_head fbs;
  2176. struct drm_plane *plane;
  2177. struct drm_crtc *crtc = NULL;
  2178. unsigned int crtc_mask = 0;
  2179. int ret = 0;
  2180. INIT_LIST_HEAD(&fbs);
  2181. list_for_each_entry_safe(fb, tfb, &file->fbs, filp_head) {
  2182. if (drm_framebuffer_read_refcount(fb) > 1) {
  2183. list_move_tail(&fb->filp_head, &fbs);
  2184. drm_for_each_plane(plane, dev) {
  2185. if (plane->state && plane->state->fb == fb) {
  2186. if (plane->state->crtc)
  2187. crtc_mask |= drm_crtc_mask(plane->state->crtc);
  2188. _sde_kms_plane_force_remove(plane, state);
  2189. }
  2190. }
  2191. } else {
  2192. list_del_init(&fb->filp_head);
  2193. drm_framebuffer_put(fb);
  2194. }
  2195. }
  2196. if (list_empty(&fbs)) {
  2197. SDE_DEBUG("skip commit as no fb(s)\n");
  2198. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  2199. _sde_kms_connector_add_refcount(sde_kms, state);
  2200. return 0;
  2201. }
  2202. drm_for_each_crtc(crtc, dev) {
  2203. if ((crtc_mask & drm_crtc_mask(crtc)) && crtc->state->active) {
  2204. struct drm_encoder *drm_enc;
  2205. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  2206. crtc->state->encoder_mask) {
  2207. ret = sde_kms_set_crtc_for_conn(dev, drm_enc, state);
  2208. if (ret)
  2209. goto error;
  2210. }
  2211. sde_kms_helper_clear_dim_layers(state, crtc);
  2212. }
  2213. }
  2214. SDE_EVT32(state, crtc_mask);
  2215. SDE_DEBUG("null commit after removing all the pipes\n");
  2216. ret = drm_atomic_commit(state);
  2217. error:
  2218. if (ret) {
  2219. /*
  2220. * move the fbs back to original list, so it would be
  2221. * handled during drm_release
  2222. */
  2223. list_for_each_entry_safe(fb, tfb, &fbs, filp_head)
  2224. list_move_tail(&fb->filp_head, &file->fbs);
  2225. if (ret == -EDEADLK || ret == -ERESTARTSYS)
  2226. SDE_DEBUG("atomic commit failed in preclose, ret:%d\n", ret);
  2227. else
  2228. SDE_ERROR("atomic commit failed in preclose, ret:%d\n", ret);
  2229. goto end;
  2230. }
  2231. while (!list_empty(&fbs)) {
  2232. fb = list_first_entry(&fbs, typeof(*fb), filp_head);
  2233. list_del_init(&fb->filp_head);
  2234. drm_framebuffer_put(fb);
  2235. }
  2236. drm_for_each_crtc(crtc, dev) {
  2237. if (!ret && crtc_mask & drm_crtc_mask(crtc))
  2238. sde_kms_cancel_delayed_work(crtc);
  2239. }
  2240. end:
  2241. return ret;
  2242. }
  2243. static void sde_kms_preclose(struct msm_kms *kms, struct drm_file *file)
  2244. {
  2245. struct sde_kms *sde_kms = to_sde_kms(kms);
  2246. struct drm_device *dev = sde_kms->dev;
  2247. struct msm_drm_private *priv = dev->dev_private;
  2248. unsigned int i;
  2249. struct drm_atomic_state *state = NULL;
  2250. struct drm_modeset_acquire_ctx ctx;
  2251. int ret = 0;
  2252. /* cancel pending flip event */
  2253. for (i = 0; i < priv->num_crtcs; i++)
  2254. sde_crtc_complete_flip(priv->crtcs[i], file);
  2255. drm_modeset_acquire_init(&ctx, 0);
  2256. retry:
  2257. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2258. if (ret == -EDEADLK) {
  2259. drm_modeset_backoff(&ctx);
  2260. goto retry;
  2261. } else if (WARN_ON(ret)) {
  2262. goto end;
  2263. }
  2264. state = drm_atomic_state_alloc(dev);
  2265. if (!state) {
  2266. ret = -ENOMEM;
  2267. goto end;
  2268. }
  2269. state->acquire_ctx = &ctx;
  2270. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  2271. ret = _sde_kms_remove_fbs(sde_kms, file, state);
  2272. if (ret != -EDEADLK && ret != -ERESTARTSYS)
  2273. break;
  2274. drm_atomic_state_clear(state);
  2275. drm_modeset_backoff(&ctx);
  2276. }
  2277. end:
  2278. if (state)
  2279. drm_atomic_state_put(state);
  2280. SDE_DEBUG("sde preclose done, ret:%d\n", ret);
  2281. drm_modeset_drop_locks(&ctx);
  2282. drm_modeset_acquire_fini(&ctx);
  2283. }
  2284. static int _sde_kms_helper_reset_custom_properties(struct sde_kms *sde_kms,
  2285. struct drm_atomic_state *state)
  2286. {
  2287. struct drm_device *dev = sde_kms->dev;
  2288. struct drm_plane *plane;
  2289. struct drm_plane_state *plane_state;
  2290. struct drm_crtc *crtc;
  2291. struct drm_crtc_state *crtc_state;
  2292. struct drm_connector *conn;
  2293. struct drm_connector_state *conn_state;
  2294. struct drm_connector_list_iter conn_iter;
  2295. int ret = 0;
  2296. drm_for_each_plane(plane, dev) {
  2297. plane_state = drm_atomic_get_plane_state(state, plane);
  2298. if (IS_ERR(plane_state)) {
  2299. ret = PTR_ERR(plane_state);
  2300. SDE_ERROR("error %d getting plane %d state\n",
  2301. ret, DRMID(plane));
  2302. return ret;
  2303. }
  2304. ret = sde_plane_helper_reset_custom_properties(plane,
  2305. plane_state);
  2306. if (ret) {
  2307. SDE_ERROR("error %d resetting plane props %d\n",
  2308. ret, DRMID(plane));
  2309. return ret;
  2310. }
  2311. }
  2312. drm_for_each_crtc(crtc, dev) {
  2313. crtc_state = drm_atomic_get_crtc_state(state, crtc);
  2314. if (IS_ERR(crtc_state)) {
  2315. ret = PTR_ERR(crtc_state);
  2316. SDE_ERROR("error %d getting crtc %d state\n",
  2317. ret, DRMID(crtc));
  2318. return ret;
  2319. }
  2320. ret = sde_crtc_helper_reset_custom_properties(crtc, crtc_state);
  2321. if (ret) {
  2322. SDE_ERROR("error %d resetting crtc props %d\n",
  2323. ret, DRMID(crtc));
  2324. return ret;
  2325. }
  2326. }
  2327. drm_connector_list_iter_begin(dev, &conn_iter);
  2328. drm_for_each_connector_iter(conn, &conn_iter) {
  2329. conn_state = drm_atomic_get_connector_state(state, conn);
  2330. if (IS_ERR(conn_state)) {
  2331. ret = PTR_ERR(conn_state);
  2332. SDE_ERROR("error %d getting connector %d state\n",
  2333. ret, DRMID(conn));
  2334. return ret;
  2335. }
  2336. ret = sde_connector_helper_reset_custom_properties(conn,
  2337. conn_state);
  2338. if (ret) {
  2339. SDE_ERROR("error %d resetting connector props %d\n",
  2340. ret, DRMID(conn));
  2341. return ret;
  2342. }
  2343. }
  2344. drm_connector_list_iter_end(&conn_iter);
  2345. return ret;
  2346. }
  2347. static void sde_kms_lastclose(struct msm_kms *kms)
  2348. {
  2349. struct sde_kms *sde_kms;
  2350. struct drm_device *dev;
  2351. struct drm_atomic_state *state;
  2352. struct drm_modeset_acquire_ctx ctx;
  2353. int ret;
  2354. if (!kms) {
  2355. SDE_ERROR("invalid argument\n");
  2356. return;
  2357. }
  2358. sde_kms = to_sde_kms(kms);
  2359. dev = sde_kms->dev;
  2360. drm_modeset_acquire_init(&ctx, 0);
  2361. state = drm_atomic_state_alloc(dev);
  2362. if (!state) {
  2363. ret = -ENOMEM;
  2364. goto out_ctx;
  2365. }
  2366. state->acquire_ctx = &ctx;
  2367. SDE_EVT32(SDE_EVTLOG_FUNC_ENTRY);
  2368. retry:
  2369. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  2370. if (ret)
  2371. goto out_state;
  2372. ret = _sde_kms_helper_reset_custom_properties(sde_kms, state);
  2373. if (ret)
  2374. goto out_state;
  2375. ret = drm_atomic_commit(state);
  2376. out_state:
  2377. if (ret == -EDEADLK)
  2378. goto backoff;
  2379. drm_atomic_state_put(state);
  2380. out_ctx:
  2381. drm_modeset_drop_locks(&ctx);
  2382. drm_modeset_acquire_fini(&ctx);
  2383. if (ret)
  2384. SDE_ERROR("kms lastclose failed: %d\n", ret);
  2385. SDE_EVT32(ret, SDE_EVTLOG_FUNC_EXIT);
  2386. return;
  2387. backoff:
  2388. drm_atomic_state_clear(state);
  2389. drm_modeset_backoff(&ctx);
  2390. SDE_EVT32(ret, SDE_EVTLOG_FUNC_CASE1);
  2391. goto retry;
  2392. }
  2393. static int _sde_kms_validate_vm_request(struct drm_atomic_state *state, struct sde_kms *sde_kms,
  2394. enum sde_crtc_vm_req vm_req, bool vm_owns_hw)
  2395. {
  2396. struct drm_crtc *crtc, *active_crtc = NULL, *global_active_crtc = NULL;
  2397. struct drm_crtc_state *new_cstate, *old_cstate, *active_cstate;
  2398. struct drm_encoder *encoder;
  2399. struct drm_connector *connector;
  2400. struct drm_connector_state *new_connstate;
  2401. struct sde_vm_ops *vm_ops = sde_vm_get_ops(sde_kms);
  2402. struct sde_mdss_cfg *catalog = sde_kms->catalog;
  2403. struct sde_connector *sde_conn;
  2404. struct dsi_display *dsi_display;
  2405. uint32_t i, commit_crtc_cnt = 0, global_crtc_cnt = 0;
  2406. uint32_t crtc_encoder_cnt = 0;
  2407. enum sde_crtc_idle_pc_state idle_pc_state;
  2408. int rc = 0;
  2409. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2410. struct sde_crtc_state *new_state = NULL;
  2411. if (!new_cstate->active && !old_cstate->active)
  2412. continue;
  2413. new_state = to_sde_crtc_state(new_cstate);
  2414. idle_pc_state = sde_crtc_get_property(new_state, CRTC_PROP_IDLE_PC_STATE);
  2415. active_crtc = crtc;
  2416. active_cstate = new_cstate;
  2417. commit_crtc_cnt++;
  2418. }
  2419. list_for_each_entry(crtc, &sde_kms->dev->mode_config.crtc_list, head) {
  2420. if (!crtc->state->active)
  2421. continue;
  2422. global_crtc_cnt++;
  2423. global_active_crtc = crtc;
  2424. }
  2425. if (active_crtc) {
  2426. drm_for_each_encoder_mask(encoder, active_crtc->dev, active_cstate->encoder_mask)
  2427. crtc_encoder_cnt++;
  2428. }
  2429. for_each_new_connector_in_state(state, connector, new_connstate, i) {
  2430. int conn_mask = active_cstate->connector_mask;
  2431. if (drm_connector_mask(connector) & conn_mask) {
  2432. sde_conn = to_sde_connector(connector);
  2433. dsi_display = (struct dsi_display *) sde_conn->display;
  2434. SDE_EVT32(DRMID(connector), DRMID(active_crtc), i, dsi_display->type,
  2435. dsi_display->trusted_vm_env);
  2436. SDE_DEBUG("VM display:%s, conn:%d, crtc:%d, type:%d, tvm:%d\n",
  2437. dsi_display->name, DRMID(connector), DRMID(active_crtc),
  2438. dsi_display->type, dsi_display->trusted_vm_env);
  2439. break;
  2440. }
  2441. }
  2442. /* Check for single crtc commits only on valid VM requests */
  2443. if (active_crtc && global_active_crtc &&
  2444. (commit_crtc_cnt > catalog->max_trusted_vm_displays ||
  2445. global_crtc_cnt > catalog->max_trusted_vm_displays ||
  2446. active_crtc != global_active_crtc)) {
  2447. SDE_ERROR("VM switch failed; MAX:%d a_cnt:%d g_cnt:%d a_crtc:%d g_crtc:%d\n",
  2448. catalog->max_trusted_vm_displays, commit_crtc_cnt, global_crtc_cnt,
  2449. DRMID(active_crtc), DRMID(global_active_crtc));
  2450. return -E2BIG;
  2451. } else if ((vm_req == VM_REQ_RELEASE) &&
  2452. ((idle_pc_state == IDLE_PC_ENABLE) ||
  2453. (crtc_encoder_cnt > TRUSTED_VM_MAX_ENCODER_PER_CRTC))) {
  2454. /*
  2455. * disable idle-pc before releasing the HW
  2456. * allow only specified number of encoders on a given crtc
  2457. */
  2458. SDE_ERROR("VM switch failed; idle-pc:%d max:%d encoder_cnt:%d\n",
  2459. idle_pc_state, TRUSTED_VM_MAX_ENCODER_PER_CRTC, crtc_encoder_cnt);
  2460. return -EINVAL;
  2461. }
  2462. if ((vm_req == VM_REQ_ACQUIRE) && !vm_owns_hw) {
  2463. rc = vm_ops->vm_acquire(sde_kms);
  2464. if (rc) {
  2465. SDE_ERROR("VM acquire failed; hw_owner:%d, rc:%d\n", vm_owns_hw, rc);
  2466. return rc;
  2467. }
  2468. if (vm_ops->vm_resource_init)
  2469. rc = vm_ops->vm_resource_init(sde_kms, state);
  2470. }
  2471. return rc;
  2472. }
  2473. static int sde_kms_check_vm_request(struct msm_kms *kms,
  2474. struct drm_atomic_state *state)
  2475. {
  2476. struct sde_kms *sde_kms;
  2477. struct drm_crtc *crtc;
  2478. struct drm_crtc_state *new_cstate, *old_cstate;
  2479. struct sde_vm_ops *vm_ops;
  2480. enum sde_crtc_vm_req old_vm_req = VM_REQ_NONE, new_vm_req = VM_REQ_NONE;
  2481. int i, rc = 0;
  2482. bool vm_req_active = false, prev_vm_req = false;
  2483. bool vm_owns_hw;
  2484. if (!kms || !state)
  2485. return -EINVAL;
  2486. sde_kms = to_sde_kms(kms);
  2487. vm_ops = sde_vm_get_ops(sde_kms);
  2488. if (!vm_ops)
  2489. return 0;
  2490. if (!vm_ops->vm_request_valid || !vm_ops->vm_owns_hw || !vm_ops->vm_acquire)
  2491. return -EINVAL;
  2492. drm_for_each_crtc(crtc, state->dev) {
  2493. if (crtc->state && (sde_crtc_get_property(to_sde_crtc_state(crtc->state),
  2494. CRTC_PROP_VM_REQ_STATE) == VM_REQ_RELEASE)) {
  2495. prev_vm_req = true;
  2496. break;
  2497. }
  2498. }
  2499. /* check for an active vm request */
  2500. for_each_oldnew_crtc_in_state(state, crtc, old_cstate, new_cstate, i) {
  2501. struct sde_crtc_state *old_state = NULL, *new_state = NULL;
  2502. if (!new_cstate->active && !old_cstate->active)
  2503. continue;
  2504. new_state = to_sde_crtc_state(new_cstate);
  2505. new_vm_req = sde_crtc_get_property(new_state, CRTC_PROP_VM_REQ_STATE);
  2506. old_state = to_sde_crtc_state(old_cstate);
  2507. old_vm_req = sde_crtc_get_property(old_state, CRTC_PROP_VM_REQ_STATE);
  2508. /*
  2509. * VM request should be validated in the following usecases
  2510. * - There is a vm request(other than VM_REQ_NONE) on current/prev crtc state.
  2511. * - Previously, vm transition has taken place on one of the crtc's.
  2512. */
  2513. if (old_vm_req || new_vm_req || prev_vm_req) {
  2514. if (!vm_req_active) {
  2515. sde_vm_lock(sde_kms);
  2516. vm_owns_hw = sde_vm_owns_hw(sde_kms);
  2517. }
  2518. rc = vm_ops->vm_request_valid(sde_kms, old_vm_req, new_vm_req);
  2519. if (rc) {
  2520. SDE_ERROR(
  2521. "VM transition check failed; o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n",
  2522. old_vm_req, new_vm_req, vm_owns_hw, rc);
  2523. sde_vm_unlock(sde_kms);
  2524. vm_req_active = false;
  2525. break;
  2526. } else if (old_vm_req == VM_REQ_ACQUIRE && new_vm_req == VM_REQ_NONE) {
  2527. SDE_DEBUG("VM transition valid; ignore further checks\n");
  2528. if (!vm_req_active)
  2529. sde_vm_unlock(sde_kms);
  2530. } else {
  2531. vm_req_active = true;
  2532. }
  2533. }
  2534. }
  2535. /* validate active requests and perform acquire if necessary */
  2536. if (vm_req_active) {
  2537. rc = _sde_kms_validate_vm_request(state, sde_kms, new_vm_req, vm_owns_hw);
  2538. sde_vm_unlock(sde_kms);
  2539. SDE_EVT32(old_vm_req, new_vm_req, vm_req_active, vm_owns_hw, rc);
  2540. SDE_DEBUG("VM o_state:%d, n_state:%d, hw_owner:%d, rc:%d\n", old_vm_req, new_vm_req,
  2541. vm_req_active ? vm_owns_hw : -1, rc);
  2542. }
  2543. return rc;
  2544. }
  2545. static int sde_kms_check_secure_transition(struct msm_kms *kms,
  2546. struct drm_atomic_state *state)
  2547. {
  2548. struct sde_kms *sde_kms;
  2549. struct drm_device *dev;
  2550. struct drm_crtc *crtc;
  2551. struct drm_crtc *cur_crtc = NULL, *global_crtc = NULL;
  2552. struct drm_crtc_state *crtc_state;
  2553. int active_crtc_cnt = 0, global_active_crtc_cnt = 0;
  2554. bool sec_session = false, global_sec_session = false;
  2555. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  2556. int i;
  2557. if (!kms || !state) {
  2558. return -EINVAL;
  2559. SDE_ERROR("invalid arguments\n");
  2560. }
  2561. sde_kms = to_sde_kms(kms);
  2562. dev = sde_kms->dev;
  2563. /* iterate state object for active secure/non-secure crtc */
  2564. for_each_new_crtc_in_state(state, crtc, crtc_state, i) {
  2565. if (!crtc_state->active)
  2566. continue;
  2567. active_crtc_cnt++;
  2568. sde_crtc_state_find_plane_fb_modes(crtc_state, &fb_ns,
  2569. &fb_sec, &fb_sec_dir);
  2570. if (fb_sec_dir)
  2571. sec_session = true;
  2572. cur_crtc = crtc;
  2573. }
  2574. /* iterate global list for active and secure/non-secure crtc */
  2575. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  2576. if (!crtc->state->active)
  2577. continue;
  2578. global_active_crtc_cnt++;
  2579. /* update only when crtc is not the same as current crtc */
  2580. if (crtc != cur_crtc) {
  2581. fb_ns = fb_sec = fb_sec_dir = 0;
  2582. sde_crtc_find_plane_fb_modes(crtc, &fb_ns,
  2583. &fb_sec, &fb_sec_dir);
  2584. if (fb_sec_dir)
  2585. global_sec_session = true;
  2586. global_crtc = crtc;
  2587. }
  2588. }
  2589. if (!global_sec_session && !sec_session)
  2590. return 0;
  2591. /*
  2592. * - fail crtc commit, if secure-camera/secure-ui session is
  2593. * in-progress in any other display
  2594. * - fail secure-camera/secure-ui crtc commit, if any other display
  2595. * session is in-progress
  2596. */
  2597. if ((global_active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE) ||
  2598. (active_crtc_cnt > MAX_ALLOWED_CRTC_CNT_DURING_SECURE)) {
  2599. SDE_ERROR(
  2600. "crtc%d secure check failed global_active:%d active:%d\n",
  2601. cur_crtc ? cur_crtc->base.id : -1,
  2602. global_active_crtc_cnt, active_crtc_cnt);
  2603. return -EPERM;
  2604. /*
  2605. * As only one crtc is allowed during secure session, the crtc
  2606. * in this commit should match with the global crtc
  2607. */
  2608. } else if (global_crtc && cur_crtc && (global_crtc != cur_crtc)) {
  2609. SDE_ERROR("crtc%d-sec%d not allowed during crtc%d-sec%d\n",
  2610. cur_crtc->base.id, sec_session,
  2611. global_crtc->base.id, global_sec_session);
  2612. return -EPERM;
  2613. }
  2614. return 0;
  2615. }
  2616. static void sde_kms_vm_res_release(struct msm_kms *kms,
  2617. struct drm_atomic_state *state)
  2618. {
  2619. struct drm_crtc *crtc;
  2620. struct drm_crtc_state *new_cstate;
  2621. struct sde_crtc_state *cstate;
  2622. struct sde_vm_ops *vm_ops;
  2623. enum sde_crtc_vm_req vm_req;
  2624. struct sde_kms *sde_kms = to_sde_kms(kms);
  2625. vm_ops = sde_vm_get_ops(sde_kms);
  2626. if (!vm_ops)
  2627. return;
  2628. crtc = sde_kms_vm_get_vm_crtc(state);
  2629. if (!crtc)
  2630. return;
  2631. new_cstate = drm_atomic_get_new_crtc_state(state, crtc);
  2632. cstate = to_sde_crtc_state(new_cstate);
  2633. vm_req = sde_crtc_get_property(cstate, CRTC_PROP_VM_REQ_STATE);
  2634. if (vm_req != VM_REQ_ACQUIRE)
  2635. return;
  2636. sde_vm_lock(sde_kms);
  2637. if (vm_ops->vm_acquire_fail_handler)
  2638. vm_ops->vm_acquire_fail_handler(sde_kms);
  2639. sde_vm_unlock(sde_kms);
  2640. }
  2641. static int sde_kms_check_cwb_concurreny(struct msm_kms *kms,
  2642. struct drm_atomic_state *state)
  2643. {
  2644. struct sde_kms *sde_kms;
  2645. struct drm_crtc *crtc;
  2646. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  2647. struct drm_encoder *encoder;
  2648. struct sde_crtc_state *cstate;
  2649. int i = 0, cnt = 0, max_cwb = 0;
  2650. if (!kms || !state) {
  2651. SDE_ERROR("invalid arguments\n");
  2652. return -EINVAL;
  2653. }
  2654. sde_kms = to_sde_kms(kms);
  2655. max_cwb = sde_kms->catalog->max_cwb;
  2656. if (!max_cwb)
  2657. return 0;
  2658. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  2659. cstate = to_sde_crtc_state(new_crtc_state);
  2660. drm_for_each_encoder_mask(encoder, crtc->dev, cstate->cwb_enc_mask) {
  2661. cnt++;
  2662. SDE_DEBUG("crtc%d has cwb%d attached to it\n", crtc->base.id,
  2663. encoder->base.id);
  2664. }
  2665. if (cnt > max_cwb) {
  2666. SDE_ERROR("found %d cwb in the atomic state, max supported %d\n",
  2667. cnt, max_cwb);
  2668. return -EOPNOTSUPP;
  2669. }
  2670. }
  2671. return 0;
  2672. }
  2673. static int sde_kms_atomic_check(struct msm_kms *kms,
  2674. struct drm_atomic_state *state)
  2675. {
  2676. struct sde_kms *sde_kms;
  2677. struct drm_device *dev;
  2678. int ret;
  2679. if (!kms || !state)
  2680. return -EINVAL;
  2681. sde_kms = to_sde_kms(kms);
  2682. dev = sde_kms->dev;
  2683. SDE_ATRACE_BEGIN("atomic_check");
  2684. if (sde_kms_is_suspend_blocked(dev)) {
  2685. SDE_DEBUG("suspended, skip atomic_check\n");
  2686. ret = -EBUSY;
  2687. goto end;
  2688. }
  2689. ret = sde_kms_check_vm_request(kms, state);
  2690. if (ret) {
  2691. SDE_ERROR("vm switch request checks failed\n");
  2692. goto end;
  2693. }
  2694. ret = drm_atomic_helper_check(dev, state);
  2695. if (ret)
  2696. goto vm_clean_up;
  2697. /*
  2698. * Check if any secure transition(moving CRTC between secure and
  2699. * non-secure state and vice-versa) is allowed or not. when moving
  2700. * to secure state, planes with fb_mode set to dir_translated only can
  2701. * be staged on the CRTC, and only one CRTC can be active during
  2702. * Secure state
  2703. */
  2704. ret = sde_kms_check_secure_transition(kms, state);
  2705. if (ret)
  2706. goto vm_clean_up;
  2707. ret = sde_kms_check_cwb_concurreny(kms, state);
  2708. if (ret)
  2709. goto vm_clean_up;
  2710. goto end;
  2711. vm_clean_up:
  2712. sde_kms_vm_res_release(kms, state);
  2713. end:
  2714. SDE_ATRACE_END("atomic_check");
  2715. return ret;
  2716. }
  2717. static struct msm_gem_address_space*
  2718. _sde_kms_get_address_space(struct msm_kms *kms,
  2719. unsigned int domain)
  2720. {
  2721. struct sde_kms *sde_kms;
  2722. if (!kms) {
  2723. SDE_ERROR("invalid kms\n");
  2724. return NULL;
  2725. }
  2726. sde_kms = to_sde_kms(kms);
  2727. if (!sde_kms) {
  2728. SDE_ERROR("invalid sde_kms\n");
  2729. return NULL;
  2730. }
  2731. if (domain >= MSM_SMMU_DOMAIN_MAX)
  2732. return NULL;
  2733. return (sde_kms->aspace[domain] &&
  2734. sde_kms->aspace[domain]->domain_attached) ?
  2735. sde_kms->aspace[domain] : NULL;
  2736. }
  2737. static struct device *_sde_kms_get_address_space_device(struct msm_kms *kms,
  2738. unsigned int domain)
  2739. {
  2740. struct sde_kms *sde_kms;
  2741. struct msm_gem_address_space *aspace;
  2742. if (!kms) {
  2743. SDE_ERROR("invalid kms\n");
  2744. return NULL;
  2745. }
  2746. sde_kms = to_sde_kms(kms);
  2747. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev) {
  2748. SDE_ERROR("invalid params\n");
  2749. return NULL;
  2750. }
  2751. aspace = _sde_kms_get_address_space(kms, domain);
  2752. return (aspace && aspace->domain_attached) ?
  2753. msm_gem_get_aspace_device(aspace) : NULL;
  2754. }
  2755. static void _sde_kms_post_open(struct msm_kms *kms, struct drm_file *file)
  2756. {
  2757. struct drm_device *dev = NULL;
  2758. struct sde_kms *sde_kms = NULL;
  2759. struct drm_connector *connector = NULL;
  2760. struct drm_connector_list_iter conn_iter;
  2761. struct sde_connector *sde_conn = NULL;
  2762. if (!kms) {
  2763. SDE_ERROR("invalid kms\n");
  2764. return;
  2765. }
  2766. sde_kms = to_sde_kms(kms);
  2767. dev = sde_kms->dev;
  2768. if (!dev) {
  2769. SDE_ERROR("invalid device\n");
  2770. return;
  2771. }
  2772. if (!dev->mode_config.poll_enabled)
  2773. return;
  2774. mutex_lock(&dev->mode_config.mutex);
  2775. drm_connector_list_iter_begin(dev, &conn_iter);
  2776. drm_for_each_connector_iter(connector, &conn_iter) {
  2777. /* Only handle HPD capable connectors. */
  2778. if (!(connector->polled & DRM_CONNECTOR_POLL_HPD))
  2779. continue;
  2780. sde_conn = to_sde_connector(connector);
  2781. if (sde_conn->ops.post_open)
  2782. sde_conn->ops.post_open(&sde_conn->base,
  2783. sde_conn->display);
  2784. }
  2785. drm_connector_list_iter_end(&conn_iter);
  2786. mutex_unlock(&dev->mode_config.mutex);
  2787. }
  2788. static int _sde_kms_update_planes_for_cont_splash(struct sde_kms *sde_kms,
  2789. struct sde_splash_display *splash_display,
  2790. struct drm_crtc *crtc)
  2791. {
  2792. struct msm_drm_private *priv;
  2793. struct drm_plane *plane;
  2794. struct sde_splash_mem *splash;
  2795. struct sde_splash_mem *demura;
  2796. struct sde_plane_state *pstate;
  2797. struct sde_sspp_index_info *pipe_info;
  2798. enum sde_sspp pipe_id;
  2799. bool is_virtual;
  2800. int i;
  2801. if (!sde_kms || !splash_display || !crtc) {
  2802. SDE_ERROR("invalid input args\n");
  2803. return -EINVAL;
  2804. }
  2805. priv = sde_kms->dev->dev_private;
  2806. pipe_info = &splash_display->pipe_info;
  2807. splash = splash_display->splash;
  2808. demura = splash_display->demura;
  2809. for (i = 0; i < priv->num_planes; i++) {
  2810. plane = priv->planes[i];
  2811. pipe_id = sde_plane_pipe(plane);
  2812. is_virtual = is_sde_plane_virtual(plane);
  2813. if ((is_virtual && test_bit(pipe_id, pipe_info->virt_pipes)) ||
  2814. (!is_virtual && test_bit(pipe_id, pipe_info->pipes))) {
  2815. if (splash && sde_plane_validate_src_addr(plane,
  2816. splash->splash_buf_base,
  2817. splash->splash_buf_size)) {
  2818. if (!demura || sde_plane_validate_src_addr(
  2819. plane, demura->splash_buf_base,
  2820. demura->splash_buf_size)) {
  2821. SDE_ERROR("invalid adr on pipe:%d crtc:%d\n",
  2822. pipe_id, DRMID(crtc));
  2823. continue;
  2824. }
  2825. }
  2826. plane->state->crtc = crtc;
  2827. crtc->state->plane_mask |= drm_plane_mask(plane);
  2828. pstate = to_sde_plane_state(plane->state);
  2829. pstate->cont_splash_populated = true;
  2830. SDE_DEBUG("set crtc:%d for plane:%d rect:%d\n",
  2831. DRMID(crtc), DRMID(plane), is_virtual);
  2832. }
  2833. }
  2834. return 0;
  2835. }
  2836. static int sde_kms_inform_cont_splash_res_disable(struct msm_kms *kms,
  2837. struct dsi_display *dsi_display)
  2838. {
  2839. void *display;
  2840. struct drm_encoder *encoder = NULL;
  2841. struct msm_display_info info;
  2842. struct drm_device *dev;
  2843. struct sde_kms *sde_kms;
  2844. struct drm_connector_list_iter conn_iter;
  2845. struct drm_connector *connector = NULL;
  2846. struct sde_connector *sde_conn = NULL;
  2847. int rc = 0;
  2848. sde_kms = to_sde_kms(kms);
  2849. dev = sde_kms->dev;
  2850. display = dsi_display;
  2851. if (dsi_display) {
  2852. if (dsi_display->bridge->base.encoder) {
  2853. encoder = dsi_display->bridge->base.encoder;
  2854. SDE_DEBUG("encoder name = %s\n", encoder->name);
  2855. }
  2856. memset(&info, 0x0, sizeof(info));
  2857. rc = dsi_display_get_info(NULL, &info, display);
  2858. if (rc) {
  2859. SDE_ERROR("%s: dsi get_info failed: %d\n",
  2860. __func__, rc);
  2861. encoder = NULL;
  2862. }
  2863. }
  2864. drm_connector_list_iter_begin(dev, &conn_iter);
  2865. drm_for_each_connector_iter(connector, &conn_iter) {
  2866. struct drm_encoder *c_encoder;
  2867. drm_connector_for_each_possible_encoder(connector,
  2868. c_encoder)
  2869. break;
  2870. if (!c_encoder) {
  2871. SDE_ERROR("c_encoder not found\n");
  2872. return -EINVAL;
  2873. }
  2874. /**
  2875. * Inform cont_splash is disabled to each interface/connector.
  2876. * This is currently supported for DSI interface.
  2877. */
  2878. sde_conn = to_sde_connector(connector);
  2879. if (sde_conn && sde_conn->ops.cont_splash_res_disable) {
  2880. if (!dsi_display || !encoder) {
  2881. sde_conn->ops.cont_splash_res_disable
  2882. (sde_conn->display);
  2883. } else if (c_encoder->base.id == encoder->base.id) {
  2884. /**
  2885. * This handles dual DSI
  2886. * configuration where one DSI
  2887. * interface has cont_splash
  2888. * enabled and the other doesn't.
  2889. */
  2890. sde_conn->ops.cont_splash_res_disable
  2891. (sde_conn->display);
  2892. break;
  2893. }
  2894. }
  2895. }
  2896. drm_connector_list_iter_end(&conn_iter);
  2897. return 0;
  2898. }
  2899. static int sde_kms_vm_trusted_cont_splash_res_init(struct sde_kms *sde_kms)
  2900. {
  2901. int i;
  2902. void *display;
  2903. struct dsi_display *dsi_display;
  2904. struct drm_encoder *encoder;
  2905. if (!sde_kms)
  2906. return -EINVAL;
  2907. if (!sde_in_trusted_vm(sde_kms))
  2908. return 0;
  2909. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  2910. display = sde_kms->dsi_displays[i];
  2911. dsi_display = (struct dsi_display *)display;
  2912. if (!dsi_display->bridge->base.encoder) {
  2913. SDE_ERROR("no encoder on dsi display:%d", i);
  2914. return -EINVAL;
  2915. }
  2916. encoder = dsi_display->bridge->base.encoder;
  2917. encoder->possible_crtcs = 1 << i;
  2918. SDE_DEBUG(
  2919. "dsi-display:%d encoder id[%d]=%d name=%s crtcs=%x\n", i,
  2920. encoder->index, encoder->base.id,
  2921. encoder->name, encoder->possible_crtcs);
  2922. }
  2923. return 0;
  2924. }
  2925. static struct drm_display_mode *_sde_kms_get_splash_mode(
  2926. struct sde_kms *sde_kms, struct drm_connector *connector,
  2927. struct drm_atomic_state *state)
  2928. {
  2929. struct drm_display_mode *mode, *cur_mode = NULL;
  2930. struct drm_crtc *crtc;
  2931. struct drm_crtc_state *new_cstate, *old_cstate;
  2932. u32 i = 0;
  2933. if (sde_kms->splash_data.type == SDE_SPLASH_HANDOFF) {
  2934. list_for_each_entry(mode, &connector->modes, head) {
  2935. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  2936. cur_mode = mode;
  2937. break;
  2938. }
  2939. }
  2940. } else if (state) {
  2941. /* get the mode from first atomic_check phase for trusted_vm*/
  2942. for_each_oldnew_crtc_in_state(state, crtc, old_cstate,
  2943. new_cstate, i) {
  2944. if (!new_cstate->active && !old_cstate->active)
  2945. continue;
  2946. list_for_each_entry(mode, &connector->modes, head) {
  2947. if (drm_mode_equal(&new_cstate->mode, mode)) {
  2948. cur_mode = mode;
  2949. break;
  2950. }
  2951. }
  2952. }
  2953. }
  2954. return cur_mode;
  2955. }
  2956. static int sde_kms_cont_splash_config(struct msm_kms *kms,
  2957. struct drm_atomic_state *state)
  2958. {
  2959. void *display;
  2960. struct dsi_display *dsi_display;
  2961. struct msm_display_info info;
  2962. struct drm_encoder *encoder = NULL;
  2963. struct drm_crtc *crtc = NULL;
  2964. int i, rc = 0;
  2965. struct drm_display_mode *drm_mode = NULL;
  2966. struct drm_device *dev;
  2967. struct msm_drm_private *priv;
  2968. struct sde_kms *sde_kms;
  2969. struct drm_connector_list_iter conn_iter;
  2970. struct drm_connector *connector = NULL;
  2971. struct sde_connector *sde_conn = NULL;
  2972. struct sde_splash_display *splash_display;
  2973. if (!kms) {
  2974. SDE_ERROR("invalid kms\n");
  2975. return -EINVAL;
  2976. }
  2977. sde_kms = to_sde_kms(kms);
  2978. dev = sde_kms->dev;
  2979. if (!dev) {
  2980. SDE_ERROR("invalid device\n");
  2981. return -EINVAL;
  2982. }
  2983. rc = sde_kms_vm_trusted_cont_splash_res_init(sde_kms);
  2984. if (rc) {
  2985. SDE_ERROR("failed vm cont splash resource init, rc=%d", rc);
  2986. return -EINVAL;
  2987. }
  2988. if (((sde_kms->splash_data.type == SDE_SPLASH_HANDOFF)
  2989. && (!sde_kms->splash_data.num_splash_regions)) ||
  2990. !sde_kms->splash_data.num_splash_displays) {
  2991. DRM_INFO("cont_splash feature not enabled\n");
  2992. sde_kms_inform_cont_splash_res_disable(kms, NULL);
  2993. return rc;
  2994. }
  2995. DRM_INFO("cont_splash enabled in %d of %d display(s)\n",
  2996. sde_kms->splash_data.num_splash_displays,
  2997. sde_kms->dsi_display_count);
  2998. /* dsi */
  2999. for (i = 0; i < sde_kms->dsi_display_count; ++i) {
  3000. struct sde_crtc_state *cstate;
  3001. struct sde_connector_state *conn_state;
  3002. display = sde_kms->dsi_displays[i];
  3003. dsi_display = (struct dsi_display *)display;
  3004. splash_display = &sde_kms->splash_data.splash_display[i];
  3005. if (!splash_display->cont_splash_enabled) {
  3006. SDE_DEBUG("display->name = %s splash not enabled\n",
  3007. dsi_display->name);
  3008. sde_kms_inform_cont_splash_res_disable(kms,
  3009. dsi_display);
  3010. continue;
  3011. }
  3012. SDE_DEBUG("display->name = %s\n", dsi_display->name);
  3013. if (dsi_display->bridge->base.encoder) {
  3014. encoder = dsi_display->bridge->base.encoder;
  3015. SDE_DEBUG("encoder name = %s\n", encoder->name);
  3016. }
  3017. memset(&info, 0x0, sizeof(info));
  3018. rc = dsi_display_get_info(NULL, &info, display);
  3019. if (rc) {
  3020. SDE_ERROR("dsi get_info %d failed\n", i);
  3021. encoder = NULL;
  3022. continue;
  3023. }
  3024. SDE_DEBUG("info.is_connected = %s, info.display_type = %d\n",
  3025. ((info.is_connected) ? "true" : "false"),
  3026. info.display_type);
  3027. if (!encoder) {
  3028. SDE_ERROR("encoder not initialized\n");
  3029. return -EINVAL;
  3030. }
  3031. priv = sde_kms->dev->dev_private;
  3032. encoder->crtc = priv->crtcs[i];
  3033. crtc = encoder->crtc;
  3034. splash_display->encoder = encoder;
  3035. SDE_DEBUG("for dsi-display:%d crtc id[%d]:%d enc id[%d]:%d\n",
  3036. i, crtc->index, crtc->base.id, encoder->index,
  3037. encoder->base.id);
  3038. mutex_lock(&dev->mode_config.mutex);
  3039. drm_connector_list_iter_begin(dev, &conn_iter);
  3040. drm_for_each_connector_iter(connector, &conn_iter) {
  3041. struct drm_encoder *c_encoder;
  3042. drm_connector_for_each_possible_encoder(connector,
  3043. c_encoder)
  3044. break;
  3045. if (!c_encoder) {
  3046. SDE_ERROR("c_encoder not found\n");
  3047. mutex_unlock(&dev->mode_config.mutex);
  3048. return -EINVAL;
  3049. }
  3050. /**
  3051. * SDE_KMS doesn't attach more than one encoder to
  3052. * a DSI connector. So it is safe to check only with
  3053. * the first encoder entry. Revisit this logic if we
  3054. * ever have to support continuous splash for
  3055. * external displays in MST configuration.
  3056. */
  3057. if (c_encoder->base.id == encoder->base.id)
  3058. break;
  3059. }
  3060. drm_connector_list_iter_end(&conn_iter);
  3061. if (!connector) {
  3062. SDE_ERROR("connector not initialized\n");
  3063. mutex_unlock(&dev->mode_config.mutex);
  3064. return -EINVAL;
  3065. }
  3066. mutex_unlock(&dev->mode_config.mutex);
  3067. crtc->state->encoder_mask = drm_encoder_mask(encoder);
  3068. crtc->state->connector_mask = drm_connector_mask(connector);
  3069. connector->state->crtc = crtc;
  3070. drm_mode = _sde_kms_get_splash_mode(sde_kms, connector, state);
  3071. if (!drm_mode) {
  3072. SDE_ERROR("drm_mode not found; handoff_type:%d\n",
  3073. sde_kms->splash_data.type);
  3074. return -EINVAL;
  3075. }
  3076. SDE_DEBUG(
  3077. "drm_mode->name:%s, type:0x%x, flags:0x%x, handoff_type:%d\n",
  3078. drm_mode->name, drm_mode->type,
  3079. drm_mode->flags, sde_kms->splash_data.type);
  3080. /* Update CRTC drm structure */
  3081. crtc->state->active = true;
  3082. rc = drm_atomic_set_mode_for_crtc(crtc->state, drm_mode);
  3083. if (rc) {
  3084. SDE_ERROR("Failed: set mode for crtc. rc = %d\n", rc);
  3085. return rc;
  3086. }
  3087. drm_mode_copy(&crtc->state->adjusted_mode, drm_mode);
  3088. drm_mode_copy(&crtc->mode, drm_mode);
  3089. cstate = to_sde_crtc_state(crtc->state);
  3090. cstate->cont_splash_populated = true;
  3091. /* Update encoder structure */
  3092. sde_encoder_update_caps_for_cont_splash(encoder,
  3093. splash_display, true);
  3094. sde_crtc_update_cont_splash_settings(crtc);
  3095. sde_conn = to_sde_connector(connector);
  3096. if (sde_conn && sde_conn->ops.cont_splash_config)
  3097. sde_conn->ops.cont_splash_config(sde_conn->display);
  3098. conn_state = to_sde_connector_state(connector->state);
  3099. conn_state->cont_splash_populated = true;
  3100. rc = _sde_kms_update_planes_for_cont_splash(sde_kms,
  3101. splash_display, crtc);
  3102. if (rc) {
  3103. SDE_ERROR("Failed: updating plane status rc=%d\n", rc);
  3104. return rc;
  3105. }
  3106. }
  3107. return rc;
  3108. }
  3109. static bool sde_kms_check_for_splash(struct msm_kms *kms)
  3110. {
  3111. struct sde_kms *sde_kms;
  3112. if (!kms) {
  3113. SDE_ERROR("invalid kms\n");
  3114. return false;
  3115. }
  3116. sde_kms = to_sde_kms(kms);
  3117. return sde_kms->splash_data.num_splash_displays;
  3118. }
  3119. static int sde_kms_get_mixer_count(const struct msm_kms *kms,
  3120. const struct drm_display_mode *mode,
  3121. const struct msm_resource_caps_info *res, u32 *num_lm)
  3122. {
  3123. struct sde_kms *sde_kms;
  3124. s64 mode_clock_hz = 0;
  3125. s64 max_mdp_clock_hz = 0;
  3126. s64 max_lm_width = 0;
  3127. s64 hdisplay_fp = 0;
  3128. s64 htotal_fp = 0;
  3129. s64 vtotal_fp = 0;
  3130. s64 vrefresh_fp = 0;
  3131. s64 mdp_fudge_factor = 0;
  3132. s64 num_lm_fp = 0;
  3133. s64 lm_clk_fp = 0;
  3134. s64 lm_width_fp = 0;
  3135. int rc = 0;
  3136. if (!num_lm) {
  3137. SDE_ERROR("invalid num_lm pointer\n");
  3138. return -EINVAL;
  3139. }
  3140. /* default to 1 layer mixer */
  3141. *num_lm = 1;
  3142. if (!kms || !mode || !res) {
  3143. SDE_ERROR("invalid input args\n");
  3144. return -EINVAL;
  3145. }
  3146. sde_kms = to_sde_kms(kms);
  3147. max_mdp_clock_hz = drm_int2fixp(sde_kms->perf.max_core_clk_rate);
  3148. max_lm_width = drm_int2fixp(res->max_mixer_width);
  3149. hdisplay_fp = drm_int2fixp(mode->hdisplay);
  3150. htotal_fp = drm_int2fixp(mode->htotal);
  3151. vtotal_fp = drm_int2fixp(mode->vtotal);
  3152. vrefresh_fp = drm_int2fixp(drm_mode_vrefresh(mode));
  3153. mdp_fudge_factor = drm_fixp_from_fraction(105, 100);
  3154. /* mode clock = [(h * v * fps * 1.05) / (num_lm)] */
  3155. mode_clock_hz = drm_fixp_mul(htotal_fp, vtotal_fp);
  3156. mode_clock_hz = drm_fixp_mul(mode_clock_hz, vrefresh_fp);
  3157. mode_clock_hz = drm_fixp_mul(mode_clock_hz, mdp_fudge_factor);
  3158. if (mode_clock_hz > max_mdp_clock_hz ||
  3159. hdisplay_fp > max_lm_width) {
  3160. *num_lm = 0;
  3161. do {
  3162. *num_lm += 2;
  3163. num_lm_fp = drm_int2fixp(*num_lm);
  3164. lm_clk_fp = drm_fixp_div(mode_clock_hz, num_lm_fp);
  3165. lm_width_fp = drm_fixp_div(hdisplay_fp, num_lm_fp);
  3166. if (*num_lm > 4) {
  3167. rc = -EINVAL;
  3168. goto error;
  3169. }
  3170. } while (lm_clk_fp > max_mdp_clock_hz ||
  3171. lm_width_fp > max_lm_width);
  3172. mode_clock_hz = lm_clk_fp;
  3173. }
  3174. SDE_DEBUG("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3175. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3176. *num_lm, drm_fixp2int(mode_clock_hz),
  3177. sde_kms->perf.max_core_clk_rate);
  3178. return 0;
  3179. error:
  3180. SDE_ERROR("required mode clk exceeds max mdp clk\n");
  3181. SDE_ERROR("[%s] h=%d v=%d fps=%d lm=%d mode_clk=%u max_clk=%llu\n",
  3182. mode->name, mode->htotal, mode->vtotal, drm_mode_vrefresh(mode),
  3183. *num_lm, drm_fixp2int(mode_clock_hz),
  3184. sde_kms->perf.max_core_clk_rate);
  3185. return rc;
  3186. }
  3187. static int sde_kms_get_dsc_count(const struct msm_kms *kms,
  3188. u32 hdisplay, u32 *num_dsc)
  3189. {
  3190. struct sde_kms *sde_kms;
  3191. uint32_t max_dsc_width;
  3192. if (!num_dsc) {
  3193. SDE_ERROR("invalid num_dsc pointer\n");
  3194. return -EINVAL;
  3195. }
  3196. *num_dsc = 0;
  3197. if (!kms || !hdisplay) {
  3198. SDE_ERROR("invalid input args\n");
  3199. return -EINVAL;
  3200. }
  3201. sde_kms = to_sde_kms(kms);
  3202. max_dsc_width = sde_kms->catalog->max_dsc_width;
  3203. *num_dsc = DIV_ROUND_UP(hdisplay, max_dsc_width);
  3204. SDE_DEBUG("h=%d, max_dsc_width=%d, num_dsc=%d\n",
  3205. hdisplay, max_dsc_width,
  3206. *num_dsc);
  3207. return 0;
  3208. }
  3209. static int _sde_kms_null_commit(struct drm_device *dev,
  3210. struct drm_encoder *enc)
  3211. {
  3212. struct drm_modeset_acquire_ctx ctx;
  3213. struct drm_atomic_state *state = NULL;
  3214. int retry_cnt = 0;
  3215. int ret = 0;
  3216. drm_modeset_acquire_init(&ctx, 0);
  3217. retry:
  3218. ret = drm_modeset_lock_all_ctx(dev, &ctx);
  3219. if (ret == -EDEADLK && retry_cnt < SDE_KMS_MODESET_LOCK_MAX_TRIALS) {
  3220. drm_modeset_backoff(&ctx);
  3221. retry_cnt++;
  3222. udelay(SDE_KMS_MODESET_LOCK_TIMEOUT_US);
  3223. goto retry;
  3224. } else if (WARN_ON(ret)) {
  3225. goto end;
  3226. }
  3227. state = drm_atomic_state_alloc(dev);
  3228. if (!state) {
  3229. DRM_ERROR("failed to allocate atomic state, %d\n", ret);
  3230. goto end;
  3231. }
  3232. state->acquire_ctx = &ctx;
  3233. ret = sde_kms_set_crtc_for_conn(dev, enc, state);
  3234. if (ret)
  3235. goto end;
  3236. ret = drm_atomic_commit(state);
  3237. if (ret)
  3238. SDE_ERROR("Error %d doing the atomic commit\n", ret);
  3239. end:
  3240. if (state)
  3241. drm_atomic_state_put(state);
  3242. drm_modeset_drop_locks(&ctx);
  3243. drm_modeset_acquire_fini(&ctx);
  3244. return ret;
  3245. }
  3246. void sde_kms_display_early_wakeup(struct drm_device *dev,
  3247. const int32_t connector_id)
  3248. {
  3249. struct drm_connector_list_iter conn_iter;
  3250. struct drm_connector *conn;
  3251. struct drm_encoder *drm_enc;
  3252. drm_connector_list_iter_begin(dev, &conn_iter);
  3253. drm_for_each_connector_iter(conn, &conn_iter) {
  3254. if (connector_id != DRM_MSM_WAKE_UP_ALL_DISPLAYS &&
  3255. connector_id != conn->base.id)
  3256. continue;
  3257. if (conn->state && conn->state->best_encoder)
  3258. drm_enc = conn->state->best_encoder;
  3259. else
  3260. drm_enc = conn->encoder;
  3261. if (drm_enc)
  3262. sde_encoder_early_wakeup(drm_enc);
  3263. }
  3264. drm_connector_list_iter_end(&conn_iter);
  3265. }
  3266. static int sde_kms_trigger_null_flush(struct msm_kms *kms)
  3267. {
  3268. struct sde_kms *sde_kms;
  3269. struct sde_splash_display *splash_display;
  3270. struct drm_crtc *crtc;
  3271. int i, rc = 0;
  3272. if (!kms) {
  3273. SDE_ERROR("invalid kms\n");
  3274. return -EINVAL;
  3275. }
  3276. sde_kms = to_sde_kms(kms);
  3277. /* If splash handoff is done, early return*/
  3278. if (!sde_kms->splash_data.num_splash_displays)
  3279. return 0;
  3280. /* If all builtin-displays are having cont splash enabled, ignore lastclose*/
  3281. if (sde_kms->dsi_display_count == sde_kms->splash_data.num_splash_displays)
  3282. return -EINVAL;
  3283. /*
  3284. * Trigger NULL flush if built-in secondary/primary is stuck in splash
  3285. * while the primary/secondary is running respectively before lastclose.
  3286. */
  3287. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  3288. splash_display = &sde_kms->splash_data.splash_display[i];
  3289. if (splash_display->cont_splash_enabled && splash_display->encoder) {
  3290. crtc = splash_display->encoder->crtc;
  3291. SDE_DEBUG("triggering null commit on enc:%d\n",
  3292. DRMID(splash_display->encoder));
  3293. SDE_EVT32(DRMID(splash_display->encoder), SDE_EVTLOG_FUNC_ENTRY);
  3294. rc = _sde_kms_null_commit(sde_kms->dev, splash_display->encoder);
  3295. if (!rc && crtc)
  3296. sde_kms_cancel_delayed_work(crtc);
  3297. if (rc)
  3298. DRM_ERROR("null flush commit failure during lastclose\n");
  3299. }
  3300. }
  3301. return 0;
  3302. }
  3303. static void _sde_kms_pm_suspend_idle_helper(struct sde_kms *sde_kms,
  3304. struct device *dev)
  3305. {
  3306. int ret, crtc_id = 0;
  3307. struct drm_device *ddev = dev_get_drvdata(dev);
  3308. struct drm_connector *conn;
  3309. struct drm_connector_list_iter conn_iter;
  3310. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3311. drm_connector_list_iter_begin(ddev, &conn_iter);
  3312. drm_for_each_connector_iter(conn, &conn_iter) {
  3313. uint64_t lp;
  3314. lp = sde_connector_get_lp(conn);
  3315. if (lp != SDE_MODE_DPMS_LP2)
  3316. continue;
  3317. if (sde_encoder_in_clone_mode(conn->encoder))
  3318. continue;
  3319. crtc_id = drm_crtc_index(conn->state->crtc);
  3320. if (priv->disp_thread[crtc_id].thread)
  3321. kthread_flush_worker(
  3322. &priv->disp_thread[crtc_id].worker);
  3323. ret = sde_encoder_wait_for_event(conn->encoder,
  3324. MSM_ENC_TX_COMPLETE);
  3325. if (ret && ret != -EWOULDBLOCK) {
  3326. SDE_ERROR(
  3327. "[conn: %d] wait for commit done returned %d\n",
  3328. conn->base.id, ret);
  3329. } else if (!ret) {
  3330. if (priv->event_thread[crtc_id].thread)
  3331. kthread_flush_worker(
  3332. &priv->event_thread[crtc_id].worker);
  3333. sde_encoder_idle_request(conn->encoder);
  3334. }
  3335. }
  3336. drm_connector_list_iter_end(&conn_iter);
  3337. msm_atomic_flush_display_threads(priv);
  3338. }
  3339. struct msm_display_mode *sde_kms_get_msm_mode(struct drm_connector_state *conn_state)
  3340. {
  3341. struct sde_connector_state *sde_conn_state;
  3342. if (!conn_state)
  3343. return NULL;
  3344. sde_conn_state = to_sde_connector_state(conn_state);
  3345. return &sde_conn_state->msm_mode;
  3346. }
  3347. static int sde_kms_pm_suspend(struct device *dev)
  3348. {
  3349. struct drm_device *ddev;
  3350. struct drm_modeset_acquire_ctx ctx;
  3351. struct drm_connector *conn;
  3352. struct drm_encoder *enc;
  3353. struct drm_connector_list_iter conn_iter;
  3354. struct drm_atomic_state *state = NULL;
  3355. struct sde_kms *sde_kms;
  3356. int ret = 0, num_crtcs = 0;
  3357. if (!dev)
  3358. return -EINVAL;
  3359. ddev = dev_get_drvdata(dev);
  3360. if (!ddev || !ddev_to_msm_kms(ddev))
  3361. return -EINVAL;
  3362. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3363. SDE_EVT32(0);
  3364. /* disable hot-plug polling */
  3365. drm_kms_helper_poll_disable(ddev);
  3366. /* if any built-in display is stuck in CS, skip PM suspend entry to
  3367. * avoid driver SW state changes. With speculative fence enabled, HAL depends
  3368. * on power_on notification for the first commit to exit the Wait completion
  3369. * instead of retire fence signal.
  3370. */
  3371. drm_for_each_encoder(enc, ddev) {
  3372. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3373. SDE_DEBUG("skip PM suspend, splash is enabled on enc:%d\n", DRMID(enc));
  3374. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3375. return -EINVAL;
  3376. }
  3377. }
  3378. /* acquire modeset lock(s) */
  3379. drm_modeset_acquire_init(&ctx, 0);
  3380. retry:
  3381. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3382. if (ret)
  3383. goto unlock;
  3384. /* save current state for resume */
  3385. if (sde_kms->suspend_state)
  3386. drm_atomic_state_put(sde_kms->suspend_state);
  3387. sde_kms->suspend_state = drm_atomic_helper_duplicate_state(ddev, &ctx);
  3388. if (IS_ERR_OR_NULL(sde_kms->suspend_state)) {
  3389. ret = PTR_ERR(sde_kms->suspend_state);
  3390. DRM_ERROR("failed to back up suspend state, %d\n", ret);
  3391. sde_kms->suspend_state = NULL;
  3392. goto unlock;
  3393. }
  3394. /* create atomic state to disable all CRTCs */
  3395. state = drm_atomic_state_alloc(ddev);
  3396. if (!state) {
  3397. ret = -ENOMEM;
  3398. DRM_ERROR("failed to allocate crtc disable state, %d\n", ret);
  3399. goto unlock;
  3400. }
  3401. state->acquire_ctx = &ctx;
  3402. drm_connector_list_iter_begin(ddev, &conn_iter);
  3403. drm_for_each_connector_iter(conn, &conn_iter) {
  3404. struct drm_crtc_state *crtc_state;
  3405. uint64_t lp;
  3406. if (!conn->state || !conn->state->crtc ||
  3407. conn->dpms != DRM_MODE_DPMS_ON ||
  3408. sde_encoder_in_clone_mode(conn->encoder))
  3409. continue;
  3410. lp = sde_connector_get_lp(conn);
  3411. if (lp == SDE_MODE_DPMS_LP1) {
  3412. /* transition LP1->LP2 on pm suspend */
  3413. ret = sde_connector_set_property_for_commit(conn, state,
  3414. CONNECTOR_PROP_LP, SDE_MODE_DPMS_LP2);
  3415. if (ret) {
  3416. DRM_ERROR("failed to set lp2 for conn %d\n",
  3417. conn->base.id);
  3418. drm_connector_list_iter_end(&conn_iter);
  3419. goto unlock;
  3420. }
  3421. }
  3422. if (lp != SDE_MODE_DPMS_LP2) {
  3423. /* force CRTC to be inactive */
  3424. crtc_state = drm_atomic_get_crtc_state(state,
  3425. conn->state->crtc);
  3426. if (IS_ERR_OR_NULL(crtc_state)) {
  3427. DRM_ERROR("failed to get crtc %d state\n",
  3428. conn->state->crtc->base.id);
  3429. drm_connector_list_iter_end(&conn_iter);
  3430. ret = -EINVAL;
  3431. goto unlock;
  3432. }
  3433. if (lp != SDE_MODE_DPMS_LP1)
  3434. crtc_state->active = false;
  3435. ++num_crtcs;
  3436. }
  3437. }
  3438. drm_connector_list_iter_end(&conn_iter);
  3439. /* check for nothing to do */
  3440. if (num_crtcs == 0) {
  3441. DRM_DEBUG("all crtcs are already in the off state\n");
  3442. sde_kms->suspend_block = true;
  3443. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3444. goto unlock;
  3445. }
  3446. /* commit the "disable all" state */
  3447. ret = drm_atomic_commit(state);
  3448. if (ret < 0) {
  3449. DRM_ERROR("failed to disable crtcs, %d\n", ret);
  3450. goto unlock;
  3451. }
  3452. sde_kms->suspend_block = true;
  3453. _sde_kms_pm_suspend_idle_helper(sde_kms, dev);
  3454. unlock:
  3455. if (state) {
  3456. drm_atomic_state_put(state);
  3457. state = NULL;
  3458. }
  3459. if (ret == -EDEADLK) {
  3460. drm_modeset_backoff(&ctx);
  3461. goto retry;
  3462. }
  3463. if ((ret || !num_crtcs) && sde_kms->suspend_state) {
  3464. drm_atomic_state_put(sde_kms->suspend_state);
  3465. sde_kms->suspend_state = NULL;
  3466. }
  3467. drm_modeset_drop_locks(&ctx);
  3468. drm_modeset_acquire_fini(&ctx);
  3469. /*
  3470. * pm runtime driver avoids multiple runtime_suspend API call by
  3471. * checking runtime_status. However, this call helps when there is a
  3472. * race condition between pm_suspend call and doze_suspend/power_off
  3473. * commit. It removes the extra vote from suspend and adds it back
  3474. * later to allow power collapse during pm_suspend call
  3475. */
  3476. pm_runtime_put_sync(dev);
  3477. pm_runtime_get_noresume(dev);
  3478. /* dump clock state before entering suspend */
  3479. if (sde_kms->pm_suspend_clk_dump)
  3480. _sde_kms_dump_clks_state(sde_kms);
  3481. return ret;
  3482. }
  3483. static int sde_kms_pm_resume(struct device *dev)
  3484. {
  3485. struct drm_device *ddev;
  3486. struct sde_kms *sde_kms;
  3487. struct drm_encoder *enc;
  3488. struct drm_modeset_acquire_ctx ctx;
  3489. int ret, i;
  3490. if (!dev)
  3491. return -EINVAL;
  3492. ddev = dev_get_drvdata(dev);
  3493. if (!ddev || !ddev_to_msm_kms(ddev))
  3494. return -EINVAL;
  3495. sde_kms = to_sde_kms(ddev_to_msm_kms(ddev));
  3496. SDE_EVT32(sde_kms->suspend_state != NULL);
  3497. /* if a display is in cont splash early exit */
  3498. drm_for_each_encoder(enc, ddev) {
  3499. if (sde_encoder_in_cont_splash(enc) && enc->crtc) {
  3500. SDE_DEBUG("skip PM resume entry splash is enabled on enc:%d\n", DRMID(enc));
  3501. SDE_EVT32(DRMID(enc), SDE_EVTLOG_FUNC_EXIT);
  3502. return -EINVAL;
  3503. }
  3504. }
  3505. if (sde_kms->suspend_state)
  3506. drm_mode_config_reset(ddev);
  3507. drm_modeset_acquire_init(&ctx, 0);
  3508. retry:
  3509. ret = drm_modeset_lock_all_ctx(ddev, &ctx);
  3510. if (ret == -EDEADLK) {
  3511. drm_modeset_backoff(&ctx);
  3512. goto retry;
  3513. } else if (WARN_ON(ret)) {
  3514. goto end;
  3515. }
  3516. sde_kms->suspend_block = false;
  3517. if (sde_kms->suspend_state) {
  3518. sde_kms->suspend_state->acquire_ctx = &ctx;
  3519. for (i = 0; i < TEARDOWN_DEADLOCK_RETRY_MAX; i++) {
  3520. ret = drm_atomic_helper_commit_duplicated_state(
  3521. sde_kms->suspend_state, &ctx);
  3522. if (ret != -EDEADLK)
  3523. break;
  3524. drm_modeset_backoff(&ctx);
  3525. }
  3526. if (ret < 0)
  3527. DRM_ERROR("failed to restore state, %d\n", ret);
  3528. drm_atomic_state_put(sde_kms->suspend_state);
  3529. sde_kms->suspend_state = NULL;
  3530. }
  3531. end:
  3532. drm_modeset_drop_locks(&ctx);
  3533. drm_modeset_acquire_fini(&ctx);
  3534. /* enable hot-plug polling */
  3535. drm_kms_helper_poll_enable(ddev);
  3536. return 0;
  3537. }
  3538. static const struct msm_kms_funcs kms_funcs = {
  3539. .hw_init = sde_kms_hw_init,
  3540. .postinit = sde_kms_postinit,
  3541. .irq_preinstall = sde_irq_preinstall,
  3542. .irq_postinstall = sde_irq_postinstall,
  3543. .irq_uninstall = sde_irq_uninstall,
  3544. .irq = sde_irq,
  3545. .preclose = sde_kms_preclose,
  3546. .lastclose = sde_kms_lastclose,
  3547. .prepare_fence = sde_kms_prepare_fence,
  3548. .prepare_commit = sde_kms_prepare_commit,
  3549. .commit = sde_kms_commit,
  3550. .complete_commit = sde_kms_complete_commit,
  3551. .get_msm_mode = sde_kms_get_msm_mode,
  3552. .wait_for_crtc_commit_done = sde_kms_wait_for_commit_done,
  3553. .wait_for_tx_complete = sde_kms_wait_for_frame_transfer_complete,
  3554. .check_modified_format = sde_format_check_modified_format,
  3555. .atomic_check = sde_kms_atomic_check,
  3556. .get_format = sde_get_msm_format,
  3557. .round_pixclk = sde_kms_round_pixclk,
  3558. .display_early_wakeup = sde_kms_display_early_wakeup,
  3559. .pm_suspend = sde_kms_pm_suspend,
  3560. .pm_resume = sde_kms_pm_resume,
  3561. .destroy = sde_kms_destroy,
  3562. .debugfs_destroy = sde_kms_debugfs_destroy,
  3563. .cont_splash_config = sde_kms_cont_splash_config,
  3564. .register_events = _sde_kms_register_events,
  3565. .get_address_space = _sde_kms_get_address_space,
  3566. .get_address_space_device = _sde_kms_get_address_space_device,
  3567. .postopen = _sde_kms_post_open,
  3568. .check_for_splash = sde_kms_check_for_splash,
  3569. .trigger_null_flush = sde_kms_trigger_null_flush,
  3570. .get_mixer_count = sde_kms_get_mixer_count,
  3571. .get_dsc_count = sde_kms_get_dsc_count,
  3572. };
  3573. static int _sde_kms_mmu_destroy(struct sde_kms *sde_kms)
  3574. {
  3575. int i;
  3576. for (i = ARRAY_SIZE(sde_kms->aspace) - 1; i >= 0; i--) {
  3577. if (!sde_kms->aspace[i])
  3578. continue;
  3579. msm_gem_address_space_put(sde_kms->aspace[i]);
  3580. sde_kms->aspace[i] = NULL;
  3581. }
  3582. return 0;
  3583. }
  3584. static int _sde_kms_mmu_init(struct sde_kms *sde_kms)
  3585. {
  3586. struct msm_mmu *mmu;
  3587. struct resource *res;
  3588. struct platform_device *pdev;
  3589. int i, ret;
  3590. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 15, 0))
  3591. int early_map = 0;
  3592. #endif
  3593. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev)
  3594. return -EINVAL;
  3595. for (i = 0; i < MSM_SMMU_DOMAIN_MAX; i++) {
  3596. struct msm_gem_address_space *aspace;
  3597. mmu = msm_smmu_new(sde_kms->dev->dev, i);
  3598. if (IS_ERR(mmu)) {
  3599. ret = PTR_ERR(mmu);
  3600. SDE_DEBUG("failed to init iommu id %d: rc:%d\n",
  3601. i, ret);
  3602. continue;
  3603. }
  3604. aspace = msm_gem_smmu_address_space_create(sde_kms->dev,
  3605. mmu, "sde");
  3606. if (IS_ERR(aspace)) {
  3607. ret = PTR_ERR(aspace);
  3608. mmu->funcs->destroy(mmu);
  3609. goto fail;
  3610. }
  3611. sde_kms->aspace[i] = aspace;
  3612. aspace->domain_attached = true;
  3613. /* Mapping splash memory block */
  3614. if ((i == MSM_SMMU_DOMAIN_UNSECURE) &&
  3615. sde_kms->splash_data.num_splash_regions) {
  3616. ret = _sde_kms_map_all_splash_regions(sde_kms);
  3617. if (ret) {
  3618. SDE_ERROR("failed to map ret:%d\n", ret);
  3619. goto enable_trans_fail;
  3620. }
  3621. }
  3622. if (i == MSM_SMMU_DOMAIN_UNSECURE && sde_kms->catalog->hw_fence_rev) {
  3623. pdev = to_platform_device(sde_kms->dev->dev);
  3624. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "ipcc_reg");
  3625. if (!res) {
  3626. SDE_DEBUG("failed to get resource ipcc_reg, cannot map ipcc\n");
  3627. sde_kms->catalog->hw_fence_rev = 0;
  3628. } else {
  3629. sde_kms->ipcc_base_addr = res->start;
  3630. ret = _sde_kms_one2one_mem_map_ipcc_reg(sde_kms, resource_size(res),
  3631. HW_FENCE_IPCC_PROTOCOLp_CLIENTc(res->start,
  3632. sde_kms->catalog->ipcc_protocol_id,
  3633. HW_FENCE_IPCC_CLIENT_DPU));
  3634. /* if mapping fails disable hw-fences */
  3635. if (ret)
  3636. sde_kms->catalog->hw_fence_rev = 0;
  3637. }
  3638. }
  3639. /*
  3640. * disable early-map which would have been enabled during
  3641. * bootup by smmu through the device-tree hint for cont-spash
  3642. */
  3643. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3644. ret = mmu->funcs->enable_smmu_translations(mmu);
  3645. if (ret) {
  3646. SDE_ERROR("failed to enable_s1_translations ret:%d\n", ret);
  3647. goto enable_trans_fail;
  3648. }
  3649. #else
  3650. ret = mmu->funcs->set_attribute(mmu, DOMAIN_ATTR_EARLY_MAP,
  3651. &early_map);
  3652. if (ret) {
  3653. SDE_ERROR("failed to set_att ret:%d, early_map:%d\n",
  3654. ret, early_map);
  3655. goto enable_trans_fail;
  3656. }
  3657. #endif
  3658. }
  3659. sde_kms->base.aspace = sde_kms->aspace[0];
  3660. return 0;
  3661. enable_trans_fail:
  3662. _sde_kms_unmap_all_splash_regions(sde_kms);
  3663. fail:
  3664. _sde_kms_mmu_destroy(sde_kms);
  3665. return ret;
  3666. }
  3667. static void sde_kms_init_rot_sid_hw(struct sde_kms *sde_kms)
  3668. {
  3669. if (!sde_kms || !sde_kms->hw_sid || sde_in_trusted_vm(sde_kms))
  3670. return;
  3671. sde_hw_set_rotator_sid(sde_kms->hw_sid);
  3672. }
  3673. static void sde_kms_init_hw_fences(struct sde_kms *sde_kms)
  3674. {
  3675. if (!sde_kms || !sde_kms->hw_mdp)
  3676. return;
  3677. if (sde_kms->hw_mdp->ops.setup_hw_fences)
  3678. sde_kms->hw_mdp->ops.setup_hw_fences(sde_kms->hw_mdp,
  3679. sde_kms->catalog->ipcc_protocol_id, sde_kms->ipcc_base_addr);
  3680. }
  3681. static void sde_kms_init_shared_hw(struct sde_kms *sde_kms)
  3682. {
  3683. if (!sde_kms || !sde_kms->hw_mdp || !sde_kms->catalog)
  3684. return;
  3685. if (sde_kms->hw_mdp->ops.reset_ubwc)
  3686. sde_kms->hw_mdp->ops.reset_ubwc(sde_kms->hw_mdp,
  3687. sde_kms->catalog);
  3688. }
  3689. static void _sde_kms_set_lutdma_vbif_remap(struct sde_kms *sde_kms)
  3690. {
  3691. struct sde_vbif_set_qos_params qos_params;
  3692. struct sde_mdss_cfg *catalog;
  3693. if (!sde_kms->catalog)
  3694. return;
  3695. catalog = sde_kms->catalog;
  3696. memset(&qos_params, 0, sizeof(qos_params));
  3697. qos_params.vbif_idx = catalog->dma_cfg.vbif_idx;
  3698. qos_params.xin_id = catalog->dma_cfg.xin_id;
  3699. qos_params.clk_ctrl = catalog->dma_cfg.clk_ctrl;
  3700. qos_params.client_type = VBIF_LUTDMA_CLIENT;
  3701. sde_vbif_set_qos_remap(sde_kms, &qos_params);
  3702. }
  3703. static int _sde_kms_active_override(struct sde_kms *sde_kms, bool enable)
  3704. {
  3705. struct sde_hw_uidle *uidle;
  3706. if (!sde_kms) {
  3707. SDE_ERROR("invalid kms\n");
  3708. return -EINVAL;
  3709. }
  3710. uidle = sde_kms->hw_uidle;
  3711. if (uidle && uidle->ops.active_override_enable)
  3712. uidle->ops.active_override_enable(uidle, enable);
  3713. return 0;
  3714. }
  3715. static void _sde_kms_update_pm_qos_irq_request(struct sde_kms *sde_kms)
  3716. {
  3717. struct device *cpu_dev;
  3718. int cpu = 0;
  3719. u32 cpu_irq_latency = sde_kms->catalog->perf.cpu_irq_latency;
  3720. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3721. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3722. return;
  3723. }
  3724. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3725. cpu_dev = get_cpu_device(cpu);
  3726. if (!cpu_dev) {
  3727. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3728. cpu);
  3729. continue;
  3730. }
  3731. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3732. dev_pm_qos_update_request(&sde_kms->pm_qos_irq_req[cpu],
  3733. cpu_irq_latency);
  3734. else
  3735. dev_pm_qos_add_request(cpu_dev,
  3736. &sde_kms->pm_qos_irq_req[cpu],
  3737. DEV_PM_QOS_RESUME_LATENCY,
  3738. cpu_irq_latency);
  3739. }
  3740. }
  3741. static void _sde_kms_remove_pm_qos_irq_request(struct sde_kms *sde_kms)
  3742. {
  3743. struct device *cpu_dev;
  3744. int cpu = 0;
  3745. if (cpumask_empty(&sde_kms->irq_cpu_mask)) {
  3746. SDE_DEBUG("%s: irq_cpu_mask is empty\n", __func__);
  3747. return;
  3748. }
  3749. for_each_cpu(cpu, &sde_kms->irq_cpu_mask) {
  3750. cpu_dev = get_cpu_device(cpu);
  3751. if (!cpu_dev) {
  3752. SDE_DEBUG("%s: failed to get cpu%d device\n", __func__,
  3753. cpu);
  3754. continue;
  3755. }
  3756. if (dev_pm_qos_request_active(&sde_kms->pm_qos_irq_req[cpu]))
  3757. dev_pm_qos_remove_request(
  3758. &sde_kms->pm_qos_irq_req[cpu]);
  3759. }
  3760. }
  3761. void sde_kms_cpu_vote_for_irq(struct sde_kms *sde_kms, bool enable)
  3762. {
  3763. struct msm_drm_private *priv = sde_kms->dev->dev_private;
  3764. mutex_lock(&priv->phandle.phandle_lock);
  3765. if (enable && atomic_inc_return(&sde_kms->irq_vote_count) == 1)
  3766. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3767. else if (!enable && atomic_dec_return(&sde_kms->irq_vote_count) == 0)
  3768. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3769. mutex_unlock(&priv->phandle.phandle_lock);
  3770. }
  3771. static void sde_kms_irq_affinity_notify(
  3772. struct irq_affinity_notify *affinity_notify,
  3773. const cpumask_t *mask)
  3774. {
  3775. struct msm_drm_private *priv;
  3776. struct sde_kms *sde_kms = container_of(affinity_notify,
  3777. struct sde_kms, affinity_notify);
  3778. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  3779. return;
  3780. priv = sde_kms->dev->dev_private;
  3781. mutex_lock(&priv->phandle.phandle_lock);
  3782. _sde_kms_remove_pm_qos_irq_request(sde_kms);
  3783. // save irq cpu mask
  3784. sde_kms->irq_cpu_mask = *mask;
  3785. // request vote with updated irq cpu mask
  3786. if (atomic_read(&sde_kms->irq_vote_count))
  3787. _sde_kms_update_pm_qos_irq_request(sde_kms);
  3788. mutex_unlock(&priv->phandle.phandle_lock);
  3789. }
  3790. static void sde_kms_irq_affinity_release(struct kref *ref) {}
  3791. static void sde_kms_handle_power_event(u32 event_type, void *usr)
  3792. {
  3793. struct sde_kms *sde_kms = usr;
  3794. struct msm_kms *msm_kms;
  3795. msm_kms = &sde_kms->base;
  3796. if (!sde_kms)
  3797. return;
  3798. SDE_DEBUG("event_type:%d\n", event_type);
  3799. SDE_EVT32_VERBOSE(event_type);
  3800. if (event_type == SDE_POWER_EVENT_POST_ENABLE) {
  3801. sde_irq_update(msm_kms, true);
  3802. sde_kms->first_kickoff = true;
  3803. /**
  3804. * Rotator sid and hw fences need to be programmed since uefi doesn't
  3805. * configure them during continuous splash
  3806. */
  3807. sde_kms_init_rot_sid_hw(sde_kms);
  3808. sde_kms_init_hw_fences(sde_kms);
  3809. if (sde_kms->splash_data.num_splash_displays ||
  3810. sde_in_trusted_vm(sde_kms))
  3811. return;
  3812. sde_vbif_init_memtypes(sde_kms);
  3813. sde_kms_init_shared_hw(sde_kms);
  3814. _sde_kms_set_lutdma_vbif_remap(sde_kms);
  3815. } else if (event_type == SDE_POWER_EVENT_PRE_DISABLE) {
  3816. sde_irq_update(msm_kms, false);
  3817. sde_kms->first_kickoff = false;
  3818. if (sde_in_trusted_vm(sde_kms))
  3819. return;
  3820. _sde_kms_active_override(sde_kms, true);
  3821. if (!is_sde_rsc_available(SDE_RSC_INDEX))
  3822. sde_vbif_axi_halt_request(sde_kms);
  3823. }
  3824. }
  3825. #define genpd_to_sde_kms(domain) container_of(domain, struct sde_kms, genpd)
  3826. static int sde_kms_pd_enable(struct generic_pm_domain *genpd)
  3827. {
  3828. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3829. int rc = -EINVAL;
  3830. SDE_DEBUG("\n");
  3831. rc = pm_runtime_resume_and_get(sde_kms->dev->dev);
  3832. rc = (rc > 0) ? 0 : rc;
  3833. SDE_EVT32(rc, genpd->device_count);
  3834. return rc;
  3835. }
  3836. static int sde_kms_pd_disable(struct generic_pm_domain *genpd)
  3837. {
  3838. struct sde_kms *sde_kms = genpd_to_sde_kms(genpd);
  3839. SDE_DEBUG("\n");
  3840. pm_runtime_put_sync(sde_kms->dev->dev);
  3841. SDE_EVT32(genpd->device_count);
  3842. return 0;
  3843. }
  3844. static int _sde_kms_get_demura_plane_data(struct sde_splash_data *data)
  3845. {
  3846. int i = 0;
  3847. int ret = 0;
  3848. int count = 0;
  3849. struct device_node *parent, *node;
  3850. struct resource r;
  3851. char node_name[DEMURA_REGION_NAME_MAX];
  3852. struct sde_splash_mem *mem;
  3853. struct sde_splash_display *splash_display;
  3854. if (!data->num_splash_displays) {
  3855. SDE_DEBUG("no splash displays. skipping\n");
  3856. return 0;
  3857. }
  3858. /**
  3859. * It is expected that each active demura block will have
  3860. * its own memory region defined.
  3861. */
  3862. parent = of_find_node_by_path("/reserved-memory");
  3863. for (i = 0; i < data->num_splash_displays; i++) {
  3864. splash_display = &data->splash_display[i];
  3865. snprintf(&node_name[0], DEMURA_REGION_NAME_MAX,
  3866. "demura_region_%d", i);
  3867. splash_display->demura = NULL;
  3868. node = of_find_node_by_name(parent, node_name);
  3869. if (!node) {
  3870. SDE_DEBUG("no Demura node %s! disp count: %d\n",
  3871. node_name, data->num_splash_displays);
  3872. continue;
  3873. } else if (of_address_to_resource(node, 0, &r)) {
  3874. SDE_ERROR("invalid data for:%s\n", node_name);
  3875. ret = -EINVAL;
  3876. break;
  3877. }
  3878. mem = &data->demura_mem[i];
  3879. mem->splash_buf_base = (unsigned long)r.start;
  3880. mem->splash_buf_size = (r.end - r.start) + 1;
  3881. if (!mem->splash_buf_base && !mem->splash_buf_size) {
  3882. SDE_DEBUG("dummy splash mem for disp %d. Skipping\n",
  3883. (i+1));
  3884. continue;
  3885. } else if (!mem->splash_buf_base || !mem->splash_buf_size) {
  3886. SDE_ERROR("mem for disp %d invalid: add:%lx size:%lx\n",
  3887. (i+1), mem->splash_buf_base,
  3888. mem->splash_buf_size);
  3889. continue;
  3890. }
  3891. mem->ref_cnt = 0;
  3892. splash_display->demura = mem;
  3893. count++;
  3894. SDE_DEBUG("demura mem for disp:%d add:%lx size:%x\n", (i + 1),
  3895. mem->splash_buf_base,
  3896. mem->splash_buf_size);
  3897. }
  3898. if (!ret && !count)
  3899. SDE_DEBUG("no demura regions for cont. splash found!\n");
  3900. return ret;
  3901. }
  3902. static int _sde_kms_get_splash_data(struct sde_splash_data *data)
  3903. {
  3904. int i = 0;
  3905. int ret = 0;
  3906. struct device_node *parent, *node, *node1;
  3907. struct resource r, r1;
  3908. const char *node_name = "splash_region";
  3909. struct sde_splash_mem *mem;
  3910. bool share_splash_mem = false;
  3911. int num_displays, num_regions;
  3912. struct sde_splash_display *splash_display;
  3913. if (!data)
  3914. return -EINVAL;
  3915. memset(data, 0, sizeof(*data));
  3916. parent = of_find_node_by_path("/reserved-memory");
  3917. if (!parent) {
  3918. SDE_ERROR("failed to find reserved-memory node\n");
  3919. return -EINVAL;
  3920. }
  3921. node = of_find_node_by_name(parent, node_name);
  3922. if (!node) {
  3923. SDE_DEBUG("failed to find node %s\n", node_name);
  3924. return -EINVAL;
  3925. }
  3926. node1 = of_find_node_by_name(NULL, "disp_rdump_region");
  3927. if (!node1)
  3928. SDE_DEBUG("failed to find disp ramdump memory reservation\n");
  3929. /**
  3930. * Support sharing a single splash memory for all the built in displays
  3931. * and also independent splash region per displays. Incase of
  3932. * independent splash region for each connected display, dtsi node of
  3933. * cont_splash_region should be collection of all memory regions
  3934. * Ex: <r1.start r1.end r2.start r2.end ... rn.start, rn.end>
  3935. */
  3936. num_displays = dsi_display_get_num_of_displays();
  3937. num_regions = of_property_count_u64_elems(node, "reg") / 2;
  3938. data->num_splash_displays = num_displays;
  3939. SDE_DEBUG("splash mem num_regions:%d\n", num_regions);
  3940. if (num_displays > num_regions) {
  3941. share_splash_mem = true;
  3942. pr_info(":%d displays share same splash buf\n", num_displays);
  3943. }
  3944. for (i = 0; i < num_displays; i++) {
  3945. splash_display = &data->splash_display[i];
  3946. if (!i || !share_splash_mem) {
  3947. if (of_address_to_resource(node, i, &r)) {
  3948. SDE_ERROR("invalid data for:%s\n", node_name);
  3949. return -EINVAL;
  3950. }
  3951. mem = &data->splash_mem[i];
  3952. if (!node1 || of_address_to_resource(node1, i, &r1)) {
  3953. SDE_DEBUG("failed to find ramdump memory\n");
  3954. mem->ramdump_base = 0;
  3955. mem->ramdump_size = 0;
  3956. } else {
  3957. mem->ramdump_base = (unsigned long)r1.start;
  3958. mem->ramdump_size = (r1.end - r1.start) + 1;
  3959. }
  3960. mem->splash_buf_base = (unsigned long)r.start;
  3961. mem->splash_buf_size = (r.end - r.start) + 1;
  3962. mem->ref_cnt = 0;
  3963. splash_display->splash = mem;
  3964. data->num_splash_regions++;
  3965. } else {
  3966. data->splash_display[i].splash = &data->splash_mem[0];
  3967. }
  3968. SDE_DEBUG("splash mem for disp:%d add:%lx size:%x\n", (i + 1),
  3969. splash_display->splash->splash_buf_base,
  3970. splash_display->splash->splash_buf_size);
  3971. }
  3972. data->type = SDE_SPLASH_HANDOFF;
  3973. ret = _sde_kms_get_demura_plane_data(data);
  3974. return ret;
  3975. }
  3976. static int _sde_kms_hw_init_ioremap(struct sde_kms *sde_kms,
  3977. struct platform_device *platformdev)
  3978. {
  3979. int rc = -EINVAL;
  3980. sde_kms->mmio = msm_ioremap(platformdev, "mdp_phys", "mdp_phys");
  3981. if (IS_ERR(sde_kms->mmio)) {
  3982. rc = PTR_ERR(sde_kms->mmio);
  3983. SDE_ERROR("mdp register memory map failed: %d\n", rc);
  3984. sde_kms->mmio = NULL;
  3985. goto error;
  3986. }
  3987. DRM_INFO("mapped mdp address space @%pK\n", sde_kms->mmio);
  3988. sde_kms->mmio_len = msm_iomap_size(platformdev, "mdp_phys");
  3989. rc = sde_dbg_reg_register_base(SDE_DBG_NAME, sde_kms->mmio,
  3990. sde_kms->mmio_len,
  3991. msm_get_phys_addr(platformdev, "mdp_phys"),
  3992. SDE_DBG_SDE);
  3993. if (rc)
  3994. SDE_ERROR("dbg base register kms failed: %d\n", rc);
  3995. sde_kms->vbif[VBIF_RT] = msm_ioremap(platformdev, "vbif_phys", "vbif_phys");
  3996. if (IS_ERR(sde_kms->vbif[VBIF_RT])) {
  3997. rc = PTR_ERR(sde_kms->vbif[VBIF_RT]);
  3998. SDE_ERROR("vbif register memory map failed: %d\n", rc);
  3999. sde_kms->vbif[VBIF_RT] = NULL;
  4000. goto error;
  4001. }
  4002. sde_kms->vbif_len[VBIF_RT] = msm_iomap_size(platformdev, "vbif_phys");
  4003. rc = sde_dbg_reg_register_base("vbif_rt", sde_kms->vbif[VBIF_RT],
  4004. sde_kms->vbif_len[VBIF_RT],
  4005. msm_get_phys_addr(platformdev, "vbif_phys"),
  4006. SDE_DBG_VBIF_RT);
  4007. if (rc)
  4008. SDE_ERROR("dbg base register vbif_rt failed: %d\n", rc);
  4009. sde_kms->vbif[VBIF_NRT] = msm_ioremap(platformdev, "vbif_nrt_phys", "vbif_nrt_phys");
  4010. if (IS_ERR(sde_kms->vbif[VBIF_NRT])) {
  4011. sde_kms->vbif[VBIF_NRT] = NULL;
  4012. SDE_DEBUG("VBIF NRT is not defined");
  4013. } else {
  4014. sde_kms->vbif_len[VBIF_NRT] = msm_iomap_size(platformdev, "vbif_nrt_phys");
  4015. }
  4016. sde_kms->reg_dma = msm_ioremap(platformdev, "regdma_phys", "regdma_phys");
  4017. if (IS_ERR(sde_kms->reg_dma)) {
  4018. sde_kms->reg_dma = NULL;
  4019. SDE_DEBUG("REG_DMA is not defined");
  4020. } else {
  4021. unsigned long mdp_addr = msm_get_phys_addr(platformdev, "mdp_phys");
  4022. sde_kms->reg_dma_len = msm_iomap_size(platformdev, "regdma_phys");
  4023. sde_kms->reg_dma_off = msm_get_phys_addr(platformdev, "regdma_phys") - mdp_addr;
  4024. rc = sde_dbg_reg_register_base("reg_dma", sde_kms->reg_dma,
  4025. sde_kms->reg_dma_len,
  4026. msm_get_phys_addr(platformdev, "regdma_phys"),
  4027. SDE_DBG_LUTDMA);
  4028. if (rc)
  4029. SDE_ERROR("dbg base register reg_dma failed: %d\n", rc);
  4030. }
  4031. sde_kms->sid = msm_ioremap(platformdev, "sid_phys", "sid_phys");
  4032. if (IS_ERR(sde_kms->sid)) {
  4033. SDE_DEBUG("sid register is not defined: %d\n", rc);
  4034. sde_kms->sid = NULL;
  4035. } else {
  4036. sde_kms->sid_len = msm_iomap_size(platformdev, "sid_phys");
  4037. rc = sde_dbg_reg_register_base("sid", sde_kms->sid,
  4038. sde_kms->sid_len,
  4039. msm_get_phys_addr(platformdev, "sid_phys"),
  4040. SDE_DBG_SID);
  4041. if (rc)
  4042. SDE_ERROR("dbg base register sid failed: %d\n", rc);
  4043. }
  4044. error:
  4045. return rc;
  4046. }
  4047. static int _sde_kms_hw_init_power_helper(struct drm_device *dev,
  4048. struct sde_kms *sde_kms)
  4049. {
  4050. int rc = 0;
  4051. if (of_find_property(dev->dev->of_node, "#power-domain-cells", NULL)) {
  4052. sde_kms->genpd.name = dev->unique;
  4053. sde_kms->genpd.power_off = sde_kms_pd_disable;
  4054. sde_kms->genpd.power_on = sde_kms_pd_enable;
  4055. rc = pm_genpd_init(&sde_kms->genpd, NULL, true);
  4056. if (rc < 0) {
  4057. SDE_ERROR("failed to init genpd provider %s: %d\n",
  4058. sde_kms->genpd.name, rc);
  4059. return rc;
  4060. }
  4061. rc = of_genpd_add_provider_simple(dev->dev->of_node,
  4062. &sde_kms->genpd);
  4063. if (rc < 0) {
  4064. SDE_ERROR("failed to add genpd provider %s: %d\n",
  4065. sde_kms->genpd.name, rc);
  4066. pm_genpd_remove(&sde_kms->genpd);
  4067. return rc;
  4068. }
  4069. sde_kms->genpd_init = true;
  4070. SDE_DEBUG("added genpd provider %s\n", sde_kms->genpd.name);
  4071. }
  4072. return rc;
  4073. }
  4074. static int _sde_kms_hw_init_blocks(struct sde_kms *sde_kms,
  4075. struct drm_device *dev,
  4076. struct msm_drm_private *priv)
  4077. {
  4078. struct sde_rm *rm = NULL;
  4079. int i, rc = -EINVAL;
  4080. sde_kms->catalog = sde_hw_catalog_init(dev);
  4081. if (IS_ERR_OR_NULL(sde_kms->catalog)) {
  4082. rc = PTR_ERR(sde_kms->catalog);
  4083. if (!sde_kms->catalog)
  4084. rc = -EINVAL;
  4085. SDE_ERROR("catalog init failed: %d\n", rc);
  4086. sde_kms->catalog = NULL;
  4087. goto power_error;
  4088. }
  4089. sde_kms->core_rev = sde_kms->catalog->hw_rev;
  4090. pr_info("sde hardware revision:0x%x\n", sde_kms->core_rev);
  4091. /* initialize power domain if defined */
  4092. rc = _sde_kms_hw_init_power_helper(dev, sde_kms);
  4093. if (rc) {
  4094. SDE_ERROR("_sde_kms_hw_init_power_helper failed: %d\n", rc);
  4095. goto genpd_err;
  4096. }
  4097. rc = _sde_kms_mmu_init(sde_kms);
  4098. if (rc) {
  4099. SDE_ERROR("sde_kms_mmu_init failed: %d\n", rc);
  4100. goto power_error;
  4101. }
  4102. /* Initialize reg dma block which is a singleton */
  4103. sde_kms->catalog->dma_cfg.base_off = sde_kms->reg_dma_off;
  4104. rc = sde_reg_dma_init(sde_kms->reg_dma, sde_kms->catalog,
  4105. sde_kms->dev);
  4106. if (rc) {
  4107. SDE_ERROR("failed: reg dma init failed\n");
  4108. goto power_error;
  4109. }
  4110. sde_dbg_init_dbg_buses(sde_kms->core_rev);
  4111. rm = &sde_kms->rm;
  4112. rc = sde_rm_init(rm, sde_kms->catalog, sde_kms->mmio,
  4113. sde_kms->dev);
  4114. if (rc) {
  4115. SDE_ERROR("rm init failed: %d\n", rc);
  4116. goto power_error;
  4117. }
  4118. sde_kms->rm_init = true;
  4119. sde_kms->hw_intr = sde_hw_intr_init(sde_kms->mmio, sde_kms->catalog);
  4120. if (IS_ERR_OR_NULL(sde_kms->hw_intr)) {
  4121. rc = PTR_ERR(sde_kms->hw_intr);
  4122. SDE_ERROR("hw_intr init failed: %d\n", rc);
  4123. sde_kms->hw_intr = NULL;
  4124. goto hw_intr_init_err;
  4125. }
  4126. /*
  4127. * Attempt continuous splash handoff only if reserved
  4128. * splash memory is found & release resources on any error
  4129. * in finding display hw config in splash
  4130. */
  4131. if (sde_kms->splash_data.num_splash_regions) {
  4132. struct sde_splash_display *display;
  4133. int ret, display_count =
  4134. sde_kms->splash_data.num_splash_displays;
  4135. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4136. &sde_kms->splash_data, sde_kms->catalog);
  4137. for (i = 0; i < display_count; i++) {
  4138. display = &sde_kms->splash_data.splash_display[i];
  4139. /*
  4140. * free splash region on resource init failure and
  4141. * cont-splash disabled case
  4142. */
  4143. if (!display->cont_splash_enabled || ret)
  4144. _sde_kms_free_splash_display_data(
  4145. sde_kms, display);
  4146. }
  4147. }
  4148. sde_kms->hw_mdp = sde_rm_get_mdp(&sde_kms->rm);
  4149. if (IS_ERR_OR_NULL(sde_kms->hw_mdp)) {
  4150. rc = PTR_ERR(sde_kms->hw_mdp);
  4151. if (!sde_kms->hw_mdp)
  4152. rc = -EINVAL;
  4153. SDE_ERROR("failed to get hw_mdp: %d\n", rc);
  4154. sde_kms->hw_mdp = NULL;
  4155. goto power_error;
  4156. }
  4157. for (i = 0; i < sde_kms->catalog->vbif_count; i++) {
  4158. u32 vbif_idx = sde_kms->catalog->vbif[i].id;
  4159. sde_kms->hw_vbif[i] = sde_hw_vbif_init(vbif_idx,
  4160. sde_kms->vbif[vbif_idx], sde_kms->catalog);
  4161. if (IS_ERR_OR_NULL(sde_kms->hw_vbif[vbif_idx])) {
  4162. rc = PTR_ERR(sde_kms->hw_vbif[vbif_idx]);
  4163. if (!sde_kms->hw_vbif[vbif_idx])
  4164. rc = -EINVAL;
  4165. SDE_ERROR("failed to init vbif %d: %d\n", vbif_idx, rc);
  4166. sde_kms->hw_vbif[vbif_idx] = NULL;
  4167. goto power_error;
  4168. }
  4169. }
  4170. if (sde_kms->catalog->uidle_cfg.uidle_rev) {
  4171. sde_kms->hw_uidle = sde_hw_uidle_init(UIDLE, sde_kms->mmio,
  4172. sde_kms->mmio_len, sde_kms->catalog);
  4173. if (IS_ERR_OR_NULL(sde_kms->hw_uidle)) {
  4174. rc = PTR_ERR(sde_kms->hw_uidle);
  4175. if (!sde_kms->hw_uidle)
  4176. rc = -EINVAL;
  4177. /* uidle is optional, so do not make it a fatal error */
  4178. SDE_ERROR("failed to init uidle rc:%d\n", rc);
  4179. sde_kms->hw_uidle = NULL;
  4180. rc = 0;
  4181. }
  4182. } else {
  4183. sde_kms->hw_uidle = NULL;
  4184. }
  4185. if (sde_kms->sid) {
  4186. sde_kms->hw_sid = sde_hw_sid_init(sde_kms->sid,
  4187. sde_kms->sid_len, sde_kms->catalog);
  4188. if (IS_ERR_OR_NULL(sde_kms->hw_sid)) {
  4189. rc = PTR_ERR(sde_kms->hw_sid);
  4190. SDE_ERROR("failed to init sid %d\n", rc);
  4191. sde_kms->hw_sid = NULL;
  4192. goto power_error;
  4193. }
  4194. }
  4195. rc = sde_core_perf_init(&sde_kms->perf, dev, sde_kms->catalog,
  4196. &priv->phandle, "core_clk");
  4197. if (rc) {
  4198. SDE_ERROR("failed to init perf %d\n", rc);
  4199. goto perf_err;
  4200. }
  4201. /*
  4202. * set the disable_immediate flag when driver supports the precise vsync
  4203. * timestamp as the DRM hooks for vblank timestamp/counters would be set
  4204. * based on the feature
  4205. */
  4206. if (test_bit(SDE_FEATURE_HW_VSYNC_TS, sde_kms->catalog->features))
  4207. dev->vblank_disable_immediate = true;
  4208. /*
  4209. * _sde_kms_drm_obj_init should create the DRM related objects
  4210. * i.e. CRTCs, planes, encoders, connectors and so forth
  4211. */
  4212. rc = _sde_kms_drm_obj_init(sde_kms);
  4213. if (rc) {
  4214. SDE_ERROR("modeset init failed: %d\n", rc);
  4215. goto drm_obj_init_err;
  4216. }
  4217. return 0;
  4218. genpd_err:
  4219. drm_obj_init_err:
  4220. sde_core_perf_destroy(&sde_kms->perf);
  4221. hw_intr_init_err:
  4222. perf_err:
  4223. power_error:
  4224. return rc;
  4225. }
  4226. int _sde_kms_get_tvm_inclusion_mem(struct sde_mdss_cfg *catalog, struct list_head *mem_list)
  4227. {
  4228. struct list_head temp_head;
  4229. struct msm_io_mem_entry *io_mem;
  4230. int rc, i = 0;
  4231. INIT_LIST_HEAD(&temp_head);
  4232. for (i = 0; i < catalog->tvm_reg_count; i++) {
  4233. struct resource *res = &catalog->tvm_reg[i];
  4234. io_mem = kzalloc(sizeof(struct msm_io_mem_entry), GFP_KERNEL);
  4235. if (!io_mem) {
  4236. rc = -ENOMEM;
  4237. goto parse_fail;
  4238. }
  4239. io_mem->base = res->start;
  4240. io_mem->size = resource_size(res);
  4241. list_add(&io_mem->list, &temp_head);
  4242. }
  4243. list_splice(&temp_head, mem_list);
  4244. return 0;
  4245. parse_fail:
  4246. msm_dss_clean_io_mem(&temp_head);
  4247. return rc;
  4248. }
  4249. #ifdef CONFIG_DRM_SDE_VM
  4250. int sde_kms_get_io_resources(struct sde_kms *sde_kms, struct msm_io_res *io_res)
  4251. {
  4252. struct platform_device *pdev = to_platform_device(sde_kms->dev->dev);
  4253. int rc = 0;
  4254. rc = msm_dss_get_io_mem(pdev, &io_res->mem);
  4255. if (rc) {
  4256. SDE_ERROR("failed to get io mem for KMS, rc = %d\n", rc);
  4257. return rc;
  4258. }
  4259. rc = msm_dss_get_pmic_io_mem(pdev, &io_res->mem);
  4260. if (rc) {
  4261. SDE_ERROR("failed to get io mem for pmic, rc:%d\n", rc);
  4262. return rc;
  4263. }
  4264. rc = msm_dss_get_io_irq(pdev, &io_res->irq, GH_IRQ_LABEL_SDE);
  4265. if (rc) {
  4266. SDE_ERROR("failed to get io irq for KMS");
  4267. return rc;
  4268. }
  4269. rc = _sde_kms_get_tvm_inclusion_mem(sde_kms->catalog, &io_res->mem);
  4270. if (rc) {
  4271. SDE_ERROR("failed to get tvm inclusion mem ranges");
  4272. return rc;
  4273. }
  4274. return rc;
  4275. }
  4276. #endif
  4277. static int sde_kms_hw_init(struct msm_kms *kms)
  4278. {
  4279. struct sde_kms *sde_kms;
  4280. struct drm_device *dev;
  4281. struct msm_drm_private *priv;
  4282. struct platform_device *platformdev;
  4283. int irq_num, rc = -EINVAL;
  4284. if (!kms) {
  4285. SDE_ERROR("invalid kms\n");
  4286. goto end;
  4287. }
  4288. sde_kms = to_sde_kms(kms);
  4289. dev = sde_kms->dev;
  4290. if (!dev || !dev->dev) {
  4291. SDE_ERROR("invalid device\n");
  4292. goto end;
  4293. }
  4294. platformdev = to_platform_device(dev->dev);
  4295. priv = dev->dev_private;
  4296. if (!priv) {
  4297. SDE_ERROR("invalid private data\n");
  4298. goto end;
  4299. }
  4300. rc = _sde_kms_hw_init_ioremap(sde_kms, platformdev);
  4301. if (rc)
  4302. goto error;
  4303. rc = _sde_kms_get_splash_data(&sde_kms->splash_data);
  4304. if (rc)
  4305. SDE_DEBUG("sde splash data fetch failed: %d\n", rc);
  4306. rc = _sde_kms_hw_init_blocks(sde_kms, dev, priv);
  4307. if (rc)
  4308. goto error;
  4309. dev->mode_config.min_width = sde_kms->catalog->min_display_width;
  4310. dev->mode_config.min_height = sde_kms->catalog->min_display_height;
  4311. dev->mode_config.max_width = sde_kms->catalog->max_display_width;
  4312. dev->mode_config.max_height = sde_kms->catalog->max_display_height;
  4313. mutex_init(&sde_kms->secure_transition_lock);
  4314. atomic_set(&sde_kms->detach_sec_cb, 0);
  4315. atomic_set(&sde_kms->detach_all_cb, 0);
  4316. atomic_set(&sde_kms->irq_vote_count, 0);
  4317. /*
  4318. * Support format modifiers for compression etc.
  4319. */
  4320. #if (LINUX_VERSION_CODE < KERNEL_VERSION(5, 19, 0))
  4321. dev->mode_config.allow_fb_modifiers = true;
  4322. #endif
  4323. sde_kms->affinity_notify.notify = sde_kms_irq_affinity_notify;
  4324. sde_kms->affinity_notify.release = sde_kms_irq_affinity_release;
  4325. irq_num = platform_get_irq(to_platform_device(sde_kms->dev->dev), 0);
  4326. SDE_DEBUG("Registering for notification of irq_num: %d\n", irq_num);
  4327. irq_set_affinity_notifier(irq_num, &sde_kms->affinity_notify);
  4328. if (sde_in_trusted_vm(sde_kms)) {
  4329. rc = sde_vm_trusted_init(sde_kms);
  4330. sde_dbg_set_hw_ownership_status(false);
  4331. } else {
  4332. rc = sde_vm_primary_init(sde_kms);
  4333. sde_dbg_set_hw_ownership_status(true);
  4334. }
  4335. if (rc) {
  4336. SDE_ERROR("failed to initialize VM ops, rc: %d\n", rc);
  4337. goto error;
  4338. }
  4339. return 0;
  4340. error:
  4341. _sde_kms_hw_destroy(sde_kms, platformdev);
  4342. end:
  4343. return rc;
  4344. }
  4345. struct msm_kms *sde_kms_init(struct drm_device *dev)
  4346. {
  4347. struct msm_drm_private *priv;
  4348. struct sde_kms *sde_kms;
  4349. if (!dev || !dev->dev_private) {
  4350. SDE_ERROR("drm device node invalid\n");
  4351. return ERR_PTR(-EINVAL);
  4352. }
  4353. priv = dev->dev_private;
  4354. sde_kms = kzalloc(sizeof(*sde_kms), GFP_KERNEL);
  4355. if (!sde_kms) {
  4356. SDE_ERROR("failed to allocate sde kms\n");
  4357. return ERR_PTR(-ENOMEM);
  4358. }
  4359. msm_kms_init(&sde_kms->base, &kms_funcs);
  4360. sde_kms->dev = dev;
  4361. return &sde_kms->base;
  4362. }
  4363. void sde_kms_vm_trusted_resource_deinit(struct sde_kms *sde_kms)
  4364. {
  4365. struct dsi_display *display;
  4366. struct sde_splash_display *handoff_display;
  4367. int i;
  4368. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4369. handoff_display = &sde_kms->splash_data.splash_display[i];
  4370. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4371. if (handoff_display->cont_splash_enabled)
  4372. _sde_kms_free_splash_display_data(sde_kms,
  4373. handoff_display);
  4374. dsi_display_set_active_state(display, false);
  4375. }
  4376. memset(&sde_kms->splash_data, 0, sizeof(struct sde_splash_data));
  4377. }
  4378. int sde_kms_vm_trusted_resource_init(struct sde_kms *sde_kms,
  4379. struct drm_atomic_state *state)
  4380. {
  4381. struct drm_device *dev;
  4382. struct msm_drm_private *priv;
  4383. struct sde_splash_display *handoff_display;
  4384. struct dsi_display *display;
  4385. int ret, i;
  4386. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  4387. SDE_ERROR("invalid params\n");
  4388. return -EINVAL;
  4389. }
  4390. dev = sde_kms->dev;
  4391. priv = dev->dev_private;
  4392. sde_kms->splash_data.type = SDE_VM_HANDOFF;
  4393. sde_kms->splash_data.num_splash_displays = sde_kms->dsi_display_count;
  4394. ret = sde_rm_cont_splash_res_init(priv, &sde_kms->rm,
  4395. &sde_kms->splash_data, sde_kms->catalog);
  4396. if (ret) {
  4397. SDE_ERROR("invalid cont splash init, ret:%d\n", ret);
  4398. return -EINVAL;
  4399. }
  4400. for (i = 0; i < sde_kms->dsi_display_count; i++) {
  4401. handoff_display = &sde_kms->splash_data.splash_display[i];
  4402. display = (struct dsi_display *)sde_kms->dsi_displays[i];
  4403. if (!handoff_display->cont_splash_enabled || ret)
  4404. _sde_kms_free_splash_display_data(sde_kms,
  4405. handoff_display);
  4406. else
  4407. dsi_display_set_active_state(display, true);
  4408. }
  4409. if (sde_kms->splash_data.num_splash_displays != 1) {
  4410. SDE_ERROR("no. of displays not supported:%d\n",
  4411. sde_kms->splash_data.num_splash_displays);
  4412. goto error;
  4413. }
  4414. ret = sde_kms_cont_splash_config(&sde_kms->base, state);
  4415. if (ret) {
  4416. SDE_ERROR("error in setting handoff configs\n");
  4417. goto error;
  4418. }
  4419. /**
  4420. * fill-in vote for the continuous splash hanodff path, which will be
  4421. * removed on the successful first commit.
  4422. */
  4423. ret = pm_runtime_resume_and_get(sde_kms->dev->dev);
  4424. if (ret < 0) {
  4425. SDE_ERROR("failed to enable power resource %d\n", ret);
  4426. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  4427. goto error;
  4428. }
  4429. return 0;
  4430. error:
  4431. return ret;
  4432. }
  4433. static int _sde_kms_register_events(struct msm_kms *kms,
  4434. struct drm_mode_object *obj, u32 event, bool en)
  4435. {
  4436. int ret = 0;
  4437. struct drm_crtc *crtc;
  4438. struct drm_connector *conn;
  4439. struct sde_kms *sde_kms;
  4440. if (!kms || !obj) {
  4441. SDE_ERROR("invalid argument kms %pK obj %pK\n", kms, obj);
  4442. return -EINVAL;
  4443. }
  4444. sde_kms = to_sde_kms(kms);
  4445. sde_vm_lock(sde_kms);
  4446. if (!sde_vm_owns_hw(sde_kms)) {
  4447. sde_vm_unlock(sde_kms);
  4448. SDE_DEBUG("HW is owned by other VM\n");
  4449. return -EACCES;
  4450. }
  4451. /* check vm ownership, if event registration requires HW access */
  4452. switch (obj->type) {
  4453. case DRM_MODE_OBJECT_CRTC:
  4454. crtc = obj_to_crtc(obj);
  4455. ret = sde_crtc_register_custom_event(sde_kms, crtc, event, en);
  4456. break;
  4457. case DRM_MODE_OBJECT_CONNECTOR:
  4458. conn = obj_to_connector(obj);
  4459. ret = sde_connector_register_custom_event(sde_kms, conn, event,
  4460. en);
  4461. break;
  4462. }
  4463. sde_vm_unlock(sde_kms);
  4464. return ret;
  4465. }
  4466. int sde_kms_handle_recovery(struct drm_encoder *encoder)
  4467. {
  4468. SDE_EVT32(DRMID(encoder), MSM_ENC_ACTIVE_REGION);
  4469. return sde_encoder_wait_for_event(encoder, MSM_ENC_ACTIVE_REGION);
  4470. }
  4471. void sde_kms_add_data_to_minidump_va(struct sde_kms *sde_kms)
  4472. {
  4473. struct msm_drm_private *priv;
  4474. struct sde_crtc *sde_crtc;
  4475. struct sde_crtc_state *cstate;
  4476. struct sde_connector *sde_conn;
  4477. struct sde_connector_state *conn_state;
  4478. u32 i;
  4479. priv = sde_kms->dev->dev_private;
  4480. sde_mini_dump_add_va_region("sde_kms", sizeof(*sde_kms), sde_kms);
  4481. for (i = 0; i < priv->num_crtcs; i++) {
  4482. sde_crtc = to_sde_crtc(priv->crtcs[i]);
  4483. cstate = to_sde_crtc_state(priv->crtcs[i]->state);
  4484. sde_mini_dump_add_va_region("sde_crtc", sizeof(*sde_crtc), sde_crtc);
  4485. sde_mini_dump_add_va_region("crtc_state", sizeof(*cstate), cstate);
  4486. }
  4487. for (i = 0; i < priv->num_planes; i++)
  4488. sde_plane_add_data_to_minidump_va(priv->planes[i]);
  4489. for (i = 0; i < priv->num_encoders; i++)
  4490. sde_encoder_add_data_to_minidump_va(priv->encoders[i]);
  4491. for (i = 0; i < priv->num_connectors; i++) {
  4492. sde_conn = to_sde_connector(priv->connectors[i]);
  4493. conn_state = to_sde_connector_state(priv->connectors[i]->state);
  4494. sde_mini_dump_add_va_region("sde_conn", sizeof(*sde_conn), sde_conn);
  4495. sde_mini_dump_add_va_region("conn_state", sizeof(*conn_state), conn_state);
  4496. }
  4497. }