msm_drv.h 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529
  1. /*
  2. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (C) 2013 Red Hat
  5. * Author: Rob Clark <[email protected]>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License version 2 as published by
  9. * the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __MSM_DRV_H__
  20. #define __MSM_DRV_H__
  21. #include <linux/kernel.h>
  22. #include <linux/clk.h>
  23. #include <linux/cpufreq.h>
  24. #include <linux/module.h>
  25. #include <linux/component.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm.h>
  28. #include <linux/pm_runtime.h>
  29. #include <linux/slab.h>
  30. #include <linux/list.h>
  31. #include <linux/iommu.h>
  32. #include <linux/types.h>
  33. #include <linux/of_graph.h>
  34. #include <linux/of_device.h>
  35. #include <linux/sde_io_util.h>
  36. #include <linux/sde_vm_event.h>
  37. #include <linux/sizes.h>
  38. #include <linux/kthread.h>
  39. #include <linux/version.h>
  40. #include <linux/delay.h>
  41. #include <drm/drm_atomic.h>
  42. #include <drm/drm_atomic_helper.h>
  43. #include <drm/drm_plane_helper.h>
  44. #include <drm/drm_fb_helper.h>
  45. #include <drm/msm_drm.h>
  46. #include <drm/sde_drm.h>
  47. #include <drm/drm_file.h>
  48. #include <drm/drm_gem.h>
  49. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 19, 0))
  50. #include <drm/display/drm_dsc.h>
  51. #else
  52. #include <drm/drm_dsc.h>
  53. #endif
  54. #include <drm/drm_bridge.h>
  55. #include <drm/drm_framebuffer.h>
  56. #include "sde_power_handle.h"
  57. #define GET_MAJOR_REV(rev) ((rev) >> 28)
  58. #define GET_MINOR_REV(rev) (((rev) >> 16) & 0xFFF)
  59. #define GET_STEP_REV(rev) ((rev) & 0xFFFF)
  60. struct msm_kms;
  61. struct msm_gpu;
  62. struct msm_mmu;
  63. struct msm_mdss;
  64. struct msm_rd_state;
  65. struct msm_perf_state;
  66. struct msm_gem_submit;
  67. struct msm_fence_context;
  68. struct msm_fence_cb;
  69. struct msm_gem_address_space;
  70. struct msm_gem_vma;
  71. #define NUM_DOMAINS 4 /* one for KMS, then one per gpu core (?) */
  72. #define MAX_CRTCS 16
  73. #define MAX_PLANES 20
  74. #define MAX_ENCODERS 16
  75. #define MAX_BRIDGES 16
  76. #define MAX_CONNECTORS 16
  77. #define MSM_RGB 0x0
  78. #define MSM_YUV 0x1
  79. #define MSM_CHROMA_444 0x0
  80. #define MSM_CHROMA_422 0x1
  81. #define MSM_CHROMA_420 0x2
  82. #define TEARDOWN_DEADLOCK_RETRY_MAX 5
  83. #define DISP_DEV_ERR(dev, fmt, ...) dev_err(dev, "[%s:%d] " fmt, __func__, __LINE__, ##__VA_ARGS__)
  84. struct msm_file_private {
  85. rwlock_t queuelock;
  86. struct list_head submitqueues;
  87. int queueid;
  88. /* update the refcount when user driver calls power_ctrl IOCTL */
  89. unsigned short enable_refcnt;
  90. /* protects enable_refcnt */
  91. struct mutex power_lock;
  92. };
  93. enum msm_mdp_plane_property {
  94. /* blob properties, always put these first */
  95. PLANE_PROP_CSC_V1,
  96. PLANE_PROP_CSC_DMA_V1,
  97. PLANE_PROP_INFO,
  98. PLANE_PROP_SCALER_LUT_ED,
  99. PLANE_PROP_SCALER_LUT_CIR,
  100. PLANE_PROP_SCALER_LUT_SEP,
  101. PLANE_PROP_SKIN_COLOR,
  102. PLANE_PROP_SKY_COLOR,
  103. PLANE_PROP_FOLIAGE_COLOR,
  104. PLANE_PROP_VIG_GAMUT,
  105. PLANE_PROP_VIG_IGC,
  106. PLANE_PROP_DMA_IGC,
  107. PLANE_PROP_DMA_GC,
  108. PLANE_PROP_FP16_GC,
  109. PLANE_PROP_FP16_CSC,
  110. PLANE_PROP_UBWC_STATS_ROI,
  111. /* # of blob properties */
  112. PLANE_PROP_BLOBCOUNT,
  113. /* range properties */
  114. PLANE_PROP_ZPOS = PLANE_PROP_BLOBCOUNT,
  115. PLANE_PROP_ALPHA,
  116. PLANE_PROP_COLOR_FILL,
  117. PLANE_PROP_H_DECIMATE,
  118. PLANE_PROP_V_DECIMATE,
  119. PLANE_PROP_INPUT_FENCE,
  120. PLANE_PROP_HUE_ADJUST,
  121. PLANE_PROP_SATURATION_ADJUST,
  122. PLANE_PROP_VALUE_ADJUST,
  123. PLANE_PROP_CONTRAST_ADJUST,
  124. PLANE_PROP_EXCL_RECT_V1,
  125. PLANE_PROP_PREFILL_SIZE,
  126. PLANE_PROP_PREFILL_TIME,
  127. PLANE_PROP_SCALER_V1,
  128. PLANE_PROP_SCALER_V2,
  129. PLANE_PROP_INVERSE_PMA,
  130. PLANE_PROP_FP16_IGC,
  131. PLANE_PROP_FP16_UNMULT,
  132. /* enum/bitmask properties */
  133. PLANE_PROP_BLEND_OP,
  134. PLANE_PROP_SRC_CONFIG,
  135. PLANE_PROP_FB_TRANSLATION_MODE,
  136. PLANE_PROP_MULTIRECT_MODE,
  137. /* total # of properties */
  138. PLANE_PROP_COUNT
  139. };
  140. enum msm_mdp_crtc_property {
  141. CRTC_PROP_INFO,
  142. CRTC_PROP_DEST_SCALER_LUT_ED,
  143. CRTC_PROP_DEST_SCALER_LUT_CIR,
  144. CRTC_PROP_DEST_SCALER_LUT_SEP,
  145. CRTC_PROP_DSPP_INFO,
  146. /* # of blob properties */
  147. CRTC_PROP_BLOBCOUNT,
  148. /* range properties */
  149. CRTC_PROP_INPUT_FENCE_TIMEOUT = CRTC_PROP_BLOBCOUNT,
  150. CRTC_PROP_OUTPUT_FENCE,
  151. CRTC_PROP_OUTPUT_FENCE_OFFSET,
  152. CRTC_PROP_DIM_LAYER_V1,
  153. CRTC_PROP_CORE_CLK,
  154. CRTC_PROP_CORE_AB,
  155. CRTC_PROP_CORE_IB,
  156. CRTC_PROP_LLCC_AB,
  157. CRTC_PROP_LLCC_IB,
  158. CRTC_PROP_DRAM_AB,
  159. CRTC_PROP_DRAM_IB,
  160. CRTC_PROP_ROT_PREFILL_BW,
  161. CRTC_PROP_ROT_CLK,
  162. CRTC_PROP_ROI_V1,
  163. CRTC_PROP_SECURITY_LEVEL,
  164. CRTC_PROP_DEST_SCALER,
  165. CRTC_PROP_CAPTURE_OUTPUT,
  166. CRTC_PROP_IDLE_PC_STATE,
  167. CRTC_PROP_CACHE_STATE,
  168. CRTC_PROP_VM_REQ_STATE,
  169. CRTC_PROP_NOISE_LAYER_V1,
  170. CRTC_PROP_FRAME_DATA_BUF,
  171. /* total # of properties */
  172. CRTC_PROP_COUNT
  173. };
  174. enum msm_mdp_conn_property {
  175. /* blob properties, always put these first */
  176. CONNECTOR_PROP_SDE_INFO,
  177. CONNECTOR_PROP_MODE_INFO,
  178. CONNECTOR_PROP_HDR_INFO,
  179. CONNECTOR_PROP_EXT_HDR_INFO,
  180. CONNECTOR_PROP_PP_DITHER,
  181. CONNECTOR_PROP_PP_CWB_DITHER,
  182. CONNECTOR_PROP_HDR_METADATA,
  183. CONNECTOR_PROP_DEMURA_PANEL_ID,
  184. CONNECTOR_PROP_DIMMING_BL_LUT,
  185. CONNECTOR_PROP_DNSC_BLUR,
  186. /* # of blob properties */
  187. CONNECTOR_PROP_BLOBCOUNT,
  188. /* range properties */
  189. CONNECTOR_PROP_OUT_FB = CONNECTOR_PROP_BLOBCOUNT,
  190. CONNECTOR_PROP_RETIRE_FENCE,
  191. CONN_PROP_RETIRE_FENCE_OFFSET,
  192. CONNECTOR_PROP_DST_X,
  193. CONNECTOR_PROP_DST_Y,
  194. CONNECTOR_PROP_DST_W,
  195. CONNECTOR_PROP_DST_H,
  196. CONNECTOR_PROP_ROI_V1,
  197. CONNECTOR_PROP_BL_SCALE,
  198. CONNECTOR_PROP_SV_BL_SCALE,
  199. CONNECTOR_PROP_SUPPORTED_COLORSPACES,
  200. CONNECTOR_PROP_DYN_BIT_CLK,
  201. CONNECTOR_PROP_DIMMING_CTRL,
  202. CONNECTOR_PROP_DIMMING_MIN_BL,
  203. CONNECTOR_PROP_EARLY_FENCE_LINE,
  204. CONNECTOR_PROP_DYN_TRANSFER_TIME,
  205. /* enum/bitmask properties */
  206. CONNECTOR_PROP_TOPOLOGY_NAME,
  207. CONNECTOR_PROP_TOPOLOGY_CONTROL,
  208. CONNECTOR_PROP_AUTOREFRESH,
  209. CONNECTOR_PROP_LP,
  210. CONNECTOR_PROP_FB_TRANSLATION_MODE,
  211. CONNECTOR_PROP_QSYNC_MODE,
  212. CONNECTOR_PROP_CMD_FRAME_TRIGGER_MODE,
  213. CONNECTOR_PROP_SET_PANEL_MODE,
  214. CONNECTOR_PROP_AVR_STEP,
  215. CONNECTOR_PROP_CACHE_STATE,
  216. CONNECTOR_PROP_DSC_MODE,
  217. CONNECTOR_PROP_WB_USAGE_TYPE,
  218. CONNECTOR_PROP_WB_ROT_TYPE,
  219. CONNECTOR_PROP_WB_ROT_BYTES_PER_CLK,
  220. /* total # of properties */
  221. CONNECTOR_PROP_COUNT
  222. };
  223. #define MSM_GPU_MAX_RINGS 4
  224. #define MAX_H_TILES_PER_DISPLAY 2
  225. /**
  226. * enum msm_display_compression_type - compression method used for pixel stream
  227. * @MSM_DISPLAY_COMPRESSION_NONE: Pixel data is not compressed
  228. * @MSM_DISPLAY_COMPRESSION_DSC: DSC compresison is used
  229. * @MSM_DISPLAY_COMPRESSION_VDC: VDC compresison is used
  230. */
  231. enum msm_display_compression_type {
  232. MSM_DISPLAY_COMPRESSION_NONE,
  233. MSM_DISPLAY_COMPRESSION_DSC,
  234. MSM_DISPLAY_COMPRESSION_VDC
  235. };
  236. /**
  237. * enum msm_display_wd_jitter_type - Type of WD jitter used
  238. * @MSM_DISPLAY_WD_JITTER_NONE: No WD timer jitter enabled
  239. * @MSM_DISPLAY_WD_INSTANTANEOUS_JITTER: Instantaneous WD jitter enabled
  240. * @MSM_DISPLAY_WD_LTJ_JITTER: LTJ WD jitter enabled
  241. */
  242. enum msm_display_wd_jitter_type {
  243. MSM_DISPLAY_WD_JITTER_NONE = BIT(0),
  244. MSM_DISPLAY_WD_INSTANTANEOUS_JITTER = BIT(1),
  245. MSM_DISPLAY_WD_LTJ_JITTER = BIT(2),
  246. };
  247. #define MSM_DISPLAY_COMPRESSION_RATIO_NONE 1
  248. #define MSM_DISPLAY_COMPRESSION_RATIO_MAX 5
  249. /**
  250. * enum msm_display_spr_pack_type - sub pixel rendering pack patterns supported
  251. * @MSM_DISPLAY_SPR_TYPE_NONE: Bypass, no special packing
  252. * @MSM_DISPLAY_SPR_TYPE_PENTILE: pentile pack pattern
  253. * @MSM_DISPLAY_SPR_TYPE_RGBW: RGBW pack pattern
  254. * @MSM_DISPLAY_SPR_TYPE_YYGM: YYGM pack pattern
  255. * @MSM_DISPLAY_SPR_TYPE_YYGW: YYGW pack patterm
  256. * @MSM_DISPLAY_SPR_TYPE_MAX: max and invalid
  257. */
  258. enum msm_display_spr_pack_type {
  259. MSM_DISPLAY_SPR_TYPE_NONE,
  260. MSM_DISPLAY_SPR_TYPE_PENTILE,
  261. MSM_DISPLAY_SPR_TYPE_RGBW,
  262. MSM_DISPLAY_SPR_TYPE_YYGM,
  263. MSM_DISPLAY_SPR_TYPE_YYGW,
  264. MSM_DISPLAY_SPR_TYPE_MAX
  265. };
  266. static const char *msm_spr_pack_type_str[MSM_DISPLAY_SPR_TYPE_MAX] = {
  267. [MSM_DISPLAY_SPR_TYPE_NONE] = "",
  268. [MSM_DISPLAY_SPR_TYPE_PENTILE] = "pentile",
  269. [MSM_DISPLAY_SPR_TYPE_RGBW] = "rgbw",
  270. [MSM_DISPLAY_SPR_TYPE_YYGM] = "yygm",
  271. [MSM_DISPLAY_SPR_TYPE_YYGW] = "yygw",
  272. };
  273. /**
  274. * enum msm_display_caps - features/capabilities supported by displays
  275. * @MSM_DISPLAY_CAP_VID_MODE: Video or "active" mode supported
  276. * @MSM_DISPLAY_CAP_CMD_MODE: Command mode supported
  277. * @MSM_DISPLAY_CAP_HOT_PLUG: Hot plug detection supported
  278. * @MSM_DISPLAY_CAP_EDID: EDID supported
  279. * @MSM_DISPLAY_ESD_ENABLED: ESD feature enabled
  280. * @MSM_DISPLAY_CAP_MST_MODE: Display with MST support
  281. * @MSM_DISPLAY_SPLIT_LINK: Split Link enabled
  282. */
  283. enum msm_display_caps {
  284. MSM_DISPLAY_CAP_VID_MODE = BIT(0),
  285. MSM_DISPLAY_CAP_CMD_MODE = BIT(1),
  286. MSM_DISPLAY_CAP_HOT_PLUG = BIT(2),
  287. MSM_DISPLAY_CAP_EDID = BIT(3),
  288. MSM_DISPLAY_ESD_ENABLED = BIT(4),
  289. MSM_DISPLAY_CAP_MST_MODE = BIT(5),
  290. MSM_DISPLAY_SPLIT_LINK = BIT(6),
  291. };
  292. /**
  293. * enum panel_mode - panel operation mode
  294. * @MSM_DISPLAY_VIDEO_MODE: video mode panel
  295. * @MSM_DISPLAY_CMD_MODE: Command mode panel
  296. * @MODE_MAX:
  297. */
  298. enum panel_op_mode {
  299. MSM_DISPLAY_VIDEO_MODE = BIT(0),
  300. MSM_DISPLAY_CMD_MODE = BIT(1),
  301. MSM_DISPLAY_MODE_MAX = BIT(2)
  302. };
  303. /**
  304. * enum msm_display_dsc_mode - panel dsc mode
  305. * @MSM_DISPLAY_DSC_MODE_NONE: No operation
  306. * @MSM_DISPLAY_DSC_MODE_ENABLED: DSC is enabled
  307. * @MSM_DISPLAY_DSC_MODE_DISABLED: DSC is disabled
  308. */
  309. enum msm_display_dsc_mode {
  310. MSM_DISPLAY_DSC_MODE_NONE,
  311. MSM_DISPLAY_DSC_MODE_ENABLED,
  312. MSM_DISPLAY_DSC_MODE_DISABLED,
  313. };
  314. /**
  315. * struct msm_display_mode - wrapper for drm_display_mode
  316. * @base: drm_display_mode attached to this msm_mode
  317. * @private_flags: integer holding private driver mode flags
  318. * @private: pointer to private driver information
  319. */
  320. struct msm_display_mode {
  321. struct drm_display_mode *base;
  322. u32 private_flags;
  323. u32 *private;
  324. };
  325. /**
  326. * struct msm_sub_mode - msm display sub mode
  327. * @dsc_enabled: boolean used to indicate if dsc should be enabled
  328. */
  329. struct msm_sub_mode {
  330. enum msm_display_dsc_mode dsc_mode;
  331. };
  332. /**
  333. * struct msm_ratio - integer ratio
  334. * @numer: numerator
  335. * @denom: denominator
  336. */
  337. struct msm_ratio {
  338. uint32_t numer;
  339. uint32_t denom;
  340. };
  341. /**
  342. * enum msm_event_wait - type of HW events to wait for
  343. * @MSM_ENC_COMMIT_DONE - wait for the driver to flush the registers to HW
  344. * @MSM_ENC_TX_COMPLETE - wait for the HW to transfer the frame to panel
  345. * @MSM_ENC_VBLANK - wait for the HW VBLANK event (for driver-internal waiters)
  346. * @MSM_ENC_ACTIVE_REGION - wait for the TG to be in active pixel region
  347. */
  348. enum msm_event_wait {
  349. MSM_ENC_COMMIT_DONE = 0,
  350. MSM_ENC_TX_COMPLETE,
  351. MSM_ENC_VBLANK,
  352. MSM_ENC_ACTIVE_REGION,
  353. };
  354. /**
  355. * struct msm_roi_alignment - region of interest alignment restrictions
  356. * @xstart_pix_align: left x offset alignment restriction
  357. * @width_pix_align: width alignment restriction
  358. * @ystart_pix_align: top y offset alignment restriction
  359. * @height_pix_align: height alignment restriction
  360. * @min_width: minimum width restriction
  361. * @min_height: minimum height restriction
  362. */
  363. struct msm_roi_alignment {
  364. uint32_t xstart_pix_align;
  365. uint32_t width_pix_align;
  366. uint32_t ystart_pix_align;
  367. uint32_t height_pix_align;
  368. uint32_t min_width;
  369. uint32_t min_height;
  370. };
  371. /**
  372. * struct msm_roi_caps - display's region of interest capabilities
  373. * @enabled: true if some region of interest is supported
  374. * @merge_rois: merge rois before sending to display
  375. * @num_roi: maximum number of rois supported
  376. * @align: roi alignment restrictions
  377. */
  378. struct msm_roi_caps {
  379. bool enabled;
  380. bool merge_rois;
  381. uint32_t num_roi;
  382. struct msm_roi_alignment align;
  383. };
  384. /**
  385. * struct msm_display_dsc_info - defines dsc configuration
  386. * @config DSC encoder configuration
  387. * @scr_rev: DSC revision.
  388. * @initial_lines: Number of initial lines stored in encoder.
  389. * @pkt_per_line: Number of packets per line.
  390. * @bytes_in_slice: Number of bytes in slice.
  391. * @eol_byte_num: Valid bytes at the end of line.
  392. * @bytes_per_pkt Number of bytes in DSI packet
  393. * @pclk_per_line: Compressed width.
  394. * @slice_last_group_size: Size of last group in pixels.
  395. * @slice_per_pkt: Number of slices per packet.
  396. * @num_active_ss_per_enc: Number of active soft slices per encoder.
  397. * @source_color_space: Source color space of DSC encoder
  398. * @chroma_format: Chroma_format of DSC encoder.
  399. * @det_thresh_flatness: Flatness threshold.
  400. * @extra_width: Extra width required in timing calculations.
  401. * @pps_delay_ms: Post PPS command delay in milliseconds.
  402. * @dsc_4hsmerge_en: Using DSC 4HS merge topology
  403. * @dsc_4hsmerge_padding 4HS merge DSC pair padding value in bytes
  404. * @dsc_4hsmerge_alignment 4HS merge DSC alignment value in bytes
  405. * @half_panel_pu True for single and dual dsc encoders if partial
  406. * update sets the roi width to half of mode width
  407. * False in all other cases
  408. */
  409. struct msm_display_dsc_info {
  410. struct drm_dsc_config config;
  411. u8 scr_rev;
  412. int initial_lines;
  413. int pkt_per_line;
  414. int bytes_in_slice;
  415. int bytes_per_pkt;
  416. int eol_byte_num;
  417. int pclk_per_line;
  418. int slice_last_group_size;
  419. int slice_per_pkt;
  420. int num_active_ss_per_enc;
  421. int source_color_space;
  422. int chroma_format;
  423. int det_thresh_flatness;
  424. u32 extra_width;
  425. u32 pps_delay_ms;
  426. bool dsc_4hsmerge_en;
  427. u32 dsc_4hsmerge_padding;
  428. u32 dsc_4hsmerge_alignment;
  429. bool half_panel_pu;
  430. };
  431. /**
  432. * struct msm_display_vdc_info - defines vdc configuration
  433. * @version_major: major version number of VDC encoder.
  434. * @version_minor: minor version number of VDC encoder.
  435. * @source_color_space: source color space of VDC encoder
  436. * @chroma_format: chroma_format of VDC encoder.
  437. * @mppf_bpc_r_y: MPPF bpc for R/Y color component
  438. * @mppf_bpc_g_cb: MPPF bpc for G/Cb color component
  439. * @mppf_bpc_b_cr: MPPF bpc for B/Cr color component
  440. * @mppf_bpc_y: MPPF bpc for Y color component
  441. * @mppf_bpc_co: MPPF bpc for Co color component
  442. * @mppf_bpc_cg: MPPF bpc for Cg color component
  443. * @flatqp_vf_fbls: flatness qp very flat FBLs
  444. * @flatqp_vf_nbls: flatness qp very flat NBLs
  445. * @flatqp_sw_fbls: flatness qp somewhat flat FBLs
  446. * @flatqp_sw_nbls: flatness qp somewhat flat NBLs
  447. * @chroma_samples: number of chroma samples
  448. * @split_panel_enable: indicates whether split panel is enabled
  449. * @traffic_mode: indicates burst/non-burst mode
  450. * @flatness_qp_lut: LUT used to determine flatness QP
  451. * @max_qp_lut: LUT used to determine maximum QP
  452. * @tar_del_lut: LUT used to calculate RC target rate
  453. * @lbda_brate_lut: lambda bitrate LUT for encoder
  454. * @lbda_bf_lut: lambda buffer fullness lut for encoder
  455. * @lbda_brate_lut_interp: interpolated lambda bitrate LUT
  456. * @lbda_bf_lut_interp: interpolated lambda buffer fullness lut
  457. * @num_of_active_ss: number of active soft slices
  458. * @bits_per_component: number of bits per component.
  459. * @max_pixels_per_line: maximum pixels per line
  460. * @max_pixels_per_hs_line: maximum pixels per hs line
  461. * @max_lines_per_frame: maximum lines per frame
  462. * @max_lines_per_slice: maximum lines per slice
  463. * @chunk_size: chunk size for encoder
  464. * @chunk_size_bits: number of bits in the chunk
  465. * @avg_block_bits: average block bits
  466. * @per_chunk_pad_bits: number of bits per chunk pad
  467. * @tot_pad_bits: total padding bits
  468. * @rc_stuffing_bits: rate control stuffing bits
  469. * @chunk_adj_bits: number of adjacent bits in the chunk
  470. * @rc_buf_init_size_temp: temporary rate control buffer init size
  471. * @init_tx_delay_temp: initial tx delay
  472. * @rc_buffer_init_size: rate control buffer init size
  473. * @rc_init_tx_delay: rate control buffer init tx delay
  474. * @rc_init_tx_delay_px_times: rate control buffer init tx
  475. * delay times pixels
  476. * @rc_buffer_max_size: max size of rate control buffer
  477. * @rc_tar_rate_scale_temp_a: rate control target rate scale parameter
  478. * @rc_tar_rate_scale_temp_b: rate control target rate scale parameter
  479. * @rc_tar_rate_scale: rate control target rate scale
  480. * @block_max_bits: max bits in the block
  481. * @rc_lambda_bitrate_scale: rate control lambda bitrate scale
  482. * @rc_buffer_fullness_scale: rate control lambda fullness scale
  483. * @rc_fullness_offset_thresh: rate control lambda fullness threshold
  484. * @ramp_blocks: number of ramp blocks
  485. * @bits_per_pixel: number of bits per pixel.
  486. * @num_extra_mux_bits_init: initial value of number of extra mux bits
  487. * @extra_crop_bits: number of extra crop bits
  488. * @num_extra_mux_bits: value of number of extra mux bits
  489. * @mppf_bits_comp_0: mppf bits in color component 0
  490. * @mppf_bits_comp_1: mppf bits in color component 1
  491. * @mppf_bits_comp_2: mppf bits in color component 2
  492. * @min_block_bits: min number of block bits
  493. * @slice_height: slice height configuration of encoder.
  494. * @slice_width: slice width configuration of encoder.
  495. * @frame_width: frame width configuration of encoder
  496. * @frame_height: frame height configuration of encoder
  497. * @bytes_in_slice: Number of bytes in slice.
  498. * @bytes_per_pkt: Number of bytes in packet.
  499. * @eol_byte_num: Valid bytes at the end of line.
  500. * @pclk_per_line: Compressed width.
  501. * @slice_per_pkt: Number of slices per packet.
  502. * @pkt_per_line: Number of packets per line.
  503. * @min_ssm_delay: Min Sub-stream multiplexing delay
  504. * @max_ssm_delay: Max Sub-stream multiplexing delay
  505. * @input_ssm_out_latency: input Sub-stream multiplexing output latency
  506. * @input_ssm_out_latency_min: min input Sub-stream multiplexing output latency
  507. * @obuf_latency: Output buffer latency
  508. * @base_hs_latency: base hard-slice latency
  509. * @base_hs_latency_min: base hard-slice min latency
  510. * @base_hs_latency_pixels: base hard-slice latency pixels
  511. * @base_hs_latency_pixels_min: base hard-slice latency pixels(min)
  512. * @base_initial_lines: base initial lines
  513. * @base_top_up: base top up
  514. * @output_rate: output rate
  515. * @output_rate_ratio_100: output rate times 100
  516. * @burst_accum_pixels: burst accumulated pixels
  517. * @ss_initial_lines: soft-slice initial lines
  518. * @burst_initial_lines: burst mode initial lines
  519. * @initial_lines: initial lines
  520. * @obuf_base: output buffer base
  521. * @obuf_extra_ss0: output buffer extra ss0
  522. * @obuf_extra_ss1: output buffer extra ss1
  523. * @obuf_extra_burst: output buffer extra burst
  524. * @obuf_ss0: output buffer ss0
  525. * @obuf_ss1: output buffer ss1
  526. * @obuf_margin_words: output buffer margin words
  527. * @ob0_max_addr: output buffer 0 max address
  528. * @ob1_max_addr: output buffer 1 max address
  529. * @slice_width_orig: original slice width
  530. * @r2b0_max_addr: r2b0 max addr
  531. * @r2b1_max_addr: r1b1 max addr
  532. * @slice_num_px: number of pixels per slice
  533. * @rc_target_rate_threshold: rate control target rate threshold
  534. * @rc_fullness_offset_slope: rate control fullness offset slop
  535. * @pps_delay_ms: Post PPS command delay in milliseconds.
  536. * @version_release: release version of VDC encoder.
  537. * @slice_num_bits: number of bits per slice
  538. * @ramp_bits: number of ramp bits
  539. */
  540. struct msm_display_vdc_info {
  541. u8 version_major;
  542. u8 version_minor;
  543. u8 source_color_space;
  544. u8 chroma_format;
  545. u8 mppf_bpc_r_y;
  546. u8 mppf_bpc_g_cb;
  547. u8 mppf_bpc_b_cr;
  548. u8 mppf_bpc_y;
  549. u8 mppf_bpc_co;
  550. u8 mppf_bpc_cg;
  551. u8 flatqp_vf_fbls;
  552. u8 flatqp_vf_nbls;
  553. u8 flatqp_sw_fbls;
  554. u8 flatqp_sw_nbls;
  555. u8 chroma_samples;
  556. u8 split_panel_enable;
  557. u8 traffic_mode;
  558. u16 flatness_qp_lut[8];
  559. u16 max_qp_lut[8];
  560. u16 tar_del_lut[16];
  561. u16 lbda_brate_lut[16];
  562. u16 lbda_bf_lut[16];
  563. u16 lbda_brate_lut_interp[64];
  564. u16 lbda_bf_lut_interp[64];
  565. u8 num_of_active_ss;
  566. u8 bits_per_component;
  567. u16 max_pixels_per_line;
  568. u16 max_pixels_per_hs_line;
  569. u16 max_lines_per_frame;
  570. u16 max_lines_per_slice;
  571. u16 chunk_size;
  572. u16 chunk_size_bits;
  573. u16 avg_block_bits;
  574. u16 per_chunk_pad_bits;
  575. u16 tot_pad_bits;
  576. u16 rc_stuffing_bits;
  577. u16 chunk_adj_bits;
  578. u16 rc_buf_init_size_temp;
  579. u16 init_tx_delay_temp;
  580. u16 rc_buffer_init_size;
  581. u16 rc_init_tx_delay;
  582. u16 rc_init_tx_delay_px_times;
  583. u16 rc_buffer_max_size;
  584. u16 rc_tar_rate_scale_temp_a;
  585. u16 rc_tar_rate_scale_temp_b;
  586. u16 rc_tar_rate_scale;
  587. u16 block_max_bits;
  588. u16 rc_lambda_bitrate_scale;
  589. u16 rc_buffer_fullness_scale;
  590. u16 rc_fullness_offset_thresh;
  591. u16 ramp_blocks;
  592. u16 bits_per_pixel;
  593. u16 num_extra_mux_bits_init;
  594. u16 extra_crop_bits;
  595. u16 num_extra_mux_bits;
  596. u16 mppf_bits_comp_0;
  597. u16 mppf_bits_comp_1;
  598. u16 mppf_bits_comp_2;
  599. u16 min_block_bits;
  600. int slice_height;
  601. int slice_width;
  602. int frame_width;
  603. int frame_height;
  604. int bytes_in_slice;
  605. int bytes_per_pkt;
  606. int eol_byte_num;
  607. int pclk_per_line;
  608. int slice_per_pkt;
  609. int pkt_per_line;
  610. int min_ssm_delay;
  611. int max_ssm_delay;
  612. int input_ssm_out_latency;
  613. int input_ssm_out_latency_min;
  614. int obuf_latency;
  615. int base_hs_latency;
  616. int base_hs_latency_min;
  617. int base_hs_latency_pixels;
  618. int base_hs_latency_pixels_min;
  619. int base_initial_lines;
  620. int base_top_up;
  621. int output_rate;
  622. int output_rate_ratio_100;
  623. int burst_accum_pixels;
  624. int ss_initial_lines;
  625. int burst_initial_lines;
  626. int initial_lines;
  627. int obuf_base;
  628. int obuf_extra_ss0;
  629. int obuf_extra_ss1;
  630. int obuf_extra_burst;
  631. int obuf_ss0;
  632. int obuf_ss1;
  633. int obuf_margin_words;
  634. int ob0_max_addr;
  635. int ob1_max_addr;
  636. int slice_width_orig;
  637. int r2b0_max_addr;
  638. int r2b1_max_addr;
  639. u32 slice_num_px;
  640. u32 rc_target_rate_threshold;
  641. u32 rc_fullness_offset_slope;
  642. u32 pps_delay_ms;
  643. u32 version_release;
  644. u64 slice_num_bits;
  645. u64 ramp_bits;
  646. };
  647. /**
  648. * Bits/pixel target >> 4 (removing the fractional bits)
  649. * returns the integer bpp value from the drm_dsc_config struct
  650. */
  651. #define DSC_BPP(config) ((config).bits_per_pixel >> 4)
  652. /**
  653. * struct msm_compression_info - defined panel compression
  654. * @enabled: enabled/disabled
  655. * @comp_type: type of compression supported
  656. * @comp_ratio: compression ratio
  657. * @src_bpp: bits per pixel before compression
  658. * @tgt_bpp: bits per pixel after compression
  659. * @dsc_info: dsc configuration if the compression
  660. * supported is DSC
  661. * @vdc_info: vdc configuration if the compression
  662. * supported is VDC
  663. */
  664. struct msm_compression_info {
  665. bool enabled;
  666. enum msm_display_compression_type comp_type;
  667. u32 comp_ratio;
  668. u32 src_bpp;
  669. u32 tgt_bpp;
  670. union{
  671. struct msm_display_dsc_info dsc_info;
  672. struct msm_display_vdc_info vdc_info;
  673. };
  674. };
  675. /**
  676. * struct msm_display_topology - defines a display topology pipeline
  677. * @num_lm: number of layer mixers used
  678. * @num_enc: number of compression encoder blocks used
  679. * @num_intf: number of interfaces the panel is mounted on
  680. * @comp_type: type of compression supported
  681. */
  682. struct msm_display_topology {
  683. u32 num_lm;
  684. u32 num_enc;
  685. u32 num_intf;
  686. enum msm_display_compression_type comp_type;
  687. };
  688. /**
  689. * struct msm_dyn_clk_list - list of dynamic clock rates.
  690. * @count: number of supported clock rates
  691. * @rates: list of supported clock rates
  692. * @type: dynamic clock feature support type
  693. * @front_porches: list of clock rate matching porch compensation values
  694. * @pixel_clks_khz: list of clock rate matching pixel clock values
  695. */
  696. struct msm_dyn_clk_list {
  697. u32 count;
  698. u32 *rates;
  699. u32 type;
  700. u32 *front_porches;
  701. u32 *pixel_clks_khz;
  702. };
  703. /**
  704. * struct msm_display_wd_jitter_config - defines jitter properties for WD timer
  705. * @jitter_type: Type of WD jitter enabled.
  706. * @inst_jitter_numer: Instantaneous jitter numerator.
  707. * @inst_jitter_denom: Instantaneous jitter denominator.
  708. * @ltj_max_numer: LTJ max numerator.
  709. * @ltj_max_denom: LTJ max denominator.
  710. * @ltj_time_sec: LTJ time in seconds.
  711. */
  712. struct msm_display_wd_jitter_config {
  713. enum msm_display_wd_jitter_type jitter_type;
  714. u32 inst_jitter_numer;
  715. u32 inst_jitter_denom;
  716. u32 ltj_max_numer;
  717. u32 ltj_max_denom;
  718. u32 ltj_time_sec;
  719. };
  720. /**
  721. * struct msm_mode_info - defines all msm custom mode info
  722. * @frame_rate: frame_rate of the mode
  723. * @vtotal: vtotal calculated for the mode
  724. * @prefill_lines: prefill lines based on porches.
  725. * @jitter_numer: display panel jitter numerator configuration
  726. * @jitter_denom: display panel jitter denominator configuration
  727. * @clk_rate: DSI bit clock per lane in HZ.
  728. * @dfps_maxfps: max FPS of dynamic FPS
  729. * @topology: supported topology for the mode
  730. * @comp_info: compression info supported
  731. * @roi_caps: panel roi capabilities
  732. * @wide_bus_en: wide-bus mode cfg for interface module
  733. * @panel_mode_caps panel mode capabilities
  734. * @mdp_transfer_time_us Specifies the mdp transfer time for command mode
  735. * panels in microseconds.
  736. * @mdp_transfer_time_us_min Specifies the minimum possible mdp transfer time
  737. * for command mode panels in microseconds.
  738. * @mdp_transfer_time_us_max Specifies the maximum possible mdp transfer time
  739. * for command mode panels in microseconds.
  740. * @allowed_mode_switches: bit mask to indicate supported mode switch.
  741. * @disable_rsc_solver: Dynamically disable RSC solver for the timing mode due to lower bitclk rate.
  742. * @dyn_clk_list: List of dynamic clock rates for RFI.
  743. * @qsync_min_fps: qsync min fps rate
  744. * @wd_jitter: Info for WD jitter.
  745. * @vpadding: panel stacking height
  746. */
  747. struct msm_mode_info {
  748. uint32_t frame_rate;
  749. uint32_t vtotal;
  750. uint32_t prefill_lines;
  751. uint32_t jitter_numer;
  752. uint32_t jitter_denom;
  753. uint64_t clk_rate;
  754. uint32_t dfps_maxfps;
  755. struct msm_display_topology topology;
  756. struct msm_compression_info comp_info;
  757. struct msm_roi_caps roi_caps;
  758. bool wide_bus_en;
  759. u32 panel_mode_caps;
  760. u32 mdp_transfer_time_us;
  761. u32 mdp_transfer_time_us_min;
  762. u32 mdp_transfer_time_us_max;
  763. u32 allowed_mode_switches;
  764. bool disable_rsc_solver;
  765. struct msm_dyn_clk_list dyn_clk_list;
  766. u32 qsync_min_fps;
  767. struct msm_display_wd_jitter_config wd_jitter;
  768. u32 vpadding;
  769. };
  770. /**
  771. * struct msm_resource_caps_info - defines hw resources
  772. * @num_lm_in_use number of layer mixers allocated to a specified encoder
  773. * @num_lm number of layer mixers available
  774. * @num_dsc number of dsc available
  775. * @num_vdc number of vdc available
  776. * @num_ctl number of ctl available
  777. * @num_3dmux number of 3d mux available
  778. * @max_mixer_width: max width supported by layer mixer
  779. */
  780. struct msm_resource_caps_info {
  781. uint32_t num_lm_in_use;
  782. uint32_t num_lm;
  783. uint32_t num_dsc;
  784. uint32_t num_vdc;
  785. uint32_t num_ctl;
  786. uint32_t num_3dmux;
  787. uint32_t max_mixer_width;
  788. };
  789. /**
  790. * struct msm_display_info - defines display properties
  791. * @intf_type: DRM_MODE_CONNECTOR_ display type
  792. * @capabilities: Bitmask of display flags
  793. * @num_of_h_tiles: Number of horizontal tiles in case of split interface
  794. * @h_tile_instance: Controller instance used per tile. Number of elements is
  795. * based on num_of_h_tiles
  796. * @is_connected: Set to true if display is connected
  797. * @width_mm: Physical width
  798. * @height_mm: Physical height
  799. * @max_width: Max width of display. In case of hot pluggable display
  800. * this is max width supported by controller
  801. * @max_height: Max height of display. In case of hot pluggable display
  802. * this is max height supported by controller
  803. * @clk_rate: DSI bit clock per lane in HZ.
  804. * @display_type: Enum for type of display
  805. * @is_te_using_watchdog_timer: Boolean to indicate watchdog TE is
  806. * used instead of panel TE in cmd mode panels
  807. * @poms_align_vsync: poms with vsync aligned
  808. * @roi_caps: Region of interest capability info
  809. * @qsync_min_fps Minimum fps supported by Qsync feature
  810. * @has_qsync_min_fps_list True if dsi-supported-qsync-min-fps-list exits
  811. * @has_avr_step_req Panel has defined requirement for AVR steps
  812. * @te_source vsync source pin information
  813. * @dsc_count: max dsc hw blocks used by display (only available
  814. * for dsi display)
  815. * @lm_count: max layer mixer blocks used by display (only available
  816. * for dsi display)
  817. */
  818. struct msm_display_info {
  819. int intf_type;
  820. uint32_t capabilities;
  821. enum panel_op_mode curr_panel_mode;
  822. uint32_t num_of_h_tiles;
  823. uint32_t h_tile_instance[MAX_H_TILES_PER_DISPLAY];
  824. bool is_connected;
  825. unsigned int width_mm;
  826. unsigned int height_mm;
  827. uint32_t max_width;
  828. uint32_t max_height;
  829. uint64_t clk_rate;
  830. uint32_t display_type;
  831. bool is_te_using_watchdog_timer;
  832. bool poms_align_vsync;
  833. struct msm_roi_caps roi_caps;
  834. uint32_t qsync_min_fps;
  835. bool has_qsync_min_fps_list;
  836. bool has_avr_step_req;
  837. uint32_t te_source;
  838. uint32_t dsc_count;
  839. uint32_t lm_count;
  840. };
  841. #define MSM_MAX_ROI 4
  842. /**
  843. * struct msm_roi_list - list of regions of interest for a drm object
  844. * @num_rects: number of valid rectangles in the roi array
  845. * @roi: list of roi rectangles
  846. */
  847. struct msm_roi_list {
  848. uint32_t num_rects;
  849. struct drm_clip_rect roi[MSM_MAX_ROI];
  850. };
  851. /**
  852. * struct - msm_display_kickoff_params - info for display features at kickoff
  853. * @rois: Regions of interest structure for mapping CRTC to Connector output
  854. */
  855. struct msm_display_kickoff_params {
  856. struct msm_roi_list *rois;
  857. struct drm_msm_ext_hdr_metadata *hdr_meta;
  858. };
  859. /**
  860. * struct - msm_display_conn_params - info of dpu display features
  861. * @qsync_mode: Qsync mode, where 0: disabled 1: continuous mode 2: oneshot
  862. * @qsync_update: Qsync settings were changed/updated
  863. */
  864. struct msm_display_conn_params {
  865. uint32_t qsync_mode;
  866. bool qsync_update;
  867. };
  868. /**
  869. * struct msm_drm_event - defines custom event notification struct
  870. * @base: base object required for event notification by DRM framework.
  871. * @event: event object required for event notification by DRM framework.
  872. */
  873. struct msm_drm_event {
  874. struct drm_pending_event base;
  875. struct drm_msm_event_resp event;
  876. };
  877. /* Commit/Event thread specific structure */
  878. struct msm_drm_thread {
  879. struct drm_device *dev;
  880. struct task_struct *thread;
  881. unsigned int crtc_id;
  882. struct kthread_worker worker;
  883. };
  884. struct msm_drm_private {
  885. struct drm_device *dev;
  886. struct msm_kms *kms;
  887. struct sde_power_handle phandle;
  888. /* subordinate devices, if present: */
  889. struct platform_device *gpu_pdev;
  890. /* top level MDSS wrapper device (for MDP5 only) */
  891. struct msm_mdss *mdss;
  892. /* possibly this should be in the kms component, but it is
  893. * shared by both mdp4 and mdp5..
  894. */
  895. struct hdmi *hdmi;
  896. /* eDP is for mdp5 only, but kms has not been created
  897. * when edp_bind() and edp_init() are called. Here is the only
  898. * place to keep the edp instance.
  899. */
  900. struct msm_edp *edp;
  901. /* DSI is shared by mdp4 and mdp5 */
  902. struct msm_dsi *dsi[2];
  903. /* when we have more than one 'msm_gpu' these need to be an array: */
  904. struct msm_gpu *gpu;
  905. struct msm_file_private *lastctx;
  906. struct drm_fb_helper *fbdev;
  907. struct msm_rd_state *rd; /* debugfs to dump all submits */
  908. struct msm_rd_state *hangrd; /* debugfs to dump hanging submits */
  909. struct msm_perf_state *perf;
  910. /*
  911. * List of inactive GEM objects. Every bo is either in the inactive_list
  912. * or gpu->active_list (for the gpu it is active on[1])
  913. *
  914. * These lists are protected by mm_lock. If struct_mutex is involved, it
  915. * should be aquired prior to mm_lock. One should *not* hold mm_lock in
  916. * get_pages()/vmap()/etc paths, as they can trigger the shrinker.
  917. *
  918. * [1] if someone ever added support for the old 2d cores, there could be
  919. * more than one gpu object
  920. */
  921. struct list_head inactive_list;
  922. struct mutex mm_lock;
  923. struct workqueue_struct *wq;
  924. /* crtcs pending async atomic updates: */
  925. uint32_t pending_crtcs;
  926. uint32_t pending_planes;
  927. wait_queue_head_t pending_crtcs_event;
  928. unsigned int num_planes;
  929. struct drm_plane *planes[MAX_PLANES];
  930. unsigned int num_crtcs;
  931. struct drm_crtc *crtcs[MAX_CRTCS];
  932. struct msm_drm_thread disp_thread[MAX_CRTCS];
  933. struct msm_drm_thread event_thread[MAX_CRTCS];
  934. struct task_struct *pp_event_thread;
  935. struct kthread_worker pp_event_worker;
  936. struct kthread_work thread_priority_work;
  937. unsigned int num_encoders;
  938. struct drm_encoder *encoders[MAX_ENCODERS];
  939. unsigned int num_bridges;
  940. struct drm_bridge *bridges[MAX_BRIDGES];
  941. unsigned int num_connectors;
  942. struct drm_connector *connectors[MAX_CONNECTORS];
  943. /* Properties */
  944. struct drm_property *plane_property[PLANE_PROP_COUNT];
  945. struct drm_property *crtc_property[CRTC_PROP_COUNT];
  946. struct drm_property *conn_property[CONNECTOR_PROP_COUNT];
  947. /* Color processing properties for the crtc */
  948. struct drm_property **cp_property;
  949. /* VRAM carveout, used when no IOMMU: */
  950. struct {
  951. unsigned long size;
  952. dma_addr_t paddr;
  953. /* NOTE: mm managed at the page level, size is in # of pages
  954. * and position mm_node->start is in # of pages:
  955. */
  956. struct drm_mm mm;
  957. spinlock_t lock; /* Protects drm_mm node allocation/removal */
  958. } vram;
  959. struct notifier_block vmap_notifier;
  960. struct shrinker shrinker;
  961. struct drm_atomic_state *pm_state;
  962. /* task holding struct_mutex.. currently only used in submit path
  963. * to detect and reject faults from copy_from_user() for submit
  964. * ioctl.
  965. */
  966. struct task_struct *struct_mutex_task;
  967. /* list of clients waiting for events */
  968. struct list_head client_event_list;
  969. /* whether registered and drm_dev_unregister should be called */
  970. bool registered;
  971. /* msm drv debug root node */
  972. struct dentry *debug_root;
  973. /* update the flag when msm driver receives shutdown notification */
  974. bool shutdown_in_progress;
  975. struct mutex vm_client_lock;
  976. struct list_head vm_client_list;
  977. };
  978. /* get struct msm_kms * from drm_device * */
  979. #define ddev_to_msm_kms(D) ((D) && (D)->dev_private ? \
  980. ((struct msm_drm_private *)((D)->dev_private))->kms : NULL)
  981. struct msm_format {
  982. uint32_t pixel_format;
  983. };
  984. int msm_atomic_prepare_fb(struct drm_plane *plane,
  985. struct drm_plane_state *new_state);
  986. void msm_atomic_commit_tail(struct drm_atomic_state *state);
  987. int msm_atomic_commit(struct drm_device *dev,
  988. struct drm_atomic_state *state, bool nonblock);
  989. /* callback from wq once fence has passed: */
  990. struct msm_fence_cb {
  991. struct work_struct work;
  992. uint32_t fence;
  993. void (*func)(struct msm_fence_cb *cb);
  994. };
  995. void __msm_fence_worker(struct work_struct *work);
  996. #define INIT_FENCE_CB(_cb, _func) do { \
  997. INIT_WORK(&(_cb)->work, __msm_fence_worker); \
  998. (_cb)->func = _func; \
  999. } while (0)
  1000. struct drm_atomic_state *msm_atomic_state_alloc(struct drm_device *dev);
  1001. void msm_atomic_state_clear(struct drm_atomic_state *state);
  1002. void msm_atomic_state_free(struct drm_atomic_state *state);
  1003. void msm_atomic_flush_display_threads(struct msm_drm_private *priv);
  1004. int msm_gem_init_vma(struct msm_gem_address_space *aspace,
  1005. struct msm_gem_vma *vma, int npages);
  1006. void msm_gem_unmap_vma(struct msm_gem_address_space *aspace,
  1007. struct msm_gem_vma *vma, struct sg_table *sgt,
  1008. unsigned int flags);
  1009. int msm_gem_map_vma(struct msm_gem_address_space *aspace,
  1010. struct msm_gem_vma *vma, struct sg_table *sgt, int npages,
  1011. unsigned int flags);
  1012. struct device *msm_gem_get_aspace_device(struct msm_gem_address_space *aspace);
  1013. void msm_gem_address_space_put(struct msm_gem_address_space *aspace);
  1014. /* For SDE display */
  1015. struct msm_gem_address_space *
  1016. msm_gem_smmu_address_space_create(struct drm_device *dev, struct msm_mmu *mmu,
  1017. const char *name);
  1018. /**
  1019. * msm_gem_add_obj_to_aspace_active_list: adds obj to active obj list in aspace
  1020. */
  1021. void msm_gem_add_obj_to_aspace_active_list(
  1022. struct msm_gem_address_space *aspace,
  1023. struct drm_gem_object *obj);
  1024. /**
  1025. * msm_gem_remove_obj_from_aspace_active_list: removes obj from active obj
  1026. * list in aspace
  1027. */
  1028. void msm_gem_remove_obj_from_aspace_active_list(
  1029. struct msm_gem_address_space *aspace,
  1030. struct drm_gem_object *obj);
  1031. /**
  1032. * msm_gem_smmu_address_space_get: returns the aspace pointer for the requested
  1033. * domain
  1034. */
  1035. struct msm_gem_address_space *
  1036. msm_gem_smmu_address_space_get(struct drm_device *dev,
  1037. unsigned int domain);
  1038. int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  1039. void msm_unregister_mmu(struct drm_device *dev, struct msm_mmu *mmu);
  1040. /**
  1041. * msm_gem_aspace_domain_attach_detach: function to inform the attach/detach
  1042. * of the domain for this aspace
  1043. */
  1044. void msm_gem_aspace_domain_attach_detach_update(
  1045. struct msm_gem_address_space *aspace,
  1046. bool is_detach);
  1047. /**
  1048. * msm_gem_address_space_register_cb: function to register callback for attach
  1049. * and detach of the domain
  1050. */
  1051. int msm_gem_address_space_register_cb(
  1052. struct msm_gem_address_space *aspace,
  1053. void (*cb)(void *, bool),
  1054. void *cb_data);
  1055. /**
  1056. * msm_gem_address_space_register_cb: function to unregister callback
  1057. */
  1058. int msm_gem_address_space_unregister_cb(
  1059. struct msm_gem_address_space *aspace,
  1060. void (*cb)(void *, bool),
  1061. void *cb_data);
  1062. void msm_gem_submit_free(struct msm_gem_submit *submit);
  1063. int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
  1064. struct drm_file *file);
  1065. void msm_gem_shrinker_init(struct drm_device *dev);
  1066. void msm_gem_shrinker_cleanup(struct drm_device *dev);
  1067. void msm_gem_sync(struct drm_gem_object *obj);
  1068. int msm_gem_mmap_obj(struct drm_gem_object *obj,
  1069. struct vm_area_struct *vma);
  1070. int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
  1071. uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
  1072. int msm_gem_get_iova(struct drm_gem_object *obj,
  1073. struct msm_gem_address_space *aspace, uint64_t *iova);
  1074. uint64_t msm_gem_iova(struct drm_gem_object *obj,
  1075. struct msm_gem_address_space *aspace);
  1076. void msm_gem_unpin_iova(struct drm_gem_object *obj,
  1077. struct msm_gem_address_space *aspace);
  1078. struct page **msm_gem_get_pages(struct drm_gem_object *obj);
  1079. void msm_gem_put_pages(struct drm_gem_object *obj);
  1080. void msm_gem_put_iova(struct drm_gem_object *obj,
  1081. struct msm_gem_address_space *aspace);
  1082. dma_addr_t msm_gem_get_dma_addr(struct drm_gem_object *obj);
  1083. int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
  1084. struct drm_mode_create_dumb *args);
  1085. int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
  1086. uint32_t handle, uint64_t *offset);
  1087. struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
  1088. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 19, 0))
  1089. int msm_gem_prime_vmap(struct drm_gem_object *obj, struct iosys_map *map);
  1090. void msm_gem_prime_vunmap(struct drm_gem_object *obj, struct iosys_map *map);
  1091. #elif (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  1092. int msm_gem_prime_vmap(struct drm_gem_object *obj, struct dma_buf_map *map);
  1093. void msm_gem_prime_vunmap(struct drm_gem_object *obj, struct dma_buf_map *map);
  1094. #else
  1095. void *msm_gem_prime_vmap(struct drm_gem_object *obj);
  1096. void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  1097. vm_fault_t msm_gem_fault(struct vm_fault *vmf);
  1098. #endif
  1099. int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
  1100. struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
  1101. struct dma_buf_attachment *attach, struct sg_table *sg);
  1102. int msm_gem_prime_pin(struct drm_gem_object *obj);
  1103. void msm_gem_prime_unpin(struct drm_gem_object *obj);
  1104. struct drm_gem_object *msm_gem_prime_import(struct drm_device *dev,
  1105. struct dma_buf *dma_buf);
  1106. void *msm_gem_get_vaddr(struct drm_gem_object *obj);
  1107. void msm_gem_put_vaddr(struct drm_gem_object *obj);
  1108. int msm_gem_madvise(struct drm_gem_object *obj, unsigned madv);
  1109. int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, ktime_t *timeout);
  1110. int msm_gem_cpu_fini(struct drm_gem_object *obj);
  1111. void msm_gem_free_object(struct drm_gem_object *obj);
  1112. int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
  1113. uint32_t size, uint32_t flags, uint32_t *handle, char *name);
  1114. struct drm_gem_object *msm_gem_new(struct drm_device *dev,
  1115. uint32_t size, uint32_t flags);
  1116. struct drm_gem_object *msm_gem_import(struct drm_device *dev,
  1117. struct dma_buf *dmabuf, struct sg_table *sgt);
  1118. __printf(2, 3)
  1119. void msm_gem_object_set_name(struct drm_gem_object *bo, const char *fmt, ...);
  1120. int msm_gem_delayed_import(struct drm_gem_object *obj);
  1121. #define MSM_FB_CACHE_NONE 0x0
  1122. #define MSM_FB_CACHE_WRITE_EN 0x1
  1123. #define MSM_FB_CACHE_READ_EN 0x2
  1124. int msm_framebuffer_prepare(struct drm_framebuffer *fb,
  1125. struct msm_gem_address_space *aspace);
  1126. void msm_framebuffer_cleanup(struct drm_framebuffer *fb,
  1127. struct msm_gem_address_space *aspace);
  1128. uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb,
  1129. struct msm_gem_address_space *aspace, int plane);
  1130. uint32_t msm_framebuffer_phys(struct drm_framebuffer *fb, int plane);
  1131. struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
  1132. const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
  1133. struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
  1134. const struct drm_mode_fb_cmd2 *mode_cmd,
  1135. struct drm_gem_object **bos);
  1136. struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
  1137. struct drm_file *file, const struct drm_mode_fb_cmd2 *mode_cmd);
  1138. int msm_framebuffer_set_cache_hint(struct drm_framebuffer *fb,
  1139. u32 flags, u32 rd_type, u32 wr_type);
  1140. int msm_framebuffer_get_cache_hint(struct drm_framebuffer *fb,
  1141. u32 *flags, u32 *rd_type, u32 *wr_type);
  1142. struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
  1143. void msm_fbdev_free(struct drm_device *dev);
  1144. struct hdmi;
  1145. #if IS_ENABLED(CONFIG_DRM_MSM_HDMI)
  1146. int msm_hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
  1147. struct drm_encoder *encoder);
  1148. void __init msm_hdmi_register(void);
  1149. void __exit msm_hdmi_unregister(void);
  1150. #else
  1151. static inline void __init msm_hdmi_register(void)
  1152. {
  1153. }
  1154. static inline void __exit msm_hdmi_unregister(void)
  1155. {
  1156. }
  1157. #endif /* CONFIG_DRM_MSM_HDMI */
  1158. struct msm_edp;
  1159. #if IS_ENABLED(CONFIG_DRM_MSM_EDP)
  1160. void __init msm_edp_register(void);
  1161. void __exit msm_edp_unregister(void);
  1162. int msm_edp_modeset_init(struct msm_edp *edp, struct drm_device *dev,
  1163. struct drm_encoder *encoder);
  1164. #else
  1165. static inline void __init msm_edp_register(void)
  1166. {
  1167. }
  1168. static inline void __exit msm_edp_unregister(void)
  1169. {
  1170. }
  1171. static inline int msm_edp_modeset_init(struct msm_edp *edp,
  1172. struct drm_device *dev, struct drm_encoder *encoder)
  1173. {
  1174. return -EINVAL;
  1175. }
  1176. #endif /* CONFIG_DRM_MSM_EDP */
  1177. struct msm_dsi;
  1178. /* *
  1179. * msm_mode_object_event_notify - notify user-space clients of drm object
  1180. * events.
  1181. * @obj: mode object (crtc/connector) that is generating the event.
  1182. * @event: event that needs to be notified.
  1183. * @payload: payload for the event.
  1184. */
  1185. void msm_mode_object_event_notify(struct drm_mode_object *obj,
  1186. struct drm_device *dev, struct drm_event *event, u8 *payload);
  1187. #if IS_ENABLED(CONFIG_DRM_MSM_DSI)
  1188. static inline void __init msm_dsi_register(void)
  1189. {
  1190. }
  1191. static inline void __exit msm_dsi_unregister(void)
  1192. {
  1193. }
  1194. static inline int msm_dsi_modeset_init(struct msm_dsi *msm_dsi,
  1195. struct drm_device *dev,
  1196. struct drm_encoder *encoder)
  1197. {
  1198. return -EINVAL;
  1199. }
  1200. #else
  1201. void __init msm_dsi_register(void);
  1202. void __exit msm_dsi_unregister(void);
  1203. int msm_dsi_modeset_init(struct msm_dsi *msm_dsi, struct drm_device *dev,
  1204. struct drm_encoder *encoder);
  1205. #endif /* CONFIG_DRM_MSM_DSI */
  1206. #if IS_ENABLED(CONFIG_DRM_MSM_MDP5)
  1207. void __init msm_mdp_register(void);
  1208. void __exit msm_mdp_unregister(void);
  1209. #else
  1210. static inline void __init msm_mdp_register(void)
  1211. {
  1212. }
  1213. static inline void __exit msm_mdp_unregister(void)
  1214. {
  1215. }
  1216. #endif /* CONFIG_DRM_MSM_MDP5 */
  1217. #if IS_ENABLED(CONFIG_DEBUG_FS)
  1218. int msm_debugfs_late_init(struct drm_device *dev);
  1219. int msm_rd_debugfs_init(struct drm_minor *minor);
  1220. void msm_rd_debugfs_cleanup(struct msm_drm_private *priv);
  1221. __printf(3, 4)
  1222. void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1223. const char *fmt, ...);
  1224. int msm_perf_debugfs_init(struct drm_minor *minor);
  1225. void msm_perf_debugfs_cleanup(struct msm_drm_private *priv);
  1226. #else
  1227. static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
  1228. __printf(3, 4)
  1229. static inline void msm_rd_dump_submit(struct msm_rd_state *rd, struct msm_gem_submit *submit,
  1230. const char *fmt, ...) {}
  1231. static inline void msm_rd_debugfs_cleanup(struct msm_drm_private *priv) {}
  1232. static inline void msm_perf_debugfs_cleanup(struct msm_drm_private *priv) {}
  1233. #endif /* CONFIG_DEBUG_FS */
  1234. #if IS_ENABLED(CONFIG_DRM_MSM_DSI)
  1235. void __init dsi_display_register(void);
  1236. void __exit dsi_display_unregister(void);
  1237. #else
  1238. static inline void __init dsi_display_register(void)
  1239. {
  1240. }
  1241. static inline void __exit dsi_display_unregister(void)
  1242. {
  1243. }
  1244. #endif /* CONFIG_DRM_MSM_DSI */
  1245. #if IS_ENABLED(CONFIG_HDCP_QSEECOM)
  1246. void __init msm_hdcp_register(void);
  1247. void __exit msm_hdcp_unregister(void);
  1248. #else
  1249. static inline void __init msm_hdcp_register(void)
  1250. {
  1251. }
  1252. static inline void __exit msm_hdcp_unregister(void)
  1253. {
  1254. }
  1255. #endif /* CONFIG_HDCP_QSEECOM */
  1256. #if IS_ENABLED(CONFIG_DRM_MSM_DP)
  1257. void __init dp_display_register(void);
  1258. void __exit dp_display_unregister(void);
  1259. #else
  1260. static inline void __init dp_display_register(void)
  1261. {
  1262. }
  1263. static inline void __exit dp_display_unregister(void)
  1264. {
  1265. }
  1266. #endif /* CONFIG_DRM_MSM_DP */
  1267. #if IS_ENABLED(CONFIG_DRM_SDE_RSC)
  1268. void __init sde_rsc_register(void);
  1269. void __exit sde_rsc_unregister(void);
  1270. void __init sde_rsc_rpmh_register(void);
  1271. #else
  1272. static inline void __init sde_rsc_register(void)
  1273. {
  1274. }
  1275. static inline void __exit sde_rsc_unregister(void)
  1276. {
  1277. }
  1278. static inline void __init sde_rsc_rpmh_register(void)
  1279. {
  1280. }
  1281. #endif /* CONFIG_DRM_SDE_RSC */
  1282. #if IS_ENABLED(CONFIG_DRM_SDE_WB)
  1283. void __init sde_wb_register(void);
  1284. void __exit sde_wb_unregister(void);
  1285. #else
  1286. static inline void __init sde_wb_register(void)
  1287. {
  1288. }
  1289. static inline void __exit sde_wb_unregister(void)
  1290. {
  1291. }
  1292. #endif /* CONFIG_DRM_SDE_WB */
  1293. #if IS_ENABLED(CONFIG_MSM_SDE_ROTATOR)
  1294. void sde_rotator_register(void);
  1295. void sde_rotator_unregister(void);
  1296. #else
  1297. static inline void sde_rotator_register(void)
  1298. {
  1299. }
  1300. static inline void sde_rotator_unregister(void)
  1301. {
  1302. }
  1303. #endif /* CONFIG_MSM_SDE_ROTATOR */
  1304. #if IS_ENABLED(CONFIG_MSM_SDE_ROTATOR)
  1305. void sde_rotator_smmu_driver_register(void);
  1306. void sde_rotator_smmu_driver_unregister(void);
  1307. #else
  1308. static inline void sde_rotator_smmu_driver_register(void)
  1309. {
  1310. }
  1311. static inline void sde_rotator_smmu_driver_unregister(void)
  1312. {
  1313. }
  1314. #endif /* CONFIG_MSM_SDE_ROTATOR */
  1315. struct clk *msm_clk_get(struct platform_device *pdev, const char *name);
  1316. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk);
  1317. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  1318. const char *name);
  1319. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  1320. const char *dbgname);
  1321. unsigned long msm_iomap_size(struct platform_device *pdev, const char *name);
  1322. unsigned long msm_get_phys_addr(struct platform_device *pdev, const char *name);
  1323. void msm_iounmap(struct platform_device *dev, void __iomem *addr);
  1324. void msm_writel(u32 data, void __iomem *addr);
  1325. u32 msm_readl(const void __iomem *addr);
  1326. #define DBG(fmt, ...) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1327. #define VERB(fmt, ...) if (0) DRM_DEBUG_DRIVER(fmt"\n", ##__VA_ARGS__)
  1328. static inline int align_pitch(int width, int bpp)
  1329. {
  1330. int bytespp = (bpp + 7) / 8;
  1331. /* adreno needs pitch aligned to 32 pixels: */
  1332. return bytespp * ALIGN(width, 32);
  1333. }
  1334. /* for the generated headers: */
  1335. #define INVALID_IDX(idx) ({BUG(); 0;})
  1336. #define fui(x) ({BUG(); 0;})
  1337. #define util_float_to_half(x) ({BUG(); 0;})
  1338. #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
  1339. /* for conditionally setting boolean flag(s): */
  1340. #define COND(bool, val) ((bool) ? (val) : 0)
  1341. static inline unsigned long timeout_to_jiffies(const ktime_t *timeout)
  1342. {
  1343. ktime_t now = ktime_get();
  1344. unsigned long remaining_jiffies;
  1345. if (ktime_compare(*timeout, now) < 0) {
  1346. remaining_jiffies = 0;
  1347. } else {
  1348. ktime_t rem = ktime_sub(*timeout, now);
  1349. remaining_jiffies = nsecs_to_jiffies(ktime_to_ns(rem));
  1350. }
  1351. return remaining_jiffies;
  1352. }
  1353. int msm_get_mixer_count(struct msm_drm_private *priv,
  1354. const struct drm_display_mode *mode,
  1355. const struct msm_resource_caps_info *res, u32 *num_lm);
  1356. int msm_get_dsc_count(struct msm_drm_private *priv,
  1357. u32 hdisplay, u32 *num_dsc);
  1358. int msm_get_src_bpc(int chroma_format, int bpc);
  1359. #endif /* __MSM_DRV_H__ */