hal_9224.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410
  1. /*
  2. * Copyright (c) 2021 The Linux Foundation. All rights reserved.
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. *
  5. * Permission to use, copy, modify, and/or distribute this software for
  6. * any purpose with or without fee is hereby granted, provided that the
  7. * above copyright notice and this permission notice appear in all
  8. * copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  11. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  12. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  13. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  14. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  15. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  16. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  17. * PERFORMANCE OF THIS SOFTWARE.
  18. */
  19. #include "qdf_types.h"
  20. #include "qdf_util.h"
  21. #include "qdf_mem.h"
  22. #include "qdf_nbuf.h"
  23. #include "qdf_module.h"
  24. #include "target_type.h"
  25. #include "wcss_version.h"
  26. #include "hal_be_hw_headers.h"
  27. #include "hal_internal.h"
  28. #include "hal_api.h"
  29. #include "hal_flow.h"
  30. #include "rx_flow_search_entry.h"
  31. #include "hal_rx_flow_info.h"
  32. #include "hal_be_api.h"
  33. #include "tcl_entrance_from_ppe_ring.h"
  34. #include "sw_monitor_ring.h"
  35. #include "wcss_seq_hwioreg_umac.h"
  36. #include "wfss_ce_reg_seq_hwioreg.h"
  37. #include <uniform_reo_status_header.h>
  38. #include <wbm_release_ring_tx.h>
  39. #include <wbm_release_ring_rx.h>
  40. #include <phyrx_location.h>
  41. #ifdef QCA_MONITOR_2_0_SUPPORT
  42. #include <mon_ingress_ring.h>
  43. #include <mon_destination_ring.h>
  44. #endif
  45. #include <hal_be_rx.h>
  46. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_OFFSET \
  47. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_OFFSET
  48. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_MASK \
  49. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_MASK
  50. #define UNIFIED_RXPCU_PPDU_END_INFO_8_RX_PPDU_DURATION_LSB \
  51. RXPCU_PPDU_END_INFO_RX_PPDU_DURATION_LSB
  52. #define UNIFIED_PHYRX_HT_SIG_0_HT_SIG_INFO_PHYRX_HT_SIG_INFO_DETAILS_OFFSET \
  53. PHYRX_HT_SIG_PHYRX_HT_SIG_INFO_DETAILS_MCS_OFFSET
  54. #define UNIFIED_PHYRX_L_SIG_B_0_L_SIG_B_INFO_PHYRX_L_SIG_B_INFO_DETAILS_OFFSET \
  55. PHYRX_L_SIG_B_PHYRX_L_SIG_B_INFO_DETAILS_RATE_OFFSET
  56. #define UNIFIED_PHYRX_L_SIG_A_0_L_SIG_A_INFO_PHYRX_L_SIG_A_INFO_DETAILS_OFFSET \
  57. PHYRX_L_SIG_A_PHYRX_L_SIG_A_INFO_DETAILS_RATE_OFFSET
  58. #define UNIFIED_PHYRX_VHT_SIG_A_0_VHT_SIG_A_INFO_PHYRX_VHT_SIG_A_INFO_DETAILS_OFFSET \
  59. PHYRX_VHT_SIG_A_PHYRX_VHT_SIG_A_INFO_DETAILS_BANDWIDTH_OFFSET
  60. #define UNIFIED_PHYRX_HE_SIG_A_SU_0_HE_SIG_A_SU_INFO_PHYRX_HE_SIG_A_SU_INFO_DETAILS_OFFSET \
  61. PHYRX_HE_SIG_A_SU_PHYRX_HE_SIG_A_SU_INFO_DETAILS_FORMAT_INDICATION_OFFSET
  62. #define UNIFIED_PHYRX_HE_SIG_A_MU_DL_0_HE_SIG_A_MU_DL_INFO_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_OFFSET \
  63. PHYRX_HE_SIG_A_MU_DL_PHYRX_HE_SIG_A_MU_DL_INFO_DETAILS_DL_UL_FLAG_OFFSET
  64. #define UNIFIED_PHYRX_HE_SIG_B1_MU_0_HE_SIG_B1_MU_INFO_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_OFFSET \
  65. PHYRX_HE_SIG_B1_MU_PHYRX_HE_SIG_B1_MU_INFO_DETAILS_RU_ALLOCATION_OFFSET
  66. #define UNIFIED_PHYRX_HE_SIG_B2_MU_0_HE_SIG_B2_MU_INFO_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_OFFSET \
  67. PHYRX_HE_SIG_B2_MU_PHYRX_HE_SIG_B2_MU_INFO_DETAILS_STA_ID_OFFSET
  68. #define UNIFIED_PHYRX_HE_SIG_B2_OFDMA_0_HE_SIG_B2_OFDMA_INFO_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_OFFSET \
  69. PHYRX_HE_SIG_B2_OFDMA_PHYRX_HE_SIG_B2_OFDMA_INFO_DETAILS_STA_ID_OFFSET
  70. #define UNIFIED_PHYRX_RSSI_LEGACY_3_RECEIVE_RSSI_INFO_PRE_RSSI_INFO_DETAILS_OFFSET \
  71. PHYRX_RSSI_LEGACY_PRE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  72. #define UNIFIED_PHYRX_RSSI_LEGACY_19_RECEIVE_RSSI_INFO_PREAMBLE_RSSI_INFO_DETAILS_OFFSET \
  73. PHYRX_RSSI_LEGACY_PREAMBLE_RSSI_INFO_DETAILS_RSSI_PRI20_CHAIN0_OFFSET
  74. #define UNIFIED_RX_MPDU_START_0_RX_MPDU_INFO_RX_MPDU_INFO_DETAILS_OFFSET \
  75. RX_MPDU_START_RX_MPDU_INFO_DETAILS_RXPCU_MPDU_FILTER_IN_CATEGORY_OFFSET
  76. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  77. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  78. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  79. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  80. #define UNIFIED_RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  81. RX_MPDU_DETAILS_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  82. #define UNIFIED_REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET \
  83. REO_DESTINATION_RING_RX_MPDU_DESC_INFO_DETAILS_MSDU_COUNT_OFFSET
  84. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER \
  85. STATUS_HEADER_REO_STATUS_NUMBER
  86. #define UNIFORM_REO_STATUS_HEADER_STATUS_HEADER_GENERIC \
  87. STATUS_HEADER_TIMESTAMP
  88. #define UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET \
  89. RX_MSDU_DETAILS_RX_MSDU_DESC_INFO_DETAILS_FIRST_MSDU_IN_MPDU_FLAG_OFFSET
  90. #define UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET \
  91. RX_MSDU_LINK_MSDU_BUFFER_ADDR_INFO_DETAILS_BUFFER_ADDR_31_0_OFFSET
  92. #define UNIFIED_TCL_DATA_CMD_0_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  93. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_31_0_OFFSET
  94. #define UNIFIED_TCL_DATA_CMD_1_BUFFER_ADDR_INFO_BUF_ADDR_INFO_OFFSET \
  95. TCL_DATA_CMD_BUF_ADDR_INFO_BUFFER_ADDR_39_32_OFFSET
  96. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_OFFSET \
  97. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_OFFSET
  98. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB \
  99. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_LSB
  100. #define UNIFIED_BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK \
  101. BUFFER_ADDR_INFO_BUFFER_ADDR_31_0_MASK
  102. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB \
  103. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_LSB
  104. #define UNIFIED_BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK \
  105. BUFFER_ADDR_INFO_BUFFER_ADDR_39_32_MASK
  106. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB \
  107. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_LSB
  108. #define UNIFIED_BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK \
  109. BUFFER_ADDR_INFO_RETURN_BUFFER_MANAGER_MASK
  110. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB \
  111. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_LSB
  112. #define UNIFIED_BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK \
  113. BUFFER_ADDR_INFO_SW_BUFFER_COOKIE_MASK
  114. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_LSB \
  115. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_LSB
  116. #define UNIFIED_TCL_DATA_CMD_2_BUF_OR_EXT_DESC_TYPE_MASK \
  117. TCL_DATA_CMD_BUF_OR_EXT_DESC_TYPE_MASK
  118. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_MASK \
  119. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_MASK
  120. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_OFFSET \
  121. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_OFFSET
  122. #define UNIFIED_WBM_RELEASE_RING_6_TX_RATE_STATS_INFO_TX_RATE_STATS_LSB \
  123. WBM_RELEASE_RING_TX_TX_RATE_STATS_PPDU_TRANSMISSION_TSF_LSB
  124. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  125. #define CMEM_REG_BASE 0x0010e000
  126. #define CMEM_WINDOW_ADDRESS_9224 \
  127. ((CMEM_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  128. #endif
  129. #define CE_WINDOW_ADDRESS_9224 \
  130. ((CE_WFSS_CE_REG_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  131. #define UMAC_WINDOW_ADDRESS_9224 \
  132. ((UMAC_BASE >> WINDOW_SHIFT) & WINDOW_VALUE_MASK)
  133. #ifdef CONFIG_WIFI_EMULATION_WIFI_3_0
  134. #define WINDOW_CONFIGURATION_VALUE_9224 \
  135. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  136. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  137. CMEM_WINDOW_ADDRESS_9224 | \
  138. WINDOW_ENABLE_BIT)
  139. #else
  140. #define WINDOW_CONFIGURATION_VALUE_9224 \
  141. ((CE_WINDOW_ADDRESS_9224 << 6) |\
  142. (UMAC_WINDOW_ADDRESS_9224 << 12) | \
  143. WINDOW_ENABLE_BIT)
  144. #endif
  145. /* For Berryllium sw2rxdma ring size increased to 20 bits */
  146. #define HAL_RXDMA_MAX_RING_SIZE_BE 0xFFFFF
  147. #ifdef CONFIG_WORD_BASED_TLV
  148. #ifndef BIG_ENDIAN_HOST
  149. struct rx_msdu_end_compact_qca9224 {
  150. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  151. sw_frame_group_id : 7, // [8:2]
  152. reserved_0 : 7, // [15:9]
  153. phy_ppdu_id : 16; // [31:16]
  154. uint32_t ip_hdr_chksum : 16, // [15:0]
  155. reported_mpdu_length : 14, // [29:16]
  156. reserved_1a : 2; // [31:30]
  157. uint32_t key_id_octet : 8, // [7:0]
  158. cce_super_rule : 6, // [13:8]
  159. cce_classify_not_done_truncate : 1, // [14:14]
  160. cce_classify_not_done_cce_dis : 1, // [15:15]
  161. cumulative_l3_checksum : 16; // [31:16]
  162. uint32_t rule_indication_31_0 : 32; // [31:0]
  163. uint32_t rule_indication_63_32 : 32; // [31:0]
  164. uint32_t da_offset : 6, // [5:0]
  165. sa_offset : 6, // [11:6]
  166. da_offset_valid : 1, // [12:12]
  167. sa_offset_valid : 1, // [13:13]
  168. reserved_5a : 2, // [15:14]
  169. l3_type : 16; // [31:16]
  170. uint32_t ipv6_options_crc : 32; // [31:0]
  171. uint32_t tcp_seq_number : 32; // [31:0]
  172. uint32_t tcp_ack_number : 32; // [31:0]
  173. uint32_t tcp_flag : 9, // [8:0]
  174. lro_eligible : 1, // [9:9]
  175. reserved_9a : 6, // [15:10]
  176. window_size : 16; // [31:16]
  177. uint32_t tcp_udp_chksum : 16, // [15:0]
  178. sa_idx_timeout : 1, // [16:16]
  179. da_idx_timeout : 1, // [17:17]
  180. msdu_limit_error : 1, // [18:18]
  181. flow_idx_timeout : 1, // [19:19]
  182. flow_idx_invalid : 1, // [20:20]
  183. wifi_parser_error : 1, // [21:21]
  184. amsdu_parser_error : 1, // [22:22]
  185. sa_is_valid : 1, // [23:23]
  186. da_is_valid : 1, // [24:24]
  187. da_is_mcbc : 1, // [25:25]
  188. l3_header_padding : 2, // [27:26]
  189. first_msdu : 1, // [28:28]
  190. last_msdu : 1, // [29:29]
  191. tcp_udp_chksum_fail_copy : 1, // [30:30]
  192. ip_chksum_fail_copy : 1; // [31:31]
  193. uint32_t sa_idx : 16, // [15:0]
  194. da_idx_or_sw_peer_id : 16; // [31:16]
  195. uint32_t msdu_drop : 1, // [0:0]
  196. reo_destination_indication : 5, // [5:1]
  197. flow_idx : 20, // [25:6]
  198. use_ppe : 1, // [26:26]
  199. reserved_12a : 5; // [31:27]
  200. uint32_t fse_metadata : 32; // [31:0]
  201. uint32_t cce_metadata : 16, // [15:0]
  202. sa_sw_peer_id : 16; // [31:16]
  203. uint32_t aggregation_count : 8, // [7:0]
  204. flow_aggregation_continuation : 1, // [8:8]
  205. fisa_timeout : 1, // [9:9]
  206. reserved_15a : 22; // [31:10]
  207. uint32_t cumulative_l4_checksum : 16, // [15:0]
  208. cumulative_ip_length : 16; // [31:16]
  209. uint32_t reserved_17a : 6, // [5:0]
  210. service_code : 9, // [14:6]
  211. priority_valid : 1, // [15:15]
  212. intra_bss : 1, // [16:16]
  213. dest_chip_id : 2, // [18:17]
  214. multicast_echo : 1, // [19:19]
  215. wds_learning_event : 1, // [20:20]
  216. wds_roaming_event : 1, // [21:21]
  217. wds_keep_alive_event : 1, // [22:22]
  218. reserved_17b : 9; // [31:23]
  219. uint32_t msdu_length : 14, // [13:0]
  220. stbc : 1, // [14:14]
  221. ipsec_esp : 1, // [15:15]
  222. l3_offset : 7, // [22:16]
  223. ipsec_ah : 1, // [23:23]
  224. l4_offset : 8; // [31:24]
  225. uint32_t msdu_number : 8, // [7:0]
  226. decap_format : 2, // [9:8]
  227. ipv4_proto : 1, // [10:10]
  228. ipv6_proto : 1, // [11:11]
  229. tcp_proto : 1, // [12:12]
  230. udp_proto : 1, // [13:13]
  231. ip_frag : 1, // [14:14]
  232. tcp_only_ack : 1, // [15:15]
  233. da_is_bcast_mcast : 1, // [16:16]
  234. toeplitz_hash_sel : 2, // [18:17]
  235. ip_fixed_header_valid : 1, // [19:19]
  236. ip_extn_header_valid : 1, // [20:20]
  237. tcp_udp_header_valid : 1, // [21:21]
  238. mesh_control_present : 1, // [22:22]
  239. ldpc : 1, // [23:23]
  240. ip4_protocol_ip6_next_header : 8; // [31:24]
  241. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  242. uint32_t flow_id_toeplitz : 32; // [31:0]
  243. uint32_t user_rssi : 8, // [7:0]
  244. pkt_type : 4, // [11:8]
  245. sgi : 2, // [13:12]
  246. rate_mcs : 4, // [17:14]
  247. receive_bandwidth : 3, // [20:18]
  248. reception_type : 3, // [23:21]
  249. mimo_ss_bitmap : 8; // [31:24]
  250. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  251. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  252. uint32_t sw_phy_meta_data : 32; // [31:0]
  253. uint32_t vlan_ctag_ci : 16, // [15:0]
  254. vlan_stag_ci : 16; // [31:16]
  255. uint32_t reserved_27a : 32; // [31:0]
  256. uint32_t reserved_28a : 32; // [31:0]
  257. uint32_t reserved_29a : 32; // [31:0]
  258. uint32_t first_mpdu : 1, // [0:0]
  259. reserved_30a : 1, // [1:1]
  260. mcast_bcast : 1, // [2:2]
  261. ast_index_not_found : 1, // [3:3]
  262. ast_index_timeout : 1, // [4:4]
  263. power_mgmt : 1, // [5:5]
  264. non_qos : 1, // [6:6]
  265. null_data : 1, // [7:7]
  266. mgmt_type : 1, // [8:8]
  267. ctrl_type : 1, // [9:9]
  268. more_data : 1, // [10:10]
  269. eosp : 1, // [11:11]
  270. a_msdu_error : 1, // [12:12]
  271. fragment_flag : 1, // [13:13]
  272. order : 1, // [14:14]
  273. cce_match : 1, // [15:15]
  274. overflow_err : 1, // [16:16]
  275. msdu_length_err : 1, // [17:17]
  276. tcp_udp_chksum_fail : 1, // [18:18]
  277. ip_chksum_fail : 1, // [19:19]
  278. sa_idx_invalid : 1, // [20:20]
  279. da_idx_invalid : 1, // [21:21]
  280. reserved_30b : 1, // [22:22]
  281. rx_in_tx_decrypt_byp : 1, // [23:23]
  282. encrypt_required : 1, // [24:24]
  283. directed : 1, // [25:25]
  284. buffer_fragment : 1, // [26:26]
  285. mpdu_length_err : 1, // [27:27]
  286. tkip_mic_err : 1, // [28:28]
  287. decrypt_err : 1, // [29:29]
  288. unencrypted_frame_err : 1, // [30:30]
  289. fcs_err : 1; // [31:31]
  290. uint32_t reserved_31a : 10, // [9:0]
  291. decrypt_status_code : 3, // [12:10]
  292. rx_bitmap_not_updated : 1, // [13:13]
  293. reserved_31b : 17, // [30:14]
  294. msdu_done : 1; // [31:31]
  295. };
  296. struct rx_mpdu_start_compact_qca9224 {
  297. struct rxpt_classify_info rxpt_classify_info_details;
  298. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  299. uint32_t rx_reo_queue_desc_addr_39_32 : 8, // [7:0]
  300. receive_queue_number : 16, // [23:8]
  301. pre_delim_err_warning : 1, // [24:24]
  302. first_delim_err : 1, // [25:25]
  303. reserved_2a : 6; // [31:26]
  304. uint32_t pn_31_0 : 32; // [31:0]
  305. uint32_t pn_63_32 : 32; // [31:0]
  306. uint32_t pn_95_64 : 32; // [31:0]
  307. uint32_t pn_127_96 : 32; // [31:0]
  308. uint32_t epd_en : 1, // [0:0]
  309. all_frames_shall_be_encrypted : 1, // [1:1]
  310. encrypt_type : 4, // [5:2]
  311. wep_key_width_for_variable_key : 2, // [7:6]
  312. mesh_sta : 2, // [9:8]
  313. bssid_hit : 1, // [10:10]
  314. bssid_number : 4, // [14:11]
  315. tid : 4, // [18:15]
  316. reserved_7a : 13; // [31:19]
  317. uint32_t peer_meta_data : 32; // [31:0]
  318. uint32_t rxpcu_mpdu_filter_in_category : 2, // [1:0]
  319. sw_frame_group_id : 7, // [8:2]
  320. ndp_frame : 1, // [9:9]
  321. phy_err : 1, // [10:10]
  322. phy_err_during_mpdu_header : 1, // [11:11]
  323. protocol_version_err : 1, // [12:12]
  324. ast_based_lookup_valid : 1, // [13:13]
  325. ranging : 1, // [14:14]
  326. reserved_9a : 1, // [15:15]
  327. phy_ppdu_id : 16; // [31:16]
  328. uint32_t ast_index : 16, // [15:0]
  329. sw_peer_id : 16; // [31:16]
  330. uint32_t mpdu_frame_control_valid : 1, // [0:0]
  331. mpdu_duration_valid : 1, // [1:1]
  332. mac_addr_ad1_valid : 1, // [2:2]
  333. mac_addr_ad2_valid : 1, // [3:3]
  334. mac_addr_ad3_valid : 1, // [4:4]
  335. mac_addr_ad4_valid : 1, // [5:5]
  336. mpdu_sequence_control_valid : 1, // [6:6]
  337. mpdu_qos_control_valid : 1, // [7:7]
  338. mpdu_ht_control_valid : 1, // [8:8]
  339. frame_encryption_info_valid : 1, // [9:9]
  340. mpdu_fragment_number : 4, // [13:10]
  341. more_fragment_flag : 1, // [14:14]
  342. reserved_11a : 1, // [15:15]
  343. fr_ds : 1, // [16:16]
  344. to_ds : 1, // [17:17]
  345. encrypted : 1, // [18:18]
  346. mpdu_retry : 1, // [19:19]
  347. mpdu_sequence_number : 12; // [31:20]
  348. uint32_t key_id_octet : 8, // [7:0]
  349. new_peer_entry : 1, // [8:8]
  350. decrypt_needed : 1, // [9:9]
  351. decap_type : 2, // [11:10]
  352. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  353. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  354. strip_vlan_c_tag_decap : 1, // [14:14]
  355. strip_vlan_s_tag_decap : 1, // [15:15]
  356. pre_delim_count : 12, // [27:16]
  357. ampdu_flag : 1, // [28:28]
  358. bar_frame : 1, // [29:29]
  359. raw_mpdu : 1, // [30:30]
  360. reserved_12 : 1; // [31:31]
  361. uint32_t mpdu_length : 14, // [13:0]
  362. first_mpdu : 1, // [14:14]
  363. mcast_bcast : 1, // [15:15]
  364. ast_index_not_found : 1, // [16:16]
  365. ast_index_timeout : 1, // [17:17]
  366. power_mgmt : 1, // [18:18]
  367. non_qos : 1, // [19:19]
  368. null_data : 1, // [20:20]
  369. mgmt_type : 1, // [21:21]
  370. ctrl_type : 1, // [22:22]
  371. more_data : 1, // [23:23]
  372. eosp : 1, // [24:24]
  373. fragment_flag : 1, // [25:25]
  374. order : 1, // [26:26]
  375. u_apsd_trigger : 1, // [27:27]
  376. encrypt_required : 1, // [28:28]
  377. directed : 1, // [29:29]
  378. amsdu_present : 1, // [30:30]
  379. reserved_13 : 1; // [31:31]
  380. uint32_t mpdu_frame_control_field : 16, // [15:0]
  381. mpdu_duration_field : 16; // [31:16]
  382. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  383. uint32_t mac_addr_ad1_47_32 : 16, // [15:0]
  384. mac_addr_ad2_15_0 : 16; // [31:16]
  385. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  386. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  387. uint32_t mac_addr_ad3_47_32 : 16, // [15:0]
  388. mpdu_sequence_control_field : 16; // [31:16]
  389. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  390. uint32_t mac_addr_ad4_47_32 : 16, // [15:0]
  391. mpdu_qos_control_field : 16; // [31:16]
  392. uint32_t mpdu_ht_control_field : 32; // [31:0]
  393. uint32_t vdev_id : 8, // [7:0]
  394. service_code : 9, // [16:8]
  395. priority_valid : 1, // [17:17]
  396. src_info : 12, // [29:18]
  397. reserved_23a : 1, // [30:30]
  398. multi_link_addr_ad1_ad2_valid : 1; // [31:31]
  399. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  400. uint32_t multi_link_addr_ad1_47_32 : 16, // [15:0]
  401. multi_link_addr_ad2_15_0 : 16; // [31:16]
  402. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  403. uint32_t reserved_27a : 32; // [31:0]
  404. uint32_t reserved_28a : 32; // [31:0]
  405. uint32_t reserved_29a : 32; // [31:0]
  406. };
  407. #else
  408. struct rx_msdu_end_compact_qca9224 {
  409. uint32_t phy_ppdu_id : 16, // [31:16]
  410. reserved_0 : 7, // [15:9]
  411. sw_frame_group_id : 7, // [8:2]
  412. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  413. uint32_t reserved_1a : 2, // [31:30]
  414. reported_mpdu_length : 14, // [29:16]
  415. ip_hdr_chksum : 16; // [15:0]
  416. uint32_t cumulative_l3_checksum : 16, // [31:16]
  417. cce_classify_not_done_cce_dis : 1, // [15:15]
  418. cce_classify_not_done_truncate : 1, // [14:14]
  419. cce_super_rule : 6, // [13:8]
  420. key_id_octet : 8; // [7:0]
  421. uint32_t rule_indication_31_0 : 32; // [31:0]
  422. uint32_t rule_indication_63_32 : 32; // [31:0]
  423. uint32_t l3_type : 16, // [31:16]
  424. reserved_5a : 2, // [15:14]
  425. sa_offset_valid : 1, // [13:13]
  426. da_offset_valid : 1, // [12:12]
  427. sa_offset : 6, // [11:6]
  428. da_offset : 6; // [5:0]
  429. uint32_t ipv6_options_crc : 32; // [31:0]
  430. uint32_t tcp_seq_number : 32; // [31:0]
  431. uint32_t tcp_ack_number : 32; // [31:0]
  432. uint32_t window_size : 16, // [31:16]
  433. reserved_9a : 6, // [15:10]
  434. lro_eligible : 1, // [9:9]
  435. tcp_flag : 9; // [8:0]
  436. uint32_t ip_chksum_fail_copy : 1, // [31:31]
  437. tcp_udp_chksum_fail_copy : 1, // [30:30]
  438. last_msdu : 1, // [29:29]
  439. first_msdu : 1, // [28:28]
  440. l3_header_padding : 2, // [27:26]
  441. da_is_mcbc : 1, // [25:25]
  442. da_is_valid : 1, // [24:24]
  443. sa_is_valid : 1, // [23:23]
  444. amsdu_parser_error : 1, // [22:22]
  445. wifi_parser_error : 1, // [21:21]
  446. flow_idx_invalid : 1, // [20:20]
  447. flow_idx_timeout : 1, // [19:19]
  448. msdu_limit_error : 1, // [18:18]
  449. da_idx_timeout : 1, // [17:17]
  450. sa_idx_timeout : 1, // [16:16]
  451. tcp_udp_chksum : 16; // [15:0]
  452. uint32_t da_idx_or_sw_peer_id : 16, // [31:16]
  453. sa_idx : 16; // [15:0]
  454. uint32_t reserved_12a : 5, // [31:27]
  455. use_ppe : 1, // [26:26]
  456. flow_idx : 20, // [25:6]
  457. reo_destination_indication : 5, // [5:1]
  458. msdu_drop : 1; // [0:0]
  459. uint32_t fse_metadata : 32; // [31:0]
  460. uint32_t sa_sw_peer_id : 16, // [31:16]
  461. cce_metadata : 16; // [15:0]
  462. uint32_t reserved_15a : 22, // [31:10]
  463. fisa_timeout : 1, // [9:9]
  464. flow_aggregation_continuation : 1, // [8:8]
  465. aggregation_count : 8; // [7:0]
  466. uint32_t cumulative_ip_length : 16, // [31:16]
  467. cumulative_l4_checksum : 16; // [15:0]
  468. uint32_t reserved_17b : 9, // [31:23]
  469. wds_keep_alive_event : 1, // [22:22]
  470. wds_roaming_event : 1, // [21:21]
  471. wds_learning_event : 1, // [20:20]
  472. multicast_echo : 1, // [19:19]
  473. dest_chip_id : 2, // [18:17]
  474. intra_bss : 1, // [16:16]
  475. priority_valid : 1, // [15:15]
  476. service_code : 9, // [14:6]
  477. reserved_17a : 6; // [5:0]
  478. uint32_t l4_offset : 8, // [31:24]
  479. ipsec_ah : 1, // [23:23]
  480. l3_offset : 7, // [22:16]
  481. ipsec_esp : 1, // [15:15]
  482. stbc : 1, // [14:14]
  483. msdu_length : 14; // [13:0]
  484. uint32_t ip4_protocol_ip6_next_header : 8, // [31:24]
  485. ldpc : 1, // [23:23]
  486. mesh_control_present : 1, // [22:22]
  487. tcp_udp_header_valid : 1, // [21:21]
  488. ip_extn_header_valid : 1, // [20:20]
  489. ip_fixed_header_valid : 1, // [19:19]
  490. toeplitz_hash_sel : 2, // [18:17]
  491. da_is_bcast_mcast : 1, // [16:16]
  492. tcp_only_ack : 1, // [15:15]
  493. ip_frag : 1, // [14:14]
  494. udp_proto : 1, // [13:13]
  495. tcp_proto : 1, // [12:12]
  496. ipv6_proto : 1, // [11:11]
  497. ipv4_proto : 1, // [10:10]
  498. decap_format : 2, // [9:8]
  499. msdu_number : 8; // [7:0]
  500. uint32_t toeplitz_hash_2_or_4 : 32; // [31:0]
  501. uint32_t flow_id_toeplitz : 32; // [31:0]
  502. uint32_t mimo_ss_bitmap : 8, // [31:24]
  503. reception_type : 3, // [23:21]
  504. receive_bandwidth : 3, // [20:18]
  505. rate_mcs : 4, // [17:14]
  506. sgi : 2, // [13:12]
  507. pkt_type : 4, // [11:8]
  508. user_rssi : 8; // [7:0]
  509. uint32_t ppdu_start_timestamp_31_0 : 32; // [31:0]
  510. uint32_t ppdu_start_timestamp_63_32 : 32; // [31:0]
  511. uint32_t sw_phy_meta_data : 32; // [31:0]
  512. uint32_t vlan_stag_ci : 16, // [31:16]
  513. vlan_ctag_ci : 16; // [15:0]
  514. uint32_t reserved_27a : 32; // [31:0]
  515. uint32_t reserved_28a : 32; // [31:0]
  516. uint32_t reserved_29a : 32; // [31:0]
  517. uint32_t fcs_err : 1, // [31:31]
  518. unencrypted_frame_err : 1, // [30:30]
  519. decrypt_err : 1, // [29:29]
  520. tkip_mic_err : 1, // [28:28]
  521. mpdu_length_err : 1, // [27:27]
  522. buffer_fragment : 1, // [26:26]
  523. directed : 1, // [25:25]
  524. encrypt_required : 1, // [24:24]
  525. rx_in_tx_decrypt_byp : 1, // [23:23]
  526. reserved_30b : 1, // [22:22]
  527. da_idx_invalid : 1, // [21:21]
  528. sa_idx_invalid : 1, // [20:20]
  529. ip_chksum_fail : 1, // [19:19]
  530. tcp_udp_chksum_fail : 1, // [18:18]
  531. msdu_length_err : 1, // [17:17]
  532. overflow_err : 1, // [16:16]
  533. cce_match : 1, // [15:15]
  534. order : 1, // [14:14]
  535. fragment_flag : 1, // [13:13]
  536. a_msdu_error : 1, // [12:12]
  537. eosp : 1, // [11:11]
  538. more_data : 1, // [10:10]
  539. ctrl_type : 1, // [9:9]
  540. mgmt_type : 1, // [8:8]
  541. null_data : 1, // [7:7]
  542. non_qos : 1, // [6:6]
  543. power_mgmt : 1, // [5:5]
  544. ast_index_timeout : 1, // [4:4]
  545. ast_index_not_found : 1, // [3:3]
  546. mcast_bcast : 1, // [2:2]
  547. reserved_30a : 1, // [1:1]
  548. first_mpdu : 1; // [0:0]
  549. uint32_t msdu_done : 1, // [31:31]
  550. reserved_31b : 17, // [30:14]
  551. rx_bitmap_not_updated : 1, // [13:13]
  552. decrypt_status_code : 3, // [12:10]
  553. reserved_31a : 10; // [9:0]
  554. };
  555. struct rx_mpdu_start_compact_qca9224 {
  556. struct rxpt_classify_info rxpt_classify_info_details;
  557. uint32_t rx_reo_queue_desc_addr_31_0 : 32; // [31:0]
  558. uint32_t reserved_2a : 6, // [31:26]
  559. first_delim_err : 1, // [25:25]
  560. pre_delim_err_warning : 1, // [24:24]
  561. receive_queue_number : 16, // [23:8]
  562. rx_reo_queue_desc_addr_39_32 : 8; // [7:0]
  563. uint32_t pn_31_0 : 32; // [31:0]
  564. uint32_t pn_63_32 : 32; // [31:0]
  565. uint32_t pn_95_64 : 32; // [31:0]
  566. uint32_t pn_127_96 : 32; // [31:0]
  567. uint32_t reserved_7a : 13, // [31:19]
  568. tid : 4, // [18:15]
  569. bssid_number : 4, // [14:11]
  570. bssid_hit : 1, // [10:10]
  571. mesh_sta : 2, // [9:8]
  572. wep_key_width_for_variable_key : 2, // [7:6]
  573. encrypt_type : 4, // [5:2]
  574. all_frames_shall_be_encrypted : 1, // [1:1]
  575. epd_en : 1; // [0:0]
  576. uint32_t peer_meta_data : 32; // [31:0]
  577. uint32_t phy_ppdu_id : 16, // [31:16]
  578. reserved_9a : 1, // [15:15]
  579. ranging : 1, // [14:14]
  580. ast_based_lookup_valid : 1, // [13:13]
  581. protocol_version_err : 1, // [12:12]
  582. phy_err_during_mpdu_header : 1, // [11:11]
  583. phy_err : 1, // [10:10]
  584. ndp_frame : 1, // [9:9]
  585. sw_frame_group_id : 7, // [8:2]
  586. rxpcu_mpdu_filter_in_category : 2; // [1:0]
  587. uint32_t sw_peer_id : 16, // [31:16]
  588. ast_index : 16; // [15:0]
  589. uint32_t mpdu_sequence_number : 12, // [31:20]
  590. mpdu_retry : 1, // [19:19]
  591. encrypted : 1, // [18:18]
  592. to_ds : 1, // [17:17]
  593. fr_ds : 1, // [16:16]
  594. reserved_11a : 1, // [15:15]
  595. more_fragment_flag : 1, // [14:14]
  596. mpdu_fragment_number : 4, // [13:10]
  597. frame_encryption_info_valid : 1, // [9:9]
  598. mpdu_ht_control_valid : 1, // [8:8]
  599. mpdu_qos_control_valid : 1, // [7:7]
  600. mpdu_sequence_control_valid : 1, // [6:6]
  601. mac_addr_ad4_valid : 1, // [5:5]
  602. mac_addr_ad3_valid : 1, // [4:4]
  603. mac_addr_ad2_valid : 1, // [3:3]
  604. mac_addr_ad1_valid : 1, // [2:2]
  605. mpdu_duration_valid : 1, // [1:1]
  606. mpdu_frame_control_valid : 1; // [0:0]
  607. uint32_t reserved_12 : 1, // [31:31]
  608. raw_mpdu : 1, // [30:30]
  609. bar_frame : 1, // [29:29]
  610. ampdu_flag : 1, // [28:28]
  611. pre_delim_count : 12, // [27:16]
  612. strip_vlan_s_tag_decap : 1, // [15:15]
  613. strip_vlan_c_tag_decap : 1, // [14:14]
  614. rx_insert_vlan_s_tag_padding : 1, // [13:13]
  615. rx_insert_vlan_c_tag_padding : 1, // [12:12]
  616. decap_type : 2, // [11:10]
  617. decrypt_needed : 1, // [9:9]
  618. new_peer_entry : 1, // [8:8]
  619. key_id_octet : 8; // [7:0]
  620. uint32_t reserved_13 : 1, // [31:31]
  621. amsdu_present : 1, // [30:30]
  622. directed : 1, // [29:29]
  623. encrypt_required : 1, // [28:28]
  624. u_apsd_trigger : 1, // [27:27]
  625. order : 1, // [26:26]
  626. fragment_flag : 1, // [25:25]
  627. eosp : 1, // [24:24]
  628. more_data : 1, // [23:23]
  629. ctrl_type : 1, // [22:22]
  630. mgmt_type : 1, // [21:21]
  631. null_data : 1, // [20:20]
  632. non_qos : 1, // [19:19]
  633. power_mgmt : 1, // [18:18]
  634. ast_index_timeout : 1, // [17:17]
  635. ast_index_not_found : 1, // [16:16]
  636. mcast_bcast : 1, // [15:15]
  637. first_mpdu : 1, // [14:14]
  638. mpdu_length : 14; // [13:0]
  639. uint32_t mpdu_duration_field : 16, // [31:16]
  640. mpdu_frame_control_field : 16; // [15:0]
  641. uint32_t mac_addr_ad1_31_0 : 32; // [31:0]
  642. uint32_t mac_addr_ad2_15_0 : 16, // [31:16]
  643. mac_addr_ad1_47_32 : 16; // [15:0]
  644. uint32_t mac_addr_ad2_47_16 : 32; // [31:0]
  645. uint32_t mac_addr_ad3_31_0 : 32; // [31:0]
  646. uint32_t mpdu_sequence_control_field : 16, // [31:16]
  647. mac_addr_ad3_47_32 : 16; // [15:0]
  648. uint32_t mac_addr_ad4_31_0 : 32; // [31:0]
  649. uint32_t mpdu_qos_control_field : 16, // [31:16]
  650. mac_addr_ad4_47_32 : 16; // [15:0]
  651. uint32_t mpdu_ht_control_field : 32; // [31:0]
  652. uint32_t multi_link_addr_ad1_ad2_valid : 1, // [31:31]
  653. reserved_23a : 1, // [30:30]
  654. src_info : 12, // [29:18]
  655. priority_valid : 1, // [17:17]
  656. service_code : 9, // [16:8]
  657. vdev_id : 8; // [7:0]
  658. uint32_t multi_link_addr_ad1_31_0 : 32; // [31:0]
  659. uint32_t multi_link_addr_ad2_15_0 : 16, // [31:16]
  660. multi_link_addr_ad1_47_32 : 16; // [15:0]
  661. uint32_t multi_link_addr_ad2_47_16 : 32; // [31:0]
  662. uint32_t reserved_27a : 32; // [31:0]
  663. uint32_t reserved_28a : 32; // [31:0]
  664. uint32_t reserved_29a : 32; // [31:0]
  665. };
  666. #endif /* BIG_ENDIAN_HOST */
  667. /* TLV struct for word based Tlv */
  668. typedef struct rx_mpdu_start_compact_qca9224 hal_rx_mpdu_start_t;
  669. typedef struct rx_msdu_end_compact_qca9224 hal_rx_msdu_end_t;
  670. #endif /* CONFIG_WORD_BASED_TLV */
  671. #include "hal_9224_rx.h"
  672. #include "hal_9224_tx.h"
  673. #include "hal_be_rx_tlv.h"
  674. #include <hal_be_generic_api.h>
  675. #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
  676. /**
  677. * hal_get_link_desc_size_9224(): API to get the link desc size
  678. *
  679. * Return: uint32_t
  680. */
  681. static uint32_t hal_get_link_desc_size_9224(void)
  682. {
  683. return LINK_DESC_SIZE;
  684. }
  685. /**
  686. * hal_rx_get_tlv_9224(): API to get the tlv
  687. *
  688. * @rx_tlv: TLV data extracted from the rx packet
  689. * Return: uint8_t
  690. */
  691. static uint8_t hal_rx_get_tlv_9224(void *rx_tlv)
  692. {
  693. return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY, RECEIVE_BANDWIDTH);
  694. }
  695. /**
  696. * hal_rx_wbm_err_msdu_continuation_get_9224 () - API to check if WBM
  697. * msdu continuation bit is set
  698. *
  699. *@wbm_desc: wbm release ring descriptor
  700. *
  701. * Return: true if msdu continuation bit is set.
  702. */
  703. uint8_t hal_rx_wbm_err_msdu_continuation_get_9224(void *wbm_desc)
  704. {
  705. uint32_t comp_desc = *(uint32_t *)(((uint8_t *)wbm_desc) +
  706. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_OFFSET);
  707. return (comp_desc &
  708. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_MASK) >>
  709. WBM_RELEASE_RING_RX_RX_MSDU_DESC_INFO_DETAILS_MSDU_CONTINUATION_LSB;
  710. }
  711. /**
  712. * hal_rx_proc_phyrx_other_receive_info_tlv_9224(): API to get tlv info
  713. *
  714. * Return: uint32_t
  715. */
  716. static inline
  717. void hal_rx_proc_phyrx_other_receive_info_tlv_9224(void *rx_tlv_hdr,
  718. void *ppdu_info_hdl)
  719. {
  720. uint32_t tlv_tag, tlv_len;
  721. uint32_t temp_len, other_tlv_len, other_tlv_tag;
  722. void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  723. void *other_tlv_hdr = NULL;
  724. void *other_tlv = NULL;
  725. tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr);
  726. tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr);
  727. temp_len = 0;
  728. other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE;
  729. other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr);
  730. other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr);
  731. temp_len += other_tlv_len;
  732. other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE;
  733. switch (other_tlv_tag) {
  734. default:
  735. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  736. "%s unhandled TLV type: %d, TLV len:%d",
  737. __func__, other_tlv_tag, other_tlv_len);
  738. break;
  739. }
  740. }
  741. #if defined(WLAN_CFR_ENABLE) && defined(WLAN_ENH_CFR_ENABLE)
  742. static inline
  743. void hal_rx_get_bb_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  744. {
  745. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  746. ppdu_info->cfr_info.bb_captured_channel =
  747. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_CHANNEL);
  748. ppdu_info->cfr_info.bb_captured_timeout =
  749. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_TIMEOUT);
  750. ppdu_info->cfr_info.bb_captured_reason =
  751. HAL_RX_GET(rx_tlv, RXPCU_PPDU_END_INFO, BB_CAPTURED_REASON);
  752. }
  753. static inline
  754. void hal_rx_get_rtt_info_9224(void *rx_tlv, void *ppdu_info_hdl)
  755. {
  756. struct hal_rx_ppdu_info *ppdu_info = ppdu_info_hdl;
  757. ppdu_info->cfr_info.rx_location_info_valid =
  758. HAL_RX_GET(rx_tlv, PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  759. RX_LOCATION_INFO_VALID);
  760. ppdu_info->cfr_info.rtt_che_buffer_pointer_low32 =
  761. HAL_RX_GET(rx_tlv,
  762. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  763. RTT_CHE_BUFFER_POINTER_LOW32);
  764. ppdu_info->cfr_info.rtt_che_buffer_pointer_high8 =
  765. HAL_RX_GET(rx_tlv,
  766. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  767. RTT_CHE_BUFFER_POINTER_HIGH8);
  768. ppdu_info->cfr_info.chan_capture_status =
  769. HAL_GET_RX_LOCATION_INFO_CHAN_CAPTURE_STATUS(rx_tlv);
  770. ppdu_info->cfr_info.rx_start_ts =
  771. HAL_RX_GET(rx_tlv,
  772. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  773. RX_START_TS);
  774. ppdu_info->cfr_info.rtt_cfo_measurement = (int16_t)
  775. HAL_RX_GET(rx_tlv,
  776. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  777. RTT_CFO_MEASUREMENT);
  778. ppdu_info->cfr_info.agc_gain_info0 =
  779. HAL_RX_GET(rx_tlv,
  780. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  781. GAIN_CHAIN0);
  782. ppdu_info->cfr_info.agc_gain_info0 |=
  783. (((uint32_t)HAL_RX_GET(rx_tlv,
  784. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  785. GAIN_CHAIN1)) << 16);
  786. ppdu_info->cfr_info.agc_gain_info1 =
  787. HAL_RX_GET(rx_tlv,
  788. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  789. GAIN_CHAIN2);
  790. ppdu_info->cfr_info.agc_gain_info1 |=
  791. (((uint32_t)HAL_RX_GET(rx_tlv,
  792. PHYRX_LOCATION_RX_LOCATION_INFO_DETAILS,
  793. GAIN_CHAIN3)) << 16);
  794. ppdu_info->cfr_info.agc_gain_info2 = 0;
  795. ppdu_info->cfr_info.agc_gain_info3 = 0;
  796. }
  797. #endif
  798. /**
  799. * hal_rx_dump_mpdu_start_tlv_9224: dump RX mpdu_start TLV in structured
  800. * human readable format.
  801. * @mpdu_start: pointer the rx_attention TLV in pkt.
  802. * @dbg_level: log level.
  803. *
  804. * Return: void
  805. */
  806. static inline void hal_rx_dump_mpdu_start_tlv_9224(void *mpdustart,
  807. uint8_t dbg_level)
  808. {
  809. #ifdef CONFIG_WORD_BASED_TLV
  810. struct rx_mpdu_start_compact_qca9224 *mpdu_info =
  811. (struct rx_mpdu_start_compact_qca9224 *)mpdustart;
  812. #else
  813. struct rx_mpdu_start *mpdu_start = (struct rx_mpdu_start *)mpdustart;
  814. struct rx_mpdu_info *mpdu_info =
  815. (struct rx_mpdu_info *)&mpdu_start->rx_mpdu_info_details;
  816. #endif
  817. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  818. "rx_mpdu_start tlv (1/5) - "
  819. "rx_reo_queue_desc_addr_31_0 :%x"
  820. "rx_reo_queue_desc_addr_39_32 :%x"
  821. "receive_queue_number:%x "
  822. "pre_delim_err_warning:%x "
  823. "first_delim_err:%x "
  824. "reserved_2a:%x "
  825. "pn_31_0:%x "
  826. "pn_63_32:%x "
  827. "pn_95_64:%x "
  828. "pn_127_96:%x "
  829. "epd_en:%x "
  830. "all_frames_shall_be_encrypted :%x"
  831. "encrypt_type:%x "
  832. "wep_key_width_for_variable_key :%x"
  833. "mesh_sta:%x "
  834. "bssid_hit:%x "
  835. "bssid_number:%x "
  836. "tid:%x "
  837. "reserved_7a:%x ",
  838. mpdu_info->rx_reo_queue_desc_addr_31_0,
  839. mpdu_info->rx_reo_queue_desc_addr_39_32,
  840. mpdu_info->receive_queue_number,
  841. mpdu_info->pre_delim_err_warning,
  842. mpdu_info->first_delim_err,
  843. mpdu_info->reserved_2a,
  844. mpdu_info->pn_31_0,
  845. mpdu_info->pn_63_32,
  846. mpdu_info->pn_95_64,
  847. mpdu_info->pn_127_96,
  848. mpdu_info->epd_en,
  849. mpdu_info->all_frames_shall_be_encrypted,
  850. mpdu_info->encrypt_type,
  851. mpdu_info->wep_key_width_for_variable_key,
  852. mpdu_info->mesh_sta,
  853. mpdu_info->bssid_hit,
  854. mpdu_info->bssid_number,
  855. mpdu_info->tid,
  856. mpdu_info->reserved_7a);
  857. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  858. "rx_mpdu_start tlv (2/5) - "
  859. "ast_index:%x "
  860. "sw_peer_id:%x "
  861. "mpdu_frame_control_valid:%x "
  862. "mpdu_duration_valid:%x "
  863. "mac_addr_ad1_valid:%x "
  864. "mac_addr_ad2_valid:%x "
  865. "mac_addr_ad3_valid:%x "
  866. "mac_addr_ad4_valid:%x "
  867. "mpdu_sequence_control_valid :%x"
  868. "mpdu_qos_control_valid:%x "
  869. "mpdu_ht_control_valid:%x "
  870. "frame_encryption_info_valid :%x",
  871. mpdu_info->ast_index,
  872. mpdu_info->sw_peer_id,
  873. mpdu_info->mpdu_frame_control_valid,
  874. mpdu_info->mpdu_duration_valid,
  875. mpdu_info->mac_addr_ad1_valid,
  876. mpdu_info->mac_addr_ad2_valid,
  877. mpdu_info->mac_addr_ad3_valid,
  878. mpdu_info->mac_addr_ad4_valid,
  879. mpdu_info->mpdu_sequence_control_valid,
  880. mpdu_info->mpdu_qos_control_valid,
  881. mpdu_info->mpdu_ht_control_valid,
  882. mpdu_info->frame_encryption_info_valid);
  883. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  884. "rx_mpdu_start tlv (3/5) - "
  885. "mpdu_fragment_number:%x "
  886. "more_fragment_flag:%x "
  887. "reserved_11a:%x "
  888. "fr_ds:%x "
  889. "to_ds:%x "
  890. "encrypted:%x "
  891. "mpdu_retry:%x "
  892. "mpdu_sequence_number:%x ",
  893. mpdu_info->mpdu_fragment_number,
  894. mpdu_info->more_fragment_flag,
  895. mpdu_info->reserved_11a,
  896. mpdu_info->fr_ds,
  897. mpdu_info->to_ds,
  898. mpdu_info->encrypted,
  899. mpdu_info->mpdu_retry,
  900. mpdu_info->mpdu_sequence_number);
  901. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  902. "rx_mpdu_start tlv (4/5) - "
  903. "mpdu_frame_control_field:%x "
  904. "mpdu_duration_field:%x ",
  905. mpdu_info->mpdu_frame_control_field,
  906. mpdu_info->mpdu_duration_field);
  907. QDF_TRACE(dbg_level, QDF_MODULE_ID_HAL,
  908. "rx_mpdu_start tlv (5/5) - "
  909. "mac_addr_ad1_31_0:%x "
  910. "mac_addr_ad1_47_32:%x "
  911. "mac_addr_ad2_15_0:%x "
  912. "mac_addr_ad2_47_16:%x "
  913. "mac_addr_ad3_31_0:%x "
  914. "mac_addr_ad3_47_32:%x "
  915. "mpdu_sequence_control_field :%x"
  916. "mac_addr_ad4_31_0:%x "
  917. "mac_addr_ad4_47_32:%x "
  918. "mpdu_qos_control_field:%x ",
  919. mpdu_info->mac_addr_ad1_31_0,
  920. mpdu_info->mac_addr_ad1_47_32,
  921. mpdu_info->mac_addr_ad2_15_0,
  922. mpdu_info->mac_addr_ad2_47_16,
  923. mpdu_info->mac_addr_ad3_31_0,
  924. mpdu_info->mac_addr_ad3_47_32,
  925. mpdu_info->mpdu_sequence_control_field,
  926. mpdu_info->mac_addr_ad4_31_0,
  927. mpdu_info->mac_addr_ad4_47_32,
  928. mpdu_info->mpdu_qos_control_field);
  929. }
  930. /**
  931. * hal_rx_dump_msdu_end_tlv_9224: dump RX msdu_end TLV in structured
  932. * human readable format.
  933. * @ msdu_end: pointer the msdu_end TLV in pkt.
  934. * @ dbg_level: log level.
  935. *
  936. * Return: void
  937. */
  938. static void hal_rx_dump_msdu_end_tlv_9224(void *msduend,
  939. uint8_t dbg_level)
  940. {
  941. #ifdef CONFIG_WORD_BASED_TLV
  942. struct rx_msdu_end_compact_qca9224 *msdu_end =
  943. (struct rx_msdu_end_compact_qca9224 *)msduend;
  944. #else
  945. struct rx_msdu_end *msdu_end =
  946. (struct rx_msdu_end *)msduend;
  947. #endif
  948. QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
  949. "rx_msdu_end tlv - "
  950. "key_id_octet: %d "
  951. "cce_super_rule: %d "
  952. "cce_classify_not_done_truncat: %d "
  953. "cce_classify_not_done_cce_dis: %d "
  954. "rule_indication_31_0: %d "
  955. "tcp_udp_chksum: %d "
  956. "sa_idx_timeout: %d "
  957. "da_idx_timeout: %d "
  958. "msdu_limit_error: %d "
  959. "flow_idx_timeout: %d "
  960. "flow_idx_invalid: %d "
  961. "wifi_parser_error: %d "
  962. "sa_is_valid: %d "
  963. "da_is_valid: %d "
  964. "da_is_mcbc: %d "
  965. "l3_header_padding: %d "
  966. "first_msdu: %d "
  967. "last_msdu: %d "
  968. "sa_idx: %d "
  969. "msdu_drop: %d "
  970. "reo_destination_indication: %d "
  971. "flow_idx: %d "
  972. "fse_metadata: %d "
  973. "cce_metadata: %d "
  974. "sa_sw_peer_id: %d ",
  975. msdu_end->key_id_octet,
  976. msdu_end->cce_super_rule,
  977. msdu_end->cce_classify_not_done_truncate,
  978. msdu_end->cce_classify_not_done_cce_dis,
  979. msdu_end->rule_indication_31_0,
  980. msdu_end->tcp_udp_chksum,
  981. msdu_end->sa_idx_timeout,
  982. msdu_end->da_idx_timeout,
  983. msdu_end->msdu_limit_error,
  984. msdu_end->flow_idx_timeout,
  985. msdu_end->flow_idx_invalid,
  986. msdu_end->wifi_parser_error,
  987. msdu_end->sa_is_valid,
  988. msdu_end->da_is_valid,
  989. msdu_end->da_is_mcbc,
  990. msdu_end->l3_header_padding,
  991. msdu_end->first_msdu,
  992. msdu_end->last_msdu,
  993. msdu_end->sa_idx,
  994. msdu_end->msdu_drop,
  995. msdu_end->reo_destination_indication,
  996. msdu_end->flow_idx,
  997. msdu_end->fse_metadata,
  998. msdu_end->cce_metadata,
  999. msdu_end->sa_sw_peer_id);
  1000. }
  1001. /**
  1002. * hal_reo_status_get_header_9224 - Process reo desc info
  1003. * @d - Pointer to reo descriptior
  1004. * @b - tlv type info
  1005. * @h1 - Pointer to hal_reo_status_header where info to be stored
  1006. *
  1007. * Return - none.
  1008. *
  1009. */
  1010. static void hal_reo_status_get_header_9224(hal_ring_desc_t ring_desc,
  1011. int b, void *h1)
  1012. {
  1013. uint64_t *d = (uint64_t *)ring_desc;
  1014. uint64_t val1 = 0;
  1015. struct hal_reo_status_header *h =
  1016. (struct hal_reo_status_header *)h1;
  1017. /* Offsets of descriptor fields defined in HW headers start
  1018. * from the field after TLV header
  1019. */
  1020. d += HAL_GET_NUM_QWORDS(sizeof(struct tlv_32_hdr));
  1021. switch (b) {
  1022. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1023. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1024. STATUS_HEADER_REO_STATUS_NUMBER)];
  1025. break;
  1026. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1027. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1028. STATUS_HEADER_REO_STATUS_NUMBER)];
  1029. break;
  1030. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1031. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1032. STATUS_HEADER_REO_STATUS_NUMBER)];
  1033. break;
  1034. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1035. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1036. STATUS_HEADER_REO_STATUS_NUMBER)];
  1037. break;
  1038. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1039. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1040. STATUS_HEADER_REO_STATUS_NUMBER)];
  1041. break;
  1042. case HAL_REO_DESC_THRES_STATUS_TLV:
  1043. val1 =
  1044. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1045. STATUS_HEADER_REO_STATUS_NUMBER)];
  1046. break;
  1047. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1048. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1049. STATUS_HEADER_REO_STATUS_NUMBER)];
  1050. break;
  1051. default:
  1052. qdf_nofl_err("ERROR: Unknown tlv\n");
  1053. break;
  1054. }
  1055. h->cmd_num =
  1056. HAL_GET_FIELD(
  1057. UNIFORM_REO_STATUS_HEADER, REO_STATUS_NUMBER,
  1058. val1);
  1059. h->exec_time =
  1060. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1061. CMD_EXECUTION_TIME, val1);
  1062. h->status =
  1063. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER,
  1064. REO_CMD_EXECUTION_STATUS, val1);
  1065. switch (b) {
  1066. case HAL_REO_QUEUE_STATS_STATUS_TLV:
  1067. val1 = d[HAL_OFFSET_QW(REO_GET_QUEUE_STATS_STATUS,
  1068. STATUS_HEADER_TIMESTAMP)];
  1069. break;
  1070. case HAL_REO_FLUSH_QUEUE_STATUS_TLV:
  1071. val1 = d[HAL_OFFSET_QW(REO_FLUSH_QUEUE_STATUS,
  1072. STATUS_HEADER_TIMESTAMP)];
  1073. break;
  1074. case HAL_REO_FLUSH_CACHE_STATUS_TLV:
  1075. val1 = d[HAL_OFFSET_QW(REO_FLUSH_CACHE_STATUS,
  1076. STATUS_HEADER_TIMESTAMP)];
  1077. break;
  1078. case HAL_REO_UNBLK_CACHE_STATUS_TLV:
  1079. val1 = d[HAL_OFFSET_QW(REO_UNBLOCK_CACHE_STATUS,
  1080. STATUS_HEADER_TIMESTAMP)];
  1081. break;
  1082. case HAL_REO_TIMOUT_LIST_STATUS_TLV:
  1083. val1 = d[HAL_OFFSET_QW(REO_FLUSH_TIMEOUT_LIST_STATUS,
  1084. STATUS_HEADER_TIMESTAMP)];
  1085. break;
  1086. case HAL_REO_DESC_THRES_STATUS_TLV:
  1087. val1 =
  1088. d[HAL_OFFSET_QW(REO_DESCRIPTOR_THRESHOLD_REACHED_STATUS,
  1089. STATUS_HEADER_TIMESTAMP)];
  1090. break;
  1091. case HAL_REO_UPDATE_RX_QUEUE_STATUS_TLV:
  1092. val1 = d[HAL_OFFSET_QW(REO_UPDATE_RX_REO_QUEUE_STATUS,
  1093. STATUS_HEADER_TIMESTAMP)];
  1094. break;
  1095. default:
  1096. qdf_nofl_err("ERROR: Unknown tlv\n");
  1097. break;
  1098. }
  1099. h->tstamp =
  1100. HAL_GET_FIELD(UNIFORM_REO_STATUS_HEADER, TIMESTAMP, val1);
  1101. }
  1102. static
  1103. void *hal_rx_msdu0_buffer_addr_lsb_9224(void *link_desc_va)
  1104. {
  1105. return (void *)HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va);
  1106. }
  1107. static
  1108. void *hal_rx_msdu_desc_info_ptr_get_9224(void *msdu0)
  1109. {
  1110. return (void *)HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0);
  1111. }
  1112. static
  1113. void *hal_ent_mpdu_desc_info_9224(void *ent_ring_desc)
  1114. {
  1115. return (void *)HAL_ENT_MPDU_DESC_INFO(ent_ring_desc);
  1116. }
  1117. static
  1118. void *hal_dst_mpdu_desc_info_9224(void *dst_ring_desc)
  1119. {
  1120. return (void *)HAL_DST_MPDU_DESC_INFO(dst_ring_desc);
  1121. }
  1122. /**
  1123. * hal_reo_config_9224(): Set reo config parameters
  1124. * @soc: hal soc handle
  1125. * @reg_val: value to be set
  1126. * @reo_params: reo parameters
  1127. *
  1128. * Return: void
  1129. */
  1130. static void
  1131. hal_reo_config_9224(struct hal_soc *soc,
  1132. uint32_t reg_val,
  1133. struct hal_reo_params *reo_params)
  1134. {
  1135. HAL_REO_R0_CONFIG(soc, reg_val, reo_params);
  1136. }
  1137. /**
  1138. * hal_rx_msdu_desc_info_get_ptr_9224() - Get msdu desc info ptr
  1139. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1140. *
  1141. * Return - Pointer to rx_msdu_desc_info structure.
  1142. *
  1143. */
  1144. static void *hal_rx_msdu_desc_info_get_ptr_9224(void *msdu_details_ptr)
  1145. {
  1146. return HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr);
  1147. }
  1148. /**
  1149. * hal_rx_link_desc_msdu0_ptr_9224 - Get pointer to rx_msdu details
  1150. * @link_desc - Pointer to link desc
  1151. *
  1152. * Return - Pointer to rx_msdu_details structure
  1153. *
  1154. */
  1155. static void *hal_rx_link_desc_msdu0_ptr_9224(void *link_desc)
  1156. {
  1157. return HAL_RX_LINK_DESC_MSDU0_PTR(link_desc);
  1158. }
  1159. /**
  1160. * hal_get_window_address_9224(): Function to get hp/tp address
  1161. * @hal_soc: Pointer to hal_soc
  1162. * @addr: address offset of register
  1163. *
  1164. * Return: modified address offset of register
  1165. */
  1166. static inline qdf_iomem_t hal_get_window_address_9224(struct hal_soc *hal_soc,
  1167. qdf_iomem_t addr)
  1168. {
  1169. uint32_t offset = addr - hal_soc->dev_base_addr;
  1170. qdf_iomem_t new_offset;
  1171. /*
  1172. * If offset lies within DP register range, use 3rd window to write
  1173. * into DP region.
  1174. */
  1175. if ((offset ^ UMAC_BASE) < WINDOW_RANGE_MASK) {
  1176. new_offset = (hal_soc->dev_base_addr + (3 * WINDOW_START) +
  1177. (offset & WINDOW_RANGE_MASK));
  1178. /*
  1179. * If offset lies within CE register range, use 2nd window to write
  1180. * into CE region.
  1181. */
  1182. } else if ((offset ^ CE_WFSS_CE_REG_BASE) < WINDOW_RANGE_MASK) {
  1183. new_offset = (hal_soc->dev_base_addr + (2 * WINDOW_START) +
  1184. (offset & WINDOW_RANGE_MASK));
  1185. } else {
  1186. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR,
  1187. "%s: ERROR: Accessing Wrong register\n", __func__);
  1188. qdf_assert_always(0);
  1189. return 0;
  1190. }
  1191. return new_offset;
  1192. }
  1193. static inline void hal_write_window_register(struct hal_soc *hal_soc)
  1194. {
  1195. /* Write value into window configuration register */
  1196. qdf_iowrite32(hal_soc->dev_base_addr + WINDOW_REG_ADDRESS,
  1197. WINDOW_CONFIGURATION_VALUE_9224);
  1198. }
  1199. static
  1200. void hal_compute_reo_remap_ix2_ix3_9224(uint32_t *ring, uint32_t num_rings,
  1201. uint32_t *remap1, uint32_t *remap2)
  1202. {
  1203. switch (num_rings) {
  1204. case 1:
  1205. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1206. HAL_REO_REMAP_IX2(ring[0], 17) |
  1207. HAL_REO_REMAP_IX2(ring[0], 18) |
  1208. HAL_REO_REMAP_IX2(ring[0], 19) |
  1209. HAL_REO_REMAP_IX2(ring[0], 20) |
  1210. HAL_REO_REMAP_IX2(ring[0], 21) |
  1211. HAL_REO_REMAP_IX2(ring[0], 22) |
  1212. HAL_REO_REMAP_IX2(ring[0], 23);
  1213. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1214. HAL_REO_REMAP_IX3(ring[0], 25) |
  1215. HAL_REO_REMAP_IX3(ring[0], 26) |
  1216. HAL_REO_REMAP_IX3(ring[0], 27) |
  1217. HAL_REO_REMAP_IX3(ring[0], 28) |
  1218. HAL_REO_REMAP_IX3(ring[0], 29) |
  1219. HAL_REO_REMAP_IX3(ring[0], 30) |
  1220. HAL_REO_REMAP_IX3(ring[0], 31);
  1221. break;
  1222. case 2:
  1223. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1224. HAL_REO_REMAP_IX2(ring[0], 17) |
  1225. HAL_REO_REMAP_IX2(ring[1], 18) |
  1226. HAL_REO_REMAP_IX2(ring[1], 19) |
  1227. HAL_REO_REMAP_IX2(ring[0], 20) |
  1228. HAL_REO_REMAP_IX2(ring[0], 21) |
  1229. HAL_REO_REMAP_IX2(ring[1], 22) |
  1230. HAL_REO_REMAP_IX2(ring[1], 23);
  1231. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1232. HAL_REO_REMAP_IX3(ring[0], 25) |
  1233. HAL_REO_REMAP_IX3(ring[1], 26) |
  1234. HAL_REO_REMAP_IX3(ring[1], 27) |
  1235. HAL_REO_REMAP_IX3(ring[0], 28) |
  1236. HAL_REO_REMAP_IX3(ring[0], 29) |
  1237. HAL_REO_REMAP_IX3(ring[1], 30) |
  1238. HAL_REO_REMAP_IX3(ring[1], 31);
  1239. break;
  1240. case 3:
  1241. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1242. HAL_REO_REMAP_IX2(ring[1], 17) |
  1243. HAL_REO_REMAP_IX2(ring[2], 18) |
  1244. HAL_REO_REMAP_IX2(ring[0], 19) |
  1245. HAL_REO_REMAP_IX2(ring[1], 20) |
  1246. HAL_REO_REMAP_IX2(ring[2], 21) |
  1247. HAL_REO_REMAP_IX2(ring[0], 22) |
  1248. HAL_REO_REMAP_IX2(ring[1], 23);
  1249. *remap2 = HAL_REO_REMAP_IX3(ring[2], 24) |
  1250. HAL_REO_REMAP_IX3(ring[0], 25) |
  1251. HAL_REO_REMAP_IX3(ring[1], 26) |
  1252. HAL_REO_REMAP_IX3(ring[2], 27) |
  1253. HAL_REO_REMAP_IX3(ring[0], 28) |
  1254. HAL_REO_REMAP_IX3(ring[1], 29) |
  1255. HAL_REO_REMAP_IX3(ring[2], 30) |
  1256. HAL_REO_REMAP_IX3(ring[0], 31);
  1257. break;
  1258. case 4:
  1259. *remap1 = HAL_REO_REMAP_IX2(ring[0], 16) |
  1260. HAL_REO_REMAP_IX2(ring[1], 17) |
  1261. HAL_REO_REMAP_IX2(ring[2], 18) |
  1262. HAL_REO_REMAP_IX2(ring[3], 19) |
  1263. HAL_REO_REMAP_IX2(ring[0], 20) |
  1264. HAL_REO_REMAP_IX2(ring[1], 21) |
  1265. HAL_REO_REMAP_IX2(ring[2], 22) |
  1266. HAL_REO_REMAP_IX2(ring[3], 23);
  1267. *remap2 = HAL_REO_REMAP_IX3(ring[0], 24) |
  1268. HAL_REO_REMAP_IX3(ring[1], 25) |
  1269. HAL_REO_REMAP_IX3(ring[2], 26) |
  1270. HAL_REO_REMAP_IX3(ring[3], 27) |
  1271. HAL_REO_REMAP_IX3(ring[0], 28) |
  1272. HAL_REO_REMAP_IX3(ring[1], 29) |
  1273. HAL_REO_REMAP_IX3(ring[2], 30) |
  1274. HAL_REO_REMAP_IX3(ring[3], 31);
  1275. break;
  1276. }
  1277. }
  1278. /**
  1279. * hal_rx_flow_setup_fse_9224() - Setup a flow search entry in HW FST
  1280. * @fst: Pointer to the Rx Flow Search Table
  1281. * @table_offset: offset into the table where the flow is to be setup
  1282. * @flow: Flow Parameters
  1283. *
  1284. * Return: Success/Failure
  1285. */
  1286. static void *
  1287. hal_rx_flow_setup_fse_9224(uint8_t *rx_fst, uint32_t table_offset,
  1288. uint8_t *rx_flow)
  1289. {
  1290. struct hal_rx_fst *fst = (struct hal_rx_fst *)rx_fst;
  1291. struct hal_rx_flow *flow = (struct hal_rx_flow *)rx_flow;
  1292. uint8_t *fse;
  1293. bool fse_valid;
  1294. if (table_offset >= fst->max_entries) {
  1295. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_ERROR,
  1296. "HAL FSE table offset %u exceeds max entries %u",
  1297. table_offset, fst->max_entries);
  1298. return NULL;
  1299. }
  1300. fse = (uint8_t *)fst->base_vaddr +
  1301. (table_offset * HAL_RX_FST_ENTRY_SIZE);
  1302. fse_valid = HAL_GET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1303. if (fse_valid) {
  1304. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_DEBUG,
  1305. "HAL FSE %pK already valid", fse);
  1306. return NULL;
  1307. }
  1308. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96) =
  1309. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_127_96,
  1310. qdf_htonl(flow->tuple_info.src_ip_127_96));
  1311. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64) =
  1312. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_95_64,
  1313. qdf_htonl(flow->tuple_info.src_ip_95_64));
  1314. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32) =
  1315. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_63_32,
  1316. qdf_htonl(flow->tuple_info.src_ip_63_32));
  1317. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0) =
  1318. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_IP_31_0,
  1319. qdf_htonl(flow->tuple_info.src_ip_31_0));
  1320. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96) =
  1321. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_127_96,
  1322. qdf_htonl(flow->tuple_info.dest_ip_127_96));
  1323. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64) =
  1324. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_95_64,
  1325. qdf_htonl(flow->tuple_info.dest_ip_95_64));
  1326. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32) =
  1327. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_63_32,
  1328. qdf_htonl(flow->tuple_info.dest_ip_63_32));
  1329. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0) =
  1330. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_IP_31_0,
  1331. qdf_htonl(flow->tuple_info.dest_ip_31_0));
  1332. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT);
  1333. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, DEST_PORT) |=
  1334. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, DEST_PORT,
  1335. (flow->tuple_info.dest_port));
  1336. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT);
  1337. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, SRC_PORT) |=
  1338. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, SRC_PORT,
  1339. (flow->tuple_info.src_port));
  1340. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL);
  1341. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL) |=
  1342. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, L4_PROTOCOL,
  1343. flow->tuple_info.l4_protocol);
  1344. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER);
  1345. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER) |=
  1346. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_HANDLER,
  1347. flow->reo_destination_handler);
  1348. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID);
  1349. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, VALID) |=
  1350. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, VALID, 1);
  1351. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA);
  1352. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, METADATA) =
  1353. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY, METADATA,
  1354. flow->fse_metadata);
  1355. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION);
  1356. HAL_SET_FLD(fse, RX_FLOW_SEARCH_ENTRY, REO_DESTINATION_INDICATION) |=
  1357. HAL_SET_FLD_SM(RX_FLOW_SEARCH_ENTRY,
  1358. REO_DESTINATION_INDICATION,
  1359. flow->reo_destination_indication);
  1360. /* Reset all the other fields in FSE */
  1361. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, RESERVED_9);
  1362. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_DROP);
  1363. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_COUNT);
  1364. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, MSDU_BYTE_COUNT);
  1365. HAL_CLR_FLD(fse, RX_FLOW_SEARCH_ENTRY, TIMESTAMP);
  1366. return fse;
  1367. }
  1368. /**
  1369. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  1370. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  1371. * @ dbg_level: log level.
  1372. *
  1373. * Return: void
  1374. */
  1375. static inline void hal_rx_dump_pkt_hdr_tlv_9224(struct rx_pkt_tlvs *pkt_tlvs,
  1376. uint8_t dbg_level)
  1377. {
  1378. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  1379. hal_verbose_debug("\n---------------\n"
  1380. "rx_pkt_hdr_tlv\n"
  1381. "---------------\n"
  1382. "phy_ppdu_id %llu ",
  1383. pkt_hdr_tlv->phy_ppdu_id);
  1384. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr,
  1385. sizeof(pkt_hdr_tlv->rx_pkt_hdr));
  1386. }
  1387. /**
  1388. * hal_rx_dump_pkt_tlvs_9224(): API to print RX Pkt TLVS QCN9224
  1389. * @hal_soc_hdl: hal_soc handle
  1390. * @buf: pointer the pkt buffer
  1391. * @dbg_level: log level
  1392. *
  1393. * Return: void
  1394. */
  1395. #ifdef CONFIG_WORD_BASED_TLV
  1396. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1397. uint8_t *buf, uint8_t dbg_level)
  1398. {
  1399. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1400. struct rx_msdu_end_compact_qca9224 *msdu_end =
  1401. &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1402. struct rx_mpdu_start_compact_qca9224 *mpdu_start =
  1403. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1404. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1405. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1406. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1407. }
  1408. #else
  1409. static void hal_rx_dump_pkt_tlvs_9224(hal_soc_handle_t hal_soc_hdl,
  1410. uint8_t *buf, uint8_t dbg_level)
  1411. {
  1412. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1413. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1414. struct rx_mpdu_start *mpdu_start =
  1415. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  1416. hal_rx_dump_msdu_end_tlv_9224(msdu_end, dbg_level);
  1417. hal_rx_dump_mpdu_start_tlv_9224(mpdu_start, dbg_level);
  1418. hal_rx_dump_pkt_hdr_tlv_9224(pkt_tlvs, dbg_level);
  1419. }
  1420. #endif
  1421. #define HAL_NUM_TCL_BANKS_9224 48
  1422. /**
  1423. * hal_cmem_write_9224() - function for CMEM buffer writing
  1424. * @hal_soc_hdl: HAL SOC handle
  1425. * @offset: CMEM address
  1426. * @value: value to write
  1427. *
  1428. * Return: None.
  1429. */
  1430. static void hal_cmem_write_9224(hal_soc_handle_t hal_soc_hdl,
  1431. uint32_t offset,
  1432. uint32_t value)
  1433. {
  1434. struct hal_soc *hal = (struct hal_soc *)hal_soc_hdl;
  1435. pld_reg_write(hal->qdf_dev->dev, offset, value);
  1436. }
  1437. /**
  1438. * hal_tx_get_num_tcl_banks_9224() - Get number of banks in target
  1439. *
  1440. * Returns: number of bank
  1441. */
  1442. static uint8_t hal_tx_get_num_tcl_banks_9224(void)
  1443. {
  1444. return HAL_NUM_TCL_BANKS_9224;
  1445. }
  1446. static void hal_reo_setup_9224(struct hal_soc *soc, void *reoparams)
  1447. {
  1448. uint32_t reg_val;
  1449. struct hal_reo_params *reo_params = (struct hal_reo_params *)reoparams;
  1450. reg_val = HAL_REG_READ(soc, HWIO_REO_R0_GENERAL_ENABLE_ADDR(
  1451. REO_REG_REG_BASE));
  1452. hal_reo_config_9224(soc, reg_val, reo_params);
  1453. /* Other ring enable bits and REO_ENABLE will be set by FW */
  1454. /* TODO: Setup destination ring mapping if enabled */
  1455. /* TODO: Error destination ring setting is left to default.
  1456. * Default setting is to send all errors to release ring.
  1457. */
  1458. /* Set the reo descriptor swap bits in case of BIG endian platform */
  1459. hal_setup_reo_swap(soc);
  1460. HAL_REG_WRITE(soc,
  1461. HWIO_REO_R0_AGING_THRESHOLD_IX_0_ADDR(REO_REG_REG_BASE),
  1462. HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000);
  1463. HAL_REG_WRITE(soc,
  1464. HWIO_REO_R0_AGING_THRESHOLD_IX_1_ADDR(REO_REG_REG_BASE),
  1465. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1466. HAL_REG_WRITE(soc,
  1467. HWIO_REO_R0_AGING_THRESHOLD_IX_2_ADDR(REO_REG_REG_BASE),
  1468. (HAL_DEFAULT_BE_BK_VI_REO_TIMEOUT_MS * 1000));
  1469. HAL_REG_WRITE(soc,
  1470. HWIO_REO_R0_AGING_THRESHOLD_IX_3_ADDR(REO_REG_REG_BASE),
  1471. (HAL_DEFAULT_VO_REO_TIMEOUT_MS * 1000));
  1472. /*
  1473. * When hash based routing is enabled, routing of the rx packet
  1474. * is done based on the following value: 1 _ _ _ _ The last 4
  1475. * bits are based on hash[3:0]. This means the possible values
  1476. * are 0x10 to 0x1f. This value is used to look-up the
  1477. * ring ID configured in Destination_Ring_Ctrl_IX_* register.
  1478. * The Destination_Ring_Ctrl_IX_2 and Destination_Ring_Ctrl_IX_3
  1479. * registers need to be configured to set-up the 16 entries to
  1480. * map the hash values to a ring number. There are 3 bits per
  1481. * hash entry – which are mapped as follows:
  1482. * 0: TCL, 1:SW1, 2:SW2, * 3:SW3, 4:SW4, 5:Release, 6:FW(WIFI),
  1483. * 7: NOT_USED.
  1484. */
  1485. if (reo_params->rx_hash_enabled) {
  1486. HAL_REG_WRITE(soc,
  1487. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR
  1488. (REO_REG_REG_BASE), reo_params->remap0);
  1489. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1490. HAL_REG_READ(soc,
  1491. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_1_ADDR(
  1492. REO_REG_REG_BASE)));
  1493. HAL_REG_WRITE(soc,
  1494. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR
  1495. (REO_REG_REG_BASE), reo_params->remap1);
  1496. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR 0x%x",
  1497. HAL_REG_READ(soc,
  1498. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_2_ADDR(
  1499. REO_REG_REG_BASE)));
  1500. HAL_REG_WRITE(soc,
  1501. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR
  1502. (REO_REG_REG_BASE), reo_params->remap2);
  1503. hal_debug("HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR 0x%x",
  1504. HAL_REG_READ(soc,
  1505. HWIO_REO_R0_DESTINATION_RING_CTRL_IX_3_ADDR(
  1506. REO_REG_REG_BASE)));
  1507. }
  1508. /* TODO: Check if the following registers shoould be setup by host:
  1509. * AGING_CONTROL
  1510. * HIGH_MEMORY_THRESHOLD
  1511. * GLOBAL_LINK_DESC_COUNT_THRESH_IX_0[1,2]
  1512. * GLOBAL_LINK_DESC_COUNT_CTRL
  1513. */
  1514. hal_reo_shared_qaddr_init((hal_soc_handle_t)soc);
  1515. }
  1516. static void hal_hw_txrx_ops_attach_qcn9224(struct hal_soc *hal_soc)
  1517. {
  1518. /* init and setup */
  1519. hal_soc->ops->hal_srng_dst_hw_init = hal_srng_dst_hw_init_generic;
  1520. hal_soc->ops->hal_srng_src_hw_init = hal_srng_src_hw_init_generic;
  1521. hal_soc->ops->hal_get_hw_hptp = hal_get_hw_hptp_generic;
  1522. hal_soc->ops->hal_get_window_address = hal_get_window_address_9224;
  1523. hal_soc->ops->hal_cmem_write = hal_cmem_write_9224;
  1524. /* tx */
  1525. hal_soc->ops->hal_tx_set_dscp_tid_map = hal_tx_set_dscp_tid_map_9224;
  1526. hal_soc->ops->hal_tx_update_dscp_tid = hal_tx_update_dscp_tid_9224;
  1527. hal_soc->ops->hal_tx_comp_get_status =
  1528. hal_tx_comp_get_status_generic_be;
  1529. hal_soc->ops->hal_tx_init_cmd_credit_ring =
  1530. hal_tx_init_cmd_credit_ring_9224;
  1531. /* rx */
  1532. hal_soc->ops->hal_rx_msdu_start_nss_get = hal_rx_tlv_nss_get_be;
  1533. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status =
  1534. hal_rx_mon_hw_desc_get_mpdu_status_be;
  1535. hal_soc->ops->hal_rx_get_tlv = hal_rx_get_tlv_9224;
  1536. hal_soc->ops->hal_rx_proc_phyrx_other_receive_info_tlv =
  1537. hal_rx_proc_phyrx_other_receive_info_tlv_9224;
  1538. hal_soc->ops->hal_rx_dump_msdu_end_tlv = hal_rx_dump_msdu_end_tlv_9224;
  1539. hal_soc->ops->hal_rx_dump_mpdu_start_tlv =
  1540. hal_rx_dump_mpdu_start_tlv_9224;
  1541. hal_soc->ops->hal_rx_dump_pkt_tlvs = hal_rx_dump_pkt_tlvs_9224;
  1542. hal_soc->ops->hal_get_link_desc_size = hal_get_link_desc_size_9224;
  1543. hal_soc->ops->hal_rx_mpdu_start_tid_get = hal_rx_tlv_tid_get_be;
  1544. hal_soc->ops->hal_rx_msdu_start_reception_type_get =
  1545. hal_rx_tlv_reception_type_get_be;
  1546. hal_soc->ops->hal_rx_msdu_end_da_idx_get =
  1547. hal_rx_msdu_end_da_idx_get_be;
  1548. hal_soc->ops->hal_rx_msdu_desc_info_get_ptr =
  1549. hal_rx_msdu_desc_info_get_ptr_9224;
  1550. hal_soc->ops->hal_rx_link_desc_msdu0_ptr =
  1551. hal_rx_link_desc_msdu0_ptr_9224;
  1552. hal_soc->ops->hal_reo_status_get_header =
  1553. hal_reo_status_get_header_9224;
  1554. hal_soc->ops->hal_rx_status_get_tlv_info =
  1555. hal_rx_status_get_tlv_info_generic_be;
  1556. hal_soc->ops->hal_rx_wbm_err_info_get =
  1557. hal_rx_wbm_err_info_get_generic_be;
  1558. hal_soc->ops->hal_tx_set_pcp_tid_map =
  1559. hal_tx_set_pcp_tid_map_generic_be;
  1560. hal_soc->ops->hal_tx_update_pcp_tid_map =
  1561. hal_tx_update_pcp_tid_generic_be;
  1562. hal_soc->ops->hal_tx_set_tidmap_prty =
  1563. hal_tx_update_tidmap_prty_generic_be;
  1564. hal_soc->ops->hal_rx_get_rx_fragment_number =
  1565. hal_rx_get_rx_fragment_number_be,
  1566. hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get =
  1567. hal_rx_tlv_da_is_mcbc_get_be;
  1568. hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get =
  1569. hal_rx_tlv_sa_is_valid_get_be;
  1570. hal_soc->ops->hal_rx_msdu_end_sa_idx_get = hal_rx_tlv_sa_idx_get_be;
  1571. hal_soc->ops->hal_rx_desc_is_first_msdu = hal_rx_desc_is_first_msdu_be;
  1572. hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get =
  1573. hal_rx_tlv_l3_hdr_padding_get_be;
  1574. hal_soc->ops->hal_rx_encryption_info_valid =
  1575. hal_rx_encryption_info_valid_be;
  1576. hal_soc->ops->hal_rx_print_pn = hal_rx_print_pn_be;
  1577. hal_soc->ops->hal_rx_msdu_end_first_msdu_get =
  1578. hal_rx_tlv_first_msdu_get_be;
  1579. hal_soc->ops->hal_rx_msdu_end_da_is_valid_get =
  1580. hal_rx_tlv_da_is_valid_get_be;
  1581. hal_soc->ops->hal_rx_msdu_end_last_msdu_get =
  1582. hal_rx_tlv_last_msdu_get_be;
  1583. hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid =
  1584. hal_rx_get_mpdu_mac_ad4_valid_be;
  1585. hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get =
  1586. hal_rx_mpdu_start_sw_peer_id_get_be;
  1587. hal_soc->ops->hal_rx_mpdu_peer_meta_data_get =
  1588. hal_rx_mpdu_peer_meta_data_get_be;
  1589. hal_soc->ops->hal_rx_mpdu_get_to_ds = hal_rx_mpdu_get_to_ds_be;
  1590. hal_soc->ops->hal_rx_mpdu_get_fr_ds = hal_rx_mpdu_get_fr_ds_be;
  1591. hal_soc->ops->hal_rx_get_mpdu_frame_control_valid =
  1592. hal_rx_get_mpdu_frame_control_valid_be;
  1593. hal_soc->ops->hal_rx_mpdu_get_addr1 = hal_rx_mpdu_get_addr1_be;
  1594. hal_soc->ops->hal_rx_mpdu_get_addr2 = hal_rx_mpdu_get_addr2_be;
  1595. hal_soc->ops->hal_rx_mpdu_get_addr3 = hal_rx_mpdu_get_addr3_be;
  1596. hal_soc->ops->hal_rx_mpdu_get_addr4 = hal_rx_mpdu_get_addr4_be;
  1597. hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid =
  1598. hal_rx_get_mpdu_sequence_control_valid_be;
  1599. hal_soc->ops->hal_rx_is_unicast = hal_rx_is_unicast_be;
  1600. hal_soc->ops->hal_rx_tid_get = hal_rx_tid_get_be;
  1601. hal_soc->ops->hal_rx_hw_desc_get_ppduid_get =
  1602. hal_rx_hw_desc_get_ppduid_get_be;
  1603. hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get =
  1604. hal_rx_mpdu_start_mpdu_qos_control_valid_get_be;
  1605. hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get =
  1606. hal_rx_msdu_end_sa_sw_peer_id_get_be;
  1607. hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb =
  1608. hal_rx_msdu0_buffer_addr_lsb_9224;
  1609. hal_soc->ops->hal_rx_msdu_desc_info_ptr_get =
  1610. hal_rx_msdu_desc_info_ptr_get_9224;
  1611. hal_soc->ops->hal_ent_mpdu_desc_info = hal_ent_mpdu_desc_info_9224;
  1612. hal_soc->ops->hal_dst_mpdu_desc_info = hal_dst_mpdu_desc_info_9224;
  1613. hal_soc->ops->hal_rx_get_fc_valid = hal_rx_get_fc_valid_be;
  1614. hal_soc->ops->hal_rx_get_to_ds_flag = hal_rx_get_to_ds_flag_be;
  1615. hal_soc->ops->hal_rx_get_mac_addr2_valid =
  1616. hal_rx_get_mac_addr2_valid_be;
  1617. hal_soc->ops->hal_rx_get_filter_category =
  1618. hal_rx_get_filter_category_be;
  1619. hal_soc->ops->hal_rx_get_ppdu_id = hal_rx_get_ppdu_id_be;
  1620. hal_soc->ops->hal_reo_config = hal_reo_config_9224;
  1621. hal_soc->ops->hal_rx_msdu_flow_idx_get = hal_rx_msdu_flow_idx_get_be;
  1622. hal_soc->ops->hal_rx_msdu_flow_idx_invalid =
  1623. hal_rx_msdu_flow_idx_invalid_be;
  1624. hal_soc->ops->hal_rx_msdu_flow_idx_timeout =
  1625. hal_rx_msdu_flow_idx_timeout_be;
  1626. hal_soc->ops->hal_rx_msdu_fse_metadata_get =
  1627. hal_rx_msdu_fse_metadata_get_be;
  1628. hal_soc->ops->hal_rx_msdu_cce_match_get =
  1629. hal_rx_msdu_cce_match_get_be;
  1630. hal_soc->ops->hal_rx_msdu_cce_metadata_get =
  1631. hal_rx_msdu_cce_metadata_get_be;
  1632. hal_soc->ops->hal_rx_msdu_get_flow_params =
  1633. hal_rx_msdu_get_flow_params_be;
  1634. hal_soc->ops->hal_rx_tlv_get_tcp_chksum = hal_rx_tlv_get_tcp_chksum_be;
  1635. hal_soc->ops->hal_rx_get_rx_sequence = hal_rx_get_rx_sequence_be;
  1636. #if defined(QCA_WIFI_QCA9224) && defined(WLAN_CFR_ENABLE) && \
  1637. defined(WLAN_ENH_CFR_ENABLE)
  1638. hal_soc->ops->hal_rx_get_bb_info = hal_rx_get_bb_info_9224;
  1639. hal_soc->ops->hal_rx_get_rtt_info = hal_rx_get_rtt_info_9224;
  1640. #else
  1641. hal_soc->ops->hal_rx_get_bb_info = NULL;
  1642. hal_soc->ops->hal_rx_get_rtt_info = NULL;
  1643. #endif
  1644. /* rx - msdu fast path info fields */
  1645. hal_soc->ops->hal_rx_msdu_packet_metadata_get =
  1646. hal_rx_msdu_packet_metadata_get_generic_be;
  1647. hal_soc->ops->hal_rx_mpdu_start_tlv_tag_valid =
  1648. hal_rx_mpdu_start_tlv_tag_valid_be;
  1649. hal_soc->ops->hal_rx_wbm_err_msdu_continuation_get =
  1650. hal_rx_wbm_err_msdu_continuation_get_9224;
  1651. /* rx - TLV struct offsets */
  1652. hal_soc->ops->hal_rx_msdu_end_offset_get =
  1653. hal_rx_msdu_end_offset_get_generic;
  1654. hal_soc->ops->hal_rx_mpdu_start_offset_get =
  1655. hal_rx_mpdu_start_offset_get_generic;
  1656. #ifndef NO_RX_PKT_HDR_TLV
  1657. hal_soc->ops->hal_rx_pkt_tlv_offset_get =
  1658. hal_rx_pkt_tlv_offset_get_generic;
  1659. #endif
  1660. hal_soc->ops->hal_rx_flow_setup_fse = hal_rx_flow_setup_fse_9224;
  1661. hal_soc->ops->hal_rx_flow_get_tuple_info =
  1662. hal_rx_flow_get_tuple_info_be;
  1663. hal_soc->ops->hal_rx_flow_delete_entry =
  1664. hal_rx_flow_delete_entry_be;
  1665. hal_soc->ops->hal_rx_fst_get_fse_size = hal_rx_fst_get_fse_size_be;
  1666. hal_soc->ops->hal_compute_reo_remap_ix2_ix3 =
  1667. hal_compute_reo_remap_ix2_ix3_9224;
  1668. hal_soc->ops->hal_rx_msdu_get_reo_destination_indication =
  1669. hal_rx_msdu_get_reo_destination_indication_be;
  1670. hal_soc->ops->hal_rx_get_tlv_size = hal_rx_get_tlv_size_generic_be;
  1671. hal_soc->ops->hal_rx_msdu_is_wlan_mcast =
  1672. hal_rx_msdu_is_wlan_mcast_generic_be;
  1673. hal_soc->ops->hal_tx_get_num_tcl_banks = hal_tx_get_num_tcl_banks_9224;
  1674. hal_soc->ops->hal_rx_tlv_decap_format_get =
  1675. hal_rx_tlv_decap_format_get_be;
  1676. #ifdef RECEIVE_OFFLOAD
  1677. hal_soc->ops->hal_rx_tlv_get_offload_info =
  1678. hal_rx_tlv_get_offload_info_be;
  1679. hal_soc->ops->hal_rx_get_proto_params = hal_rx_get_proto_params_be;
  1680. hal_soc->ops->hal_rx_get_l3_l4_offsets = hal_rx_get_l3_l4_offsets_be;
  1681. #endif
  1682. hal_soc->ops->hal_rx_tlv_phy_ppdu_id_get =
  1683. hal_rx_attn_phy_ppdu_id_get_be;
  1684. hal_soc->ops->hal_rx_tlv_msdu_done_get = hal_rx_tlv_msdu_done_get_be;
  1685. hal_soc->ops->hal_rx_tlv_msdu_len_get =
  1686. hal_rx_msdu_start_msdu_len_get_be;
  1687. hal_soc->ops->hal_rx_get_frame_ctrl_field =
  1688. hal_rx_get_frame_ctrl_field_be;
  1689. hal_soc->ops->hal_rx_tlv_csum_err_get = hal_rx_tlv_csum_err_get_be;
  1690. hal_soc->ops->hal_rx_mpdu_info_ampdu_flag_get =
  1691. hal_rx_mpdu_info_ampdu_flag_get_be;
  1692. hal_soc->ops->hal_rx_tlv_msdu_len_set =
  1693. hal_rx_msdu_start_msdu_len_set_be;
  1694. hal_soc->ops->hal_rx_tlv_sgi_get = hal_rx_tlv_sgi_get_be;
  1695. hal_soc->ops->hal_rx_tlv_rate_mcs_get = hal_rx_tlv_rate_mcs_get_be;
  1696. hal_soc->ops->hal_rx_tlv_bw_get = hal_rx_tlv_bw_get_be;
  1697. hal_soc->ops->hal_rx_tlv_get_pkt_type = hal_rx_tlv_get_pkt_type_be;
  1698. hal_soc->ops->hal_rx_tlv_mic_err_get = hal_rx_tlv_mic_err_get_be;
  1699. hal_soc->ops->hal_rx_tlv_decrypt_err_get =
  1700. hal_rx_tlv_decrypt_err_get_be;
  1701. hal_soc->ops->hal_rx_tlv_first_mpdu_get = hal_rx_tlv_first_mpdu_get_be;
  1702. hal_soc->ops->hal_rx_tlv_get_is_decrypted =
  1703. hal_rx_tlv_get_is_decrypted_be;
  1704. hal_soc->ops->hal_rx_msdu_get_keyid = hal_rx_msdu_get_keyid_be;
  1705. hal_soc->ops->hal_rx_tlv_get_freq = hal_rx_tlv_get_freq_be;
  1706. hal_soc->ops->hal_rx_priv_info_set_in_tlv =
  1707. hal_rx_priv_info_set_in_tlv_be;
  1708. hal_soc->ops->hal_rx_priv_info_get_from_tlv =
  1709. hal_rx_priv_info_get_from_tlv_be;
  1710. hal_soc->ops->hal_rx_pkt_hdr_get = hal_rx_pkt_hdr_get_be;
  1711. hal_soc->ops->hal_reo_setup = hal_reo_setup_9224;
  1712. #ifdef REO_SHARED_QREF_TABLE_EN
  1713. hal_soc->ops->hal_reo_shared_qaddr_setup = hal_reo_shared_qaddr_setup_be;
  1714. hal_soc->ops->hal_reo_shared_qaddr_init = hal_reo_shared_qaddr_init_be;
  1715. hal_soc->ops->hal_reo_shared_qaddr_detach = hal_reo_shared_qaddr_detach_be;
  1716. hal_soc->ops->hal_reo_shared_qaddr_write = hal_reo_shared_qaddr_write_be;
  1717. #endif
  1718. };
  1719. struct hal_hw_srng_config hw_srng_table_9224[] = {
  1720. /* TODO: max_rings can populated by querying HW capabilities */
  1721. { /* REO_DST */
  1722. .start_ring_id = HAL_SRNG_REO2SW1,
  1723. .max_rings = 8,
  1724. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1725. .lmac_ring = FALSE,
  1726. .ring_dir = HAL_SRNG_DST_RING,
  1727. .reg_start = {
  1728. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(
  1729. REO_REG_REG_BASE),
  1730. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(
  1731. REO_REG_REG_BASE)
  1732. },
  1733. .reg_size = {
  1734. HWIO_REO_R0_REO2SW2_RING_BASE_LSB_ADDR(0) -
  1735. HWIO_REO_R0_REO2SW1_RING_BASE_LSB_ADDR(0),
  1736. HWIO_REO_R2_REO2SW2_RING_HP_ADDR(0) -
  1737. HWIO_REO_R2_REO2SW1_RING_HP_ADDR(0),
  1738. },
  1739. .max_size =
  1740. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1741. HWIO_REO_R0_REO2SW1_RING_BASE_MSB_RING_SIZE_SHFT,
  1742. },
  1743. { /* REO_EXCEPTION */
  1744. /* Designating REO2SW0 ring as exception ring. This ring is
  1745. * similar to other REO2SW rings though it is named as REO2SW0.
  1746. * Any of theREO2SW rings can be used as exception ring.
  1747. */
  1748. .start_ring_id = HAL_SRNG_REO2SW0,
  1749. .max_rings = 1,
  1750. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  1751. .lmac_ring = FALSE,
  1752. .ring_dir = HAL_SRNG_DST_RING,
  1753. .reg_start = {
  1754. HWIO_REO_R0_REO2SW0_RING_BASE_LSB_ADDR(
  1755. REO_REG_REG_BASE),
  1756. HWIO_REO_R2_REO2SW0_RING_HP_ADDR(
  1757. REO_REG_REG_BASE)
  1758. },
  1759. /* Single ring - provide ring size if multiple rings of this
  1760. * type are supported
  1761. */
  1762. .reg_size = {},
  1763. .max_size =
  1764. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_BMSK >>
  1765. HWIO_REO_R0_REO2SW0_RING_BASE_MSB_RING_SIZE_SHFT,
  1766. },
  1767. { /* REO_REINJECT */
  1768. .start_ring_id = HAL_SRNG_SW2REO,
  1769. .max_rings = 4,
  1770. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  1771. .lmac_ring = FALSE,
  1772. .ring_dir = HAL_SRNG_SRC_RING,
  1773. .reg_start = {
  1774. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(
  1775. REO_REG_REG_BASE),
  1776. HWIO_REO_R2_SW2REO_RING_HP_ADDR(
  1777. REO_REG_REG_BASE)
  1778. },
  1779. /* Single ring - provide ring size if multiple rings of this
  1780. * type are supported
  1781. */
  1782. .reg_size = {
  1783. HWIO_REO_R0_SW2REO1_RING_BASE_LSB_ADDR(0) -
  1784. HWIO_REO_R0_SW2REO_RING_BASE_LSB_ADDR(0),
  1785. HWIO_REO_R2_SW2REO1_RING_HP_ADDR(0) -
  1786. HWIO_REO_R2_SW2REO_RING_HP_ADDR(0)
  1787. },
  1788. .max_size = HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_BMSK >>
  1789. HWIO_REO_R0_SW2REO_RING_BASE_MSB_RING_SIZE_SHFT,
  1790. },
  1791. { /* REO_CMD */
  1792. .start_ring_id = HAL_SRNG_REO_CMD,
  1793. .max_rings = 1,
  1794. .entry_size = (sizeof(struct tlv_32_hdr) +
  1795. sizeof(struct reo_get_queue_stats)) >> 2,
  1796. .lmac_ring = FALSE,
  1797. .ring_dir = HAL_SRNG_SRC_RING,
  1798. .reg_start = {
  1799. HWIO_REO_R0_REO_CMD_RING_BASE_LSB_ADDR(
  1800. REO_REG_REG_BASE),
  1801. HWIO_REO_R2_REO_CMD_RING_HP_ADDR(
  1802. REO_REG_REG_BASE),
  1803. },
  1804. /* Single ring - provide ring size if multiple rings of this
  1805. * type are supported
  1806. */
  1807. .reg_size = {},
  1808. .max_size = HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_BMSK >>
  1809. HWIO_REO_R0_REO_CMD_RING_BASE_MSB_RING_SIZE_SHFT,
  1810. },
  1811. { /* REO_STATUS */
  1812. .start_ring_id = HAL_SRNG_REO_STATUS,
  1813. .max_rings = 1,
  1814. .entry_size = (sizeof(struct tlv_32_hdr) +
  1815. sizeof(struct reo_get_queue_stats_status)) >> 2,
  1816. .lmac_ring = FALSE,
  1817. .ring_dir = HAL_SRNG_DST_RING,
  1818. .reg_start = {
  1819. HWIO_REO_R0_REO_STATUS_RING_BASE_LSB_ADDR(
  1820. REO_REG_REG_BASE),
  1821. HWIO_REO_R2_REO_STATUS_RING_HP_ADDR(
  1822. REO_REG_REG_BASE),
  1823. },
  1824. /* Single ring - provide ring size if multiple rings of this
  1825. * type are supported
  1826. */
  1827. .reg_size = {},
  1828. .max_size =
  1829. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1830. HWIO_REO_R0_REO_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1831. },
  1832. { /* TCL_DATA */
  1833. .start_ring_id = HAL_SRNG_SW2TCL1,
  1834. .max_rings = 6,
  1835. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1836. .lmac_ring = FALSE,
  1837. .ring_dir = HAL_SRNG_SRC_RING,
  1838. .reg_start = {
  1839. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(
  1840. MAC_TCL_REG_REG_BASE),
  1841. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(
  1842. MAC_TCL_REG_REG_BASE),
  1843. },
  1844. .reg_size = {
  1845. HWIO_TCL_R0_SW2TCL2_RING_BASE_LSB_ADDR(0) -
  1846. HWIO_TCL_R0_SW2TCL1_RING_BASE_LSB_ADDR(0),
  1847. HWIO_TCL_R2_SW2TCL2_RING_HP_ADDR(0) -
  1848. HWIO_TCL_R2_SW2TCL1_RING_HP_ADDR(0),
  1849. },
  1850. .max_size =
  1851. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1852. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  1853. },
  1854. { /* TCL_CMD/CREDIT */
  1855. /* qca8074v2 and qcn9224 uses this ring for data commands */
  1856. .start_ring_id = HAL_SRNG_SW2TCL_CMD,
  1857. .max_rings = 1,
  1858. .entry_size = sizeof(struct tcl_data_cmd) >> 2,
  1859. .lmac_ring = FALSE,
  1860. .ring_dir = HAL_SRNG_SRC_RING,
  1861. .reg_start = {
  1862. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_LSB_ADDR(
  1863. MAC_TCL_REG_REG_BASE),
  1864. HWIO_TCL_R2_SW2TCL_CREDIT_RING_HP_ADDR(
  1865. MAC_TCL_REG_REG_BASE),
  1866. },
  1867. /* Single ring - provide ring size if multiple rings of this
  1868. * type are supported
  1869. */
  1870. .reg_size = {},
  1871. .max_size =
  1872. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_BMSK >>
  1873. HWIO_TCL_R0_SW2TCL_CREDIT_RING_BASE_MSB_RING_SIZE_SHFT,
  1874. },
  1875. { /* TCL_STATUS */
  1876. .start_ring_id = HAL_SRNG_TCL_STATUS,
  1877. .max_rings = 1,
  1878. .entry_size = (sizeof(struct tlv_32_hdr) +
  1879. sizeof(struct tcl_status_ring)) >> 2,
  1880. .lmac_ring = FALSE,
  1881. .ring_dir = HAL_SRNG_DST_RING,
  1882. .reg_start = {
  1883. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_LSB_ADDR(
  1884. MAC_TCL_REG_REG_BASE),
  1885. HWIO_TCL_R2_TCL_STATUS1_RING_HP_ADDR(
  1886. MAC_TCL_REG_REG_BASE),
  1887. },
  1888. /* Single ring - provide ring size if multiple rings of this
  1889. * type are supported
  1890. */
  1891. .reg_size = {},
  1892. .max_size =
  1893. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_BMSK >>
  1894. HWIO_TCL_R0_TCL_STATUS1_RING_BASE_MSB_RING_SIZE_SHFT,
  1895. },
  1896. { /* CE_SRC */
  1897. .start_ring_id = HAL_SRNG_CE_0_SRC,
  1898. .max_rings = 16,
  1899. .entry_size = sizeof(struct ce_src_desc) >> 2,
  1900. .lmac_ring = FALSE,
  1901. .ring_dir = HAL_SRNG_SRC_RING,
  1902. .reg_start = {
  1903. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_LSB_ADDR(
  1904. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1905. HWIO_WFSS_CE_CHANNEL_SRC_R2_SRC_RING_HP_ADDR(
  1906. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE),
  1907. },
  1908. .reg_size = {
  1909. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1910. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1911. WFSS_CE_1_CHANNEL_SRC_REG_REG_BASE -
  1912. WFSS_CE_0_CHANNEL_SRC_REG_REG_BASE,
  1913. },
  1914. .max_size =
  1915. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_BMSK >>
  1916. HWIO_WFSS_CE_CHANNEL_SRC_R0_SRC_RING_BASE_MSB_RING_SIZE_SHFT,
  1917. },
  1918. { /* CE_DST */
  1919. .start_ring_id = HAL_SRNG_CE_0_DST,
  1920. .max_rings = 16,
  1921. .entry_size = 8 >> 2,
  1922. /*TODO: entry_size above should actually be
  1923. * sizeof(struct ce_dst_desc) >> 2, but couldn't find definition
  1924. * of struct ce_dst_desc in HW header files
  1925. */
  1926. .lmac_ring = FALSE,
  1927. .ring_dir = HAL_SRNG_SRC_RING,
  1928. .reg_start = {
  1929. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_LSB_ADDR(
  1930. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1931. HWIO_WFSS_CE_CHANNEL_DST_R2_DEST_RING_HP_ADDR(
  1932. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1933. },
  1934. .reg_size = {
  1935. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1936. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1937. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1938. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1939. },
  1940. .max_size =
  1941. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_BMSK >>
  1942. HWIO_WFSS_CE_CHANNEL_DST_R0_DEST_RING_BASE_MSB_RING_SIZE_SHFT,
  1943. },
  1944. { /* CE_DST_STATUS */
  1945. .start_ring_id = HAL_SRNG_CE_0_DST_STATUS,
  1946. .max_rings = 16,
  1947. .entry_size = sizeof(struct ce_stat_desc) >> 2,
  1948. .lmac_ring = FALSE,
  1949. .ring_dir = HAL_SRNG_DST_RING,
  1950. .reg_start = {
  1951. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_LSB_ADDR(
  1952. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1953. HWIO_WFSS_CE_CHANNEL_DST_R2_STATUS_RING_HP_ADDR(
  1954. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE),
  1955. },
  1956. /* TODO: check destination status ring registers */
  1957. .reg_size = {
  1958. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1959. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1960. WFSS_CE_1_CHANNEL_DST_REG_REG_BASE -
  1961. WFSS_CE_0_CHANNEL_DST_REG_REG_BASE,
  1962. },
  1963. .max_size =
  1964. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_BMSK >>
  1965. HWIO_WFSS_CE_CHANNEL_DST_R0_STATUS_RING_BASE_MSB_RING_SIZE_SHFT,
  1966. },
  1967. { /* WBM_IDLE_LINK */
  1968. .start_ring_id = HAL_SRNG_WBM_IDLE_LINK,
  1969. .max_rings = 1,
  1970. .entry_size = sizeof(struct wbm_link_descriptor_ring) >> 2,
  1971. .lmac_ring = FALSE,
  1972. .ring_dir = HAL_SRNG_SRC_RING,
  1973. .reg_start = {
  1974. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1975. HWIO_WBM_R2_WBM_IDLE_LINK_RING_HP_ADDR(WBM_REG_REG_BASE),
  1976. },
  1977. /* Single ring - provide ring size if multiple rings of this
  1978. * type are supported
  1979. */
  1980. .reg_size = {},
  1981. .max_size =
  1982. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_BMSK >>
  1983. HWIO_WBM_R0_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE_SHFT,
  1984. },
  1985. { /* SW2WBM_RELEASE */
  1986. .start_ring_id = HAL_SRNG_WBM_SW_RELEASE,
  1987. .max_rings = 2,
  1988. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  1989. .lmac_ring = FALSE,
  1990. .ring_dir = HAL_SRNG_SRC_RING,
  1991. .reg_start = {
  1992. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1993. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  1994. },
  1995. .reg_size = {
  1996. HWIO_WBM_R0_SW1_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE) -
  1997. HWIO_WBM_R0_SW_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  1998. HWIO_WBM_R2_SW1_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE) -
  1999. HWIO_WBM_R2_SW_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE)
  2000. },
  2001. .max_size =
  2002. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2003. HWIO_WBM_R0_SW_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2004. },
  2005. { /* WBM2SW_RELEASE */
  2006. .start_ring_id = HAL_SRNG_WBM2SW0_RELEASE,
  2007. .max_rings = 8,
  2008. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2009. .lmac_ring = FALSE,
  2010. .ring_dir = HAL_SRNG_DST_RING,
  2011. .reg_start = {
  2012. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  2013. WBM_REG_REG_BASE),
  2014. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  2015. WBM_REG_REG_BASE),
  2016. },
  2017. .reg_size = {
  2018. HWIO_WBM_R0_WBM2SW1_RELEASE_RING_BASE_LSB_ADDR(
  2019. WBM_REG_REG_BASE) -
  2020. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_LSB_ADDR(
  2021. WBM_REG_REG_BASE),
  2022. HWIO_WBM_R2_WBM2SW1_RELEASE_RING_HP_ADDR(
  2023. WBM_REG_REG_BASE) -
  2024. HWIO_WBM_R2_WBM2SW0_RELEASE_RING_HP_ADDR(
  2025. WBM_REG_REG_BASE),
  2026. },
  2027. .max_size =
  2028. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2029. HWIO_WBM_R0_WBM2SW0_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2030. },
  2031. { /* RXDMA_BUF */
  2032. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA0_BUF0,
  2033. #ifdef IPA_OFFLOAD
  2034. .max_rings = 3,
  2035. #else
  2036. .max_rings = 3,
  2037. #endif
  2038. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2039. .lmac_ring = TRUE,
  2040. .ring_dir = HAL_SRNG_SRC_RING,
  2041. /* reg_start is not set because LMAC rings are not accessed
  2042. * from host
  2043. */
  2044. .reg_start = {},
  2045. .reg_size = {},
  2046. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2047. },
  2048. { /* RXDMA_DST */
  2049. .start_ring_id = HAL_SRNG_WMAC1_RXDMA2SW0,
  2050. .max_rings = 0,
  2051. .entry_size = 0/*sizeof(struct reo_entrance_ring) >> 2*/,
  2052. .lmac_ring = TRUE,
  2053. .ring_dir = HAL_SRNG_DST_RING,
  2054. /* reg_start is not set because LMAC rings are not accessed
  2055. * from host
  2056. */
  2057. .reg_start = {},
  2058. .reg_size = {},
  2059. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2060. },
  2061. #ifdef QCA_MONITOR_2_0_SUPPORT
  2062. { /* RXDMA_MONITOR_BUF */
  2063. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA2_BUF,
  2064. .max_rings = 1,
  2065. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  2066. .lmac_ring = TRUE,
  2067. .ring_dir = HAL_SRNG_SRC_RING,
  2068. /* reg_start is not set because LMAC rings are not accessed
  2069. * from host
  2070. */
  2071. .reg_start = {},
  2072. .reg_size = {},
  2073. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2074. },
  2075. #else
  2076. {},
  2077. #endif
  2078. { /* RXDMA_MONITOR_STATUS */
  2079. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_STATBUF,
  2080. .max_rings = 0,
  2081. .entry_size = sizeof(struct wbm_buffer_ring) >> 2,
  2082. .lmac_ring = TRUE,
  2083. .ring_dir = HAL_SRNG_SRC_RING,
  2084. /* reg_start is not set because LMAC rings are not accessed
  2085. * from host
  2086. */
  2087. .reg_start = {},
  2088. .reg_size = {},
  2089. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2090. },
  2091. #ifdef QCA_MONITOR_2_0_SUPPORT
  2092. { /* RXDMA_MONITOR_DST */
  2093. .start_ring_id = HAL_SRNG_WMAC1_RXMON2SW0,
  2094. .max_rings = 1,
  2095. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  2096. .lmac_ring = TRUE,
  2097. .ring_dir = HAL_SRNG_DST_RING,
  2098. /* reg_start is not set because LMAC rings are not accessed
  2099. * from host
  2100. */
  2101. .reg_start = {},
  2102. .reg_size = {},
  2103. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2104. },
  2105. #else
  2106. {},
  2107. #endif
  2108. { /* RXDMA_MONITOR_DESC */
  2109. .start_ring_id = HAL_SRNG_WMAC1_SW2RXDMA1_DESC,
  2110. .max_rings = 0,
  2111. .entry_size = 0/*sizeof(struct sw_monitor_ring) >> 2*/,
  2112. .lmac_ring = TRUE,
  2113. .ring_dir = HAL_SRNG_DST_RING,
  2114. /* reg_start is not set because LMAC rings are not accessed
  2115. * from host
  2116. */
  2117. .reg_start = {},
  2118. .reg_size = {},
  2119. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2120. },
  2121. { /* DIR_BUF_RX_DMA_SRC */
  2122. .start_ring_id = HAL_SRNG_DIR_BUF_RX_SRC_DMA_RING,
  2123. /* one ring for spectral and one ring for cfr */
  2124. .max_rings = 2,
  2125. .entry_size = 2,
  2126. .lmac_ring = TRUE,
  2127. .ring_dir = HAL_SRNG_SRC_RING,
  2128. /* reg_start is not set because LMAC rings are not accessed
  2129. * from host
  2130. */
  2131. .reg_start = {},
  2132. .reg_size = {},
  2133. .max_size = HAL_RXDMA_MAX_RING_SIZE,
  2134. },
  2135. #ifdef WLAN_FEATURE_CIF_CFR
  2136. { /* WIFI_POS_SRC */
  2137. .start_ring_id = HAL_SRNG_WIFI_POS_SRC_DMA_RING,
  2138. .max_rings = 1,
  2139. .entry_size = sizeof(wmi_oem_dma_buf_release_entry) >> 2,
  2140. .lmac_ring = TRUE,
  2141. .ring_dir = HAL_SRNG_SRC_RING,
  2142. /* reg_start is not set because LMAC rings are not accessed
  2143. * from host
  2144. */
  2145. .reg_start = {},
  2146. .reg_size = {},
  2147. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2148. },
  2149. #endif
  2150. { /* REO2PPE */
  2151. .start_ring_id = HAL_SRNG_REO2PPE,
  2152. .max_rings = 1,
  2153. .entry_size = sizeof(struct reo_destination_ring) >> 2,
  2154. .lmac_ring = FALSE,
  2155. .ring_dir = HAL_SRNG_DST_RING,
  2156. .reg_start = {
  2157. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_ADDR(
  2158. REO_REG_REG_BASE),
  2159. HWIO_REO_R2_REO2PPE_RING_HP_ADDR(
  2160. REO_REG_REG_BASE),
  2161. },
  2162. /* Single ring - provide ring size if multiple rings of this
  2163. * type are supported
  2164. */
  2165. .reg_size = {},
  2166. .max_size =
  2167. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_BMSK >>
  2168. HWIO_REO_R0_REO2PPE_RING_BASE_LSB_RING_BASE_ADDR_LSB_SHFT,
  2169. },
  2170. { /* PPE2TCL */
  2171. .start_ring_id = HAL_SRNG_PPE2TCL1,
  2172. .max_rings = 1,
  2173. .entry_size = sizeof(struct tcl_entrance_from_ppe_ring) >> 2,
  2174. .lmac_ring = FALSE,
  2175. .ring_dir = HAL_SRNG_SRC_RING,
  2176. .reg_start = {
  2177. HWIO_TCL_R0_PPE2TCL1_RING_BASE_LSB_ADDR(
  2178. MAC_TCL_REG_REG_BASE),
  2179. HWIO_TCL_R2_PPE2TCL1_RING_HP_ADDR(
  2180. MAC_TCL_REG_REG_BASE),
  2181. },
  2182. .reg_size = {},
  2183. .max_size =
  2184. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_BMSK >>
  2185. HWIO_TCL_R0_SW2TCL1_RING_BASE_MSB_RING_SIZE_SHFT,
  2186. },
  2187. { /* PPE_RELEASE */
  2188. .start_ring_id = HAL_SRNG_WBM_PPE_RELEASE,
  2189. .max_rings = 1,
  2190. .entry_size = sizeof(struct wbm_release_ring) >> 2,
  2191. .lmac_ring = FALSE,
  2192. .ring_dir = HAL_SRNG_SRC_RING,
  2193. .reg_start = {
  2194. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_LSB_ADDR(WBM_REG_REG_BASE),
  2195. HWIO_WBM_R2_PPE_RELEASE_RING_HP_ADDR(WBM_REG_REG_BASE),
  2196. },
  2197. .reg_size = {},
  2198. .max_size =
  2199. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_BMSK >>
  2200. HWIO_WBM_R0_PPE_RELEASE_RING_BASE_MSB_RING_SIZE_SHFT,
  2201. },
  2202. #ifdef QCA_MONITOR_2_0_SUPPORT
  2203. { /* TX_MONITOR_BUF */
  2204. .start_ring_id = HAL_SRNG_SW2TXMON_BUF0,
  2205. .max_rings = 1,
  2206. .entry_size = sizeof(struct mon_ingress_ring) >> 2,
  2207. .lmac_ring = TRUE,
  2208. .ring_dir = HAL_SRNG_SRC_RING,
  2209. /* reg_start is not set because LMAC rings are not accessed
  2210. * from host
  2211. */
  2212. .reg_start = {},
  2213. .reg_size = {},
  2214. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2215. },
  2216. { /* TX_MONITOR_DST */
  2217. .start_ring_id = HAL_SRNG_WMAC1_TXMON2SW0,
  2218. .max_rings = 1,
  2219. .entry_size = sizeof(struct mon_destination_ring) >> 2,
  2220. .lmac_ring = TRUE,
  2221. .ring_dir = HAL_SRNG_DST_RING,
  2222. /* reg_start is not set because LMAC rings are not accessed
  2223. * from host
  2224. */
  2225. .reg_start = {},
  2226. .reg_size = {},
  2227. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2228. },
  2229. #else
  2230. {},
  2231. {},
  2232. #endif
  2233. { /* SW2RXDMA */
  2234. .start_ring_id = HAL_SRNG_SW2RXDMA_BUF0,
  2235. .max_rings = 3,
  2236. .entry_size = sizeof(struct reo_entrance_ring) >> 2,
  2237. .lmac_ring = TRUE,
  2238. .ring_dir = HAL_SRNG_SRC_RING,
  2239. /* reg_start is not set because LMAC rings are not accessed
  2240. * from host
  2241. */
  2242. .reg_start = {},
  2243. .reg_size = {},
  2244. .max_size = HAL_RXDMA_MAX_RING_SIZE_BE,
  2245. },
  2246. };
  2247. /**
  2248. * hal_srng_hw_reg_offset_init_qcn9224() - Initialize the HW srng reg offset
  2249. * applicable only for QCN9224
  2250. * @hal_soc: HAL Soc handle
  2251. *
  2252. * Return: None
  2253. */
  2254. static inline void hal_srng_hw_reg_offset_init_qcn9224(struct hal_soc *hal_soc)
  2255. {
  2256. int32_t *hw_reg_offset = hal_soc->hal_hw_reg_offset;
  2257. hw_reg_offset[DST_MSI2_BASE_LSB] = REG_OFFSET(DST, MSI2_BASE_LSB),
  2258. hw_reg_offset[DST_MSI2_BASE_MSB] = REG_OFFSET(DST, MSI2_BASE_MSB),
  2259. hw_reg_offset[DST_MSI2_DATA] = REG_OFFSET(DST, MSI2_DATA),
  2260. hw_reg_offset[DST_PRODUCER_INT2_SETUP] =
  2261. REG_OFFSET(DST, PRODUCER_INT2_SETUP);
  2262. }
  2263. /**
  2264. * hal_qcn9224_attach()- Attach 9224 target specific hal_soc ops,
  2265. * offset and srng table
  2266. * Return: void
  2267. */
  2268. void hal_qcn9224_attach(struct hal_soc *hal_soc)
  2269. {
  2270. hal_soc->hw_srng_table = hw_srng_table_9224;
  2271. hal_srng_hw_reg_offset_init_generic(hal_soc);
  2272. hal_srng_hw_reg_offset_init_qcn9224(hal_soc);
  2273. hal_hw_txrx_default_ops_attach_be(hal_soc);
  2274. hal_hw_txrx_ops_attach_qcn9224(hal_soc);
  2275. if (hal_soc->static_window_map)
  2276. hal_write_window_register(hal_soc);
  2277. hal_soc->dmac_cmn_src_rxbuf_ring = true;
  2278. }