hal_rx.h 100 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428
  1. /*
  2. * Copyright (c) 2016-2020 The Linux Foundation. All rights reserved.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for
  5. * any purpose with or without fee is hereby granted, provided that the
  6. * above copyright notice and this permission notice appear in all
  7. * copies.
  8. *
  9. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
  10. * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
  11. * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
  12. * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
  13. * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
  14. * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
  15. * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
  16. * PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #ifndef _HAL_RX_H_
  19. #define _HAL_RX_H_
  20. #include <hal_api.h>
  21. #define HAL_RX_OFFSET(block, field) block##_##field##_OFFSET
  22. #define HAL_RX_LSB(block, field) block##_##field##_LSB
  23. #define HAL_RX_MASk(block, field) block##_##field##_MASK
  24. #define HAL_RX_GET(_ptr, block, field) \
  25. (((*((volatile uint32_t *)_ptr + (HAL_RX_OFFSET(block, field)>>2))) & \
  26. HAL_RX_MASk(block, field)) >> \
  27. HAL_RX_LSB(block, field))
  28. /* BUFFER_SIZE = 1536 data bytes + 384 RX TLV bytes + some spare bytes */
  29. #ifndef RX_DATA_BUFFER_SIZE
  30. #define RX_DATA_BUFFER_SIZE 2048
  31. #endif
  32. #ifndef RX_MONITOR_BUFFER_SIZE
  33. #define RX_MONITOR_BUFFER_SIZE 2048
  34. #endif
  35. /* HAL_RX_NON_QOS_TID = NON_QOS_TID which is 16 */
  36. #define HAL_RX_NON_QOS_TID 16
  37. enum {
  38. HAL_HW_RX_DECAP_FORMAT_RAW = 0,
  39. HAL_HW_RX_DECAP_FORMAT_NWIFI,
  40. HAL_HW_RX_DECAP_FORMAT_ETH2,
  41. HAL_HW_RX_DECAP_FORMAT_8023,
  42. };
  43. /**
  44. * struct hal_wbm_err_desc_info: structure to hold wbm error codes and reasons
  45. *
  46. * @reo_psh_rsn: REO push reason
  47. * @reo_err_code: REO Error code
  48. * @rxdma_psh_rsn: RXDMA push reason
  49. * @rxdma_err_code: RXDMA Error code
  50. * @reserved_1: Reserved bits
  51. * @wbm_err_src: WBM error source
  52. * @pool_id: pool ID, indicates which rxdma pool
  53. * @reserved_2: Reserved bits
  54. */
  55. struct hal_wbm_err_desc_info {
  56. uint16_t reo_psh_rsn:2,
  57. reo_err_code:5,
  58. rxdma_psh_rsn:2,
  59. rxdma_err_code:5,
  60. reserved_1:2;
  61. uint8_t wbm_err_src:3,
  62. pool_id:2,
  63. reserved_2:3;
  64. };
  65. /**
  66. * enum hal_reo_error_code: Enum which encapsulates "reo_push_reason"
  67. *
  68. * @ HAL_REO_ERROR_DETECTED: Packets arrived because of an error detected
  69. * @ HAL_REO_ROUTING_INSTRUCTION: Packets arrived because of REO routing
  70. */
  71. enum hal_reo_error_status {
  72. HAL_REO_ERROR_DETECTED = 0,
  73. HAL_REO_ROUTING_INSTRUCTION = 1,
  74. };
  75. /**
  76. * @msdu_flags: [0] first_msdu_in_mpdu
  77. * [1] last_msdu_in_mpdu
  78. * [2] msdu_continuation - MSDU spread across buffers
  79. * [23] sa_is_valid - SA match in peer table
  80. * [24] sa_idx_timeout - Timeout while searching for SA match
  81. * [25] da_is_valid - Used to identtify intra-bss forwarding
  82. * [26] da_is_MCBC
  83. * [27] da_idx_timeout - Timeout while searching for DA match
  84. *
  85. */
  86. struct hal_rx_msdu_desc_info {
  87. uint32_t msdu_flags;
  88. uint16_t msdu_len; /* 14 bits for length */
  89. };
  90. /**
  91. * enum hal_rx_msdu_desc_flags: Enum for flags in MSDU_DESC_INFO
  92. *
  93. * @ HAL_MSDU_F_FIRST_MSDU_IN_MPDU: First MSDU in MPDU
  94. * @ HAL_MSDU_F_LAST_MSDU_IN_MPDU: Last MSDU in MPDU
  95. * @ HAL_MSDU_F_MSDU_CONTINUATION: MSDU continuation
  96. * @ HAL_MSDU_F_SA_IS_VALID: Found match for SA in AST
  97. * @ HAL_MSDU_F_SA_IDX_TIMEOUT: AST search for SA timed out
  98. * @ HAL_MSDU_F_DA_IS_VALID: Found match for DA in AST
  99. * @ HAL_MSDU_F_DA_IS_MCBC: DA is MC/BC address
  100. * @ HAL_MSDU_F_DA_IDX_TIMEOUT: AST search for DA timed out
  101. */
  102. enum hal_rx_msdu_desc_flags {
  103. HAL_MSDU_F_FIRST_MSDU_IN_MPDU = (0x1 << 0),
  104. HAL_MSDU_F_LAST_MSDU_IN_MPDU = (0x1 << 1),
  105. HAL_MSDU_F_MSDU_CONTINUATION = (0x1 << 2),
  106. HAL_MSDU_F_SA_IS_VALID = (0x1 << 23),
  107. HAL_MSDU_F_SA_IDX_TIMEOUT = (0x1 << 24),
  108. HAL_MSDU_F_DA_IS_VALID = (0x1 << 25),
  109. HAL_MSDU_F_DA_IS_MCBC = (0x1 << 26),
  110. HAL_MSDU_F_DA_IDX_TIMEOUT = (0x1 << 27)
  111. };
  112. /*
  113. * @msdu_count: no. of msdus in the MPDU
  114. * @mpdu_seq: MPDU sequence number
  115. * @mpdu_flags [0] Fragment flag
  116. * [1] MPDU_retry_bit
  117. * [2] AMPDU flag
  118. * [3] raw_ampdu
  119. * @peer_meta_data: Upper bits containing peer id, vdev id
  120. */
  121. struct hal_rx_mpdu_desc_info {
  122. uint16_t msdu_count;
  123. uint16_t mpdu_seq; /* 12 bits for length */
  124. uint32_t mpdu_flags;
  125. uint32_t peer_meta_data; /* sw progamed meta-data:MAC Id & peer Id */
  126. };
  127. /**
  128. * enum hal_rx_mpdu_desc_flags: Enum for flags in MPDU_DESC_INFO
  129. *
  130. * @ HAL_MPDU_F_FRAGMENT: Fragmented MPDU (802.11 fragemtation)
  131. * @ HAL_MPDU_F_RETRY_BIT: Retry bit is set in FC of MPDU
  132. * @ HAL_MPDU_F_AMPDU_FLAG: MPDU received as part of A-MPDU
  133. * @ HAL_MPDU_F_RAW_AMPDU: MPDU is a Raw MDPU
  134. */
  135. enum hal_rx_mpdu_desc_flags {
  136. HAL_MPDU_F_FRAGMENT = (0x1 << 20),
  137. HAL_MPDU_F_RETRY_BIT = (0x1 << 21),
  138. HAL_MPDU_F_AMPDU_FLAG = (0x1 << 22),
  139. HAL_MPDU_F_RAW_AMPDU = (0x1 << 30)
  140. };
  141. /**
  142. * enum hal_rx_ret_buf_manager: Enum for return_buffer_manager field in
  143. * BUFFER_ADDR_INFO structure
  144. *
  145. * @ HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  146. * @ HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  147. * descriptor list
  148. * @ HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  149. * @ HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  150. * @ HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  151. * @ HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  152. * @ HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  153. */
  154. enum hal_rx_ret_buf_manager {
  155. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST = 0,
  156. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST = 1,
  157. HAL_RX_BUF_RBM_FW_BM = 2,
  158. HAL_RX_BUF_RBM_SW0_BM = 3,
  159. HAL_RX_BUF_RBM_SW1_BM = 4,
  160. HAL_RX_BUF_RBM_SW2_BM = 5,
  161. HAL_RX_BUF_RBM_SW3_BM = 6,
  162. };
  163. /*
  164. * Given the offset of a field in bytes, returns uint8_t *
  165. */
  166. #define _OFFSET_TO_BYTE_PTR(_ptr, _off_in_bytes) \
  167. (((uint8_t *)(_ptr)) + (_off_in_bytes))
  168. /*
  169. * Given the offset of a field in bytes, returns uint32_t *
  170. */
  171. #define _OFFSET_TO_WORD_PTR(_ptr, _off_in_bytes) \
  172. (((uint32_t *)(_ptr)) + ((_off_in_bytes) >> 2))
  173. #define _HAL_MS(_word, _mask, _shift) \
  174. (((_word) & (_mask)) >> (_shift))
  175. /*
  176. * macro to set the LSW of the nbuf data physical address
  177. * to the rxdma ring entry
  178. */
  179. #define HAL_RXDMA_PADDR_LO_SET(buff_addr_info, paddr_lo) \
  180. ((*(((unsigned int *) buff_addr_info) + \
  181. (BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET >> 2))) = \
  182. (paddr_lo << BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB) & \
  183. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK)
  184. /*
  185. * macro to set the LSB of MSW of the nbuf data physical address
  186. * to the rxdma ring entry
  187. */
  188. #define HAL_RXDMA_PADDR_HI_SET(buff_addr_info, paddr_hi) \
  189. ((*(((unsigned int *) buff_addr_info) + \
  190. (BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET >> 2))) = \
  191. (paddr_hi << BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB) & \
  192. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK)
  193. /*
  194. * macro to set the cookie into the rxdma ring entry
  195. */
  196. #define HAL_RXDMA_COOKIE_SET(buff_addr_info, cookie) \
  197. ((*(((unsigned int *) buff_addr_info) + \
  198. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) &= \
  199. ~BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK); \
  200. ((*(((unsigned int *) buff_addr_info) + \
  201. (BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET >> 2))) |= \
  202. (cookie << BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB) & \
  203. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK)
  204. /*
  205. * macro to set the manager into the rxdma ring entry
  206. */
  207. #define HAL_RXDMA_MANAGER_SET(buff_addr_info, manager) \
  208. ((*(((unsigned int *) buff_addr_info) + \
  209. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) &= \
  210. ~BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK); \
  211. ((*(((unsigned int *) buff_addr_info) + \
  212. (BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET >> 2))) |= \
  213. (manager << BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB) & \
  214. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK)
  215. #define HAL_RX_ERROR_STATUS_GET(reo_desc) \
  216. (_HAL_MS((*_OFFSET_TO_WORD_PTR(reo_desc, \
  217. REO_DESTINATION_RING_7_REO_PUSH_REASON_OFFSET)),\
  218. REO_DESTINATION_RING_7_REO_PUSH_REASON_MASK, \
  219. REO_DESTINATION_RING_7_REO_PUSH_REASON_LSB))
  220. #define HAL_RX_BUF_COOKIE_GET(buff_addr_info) \
  221. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  222. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_OFFSET)), \
  223. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_MASK, \
  224. BUFFER_ADDR_INFO_1_SW_BUFFER_COOKIE_LSB))
  225. #define HAL_RX_BUFFER_ADDR_39_32_GET(buff_addr_info) \
  226. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  227. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_OFFSET)), \
  228. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK, \
  229. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_LSB))
  230. #define HAL_RX_BUFFER_ADDR_31_0_GET(buff_addr_info) \
  231. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  232. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_OFFSET)), \
  233. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK, \
  234. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_LSB))
  235. #define HAL_RX_BUF_RBM_GET(buff_addr_info) \
  236. (_HAL_MS((*_OFFSET_TO_WORD_PTR(buff_addr_info, \
  237. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_OFFSET)),\
  238. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_MASK, \
  239. BUFFER_ADDR_INFO_1_RETURN_BUFFER_MANAGER_LSB))
  240. /* TODO: Convert the following structure fields accesseses to offsets */
  241. #define HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_desc) \
  242. (HAL_RX_BUFFER_ADDR_39_32_GET(& \
  243. (((struct reo_destination_ring *) \
  244. reo_desc)->buf_or_link_desc_addr_info)))
  245. #define HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_desc) \
  246. (HAL_RX_BUFFER_ADDR_31_0_GET(& \
  247. (((struct reo_destination_ring *) \
  248. reo_desc)->buf_or_link_desc_addr_info)))
  249. #define HAL_RX_REO_BUF_COOKIE_GET(reo_desc) \
  250. (HAL_RX_BUF_COOKIE_GET(& \
  251. (((struct reo_destination_ring *) \
  252. reo_desc)->buf_or_link_desc_addr_info)))
  253. #define HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info_ptr) \
  254. ((mpdu_info_ptr \
  255. [RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_OFFSET >> 2] & \
  256. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_MASK) >> \
  257. RX_MPDU_DESC_INFO_0_MPDU_SEQUENCE_NUMBER_LSB)
  258. #define HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info_ptr) \
  259. ((mpdu_info_ptr \
  260. [RX_MPDU_DESC_INFO_1_PEER_META_DATA_OFFSET >> 2] & \
  261. RX_MPDU_DESC_INFO_1_PEER_META_DATA_MASK) >> \
  262. RX_MPDU_DESC_INFO_1_PEER_META_DATA_LSB)
  263. #define HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info_ptr) \
  264. ((mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MSDU_COUNT_OFFSET >> 2] & \
  265. RX_MPDU_DESC_INFO_0_MSDU_COUNT_MASK) >> \
  266. RX_MPDU_DESC_INFO_0_MSDU_COUNT_LSB)
  267. #define HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) \
  268. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_OFFSET >> 2] & \
  269. RX_MPDU_DESC_INFO_0_FRAGMENT_FLAG_MASK)
  270. #define HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) \
  271. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_OFFSET >> 2] & \
  272. RX_MPDU_DESC_INFO_0_MPDU_RETRY_BIT_MASK)
  273. #define HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) \
  274. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_AMPDU_FLAG_OFFSET >> 2] & \
  275. RX_MPDU_DESC_INFO_0_AMPDU_FLAG_MASK)
  276. #define HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr) \
  277. (mpdu_info_ptr[RX_MPDU_DESC_INFO_0_RAW_MPDU_OFFSET >> 2] & \
  278. RX_MPDU_DESC_INFO_0_RAW_MPDU_MASK)
  279. #define HAL_RX_MPDU_FLAGS_GET(mpdu_info_ptr) \
  280. (HAL_RX_MPDU_FRAGMENT_FLAG_GET(mpdu_info_ptr) | \
  281. HAL_RX_MPDU_RETRY_BIT_GET(mpdu_info_ptr) | \
  282. HAL_RX_MPDU_AMPDU_FLAG_GET(mpdu_info_ptr) | \
  283. HAL_RX_MPDU_RAW_MPDU_GET(mpdu_info_ptr))
  284. #define HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info_ptr) \
  285. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  286. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_OFFSET)), \
  287. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_MASK, \
  288. RX_MSDU_DESC_INFO_0_MSDU_LENGTH_LSB))
  289. /*
  290. * NOTE: None of the following _GET macros need a right
  291. * shift by the corresponding _LSB. This is because, they are
  292. * finally taken and "OR'ed" into a single word again.
  293. */
  294. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  295. ((*(((uint32_t *)msdu_info_ptr) + \
  296. (RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  297. (val << RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_LSB) & \
  298. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  299. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_info_ptr, val) \
  300. ((*(((uint32_t *)msdu_info_ptr) + \
  301. (RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET >> 2))) |= \
  302. (val << RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_LSB) & \
  303. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  304. #define HAL_RX_MSDU_CONTINUATION_FLAG_SET(msdu_info_ptr, val) \
  305. ((*(((uint32_t *)msdu_info_ptr) + \
  306. (RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET >> 2))) |= \
  307. (val << RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_LSB) & \
  308. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  309. #define HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  310. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  311. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  312. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK)
  313. #define HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) \
  314. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  315. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_OFFSET)) & \
  316. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK)
  317. #define HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) \
  318. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  319. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_OFFSET)) & \
  320. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK)
  321. #define HAL_RX_MSDU_REO_DST_IND_GET(msdu_info_ptr) \
  322. (_HAL_MS((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  323. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_OFFSET)), \
  324. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_MASK, \
  325. RX_MSDU_DESC_INFO_0_REO_DESTINATION_INDICATION_LSB))
  326. #define HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  327. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  328. RX_MSDU_DESC_INFO_0_SA_IS_VALID_OFFSET)) & \
  329. RX_MSDU_DESC_INFO_0_SA_IS_VALID_MASK)
  330. #define HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  331. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  332. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_OFFSET)) & \
  333. RX_MSDU_DESC_INFO_0_SA_IDX_TIMEOUT_MASK)
  334. #define HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) \
  335. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  336. RX_MSDU_DESC_INFO_0_DA_IS_VALID_OFFSET)) & \
  337. RX_MSDU_DESC_INFO_0_DA_IS_VALID_MASK)
  338. #define HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) \
  339. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  340. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_OFFSET)) & \
  341. RX_MSDU_DESC_INFO_0_DA_IS_MCBC_MASK)
  342. #define HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) \
  343. ((*_OFFSET_TO_WORD_PTR(msdu_info_ptr, \
  344. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_OFFSET)) & \
  345. RX_MSDU_DESC_INFO_0_DA_IDX_TIMEOUT_MASK)
  346. #define HAL_RX_MSDU_FLAGS_GET(msdu_info_ptr) \
  347. (HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  348. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_GET(msdu_info_ptr) | \
  349. HAL_RX_MSDU_CONTINUATION_FLAG_GET(msdu_info_ptr) | \
  350. HAL_RX_MSDU_SA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  351. HAL_RX_MSDU_SA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr) | \
  352. HAL_RX_MSDU_DA_IS_VALID_FLAG_GET(msdu_info_ptr) | \
  353. HAL_RX_MSDU_DA_IS_MCBC_FLAG_GET(msdu_info_ptr) | \
  354. HAL_RX_MSDU_DA_IDX_TIMEOUT_FLAG_GET(msdu_info_ptr))
  355. #define HAL_RX_MPDU_ENCRYPT_TYPE_GET(_rx_mpdu_info) \
  356. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  357. RX_MPDU_INFO_3_ENCRYPT_TYPE_OFFSET)), \
  358. RX_MPDU_INFO_3_ENCRYPT_TYPE_MASK, \
  359. RX_MPDU_INFO_3_ENCRYPT_TYPE_LSB))
  360. #define HAL_RX_FLD_SET(_ptr, _wrd, _field, _val) \
  361. (*(uint32_t *)(((uint8_t *)_ptr) + \
  362. _wrd ## _ ## _field ## _OFFSET) |= \
  363. ((_val << _wrd ## _ ## _field ## _LSB) & \
  364. _wrd ## _ ## _field ## _MASK))
  365. #define HAL_RX_UNIFORM_HDR_SET(_rx_msdu_link, _field, _val) \
  366. HAL_RX_FLD_SET(_rx_msdu_link, UNIFORM_DESCRIPTOR_HEADER_0, \
  367. _field, _val)
  368. #define HAL_RX_MSDU_DESC_INFO_SET(_msdu_info_ptr, _field, _val) \
  369. HAL_RX_FLD_SET(_msdu_info_ptr, RX_MSDU_DESC_INFO_0, \
  370. _field, _val)
  371. #define HAL_RX_MPDU_DESC_INFO_SET(_mpdu_info_ptr, _field, _val) \
  372. HAL_RX_FLD_SET(_mpdu_info_ptr, RX_MPDU_DESC_INFO_0, \
  373. _field, _val)
  374. static inline void hal_rx_mpdu_desc_info_get(void *desc_addr,
  375. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  376. {
  377. struct reo_destination_ring *reo_dst_ring;
  378. uint32_t *mpdu_info;
  379. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  380. mpdu_info = (uint32_t *)&reo_dst_ring->rx_mpdu_desc_info_details;
  381. mpdu_desc_info->msdu_count = HAL_RX_MPDU_MSDU_COUNT_GET(mpdu_info);
  382. mpdu_desc_info->mpdu_seq = HAL_RX_MPDU_SEQUENCE_NUMBER_GET(mpdu_info);
  383. mpdu_desc_info->mpdu_flags = HAL_RX_MPDU_FLAGS_GET(mpdu_info);
  384. mpdu_desc_info->peer_meta_data =
  385. HAL_RX_MPDU_DESC_PEER_META_DATA_GET(mpdu_info);
  386. }
  387. /*
  388. * @ hal_rx_msdu_desc_info_get: Gets the flags related to MSDU desciptor.
  389. * @ Specifically flags needed are:
  390. * @ first_msdu_in_mpdu, last_msdu_in_mpdu,
  391. * @ msdu_continuation, sa_is_valid,
  392. * @ sa_idx_timeout, da_is_valid, da_idx_timeout,
  393. * @ da_is_MCBC
  394. *
  395. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to the current
  396. * @ descriptor
  397. * @ msdu_desc_info: Holds MSDU descriptor info from HAL Rx descriptor
  398. * @ Return: void
  399. */
  400. static inline void hal_rx_msdu_desc_info_get(void *desc_addr,
  401. struct hal_rx_msdu_desc_info *msdu_desc_info)
  402. {
  403. struct reo_destination_ring *reo_dst_ring;
  404. uint32_t *msdu_info;
  405. reo_dst_ring = (struct reo_destination_ring *) desc_addr;
  406. msdu_info = (uint32_t *)&reo_dst_ring->rx_msdu_desc_info_details;
  407. msdu_desc_info->msdu_flags = HAL_RX_MSDU_FLAGS_GET(msdu_info);
  408. msdu_desc_info->msdu_len = HAL_RX_MSDU_PKT_LENGTH_GET(msdu_info);
  409. }
  410. /*
  411. * hal_rxdma_buff_addr_info_set() - set the buffer_addr_info of the
  412. * rxdma ring entry.
  413. * @rxdma_entry: descriptor entry
  414. * @paddr: physical address of nbuf data pointer.
  415. * @cookie: SW cookie used as a index to SW rx desc.
  416. * @manager: who owns the nbuf (host, NSS, etc...).
  417. *
  418. */
  419. static inline void hal_rxdma_buff_addr_info_set(void *rxdma_entry,
  420. qdf_dma_addr_t paddr, uint32_t cookie, uint8_t manager)
  421. {
  422. uint32_t paddr_lo = ((u64)paddr & 0x00000000ffffffff);
  423. uint32_t paddr_hi = ((u64)paddr & 0xffffffff00000000) >> 32;
  424. HAL_RXDMA_PADDR_LO_SET(rxdma_entry, paddr_lo);
  425. HAL_RXDMA_PADDR_HI_SET(rxdma_entry, paddr_hi);
  426. HAL_RXDMA_COOKIE_SET(rxdma_entry, cookie);
  427. HAL_RXDMA_MANAGER_SET(rxdma_entry, manager);
  428. }
  429. /*
  430. * Structures & Macros to obtain fields from the TLV's in the Rx packet
  431. * pre-header.
  432. */
  433. /*
  434. * Every Rx packet starts at an offset from the top of the buffer.
  435. * If the host hasn't subscribed to any specific TLV, there is
  436. * still space reserved for the following TLV's from the start of
  437. * the buffer:
  438. * -- RX ATTENTION
  439. * -- RX MPDU START
  440. * -- RX MSDU START
  441. * -- RX MSDU END
  442. * -- RX MPDU END
  443. * -- RX PACKET HEADER (802.11)
  444. * If the host subscribes to any of the TLV's above, that TLV
  445. * if populated by the HW
  446. */
  447. #define NUM_DWORDS_TAG 1
  448. /* By default the packet header TLV is 128 bytes */
  449. #define NUM_OF_BYTES_RX_802_11_HDR_TLV 128
  450. #define NUM_OF_DWORDS_RX_802_11_HDR_TLV \
  451. (NUM_OF_BYTES_RX_802_11_HDR_TLV >> 2)
  452. #define RX_PKT_OFFSET_WORDS \
  453. ( \
  454. NUM_OF_DWORDS_RX_ATTENTION + NUM_DWORDS_TAG \
  455. NUM_OF_DWORDS_RX_MPDU_START + NUM_DWORDS_TAG \
  456. NUM_OF_DWORDS_RX_MSDU_START + NUM_DWORDS_TAG \
  457. NUM_OF_DWORDS_RX_MSDU_END + NUM_DWORDS_TAG \
  458. NUM_OF_DWORDS_RX_MPDU_END + NUM_DWORDS_TAG \
  459. NUM_OF_DWORDS_RX_802_11_HDR_TLV + NUM_DWORDS_TAG \
  460. )
  461. #define RX_PKT_OFFSET_BYTES \
  462. (RX_PKT_OFFSET_WORDS << 2)
  463. #define RX_PKT_HDR_TLV_LEN 120
  464. /*
  465. * Each RX descriptor TLV is preceded by 1 DWORD "tag"
  466. */
  467. struct rx_attention_tlv {
  468. uint32_t tag;
  469. struct rx_attention rx_attn;
  470. };
  471. struct rx_mpdu_start_tlv {
  472. uint32_t tag;
  473. struct rx_mpdu_start rx_mpdu_start;
  474. };
  475. struct rx_msdu_start_tlv {
  476. uint32_t tag;
  477. struct rx_msdu_start rx_msdu_start;
  478. };
  479. struct rx_msdu_end_tlv {
  480. uint32_t tag;
  481. struct rx_msdu_end rx_msdu_end;
  482. };
  483. struct rx_mpdu_end_tlv {
  484. uint32_t tag;
  485. struct rx_mpdu_end rx_mpdu_end;
  486. };
  487. struct rx_pkt_hdr_tlv {
  488. uint32_t tag; /* 4 B */
  489. uint32_t phy_ppdu_id; /* 4 B */
  490. char rx_pkt_hdr[RX_PKT_HDR_TLV_LEN]; /* 120 B */
  491. };
  492. #define RXDMA_OPTIMIZATION
  493. /* rx_pkt_tlvs structure should be used to process Data buffers, monitor status
  494. * buffers, monitor destination buffers and monitor descriptor buffers.
  495. */
  496. #ifdef RXDMA_OPTIMIZATION
  497. /*
  498. * The RX_PADDING_BYTES is required so that the TLV's don't
  499. * spread across the 128 byte boundary
  500. * RXDMA optimization requires:
  501. * 1) MSDU_END & ATTENTION TLV's follow in that order
  502. * 2) TLV's don't span across 128 byte lines
  503. * 3) Rx Buffer is nicely aligned on the 128 byte boundary
  504. */
  505. #define RX_PADDING0_BYTES 4
  506. #define RX_PADDING1_BYTES 16
  507. struct rx_pkt_tlvs {
  508. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  509. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  510. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  511. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  512. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  513. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  514. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  515. #ifndef NO_RX_PKT_HDR_TLV
  516. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  517. #endif
  518. };
  519. #else /* RXDMA_OPTIMIZATION */
  520. struct rx_pkt_tlvs {
  521. struct rx_attention_tlv attn_tlv;
  522. struct rx_mpdu_start_tlv mpdu_start_tlv;
  523. struct rx_msdu_start_tlv msdu_start_tlv;
  524. struct rx_msdu_end_tlv msdu_end_tlv;
  525. struct rx_mpdu_end_tlv mpdu_end_tlv;
  526. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  527. };
  528. #endif /* RXDMA_OPTIMIZATION */
  529. /* rx_mon_pkt_tlvs structure should be used to process monitor data buffers */
  530. #ifdef RXDMA_OPTIMIZATION
  531. struct rx_mon_pkt_tlvs {
  532. struct rx_msdu_end_tlv msdu_end_tlv; /* 72 bytes */
  533. struct rx_attention_tlv attn_tlv; /* 16 bytes */
  534. struct rx_msdu_start_tlv msdu_start_tlv;/* 40 bytes */
  535. uint8_t rx_padding0[RX_PADDING0_BYTES]; /* 4 bytes */
  536. struct rx_mpdu_start_tlv mpdu_start_tlv;/* 96 bytes */
  537. struct rx_mpdu_end_tlv mpdu_end_tlv; /* 12 bytes */
  538. uint8_t rx_padding1[RX_PADDING1_BYTES]; /* 16 bytes */
  539. struct rx_pkt_hdr_tlv pkt_hdr_tlv; /* 128 bytes */
  540. };
  541. #else /* RXDMA_OPTIMIZATION */
  542. struct rx_mon_pkt_tlvs {
  543. struct rx_attention_tlv attn_tlv;
  544. struct rx_mpdu_start_tlv mpdu_start_tlv;
  545. struct rx_msdu_start_tlv msdu_start_tlv;
  546. struct rx_msdu_end_tlv msdu_end_tlv;
  547. struct rx_mpdu_end_tlv mpdu_end_tlv;
  548. struct rx_pkt_hdr_tlv pkt_hdr_tlv;
  549. };
  550. #endif
  551. #define SIZE_OF_MONITOR_TLV sizeof(struct rx_mon_pkt_tlvs)
  552. #define SIZE_OF_DATA_RX_TLV sizeof(struct rx_pkt_tlvs)
  553. #define RX_PKT_TLVS_LEN SIZE_OF_DATA_RX_TLV
  554. #ifdef NO_RX_PKT_HDR_TLV
  555. static inline uint8_t
  556. *hal_rx_pkt_hdr_get(uint8_t *buf)
  557. {
  558. return buf + RX_PKT_TLVS_LEN;
  559. }
  560. #else
  561. static inline uint8_t
  562. *hal_rx_pkt_hdr_get(uint8_t *buf)
  563. {
  564. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  565. return pkt_tlvs->pkt_hdr_tlv.rx_pkt_hdr;
  566. }
  567. #endif
  568. #define RX_PKT_TLV_OFFSET(field) qdf_offsetof(struct rx_pkt_tlvs, field)
  569. #define HAL_RX_PKT_TLV_MPDU_START_OFFSET(hal_soc) \
  570. RX_PKT_TLV_OFFSET(mpdu_start_tlv)
  571. #define HAL_RX_PKT_TLV_MPDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(mpdu_end_tlv)
  572. #define HAL_RX_PKT_TLV_MSDU_START_OFFSET(hal_soc) \
  573. RX_PKT_TLV_OFFSET(msdu_start_tlv)
  574. #define HAL_RX_PKT_TLV_MSDU_END_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(msdu_end_tlv)
  575. #define HAL_RX_PKT_TLV_ATTN_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(attn_tlv)
  576. #define HAL_RX_PKT_TLV_PKT_HDR_OFFSET(hal_soc) RX_PKT_TLV_OFFSET(pkt_hdr_tlv)
  577. static inline uint8_t
  578. *hal_rx_padding0_get(uint8_t *buf)
  579. {
  580. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  581. return pkt_tlvs->rx_padding0;
  582. }
  583. /*
  584. * hal_rx_encryption_info_valid(): Returns encryption type.
  585. *
  586. * @hal_soc_hdl: hal soc handle
  587. * @buf: rx_tlv_hdr of the received packet
  588. *
  589. * Return: encryption type
  590. */
  591. static inline uint32_t
  592. hal_rx_encryption_info_valid(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  593. {
  594. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  595. return hal_soc->ops->hal_rx_encryption_info_valid(buf);
  596. }
  597. /*
  598. * hal_rx_print_pn: Prints the PN of rx packet.
  599. * @hal_soc_hdl: hal soc handle
  600. * @buf: rx_tlv_hdr of the received packet
  601. *
  602. * Return: void
  603. */
  604. static inline void
  605. hal_rx_print_pn(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  606. {
  607. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  608. hal_soc->ops->hal_rx_print_pn(buf);
  609. }
  610. /*
  611. * Get msdu_done bit from the RX_ATTENTION TLV
  612. */
  613. #define HAL_RX_ATTN_MSDU_DONE_GET(_rx_attn) \
  614. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  615. RX_ATTENTION_2_MSDU_DONE_OFFSET)), \
  616. RX_ATTENTION_2_MSDU_DONE_MASK, \
  617. RX_ATTENTION_2_MSDU_DONE_LSB))
  618. static inline uint32_t
  619. hal_rx_attn_msdu_done_get(uint8_t *buf)
  620. {
  621. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  622. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  623. uint32_t msdu_done;
  624. msdu_done = HAL_RX_ATTN_MSDU_DONE_GET(rx_attn);
  625. return msdu_done;
  626. }
  627. #define HAL_RX_ATTN_FIRST_MPDU_GET(_rx_attn) \
  628. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  629. RX_ATTENTION_1_FIRST_MPDU_OFFSET)), \
  630. RX_ATTENTION_1_FIRST_MPDU_MASK, \
  631. RX_ATTENTION_1_FIRST_MPDU_LSB))
  632. /*
  633. * hal_rx_attn_first_mpdu_get(): get fist_mpdu bit from rx attention
  634. * @buf: pointer to rx_pkt_tlvs
  635. *
  636. * reutm: uint32_t(first_msdu)
  637. */
  638. static inline uint32_t
  639. hal_rx_attn_first_mpdu_get(uint8_t *buf)
  640. {
  641. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  642. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  643. uint32_t first_mpdu;
  644. first_mpdu = HAL_RX_ATTN_FIRST_MPDU_GET(rx_attn);
  645. return first_mpdu;
  646. }
  647. #define HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(_rx_attn) \
  648. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  649. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_OFFSET)), \
  650. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_MASK, \
  651. RX_ATTENTION_1_TCP_UDP_CHKSUM_FAIL_LSB))
  652. /*
  653. * hal_rx_attn_tcp_udp_cksum_fail_get(): get tcp_udp cksum fail bit
  654. * from rx attention
  655. * @buf: pointer to rx_pkt_tlvs
  656. *
  657. * Return: tcp_udp_cksum_fail
  658. */
  659. static inline bool
  660. hal_rx_attn_tcp_udp_cksum_fail_get(uint8_t *buf)
  661. {
  662. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  663. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  664. bool tcp_udp_cksum_fail;
  665. tcp_udp_cksum_fail = HAL_RX_ATTN_TCP_UDP_CKSUM_FAIL_GET(rx_attn);
  666. return tcp_udp_cksum_fail;
  667. }
  668. #define HAL_RX_ATTN_IP_CKSUM_FAIL_GET(_rx_attn) \
  669. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  670. RX_ATTENTION_1_IP_CHKSUM_FAIL_OFFSET)), \
  671. RX_ATTENTION_1_IP_CHKSUM_FAIL_MASK, \
  672. RX_ATTENTION_1_IP_CHKSUM_FAIL_LSB))
  673. /*
  674. * hal_rx_attn_ip_cksum_fail_get(): get ip cksum fail bit
  675. * from rx attention
  676. * @buf: pointer to rx_pkt_tlvs
  677. *
  678. * Return: ip_cksum_fail
  679. */
  680. static inline bool
  681. hal_rx_attn_ip_cksum_fail_get(uint8_t *buf)
  682. {
  683. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  684. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  685. bool ip_cksum_fail;
  686. ip_cksum_fail = HAL_RX_ATTN_IP_CKSUM_FAIL_GET(rx_attn);
  687. return ip_cksum_fail;
  688. }
  689. #define HAL_RX_ATTN_PHY_PPDU_ID_GET(_rx_attn) \
  690. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  691. RX_ATTENTION_0_PHY_PPDU_ID_OFFSET)), \
  692. RX_ATTENTION_0_PHY_PPDU_ID_MASK, \
  693. RX_ATTENTION_0_PHY_PPDU_ID_LSB))
  694. /*
  695. * hal_rx_attn_phy_ppdu_id_get(): get phy_ppdu_id value
  696. * from rx attention
  697. * @buf: pointer to rx_pkt_tlvs
  698. *
  699. * Return: phy_ppdu_id
  700. */
  701. static inline uint16_t
  702. hal_rx_attn_phy_ppdu_id_get(uint8_t *buf)
  703. {
  704. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  705. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  706. uint16_t phy_ppdu_id;
  707. phy_ppdu_id = HAL_RX_ATTN_PHY_PPDU_ID_GET(rx_attn);
  708. return phy_ppdu_id;
  709. }
  710. #define HAL_RX_ATTN_CCE_MATCH_GET(_rx_attn) \
  711. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  712. RX_ATTENTION_1_CCE_MATCH_OFFSET)), \
  713. RX_ATTENTION_1_CCE_MATCH_MASK, \
  714. RX_ATTENTION_1_CCE_MATCH_LSB))
  715. /*
  716. * hal_rx_msdu_cce_match_get(): get CCE match bit
  717. * from rx attention
  718. * @buf: pointer to rx_pkt_tlvs
  719. * Return: CCE match value
  720. */
  721. static inline bool
  722. hal_rx_msdu_cce_match_get(uint8_t *buf)
  723. {
  724. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  725. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  726. bool cce_match_val;
  727. cce_match_val = HAL_RX_ATTN_CCE_MATCH_GET(rx_attn);
  728. return cce_match_val;
  729. }
  730. /*
  731. * Get peer_meta_data from RX_MPDU_INFO within RX_MPDU_START
  732. */
  733. #define HAL_RX_MPDU_PEER_META_DATA_GET(_rx_mpdu_info) \
  734. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  735. RX_MPDU_INFO_8_PEER_META_DATA_OFFSET)), \
  736. RX_MPDU_INFO_8_PEER_META_DATA_MASK, \
  737. RX_MPDU_INFO_8_PEER_META_DATA_LSB))
  738. static inline uint32_t
  739. hal_rx_mpdu_peer_meta_data_get(uint8_t *buf)
  740. {
  741. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  742. struct rx_mpdu_start *mpdu_start =
  743. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  744. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  745. uint32_t peer_meta_data;
  746. peer_meta_data = HAL_RX_MPDU_PEER_META_DATA_GET(mpdu_info);
  747. return peer_meta_data;
  748. }
  749. #define HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(_rx_mpdu_info) \
  750. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  751. RX_MPDU_INFO_12_AMPDU_FLAG_OFFSET)), \
  752. RX_MPDU_INFO_12_AMPDU_FLAG_MASK, \
  753. RX_MPDU_INFO_12_AMPDU_FLAG_LSB))
  754. /**
  755. * hal_rx_mpdu_info_ampdu_flag_get(): get ampdu flag bit
  756. * from rx mpdu info
  757. * @buf: pointer to rx_pkt_tlvs
  758. *
  759. * Return: ampdu flag
  760. */
  761. static inline bool
  762. hal_rx_mpdu_info_ampdu_flag_get(uint8_t *buf)
  763. {
  764. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  765. struct rx_mpdu_start *mpdu_start =
  766. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  767. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  768. bool ampdu_flag;
  769. ampdu_flag = HAL_RX_MPDU_INFO_AMPDU_FLAG_GET(mpdu_info);
  770. return ampdu_flag;
  771. }
  772. #define HAL_RX_MPDU_PEER_META_DATA_SET(_rx_mpdu_info, peer_mdata) \
  773. ((*(((uint32_t *)_rx_mpdu_info) + \
  774. (RX_MPDU_INFO_8_PEER_META_DATA_OFFSET >> 2))) = \
  775. (peer_mdata << RX_MPDU_INFO_8_PEER_META_DATA_LSB) & \
  776. RX_MPDU_INFO_8_PEER_META_DATA_MASK)
  777. /*
  778. * @ hal_rx_mpdu_peer_meta_data_set: set peer meta data in RX mpdu start tlv
  779. *
  780. * @ buf: rx_tlv_hdr of the received packet
  781. * @ peer_mdata: peer meta data to be set.
  782. * @ Return: void
  783. */
  784. static inline void
  785. hal_rx_mpdu_peer_meta_data_set(uint8_t *buf, uint32_t peer_mdata)
  786. {
  787. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  788. struct rx_mpdu_start *mpdu_start =
  789. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  790. struct rx_mpdu_info *mpdu_info = &mpdu_start->rx_mpdu_info_details;
  791. HAL_RX_MPDU_PEER_META_DATA_SET(mpdu_info, peer_mdata);
  792. }
  793. /**
  794. * LRO information needed from the TLVs
  795. */
  796. #define HAL_RX_TLV_GET_LRO_ELIGIBLE(buf) \
  797. (_HAL_MS( \
  798. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  799. msdu_end_tlv.rx_msdu_end), \
  800. RX_MSDU_END_9_LRO_ELIGIBLE_OFFSET)), \
  801. RX_MSDU_END_9_LRO_ELIGIBLE_MASK, \
  802. RX_MSDU_END_9_LRO_ELIGIBLE_LSB))
  803. #define HAL_RX_TLV_GET_TCP_ACK(buf) \
  804. (_HAL_MS( \
  805. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  806. msdu_end_tlv.rx_msdu_end), \
  807. RX_MSDU_END_8_TCP_ACK_NUMBER_OFFSET)), \
  808. RX_MSDU_END_8_TCP_ACK_NUMBER_MASK, \
  809. RX_MSDU_END_8_TCP_ACK_NUMBER_LSB))
  810. #define HAL_RX_TLV_GET_TCP_SEQ(buf) \
  811. (_HAL_MS( \
  812. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  813. msdu_end_tlv.rx_msdu_end), \
  814. RX_MSDU_END_7_TCP_SEQ_NUMBER_OFFSET)), \
  815. RX_MSDU_END_7_TCP_SEQ_NUMBER_MASK, \
  816. RX_MSDU_END_7_TCP_SEQ_NUMBER_LSB))
  817. #define HAL_RX_TLV_GET_TCP_WIN(buf) \
  818. (_HAL_MS( \
  819. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  820. msdu_end_tlv.rx_msdu_end), \
  821. RX_MSDU_END_9_WINDOW_SIZE_OFFSET)), \
  822. RX_MSDU_END_9_WINDOW_SIZE_MASK, \
  823. RX_MSDU_END_9_WINDOW_SIZE_LSB))
  824. #define HAL_RX_TLV_GET_TCP_PURE_ACK(buf) \
  825. (_HAL_MS( \
  826. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  827. msdu_start_tlv.rx_msdu_start), \
  828. RX_MSDU_START_2_TCP_ONLY_ACK_OFFSET)), \
  829. RX_MSDU_START_2_TCP_ONLY_ACK_MASK, \
  830. RX_MSDU_START_2_TCP_ONLY_ACK_LSB))
  831. #define HAL_RX_TLV_GET_TCP_PROTO(buf) \
  832. (_HAL_MS( \
  833. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  834. msdu_start_tlv.rx_msdu_start), \
  835. RX_MSDU_START_2_TCP_PROTO_OFFSET)), \
  836. RX_MSDU_START_2_TCP_PROTO_MASK, \
  837. RX_MSDU_START_2_TCP_PROTO_LSB))
  838. #define HAL_RX_TLV_GET_IPV6(buf) \
  839. (_HAL_MS( \
  840. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  841. msdu_start_tlv.rx_msdu_start), \
  842. RX_MSDU_START_2_IPV6_PROTO_OFFSET)), \
  843. RX_MSDU_START_2_IPV6_PROTO_MASK, \
  844. RX_MSDU_START_2_IPV6_PROTO_LSB))
  845. #define HAL_RX_TLV_GET_IP_OFFSET(buf) \
  846. (_HAL_MS( \
  847. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  848. msdu_start_tlv.rx_msdu_start), \
  849. RX_MSDU_START_1_L3_OFFSET_OFFSET)), \
  850. RX_MSDU_START_1_L3_OFFSET_MASK, \
  851. RX_MSDU_START_1_L3_OFFSET_LSB))
  852. #define HAL_RX_TLV_GET_TCP_OFFSET(buf) \
  853. (_HAL_MS( \
  854. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  855. msdu_start_tlv.rx_msdu_start), \
  856. RX_MSDU_START_1_L4_OFFSET_OFFSET)), \
  857. RX_MSDU_START_1_L4_OFFSET_MASK, \
  858. RX_MSDU_START_1_L4_OFFSET_LSB))
  859. #define HAL_RX_TLV_GET_FLOW_ID_TOEPLITZ(buf) \
  860. (_HAL_MS( \
  861. (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
  862. msdu_start_tlv.rx_msdu_start), \
  863. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  864. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  865. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  866. /**
  867. * hal_rx_msdu_end_l3_hdr_padding_get(): API to get the
  868. * l3_header padding from rx_msdu_end TLV
  869. *
  870. * @buf: pointer to the start of RX PKT TLV headers
  871. * Return: number of l3 header padding bytes
  872. */
  873. static inline uint32_t
  874. hal_rx_msdu_end_l3_hdr_padding_get(hal_soc_handle_t hal_soc_hdl,
  875. uint8_t *buf)
  876. {
  877. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  878. return hal_soc->ops->hal_rx_msdu_end_l3_hdr_padding_get(buf);
  879. }
  880. /**
  881. * hal_rx_msdu_end_sa_idx_get(): API to get the
  882. * sa_idx from rx_msdu_end TLV
  883. *
  884. * @ buf: pointer to the start of RX PKT TLV headers
  885. * Return: sa_idx (SA AST index)
  886. */
  887. static inline uint16_t
  888. hal_rx_msdu_end_sa_idx_get(hal_soc_handle_t hal_soc_hdl,
  889. uint8_t *buf)
  890. {
  891. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  892. return hal_soc->ops->hal_rx_msdu_end_sa_idx_get(buf);
  893. }
  894. /**
  895. * hal_rx_msdu_end_sa_is_valid_get(): API to get the
  896. * sa_is_valid bit from rx_msdu_end TLV
  897. *
  898. * @ buf: pointer to the start of RX PKT TLV headers
  899. * Return: sa_is_valid bit
  900. */
  901. static inline uint8_t
  902. hal_rx_msdu_end_sa_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  903. uint8_t *buf)
  904. {
  905. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  906. return hal_soc->ops->hal_rx_msdu_end_sa_is_valid_get(buf);
  907. }
  908. #define HAL_RX_MSDU_START_MSDU_LEN_GET(_rx_msdu_start) \
  909. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  910. RX_MSDU_START_1_MSDU_LENGTH_OFFSET)), \
  911. RX_MSDU_START_1_MSDU_LENGTH_MASK, \
  912. RX_MSDU_START_1_MSDU_LENGTH_LSB))
  913. /**
  914. * hal_rx_msdu_start_msdu_len_get(): API to get the MSDU length
  915. * from rx_msdu_start TLV
  916. *
  917. * @ buf: pointer to the start of RX PKT TLV headers
  918. * Return: msdu length
  919. */
  920. static inline uint32_t
  921. hal_rx_msdu_start_msdu_len_get(uint8_t *buf)
  922. {
  923. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  924. struct rx_msdu_start *msdu_start =
  925. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  926. uint32_t msdu_len;
  927. msdu_len = HAL_RX_MSDU_START_MSDU_LEN_GET(msdu_start);
  928. return msdu_len;
  929. }
  930. /**
  931. * hal_rx_msdu_start_msdu_len_set(): API to set the MSDU length
  932. * from rx_msdu_start TLV
  933. *
  934. * @buf: pointer to the start of RX PKT TLV headers
  935. * @len: msdu length
  936. *
  937. * Return: none
  938. */
  939. static inline void
  940. hal_rx_msdu_start_msdu_len_set(uint8_t *buf, uint32_t len)
  941. {
  942. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  943. struct rx_msdu_start *msdu_start =
  944. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  945. void *wrd1;
  946. wrd1 = (uint8_t *)msdu_start + RX_MSDU_START_1_MSDU_LENGTH_OFFSET;
  947. *(uint32_t *)wrd1 &= (~RX_MSDU_START_1_MSDU_LENGTH_MASK);
  948. *(uint32_t *)wrd1 |= len;
  949. }
  950. #define HAL_RX_MSDU_START_BW_GET(_rx_msdu_start) \
  951. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  952. RX_MSDU_START_5_RECEIVE_BANDWIDTH_OFFSET)), \
  953. RX_MSDU_START_5_RECEIVE_BANDWIDTH_MASK, \
  954. RX_MSDU_START_5_RECEIVE_BANDWIDTH_LSB))
  955. /*
  956. * hal_rx_msdu_start_bw_get(): API to get the Bandwidth
  957. * Interval from rx_msdu_start
  958. *
  959. * @buf: pointer to the start of RX PKT TLV header
  960. * Return: uint32_t(bw)
  961. */
  962. static inline uint32_t
  963. hal_rx_msdu_start_bw_get(uint8_t *buf)
  964. {
  965. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  966. struct rx_msdu_start *msdu_start =
  967. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  968. uint32_t bw;
  969. bw = HAL_RX_MSDU_START_BW_GET(msdu_start);
  970. return bw;
  971. }
  972. #define HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(_rx_msdu_start) \
  973. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  974. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_OFFSET)), \
  975. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_MASK, \
  976. RX_MSDU_START_4_FLOW_ID_TOEPLITZ_LSB))
  977. /**
  978. * hal_rx_msdu_start_toeplitz_get: API to get the toeplitz hash
  979. * from rx_msdu_start TLV
  980. *
  981. * @ buf: pointer to the start of RX PKT TLV headers
  982. * Return: toeplitz hash
  983. */
  984. static inline uint32_t
  985. hal_rx_msdu_start_toeplitz_get(uint8_t *buf)
  986. {
  987. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  988. struct rx_msdu_start *msdu_start =
  989. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  990. return HAL_RX_MSDU_START_FLOWID_TOEPLITZ_GET(msdu_start);
  991. }
  992. /**
  993. * enum hal_rx_mpdu_info_sw_frame_group_id_type: Enum for group id in MPDU_INFO
  994. *
  995. * @ HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME: NDP frame
  996. * @ HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA: multicast data frame
  997. * @ HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA: unicast data frame
  998. * @ HAL_MPDU_SW_FRAME_GROUP_NULL_DATA: NULL data frame
  999. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT: management frame
  1000. * @ HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ: probe req frame
  1001. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL: control frame
  1002. * @ HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR: BAR frame
  1003. * @ HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED: unsupported
  1004. * @ HAL_MPDU_SW_FRAME_GROUP_MAX: max limit
  1005. */
  1006. enum hal_rx_mpdu_info_sw_frame_group_id_type {
  1007. HAL_MPDU_SW_FRAME_GROUP_NDP_FRAME = 0,
  1008. HAL_MPDU_SW_FRAME_GROUP_MULTICAST_DATA,
  1009. HAL_MPDU_SW_FRAME_GROUP_UNICAST_DATA,
  1010. HAL_MPDU_SW_FRAME_GROUP_NULL_DATA,
  1011. HAL_MPDU_SW_FRAME_GROUP_MGMT,
  1012. HAL_MPDU_SW_FRAME_GROUP_MGMT_PROBE_REQ = 8,
  1013. HAL_MPDU_SW_FRAME_GROUP_MGMT_BEACON = 12,
  1014. HAL_MPDU_SW_FRAME_GROUP_CTRL = 20,
  1015. HAL_MPDU_SW_FRAME_GROUP_CTRL_BAR = 28,
  1016. HAL_MPDU_SW_FRAME_GROUP_UNSUPPORTED = 36,
  1017. HAL_MPDU_SW_FRAME_GROUP_MAX = 37,
  1018. };
  1019. /**
  1020. * hal_rx_mpdu_start_mpdu_qos_control_valid_get():
  1021. * Retrieve qos control valid bit from the tlv.
  1022. * @hal_soc_hdl: hal_soc handle
  1023. * @buf: pointer to rx pkt TLV.
  1024. *
  1025. * Return: qos control value.
  1026. */
  1027. static inline uint32_t
  1028. hal_rx_mpdu_start_mpdu_qos_control_valid_get(
  1029. hal_soc_handle_t hal_soc_hdl,
  1030. uint8_t *buf)
  1031. {
  1032. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1033. if ((!hal_soc) || (!hal_soc->ops)) {
  1034. hal_err("hal handle is NULL");
  1035. QDF_BUG(0);
  1036. return QDF_STATUS_E_INVAL;
  1037. }
  1038. if (hal_soc->ops->hal_rx_mpdu_start_mpdu_qos_control_valid_get)
  1039. return hal_soc->ops->
  1040. hal_rx_mpdu_start_mpdu_qos_control_valid_get(buf);
  1041. return QDF_STATUS_E_INVAL;
  1042. }
  1043. /**
  1044. * hal_rx_is_unicast: check packet is unicast frame or not.
  1045. * @hal_soc_hdl: hal_soc handle
  1046. * @buf: pointer to rx pkt TLV.
  1047. *
  1048. * Return: true on unicast.
  1049. */
  1050. static inline bool
  1051. hal_rx_is_unicast(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1052. {
  1053. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1054. return hal_soc->ops->hal_rx_is_unicast(buf);
  1055. }
  1056. /**
  1057. * hal_rx_tid_get: get tid based on qos control valid.
  1058. * @hal_soc_hdl: hal soc handle
  1059. * @buf: pointer to rx pkt TLV.
  1060. *
  1061. * Return: tid
  1062. */
  1063. static inline uint32_t
  1064. hal_rx_tid_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1065. {
  1066. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1067. return hal_soc->ops->hal_rx_tid_get(hal_soc_hdl, buf);
  1068. }
  1069. /**
  1070. * hal_rx_mpdu_start_sw_peer_id_get() - Retrieve sw peer id
  1071. * @hal_soc_hdl: hal soc handle
  1072. * @buf: pointer to rx pkt TLV.
  1073. *
  1074. * Return: sw peer_id
  1075. */
  1076. static inline uint32_t
  1077. hal_rx_mpdu_start_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  1078. uint8_t *buf)
  1079. {
  1080. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1081. return hal_soc->ops->hal_rx_mpdu_start_sw_peer_id_get(buf);
  1082. }
  1083. #define HAL_RX_MSDU_START_SGI_GET(_rx_msdu_start) \
  1084. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1085. RX_MSDU_START_5_SGI_OFFSET)), \
  1086. RX_MSDU_START_5_SGI_MASK, \
  1087. RX_MSDU_START_5_SGI_LSB))
  1088. /**
  1089. * hal_rx_msdu_start_msdu_sgi_get(): API to get the Short Gaurd
  1090. * Interval from rx_msdu_start TLV
  1091. *
  1092. * @buf: pointer to the start of RX PKT TLV headers
  1093. * Return: uint32_t(sgi)
  1094. */
  1095. static inline uint32_t
  1096. hal_rx_msdu_start_sgi_get(uint8_t *buf)
  1097. {
  1098. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1099. struct rx_msdu_start *msdu_start =
  1100. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1101. uint32_t sgi;
  1102. sgi = HAL_RX_MSDU_START_SGI_GET(msdu_start);
  1103. return sgi;
  1104. }
  1105. #define HAL_RX_MSDU_START_RATE_MCS_GET(_rx_msdu_start) \
  1106. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\
  1107. RX_MSDU_START_5_RATE_MCS_OFFSET)), \
  1108. RX_MSDU_START_5_RATE_MCS_MASK, \
  1109. RX_MSDU_START_5_RATE_MCS_LSB))
  1110. /**
  1111. * hal_rx_msdu_start_msdu_rate_mcs_get(): API to get the MCS rate
  1112. * from rx_msdu_start TLV
  1113. *
  1114. * @buf: pointer to the start of RX PKT TLV headers
  1115. * Return: uint32_t(rate_mcs)
  1116. */
  1117. static inline uint32_t
  1118. hal_rx_msdu_start_rate_mcs_get(uint8_t *buf)
  1119. {
  1120. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1121. struct rx_msdu_start *msdu_start =
  1122. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1123. uint32_t rate_mcs;
  1124. rate_mcs = HAL_RX_MSDU_START_RATE_MCS_GET(msdu_start);
  1125. return rate_mcs;
  1126. }
  1127. #define HAL_RX_ATTN_DECRYPT_STATUS_GET(_rx_attn) \
  1128. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_attn, \
  1129. RX_ATTENTION_2_DECRYPT_STATUS_CODE_OFFSET)), \
  1130. RX_ATTENTION_2_DECRYPT_STATUS_CODE_MASK, \
  1131. RX_ATTENTION_2_DECRYPT_STATUS_CODE_LSB))
  1132. /*
  1133. * hal_rx_attn_msdu_get_is_decrypted(): API to get the decrypt status of the
  1134. * packet from rx_attention
  1135. *
  1136. * @buf: pointer to the start of RX PKT TLV header
  1137. * Return: uint32_t(decryt status)
  1138. */
  1139. static inline uint32_t
  1140. hal_rx_attn_msdu_get_is_decrypted(uint8_t *buf)
  1141. {
  1142. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1143. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  1144. uint32_t is_decrypt = 0;
  1145. uint32_t decrypt_status;
  1146. decrypt_status = HAL_RX_ATTN_DECRYPT_STATUS_GET(rx_attn);
  1147. if (!decrypt_status)
  1148. is_decrypt = 1;
  1149. return is_decrypt;
  1150. }
  1151. /*
  1152. * Get key index from RX_MSDU_END
  1153. */
  1154. #define HAL_RX_MSDU_END_KEYID_OCTET_GET(_rx_msdu_end) \
  1155. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \
  1156. RX_MSDU_END_2_KEY_ID_OCTET_OFFSET)), \
  1157. RX_MSDU_END_2_KEY_ID_OCTET_MASK, \
  1158. RX_MSDU_END_2_KEY_ID_OCTET_LSB))
  1159. /*
  1160. * hal_rx_msdu_get_keyid(): API to get the key id if the decrypted packet
  1161. * from rx_msdu_end
  1162. *
  1163. * @buf: pointer to the start of RX PKT TLV header
  1164. * Return: uint32_t(key id)
  1165. */
  1166. static inline uint32_t
  1167. hal_rx_msdu_get_keyid(uint8_t *buf)
  1168. {
  1169. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1170. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  1171. uint32_t keyid_octet;
  1172. keyid_octet = HAL_RX_MSDU_END_KEYID_OCTET_GET(msdu_end);
  1173. return keyid_octet & 0x3;
  1174. }
  1175. #define HAL_RX_MSDU_START_RSSI_GET(_rx_msdu_start) \
  1176. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1177. RX_MSDU_START_5_USER_RSSI_OFFSET)), \
  1178. RX_MSDU_START_5_USER_RSSI_MASK, \
  1179. RX_MSDU_START_5_USER_RSSI_LSB))
  1180. /*
  1181. * hal_rx_msdu_start_get_rssi(): API to get the rssi of received pkt
  1182. * from rx_msdu_start
  1183. *
  1184. * @buf: pointer to the start of RX PKT TLV header
  1185. * Return: uint32_t(rssi)
  1186. */
  1187. static inline uint32_t
  1188. hal_rx_msdu_start_get_rssi(uint8_t *buf)
  1189. {
  1190. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1191. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1192. uint32_t rssi;
  1193. rssi = HAL_RX_MSDU_START_RSSI_GET(msdu_start);
  1194. return rssi;
  1195. }
  1196. #define HAL_RX_MSDU_START_FREQ_GET(_rx_msdu_start) \
  1197. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1198. RX_MSDU_START_7_SW_PHY_META_DATA_OFFSET)), \
  1199. RX_MSDU_START_7_SW_PHY_META_DATA_MASK, \
  1200. RX_MSDU_START_7_SW_PHY_META_DATA_LSB))
  1201. /*
  1202. * hal_rx_msdu_start_get_freq(): API to get the frequency of operating channel
  1203. * from rx_msdu_start
  1204. *
  1205. * @buf: pointer to the start of RX PKT TLV header
  1206. * Return: uint32_t(frequency)
  1207. */
  1208. static inline uint32_t
  1209. hal_rx_msdu_start_get_freq(uint8_t *buf)
  1210. {
  1211. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1212. struct rx_msdu_start *msdu_start =
  1213. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1214. uint32_t freq;
  1215. freq = HAL_RX_MSDU_START_FREQ_GET(msdu_start);
  1216. return freq;
  1217. }
  1218. #define HAL_RX_MSDU_START_PKT_TYPE_GET(_rx_msdu_start) \
  1219. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_start, \
  1220. RX_MSDU_START_5_PKT_TYPE_OFFSET)), \
  1221. RX_MSDU_START_5_PKT_TYPE_MASK, \
  1222. RX_MSDU_START_5_PKT_TYPE_LSB))
  1223. /*
  1224. * hal_rx_msdu_start_get_pkt_type(): API to get the pkt type
  1225. * from rx_msdu_start
  1226. *
  1227. * @buf: pointer to the start of RX PKT TLV header
  1228. * Return: uint32_t(pkt type)
  1229. */
  1230. static inline uint32_t
  1231. hal_rx_msdu_start_get_pkt_type(uint8_t *buf)
  1232. {
  1233. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1234. struct rx_msdu_start *msdu_start = &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  1235. uint32_t pkt_type;
  1236. pkt_type = HAL_RX_MSDU_START_PKT_TYPE_GET(msdu_start);
  1237. return pkt_type;
  1238. }
  1239. /*
  1240. * hal_rx_mpdu_get_tods(): API to get the tods info
  1241. * from rx_mpdu_start
  1242. *
  1243. * @buf: pointer to the start of RX PKT TLV header
  1244. * Return: uint32_t(to_ds)
  1245. */
  1246. static inline uint32_t
  1247. hal_rx_mpdu_get_to_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1248. {
  1249. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1250. return hal_soc->ops->hal_rx_mpdu_get_to_ds(buf);
  1251. }
  1252. /*
  1253. * hal_rx_mpdu_get_fr_ds(): API to get the from ds info
  1254. * from rx_mpdu_start
  1255. * @hal_soc_hdl: hal soc handle
  1256. * @buf: pointer to the start of RX PKT TLV header
  1257. *
  1258. * Return: uint32_t(fr_ds)
  1259. */
  1260. static inline uint32_t
  1261. hal_rx_mpdu_get_fr_ds(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1262. {
  1263. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1264. return hal_soc->ops->hal_rx_mpdu_get_fr_ds(buf);
  1265. }
  1266. #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \
  1267. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1268. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
  1269. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \
  1270. RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
  1271. #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \
  1272. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  1273. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
  1274. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \
  1275. RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
  1276. /*
  1277. * hal_rx_mpdu_get_addr1(): API to check get address1 of the mpdu
  1278. * @hal_soc_hdl: hal soc handle
  1279. * @buf: pointer to the start of RX PKT TLV headera
  1280. * @mac_addr: pointer to mac address
  1281. *
  1282. * Return: success/failure
  1283. */
  1284. static inline
  1285. QDF_STATUS hal_rx_mpdu_get_addr1(hal_soc_handle_t hal_soc_hdl,
  1286. uint8_t *buf, uint8_t *mac_addr)
  1287. {
  1288. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1289. return hal_soc->ops->hal_rx_mpdu_get_addr1(buf, mac_addr);
  1290. }
  1291. /*
  1292. * hal_rx_mpdu_get_addr2(): API to check get address2 of the mpdu
  1293. * in the packet
  1294. * @hal_soc_hdl: hal soc handle
  1295. * @buf: pointer to the start of RX PKT TLV header
  1296. * @mac_addr: pointer to mac address
  1297. *
  1298. * Return: success/failure
  1299. */
  1300. static inline
  1301. QDF_STATUS hal_rx_mpdu_get_addr2(hal_soc_handle_t hal_soc_hdl,
  1302. uint8_t *buf, uint8_t *mac_addr)
  1303. {
  1304. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1305. return hal_soc->ops->hal_rx_mpdu_get_addr2(buf, mac_addr);
  1306. }
  1307. /*
  1308. * hal_rx_mpdu_get_addr3(): API to get address3 of the mpdu
  1309. * in the packet
  1310. * @hal_soc_hdl: hal soc handle
  1311. * @buf: pointer to the start of RX PKT TLV header
  1312. * @mac_addr: pointer to mac address
  1313. *
  1314. * Return: success/failure
  1315. */
  1316. static inline
  1317. QDF_STATUS hal_rx_mpdu_get_addr3(hal_soc_handle_t hal_soc_hdl,
  1318. uint8_t *buf, uint8_t *mac_addr)
  1319. {
  1320. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1321. return hal_soc->ops->hal_rx_mpdu_get_addr3(buf, mac_addr);
  1322. }
  1323. /*
  1324. * hal_rx_mpdu_get_addr4(): API to get address4 of the mpdu
  1325. * in the packet
  1326. * @hal_soc_hdl: hal_soc handle
  1327. * @buf: pointer to the start of RX PKT TLV header
  1328. * @mac_addr: pointer to mac address
  1329. * Return: success/failure
  1330. */
  1331. static inline
  1332. QDF_STATUS hal_rx_mpdu_get_addr4(hal_soc_handle_t hal_soc_hdl,
  1333. uint8_t *buf, uint8_t *mac_addr)
  1334. {
  1335. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1336. return hal_soc->ops->hal_rx_mpdu_get_addr4(buf, mac_addr);
  1337. }
  1338. /**
  1339. * hal_rx_msdu_end_da_idx_get: API to get da_idx
  1340. * from rx_msdu_end TLV
  1341. *
  1342. * @ buf: pointer to the start of RX PKT TLV headers
  1343. * Return: da index
  1344. */
  1345. static inline uint16_t
  1346. hal_rx_msdu_end_da_idx_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1347. {
  1348. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1349. return hal_soc->ops->hal_rx_msdu_end_da_idx_get(buf);
  1350. }
  1351. /**
  1352. * hal_rx_msdu_end_da_is_valid_get: API to check if da is valid
  1353. * from rx_msdu_end TLV
  1354. * @hal_soc_hdl: hal soc handle
  1355. * @ buf: pointer to the start of RX PKT TLV headers
  1356. *
  1357. * Return: da_is_valid
  1358. */
  1359. static inline uint8_t
  1360. hal_rx_msdu_end_da_is_valid_get(hal_soc_handle_t hal_soc_hdl,
  1361. uint8_t *buf)
  1362. {
  1363. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1364. return hal_soc->ops->hal_rx_msdu_end_da_is_valid_get(buf);
  1365. }
  1366. /**
  1367. * hal_rx_msdu_end_da_is_mcbc_get: API to check if pkt is MCBC
  1368. * from rx_msdu_end TLV
  1369. *
  1370. * @buf: pointer to the start of RX PKT TLV headers
  1371. *
  1372. * Return: da_is_mcbc
  1373. */
  1374. static inline uint8_t
  1375. hal_rx_msdu_end_da_is_mcbc_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  1376. {
  1377. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1378. return hal_soc->ops->hal_rx_msdu_end_da_is_mcbc_get(buf);
  1379. }
  1380. /**
  1381. * hal_rx_msdu_end_first_msdu_get: API to get first msdu status
  1382. * from rx_msdu_end TLV
  1383. * @hal_soc_hdl: hal soc handle
  1384. * @buf: pointer to the start of RX PKT TLV headers
  1385. *
  1386. * Return: first_msdu
  1387. */
  1388. static inline uint8_t
  1389. hal_rx_msdu_end_first_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1390. uint8_t *buf)
  1391. {
  1392. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1393. return hal_soc->ops->hal_rx_msdu_end_first_msdu_get(buf);
  1394. }
  1395. /**
  1396. * hal_rx_msdu_end_last_msdu_get: API to get last msdu status
  1397. * from rx_msdu_end TLV
  1398. * @hal_soc_hdl: hal soc handle
  1399. * @buf: pointer to the start of RX PKT TLV headers
  1400. *
  1401. * Return: last_msdu
  1402. */
  1403. static inline uint8_t
  1404. hal_rx_msdu_end_last_msdu_get(hal_soc_handle_t hal_soc_hdl,
  1405. uint8_t *buf)
  1406. {
  1407. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1408. return hal_soc->ops->hal_rx_msdu_end_last_msdu_get(buf);
  1409. }
  1410. /**
  1411. * hal_rx_msdu_cce_metadata_get: API to get CCE metadata
  1412. * from rx_msdu_end TLV
  1413. * @buf: pointer to the start of RX PKT TLV headers
  1414. * Return: cce_meta_data
  1415. */
  1416. static inline uint16_t
  1417. hal_rx_msdu_cce_metadata_get(hal_soc_handle_t hal_soc_hdl,
  1418. uint8_t *buf)
  1419. {
  1420. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1421. return hal_soc->ops->hal_rx_msdu_cce_metadata_get(buf);
  1422. }
  1423. /*******************************************************************************
  1424. * RX ERROR APIS
  1425. ******************************************************************************/
  1426. #define HAL_RX_MPDU_END_DECRYPT_ERR_GET(_rx_mpdu_end) \
  1427. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1428. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_OFFSET)), \
  1429. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_MASK, \
  1430. RX_MPDU_END_1_RX_IN_TX_DECRYPT_BYP_LSB))
  1431. /**
  1432. * hal_rx_mpdu_end_decrypt_err_get(): API to get the Decrypt ERR
  1433. * from rx_mpdu_end TLV
  1434. *
  1435. * @buf: pointer to the start of RX PKT TLV headers
  1436. * Return: uint32_t(decrypt_err)
  1437. */
  1438. static inline uint32_t
  1439. hal_rx_mpdu_end_decrypt_err_get(uint8_t *buf)
  1440. {
  1441. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1442. struct rx_mpdu_end *mpdu_end =
  1443. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1444. uint32_t decrypt_err;
  1445. decrypt_err = HAL_RX_MPDU_END_DECRYPT_ERR_GET(mpdu_end);
  1446. return decrypt_err;
  1447. }
  1448. #define HAL_RX_MPDU_END_MIC_ERR_GET(_rx_mpdu_end) \
  1449. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_end),\
  1450. RX_MPDU_END_1_TKIP_MIC_ERR_OFFSET)), \
  1451. RX_MPDU_END_1_TKIP_MIC_ERR_MASK, \
  1452. RX_MPDU_END_1_TKIP_MIC_ERR_LSB))
  1453. /**
  1454. * hal_rx_mpdu_end_mic_err_get(): API to get the MIC ERR
  1455. * from rx_mpdu_end TLV
  1456. *
  1457. * @buf: pointer to the start of RX PKT TLV headers
  1458. * Return: uint32_t(mic_err)
  1459. */
  1460. static inline uint32_t
  1461. hal_rx_mpdu_end_mic_err_get(uint8_t *buf)
  1462. {
  1463. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  1464. struct rx_mpdu_end *mpdu_end =
  1465. &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  1466. uint32_t mic_err;
  1467. mic_err = HAL_RX_MPDU_END_MIC_ERR_GET(mpdu_end);
  1468. return mic_err;
  1469. }
  1470. /*******************************************************************************
  1471. * RX REO ERROR APIS
  1472. ******************************************************************************/
  1473. #define HAL_RX_NUM_MSDU_DESC 6
  1474. #define HAL_RX_MAX_SAVED_RING_DESC 16
  1475. /* TODO: rework the structure */
  1476. struct hal_rx_msdu_list {
  1477. struct hal_rx_msdu_desc_info msdu_info[HAL_RX_NUM_MSDU_DESC];
  1478. uint32_t sw_cookie[HAL_RX_NUM_MSDU_DESC];
  1479. uint8_t rbm[HAL_RX_NUM_MSDU_DESC];
  1480. /* physical address of the msdu */
  1481. uint64_t paddr[HAL_RX_NUM_MSDU_DESC];
  1482. };
  1483. struct hal_buf_info {
  1484. uint64_t paddr;
  1485. uint32_t sw_cookie;
  1486. uint8_t rbm;
  1487. };
  1488. /**
  1489. * hal_rx_link_desc_msdu0_ptr - Get pointer to rx_msdu details
  1490. * @msdu_link_ptr - msdu link ptr
  1491. * @hal - pointer to hal_soc
  1492. * Return - Pointer to rx_msdu_details structure
  1493. *
  1494. */
  1495. static inline
  1496. void *hal_rx_link_desc_msdu0_ptr(void *msdu_link_ptr,
  1497. struct hal_soc *hal_soc)
  1498. {
  1499. return hal_soc->ops->hal_rx_link_desc_msdu0_ptr(msdu_link_ptr);
  1500. }
  1501. /**
  1502. * hal_rx_msdu_desc_info_get_ptr() - Get msdu desc info ptr
  1503. * @msdu_details_ptr - Pointer to msdu_details_ptr
  1504. * @hal - pointer to hal_soc
  1505. * Return - Pointer to rx_msdu_desc_info structure.
  1506. *
  1507. */
  1508. static inline
  1509. void *hal_rx_msdu_desc_info_get_ptr(void *msdu_details_ptr,
  1510. struct hal_soc *hal_soc)
  1511. {
  1512. return hal_soc->ops->hal_rx_msdu_desc_info_get_ptr(msdu_details_ptr);
  1513. }
  1514. /* This special cookie value will be used to indicate FW allocated buffers
  1515. * received through RXDMA2SW ring for RXDMA WARs
  1516. */
  1517. #define HAL_RX_COOKIE_SPECIAL 0x1fffff
  1518. /**
  1519. * hal_rx_msdu_link_desc_get(): API to get the MSDU information
  1520. * from the MSDU link descriptor
  1521. *
  1522. * @msdu_link_desc: Opaque pointer used by HAL to get to the
  1523. * MSDU link descriptor (struct rx_msdu_link)
  1524. *
  1525. * @msdu_list: Return the list of MSDUs contained in this link descriptor
  1526. *
  1527. * @num_msdus: Number of MSDUs in the MPDU
  1528. *
  1529. * Return: void
  1530. */
  1531. static inline void hal_rx_msdu_list_get(hal_soc_handle_t hal_soc_hdl,
  1532. void *msdu_link_desc,
  1533. struct hal_rx_msdu_list *msdu_list,
  1534. uint16_t *num_msdus)
  1535. {
  1536. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1537. struct rx_msdu_details *msdu_details;
  1538. struct rx_msdu_desc_info *msdu_desc_info;
  1539. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1540. int i;
  1541. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1542. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1543. "[%s][%d] msdu_link=%pK msdu_details=%pK",
  1544. __func__, __LINE__, msdu_link, msdu_details);
  1545. for (i = 0; i < HAL_RX_NUM_MSDU_DESC; i++) {
  1546. /* num_msdus received in mpdu descriptor may be incorrect
  1547. * sometimes due to HW issue. Check msdu buffer address also
  1548. */
  1549. if (HAL_RX_BUFFER_ADDR_31_0_GET(
  1550. &msdu_details[i].buffer_addr_info_details) == 0) {
  1551. /* set the last msdu bit in the prev msdu_desc_info */
  1552. msdu_desc_info =
  1553. hal_rx_msdu_desc_info_get_ptr(&msdu_details[i - 1], hal_soc);
  1554. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1555. break;
  1556. }
  1557. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[i],
  1558. hal_soc);
  1559. /* set first MSDU bit or the last MSDU bit */
  1560. if (!i)
  1561. HAL_RX_FIRST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1562. else if (i == (HAL_RX_NUM_MSDU_DESC - 1))
  1563. HAL_RX_LAST_MSDU_IN_MPDU_FLAG_SET(msdu_desc_info, 1);
  1564. msdu_list->msdu_info[i].msdu_flags =
  1565. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  1566. msdu_list->msdu_info[i].msdu_len =
  1567. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  1568. msdu_list->sw_cookie[i] =
  1569. HAL_RX_BUF_COOKIE_GET(
  1570. &msdu_details[i].buffer_addr_info_details);
  1571. msdu_list->rbm[i] = HAL_RX_BUF_RBM_GET(
  1572. &msdu_details[i].buffer_addr_info_details);
  1573. msdu_list->paddr[i] = HAL_RX_BUFFER_ADDR_31_0_GET(
  1574. &msdu_details[i].buffer_addr_info_details) |
  1575. (uint64_t)HAL_RX_BUFFER_ADDR_39_32_GET(
  1576. &msdu_details[i].buffer_addr_info_details) << 32;
  1577. QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_DEBUG,
  1578. "[%s][%d] i=%d sw_cookie=%d",
  1579. __func__, __LINE__, i, msdu_list->sw_cookie[i]);
  1580. }
  1581. *num_msdus = i;
  1582. }
  1583. /**
  1584. * hal_rx_msdu_reo_dst_ind_get: Gets the REO
  1585. * destination ring ID from the msdu desc info
  1586. *
  1587. * @msdu_link_desc : Opaque cookie pointer used by HAL to get to
  1588. * the current descriptor
  1589. *
  1590. * Return: dst_ind (REO destination ring ID)
  1591. */
  1592. static inline uint32_t
  1593. hal_rx_msdu_reo_dst_ind_get(hal_soc_handle_t hal_soc_hdl, void *msdu_link_desc)
  1594. {
  1595. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  1596. struct rx_msdu_details *msdu_details;
  1597. struct rx_msdu_desc_info *msdu_desc_info;
  1598. struct rx_msdu_link *msdu_link = (struct rx_msdu_link *)msdu_link_desc;
  1599. uint32_t dst_ind;
  1600. msdu_details = hal_rx_link_desc_msdu0_ptr(msdu_link, hal_soc);
  1601. /* The first msdu in the link should exsist */
  1602. msdu_desc_info = hal_rx_msdu_desc_info_get_ptr(&msdu_details[0],
  1603. hal_soc);
  1604. dst_ind = HAL_RX_MSDU_REO_DST_IND_GET(msdu_desc_info);
  1605. return dst_ind;
  1606. }
  1607. /**
  1608. * hal_rx_reo_buf_paddr_get: Gets the physical address and
  1609. * cookie from the REO destination ring element
  1610. *
  1611. * @ hal_rx_desc_cookie: Opaque cookie pointer used by HAL to get to
  1612. * the current descriptor
  1613. * @ buf_info: structure to return the buffer information
  1614. * Return: void
  1615. */
  1616. static inline
  1617. void hal_rx_reo_buf_paddr_get(hal_ring_desc_t rx_desc,
  1618. struct hal_buf_info *buf_info)
  1619. {
  1620. struct reo_destination_ring *reo_ring =
  1621. (struct reo_destination_ring *)rx_desc;
  1622. buf_info->paddr =
  1623. (HAL_RX_REO_BUFFER_ADDR_31_0_GET(reo_ring) |
  1624. ((uint64_t)(HAL_RX_REO_BUFFER_ADDR_39_32_GET(reo_ring)) << 32));
  1625. buf_info->sw_cookie = HAL_RX_REO_BUF_COOKIE_GET(reo_ring);
  1626. }
  1627. /**
  1628. * enum hal_reo_error_code: Indicates that type of buffer or descriptor
  1629. *
  1630. * @ HAL_RX_MSDU_BUF_ADDR_TYPE : Reo buffer address points to the MSDU buffer
  1631. * @ HAL_RX_MSDU_LINK_DESC_TYPE: Reo buffer address points to the link
  1632. * descriptor
  1633. */
  1634. enum hal_rx_reo_buf_type {
  1635. HAL_RX_REO_MSDU_BUF_ADDR_TYPE = 0,
  1636. HAL_RX_REO_MSDU_LINK_DESC_TYPE,
  1637. };
  1638. #define HAL_RX_REO_BUF_TYPE_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1639. (REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_OFFSET >> 2))) & \
  1640. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_MASK) >> \
  1641. REO_DESTINATION_RING_7_REO_DEST_BUFFER_TYPE_LSB)
  1642. #define HAL_RX_REO_QUEUE_NUMBER_GET(reo_desc) (((*(((uint32_t *)reo_desc) + \
  1643. (REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_OFFSET >> 2))) & \
  1644. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_MASK) >> \
  1645. REO_DESTINATION_RING_7_RECEIVE_QUEUE_NUMBER_LSB)
  1646. /**
  1647. * enum hal_reo_error_code: Error code describing the type of error detected
  1648. *
  1649. * @ HAL_REO_ERR_QUEUE_DESC_ADDR_0 : Reo queue descriptor provided in the
  1650. * REO_ENTRANCE ring is set to 0
  1651. * @ HAL_REO_ERR_QUEUE_DESC_INVALID: Reo queue descriptor valid bit is NOT set
  1652. * @ HAL_REO_ERR_AMPDU_IN_NON_BA : AMPDU frame received without BA session
  1653. * having been setup
  1654. * @ HAL_REO_ERR_NON_BA_DUPLICATE : Non-BA session, SN equal to SSN,
  1655. * Retry bit set: duplicate frame
  1656. * @ HAL_REO_ERR_BA_DUPLICATE : BA session, duplicate frame
  1657. * @ HAL_REO_ERR_REGULAR_FRAME_2K_JUMP : A normal (management/data frame)
  1658. * received with 2K jump in SN
  1659. * @ HAL_REO_ERR_BAR_FRAME_2K_JUMP : A bar received with 2K jump in SSN
  1660. * @ HAL_REO_ERR_REGULAR_FRAME_OOR : A normal (management/data frame) received
  1661. * with SN falling within the OOR window
  1662. * @ HAL_REO_ERR_BAR_FRAME_OOR : A bar received with SSN falling within the
  1663. * OOR window
  1664. * @ HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION : A bar received without a BA session
  1665. * @ HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN : A bar received with SSN equal to SN
  1666. * @ HAL_REO_ERR_PN_CHECK_FAILED : PN Check Failed packet
  1667. * @ HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1668. * of the Seq_2k_error_detected_flag been set in the REO Queue descriptor
  1669. * @ HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET : Frame is forwarded as a result
  1670. * of the pn_error_detected_flag been set in the REO Queue descriptor
  1671. * @ HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET : Frame is forwarded as a result of
  1672. * the queue descriptor(address) being blocked as SW/FW seems to be currently
  1673. * in the process of making updates to this descriptor
  1674. */
  1675. enum hal_reo_error_code {
  1676. HAL_REO_ERR_QUEUE_DESC_ADDR_0 = 0,
  1677. HAL_REO_ERR_QUEUE_DESC_INVALID,
  1678. HAL_REO_ERR_AMPDU_IN_NON_BA,
  1679. HAL_REO_ERR_NON_BA_DUPLICATE,
  1680. HAL_REO_ERR_BA_DUPLICATE,
  1681. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP,
  1682. HAL_REO_ERR_BAR_FRAME_2K_JUMP,
  1683. HAL_REO_ERR_REGULAR_FRAME_OOR,
  1684. HAL_REO_ERR_BAR_FRAME_OOR,
  1685. HAL_REO_ERR_BAR_FRAME_NO_BA_SESSION,
  1686. HAL_REO_ERR_BAR_FRAME_SN_EQUALS_SSN,
  1687. HAL_REO_ERR_PN_CHECK_FAILED,
  1688. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET,
  1689. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET,
  1690. HAL_REO_ERR_QUEUE_DESC_BLOCKED_SET,
  1691. HAL_REO_ERR_MAX
  1692. };
  1693. /**
  1694. * enum hal_rxdma_error_code: Code describing the type of RxDMA error detected
  1695. *
  1696. * @HAL_RXDMA_ERR_OVERFLOW: MPDU frame is not complete due to a FIFO overflow
  1697. * @ HAL_RXDMA_ERR_OVERFLOW : MPDU frame is not complete due to a FIFO
  1698. * overflow
  1699. * @ HAL_RXDMA_ERR_MPDU_LENGTH : MPDU frame is not complete due to receiving
  1700. * incomplete
  1701. * MPDU from the PHY
  1702. * @ HAL_RXDMA_ERR_FCS : FCS check on the MPDU frame failed
  1703. * @ HAL_RXDMA_ERR_DECRYPT : Decryption error
  1704. * @ HAL_RXDMA_ERR_TKIP_MIC : TKIP MIC error
  1705. * @ HAL_RXDMA_ERR_UNENCRYPTED : Received a frame that was expected to be
  1706. * encrypted but wasn’t
  1707. * @ HAL_RXDMA_ERR_MSDU_LEN : MSDU related length error
  1708. * @ HAL_RXDMA_ERR_MSDU_LIMIT : Number of MSDUs in the MPDUs exceeded
  1709. * the max allowed
  1710. * @ HAL_RXDMA_ERR_WIFI_PARSE : wifi parsing error
  1711. * @ HAL_RXDMA_ERR_AMSDU_PARSE : Amsdu parsing error
  1712. * @ HAL_RXDMA_ERR_SA_TIMEOUT : Source Address search timeout
  1713. * @ HAL_RXDMA_ERR_DA_TIMEOUT : Destination Address search timeout
  1714. * @ HAL_RXDMA_ERR_FLOW_TIMEOUT : Flow Search Timeout
  1715. * @ HAL_RXDMA_ERR_FLUSH_REQUEST : RxDMA FIFO Flush request
  1716. * @ HAL_RXDMA_ERR_WAR : RxDMA WAR dummy errors
  1717. */
  1718. enum hal_rxdma_error_code {
  1719. HAL_RXDMA_ERR_OVERFLOW = 0,
  1720. HAL_RXDMA_ERR_MPDU_LENGTH,
  1721. HAL_RXDMA_ERR_FCS,
  1722. HAL_RXDMA_ERR_DECRYPT,
  1723. HAL_RXDMA_ERR_TKIP_MIC,
  1724. HAL_RXDMA_ERR_UNENCRYPTED,
  1725. HAL_RXDMA_ERR_MSDU_LEN,
  1726. HAL_RXDMA_ERR_MSDU_LIMIT,
  1727. HAL_RXDMA_ERR_WIFI_PARSE,
  1728. HAL_RXDMA_ERR_AMSDU_PARSE,
  1729. HAL_RXDMA_ERR_SA_TIMEOUT,
  1730. HAL_RXDMA_ERR_DA_TIMEOUT,
  1731. HAL_RXDMA_ERR_FLOW_TIMEOUT,
  1732. HAL_RXDMA_ERR_FLUSH_REQUEST,
  1733. HAL_RXDMA_ERR_WAR = 31,
  1734. HAL_RXDMA_ERR_MAX
  1735. };
  1736. /**
  1737. * HW BM action settings in WBM release ring
  1738. */
  1739. #define HAL_BM_ACTION_PUT_IN_IDLE_LIST 0
  1740. #define HAL_BM_ACTION_RELEASE_MSDU_LIST 1
  1741. /**
  1742. * enum hal_rx_wbm_error_source: Indicates which module initiated the
  1743. * release of this buffer or descriptor
  1744. *
  1745. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1746. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1747. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1748. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1749. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1750. */
  1751. enum hal_rx_wbm_error_source {
  1752. HAL_RX_WBM_ERR_SRC_TQM = 0,
  1753. HAL_RX_WBM_ERR_SRC_RXDMA,
  1754. HAL_RX_WBM_ERR_SRC_REO,
  1755. HAL_RX_WBM_ERR_SRC_FW,
  1756. HAL_RX_WBM_ERR_SRC_SW,
  1757. };
  1758. /**
  1759. * enum hal_rx_wbm_buf_type: Indicates that type of buffer or descriptor
  1760. * released
  1761. *
  1762. * @ HAL_RX_WBM_ERR_SRC_TQM : TQM released this buffer or descriptor
  1763. * @ HAL_RX_WBM_ERR_SRC_RXDMA: RXDMA released this buffer or descriptor
  1764. * @ HAL_RX_WBM_ERR_SRC_REO: REO released this buffer or descriptor
  1765. * @ HAL_RX_WBM_ERR_SRC_FW: FW released this buffer or descriptor
  1766. * @ HAL_RX_WBM_ERR_SRC_SW: SW released this buffer or descriptor
  1767. */
  1768. enum hal_rx_wbm_buf_type {
  1769. HAL_RX_WBM_BUF_TYPE_REL_BUF = 0,
  1770. HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC,
  1771. HAL_RX_WBM_BUF_TYPE_MPDU_LINK_DESC,
  1772. HAL_RX_WBM_BUF_TYPE_MSDU_EXT_DESC,
  1773. HAL_RX_WBM_BUF_TYPE_Q_EXT_DESC,
  1774. };
  1775. #define HAL_RX_REO_ERROR_GET(reo_desc) (((*(((uint32_t *) reo_desc)+ \
  1776. (REO_DESTINATION_RING_7_REO_ERROR_CODE_OFFSET >> 2))) & \
  1777. REO_DESTINATION_RING_7_REO_ERROR_CODE_MASK) >> \
  1778. REO_DESTINATION_RING_7_REO_ERROR_CODE_LSB)
  1779. /**
  1780. * hal_rx_is_pn_error() - Indicate if this error was caused by a
  1781. * PN check failure
  1782. *
  1783. * @reo_desc: opaque pointer used by HAL to get the REO destination entry
  1784. *
  1785. * Return: true: error caused by PN check, false: other error
  1786. */
  1787. static inline bool hal_rx_reo_is_pn_error(hal_ring_desc_t rx_desc)
  1788. {
  1789. struct reo_destination_ring *reo_desc =
  1790. (struct reo_destination_ring *)rx_desc;
  1791. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1792. HAL_REO_ERR_PN_CHECK_FAILED) |
  1793. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1794. HAL_REO_ERR_PN_ERROR_HANDLING_FLAG_SET)) ?
  1795. true : false;
  1796. }
  1797. /**
  1798. * hal_rx_is_2k_jump() - Indicate if this error was caused by a 2K jump in
  1799. * the sequence number
  1800. *
  1801. * @ring_desc: opaque pointer used by HAL to get the REO destination entry
  1802. *
  1803. * Return: true: error caused by 2K jump, false: other error
  1804. */
  1805. static inline bool hal_rx_reo_is_2k_jump(hal_ring_desc_t rx_desc)
  1806. {
  1807. struct reo_destination_ring *reo_desc =
  1808. (struct reo_destination_ring *)rx_desc;
  1809. return ((HAL_RX_REO_ERROR_GET(reo_desc) ==
  1810. HAL_REO_ERR_REGULAR_FRAME_2K_JUMP) |
  1811. (HAL_RX_REO_ERROR_GET(reo_desc) ==
  1812. HAL_REO_ERR_2K_ERROR_HANDLING_FLAG_SET)) ?
  1813. true : false;
  1814. }
  1815. #define HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS (NUM_OF_DWORDS_WBM_RELEASE_RING)
  1816. /**
  1817. * hal_dump_wbm_rel_desc() - dump wbm release descriptor
  1818. * @hal_desc: hardware descriptor pointer
  1819. *
  1820. * This function will print wbm release descriptor
  1821. *
  1822. * Return: none
  1823. */
  1824. static inline void hal_dump_wbm_rel_desc(void *src_srng_desc)
  1825. {
  1826. uint32_t *wbm_comp = (uint32_t *)src_srng_desc;
  1827. uint32_t i;
  1828. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1829. "Current Rx wbm release descriptor is");
  1830. for (i = 0; i < HAL_WBM_RELEASE_RING_DESC_LEN_DWORDS; i++) {
  1831. QDF_TRACE(QDF_MODULE_ID_TXRX, QDF_TRACE_LEVEL_FATAL,
  1832. "DWORD[i] = 0x%x", wbm_comp[i]);
  1833. }
  1834. }
  1835. /**
  1836. * hal_rx_msdu_link_desc_set: Retrieves MSDU Link Descriptor to WBM
  1837. *
  1838. * @ hal_soc_hdl : HAL version of the SOC pointer
  1839. * @ src_srng_desc : void pointer to the WBM Release Ring descriptor
  1840. * @ buf_addr_info : void pointer to the buffer_addr_info
  1841. * @ bm_action : put in IDLE list or release to MSDU_LIST
  1842. *
  1843. * Return: void
  1844. */
  1845. /* look at implementation at dp_hw_link_desc_pool_setup()*/
  1846. static inline
  1847. void hal_rx_msdu_link_desc_set(hal_soc_handle_t hal_soc_hdl,
  1848. void *src_srng_desc,
  1849. hal_buff_addrinfo_t buf_addr_info,
  1850. uint8_t bm_action)
  1851. {
  1852. struct wbm_release_ring *wbm_rel_srng =
  1853. (struct wbm_release_ring *)src_srng_desc;
  1854. uint32_t addr_31_0;
  1855. uint8_t addr_39_32;
  1856. /* Structure copy !!! */
  1857. wbm_rel_srng->released_buff_or_desc_addr_info =
  1858. *((struct buffer_addr_info *)buf_addr_info);
  1859. addr_31_0 =
  1860. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_31_0;
  1861. addr_39_32 =
  1862. wbm_rel_srng->released_buff_or_desc_addr_info.buffer_addr_39_32;
  1863. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1864. RELEASE_SOURCE_MODULE, HAL_RX_WBM_ERR_SRC_SW);
  1865. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2, BM_ACTION,
  1866. bm_action);
  1867. HAL_DESC_SET_FIELD(src_srng_desc, WBM_RELEASE_RING_2,
  1868. BUFFER_OR_DESC_TYPE, HAL_RX_WBM_BUF_TYPE_MSDU_LINK_DESC);
  1869. /* WBM error is indicated when any of the link descriptors given to
  1870. * WBM has a NULL address, and one those paths is the link descriptors
  1871. * released from host after processing RXDMA errors,
  1872. * or from Rx defrag path, and we want to add an assert here to ensure
  1873. * host is not releasing descriptors with NULL address.
  1874. */
  1875. if (qdf_unlikely(!addr_31_0 && !addr_39_32)) {
  1876. hal_dump_wbm_rel_desc(src_srng_desc);
  1877. qdf_assert_always(0);
  1878. }
  1879. }
  1880. /*
  1881. * hal_rx_msdu_link_desc_reinject: Re-injects the MSDU link descriptor to
  1882. * REO entrance ring
  1883. *
  1884. * @ soc: HAL version of the SOC pointer
  1885. * @ pa: Physical address of the MSDU Link Descriptor
  1886. * @ cookie: SW cookie to get to the virtual address
  1887. * @ error_enabled_reo_q: Argument to determine whether this needs to go
  1888. * to the error enabled REO queue
  1889. *
  1890. * Return: void
  1891. */
  1892. static inline void hal_rx_msdu_link_desc_reinject(struct hal_soc *soc,
  1893. uint64_t pa, uint32_t cookie, bool error_enabled_reo_q)
  1894. {
  1895. /* TODO */
  1896. }
  1897. /**
  1898. * HAL_RX_BUF_ADDR_INFO_GET: Returns the address of the
  1899. * BUFFER_ADDR_INFO, give the RX descriptor
  1900. * (Assumption -- BUFFER_ADDR_INFO is the
  1901. * first field in the descriptor structure)
  1902. */
  1903. #define HAL_RX_BUF_ADDR_INFO_GET(ring_desc) \
  1904. ((hal_link_desc_t)(ring_desc))
  1905. #define HAL_RX_REO_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1906. #define HAL_RX_WBM_BUF_ADDR_INFO_GET HAL_RX_BUF_ADDR_INFO_GET
  1907. /**
  1908. * hal_rx_ret_buf_manager_get: Returns the "return_buffer_manager"
  1909. * from the BUFFER_ADDR_INFO structure
  1910. * given a REO destination ring descriptor.
  1911. * @ ring_desc: RX(REO/WBM release) destination ring descriptor
  1912. *
  1913. * Return: uint8_t (value of the return_buffer_manager)
  1914. */
  1915. static inline
  1916. uint8_t hal_rx_ret_buf_manager_get(hal_ring_desc_t ring_desc)
  1917. {
  1918. /*
  1919. * The following macro takes buf_addr_info as argument,
  1920. * but since buf_addr_info is the first field in ring_desc
  1921. * Hence the following call is OK
  1922. */
  1923. return HAL_RX_BUF_RBM_GET(ring_desc);
  1924. }
  1925. /*******************************************************************************
  1926. * RX WBM ERROR APIS
  1927. ******************************************************************************/
  1928. #define HAL_RX_WBM_BUF_TYPE_GET(wbm_desc) (((*(((uint32_t *) wbm_desc)+ \
  1929. (WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_OFFSET >> 2))) & \
  1930. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_MASK) >> \
  1931. WBM_RELEASE_RING_2_BUFFER_OR_DESC_TYPE_LSB)
  1932. /**
  1933. * enum - hal_rx_wbm_reo_push_reason: Indicates why REO pushed
  1934. * the frame to this release ring
  1935. *
  1936. * @ HAL_RX_WBM_REO_PSH_RSN_ERROR : Reo detected an error and pushed this
  1937. * frame to this queue
  1938. * @ HAL_RX_WBM_REO_PSH_RSN_ROUTE: Reo pushed the frame to this queue per
  1939. * received routing instructions. No error within REO was detected
  1940. */
  1941. enum hal_rx_wbm_reo_push_reason {
  1942. HAL_RX_WBM_REO_PSH_RSN_ERROR = 0,
  1943. HAL_RX_WBM_REO_PSH_RSN_ROUTE,
  1944. };
  1945. /**
  1946. * enum hal_rx_wbm_rxdma_push_reason: Indicates why REO pushed the frame to
  1947. * this release ring
  1948. *
  1949. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ERROR : RXDMA detected an error and pushed
  1950. * this frame to this queue
  1951. * @ HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE: RXDMA pushed the frame to this queue
  1952. * per received routing instructions. No error within RXDMA was detected
  1953. */
  1954. enum hal_rx_wbm_rxdma_push_reason {
  1955. HAL_RX_WBM_RXDMA_PSH_RSN_ERROR = 0,
  1956. HAL_RX_WBM_RXDMA_PSH_RSN_ROUTE,
  1957. };
  1958. #define HAL_RX_WBM_FIRST_MSDU_GET(wbm_desc) \
  1959. (((*(((uint32_t *) wbm_desc) + \
  1960. (WBM_RELEASE_RING_4_FIRST_MSDU_OFFSET >> 2))) & \
  1961. WBM_RELEASE_RING_4_FIRST_MSDU_MASK) >> \
  1962. WBM_RELEASE_RING_4_FIRST_MSDU_LSB)
  1963. #define HAL_RX_WBM_LAST_MSDU_GET(wbm_desc) \
  1964. (((*(((uint32_t *) wbm_desc) + \
  1965. (WBM_RELEASE_RING_4_LAST_MSDU_OFFSET >> 2))) & \
  1966. WBM_RELEASE_RING_4_LAST_MSDU_MASK) >> \
  1967. WBM_RELEASE_RING_4_LAST_MSDU_LSB)
  1968. #define HAL_RX_WBM_BUF_COOKIE_GET(wbm_desc) \
  1969. HAL_RX_BUF_COOKIE_GET(&((struct wbm_release_ring *) \
  1970. wbm_desc)->released_buff_or_desc_addr_info)
  1971. /**
  1972. * hal_rx_dump_rx_attention_tlv: dump RX attention TLV in structured
  1973. * humman readable format.
  1974. * @ rx_attn: pointer the rx_attention TLV in pkt.
  1975. * @ dbg_level: log level.
  1976. *
  1977. * Return: void
  1978. */
  1979. static inline void hal_rx_dump_rx_attention_tlv(struct rx_attention *rx_attn,
  1980. uint8_t dbg_level)
  1981. {
  1982. hal_verbose_debug(
  1983. "rx_attention tlv (1/2) - "
  1984. "rxpcu_mpdu_filter_in_category: %x "
  1985. "sw_frame_group_id: %x "
  1986. "reserved_0: %x "
  1987. "phy_ppdu_id: %x "
  1988. "first_mpdu : %x "
  1989. "reserved_1a: %x "
  1990. "mcast_bcast: %x "
  1991. "ast_index_not_found: %x "
  1992. "ast_index_timeout: %x "
  1993. "power_mgmt: %x "
  1994. "non_qos: %x "
  1995. "null_data: %x "
  1996. "mgmt_type: %x "
  1997. "ctrl_type: %x "
  1998. "more_data: %x "
  1999. "eosp: %x "
  2000. "a_msdu_error: %x "
  2001. "fragment_flag: %x "
  2002. "order: %x "
  2003. "cce_match: %x "
  2004. "overflow_err: %x "
  2005. "msdu_length_err: %x "
  2006. "tcp_udp_chksum_fail: %x "
  2007. "ip_chksum_fail: %x "
  2008. "sa_idx_invalid: %x "
  2009. "da_idx_invalid: %x "
  2010. "reserved_1b: %x "
  2011. "rx_in_tx_decrypt_byp: %x ",
  2012. rx_attn->rxpcu_mpdu_filter_in_category,
  2013. rx_attn->sw_frame_group_id,
  2014. rx_attn->reserved_0,
  2015. rx_attn->phy_ppdu_id,
  2016. rx_attn->first_mpdu,
  2017. rx_attn->reserved_1a,
  2018. rx_attn->mcast_bcast,
  2019. rx_attn->ast_index_not_found,
  2020. rx_attn->ast_index_timeout,
  2021. rx_attn->power_mgmt,
  2022. rx_attn->non_qos,
  2023. rx_attn->null_data,
  2024. rx_attn->mgmt_type,
  2025. rx_attn->ctrl_type,
  2026. rx_attn->more_data,
  2027. rx_attn->eosp,
  2028. rx_attn->a_msdu_error,
  2029. rx_attn->fragment_flag,
  2030. rx_attn->order,
  2031. rx_attn->cce_match,
  2032. rx_attn->overflow_err,
  2033. rx_attn->msdu_length_err,
  2034. rx_attn->tcp_udp_chksum_fail,
  2035. rx_attn->ip_chksum_fail,
  2036. rx_attn->sa_idx_invalid,
  2037. rx_attn->da_idx_invalid,
  2038. rx_attn->reserved_1b,
  2039. rx_attn->rx_in_tx_decrypt_byp);
  2040. hal_verbose_debug(
  2041. "rx_attention tlv (2/2) - "
  2042. "encrypt_required: %x "
  2043. "directed: %x "
  2044. "buffer_fragment: %x "
  2045. "mpdu_length_err: %x "
  2046. "tkip_mic_err: %x "
  2047. "decrypt_err: %x "
  2048. "unencrypted_frame_err: %x "
  2049. "fcs_err: %x "
  2050. "flow_idx_timeout: %x "
  2051. "flow_idx_invalid: %x "
  2052. "wifi_parser_error: %x "
  2053. "amsdu_parser_error: %x "
  2054. "sa_idx_timeout: %x "
  2055. "da_idx_timeout: %x "
  2056. "msdu_limit_error: %x "
  2057. "da_is_valid: %x "
  2058. "da_is_mcbc: %x "
  2059. "sa_is_valid: %x "
  2060. "decrypt_status_code: %x "
  2061. "rx_bitmap_not_updated: %x "
  2062. "reserved_2: %x "
  2063. "msdu_done: %x ",
  2064. rx_attn->encrypt_required,
  2065. rx_attn->directed,
  2066. rx_attn->buffer_fragment,
  2067. rx_attn->mpdu_length_err,
  2068. rx_attn->tkip_mic_err,
  2069. rx_attn->decrypt_err,
  2070. rx_attn->unencrypted_frame_err,
  2071. rx_attn->fcs_err,
  2072. rx_attn->flow_idx_timeout,
  2073. rx_attn->flow_idx_invalid,
  2074. rx_attn->wifi_parser_error,
  2075. rx_attn->amsdu_parser_error,
  2076. rx_attn->sa_idx_timeout,
  2077. rx_attn->da_idx_timeout,
  2078. rx_attn->msdu_limit_error,
  2079. rx_attn->da_is_valid,
  2080. rx_attn->da_is_mcbc,
  2081. rx_attn->sa_is_valid,
  2082. rx_attn->decrypt_status_code,
  2083. rx_attn->rx_bitmap_not_updated,
  2084. rx_attn->reserved_2,
  2085. rx_attn->msdu_done);
  2086. }
  2087. static inline void hal_rx_dump_mpdu_start_tlv(struct rx_mpdu_start *mpdu_start,
  2088. uint8_t dbg_level,
  2089. struct hal_soc *hal)
  2090. {
  2091. hal->ops->hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level);
  2092. }
  2093. /**
  2094. * hal_rx_dump_msdu_end_tlv: dump RX msdu_end TLV in structured
  2095. * human readable format.
  2096. * @ msdu_end: pointer the msdu_end TLV in pkt.
  2097. * @ dbg_level: log level.
  2098. *
  2099. * Return: void
  2100. */
  2101. static inline void hal_rx_dump_msdu_end_tlv(struct hal_soc *hal_soc,
  2102. struct rx_msdu_end *msdu_end,
  2103. uint8_t dbg_level)
  2104. {
  2105. hal_soc->ops->hal_rx_dump_msdu_end_tlv(msdu_end, dbg_level);
  2106. }
  2107. /**
  2108. * hal_rx_dump_mpdu_end_tlv: dump RX mpdu_end TLV in structured
  2109. * human readable format.
  2110. * @ mpdu_end: pointer the mpdu_end TLV in pkt.
  2111. * @ dbg_level: log level.
  2112. *
  2113. * Return: void
  2114. */
  2115. static inline void hal_rx_dump_mpdu_end_tlv(struct rx_mpdu_end *mpdu_end,
  2116. uint8_t dbg_level)
  2117. {
  2118. hal_verbose_debug(
  2119. "rx_mpdu_end tlv - "
  2120. "rxpcu_mpdu_filter_in_category: %x "
  2121. "sw_frame_group_id: %x "
  2122. "phy_ppdu_id: %x "
  2123. "unsup_ktype_short_frame: %x "
  2124. "rx_in_tx_decrypt_byp: %x "
  2125. "overflow_err: %x "
  2126. "mpdu_length_err: %x "
  2127. "tkip_mic_err: %x "
  2128. "decrypt_err: %x "
  2129. "unencrypted_frame_err: %x "
  2130. "pn_fields_contain_valid_info: %x "
  2131. "fcs_err: %x "
  2132. "msdu_length_err: %x "
  2133. "rxdma0_destination_ring: %x "
  2134. "rxdma1_destination_ring: %x "
  2135. "decrypt_status_code: %x "
  2136. "rx_bitmap_not_updated: %x ",
  2137. mpdu_end->rxpcu_mpdu_filter_in_category,
  2138. mpdu_end->sw_frame_group_id,
  2139. mpdu_end->phy_ppdu_id,
  2140. mpdu_end->unsup_ktype_short_frame,
  2141. mpdu_end->rx_in_tx_decrypt_byp,
  2142. mpdu_end->overflow_err,
  2143. mpdu_end->mpdu_length_err,
  2144. mpdu_end->tkip_mic_err,
  2145. mpdu_end->decrypt_err,
  2146. mpdu_end->unencrypted_frame_err,
  2147. mpdu_end->pn_fields_contain_valid_info,
  2148. mpdu_end->fcs_err,
  2149. mpdu_end->msdu_length_err,
  2150. mpdu_end->rxdma0_destination_ring,
  2151. mpdu_end->rxdma1_destination_ring,
  2152. mpdu_end->decrypt_status_code,
  2153. mpdu_end->rx_bitmap_not_updated);
  2154. }
  2155. #ifdef NO_RX_PKT_HDR_TLV
  2156. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2157. uint8_t dbg_level)
  2158. {
  2159. }
  2160. #else
  2161. /**
  2162. * hal_rx_dump_pkt_hdr_tlv: dump RX pkt header TLV in hex format
  2163. * @ pkt_hdr_tlv: pointer the pkt_hdr_tlv in pkt.
  2164. * @ dbg_level: log level.
  2165. *
  2166. * Return: void
  2167. */
  2168. static inline void hal_rx_dump_pkt_hdr_tlv(struct rx_pkt_tlvs *pkt_tlvs,
  2169. uint8_t dbg_level)
  2170. {
  2171. struct rx_pkt_hdr_tlv *pkt_hdr_tlv = &pkt_tlvs->pkt_hdr_tlv;
  2172. hal_verbose_debug(
  2173. "\n---------------\n"
  2174. "rx_pkt_hdr_tlv \n"
  2175. "---------------\n"
  2176. "phy_ppdu_id %d ",
  2177. pkt_hdr_tlv->phy_ppdu_id);
  2178. hal_verbose_hex_dump(pkt_hdr_tlv->rx_pkt_hdr, 128);
  2179. }
  2180. #endif
  2181. /**
  2182. * hal_srng_ring_id_get: API to retrieve ring id from hal ring
  2183. * structure
  2184. * @hal_ring: pointer to hal_srng structure
  2185. *
  2186. * Return: ring_id
  2187. */
  2188. static inline uint8_t hal_srng_ring_id_get(hal_ring_handle_t hal_ring_hdl)
  2189. {
  2190. return ((struct hal_srng *)hal_ring_hdl)->ring_id;
  2191. }
  2192. /* Rx MSDU link pointer info */
  2193. struct hal_rx_msdu_link_ptr_info {
  2194. struct rx_msdu_link msdu_link;
  2195. struct hal_buf_info msdu_link_buf_info;
  2196. };
  2197. /**
  2198. * hal_rx_get_pkt_tlvs(): Function to retrieve pkt tlvs from nbuf
  2199. *
  2200. * @nbuf: Pointer to data buffer field
  2201. * Returns: pointer to rx_pkt_tlvs
  2202. */
  2203. static inline
  2204. struct rx_pkt_tlvs *hal_rx_get_pkt_tlvs(uint8_t *rx_buf_start)
  2205. {
  2206. return (struct rx_pkt_tlvs *)rx_buf_start;
  2207. }
  2208. /**
  2209. * hal_rx_get_mpdu_info(): Function to retrieve mpdu info from pkt tlvs
  2210. *
  2211. * @pkt_tlvs: Pointer to pkt_tlvs
  2212. * Returns: pointer to rx_mpdu_info structure
  2213. */
  2214. static inline
  2215. struct rx_mpdu_info *hal_rx_get_mpdu_info(struct rx_pkt_tlvs *pkt_tlvs)
  2216. {
  2217. return &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start.rx_mpdu_info_details;
  2218. }
  2219. #define DOT11_SEQ_FRAG_MASK 0x000f
  2220. #define DOT11_FC1_MORE_FRAG_OFFSET 0x04
  2221. /**
  2222. * hal_rx_get_rx_fragment_number(): Function to retrieve rx fragment number
  2223. *
  2224. * @nbuf: Network buffer
  2225. * Returns: rx fragment number
  2226. */
  2227. static inline
  2228. uint8_t hal_rx_get_rx_fragment_number(struct hal_soc *hal_soc,
  2229. uint8_t *buf)
  2230. {
  2231. return hal_soc->ops->hal_rx_get_rx_fragment_number(buf);
  2232. }
  2233. #define HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(_rx_mpdu_info) \
  2234. (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
  2235. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_OFFSET)), \
  2236. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_MASK, \
  2237. RX_MPDU_INFO_14_MPDU_FRAME_CONTROL_FIELD_LSB))
  2238. /**
  2239. * hal_rx_get_rx_more_frag_bit(): Function to retrieve more fragment bit
  2240. *
  2241. * @nbuf: Network buffer
  2242. * Returns: rx more fragment bit
  2243. */
  2244. static inline
  2245. uint8_t hal_rx_get_rx_more_frag_bit(uint8_t *buf)
  2246. {
  2247. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2248. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2249. uint16_t frame_ctrl = 0;
  2250. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info) >>
  2251. DOT11_FC1_MORE_FRAG_OFFSET;
  2252. /* more fragment bit if at offset bit 4 */
  2253. return frame_ctrl;
  2254. }
  2255. /**
  2256. * hal_rx_get_frame_ctrl_field(): Function to retrieve frame control field
  2257. *
  2258. * @nbuf: Network buffer
  2259. * Returns: rx more fragment bit
  2260. *
  2261. */
  2262. static inline
  2263. uint16_t hal_rx_get_frame_ctrl_field(uint8_t *buf)
  2264. {
  2265. struct rx_pkt_tlvs *pkt_tlvs = hal_rx_get_pkt_tlvs(buf);
  2266. struct rx_mpdu_info *rx_mpdu_info = hal_rx_get_mpdu_info(pkt_tlvs);
  2267. uint16_t frame_ctrl = 0;
  2268. frame_ctrl = HAL_RX_MPDU_GET_FRAME_CONTROL_FIELD(rx_mpdu_info);
  2269. return frame_ctrl;
  2270. }
  2271. /*
  2272. * hal_rx_msdu_is_wlan_mcast(): Check if the buffer is for multicast address
  2273. *
  2274. * @nbuf: Network buffer
  2275. * Returns: flag to indicate whether the nbuf has MC/BC address
  2276. */
  2277. static inline
  2278. uint32_t hal_rx_msdu_is_wlan_mcast(qdf_nbuf_t nbuf)
  2279. {
  2280. uint8 *buf = qdf_nbuf_data(nbuf);
  2281. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2282. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2283. return rx_attn->mcast_bcast;
  2284. }
  2285. /*
  2286. * hal_rx_get_mpdu_sequence_control_valid(): Get mpdu sequence control valid
  2287. * @hal_soc_hdl: hal soc handle
  2288. * @nbuf: Network buffer
  2289. *
  2290. * Return: value of sequence control valid field
  2291. */
  2292. static inline
  2293. uint8_t hal_rx_get_mpdu_sequence_control_valid(hal_soc_handle_t hal_soc_hdl,
  2294. uint8_t *buf)
  2295. {
  2296. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2297. return hal_soc->ops->hal_rx_get_mpdu_sequence_control_valid(buf);
  2298. }
  2299. /*
  2300. * hal_rx_get_mpdu_frame_control_valid(): Retrieves mpdu frame control valid
  2301. * @hal_soc_hdl: hal soc handle
  2302. * @nbuf: Network buffer
  2303. *
  2304. * Returns: value of frame control valid field
  2305. */
  2306. static inline
  2307. uint8_t hal_rx_get_mpdu_frame_control_valid(hal_soc_handle_t hal_soc_hdl,
  2308. uint8_t *buf)
  2309. {
  2310. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2311. return hal_soc->ops->hal_rx_get_mpdu_frame_control_valid(buf);
  2312. }
  2313. /**
  2314. * hal_rx_get_mpdu_mac_ad4_valid(): Retrieves if mpdu 4th addr is valid
  2315. * @hal_soc_hdl: hal soc handle
  2316. * @nbuf: Network buffer
  2317. * Returns: value of mpdu 4th address valid field
  2318. */
  2319. static inline
  2320. bool hal_rx_get_mpdu_mac_ad4_valid(hal_soc_handle_t hal_soc_hdl,
  2321. uint8_t *buf)
  2322. {
  2323. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2324. return hal_soc->ops->hal_rx_get_mpdu_mac_ad4_valid(buf);
  2325. }
  2326. /*
  2327. * hal_rx_clear_mpdu_desc_info(): Clears mpdu_desc_info
  2328. *
  2329. * @rx_mpdu_desc_info: HAL view of rx mpdu desc info
  2330. * Returns: None
  2331. */
  2332. static inline
  2333. void hal_rx_clear_mpdu_desc_info(
  2334. struct hal_rx_mpdu_desc_info *rx_mpdu_desc_info)
  2335. {
  2336. qdf_mem_zero(rx_mpdu_desc_info,
  2337. sizeof(*rx_mpdu_desc_info));
  2338. }
  2339. /*
  2340. * hal_rx_clear_msdu_link_ptr(): Clears msdu_link_ptr
  2341. *
  2342. * @msdu_link_ptr: HAL view of msdu link ptr
  2343. * @size: number of msdu link pointers
  2344. * Returns: None
  2345. */
  2346. static inline
  2347. void hal_rx_clear_msdu_link_ptr(struct hal_rx_msdu_link_ptr_info *msdu_link_ptr,
  2348. int size)
  2349. {
  2350. qdf_mem_zero(msdu_link_ptr,
  2351. (sizeof(*msdu_link_ptr) * size));
  2352. }
  2353. /*
  2354. * hal_rx_chain_msdu_links() - Chains msdu link pointers
  2355. * @msdu_link_ptr: msdu link pointer
  2356. * @mpdu_desc_info: mpdu descriptor info
  2357. *
  2358. * Build a list of msdus using msdu link pointer. If the
  2359. * number of msdus are more, chain them together
  2360. *
  2361. * Returns: Number of processed msdus
  2362. */
  2363. static inline
  2364. int hal_rx_chain_msdu_links(struct hal_soc *hal_soc, qdf_nbuf_t msdu,
  2365. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2366. struct hal_rx_mpdu_desc_info *mpdu_desc_info)
  2367. {
  2368. int j;
  2369. struct rx_msdu_link *msdu_link_ptr =
  2370. &msdu_link_ptr_info->msdu_link;
  2371. struct rx_msdu_link *prev_msdu_link_ptr = NULL;
  2372. struct rx_msdu_details *msdu_details =
  2373. hal_rx_link_desc_msdu0_ptr(msdu_link_ptr, hal_soc);
  2374. uint8_t num_msdus = mpdu_desc_info->msdu_count;
  2375. struct rx_msdu_desc_info *msdu_desc_info;
  2376. uint8_t fragno, more_frag;
  2377. uint8_t *rx_desc_info;
  2378. struct hal_rx_msdu_list msdu_list;
  2379. for (j = 0; j < num_msdus; j++) {
  2380. msdu_desc_info =
  2381. hal_rx_msdu_desc_info_get_ptr(&msdu_details[j],
  2382. hal_soc);
  2383. msdu_list.msdu_info[j].msdu_flags =
  2384. HAL_RX_MSDU_FLAGS_GET(msdu_desc_info);
  2385. msdu_list.msdu_info[j].msdu_len =
  2386. HAL_RX_MSDU_PKT_LENGTH_GET(msdu_desc_info);
  2387. msdu_list.sw_cookie[j] = HAL_RX_BUF_COOKIE_GET(
  2388. &msdu_details[j].buffer_addr_info_details);
  2389. }
  2390. /* Chain msdu links together */
  2391. if (prev_msdu_link_ptr) {
  2392. /* 31-0 bits of the physical address */
  2393. prev_msdu_link_ptr->
  2394. next_msdu_link_desc_addr_info.buffer_addr_31_0 =
  2395. msdu_link_ptr_info->msdu_link_buf_info.paddr &
  2396. BUFFER_ADDR_INFO_0_BUFFER_ADDR_31_0_MASK;
  2397. /* 39-32 bits of the physical address */
  2398. prev_msdu_link_ptr->
  2399. next_msdu_link_desc_addr_info.buffer_addr_39_32
  2400. = ((msdu_link_ptr_info->msdu_link_buf_info.paddr
  2401. >> 32) &
  2402. BUFFER_ADDR_INFO_1_BUFFER_ADDR_39_32_MASK);
  2403. prev_msdu_link_ptr->
  2404. next_msdu_link_desc_addr_info.sw_buffer_cookie =
  2405. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie;
  2406. }
  2407. /* There is space for only 6 MSDUs in a MSDU link descriptor */
  2408. if (num_msdus < HAL_RX_NUM_MSDU_DESC) {
  2409. /* mark first and last MSDUs */
  2410. rx_desc_info = qdf_nbuf_data(msdu);
  2411. fragno = hal_rx_get_rx_fragment_number(hal_soc, rx_desc_info);
  2412. more_frag = hal_rx_get_rx_more_frag_bit(rx_desc_info);
  2413. /* TODO: create skb->fragslist[] */
  2414. if (more_frag == 0) {
  2415. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2416. RX_MSDU_DESC_INFO_0_LAST_MSDU_IN_MPDU_FLAG_MASK;
  2417. } else if (fragno == 1) {
  2418. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2419. RX_MSDU_DESC_INFO_0_FIRST_MSDU_IN_MPDU_FLAG_MASK;
  2420. msdu_list.msdu_info[num_msdus].msdu_flags |=
  2421. RX_MSDU_DESC_INFO_0_MSDU_CONTINUATION_MASK;
  2422. }
  2423. num_msdus++;
  2424. /* Number of MSDUs per mpdu descriptor is updated */
  2425. mpdu_desc_info->msdu_count += num_msdus;
  2426. } else {
  2427. num_msdus = 0;
  2428. prev_msdu_link_ptr = msdu_link_ptr;
  2429. }
  2430. return num_msdus;
  2431. }
  2432. /*
  2433. * hal_rx_defrag_update_src_ring_desc(): updates reo src ring desc
  2434. *
  2435. * @ring_desc: HAL view of ring descriptor
  2436. * @mpdu_des_info: saved mpdu desc info
  2437. * @msdu_link_ptr: saved msdu link ptr
  2438. *
  2439. * API used explicitly for rx defrag to update ring desc with
  2440. * mpdu desc info and msdu link ptr before reinjecting the
  2441. * packet back to REO
  2442. *
  2443. * Returns: None
  2444. */
  2445. static inline
  2446. void hal_rx_defrag_update_src_ring_desc(
  2447. hal_ring_desc_t ring_desc,
  2448. void *saved_mpdu_desc_info,
  2449. struct hal_rx_msdu_link_ptr_info *saved_msdu_link_ptr)
  2450. {
  2451. struct reo_entrance_ring *reo_ent_ring;
  2452. struct rx_mpdu_desc_info *reo_ring_mpdu_desc_info;
  2453. struct hal_buf_info buf_info;
  2454. reo_ent_ring = (struct reo_entrance_ring *)ring_desc;
  2455. reo_ring_mpdu_desc_info = &reo_ent_ring->
  2456. reo_level_mpdu_frame_info.rx_mpdu_desc_info_details;
  2457. qdf_mem_copy(&reo_ring_mpdu_desc_info, saved_mpdu_desc_info,
  2458. sizeof(*reo_ring_mpdu_desc_info));
  2459. /*
  2460. * TODO: Check for additional fields that need configuration in
  2461. * reo_ring_mpdu_desc_info
  2462. */
  2463. /* Update msdu_link_ptr in the reo entrance ring */
  2464. hal_rx_reo_buf_paddr_get(ring_desc, &buf_info);
  2465. buf_info.paddr = saved_msdu_link_ptr->msdu_link_buf_info.paddr;
  2466. buf_info.sw_cookie =
  2467. saved_msdu_link_ptr->msdu_link_buf_info.sw_cookie;
  2468. }
  2469. /*
  2470. * hal_rx_defrag_save_info_from_ring_desc(): Saves info from ring desc
  2471. *
  2472. * @msdu_link_desc_va: msdu link descriptor handle
  2473. * @msdu_link_ptr_info: HAL view of msdu link pointer info
  2474. *
  2475. * API used to save msdu link information along with physical
  2476. * address. The API also copues the sw cookie.
  2477. *
  2478. * Returns: None
  2479. */
  2480. static inline
  2481. void hal_rx_defrag_save_info_from_ring_desc(void *msdu_link_desc_va,
  2482. struct hal_rx_msdu_link_ptr_info *msdu_link_ptr_info,
  2483. struct hal_buf_info *hbi)
  2484. {
  2485. struct rx_msdu_link *msdu_link_ptr =
  2486. (struct rx_msdu_link *)msdu_link_desc_va;
  2487. qdf_mem_copy(&msdu_link_ptr_info->msdu_link, msdu_link_ptr,
  2488. sizeof(struct rx_msdu_link));
  2489. msdu_link_ptr_info->msdu_link_buf_info.paddr = hbi->paddr;
  2490. msdu_link_ptr_info->msdu_link_buf_info.sw_cookie = hbi->sw_cookie;
  2491. }
  2492. /*
  2493. * hal_rx_get_desc_len(): Returns rx descriptor length
  2494. *
  2495. * Returns the size of rx_pkt_tlvs which follows the
  2496. * data in the nbuf
  2497. *
  2498. * Returns: Length of rx descriptor
  2499. */
  2500. static inline
  2501. uint16_t hal_rx_get_desc_len(void)
  2502. {
  2503. return SIZE_OF_DATA_RX_TLV;
  2504. }
  2505. /*
  2506. * hal_rx_reo_ent_rxdma_push_reason_get(): Retrieves RXDMA push reason from
  2507. * reo_entrance_ring descriptor
  2508. *
  2509. * @reo_ent_desc: reo_entrance_ring descriptor
  2510. * Returns: value of rxdma_push_reason
  2511. */
  2512. static inline
  2513. uint8_t hal_rx_reo_ent_rxdma_push_reason_get(hal_rxdma_desc_t reo_ent_desc)
  2514. {
  2515. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2516. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_OFFSET)),
  2517. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_MASK,
  2518. REO_ENTRANCE_RING_6_RXDMA_PUSH_REASON_LSB);
  2519. }
  2520. /**
  2521. * hal_rx_reo_ent_rxdma_error_code_get(): Retrieves RXDMA error code from
  2522. * reo_entrance_ring descriptor
  2523. * @reo_ent_desc: reo_entrance_ring descriptor
  2524. * Return: value of rxdma_error_code
  2525. */
  2526. static inline
  2527. uint8_t hal_rx_reo_ent_rxdma_error_code_get(hal_rxdma_desc_t reo_ent_desc)
  2528. {
  2529. return _HAL_MS((*_OFFSET_TO_WORD_PTR(reo_ent_desc,
  2530. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_OFFSET)),
  2531. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_MASK,
  2532. REO_ENTRANCE_RING_6_RXDMA_ERROR_CODE_LSB);
  2533. }
  2534. /**
  2535. * hal_rx_wbm_err_info_get(): Retrieves WBM error code and reason and
  2536. * save it to hal_wbm_err_desc_info structure passed by caller
  2537. * @wbm_desc: wbm ring descriptor
  2538. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2539. * Return: void
  2540. */
  2541. static inline void hal_rx_wbm_err_info_get(void *wbm_desc,
  2542. struct hal_wbm_err_desc_info *wbm_er_info,
  2543. hal_soc_handle_t hal_soc_hdl)
  2544. {
  2545. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2546. hal_soc->ops->hal_rx_wbm_err_info_get(wbm_desc, (void *)wbm_er_info);
  2547. }
  2548. /**
  2549. * hal_rx_wbm_err_info_set_in_tlv(): Save the wbm error codes and reason to
  2550. * the reserved bytes of rx_tlv_hdr
  2551. * @buf: start of rx_tlv_hdr
  2552. * @wbm_er_info: hal_wbm_err_desc_info structure
  2553. * Return: void
  2554. */
  2555. static inline void hal_rx_wbm_err_info_set_in_tlv(uint8_t *buf,
  2556. struct hal_wbm_err_desc_info *wbm_er_info)
  2557. {
  2558. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2559. qdf_mem_copy(pkt_tlvs->rx_padding0, wbm_er_info,
  2560. sizeof(struct hal_wbm_err_desc_info));
  2561. }
  2562. /**
  2563. * hal_rx_wbm_err_info_get_from_tlv(): retrieve wbm error codes and reason from
  2564. * the reserved bytes of rx_tlv_hdr.
  2565. * @buf: start of rx_tlv_hdr
  2566. * @wbm_er_info: hal_wbm_err_desc_info structure, output parameter.
  2567. * Return: void
  2568. */
  2569. static inline void hal_rx_wbm_err_info_get_from_tlv(uint8_t *buf,
  2570. struct hal_wbm_err_desc_info *wbm_er_info)
  2571. {
  2572. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2573. qdf_mem_copy(wbm_er_info, pkt_tlvs->rx_padding0,
  2574. sizeof(struct hal_wbm_err_desc_info));
  2575. }
  2576. #define HAL_RX_MSDU_START_NSS_GET(_rx_msdu_start) \
  2577. (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \
  2578. RX_MSDU_START_5_NSS_OFFSET)), \
  2579. RX_MSDU_START_5_NSS_MASK, \
  2580. RX_MSDU_START_5_NSS_LSB))
  2581. /**
  2582. * hal_rx_mon_hw_desc_get_mpdu_status: Retrieve MPDU status
  2583. *
  2584. * @ hal_soc: HAL version of the SOC pointer
  2585. * @ hw_desc_addr: Start address of Rx HW TLVs
  2586. * @ rs: Status for monitor mode
  2587. *
  2588. * Return: void
  2589. */
  2590. static inline
  2591. void hal_rx_mon_hw_desc_get_mpdu_status(hal_soc_handle_t hal_soc_hdl,
  2592. void *hw_desc_addr,
  2593. struct mon_rx_status *rs)
  2594. {
  2595. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2596. hal_soc->ops->hal_rx_mon_hw_desc_get_mpdu_status(hw_desc_addr, rs);
  2597. }
  2598. /*
  2599. * hal_rx_get_tlv(): API to get the tlv
  2600. *
  2601. * @hal_soc: HAL version of the SOC pointer
  2602. * @rx_tlv: TLV data extracted from the rx packet
  2603. * Return: uint8_t
  2604. */
  2605. static inline uint8_t hal_rx_get_tlv(struct hal_soc *hal_soc, void *rx_tlv)
  2606. {
  2607. return hal_soc->ops->hal_rx_get_tlv(rx_tlv);
  2608. }
  2609. /*
  2610. * hal_rx_msdu_start_nss_get(): API to get the NSS
  2611. * Interval from rx_msdu_start
  2612. *
  2613. * @hal_soc: HAL version of the SOC pointer
  2614. * @buf: pointer to the start of RX PKT TLV header
  2615. * Return: uint32_t(nss)
  2616. */
  2617. static inline
  2618. uint32_t hal_rx_msdu_start_nss_get(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2619. {
  2620. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2621. return hal_soc->ops->hal_rx_msdu_start_nss_get(buf);
  2622. }
  2623. /**
  2624. * hal_rx_dump_msdu_start_tlv: dump RX msdu_start TLV in structured
  2625. * human readable format.
  2626. * @ msdu_start: pointer the msdu_start TLV in pkt.
  2627. * @ dbg_level: log level.
  2628. *
  2629. * Return: void
  2630. */
  2631. static inline void hal_rx_dump_msdu_start_tlv(struct hal_soc *hal_soc,
  2632. struct rx_msdu_start *msdu_start,
  2633. uint8_t dbg_level)
  2634. {
  2635. hal_soc->ops->hal_rx_dump_msdu_start_tlv(msdu_start, dbg_level);
  2636. }
  2637. /**
  2638. * hal_rx_mpdu_start_tid_get - Return tid info from the rx mpdu start
  2639. * info details
  2640. *
  2641. * @ buf - Pointer to buffer containing rx pkt tlvs.
  2642. *
  2643. *
  2644. */
  2645. static inline uint32_t hal_rx_mpdu_start_tid_get(hal_soc_handle_t hal_soc_hdl,
  2646. uint8_t *buf)
  2647. {
  2648. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2649. return hal_soc->ops->hal_rx_mpdu_start_tid_get(buf);
  2650. }
  2651. /*
  2652. * hal_rx_msdu_start_reception_type_get(): API to get the reception type
  2653. * Interval from rx_msdu_start
  2654. *
  2655. * @buf: pointer to the start of RX PKT TLV header
  2656. * Return: uint32_t(reception_type)
  2657. */
  2658. static inline
  2659. uint32_t hal_rx_msdu_start_reception_type_get(hal_soc_handle_t hal_soc_hdl,
  2660. uint8_t *buf)
  2661. {
  2662. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2663. return hal_soc->ops->hal_rx_msdu_start_reception_type_get(buf);
  2664. }
  2665. /**
  2666. * hal_rx_dump_pkt_tlvs: API to print all member elements of
  2667. * RX TLVs
  2668. * @ buf: pointer the pkt buffer.
  2669. * @ dbg_level: log level.
  2670. *
  2671. * Return: void
  2672. */
  2673. static inline void hal_rx_dump_pkt_tlvs(hal_soc_handle_t hal_soc_hdl,
  2674. uint8_t *buf, uint8_t dbg_level)
  2675. {
  2676. struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
  2677. struct rx_attention *rx_attn = &pkt_tlvs->attn_tlv.rx_attn;
  2678. struct rx_mpdu_start *mpdu_start =
  2679. &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
  2680. struct rx_msdu_start *msdu_start =
  2681. &pkt_tlvs->msdu_start_tlv.rx_msdu_start;
  2682. struct rx_mpdu_end *mpdu_end = &pkt_tlvs->mpdu_end_tlv.rx_mpdu_end;
  2683. struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
  2684. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2685. hal_rx_dump_rx_attention_tlv(rx_attn, dbg_level);
  2686. hal_rx_dump_mpdu_start_tlv(mpdu_start, dbg_level, hal_soc);
  2687. hal_rx_dump_msdu_start_tlv(hal_soc, msdu_start, dbg_level);
  2688. hal_rx_dump_mpdu_end_tlv(mpdu_end, dbg_level);
  2689. hal_rx_dump_msdu_end_tlv(hal_soc, msdu_end, dbg_level);
  2690. hal_rx_dump_pkt_hdr_tlv(pkt_tlvs, dbg_level);
  2691. }
  2692. /**
  2693. * hal_reo_status_get_header_generic - Process reo desc info
  2694. * @d - Pointer to reo descriptior
  2695. * @b - tlv type info
  2696. * @h - Pointer to hal_reo_status_header where info to be stored
  2697. * @hal- pointer to hal_soc structure
  2698. * Return - none.
  2699. *
  2700. */
  2701. static inline
  2702. void hal_reo_status_get_header(uint32_t *d, int b,
  2703. void *h, struct hal_soc *hal_soc)
  2704. {
  2705. hal_soc->ops->hal_reo_status_get_header(d, b, h);
  2706. }
  2707. /**
  2708. * hal_rx_desc_is_first_msdu() - Check if first msdu
  2709. *
  2710. * @hal_soc_hdl: hal_soc handle
  2711. * @hw_desc_addr: hardware descriptor address
  2712. *
  2713. * Return: 0 - success/ non-zero failure
  2714. */
  2715. static inline
  2716. uint32_t hal_rx_desc_is_first_msdu(hal_soc_handle_t hal_soc_hdl,
  2717. void *hw_desc_addr)
  2718. {
  2719. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2720. return hal_soc->ops->hal_rx_desc_is_first_msdu(hw_desc_addr);
  2721. }
  2722. static inline
  2723. uint32_t
  2724. HAL_RX_DESC_GET_DECAP_FORMAT(void *hw_desc_addr) {
  2725. struct rx_msdu_start *rx_msdu_start;
  2726. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2727. rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
  2728. return HAL_RX_GET(rx_msdu_start, RX_MSDU_START_2, DECAP_FORMAT);
  2729. }
  2730. #ifdef NO_RX_PKT_HDR_TLV
  2731. static inline
  2732. uint8_t *
  2733. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2734. uint8_t *rx_pkt_hdr;
  2735. struct rx_mon_pkt_tlvs *rx_desc =
  2736. (struct rx_mon_pkt_tlvs *)hw_desc_addr;
  2737. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2738. return rx_pkt_hdr;
  2739. }
  2740. #else
  2741. static inline
  2742. uint8_t *
  2743. HAL_RX_DESC_GET_80211_HDR(void *hw_desc_addr) {
  2744. uint8_t *rx_pkt_hdr;
  2745. struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
  2746. rx_pkt_hdr = &rx_desc->pkt_hdr_tlv.rx_pkt_hdr[0];
  2747. return rx_pkt_hdr;
  2748. }
  2749. #endif
  2750. static inline
  2751. bool HAL_IS_DECAP_FORMAT_RAW(hal_soc_handle_t hal_soc_hdl,
  2752. uint8_t *rx_tlv_hdr)
  2753. {
  2754. uint8_t decap_format;
  2755. if (hal_rx_desc_is_first_msdu(hal_soc_hdl, rx_tlv_hdr)) {
  2756. decap_format = HAL_RX_DESC_GET_DECAP_FORMAT(rx_tlv_hdr);
  2757. if (decap_format == HAL_HW_RX_DECAP_FORMAT_RAW)
  2758. return true;
  2759. }
  2760. return false;
  2761. }
  2762. /**
  2763. * hal_rx_msdu_fse_metadata_get: API to get FSE metadata
  2764. * from rx_msdu_end TLV
  2765. * @buf: pointer to the start of RX PKT TLV headers
  2766. *
  2767. * Return: fse metadata value from MSDU END TLV
  2768. */
  2769. static inline uint32_t
  2770. hal_rx_msdu_fse_metadata_get(hal_soc_handle_t hal_soc_hdl,
  2771. uint8_t *buf)
  2772. {
  2773. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2774. return hal_soc->ops->hal_rx_msdu_fse_metadata_get(buf);
  2775. }
  2776. /**
  2777. * hal_rx_msdu_flow_idx_get: API to get flow index
  2778. * from rx_msdu_end TLV
  2779. * @buf: pointer to the start of RX PKT TLV headers
  2780. *
  2781. * Return: flow index value from MSDU END TLV
  2782. */
  2783. static inline uint32_t
  2784. hal_rx_msdu_flow_idx_get(hal_soc_handle_t hal_soc_hdl,
  2785. uint8_t *buf)
  2786. {
  2787. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2788. return hal_soc->ops->hal_rx_msdu_flow_idx_get(buf);
  2789. }
  2790. /**
  2791. * hal_rx_msdu_flow_idx_timeout: API to get flow index timeout
  2792. * from rx_msdu_end TLV
  2793. * @buf: pointer to the start of RX PKT TLV headers
  2794. *
  2795. * Return: flow index timeout value from MSDU END TLV
  2796. */
  2797. static inline bool
  2798. hal_rx_msdu_flow_idx_timeout(hal_soc_handle_t hal_soc_hdl,
  2799. uint8_t *buf)
  2800. {
  2801. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2802. return hal_soc->ops->hal_rx_msdu_flow_idx_timeout(buf);
  2803. }
  2804. /**
  2805. * hal_rx_msdu_flow_idx_invalid: API to get flow index invalid
  2806. * from rx_msdu_end TLV
  2807. * @buf: pointer to the start of RX PKT TLV headers
  2808. *
  2809. * Return: flow index invalid value from MSDU END TLV
  2810. */
  2811. static inline bool
  2812. hal_rx_msdu_flow_idx_invalid(hal_soc_handle_t hal_soc_hdl,
  2813. uint8_t *buf)
  2814. {
  2815. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2816. return hal_soc->ops->hal_rx_msdu_flow_idx_invalid(buf);
  2817. }
  2818. /**
  2819. * hal_rx_hw_desc_get_ppduid_get() - Retrieve ppdu id
  2820. * @hal_soc_hdl: hal_soc handle
  2821. * @hw_desc_addr: hardware descriptor address
  2822. *
  2823. * Return: 0 - success/ non-zero failure
  2824. */
  2825. static inline
  2826. uint32_t hal_rx_hw_desc_get_ppduid_get(hal_soc_handle_t hal_soc_hdl,
  2827. void *hw_desc_addr)
  2828. {
  2829. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2830. return hal_soc->ops->hal_rx_hw_desc_get_ppduid_get(hw_desc_addr);
  2831. }
  2832. /**
  2833. * hal_rx_msdu_end_sa_sw_peer_id_get() - get sw peer id
  2834. * @hal_soc_hdl: hal_soc handle
  2835. * @buf: rx tlv address
  2836. *
  2837. * Return: sw peer id
  2838. */
  2839. static inline
  2840. uint32_t hal_rx_msdu_end_sa_sw_peer_id_get(hal_soc_handle_t hal_soc_hdl,
  2841. uint8_t *buf)
  2842. {
  2843. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2844. if ((!hal_soc) || (!hal_soc->ops)) {
  2845. hal_err("hal handle is NULL");
  2846. QDF_BUG(0);
  2847. return QDF_STATUS_E_INVAL;
  2848. }
  2849. if (hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get)
  2850. return hal_soc->ops->hal_rx_msdu_end_sa_sw_peer_id_get(buf);
  2851. return QDF_STATUS_E_INVAL;
  2852. }
  2853. static inline
  2854. void *hal_rx_msdu0_buffer_addr_lsb(hal_soc_handle_t hal_soc_hdl,
  2855. void *link_desc_addr)
  2856. {
  2857. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2858. return hal_soc->ops->hal_rx_msdu0_buffer_addr_lsb(link_desc_addr);
  2859. }
  2860. static inline
  2861. void *hal_rx_msdu_desc_info_ptr_get(hal_soc_handle_t hal_soc_hdl,
  2862. void *msdu_addr)
  2863. {
  2864. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2865. return hal_soc->ops->hal_rx_msdu_desc_info_ptr_get(msdu_addr);
  2866. }
  2867. static inline
  2868. void *hal_ent_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2869. void *hw_addr)
  2870. {
  2871. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2872. return hal_soc->ops->hal_ent_mpdu_desc_info(hw_addr);
  2873. }
  2874. static inline
  2875. void *hal_dst_mpdu_desc_info(hal_soc_handle_t hal_soc_hdl,
  2876. void *hw_addr)
  2877. {
  2878. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2879. return hal_soc->ops->hal_dst_mpdu_desc_info(hw_addr);
  2880. }
  2881. static inline
  2882. uint8_t hal_rx_get_fc_valid(hal_soc_handle_t hal_soc_hdl,
  2883. uint8_t *buf)
  2884. {
  2885. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2886. return hal_soc->ops->hal_rx_get_fc_valid(buf);
  2887. }
  2888. static inline
  2889. uint8_t hal_rx_get_to_ds_flag(hal_soc_handle_t hal_soc_hdl, uint8_t *buf)
  2890. {
  2891. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2892. return hal_soc->ops->hal_rx_get_to_ds_flag(buf);
  2893. }
  2894. static inline
  2895. uint8_t hal_rx_get_mac_addr2_valid(hal_soc_handle_t hal_soc_hdl,
  2896. uint8_t *buf)
  2897. {
  2898. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2899. return hal_soc->ops->hal_rx_get_mac_addr2_valid(buf);
  2900. }
  2901. static inline
  2902. uint8_t hal_rx_get_filter_category(hal_soc_handle_t hal_soc_hdl,
  2903. uint8_t *buf)
  2904. {
  2905. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2906. return hal_soc->ops->hal_rx_get_filter_category(buf);
  2907. }
  2908. static inline
  2909. uint32_t hal_rx_get_ppdu_id(hal_soc_handle_t hal_soc_hdl,
  2910. uint8_t *buf)
  2911. {
  2912. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2913. return hal_soc->ops->hal_rx_get_ppdu_id(buf);
  2914. }
  2915. /**
  2916. * hal_reo_config(): Set reo config parameters
  2917. * @soc: hal soc handle
  2918. * @reg_val: value to be set
  2919. * @reo_params: reo parameters
  2920. *
  2921. * Return: void
  2922. */
  2923. static inline
  2924. void hal_reo_config(struct hal_soc *hal_soc,
  2925. uint32_t reg_val,
  2926. struct hal_reo_params *reo_params)
  2927. {
  2928. hal_soc->ops->hal_reo_config(hal_soc,
  2929. reg_val,
  2930. reo_params);
  2931. }
  2932. /**
  2933. * hal_rx_msdu_get_flow_params: API to get flow index,
  2934. * flow index invalid and flow index timeout from rx_msdu_end TLV
  2935. * @buf: pointer to the start of RX PKT TLV headers
  2936. * @flow_invalid: pointer to return value of flow_idx_valid
  2937. * @flow_timeout: pointer to return value of flow_idx_timeout
  2938. * @flow_index: pointer to return value of flow_idx
  2939. *
  2940. * Return: none
  2941. */
  2942. static inline void
  2943. hal_rx_msdu_get_flow_params(hal_soc_handle_t hal_soc_hdl,
  2944. uint8_t *buf,
  2945. bool *flow_invalid,
  2946. bool *flow_timeout,
  2947. uint32_t *flow_index)
  2948. {
  2949. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2950. if ((!hal_soc) || (!hal_soc->ops)) {
  2951. hal_err("hal handle is NULL");
  2952. QDF_BUG(0);
  2953. return;
  2954. }
  2955. if (hal_soc->ops->hal_rx_msdu_get_flow_params)
  2956. hal_soc->ops->
  2957. hal_rx_msdu_get_flow_params(buf,
  2958. flow_invalid,
  2959. flow_timeout,
  2960. flow_index);
  2961. }
  2962. static inline
  2963. uint16_t hal_rx_tlv_get_tcp_chksum(hal_soc_handle_t hal_soc_hdl,
  2964. uint8_t *buf)
  2965. {
  2966. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2967. return hal_soc->ops->hal_rx_tlv_get_tcp_chksum(buf);
  2968. }
  2969. static inline
  2970. uint16_t hal_rx_get_rx_sequence(hal_soc_handle_t hal_soc_hdl,
  2971. uint8_t *buf)
  2972. {
  2973. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2974. return hal_soc->ops->hal_rx_get_rx_sequence(buf);
  2975. }
  2976. static inline void
  2977. hal_rx_get_bb_info(hal_soc_handle_t hal_soc_hdl,
  2978. void *rx_tlv,
  2979. void *ppdu_info)
  2980. {
  2981. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2982. if (hal_soc->ops->hal_rx_get_bb_info)
  2983. hal_soc->ops->hal_rx_get_bb_info(rx_tlv, ppdu_info);
  2984. }
  2985. static inline void
  2986. hal_rx_get_rtt_info(hal_soc_handle_t hal_soc_hdl,
  2987. void *rx_tlv,
  2988. void *ppdu_info)
  2989. {
  2990. struct hal_soc *hal_soc = (struct hal_soc *)hal_soc_hdl;
  2991. if (hal_soc->ops->hal_rx_get_rtt_info)
  2992. hal_soc->ops->hal_rx_get_rtt_info(rx_tlv, ppdu_info);
  2993. }
  2994. #endif /* _HAL_RX_H */