swr-mstr-ctrl.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/irq.h>
  6. #include <linux/kernel.h>
  7. #include <linux/init.h>
  8. #include <linux/slab.h>
  9. #include <linux/io.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/delay.h>
  13. #include <linux/kthread.h>
  14. #include <linux/bitops.h>
  15. #include <linux/clk.h>
  16. #include <linux/gpio.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/of.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/uaccess.h>
  22. #include <soc/soundwire.h>
  23. #include <soc/swr-common.h>
  24. #include <linux/regmap.h>
  25. #include <dsp/msm-audio-event-notify.h>
  26. #include "swrm_registers.h"
  27. #include "swr-mstr-ctrl.h"
  28. #define SWRM_SYSTEM_RESUME_TIMEOUT_MS 700
  29. #define SWRM_SYS_SUSPEND_WAIT 1
  30. #define SWRM_DSD_PARAMS_PORT 4
  31. #define SWR_BROADCAST_CMD_ID 0x0F
  32. #define SWR_AUTO_SUSPEND_DELAY 3 /* delay in sec */
  33. #define SWR_DEV_ID_MASK 0xFFFFFFFFFFFF
  34. #define SWR_REG_VAL_PACK(data, dev, id, reg) \
  35. ((reg) | ((id) << 16) | ((dev) << 20) | ((data) << 24))
  36. #define SWR_INVALID_PARAM 0xFF
  37. #define SWR_HSTOP_MAX_VAL 0xF
  38. #define SWR_HSTART_MIN_VAL 0x0
  39. #define SWRM_INTERRUPT_STATUS_MASK 0x1FDFD
  40. /* pm runtime auto suspend timer in msecs */
  41. static int auto_suspend_timer = SWR_AUTO_SUSPEND_DELAY * 1000;
  42. module_param(auto_suspend_timer, int, 0664);
  43. MODULE_PARM_DESC(auto_suspend_timer, "timer for auto suspend");
  44. enum {
  45. SWR_NOT_PRESENT, /* Device is detached/not present on the bus */
  46. SWR_ATTACHED_OK, /* Device is attached */
  47. SWR_ALERT, /* Device alters master for any interrupts */
  48. SWR_RESERVED, /* Reserved */
  49. };
  50. enum {
  51. MASTER_ID_WSA = 1,
  52. MASTER_ID_RX,
  53. MASTER_ID_TX
  54. };
  55. enum {
  56. ENABLE_PENDING,
  57. DISABLE_PENDING
  58. };
  59. #define TRUE 1
  60. #define FALSE 0
  61. #define SWRM_MAX_PORT_REG 120
  62. #define SWRM_MAX_INIT_REG 11
  63. #define SWR_MSTR_MAX_REG_ADDR 0x1740
  64. #define SWR_MSTR_START_REG_ADDR 0x00
  65. #define SWR_MSTR_MAX_BUF_LEN 32
  66. #define BYTES_PER_LINE 12
  67. #define SWR_MSTR_RD_BUF_LEN 8
  68. #define SWR_MSTR_WR_BUF_LEN 32
  69. #define MAX_FIFO_RD_FAIL_RETRY 3
  70. static struct swr_mstr_ctrl *dbgswrm;
  71. static struct dentry *debugfs_swrm_dent;
  72. static struct dentry *debugfs_peek;
  73. static struct dentry *debugfs_poke;
  74. static struct dentry *debugfs_reg_dump;
  75. static unsigned int read_data;
  76. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm);
  77. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm);
  78. static bool swrm_is_msm_variant(int val)
  79. {
  80. return (val == SWRM_VERSION_1_3);
  81. }
  82. static int swrm_debug_open(struct inode *inode, struct file *file)
  83. {
  84. file->private_data = inode->i_private;
  85. return 0;
  86. }
  87. static int get_parameters(char *buf, u32 *param1, int num_of_par)
  88. {
  89. char *token;
  90. int base, cnt;
  91. token = strsep(&buf, " ");
  92. for (cnt = 0; cnt < num_of_par; cnt++) {
  93. if (token) {
  94. if ((token[1] == 'x') || (token[1] == 'X'))
  95. base = 16;
  96. else
  97. base = 10;
  98. if (kstrtou32(token, base, &param1[cnt]) != 0)
  99. return -EINVAL;
  100. token = strsep(&buf, " ");
  101. } else
  102. return -EINVAL;
  103. }
  104. return 0;
  105. }
  106. static ssize_t swrm_reg_show(char __user *ubuf, size_t count,
  107. loff_t *ppos)
  108. {
  109. int i, reg_val, len;
  110. ssize_t total = 0;
  111. char tmp_buf[SWR_MSTR_MAX_BUF_LEN];
  112. if (!ubuf || !ppos)
  113. return 0;
  114. for (i = (((int) *ppos / BYTES_PER_LINE) + SWR_MSTR_START_REG_ADDR);
  115. i <= SWR_MSTR_MAX_REG_ADDR; i += 4) {
  116. reg_val = dbgswrm->read(dbgswrm->handle, i);
  117. len = snprintf(tmp_buf, 25, "0x%.3x: 0x%.2x\n", i, reg_val);
  118. if ((total + len) >= count - 1)
  119. break;
  120. if (copy_to_user((ubuf + total), tmp_buf, len)) {
  121. pr_err("%s: fail to copy reg dump\n", __func__);
  122. total = -EFAULT;
  123. goto copy_err;
  124. }
  125. *ppos += len;
  126. total += len;
  127. }
  128. copy_err:
  129. return total;
  130. }
  131. static ssize_t swrm_debug_read(struct file *file, char __user *ubuf,
  132. size_t count, loff_t *ppos)
  133. {
  134. char lbuf[SWR_MSTR_RD_BUF_LEN];
  135. char *access_str;
  136. ssize_t ret_cnt;
  137. if (!count || !file || !ppos || !ubuf)
  138. return -EINVAL;
  139. access_str = file->private_data;
  140. if (*ppos < 0)
  141. return -EINVAL;
  142. if (!strcmp(access_str, "swrm_peek")) {
  143. snprintf(lbuf, sizeof(lbuf), "0x%x\n", read_data);
  144. ret_cnt = simple_read_from_buffer(ubuf, count, ppos, lbuf,
  145. strnlen(lbuf, 7));
  146. } else if (!strcmp(access_str, "swrm_reg_dump")) {
  147. ret_cnt = swrm_reg_show(ubuf, count, ppos);
  148. } else {
  149. pr_err("%s: %s not permitted to read\n", __func__, access_str);
  150. ret_cnt = -EPERM;
  151. }
  152. return ret_cnt;
  153. }
  154. static ssize_t swrm_debug_write(struct file *filp,
  155. const char __user *ubuf, size_t cnt, loff_t *ppos)
  156. {
  157. char lbuf[SWR_MSTR_WR_BUF_LEN];
  158. int rc;
  159. u32 param[5];
  160. char *access_str;
  161. if (!filp || !ppos || !ubuf)
  162. return -EINVAL;
  163. access_str = filp->private_data;
  164. if (cnt > sizeof(lbuf) - 1)
  165. return -EINVAL;
  166. rc = copy_from_user(lbuf, ubuf, cnt);
  167. if (rc)
  168. return -EFAULT;
  169. lbuf[cnt] = '\0';
  170. if (!strcmp(access_str, "swrm_poke")) {
  171. /* write */
  172. rc = get_parameters(lbuf, param, 2);
  173. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) &&
  174. (param[1] <= 0xFFFFFFFF) &&
  175. (rc == 0))
  176. rc = dbgswrm->write(dbgswrm->handle, param[0],
  177. param[1]);
  178. else
  179. rc = -EINVAL;
  180. } else if (!strcmp(access_str, "swrm_peek")) {
  181. /* read */
  182. rc = get_parameters(lbuf, param, 1);
  183. if ((param[0] <= SWR_MSTR_MAX_REG_ADDR) && (rc == 0))
  184. read_data = dbgswrm->read(dbgswrm->handle, param[0]);
  185. else
  186. rc = -EINVAL;
  187. }
  188. if (rc == 0)
  189. rc = cnt;
  190. else
  191. pr_err("%s: rc = %d\n", __func__, rc);
  192. return rc;
  193. }
  194. static const struct file_operations swrm_debug_ops = {
  195. .open = swrm_debug_open,
  196. .write = swrm_debug_write,
  197. .read = swrm_debug_read,
  198. };
  199. static int swrm_clk_request(struct swr_mstr_ctrl *swrm, bool enable)
  200. {
  201. int ret = 0;
  202. if (!swrm->clk || !swrm->handle)
  203. return -EINVAL;
  204. mutex_lock(&swrm->clklock);
  205. if (enable) {
  206. if (!swrm->dev_up)
  207. goto exit;
  208. swrm->clk_ref_count++;
  209. if (swrm->clk_ref_count == 1) {
  210. ret = swrm->clk(swrm->handle, true);
  211. if (ret) {
  212. dev_err(swrm->dev,
  213. "%s: clock enable req failed",
  214. __func__);
  215. --swrm->clk_ref_count;
  216. }
  217. }
  218. } else if (--swrm->clk_ref_count == 0) {
  219. swrm->clk(swrm->handle, false);
  220. complete(&swrm->clk_off_complete);
  221. }
  222. if (swrm->clk_ref_count < 0) {
  223. pr_err("%s: swrm clk count mismatch\n", __func__);
  224. swrm->clk_ref_count = 0;
  225. }
  226. exit:
  227. mutex_unlock(&swrm->clklock);
  228. return ret;
  229. }
  230. static int swrm_ahb_write(struct swr_mstr_ctrl *swrm,
  231. u16 reg, u32 *value)
  232. {
  233. u32 temp = (u32)(*value);
  234. int ret = 0;
  235. mutex_lock(&swrm->devlock);
  236. if (!swrm->dev_up)
  237. goto err;
  238. ret = swrm_clk_request(swrm, TRUE);
  239. if (ret) {
  240. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  241. __func__);
  242. goto err;
  243. }
  244. iowrite32(temp, swrm->swrm_dig_base + reg);
  245. swrm_clk_request(swrm, FALSE);
  246. err:
  247. mutex_unlock(&swrm->devlock);
  248. return ret;
  249. }
  250. static int swrm_ahb_read(struct swr_mstr_ctrl *swrm,
  251. u16 reg, u32 *value)
  252. {
  253. u32 temp = 0;
  254. int ret = 0;
  255. mutex_lock(&swrm->devlock);
  256. if (!swrm->dev_up)
  257. goto err;
  258. ret = swrm_clk_request(swrm, TRUE);
  259. if (ret) {
  260. dev_err_ratelimited(swrm->dev, "%s: clock request failed\n",
  261. __func__);
  262. goto err;
  263. }
  264. temp = ioread32(swrm->swrm_dig_base + reg);
  265. *value = temp;
  266. swrm_clk_request(swrm, FALSE);
  267. err:
  268. mutex_unlock(&swrm->devlock);
  269. return ret;
  270. }
  271. static u32 swr_master_read(struct swr_mstr_ctrl *swrm, unsigned int reg_addr)
  272. {
  273. u32 val = 0;
  274. if (swrm->read)
  275. val = swrm->read(swrm->handle, reg_addr);
  276. else
  277. swrm_ahb_read(swrm, reg_addr, &val);
  278. return val;
  279. }
  280. static void swr_master_write(struct swr_mstr_ctrl *swrm, u16 reg_addr, u32 val)
  281. {
  282. if (swrm->write)
  283. swrm->write(swrm->handle, reg_addr, val);
  284. else
  285. swrm_ahb_write(swrm, reg_addr, &val);
  286. }
  287. static int swr_master_bulk_write(struct swr_mstr_ctrl *swrm, u32 *reg_addr,
  288. u32 *val, unsigned int length)
  289. {
  290. int i = 0;
  291. if (swrm->bulk_write)
  292. swrm->bulk_write(swrm->handle, reg_addr, val, length);
  293. else {
  294. mutex_lock(&swrm->iolock);
  295. for (i = 0; i < length; i++) {
  296. /* wait for FIFO WR command to complete to avoid overflow */
  297. usleep_range(100, 105);
  298. swr_master_write(swrm, reg_addr[i], val[i]);
  299. }
  300. mutex_unlock(&swrm->iolock);
  301. }
  302. return 0;
  303. }
  304. static bool swrm_is_port_en(struct swr_master *mstr)
  305. {
  306. return !!(mstr->num_port);
  307. }
  308. static void copy_port_tables(struct swr_mstr_ctrl *swrm,
  309. struct port_params *params)
  310. {
  311. u8 i;
  312. struct port_params *config = params;
  313. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  314. /* wsa uses single frame structure for all configurations */
  315. if (!swrm->mport_cfg[i].port_en)
  316. continue;
  317. swrm->mport_cfg[i].sinterval = config[i].si;
  318. swrm->mport_cfg[i].offset1 = config[i].off1;
  319. swrm->mport_cfg[i].offset2 = config[i].off2;
  320. swrm->mport_cfg[i].hstart = config[i].hstart;
  321. swrm->mport_cfg[i].hstop = config[i].hstop;
  322. swrm->mport_cfg[i].blk_pack_mode = config[i].bp_mode;
  323. swrm->mport_cfg[i].blk_grp_count = config[i].bgp_ctrl;
  324. swrm->mport_cfg[i].word_length = config[i].wd_len;
  325. swrm->mport_cfg[i].lane_ctrl = config[i].lane_ctrl;
  326. }
  327. }
  328. static int swrm_get_port_config(struct swr_mstr_ctrl *swrm)
  329. {
  330. struct port_params *params;
  331. u32 usecase = 0;
  332. /* TODO - Send usecase information to avoid checking for master_id */
  333. if (swrm->mport_cfg[SWRM_DSD_PARAMS_PORT].port_en &&
  334. (swrm->master_id == MASTER_ID_RX))
  335. usecase = 1;
  336. params = swrm->port_param[usecase];
  337. copy_port_tables(swrm, params);
  338. return 0;
  339. }
  340. static int swrm_get_master_port(struct swr_mstr_ctrl *swrm, u8 *mstr_port_id,
  341. u8 *mstr_ch_mask, u8 mstr_prt_type,
  342. u8 slv_port_id)
  343. {
  344. int i, j;
  345. *mstr_port_id = 0;
  346. for (i = 1; i <= swrm->num_ports; i++) {
  347. for (j = 0; j < SWR_MAX_CH_PER_PORT; j++) {
  348. if (swrm->port_mapping[i][j].port_type == mstr_prt_type)
  349. goto found;
  350. }
  351. }
  352. found:
  353. if (i > swrm->num_ports || j == SWR_MAX_CH_PER_PORT) {
  354. dev_err(swrm->dev, "%s: port type not supported by master\n",
  355. __func__);
  356. return -EINVAL;
  357. }
  358. /* id 0 corresponds to master port 1 */
  359. *mstr_port_id = i - 1;
  360. *mstr_ch_mask = swrm->port_mapping[i][j].ch_mask;
  361. return 0;
  362. }
  363. static u32 swrm_get_packed_reg_val(u8 *cmd_id, u8 cmd_data,
  364. u8 dev_addr, u16 reg_addr)
  365. {
  366. u32 val;
  367. u8 id = *cmd_id;
  368. if (id != SWR_BROADCAST_CMD_ID) {
  369. if (id < 14)
  370. id += 1;
  371. else
  372. id = 0;
  373. *cmd_id = id;
  374. }
  375. val = SWR_REG_VAL_PACK(cmd_data, dev_addr, id, reg_addr);
  376. return val;
  377. }
  378. static int swrm_cmd_fifo_rd_cmd(struct swr_mstr_ctrl *swrm, int *cmd_data,
  379. u8 dev_addr, u8 cmd_id, u16 reg_addr,
  380. u32 len)
  381. {
  382. u32 val;
  383. u32 retry_attempt = 0;
  384. mutex_lock(&swrm->iolock);
  385. val = swrm_get_packed_reg_val(&swrm->rcmd_id, len, dev_addr, reg_addr);
  386. if (swrm->read) {
  387. /* skip delay if read is handled in platform driver */
  388. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  389. } else {
  390. /* wait for FIFO RD to complete to avoid overflow */
  391. usleep_range(100, 105);
  392. swr_master_write(swrm, SWRM_CMD_FIFO_RD_CMD, val);
  393. /* wait for FIFO RD CMD complete to avoid overflow */
  394. usleep_range(250, 255);
  395. }
  396. retry_read:
  397. *cmd_data = swr_master_read(swrm, SWRM_CMD_FIFO_RD_FIFO_ADDR);
  398. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, rcmd_id: 0x%x, \
  399. dev_num: 0x%x, cmd_data: 0x%x\n", __func__, reg_addr,
  400. cmd_id, swrm->rcmd_id, dev_addr, *cmd_data);
  401. if ((((*cmd_data) & 0xF00) >> 8) != swrm->rcmd_id) {
  402. if (retry_attempt < MAX_FIFO_RD_FAIL_RETRY) {
  403. /* wait 500 us before retry on fifo read failure */
  404. usleep_range(500, 505);
  405. retry_attempt++;
  406. goto retry_read;
  407. } else {
  408. dev_err_ratelimited(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x, \
  409. rcmd_id: 0x%x, dev_num: 0x%x, cmd_data: 0x%x\n",
  410. __func__, reg_addr, cmd_id, swrm->rcmd_id,
  411. dev_addr, *cmd_data);
  412. dev_err_ratelimited(swrm->dev,
  413. "%s: failed to read fifo\n", __func__);
  414. }
  415. }
  416. mutex_unlock(&swrm->iolock);
  417. return 0;
  418. }
  419. static int swrm_cmd_fifo_wr_cmd(struct swr_mstr_ctrl *swrm, u8 cmd_data,
  420. u8 dev_addr, u8 cmd_id, u16 reg_addr)
  421. {
  422. u32 val;
  423. int ret = 0;
  424. mutex_lock(&swrm->iolock);
  425. if (!cmd_id)
  426. val = swrm_get_packed_reg_val(&swrm->wcmd_id, cmd_data,
  427. dev_addr, reg_addr);
  428. else
  429. val = swrm_get_packed_reg_val(&cmd_id, cmd_data,
  430. dev_addr, reg_addr);
  431. dev_dbg(swrm->dev, "%s: reg: 0x%x, cmd_id: 0x%x,wcmd_id: 0x%x, \
  432. dev_num: 0x%x, cmd_data: 0x%x\n", __func__,
  433. reg_addr, cmd_id, swrm->wcmd_id,dev_addr, cmd_data);
  434. swr_master_write(swrm, SWRM_CMD_FIFO_WR_CMD, val);
  435. /*
  436. * wait for FIFO WR command to complete to avoid overflow
  437. * skip delay if write is handled in platform driver.
  438. */
  439. if(!swrm->write)
  440. usleep_range(250, 255);
  441. if (cmd_id == 0xF) {
  442. /*
  443. * sleep for 10ms for MSM soundwire variant to allow broadcast
  444. * command to complete.
  445. */
  446. if (swrm_is_msm_variant(swrm->version))
  447. usleep_range(10000, 10100);
  448. else
  449. wait_for_completion_timeout(&swrm->broadcast,
  450. (2 * HZ/10));
  451. }
  452. mutex_unlock(&swrm->iolock);
  453. return ret;
  454. }
  455. static int swrm_read(struct swr_master *master, u8 dev_num, u16 reg_addr,
  456. void *buf, u32 len)
  457. {
  458. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  459. int ret = 0;
  460. int val;
  461. u8 *reg_val = (u8 *)buf;
  462. if (!swrm) {
  463. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  464. return -EINVAL;
  465. }
  466. if (!dev_num) {
  467. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  468. return -EINVAL;
  469. }
  470. mutex_lock(&swrm->devlock);
  471. if (!swrm->dev_up) {
  472. mutex_unlock(&swrm->devlock);
  473. return 0;
  474. }
  475. mutex_unlock(&swrm->devlock);
  476. pm_runtime_get_sync(swrm->dev);
  477. ret = swrm_cmd_fifo_rd_cmd(swrm, &val, dev_num, 0, reg_addr, len);
  478. if (!ret)
  479. *reg_val = (u8)val;
  480. pm_runtime_put_autosuspend(swrm->dev);
  481. pm_runtime_mark_last_busy(swrm->dev);
  482. return ret;
  483. }
  484. static int swrm_write(struct swr_master *master, u8 dev_num, u16 reg_addr,
  485. const void *buf)
  486. {
  487. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  488. int ret = 0;
  489. u8 reg_val = *(u8 *)buf;
  490. if (!swrm) {
  491. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  492. return -EINVAL;
  493. }
  494. if (!dev_num) {
  495. dev_err(&master->dev, "%s: invalid slave dev num\n", __func__);
  496. return -EINVAL;
  497. }
  498. mutex_lock(&swrm->devlock);
  499. if (!swrm->dev_up) {
  500. mutex_unlock(&swrm->devlock);
  501. return 0;
  502. }
  503. mutex_unlock(&swrm->devlock);
  504. pm_runtime_get_sync(swrm->dev);
  505. ret = swrm_cmd_fifo_wr_cmd(swrm, reg_val, dev_num, 0, reg_addr);
  506. pm_runtime_put_autosuspend(swrm->dev);
  507. pm_runtime_mark_last_busy(swrm->dev);
  508. return ret;
  509. }
  510. static int swrm_bulk_write(struct swr_master *master, u8 dev_num, void *reg,
  511. const void *buf, size_t len)
  512. {
  513. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  514. int ret = 0;
  515. int i;
  516. u32 *val;
  517. u32 *swr_fifo_reg;
  518. if (!swrm || !swrm->handle) {
  519. dev_err(&master->dev, "%s: swrm is NULL\n", __func__);
  520. return -EINVAL;
  521. }
  522. if (len <= 0)
  523. return -EINVAL;
  524. mutex_lock(&swrm->devlock);
  525. if (!swrm->dev_up) {
  526. mutex_unlock(&swrm->devlock);
  527. return 0;
  528. }
  529. mutex_unlock(&swrm->devlock);
  530. pm_runtime_get_sync(swrm->dev);
  531. if (dev_num) {
  532. swr_fifo_reg = kcalloc(len, sizeof(u32), GFP_KERNEL);
  533. if (!swr_fifo_reg) {
  534. ret = -ENOMEM;
  535. goto err;
  536. }
  537. val = kcalloc(len, sizeof(u32), GFP_KERNEL);
  538. if (!val) {
  539. ret = -ENOMEM;
  540. goto mem_fail;
  541. }
  542. for (i = 0; i < len; i++) {
  543. val[i] = swrm_get_packed_reg_val(&swrm->wcmd_id,
  544. ((u8 *)buf)[i],
  545. dev_num,
  546. ((u16 *)reg)[i]);
  547. swr_fifo_reg[i] = SWRM_CMD_FIFO_WR_CMD;
  548. }
  549. ret = swr_master_bulk_write(swrm, swr_fifo_reg, val, len);
  550. if (ret) {
  551. dev_err(&master->dev, "%s: bulk write failed\n",
  552. __func__);
  553. ret = -EINVAL;
  554. }
  555. } else {
  556. dev_err(&master->dev,
  557. "%s: No support of Bulk write for master regs\n",
  558. __func__);
  559. ret = -EINVAL;
  560. goto err;
  561. }
  562. kfree(val);
  563. mem_fail:
  564. kfree(swr_fifo_reg);
  565. err:
  566. pm_runtime_put_autosuspend(swrm->dev);
  567. pm_runtime_mark_last_busy(swrm->dev);
  568. return ret;
  569. }
  570. static u8 get_inactive_bank_num(struct swr_mstr_ctrl *swrm)
  571. {
  572. return (swr_master_read(swrm, SWRM_MCP_STATUS) &
  573. SWRM_MCP_STATUS_BANK_NUM_MASK) ? 0 : 1;
  574. }
  575. static void enable_bank_switch(struct swr_mstr_ctrl *swrm, u8 bank,
  576. u8 row, u8 col)
  577. {
  578. swrm_cmd_fifo_wr_cmd(swrm, ((row << 3) | col), 0xF, 0xF,
  579. SWRS_SCP_FRAME_CTRL_BANK(bank));
  580. }
  581. static struct swr_port_info *swrm_get_port_req(struct swrm_mports *mport,
  582. u8 slv_port, u8 dev_num)
  583. {
  584. struct swr_port_info *port_req = NULL;
  585. list_for_each_entry(port_req, &mport->port_req_list, list) {
  586. /* Store dev_id instead of dev_num if enumeration is changed run_time */
  587. if ((port_req->slave_port_id == slv_port)
  588. && (port_req->dev_num == dev_num))
  589. return port_req;
  590. }
  591. return NULL;
  592. }
  593. static bool swrm_remove_from_group(struct swr_master *master)
  594. {
  595. struct swr_device *swr_dev;
  596. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  597. bool is_removed = false;
  598. if (!swrm)
  599. goto end;
  600. mutex_lock(&swrm->mlock);
  601. if ((swrm->num_rx_chs > 1) &&
  602. (swrm->num_rx_chs == swrm->num_cfg_devs)) {
  603. list_for_each_entry(swr_dev, &master->devices,
  604. dev_list) {
  605. swr_dev->group_id = SWR_GROUP_NONE;
  606. master->gr_sid = 0;
  607. }
  608. is_removed = true;
  609. }
  610. mutex_unlock(&swrm->mlock);
  611. end:
  612. return is_removed;
  613. }
  614. static void swrm_disable_ports(struct swr_master *master,
  615. u8 bank)
  616. {
  617. u32 value;
  618. struct swr_port_info *port_req;
  619. int i;
  620. struct swrm_mports *mport;
  621. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  622. if (!swrm) {
  623. pr_err("%s: swrm is null\n", __func__);
  624. return;
  625. }
  626. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  627. master->num_port);
  628. for (i = 0; i < SWR_MSTR_PORT_LEN ; i++) {
  629. mport = &(swrm->mport_cfg[i]);
  630. if (!mport->port_en)
  631. continue;
  632. list_for_each_entry(port_req, &mport->port_req_list, list) {
  633. /* skip ports with no change req's*/
  634. if (port_req->req_ch == port_req->ch_en)
  635. continue;
  636. swrm_cmd_fifo_wr_cmd(swrm, port_req->req_ch,
  637. port_req->dev_num, 0x00,
  638. SWRS_DP_CHANNEL_ENABLE_BANK(port_req->slave_port_id,
  639. bank));
  640. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x\n",
  641. __func__, i,
  642. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)));
  643. }
  644. value = ((mport->req_ch)
  645. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  646. value |= ((mport->offset2)
  647. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  648. value |= ((mport->offset1)
  649. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  650. value |= mport->sinterval;
  651. swr_master_write(swrm,
  652. SWRM_DP_PORT_CTRL_BANK(i+1, bank),
  653. value);
  654. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  655. __func__, i,
  656. (SWRM_DP_PORT_CTRL_BANK(i+1, bank)), value);
  657. }
  658. }
  659. static void swrm_cleanup_disabled_port_reqs(struct swr_master *master)
  660. {
  661. struct swr_port_info *port_req, *next;
  662. int i;
  663. struct swrm_mports *mport;
  664. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  665. if (!swrm) {
  666. pr_err("%s: swrm is null\n", __func__);
  667. return;
  668. }
  669. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  670. master->num_port);
  671. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  672. mport = &(swrm->mport_cfg[i]);
  673. list_for_each_entry_safe(port_req, next,
  674. &mport->port_req_list, list) {
  675. /* skip ports without new ch req */
  676. if (port_req->ch_en == port_req->req_ch)
  677. continue;
  678. /* remove new ch req's*/
  679. port_req->ch_en = port_req->req_ch;
  680. /* If no streams enabled on port, remove the port req */
  681. if (port_req->ch_en == 0) {
  682. list_del(&port_req->list);
  683. kfree(port_req);
  684. }
  685. }
  686. /* remove new ch req's on mport*/
  687. mport->ch_en = mport->req_ch;
  688. if (!(mport->ch_en)) {
  689. mport->port_en = false;
  690. master->port_en_mask &= ~i;
  691. }
  692. }
  693. }
  694. static void swrm_copy_data_port_config(struct swr_master *master, u8 bank)
  695. {
  696. u32 value, slv_id;
  697. struct swr_port_info *port_req;
  698. int i;
  699. struct swrm_mports *mport;
  700. u32 reg[SWRM_MAX_PORT_REG];
  701. u32 val[SWRM_MAX_PORT_REG];
  702. int len = 0;
  703. u8 hparams;
  704. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  705. if (!swrm) {
  706. pr_err("%s: swrm is null\n", __func__);
  707. return;
  708. }
  709. dev_dbg(swrm->dev, "%s: master num_port: %d\n", __func__,
  710. master->num_port);
  711. for (i = 0; i < SWR_MSTR_PORT_LEN; i++) {
  712. mport = &(swrm->mport_cfg[i]);
  713. if (!mport->port_en)
  714. continue;
  715. list_for_each_entry(port_req, &mport->port_req_list, list) {
  716. slv_id = port_req->slave_port_id;
  717. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  718. val[len++] = SWR_REG_VAL_PACK(port_req->req_ch,
  719. port_req->dev_num, 0x00,
  720. SWRS_DP_CHANNEL_ENABLE_BANK(slv_id,
  721. bank));
  722. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  723. val[len++] = SWR_REG_VAL_PACK(mport->sinterval,
  724. port_req->dev_num, 0x00,
  725. SWRS_DP_SAMPLE_CONTROL_1_BANK(slv_id,
  726. bank));
  727. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  728. val[len++] = SWR_REG_VAL_PACK(mport->offset1,
  729. port_req->dev_num, 0x00,
  730. SWRS_DP_OFFSET_CONTROL_1_BANK(slv_id,
  731. bank));
  732. if (mport->offset2 != SWR_INVALID_PARAM) {
  733. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  734. val[len++] = SWR_REG_VAL_PACK(mport->offset2,
  735. port_req->dev_num, 0x00,
  736. SWRS_DP_OFFSET_CONTROL_2_BANK(
  737. slv_id, bank));
  738. }
  739. if (mport->hstart != SWR_INVALID_PARAM
  740. && mport->hstop != SWR_INVALID_PARAM) {
  741. hparams = (mport->hstart << 4) | mport->hstop;
  742. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  743. val[len++] = SWR_REG_VAL_PACK(hparams,
  744. port_req->dev_num, 0x00,
  745. SWRS_DP_HCONTROL_BANK(slv_id,
  746. bank));
  747. }
  748. if (mport->word_length != SWR_INVALID_PARAM) {
  749. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  750. val[len++] =
  751. SWR_REG_VAL_PACK(mport->word_length,
  752. port_req->dev_num, 0x00,
  753. SWRS_DP_BLOCK_CONTROL_1(slv_id));
  754. }
  755. if (mport->blk_pack_mode != SWR_INVALID_PARAM
  756. && swrm->master_id != MASTER_ID_WSA) {
  757. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  758. val[len++] =
  759. SWR_REG_VAL_PACK(mport->blk_pack_mode,
  760. port_req->dev_num, 0x00,
  761. SWRS_DP_BLOCK_CONTROL_3_BANK(slv_id,
  762. bank));
  763. }
  764. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  765. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  766. val[len++] =
  767. SWR_REG_VAL_PACK(mport->blk_grp_count,
  768. port_req->dev_num, 0x00,
  769. SWRS_DP_BLOCK_CONTROL_2_BANK(slv_id,
  770. bank));
  771. }
  772. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  773. reg[len] = SWRM_CMD_FIFO_WR_CMD;
  774. val[len++] =
  775. SWR_REG_VAL_PACK(mport->lane_ctrl,
  776. port_req->dev_num, 0x00,
  777. SWRS_DP_LANE_CONTROL_BANK(slv_id,
  778. bank));
  779. }
  780. port_req->ch_en = port_req->req_ch;
  781. }
  782. value = ((mport->req_ch)
  783. << SWRM_DP_PORT_CTRL_EN_CHAN_SHFT);
  784. if (mport->offset2 != SWR_INVALID_PARAM)
  785. value |= ((mport->offset2)
  786. << SWRM_DP_PORT_CTRL_OFFSET2_SHFT);
  787. value |= ((mport->offset1)
  788. << SWRM_DP_PORT_CTRL_OFFSET1_SHFT);
  789. value |= mport->sinterval;
  790. reg[len] = SWRM_DP_PORT_CTRL_BANK(i + 1, bank);
  791. val[len++] = value;
  792. dev_dbg(swrm->dev, "%s: mport :%d, reg: 0x%x, val: 0x%x\n",
  793. __func__, i,
  794. (SWRM_DP_PORT_CTRL_BANK(i + 1, bank)), value);
  795. if (mport->lane_ctrl != SWR_INVALID_PARAM) {
  796. reg[len] = SWRM_DP_PORT_CTRL_2_BANK(i + 1, bank);
  797. val[len++] = mport->lane_ctrl;
  798. }
  799. if (mport->word_length != SWR_INVALID_PARAM) {
  800. reg[len] = SWRM_DP_BLOCK_CTRL_1(i + 1);
  801. val[len++] = mport->word_length;
  802. }
  803. if (mport->blk_grp_count != SWR_INVALID_PARAM) {
  804. reg[len] = SWRM_DP_BLOCK_CTRL2_BANK(i + 1, bank);
  805. val[len++] = mport->blk_grp_count;
  806. }
  807. if (mport->hstart != SWR_INVALID_PARAM
  808. && mport->hstop != SWR_INVALID_PARAM) {
  809. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  810. hparams = (mport->hstop << 4) | mport->hstart;
  811. val[len++] = hparams;
  812. } else {
  813. reg[len] = SWRM_DP_PORT_HCTRL_BANK(i + 1, bank);
  814. hparams = (SWR_HSTOP_MAX_VAL << 4) | SWR_HSTART_MIN_VAL;
  815. val[len++] = hparams;
  816. }
  817. if (mport->blk_pack_mode != SWR_INVALID_PARAM) {
  818. reg[len] = SWRM_DP_BLOCK_CTRL3_BANK(i + 1, bank);
  819. val[len++] = mport->blk_pack_mode;
  820. }
  821. mport->ch_en = mport->req_ch;
  822. }
  823. swr_master_bulk_write(swrm, reg, val, len);
  824. }
  825. static void swrm_apply_port_config(struct swr_master *master)
  826. {
  827. u8 bank;
  828. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  829. if (!swrm) {
  830. pr_err("%s: Invalid handle to swr controller\n",
  831. __func__);
  832. return;
  833. }
  834. bank = get_inactive_bank_num(swrm);
  835. dev_dbg(swrm->dev, "%s: enter bank: %d master_ports: %d\n",
  836. __func__, bank, master->num_port);
  837. swrm_cmd_fifo_wr_cmd(swrm, 0x01, 0xF, 0x00,
  838. SWRS_SCP_HOST_CLK_DIV2_CTL_BANK(bank));
  839. swrm_copy_data_port_config(master, bank);
  840. }
  841. static int swrm_slvdev_datapath_control(struct swr_master *master, bool enable)
  842. {
  843. u8 bank;
  844. u32 value, n_row, n_col;
  845. int ret;
  846. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  847. int mask = (SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_BMSK |
  848. SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_BMSK |
  849. SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_BMSK);
  850. u8 inactive_bank;
  851. if (!swrm) {
  852. pr_err("%s: swrm is null\n", __func__);
  853. return -EFAULT;
  854. }
  855. mutex_lock(&swrm->mlock);
  856. bank = get_inactive_bank_num(swrm);
  857. if (enable) {
  858. if (!test_bit(ENABLE_PENDING, &swrm->port_req_pending)) {
  859. dev_dbg(swrm->dev, "%s:No pending connect port req\n",
  860. __func__);
  861. goto exit;
  862. }
  863. clear_bit(ENABLE_PENDING, &swrm->port_req_pending);
  864. ret = swrm_get_port_config(swrm);
  865. if (ret) {
  866. /* cannot accommodate ports */
  867. swrm_cleanup_disabled_port_reqs(master);
  868. mutex_unlock(&swrm->mlock);
  869. return -EINVAL;
  870. }
  871. swr_master_write(swrm, SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN,
  872. SWRM_INTERRUPT_STATUS_MASK);
  873. /* apply the new port config*/
  874. swrm_apply_port_config(master);
  875. } else {
  876. if (!test_bit(DISABLE_PENDING, &swrm->port_req_pending)) {
  877. dev_dbg(swrm->dev, "%s:No pending disconn port req\n",
  878. __func__);
  879. goto exit;
  880. }
  881. clear_bit(DISABLE_PENDING, &swrm->port_req_pending);
  882. swrm_disable_ports(master, bank);
  883. }
  884. dev_dbg(swrm->dev, "%s: enable: %d, cfg_devs: %d\n",
  885. __func__, enable, swrm->num_cfg_devs);
  886. if (enable) {
  887. /* set col = 16 */
  888. n_col = SWR_MAX_COL;
  889. } else {
  890. /*
  891. * Do not change to col = 2 if there are still active ports
  892. */
  893. if (!master->num_port)
  894. n_col = SWR_MIN_COL;
  895. else
  896. n_col = SWR_MAX_COL;
  897. }
  898. /* Use default 50 * x, frame shape. Change based on mclk */
  899. if (swrm->mclk_freq == MCLK_FREQ_NATIVE) {
  900. dev_dbg(swrm->dev, "setting 64 x %d frameshape\n",
  901. n_col ? 16 : 2);
  902. n_row = SWR_ROW_64;
  903. } else {
  904. dev_dbg(swrm->dev, "setting 50 x %d frameshape\n",
  905. n_col ? 16 : 2);
  906. n_row = SWR_ROW_50;
  907. }
  908. value = swr_master_read(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank));
  909. value &= (~mask);
  910. value |= ((n_row << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  911. (n_col << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  912. (0 << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  913. swr_master_write(swrm, SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  914. dev_dbg(swrm->dev, "%s: regaddr: 0x%x, value: 0x%x\n", __func__,
  915. SWRM_MCP_FRAME_CTRL_BANK_ADDR(bank), value);
  916. enable_bank_switch(swrm, bank, n_row, n_col);
  917. inactive_bank = bank ? 0 : 1;
  918. if (enable)
  919. swrm_copy_data_port_config(master, inactive_bank);
  920. else {
  921. swrm_disable_ports(master, inactive_bank);
  922. swrm_cleanup_disabled_port_reqs(master);
  923. }
  924. if (!swrm_is_port_en(master)) {
  925. dev_dbg(&master->dev, "%s: pm_runtime auto suspend triggered\n",
  926. __func__);
  927. pm_runtime_mark_last_busy(swrm->dev);
  928. pm_runtime_put_autosuspend(swrm->dev);
  929. }
  930. exit:
  931. mutex_unlock(&swrm->mlock);
  932. return 0;
  933. }
  934. static int swrm_connect_port(struct swr_master *master,
  935. struct swr_params *portinfo)
  936. {
  937. int i;
  938. struct swr_port_info *port_req;
  939. int ret = 0;
  940. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  941. struct swrm_mports *mport;
  942. u8 mstr_port_id, mstr_ch_msk;
  943. dev_dbg(&master->dev, "%s: enter\n", __func__);
  944. if (!portinfo)
  945. return -EINVAL;
  946. if (!swrm) {
  947. dev_err(&master->dev,
  948. "%s: Invalid handle to swr controller\n",
  949. __func__);
  950. return -EINVAL;
  951. }
  952. mutex_lock(&swrm->mlock);
  953. mutex_lock(&swrm->devlock);
  954. if (!swrm->dev_up) {
  955. mutex_unlock(&swrm->devlock);
  956. mutex_unlock(&swrm->mlock);
  957. return -EINVAL;
  958. }
  959. mutex_unlock(&swrm->devlock);
  960. if (!swrm_is_port_en(master))
  961. pm_runtime_get_sync(swrm->dev);
  962. for (i = 0; i < portinfo->num_port; i++) {
  963. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_msk,
  964. portinfo->port_type[i],
  965. portinfo->port_id[i]);
  966. if (ret) {
  967. dev_err(&master->dev,
  968. "%s: mstr portid for slv port %d not found\n",
  969. __func__, portinfo->port_id[i]);
  970. goto port_fail;
  971. }
  972. mport = &(swrm->mport_cfg[mstr_port_id]);
  973. /* get port req */
  974. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  975. portinfo->dev_num);
  976. if (!port_req) {
  977. dev_dbg(&master->dev, "%s: new req:port id %d dev %d\n",
  978. __func__, portinfo->port_id[i],
  979. portinfo->dev_num);
  980. port_req = kzalloc(sizeof(struct swr_port_info),
  981. GFP_KERNEL);
  982. if (!port_req) {
  983. ret = -ENOMEM;
  984. goto mem_fail;
  985. }
  986. port_req->dev_num = portinfo->dev_num;
  987. port_req->slave_port_id = portinfo->port_id[i];
  988. port_req->num_ch = portinfo->num_ch[i];
  989. port_req->ch_rate = portinfo->ch_rate[i];
  990. port_req->ch_en = 0;
  991. port_req->master_port_id = mstr_port_id;
  992. list_add(&port_req->list, &mport->port_req_list);
  993. }
  994. port_req->req_ch |= portinfo->ch_en[i];
  995. dev_dbg(&master->dev,
  996. "%s: mstr port %d, slv port %d ch_rate %d num_ch %d\n",
  997. __func__, port_req->master_port_id,
  998. port_req->slave_port_id, port_req->ch_rate,
  999. port_req->num_ch);
  1000. /* Put the port req on master port */
  1001. mport = &(swrm->mport_cfg[mstr_port_id]);
  1002. mport->port_en = true;
  1003. mport->req_ch |= mstr_ch_msk;
  1004. master->port_en_mask |= (1 << mstr_port_id);
  1005. }
  1006. master->num_port += portinfo->num_port;
  1007. set_bit(ENABLE_PENDING, &swrm->port_req_pending);
  1008. swr_port_response(master, portinfo->tid);
  1009. mutex_unlock(&swrm->mlock);
  1010. return 0;
  1011. port_fail:
  1012. mem_fail:
  1013. /* cleanup port reqs in error condition */
  1014. swrm_cleanup_disabled_port_reqs(master);
  1015. mutex_unlock(&swrm->mlock);
  1016. return ret;
  1017. }
  1018. static int swrm_disconnect_port(struct swr_master *master,
  1019. struct swr_params *portinfo)
  1020. {
  1021. int i, ret = 0;
  1022. struct swr_port_info *port_req;
  1023. struct swrm_mports *mport;
  1024. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(master);
  1025. u8 mstr_port_id, mstr_ch_mask;
  1026. if (!swrm) {
  1027. dev_err(&master->dev,
  1028. "%s: Invalid handle to swr controller\n",
  1029. __func__);
  1030. return -EINVAL;
  1031. }
  1032. if (!portinfo) {
  1033. dev_err(&master->dev, "%s: portinfo is NULL\n", __func__);
  1034. return -EINVAL;
  1035. }
  1036. mutex_lock(&swrm->mlock);
  1037. for (i = 0; i < portinfo->num_port; i++) {
  1038. ret = swrm_get_master_port(swrm, &mstr_port_id, &mstr_ch_mask,
  1039. portinfo->port_type[i], portinfo->port_id[i]);
  1040. if (ret) {
  1041. dev_err(&master->dev,
  1042. "%s: mstr portid for slv port %d not found\n",
  1043. __func__, portinfo->port_id[i]);
  1044. mutex_unlock(&swrm->mlock);
  1045. return -EINVAL;
  1046. }
  1047. mport = &(swrm->mport_cfg[mstr_port_id]);
  1048. /* get port req */
  1049. port_req = swrm_get_port_req(mport, portinfo->port_id[i],
  1050. portinfo->dev_num);
  1051. if (!port_req) {
  1052. dev_err(&master->dev, "%s:port not enabled : port %d\n",
  1053. __func__, portinfo->port_id[i]);
  1054. mutex_unlock(&swrm->mlock);
  1055. return -EINVAL;
  1056. }
  1057. port_req->req_ch &= ~portinfo->ch_en[i];
  1058. mport->req_ch &= ~mstr_ch_mask;
  1059. }
  1060. master->num_port -= portinfo->num_port;
  1061. set_bit(DISABLE_PENDING, &swrm->port_req_pending);
  1062. swr_port_response(master, portinfo->tid);
  1063. mutex_unlock(&swrm->mlock);
  1064. return 0;
  1065. }
  1066. static int swrm_find_alert_slave(struct swr_mstr_ctrl *swrm,
  1067. int status, u8 *devnum)
  1068. {
  1069. int i;
  1070. bool found = false;
  1071. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1072. if ((status & SWRM_MCP_SLV_STATUS_MASK) == SWR_ALERT) {
  1073. *devnum = i;
  1074. found = true;
  1075. break;
  1076. }
  1077. status >>= 2;
  1078. }
  1079. if (found)
  1080. return 0;
  1081. else
  1082. return -EINVAL;
  1083. }
  1084. static int swrm_check_slave_change_status(struct swr_mstr_ctrl *swrm,
  1085. int status, u8 *devnum)
  1086. {
  1087. int i;
  1088. int new_sts = status;
  1089. int ret = SWR_NOT_PRESENT;
  1090. if (status != swrm->slave_status) {
  1091. for (i = 0; i < (swrm->master.num_dev + 1); i++) {
  1092. if ((status & SWRM_MCP_SLV_STATUS_MASK) !=
  1093. (swrm->slave_status & SWRM_MCP_SLV_STATUS_MASK)) {
  1094. ret = (status & SWRM_MCP_SLV_STATUS_MASK);
  1095. *devnum = i;
  1096. break;
  1097. }
  1098. status >>= 2;
  1099. swrm->slave_status >>= 2;
  1100. }
  1101. swrm->slave_status = new_sts;
  1102. }
  1103. return ret;
  1104. }
  1105. static irqreturn_t swr_mstr_interrupt(int irq, void *dev)
  1106. {
  1107. struct swr_mstr_ctrl *swrm = dev;
  1108. u32 value, intr_sts, intr_sts_masked;
  1109. u32 temp = 0;
  1110. u32 status, chg_sts, i;
  1111. u8 devnum = 0;
  1112. int ret = IRQ_HANDLED;
  1113. struct swr_device *swr_dev;
  1114. struct swr_master *mstr = &swrm->master;
  1115. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1116. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1117. return IRQ_NONE;
  1118. }
  1119. mutex_lock(&swrm->reslock);
  1120. swrm_clk_request(swrm, true);
  1121. mutex_unlock(&swrm->reslock);
  1122. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1123. intr_sts_masked = intr_sts & swrm->intr_mask;
  1124. handle_irq:
  1125. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1126. value = intr_sts_masked & (1 << i);
  1127. if (!value)
  1128. continue;
  1129. switch (value) {
  1130. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1131. dev_dbg(swrm->dev, "Trigger irq to slave device\n");
  1132. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1133. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1134. if (ret) {
  1135. dev_err_ratelimited(swrm->dev,
  1136. "no slave alert found.spurious interrupt\n");
  1137. break;
  1138. }
  1139. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1140. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1141. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1142. SWRS_SCP_INT_STATUS_CLEAR_1);
  1143. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1144. SWRS_SCP_INT_STATUS_CLEAR_1);
  1145. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1146. if (swr_dev->dev_num != devnum)
  1147. continue;
  1148. if (swr_dev->slave_irq) {
  1149. do {
  1150. handle_nested_irq(
  1151. irq_find_mapping(
  1152. swr_dev->slave_irq, 0));
  1153. } while (swr_dev->slave_irq_pending);
  1154. }
  1155. }
  1156. break;
  1157. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1158. dev_dbg(swrm->dev, "SWR new slave attached\n");
  1159. break;
  1160. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1161. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1162. if (status == swrm->slave_status) {
  1163. dev_dbg(swrm->dev,
  1164. "%s: No change in slave status: %d\n",
  1165. __func__, status);
  1166. break;
  1167. }
  1168. chg_sts = swrm_check_slave_change_status(swrm, status,
  1169. &devnum);
  1170. switch (chg_sts) {
  1171. case SWR_NOT_PRESENT:
  1172. dev_dbg(swrm->dev, "device %d got detached\n",
  1173. devnum);
  1174. break;
  1175. case SWR_ATTACHED_OK:
  1176. dev_dbg(swrm->dev, "device %d got attached\n",
  1177. devnum);
  1178. /* enable host irq from slave device*/
  1179. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1180. SWRS_SCP_INT_STATUS_CLEAR_1);
  1181. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1182. SWRS_SCP_INT_STATUS_MASK_1);
  1183. break;
  1184. case SWR_ALERT:
  1185. dev_dbg(swrm->dev,
  1186. "device %d has pending interrupt\n",
  1187. devnum);
  1188. break;
  1189. }
  1190. break;
  1191. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1192. dev_err_ratelimited(swrm->dev,
  1193. "SWR bus clsh detected\n");
  1194. break;
  1195. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1196. dev_dbg(swrm->dev, "SWR read FIFO overflow\n");
  1197. break;
  1198. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1199. dev_dbg(swrm->dev, "SWR read FIFO underflow\n");
  1200. break;
  1201. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1202. dev_dbg(swrm->dev, "SWR write FIFO overflow\n");
  1203. break;
  1204. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1205. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1206. dev_err_ratelimited(swrm->dev,
  1207. "SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1208. value);
  1209. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1210. break;
  1211. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1212. dev_err_ratelimited(swrm->dev, "SWR Port collision detected\n");
  1213. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1214. swr_master_write(swrm,
  1215. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1216. break;
  1217. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1218. dev_dbg(swrm->dev, "SWR read enable valid mismatch\n");
  1219. swrm->intr_mask &=
  1220. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1221. swr_master_write(swrm,
  1222. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1223. break;
  1224. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1225. complete(&swrm->broadcast);
  1226. dev_dbg(swrm->dev, "SWR cmd id finished\n");
  1227. break;
  1228. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_AUTO_ENUM_FINISHED:
  1229. break;
  1230. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED:
  1231. break;
  1232. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL:
  1233. break;
  1234. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED:
  1235. complete(&swrm->reset);
  1236. break;
  1237. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED:
  1238. break;
  1239. default:
  1240. dev_err_ratelimited(swrm->dev,
  1241. "SWR unknown interrupt\n");
  1242. ret = IRQ_NONE;
  1243. break;
  1244. }
  1245. }
  1246. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1247. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1248. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1249. intr_sts_masked = intr_sts & swrm->intr_mask;
  1250. if (intr_sts_masked) {
  1251. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1252. goto handle_irq;
  1253. }
  1254. mutex_lock(&swrm->reslock);
  1255. swrm_clk_request(swrm, false);
  1256. mutex_unlock(&swrm->reslock);
  1257. swrm_unlock_sleep(swrm);
  1258. return ret;
  1259. }
  1260. static irqreturn_t swr_mstr_interrupt_v2(int irq, void *dev)
  1261. {
  1262. struct swr_mstr_ctrl *swrm = dev;
  1263. u32 value, intr_sts, intr_sts_masked;
  1264. u32 temp = 0;
  1265. u32 status, chg_sts, i;
  1266. u8 devnum = 0;
  1267. int ret = IRQ_HANDLED;
  1268. struct swr_device *swr_dev;
  1269. struct swr_master *mstr = &swrm->master;
  1270. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1271. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1272. return IRQ_NONE;
  1273. }
  1274. mutex_lock(&swrm->reslock);
  1275. if (swrm->lpass_core_hw_vote) {
  1276. ret = clk_prepare_enable(swrm->lpass_core_hw_vote);
  1277. if (ret < 0) {
  1278. dev_err(dev, "%s:lpass core hw enable failed\n",
  1279. __func__);
  1280. ret = IRQ_NONE;
  1281. goto exit;
  1282. }
  1283. }
  1284. swrm_clk_request(swrm, true);
  1285. mutex_unlock(&swrm->reslock);
  1286. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1287. intr_sts_masked = intr_sts & swrm->intr_mask;
  1288. handle_irq:
  1289. for (i = 0; i < SWRM_INTERRUPT_MAX; i++) {
  1290. value = intr_sts_masked & (1 << i);
  1291. if (!value)
  1292. continue;
  1293. switch (value) {
  1294. case SWRM_INTERRUPT_STATUS_SLAVE_PEND_IRQ:
  1295. dev_dbg(swrm->dev, "%s: Trigger irq to slave device\n",
  1296. __func__);
  1297. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1298. ret = swrm_find_alert_slave(swrm, status, &devnum);
  1299. if (ret) {
  1300. dev_err_ratelimited(swrm->dev,
  1301. "%s: no slave alert found.spurious interrupt\n",
  1302. __func__);
  1303. break;
  1304. }
  1305. swrm_cmd_fifo_rd_cmd(swrm, &temp, devnum, 0x0,
  1306. SWRS_SCP_INT_STATUS_CLEAR_1, 1);
  1307. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1308. SWRS_SCP_INT_STATUS_CLEAR_1);
  1309. swrm_cmd_fifo_wr_cmd(swrm, 0x0, devnum, 0x0,
  1310. SWRS_SCP_INT_STATUS_CLEAR_1);
  1311. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1312. if (swr_dev->dev_num != devnum)
  1313. continue;
  1314. if (swr_dev->slave_irq) {
  1315. do {
  1316. handle_nested_irq(
  1317. irq_find_mapping(
  1318. swr_dev->slave_irq, 0));
  1319. } while (swr_dev->slave_irq_pending);
  1320. }
  1321. }
  1322. break;
  1323. case SWRM_INTERRUPT_STATUS_NEW_SLAVE_ATTACHED:
  1324. dev_dbg(swrm->dev, "%s: SWR new slave attached\n",
  1325. __func__);
  1326. break;
  1327. case SWRM_INTERRUPT_STATUS_CHANGE_ENUM_SLAVE_STATUS:
  1328. status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1329. if (status == swrm->slave_status) {
  1330. dev_dbg(swrm->dev,
  1331. "%s: No change in slave status: %d\n",
  1332. __func__, status);
  1333. break;
  1334. }
  1335. chg_sts = swrm_check_slave_change_status(swrm, status,
  1336. &devnum);
  1337. switch (chg_sts) {
  1338. case SWR_NOT_PRESENT:
  1339. dev_dbg(swrm->dev,
  1340. "%s: device %d got detached\n",
  1341. __func__, devnum);
  1342. break;
  1343. case SWR_ATTACHED_OK:
  1344. dev_dbg(swrm->dev,
  1345. "%s: device %d got attached\n",
  1346. __func__, devnum);
  1347. /* enable host irq from slave device*/
  1348. swrm_cmd_fifo_wr_cmd(swrm, 0xFF, devnum, 0x0,
  1349. SWRS_SCP_INT_STATUS_CLEAR_1);
  1350. swrm_cmd_fifo_wr_cmd(swrm, 0x4, devnum, 0x0,
  1351. SWRS_SCP_INT_STATUS_MASK_1);
  1352. break;
  1353. case SWR_ALERT:
  1354. dev_dbg(swrm->dev,
  1355. "%s: device %d has pending interrupt\n",
  1356. __func__, devnum);
  1357. break;
  1358. }
  1359. break;
  1360. case SWRM_INTERRUPT_STATUS_MASTER_CLASH_DET:
  1361. dev_err_ratelimited(swrm->dev,
  1362. "%s: SWR bus clsh detected\n",
  1363. __func__);
  1364. break;
  1365. case SWRM_INTERRUPT_STATUS_RD_FIFO_OVERFLOW:
  1366. dev_dbg(swrm->dev, "%s: SWR read FIFO overflow\n",
  1367. __func__);
  1368. break;
  1369. case SWRM_INTERRUPT_STATUS_RD_FIFO_UNDERFLOW:
  1370. dev_dbg(swrm->dev, "%s: SWR read FIFO underflow\n",
  1371. __func__);
  1372. break;
  1373. case SWRM_INTERRUPT_STATUS_WR_CMD_FIFO_OVERFLOW:
  1374. dev_dbg(swrm->dev, "%s: SWR write FIFO overflow\n",
  1375. __func__);
  1376. break;
  1377. case SWRM_INTERRUPT_STATUS_CMD_ERROR:
  1378. value = swr_master_read(swrm, SWRM_CMD_FIFO_STATUS);
  1379. dev_err_ratelimited(swrm->dev,
  1380. "%s: SWR CMD error, fifo status 0x%x, flushing fifo\n",
  1381. __func__, value);
  1382. swr_master_write(swrm, SWRM_CMD_FIFO_CMD, 0x1);
  1383. break;
  1384. case SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION:
  1385. dev_err_ratelimited(swrm->dev,
  1386. "%s: SWR Port collision detected\n",
  1387. __func__);
  1388. swrm->intr_mask &= ~SWRM_INTERRUPT_STATUS_DOUT_PORT_COLLISION;
  1389. swr_master_write(swrm,
  1390. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1391. break;
  1392. case SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH:
  1393. dev_dbg(swrm->dev,
  1394. "%s: SWR read enable valid mismatch\n",
  1395. __func__);
  1396. swrm->intr_mask &=
  1397. ~SWRM_INTERRUPT_STATUS_READ_EN_RD_VALID_MISMATCH;
  1398. swr_master_write(swrm,
  1399. SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN, swrm->intr_mask);
  1400. break;
  1401. case SWRM_INTERRUPT_STATUS_SPECIAL_CMD_ID_FINISHED:
  1402. complete(&swrm->broadcast);
  1403. dev_dbg(swrm->dev, "%s: SWR cmd id finished\n",
  1404. __func__);
  1405. break;
  1406. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_FAILED_V2:
  1407. break;
  1408. case SWRM_INTERRUPT_STATUS_AUTO_ENUM_TABLE_IS_FULL_V2:
  1409. break;
  1410. case SWRM_INTERRUPT_STATUS_BUS_RESET_FINISHED_V2:
  1411. break;
  1412. case SWRM_INTERRUPT_STATUS_CLK_STOP_FINISHED_V2:
  1413. break;
  1414. case SWRM_INTERRUPT_STATUS_EXT_CLK_STOP_WAKEUP:
  1415. if (swrm->state == SWR_MSTR_UP)
  1416. dev_dbg(swrm->dev,
  1417. "%s:SWR Master is already up\n",
  1418. __func__);
  1419. else
  1420. dev_err_ratelimited(swrm->dev,
  1421. "%s: SWR wokeup during clock stop\n",
  1422. __func__);
  1423. break;
  1424. default:
  1425. dev_err_ratelimited(swrm->dev,
  1426. "%s: SWR unknown interrupt value: %d\n",
  1427. __func__, value);
  1428. ret = IRQ_NONE;
  1429. break;
  1430. }
  1431. }
  1432. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, intr_sts);
  1433. swr_master_write(swrm, SWRM_INTERRUPT_CLEAR, 0x0);
  1434. intr_sts = swr_master_read(swrm, SWRM_INTERRUPT_STATUS);
  1435. intr_sts_masked = intr_sts & swrm->intr_mask;
  1436. if (intr_sts_masked) {
  1437. dev_dbg(swrm->dev, "%s: new interrupt received\n", __func__);
  1438. goto handle_irq;
  1439. }
  1440. mutex_lock(&swrm->reslock);
  1441. swrm_clk_request(swrm, false);
  1442. if (swrm->lpass_core_hw_vote)
  1443. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  1444. exit:
  1445. mutex_unlock(&swrm->reslock);
  1446. swrm_unlock_sleep(swrm);
  1447. return ret;
  1448. }
  1449. static irqreturn_t swrm_wakeup_interrupt(int irq, void *dev)
  1450. {
  1451. struct swr_mstr_ctrl *swrm = dev;
  1452. int ret = IRQ_HANDLED;
  1453. if (!swrm || !(swrm->dev)) {
  1454. pr_err("%s: swrm or dev is null\n", __func__);
  1455. return IRQ_NONE;
  1456. }
  1457. mutex_lock(&swrm->devlock);
  1458. if (!swrm->dev_up) {
  1459. if (swrm->wake_irq > 0)
  1460. disable_irq_nosync(swrm->wake_irq);
  1461. mutex_unlock(&swrm->devlock);
  1462. return ret;
  1463. }
  1464. mutex_unlock(&swrm->devlock);
  1465. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1466. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1467. goto exit;
  1468. }
  1469. if (swrm->wake_irq > 0)
  1470. disable_irq_nosync(swrm->wake_irq);
  1471. pm_runtime_get_sync(swrm->dev);
  1472. pm_runtime_mark_last_busy(swrm->dev);
  1473. pm_runtime_put_autosuspend(swrm->dev);
  1474. swrm_unlock_sleep(swrm);
  1475. exit:
  1476. return ret;
  1477. }
  1478. static void swrm_wakeup_work(struct work_struct *work)
  1479. {
  1480. struct swr_mstr_ctrl *swrm;
  1481. swrm = container_of(work, struct swr_mstr_ctrl,
  1482. wakeup_work);
  1483. if (!swrm || !(swrm->dev)) {
  1484. pr_err("%s: swrm or dev is null\n", __func__);
  1485. return;
  1486. }
  1487. mutex_lock(&swrm->devlock);
  1488. if (!swrm->dev_up) {
  1489. mutex_unlock(&swrm->devlock);
  1490. goto exit;
  1491. }
  1492. mutex_unlock(&swrm->devlock);
  1493. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1494. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1495. goto exit;
  1496. }
  1497. pm_runtime_get_sync(swrm->dev);
  1498. pm_runtime_mark_last_busy(swrm->dev);
  1499. pm_runtime_put_autosuspend(swrm->dev);
  1500. swrm_unlock_sleep(swrm);
  1501. exit:
  1502. pm_relax(swrm->dev);
  1503. }
  1504. static int swrm_get_device_status(struct swr_mstr_ctrl *swrm, u8 devnum)
  1505. {
  1506. u32 val;
  1507. swrm->slave_status = swr_master_read(swrm, SWRM_MCP_SLV_STATUS);
  1508. val = (swrm->slave_status >> (devnum * 2));
  1509. val &= SWRM_MCP_SLV_STATUS_MASK;
  1510. return val;
  1511. }
  1512. static int swrm_get_logical_dev_num(struct swr_master *mstr, u64 dev_id,
  1513. u8 *dev_num)
  1514. {
  1515. int i;
  1516. u64 id = 0;
  1517. int ret = -EINVAL;
  1518. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1519. struct swr_device *swr_dev;
  1520. u32 num_dev = 0;
  1521. if (!swrm) {
  1522. pr_err("%s: Invalid handle to swr controller\n",
  1523. __func__);
  1524. return ret;
  1525. }
  1526. if (swrm->num_dev)
  1527. num_dev = swrm->num_dev;
  1528. else
  1529. num_dev = mstr->num_dev;
  1530. mutex_lock(&swrm->devlock);
  1531. if (!swrm->dev_up) {
  1532. mutex_unlock(&swrm->devlock);
  1533. return ret;
  1534. }
  1535. mutex_unlock(&swrm->devlock);
  1536. pm_runtime_get_sync(swrm->dev);
  1537. for (i = 1; i < (num_dev + 1); i++) {
  1538. id = ((u64)(swr_master_read(swrm,
  1539. SWRM_ENUMERATOR_SLAVE_DEV_ID_2(i))) << 32);
  1540. id |= swr_master_read(swrm,
  1541. SWRM_ENUMERATOR_SLAVE_DEV_ID_1(i));
  1542. /*
  1543. * As pm_runtime_get_sync() brings all slaves out of reset
  1544. * update logical device number for all slaves.
  1545. */
  1546. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  1547. if (swr_dev->addr == (id & SWR_DEV_ID_MASK)) {
  1548. u32 status = swrm_get_device_status(swrm, i);
  1549. if ((status == 0x01) || (status == 0x02)) {
  1550. swr_dev->dev_num = i;
  1551. if ((id & SWR_DEV_ID_MASK) == dev_id) {
  1552. *dev_num = i;
  1553. ret = 0;
  1554. }
  1555. dev_dbg(swrm->dev,
  1556. "%s: devnum %d is assigned for dev addr %lx\n",
  1557. __func__, i, swr_dev->addr);
  1558. }
  1559. }
  1560. }
  1561. }
  1562. if (ret)
  1563. dev_err(swrm->dev, "%s: device 0x%llx is not ready\n",
  1564. __func__, dev_id);
  1565. pm_runtime_mark_last_busy(swrm->dev);
  1566. pm_runtime_put_autosuspend(swrm->dev);
  1567. return ret;
  1568. }
  1569. static void swrm_device_wakeup_vote(struct swr_master *mstr)
  1570. {
  1571. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1572. if (!swrm) {
  1573. pr_err("%s: Invalid handle to swr controller\n",
  1574. __func__);
  1575. return;
  1576. }
  1577. if (unlikely(swrm_lock_sleep(swrm) == false)) {
  1578. dev_err(swrm->dev, "%s Failed to hold suspend\n", __func__);
  1579. return;
  1580. }
  1581. pm_runtime_get_sync(swrm->dev);
  1582. }
  1583. static void swrm_device_wakeup_unvote(struct swr_master *mstr)
  1584. {
  1585. struct swr_mstr_ctrl *swrm = swr_get_ctrl_data(mstr);
  1586. if (!swrm) {
  1587. pr_err("%s: Invalid handle to swr controller\n",
  1588. __func__);
  1589. return;
  1590. }
  1591. pm_runtime_mark_last_busy(swrm->dev);
  1592. pm_runtime_put_autosuspend(swrm->dev);
  1593. swrm_unlock_sleep(swrm);
  1594. }
  1595. static int swrm_master_init(struct swr_mstr_ctrl *swrm)
  1596. {
  1597. int ret = 0;
  1598. u32 val;
  1599. u8 row_ctrl = SWR_ROW_50;
  1600. u8 col_ctrl = SWR_MIN_COL;
  1601. u8 ssp_period = 1;
  1602. u8 retry_cmd_num = 3;
  1603. u32 reg[SWRM_MAX_INIT_REG];
  1604. u32 value[SWRM_MAX_INIT_REG];
  1605. int len = 0;
  1606. /* Clear Rows and Cols */
  1607. val = ((row_ctrl << SWRM_MCP_FRAME_CTRL_BANK_ROW_CTRL_SHFT) |
  1608. (col_ctrl << SWRM_MCP_FRAME_CTRL_BANK_COL_CTRL_SHFT) |
  1609. (ssp_period << SWRM_MCP_FRAME_CTRL_BANK_SSP_PERIOD_SHFT));
  1610. reg[len] = SWRM_MCP_FRAME_CTRL_BANK_ADDR(0);
  1611. value[len++] = val;
  1612. /* Set Auto enumeration flag */
  1613. reg[len] = SWRM_ENUMERATOR_CFG_ADDR;
  1614. value[len++] = 1;
  1615. /* Configure No pings */
  1616. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  1617. val &= ~SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_BMSK;
  1618. val |= (0x1f << SWRM_MCP_CFG_MAX_NUM_OF_CMD_NO_PINGS_SHFT);
  1619. reg[len] = SWRM_MCP_CFG_ADDR;
  1620. value[len++] = val;
  1621. /* Configure number of retries of a read/write cmd */
  1622. val = (retry_cmd_num << SWRM_CMD_FIFO_CFG_NUM_OF_CMD_RETRY_SHFT);
  1623. reg[len] = SWRM_CMD_FIFO_CFG_ADDR;
  1624. value[len++] = val;
  1625. reg[len] = SWRM_MCP_BUS_CTRL_ADDR;
  1626. value[len++] = 0x2;
  1627. /* Set IRQ to PULSE */
  1628. reg[len] = SWRM_COMP_CFG_ADDR;
  1629. value[len++] = 0x02;
  1630. reg[len] = SWRM_COMP_CFG_ADDR;
  1631. value[len++] = 0x03;
  1632. reg[len] = SWRM_INTERRUPT_CLEAR;
  1633. value[len++] = 0xFFFFFFFF;
  1634. swrm->intr_mask = SWRM_INTERRUPT_STATUS_MASK;
  1635. /* Mask soundwire interrupts */
  1636. reg[len] = SWRM_INTERRUPT_MASK_ADDR;
  1637. value[len++] = swrm->intr_mask;
  1638. reg[len] = SWR_MSTR_RX_SWRM_CPU_INTERRUPT_EN;
  1639. value[len++] = swrm->intr_mask;
  1640. swr_master_bulk_write(swrm, reg, value, len);
  1641. /*
  1642. * For SWR master version 1.5.1, continue
  1643. * execute on command ignore.
  1644. */
  1645. if (swrm->version == SWRM_VERSION_1_5_1)
  1646. swr_master_write(swrm, SWRM_CMD_FIFO_CFG_ADDR,
  1647. (swr_master_read(swrm,
  1648. SWRM_CMD_FIFO_CFG_ADDR) | 0x80000000));
  1649. return ret;
  1650. }
  1651. static int swrm_event_notify(struct notifier_block *self,
  1652. unsigned long action, void *data)
  1653. {
  1654. struct swr_mstr_ctrl *swrm = container_of(self, struct swr_mstr_ctrl,
  1655. event_notifier);
  1656. if (!swrm || !(swrm->dev)) {
  1657. pr_err("%s: swrm or dev is NULL\n", __func__);
  1658. return -EINVAL;
  1659. }
  1660. switch (action) {
  1661. case MSM_AUD_DC_EVENT:
  1662. schedule_work(&(swrm->dc_presence_work));
  1663. break;
  1664. case SWR_WAKE_IRQ_EVENT:
  1665. if (swrm->ipc_wakeup && !swrm->ipc_wakeup_triggered) {
  1666. swrm->ipc_wakeup_triggered = true;
  1667. pm_stay_awake(swrm->dev);
  1668. schedule_work(&swrm->wakeup_work);
  1669. }
  1670. break;
  1671. default:
  1672. dev_err(swrm->dev, "%s: invalid event type: %lu\n",
  1673. __func__, action);
  1674. return -EINVAL;
  1675. }
  1676. return 0;
  1677. }
  1678. static void swrm_notify_work_fn(struct work_struct *work)
  1679. {
  1680. struct swr_mstr_ctrl *swrm = container_of(work, struct swr_mstr_ctrl,
  1681. dc_presence_work);
  1682. if (!swrm || !swrm->pdev) {
  1683. pr_err("%s: swrm or pdev is NULL\n", __func__);
  1684. return;
  1685. }
  1686. swrm_wcd_notify(swrm->pdev, SWR_DEVICE_DOWN, NULL);
  1687. }
  1688. static int swrm_probe(struct platform_device *pdev)
  1689. {
  1690. struct swr_mstr_ctrl *swrm;
  1691. struct swr_ctrl_platform_data *pdata;
  1692. u32 i, num_ports, port_num, port_type, ch_mask;
  1693. u32 *temp, map_size, map_length, ch_iter = 0, old_port_num = 0;
  1694. int ret = 0;
  1695. struct clk *lpass_core_hw_vote = NULL;
  1696. /* Allocate soundwire master driver structure */
  1697. swrm = devm_kzalloc(&pdev->dev, sizeof(struct swr_mstr_ctrl),
  1698. GFP_KERNEL);
  1699. if (!swrm) {
  1700. ret = -ENOMEM;
  1701. goto err_memory_fail;
  1702. }
  1703. swrm->pdev = pdev;
  1704. swrm->dev = &pdev->dev;
  1705. platform_set_drvdata(pdev, swrm);
  1706. swr_set_ctrl_data(&swrm->master, swrm);
  1707. pdata = dev_get_platdata(&pdev->dev);
  1708. if (!pdata) {
  1709. dev_err(&pdev->dev, "%s: pdata from parent is NULL\n",
  1710. __func__);
  1711. ret = -EINVAL;
  1712. goto err_pdata_fail;
  1713. }
  1714. swrm->handle = (void *)pdata->handle;
  1715. if (!swrm->handle) {
  1716. dev_err(&pdev->dev, "%s: swrm->handle is NULL\n",
  1717. __func__);
  1718. ret = -EINVAL;
  1719. goto err_pdata_fail;
  1720. }
  1721. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr_master_id",
  1722. &swrm->master_id);
  1723. if (ret) {
  1724. dev_err(&pdev->dev, "%s: failed to get master id\n", __func__);
  1725. goto err_pdata_fail;
  1726. }
  1727. if (!(of_property_read_u32(pdev->dev.of_node,
  1728. "swrm-io-base", &swrm->swrm_base_reg)))
  1729. ret = of_property_read_u32(pdev->dev.of_node,
  1730. "swrm-io-base", &swrm->swrm_base_reg);
  1731. if (!swrm->swrm_base_reg) {
  1732. swrm->read = pdata->read;
  1733. if (!swrm->read) {
  1734. dev_err(&pdev->dev, "%s: swrm->read is NULL\n",
  1735. __func__);
  1736. ret = -EINVAL;
  1737. goto err_pdata_fail;
  1738. }
  1739. swrm->write = pdata->write;
  1740. if (!swrm->write) {
  1741. dev_err(&pdev->dev, "%s: swrm->write is NULL\n",
  1742. __func__);
  1743. ret = -EINVAL;
  1744. goto err_pdata_fail;
  1745. }
  1746. swrm->bulk_write = pdata->bulk_write;
  1747. if (!swrm->bulk_write) {
  1748. dev_err(&pdev->dev, "%s: swrm->bulk_write is NULL\n",
  1749. __func__);
  1750. ret = -EINVAL;
  1751. goto err_pdata_fail;
  1752. }
  1753. } else {
  1754. swrm->swrm_dig_base = devm_ioremap(&pdev->dev,
  1755. swrm->swrm_base_reg, SWRM_MAX_REGISTER);
  1756. }
  1757. swrm->clk = pdata->clk;
  1758. if (!swrm->clk) {
  1759. dev_err(&pdev->dev, "%s: swrm->clk is NULL\n",
  1760. __func__);
  1761. ret = -EINVAL;
  1762. goto err_pdata_fail;
  1763. }
  1764. if (of_property_read_u32(pdev->dev.of_node,
  1765. "qcom,swr-clock-stop-mode0",
  1766. &swrm->clk_stop_mode0_supp)) {
  1767. swrm->clk_stop_mode0_supp = FALSE;
  1768. }
  1769. ret = of_property_read_u32(swrm->dev->of_node, "qcom,swr-num-dev",
  1770. &swrm->num_dev);
  1771. if (ret) {
  1772. dev_dbg(&pdev->dev, "%s: Looking up %s property failed\n",
  1773. __func__, "qcom,swr-num-dev");
  1774. } else {
  1775. if (swrm->num_dev > SWR_MAX_SLAVE_DEVICES) {
  1776. dev_err(&pdev->dev, "%s: num_dev %d > max limit %d\n",
  1777. __func__, swrm->num_dev, SWR_MAX_SLAVE_DEVICES);
  1778. ret = -EINVAL;
  1779. goto err_pdata_fail;
  1780. }
  1781. }
  1782. /* Parse soundwire port mapping */
  1783. ret = of_property_read_u32(pdev->dev.of_node, "qcom,swr-num-ports",
  1784. &num_ports);
  1785. if (ret) {
  1786. dev_err(swrm->dev, "%s: Failed to get num_ports\n", __func__);
  1787. goto err_pdata_fail;
  1788. }
  1789. swrm->num_ports = num_ports;
  1790. if (!of_find_property(pdev->dev.of_node, "qcom,swr-port-mapping",
  1791. &map_size)) {
  1792. dev_err(swrm->dev, "missing port mapping\n");
  1793. goto err_pdata_fail;
  1794. }
  1795. map_length = map_size / (3 * sizeof(u32));
  1796. if (num_ports > SWR_MSTR_PORT_LEN) {
  1797. dev_err(&pdev->dev, "%s:invalid number of swr ports\n",
  1798. __func__);
  1799. ret = -EINVAL;
  1800. goto err_pdata_fail;
  1801. }
  1802. temp = devm_kzalloc(&pdev->dev, map_size, GFP_KERNEL);
  1803. if (!temp) {
  1804. ret = -ENOMEM;
  1805. goto err_pdata_fail;
  1806. }
  1807. ret = of_property_read_u32_array(pdev->dev.of_node,
  1808. "qcom,swr-port-mapping", temp, 3 * map_length);
  1809. if (ret) {
  1810. dev_err(swrm->dev, "%s: Failed to read port mapping\n",
  1811. __func__);
  1812. goto err_pdata_fail;
  1813. }
  1814. for (i = 0; i < map_length; i++) {
  1815. port_num = temp[3 * i];
  1816. port_type = temp[3 * i + 1];
  1817. ch_mask = temp[3 * i + 2];
  1818. if (port_num != old_port_num)
  1819. ch_iter = 0;
  1820. swrm->port_mapping[port_num][ch_iter].port_type = port_type;
  1821. swrm->port_mapping[port_num][ch_iter++].ch_mask = ch_mask;
  1822. old_port_num = port_num;
  1823. }
  1824. devm_kfree(&pdev->dev, temp);
  1825. swrm->reg_irq = pdata->reg_irq;
  1826. swrm->master.read = swrm_read;
  1827. swrm->master.write = swrm_write;
  1828. swrm->master.bulk_write = swrm_bulk_write;
  1829. swrm->master.get_logical_dev_num = swrm_get_logical_dev_num;
  1830. swrm->master.connect_port = swrm_connect_port;
  1831. swrm->master.disconnect_port = swrm_disconnect_port;
  1832. swrm->master.slvdev_datapath_control = swrm_slvdev_datapath_control;
  1833. swrm->master.remove_from_group = swrm_remove_from_group;
  1834. swrm->master.device_wakeup_vote = swrm_device_wakeup_vote;
  1835. swrm->master.device_wakeup_unvote = swrm_device_wakeup_unvote;
  1836. swrm->master.dev.parent = &pdev->dev;
  1837. swrm->master.dev.of_node = pdev->dev.of_node;
  1838. swrm->master.num_port = 0;
  1839. swrm->rcmd_id = 0;
  1840. swrm->wcmd_id = 0;
  1841. swrm->slave_status = 0;
  1842. swrm->num_rx_chs = 0;
  1843. swrm->clk_ref_count = 0;
  1844. swrm->swr_irq_wakeup_capable = 0;
  1845. swrm->mclk_freq = MCLK_FREQ;
  1846. swrm->dev_up = true;
  1847. swrm->state = SWR_MSTR_UP;
  1848. swrm->ipc_wakeup = false;
  1849. swrm->ipc_wakeup_triggered = false;
  1850. init_completion(&swrm->reset);
  1851. init_completion(&swrm->broadcast);
  1852. init_completion(&swrm->clk_off_complete);
  1853. mutex_init(&swrm->mlock);
  1854. mutex_init(&swrm->reslock);
  1855. mutex_init(&swrm->force_down_lock);
  1856. mutex_init(&swrm->iolock);
  1857. mutex_init(&swrm->clklock);
  1858. mutex_init(&swrm->devlock);
  1859. mutex_init(&swrm->pm_lock);
  1860. swrm->wlock_holders = 0;
  1861. swrm->pm_state = SWRM_PM_SLEEPABLE;
  1862. init_waitqueue_head(&swrm->pm_wq);
  1863. pm_qos_add_request(&swrm->pm_qos_req,
  1864. PM_QOS_CPU_DMA_LATENCY,
  1865. PM_QOS_DEFAULT_VALUE);
  1866. for (i = 0 ; i < SWR_MSTR_PORT_LEN; i++)
  1867. INIT_LIST_HEAD(&swrm->mport_cfg[i].port_req_list);
  1868. if (swrm->reg_irq) {
  1869. ret = swrm->reg_irq(swrm->handle, swr_mstr_interrupt, swrm,
  1870. SWR_IRQ_REGISTER);
  1871. if (ret) {
  1872. dev_err(&pdev->dev, "%s: IRQ register failed ret %d\n",
  1873. __func__, ret);
  1874. goto err_irq_fail;
  1875. }
  1876. } else {
  1877. swrm->irq = platform_get_irq_byname(pdev, "swr_master_irq");
  1878. if (swrm->irq < 0) {
  1879. dev_err(swrm->dev, "%s() error getting irq hdle: %d\n",
  1880. __func__, swrm->irq);
  1881. goto err_irq_fail;
  1882. }
  1883. ret = request_threaded_irq(swrm->irq, NULL,
  1884. swr_mstr_interrupt_v2,
  1885. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1886. "swr_master_irq", swrm);
  1887. if (ret) {
  1888. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  1889. __func__, ret);
  1890. goto err_irq_fail;
  1891. }
  1892. }
  1893. /* Make inband tx interrupts as wakeup capable for slave irq */
  1894. ret = of_property_read_u32(pdev->dev.of_node,
  1895. "qcom,swr-mstr-irq-wakeup-capable",
  1896. &swrm->swr_irq_wakeup_capable);
  1897. if (ret)
  1898. dev_dbg(swrm->dev, "%s: swrm irq wakeup capable not defined\n",
  1899. __func__);
  1900. if (swrm->swr_irq_wakeup_capable)
  1901. irq_set_irq_wake(swrm->irq, 1);
  1902. ret = swr_register_master(&swrm->master);
  1903. if (ret) {
  1904. dev_err(&pdev->dev, "%s: error adding swr master\n", __func__);
  1905. goto err_mstr_fail;
  1906. }
  1907. /* Add devices registered with board-info as the
  1908. * controller will be up now
  1909. */
  1910. swr_master_add_boarddevices(&swrm->master);
  1911. mutex_lock(&swrm->mlock);
  1912. swrm_clk_request(swrm, true);
  1913. ret = swrm_master_init(swrm);
  1914. if (ret < 0) {
  1915. dev_err(&pdev->dev,
  1916. "%s: Error in master Initialization , err %d\n",
  1917. __func__, ret);
  1918. mutex_unlock(&swrm->mlock);
  1919. goto err_mstr_fail;
  1920. }
  1921. swrm->version = swr_master_read(swrm, SWRM_COMP_HW_VERSION);
  1922. mutex_unlock(&swrm->mlock);
  1923. INIT_WORK(&swrm->wakeup_work, swrm_wakeup_work);
  1924. if (pdev->dev.of_node)
  1925. of_register_swr_devices(&swrm->master);
  1926. /* Register LPASS core hw vote */
  1927. lpass_core_hw_vote = devm_clk_get(&pdev->dev, "lpass_core_hw_vote");
  1928. if (IS_ERR(lpass_core_hw_vote)) {
  1929. ret = PTR_ERR(lpass_core_hw_vote);
  1930. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  1931. __func__, "lpass_core_hw_vote", ret);
  1932. lpass_core_hw_vote = NULL;
  1933. ret = 0;
  1934. }
  1935. swrm->lpass_core_hw_vote = lpass_core_hw_vote;
  1936. dbgswrm = swrm;
  1937. debugfs_swrm_dent = debugfs_create_dir(dev_name(&pdev->dev), 0);
  1938. if (!IS_ERR(debugfs_swrm_dent)) {
  1939. debugfs_peek = debugfs_create_file("swrm_peek",
  1940. S_IFREG | 0444, debugfs_swrm_dent,
  1941. (void *) "swrm_peek", &swrm_debug_ops);
  1942. debugfs_poke = debugfs_create_file("swrm_poke",
  1943. S_IFREG | 0444, debugfs_swrm_dent,
  1944. (void *) "swrm_poke", &swrm_debug_ops);
  1945. debugfs_reg_dump = debugfs_create_file("swrm_reg_dump",
  1946. S_IFREG | 0444, debugfs_swrm_dent,
  1947. (void *) "swrm_reg_dump",
  1948. &swrm_debug_ops);
  1949. }
  1950. ret = device_init_wakeup(swrm->dev, true);
  1951. if (ret) {
  1952. dev_err(swrm->dev, "Device wakeup init failed: %d\n", ret);
  1953. goto err_irq_wakeup_fail;
  1954. }
  1955. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  1956. pm_runtime_use_autosuspend(&pdev->dev);
  1957. pm_runtime_set_active(&pdev->dev);
  1958. pm_runtime_enable(&pdev->dev);
  1959. pm_runtime_mark_last_busy(&pdev->dev);
  1960. INIT_WORK(&swrm->dc_presence_work, swrm_notify_work_fn);
  1961. swrm->event_notifier.notifier_call = swrm_event_notify;
  1962. msm_aud_evt_register_client(&swrm->event_notifier);
  1963. return 0;
  1964. err_irq_wakeup_fail:
  1965. device_init_wakeup(swrm->dev, false);
  1966. err_mstr_fail:
  1967. if (swrm->reg_irq)
  1968. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1969. swrm, SWR_IRQ_FREE);
  1970. else if (swrm->irq)
  1971. free_irq(swrm->irq, swrm);
  1972. err_irq_fail:
  1973. mutex_destroy(&swrm->mlock);
  1974. mutex_destroy(&swrm->reslock);
  1975. mutex_destroy(&swrm->force_down_lock);
  1976. mutex_destroy(&swrm->iolock);
  1977. mutex_destroy(&swrm->clklock);
  1978. mutex_destroy(&swrm->pm_lock);
  1979. pm_qos_remove_request(&swrm->pm_qos_req);
  1980. err_pdata_fail:
  1981. err_memory_fail:
  1982. return ret;
  1983. }
  1984. static int swrm_remove(struct platform_device *pdev)
  1985. {
  1986. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  1987. if (swrm->reg_irq)
  1988. swrm->reg_irq(swrm->handle, swr_mstr_interrupt,
  1989. swrm, SWR_IRQ_FREE);
  1990. else if (swrm->irq)
  1991. free_irq(swrm->irq, swrm);
  1992. else if (swrm->wake_irq > 0)
  1993. free_irq(swrm->wake_irq, swrm);
  1994. if (swrm->swr_irq_wakeup_capable)
  1995. irq_set_irq_wake(swrm->irq, 0);
  1996. cancel_work_sync(&swrm->wakeup_work);
  1997. pm_runtime_disable(&pdev->dev);
  1998. pm_runtime_set_suspended(&pdev->dev);
  1999. swr_unregister_master(&swrm->master);
  2000. msm_aud_evt_unregister_client(&swrm->event_notifier);
  2001. device_init_wakeup(swrm->dev, false);
  2002. mutex_destroy(&swrm->mlock);
  2003. mutex_destroy(&swrm->reslock);
  2004. mutex_destroy(&swrm->iolock);
  2005. mutex_destroy(&swrm->clklock);
  2006. mutex_destroy(&swrm->force_down_lock);
  2007. mutex_destroy(&swrm->pm_lock);
  2008. pm_qos_remove_request(&swrm->pm_qos_req);
  2009. devm_kfree(&pdev->dev, swrm);
  2010. return 0;
  2011. }
  2012. static int swrm_clk_pause(struct swr_mstr_ctrl *swrm)
  2013. {
  2014. u32 val;
  2015. dev_dbg(swrm->dev, "%s: state: %d\n", __func__, swrm->state);
  2016. swr_master_write(swrm, SWRM_INTERRUPT_MASK_ADDR, 0x1FDFD);
  2017. val = swr_master_read(swrm, SWRM_MCP_CFG_ADDR);
  2018. val |= SWRM_MCP_CFG_BUS_CLK_PAUSE_BMSK;
  2019. swr_master_write(swrm, SWRM_MCP_CFG_ADDR, val);
  2020. return 0;
  2021. }
  2022. #ifdef CONFIG_PM
  2023. static int swrm_runtime_resume(struct device *dev)
  2024. {
  2025. struct platform_device *pdev = to_platform_device(dev);
  2026. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2027. int ret = 0;
  2028. struct swr_master *mstr = &swrm->master;
  2029. struct swr_device *swr_dev;
  2030. dev_dbg(dev, "%s: pm_runtime: resume, state:%d\n",
  2031. __func__, swrm->state);
  2032. mutex_lock(&swrm->reslock);
  2033. if (swrm->lpass_core_hw_vote)
  2034. ret = clk_prepare_enable(swrm->lpass_core_hw_vote);
  2035. if (ret < 0)
  2036. dev_err(dev, "%s:lpass core hw enable failed\n",
  2037. __func__);
  2038. if ((swrm->state == SWR_MSTR_DOWN) ||
  2039. (swrm->state == SWR_MSTR_SSR && swrm->dev_up)) {
  2040. if (swrm->clk_stop_mode0_supp) {
  2041. if (swrm->ipc_wakeup)
  2042. msm_aud_evt_blocking_notifier_call_chain(
  2043. SWR_WAKE_IRQ_DEREGISTER, (void *)swrm);
  2044. }
  2045. if (swrm_clk_request(swrm, true))
  2046. goto exit;
  2047. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2048. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2049. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2050. ret = swr_device_up(swr_dev);
  2051. if (ret) {
  2052. dev_err(dev,
  2053. "%s: failed to wakeup swr dev %d\n",
  2054. __func__, swr_dev->dev_num);
  2055. swrm_clk_request(swrm, false);
  2056. goto exit;
  2057. }
  2058. }
  2059. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2060. swr_master_write(swrm, SWRM_COMP_SW_RESET, 0x01);
  2061. swrm_master_init(swrm);
  2062. swrm_cmd_fifo_wr_cmd(swrm, 0x4, 0xF, 0x0,
  2063. SWRS_SCP_INT_STATUS_MASK_1);
  2064. } else {
  2065. /*wake up from clock stop*/
  2066. swr_master_write(swrm, SWRM_MCP_BUS_CTRL_ADDR, 0x2);
  2067. usleep_range(100, 105);
  2068. }
  2069. swrm->state = SWR_MSTR_UP;
  2070. }
  2071. exit:
  2072. if (swrm->lpass_core_hw_vote)
  2073. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  2074. pm_runtime_set_autosuspend_delay(&pdev->dev, auto_suspend_timer);
  2075. mutex_unlock(&swrm->reslock);
  2076. return ret;
  2077. }
  2078. static int swrm_runtime_suspend(struct device *dev)
  2079. {
  2080. struct platform_device *pdev = to_platform_device(dev);
  2081. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2082. int ret = 0;
  2083. struct swr_master *mstr = &swrm->master;
  2084. struct swr_device *swr_dev;
  2085. int current_state = 0;
  2086. dev_dbg(dev, "%s: pm_runtime: suspend state: %d\n",
  2087. __func__, swrm->state);
  2088. mutex_lock(&swrm->reslock);
  2089. mutex_lock(&swrm->force_down_lock);
  2090. current_state = swrm->state;
  2091. mutex_unlock(&swrm->force_down_lock);
  2092. if (swrm->lpass_core_hw_vote)
  2093. ret = clk_prepare_enable(swrm->lpass_core_hw_vote);
  2094. if (ret < 0)
  2095. dev_err(dev, "%s:lpass core hw enable failed\n",
  2096. __func__);
  2097. if ((current_state == SWR_MSTR_UP) ||
  2098. (current_state == SWR_MSTR_SSR)) {
  2099. if ((current_state != SWR_MSTR_SSR) &&
  2100. swrm_is_port_en(&swrm->master)) {
  2101. dev_dbg(dev, "%s ports are enabled\n", __func__);
  2102. ret = -EBUSY;
  2103. goto exit;
  2104. }
  2105. if (!swrm->clk_stop_mode0_supp || swrm->state == SWR_MSTR_SSR) {
  2106. enable_bank_switch(swrm, 0, SWR_ROW_50, SWR_MIN_COL);
  2107. swrm_clk_pause(swrm);
  2108. swr_master_write(swrm, SWRM_COMP_CFG_ADDR, 0x00);
  2109. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2110. ret = swr_device_down(swr_dev);
  2111. if (ret) {
  2112. dev_err(dev,
  2113. "%s: failed to shutdown swr dev %d\n",
  2114. __func__, swr_dev->dev_num);
  2115. goto exit;
  2116. }
  2117. }
  2118. } else {
  2119. /* clock stop sequence */
  2120. swrm_cmd_fifo_wr_cmd(swrm, 0x2, 0xF, 0xF,
  2121. SWRS_SCP_CONTROL);
  2122. usleep_range(100, 105);
  2123. }
  2124. swrm_clk_request(swrm, false);
  2125. if (swrm->clk_stop_mode0_supp) {
  2126. if (swrm->wake_irq > 0) {
  2127. enable_irq(swrm->wake_irq);
  2128. } else if (swrm->ipc_wakeup) {
  2129. msm_aud_evt_blocking_notifier_call_chain(
  2130. SWR_WAKE_IRQ_REGISTER, (void *)swrm);
  2131. swrm->ipc_wakeup_triggered = false;
  2132. }
  2133. }
  2134. }
  2135. /* Retain SSR state until resume */
  2136. if (current_state != SWR_MSTR_SSR)
  2137. swrm->state = SWR_MSTR_DOWN;
  2138. exit:
  2139. if (swrm->lpass_core_hw_vote)
  2140. clk_disable_unprepare(swrm->lpass_core_hw_vote);
  2141. mutex_unlock(&swrm->reslock);
  2142. return ret;
  2143. }
  2144. #endif /* CONFIG_PM */
  2145. static int swrm_device_down(struct device *dev)
  2146. {
  2147. struct platform_device *pdev = to_platform_device(dev);
  2148. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2149. int ret = 0;
  2150. dev_dbg(dev, "%s: swrm state: %d\n", __func__, swrm->state);
  2151. mutex_lock(&swrm->force_down_lock);
  2152. swrm->state = SWR_MSTR_SSR;
  2153. mutex_unlock(&swrm->force_down_lock);
  2154. if (!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev)) {
  2155. ret = swrm_runtime_suspend(dev);
  2156. if (!ret) {
  2157. pm_runtime_disable(dev);
  2158. pm_runtime_set_suspended(dev);
  2159. pm_runtime_enable(dev);
  2160. }
  2161. }
  2162. return 0;
  2163. }
  2164. int swrm_register_wake_irq(struct swr_mstr_ctrl *swrm)
  2165. {
  2166. int ret = 0;
  2167. int irq, dir_apps_irq;
  2168. if (!swrm->ipc_wakeup) {
  2169. irq = of_get_named_gpio(swrm->dev->of_node,
  2170. "qcom,swr-wakeup-irq", 0);
  2171. if (gpio_is_valid(irq)) {
  2172. swrm->wake_irq = gpio_to_irq(irq);
  2173. if (swrm->wake_irq < 0) {
  2174. dev_err(swrm->dev,
  2175. "Unable to configure irq\n");
  2176. return swrm->wake_irq;
  2177. }
  2178. } else {
  2179. dir_apps_irq = platform_get_irq_byname(swrm->pdev,
  2180. "swr_wake_irq");
  2181. if (dir_apps_irq < 0) {
  2182. dev_err(swrm->dev,
  2183. "TLMM connect gpio not found\n");
  2184. return -EINVAL;
  2185. }
  2186. swrm->wake_irq = dir_apps_irq;
  2187. }
  2188. ret = request_threaded_irq(swrm->wake_irq, NULL,
  2189. swrm_wakeup_interrupt,
  2190. IRQF_TRIGGER_HIGH | IRQF_ONESHOT,
  2191. "swr_wake_irq", swrm);
  2192. if (ret) {
  2193. dev_err(swrm->dev, "%s: Failed to request irq %d\n",
  2194. __func__, ret);
  2195. return -EINVAL;
  2196. }
  2197. irq_set_irq_wake(swrm->wake_irq, 1);
  2198. }
  2199. return ret;
  2200. }
  2201. static int swrm_alloc_port_mem(struct device *dev, struct swr_mstr_ctrl *swrm,
  2202. u32 uc, u32 size)
  2203. {
  2204. if (!swrm->port_param) {
  2205. swrm->port_param = devm_kzalloc(dev,
  2206. sizeof(swrm->port_param) * SWR_UC_MAX,
  2207. GFP_KERNEL);
  2208. if (!swrm->port_param)
  2209. return -ENOMEM;
  2210. }
  2211. if (!swrm->port_param[uc]) {
  2212. swrm->port_param[uc] = devm_kcalloc(dev, size,
  2213. sizeof(struct port_params),
  2214. GFP_KERNEL);
  2215. if (!swrm->port_param[uc])
  2216. return -ENOMEM;
  2217. } else {
  2218. dev_err_ratelimited(swrm->dev, "%s: called more than once\n",
  2219. __func__);
  2220. }
  2221. return 0;
  2222. }
  2223. static int swrm_copy_port_config(struct swr_mstr_ctrl *swrm,
  2224. struct swrm_port_config *port_cfg,
  2225. u32 size)
  2226. {
  2227. int idx;
  2228. struct port_params *params;
  2229. int uc = port_cfg->uc;
  2230. int ret = 0;
  2231. for (idx = 0; idx < size; idx++) {
  2232. params = &((struct port_params *)port_cfg->params)[idx];
  2233. if (!params) {
  2234. dev_err(swrm->dev, "%s: Invalid params\n", __func__);
  2235. ret = -EINVAL;
  2236. break;
  2237. }
  2238. memcpy(&swrm->port_param[uc][idx], params,
  2239. sizeof(struct port_params));
  2240. }
  2241. return ret;
  2242. }
  2243. /**
  2244. * swrm_wcd_notify - parent device can notify to soundwire master through
  2245. * this function
  2246. * @pdev: pointer to platform device structure
  2247. * @id: command id from parent to the soundwire master
  2248. * @data: data from parent device to soundwire master
  2249. */
  2250. int swrm_wcd_notify(struct platform_device *pdev, u32 id, void *data)
  2251. {
  2252. struct swr_mstr_ctrl *swrm;
  2253. int ret = 0;
  2254. struct swr_master *mstr;
  2255. struct swr_device *swr_dev;
  2256. struct swrm_port_config *port_cfg;
  2257. if (!pdev) {
  2258. pr_err("%s: pdev is NULL\n", __func__);
  2259. return -EINVAL;
  2260. }
  2261. swrm = platform_get_drvdata(pdev);
  2262. if (!swrm) {
  2263. dev_err(&pdev->dev, "%s: swrm is NULL\n", __func__);
  2264. return -EINVAL;
  2265. }
  2266. mstr = &swrm->master;
  2267. switch (id) {
  2268. case SWR_CLK_FREQ:
  2269. if (!data) {
  2270. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2271. ret = -EINVAL;
  2272. } else {
  2273. mutex_lock(&swrm->mlock);
  2274. swrm->mclk_freq = *(int *)data;
  2275. mutex_unlock(&swrm->mlock);
  2276. }
  2277. break;
  2278. case SWR_DEVICE_SSR_DOWN:
  2279. mutex_lock(&swrm->devlock);
  2280. swrm->dev_up = false;
  2281. mutex_unlock(&swrm->devlock);
  2282. mutex_lock(&swrm->reslock);
  2283. swrm->state = SWR_MSTR_SSR;
  2284. mutex_unlock(&swrm->reslock);
  2285. break;
  2286. case SWR_DEVICE_SSR_UP:
  2287. /* wait for clk voting to be zero */
  2288. reinit_completion(&swrm->clk_off_complete);
  2289. if (swrm->clk_ref_count &&
  2290. !wait_for_completion_timeout(&swrm->clk_off_complete,
  2291. msecs_to_jiffies(500)))
  2292. dev_err(swrm->dev, "%s: clock voting not zero\n",
  2293. __func__);
  2294. mutex_lock(&swrm->devlock);
  2295. swrm->dev_up = true;
  2296. mutex_unlock(&swrm->devlock);
  2297. break;
  2298. case SWR_DEVICE_DOWN:
  2299. dev_dbg(swrm->dev, "%s: swr master down called\n", __func__);
  2300. mutex_lock(&swrm->mlock);
  2301. if (swrm->state == SWR_MSTR_DOWN)
  2302. dev_dbg(swrm->dev, "%s:SWR master is already Down:%d\n",
  2303. __func__, swrm->state);
  2304. else
  2305. swrm_device_down(&pdev->dev);
  2306. mutex_unlock(&swrm->mlock);
  2307. break;
  2308. case SWR_DEVICE_UP:
  2309. dev_dbg(swrm->dev, "%s: swr master up called\n", __func__);
  2310. mutex_lock(&swrm->devlock);
  2311. if (!swrm->dev_up) {
  2312. dev_dbg(swrm->dev, "SSR not complete yet\n");
  2313. mutex_unlock(&swrm->devlock);
  2314. return -EBUSY;
  2315. }
  2316. mutex_unlock(&swrm->devlock);
  2317. mutex_lock(&swrm->mlock);
  2318. pm_runtime_mark_last_busy(&pdev->dev);
  2319. pm_runtime_get_sync(&pdev->dev);
  2320. mutex_lock(&swrm->reslock);
  2321. list_for_each_entry(swr_dev, &mstr->devices, dev_list) {
  2322. ret = swr_reset_device(swr_dev);
  2323. if (ret) {
  2324. dev_err(swrm->dev,
  2325. "%s: failed to reset swr device %d\n",
  2326. __func__, swr_dev->dev_num);
  2327. swrm_clk_request(swrm, false);
  2328. }
  2329. }
  2330. pm_runtime_mark_last_busy(&pdev->dev);
  2331. pm_runtime_put_autosuspend(&pdev->dev);
  2332. mutex_unlock(&swrm->reslock);
  2333. mutex_unlock(&swrm->mlock);
  2334. break;
  2335. case SWR_SET_NUM_RX_CH:
  2336. if (!data) {
  2337. dev_err(swrm->dev, "%s: data is NULL\n", __func__);
  2338. ret = -EINVAL;
  2339. } else {
  2340. mutex_lock(&swrm->mlock);
  2341. swrm->num_rx_chs = *(int *)data;
  2342. if ((swrm->num_rx_chs > 1) && !swrm->num_cfg_devs) {
  2343. list_for_each_entry(swr_dev, &mstr->devices,
  2344. dev_list) {
  2345. ret = swr_set_device_group(swr_dev,
  2346. SWR_BROADCAST);
  2347. if (ret)
  2348. dev_err(swrm->dev,
  2349. "%s: set num ch failed\n",
  2350. __func__);
  2351. }
  2352. } else {
  2353. list_for_each_entry(swr_dev, &mstr->devices,
  2354. dev_list) {
  2355. ret = swr_set_device_group(swr_dev,
  2356. SWR_GROUP_NONE);
  2357. if (ret)
  2358. dev_err(swrm->dev,
  2359. "%s: set num ch failed\n",
  2360. __func__);
  2361. }
  2362. }
  2363. mutex_unlock(&swrm->mlock);
  2364. }
  2365. break;
  2366. case SWR_REGISTER_WAKE_IRQ:
  2367. if (!data) {
  2368. dev_err(swrm->dev, "%s: reg wake irq data is NULL\n",
  2369. __func__);
  2370. ret = -EINVAL;
  2371. } else {
  2372. mutex_lock(&swrm->mlock);
  2373. swrm->ipc_wakeup = *(u32 *)data;
  2374. ret = swrm_register_wake_irq(swrm);
  2375. if (ret)
  2376. dev_err(swrm->dev, "%s: register wake_irq failed\n",
  2377. __func__);
  2378. mutex_unlock(&swrm->mlock);
  2379. }
  2380. break;
  2381. case SWR_SET_PORT_MAP:
  2382. if (!data) {
  2383. dev_err(swrm->dev, "%s: data is NULL for id=%d\n",
  2384. __func__, id);
  2385. ret = -EINVAL;
  2386. } else {
  2387. mutex_lock(&swrm->mlock);
  2388. port_cfg = (struct swrm_port_config *)data;
  2389. if (!port_cfg->size) {
  2390. ret = -EINVAL;
  2391. goto done;
  2392. }
  2393. ret = swrm_alloc_port_mem(&pdev->dev, swrm,
  2394. port_cfg->uc, port_cfg->size);
  2395. if (!ret)
  2396. swrm_copy_port_config(swrm, port_cfg,
  2397. port_cfg->size);
  2398. done:
  2399. mutex_unlock(&swrm->mlock);
  2400. }
  2401. break;
  2402. default:
  2403. dev_err(swrm->dev, "%s: swr master unknown id %d\n",
  2404. __func__, id);
  2405. break;
  2406. }
  2407. return ret;
  2408. }
  2409. EXPORT_SYMBOL(swrm_wcd_notify);
  2410. /*
  2411. * swrm_pm_cmpxchg:
  2412. * Check old state and exchange with pm new state
  2413. * if old state matches with current state
  2414. *
  2415. * @swrm: pointer to wcd core resource
  2416. * @o: pm old state
  2417. * @n: pm new state
  2418. *
  2419. * Returns old state
  2420. */
  2421. static enum swrm_pm_state swrm_pm_cmpxchg(
  2422. struct swr_mstr_ctrl *swrm,
  2423. enum swrm_pm_state o,
  2424. enum swrm_pm_state n)
  2425. {
  2426. enum swrm_pm_state old;
  2427. if (!swrm)
  2428. return o;
  2429. mutex_lock(&swrm->pm_lock);
  2430. old = swrm->pm_state;
  2431. if (old == o)
  2432. swrm->pm_state = n;
  2433. mutex_unlock(&swrm->pm_lock);
  2434. return old;
  2435. }
  2436. static bool swrm_lock_sleep(struct swr_mstr_ctrl *swrm)
  2437. {
  2438. enum swrm_pm_state os;
  2439. /*
  2440. * swrm_{lock/unlock}_sleep will be called by swr irq handler
  2441. * and slave wake up requests..
  2442. *
  2443. * If system didn't resume, we can simply return false so
  2444. * IRQ handler can return without handling IRQ.
  2445. */
  2446. mutex_lock(&swrm->pm_lock);
  2447. if (swrm->wlock_holders++ == 0) {
  2448. dev_dbg(swrm->dev, "%s: holding wake lock\n", __func__);
  2449. pm_qos_update_request(&swrm->pm_qos_req,
  2450. msm_cpuidle_get_deep_idle_latency());
  2451. pm_stay_awake(swrm->dev);
  2452. }
  2453. mutex_unlock(&swrm->pm_lock);
  2454. if (!wait_event_timeout(swrm->pm_wq,
  2455. ((os = swrm_pm_cmpxchg(swrm,
  2456. SWRM_PM_SLEEPABLE,
  2457. SWRM_PM_AWAKE)) ==
  2458. SWRM_PM_SLEEPABLE ||
  2459. (os == SWRM_PM_AWAKE)),
  2460. msecs_to_jiffies(
  2461. SWRM_SYSTEM_RESUME_TIMEOUT_MS))) {
  2462. dev_err(swrm->dev, "%s: system didn't resume within %dms, s %d, w %d\n",
  2463. __func__, SWRM_SYSTEM_RESUME_TIMEOUT_MS, swrm->pm_state,
  2464. swrm->wlock_holders);
  2465. swrm_unlock_sleep(swrm);
  2466. return false;
  2467. }
  2468. wake_up_all(&swrm->pm_wq);
  2469. return true;
  2470. }
  2471. static void swrm_unlock_sleep(struct swr_mstr_ctrl *swrm)
  2472. {
  2473. mutex_lock(&swrm->pm_lock);
  2474. if (--swrm->wlock_holders == 0) {
  2475. dev_dbg(swrm->dev, "%s: releasing wake lock pm_state %d -> %d\n",
  2476. __func__, swrm->pm_state, SWRM_PM_SLEEPABLE);
  2477. /*
  2478. * if swrm_lock_sleep failed, pm_state would be still
  2479. * swrm_PM_ASLEEP, don't overwrite
  2480. */
  2481. if (likely(swrm->pm_state == SWRM_PM_AWAKE))
  2482. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2483. pm_qos_update_request(&swrm->pm_qos_req,
  2484. PM_QOS_DEFAULT_VALUE);
  2485. pm_relax(swrm->dev);
  2486. }
  2487. mutex_unlock(&swrm->pm_lock);
  2488. wake_up_all(&swrm->pm_wq);
  2489. }
  2490. #ifdef CONFIG_PM_SLEEP
  2491. static int swrm_suspend(struct device *dev)
  2492. {
  2493. int ret = -EBUSY;
  2494. struct platform_device *pdev = to_platform_device(dev);
  2495. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2496. dev_dbg(dev, "%s: system suspend, state: %d\n", __func__, swrm->state);
  2497. mutex_lock(&swrm->pm_lock);
  2498. if (swrm->pm_state == SWRM_PM_SLEEPABLE) {
  2499. dev_dbg(swrm->dev, "%s: suspending system, state %d, wlock %d\n",
  2500. __func__, swrm->pm_state,
  2501. swrm->wlock_holders);
  2502. swrm->pm_state = SWRM_PM_ASLEEP;
  2503. } else if (swrm->pm_state == SWRM_PM_AWAKE) {
  2504. /*
  2505. * unlock to wait for pm_state == SWRM_PM_SLEEPABLE
  2506. * then set to SWRM_PM_ASLEEP
  2507. */
  2508. dev_dbg(swrm->dev, "%s: waiting to suspend system, state %d, wlock %d\n",
  2509. __func__, swrm->pm_state,
  2510. swrm->wlock_holders);
  2511. mutex_unlock(&swrm->pm_lock);
  2512. if (!(wait_event_timeout(swrm->pm_wq, swrm_pm_cmpxchg(
  2513. swrm, SWRM_PM_SLEEPABLE,
  2514. SWRM_PM_ASLEEP) ==
  2515. SWRM_PM_SLEEPABLE,
  2516. msecs_to_jiffies(
  2517. SWRM_SYS_SUSPEND_WAIT)))) {
  2518. dev_dbg(swrm->dev, "%s: suspend failed state %d, wlock %d\n",
  2519. __func__, swrm->pm_state,
  2520. swrm->wlock_holders);
  2521. return -EBUSY;
  2522. } else {
  2523. dev_dbg(swrm->dev,
  2524. "%s: done, state %d, wlock %d\n",
  2525. __func__, swrm->pm_state,
  2526. swrm->wlock_holders);
  2527. }
  2528. mutex_lock(&swrm->pm_lock);
  2529. } else if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2530. dev_dbg(swrm->dev, "%s: system is already suspended, state %d, wlock %d\n",
  2531. __func__, swrm->pm_state,
  2532. swrm->wlock_holders);
  2533. }
  2534. mutex_unlock(&swrm->pm_lock);
  2535. if ((!pm_runtime_enabled(dev) || !pm_runtime_suspended(dev))) {
  2536. ret = swrm_runtime_suspend(dev);
  2537. if (!ret) {
  2538. /*
  2539. * Synchronize runtime-pm and system-pm states:
  2540. * At this point, we are already suspended. If
  2541. * runtime-pm still thinks its active, then
  2542. * make sure its status is in sync with HW
  2543. * status. The three below calls let the
  2544. * runtime-pm know that we are suspended
  2545. * already without re-invoking the suspend
  2546. * callback
  2547. */
  2548. pm_runtime_disable(dev);
  2549. pm_runtime_set_suspended(dev);
  2550. pm_runtime_enable(dev);
  2551. }
  2552. }
  2553. if (ret == -EBUSY) {
  2554. /*
  2555. * There is a possibility that some audio stream is active
  2556. * during suspend. We dont want to return suspend failure in
  2557. * that case so that display and relevant components can still
  2558. * go to suspend.
  2559. * If there is some other error, then it should be passed-on
  2560. * to system level suspend
  2561. */
  2562. ret = 0;
  2563. }
  2564. return ret;
  2565. }
  2566. static int swrm_resume(struct device *dev)
  2567. {
  2568. int ret = 0;
  2569. struct platform_device *pdev = to_platform_device(dev);
  2570. struct swr_mstr_ctrl *swrm = platform_get_drvdata(pdev);
  2571. dev_dbg(dev, "%s: system resume, state: %d\n", __func__, swrm->state);
  2572. if (!pm_runtime_enabled(dev) || !pm_runtime_suspend(dev)) {
  2573. ret = swrm_runtime_resume(dev);
  2574. if (!ret) {
  2575. pm_runtime_mark_last_busy(dev);
  2576. pm_request_autosuspend(dev);
  2577. }
  2578. }
  2579. mutex_lock(&swrm->pm_lock);
  2580. if (swrm->pm_state == SWRM_PM_ASLEEP) {
  2581. dev_dbg(swrm->dev,
  2582. "%s: resuming system, state %d, wlock %d\n",
  2583. __func__, swrm->pm_state,
  2584. swrm->wlock_holders);
  2585. swrm->pm_state = SWRM_PM_SLEEPABLE;
  2586. } else {
  2587. dev_dbg(swrm->dev, "%s: system is already awake, state %d wlock %d\n",
  2588. __func__, swrm->pm_state,
  2589. swrm->wlock_holders);
  2590. }
  2591. mutex_unlock(&swrm->pm_lock);
  2592. wake_up_all(&swrm->pm_wq);
  2593. return ret;
  2594. }
  2595. #endif /* CONFIG_PM_SLEEP */
  2596. static const struct dev_pm_ops swrm_dev_pm_ops = {
  2597. SET_SYSTEM_SLEEP_PM_OPS(
  2598. swrm_suspend,
  2599. swrm_resume
  2600. )
  2601. SET_RUNTIME_PM_OPS(
  2602. swrm_runtime_suspend,
  2603. swrm_runtime_resume,
  2604. NULL
  2605. )
  2606. };
  2607. static const struct of_device_id swrm_dt_match[] = {
  2608. {
  2609. .compatible = "qcom,swr-mstr",
  2610. },
  2611. {}
  2612. };
  2613. static struct platform_driver swr_mstr_driver = {
  2614. .probe = swrm_probe,
  2615. .remove = swrm_remove,
  2616. .driver = {
  2617. .name = SWR_WCD_NAME,
  2618. .owner = THIS_MODULE,
  2619. .pm = &swrm_dev_pm_ops,
  2620. .of_match_table = swrm_dt_match,
  2621. },
  2622. };
  2623. static int __init swrm_init(void)
  2624. {
  2625. return platform_driver_register(&swr_mstr_driver);
  2626. }
  2627. module_init(swrm_init);
  2628. static void __exit swrm_exit(void)
  2629. {
  2630. platform_driver_unregister(&swr_mstr_driver);
  2631. }
  2632. module_exit(swrm_exit);
  2633. MODULE_LICENSE("GPL v2");
  2634. MODULE_DESCRIPTION("SoundWire Master Controller");
  2635. MODULE_ALIAS("platform:swr-mstr");