va-macro.c 98 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2018-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/init.h>
  6. #include <linux/clk.h>
  7. #include <linux/io.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <linux/regulator/consumer.h>
  11. #include <sound/soc.h>
  12. #include <sound/soc-dapm.h>
  13. #include <sound/tlv.h>
  14. #include <linux/pm_runtime.h>
  15. #include <asoc/msm-cdc-pinctrl.h>
  16. #include <soc/swr-common.h>
  17. #include <soc/swr-wcd.h>
  18. #include <dsp/digital-cdc-rsc-mgr.h>
  19. #include "bolero-cdc.h"
  20. #include "bolero-cdc-registers.h"
  21. #include "bolero-clk-rsc.h"
  22. /* pm runtime auto suspend timer in msecs */
  23. #define VA_AUTO_SUSPEND_DELAY 100 /* delay in msec */
  24. #define VA_MACRO_MAX_OFFSET 0x1000
  25. #define VA_MACRO_NUM_DECIMATORS 8
  26. #define VA_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  27. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
  28. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
  29. #define VA_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  30. SNDRV_PCM_FMTBIT_S24_LE |\
  31. SNDRV_PCM_FMTBIT_S24_3LE)
  32. #define TX_HPF_CUT_OFF_FREQ_MASK 0x60
  33. #define CF_MIN_3DB_4HZ 0x0
  34. #define CF_MIN_3DB_75HZ 0x1
  35. #define CF_MIN_3DB_150HZ 0x2
  36. #define VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
  37. #define VA_MACRO_MCLK_FREQ 9600000
  38. #define VA_MACRO_TX_PATH_OFFSET 0x80
  39. #define VA_MACRO_TX_DMIC_CLK_DIV_MASK 0x0E
  40. #define VA_MACRO_TX_DMIC_CLK_DIV_SHFT 0x01
  41. #define VA_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
  42. #define VA_MACRO_ADC_MUX_CFG_OFFSET 0x8
  43. #define VA_MACRO_ADC_MODE_CFG0_SHIFT 1
  44. #define BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS 40
  45. #define BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS 100
  46. #define BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS 300
  47. #define BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS 300
  48. #define MAX_RETRY_ATTEMPTS 500
  49. #define VA_MACRO_SWR_STRING_LEN 80
  50. #define VA_MACRO_CHILD_DEVICES_MAX 3
  51. static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
  52. static int va_tx_unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  53. module_param(va_tx_unmute_delay, int, 0664);
  54. MODULE_PARM_DESC(va_tx_unmute_delay, "delay to unmute the tx path");
  55. enum {
  56. VA_MACRO_AIF_INVALID = 0,
  57. VA_MACRO_AIF1_CAP,
  58. VA_MACRO_AIF2_CAP,
  59. VA_MACRO_AIF3_CAP,
  60. VA_MACRO_MAX_DAIS,
  61. };
  62. enum {
  63. VA_MACRO_DEC0,
  64. VA_MACRO_DEC1,
  65. VA_MACRO_DEC2,
  66. VA_MACRO_DEC3,
  67. VA_MACRO_DEC4,
  68. VA_MACRO_DEC5,
  69. VA_MACRO_DEC6,
  70. VA_MACRO_DEC7,
  71. VA_MACRO_DEC_MAX,
  72. };
  73. enum {
  74. VA_MACRO_CLK_DIV_2,
  75. VA_MACRO_CLK_DIV_3,
  76. VA_MACRO_CLK_DIV_4,
  77. VA_MACRO_CLK_DIV_6,
  78. VA_MACRO_CLK_DIV_8,
  79. VA_MACRO_CLK_DIV_16,
  80. };
  81. enum {
  82. MSM_DMIC,
  83. SWR_MIC,
  84. };
  85. enum {
  86. TX_MCLK,
  87. VA_MCLK,
  88. };
  89. struct va_mute_work {
  90. struct va_macro_priv *va_priv;
  91. u32 decimator;
  92. struct delayed_work dwork;
  93. };
  94. struct hpf_work {
  95. struct va_macro_priv *va_priv;
  96. u8 decimator;
  97. u8 hpf_cut_off_freq;
  98. struct delayed_work dwork;
  99. };
  100. /* Hold instance to soundwire platform device */
  101. struct va_macro_swr_ctrl_data {
  102. struct platform_device *va_swr_pdev;
  103. };
  104. struct va_macro_swr_ctrl_platform_data {
  105. void *handle; /* holds codec private data */
  106. int (*read)(void *handle, int reg);
  107. int (*write)(void *handle, int reg, int val);
  108. int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
  109. int (*clk)(void *handle, bool enable);
  110. int (*core_vote)(void *handle, bool enable);
  111. int (*handle_irq)(void *handle,
  112. irqreturn_t (*swrm_irq_handler)(int irq,
  113. void *data),
  114. void *swrm_handle,
  115. int action);
  116. };
  117. struct va_macro_priv {
  118. struct device *dev;
  119. bool dec_active[VA_MACRO_NUM_DECIMATORS];
  120. bool va_without_decimation;
  121. struct clk *lpass_audio_hw_vote;
  122. struct mutex mclk_lock;
  123. struct mutex swr_clk_lock;
  124. struct snd_soc_component *component;
  125. struct hpf_work va_hpf_work[VA_MACRO_NUM_DECIMATORS];
  126. struct va_mute_work va_mute_dwork[VA_MACRO_NUM_DECIMATORS];
  127. unsigned long active_ch_mask[VA_MACRO_MAX_DAIS];
  128. unsigned long active_ch_cnt[VA_MACRO_MAX_DAIS];
  129. u16 dmic_clk_div;
  130. u16 va_mclk_users;
  131. int swr_clk_users;
  132. bool reset_swr;
  133. struct device_node *va_swr_gpio_p;
  134. struct va_macro_swr_ctrl_data *swr_ctrl_data;
  135. struct va_macro_swr_ctrl_platform_data swr_plat_data;
  136. struct work_struct va_macro_add_child_devices_work;
  137. int child_count;
  138. u16 mclk_mux_sel;
  139. char __iomem *va_io_base;
  140. char __iomem *va_island_mode_muxsel;
  141. struct platform_device *pdev_child_devices
  142. [VA_MACRO_CHILD_DEVICES_MAX];
  143. struct regulator *micb_supply;
  144. u32 micb_voltage;
  145. u32 micb_current;
  146. u32 version;
  147. u32 is_used_va_swr_gpio;
  148. int micb_users;
  149. u16 default_clk_id;
  150. u16 clk_id;
  151. int tx_swr_clk_cnt;
  152. int va_swr_clk_cnt;
  153. int va_clk_status;
  154. int tx_clk_status;
  155. bool lpi_enable;
  156. bool register_event_listener;
  157. int dec_mode[VA_MACRO_NUM_DECIMATORS];
  158. };
  159. static bool va_macro_get_data(struct snd_soc_component *component,
  160. struct device **va_dev,
  161. struct va_macro_priv **va_priv,
  162. const char *func_name)
  163. {
  164. *va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  165. if (!(*va_dev)) {
  166. dev_err(component->dev,
  167. "%s: null device for macro!\n", func_name);
  168. return false;
  169. }
  170. *va_priv = dev_get_drvdata((*va_dev));
  171. if (!(*va_priv) || !(*va_priv)->component) {
  172. dev_err(component->dev,
  173. "%s: priv is null for macro!\n", func_name);
  174. return false;
  175. }
  176. return true;
  177. }
  178. static int va_macro_clk_div_get(struct snd_soc_component *component)
  179. {
  180. struct device *va_dev = NULL;
  181. struct va_macro_priv *va_priv = NULL;
  182. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  183. return -EINVAL;
  184. if ((va_priv->version >= BOLERO_VERSION_2_0)
  185. && !va_priv->lpi_enable
  186. && (va_priv->dmic_clk_div == VA_MACRO_CLK_DIV_16))
  187. return VA_MACRO_CLK_DIV_8;
  188. return va_priv->dmic_clk_div;
  189. }
  190. static int va_macro_mclk_enable(struct va_macro_priv *va_priv,
  191. bool mclk_enable, bool dapm)
  192. {
  193. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  194. int ret = 0;
  195. if (regmap == NULL) {
  196. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  197. return -EINVAL;
  198. }
  199. dev_dbg(va_priv->dev, "%s: mclk_enable = %u, dapm = %d clk_users= %d\n",
  200. __func__, mclk_enable, dapm, va_priv->va_mclk_users);
  201. mutex_lock(&va_priv->mclk_lock);
  202. if (mclk_enable) {
  203. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  204. va_priv->default_clk_id,
  205. va_priv->clk_id,
  206. true);
  207. if (ret < 0) {
  208. dev_err(va_priv->dev,
  209. "%s: va request clock en failed\n",
  210. __func__);
  211. goto exit;
  212. }
  213. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  214. true);
  215. if (va_priv->va_mclk_users == 0) {
  216. regcache_mark_dirty(regmap);
  217. regcache_sync_region(regmap,
  218. VA_START_OFFSET,
  219. VA_MAX_OFFSET);
  220. }
  221. va_priv->va_mclk_users++;
  222. } else {
  223. if (va_priv->va_mclk_users <= 0) {
  224. dev_err(va_priv->dev, "%s: clock already disabled\n",
  225. __func__);
  226. va_priv->va_mclk_users = 0;
  227. goto exit;
  228. }
  229. va_priv->va_mclk_users--;
  230. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  231. false);
  232. bolero_clk_rsc_request_clock(va_priv->dev,
  233. va_priv->default_clk_id,
  234. va_priv->clk_id,
  235. false);
  236. }
  237. exit:
  238. mutex_unlock(&va_priv->mclk_lock);
  239. return ret;
  240. }
  241. static int va_macro_event_handler(struct snd_soc_component *component,
  242. u16 event, u32 data)
  243. {
  244. struct device *va_dev = NULL;
  245. struct va_macro_priv *va_priv = NULL;
  246. int retry_cnt = MAX_RETRY_ATTEMPTS;
  247. int ret = 0;
  248. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  249. return -EINVAL;
  250. switch (event) {
  251. case BOLERO_MACRO_EVT_WAIT_VA_CLK_RESET:
  252. while ((va_priv->va_mclk_users != 0) && (retry_cnt != 0)) {
  253. dev_dbg_ratelimited(va_dev, "%s:retry_cnt: %d\n",
  254. __func__, retry_cnt);
  255. /*
  256. * Userspace takes 10 seconds to close
  257. * the session when pcm_start fails due to concurrency
  258. * with PDR/SSR. Loop and check every 20ms till 10
  259. * seconds for va_mclk user count to get reset to 0
  260. * which ensures userspace teardown is done and SSR
  261. * powerup seq can proceed.
  262. */
  263. msleep(20);
  264. retry_cnt--;
  265. }
  266. if (retry_cnt == 0)
  267. dev_err(va_dev,
  268. "%s: va_mclk_users is non-zero still, audio SSR fail!!\n",
  269. __func__);
  270. break;
  271. case BOLERO_MACRO_EVT_PRE_SSR_UP:
  272. /* enable&disable VA_CORE_CLK to reset GFMUX reg */
  273. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  274. va_priv->default_clk_id,
  275. VA_CORE_CLK, true);
  276. if (ret < 0)
  277. dev_err_ratelimited(va_priv->dev,
  278. "%s, failed to enable clk, ret:%d\n",
  279. __func__, ret);
  280. else
  281. bolero_clk_rsc_request_clock(va_priv->dev,
  282. va_priv->default_clk_id,
  283. VA_CORE_CLK, false);
  284. break;
  285. case BOLERO_MACRO_EVT_SSR_UP:
  286. trace_printk("%s, enter SSR up\n", __func__);
  287. /* reset swr after ssr/pdr */
  288. va_priv->reset_swr = true;
  289. if (va_priv->swr_ctrl_data)
  290. swrm_wcd_notify(
  291. va_priv->swr_ctrl_data[0].va_swr_pdev,
  292. SWR_DEVICE_SSR_UP, NULL);
  293. break;
  294. case BOLERO_MACRO_EVT_CLK_RESET:
  295. bolero_rsc_clk_reset(va_dev, VA_CORE_CLK);
  296. break;
  297. case BOLERO_MACRO_EVT_SSR_DOWN:
  298. if (va_priv->swr_ctrl_data) {
  299. swrm_wcd_notify(
  300. va_priv->swr_ctrl_data[0].va_swr_pdev,
  301. SWR_DEVICE_SSR_DOWN, NULL);
  302. }
  303. if ((!pm_runtime_enabled(va_dev) ||
  304. !pm_runtime_suspended(va_dev))) {
  305. ret = bolero_runtime_suspend(va_dev);
  306. if (!ret) {
  307. pm_runtime_disable(va_dev);
  308. pm_runtime_set_suspended(va_dev);
  309. pm_runtime_enable(va_dev);
  310. }
  311. }
  312. break;
  313. default:
  314. break;
  315. }
  316. return 0;
  317. }
  318. static int va_macro_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  319. struct snd_kcontrol *kcontrol, int event)
  320. {
  321. struct snd_soc_component *component =
  322. snd_soc_dapm_to_component(w->dapm);
  323. struct device *va_dev = NULL;
  324. struct va_macro_priv *va_priv = NULL;
  325. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  326. return -EINVAL;
  327. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  328. switch (event) {
  329. case SND_SOC_DAPM_PRE_PMU:
  330. va_priv->va_swr_clk_cnt++;
  331. break;
  332. case SND_SOC_DAPM_POST_PMD:
  333. va_priv->va_swr_clk_cnt--;
  334. break;
  335. default:
  336. break;
  337. }
  338. return 0;
  339. }
  340. static int va_macro_swr_pwr_event_v2(struct snd_soc_dapm_widget *w,
  341. struct snd_kcontrol *kcontrol, int event)
  342. {
  343. struct snd_soc_component *component =
  344. snd_soc_dapm_to_component(w->dapm);
  345. int ret = 0;
  346. struct device *va_dev = NULL;
  347. struct va_macro_priv *va_priv = NULL;
  348. int clk_src = 0;
  349. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  350. return -EINVAL;
  351. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  352. __func__, event, va_priv->lpi_enable);
  353. if (!va_priv->lpi_enable)
  354. return ret;
  355. switch (event) {
  356. case SND_SOC_DAPM_PRE_PMU:
  357. if (va_priv->swr_ctrl_data) {
  358. clk_src = CLK_SRC_VA_RCG;
  359. ret = swrm_wcd_notify(
  360. va_priv->swr_ctrl_data[0].va_swr_pdev,
  361. SWR_REQ_CLK_SWITCH, &clk_src);
  362. if (ret)
  363. dev_dbg(va_dev, "%s: clock switch failed\n",
  364. __func__);
  365. }
  366. msm_cdc_pinctrl_set_wakeup_capable(
  367. va_priv->va_swr_gpio_p, false);
  368. break;
  369. case SND_SOC_DAPM_POST_PMD:
  370. msm_cdc_pinctrl_set_wakeup_capable(
  371. va_priv->va_swr_gpio_p, true);
  372. if (va_priv->swr_ctrl_data) {
  373. clk_src = CLK_SRC_TX_RCG;
  374. ret = swrm_wcd_notify(
  375. va_priv->swr_ctrl_data[0].va_swr_pdev,
  376. SWR_REQ_CLK_SWITCH, &clk_src);
  377. if (ret)
  378. dev_dbg(va_dev, "%s: clock switch failed\n",
  379. __func__);
  380. }
  381. break;
  382. default:
  383. dev_err(va_priv->dev,
  384. "%s: invalid DAPM event %d\n", __func__, event);
  385. ret = -EINVAL;
  386. }
  387. return ret;
  388. }
  389. static int va_macro_swr_pwr_event(struct snd_soc_dapm_widget *w,
  390. struct snd_kcontrol *kcontrol, int event)
  391. {
  392. struct snd_soc_component *component =
  393. snd_soc_dapm_to_component(w->dapm);
  394. int ret = 0;
  395. struct device *va_dev = NULL;
  396. struct va_macro_priv *va_priv = NULL;
  397. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  398. return -EINVAL;
  399. dev_dbg(va_dev, "%s: event = %d, lpi_enable = %d\n",
  400. __func__, event, va_priv->lpi_enable);
  401. if (!va_priv->lpi_enable)
  402. return ret;
  403. switch (event) {
  404. case SND_SOC_DAPM_PRE_PMU:
  405. if (va_priv->lpass_audio_hw_vote) {
  406. ret = digital_cdc_rsc_mgr_hw_vote_enable(
  407. va_priv->lpass_audio_hw_vote);
  408. if (ret)
  409. dev_err(va_dev,
  410. "%s: lpass audio hw enable failed\n",
  411. __func__);
  412. }
  413. if (!ret)
  414. if (bolero_tx_clk_switch(component, CLK_SRC_VA_RCG))
  415. dev_dbg(va_dev, "%s: clock switch failed\n",
  416. __func__);
  417. if (va_priv->lpi_enable) {
  418. bolero_register_event_listener(component, true);
  419. va_priv->register_event_listener = true;
  420. }
  421. break;
  422. case SND_SOC_DAPM_POST_PMD:
  423. if (va_priv->register_event_listener) {
  424. va_priv->register_event_listener = false;
  425. bolero_register_event_listener(component, false);
  426. }
  427. if (bolero_tx_clk_switch(component, CLK_SRC_TX_RCG))
  428. dev_dbg(va_dev, "%s: clock switch failed\n",__func__);
  429. if (va_priv->lpass_audio_hw_vote)
  430. digital_cdc_rsc_mgr_hw_vote_disable(
  431. va_priv->lpass_audio_hw_vote);
  432. break;
  433. default:
  434. dev_err(va_priv->dev,
  435. "%s: invalid DAPM event %d\n", __func__, event);
  436. ret = -EINVAL;
  437. }
  438. return ret;
  439. }
  440. static int va_macro_tx_swr_clk_event_v2(struct snd_soc_dapm_widget *w,
  441. struct snd_kcontrol *kcontrol, int event)
  442. {
  443. struct device *va_dev = NULL;
  444. struct va_macro_priv *va_priv = NULL;
  445. struct snd_soc_component *component =
  446. snd_soc_dapm_to_component(w->dapm);
  447. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  448. return -EINVAL;
  449. if (SND_SOC_DAPM_EVENT_ON(event))
  450. ++va_priv->tx_swr_clk_cnt;
  451. if (SND_SOC_DAPM_EVENT_OFF(event))
  452. --va_priv->tx_swr_clk_cnt;
  453. return 0;
  454. }
  455. static int va_macro_mclk_event(struct snd_soc_dapm_widget *w,
  456. struct snd_kcontrol *kcontrol, int event)
  457. {
  458. struct snd_soc_component *component =
  459. snd_soc_dapm_to_component(w->dapm);
  460. int ret = 0;
  461. struct device *va_dev = NULL;
  462. struct va_macro_priv *va_priv = NULL;
  463. int clk_src = 0;
  464. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  465. return -EINVAL;
  466. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  467. switch (event) {
  468. case SND_SOC_DAPM_PRE_PMU:
  469. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  470. va_priv->default_clk_id,
  471. TX_CORE_CLK,
  472. true);
  473. if (!ret)
  474. va_priv->tx_clk_status++;
  475. if (va_priv->lpi_enable)
  476. ret = va_macro_mclk_enable(va_priv, 1, true);
  477. else
  478. ret = bolero_tx_mclk_enable(component, 1);
  479. break;
  480. case SND_SOC_DAPM_POST_PMD:
  481. if (va_priv->lpi_enable) {
  482. if (va_priv->version == BOLERO_VERSION_2_1) {
  483. if (va_priv->swr_ctrl_data) {
  484. clk_src = CLK_SRC_TX_RCG;
  485. ret = swrm_wcd_notify(
  486. va_priv->swr_ctrl_data[0].va_swr_pdev,
  487. SWR_REQ_CLK_SWITCH, &clk_src);
  488. if (ret)
  489. dev_dbg(va_dev,
  490. "%s: clock switch failed\n",
  491. __func__);
  492. }
  493. } else if (bolero_tx_clk_switch(component,
  494. CLK_SRC_TX_RCG)) {
  495. dev_dbg(va_dev, "%s: clock switch failed\n",
  496. __func__);
  497. }
  498. va_macro_mclk_enable(va_priv, 0, true);
  499. } else {
  500. bolero_tx_mclk_enable(component, 0);
  501. }
  502. if (va_priv->tx_clk_status > 0) {
  503. bolero_clk_rsc_request_clock(va_priv->dev,
  504. va_priv->default_clk_id,
  505. TX_CORE_CLK,
  506. false);
  507. va_priv->tx_clk_status--;
  508. }
  509. break;
  510. default:
  511. dev_err(va_priv->dev,
  512. "%s: invalid DAPM event %d\n", __func__, event);
  513. ret = -EINVAL;
  514. }
  515. return ret;
  516. }
  517. static int va_macro_tx_va_mclk_enable(struct va_macro_priv *va_priv,
  518. struct regmap *regmap, int clk_type,
  519. bool enable)
  520. {
  521. int ret = 0, clk_tx_ret = 0;
  522. dev_dbg(va_priv->dev,
  523. "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
  524. __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
  525. (enable ? "enable" : "disable"), va_priv->va_mclk_users);
  526. if (enable) {
  527. if (va_priv->swr_clk_users == 0)
  528. msm_cdc_pinctrl_select_active_state(
  529. va_priv->va_swr_gpio_p);
  530. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  531. TX_CORE_CLK,
  532. TX_CORE_CLK,
  533. true);
  534. if (clk_type == TX_MCLK) {
  535. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  536. TX_CORE_CLK,
  537. TX_CORE_CLK,
  538. true);
  539. if (ret < 0) {
  540. if (va_priv->swr_clk_users == 0)
  541. msm_cdc_pinctrl_select_sleep_state(
  542. va_priv->va_swr_gpio_p);
  543. dev_err_ratelimited(va_priv->dev,
  544. "%s: swr request clk failed\n",
  545. __func__);
  546. goto done;
  547. }
  548. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  549. true);
  550. }
  551. if (clk_type == VA_MCLK) {
  552. ret = va_macro_mclk_enable(va_priv, 1, true);
  553. if (ret < 0) {
  554. if (va_priv->swr_clk_users == 0)
  555. msm_cdc_pinctrl_select_sleep_state(
  556. va_priv->va_swr_gpio_p);
  557. dev_err_ratelimited(va_priv->dev,
  558. "%s: request clock enable failed\n",
  559. __func__);
  560. goto done;
  561. }
  562. }
  563. if (va_priv->swr_clk_users == 0) {
  564. dev_dbg(va_priv->dev, "%s: reset_swr: %d\n",
  565. __func__, va_priv->reset_swr);
  566. if (va_priv->reset_swr)
  567. regmap_update_bits(regmap,
  568. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  569. 0x02, 0x02);
  570. regmap_update_bits(regmap,
  571. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  572. 0x01, 0x01);
  573. if (va_priv->reset_swr)
  574. regmap_update_bits(regmap,
  575. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  576. 0x02, 0x00);
  577. va_priv->reset_swr = false;
  578. }
  579. if (!clk_tx_ret)
  580. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  581. TX_CORE_CLK,
  582. TX_CORE_CLK,
  583. false);
  584. va_priv->swr_clk_users++;
  585. } else {
  586. if (va_priv->swr_clk_users <= 0) {
  587. dev_err_ratelimited(va_priv->dev,
  588. "va swrm clock users already 0\n");
  589. va_priv->swr_clk_users = 0;
  590. return 0;
  591. }
  592. clk_tx_ret = bolero_clk_rsc_request_clock(va_priv->dev,
  593. TX_CORE_CLK,
  594. TX_CORE_CLK,
  595. true);
  596. va_priv->swr_clk_users--;
  597. if (va_priv->swr_clk_users == 0)
  598. regmap_update_bits(regmap,
  599. BOLERO_CDC_VA_CLK_RST_CTRL_SWR_CONTROL,
  600. 0x01, 0x00);
  601. if (clk_type == VA_MCLK)
  602. va_macro_mclk_enable(va_priv, 0, true);
  603. if (clk_type == TX_MCLK) {
  604. bolero_clk_rsc_fs_gen_request(va_priv->dev,
  605. false);
  606. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  607. TX_CORE_CLK,
  608. TX_CORE_CLK,
  609. false);
  610. if (ret < 0) {
  611. dev_err_ratelimited(va_priv->dev,
  612. "%s: swr request clk failed\n",
  613. __func__);
  614. goto done;
  615. }
  616. }
  617. if (!clk_tx_ret)
  618. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  619. TX_CORE_CLK,
  620. TX_CORE_CLK,
  621. false);
  622. if (va_priv->swr_clk_users == 0)
  623. msm_cdc_pinctrl_select_sleep_state(
  624. va_priv->va_swr_gpio_p);
  625. }
  626. return 0;
  627. done:
  628. if (!clk_tx_ret)
  629. bolero_clk_rsc_request_clock(va_priv->dev,
  630. TX_CORE_CLK,
  631. TX_CORE_CLK,
  632. false);
  633. return ret;
  634. }
  635. static int va_macro_core_vote(void *handle, bool enable)
  636. {
  637. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  638. if (va_priv == NULL) {
  639. pr_err("%s: va priv data is NULL\n", __func__);
  640. return -EINVAL;
  641. }
  642. if (enable) {
  643. pm_runtime_get_sync(va_priv->dev);
  644. pm_runtime_put_autosuspend(va_priv->dev);
  645. pm_runtime_mark_last_busy(va_priv->dev);
  646. }
  647. if (bolero_check_core_votes(va_priv->dev))
  648. return 0;
  649. else
  650. return -EINVAL;
  651. }
  652. static int va_macro_swrm_clock(void *handle, bool enable)
  653. {
  654. struct va_macro_priv *va_priv = (struct va_macro_priv *) handle;
  655. struct regmap *regmap = dev_get_regmap(va_priv->dev->parent, NULL);
  656. int ret = 0;
  657. if (regmap == NULL) {
  658. dev_err(va_priv->dev, "%s: regmap is NULL\n", __func__);
  659. return -EINVAL;
  660. }
  661. mutex_lock(&va_priv->swr_clk_lock);
  662. dev_dbg(va_priv->dev,
  663. "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
  664. __func__, (enable ? "enable" : "disable"),
  665. va_priv->tx_swr_clk_cnt, va_priv->va_swr_clk_cnt);
  666. if (enable) {
  667. pm_runtime_get_sync(va_priv->dev);
  668. if (va_priv->va_swr_clk_cnt && !va_priv->tx_swr_clk_cnt) {
  669. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  670. VA_MCLK, enable);
  671. if (ret) {
  672. pm_runtime_mark_last_busy(va_priv->dev);
  673. pm_runtime_put_autosuspend(va_priv->dev);
  674. goto done;
  675. }
  676. va_priv->va_clk_status++;
  677. } else {
  678. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  679. TX_MCLK, enable);
  680. if (ret) {
  681. pm_runtime_mark_last_busy(va_priv->dev);
  682. pm_runtime_put_autosuspend(va_priv->dev);
  683. goto done;
  684. }
  685. va_priv->tx_clk_status++;
  686. }
  687. pm_runtime_mark_last_busy(va_priv->dev);
  688. pm_runtime_put_autosuspend(va_priv->dev);
  689. } else {
  690. if (va_priv->va_clk_status && !va_priv->tx_clk_status) {
  691. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  692. VA_MCLK, enable);
  693. if (ret)
  694. goto done;
  695. --va_priv->va_clk_status;
  696. } else if (!va_priv->va_clk_status && va_priv->tx_clk_status) {
  697. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  698. TX_MCLK, enable);
  699. if (ret)
  700. goto done;
  701. --va_priv->tx_clk_status;
  702. } else if (va_priv->va_clk_status && va_priv->tx_clk_status) {
  703. if (!va_priv->va_swr_clk_cnt && va_priv->tx_swr_clk_cnt) {
  704. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  705. VA_MCLK, enable);
  706. if (ret)
  707. goto done;
  708. --va_priv->va_clk_status;
  709. } else {
  710. ret = va_macro_tx_va_mclk_enable(va_priv, regmap,
  711. TX_MCLK, enable);
  712. if (ret)
  713. goto done;
  714. --va_priv->tx_clk_status;
  715. }
  716. } else {
  717. dev_dbg(va_priv->dev,
  718. "%s: Both clocks are disabled\n", __func__);
  719. }
  720. }
  721. dev_dbg(va_priv->dev,
  722. "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
  723. __func__, va_priv->swr_clk_users, va_priv->tx_clk_status,
  724. va_priv->va_clk_status);
  725. done:
  726. mutex_unlock(&va_priv->swr_clk_lock);
  727. return ret;
  728. }
  729. static bool is_amic_enabled(struct snd_soc_component *component, int decimator)
  730. {
  731. u16 adc_mux_reg = 0, adc_reg = 0;
  732. u16 adc_n = BOLERO_ADC_MAX;
  733. bool ret = false;
  734. struct device *va_dev = NULL;
  735. struct va_macro_priv *va_priv = NULL;
  736. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  737. return ret;
  738. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  739. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  740. if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
  741. if (va_priv->version == BOLERO_VERSION_2_1)
  742. return true;
  743. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  744. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  745. adc_n = snd_soc_component_read32(component, adc_reg) &
  746. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  747. if (adc_n < BOLERO_ADC_MAX)
  748. return true;
  749. }
  750. return ret;
  751. }
  752. static void va_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
  753. {
  754. struct delayed_work *hpf_delayed_work;
  755. struct hpf_work *hpf_work;
  756. struct va_macro_priv *va_priv;
  757. struct snd_soc_component *component;
  758. u16 dec_cfg_reg, hpf_gate_reg;
  759. u8 hpf_cut_off_freq;
  760. u16 adc_reg = 0, adc_n = 0;
  761. hpf_delayed_work = to_delayed_work(work);
  762. hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
  763. va_priv = hpf_work->va_priv;
  764. component = va_priv->component;
  765. hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
  766. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  767. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  768. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  769. VA_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
  770. dev_dbg(va_priv->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
  771. __func__, hpf_work->decimator, hpf_cut_off_freq);
  772. if (is_amic_enabled(component, hpf_work->decimator)) {
  773. adc_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0 +
  774. VA_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
  775. adc_n = snd_soc_component_read32(component, adc_reg) &
  776. VA_MACRO_SWR_MIC_MUX_SEL_MASK;
  777. /* analog mic clear TX hold */
  778. bolero_clear_amic_tx_hold(component->dev, adc_n);
  779. snd_soc_component_update_bits(component,
  780. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  781. hpf_cut_off_freq << 5);
  782. snd_soc_component_update_bits(component, hpf_gate_reg,
  783. 0x03, 0x02);
  784. /* Minimum 1 clk cycle delay is required as per HW spec */
  785. usleep_range(1000, 1010);
  786. snd_soc_component_update_bits(component, hpf_gate_reg,
  787. 0x03, 0x01);
  788. } else {
  789. snd_soc_component_update_bits(component,
  790. dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
  791. hpf_cut_off_freq << 5);
  792. snd_soc_component_update_bits(component, hpf_gate_reg,
  793. 0x02, 0x02);
  794. /* Minimum 1 clk cycle delay is required as per HW spec */
  795. usleep_range(1000, 1010);
  796. snd_soc_component_update_bits(component, hpf_gate_reg,
  797. 0x02, 0x00);
  798. }
  799. }
  800. static void va_macro_mute_update_callback(struct work_struct *work)
  801. {
  802. struct va_mute_work *va_mute_dwork;
  803. struct snd_soc_component *component = NULL;
  804. struct va_macro_priv *va_priv;
  805. struct delayed_work *delayed_work;
  806. u16 tx_vol_ctl_reg, decimator;
  807. delayed_work = to_delayed_work(work);
  808. va_mute_dwork = container_of(delayed_work, struct va_mute_work, dwork);
  809. va_priv = va_mute_dwork->va_priv;
  810. component = va_priv->component;
  811. decimator = va_mute_dwork->decimator;
  812. tx_vol_ctl_reg =
  813. BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  814. VA_MACRO_TX_PATH_OFFSET * decimator;
  815. snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
  816. dev_dbg(va_priv->dev, "%s: decimator %u unmute\n",
  817. __func__, decimator);
  818. }
  819. static int va_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
  820. struct snd_ctl_elem_value *ucontrol)
  821. {
  822. struct snd_soc_dapm_widget *widget =
  823. snd_soc_dapm_kcontrol_widget(kcontrol);
  824. struct snd_soc_component *component =
  825. snd_soc_dapm_to_component(widget->dapm);
  826. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  827. unsigned int val;
  828. u16 mic_sel_reg, dmic_clk_reg;
  829. struct device *va_dev = NULL;
  830. struct va_macro_priv *va_priv = NULL;
  831. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  832. return -EINVAL;
  833. val = ucontrol->value.enumerated.item[0];
  834. if (val > e->items - 1)
  835. return -EINVAL;
  836. dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
  837. widget->name, val);
  838. switch (e->reg) {
  839. case BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0:
  840. mic_sel_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0;
  841. break;
  842. case BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0:
  843. mic_sel_reg = BOLERO_CDC_VA_TX1_TX_PATH_CFG0;
  844. break;
  845. case BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0:
  846. mic_sel_reg = BOLERO_CDC_VA_TX2_TX_PATH_CFG0;
  847. break;
  848. case BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0:
  849. mic_sel_reg = BOLERO_CDC_VA_TX3_TX_PATH_CFG0;
  850. break;
  851. case BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0:
  852. mic_sel_reg = BOLERO_CDC_VA_TX4_TX_PATH_CFG0;
  853. break;
  854. case BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0:
  855. mic_sel_reg = BOLERO_CDC_VA_TX5_TX_PATH_CFG0;
  856. break;
  857. case BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0:
  858. mic_sel_reg = BOLERO_CDC_VA_TX6_TX_PATH_CFG0;
  859. break;
  860. case BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0:
  861. mic_sel_reg = BOLERO_CDC_VA_TX7_TX_PATH_CFG0;
  862. break;
  863. default:
  864. dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
  865. __func__, e->reg);
  866. return -EINVAL;
  867. }
  868. if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
  869. if (val != 0) {
  870. if (val < 5) {
  871. snd_soc_component_update_bits(component,
  872. mic_sel_reg,
  873. 1 << 7, 0x0 << 7);
  874. } else {
  875. snd_soc_component_update_bits(component,
  876. mic_sel_reg,
  877. 1 << 7, 0x1 << 7);
  878. snd_soc_component_update_bits(component,
  879. BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
  880. 0x80, 0x00);
  881. dmic_clk_reg =
  882. BOLERO_CDC_TX_TOP_CSR_SWR_DMIC0_CTL +
  883. ((val - 5)/2) * 4;
  884. snd_soc_component_update_bits(component,
  885. dmic_clk_reg,
  886. 0x0E, va_priv->dmic_clk_div << 0x1);
  887. }
  888. }
  889. } else {
  890. /* DMIC selected */
  891. if (val != 0)
  892. snd_soc_component_update_bits(component, mic_sel_reg,
  893. 1 << 7, 1 << 7);
  894. }
  895. return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
  896. }
  897. static int va_macro_lpi_get(struct snd_kcontrol *kcontrol,
  898. struct snd_ctl_elem_value *ucontrol)
  899. {
  900. struct snd_soc_component *component =
  901. snd_soc_kcontrol_component(kcontrol);
  902. struct device *va_dev = NULL;
  903. struct va_macro_priv *va_priv = NULL;
  904. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  905. return -EINVAL;
  906. ucontrol->value.integer.value[0] = va_priv->lpi_enable;
  907. return 0;
  908. }
  909. static int va_macro_lpi_put(struct snd_kcontrol *kcontrol,
  910. struct snd_ctl_elem_value *ucontrol)
  911. {
  912. struct snd_soc_component *component =
  913. snd_soc_kcontrol_component(kcontrol);
  914. struct device *va_dev = NULL;
  915. struct va_macro_priv *va_priv = NULL;
  916. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  917. return -EINVAL;
  918. va_priv->lpi_enable = ucontrol->value.integer.value[0];
  919. return 0;
  920. }
  921. static int va_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
  922. struct snd_ctl_elem_value *ucontrol)
  923. {
  924. struct snd_soc_dapm_widget *widget =
  925. snd_soc_dapm_kcontrol_widget(kcontrol);
  926. struct snd_soc_component *component =
  927. snd_soc_dapm_to_component(widget->dapm);
  928. struct soc_multi_mixer_control *mixer =
  929. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  930. u32 dai_id = widget->shift;
  931. u32 dec_id = mixer->shift;
  932. struct device *va_dev = NULL;
  933. struct va_macro_priv *va_priv = NULL;
  934. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  935. return -EINVAL;
  936. if (test_bit(dec_id, &va_priv->active_ch_mask[dai_id]))
  937. ucontrol->value.integer.value[0] = 1;
  938. else
  939. ucontrol->value.integer.value[0] = 0;
  940. return 0;
  941. }
  942. static int va_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
  943. struct snd_ctl_elem_value *ucontrol)
  944. {
  945. struct snd_soc_dapm_widget *widget =
  946. snd_soc_dapm_kcontrol_widget(kcontrol);
  947. struct snd_soc_component *component =
  948. snd_soc_dapm_to_component(widget->dapm);
  949. struct snd_soc_dapm_update *update = NULL;
  950. struct soc_multi_mixer_control *mixer =
  951. ((struct soc_multi_mixer_control *)kcontrol->private_value);
  952. u32 dai_id = widget->shift;
  953. u32 dec_id = mixer->shift;
  954. u32 enable = ucontrol->value.integer.value[0];
  955. struct device *va_dev = NULL;
  956. struct va_macro_priv *va_priv = NULL;
  957. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  958. return -EINVAL;
  959. if (enable) {
  960. set_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  961. va_priv->active_ch_cnt[dai_id]++;
  962. } else {
  963. clear_bit(dec_id, &va_priv->active_ch_mask[dai_id]);
  964. va_priv->active_ch_cnt[dai_id]--;
  965. }
  966. snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
  967. return 0;
  968. }
  969. static int va_macro_enable_dmic(struct snd_soc_dapm_widget *w,
  970. struct snd_kcontrol *kcontrol, int event)
  971. {
  972. struct snd_soc_component *component =
  973. snd_soc_dapm_to_component(w->dapm);
  974. unsigned int dmic = 0;
  975. int ret = 0;
  976. char *wname;
  977. wname = strpbrk(w->name, "01234567");
  978. if (!wname) {
  979. dev_err(component->dev, "%s: widget not found\n", __func__);
  980. return -EINVAL;
  981. }
  982. ret = kstrtouint(wname, 10, &dmic);
  983. if (ret < 0) {
  984. dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
  985. __func__);
  986. return -EINVAL;
  987. }
  988. dev_dbg(component->dev, "%s: event %d DMIC%d\n",
  989. __func__, event, dmic);
  990. switch (event) {
  991. case SND_SOC_DAPM_PRE_PMU:
  992. bolero_dmic_clk_enable(component, dmic, DMIC_VA, true);
  993. break;
  994. case SND_SOC_DAPM_POST_PMD:
  995. bolero_dmic_clk_enable(component, dmic, DMIC_VA, false);
  996. break;
  997. }
  998. return 0;
  999. }
  1000. static int va_macro_enable_dec(struct snd_soc_dapm_widget *w,
  1001. struct snd_kcontrol *kcontrol, int event)
  1002. {
  1003. struct snd_soc_component *component =
  1004. snd_soc_dapm_to_component(w->dapm);
  1005. unsigned int decimator;
  1006. u16 tx_vol_ctl_reg, dec_cfg_reg, hpf_gate_reg;
  1007. u16 tx_gain_ctl_reg;
  1008. u8 hpf_cut_off_freq;
  1009. u16 adc_mux_reg = 0;
  1010. struct device *va_dev = NULL;
  1011. struct va_macro_priv *va_priv = NULL;
  1012. int hpf_delay = BOLERO_CDC_VA_TX_DMIC_HPF_DELAY_MS;
  1013. int unmute_delay = BOLERO_CDC_VA_TX_DMIC_UNMUTE_DELAY_MS;
  1014. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1015. return -EINVAL;
  1016. decimator = w->shift;
  1017. dev_dbg(va_dev, "%s(): widget = %s decimator = %u\n", __func__,
  1018. w->name, decimator);
  1019. tx_vol_ctl_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1020. VA_MACRO_TX_PATH_OFFSET * decimator;
  1021. hpf_gate_reg = BOLERO_CDC_VA_TX0_TX_PATH_SEC2 +
  1022. VA_MACRO_TX_PATH_OFFSET * decimator;
  1023. dec_cfg_reg = BOLERO_CDC_VA_TX0_TX_PATH_CFG0 +
  1024. VA_MACRO_TX_PATH_OFFSET * decimator;
  1025. tx_gain_ctl_reg = BOLERO_CDC_VA_TX0_TX_VOL_CTL +
  1026. VA_MACRO_TX_PATH_OFFSET * decimator;
  1027. adc_mux_reg = BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1 +
  1028. VA_MACRO_ADC_MUX_CFG_OFFSET * decimator;
  1029. switch (event) {
  1030. case SND_SOC_DAPM_PRE_PMU:
  1031. snd_soc_component_update_bits(component,
  1032. dec_cfg_reg, 0x06, va_priv->dec_mode[decimator] <<
  1033. VA_MACRO_ADC_MODE_CFG0_SHIFT);
  1034. /* Enable TX PGA Mute */
  1035. snd_soc_component_update_bits(component,
  1036. tx_vol_ctl_reg, 0x10, 0x10);
  1037. break;
  1038. case SND_SOC_DAPM_POST_PMU:
  1039. /* Enable TX CLK */
  1040. snd_soc_component_update_bits(component,
  1041. tx_vol_ctl_reg, 0x20, 0x20);
  1042. if (!is_amic_enabled(component, decimator)) {
  1043. snd_soc_component_update_bits(component,
  1044. hpf_gate_reg, 0x01, 0x00);
  1045. /*
  1046. * Minimum 1 clk cycle delay is required as per HW spec
  1047. */
  1048. usleep_range(1000, 1010);
  1049. }
  1050. hpf_cut_off_freq = (snd_soc_component_read32(
  1051. component, dec_cfg_reg) &
  1052. TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
  1053. va_priv->va_hpf_work[decimator].hpf_cut_off_freq =
  1054. hpf_cut_off_freq;
  1055. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1056. snd_soc_component_update_bits(component, dec_cfg_reg,
  1057. TX_HPF_CUT_OFF_FREQ_MASK,
  1058. CF_MIN_3DB_150HZ << 5);
  1059. }
  1060. if (is_amic_enabled(component, decimator) < BOLERO_ADC_MAX) {
  1061. hpf_delay = BOLERO_CDC_VA_TX_AMIC_HPF_DELAY_MS;
  1062. unmute_delay = BOLERO_CDC_VA_TX_AMIC_UNMUTE_DELAY_MS;
  1063. if (va_tx_unmute_delay < unmute_delay)
  1064. va_tx_unmute_delay = unmute_delay;
  1065. }
  1066. snd_soc_component_update_bits(component,
  1067. hpf_gate_reg, 0x03, 0x02);
  1068. if (!is_amic_enabled(component, decimator))
  1069. snd_soc_component_update_bits(component,
  1070. hpf_gate_reg, 0x03, 0x00);
  1071. /*
  1072. * Minimum 1 clk cycle delay is required as per HW spec
  1073. */
  1074. usleep_range(1000, 1010);
  1075. snd_soc_component_update_bits(component,
  1076. hpf_gate_reg, 0x03, 0x01);
  1077. /*
  1078. * 6ms delay is required as per HW spec
  1079. */
  1080. usleep_range(6000, 6010);
  1081. /* schedule work queue to Remove Mute */
  1082. queue_delayed_work(system_freezable_wq,
  1083. &va_priv->va_mute_dwork[decimator].dwork,
  1084. msecs_to_jiffies(va_tx_unmute_delay));
  1085. if (va_priv->va_hpf_work[decimator].hpf_cut_off_freq !=
  1086. CF_MIN_3DB_150HZ)
  1087. queue_delayed_work(system_freezable_wq,
  1088. &va_priv->va_hpf_work[decimator].dwork,
  1089. msecs_to_jiffies(hpf_delay));
  1090. /* apply gain after decimator is enabled */
  1091. snd_soc_component_write(component, tx_gain_ctl_reg,
  1092. snd_soc_component_read32(component, tx_gain_ctl_reg));
  1093. if (va_priv->version == BOLERO_VERSION_2_0) {
  1094. if (snd_soc_component_read32(component, adc_mux_reg)
  1095. & SWR_MIC) {
  1096. snd_soc_component_update_bits(component,
  1097. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1098. 0x01, 0x01);
  1099. snd_soc_component_update_bits(component,
  1100. BOLERO_CDC_TX_TOP_CSR_SWR_MIC0_CTL,
  1101. 0x0E, 0x0C);
  1102. snd_soc_component_update_bits(component,
  1103. BOLERO_CDC_TX_TOP_CSR_SWR_MIC1_CTL,
  1104. 0x0E, 0x0C);
  1105. snd_soc_component_update_bits(component,
  1106. BOLERO_CDC_TX_TOP_CSR_SWR_MIC2_CTL,
  1107. 0x0E, 0x00);
  1108. snd_soc_component_update_bits(component,
  1109. BOLERO_CDC_TX_TOP_CSR_SWR_MIC3_CTL,
  1110. 0x0E, 0x00);
  1111. snd_soc_component_update_bits(component,
  1112. BOLERO_CDC_TX_TOP_CSR_SWR_MIC4_CTL,
  1113. 0x0E, 0x00);
  1114. snd_soc_component_update_bits(component,
  1115. BOLERO_CDC_TX_TOP_CSR_SWR_MIC5_CTL,
  1116. 0x0E, 0x00);
  1117. }
  1118. }
  1119. break;
  1120. case SND_SOC_DAPM_PRE_PMD:
  1121. hpf_cut_off_freq =
  1122. va_priv->va_hpf_work[decimator].hpf_cut_off_freq;
  1123. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1124. 0x10, 0x10);
  1125. if (cancel_delayed_work_sync(
  1126. &va_priv->va_hpf_work[decimator].dwork)) {
  1127. if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
  1128. snd_soc_component_update_bits(component,
  1129. dec_cfg_reg,
  1130. TX_HPF_CUT_OFF_FREQ_MASK,
  1131. hpf_cut_off_freq << 5);
  1132. if (is_amic_enabled(component, decimator))
  1133. snd_soc_component_update_bits(component,
  1134. hpf_gate_reg,
  1135. 0x03, 0x02);
  1136. else
  1137. snd_soc_component_update_bits(component,
  1138. hpf_gate_reg,
  1139. 0x03, 0x03);
  1140. /*
  1141. * Minimum 1 clk cycle delay is required
  1142. * as per HW spec
  1143. */
  1144. usleep_range(1000, 1010);
  1145. snd_soc_component_update_bits(component,
  1146. hpf_gate_reg,
  1147. 0x03, 0x01);
  1148. }
  1149. }
  1150. cancel_delayed_work_sync(
  1151. &va_priv->va_mute_dwork[decimator].dwork);
  1152. if (va_priv->version == BOLERO_VERSION_2_0) {
  1153. if (snd_soc_component_read32(component, adc_mux_reg)
  1154. & SWR_MIC)
  1155. snd_soc_component_update_bits(component,
  1156. BOLERO_CDC_TX_TOP_CSR_SWR_CTRL,
  1157. 0x01, 0x00);
  1158. }
  1159. break;
  1160. case SND_SOC_DAPM_POST_PMD:
  1161. /* Disable TX CLK */
  1162. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1163. 0x20, 0x00);
  1164. snd_soc_component_update_bits(component, tx_vol_ctl_reg,
  1165. 0x10, 0x00);
  1166. break;
  1167. }
  1168. return 0;
  1169. }
  1170. static int va_macro_enable_tx(struct snd_soc_dapm_widget *w,
  1171. struct snd_kcontrol *kcontrol, int event)
  1172. {
  1173. struct snd_soc_component *component =
  1174. snd_soc_dapm_to_component(w->dapm);
  1175. struct device *va_dev = NULL;
  1176. struct va_macro_priv *va_priv = NULL;
  1177. int ret = 0;
  1178. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1179. return -EINVAL;
  1180. dev_dbg(va_dev, "%s: event = %d\n", __func__, event);
  1181. switch (event) {
  1182. case SND_SOC_DAPM_POST_PMU:
  1183. if (va_priv->tx_clk_status > 0) {
  1184. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1185. va_priv->default_clk_id,
  1186. TX_CORE_CLK,
  1187. false);
  1188. va_priv->tx_clk_status--;
  1189. }
  1190. break;
  1191. case SND_SOC_DAPM_PRE_PMD:
  1192. ret = bolero_clk_rsc_request_clock(va_priv->dev,
  1193. va_priv->default_clk_id,
  1194. TX_CORE_CLK,
  1195. true);
  1196. if (!ret)
  1197. va_priv->tx_clk_status++;
  1198. break;
  1199. default:
  1200. dev_err(va_priv->dev,
  1201. "%s: invalid DAPM event %d\n", __func__, event);
  1202. ret = -EINVAL;
  1203. break;
  1204. }
  1205. return ret;
  1206. }
  1207. static int va_macro_enable_micbias(struct snd_soc_dapm_widget *w,
  1208. struct snd_kcontrol *kcontrol, int event)
  1209. {
  1210. struct snd_soc_component *component =
  1211. snd_soc_dapm_to_component(w->dapm);
  1212. struct device *va_dev = NULL;
  1213. struct va_macro_priv *va_priv = NULL;
  1214. int ret = 0;
  1215. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1216. return -EINVAL;
  1217. if (!va_priv->micb_supply) {
  1218. dev_err(va_dev,
  1219. "%s:regulator not provided in dtsi\n", __func__);
  1220. return -EINVAL;
  1221. }
  1222. switch (event) {
  1223. case SND_SOC_DAPM_PRE_PMU:
  1224. if (va_priv->micb_users++ > 0)
  1225. return 0;
  1226. ret = regulator_set_voltage(va_priv->micb_supply,
  1227. va_priv->micb_voltage,
  1228. va_priv->micb_voltage);
  1229. if (ret) {
  1230. dev_err(va_dev, "%s: Setting voltage failed, err = %d\n",
  1231. __func__, ret);
  1232. return ret;
  1233. }
  1234. ret = regulator_set_load(va_priv->micb_supply,
  1235. va_priv->micb_current);
  1236. if (ret) {
  1237. dev_err(va_dev, "%s: Setting current failed, err = %d\n",
  1238. __func__, ret);
  1239. return ret;
  1240. }
  1241. ret = regulator_enable(va_priv->micb_supply);
  1242. if (ret) {
  1243. dev_err(va_dev, "%s: regulator enable failed, err = %d\n",
  1244. __func__, ret);
  1245. return ret;
  1246. }
  1247. break;
  1248. case SND_SOC_DAPM_POST_PMD:
  1249. if (--va_priv->micb_users > 0)
  1250. return 0;
  1251. if (va_priv->micb_users < 0) {
  1252. va_priv->micb_users = 0;
  1253. dev_dbg(va_dev, "%s: regulator already disabled\n",
  1254. __func__);
  1255. return 0;
  1256. }
  1257. ret = regulator_disable(va_priv->micb_supply);
  1258. if (ret) {
  1259. dev_err(va_dev, "%s: regulator disable failed, err = %d\n",
  1260. __func__, ret);
  1261. return ret;
  1262. }
  1263. regulator_set_voltage(va_priv->micb_supply, 0,
  1264. va_priv->micb_voltage);
  1265. regulator_set_load(va_priv->micb_supply, 0);
  1266. break;
  1267. }
  1268. return 0;
  1269. }
  1270. static inline int va_macro_path_get(const char *wname,
  1271. unsigned int *path_num)
  1272. {
  1273. int ret = 0;
  1274. char *widget_name = NULL;
  1275. char *w_name = NULL;
  1276. char *path_num_char = NULL;
  1277. char *path_name = NULL;
  1278. widget_name = kstrndup(wname, 10, GFP_KERNEL);
  1279. if (!widget_name)
  1280. return -EINVAL;
  1281. w_name = widget_name;
  1282. path_name = strsep(&widget_name, " ");
  1283. if (!path_name) {
  1284. pr_err("%s: Invalid widget name = %s\n",
  1285. __func__, widget_name);
  1286. ret = -EINVAL;
  1287. goto err;
  1288. }
  1289. path_num_char = strpbrk(path_name, "01234567");
  1290. if (!path_num_char) {
  1291. pr_err("%s: va path index not found\n",
  1292. __func__);
  1293. ret = -EINVAL;
  1294. goto err;
  1295. }
  1296. ret = kstrtouint(path_num_char, 10, path_num);
  1297. if (ret < 0)
  1298. pr_err("%s: Invalid tx path = %s\n",
  1299. __func__, w_name);
  1300. err:
  1301. kfree(w_name);
  1302. return ret;
  1303. }
  1304. static int va_macro_dec_mode_get(struct snd_kcontrol *kcontrol,
  1305. struct snd_ctl_elem_value *ucontrol)
  1306. {
  1307. struct snd_soc_component *component =
  1308. snd_soc_kcontrol_component(kcontrol);
  1309. struct va_macro_priv *priv = NULL;
  1310. struct device *va_dev = NULL;
  1311. int ret = 0;
  1312. int path = 0;
  1313. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1314. return -EINVAL;
  1315. ret = va_macro_path_get(kcontrol->id.name, &path);
  1316. if (ret)
  1317. return ret;
  1318. ucontrol->value.integer.value[0] = priv->dec_mode[path];
  1319. return 0;
  1320. }
  1321. static int va_macro_dec_mode_put(struct snd_kcontrol *kcontrol,
  1322. struct snd_ctl_elem_value *ucontrol)
  1323. {
  1324. struct snd_soc_component *component =
  1325. snd_soc_kcontrol_component(kcontrol);
  1326. struct va_macro_priv *priv = NULL;
  1327. struct device *va_dev = NULL;
  1328. int value = ucontrol->value.integer.value[0];
  1329. int ret = 0;
  1330. int path = 0;
  1331. if (!va_macro_get_data(component, &va_dev, &priv, __func__))
  1332. return -EINVAL;
  1333. ret = va_macro_path_get(kcontrol->id.name, &path);
  1334. if (ret)
  1335. return ret;
  1336. priv->dec_mode[path] = value;
  1337. return 0;
  1338. }
  1339. static int va_macro_hw_params(struct snd_pcm_substream *substream,
  1340. struct snd_pcm_hw_params *params,
  1341. struct snd_soc_dai *dai)
  1342. {
  1343. int tx_fs_rate = -EINVAL;
  1344. struct snd_soc_component *component = dai->component;
  1345. u32 decimator, sample_rate;
  1346. u16 tx_fs_reg = 0;
  1347. struct device *va_dev = NULL;
  1348. struct va_macro_priv *va_priv = NULL;
  1349. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1350. return -EINVAL;
  1351. dev_dbg(va_dev,
  1352. "%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
  1353. dai->name, dai->id, params_rate(params),
  1354. params_channels(params));
  1355. sample_rate = params_rate(params);
  1356. switch (sample_rate) {
  1357. case 8000:
  1358. tx_fs_rate = 0;
  1359. break;
  1360. case 16000:
  1361. tx_fs_rate = 1;
  1362. break;
  1363. case 32000:
  1364. tx_fs_rate = 3;
  1365. break;
  1366. case 48000:
  1367. tx_fs_rate = 4;
  1368. break;
  1369. case 96000:
  1370. tx_fs_rate = 5;
  1371. break;
  1372. case 192000:
  1373. tx_fs_rate = 6;
  1374. break;
  1375. case 384000:
  1376. tx_fs_rate = 7;
  1377. break;
  1378. default:
  1379. dev_err(va_dev, "%s: Invalid TX sample rate: %d\n",
  1380. __func__, params_rate(params));
  1381. return -EINVAL;
  1382. }
  1383. for_each_set_bit(decimator, &va_priv->active_ch_mask[dai->id],
  1384. VA_MACRO_DEC_MAX) {
  1385. if (decimator >= 0) {
  1386. tx_fs_reg = BOLERO_CDC_VA_TX0_TX_PATH_CTL +
  1387. VA_MACRO_TX_PATH_OFFSET * decimator;
  1388. dev_dbg(va_dev, "%s: set DEC%u rate to %u\n",
  1389. __func__, decimator, sample_rate);
  1390. snd_soc_component_update_bits(component, tx_fs_reg,
  1391. 0x0F, tx_fs_rate);
  1392. } else {
  1393. dev_err(va_dev,
  1394. "%s: ERROR: Invalid decimator: %d\n",
  1395. __func__, decimator);
  1396. return -EINVAL;
  1397. }
  1398. }
  1399. return 0;
  1400. }
  1401. static int va_macro_get_channel_map(struct snd_soc_dai *dai,
  1402. unsigned int *tx_num, unsigned int *tx_slot,
  1403. unsigned int *rx_num, unsigned int *rx_slot)
  1404. {
  1405. struct snd_soc_component *component = dai->component;
  1406. struct device *va_dev = NULL;
  1407. struct va_macro_priv *va_priv = NULL;
  1408. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  1409. return -EINVAL;
  1410. switch (dai->id) {
  1411. case VA_MACRO_AIF1_CAP:
  1412. case VA_MACRO_AIF2_CAP:
  1413. case VA_MACRO_AIF3_CAP:
  1414. *tx_slot = va_priv->active_ch_mask[dai->id];
  1415. *tx_num = va_priv->active_ch_cnt[dai->id];
  1416. break;
  1417. default:
  1418. dev_err(va_dev, "%s: Invalid AIF\n", __func__);
  1419. break;
  1420. }
  1421. return 0;
  1422. }
  1423. static struct snd_soc_dai_ops va_macro_dai_ops = {
  1424. .hw_params = va_macro_hw_params,
  1425. .get_channel_map = va_macro_get_channel_map,
  1426. };
  1427. static struct snd_soc_dai_driver va_macro_dai[] = {
  1428. {
  1429. .name = "va_macro_tx1",
  1430. .id = VA_MACRO_AIF1_CAP,
  1431. .capture = {
  1432. .stream_name = "VA_AIF1 Capture",
  1433. .rates = VA_MACRO_RATES,
  1434. .formats = VA_MACRO_FORMATS,
  1435. .rate_max = 192000,
  1436. .rate_min = 8000,
  1437. .channels_min = 1,
  1438. .channels_max = 8,
  1439. },
  1440. .ops = &va_macro_dai_ops,
  1441. },
  1442. {
  1443. .name = "va_macro_tx2",
  1444. .id = VA_MACRO_AIF2_CAP,
  1445. .capture = {
  1446. .stream_name = "VA_AIF2 Capture",
  1447. .rates = VA_MACRO_RATES,
  1448. .formats = VA_MACRO_FORMATS,
  1449. .rate_max = 192000,
  1450. .rate_min = 8000,
  1451. .channels_min = 1,
  1452. .channels_max = 8,
  1453. },
  1454. .ops = &va_macro_dai_ops,
  1455. },
  1456. {
  1457. .name = "va_macro_tx3",
  1458. .id = VA_MACRO_AIF3_CAP,
  1459. .capture = {
  1460. .stream_name = "VA_AIF3 Capture",
  1461. .rates = VA_MACRO_RATES,
  1462. .formats = VA_MACRO_FORMATS,
  1463. .rate_max = 192000,
  1464. .rate_min = 8000,
  1465. .channels_min = 1,
  1466. .channels_max = 8,
  1467. },
  1468. .ops = &va_macro_dai_ops,
  1469. },
  1470. };
  1471. #define STRING(name) #name
  1472. #define VA_MACRO_DAPM_ENUM(name, reg, offset, text) \
  1473. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1474. static const struct snd_kcontrol_new name##_mux = \
  1475. SOC_DAPM_ENUM(STRING(name), name##_enum)
  1476. #define VA_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
  1477. static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
  1478. static const struct snd_kcontrol_new name##_mux = \
  1479. SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
  1480. #define VA_MACRO_DAPM_MUX(name, shift, kctl) \
  1481. SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
  1482. static const char * const adc_mux_text[] = {
  1483. "MSM_DMIC", "SWR_MIC"
  1484. };
  1485. VA_MACRO_DAPM_ENUM(va_dec0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG1,
  1486. 0, adc_mux_text);
  1487. VA_MACRO_DAPM_ENUM(va_dec1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG1,
  1488. 0, adc_mux_text);
  1489. VA_MACRO_DAPM_ENUM(va_dec2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG1,
  1490. 0, adc_mux_text);
  1491. VA_MACRO_DAPM_ENUM(va_dec3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG1,
  1492. 0, adc_mux_text);
  1493. VA_MACRO_DAPM_ENUM(va_dec4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG1,
  1494. 0, adc_mux_text);
  1495. VA_MACRO_DAPM_ENUM(va_dec5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG1,
  1496. 0, adc_mux_text);
  1497. VA_MACRO_DAPM_ENUM(va_dec6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG1,
  1498. 0, adc_mux_text);
  1499. VA_MACRO_DAPM_ENUM(va_dec7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG1,
  1500. 0, adc_mux_text);
  1501. static const char * const dmic_mux_text[] = {
  1502. "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
  1503. "DMIC4", "DMIC5", "DMIC6", "DMIC7"
  1504. };
  1505. VA_MACRO_DAPM_ENUM_EXT(va_dmic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1506. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1507. va_macro_put_dec_enum);
  1508. VA_MACRO_DAPM_ENUM_EXT(va_dmic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1509. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1510. va_macro_put_dec_enum);
  1511. VA_MACRO_DAPM_ENUM_EXT(va_dmic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1512. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1513. va_macro_put_dec_enum);
  1514. VA_MACRO_DAPM_ENUM_EXT(va_dmic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1515. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1516. va_macro_put_dec_enum);
  1517. VA_MACRO_DAPM_ENUM_EXT(va_dmic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1518. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1519. va_macro_put_dec_enum);
  1520. VA_MACRO_DAPM_ENUM_EXT(va_dmic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1521. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1522. va_macro_put_dec_enum);
  1523. VA_MACRO_DAPM_ENUM_EXT(va_dmic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1524. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1525. va_macro_put_dec_enum);
  1526. VA_MACRO_DAPM_ENUM_EXT(va_dmic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1527. 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
  1528. va_macro_put_dec_enum);
  1529. static const char * const smic_mux_text[] = {
  1530. "ZERO", "ADC0", "ADC1", "ADC2", "ADC3",
  1531. "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
  1532. "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
  1533. };
  1534. VA_MACRO_DAPM_ENUM_EXT(va_smic0, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1535. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1536. va_macro_put_dec_enum);
  1537. VA_MACRO_DAPM_ENUM_EXT(va_smic1, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1538. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1539. va_macro_put_dec_enum);
  1540. VA_MACRO_DAPM_ENUM_EXT(va_smic2, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1541. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1542. va_macro_put_dec_enum);
  1543. VA_MACRO_DAPM_ENUM_EXT(va_smic3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1544. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1545. va_macro_put_dec_enum);
  1546. VA_MACRO_DAPM_ENUM_EXT(va_smic4, BOLERO_CDC_VA_INP_MUX_ADC_MUX4_CFG0,
  1547. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1548. va_macro_put_dec_enum);
  1549. VA_MACRO_DAPM_ENUM_EXT(va_smic5, BOLERO_CDC_VA_INP_MUX_ADC_MUX5_CFG0,
  1550. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1551. va_macro_put_dec_enum);
  1552. VA_MACRO_DAPM_ENUM_EXT(va_smic6, BOLERO_CDC_VA_INP_MUX_ADC_MUX6_CFG0,
  1553. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1554. va_macro_put_dec_enum);
  1555. VA_MACRO_DAPM_ENUM_EXT(va_smic7, BOLERO_CDC_VA_INP_MUX_ADC_MUX7_CFG0,
  1556. 0, smic_mux_text, snd_soc_dapm_get_enum_double,
  1557. va_macro_put_dec_enum);
  1558. static const char * const smic_mux_text_v2[] = {
  1559. "ZERO", "SWR_MIC0", "SWR_MIC1", "SWR_MIC2", "SWR_MIC3",
  1560. "SWR_MIC4", "SWR_MIC5", "SWR_MIC6", "SWR_MIC7",
  1561. "SWR_MIC8", "SWR_MIC9", "SWR_MIC10", "SWR_MIC11"
  1562. };
  1563. VA_MACRO_DAPM_ENUM_EXT(va_smic0_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX0_CFG0,
  1564. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1565. va_macro_put_dec_enum);
  1566. VA_MACRO_DAPM_ENUM_EXT(va_smic1_v2, BOLERO_CDC_VA_INP_MUX_ADC_MUX1_CFG0,
  1567. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1568. va_macro_put_dec_enum);
  1569. VA_MACRO_DAPM_ENUM_EXT(va_smic2_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX2_CFG0,
  1570. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1571. va_macro_put_dec_enum);
  1572. VA_MACRO_DAPM_ENUM_EXT(va_smic3_v3, BOLERO_CDC_VA_INP_MUX_ADC_MUX3_CFG0,
  1573. 0, smic_mux_text_v2, snd_soc_dapm_get_enum_double,
  1574. va_macro_put_dec_enum);
  1575. static const struct snd_kcontrol_new va_aif1_cap_mixer[] = {
  1576. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1577. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1578. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1579. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1580. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1581. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1582. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1583. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1584. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1585. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1586. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1587. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1588. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1589. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1590. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1591. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1592. };
  1593. static const struct snd_kcontrol_new va_aif2_cap_mixer[] = {
  1594. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1595. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1596. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1597. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1598. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1599. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1600. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1601. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1602. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1603. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1604. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1605. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1606. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1607. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1608. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1609. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1610. };
  1611. static const struct snd_kcontrol_new va_aif3_cap_mixer[] = {
  1612. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1613. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1614. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1615. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1616. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1617. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1618. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1619. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1620. SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, VA_MACRO_DEC4, 1, 0,
  1621. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1622. SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, VA_MACRO_DEC5, 1, 0,
  1623. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1624. SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, VA_MACRO_DEC6, 1, 0,
  1625. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1626. SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, VA_MACRO_DEC7, 1, 0,
  1627. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1628. };
  1629. static const struct snd_kcontrol_new va_aif1_cap_mixer_v2[] = {
  1630. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1631. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1632. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1633. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1634. };
  1635. static const struct snd_kcontrol_new va_aif2_cap_mixer_v2[] = {
  1636. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1637. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1638. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1639. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1640. };
  1641. static const struct snd_kcontrol_new va_aif3_cap_mixer_v2[] = {
  1642. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1643. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1644. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1645. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1646. };
  1647. static const struct snd_kcontrol_new va_aif1_cap_mixer_v3[] = {
  1648. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1649. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1650. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1651. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1652. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1653. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1654. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1655. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1656. };
  1657. static const struct snd_kcontrol_new va_aif2_cap_mixer_v3[] = {
  1658. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1659. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1660. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1661. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1662. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1663. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1664. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1665. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1666. };
  1667. static const struct snd_kcontrol_new va_aif3_cap_mixer_v3[] = {
  1668. SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, VA_MACRO_DEC0, 1, 0,
  1669. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1670. SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, VA_MACRO_DEC1, 1, 0,
  1671. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1672. SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, VA_MACRO_DEC2, 1, 0,
  1673. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1674. SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, VA_MACRO_DEC3, 1, 0,
  1675. va_macro_tx_mixer_get, va_macro_tx_mixer_put),
  1676. };
  1677. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_common[] = {
  1678. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1679. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1680. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1681. SND_SOC_DAPM_PRE_PMD),
  1682. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1683. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1684. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1685. SND_SOC_DAPM_PRE_PMD),
  1686. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1687. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1688. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1689. SND_SOC_DAPM_PRE_PMD),
  1690. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1691. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1692. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0_v2),
  1693. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1_v2),
  1694. SND_SOC_DAPM_INPUT("VA SWR_INPUT"),
  1695. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1696. va_macro_enable_micbias,
  1697. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1698. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1699. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1700. SND_SOC_DAPM_POST_PMD),
  1701. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1702. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1703. SND_SOC_DAPM_POST_PMD),
  1704. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1705. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1706. SND_SOC_DAPM_POST_PMD),
  1707. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1708. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1709. SND_SOC_DAPM_POST_PMD),
  1710. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1711. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1712. SND_SOC_DAPM_POST_PMD),
  1713. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1714. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1715. SND_SOC_DAPM_POST_PMD),
  1716. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1717. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1718. SND_SOC_DAPM_POST_PMD),
  1719. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1720. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1721. SND_SOC_DAPM_POST_PMD),
  1722. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1723. &va_dec0_mux, va_macro_enable_dec,
  1724. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1725. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1726. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1727. &va_dec1_mux, va_macro_enable_dec,
  1728. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1729. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1730. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1731. va_macro_mclk_event,
  1732. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1733. };
  1734. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v2[] = {
  1735. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1736. VA_MACRO_AIF1_CAP, 0,
  1737. va_aif1_cap_mixer_v2, ARRAY_SIZE(va_aif1_cap_mixer_v2)),
  1738. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1739. VA_MACRO_AIF2_CAP, 0,
  1740. va_aif2_cap_mixer_v2, ARRAY_SIZE(va_aif2_cap_mixer_v2)),
  1741. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1742. VA_MACRO_AIF3_CAP, 0,
  1743. va_aif3_cap_mixer_v2, ARRAY_SIZE(va_aif3_cap_mixer_v2)),
  1744. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1745. va_macro_swr_pwr_event_v2,
  1746. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1747. SND_SOC_DAPM_SUPPLY_S("VA_TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1748. va_macro_tx_swr_clk_event_v2,
  1749. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1750. SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
  1751. va_macro_swr_clk_event_v2,
  1752. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1753. };
  1754. static const struct snd_soc_dapm_widget va_macro_dapm_widgets_v3[] = {
  1755. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1756. VA_MACRO_AIF1_CAP, 0,
  1757. va_aif1_cap_mixer_v3, ARRAY_SIZE(va_aif1_cap_mixer_v3)),
  1758. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1759. VA_MACRO_AIF2_CAP, 0,
  1760. va_aif2_cap_mixer_v3, ARRAY_SIZE(va_aif2_cap_mixer_v3)),
  1761. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1762. VA_MACRO_AIF3_CAP, 0,
  1763. va_aif3_cap_mixer_v3, ARRAY_SIZE(va_aif3_cap_mixer_v3)),
  1764. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1765. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1766. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2_v3),
  1767. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3_v3),
  1768. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1769. &va_dec2_mux, va_macro_enable_dec,
  1770. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1771. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1772. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1773. &va_dec3_mux, va_macro_enable_dec,
  1774. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1775. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1776. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1777. va_macro_swr_pwr_event,
  1778. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1779. };
  1780. static const struct snd_soc_dapm_widget va_macro_dapm_widgets[] = {
  1781. SND_SOC_DAPM_AIF_OUT_E("VA_AIF1 CAP", "VA_AIF1 Capture", 0,
  1782. SND_SOC_NOPM, VA_MACRO_AIF1_CAP, 0,
  1783. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1784. SND_SOC_DAPM_PRE_PMD),
  1785. SND_SOC_DAPM_AIF_OUT_E("VA_AIF2 CAP", "VA_AIF2 Capture", 0,
  1786. SND_SOC_NOPM, VA_MACRO_AIF2_CAP, 0,
  1787. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1788. SND_SOC_DAPM_PRE_PMD),
  1789. SND_SOC_DAPM_AIF_OUT_E("VA_AIF3 CAP", "VA_AIF3 Capture", 0,
  1790. SND_SOC_NOPM, VA_MACRO_AIF3_CAP, 0,
  1791. va_macro_enable_tx, SND_SOC_DAPM_POST_PMU |
  1792. SND_SOC_DAPM_PRE_PMD),
  1793. SND_SOC_DAPM_MIXER("VA_AIF1_CAP Mixer", SND_SOC_NOPM,
  1794. VA_MACRO_AIF1_CAP, 0,
  1795. va_aif1_cap_mixer, ARRAY_SIZE(va_aif1_cap_mixer)),
  1796. SND_SOC_DAPM_MIXER("VA_AIF2_CAP Mixer", SND_SOC_NOPM,
  1797. VA_MACRO_AIF2_CAP, 0,
  1798. va_aif2_cap_mixer, ARRAY_SIZE(va_aif2_cap_mixer)),
  1799. SND_SOC_DAPM_MIXER("VA_AIF3_CAP Mixer", SND_SOC_NOPM,
  1800. VA_MACRO_AIF3_CAP, 0,
  1801. va_aif3_cap_mixer, ARRAY_SIZE(va_aif3_cap_mixer)),
  1802. VA_MACRO_DAPM_MUX("VA DMIC MUX0", 0, va_dmic0),
  1803. VA_MACRO_DAPM_MUX("VA DMIC MUX1", 0, va_dmic1),
  1804. VA_MACRO_DAPM_MUX("VA DMIC MUX2", 0, va_dmic2),
  1805. VA_MACRO_DAPM_MUX("VA DMIC MUX3", 0, va_dmic3),
  1806. VA_MACRO_DAPM_MUX("VA DMIC MUX4", 0, va_dmic4),
  1807. VA_MACRO_DAPM_MUX("VA DMIC MUX5", 0, va_dmic5),
  1808. VA_MACRO_DAPM_MUX("VA DMIC MUX6", 0, va_dmic6),
  1809. VA_MACRO_DAPM_MUX("VA DMIC MUX7", 0, va_dmic7),
  1810. VA_MACRO_DAPM_MUX("VA SMIC MUX0", 0, va_smic0),
  1811. VA_MACRO_DAPM_MUX("VA SMIC MUX1", 0, va_smic1),
  1812. VA_MACRO_DAPM_MUX("VA SMIC MUX2", 0, va_smic2),
  1813. VA_MACRO_DAPM_MUX("VA SMIC MUX3", 0, va_smic3),
  1814. VA_MACRO_DAPM_MUX("VA SMIC MUX4", 0, va_smic4),
  1815. VA_MACRO_DAPM_MUX("VA SMIC MUX5", 0, va_smic5),
  1816. VA_MACRO_DAPM_MUX("VA SMIC MUX6", 0, va_smic6),
  1817. VA_MACRO_DAPM_MUX("VA SMIC MUX7", 0, va_smic7),
  1818. SND_SOC_DAPM_SUPPLY("VA MIC BIAS1", SND_SOC_NOPM, 0, 0,
  1819. va_macro_enable_micbias,
  1820. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1821. SND_SOC_DAPM_ADC_E("VA DMIC0", NULL, SND_SOC_NOPM, 0, 0,
  1822. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1823. SND_SOC_DAPM_POST_PMD),
  1824. SND_SOC_DAPM_ADC_E("VA DMIC1", NULL, SND_SOC_NOPM, 0, 0,
  1825. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1826. SND_SOC_DAPM_POST_PMD),
  1827. SND_SOC_DAPM_ADC_E("VA DMIC2", NULL, SND_SOC_NOPM, 0, 0,
  1828. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1829. SND_SOC_DAPM_POST_PMD),
  1830. SND_SOC_DAPM_ADC_E("VA DMIC3", NULL, SND_SOC_NOPM, 0, 0,
  1831. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1832. SND_SOC_DAPM_POST_PMD),
  1833. SND_SOC_DAPM_ADC_E("VA DMIC4", NULL, SND_SOC_NOPM, 0, 0,
  1834. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1835. SND_SOC_DAPM_POST_PMD),
  1836. SND_SOC_DAPM_ADC_E("VA DMIC5", NULL, SND_SOC_NOPM, 0, 0,
  1837. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1838. SND_SOC_DAPM_POST_PMD),
  1839. SND_SOC_DAPM_ADC_E("VA DMIC6", NULL, SND_SOC_NOPM, 0, 0,
  1840. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1841. SND_SOC_DAPM_POST_PMD),
  1842. SND_SOC_DAPM_ADC_E("VA DMIC7", NULL, SND_SOC_NOPM, 0, 0,
  1843. va_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
  1844. SND_SOC_DAPM_POST_PMD),
  1845. SND_SOC_DAPM_INPUT("VA SWR_ADC0"),
  1846. SND_SOC_DAPM_INPUT("VA SWR_ADC1"),
  1847. SND_SOC_DAPM_INPUT("VA SWR_ADC2"),
  1848. SND_SOC_DAPM_INPUT("VA SWR_ADC3"),
  1849. SND_SOC_DAPM_INPUT("VA SWR_MIC0"),
  1850. SND_SOC_DAPM_INPUT("VA SWR_MIC1"),
  1851. SND_SOC_DAPM_INPUT("VA SWR_MIC2"),
  1852. SND_SOC_DAPM_INPUT("VA SWR_MIC3"),
  1853. SND_SOC_DAPM_INPUT("VA SWR_MIC4"),
  1854. SND_SOC_DAPM_INPUT("VA SWR_MIC5"),
  1855. SND_SOC_DAPM_INPUT("VA SWR_MIC6"),
  1856. SND_SOC_DAPM_INPUT("VA SWR_MIC7"),
  1857. SND_SOC_DAPM_MUX_E("VA DEC0 MUX", SND_SOC_NOPM, VA_MACRO_DEC0, 0,
  1858. &va_dec0_mux, va_macro_enable_dec,
  1859. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1860. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1861. SND_SOC_DAPM_MUX_E("VA DEC1 MUX", SND_SOC_NOPM, VA_MACRO_DEC1, 0,
  1862. &va_dec1_mux, va_macro_enable_dec,
  1863. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1864. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1865. SND_SOC_DAPM_MUX_E("VA DEC2 MUX", SND_SOC_NOPM, VA_MACRO_DEC2, 0,
  1866. &va_dec2_mux, va_macro_enable_dec,
  1867. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1868. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1869. SND_SOC_DAPM_MUX_E("VA DEC3 MUX", SND_SOC_NOPM, VA_MACRO_DEC3, 0,
  1870. &va_dec3_mux, va_macro_enable_dec,
  1871. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1872. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1873. SND_SOC_DAPM_MUX_E("VA DEC4 MUX", SND_SOC_NOPM, VA_MACRO_DEC4, 0,
  1874. &va_dec4_mux, va_macro_enable_dec,
  1875. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1876. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1877. SND_SOC_DAPM_MUX_E("VA DEC5 MUX", SND_SOC_NOPM, VA_MACRO_DEC5, 0,
  1878. &va_dec5_mux, va_macro_enable_dec,
  1879. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1880. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1881. SND_SOC_DAPM_MUX_E("VA DEC6 MUX", SND_SOC_NOPM, VA_MACRO_DEC6, 0,
  1882. &va_dec6_mux, va_macro_enable_dec,
  1883. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1884. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1885. SND_SOC_DAPM_MUX_E("VA DEC7 MUX", SND_SOC_NOPM, VA_MACRO_DEC7, 0,
  1886. &va_dec7_mux, va_macro_enable_dec,
  1887. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1888. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
  1889. SND_SOC_DAPM_SUPPLY_S("VA_SWR_PWR", -1, SND_SOC_NOPM, 0, 0,
  1890. va_macro_swr_pwr_event,
  1891. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1892. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1893. va_macro_mclk_event,
  1894. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1895. };
  1896. static const struct snd_soc_dapm_widget va_macro_wod_dapm_widgets[] = {
  1897. SND_SOC_DAPM_SUPPLY_S("VA_MCLK", -1, SND_SOC_NOPM, 0, 0,
  1898. va_macro_mclk_event,
  1899. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1900. };
  1901. static const struct snd_soc_dapm_route va_audio_map_common[] = {
  1902. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  1903. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  1904. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  1905. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  1906. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  1907. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  1908. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1909. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1910. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1911. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1912. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  1913. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  1914. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  1915. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  1916. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  1917. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  1918. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  1919. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  1920. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  1921. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  1922. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  1923. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  1924. {"VA SMIC MUX0", "SWR_MIC0", "VA SWR_INPUT"},
  1925. {"VA SMIC MUX0", "SWR_MIC1", "VA SWR_INPUT"},
  1926. {"VA SMIC MUX0", "SWR_MIC2", "VA SWR_INPUT"},
  1927. {"VA SMIC MUX0", "SWR_MIC3", "VA SWR_INPUT"},
  1928. {"VA SMIC MUX0", "SWR_MIC4", "VA SWR_INPUT"},
  1929. {"VA SMIC MUX0", "SWR_MIC5", "VA SWR_INPUT"},
  1930. {"VA SMIC MUX0", "SWR_MIC6", "VA SWR_INPUT"},
  1931. {"VA SMIC MUX0", "SWR_MIC7", "VA SWR_INPUT"},
  1932. {"VA SMIC MUX0", "SWR_MIC8", "VA SWR_INPUT"},
  1933. {"VA SMIC MUX0", "SWR_MIC9", "VA SWR_INPUT"},
  1934. {"VA SMIC MUX0", "SWR_MIC10", "VA SWR_INPUT"},
  1935. {"VA SMIC MUX0", "SWR_MIC11", "VA SWR_INPUT"},
  1936. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  1937. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  1938. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  1939. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  1940. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  1941. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  1942. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  1943. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  1944. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  1945. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  1946. {"VA SMIC MUX1", "SWR_MIC0", "VA SWR_INPUT"},
  1947. {"VA SMIC MUX1", "SWR_MIC1", "VA SWR_INPUT"},
  1948. {"VA SMIC MUX1", "SWR_MIC2", "VA SWR_INPUT"},
  1949. {"VA SMIC MUX1", "SWR_MIC3", "VA SWR_INPUT"},
  1950. {"VA SMIC MUX1", "SWR_MIC4", "VA SWR_INPUT"},
  1951. {"VA SMIC MUX1", "SWR_MIC5", "VA SWR_INPUT"},
  1952. {"VA SMIC MUX1", "SWR_MIC6", "VA SWR_INPUT"},
  1953. {"VA SMIC MUX1", "SWR_MIC7", "VA SWR_INPUT"},
  1954. {"VA SMIC MUX1", "SWR_MIC8", "VA SWR_INPUT"},
  1955. {"VA SMIC MUX1", "SWR_MIC9", "VA SWR_INPUT"},
  1956. {"VA SMIC MUX1", "SWR_MIC10", "VA SWR_INPUT"},
  1957. {"VA SMIC MUX1", "SWR_MIC11", "VA SWR_INPUT"},
  1958. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1959. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1960. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1961. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1962. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1963. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1964. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1965. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1966. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1967. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1968. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1969. {"VA SWR_INPUT", NULL, "VA_SWR_PWR"},
  1970. };
  1971. static const struct snd_soc_dapm_route va_audio_map_v3[] = {
  1972. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1973. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1974. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1975. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1976. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  1977. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  1978. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  1979. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  1980. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  1981. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  1982. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  1983. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  1984. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  1985. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  1986. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  1987. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  1988. {"VA SMIC MUX2", "SWR_MIC0", "VA SWR_INPUT"},
  1989. {"VA SMIC MUX2", "SWR_MIC1", "VA SWR_INPUT"},
  1990. {"VA SMIC MUX2", "SWR_MIC2", "VA SWR_INPUT"},
  1991. {"VA SMIC MUX2", "SWR_MIC3", "VA SWR_INPUT"},
  1992. {"VA SMIC MUX2", "SWR_MIC4", "VA SWR_INPUT"},
  1993. {"VA SMIC MUX2", "SWR_MIC5", "VA SWR_INPUT"},
  1994. {"VA SMIC MUX2", "SWR_MIC6", "VA SWR_INPUT"},
  1995. {"VA SMIC MUX2", "SWR_MIC7", "VA SWR_INPUT"},
  1996. {"VA SMIC MUX2", "SWR_MIC8", "VA SWR_INPUT"},
  1997. {"VA SMIC MUX2", "SWR_MIC9", "VA SWR_INPUT"},
  1998. {"VA SMIC MUX2", "SWR_MIC10", "VA SWR_INPUT"},
  1999. {"VA SMIC MUX2", "SWR_MIC11", "VA SWR_INPUT"},
  2000. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2001. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2002. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2003. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2004. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2005. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2006. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2007. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2008. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2009. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2010. {"VA SMIC MUX3", "SWR_MIC0", "VA SWR_INPUT"},
  2011. {"VA SMIC MUX3", "SWR_MIC1", "VA SWR_INPUT"},
  2012. {"VA SMIC MUX3", "SWR_MIC2", "VA SWR_INPUT"},
  2013. {"VA SMIC MUX3", "SWR_MIC3", "VA SWR_INPUT"},
  2014. {"VA SMIC MUX3", "SWR_MIC4", "VA SWR_INPUT"},
  2015. {"VA SMIC MUX3", "SWR_MIC5", "VA SWR_INPUT"},
  2016. {"VA SMIC MUX3", "SWR_MIC6", "VA SWR_INPUT"},
  2017. {"VA SMIC MUX3", "SWR_MIC7", "VA SWR_INPUT"},
  2018. {"VA SMIC MUX3", "SWR_MIC8", "VA SWR_INPUT"},
  2019. {"VA SMIC MUX3", "SWR_MIC9", "VA SWR_INPUT"},
  2020. {"VA SMIC MUX3", "SWR_MIC10", "VA SWR_INPUT"},
  2021. {"VA SMIC MUX3", "SWR_MIC11", "VA SWR_INPUT"},
  2022. };
  2023. static const struct snd_soc_dapm_route va_audio_map_v2[] = {
  2024. {"VA_AIF1 CAP", NULL, "VA_SWR_CLK"},
  2025. {"VA_AIF2 CAP", NULL, "VA_SWR_CLK"},
  2026. {"VA_AIF3 CAP", NULL, "VA_SWR_CLK"},
  2027. };
  2028. static const struct snd_soc_dapm_route va_audio_map[] = {
  2029. {"VA_AIF1 CAP", NULL, "VA_MCLK"},
  2030. {"VA_AIF2 CAP", NULL, "VA_MCLK"},
  2031. {"VA_AIF3 CAP", NULL, "VA_MCLK"},
  2032. {"VA_AIF1 CAP", NULL, "VA_AIF1_CAP Mixer"},
  2033. {"VA_AIF2 CAP", NULL, "VA_AIF2_CAP Mixer"},
  2034. {"VA_AIF3 CAP", NULL, "VA_AIF3_CAP Mixer"},
  2035. {"VA_AIF1_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2036. {"VA_AIF1_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2037. {"VA_AIF1_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2038. {"VA_AIF1_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2039. {"VA_AIF1_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2040. {"VA_AIF1_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2041. {"VA_AIF1_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2042. {"VA_AIF1_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2043. {"VA_AIF2_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2044. {"VA_AIF2_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2045. {"VA_AIF2_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2046. {"VA_AIF2_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2047. {"VA_AIF2_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2048. {"VA_AIF2_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2049. {"VA_AIF2_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2050. {"VA_AIF2_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2051. {"VA_AIF3_CAP Mixer", "DEC0", "VA DEC0 MUX"},
  2052. {"VA_AIF3_CAP Mixer", "DEC1", "VA DEC1 MUX"},
  2053. {"VA_AIF3_CAP Mixer", "DEC2", "VA DEC2 MUX"},
  2054. {"VA_AIF3_CAP Mixer", "DEC3", "VA DEC3 MUX"},
  2055. {"VA_AIF3_CAP Mixer", "DEC4", "VA DEC4 MUX"},
  2056. {"VA_AIF3_CAP Mixer", "DEC5", "VA DEC5 MUX"},
  2057. {"VA_AIF3_CAP Mixer", "DEC6", "VA DEC6 MUX"},
  2058. {"VA_AIF3_CAP Mixer", "DEC7", "VA DEC7 MUX"},
  2059. {"VA DEC0 MUX", "MSM_DMIC", "VA DMIC MUX0"},
  2060. {"VA DMIC MUX0", "DMIC0", "VA DMIC0"},
  2061. {"VA DMIC MUX0", "DMIC1", "VA DMIC1"},
  2062. {"VA DMIC MUX0", "DMIC2", "VA DMIC2"},
  2063. {"VA DMIC MUX0", "DMIC3", "VA DMIC3"},
  2064. {"VA DMIC MUX0", "DMIC4", "VA DMIC4"},
  2065. {"VA DMIC MUX0", "DMIC5", "VA DMIC5"},
  2066. {"VA DMIC MUX0", "DMIC6", "VA DMIC6"},
  2067. {"VA DMIC MUX0", "DMIC7", "VA DMIC7"},
  2068. {"VA DEC0 MUX", "SWR_MIC", "VA SMIC MUX0"},
  2069. {"VA SMIC MUX0", "ADC0", "VA SWR_ADC0"},
  2070. {"VA SMIC MUX0", "ADC1", "VA SWR_ADC1"},
  2071. {"VA SMIC MUX0", "ADC2", "VA SWR_ADC2"},
  2072. {"VA SMIC MUX0", "ADC3", "VA SWR_ADC3"},
  2073. {"VA SMIC MUX0", "SWR_DMIC0", "VA SWR_MIC0"},
  2074. {"VA SMIC MUX0", "SWR_DMIC1", "VA SWR_MIC1"},
  2075. {"VA SMIC MUX0", "SWR_DMIC2", "VA SWR_MIC2"},
  2076. {"VA SMIC MUX0", "SWR_DMIC3", "VA SWR_MIC3"},
  2077. {"VA SMIC MUX0", "SWR_DMIC4", "VA SWR_MIC4"},
  2078. {"VA SMIC MUX0", "SWR_DMIC5", "VA SWR_MIC5"},
  2079. {"VA SMIC MUX0", "SWR_DMIC6", "VA SWR_MIC6"},
  2080. {"VA SMIC MUX0", "SWR_DMIC7", "VA SWR_MIC7"},
  2081. {"VA DEC1 MUX", "MSM_DMIC", "VA DMIC MUX1"},
  2082. {"VA DMIC MUX1", "DMIC0", "VA DMIC0"},
  2083. {"VA DMIC MUX1", "DMIC1", "VA DMIC1"},
  2084. {"VA DMIC MUX1", "DMIC2", "VA DMIC2"},
  2085. {"VA DMIC MUX1", "DMIC3", "VA DMIC3"},
  2086. {"VA DMIC MUX1", "DMIC4", "VA DMIC4"},
  2087. {"VA DMIC MUX1", "DMIC5", "VA DMIC5"},
  2088. {"VA DMIC MUX1", "DMIC6", "VA DMIC6"},
  2089. {"VA DMIC MUX1", "DMIC7", "VA DMIC7"},
  2090. {"VA DEC1 MUX", "SWR_MIC", "VA SMIC MUX1"},
  2091. {"VA SMIC MUX1", "ADC0", "VA SWR_ADC0"},
  2092. {"VA SMIC MUX1", "ADC1", "VA SWR_ADC1"},
  2093. {"VA SMIC MUX1", "ADC2", "VA SWR_ADC2"},
  2094. {"VA SMIC MUX1", "ADC3", "VA SWR_ADC3"},
  2095. {"VA SMIC MUX1", "SWR_DMIC0", "VA SWR_MIC0"},
  2096. {"VA SMIC MUX1", "SWR_DMIC1", "VA SWR_MIC1"},
  2097. {"VA SMIC MUX1", "SWR_DMIC2", "VA SWR_MIC2"},
  2098. {"VA SMIC MUX1", "SWR_DMIC3", "VA SWR_MIC3"},
  2099. {"VA SMIC MUX1", "SWR_DMIC4", "VA SWR_MIC4"},
  2100. {"VA SMIC MUX1", "SWR_DMIC5", "VA SWR_MIC5"},
  2101. {"VA SMIC MUX1", "SWR_DMIC6", "VA SWR_MIC6"},
  2102. {"VA SMIC MUX1", "SWR_DMIC7", "VA SWR_MIC7"},
  2103. {"VA DEC2 MUX", "MSM_DMIC", "VA DMIC MUX2"},
  2104. {"VA DMIC MUX2", "DMIC0", "VA DMIC0"},
  2105. {"VA DMIC MUX2", "DMIC1", "VA DMIC1"},
  2106. {"VA DMIC MUX2", "DMIC2", "VA DMIC2"},
  2107. {"VA DMIC MUX2", "DMIC3", "VA DMIC3"},
  2108. {"VA DMIC MUX2", "DMIC4", "VA DMIC4"},
  2109. {"VA DMIC MUX2", "DMIC5", "VA DMIC5"},
  2110. {"VA DMIC MUX2", "DMIC6", "VA DMIC6"},
  2111. {"VA DMIC MUX2", "DMIC7", "VA DMIC7"},
  2112. {"VA DEC2 MUX", "SWR_MIC", "VA SMIC MUX2"},
  2113. {"VA SMIC MUX2", "ADC0", "VA SWR_ADC0"},
  2114. {"VA SMIC MUX2", "ADC1", "VA SWR_ADC1"},
  2115. {"VA SMIC MUX2", "ADC2", "VA SWR_ADC2"},
  2116. {"VA SMIC MUX2", "ADC3", "VA SWR_ADC3"},
  2117. {"VA SMIC MUX2", "SWR_DMIC0", "VA SWR_MIC0"},
  2118. {"VA SMIC MUX2", "SWR_DMIC1", "VA SWR_MIC1"},
  2119. {"VA SMIC MUX2", "SWR_DMIC2", "VA SWR_MIC2"},
  2120. {"VA SMIC MUX2", "SWR_DMIC3", "VA SWR_MIC3"},
  2121. {"VA SMIC MUX2", "SWR_DMIC4", "VA SWR_MIC4"},
  2122. {"VA SMIC MUX2", "SWR_DMIC5", "VA SWR_MIC5"},
  2123. {"VA SMIC MUX2", "SWR_DMIC6", "VA SWR_MIC6"},
  2124. {"VA SMIC MUX2", "SWR_DMIC7", "VA SWR_MIC7"},
  2125. {"VA DEC3 MUX", "MSM_DMIC", "VA DMIC MUX3"},
  2126. {"VA DMIC MUX3", "DMIC0", "VA DMIC0"},
  2127. {"VA DMIC MUX3", "DMIC1", "VA DMIC1"},
  2128. {"VA DMIC MUX3", "DMIC2", "VA DMIC2"},
  2129. {"VA DMIC MUX3", "DMIC3", "VA DMIC3"},
  2130. {"VA DMIC MUX3", "DMIC4", "VA DMIC4"},
  2131. {"VA DMIC MUX3", "DMIC5", "VA DMIC5"},
  2132. {"VA DMIC MUX3", "DMIC6", "VA DMIC6"},
  2133. {"VA DMIC MUX3", "DMIC7", "VA DMIC7"},
  2134. {"VA DEC3 MUX", "SWR_MIC", "VA SMIC MUX3"},
  2135. {"VA SMIC MUX3", "ADC0", "VA SWR_ADC0"},
  2136. {"VA SMIC MUX3", "ADC1", "VA SWR_ADC1"},
  2137. {"VA SMIC MUX3", "ADC2", "VA SWR_ADC2"},
  2138. {"VA SMIC MUX3", "ADC3", "VA SWR_ADC3"},
  2139. {"VA SMIC MUX3", "SWR_DMIC0", "VA SWR_MIC0"},
  2140. {"VA SMIC MUX3", "SWR_DMIC1", "VA SWR_MIC1"},
  2141. {"VA SMIC MUX3", "SWR_DMIC2", "VA SWR_MIC2"},
  2142. {"VA SMIC MUX3", "SWR_DMIC3", "VA SWR_MIC3"},
  2143. {"VA SMIC MUX3", "SWR_DMIC4", "VA SWR_MIC4"},
  2144. {"VA SMIC MUX3", "SWR_DMIC5", "VA SWR_MIC5"},
  2145. {"VA SMIC MUX3", "SWR_DMIC6", "VA SWR_MIC6"},
  2146. {"VA SMIC MUX3", "SWR_DMIC7", "VA SWR_MIC7"},
  2147. {"VA DEC4 MUX", "MSM_DMIC", "VA DMIC MUX4"},
  2148. {"VA DMIC MUX4", "DMIC0", "VA DMIC0"},
  2149. {"VA DMIC MUX4", "DMIC1", "VA DMIC1"},
  2150. {"VA DMIC MUX4", "DMIC2", "VA DMIC2"},
  2151. {"VA DMIC MUX4", "DMIC3", "VA DMIC3"},
  2152. {"VA DMIC MUX4", "DMIC4", "VA DMIC4"},
  2153. {"VA DMIC MUX4", "DMIC5", "VA DMIC5"},
  2154. {"VA DMIC MUX4", "DMIC6", "VA DMIC6"},
  2155. {"VA DMIC MUX4", "DMIC7", "VA DMIC7"},
  2156. {"VA DEC4 MUX", "SWR_MIC", "VA SMIC MUX4"},
  2157. {"VA SMIC MUX4", "ADC0", "VA SWR_ADC0"},
  2158. {"VA SMIC MUX4", "ADC1", "VA SWR_ADC1"},
  2159. {"VA SMIC MUX4", "ADC2", "VA SWR_ADC2"},
  2160. {"VA SMIC MUX4", "ADC3", "VA SWR_ADC3"},
  2161. {"VA SMIC MUX4", "SWR_DMIC0", "VA SWR_MIC0"},
  2162. {"VA SMIC MUX4", "SWR_DMIC1", "VA SWR_MIC1"},
  2163. {"VA SMIC MUX4", "SWR_DMIC2", "VA SWR_MIC2"},
  2164. {"VA SMIC MUX4", "SWR_DMIC3", "VA SWR_MIC3"},
  2165. {"VA SMIC MUX4", "SWR_DMIC4", "VA SWR_MIC4"},
  2166. {"VA SMIC MUX4", "SWR_DMIC5", "VA SWR_MIC5"},
  2167. {"VA SMIC MUX4", "SWR_DMIC6", "VA SWR_MIC6"},
  2168. {"VA SMIC MUX4", "SWR_DMIC7", "VA SWR_MIC7"},
  2169. {"VA DEC5 MUX", "MSM_DMIC", "VA DMIC MUX5"},
  2170. {"VA DMIC MUX5", "DMIC0", "VA DMIC0"},
  2171. {"VA DMIC MUX5", "DMIC1", "VA DMIC1"},
  2172. {"VA DMIC MUX5", "DMIC2", "VA DMIC2"},
  2173. {"VA DMIC MUX5", "DMIC3", "VA DMIC3"},
  2174. {"VA DMIC MUX5", "DMIC4", "VA DMIC4"},
  2175. {"VA DMIC MUX5", "DMIC5", "VA DMIC5"},
  2176. {"VA DMIC MUX5", "DMIC6", "VA DMIC6"},
  2177. {"VA DMIC MUX5", "DMIC7", "VA DMIC7"},
  2178. {"VA DEC5 MUX", "SWR_MIC", "VA SMIC MUX5"},
  2179. {"VA SMIC MUX5", "ADC0", "VA SWR_ADC0"},
  2180. {"VA SMIC MUX5", "ADC1", "VA SWR_ADC1"},
  2181. {"VA SMIC MUX5", "ADC2", "VA SWR_ADC2"},
  2182. {"VA SMIC MUX5", "ADC3", "VA SWR_ADC3"},
  2183. {"VA SMIC MUX5", "SWR_DMIC0", "VA SWR_MIC0"},
  2184. {"VA SMIC MUX5", "SWR_DMIC1", "VA SWR_MIC1"},
  2185. {"VA SMIC MUX5", "SWR_DMIC2", "VA SWR_MIC2"},
  2186. {"VA SMIC MUX5", "SWR_DMIC3", "VA SWR_MIC3"},
  2187. {"VA SMIC MUX5", "SWR_DMIC4", "VA SWR_MIC4"},
  2188. {"VA SMIC MUX5", "SWR_DMIC5", "VA SWR_MIC5"},
  2189. {"VA SMIC MUX5", "SWR_DMIC6", "VA SWR_MIC6"},
  2190. {"VA SMIC MUX5", "SWR_DMIC7", "VA SWR_MIC7"},
  2191. {"VA DEC6 MUX", "MSM_DMIC", "VA DMIC MUX6"},
  2192. {"VA DMIC MUX6", "DMIC0", "VA DMIC0"},
  2193. {"VA DMIC MUX6", "DMIC1", "VA DMIC1"},
  2194. {"VA DMIC MUX6", "DMIC2", "VA DMIC2"},
  2195. {"VA DMIC MUX6", "DMIC3", "VA DMIC3"},
  2196. {"VA DMIC MUX6", "DMIC4", "VA DMIC4"},
  2197. {"VA DMIC MUX6", "DMIC5", "VA DMIC5"},
  2198. {"VA DMIC MUX6", "DMIC6", "VA DMIC6"},
  2199. {"VA DMIC MUX6", "DMIC7", "VA DMIC7"},
  2200. {"VA DEC6 MUX", "SWR_MIC", "VA SMIC MUX6"},
  2201. {"VA SMIC MUX6", "ADC0", "VA SWR_ADC0"},
  2202. {"VA SMIC MUX6", "ADC1", "VA SWR_ADC1"},
  2203. {"VA SMIC MUX6", "ADC2", "VA SWR_ADC2"},
  2204. {"VA SMIC MUX6", "ADC3", "VA SWR_ADC3"},
  2205. {"VA SMIC MUX6", "SWR_DMIC0", "VA SWR_MIC0"},
  2206. {"VA SMIC MUX6", "SWR_DMIC1", "VA SWR_MIC1"},
  2207. {"VA SMIC MUX6", "SWR_DMIC2", "VA SWR_MIC2"},
  2208. {"VA SMIC MUX6", "SWR_DMIC3", "VA SWR_MIC3"},
  2209. {"VA SMIC MUX6", "SWR_DMIC4", "VA SWR_MIC4"},
  2210. {"VA SMIC MUX6", "SWR_DMIC5", "VA SWR_MIC5"},
  2211. {"VA SMIC MUX6", "SWR_DMIC6", "VA SWR_MIC6"},
  2212. {"VA SMIC MUX6", "SWR_DMIC7", "VA SWR_MIC7"},
  2213. {"VA DEC7 MUX", "MSM_DMIC", "VA DMIC MUX7"},
  2214. {"VA DMIC MUX7", "DMIC0", "VA DMIC0"},
  2215. {"VA DMIC MUX7", "DMIC1", "VA DMIC1"},
  2216. {"VA DMIC MUX7", "DMIC2", "VA DMIC2"},
  2217. {"VA DMIC MUX7", "DMIC3", "VA DMIC3"},
  2218. {"VA DMIC MUX7", "DMIC4", "VA DMIC4"},
  2219. {"VA DMIC MUX7", "DMIC5", "VA DMIC5"},
  2220. {"VA DMIC MUX7", "DMIC6", "VA DMIC6"},
  2221. {"VA DMIC MUX7", "DMIC7", "VA DMIC7"},
  2222. {"VA DEC7 MUX", "SWR_MIC", "VA SMIC MUX7"},
  2223. {"VA SMIC MUX7", "ADC0", "VA SWR_ADC0"},
  2224. {"VA SMIC MUX7", "ADC1", "VA SWR_ADC1"},
  2225. {"VA SMIC MUX7", "ADC2", "VA SWR_ADC2"},
  2226. {"VA SMIC MUX7", "ADC3", "VA SWR_ADC3"},
  2227. {"VA SMIC MUX7", "SWR_DMIC0", "VA SWR_MIC0"},
  2228. {"VA SMIC MUX7", "SWR_DMIC1", "VA SWR_MIC1"},
  2229. {"VA SMIC MUX7", "SWR_DMIC2", "VA SWR_MIC2"},
  2230. {"VA SMIC MUX7", "SWR_DMIC3", "VA SWR_MIC3"},
  2231. {"VA SMIC MUX7", "SWR_DMIC4", "VA SWR_MIC4"},
  2232. {"VA SMIC MUX7", "SWR_DMIC5", "VA SWR_MIC5"},
  2233. {"VA SMIC MUX7", "SWR_DMIC6", "VA SWR_MIC6"},
  2234. {"VA SMIC MUX7", "SWR_DMIC7", "VA SWR_MIC7"},
  2235. {"VA SWR_ADC0", NULL, "VA_SWR_PWR"},
  2236. {"VA SWR_ADC1", NULL, "VA_SWR_PWR"},
  2237. {"VA SWR_ADC2", NULL, "VA_SWR_PWR"},
  2238. {"VA SWR_ADC3", NULL, "VA_SWR_PWR"},
  2239. {"VA SWR_MIC0", NULL, "VA_SWR_PWR"},
  2240. {"VA SWR_MIC1", NULL, "VA_SWR_PWR"},
  2241. {"VA SWR_MIC2", NULL, "VA_SWR_PWR"},
  2242. {"VA SWR_MIC3", NULL, "VA_SWR_PWR"},
  2243. {"VA SWR_MIC4", NULL, "VA_SWR_PWR"},
  2244. {"VA SWR_MIC5", NULL, "VA_SWR_PWR"},
  2245. {"VA SWR_MIC6", NULL, "VA_SWR_PWR"},
  2246. {"VA SWR_MIC7", NULL, "VA_SWR_PWR"},
  2247. };
  2248. static const char * const dec_mode_mux_text[] = {
  2249. "ADC_DEFAULT", "ADC_LOW_PWR", "ADC_HIGH_PERF",
  2250. };
  2251. static const struct soc_enum dec_mode_mux_enum =
  2252. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dec_mode_mux_text),
  2253. dec_mode_mux_text);
  2254. static const struct snd_kcontrol_new va_macro_snd_controls[] = {
  2255. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2256. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2257. -84, 40, digital_gain),
  2258. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2259. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2260. -84, 40, digital_gain),
  2261. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2262. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2263. -84, 40, digital_gain),
  2264. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2265. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2266. -84, 40, digital_gain),
  2267. SOC_SINGLE_S8_TLV("VA_DEC4 Volume",
  2268. BOLERO_CDC_VA_TX4_TX_VOL_CTL,
  2269. -84, 40, digital_gain),
  2270. SOC_SINGLE_S8_TLV("VA_DEC5 Volume",
  2271. BOLERO_CDC_VA_TX5_TX_VOL_CTL,
  2272. -84, 40, digital_gain),
  2273. SOC_SINGLE_S8_TLV("VA_DEC6 Volume",
  2274. BOLERO_CDC_VA_TX6_TX_VOL_CTL,
  2275. -84, 40, digital_gain),
  2276. SOC_SINGLE_S8_TLV("VA_DEC7 Volume",
  2277. BOLERO_CDC_VA_TX7_TX_VOL_CTL,
  2278. -84, 40, digital_gain),
  2279. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2280. va_macro_lpi_get, va_macro_lpi_put),
  2281. SOC_ENUM_EXT("VA_DEC0 MODE", dec_mode_mux_enum,
  2282. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2283. SOC_ENUM_EXT("VA_DEC1 MODE", dec_mode_mux_enum,
  2284. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2285. SOC_ENUM_EXT("VA_DEC2 MODE", dec_mode_mux_enum,
  2286. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2287. SOC_ENUM_EXT("VA_DEC3 MODE", dec_mode_mux_enum,
  2288. va_macro_dec_mode_get, va_macro_dec_mode_put),
  2289. };
  2290. static const struct snd_kcontrol_new va_macro_snd_controls_common[] = {
  2291. SOC_SINGLE_S8_TLV("VA_DEC0 Volume",
  2292. BOLERO_CDC_VA_TX0_TX_VOL_CTL,
  2293. -84, 40, digital_gain),
  2294. SOC_SINGLE_S8_TLV("VA_DEC1 Volume",
  2295. BOLERO_CDC_VA_TX1_TX_VOL_CTL,
  2296. -84, 40, digital_gain),
  2297. SOC_SINGLE_EXT("LPI Enable", 0, 0, 1, 0,
  2298. va_macro_lpi_get, va_macro_lpi_put),
  2299. };
  2300. static const struct snd_kcontrol_new va_macro_snd_controls_v3[] = {
  2301. SOC_SINGLE_S8_TLV("VA_DEC2 Volume",
  2302. BOLERO_CDC_VA_TX2_TX_VOL_CTL,
  2303. -84, 40, digital_gain),
  2304. SOC_SINGLE_S8_TLV("VA_DEC3 Volume",
  2305. BOLERO_CDC_VA_TX3_TX_VOL_CTL,
  2306. -84, 40, digital_gain),
  2307. };
  2308. static int va_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
  2309. struct va_macro_priv *va_priv)
  2310. {
  2311. u32 div_factor;
  2312. u32 mclk_rate = VA_MACRO_MCLK_FREQ;
  2313. if (dmic_sample_rate == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
  2314. mclk_rate % dmic_sample_rate != 0)
  2315. goto undefined_rate;
  2316. div_factor = mclk_rate / dmic_sample_rate;
  2317. switch (div_factor) {
  2318. case 2:
  2319. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2320. break;
  2321. case 3:
  2322. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_3;
  2323. break;
  2324. case 4:
  2325. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_4;
  2326. break;
  2327. case 6:
  2328. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_6;
  2329. break;
  2330. case 8:
  2331. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_8;
  2332. break;
  2333. case 16:
  2334. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_16;
  2335. break;
  2336. default:
  2337. /* Any other DIV factor is invalid */
  2338. goto undefined_rate;
  2339. }
  2340. /* Valid dmic DIV factors */
  2341. dev_dbg(va_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
  2342. __func__, div_factor, mclk_rate);
  2343. return dmic_sample_rate;
  2344. undefined_rate:
  2345. dev_dbg(va_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
  2346. __func__, dmic_sample_rate, mclk_rate);
  2347. dmic_sample_rate = VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
  2348. return dmic_sample_rate;
  2349. }
  2350. static int va_macro_init(struct snd_soc_component *component)
  2351. {
  2352. struct snd_soc_dapm_context *dapm =
  2353. snd_soc_component_get_dapm(component);
  2354. int ret, i;
  2355. struct device *va_dev = NULL;
  2356. struct va_macro_priv *va_priv = NULL;
  2357. va_dev = bolero_get_device_ptr(component->dev, VA_MACRO);
  2358. if (!va_dev) {
  2359. dev_err(component->dev,
  2360. "%s: null device for macro!\n", __func__);
  2361. return -EINVAL;
  2362. }
  2363. va_priv = dev_get_drvdata(va_dev);
  2364. if (!va_priv) {
  2365. dev_err(component->dev,
  2366. "%s: priv is null for macro!\n", __func__);
  2367. return -EINVAL;
  2368. }
  2369. va_priv->lpi_enable = false;
  2370. va_priv->register_event_listener = false;
  2371. if (va_priv->va_without_decimation) {
  2372. ret = snd_soc_dapm_new_controls(dapm, va_macro_wod_dapm_widgets,
  2373. ARRAY_SIZE(va_macro_wod_dapm_widgets));
  2374. if (ret < 0) {
  2375. dev_err(va_dev,
  2376. "%s: Failed to add without dec controls\n",
  2377. __func__);
  2378. return ret;
  2379. }
  2380. va_priv->component = component;
  2381. return 0;
  2382. }
  2383. va_priv->version = bolero_get_version(va_dev);
  2384. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2385. ret = snd_soc_dapm_new_controls(dapm,
  2386. va_macro_dapm_widgets_common,
  2387. ARRAY_SIZE(va_macro_dapm_widgets_common));
  2388. if (ret < 0) {
  2389. dev_err(va_dev, "%s: Failed to add controls\n",
  2390. __func__);
  2391. return ret;
  2392. }
  2393. if (va_priv->version == BOLERO_VERSION_2_1)
  2394. ret = snd_soc_dapm_new_controls(dapm,
  2395. va_macro_dapm_widgets_v2,
  2396. ARRAY_SIZE(va_macro_dapm_widgets_v2));
  2397. else if (va_priv->version == BOLERO_VERSION_2_0)
  2398. ret = snd_soc_dapm_new_controls(dapm,
  2399. va_macro_dapm_widgets_v3,
  2400. ARRAY_SIZE(va_macro_dapm_widgets_v3));
  2401. if (ret < 0) {
  2402. dev_err(va_dev, "%s: Failed to add controls\n",
  2403. __func__);
  2404. return ret;
  2405. }
  2406. } else {
  2407. ret = snd_soc_dapm_new_controls(dapm, va_macro_dapm_widgets,
  2408. ARRAY_SIZE(va_macro_dapm_widgets));
  2409. if (ret < 0) {
  2410. dev_err(va_dev, "%s: Failed to add controls\n",
  2411. __func__);
  2412. return ret;
  2413. }
  2414. }
  2415. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2416. ret = snd_soc_dapm_add_routes(dapm,
  2417. va_audio_map_common,
  2418. ARRAY_SIZE(va_audio_map_common));
  2419. if (ret < 0) {
  2420. dev_err(va_dev, "%s: Failed to add routes\n",
  2421. __func__);
  2422. return ret;
  2423. }
  2424. if (va_priv->version == BOLERO_VERSION_2_0) {
  2425. ret = snd_soc_dapm_add_routes(dapm,
  2426. va_audio_map_v3,
  2427. ARRAY_SIZE(va_audio_map_v3));
  2428. if (ret < 0) {
  2429. dev_err(va_dev, "%s: Failed to add routes\n",
  2430. __func__);
  2431. return ret;
  2432. }
  2433. }
  2434. if (va_priv->version == BOLERO_VERSION_2_1) {
  2435. ret = snd_soc_dapm_add_routes(dapm,
  2436. va_audio_map_v2,
  2437. ARRAY_SIZE(va_audio_map_v2));
  2438. if (ret < 0) {
  2439. dev_err(va_dev, "%s: Failed to add routes\n",
  2440. __func__);
  2441. return ret;
  2442. }
  2443. }
  2444. } else {
  2445. ret = snd_soc_dapm_add_routes(dapm, va_audio_map,
  2446. ARRAY_SIZE(va_audio_map));
  2447. if (ret < 0) {
  2448. dev_err(va_dev, "%s: Failed to add routes\n",
  2449. __func__);
  2450. return ret;
  2451. }
  2452. }
  2453. ret = snd_soc_dapm_new_widgets(dapm->card);
  2454. if (ret < 0) {
  2455. dev_err(va_dev, "%s: Failed to add widgets\n", __func__);
  2456. return ret;
  2457. }
  2458. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2459. ret = snd_soc_add_component_controls(component,
  2460. va_macro_snd_controls_common,
  2461. ARRAY_SIZE(va_macro_snd_controls_common));
  2462. if (ret < 0) {
  2463. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2464. __func__);
  2465. return ret;
  2466. }
  2467. if (va_priv->version == BOLERO_VERSION_2_0)
  2468. ret = snd_soc_add_component_controls(component,
  2469. va_macro_snd_controls_v3,
  2470. ARRAY_SIZE(va_macro_snd_controls_v3));
  2471. if (ret < 0) {
  2472. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2473. __func__);
  2474. return ret;
  2475. }
  2476. } else {
  2477. ret = snd_soc_add_component_controls(component,
  2478. va_macro_snd_controls,
  2479. ARRAY_SIZE(va_macro_snd_controls));
  2480. if (ret < 0) {
  2481. dev_err(va_dev, "%s: Failed to add snd_ctls\n",
  2482. __func__);
  2483. return ret;
  2484. }
  2485. }
  2486. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF1 Capture");
  2487. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF2 Capture");
  2488. snd_soc_dapm_ignore_suspend(dapm, "VA_AIF3 Capture");
  2489. if (va_priv->version >= BOLERO_VERSION_2_0) {
  2490. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_INPUT");
  2491. } else {
  2492. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC0");
  2493. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC1");
  2494. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC2");
  2495. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_ADC3");
  2496. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC0");
  2497. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC1");
  2498. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC2");
  2499. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC3");
  2500. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC4");
  2501. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC5");
  2502. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC6");
  2503. snd_soc_dapm_ignore_suspend(dapm, "VA SWR_MIC7");
  2504. }
  2505. snd_soc_dapm_sync(dapm);
  2506. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2507. va_priv->va_hpf_work[i].va_priv = va_priv;
  2508. va_priv->va_hpf_work[i].decimator = i;
  2509. INIT_DELAYED_WORK(&va_priv->va_hpf_work[i].dwork,
  2510. va_macro_tx_hpf_corner_freq_callback);
  2511. }
  2512. for (i = 0; i < VA_MACRO_NUM_DECIMATORS; i++) {
  2513. va_priv->va_mute_dwork[i].va_priv = va_priv;
  2514. va_priv->va_mute_dwork[i].decimator = i;
  2515. INIT_DELAYED_WORK(&va_priv->va_mute_dwork[i].dwork,
  2516. va_macro_mute_update_callback);
  2517. }
  2518. va_priv->component = component;
  2519. if (va_priv->version == BOLERO_VERSION_2_1) {
  2520. snd_soc_component_update_bits(component,
  2521. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL0, 0xEE, 0xCC);
  2522. snd_soc_component_update_bits(component,
  2523. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL1, 0xEE, 0xCC);
  2524. snd_soc_component_update_bits(component,
  2525. BOLERO_CDC_VA_TOP_CSR_SWR_MIC_CTL2, 0xEE, 0xCC);
  2526. }
  2527. return 0;
  2528. }
  2529. static int va_macro_deinit(struct snd_soc_component *component)
  2530. {
  2531. struct device *va_dev = NULL;
  2532. struct va_macro_priv *va_priv = NULL;
  2533. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2534. return -EINVAL;
  2535. va_priv->component = NULL;
  2536. return 0;
  2537. }
  2538. static void va_macro_add_child_devices(struct work_struct *work)
  2539. {
  2540. struct va_macro_priv *va_priv = NULL;
  2541. struct platform_device *pdev = NULL;
  2542. struct device_node *node = NULL;
  2543. struct va_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
  2544. int ret = 0;
  2545. u16 count = 0, ctrl_num = 0;
  2546. struct va_macro_swr_ctrl_platform_data *platdata = NULL;
  2547. char plat_dev_name[VA_MACRO_SWR_STRING_LEN] = "";
  2548. bool va_swr_master_node = false;
  2549. va_priv = container_of(work, struct va_macro_priv,
  2550. va_macro_add_child_devices_work);
  2551. if (!va_priv) {
  2552. pr_err("%s: Memory for va_priv does not exist\n",
  2553. __func__);
  2554. return;
  2555. }
  2556. if (!va_priv->dev) {
  2557. pr_err("%s: VA dev does not exist\n", __func__);
  2558. return;
  2559. }
  2560. if (!va_priv->dev->of_node) {
  2561. dev_err(va_priv->dev,
  2562. "%s: DT node for va_priv does not exist\n", __func__);
  2563. return;
  2564. }
  2565. platdata = &va_priv->swr_plat_data;
  2566. va_priv->child_count = 0;
  2567. for_each_available_child_of_node(va_priv->dev->of_node, node) {
  2568. va_swr_master_node = false;
  2569. if (strnstr(node->name, "va_swr_master",
  2570. strlen("va_swr_master")) != NULL)
  2571. va_swr_master_node = true;
  2572. if (va_swr_master_node)
  2573. strlcpy(plat_dev_name, "va_swr_ctrl",
  2574. (VA_MACRO_SWR_STRING_LEN - 1));
  2575. else
  2576. strlcpy(plat_dev_name, node->name,
  2577. (VA_MACRO_SWR_STRING_LEN - 1));
  2578. pdev = platform_device_alloc(plat_dev_name, -1);
  2579. if (!pdev) {
  2580. dev_err(va_priv->dev, "%s: pdev memory alloc failed\n",
  2581. __func__);
  2582. ret = -ENOMEM;
  2583. goto err;
  2584. }
  2585. pdev->dev.parent = va_priv->dev;
  2586. pdev->dev.of_node = node;
  2587. if (va_swr_master_node) {
  2588. ret = platform_device_add_data(pdev, platdata,
  2589. sizeof(*platdata));
  2590. if (ret) {
  2591. dev_err(&pdev->dev,
  2592. "%s: cannot add plat data ctrl:%d\n",
  2593. __func__, ctrl_num);
  2594. goto fail_pdev_add;
  2595. }
  2596. }
  2597. ret = platform_device_add(pdev);
  2598. if (ret) {
  2599. dev_err(&pdev->dev,
  2600. "%s: Cannot add platform device\n",
  2601. __func__);
  2602. goto fail_pdev_add;
  2603. }
  2604. if (va_swr_master_node) {
  2605. temp = krealloc(swr_ctrl_data,
  2606. (ctrl_num + 1) * sizeof(
  2607. struct va_macro_swr_ctrl_data),
  2608. GFP_KERNEL);
  2609. if (!temp) {
  2610. ret = -ENOMEM;
  2611. goto fail_pdev_add;
  2612. }
  2613. swr_ctrl_data = temp;
  2614. swr_ctrl_data[ctrl_num].va_swr_pdev = pdev;
  2615. ctrl_num++;
  2616. dev_dbg(&pdev->dev,
  2617. "%s: Added soundwire ctrl device(s)\n",
  2618. __func__);
  2619. va_priv->swr_ctrl_data = swr_ctrl_data;
  2620. }
  2621. if (va_priv->child_count < VA_MACRO_CHILD_DEVICES_MAX)
  2622. va_priv->pdev_child_devices[
  2623. va_priv->child_count++] = pdev;
  2624. else
  2625. goto err;
  2626. }
  2627. return;
  2628. fail_pdev_add:
  2629. for (count = 0; count < va_priv->child_count; count++)
  2630. platform_device_put(va_priv->pdev_child_devices[count]);
  2631. err:
  2632. return;
  2633. }
  2634. static int va_macro_set_port_map(struct snd_soc_component *component,
  2635. u32 usecase, u32 size, void *data)
  2636. {
  2637. struct device *va_dev = NULL;
  2638. struct va_macro_priv *va_priv = NULL;
  2639. struct swrm_port_config port_cfg;
  2640. int ret = 0;
  2641. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2642. return -EINVAL;
  2643. memset(&port_cfg, 0, sizeof(port_cfg));
  2644. port_cfg.uc = usecase;
  2645. port_cfg.size = size;
  2646. port_cfg.params = data;
  2647. if (va_priv->swr_ctrl_data)
  2648. ret = swrm_wcd_notify(
  2649. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2650. SWR_SET_PORT_MAP, &port_cfg);
  2651. return ret;
  2652. }
  2653. static int va_macro_reg_wake_irq(struct snd_soc_component *component,
  2654. u32 data)
  2655. {
  2656. struct device *va_dev = NULL;
  2657. struct va_macro_priv *va_priv = NULL;
  2658. u32 ipc_wakeup = data;
  2659. int ret = 0;
  2660. if (!va_macro_get_data(component, &va_dev, &va_priv, __func__))
  2661. return -EINVAL;
  2662. if (va_priv->swr_ctrl_data)
  2663. ret = swrm_wcd_notify(
  2664. va_priv->swr_ctrl_data[0].va_swr_pdev,
  2665. SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
  2666. return ret;
  2667. }
  2668. static void va_macro_init_ops(struct macro_ops *ops,
  2669. char __iomem *va_io_base,
  2670. bool va_without_decimation)
  2671. {
  2672. memset(ops, 0, sizeof(struct macro_ops));
  2673. if (!va_without_decimation) {
  2674. ops->dai_ptr = va_macro_dai;
  2675. ops->num_dais = ARRAY_SIZE(va_macro_dai);
  2676. } else {
  2677. ops->dai_ptr = NULL;
  2678. ops->num_dais = 0;
  2679. }
  2680. ops->init = va_macro_init;
  2681. ops->exit = va_macro_deinit;
  2682. ops->io_base = va_io_base;
  2683. ops->event_handler = va_macro_event_handler;
  2684. ops->set_port_map = va_macro_set_port_map;
  2685. ops->reg_wake_irq = va_macro_reg_wake_irq;
  2686. ops->clk_div_get = va_macro_clk_div_get;
  2687. }
  2688. static int va_macro_probe(struct platform_device *pdev)
  2689. {
  2690. struct macro_ops ops;
  2691. struct va_macro_priv *va_priv;
  2692. u32 va_base_addr, sample_rate = 0;
  2693. char __iomem *va_io_base;
  2694. bool va_without_decimation = false;
  2695. const char *micb_supply_str = "va-vdd-micb-supply";
  2696. const char *micb_supply_str1 = "va-vdd-micb";
  2697. const char *micb_voltage_str = "qcom,va-vdd-micb-voltage";
  2698. const char *micb_current_str = "qcom,va-vdd-micb-current";
  2699. int ret = 0;
  2700. const char *dmic_sample_rate = "qcom,va-dmic-sample-rate";
  2701. u32 default_clk_id = 0;
  2702. struct clk *lpass_audio_hw_vote = NULL;
  2703. u32 is_used_va_swr_gpio = 0;
  2704. const char *is_used_va_swr_gpio_dt = "qcom,is-used-swr-gpio";
  2705. va_priv = devm_kzalloc(&pdev->dev, sizeof(struct va_macro_priv),
  2706. GFP_KERNEL);
  2707. if (!va_priv)
  2708. return -ENOMEM;
  2709. va_priv->dev = &pdev->dev;
  2710. ret = of_property_read_u32(pdev->dev.of_node, "reg",
  2711. &va_base_addr);
  2712. if (ret) {
  2713. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2714. __func__, "reg");
  2715. return ret;
  2716. }
  2717. va_without_decimation = of_property_read_bool(pdev->dev.parent->of_node,
  2718. "qcom,va-without-decimation");
  2719. va_priv->va_without_decimation = va_without_decimation;
  2720. ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
  2721. &sample_rate);
  2722. if (ret) {
  2723. dev_err(&pdev->dev, "%s: could not find %d entry in dt\n",
  2724. __func__, sample_rate);
  2725. va_priv->dmic_clk_div = VA_MACRO_CLK_DIV_2;
  2726. } else {
  2727. if (va_macro_validate_dmic_sample_rate(
  2728. sample_rate, va_priv) == VA_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
  2729. return -EINVAL;
  2730. }
  2731. if (of_find_property(pdev->dev.of_node, is_used_va_swr_gpio_dt,
  2732. NULL)) {
  2733. ret = of_property_read_u32(pdev->dev.of_node,
  2734. is_used_va_swr_gpio_dt,
  2735. &is_used_va_swr_gpio);
  2736. if (ret) {
  2737. dev_err(&pdev->dev, "%s: error reading %s in dt\n",
  2738. __func__, is_used_va_swr_gpio_dt);
  2739. is_used_va_swr_gpio = 0;
  2740. }
  2741. }
  2742. va_priv->va_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
  2743. "qcom,va-swr-gpios", 0);
  2744. if (!va_priv->va_swr_gpio_p && is_used_va_swr_gpio) {
  2745. dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
  2746. __func__);
  2747. return -EINVAL;
  2748. }
  2749. if ((msm_cdc_pinctrl_get_state(va_priv->va_swr_gpio_p) < 0) &&
  2750. is_used_va_swr_gpio) {
  2751. dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
  2752. __func__);
  2753. return -EPROBE_DEFER;
  2754. }
  2755. va_io_base = devm_ioremap(&pdev->dev, va_base_addr,
  2756. VA_MACRO_MAX_OFFSET);
  2757. if (!va_io_base) {
  2758. dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
  2759. return -EINVAL;
  2760. }
  2761. va_priv->va_io_base = va_io_base;
  2762. lpass_audio_hw_vote = devm_clk_get(&pdev->dev, "lpass_audio_hw_vote");
  2763. if (IS_ERR(lpass_audio_hw_vote)) {
  2764. ret = PTR_ERR(lpass_audio_hw_vote);
  2765. dev_dbg(&pdev->dev, "%s: clk get %s failed %d\n",
  2766. __func__, "lpass_audio_hw_vote", ret);
  2767. lpass_audio_hw_vote = NULL;
  2768. ret = 0;
  2769. }
  2770. va_priv->lpass_audio_hw_vote = lpass_audio_hw_vote;
  2771. if (of_parse_phandle(pdev->dev.of_node, micb_supply_str, 0)) {
  2772. va_priv->micb_supply = devm_regulator_get(&pdev->dev,
  2773. micb_supply_str1);
  2774. if (IS_ERR(va_priv->micb_supply)) {
  2775. ret = PTR_ERR(va_priv->micb_supply);
  2776. dev_err(&pdev->dev,
  2777. "%s:Failed to get micbias supply for VA Mic %d\n",
  2778. __func__, ret);
  2779. return ret;
  2780. }
  2781. ret = of_property_read_u32(pdev->dev.of_node,
  2782. micb_voltage_str,
  2783. &va_priv->micb_voltage);
  2784. if (ret) {
  2785. dev_err(&pdev->dev,
  2786. "%s:Looking up %s property in node %s failed\n",
  2787. __func__, micb_voltage_str,
  2788. pdev->dev.of_node->full_name);
  2789. return ret;
  2790. }
  2791. ret = of_property_read_u32(pdev->dev.of_node,
  2792. micb_current_str,
  2793. &va_priv->micb_current);
  2794. if (ret) {
  2795. dev_err(&pdev->dev,
  2796. "%s:Looking up %s property in node %s failed\n",
  2797. __func__, micb_current_str,
  2798. pdev->dev.of_node->full_name);
  2799. return ret;
  2800. }
  2801. }
  2802. ret = of_property_read_u32(pdev->dev.of_node, "qcom,default-clk-id",
  2803. &default_clk_id);
  2804. if (ret) {
  2805. dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
  2806. __func__, "qcom,default-clk-id");
  2807. default_clk_id = VA_CORE_CLK;
  2808. }
  2809. va_priv->clk_id = VA_CORE_CLK;
  2810. va_priv->default_clk_id = default_clk_id;
  2811. if (is_used_va_swr_gpio) {
  2812. va_priv->reset_swr = true;
  2813. INIT_WORK(&va_priv->va_macro_add_child_devices_work,
  2814. va_macro_add_child_devices);
  2815. va_priv->swr_plat_data.handle = (void *) va_priv;
  2816. va_priv->swr_plat_data.read = NULL;
  2817. va_priv->swr_plat_data.write = NULL;
  2818. va_priv->swr_plat_data.bulk_write = NULL;
  2819. va_priv->swr_plat_data.clk = va_macro_swrm_clock;
  2820. va_priv->swr_plat_data.core_vote = va_macro_core_vote;
  2821. va_priv->swr_plat_data.handle_irq = NULL;
  2822. mutex_init(&va_priv->swr_clk_lock);
  2823. }
  2824. va_priv->is_used_va_swr_gpio = is_used_va_swr_gpio;
  2825. mutex_init(&va_priv->mclk_lock);
  2826. dev_set_drvdata(&pdev->dev, va_priv);
  2827. va_macro_init_ops(&ops, va_io_base, va_without_decimation);
  2828. ops.clk_id_req = va_priv->default_clk_id;
  2829. ops.default_clk_id = va_priv->default_clk_id;
  2830. ret = bolero_register_macro(&pdev->dev, VA_MACRO, &ops);
  2831. if (ret < 0) {
  2832. dev_err(&pdev->dev, "%s: register macro failed\n", __func__);
  2833. goto reg_macro_fail;
  2834. }
  2835. if (is_used_va_swr_gpio)
  2836. schedule_work(&va_priv->va_macro_add_child_devices_work);
  2837. pm_runtime_set_autosuspend_delay(&pdev->dev, VA_AUTO_SUSPEND_DELAY);
  2838. pm_runtime_use_autosuspend(&pdev->dev);
  2839. pm_runtime_set_suspended(&pdev->dev);
  2840. pm_suspend_ignore_children(&pdev->dev, true);
  2841. pm_runtime_enable(&pdev->dev);
  2842. return ret;
  2843. reg_macro_fail:
  2844. mutex_destroy(&va_priv->mclk_lock);
  2845. if (is_used_va_swr_gpio)
  2846. mutex_destroy(&va_priv->swr_clk_lock);
  2847. return ret;
  2848. }
  2849. static int va_macro_remove(struct platform_device *pdev)
  2850. {
  2851. struct va_macro_priv *va_priv;
  2852. int count = 0;
  2853. va_priv = dev_get_drvdata(&pdev->dev);
  2854. if (!va_priv)
  2855. return -EINVAL;
  2856. if (va_priv->is_used_va_swr_gpio) {
  2857. if (va_priv->swr_ctrl_data)
  2858. kfree(va_priv->swr_ctrl_data);
  2859. for (count = 0; count < va_priv->child_count &&
  2860. count < VA_MACRO_CHILD_DEVICES_MAX; count++)
  2861. platform_device_unregister(
  2862. va_priv->pdev_child_devices[count]);
  2863. }
  2864. pm_runtime_disable(&pdev->dev);
  2865. pm_runtime_set_suspended(&pdev->dev);
  2866. bolero_unregister_macro(&pdev->dev, VA_MACRO);
  2867. mutex_destroy(&va_priv->mclk_lock);
  2868. if (va_priv->is_used_va_swr_gpio)
  2869. mutex_destroy(&va_priv->swr_clk_lock);
  2870. return 0;
  2871. }
  2872. static const struct of_device_id va_macro_dt_match[] = {
  2873. {.compatible = "qcom,va-macro"},
  2874. {}
  2875. };
  2876. static const struct dev_pm_ops bolero_dev_pm_ops = {
  2877. SET_SYSTEM_SLEEP_PM_OPS(
  2878. pm_runtime_force_suspend,
  2879. pm_runtime_force_resume
  2880. )
  2881. SET_RUNTIME_PM_OPS(
  2882. bolero_runtime_suspend,
  2883. bolero_runtime_resume,
  2884. NULL
  2885. )
  2886. };
  2887. static struct platform_driver va_macro_driver = {
  2888. .driver = {
  2889. .name = "va_macro",
  2890. .owner = THIS_MODULE,
  2891. .pm = &bolero_dev_pm_ops,
  2892. .of_match_table = va_macro_dt_match,
  2893. .suppress_bind_attrs = true,
  2894. },
  2895. .probe = va_macro_probe,
  2896. .remove = va_macro_remove,
  2897. };
  2898. module_platform_driver(va_macro_driver);
  2899. MODULE_DESCRIPTION("VA macro driver");
  2900. MODULE_LICENSE("GPL v2");