sde_encoder_phys_cmd.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include "sde_encoder_phys.h"
  7. #include "sde_hw_interrupts.h"
  8. #include "sde_core_irq.h"
  9. #include "sde_formats.h"
  10. #include "sde_trace.h"
  11. #define SDE_DEBUG_CMDENC(e, fmt, ...) SDE_DEBUG("enc%d intf%d " fmt, \
  12. (e) && (e)->base.parent ? \
  13. (e)->base.parent->base.id : -1, \
  14. (e) ? (e)->base.intf_idx - INTF_0 : -1, ##__VA_ARGS__)
  15. #define SDE_ERROR_CMDENC(e, fmt, ...) SDE_ERROR("enc%d intf%d " fmt, \
  16. (e) && (e)->base.parent ? \
  17. (e)->base.parent->base.id : -1, \
  18. (e) ? (e)->base.intf_idx - INTF_0 : -1, ##__VA_ARGS__)
  19. #define to_sde_encoder_phys_cmd(x) \
  20. container_of(x, struct sde_encoder_phys_cmd, base)
  21. /*
  22. * Tearcheck sync start and continue thresholds are empirically found
  23. * based on common panels In the future, may want to allow panels to override
  24. * these default values
  25. */
  26. #define DEFAULT_TEARCHECK_SYNC_THRESH_START 4
  27. #define DEFAULT_TEARCHECK_SYNC_THRESH_CONTINUE 4
  28. #define SDE_ENC_WR_PTR_START_TIMEOUT_US 20000
  29. #define AUTOREFRESH_SEQ1_POLL_TIME 2000
  30. #define AUTOREFRESH_SEQ2_POLL_TIME 25000
  31. #define AUTOREFRESH_SEQ2_POLL_TIMEOUT 1000000
  32. static inline int _sde_encoder_phys_cmd_get_idle_timeout(
  33. struct sde_encoder_phys_cmd *cmd_enc)
  34. {
  35. return cmd_enc->autorefresh.cfg.frame_count ?
  36. cmd_enc->autorefresh.cfg.frame_count *
  37. KICKOFF_TIMEOUT_MS : KICKOFF_TIMEOUT_MS;
  38. }
  39. static inline bool sde_encoder_phys_cmd_is_master(
  40. struct sde_encoder_phys *phys_enc)
  41. {
  42. return (phys_enc->split_role != ENC_ROLE_SLAVE) ? true : false;
  43. }
  44. static bool sde_encoder_phys_cmd_mode_fixup(
  45. struct sde_encoder_phys *phys_enc,
  46. const struct drm_display_mode *mode,
  47. struct drm_display_mode *adj_mode)
  48. {
  49. if (phys_enc)
  50. SDE_DEBUG_CMDENC(to_sde_encoder_phys_cmd(phys_enc), "\n");
  51. return true;
  52. }
  53. static uint64_t _sde_encoder_phys_cmd_get_autorefresh_property(
  54. struct sde_encoder_phys *phys_enc)
  55. {
  56. struct drm_connector *conn = phys_enc->connector;
  57. if (!conn || !conn->state)
  58. return 0;
  59. return sde_connector_get_property(conn->state,
  60. CONNECTOR_PROP_AUTOREFRESH);
  61. }
  62. static void _sde_encoder_phys_cmd_config_autorefresh(
  63. struct sde_encoder_phys *phys_enc,
  64. u32 new_frame_count)
  65. {
  66. struct sde_encoder_phys_cmd *cmd_enc =
  67. to_sde_encoder_phys_cmd(phys_enc);
  68. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  69. struct sde_hw_intf *hw_intf = phys_enc->hw_intf;
  70. struct drm_connector *conn = phys_enc->connector;
  71. struct sde_hw_autorefresh *cfg_cur, cfg_nxt;
  72. if (!conn || !conn->state || !hw_pp || !hw_intf)
  73. return;
  74. cfg_cur = &cmd_enc->autorefresh.cfg;
  75. /* autorefresh property value should be validated already */
  76. memset(&cfg_nxt, 0, sizeof(cfg_nxt));
  77. cfg_nxt.frame_count = new_frame_count;
  78. cfg_nxt.enable = (cfg_nxt.frame_count != 0);
  79. SDE_DEBUG_CMDENC(cmd_enc, "autorefresh state %d->%d framecount %d\n",
  80. cfg_cur->enable, cfg_nxt.enable, cfg_nxt.frame_count);
  81. SDE_EVT32(DRMID(phys_enc->parent), hw_pp->idx, hw_intf->idx,
  82. cfg_cur->enable, cfg_nxt.enable, cfg_nxt.frame_count);
  83. /* only proceed on state changes */
  84. if (cfg_nxt.enable == cfg_cur->enable)
  85. return;
  86. memcpy(cfg_cur, &cfg_nxt, sizeof(*cfg_cur));
  87. if (phys_enc->has_intf_te && hw_intf->ops.setup_autorefresh)
  88. hw_intf->ops.setup_autorefresh(hw_intf, cfg_cur);
  89. else if (hw_pp->ops.setup_autorefresh)
  90. hw_pp->ops.setup_autorefresh(hw_pp, cfg_cur);
  91. }
  92. static void _sde_encoder_phys_cmd_update_flush_mask(
  93. struct sde_encoder_phys *phys_enc)
  94. {
  95. struct sde_encoder_phys_cmd *cmd_enc;
  96. struct sde_hw_ctl *ctl;
  97. if (!phys_enc || !phys_enc->hw_intf || !phys_enc->hw_pp)
  98. return;
  99. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  100. ctl = phys_enc->hw_ctl;
  101. if (!ctl)
  102. return;
  103. if (!ctl->ops.update_bitmask) {
  104. SDE_ERROR("invalid hw_ctl ops %d\n", ctl->idx);
  105. return;
  106. }
  107. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF, phys_enc->intf_idx, 1);
  108. if (phys_enc->hw_pp->merge_3d)
  109. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  110. phys_enc->hw_pp->merge_3d->idx, 1);
  111. SDE_DEBUG_CMDENC(cmd_enc, "update pending flush ctl %d intf_idx %x\n",
  112. ctl->idx - CTL_0, phys_enc->intf_idx);
  113. }
  114. static void _sde_encoder_phys_cmd_update_intf_cfg(
  115. struct sde_encoder_phys *phys_enc)
  116. {
  117. struct sde_encoder_phys_cmd *cmd_enc =
  118. to_sde_encoder_phys_cmd(phys_enc);
  119. struct sde_hw_ctl *ctl;
  120. if (!phys_enc)
  121. return;
  122. ctl = phys_enc->hw_ctl;
  123. if (!ctl)
  124. return;
  125. if (ctl->ops.setup_intf_cfg) {
  126. struct sde_hw_intf_cfg intf_cfg = { 0 };
  127. intf_cfg.intf = phys_enc->intf_idx;
  128. intf_cfg.intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  129. intf_cfg.stream_sel = cmd_enc->stream_sel;
  130. intf_cfg.mode_3d =
  131. sde_encoder_helper_get_3d_blend_mode(phys_enc);
  132. ctl->ops.setup_intf_cfg(ctl, &intf_cfg);
  133. } else if (test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features)) {
  134. sde_encoder_helper_update_intf_cfg(phys_enc);
  135. }
  136. }
  137. static void sde_encoder_phys_cmd_pp_tx_done_irq(void *arg, int irq_idx)
  138. {
  139. struct sde_encoder_phys *phys_enc = arg;
  140. struct sde_encoder_phys_cmd *cmd_enc;
  141. struct sde_hw_ctl *ctl;
  142. u32 scheduler_status = INVALID_CTL_STATUS, event = 0;
  143. if (!phys_enc || !phys_enc->hw_pp)
  144. return;
  145. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  146. ctl = phys_enc->hw_ctl;
  147. SDE_ATRACE_BEGIN("pp_done_irq");
  148. /* notify all synchronous clients first, then asynchronous clients */
  149. if (phys_enc->parent_ops.handle_frame_done &&
  150. atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0)) {
  151. event = SDE_ENCODER_FRAME_EVENT_DONE |
  152. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  153. spin_lock(phys_enc->enc_spinlock);
  154. phys_enc->parent_ops.handle_frame_done(phys_enc->parent,
  155. phys_enc, event);
  156. if (cmd_enc->pp_timeout_report_cnt)
  157. phys_enc->recovered = true;
  158. spin_unlock(phys_enc->enc_spinlock);
  159. }
  160. if (ctl && ctl->ops.get_scheduler_status)
  161. scheduler_status = ctl->ops.get_scheduler_status(ctl);
  162. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  163. phys_enc->hw_pp->idx - PINGPONG_0, event, scheduler_status);
  164. /* Signal any waiting atomic commit thread */
  165. wake_up_all(&phys_enc->pending_kickoff_wq);
  166. SDE_ATRACE_END("pp_done_irq");
  167. }
  168. static void sde_encoder_phys_cmd_autorefresh_done_irq(void *arg, int irq_idx)
  169. {
  170. struct sde_encoder_phys *phys_enc = arg;
  171. struct sde_encoder_phys_cmd *cmd_enc =
  172. to_sde_encoder_phys_cmd(phys_enc);
  173. unsigned long lock_flags;
  174. int new_cnt;
  175. if (!cmd_enc)
  176. return;
  177. phys_enc = &cmd_enc->base;
  178. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  179. new_cnt = atomic_add_unless(&cmd_enc->autorefresh.kickoff_cnt, -1, 0);
  180. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  181. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  182. phys_enc->hw_pp->idx - PINGPONG_0,
  183. phys_enc->hw_intf->idx - INTF_0,
  184. new_cnt);
  185. /* Signal any waiting atomic commit thread */
  186. wake_up_all(&cmd_enc->autorefresh.kickoff_wq);
  187. }
  188. static void sde_encoder_phys_cmd_te_rd_ptr_irq(void *arg, int irq_idx)
  189. {
  190. struct sde_encoder_phys *phys_enc = arg;
  191. struct sde_encoder_phys_cmd *cmd_enc;
  192. u32 scheduler_status = INVALID_CTL_STATUS;
  193. struct sde_hw_ctl *ctl;
  194. struct sde_hw_pp_vsync_info info[MAX_CHANNELS_PER_ENC] = {{0}};
  195. struct sde_encoder_phys_cmd_te_timestamp *te_timestamp;
  196. unsigned long lock_flags;
  197. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  198. return;
  199. SDE_ATRACE_BEGIN("rd_ptr_irq");
  200. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  201. ctl = phys_enc->hw_ctl;
  202. if (ctl && ctl->ops.get_scheduler_status)
  203. scheduler_status = ctl->ops.get_scheduler_status(ctl);
  204. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  205. te_timestamp = list_first_entry_or_null(&cmd_enc->te_timestamp_list,
  206. struct sde_encoder_phys_cmd_te_timestamp, list);
  207. if (te_timestamp) {
  208. list_del_init(&te_timestamp->list);
  209. te_timestamp->timestamp = ktime_get();
  210. list_add_tail(&te_timestamp->list, &cmd_enc->te_timestamp_list);
  211. }
  212. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  213. sde_encoder_helper_get_pp_line_count(phys_enc->parent, info);
  214. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  215. info[0].pp_idx, info[0].intf_idx,
  216. info[0].wr_ptr_line_count, info[0].intf_frame_count,
  217. info[1].pp_idx, info[1].intf_idx,
  218. info[1].wr_ptr_line_count, info[1].intf_frame_count,
  219. scheduler_status);
  220. if (phys_enc->parent_ops.handle_vblank_virt)
  221. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent,
  222. phys_enc);
  223. atomic_add_unless(&cmd_enc->pending_vblank_cnt, -1, 0);
  224. wake_up_all(&cmd_enc->pending_vblank_wq);
  225. SDE_ATRACE_END("rd_ptr_irq");
  226. }
  227. static void sde_encoder_phys_cmd_wr_ptr_irq(void *arg, int irq_idx)
  228. {
  229. struct sde_encoder_phys *phys_enc = arg;
  230. struct sde_hw_ctl *ctl;
  231. u32 event = 0;
  232. struct sde_hw_pp_vsync_info info[MAX_CHANNELS_PER_ENC] = {{0}};
  233. if (!phys_enc || !phys_enc->hw_ctl)
  234. return;
  235. SDE_ATRACE_BEGIN("wr_ptr_irq");
  236. ctl = phys_enc->hw_ctl;
  237. if (atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  238. event = SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  239. if (phys_enc->parent_ops.handle_frame_done) {
  240. spin_lock(phys_enc->enc_spinlock);
  241. phys_enc->parent_ops.handle_frame_done(
  242. phys_enc->parent, phys_enc, event);
  243. spin_unlock(phys_enc->enc_spinlock);
  244. }
  245. }
  246. sde_encoder_helper_get_pp_line_count(phys_enc->parent, info);
  247. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  248. ctl->idx - CTL_0, event,
  249. info[0].pp_idx, info[0].intf_idx, info[0].wr_ptr_line_count,
  250. info[1].pp_idx, info[1].intf_idx, info[1].wr_ptr_line_count);
  251. /* Signal any waiting wr_ptr start interrupt */
  252. wake_up_all(&phys_enc->pending_kickoff_wq);
  253. SDE_ATRACE_END("wr_ptr_irq");
  254. }
  255. static void sde_encoder_phys_cmd_underrun_irq(void *arg, int irq_idx)
  256. {
  257. struct sde_encoder_phys *phys_enc = arg;
  258. if (!phys_enc)
  259. return;
  260. if (phys_enc->parent_ops.handle_underrun_virt)
  261. phys_enc->parent_ops.handle_underrun_virt(phys_enc->parent,
  262. phys_enc);
  263. }
  264. static void _sde_encoder_phys_cmd_setup_irq_hw_idx(
  265. struct sde_encoder_phys *phys_enc)
  266. {
  267. struct sde_encoder_irq *irq;
  268. struct sde_kms *sde_kms;
  269. int ret = 0;
  270. u32 vblank_refcount;
  271. if (!phys_enc->sde_kms || !phys_enc->hw_pp || !phys_enc->hw_ctl) {
  272. SDE_ERROR("invalid args %d %d %d\n", !phys_enc->sde_kms,
  273. !phys_enc->hw_pp, !phys_enc->hw_ctl);
  274. return;
  275. }
  276. if (phys_enc->has_intf_te && !phys_enc->hw_intf) {
  277. SDE_ERROR("invalid intf configuration\n");
  278. return;
  279. }
  280. sde_kms = phys_enc->sde_kms;
  281. mutex_lock(phys_enc->vblank_ctl_lock);
  282. vblank_refcount = atomic_read(&phys_enc->vblank_refcount);
  283. if (vblank_refcount) {
  284. ret = sde_encoder_helper_unregister_irq(phys_enc,
  285. INTR_IDX_RDPTR);
  286. if (ret)
  287. SDE_ERROR(
  288. "control vblank irq registration error %d\n",
  289. ret);
  290. if (vblank_refcount > 1)
  291. SDE_ERROR(
  292. "vblank_refcount mismatch detected, try to reset %d\n",
  293. atomic_read(&phys_enc->vblank_refcount));
  294. else
  295. atomic_set(&phys_enc->vblank_cached_refcount, 1);
  296. SDE_EVT32(DRMID(phys_enc->parent),
  297. phys_enc->hw_pp->idx - PINGPONG_0, vblank_refcount,
  298. atomic_read(&phys_enc->vblank_cached_refcount));
  299. }
  300. atomic_set(&phys_enc->vblank_refcount, 0);
  301. mutex_unlock(phys_enc->vblank_ctl_lock);
  302. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  303. irq->hw_idx = phys_enc->hw_ctl->idx;
  304. irq->irq_idx = -EINVAL;
  305. irq = &phys_enc->irq[INTR_IDX_PINGPONG];
  306. irq->hw_idx = phys_enc->hw_pp->idx;
  307. irq->irq_idx = -EINVAL;
  308. irq = &phys_enc->irq[INTR_IDX_RDPTR];
  309. irq->irq_idx = -EINVAL;
  310. if (phys_enc->has_intf_te)
  311. irq->hw_idx = phys_enc->hw_intf->idx;
  312. else
  313. irq->hw_idx = phys_enc->hw_pp->idx;
  314. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  315. irq->hw_idx = phys_enc->intf_idx;
  316. irq->irq_idx = -EINVAL;
  317. irq = &phys_enc->irq[INTR_IDX_AUTOREFRESH_DONE];
  318. irq->irq_idx = -EINVAL;
  319. if (phys_enc->has_intf_te)
  320. irq->hw_idx = phys_enc->hw_intf->idx;
  321. else
  322. irq->hw_idx = phys_enc->hw_pp->idx;
  323. irq = &phys_enc->irq[INTR_IDX_WRPTR];
  324. irq->irq_idx = -EINVAL;
  325. if (phys_enc->has_intf_te)
  326. irq->hw_idx = phys_enc->hw_intf->idx;
  327. else
  328. irq->hw_idx = phys_enc->hw_pp->idx;
  329. }
  330. static void sde_encoder_phys_cmd_cont_splash_mode_set(
  331. struct sde_encoder_phys *phys_enc,
  332. struct drm_display_mode *adj_mode)
  333. {
  334. struct sde_hw_intf *hw_intf;
  335. struct sde_hw_pingpong *hw_pp;
  336. struct sde_encoder_phys_cmd *cmd_enc;
  337. if (!phys_enc || !adj_mode) {
  338. SDE_ERROR("invalid args\n");
  339. return;
  340. }
  341. phys_enc->cached_mode = *adj_mode;
  342. phys_enc->enable_state = SDE_ENC_ENABLED;
  343. if (!phys_enc->hw_ctl || !phys_enc->hw_pp) {
  344. SDE_DEBUG("invalid ctl:%d pp:%d\n",
  345. (phys_enc->hw_ctl == NULL),
  346. (phys_enc->hw_pp == NULL));
  347. return;
  348. }
  349. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  350. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  351. hw_pp = phys_enc->hw_pp;
  352. hw_intf = phys_enc->hw_intf;
  353. if (phys_enc->has_intf_te && hw_intf &&
  354. hw_intf->ops.get_autorefresh) {
  355. hw_intf->ops.get_autorefresh(hw_intf,
  356. &cmd_enc->autorefresh.cfg);
  357. } else if (hw_pp && hw_pp->ops.get_autorefresh) {
  358. hw_pp->ops.get_autorefresh(hw_pp,
  359. &cmd_enc->autorefresh.cfg);
  360. }
  361. }
  362. _sde_encoder_phys_cmd_setup_irq_hw_idx(phys_enc);
  363. }
  364. static void sde_encoder_phys_cmd_mode_set(
  365. struct sde_encoder_phys *phys_enc,
  366. struct drm_display_mode *mode,
  367. struct drm_display_mode *adj_mode)
  368. {
  369. struct sde_encoder_phys_cmd *cmd_enc =
  370. to_sde_encoder_phys_cmd(phys_enc);
  371. struct sde_rm *rm = &phys_enc->sde_kms->rm;
  372. struct sde_rm_hw_iter iter;
  373. int i, instance;
  374. if (!phys_enc || !mode || !adj_mode) {
  375. SDE_ERROR("invalid args\n");
  376. return;
  377. }
  378. phys_enc->cached_mode = *adj_mode;
  379. SDE_DEBUG_CMDENC(cmd_enc, "caching mode:\n");
  380. drm_mode_debug_printmodeline(adj_mode);
  381. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  382. /* Retrieve previously allocated HW Resources. Shouldn't fail */
  383. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  384. for (i = 0; i <= instance; i++) {
  385. if (sde_rm_get_hw(rm, &iter))
  386. phys_enc->hw_ctl = (struct sde_hw_ctl *)iter.hw;
  387. }
  388. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  389. SDE_ERROR_CMDENC(cmd_enc, "failed to init ctl: %ld\n",
  390. PTR_ERR(phys_enc->hw_ctl));
  391. phys_enc->hw_ctl = NULL;
  392. return;
  393. }
  394. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_INTF);
  395. for (i = 0; i <= instance; i++) {
  396. if (sde_rm_get_hw(rm, &iter))
  397. phys_enc->hw_intf = (struct sde_hw_intf *)iter.hw;
  398. }
  399. if (IS_ERR_OR_NULL(phys_enc->hw_intf)) {
  400. SDE_ERROR_CMDENC(cmd_enc, "failed to init intf: %ld\n",
  401. PTR_ERR(phys_enc->hw_intf));
  402. phys_enc->hw_intf = NULL;
  403. return;
  404. }
  405. _sde_encoder_phys_cmd_setup_irq_hw_idx(phys_enc);
  406. }
  407. static int _sde_encoder_phys_cmd_handle_ppdone_timeout(
  408. struct sde_encoder_phys *phys_enc)
  409. {
  410. struct sde_encoder_phys_cmd *cmd_enc =
  411. to_sde_encoder_phys_cmd(phys_enc);
  412. bool recovery_events = sde_encoder_recovery_events_enabled(
  413. phys_enc->parent);
  414. u32 frame_event = SDE_ENCODER_FRAME_EVENT_ERROR
  415. | SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  416. struct drm_connector *conn;
  417. u32 pending_kickoff_cnt;
  418. unsigned long lock_flags;
  419. if (!phys_enc->hw_pp || !phys_enc->hw_ctl)
  420. return -EINVAL;
  421. conn = phys_enc->connector;
  422. /* decrement the kickoff_cnt before checking for ESD status */
  423. if (!atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0))
  424. return 0;
  425. cmd_enc->pp_timeout_report_cnt++;
  426. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt) + 1;
  427. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  428. cmd_enc->pp_timeout_report_cnt,
  429. pending_kickoff_cnt,
  430. frame_event);
  431. /* check if panel is still sending TE signal or not */
  432. if (sde_connector_esd_status(phys_enc->connector))
  433. goto exit;
  434. /* to avoid flooding, only log first time, and "dead" time */
  435. if (cmd_enc->pp_timeout_report_cnt == 1) {
  436. SDE_ERROR_CMDENC(cmd_enc,
  437. "pp:%d kickoff timed out ctl %d koff_cnt %d\n",
  438. phys_enc->hw_pp->idx - PINGPONG_0,
  439. phys_enc->hw_ctl->idx - CTL_0,
  440. pending_kickoff_cnt);
  441. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FATAL);
  442. mutex_lock(phys_enc->vblank_ctl_lock);
  443. sde_encoder_helper_unregister_irq(phys_enc, INTR_IDX_RDPTR);
  444. if (sde_kms_is_secure_session_inprogress(phys_enc->sde_kms))
  445. SDE_DBG_DUMP("secure", "all", "dbg_bus");
  446. else
  447. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus");
  448. sde_encoder_helper_register_irq(phys_enc, INTR_IDX_RDPTR);
  449. mutex_unlock(phys_enc->vblank_ctl_lock);
  450. }
  451. /*
  452. * if the recovery event is registered by user, don't panic
  453. * trigger panic on first timeout if no listener registered
  454. */
  455. if (recovery_events)
  456. sde_connector_event_notify(conn, DRM_EVENT_SDE_HW_RECOVERY,
  457. sizeof(uint8_t), SDE_RECOVERY_CAPTURE);
  458. else if (cmd_enc->pp_timeout_report_cnt)
  459. SDE_DBG_DUMP("dsi_dbg_bus", "panic");
  460. /* request a ctl reset before the next kickoff */
  461. phys_enc->enable_state = SDE_ENC_ERR_NEEDS_HW_RESET;
  462. exit:
  463. if (phys_enc->parent_ops.handle_frame_done) {
  464. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  465. phys_enc->parent_ops.handle_frame_done(
  466. phys_enc->parent, phys_enc, frame_event);
  467. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  468. }
  469. return -ETIMEDOUT;
  470. }
  471. static bool _sde_encoder_phys_is_ppsplit_slave(
  472. struct sde_encoder_phys *phys_enc)
  473. {
  474. if (!phys_enc)
  475. return false;
  476. return _sde_encoder_phys_is_ppsplit(phys_enc) &&
  477. phys_enc->split_role == ENC_ROLE_SLAVE;
  478. }
  479. static bool _sde_encoder_phys_is_disabling_ppsplit_slave(
  480. struct sde_encoder_phys *phys_enc)
  481. {
  482. enum sde_rm_topology_name old_top;
  483. if (!phys_enc || !phys_enc->connector ||
  484. phys_enc->split_role != ENC_ROLE_SLAVE)
  485. return false;
  486. old_top = sde_connector_get_old_topology_name(
  487. phys_enc->connector->state);
  488. return old_top == SDE_RM_TOPOLOGY_PPSPLIT;
  489. }
  490. static int _sde_encoder_phys_cmd_poll_write_pointer_started(
  491. struct sde_encoder_phys *phys_enc)
  492. {
  493. struct sde_encoder_phys_cmd *cmd_enc =
  494. to_sde_encoder_phys_cmd(phys_enc);
  495. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  496. struct sde_hw_intf *hw_intf = phys_enc->hw_intf;
  497. struct sde_hw_pp_vsync_info info;
  498. u32 timeout_us = SDE_ENC_WR_PTR_START_TIMEOUT_US;
  499. int ret = 0;
  500. if (!hw_pp || !hw_intf)
  501. return 0;
  502. if (phys_enc->has_intf_te) {
  503. if (!hw_intf->ops.get_vsync_info ||
  504. !hw_intf->ops.poll_timeout_wr_ptr)
  505. goto end;
  506. } else {
  507. if (!hw_pp->ops.get_vsync_info ||
  508. !hw_pp->ops.poll_timeout_wr_ptr)
  509. goto end;
  510. }
  511. if (phys_enc->has_intf_te)
  512. ret = hw_intf->ops.get_vsync_info(hw_intf, &info);
  513. else
  514. ret = hw_pp->ops.get_vsync_info(hw_pp, &info);
  515. if (ret)
  516. return ret;
  517. SDE_DEBUG_CMDENC(cmd_enc,
  518. "pp:%d intf:%d rd_ptr %d wr_ptr %d\n",
  519. phys_enc->hw_pp->idx - PINGPONG_0,
  520. phys_enc->hw_intf->idx - INTF_0,
  521. info.rd_ptr_line_count,
  522. info.wr_ptr_line_count);
  523. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent),
  524. phys_enc->hw_pp->idx - PINGPONG_0,
  525. phys_enc->hw_intf->idx - INTF_0,
  526. info.wr_ptr_line_count);
  527. if (phys_enc->has_intf_te)
  528. ret = hw_intf->ops.poll_timeout_wr_ptr(hw_intf, timeout_us);
  529. else
  530. ret = hw_pp->ops.poll_timeout_wr_ptr(hw_pp, timeout_us);
  531. if (ret) {
  532. SDE_EVT32(DRMID(phys_enc->parent),
  533. phys_enc->hw_pp->idx - PINGPONG_0,
  534. phys_enc->hw_intf->idx - INTF_0,
  535. timeout_us,
  536. ret);
  537. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus", "panic");
  538. }
  539. end:
  540. return ret;
  541. }
  542. static bool _sde_encoder_phys_cmd_is_ongoing_pptx(
  543. struct sde_encoder_phys *phys_enc)
  544. {
  545. struct sde_hw_pingpong *hw_pp;
  546. struct sde_hw_pp_vsync_info info;
  547. struct sde_hw_intf *hw_intf;
  548. if (!phys_enc)
  549. return false;
  550. if (phys_enc->has_intf_te) {
  551. hw_intf = phys_enc->hw_intf;
  552. if (!hw_intf || !hw_intf->ops.get_vsync_info)
  553. return false;
  554. hw_intf->ops.get_vsync_info(hw_intf, &info);
  555. } else {
  556. hw_pp = phys_enc->hw_pp;
  557. if (!hw_pp || !hw_pp->ops.get_vsync_info)
  558. return false;
  559. hw_pp->ops.get_vsync_info(hw_pp, &info);
  560. }
  561. SDE_EVT32(DRMID(phys_enc->parent),
  562. phys_enc->hw_pp->idx - PINGPONG_0,
  563. phys_enc->hw_intf->idx - INTF_0,
  564. atomic_read(&phys_enc->pending_kickoff_cnt),
  565. info.wr_ptr_line_count,
  566. phys_enc->cached_mode.vdisplay);
  567. if (info.wr_ptr_line_count > 0 && info.wr_ptr_line_count <
  568. phys_enc->cached_mode.vdisplay)
  569. return true;
  570. return false;
  571. }
  572. static bool _sde_encoder_phys_cmd_is_scheduler_idle(
  573. struct sde_encoder_phys *phys_enc)
  574. {
  575. bool wr_ptr_wait_success = true;
  576. unsigned long lock_flags;
  577. bool ret = false;
  578. struct sde_encoder_phys_cmd *cmd_enc =
  579. to_sde_encoder_phys_cmd(phys_enc);
  580. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  581. enum frame_trigger_mode_type frame_trigger_mode =
  582. phys_enc->frame_trigger_mode;
  583. if (sde_encoder_phys_cmd_is_master(phys_enc))
  584. wr_ptr_wait_success = cmd_enc->wr_ptr_wait_success;
  585. /*
  586. * Handle cases where a pp-done interrupt is missed
  587. * due to irq latency with POSTED start
  588. */
  589. if (wr_ptr_wait_success &&
  590. (frame_trigger_mode == FRAME_DONE_WAIT_POSTED_START) &&
  591. ctl->ops.get_scheduler_status &&
  592. phys_enc->parent_ops.handle_frame_done &&
  593. atomic_read(&phys_enc->pending_kickoff_cnt) > 0 &&
  594. (ctl->ops.get_scheduler_status(ctl) & BIT(0)) &&
  595. atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0)) {
  596. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  597. phys_enc->parent_ops.handle_frame_done(
  598. phys_enc->parent, phys_enc,
  599. SDE_ENCODER_FRAME_EVENT_DONE |
  600. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE);
  601. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  602. SDE_EVT32(DRMID(phys_enc->parent),
  603. phys_enc->hw_pp->idx - PINGPONG_0,
  604. phys_enc->hw_intf->idx - INTF_0,
  605. atomic_read(&phys_enc->pending_kickoff_cnt));
  606. ret = true;
  607. }
  608. return ret;
  609. }
  610. static int _sde_encoder_phys_cmd_wait_for_idle(
  611. struct sde_encoder_phys *phys_enc)
  612. {
  613. struct sde_encoder_wait_info wait_info = {0};
  614. int ret;
  615. if (!phys_enc) {
  616. SDE_ERROR("invalid encoder\n");
  617. return -EINVAL;
  618. }
  619. if (atomic_read(&phys_enc->pending_kickoff_cnt) > 1)
  620. wait_info.count_check = 1;
  621. wait_info.wq = &phys_enc->pending_kickoff_wq;
  622. wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
  623. wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
  624. /* slave encoder doesn't enable for ppsplit */
  625. if (_sde_encoder_phys_is_ppsplit_slave(phys_enc))
  626. return 0;
  627. if (_sde_encoder_phys_cmd_is_scheduler_idle(phys_enc))
  628. return 0;
  629. ret = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_PINGPONG,
  630. &wait_info);
  631. if (ret == -ETIMEDOUT) {
  632. if (_sde_encoder_phys_cmd_is_scheduler_idle(phys_enc))
  633. return 0;
  634. _sde_encoder_phys_cmd_handle_ppdone_timeout(phys_enc);
  635. }
  636. return ret;
  637. }
  638. static int _sde_encoder_phys_cmd_wait_for_autorefresh_done(
  639. struct sde_encoder_phys *phys_enc)
  640. {
  641. struct sde_encoder_phys_cmd *cmd_enc =
  642. to_sde_encoder_phys_cmd(phys_enc);
  643. struct sde_encoder_wait_info wait_info = {0};
  644. int ret = 0;
  645. if (!phys_enc) {
  646. SDE_ERROR("invalid encoder\n");
  647. return -EINVAL;
  648. }
  649. /* only master deals with autorefresh */
  650. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  651. return 0;
  652. wait_info.wq = &cmd_enc->autorefresh.kickoff_wq;
  653. wait_info.atomic_cnt = &cmd_enc->autorefresh.kickoff_cnt;
  654. wait_info.timeout_ms = _sde_encoder_phys_cmd_get_idle_timeout(cmd_enc);
  655. /* wait for autorefresh kickoff to start */
  656. ret = sde_encoder_helper_wait_for_irq(phys_enc,
  657. INTR_IDX_AUTOREFRESH_DONE, &wait_info);
  658. /* double check that kickoff has started by reading write ptr reg */
  659. if (!ret)
  660. ret = _sde_encoder_phys_cmd_poll_write_pointer_started(
  661. phys_enc);
  662. else
  663. sde_encoder_helper_report_irq_timeout(phys_enc,
  664. INTR_IDX_AUTOREFRESH_DONE);
  665. return ret;
  666. }
  667. static int sde_encoder_phys_cmd_control_vblank_irq(
  668. struct sde_encoder_phys *phys_enc,
  669. bool enable)
  670. {
  671. struct sde_encoder_phys_cmd *cmd_enc =
  672. to_sde_encoder_phys_cmd(phys_enc);
  673. int ret = 0;
  674. u32 refcount, cached_refcount;
  675. struct sde_kms *sde_kms;
  676. if (!phys_enc || !phys_enc->hw_pp) {
  677. SDE_ERROR("invalid encoder\n");
  678. return -EINVAL;
  679. }
  680. sde_kms = phys_enc->sde_kms;
  681. mutex_lock(phys_enc->vblank_ctl_lock);
  682. /* Slave encoders don't report vblank */
  683. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  684. goto end;
  685. refcount = atomic_read(&phys_enc->vblank_refcount);
  686. cached_refcount = atomic_read(&phys_enc->vblank_cached_refcount);
  687. /* protect against negative */
  688. if (!enable && refcount == 0) {
  689. if (cached_refcount == 1) {
  690. atomic_set(&phys_enc->vblank_cached_refcount, 0);
  691. goto end;
  692. } else {
  693. ret = -EINVAL;
  694. goto end;
  695. }
  696. }
  697. SDE_DEBUG_CMDENC(cmd_enc, "[%pS] enable=%d/%d\n",
  698. __builtin_return_address(0), enable, refcount);
  699. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  700. enable, refcount);
  701. if (enable && atomic_inc_return(&phys_enc->vblank_refcount) == 1) {
  702. ret = sde_encoder_helper_register_irq(phys_enc, INTR_IDX_RDPTR);
  703. if (ret)
  704. atomic_dec_return(&phys_enc->vblank_refcount);
  705. } else if (!enable &&
  706. atomic_dec_return(&phys_enc->vblank_refcount) == 0) {
  707. ret = sde_encoder_helper_unregister_irq(phys_enc,
  708. INTR_IDX_RDPTR);
  709. if (ret)
  710. atomic_inc_return(&phys_enc->vblank_refcount);
  711. }
  712. if (enable && cached_refcount) {
  713. atomic_inc(&phys_enc->vblank_refcount);
  714. atomic_set(&phys_enc->vblank_cached_refcount, 0);
  715. }
  716. end:
  717. mutex_unlock(phys_enc->vblank_ctl_lock);
  718. if (ret) {
  719. SDE_ERROR_CMDENC(cmd_enc,
  720. "control vblank irq error %d, enable %d, refcount %d\n",
  721. ret, enable, refcount);
  722. SDE_EVT32(DRMID(phys_enc->parent),
  723. phys_enc->hw_pp->idx - PINGPONG_0,
  724. enable, refcount, SDE_EVTLOG_ERROR);
  725. }
  726. return ret;
  727. }
  728. void sde_encoder_phys_cmd_irq_control(struct sde_encoder_phys *phys_enc,
  729. bool enable)
  730. {
  731. struct sde_encoder_phys_cmd *cmd_enc;
  732. if (!phys_enc)
  733. return;
  734. /**
  735. * pingpong split slaves do not register for IRQs
  736. * check old and new topologies
  737. */
  738. if (_sde_encoder_phys_is_ppsplit_slave(phys_enc) ||
  739. _sde_encoder_phys_is_disabling_ppsplit_slave(phys_enc))
  740. return;
  741. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  742. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  743. enable, atomic_read(&phys_enc->vblank_refcount));
  744. if (enable) {
  745. sde_encoder_helper_register_irq(phys_enc, INTR_IDX_PINGPONG);
  746. sde_encoder_phys_cmd_control_vblank_irq(phys_enc, true);
  747. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  748. sde_encoder_helper_register_irq(phys_enc,
  749. INTR_IDX_WRPTR);
  750. sde_encoder_helper_register_irq(phys_enc,
  751. INTR_IDX_AUTOREFRESH_DONE);
  752. }
  753. } else {
  754. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  755. sde_encoder_helper_unregister_irq(phys_enc,
  756. INTR_IDX_WRPTR);
  757. sde_encoder_helper_unregister_irq(phys_enc,
  758. INTR_IDX_AUTOREFRESH_DONE);
  759. }
  760. sde_encoder_phys_cmd_control_vblank_irq(phys_enc, false);
  761. sde_encoder_helper_unregister_irq(phys_enc, INTR_IDX_PINGPONG);
  762. }
  763. }
  764. static int _get_tearcheck_threshold(struct sde_encoder_phys *phys_enc)
  765. {
  766. struct drm_connector *conn = phys_enc->connector;
  767. u32 qsync_mode;
  768. struct drm_display_mode *mode;
  769. u32 threshold_lines = DEFAULT_TEARCHECK_SYNC_THRESH_START;
  770. struct sde_encoder_phys_cmd *cmd_enc =
  771. to_sde_encoder_phys_cmd(phys_enc);
  772. if (!conn || !conn->state)
  773. return 0;
  774. mode = &phys_enc->cached_mode;
  775. qsync_mode = sde_connector_get_qsync_mode(conn);
  776. if (mode && (qsync_mode == SDE_RM_QSYNC_CONTINUOUS_MODE)) {
  777. u32 qsync_min_fps = 0;
  778. u32 default_fps = mode->vrefresh;
  779. u32 yres = mode->vtotal;
  780. u32 slow_time_ns;
  781. u32 default_time_ns;
  782. u32 extra_time_ns;
  783. u32 default_line_time_ns;
  784. u32 idle_time_ns = 0;
  785. u32 transfer_time_us = 0;
  786. if (phys_enc->parent_ops.get_qsync_fps)
  787. phys_enc->parent_ops.get_qsync_fps(
  788. phys_enc->parent, &qsync_min_fps, 0);
  789. if (!qsync_min_fps || !default_fps || !yres) {
  790. SDE_ERROR_CMDENC(cmd_enc,
  791. "wrong qsync params %d %d %d\n",
  792. qsync_min_fps, default_fps, yres);
  793. goto exit;
  794. }
  795. if (qsync_min_fps >= default_fps) {
  796. SDE_ERROR_CMDENC(cmd_enc,
  797. "qsync fps:%d must be less than default:%d\n",
  798. qsync_min_fps, default_fps);
  799. goto exit;
  800. }
  801. /* Calculate the number of extra lines*/
  802. slow_time_ns = (1 * 1000000000) / qsync_min_fps;
  803. default_time_ns = (1 * 1000000000) / default_fps;
  804. sde_encoder_helper_get_transfer_time(phys_enc->parent,
  805. &transfer_time_us);
  806. if (transfer_time_us)
  807. idle_time_ns = default_time_ns -
  808. (1000 * transfer_time_us);
  809. extra_time_ns = slow_time_ns - default_time_ns + idle_time_ns;
  810. default_line_time_ns = (1 * 1000000000) / (default_fps * yres);
  811. threshold_lines = extra_time_ns / default_line_time_ns;
  812. SDE_DEBUG_CMDENC(cmd_enc, "slow:%d default:%d extra:%d(ns)\n",
  813. slow_time_ns, default_time_ns, extra_time_ns);
  814. SDE_DEBUG_CMDENC(cmd_enc, "xfer:%d(us) idle:%d(ns) lines:%d\n",
  815. transfer_time_us, idle_time_ns, threshold_lines);
  816. SDE_DEBUG_CMDENC(cmd_enc, "min_fps:%d fps:%d yres:%d\n",
  817. qsync_min_fps, default_fps, yres);
  818. SDE_EVT32(qsync_mode, qsync_min_fps, extra_time_ns, default_fps,
  819. yres, transfer_time_us, threshold_lines);
  820. }
  821. exit:
  822. return threshold_lines;
  823. }
  824. static void sde_encoder_phys_cmd_tearcheck_config(
  825. struct sde_encoder_phys *phys_enc)
  826. {
  827. struct sde_encoder_phys_cmd *cmd_enc =
  828. to_sde_encoder_phys_cmd(phys_enc);
  829. struct sde_hw_tear_check tc_cfg = { 0 };
  830. struct drm_display_mode *mode;
  831. bool tc_enable = true;
  832. u32 vsync_hz;
  833. struct msm_drm_private *priv;
  834. struct sde_kms *sde_kms;
  835. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf) {
  836. SDE_ERROR("invalid encoder\n");
  837. return;
  838. }
  839. mode = &phys_enc->cached_mode;
  840. SDE_DEBUG_CMDENC(cmd_enc, "pp %d, intf %d\n",
  841. phys_enc->hw_pp->idx - PINGPONG_0,
  842. phys_enc->hw_intf->idx - INTF_0);
  843. if (phys_enc->has_intf_te) {
  844. if (!phys_enc->hw_intf->ops.setup_tearcheck ||
  845. !phys_enc->hw_intf->ops.enable_tearcheck) {
  846. SDE_DEBUG_CMDENC(cmd_enc, "tearcheck not supported\n");
  847. return;
  848. }
  849. } else {
  850. if (!phys_enc->hw_pp->ops.setup_tearcheck ||
  851. !phys_enc->hw_pp->ops.enable_tearcheck) {
  852. SDE_DEBUG_CMDENC(cmd_enc, "tearcheck not supported\n");
  853. return;
  854. }
  855. }
  856. sde_kms = phys_enc->sde_kms;
  857. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  858. SDE_ERROR("invalid device\n");
  859. return;
  860. }
  861. priv = sde_kms->dev->dev_private;
  862. /*
  863. * TE default: dsi byte clock calculated base on 70 fps;
  864. * around 14 ms to complete a kickoff cycle if te disabled;
  865. * vclk_line base on 60 fps; write is faster than read;
  866. * init == start == rdptr;
  867. *
  868. * vsync_count is ratio of MDP VSYNC clock frequency to LCD panel
  869. * frequency divided by the no. of rows (lines) in the LCDpanel.
  870. */
  871. vsync_hz = sde_power_clk_get_rate(&priv->phandle, "vsync_clk");
  872. if (!vsync_hz || !mode->vtotal || !mode->vrefresh) {
  873. SDE_DEBUG_CMDENC(cmd_enc,
  874. "invalid params - vsync_hz %u vtot %u vrefresh %u\n",
  875. vsync_hz, mode->vtotal, mode->vrefresh);
  876. return;
  877. }
  878. tc_cfg.vsync_count = vsync_hz / (mode->vtotal * mode->vrefresh);
  879. /* enable external TE after kickoff to avoid premature autorefresh */
  880. tc_cfg.hw_vsync_mode = 0;
  881. /*
  882. * By setting sync_cfg_height to near max register value, we essentially
  883. * disable sde hw generated TE signal, since hw TE will arrive first.
  884. * Only caveat is if due to error, we hit wrap-around.
  885. */
  886. tc_cfg.sync_cfg_height = 0xFFF0;
  887. tc_cfg.vsync_init_val = mode->vdisplay;
  888. tc_cfg.sync_threshold_start = _get_tearcheck_threshold(phys_enc);
  889. tc_cfg.sync_threshold_continue = DEFAULT_TEARCHECK_SYNC_THRESH_CONTINUE;
  890. tc_cfg.start_pos = mode->vdisplay;
  891. tc_cfg.rd_ptr_irq = mode->vdisplay + 1;
  892. tc_cfg.wr_ptr_irq = 1;
  893. SDE_DEBUG_CMDENC(cmd_enc,
  894. "tc %d intf %d vsync_clk_speed_hz %u vtotal %u vrefresh %u\n",
  895. phys_enc->hw_pp->idx - PINGPONG_0,
  896. phys_enc->hw_intf->idx - INTF_0,
  897. vsync_hz, mode->vtotal, mode->vrefresh);
  898. SDE_DEBUG_CMDENC(cmd_enc,
  899. "tc %d intf %d enable %u start_pos %u rd_ptr_irq %u wr_ptr_irq %u\n",
  900. phys_enc->hw_pp->idx - PINGPONG_0,
  901. phys_enc->hw_intf->idx - INTF_0,
  902. tc_enable, tc_cfg.start_pos, tc_cfg.rd_ptr_irq,
  903. tc_cfg.wr_ptr_irq);
  904. SDE_DEBUG_CMDENC(cmd_enc,
  905. "tc %d intf %d hw_vsync_mode %u vsync_count %u vsync_init_val %u\n",
  906. phys_enc->hw_pp->idx - PINGPONG_0,
  907. phys_enc->hw_intf->idx - INTF_0,
  908. tc_cfg.hw_vsync_mode, tc_cfg.vsync_count,
  909. tc_cfg.vsync_init_val);
  910. SDE_DEBUG_CMDENC(cmd_enc,
  911. "tc %d intf %d cfgheight %u thresh_start %u thresh_cont %u\n",
  912. phys_enc->hw_pp->idx - PINGPONG_0,
  913. phys_enc->hw_intf->idx - INTF_0,
  914. tc_cfg.sync_cfg_height,
  915. tc_cfg.sync_threshold_start, tc_cfg.sync_threshold_continue);
  916. if (phys_enc->has_intf_te) {
  917. phys_enc->hw_intf->ops.setup_tearcheck(phys_enc->hw_intf,
  918. &tc_cfg);
  919. phys_enc->hw_intf->ops.enable_tearcheck(phys_enc->hw_intf,
  920. tc_enable);
  921. } else {
  922. phys_enc->hw_pp->ops.setup_tearcheck(phys_enc->hw_pp, &tc_cfg);
  923. phys_enc->hw_pp->ops.enable_tearcheck(phys_enc->hw_pp,
  924. tc_enable);
  925. }
  926. }
  927. static void _sde_encoder_phys_cmd_pingpong_config(
  928. struct sde_encoder_phys *phys_enc)
  929. {
  930. struct sde_encoder_phys_cmd *cmd_enc =
  931. to_sde_encoder_phys_cmd(phys_enc);
  932. if (!phys_enc || !phys_enc->hw_ctl || !phys_enc->hw_pp) {
  933. SDE_ERROR("invalid arg(s), enc %d\n", !phys_enc);
  934. return;
  935. }
  936. SDE_DEBUG_CMDENC(cmd_enc, "pp %d, enabling mode:\n",
  937. phys_enc->hw_pp->idx - PINGPONG_0);
  938. drm_mode_debug_printmodeline(&phys_enc->cached_mode);
  939. if (!_sde_encoder_phys_is_ppsplit_slave(phys_enc))
  940. _sde_encoder_phys_cmd_update_intf_cfg(phys_enc);
  941. sde_encoder_phys_cmd_tearcheck_config(phys_enc);
  942. }
  943. static void sde_encoder_phys_cmd_enable_helper(
  944. struct sde_encoder_phys *phys_enc)
  945. {
  946. struct sde_hw_intf *hw_intf;
  947. if (!phys_enc || !phys_enc->hw_ctl || !phys_enc->hw_pp ||
  948. !phys_enc->hw_intf) {
  949. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  950. return;
  951. }
  952. sde_encoder_helper_split_config(phys_enc, phys_enc->intf_idx);
  953. _sde_encoder_phys_cmd_pingpong_config(phys_enc);
  954. hw_intf = phys_enc->hw_intf;
  955. if (hw_intf->ops.enable_compressed_input)
  956. hw_intf->ops.enable_compressed_input(phys_enc->hw_intf,
  957. (phys_enc->comp_type !=
  958. MSM_DISPLAY_COMPRESSION_NONE), false);
  959. if (hw_intf->ops.enable_wide_bus)
  960. hw_intf->ops.enable_wide_bus(hw_intf,
  961. sde_encoder_is_widebus_enabled(phys_enc->parent));
  962. /*
  963. * For pp-split, skip setting the flush bit for the slave intf, since
  964. * both intfs use same ctl and HW will only flush the master.
  965. */
  966. if (_sde_encoder_phys_is_ppsplit(phys_enc) &&
  967. !sde_encoder_phys_cmd_is_master(phys_enc))
  968. goto skip_flush;
  969. _sde_encoder_phys_cmd_update_flush_mask(phys_enc);
  970. skip_flush:
  971. return;
  972. }
  973. static void sde_encoder_phys_cmd_enable(struct sde_encoder_phys *phys_enc)
  974. {
  975. struct sde_encoder_phys_cmd *cmd_enc =
  976. to_sde_encoder_phys_cmd(phys_enc);
  977. if (!phys_enc || !phys_enc->hw_pp) {
  978. SDE_ERROR("invalid phys encoder\n");
  979. return;
  980. }
  981. SDE_DEBUG_CMDENC(cmd_enc, "pp %d\n", phys_enc->hw_pp->idx - PINGPONG_0);
  982. if (phys_enc->enable_state == SDE_ENC_ENABLED) {
  983. if (!phys_enc->cont_splash_enabled)
  984. SDE_ERROR("already enabled\n");
  985. return;
  986. }
  987. sde_encoder_phys_cmd_enable_helper(phys_enc);
  988. phys_enc->enable_state = SDE_ENC_ENABLED;
  989. }
  990. static bool sde_encoder_phys_cmd_is_autorefresh_enabled(
  991. struct sde_encoder_phys *phys_enc)
  992. {
  993. struct sde_hw_pingpong *hw_pp;
  994. struct sde_hw_intf *hw_intf;
  995. struct sde_hw_autorefresh cfg;
  996. int ret;
  997. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  998. return false;
  999. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1000. return false;
  1001. if (phys_enc->has_intf_te) {
  1002. hw_intf = phys_enc->hw_intf;
  1003. if (!hw_intf->ops.get_autorefresh)
  1004. return false;
  1005. ret = hw_intf->ops.get_autorefresh(hw_intf, &cfg);
  1006. } else {
  1007. hw_pp = phys_enc->hw_pp;
  1008. if (!hw_pp->ops.get_autorefresh)
  1009. return false;
  1010. ret = hw_pp->ops.get_autorefresh(hw_pp, &cfg);
  1011. }
  1012. if (ret)
  1013. return false;
  1014. return cfg.enable;
  1015. }
  1016. static void sde_encoder_phys_cmd_connect_te(
  1017. struct sde_encoder_phys *phys_enc, bool enable)
  1018. {
  1019. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  1020. return;
  1021. if (phys_enc->has_intf_te &&
  1022. phys_enc->hw_intf->ops.connect_external_te)
  1023. phys_enc->hw_intf->ops.connect_external_te(phys_enc->hw_intf,
  1024. enable);
  1025. else if (phys_enc->hw_pp->ops.connect_external_te)
  1026. phys_enc->hw_pp->ops.connect_external_te(phys_enc->hw_pp,
  1027. enable);
  1028. else
  1029. return;
  1030. SDE_EVT32(DRMID(phys_enc->parent), enable);
  1031. }
  1032. static int sde_encoder_phys_cmd_te_get_line_count(
  1033. struct sde_encoder_phys *phys_enc)
  1034. {
  1035. struct sde_hw_pingpong *hw_pp;
  1036. struct sde_hw_intf *hw_intf;
  1037. u32 line_count;
  1038. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  1039. return -EINVAL;
  1040. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1041. return -EINVAL;
  1042. if (phys_enc->has_intf_te) {
  1043. hw_intf = phys_enc->hw_intf;
  1044. if (!hw_intf->ops.get_line_count)
  1045. return -EINVAL;
  1046. line_count = hw_intf->ops.get_line_count(hw_intf);
  1047. } else {
  1048. hw_pp = phys_enc->hw_pp;
  1049. if (!hw_pp->ops.get_line_count)
  1050. return -EINVAL;
  1051. line_count = hw_pp->ops.get_line_count(hw_pp);
  1052. }
  1053. return line_count;
  1054. }
  1055. static int sde_encoder_phys_cmd_get_write_line_count(
  1056. struct sde_encoder_phys *phys_enc)
  1057. {
  1058. struct sde_hw_pingpong *hw_pp;
  1059. struct sde_hw_intf *hw_intf;
  1060. struct sde_hw_pp_vsync_info info;
  1061. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  1062. return -EINVAL;
  1063. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1064. return -EINVAL;
  1065. if (phys_enc->has_intf_te) {
  1066. hw_intf = phys_enc->hw_intf;
  1067. if (!hw_intf->ops.get_vsync_info)
  1068. return -EINVAL;
  1069. if (hw_intf->ops.get_vsync_info(hw_intf, &info))
  1070. return -EINVAL;
  1071. } else {
  1072. hw_pp = phys_enc->hw_pp;
  1073. if (!hw_pp->ops.get_vsync_info)
  1074. return -EINVAL;
  1075. if (hw_pp->ops.get_vsync_info(hw_pp, &info))
  1076. return -EINVAL;
  1077. }
  1078. return (int)info.wr_ptr_line_count;
  1079. }
  1080. static void sde_encoder_phys_cmd_disable(struct sde_encoder_phys *phys_enc)
  1081. {
  1082. struct sde_encoder_phys_cmd *cmd_enc =
  1083. to_sde_encoder_phys_cmd(phys_enc);
  1084. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf) {
  1085. SDE_ERROR("invalid encoder\n");
  1086. return;
  1087. }
  1088. SDE_DEBUG_CMDENC(cmd_enc, "pp %d intf %d state %d\n",
  1089. phys_enc->hw_pp->idx - PINGPONG_0,
  1090. phys_enc->hw_intf->idx - INTF_0,
  1091. phys_enc->enable_state);
  1092. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  1093. phys_enc->hw_intf->idx - INTF_0,
  1094. phys_enc->enable_state);
  1095. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1096. SDE_ERROR_CMDENC(cmd_enc, "already disabled\n");
  1097. return;
  1098. }
  1099. if (!sde_in_trusted_vm(phys_enc->sde_kms)) {
  1100. if (phys_enc->has_intf_te &&
  1101. phys_enc->hw_intf->ops.enable_tearcheck)
  1102. phys_enc->hw_intf->ops.enable_tearcheck(
  1103. phys_enc->hw_intf,
  1104. false);
  1105. else if (phys_enc->hw_pp->ops.enable_tearcheck)
  1106. phys_enc->hw_pp->ops.enable_tearcheck(phys_enc->hw_pp,
  1107. false);
  1108. sde_encoder_helper_phys_disable(phys_enc, NULL);
  1109. }
  1110. phys_enc->enable_state = SDE_ENC_DISABLED;
  1111. }
  1112. static void sde_encoder_phys_cmd_destroy(struct sde_encoder_phys *phys_enc)
  1113. {
  1114. struct sde_encoder_phys_cmd *cmd_enc =
  1115. to_sde_encoder_phys_cmd(phys_enc);
  1116. if (!phys_enc) {
  1117. SDE_ERROR("invalid encoder\n");
  1118. return;
  1119. }
  1120. kfree(cmd_enc);
  1121. }
  1122. static void sde_encoder_phys_cmd_get_hw_resources(
  1123. struct sde_encoder_phys *phys_enc,
  1124. struct sde_encoder_hw_resources *hw_res,
  1125. struct drm_connector_state *conn_state)
  1126. {
  1127. struct sde_encoder_phys_cmd *cmd_enc =
  1128. to_sde_encoder_phys_cmd(phys_enc);
  1129. if (!phys_enc) {
  1130. SDE_ERROR("invalid encoder\n");
  1131. return;
  1132. }
  1133. if ((phys_enc->intf_idx - INTF_0) >= INTF_MAX) {
  1134. SDE_ERROR("invalid intf idx:%d\n", phys_enc->intf_idx);
  1135. return;
  1136. }
  1137. SDE_DEBUG_CMDENC(cmd_enc, "\n");
  1138. hw_res->intfs[phys_enc->intf_idx - INTF_0] = INTF_MODE_CMD;
  1139. }
  1140. static int sde_encoder_phys_cmd_prepare_for_kickoff(
  1141. struct sde_encoder_phys *phys_enc,
  1142. struct sde_encoder_kickoff_params *params)
  1143. {
  1144. struct sde_hw_tear_check tc_cfg = {0};
  1145. struct sde_encoder_phys_cmd *cmd_enc =
  1146. to_sde_encoder_phys_cmd(phys_enc);
  1147. int ret = 0;
  1148. bool recovery_events;
  1149. if (!phys_enc || !phys_enc->hw_pp) {
  1150. SDE_ERROR("invalid encoder\n");
  1151. return -EINVAL;
  1152. }
  1153. SDE_DEBUG_CMDENC(cmd_enc, "pp %d\n", phys_enc->hw_pp->idx - PINGPONG_0);
  1154. phys_enc->frame_trigger_mode = params->frame_trigger_mode;
  1155. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  1156. atomic_read(&phys_enc->pending_kickoff_cnt),
  1157. atomic_read(&cmd_enc->autorefresh.kickoff_cnt),
  1158. phys_enc->frame_trigger_mode);
  1159. if (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_DEFAULT) {
  1160. /*
  1161. * Mark kickoff request as outstanding. If there are more
  1162. * than one outstanding frame, then we have to wait for the
  1163. * previous frame to complete
  1164. */
  1165. ret = _sde_encoder_phys_cmd_wait_for_idle(phys_enc);
  1166. if (ret) {
  1167. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1168. SDE_EVT32(DRMID(phys_enc->parent),
  1169. phys_enc->hw_pp->idx - PINGPONG_0);
  1170. SDE_ERROR("failed wait_for_idle: %d\n", ret);
  1171. }
  1172. }
  1173. if (phys_enc->recovered) {
  1174. recovery_events = sde_encoder_recovery_events_enabled(
  1175. phys_enc->parent);
  1176. if (cmd_enc->pp_timeout_report_cnt && recovery_events)
  1177. sde_connector_event_notify(phys_enc->connector,
  1178. DRM_EVENT_SDE_HW_RECOVERY,
  1179. sizeof(uint8_t),
  1180. SDE_RECOVERY_SUCCESS);
  1181. cmd_enc->pp_timeout_report_cnt = 0;
  1182. phys_enc->recovered = false;
  1183. }
  1184. if (sde_connector_is_qsync_updated(phys_enc->connector)) {
  1185. tc_cfg.sync_threshold_start = _get_tearcheck_threshold(
  1186. phys_enc);
  1187. if (phys_enc->has_intf_te &&
  1188. phys_enc->hw_intf->ops.update_tearcheck)
  1189. phys_enc->hw_intf->ops.update_tearcheck(
  1190. phys_enc->hw_intf, &tc_cfg);
  1191. else if (phys_enc->hw_pp->ops.update_tearcheck)
  1192. phys_enc->hw_pp->ops.update_tearcheck(
  1193. phys_enc->hw_pp, &tc_cfg);
  1194. SDE_EVT32(DRMID(phys_enc->parent), tc_cfg.sync_threshold_start);
  1195. }
  1196. SDE_DEBUG_CMDENC(cmd_enc, "pp:%d pending_cnt %d\n",
  1197. phys_enc->hw_pp->idx - PINGPONG_0,
  1198. atomic_read(&phys_enc->pending_kickoff_cnt));
  1199. return ret;
  1200. }
  1201. static bool _sde_encoder_phys_cmd_needs_vsync_change(
  1202. struct sde_encoder_phys *phys_enc, ktime_t profile_timestamp)
  1203. {
  1204. struct sde_encoder_phys_cmd *cmd_enc;
  1205. struct sde_encoder_phys_cmd_te_timestamp *cur;
  1206. struct sde_encoder_phys_cmd_te_timestamp *prev = NULL;
  1207. ktime_t time_diff;
  1208. u64 l_bound = 0, u_bound = 0;
  1209. bool ret = false;
  1210. unsigned long lock_flags;
  1211. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1212. sde_encoder_helper_get_jitter_bounds_ns(phys_enc->parent,
  1213. &l_bound, &u_bound);
  1214. if (!l_bound || !u_bound) {
  1215. SDE_ERROR_CMDENC(cmd_enc, "invalid vsync jitter bounds\n");
  1216. return false;
  1217. }
  1218. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  1219. list_for_each_entry_reverse(cur, &cmd_enc->te_timestamp_list, list) {
  1220. if (prev && ktime_after(cur->timestamp, profile_timestamp)) {
  1221. time_diff = ktime_sub(prev->timestamp, cur->timestamp);
  1222. if ((time_diff < l_bound) || (time_diff > u_bound)) {
  1223. ret = true;
  1224. break;
  1225. }
  1226. }
  1227. prev = cur;
  1228. }
  1229. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  1230. if (ret) {
  1231. SDE_DEBUG_CMDENC(cmd_enc,
  1232. "time_diff:%llu, prev:%llu, cur:%llu, jitter:%llu/%llu\n",
  1233. time_diff, prev->timestamp, cur->timestamp,
  1234. l_bound, u_bound);
  1235. time_diff = div_s64(time_diff, 1000);
  1236. SDE_EVT32(DRMID(phys_enc->parent),
  1237. (u32) (do_div(l_bound, 1000)),
  1238. (u32) (do_div(u_bound, 1000)),
  1239. (u32) (time_diff), SDE_EVTLOG_ERROR);
  1240. }
  1241. return ret;
  1242. }
  1243. static int _sde_encoder_phys_cmd_wait_for_wr_ptr(
  1244. struct sde_encoder_phys *phys_enc)
  1245. {
  1246. struct sde_encoder_phys_cmd *cmd_enc =
  1247. to_sde_encoder_phys_cmd(phys_enc);
  1248. struct sde_encoder_wait_info wait_info = {0};
  1249. int ret;
  1250. bool frame_pending = true;
  1251. struct sde_hw_ctl *ctl;
  1252. unsigned long lock_flags;
  1253. if (!phys_enc || !phys_enc->hw_ctl) {
  1254. SDE_ERROR("invalid argument(s)\n");
  1255. return -EINVAL;
  1256. }
  1257. ctl = phys_enc->hw_ctl;
  1258. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1259. wait_info.atomic_cnt = &phys_enc->pending_retire_fence_cnt;
  1260. wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
  1261. /* slave encoder doesn't enable for ppsplit */
  1262. if (_sde_encoder_phys_is_ppsplit_slave(phys_enc))
  1263. return 0;
  1264. ret = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_WRPTR,
  1265. &wait_info);
  1266. if (ret == -ETIMEDOUT) {
  1267. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  1268. if (ctl && ctl->ops.get_start_state)
  1269. frame_pending = ctl->ops.get_start_state(ctl);
  1270. ret = frame_pending ? ret : 0;
  1271. /*
  1272. * There can be few cases of ESD where CTL_START is cleared but
  1273. * wr_ptr irq doesn't come. Signaling retire fence in these
  1274. * cases to avoid freeze and dangling pending_retire_fence_cnt
  1275. */
  1276. if (!ret) {
  1277. SDE_EVT32(DRMID(phys_enc->parent),
  1278. SDE_EVTLOG_FUNC_CASE1);
  1279. if (sde_encoder_phys_cmd_is_master(phys_enc) &&
  1280. atomic_add_unless(
  1281. &phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1282. spin_lock_irqsave(phys_enc->enc_spinlock,
  1283. lock_flags);
  1284. phys_enc->parent_ops.handle_frame_done(
  1285. phys_enc->parent, phys_enc,
  1286. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE);
  1287. spin_unlock_irqrestore(phys_enc->enc_spinlock,
  1288. lock_flags);
  1289. }
  1290. }
  1291. }
  1292. cmd_enc->wr_ptr_wait_success = (ret == 0) ? true : false;
  1293. return ret;
  1294. }
  1295. static int sde_encoder_phys_cmd_wait_for_tx_complete(
  1296. struct sde_encoder_phys *phys_enc)
  1297. {
  1298. int rc;
  1299. struct sde_encoder_phys_cmd *cmd_enc;
  1300. if (!phys_enc)
  1301. return -EINVAL;
  1302. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1303. if (!atomic_read(&phys_enc->pending_kickoff_cnt)) {
  1304. SDE_EVT32(DRMID(phys_enc->parent),
  1305. phys_enc->intf_idx - INTF_0,
  1306. phys_enc->enable_state);
  1307. return 0;
  1308. }
  1309. rc = _sde_encoder_phys_cmd_wait_for_idle(phys_enc);
  1310. if (rc) {
  1311. SDE_EVT32(DRMID(phys_enc->parent),
  1312. phys_enc->intf_idx - INTF_0);
  1313. SDE_ERROR("failed wait_for_idle: %d\n", rc);
  1314. }
  1315. return rc;
  1316. }
  1317. static int _sde_encoder_phys_cmd_handle_wr_ptr_timeout(
  1318. struct sde_encoder_phys *phys_enc,
  1319. ktime_t profile_timestamp)
  1320. {
  1321. struct sde_encoder_phys_cmd *cmd_enc =
  1322. to_sde_encoder_phys_cmd(phys_enc);
  1323. bool switch_te;
  1324. int ret = -ETIMEDOUT;
  1325. unsigned long lock_flags;
  1326. switch_te = _sde_encoder_phys_cmd_needs_vsync_change(
  1327. phys_enc, profile_timestamp);
  1328. SDE_EVT32(DRMID(phys_enc->parent), switch_te, SDE_EVTLOG_FUNC_ENTRY);
  1329. if (switch_te) {
  1330. SDE_DEBUG_CMDENC(cmd_enc,
  1331. "wr_ptr_irq wait failed, retry with WD TE\n");
  1332. /* switch to watchdog TE and wait again */
  1333. sde_encoder_helper_switch_vsync(phys_enc->parent, true);
  1334. ret = _sde_encoder_phys_cmd_wait_for_wr_ptr(phys_enc);
  1335. /* switch back to default TE */
  1336. sde_encoder_helper_switch_vsync(phys_enc->parent, false);
  1337. }
  1338. /*
  1339. * Signaling the retire fence at wr_ptr timeout
  1340. * to allow the next commit and avoid device freeze.
  1341. */
  1342. if (ret == -ETIMEDOUT) {
  1343. SDE_ERROR_CMDENC(cmd_enc,
  1344. "wr_ptr_irq wait failed, switch_te:%d\n", switch_te);
  1345. SDE_EVT32(DRMID(phys_enc->parent), switch_te, SDE_EVTLOG_ERROR);
  1346. if (sde_encoder_phys_cmd_is_master(phys_enc) &&
  1347. atomic_add_unless(
  1348. &phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1349. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  1350. phys_enc->parent_ops.handle_frame_done(
  1351. phys_enc->parent, phys_enc,
  1352. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE);
  1353. spin_unlock_irqrestore(phys_enc->enc_spinlock,
  1354. lock_flags);
  1355. }
  1356. }
  1357. cmd_enc->wr_ptr_wait_success = (ret == 0) ? true : false;
  1358. return ret;
  1359. }
  1360. static int sde_encoder_phys_cmd_wait_for_commit_done(
  1361. struct sde_encoder_phys *phys_enc)
  1362. {
  1363. int rc = 0, i, pending_cnt;
  1364. struct sde_encoder_phys_cmd *cmd_enc;
  1365. ktime_t profile_timestamp = ktime_get();
  1366. u32 scheduler_status = INVALID_CTL_STATUS;
  1367. struct sde_hw_ctl *ctl;
  1368. if (!phys_enc)
  1369. return -EINVAL;
  1370. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1371. /* only required for master controller */
  1372. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  1373. rc = _sde_encoder_phys_cmd_wait_for_wr_ptr(phys_enc);
  1374. if (rc == -ETIMEDOUT) {
  1375. /*
  1376. * Profile all the TE received after profile_timestamp
  1377. * and if the jitter is more, switch to watchdog TE
  1378. * and wait for wr_ptr again. Finally move back to
  1379. * default TE.
  1380. */
  1381. rc = _sde_encoder_phys_cmd_handle_wr_ptr_timeout(
  1382. phys_enc, profile_timestamp);
  1383. if (rc == -ETIMEDOUT)
  1384. goto wait_for_idle;
  1385. }
  1386. if (cmd_enc->autorefresh.cfg.enable)
  1387. rc = _sde_encoder_phys_cmd_wait_for_autorefresh_done(
  1388. phys_enc);
  1389. ctl = phys_enc->hw_ctl;
  1390. if (ctl && ctl->ops.get_scheduler_status)
  1391. scheduler_status = ctl->ops.get_scheduler_status(ctl);
  1392. }
  1393. /* wait for posted start or serialize trigger */
  1394. pending_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1395. if ((pending_cnt > 1) ||
  1396. (pending_cnt && (scheduler_status & BIT(0))) ||
  1397. (!rc && phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_SERIALIZE))
  1398. goto wait_for_idle;
  1399. return rc;
  1400. wait_for_idle:
  1401. pending_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1402. for (i = 0; i < pending_cnt; i++)
  1403. rc |= sde_encoder_wait_for_event(phys_enc->parent,
  1404. MSM_ENC_TX_COMPLETE);
  1405. if (rc) {
  1406. SDE_EVT32(DRMID(phys_enc->parent),
  1407. phys_enc->hw_pp->idx - PINGPONG_0,
  1408. phys_enc->frame_trigger_mode,
  1409. atomic_read(&phys_enc->pending_kickoff_cnt),
  1410. phys_enc->enable_state,
  1411. cmd_enc->wr_ptr_wait_success, scheduler_status, rc);
  1412. SDE_ERROR("pp:%d failed wait_for_idle: %d\n",
  1413. phys_enc->hw_pp->idx - PINGPONG_0, rc);
  1414. if (phys_enc->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  1415. sde_encoder_needs_hw_reset(phys_enc->parent);
  1416. }
  1417. return rc;
  1418. }
  1419. static int sde_encoder_phys_cmd_wait_for_vblank(
  1420. struct sde_encoder_phys *phys_enc)
  1421. {
  1422. int rc = 0;
  1423. struct sde_encoder_phys_cmd *cmd_enc;
  1424. struct sde_encoder_wait_info wait_info = {0};
  1425. if (!phys_enc)
  1426. return -EINVAL;
  1427. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1428. /* only required for master controller */
  1429. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1430. return rc;
  1431. wait_info.wq = &cmd_enc->pending_vblank_wq;
  1432. wait_info.atomic_cnt = &cmd_enc->pending_vblank_cnt;
  1433. wait_info.timeout_ms = _sde_encoder_phys_cmd_get_idle_timeout(cmd_enc);
  1434. atomic_inc(&cmd_enc->pending_vblank_cnt);
  1435. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_RDPTR,
  1436. &wait_info);
  1437. return rc;
  1438. }
  1439. static void sde_encoder_phys_cmd_update_split_role(
  1440. struct sde_encoder_phys *phys_enc,
  1441. enum sde_enc_split_role role)
  1442. {
  1443. struct sde_encoder_phys_cmd *cmd_enc;
  1444. enum sde_enc_split_role old_role;
  1445. bool is_ppsplit;
  1446. if (!phys_enc)
  1447. return;
  1448. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1449. old_role = phys_enc->split_role;
  1450. is_ppsplit = _sde_encoder_phys_is_ppsplit(phys_enc);
  1451. phys_enc->split_role = role;
  1452. SDE_DEBUG_CMDENC(cmd_enc, "old role %d new role %d\n",
  1453. old_role, role);
  1454. /*
  1455. * ppsplit solo needs to reprogram because intf may have swapped without
  1456. * role changing on left-only, right-only back-to-back commits
  1457. */
  1458. if (!(is_ppsplit && role == ENC_ROLE_SOLO) &&
  1459. (role == old_role || role == ENC_ROLE_SKIP))
  1460. return;
  1461. sde_encoder_helper_split_config(phys_enc, phys_enc->intf_idx);
  1462. _sde_encoder_phys_cmd_pingpong_config(phys_enc);
  1463. _sde_encoder_phys_cmd_update_flush_mask(phys_enc);
  1464. }
  1465. static void _sde_encoder_autorefresh_disable_seq1(
  1466. struct sde_encoder_phys *phys_enc)
  1467. {
  1468. int trial = 0;
  1469. struct sde_encoder_phys_cmd *cmd_enc =
  1470. to_sde_encoder_phys_cmd(phys_enc);
  1471. /*
  1472. * If autorefresh is enabled, disable it and make sure it is safe to
  1473. * proceed with current frame commit/push. Sequence fallowed is,
  1474. * 1. Disable TE - caller will take care of it
  1475. * 2. Disable autorefresh config
  1476. * 4. Poll for frame transfer ongoing to be false
  1477. * 5. Enable TE back - caller will take care of it
  1478. */
  1479. _sde_encoder_phys_cmd_config_autorefresh(phys_enc, 0);
  1480. do {
  1481. udelay(AUTOREFRESH_SEQ1_POLL_TIME);
  1482. if ((trial * AUTOREFRESH_SEQ1_POLL_TIME)
  1483. > (KICKOFF_TIMEOUT_MS * USEC_PER_MSEC)) {
  1484. SDE_ERROR_CMDENC(cmd_enc,
  1485. "disable autorefresh failed\n");
  1486. phys_enc->enable_state = SDE_ENC_ERR_NEEDS_HW_RESET;
  1487. break;
  1488. }
  1489. trial++;
  1490. } while (_sde_encoder_phys_cmd_is_ongoing_pptx(phys_enc));
  1491. }
  1492. static void _sde_encoder_autorefresh_disable_seq2(
  1493. struct sde_encoder_phys *phys_enc)
  1494. {
  1495. int trial = 0;
  1496. struct sde_hw_mdp *hw_mdp = phys_enc->hw_mdptop;
  1497. u32 autorefresh_status = 0;
  1498. struct sde_encoder_phys_cmd *cmd_enc =
  1499. to_sde_encoder_phys_cmd(phys_enc);
  1500. struct intf_tear_status tear_status;
  1501. struct sde_hw_intf *hw_intf = phys_enc->hw_intf;
  1502. if (!hw_mdp->ops.get_autorefresh_status ||
  1503. !hw_intf->ops.check_and_reset_tearcheck) {
  1504. SDE_DEBUG_CMDENC(cmd_enc,
  1505. "autofresh disable seq2 not supported\n");
  1506. return;
  1507. }
  1508. /*
  1509. * If autorefresh is still enabled after sequence-1, proceed with
  1510. * below sequence-2.
  1511. * 1. Disable autorefresh config
  1512. * 2. Run in loop:
  1513. * 2.1 Poll for autorefresh to be disabled
  1514. * 2.2 Log read and write count status
  1515. * 2.3 Replace te write count with start_pos to meet trigger window
  1516. */
  1517. autorefresh_status = hw_mdp->ops.get_autorefresh_status(hw_mdp,
  1518. phys_enc->intf_idx);
  1519. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->intf_idx - INTF_0,
  1520. autorefresh_status, SDE_EVTLOG_FUNC_CASE1);
  1521. if (!(autorefresh_status & BIT(7))) {
  1522. usleep_range(AUTOREFRESH_SEQ2_POLL_TIME,
  1523. AUTOREFRESH_SEQ2_POLL_TIME + 1);
  1524. autorefresh_status = hw_mdp->ops.get_autorefresh_status(hw_mdp,
  1525. phys_enc->intf_idx);
  1526. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->intf_idx - INTF_0,
  1527. autorefresh_status, SDE_EVTLOG_FUNC_CASE2);
  1528. }
  1529. while (autorefresh_status & BIT(7)) {
  1530. if (!trial) {
  1531. SDE_ERROR_CMDENC(cmd_enc,
  1532. "autofresh status:0x%x intf:%d\n", autorefresh_status,
  1533. phys_enc->intf_idx - INTF_0);
  1534. _sde_encoder_phys_cmd_config_autorefresh(phys_enc, 0);
  1535. }
  1536. usleep_range(AUTOREFRESH_SEQ2_POLL_TIME,
  1537. AUTOREFRESH_SEQ2_POLL_TIME + 1);
  1538. if ((trial * AUTOREFRESH_SEQ2_POLL_TIME)
  1539. > AUTOREFRESH_SEQ2_POLL_TIMEOUT) {
  1540. SDE_ERROR_CMDENC(cmd_enc,
  1541. "disable autorefresh failed\n");
  1542. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus", "panic");
  1543. break;
  1544. }
  1545. trial++;
  1546. autorefresh_status = hw_mdp->ops.get_autorefresh_status(hw_mdp,
  1547. phys_enc->intf_idx);
  1548. hw_intf->ops.check_and_reset_tearcheck(hw_intf, &tear_status);
  1549. SDE_ERROR_CMDENC(cmd_enc,
  1550. "autofresh status:0x%x intf:%d tear_read:0x%x tear_write:0x%x\n",
  1551. autorefresh_status, phys_enc->intf_idx - INTF_0,
  1552. tear_status.read_count, tear_status.write_count);
  1553. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->intf_idx - INTF_0,
  1554. autorefresh_status, tear_status.read_count,
  1555. tear_status.write_count);
  1556. }
  1557. }
  1558. static void sde_encoder_phys_cmd_prepare_commit(
  1559. struct sde_encoder_phys *phys_enc)
  1560. {
  1561. struct sde_encoder_phys_cmd *cmd_enc =
  1562. to_sde_encoder_phys_cmd(phys_enc);
  1563. if (!phys_enc)
  1564. return;
  1565. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1566. return;
  1567. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->intf_idx - INTF_0,
  1568. cmd_enc->autorefresh.cfg.enable);
  1569. if (!sde_encoder_phys_cmd_is_autorefresh_enabled(phys_enc))
  1570. return;
  1571. sde_encoder_phys_cmd_connect_te(phys_enc, false);
  1572. _sde_encoder_autorefresh_disable_seq1(phys_enc);
  1573. _sde_encoder_autorefresh_disable_seq2(phys_enc);
  1574. sde_encoder_phys_cmd_connect_te(phys_enc, true);
  1575. SDE_DEBUG_CMDENC(cmd_enc, "autorefresh disabled successfully\n");
  1576. }
  1577. static void sde_encoder_phys_cmd_trigger_start(
  1578. struct sde_encoder_phys *phys_enc)
  1579. {
  1580. struct sde_encoder_phys_cmd *cmd_enc =
  1581. to_sde_encoder_phys_cmd(phys_enc);
  1582. u32 frame_cnt;
  1583. if (!phys_enc)
  1584. return;
  1585. /* we don't issue CTL_START when using autorefresh */
  1586. frame_cnt = _sde_encoder_phys_cmd_get_autorefresh_property(phys_enc);
  1587. if (frame_cnt) {
  1588. _sde_encoder_phys_cmd_config_autorefresh(phys_enc, frame_cnt);
  1589. atomic_inc(&cmd_enc->autorefresh.kickoff_cnt);
  1590. } else {
  1591. sde_encoder_helper_trigger_start(phys_enc);
  1592. }
  1593. /* wr_ptr_wait_success is set true when wr_ptr arrives */
  1594. cmd_enc->wr_ptr_wait_success = false;
  1595. }
  1596. static void sde_encoder_phys_cmd_setup_vsync_source(
  1597. struct sde_encoder_phys *phys_enc,
  1598. u32 vsync_source, bool is_dummy)
  1599. {
  1600. if (!phys_enc || !phys_enc->hw_intf)
  1601. return;
  1602. sde_encoder_helper_vsync_config(phys_enc, vsync_source, is_dummy);
  1603. if (phys_enc->has_intf_te && phys_enc->hw_intf->ops.vsync_sel)
  1604. phys_enc->hw_intf->ops.vsync_sel(phys_enc->hw_intf,
  1605. vsync_source);
  1606. }
  1607. static void sde_encoder_phys_cmd_init_ops(struct sde_encoder_phys_ops *ops)
  1608. {
  1609. ops->prepare_commit = sde_encoder_phys_cmd_prepare_commit;
  1610. ops->is_master = sde_encoder_phys_cmd_is_master;
  1611. ops->mode_set = sde_encoder_phys_cmd_mode_set;
  1612. ops->cont_splash_mode_set = sde_encoder_phys_cmd_cont_splash_mode_set;
  1613. ops->mode_fixup = sde_encoder_phys_cmd_mode_fixup;
  1614. ops->enable = sde_encoder_phys_cmd_enable;
  1615. ops->disable = sde_encoder_phys_cmd_disable;
  1616. ops->destroy = sde_encoder_phys_cmd_destroy;
  1617. ops->get_hw_resources = sde_encoder_phys_cmd_get_hw_resources;
  1618. ops->control_vblank_irq = sde_encoder_phys_cmd_control_vblank_irq;
  1619. ops->wait_for_commit_done = sde_encoder_phys_cmd_wait_for_commit_done;
  1620. ops->prepare_for_kickoff = sde_encoder_phys_cmd_prepare_for_kickoff;
  1621. ops->wait_for_tx_complete = sde_encoder_phys_cmd_wait_for_tx_complete;
  1622. ops->wait_for_vblank = sde_encoder_phys_cmd_wait_for_vblank;
  1623. ops->trigger_flush = sde_encoder_helper_trigger_flush;
  1624. ops->trigger_start = sde_encoder_phys_cmd_trigger_start;
  1625. ops->needs_single_flush = sde_encoder_phys_needs_single_flush;
  1626. ops->hw_reset = sde_encoder_helper_hw_reset;
  1627. ops->irq_control = sde_encoder_phys_cmd_irq_control;
  1628. ops->update_split_role = sde_encoder_phys_cmd_update_split_role;
  1629. ops->restore = sde_encoder_phys_cmd_enable_helper;
  1630. ops->control_te = sde_encoder_phys_cmd_connect_te;
  1631. ops->is_autorefresh_enabled =
  1632. sde_encoder_phys_cmd_is_autorefresh_enabled;
  1633. ops->get_line_count = sde_encoder_phys_cmd_te_get_line_count;
  1634. ops->get_wr_line_count = sde_encoder_phys_cmd_get_write_line_count;
  1635. ops->wait_for_active = NULL;
  1636. ops->setup_vsync_source = sde_encoder_phys_cmd_setup_vsync_source;
  1637. ops->setup_misr = sde_encoder_helper_setup_misr;
  1638. ops->collect_misr = sde_encoder_helper_collect_misr;
  1639. }
  1640. static inline bool sde_encoder_phys_cmd_intf_te_supported(
  1641. const struct sde_mdss_cfg *sde_cfg, enum sde_intf idx)
  1642. {
  1643. if (sde_cfg && ((idx - INTF_0) < sde_cfg->intf_count))
  1644. return test_bit(SDE_INTF_TE,
  1645. &(sde_cfg->intf[idx - INTF_0].features));
  1646. return false;
  1647. }
  1648. struct sde_encoder_phys *sde_encoder_phys_cmd_init(
  1649. struct sde_enc_phys_init_params *p)
  1650. {
  1651. struct sde_encoder_phys *phys_enc = NULL;
  1652. struct sde_encoder_phys_cmd *cmd_enc = NULL;
  1653. struct sde_hw_mdp *hw_mdp;
  1654. struct sde_encoder_irq *irq;
  1655. int i, ret = 0;
  1656. SDE_DEBUG("intf %d\n", p->intf_idx - INTF_0);
  1657. cmd_enc = kzalloc(sizeof(*cmd_enc), GFP_KERNEL);
  1658. if (!cmd_enc) {
  1659. ret = -ENOMEM;
  1660. SDE_ERROR("failed to allocate\n");
  1661. goto fail;
  1662. }
  1663. phys_enc = &cmd_enc->base;
  1664. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  1665. if (IS_ERR_OR_NULL(hw_mdp)) {
  1666. ret = PTR_ERR(hw_mdp);
  1667. SDE_ERROR("failed to get mdptop\n");
  1668. goto fail_mdp_init;
  1669. }
  1670. phys_enc->hw_mdptop = hw_mdp;
  1671. phys_enc->intf_idx = p->intf_idx;
  1672. phys_enc->parent = p->parent;
  1673. phys_enc->parent_ops = p->parent_ops;
  1674. phys_enc->sde_kms = p->sde_kms;
  1675. phys_enc->split_role = p->split_role;
  1676. phys_enc->intf_mode = INTF_MODE_CMD;
  1677. phys_enc->enc_spinlock = p->enc_spinlock;
  1678. phys_enc->vblank_ctl_lock = p->vblank_ctl_lock;
  1679. cmd_enc->stream_sel = 0;
  1680. phys_enc->enable_state = SDE_ENC_DISABLED;
  1681. sde_encoder_phys_cmd_init_ops(&phys_enc->ops);
  1682. phys_enc->comp_type = p->comp_type;
  1683. phys_enc->has_intf_te = sde_encoder_phys_cmd_intf_te_supported(
  1684. phys_enc->sde_kms->catalog, phys_enc->intf_idx);
  1685. for (i = 0; i < INTR_IDX_MAX; i++) {
  1686. irq = &phys_enc->irq[i];
  1687. INIT_LIST_HEAD(&irq->cb.list);
  1688. irq->irq_idx = -EINVAL;
  1689. irq->hw_idx = -EINVAL;
  1690. irq->cb.arg = phys_enc;
  1691. }
  1692. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  1693. irq->name = "ctl_start";
  1694. irq->intr_type = SDE_IRQ_TYPE_CTL_START;
  1695. irq->intr_idx = INTR_IDX_CTL_START;
  1696. irq->cb.func = NULL;
  1697. irq = &phys_enc->irq[INTR_IDX_PINGPONG];
  1698. irq->name = "pp_done";
  1699. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_COMP;
  1700. irq->intr_idx = INTR_IDX_PINGPONG;
  1701. irq->cb.func = sde_encoder_phys_cmd_pp_tx_done_irq;
  1702. irq = &phys_enc->irq[INTR_IDX_RDPTR];
  1703. irq->intr_idx = INTR_IDX_RDPTR;
  1704. irq->name = "te_rd_ptr";
  1705. if (phys_enc->has_intf_te)
  1706. irq->intr_type = SDE_IRQ_TYPE_INTF_TEAR_RD_PTR;
  1707. else
  1708. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_RD_PTR;
  1709. irq->cb.func = sde_encoder_phys_cmd_te_rd_ptr_irq;
  1710. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  1711. irq->name = "underrun";
  1712. irq->intr_type = SDE_IRQ_TYPE_INTF_UNDER_RUN;
  1713. irq->intr_idx = INTR_IDX_UNDERRUN;
  1714. irq->cb.func = sde_encoder_phys_cmd_underrun_irq;
  1715. irq = &phys_enc->irq[INTR_IDX_AUTOREFRESH_DONE];
  1716. irq->name = "autorefresh_done";
  1717. if (phys_enc->has_intf_te)
  1718. irq->intr_type = SDE_IRQ_TYPE_INTF_TEAR_AUTO_REF;
  1719. else
  1720. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_AUTO_REF;
  1721. irq->intr_idx = INTR_IDX_AUTOREFRESH_DONE;
  1722. irq->cb.func = sde_encoder_phys_cmd_autorefresh_done_irq;
  1723. irq = &phys_enc->irq[INTR_IDX_WRPTR];
  1724. irq->intr_idx = INTR_IDX_WRPTR;
  1725. irq->name = "wr_ptr";
  1726. if (phys_enc->has_intf_te)
  1727. irq->intr_type = SDE_IRQ_TYPE_INTF_TEAR_WR_PTR;
  1728. else
  1729. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_WR_PTR;
  1730. irq->cb.func = sde_encoder_phys_cmd_wr_ptr_irq;
  1731. atomic_set(&phys_enc->vblank_refcount, 0);
  1732. atomic_set(&phys_enc->vblank_cached_refcount, 0);
  1733. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1734. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1735. atomic_set(&cmd_enc->pending_vblank_cnt, 0);
  1736. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  1737. init_waitqueue_head(&cmd_enc->pending_vblank_wq);
  1738. atomic_set(&cmd_enc->autorefresh.kickoff_cnt, 0);
  1739. init_waitqueue_head(&cmd_enc->autorefresh.kickoff_wq);
  1740. INIT_LIST_HEAD(&cmd_enc->te_timestamp_list);
  1741. for (i = 0; i < MAX_TE_PROFILE_COUNT; i++)
  1742. list_add(&cmd_enc->te_timestamp[i].list,
  1743. &cmd_enc->te_timestamp_list);
  1744. SDE_DEBUG_CMDENC(cmd_enc, "created\n");
  1745. return phys_enc;
  1746. fail_mdp_init:
  1747. kfree(cmd_enc);
  1748. fail:
  1749. return ERR_PTR(ret);
  1750. }