dsi_catalog.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/errno.h>
  6. #include "dsi_catalog.h"
  7. /**
  8. * dsi_catalog_cmn_init() - catalog init for dsi controller v1.4
  9. */
  10. static void dsi_catalog_cmn_init(struct dsi_ctrl_hw *ctrl,
  11. enum dsi_ctrl_version version)
  12. {
  13. /* common functions */
  14. ctrl->ops.host_setup = dsi_ctrl_hw_cmn_host_setup;
  15. ctrl->ops.video_engine_en = dsi_ctrl_hw_cmn_video_engine_en;
  16. ctrl->ops.video_engine_setup = dsi_ctrl_hw_cmn_video_engine_setup;
  17. ctrl->ops.set_video_timing = dsi_ctrl_hw_cmn_set_video_timing;
  18. ctrl->ops.set_timing_db = dsi_ctrl_hw_cmn_set_timing_db;
  19. ctrl->ops.cmd_engine_setup = dsi_ctrl_hw_cmn_cmd_engine_setup;
  20. ctrl->ops.setup_cmd_stream = dsi_ctrl_hw_cmn_setup_cmd_stream;
  21. ctrl->ops.ctrl_en = dsi_ctrl_hw_cmn_ctrl_en;
  22. ctrl->ops.cmd_engine_en = dsi_ctrl_hw_cmn_cmd_engine_en;
  23. ctrl->ops.phy_sw_reset = dsi_ctrl_hw_cmn_phy_sw_reset;
  24. ctrl->ops.soft_reset = dsi_ctrl_hw_cmn_soft_reset;
  25. ctrl->ops.kickoff_command = dsi_ctrl_hw_cmn_kickoff_command;
  26. ctrl->ops.kickoff_fifo_command = dsi_ctrl_hw_cmn_kickoff_fifo_command;
  27. ctrl->ops.reset_cmd_fifo = dsi_ctrl_hw_cmn_reset_cmd_fifo;
  28. ctrl->ops.trigger_command_dma = dsi_ctrl_hw_cmn_trigger_command_dma;
  29. ctrl->ops.get_interrupt_status = dsi_ctrl_hw_cmn_get_interrupt_status;
  30. ctrl->ops.get_error_status = dsi_ctrl_hw_cmn_get_error_status;
  31. ctrl->ops.clear_error_status = dsi_ctrl_hw_cmn_clear_error_status;
  32. ctrl->ops.clear_interrupt_status =
  33. dsi_ctrl_hw_cmn_clear_interrupt_status;
  34. ctrl->ops.enable_status_interrupts =
  35. dsi_ctrl_hw_cmn_enable_status_interrupts;
  36. ctrl->ops.enable_error_interrupts =
  37. dsi_ctrl_hw_cmn_enable_error_interrupts;
  38. ctrl->ops.video_test_pattern_setup =
  39. dsi_ctrl_hw_cmn_video_test_pattern_setup;
  40. ctrl->ops.cmd_test_pattern_setup =
  41. dsi_ctrl_hw_cmn_cmd_test_pattern_setup;
  42. ctrl->ops.test_pattern_enable = dsi_ctrl_hw_cmn_test_pattern_enable;
  43. ctrl->ops.trigger_cmd_test_pattern =
  44. dsi_ctrl_hw_cmn_trigger_cmd_test_pattern;
  45. ctrl->ops.clear_phy0_ln_err = dsi_ctrl_hw_dln0_phy_err;
  46. ctrl->ops.phy_reset_config = dsi_ctrl_hw_cmn_phy_reset_config;
  47. ctrl->ops.setup_misr = dsi_ctrl_hw_cmn_setup_misr;
  48. ctrl->ops.collect_misr = dsi_ctrl_hw_cmn_collect_misr;
  49. ctrl->ops.get_cmd_read_data = dsi_ctrl_hw_cmn_get_cmd_read_data;
  50. ctrl->ops.clear_rdbk_register = dsi_ctrl_hw_cmn_clear_rdbk_reg;
  51. ctrl->ops.ctrl_reset = dsi_ctrl_hw_cmn_ctrl_reset;
  52. ctrl->ops.mask_error_intr = dsi_ctrl_hw_cmn_mask_error_intr;
  53. ctrl->ops.error_intr_ctrl = dsi_ctrl_hw_cmn_error_intr_ctrl;
  54. ctrl->ops.get_error_mask = dsi_ctrl_hw_cmn_get_error_mask;
  55. ctrl->ops.get_hw_version = dsi_ctrl_hw_cmn_get_hw_version;
  56. ctrl->ops.wait_for_cmd_mode_mdp_idle =
  57. dsi_ctrl_hw_cmn_wait_for_cmd_mode_mdp_idle;
  58. ctrl->ops.setup_avr = dsi_ctrl_hw_cmn_setup_avr;
  59. ctrl->ops.set_continuous_clk = dsi_ctrl_hw_cmn_set_continuous_clk;
  60. ctrl->ops.wait4dynamic_refresh_done =
  61. dsi_ctrl_hw_cmn_wait4dynamic_refresh_done;
  62. ctrl->ops.hs_req_sel = dsi_ctrl_hw_cmn_hs_req_sel;
  63. ctrl->ops.vid_engine_busy = dsi_ctrl_hw_cmn_vid_engine_busy;
  64. switch (version) {
  65. case DSI_CTRL_VERSION_1_4:
  66. ctrl->ops.setup_lane_map = dsi_ctrl_hw_14_setup_lane_map;
  67. ctrl->ops.ulps_ops.ulps_request = dsi_ctrl_hw_cmn_ulps_request;
  68. ctrl->ops.ulps_ops.ulps_exit = dsi_ctrl_hw_cmn_ulps_exit;
  69. ctrl->ops.wait_for_lane_idle =
  70. dsi_ctrl_hw_14_wait_for_lane_idle;
  71. ctrl->ops.ulps_ops.get_lanes_in_ulps =
  72. dsi_ctrl_hw_cmn_get_lanes_in_ulps;
  73. ctrl->ops.clamp_enable = dsi_ctrl_hw_14_clamp_enable;
  74. ctrl->ops.clamp_disable = dsi_ctrl_hw_14_clamp_disable;
  75. ctrl->ops.reg_dump_to_buffer =
  76. dsi_ctrl_hw_14_reg_dump_to_buffer;
  77. ctrl->ops.schedule_dma_cmd = NULL;
  78. ctrl->ops.kickoff_command_non_embedded_mode = NULL;
  79. ctrl->ops.config_clk_gating = NULL;
  80. ctrl->ops.configure_cmddma_window = NULL;
  81. ctrl->ops.reset_trig_ctrl = NULL;
  82. ctrl->ops.log_line_count = NULL;
  83. break;
  84. case DSI_CTRL_VERSION_2_0:
  85. ctrl->ops.setup_lane_map = dsi_ctrl_hw_20_setup_lane_map;
  86. ctrl->ops.wait_for_lane_idle =
  87. dsi_ctrl_hw_20_wait_for_lane_idle;
  88. ctrl->ops.reg_dump_to_buffer =
  89. dsi_ctrl_hw_20_reg_dump_to_buffer;
  90. ctrl->ops.ulps_ops.ulps_request = NULL;
  91. ctrl->ops.ulps_ops.ulps_exit = NULL;
  92. ctrl->ops.ulps_ops.get_lanes_in_ulps = NULL;
  93. ctrl->ops.clamp_enable = NULL;
  94. ctrl->ops.clamp_disable = NULL;
  95. ctrl->ops.schedule_dma_cmd = NULL;
  96. ctrl->ops.kickoff_command_non_embedded_mode = NULL;
  97. ctrl->ops.config_clk_gating = NULL;
  98. ctrl->ops.configure_cmddma_window = NULL;
  99. ctrl->ops.reset_trig_ctrl = NULL;
  100. ctrl->ops.log_line_count = NULL;
  101. break;
  102. case DSI_CTRL_VERSION_2_2:
  103. case DSI_CTRL_VERSION_2_3:
  104. case DSI_CTRL_VERSION_2_4:
  105. case DSI_CTRL_VERSION_2_5:
  106. ctrl->ops.phy_reset_config = dsi_ctrl_hw_22_phy_reset_config;
  107. ctrl->ops.config_clk_gating = dsi_ctrl_hw_22_config_clk_gating;
  108. ctrl->ops.setup_lane_map = dsi_ctrl_hw_22_setup_lane_map;
  109. ctrl->ops.wait_for_lane_idle =
  110. dsi_ctrl_hw_22_wait_for_lane_idle;
  111. ctrl->ops.reg_dump_to_buffer =
  112. dsi_ctrl_hw_22_reg_dump_to_buffer;
  113. ctrl->ops.ulps_ops.ulps_request = dsi_ctrl_hw_cmn_ulps_request;
  114. ctrl->ops.ulps_ops.ulps_exit = dsi_ctrl_hw_cmn_ulps_exit;
  115. ctrl->ops.ulps_ops.get_lanes_in_ulps =
  116. dsi_ctrl_hw_cmn_get_lanes_in_ulps;
  117. ctrl->ops.clamp_enable = NULL;
  118. ctrl->ops.clamp_disable = NULL;
  119. ctrl->ops.schedule_dma_cmd = dsi_ctrl_hw_22_schedule_dma_cmd;
  120. ctrl->ops.kickoff_command_non_embedded_mode =
  121. dsi_ctrl_hw_kickoff_non_embedded_mode;
  122. ctrl->ops.configure_cmddma_window =
  123. dsi_ctrl_hw_22_configure_cmddma_window;
  124. ctrl->ops.reset_trig_ctrl =
  125. dsi_ctrl_hw_22_reset_trigger_controls;
  126. ctrl->ops.log_line_count = dsi_ctrl_hw_22_log_line_count;
  127. break;
  128. default:
  129. break;
  130. }
  131. }
  132. /**
  133. * dsi_catalog_ctrl_setup() - return catalog info for dsi controller
  134. * @ctrl: Pointer to DSI controller hw object.
  135. * @version: DSI controller version.
  136. * @index: DSI controller instance ID.
  137. * @phy_isolation_enabled: DSI controller works isolated from phy.
  138. * @null_insertion_enabled: DSI controller inserts null packet.
  139. *
  140. * This function setups the catalog information in the dsi_ctrl_hw object.
  141. *
  142. * return: error code for failure and 0 for success.
  143. */
  144. int dsi_catalog_ctrl_setup(struct dsi_ctrl_hw *ctrl,
  145. enum dsi_ctrl_version version, u32 index,
  146. bool phy_isolation_enabled, bool null_insertion_enabled)
  147. {
  148. int rc = 0;
  149. if (version == DSI_CTRL_VERSION_UNKNOWN ||
  150. version >= DSI_CTRL_VERSION_MAX) {
  151. DSI_ERR("Unsupported version: %d\n", version);
  152. return -ENOTSUPP;
  153. }
  154. ctrl->index = index;
  155. ctrl->null_insertion_enabled = null_insertion_enabled;
  156. set_bit(DSI_CTRL_VIDEO_TPG, ctrl->feature_map);
  157. set_bit(DSI_CTRL_CMD_TPG, ctrl->feature_map);
  158. set_bit(DSI_CTRL_VARIABLE_REFRESH_RATE, ctrl->feature_map);
  159. set_bit(DSI_CTRL_DYNAMIC_REFRESH, ctrl->feature_map);
  160. set_bit(DSI_CTRL_DESKEW_CALIB, ctrl->feature_map);
  161. set_bit(DSI_CTRL_DPHY, ctrl->feature_map);
  162. switch (version) {
  163. case DSI_CTRL_VERSION_1_4:
  164. dsi_catalog_cmn_init(ctrl, version);
  165. break;
  166. case DSI_CTRL_VERSION_2_0:
  167. case DSI_CTRL_VERSION_2_2:
  168. case DSI_CTRL_VERSION_2_3:
  169. case DSI_CTRL_VERSION_2_4:
  170. ctrl->phy_isolation_enabled = phy_isolation_enabled;
  171. dsi_catalog_cmn_init(ctrl, version);
  172. break;
  173. case DSI_CTRL_VERSION_2_5:
  174. ctrl->widebus_support = true;
  175. ctrl->phy_isolation_enabled = phy_isolation_enabled;
  176. dsi_catalog_cmn_init(ctrl, version);
  177. break;
  178. default:
  179. return -ENOTSUPP;
  180. }
  181. return rc;
  182. }
  183. /**
  184. * dsi_catalog_phy_2_0_init() - catalog init for DSI PHY 14nm
  185. */
  186. static void dsi_catalog_phy_2_0_init(struct dsi_phy_hw *phy)
  187. {
  188. phy->ops.regulator_enable = dsi_phy_hw_v2_0_regulator_enable;
  189. phy->ops.regulator_disable = dsi_phy_hw_v2_0_regulator_disable;
  190. phy->ops.enable = dsi_phy_hw_v2_0_enable;
  191. phy->ops.disable = dsi_phy_hw_v2_0_disable;
  192. phy->ops.calculate_timing_params =
  193. dsi_phy_hw_calculate_timing_params;
  194. phy->ops.phy_idle_on = dsi_phy_hw_v2_0_idle_on;
  195. phy->ops.phy_idle_off = dsi_phy_hw_v2_0_idle_off;
  196. phy->ops.calculate_timing_params =
  197. dsi_phy_hw_calculate_timing_params;
  198. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v2_0;
  199. phy->ops.clamp_ctrl = dsi_phy_hw_v2_0_clamp_ctrl;
  200. phy->ops.dyn_refresh_ops.dyn_refresh_config =
  201. dsi_phy_hw_v2_0_dyn_refresh_config;
  202. phy->ops.dyn_refresh_ops.dyn_refresh_pipe_delay =
  203. dsi_phy_hw_v2_0_dyn_refresh_pipe_delay;
  204. phy->ops.dyn_refresh_ops.dyn_refresh_helper =
  205. dsi_phy_hw_v2_0_dyn_refresh_helper;
  206. phy->ops.dyn_refresh_ops.dyn_refresh_trigger_sel = NULL;
  207. phy->ops.dyn_refresh_ops.cache_phy_timings =
  208. dsi_phy_hw_v2_0_cache_phy_timings;
  209. }
  210. /**
  211. * dsi_catalog_phy_3_0_init() - catalog init for DSI PHY 10nm
  212. */
  213. static void dsi_catalog_phy_3_0_init(struct dsi_phy_hw *phy)
  214. {
  215. phy->ops.regulator_enable = dsi_phy_hw_v3_0_regulator_enable;
  216. phy->ops.regulator_disable = dsi_phy_hw_v3_0_regulator_disable;
  217. phy->ops.enable = dsi_phy_hw_v3_0_enable;
  218. phy->ops.disable = dsi_phy_hw_v3_0_disable;
  219. phy->ops.calculate_timing_params =
  220. dsi_phy_hw_calculate_timing_params;
  221. phy->ops.ulps_ops.wait_for_lane_idle =
  222. dsi_phy_hw_v3_0_wait_for_lane_idle;
  223. phy->ops.ulps_ops.ulps_request =
  224. dsi_phy_hw_v3_0_ulps_request;
  225. phy->ops.ulps_ops.ulps_exit =
  226. dsi_phy_hw_v3_0_ulps_exit;
  227. phy->ops.ulps_ops.get_lanes_in_ulps =
  228. dsi_phy_hw_v3_0_get_lanes_in_ulps;
  229. phy->ops.ulps_ops.is_lanes_in_ulps =
  230. dsi_phy_hw_v3_0_is_lanes_in_ulps;
  231. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v3_0;
  232. phy->ops.clamp_ctrl = dsi_phy_hw_v3_0_clamp_ctrl;
  233. phy->ops.phy_lane_reset = dsi_phy_hw_v3_0_lane_reset;
  234. phy->ops.toggle_resync_fifo = dsi_phy_hw_v3_0_toggle_resync_fifo;
  235. phy->ops.dyn_refresh_ops.dyn_refresh_config =
  236. dsi_phy_hw_v3_0_dyn_refresh_config;
  237. phy->ops.dyn_refresh_ops.dyn_refresh_pipe_delay =
  238. dsi_phy_hw_v3_0_dyn_refresh_pipe_delay;
  239. phy->ops.dyn_refresh_ops.dyn_refresh_helper =
  240. dsi_phy_hw_v3_0_dyn_refresh_helper;
  241. phy->ops.dyn_refresh_ops.dyn_refresh_trigger_sel = NULL;
  242. phy->ops.dyn_refresh_ops.cache_phy_timings =
  243. dsi_phy_hw_v3_0_cache_phy_timings;
  244. }
  245. /**
  246. * dsi_catalog_phy_4_0_init() - catalog init for DSI PHY 7nm
  247. */
  248. static void dsi_catalog_phy_4_0_init(struct dsi_phy_hw *phy)
  249. {
  250. phy->ops.regulator_enable = NULL;
  251. phy->ops.regulator_disable = NULL;
  252. phy->ops.enable = dsi_phy_hw_v4_0_enable;
  253. phy->ops.disable = dsi_phy_hw_v4_0_disable;
  254. phy->ops.calculate_timing_params =
  255. dsi_phy_hw_calculate_timing_params;
  256. phy->ops.ulps_ops.wait_for_lane_idle =
  257. dsi_phy_hw_v4_0_wait_for_lane_idle;
  258. phy->ops.ulps_ops.ulps_request =
  259. dsi_phy_hw_v4_0_ulps_request;
  260. phy->ops.ulps_ops.ulps_exit =
  261. dsi_phy_hw_v4_0_ulps_exit;
  262. phy->ops.ulps_ops.get_lanes_in_ulps =
  263. dsi_phy_hw_v4_0_get_lanes_in_ulps;
  264. phy->ops.ulps_ops.is_lanes_in_ulps =
  265. dsi_phy_hw_v4_0_is_lanes_in_ulps;
  266. phy->ops.phy_timing_val = dsi_phy_hw_timing_val_v4_0;
  267. phy->ops.phy_lane_reset = dsi_phy_hw_v4_0_lane_reset;
  268. phy->ops.toggle_resync_fifo = dsi_phy_hw_v4_0_toggle_resync_fifo;
  269. phy->ops.reset_clk_en_sel = dsi_phy_hw_v4_0_reset_clk_en_sel;
  270. phy->ops.dyn_refresh_ops.dyn_refresh_config =
  271. dsi_phy_hw_v4_0_dyn_refresh_config;
  272. phy->ops.dyn_refresh_ops.dyn_refresh_pipe_delay =
  273. dsi_phy_hw_v4_0_dyn_refresh_pipe_delay;
  274. phy->ops.dyn_refresh_ops.dyn_refresh_helper =
  275. dsi_phy_hw_v4_0_dyn_refresh_helper;
  276. phy->ops.dyn_refresh_ops.dyn_refresh_trigger_sel =
  277. dsi_phy_hw_v4_0_dyn_refresh_trigger_sel;
  278. phy->ops.dyn_refresh_ops.cache_phy_timings =
  279. dsi_phy_hw_v4_0_cache_phy_timings;
  280. phy->ops.set_continuous_clk = dsi_phy_hw_v4_0_set_continuous_clk;
  281. phy->ops.commit_phy_timing = dsi_phy_hw_v4_0_commit_phy_timing;
  282. }
  283. /**
  284. * dsi_catalog_phy_setup() - return catalog info for dsi phy hardware
  285. * @ctrl: Pointer to DSI PHY hw object.
  286. * @version: DSI PHY version.
  287. * @index: DSI PHY instance ID.
  288. *
  289. * This function setups the catalog information in the dsi_phy_hw object.
  290. *
  291. * return: error code for failure and 0 for success.
  292. */
  293. int dsi_catalog_phy_setup(struct dsi_phy_hw *phy,
  294. enum dsi_phy_version version,
  295. u32 index)
  296. {
  297. int rc = 0;
  298. if (version == DSI_PHY_VERSION_UNKNOWN ||
  299. version >= DSI_PHY_VERSION_MAX) {
  300. DSI_ERR("Unsupported version: %d\n", version);
  301. return -ENOTSUPP;
  302. }
  303. phy->index = index;
  304. phy->version = version;
  305. set_bit(DSI_PHY_DPHY, phy->feature_map);
  306. dsi_phy_timing_calc_init(phy, version);
  307. switch (version) {
  308. case DSI_PHY_VERSION_2_0:
  309. dsi_catalog_phy_2_0_init(phy);
  310. break;
  311. case DSI_PHY_VERSION_3_0:
  312. dsi_catalog_phy_3_0_init(phy);
  313. break;
  314. case DSI_PHY_VERSION_4_0:
  315. case DSI_PHY_VERSION_4_1:
  316. case DSI_PHY_VERSION_4_2:
  317. dsi_catalog_phy_4_0_init(phy);
  318. break;
  319. case DSI_PHY_VERSION_0_0_HPM:
  320. case DSI_PHY_VERSION_0_0_LPM:
  321. case DSI_PHY_VERSION_1_0:
  322. default:
  323. return -ENOTSUPP;
  324. }
  325. return rc;
  326. }