msm-dai-q6-v2.c 386 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2012-2020, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/init.h>
  5. #include <linux/module.h>
  6. #include <linux/device.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/bitops.h>
  9. #include <linux/slab.h>
  10. #include <linux/clk.h>
  11. #include <linux/of_device.h>
  12. #include <sound/core.h>
  13. #include <sound/pcm.h>
  14. #include <sound/soc.h>
  15. #include <sound/pcm_params.h>
  16. #include <dsp/apr_audio-v2.h>
  17. #include <dsp/q6afe-v2.h>
  18. #include <dsp/sp_params.h>
  19. #include <dsp/q6core.h>
  20. #include "msm-dai-q6-v2.h"
  21. #include <asoc/core.h>
  22. #define MSM_DAI_PRI_AUXPCM_DT_DEV_ID 1
  23. #define MSM_DAI_SEC_AUXPCM_DT_DEV_ID 2
  24. #define MSM_DAI_TERT_AUXPCM_DT_DEV_ID 3
  25. #define MSM_DAI_QUAT_AUXPCM_DT_DEV_ID 4
  26. #define MSM_DAI_QUIN_AUXPCM_DT_DEV_ID 5
  27. #define MSM_DAI_SEN_AUXPCM_DT_DEV_ID 6
  28. #define MSM_DAI_TWS_CHANNEL_MODE_ONE 1
  29. #define MSM_DAI_TWS_CHANNEL_MODE_TWO 2
  30. #define spdif_clock_value(rate) (2*rate*32*2)
  31. #define CHANNEL_STATUS_SIZE 24
  32. #define CHANNEL_STATUS_MASK_INIT 0x0
  33. #define CHANNEL_STATUS_MASK 0x4
  34. #define PREEMPH_MASK 0x38
  35. #define PREEMPH_SHIFT 3
  36. #define GET_PREEMPH(b) ((b & PREEMPH_MASK) >> PREEMPH_SHIFT)
  37. #define AFE_API_VERSION_CLOCK_SET 1
  38. #define MSM_DAI_SYSFS_ENTRY_MAX_LEN 64
  39. #define DAI_FORMATS_S16_S24_S32_LE (SNDRV_PCM_FMTBIT_S16_LE | \
  40. SNDRV_PCM_FMTBIT_S24_LE | \
  41. SNDRV_PCM_FMTBIT_S32_LE)
  42. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id);
  43. enum {
  44. ENC_FMT_NONE,
  45. DEC_FMT_NONE = ENC_FMT_NONE,
  46. ENC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  47. DEC_FMT_SBC = ASM_MEDIA_FMT_SBC,
  48. ENC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  49. DEC_FMT_AAC_V2 = ASM_MEDIA_FMT_AAC_V2,
  50. ENC_FMT_APTX = ASM_MEDIA_FMT_APTX,
  51. ENC_FMT_APTX_HD = ASM_MEDIA_FMT_APTX_HD,
  52. ENC_FMT_CELT = ASM_MEDIA_FMT_CELT,
  53. ENC_FMT_LDAC = ASM_MEDIA_FMT_LDAC,
  54. ENC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  55. DEC_FMT_APTX_ADAPTIVE = ASM_MEDIA_FMT_APTX_ADAPTIVE,
  56. DEC_FMT_MP3 = ASM_MEDIA_FMT_MP3,
  57. ENC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  58. DEC_FMT_APTX_AD_SPEECH = ASM_MEDIA_FMT_APTX_AD_SPEECH,
  59. };
  60. enum {
  61. SPKR_1,
  62. SPKR_2,
  63. };
  64. static const struct afe_clk_set lpass_clk_set_default = {
  65. AFE_API_VERSION_CLOCK_SET,
  66. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT,
  67. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  68. Q6AFE_LPASS_CLK_ATTRIBUTE_COUPLE_NO,
  69. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  70. 0,
  71. };
  72. static const struct afe_clk_cfg lpass_clk_cfg_default = {
  73. AFE_API_VERSION_I2S_CONFIG,
  74. Q6AFE_LPASS_OSR_CLK_2_P048_MHZ,
  75. 0,
  76. Q6AFE_LPASS_CLK_SRC_INTERNAL,
  77. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  78. Q6AFE_LPASS_MODE_CLK1_VALID,
  79. 0,
  80. };
  81. enum {
  82. STATUS_PORT_STARTED, /* track if AFE port has started */
  83. /* track AFE Tx port status for bi-directional transfers */
  84. STATUS_TX_PORT,
  85. /* track AFE Rx port status for bi-directional transfers */
  86. STATUS_RX_PORT,
  87. STATUS_MAX
  88. };
  89. enum {
  90. RATE_8KHZ,
  91. RATE_16KHZ,
  92. RATE_MAX_NUM_OF_AUX_PCM_RATES,
  93. };
  94. enum {
  95. IDX_PRIMARY_TDM_RX_0,
  96. IDX_PRIMARY_TDM_RX_1,
  97. IDX_PRIMARY_TDM_RX_2,
  98. IDX_PRIMARY_TDM_RX_3,
  99. IDX_PRIMARY_TDM_RX_4,
  100. IDX_PRIMARY_TDM_RX_5,
  101. IDX_PRIMARY_TDM_RX_6,
  102. IDX_PRIMARY_TDM_RX_7,
  103. IDX_PRIMARY_TDM_TX_0,
  104. IDX_PRIMARY_TDM_TX_1,
  105. IDX_PRIMARY_TDM_TX_2,
  106. IDX_PRIMARY_TDM_TX_3,
  107. IDX_PRIMARY_TDM_TX_4,
  108. IDX_PRIMARY_TDM_TX_5,
  109. IDX_PRIMARY_TDM_TX_6,
  110. IDX_PRIMARY_TDM_TX_7,
  111. IDX_SECONDARY_TDM_RX_0,
  112. IDX_SECONDARY_TDM_RX_1,
  113. IDX_SECONDARY_TDM_RX_2,
  114. IDX_SECONDARY_TDM_RX_3,
  115. IDX_SECONDARY_TDM_RX_4,
  116. IDX_SECONDARY_TDM_RX_5,
  117. IDX_SECONDARY_TDM_RX_6,
  118. IDX_SECONDARY_TDM_RX_7,
  119. IDX_SECONDARY_TDM_TX_0,
  120. IDX_SECONDARY_TDM_TX_1,
  121. IDX_SECONDARY_TDM_TX_2,
  122. IDX_SECONDARY_TDM_TX_3,
  123. IDX_SECONDARY_TDM_TX_4,
  124. IDX_SECONDARY_TDM_TX_5,
  125. IDX_SECONDARY_TDM_TX_6,
  126. IDX_SECONDARY_TDM_TX_7,
  127. IDX_TERTIARY_TDM_RX_0,
  128. IDX_TERTIARY_TDM_RX_1,
  129. IDX_TERTIARY_TDM_RX_2,
  130. IDX_TERTIARY_TDM_RX_3,
  131. IDX_TERTIARY_TDM_RX_4,
  132. IDX_TERTIARY_TDM_RX_5,
  133. IDX_TERTIARY_TDM_RX_6,
  134. IDX_TERTIARY_TDM_RX_7,
  135. IDX_TERTIARY_TDM_TX_0,
  136. IDX_TERTIARY_TDM_TX_1,
  137. IDX_TERTIARY_TDM_TX_2,
  138. IDX_TERTIARY_TDM_TX_3,
  139. IDX_TERTIARY_TDM_TX_4,
  140. IDX_TERTIARY_TDM_TX_5,
  141. IDX_TERTIARY_TDM_TX_6,
  142. IDX_TERTIARY_TDM_TX_7,
  143. IDX_QUATERNARY_TDM_RX_0,
  144. IDX_QUATERNARY_TDM_RX_1,
  145. IDX_QUATERNARY_TDM_RX_2,
  146. IDX_QUATERNARY_TDM_RX_3,
  147. IDX_QUATERNARY_TDM_RX_4,
  148. IDX_QUATERNARY_TDM_RX_5,
  149. IDX_QUATERNARY_TDM_RX_6,
  150. IDX_QUATERNARY_TDM_RX_7,
  151. IDX_QUATERNARY_TDM_TX_0,
  152. IDX_QUATERNARY_TDM_TX_1,
  153. IDX_QUATERNARY_TDM_TX_2,
  154. IDX_QUATERNARY_TDM_TX_3,
  155. IDX_QUATERNARY_TDM_TX_4,
  156. IDX_QUATERNARY_TDM_TX_5,
  157. IDX_QUATERNARY_TDM_TX_6,
  158. IDX_QUATERNARY_TDM_TX_7,
  159. IDX_QUINARY_TDM_RX_0,
  160. IDX_QUINARY_TDM_RX_1,
  161. IDX_QUINARY_TDM_RX_2,
  162. IDX_QUINARY_TDM_RX_3,
  163. IDX_QUINARY_TDM_RX_4,
  164. IDX_QUINARY_TDM_RX_5,
  165. IDX_QUINARY_TDM_RX_6,
  166. IDX_QUINARY_TDM_RX_7,
  167. IDX_QUINARY_TDM_TX_0,
  168. IDX_QUINARY_TDM_TX_1,
  169. IDX_QUINARY_TDM_TX_2,
  170. IDX_QUINARY_TDM_TX_3,
  171. IDX_QUINARY_TDM_TX_4,
  172. IDX_QUINARY_TDM_TX_5,
  173. IDX_QUINARY_TDM_TX_6,
  174. IDX_QUINARY_TDM_TX_7,
  175. IDX_SENARY_TDM_RX_0,
  176. IDX_SENARY_TDM_RX_1,
  177. IDX_SENARY_TDM_RX_2,
  178. IDX_SENARY_TDM_RX_3,
  179. IDX_SENARY_TDM_RX_4,
  180. IDX_SENARY_TDM_RX_5,
  181. IDX_SENARY_TDM_RX_6,
  182. IDX_SENARY_TDM_RX_7,
  183. IDX_SENARY_TDM_TX_0,
  184. IDX_SENARY_TDM_TX_1,
  185. IDX_SENARY_TDM_TX_2,
  186. IDX_SENARY_TDM_TX_3,
  187. IDX_SENARY_TDM_TX_4,
  188. IDX_SENARY_TDM_TX_5,
  189. IDX_SENARY_TDM_TX_6,
  190. IDX_SENARY_TDM_TX_7,
  191. IDX_TDM_MAX,
  192. };
  193. enum {
  194. IDX_GROUP_PRIMARY_TDM_RX,
  195. IDX_GROUP_PRIMARY_TDM_TX,
  196. IDX_GROUP_SECONDARY_TDM_RX,
  197. IDX_GROUP_SECONDARY_TDM_TX,
  198. IDX_GROUP_TERTIARY_TDM_RX,
  199. IDX_GROUP_TERTIARY_TDM_TX,
  200. IDX_GROUP_QUATERNARY_TDM_RX,
  201. IDX_GROUP_QUATERNARY_TDM_TX,
  202. IDX_GROUP_QUINARY_TDM_RX,
  203. IDX_GROUP_QUINARY_TDM_TX,
  204. IDX_GROUP_SENARY_TDM_RX,
  205. IDX_GROUP_SENARY_TDM_TX,
  206. IDX_GROUP_TDM_MAX,
  207. };
  208. struct msm_dai_q6_dai_data {
  209. DECLARE_BITMAP(status_mask, STATUS_MAX);
  210. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  211. u32 rate;
  212. u32 channels;
  213. u32 bitwidth;
  214. u32 cal_mode;
  215. u32 afe_rx_in_channels;
  216. u16 afe_rx_in_bitformat;
  217. u32 afe_tx_out_channels;
  218. u16 afe_tx_out_bitformat;
  219. struct afe_enc_config enc_config;
  220. struct afe_dec_config dec_config;
  221. union afe_port_config port_config;
  222. u16 vi_feed_mono;
  223. u32 xt_logging_disable;
  224. };
  225. struct msm_dai_q6_spdif_dai_data {
  226. DECLARE_BITMAP(status_mask, STATUS_MAX);
  227. u32 rate;
  228. u32 channels;
  229. u32 bitwidth;
  230. u16 port_id;
  231. struct afe_spdif_port_config spdif_port;
  232. struct afe_event_fmt_update fmt_event;
  233. struct kobject *kobj;
  234. };
  235. struct msm_dai_q6_spdif_event_msg {
  236. struct afe_port_mod_evt_rsp_hdr evt_hdr;
  237. struct afe_event_fmt_update fmt_event;
  238. };
  239. struct msm_dai_q6_mi2s_dai_config {
  240. u16 pdata_mi2s_lines;
  241. struct msm_dai_q6_dai_data mi2s_dai_data;
  242. };
  243. struct msm_dai_q6_mi2s_dai_data {
  244. u32 is_island_dai;
  245. struct msm_dai_q6_mi2s_dai_config tx_dai;
  246. struct msm_dai_q6_mi2s_dai_config rx_dai;
  247. };
  248. struct msm_dai_q6_meta_mi2s_dai_data {
  249. DECLARE_BITMAP(status_mask, STATUS_MAX);
  250. u16 num_member_ports;
  251. u16 member_port_id[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  252. u16 channel_mode[MAX_NUM_I2S_META_PORT_MEMBER_PORTS];
  253. u32 rate;
  254. u32 channels;
  255. u32 bitwidth;
  256. union afe_port_config port_config;
  257. };
  258. struct msm_dai_q6_cdc_dma_dai_data {
  259. DECLARE_BITMAP(status_mask, STATUS_MAX);
  260. DECLARE_BITMAP(hwfree_status, STATUS_MAX);
  261. u32 rate;
  262. u32 channels;
  263. u32 bitwidth;
  264. u32 is_island_dai;
  265. u32 xt_logging_disable;
  266. union afe_port_config port_config;
  267. u32 cdc_dma_data_align;
  268. };
  269. struct msm_dai_q6_auxpcm_dai_data {
  270. /* BITMAP to track Rx and Tx port usage count */
  271. DECLARE_BITMAP(auxpcm_port_status, STATUS_MAX);
  272. struct mutex rlock; /* auxpcm dev resource lock */
  273. u16 rx_pid; /* AUXPCM RX AFE port ID */
  274. u16 tx_pid; /* AUXPCM TX AFE port ID */
  275. u16 afe_clk_ver;
  276. u32 is_island_dai;
  277. struct afe_clk_cfg clk_cfg; /* hold LPASS clock configuration */
  278. struct afe_clk_set clk_set; /* hold LPASS clock configuration */
  279. struct msm_dai_q6_dai_data bdai_data; /* incoporate base DAI data */
  280. };
  281. struct msm_dai_q6_tdm_dai_data {
  282. DECLARE_BITMAP(status_mask, STATUS_MAX);
  283. u32 rate;
  284. u32 channels;
  285. u32 bitwidth;
  286. u32 num_group_ports;
  287. u32 is_island_dai;
  288. struct afe_clk_set clk_set; /* hold LPASS clock config. */
  289. union afe_port_group_config group_cfg; /* hold tdm group config */
  290. struct afe_tdm_port_config port_cfg; /* hold tdm config */
  291. struct afe_param_id_tdm_lane_cfg lane_cfg; /* hold tdm lane config */
  292. };
  293. /* MI2S format field for AFE_PORT_CMD_I2S_CONFIG command
  294. * 0: linear PCM
  295. * 1: non-linear PCM
  296. * 2: PCM data in IEC 60968 container
  297. * 3: compressed data in IEC 60958 container
  298. * 9: DSD over PCM (DoP) with marker byte
  299. */
  300. static const char *const mi2s_format[] = {
  301. "LPCM",
  302. "Compr",
  303. "LPCM-60958",
  304. "Compr-60958",
  305. "NA4",
  306. "NA5",
  307. "NA6",
  308. "NA7",
  309. "NA8",
  310. "DSD_DOP_W_MARKER"
  311. };
  312. static const char *const mi2s_vi_feed_mono[] = {
  313. "Left",
  314. "Right",
  315. };
  316. static const struct soc_enum mi2s_config_enum[] = {
  317. SOC_ENUM_SINGLE_EXT(10, mi2s_format),
  318. SOC_ENUM_SINGLE_EXT(2, mi2s_vi_feed_mono),
  319. };
  320. static const char *const cdc_dma_format[] = {
  321. "UNPACKED",
  322. "PACKED_16B",
  323. };
  324. static const struct soc_enum cdc_dma_config_enum[] = {
  325. SOC_ENUM_SINGLE_EXT(2, cdc_dma_format),
  326. };
  327. static const char *const sb_format[] = {
  328. "UNPACKED",
  329. "PACKED_16B",
  330. "DSD_DOP",
  331. };
  332. static const struct soc_enum sb_config_enum[] = {
  333. SOC_ENUM_SINGLE_EXT(3, sb_format),
  334. };
  335. static const char * const xt_logging_disable_text[] = {
  336. "FALSE",
  337. "TRUE",
  338. };
  339. static const struct soc_enum xt_logging_disable_enum[] = {
  340. SOC_ENUM_SINGLE_EXT(2, xt_logging_disable_text),
  341. };
  342. static const char *const tdm_data_format[] = {
  343. "LPCM",
  344. "Compr",
  345. "Gen Compr"
  346. };
  347. static const char *const tdm_header_type[] = {
  348. "Invalid",
  349. "Default",
  350. "Entertainment",
  351. };
  352. static const struct soc_enum tdm_config_enum[] = {
  353. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_data_format), tdm_data_format),
  354. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tdm_header_type), tdm_header_type),
  355. };
  356. static DEFINE_MUTEX(tdm_mutex);
  357. static atomic_t tdm_group_ref[IDX_GROUP_TDM_MAX];
  358. static struct afe_param_id_tdm_lane_cfg tdm_lane_cfg = {
  359. AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX,
  360. 0x0,
  361. };
  362. /* cache of group cfg per parent node */
  363. static struct afe_param_id_group_device_tdm_cfg tdm_group_cfg = {
  364. AFE_API_VERSION_GROUP_DEVICE_TDM_CONFIG,
  365. AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX,
  366. 0,
  367. {AFE_PORT_ID_QUATERNARY_TDM_RX,
  368. AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  369. AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  370. AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  371. AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  372. AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  373. AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  374. AFE_PORT_ID_QUATERNARY_TDM_RX_7},
  375. 8,
  376. 48000,
  377. 32,
  378. 8,
  379. 32,
  380. 0xFF,
  381. };
  382. static u32 num_tdm_group_ports;
  383. static struct afe_clk_set tdm_clk_set = {
  384. AFE_API_VERSION_CLOCK_SET,
  385. Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT,
  386. Q6AFE_LPASS_IBIT_CLK_DISABLE,
  387. Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO,
  388. Q6AFE_LPASS_CLK_ROOT_DEFAULT,
  389. 0,
  390. };
  391. static int msm_dai_q6_get_tdm_clk_ref(u16 id)
  392. {
  393. switch (id) {
  394. case IDX_GROUP_PRIMARY_TDM_RX:
  395. case IDX_GROUP_PRIMARY_TDM_TX:
  396. return atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_RX]) +
  397. atomic_read(&tdm_group_ref[IDX_GROUP_PRIMARY_TDM_TX]);
  398. case IDX_GROUP_SECONDARY_TDM_RX:
  399. case IDX_GROUP_SECONDARY_TDM_TX:
  400. return atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_RX]) +
  401. atomic_read(&tdm_group_ref[IDX_GROUP_SECONDARY_TDM_TX]);
  402. case IDX_GROUP_TERTIARY_TDM_RX:
  403. case IDX_GROUP_TERTIARY_TDM_TX:
  404. return atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_RX]) +
  405. atomic_read(&tdm_group_ref[IDX_GROUP_TERTIARY_TDM_TX]);
  406. case IDX_GROUP_QUATERNARY_TDM_RX:
  407. case IDX_GROUP_QUATERNARY_TDM_TX:
  408. return atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_RX]) +
  409. atomic_read(&tdm_group_ref[IDX_GROUP_QUATERNARY_TDM_TX]);
  410. case IDX_GROUP_QUINARY_TDM_RX:
  411. case IDX_GROUP_QUINARY_TDM_TX:
  412. return atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_RX]) +
  413. atomic_read(&tdm_group_ref[IDX_GROUP_QUINARY_TDM_TX]);
  414. case IDX_GROUP_SENARY_TDM_RX:
  415. case IDX_GROUP_SENARY_TDM_TX:
  416. return atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_RX]) +
  417. atomic_read(&tdm_group_ref[IDX_GROUP_SENARY_TDM_TX]);
  418. default: return -EINVAL;
  419. }
  420. }
  421. int msm_dai_q6_get_group_idx(u16 id)
  422. {
  423. switch (id) {
  424. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  425. case AFE_PORT_ID_PRIMARY_TDM_RX:
  426. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  427. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  428. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  429. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  430. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  431. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  432. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  433. return IDX_GROUP_PRIMARY_TDM_RX;
  434. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  435. case AFE_PORT_ID_PRIMARY_TDM_TX:
  436. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  437. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  438. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  439. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  440. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  441. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  442. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  443. return IDX_GROUP_PRIMARY_TDM_TX;
  444. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  445. case AFE_PORT_ID_SECONDARY_TDM_RX:
  446. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  447. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  448. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  449. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  450. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  451. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  452. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  453. return IDX_GROUP_SECONDARY_TDM_RX;
  454. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  455. case AFE_PORT_ID_SECONDARY_TDM_TX:
  456. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  457. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  458. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  459. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  460. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  461. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  462. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  463. return IDX_GROUP_SECONDARY_TDM_TX;
  464. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  465. case AFE_PORT_ID_TERTIARY_TDM_RX:
  466. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  467. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  468. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  469. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  470. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  471. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  472. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  473. return IDX_GROUP_TERTIARY_TDM_RX;
  474. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  475. case AFE_PORT_ID_TERTIARY_TDM_TX:
  476. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  477. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  478. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  479. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  480. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  481. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  482. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  483. return IDX_GROUP_TERTIARY_TDM_TX;
  484. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  485. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  486. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  487. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  488. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  489. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  490. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  491. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  492. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  493. return IDX_GROUP_QUATERNARY_TDM_RX;
  494. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  495. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  496. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  497. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  498. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  499. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  500. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  501. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  502. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  503. return IDX_GROUP_QUATERNARY_TDM_TX;
  504. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  505. case AFE_PORT_ID_QUINARY_TDM_RX:
  506. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  507. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  508. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  509. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  510. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  511. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  512. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  513. return IDX_GROUP_QUINARY_TDM_RX;
  514. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  515. case AFE_PORT_ID_QUINARY_TDM_TX:
  516. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  517. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  518. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  519. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  520. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  521. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  522. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  523. return IDX_GROUP_QUINARY_TDM_TX;
  524. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  525. case AFE_PORT_ID_SENARY_TDM_RX:
  526. case AFE_PORT_ID_SENARY_TDM_RX_1:
  527. case AFE_PORT_ID_SENARY_TDM_RX_2:
  528. case AFE_PORT_ID_SENARY_TDM_RX_3:
  529. case AFE_PORT_ID_SENARY_TDM_RX_4:
  530. case AFE_PORT_ID_SENARY_TDM_RX_5:
  531. case AFE_PORT_ID_SENARY_TDM_RX_6:
  532. case AFE_PORT_ID_SENARY_TDM_RX_7:
  533. return IDX_GROUP_SENARY_TDM_RX;
  534. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  535. case AFE_PORT_ID_SENARY_TDM_TX:
  536. case AFE_PORT_ID_SENARY_TDM_TX_1:
  537. case AFE_PORT_ID_SENARY_TDM_TX_2:
  538. case AFE_PORT_ID_SENARY_TDM_TX_3:
  539. case AFE_PORT_ID_SENARY_TDM_TX_4:
  540. case AFE_PORT_ID_SENARY_TDM_TX_5:
  541. case AFE_PORT_ID_SENARY_TDM_TX_6:
  542. case AFE_PORT_ID_SENARY_TDM_TX_7:
  543. return IDX_GROUP_SENARY_TDM_TX;
  544. default: return -EINVAL;
  545. }
  546. }
  547. int msm_dai_q6_get_port_idx(u16 id)
  548. {
  549. switch (id) {
  550. case AFE_PORT_ID_PRIMARY_TDM_RX:
  551. return IDX_PRIMARY_TDM_RX_0;
  552. case AFE_PORT_ID_PRIMARY_TDM_TX:
  553. return IDX_PRIMARY_TDM_TX_0;
  554. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  555. return IDX_PRIMARY_TDM_RX_1;
  556. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  557. return IDX_PRIMARY_TDM_TX_1;
  558. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  559. return IDX_PRIMARY_TDM_RX_2;
  560. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  561. return IDX_PRIMARY_TDM_TX_2;
  562. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  563. return IDX_PRIMARY_TDM_RX_3;
  564. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  565. return IDX_PRIMARY_TDM_TX_3;
  566. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  567. return IDX_PRIMARY_TDM_RX_4;
  568. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  569. return IDX_PRIMARY_TDM_TX_4;
  570. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  571. return IDX_PRIMARY_TDM_RX_5;
  572. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  573. return IDX_PRIMARY_TDM_TX_5;
  574. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  575. return IDX_PRIMARY_TDM_RX_6;
  576. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  577. return IDX_PRIMARY_TDM_TX_6;
  578. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  579. return IDX_PRIMARY_TDM_RX_7;
  580. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  581. return IDX_PRIMARY_TDM_TX_7;
  582. case AFE_PORT_ID_SECONDARY_TDM_RX:
  583. return IDX_SECONDARY_TDM_RX_0;
  584. case AFE_PORT_ID_SECONDARY_TDM_TX:
  585. return IDX_SECONDARY_TDM_TX_0;
  586. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  587. return IDX_SECONDARY_TDM_RX_1;
  588. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  589. return IDX_SECONDARY_TDM_TX_1;
  590. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  591. return IDX_SECONDARY_TDM_RX_2;
  592. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  593. return IDX_SECONDARY_TDM_TX_2;
  594. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  595. return IDX_SECONDARY_TDM_RX_3;
  596. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  597. return IDX_SECONDARY_TDM_TX_3;
  598. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  599. return IDX_SECONDARY_TDM_RX_4;
  600. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  601. return IDX_SECONDARY_TDM_TX_4;
  602. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  603. return IDX_SECONDARY_TDM_RX_5;
  604. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  605. return IDX_SECONDARY_TDM_TX_5;
  606. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  607. return IDX_SECONDARY_TDM_RX_6;
  608. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  609. return IDX_SECONDARY_TDM_TX_6;
  610. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  611. return IDX_SECONDARY_TDM_RX_7;
  612. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  613. return IDX_SECONDARY_TDM_TX_7;
  614. case AFE_PORT_ID_TERTIARY_TDM_RX:
  615. return IDX_TERTIARY_TDM_RX_0;
  616. case AFE_PORT_ID_TERTIARY_TDM_TX:
  617. return IDX_TERTIARY_TDM_TX_0;
  618. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  619. return IDX_TERTIARY_TDM_RX_1;
  620. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  621. return IDX_TERTIARY_TDM_TX_1;
  622. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  623. return IDX_TERTIARY_TDM_RX_2;
  624. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  625. return IDX_TERTIARY_TDM_TX_2;
  626. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  627. return IDX_TERTIARY_TDM_RX_3;
  628. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  629. return IDX_TERTIARY_TDM_TX_3;
  630. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  631. return IDX_TERTIARY_TDM_RX_4;
  632. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  633. return IDX_TERTIARY_TDM_TX_4;
  634. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  635. return IDX_TERTIARY_TDM_RX_5;
  636. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  637. return IDX_TERTIARY_TDM_TX_5;
  638. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  639. return IDX_TERTIARY_TDM_RX_6;
  640. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  641. return IDX_TERTIARY_TDM_TX_6;
  642. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  643. return IDX_TERTIARY_TDM_RX_7;
  644. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  645. return IDX_TERTIARY_TDM_TX_7;
  646. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  647. return IDX_QUATERNARY_TDM_RX_0;
  648. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  649. return IDX_QUATERNARY_TDM_TX_0;
  650. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  651. return IDX_QUATERNARY_TDM_RX_1;
  652. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  653. return IDX_QUATERNARY_TDM_TX_1;
  654. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  655. return IDX_QUATERNARY_TDM_RX_2;
  656. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  657. return IDX_QUATERNARY_TDM_TX_2;
  658. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  659. return IDX_QUATERNARY_TDM_RX_3;
  660. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  661. return IDX_QUATERNARY_TDM_TX_3;
  662. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  663. return IDX_QUATERNARY_TDM_RX_4;
  664. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  665. return IDX_QUATERNARY_TDM_TX_4;
  666. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  667. return IDX_QUATERNARY_TDM_RX_5;
  668. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  669. return IDX_QUATERNARY_TDM_TX_5;
  670. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  671. return IDX_QUATERNARY_TDM_RX_6;
  672. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  673. return IDX_QUATERNARY_TDM_TX_6;
  674. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  675. return IDX_QUATERNARY_TDM_RX_7;
  676. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  677. return IDX_QUATERNARY_TDM_TX_7;
  678. case AFE_PORT_ID_QUINARY_TDM_RX:
  679. return IDX_QUINARY_TDM_RX_0;
  680. case AFE_PORT_ID_QUINARY_TDM_TX:
  681. return IDX_QUINARY_TDM_TX_0;
  682. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  683. return IDX_QUINARY_TDM_RX_1;
  684. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  685. return IDX_QUINARY_TDM_TX_1;
  686. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  687. return IDX_QUINARY_TDM_RX_2;
  688. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  689. return IDX_QUINARY_TDM_TX_2;
  690. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  691. return IDX_QUINARY_TDM_RX_3;
  692. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  693. return IDX_QUINARY_TDM_TX_3;
  694. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  695. return IDX_QUINARY_TDM_RX_4;
  696. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  697. return IDX_QUINARY_TDM_TX_4;
  698. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  699. return IDX_QUINARY_TDM_RX_5;
  700. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  701. return IDX_QUINARY_TDM_TX_5;
  702. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  703. return IDX_QUINARY_TDM_RX_6;
  704. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  705. return IDX_QUINARY_TDM_TX_6;
  706. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  707. return IDX_QUINARY_TDM_RX_7;
  708. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  709. return IDX_QUINARY_TDM_TX_7;
  710. case AFE_PORT_ID_SENARY_TDM_RX:
  711. return IDX_SENARY_TDM_RX_0;
  712. case AFE_PORT_ID_SENARY_TDM_TX:
  713. return IDX_SENARY_TDM_TX_0;
  714. case AFE_PORT_ID_SENARY_TDM_RX_1:
  715. return IDX_SENARY_TDM_RX_1;
  716. case AFE_PORT_ID_SENARY_TDM_TX_1:
  717. return IDX_SENARY_TDM_TX_1;
  718. case AFE_PORT_ID_SENARY_TDM_RX_2:
  719. return IDX_SENARY_TDM_RX_2;
  720. case AFE_PORT_ID_SENARY_TDM_TX_2:
  721. return IDX_SENARY_TDM_TX_2;
  722. case AFE_PORT_ID_SENARY_TDM_RX_3:
  723. return IDX_SENARY_TDM_RX_3;
  724. case AFE_PORT_ID_SENARY_TDM_TX_3:
  725. return IDX_SENARY_TDM_TX_3;
  726. case AFE_PORT_ID_SENARY_TDM_RX_4:
  727. return IDX_SENARY_TDM_RX_4;
  728. case AFE_PORT_ID_SENARY_TDM_TX_4:
  729. return IDX_SENARY_TDM_TX_4;
  730. case AFE_PORT_ID_SENARY_TDM_RX_5:
  731. return IDX_SENARY_TDM_RX_5;
  732. case AFE_PORT_ID_SENARY_TDM_TX_5:
  733. return IDX_SENARY_TDM_TX_5;
  734. case AFE_PORT_ID_SENARY_TDM_RX_6:
  735. return IDX_SENARY_TDM_RX_6;
  736. case AFE_PORT_ID_SENARY_TDM_TX_6:
  737. return IDX_SENARY_TDM_TX_6;
  738. case AFE_PORT_ID_SENARY_TDM_RX_7:
  739. return IDX_SENARY_TDM_RX_7;
  740. case AFE_PORT_ID_SENARY_TDM_TX_7:
  741. return IDX_SENARY_TDM_TX_7;
  742. default: return -EINVAL;
  743. }
  744. }
  745. static u16 msm_dai_q6_max_num_slot(int frame_rate)
  746. {
  747. /* Max num of slots is bits per frame divided
  748. * by bits per sample which is 16
  749. */
  750. switch (frame_rate) {
  751. case AFE_PORT_PCM_BITS_PER_FRAME_8:
  752. return 0;
  753. case AFE_PORT_PCM_BITS_PER_FRAME_16:
  754. return 1;
  755. case AFE_PORT_PCM_BITS_PER_FRAME_32:
  756. return 2;
  757. case AFE_PORT_PCM_BITS_PER_FRAME_64:
  758. return 4;
  759. case AFE_PORT_PCM_BITS_PER_FRAME_128:
  760. return 8;
  761. case AFE_PORT_PCM_BITS_PER_FRAME_256:
  762. return 16;
  763. default:
  764. pr_err("%s Invalid bits per frame %d\n",
  765. __func__, frame_rate);
  766. return 0;
  767. }
  768. }
  769. static int msm_dai_q6_dai_add_route(struct snd_soc_dai *dai)
  770. {
  771. struct snd_soc_dapm_route intercon;
  772. struct snd_soc_dapm_context *dapm;
  773. if (!dai) {
  774. pr_err("%s: Invalid params dai\n", __func__);
  775. return -EINVAL;
  776. }
  777. if (!dai->driver) {
  778. pr_err("%s: Invalid params dai driver\n", __func__);
  779. return -EINVAL;
  780. }
  781. dapm = snd_soc_component_get_dapm(dai->component);
  782. memset(&intercon, 0, sizeof(intercon));
  783. if (dai->driver->playback.stream_name &&
  784. dai->driver->playback.aif_name) {
  785. dev_dbg(dai->dev, "%s: add route for widget %s",
  786. __func__, dai->driver->playback.stream_name);
  787. intercon.source = dai->driver->playback.aif_name;
  788. intercon.sink = dai->driver->playback.stream_name;
  789. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  790. __func__, intercon.source, intercon.sink);
  791. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  792. snd_soc_dapm_ignore_suspend(dapm, intercon.sink);
  793. }
  794. if (dai->driver->capture.stream_name &&
  795. dai->driver->capture.aif_name) {
  796. dev_dbg(dai->dev, "%s: add route for widget %s",
  797. __func__, dai->driver->capture.stream_name);
  798. intercon.sink = dai->driver->capture.aif_name;
  799. intercon.source = dai->driver->capture.stream_name;
  800. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  801. __func__, intercon.source, intercon.sink);
  802. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  803. snd_soc_dapm_ignore_suspend(dapm, intercon.source);
  804. }
  805. return 0;
  806. }
  807. static int msm_dai_q6_auxpcm_hw_params(
  808. struct snd_pcm_substream *substream,
  809. struct snd_pcm_hw_params *params,
  810. struct snd_soc_dai *dai)
  811. {
  812. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  813. dev_get_drvdata(dai->dev);
  814. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  815. struct msm_dai_auxpcm_pdata *auxpcm_pdata =
  816. (struct msm_dai_auxpcm_pdata *) dai->dev->platform_data;
  817. int rc = 0, slot_mapping_copy_len = 0;
  818. if (params_channels(params) != 1 || (params_rate(params) != 8000 &&
  819. params_rate(params) != 16000)) {
  820. dev_err(dai->dev, "%s: invalid param chan %d rate %d\n",
  821. __func__, params_channels(params), params_rate(params));
  822. return -EINVAL;
  823. }
  824. mutex_lock(&aux_dai_data->rlock);
  825. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  826. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  827. /* AUXPCM DAI in use */
  828. if (dai_data->rate != params_rate(params)) {
  829. dev_err(dai->dev, "%s: rate mismatch of running DAI\n",
  830. __func__);
  831. rc = -EINVAL;
  832. }
  833. mutex_unlock(&aux_dai_data->rlock);
  834. return rc;
  835. }
  836. dai_data->channels = params_channels(params);
  837. dai_data->rate = params_rate(params);
  838. if (dai_data->rate == 8000) {
  839. dai_data->port_config.pcm.pcm_cfg_minor_version =
  840. AFE_API_VERSION_PCM_CONFIG;
  841. dai_data->port_config.pcm.aux_mode = auxpcm_pdata->mode_8k.mode;
  842. dai_data->port_config.pcm.sync_src = auxpcm_pdata->mode_8k.sync;
  843. dai_data->port_config.pcm.frame_setting =
  844. auxpcm_pdata->mode_8k.frame;
  845. dai_data->port_config.pcm.quantype =
  846. auxpcm_pdata->mode_8k.quant;
  847. dai_data->port_config.pcm.ctrl_data_out_enable =
  848. auxpcm_pdata->mode_8k.data;
  849. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  850. dai_data->port_config.pcm.num_channels = dai_data->channels;
  851. dai_data->port_config.pcm.bit_width = 16;
  852. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  853. auxpcm_pdata->mode_8k.num_slots)
  854. slot_mapping_copy_len =
  855. ARRAY_SIZE(
  856. dai_data->port_config.pcm.slot_number_mapping)
  857. * sizeof(uint16_t);
  858. else
  859. slot_mapping_copy_len = auxpcm_pdata->mode_8k.num_slots
  860. * sizeof(uint16_t);
  861. if (auxpcm_pdata->mode_8k.slot_mapping) {
  862. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  863. auxpcm_pdata->mode_8k.slot_mapping,
  864. slot_mapping_copy_len);
  865. } else {
  866. dev_err(dai->dev, "%s 8khz slot mapping is NULL\n",
  867. __func__);
  868. mutex_unlock(&aux_dai_data->rlock);
  869. return -EINVAL;
  870. }
  871. } else {
  872. dai_data->port_config.pcm.pcm_cfg_minor_version =
  873. AFE_API_VERSION_PCM_CONFIG;
  874. dai_data->port_config.pcm.aux_mode =
  875. auxpcm_pdata->mode_16k.mode;
  876. dai_data->port_config.pcm.sync_src =
  877. auxpcm_pdata->mode_16k.sync;
  878. dai_data->port_config.pcm.frame_setting =
  879. auxpcm_pdata->mode_16k.frame;
  880. dai_data->port_config.pcm.quantype =
  881. auxpcm_pdata->mode_16k.quant;
  882. dai_data->port_config.pcm.ctrl_data_out_enable =
  883. auxpcm_pdata->mode_16k.data;
  884. dai_data->port_config.pcm.sample_rate = dai_data->rate;
  885. dai_data->port_config.pcm.num_channels = dai_data->channels;
  886. dai_data->port_config.pcm.bit_width = 16;
  887. if (ARRAY_SIZE(dai_data->port_config.pcm.slot_number_mapping) <=
  888. auxpcm_pdata->mode_16k.num_slots)
  889. slot_mapping_copy_len =
  890. ARRAY_SIZE(
  891. dai_data->port_config.pcm.slot_number_mapping)
  892. * sizeof(uint16_t);
  893. else
  894. slot_mapping_copy_len = auxpcm_pdata->mode_16k.num_slots
  895. * sizeof(uint16_t);
  896. if (auxpcm_pdata->mode_16k.slot_mapping) {
  897. memcpy(dai_data->port_config.pcm.slot_number_mapping,
  898. auxpcm_pdata->mode_16k.slot_mapping,
  899. slot_mapping_copy_len);
  900. } else {
  901. dev_err(dai->dev, "%s 16khz slot mapping is NULL\n",
  902. __func__);
  903. mutex_unlock(&aux_dai_data->rlock);
  904. return -EINVAL;
  905. }
  906. }
  907. dev_dbg(dai->dev, "%s: aux_mode 0x%x sync_src 0x%x frame_setting 0x%x\n",
  908. __func__, dai_data->port_config.pcm.aux_mode,
  909. dai_data->port_config.pcm.sync_src,
  910. dai_data->port_config.pcm.frame_setting);
  911. dev_dbg(dai->dev, "%s: qtype 0x%x dout 0x%x num_map[0] 0x%x\n"
  912. "num_map[1] 0x%x num_map[2] 0x%x num_map[3] 0x%x\n",
  913. __func__, dai_data->port_config.pcm.quantype,
  914. dai_data->port_config.pcm.ctrl_data_out_enable,
  915. dai_data->port_config.pcm.slot_number_mapping[0],
  916. dai_data->port_config.pcm.slot_number_mapping[1],
  917. dai_data->port_config.pcm.slot_number_mapping[2],
  918. dai_data->port_config.pcm.slot_number_mapping[3]);
  919. mutex_unlock(&aux_dai_data->rlock);
  920. return rc;
  921. }
  922. static int msm_dai_q6_auxpcm_set_clk(
  923. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data,
  924. u16 port_id, bool enable)
  925. {
  926. int rc;
  927. pr_debug("%s: afe_clk_ver: %d, port_id: %d, enable: %d\n", __func__,
  928. aux_dai_data->afe_clk_ver, port_id, enable);
  929. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  930. aux_dai_data->clk_set.enable = enable;
  931. rc = afe_set_lpass_clock_v2(port_id,
  932. &aux_dai_data->clk_set);
  933. } else {
  934. if (!enable)
  935. aux_dai_data->clk_cfg.clk_val1 = 0;
  936. rc = afe_set_lpass_clock(port_id,
  937. &aux_dai_data->clk_cfg);
  938. }
  939. return rc;
  940. }
  941. static void msm_dai_q6_auxpcm_shutdown(struct snd_pcm_substream *substream,
  942. struct snd_soc_dai *dai)
  943. {
  944. int rc = 0;
  945. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  946. dev_get_drvdata(dai->dev);
  947. mutex_lock(&aux_dai_data->rlock);
  948. if (!(test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  949. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))) {
  950. dev_dbg(dai->dev, "%s(): dai->id %d PCM ports already closed\n",
  951. __func__, dai->id);
  952. goto exit;
  953. }
  954. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  955. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status))
  956. clear_bit(STATUS_TX_PORT,
  957. aux_dai_data->auxpcm_port_status);
  958. else {
  959. dev_dbg(dai->dev, "%s: PCM_TX port already closed\n",
  960. __func__);
  961. goto exit;
  962. }
  963. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  964. if (test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status))
  965. clear_bit(STATUS_RX_PORT,
  966. aux_dai_data->auxpcm_port_status);
  967. else {
  968. dev_dbg(dai->dev, "%s: PCM_RX port already closed\n",
  969. __func__);
  970. goto exit;
  971. }
  972. }
  973. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  974. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  975. dev_dbg(dai->dev, "%s: cannot shutdown PCM ports\n",
  976. __func__);
  977. goto exit;
  978. }
  979. dev_dbg(dai->dev, "%s: dai->id = %d closing PCM AFE ports\n",
  980. __func__, dai->id);
  981. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  982. if (rc < 0)
  983. dev_err(dai->dev, "fail to close PCM_RX AFE port\n");
  984. rc = afe_close(aux_dai_data->tx_pid);
  985. if (rc < 0)
  986. dev_err(dai->dev, "fail to close AUX PCM TX port\n");
  987. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  988. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  989. exit:
  990. mutex_unlock(&aux_dai_data->rlock);
  991. }
  992. static int msm_dai_q6_auxpcm_prepare(struct snd_pcm_substream *substream,
  993. struct snd_soc_dai *dai)
  994. {
  995. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data =
  996. dev_get_drvdata(dai->dev);
  997. struct msm_dai_q6_dai_data *dai_data = &aux_dai_data->bdai_data;
  998. struct msm_dai_auxpcm_pdata *auxpcm_pdata = NULL;
  999. int rc = 0;
  1000. u32 pcm_clk_rate;
  1001. auxpcm_pdata = dai->dev->platform_data;
  1002. mutex_lock(&aux_dai_data->rlock);
  1003. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  1004. if (test_bit(STATUS_TX_PORT,
  1005. aux_dai_data->auxpcm_port_status)) {
  1006. dev_dbg(dai->dev, "%s: PCM_TX port already ON\n",
  1007. __func__);
  1008. goto exit;
  1009. } else
  1010. set_bit(STATUS_TX_PORT,
  1011. aux_dai_data->auxpcm_port_status);
  1012. } else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1013. if (test_bit(STATUS_RX_PORT,
  1014. aux_dai_data->auxpcm_port_status)) {
  1015. dev_dbg(dai->dev, "%s: PCM_RX port already ON\n",
  1016. __func__);
  1017. goto exit;
  1018. } else
  1019. set_bit(STATUS_RX_PORT,
  1020. aux_dai_data->auxpcm_port_status);
  1021. }
  1022. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) &&
  1023. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1024. dev_dbg(dai->dev, "%s: PCM ports already set\n", __func__);
  1025. goto exit;
  1026. }
  1027. dev_dbg(dai->dev, "%s: dai->id:%d opening afe ports\n",
  1028. __func__, dai->id);
  1029. rc = afe_q6_interface_prepare();
  1030. if (rc < 0) {
  1031. dev_err(dai->dev, "fail to open AFE APR\n");
  1032. goto fail;
  1033. }
  1034. /*
  1035. * For AUX PCM Interface the below sequence of clk
  1036. * settings and afe_open is a strict requirement.
  1037. *
  1038. * Also using afe_open instead of afe_port_start_nowait
  1039. * to make sure the port is open before deasserting the
  1040. * clock line. This is required because pcm register is
  1041. * not written before clock deassert. Hence the hw does
  1042. * not get updated with new setting if the below clock
  1043. * assert/deasset and afe_open sequence is not followed.
  1044. */
  1045. if (dai_data->rate == 8000) {
  1046. pcm_clk_rate = auxpcm_pdata->mode_8k.pcm_clk_rate;
  1047. } else if (dai_data->rate == 16000) {
  1048. pcm_clk_rate = (auxpcm_pdata->mode_16k.pcm_clk_rate);
  1049. } else {
  1050. dev_err(dai->dev, "%s: Invalid AUX PCM rate %d\n", __func__,
  1051. dai_data->rate);
  1052. rc = -EINVAL;
  1053. goto fail;
  1054. }
  1055. if (aux_dai_data->afe_clk_ver == AFE_CLK_VERSION_V2) {
  1056. memcpy(&aux_dai_data->clk_set, &lpass_clk_set_default,
  1057. sizeof(struct afe_clk_set));
  1058. aux_dai_data->clk_set.clk_freq_in_hz = pcm_clk_rate;
  1059. switch (dai->id) {
  1060. case MSM_DAI_PRI_AUXPCM_DT_DEV_ID:
  1061. if (pcm_clk_rate)
  1062. aux_dai_data->clk_set.clk_id =
  1063. Q6AFE_LPASS_CLK_ID_PRI_PCM_IBIT;
  1064. else
  1065. aux_dai_data->clk_set.clk_id =
  1066. Q6AFE_LPASS_CLK_ID_PRI_PCM_EBIT;
  1067. break;
  1068. case MSM_DAI_SEC_AUXPCM_DT_DEV_ID:
  1069. if (pcm_clk_rate)
  1070. aux_dai_data->clk_set.clk_id =
  1071. Q6AFE_LPASS_CLK_ID_SEC_PCM_IBIT;
  1072. else
  1073. aux_dai_data->clk_set.clk_id =
  1074. Q6AFE_LPASS_CLK_ID_SEC_PCM_EBIT;
  1075. break;
  1076. case MSM_DAI_TERT_AUXPCM_DT_DEV_ID:
  1077. if (pcm_clk_rate)
  1078. aux_dai_data->clk_set.clk_id =
  1079. Q6AFE_LPASS_CLK_ID_TER_PCM_IBIT;
  1080. else
  1081. aux_dai_data->clk_set.clk_id =
  1082. Q6AFE_LPASS_CLK_ID_TER_PCM_EBIT;
  1083. break;
  1084. case MSM_DAI_QUAT_AUXPCM_DT_DEV_ID:
  1085. if (pcm_clk_rate)
  1086. aux_dai_data->clk_set.clk_id =
  1087. Q6AFE_LPASS_CLK_ID_QUAD_PCM_IBIT;
  1088. else
  1089. aux_dai_data->clk_set.clk_id =
  1090. Q6AFE_LPASS_CLK_ID_QUAD_PCM_EBIT;
  1091. break;
  1092. case MSM_DAI_QUIN_AUXPCM_DT_DEV_ID:
  1093. if (pcm_clk_rate)
  1094. aux_dai_data->clk_set.clk_id =
  1095. Q6AFE_LPASS_CLK_ID_QUIN_PCM_IBIT;
  1096. else
  1097. aux_dai_data->clk_set.clk_id =
  1098. Q6AFE_LPASS_CLK_ID_QUIN_PCM_EBIT;
  1099. break;
  1100. case MSM_DAI_SEN_AUXPCM_DT_DEV_ID:
  1101. if (pcm_clk_rate)
  1102. aux_dai_data->clk_set.clk_id =
  1103. Q6AFE_LPASS_CLK_ID_SEN_PCM_IBIT;
  1104. else
  1105. aux_dai_data->clk_set.clk_id =
  1106. Q6AFE_LPASS_CLK_ID_SEN_PCM_EBIT;
  1107. break;
  1108. default:
  1109. dev_err(dai->dev, "%s: AUXPCM id: %d not supported\n",
  1110. __func__, dai->id);
  1111. break;
  1112. }
  1113. } else {
  1114. memcpy(&aux_dai_data->clk_cfg, &lpass_clk_cfg_default,
  1115. sizeof(struct afe_clk_cfg));
  1116. aux_dai_data->clk_cfg.clk_val1 = pcm_clk_rate;
  1117. }
  1118. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1119. aux_dai_data->rx_pid, true);
  1120. if (rc < 0) {
  1121. dev_err(dai->dev,
  1122. "%s:afe_set_lpass_clock on RX pcm_src_clk failed\n",
  1123. __func__);
  1124. goto fail;
  1125. }
  1126. rc = msm_dai_q6_auxpcm_set_clk(aux_dai_data,
  1127. aux_dai_data->tx_pid, true);
  1128. if (rc < 0) {
  1129. dev_err(dai->dev,
  1130. "%s:afe_set_lpass_clock on TX pcm_src_clk failed\n",
  1131. __func__);
  1132. goto fail;
  1133. }
  1134. afe_open(aux_dai_data->rx_pid, &dai_data->port_config, dai_data->rate);
  1135. afe_open(aux_dai_data->tx_pid, &dai_data->port_config, dai_data->rate);
  1136. goto exit;
  1137. fail:
  1138. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  1139. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1140. else if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1141. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1142. exit:
  1143. mutex_unlock(&aux_dai_data->rlock);
  1144. return rc;
  1145. }
  1146. static int msm_dai_q6_auxpcm_trigger(struct snd_pcm_substream *substream,
  1147. int cmd, struct snd_soc_dai *dai)
  1148. {
  1149. int rc = 0;
  1150. pr_debug("%s:port:%d cmd:%d\n",
  1151. __func__, dai->id, cmd);
  1152. switch (cmd) {
  1153. case SNDRV_PCM_TRIGGER_START:
  1154. case SNDRV_PCM_TRIGGER_RESUME:
  1155. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1156. /* afe_open will be called from prepare */
  1157. return 0;
  1158. case SNDRV_PCM_TRIGGER_STOP:
  1159. case SNDRV_PCM_TRIGGER_SUSPEND:
  1160. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1161. return 0;
  1162. default:
  1163. pr_err("%s: cmd %d\n", __func__, cmd);
  1164. rc = -EINVAL;
  1165. }
  1166. return rc;
  1167. }
  1168. static int msm_dai_q6_dai_auxpcm_remove(struct snd_soc_dai *dai)
  1169. {
  1170. struct msm_dai_q6_auxpcm_dai_data *aux_dai_data;
  1171. int rc;
  1172. aux_dai_data = dev_get_drvdata(dai->dev);
  1173. dev_dbg(dai->dev, "%s: dai->id %d closing afe\n",
  1174. __func__, dai->id);
  1175. if (test_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status) ||
  1176. test_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status)) {
  1177. rc = afe_close(aux_dai_data->rx_pid); /* can block */
  1178. if (rc < 0)
  1179. dev_err(dai->dev, "fail to close AUXPCM RX AFE port\n");
  1180. rc = afe_close(aux_dai_data->tx_pid);
  1181. if (rc < 0)
  1182. dev_err(dai->dev, "fail to close AUXPCM TX AFE port\n");
  1183. clear_bit(STATUS_TX_PORT, aux_dai_data->auxpcm_port_status);
  1184. clear_bit(STATUS_RX_PORT, aux_dai_data->auxpcm_port_status);
  1185. }
  1186. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->rx_pid, false);
  1187. msm_dai_q6_auxpcm_set_clk(aux_dai_data, aux_dai_data->tx_pid, false);
  1188. return 0;
  1189. }
  1190. static int msm_dai_q6_power_mode_put(struct snd_kcontrol *kcontrol,
  1191. struct snd_ctl_elem_value *ucontrol)
  1192. {
  1193. int value = ucontrol->value.integer.value[0];
  1194. u16 port_id = (u16)kcontrol->private_value;
  1195. pr_debug("%s: power mode = %d\n", __func__, value);
  1196. trace_printk("%s: power mode = %d\n", __func__, value);
  1197. afe_set_power_mode_cfg(port_id, value);
  1198. return 0;
  1199. }
  1200. static int msm_dai_q6_power_mode_get(struct snd_kcontrol *kcontrol,
  1201. struct snd_ctl_elem_value *ucontrol)
  1202. {
  1203. int value;
  1204. u16 port_id = (u16)kcontrol->private_value;
  1205. afe_get_power_mode_cfg(port_id, &value);
  1206. ucontrol->value.integer.value[0] = value;
  1207. return 0;
  1208. }
  1209. static void power_mode_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1210. {
  1211. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1212. kfree(knew);
  1213. }
  1214. static int msm_dai_q6_add_power_mode_mx_ctls(struct snd_card *card,
  1215. const char *dai_name,
  1216. int dai_id, void *dai_data)
  1217. {
  1218. const char *mx_ctl_name = "Power Mode";
  1219. char *mixer_str = NULL;
  1220. int dai_str_len = 0, ctl_len = 0;
  1221. int rc = 0;
  1222. struct snd_kcontrol_new *knew = NULL;
  1223. struct snd_kcontrol *kctl = NULL;
  1224. dai_str_len = strlen(dai_name) + 1;
  1225. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1226. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1227. if (!mixer_str)
  1228. return -ENOMEM;
  1229. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1230. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1231. if (!knew) {
  1232. kfree(mixer_str);
  1233. return -ENOMEM;
  1234. }
  1235. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1236. knew->info = snd_ctl_boolean_mono_info;
  1237. knew->get = msm_dai_q6_power_mode_get;
  1238. knew->put = msm_dai_q6_power_mode_put;
  1239. knew->name = mixer_str;
  1240. knew->private_value = dai_id;
  1241. kctl = snd_ctl_new1(knew, knew);
  1242. if (!kctl) {
  1243. kfree(knew);
  1244. kfree(mixer_str);
  1245. return -ENOMEM;
  1246. }
  1247. kctl->private_free = power_mode_mx_ctl_private_free;
  1248. rc = snd_ctl_add(card, kctl);
  1249. if (rc < 0)
  1250. pr_err("%s: err add config ctl, DAI = %s\n",
  1251. __func__, dai_name);
  1252. kfree(mixer_str);
  1253. return rc;
  1254. }
  1255. static int msm_dai_q6_island_mode_put(struct snd_kcontrol *kcontrol,
  1256. struct snd_ctl_elem_value *ucontrol)
  1257. {
  1258. int value = ucontrol->value.integer.value[0];
  1259. u16 port_id = (u16)kcontrol->private_value;
  1260. pr_debug("%s: island mode = %d\n", __func__, value);
  1261. trace_printk("%s: island mode = %d\n", __func__, value);
  1262. afe_set_island_mode_cfg(port_id, value);
  1263. return 0;
  1264. }
  1265. static int msm_dai_q6_island_mode_get(struct snd_kcontrol *kcontrol,
  1266. struct snd_ctl_elem_value *ucontrol)
  1267. {
  1268. int value;
  1269. u16 port_id = (u16)kcontrol->private_value;
  1270. afe_get_island_mode_cfg(port_id, &value);
  1271. ucontrol->value.integer.value[0] = value;
  1272. return 0;
  1273. }
  1274. static void island_mx_ctl_private_free(struct snd_kcontrol *kcontrol)
  1275. {
  1276. struct snd_kcontrol_new *knew = snd_kcontrol_chip(kcontrol);
  1277. kfree(knew);
  1278. }
  1279. static int msm_dai_q6_add_island_mx_ctls(struct snd_card *card,
  1280. const char *dai_name,
  1281. int dai_id, void *dai_data)
  1282. {
  1283. const char *mx_ctl_name = "TX island";
  1284. char *mixer_str = NULL;
  1285. int dai_str_len = 0, ctl_len = 0;
  1286. int rc = 0;
  1287. struct snd_kcontrol_new *knew = NULL;
  1288. struct snd_kcontrol *kctl = NULL;
  1289. dai_str_len = strlen(dai_name) + 1;
  1290. /* Add island related mixer controls */
  1291. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1292. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1293. if (!mixer_str)
  1294. return -ENOMEM;
  1295. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1296. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1297. if (!knew) {
  1298. kfree(mixer_str);
  1299. return -ENOMEM;
  1300. }
  1301. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1302. knew->info = snd_ctl_boolean_mono_info;
  1303. knew->get = msm_dai_q6_island_mode_get;
  1304. knew->put = msm_dai_q6_island_mode_put;
  1305. knew->name = mixer_str;
  1306. knew->private_value = dai_id;
  1307. kctl = snd_ctl_new1(knew, knew);
  1308. if (!kctl) {
  1309. kfree(knew);
  1310. kfree(mixer_str);
  1311. return -ENOMEM;
  1312. }
  1313. kctl->private_free = island_mx_ctl_private_free;
  1314. rc = snd_ctl_add(card, kctl);
  1315. if (rc < 0)
  1316. pr_err("%s: err add config ctl, DAI = %s\n",
  1317. __func__, dai_name);
  1318. kfree(mixer_str);
  1319. return rc;
  1320. }
  1321. static int msm_dai_q6_add_isconfig_config_mx_ctls(struct snd_card *card,
  1322. const char *dai_name,
  1323. int dai_id, void *dai_data)
  1324. {
  1325. const char *mx_ctl_name = "Island Config";
  1326. char *mixer_str = NULL;
  1327. int dai_str_len = 0, ctl_len = 0;
  1328. int rc = 0;
  1329. struct snd_kcontrol_new *knew = NULL;
  1330. struct snd_kcontrol *kctl = NULL;
  1331. dai_str_len = strlen(dai_name) + 1;
  1332. ctl_len = dai_str_len + strlen(mx_ctl_name) + 1;
  1333. mixer_str = kzalloc(ctl_len, GFP_KERNEL);
  1334. if (!mixer_str)
  1335. return -ENOMEM;
  1336. snprintf(mixer_str, ctl_len, "%s %s", dai_name, mx_ctl_name);
  1337. knew = kzalloc(sizeof(struct snd_kcontrol_new), GFP_KERNEL);
  1338. if (!knew) {
  1339. kfree(mixer_str);
  1340. return -ENOMEM;
  1341. }
  1342. knew->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
  1343. knew->info = snd_ctl_boolean_mono_info;
  1344. knew->get = msm_dai_q6_island_mode_get;
  1345. knew->put = msm_dai_q6_island_mode_put;
  1346. knew->name = mixer_str;
  1347. knew->private_value = dai_id;
  1348. kctl = snd_ctl_new1(knew, knew);
  1349. if (!kctl) {
  1350. kfree(knew);
  1351. kfree(mixer_str);
  1352. return -ENOMEM;
  1353. }
  1354. kctl->private_free = island_mx_ctl_private_free;
  1355. rc = snd_ctl_add(card, kctl);
  1356. if (rc < 0)
  1357. pr_err("%s: err add config ctl, DAI = %s\n",
  1358. __func__, dai_name);
  1359. kfree(mixer_str);
  1360. return rc;
  1361. }
  1362. /*
  1363. * For single CPU DAI registration, the dai id needs to be
  1364. * set explicitly in the dai probe as ASoC does not read
  1365. * the cpu->driver->id field rather it assigns the dai id
  1366. * from the device name that is in the form %s.%d. This dai
  1367. * id should be assigned to back-end AFE port id and used
  1368. * during dai prepare. For multiple dai registration, it
  1369. * is not required to call this function, however the dai->
  1370. * driver->id field must be defined and set to corresponding
  1371. * AFE Port id.
  1372. */
  1373. static inline void msm_dai_q6_set_dai_id(struct snd_soc_dai *dai)
  1374. {
  1375. if (!dai->driver) {
  1376. dev_err(dai->dev, "DAI driver is not set\n");
  1377. return;
  1378. }
  1379. if (!dai->driver->id) {
  1380. dev_dbg(dai->dev, "DAI driver id is not set\n");
  1381. return;
  1382. }
  1383. dai->id = dai->driver->id;
  1384. }
  1385. static int msm_dai_q6_aux_pcm_probe(struct snd_soc_dai *dai)
  1386. {
  1387. int rc = 0;
  1388. struct msm_dai_q6_auxpcm_dai_data *dai_data = NULL;
  1389. if (!dai) {
  1390. pr_err("%s: Invalid params dai\n", __func__);
  1391. return -EINVAL;
  1392. }
  1393. if (!dai->dev) {
  1394. pr_err("%s: Invalid params dai dev\n", __func__);
  1395. return -EINVAL;
  1396. }
  1397. msm_dai_q6_set_dai_id(dai);
  1398. dai_data = dev_get_drvdata(dai->dev);
  1399. if (dai_data->is_island_dai)
  1400. rc = msm_dai_q6_add_island_mx_ctls(
  1401. dai->component->card->snd_card,
  1402. dai->name, dai_data->tx_pid,
  1403. (void *)dai_data);
  1404. rc = msm_dai_q6_dai_add_route(dai);
  1405. return rc;
  1406. }
  1407. static struct snd_soc_dai_ops msm_dai_q6_auxpcm_ops = {
  1408. .prepare = msm_dai_q6_auxpcm_prepare,
  1409. .trigger = msm_dai_q6_auxpcm_trigger,
  1410. .hw_params = msm_dai_q6_auxpcm_hw_params,
  1411. .shutdown = msm_dai_q6_auxpcm_shutdown,
  1412. };
  1413. static const struct snd_soc_component_driver
  1414. msm_dai_q6_aux_pcm_dai_component = {
  1415. .name = "msm-auxpcm-dev",
  1416. };
  1417. static struct snd_soc_dai_driver msm_dai_q6_aux_pcm_dai[] = {
  1418. {
  1419. .playback = {
  1420. .stream_name = "AUX PCM Playback",
  1421. .aif_name = "AUX_PCM_RX",
  1422. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1423. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1424. .channels_min = 1,
  1425. .channels_max = 1,
  1426. .rate_max = 16000,
  1427. .rate_min = 8000,
  1428. },
  1429. .capture = {
  1430. .stream_name = "AUX PCM Capture",
  1431. .aif_name = "AUX_PCM_TX",
  1432. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1433. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1434. .channels_min = 1,
  1435. .channels_max = 1,
  1436. .rate_max = 16000,
  1437. .rate_min = 8000,
  1438. },
  1439. .id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID,
  1440. .name = "Pri AUX PCM",
  1441. .ops = &msm_dai_q6_auxpcm_ops,
  1442. .probe = msm_dai_q6_aux_pcm_probe,
  1443. .remove = msm_dai_q6_dai_auxpcm_remove,
  1444. },
  1445. {
  1446. .playback = {
  1447. .stream_name = "Sec AUX PCM Playback",
  1448. .aif_name = "SEC_AUX_PCM_RX",
  1449. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1450. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1451. .channels_min = 1,
  1452. .channels_max = 1,
  1453. .rate_max = 16000,
  1454. .rate_min = 8000,
  1455. },
  1456. .capture = {
  1457. .stream_name = "Sec AUX PCM Capture",
  1458. .aif_name = "SEC_AUX_PCM_TX",
  1459. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1460. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1461. .channels_min = 1,
  1462. .channels_max = 1,
  1463. .rate_max = 16000,
  1464. .rate_min = 8000,
  1465. },
  1466. .id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID,
  1467. .name = "Sec AUX PCM",
  1468. .ops = &msm_dai_q6_auxpcm_ops,
  1469. .probe = msm_dai_q6_aux_pcm_probe,
  1470. .remove = msm_dai_q6_dai_auxpcm_remove,
  1471. },
  1472. {
  1473. .playback = {
  1474. .stream_name = "Tert AUX PCM Playback",
  1475. .aif_name = "TERT_AUX_PCM_RX",
  1476. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1477. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1478. .channels_min = 1,
  1479. .channels_max = 1,
  1480. .rate_max = 16000,
  1481. .rate_min = 8000,
  1482. },
  1483. .capture = {
  1484. .stream_name = "Tert AUX PCM Capture",
  1485. .aif_name = "TERT_AUX_PCM_TX",
  1486. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1487. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1488. .channels_min = 1,
  1489. .channels_max = 1,
  1490. .rate_max = 16000,
  1491. .rate_min = 8000,
  1492. },
  1493. .id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID,
  1494. .name = "Tert AUX PCM",
  1495. .ops = &msm_dai_q6_auxpcm_ops,
  1496. .probe = msm_dai_q6_aux_pcm_probe,
  1497. .remove = msm_dai_q6_dai_auxpcm_remove,
  1498. },
  1499. {
  1500. .playback = {
  1501. .stream_name = "Quat AUX PCM Playback",
  1502. .aif_name = "QUAT_AUX_PCM_RX",
  1503. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1504. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1505. .channels_min = 1,
  1506. .channels_max = 1,
  1507. .rate_max = 16000,
  1508. .rate_min = 8000,
  1509. },
  1510. .capture = {
  1511. .stream_name = "Quat AUX PCM Capture",
  1512. .aif_name = "QUAT_AUX_PCM_TX",
  1513. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1514. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1515. .channels_min = 1,
  1516. .channels_max = 1,
  1517. .rate_max = 16000,
  1518. .rate_min = 8000,
  1519. },
  1520. .id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID,
  1521. .name = "Quat AUX PCM",
  1522. .ops = &msm_dai_q6_auxpcm_ops,
  1523. .probe = msm_dai_q6_aux_pcm_probe,
  1524. .remove = msm_dai_q6_dai_auxpcm_remove,
  1525. },
  1526. {
  1527. .playback = {
  1528. .stream_name = "Quin AUX PCM Playback",
  1529. .aif_name = "QUIN_AUX_PCM_RX",
  1530. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1531. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1532. .channels_min = 1,
  1533. .channels_max = 1,
  1534. .rate_max = 16000,
  1535. .rate_min = 8000,
  1536. },
  1537. .capture = {
  1538. .stream_name = "Quin AUX PCM Capture",
  1539. .aif_name = "QUIN_AUX_PCM_TX",
  1540. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1541. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1542. .channels_min = 1,
  1543. .channels_max = 1,
  1544. .rate_max = 16000,
  1545. .rate_min = 8000,
  1546. },
  1547. .id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID,
  1548. .name = "Quin AUX PCM",
  1549. .ops = &msm_dai_q6_auxpcm_ops,
  1550. .probe = msm_dai_q6_aux_pcm_probe,
  1551. .remove = msm_dai_q6_dai_auxpcm_remove,
  1552. },
  1553. {
  1554. .playback = {
  1555. .stream_name = "Sen AUX PCM Playback",
  1556. .aif_name = "SEN_AUX_PCM_RX",
  1557. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1558. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1559. .channels_min = 1,
  1560. .channels_max = 1,
  1561. .rate_max = 16000,
  1562. .rate_min = 8000,
  1563. },
  1564. .capture = {
  1565. .stream_name = "Sen AUX PCM Capture",
  1566. .aif_name = "SEN_AUX_PCM_TX",
  1567. .rates = (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000),
  1568. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  1569. .channels_min = 1,
  1570. .channels_max = 1,
  1571. .rate_max = 16000,
  1572. .rate_min = 8000,
  1573. },
  1574. .id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID,
  1575. .name = "Sen AUX PCM",
  1576. .ops = &msm_dai_q6_auxpcm_ops,
  1577. .probe = msm_dai_q6_aux_pcm_probe,
  1578. .remove = msm_dai_q6_dai_auxpcm_remove,
  1579. },
  1580. };
  1581. static int msm_dai_q6_spdif_format_put(struct snd_kcontrol *kcontrol,
  1582. struct snd_ctl_elem_value *ucontrol)
  1583. {
  1584. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1585. int value = ucontrol->value.integer.value[0];
  1586. dai_data->spdif_port.cfg.data_format = value;
  1587. pr_debug("%s: value = %d\n", __func__, value);
  1588. return 0;
  1589. }
  1590. static int msm_dai_q6_spdif_format_get(struct snd_kcontrol *kcontrol,
  1591. struct snd_ctl_elem_value *ucontrol)
  1592. {
  1593. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1594. ucontrol->value.integer.value[0] =
  1595. dai_data->spdif_port.cfg.data_format;
  1596. return 0;
  1597. }
  1598. static int msm_dai_q6_spdif_source_put(struct snd_kcontrol *kcontrol,
  1599. struct snd_ctl_elem_value *ucontrol)
  1600. {
  1601. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1602. int value = ucontrol->value.integer.value[0];
  1603. dai_data->spdif_port.cfg.src_sel = value;
  1604. pr_debug("%s: value = %d\n", __func__, value);
  1605. return 0;
  1606. }
  1607. static int msm_dai_q6_spdif_source_get(struct snd_kcontrol *kcontrol,
  1608. struct snd_ctl_elem_value *ucontrol)
  1609. {
  1610. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1611. ucontrol->value.integer.value[0] =
  1612. dai_data->spdif_port.cfg.src_sel;
  1613. return 0;
  1614. }
  1615. static const char * const spdif_format[] = {
  1616. "LPCM",
  1617. "Compr"
  1618. };
  1619. static const char * const spdif_source[] = {
  1620. "Optical", "EXT-ARC", "Coaxial", "VT-ARC"
  1621. };
  1622. static const struct soc_enum spdif_rx_config_enum[] = {
  1623. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1624. };
  1625. static const struct soc_enum spdif_tx_config_enum[] = {
  1626. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_source), spdif_source),
  1627. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(spdif_format), spdif_format),
  1628. };
  1629. static int msm_dai_q6_spdif_chstatus_put(struct snd_kcontrol *kcontrol,
  1630. struct snd_ctl_elem_value *ucontrol)
  1631. {
  1632. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1633. int ret = 0;
  1634. dai_data->spdif_port.ch_status.status_type =
  1635. AFE_API_VERSION_SPDIF_CH_STATUS_CONFIG;
  1636. memset(dai_data->spdif_port.ch_status.status_mask,
  1637. CHANNEL_STATUS_MASK_INIT, CHANNEL_STATUS_SIZE);
  1638. dai_data->spdif_port.ch_status.status_mask[0] =
  1639. CHANNEL_STATUS_MASK;
  1640. memcpy(dai_data->spdif_port.ch_status.status_bits,
  1641. ucontrol->value.iec958.status, CHANNEL_STATUS_SIZE);
  1642. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1643. pr_debug("%s: Port already started. Dynamic update\n",
  1644. __func__);
  1645. ret = afe_send_spdif_ch_status_cfg(
  1646. &dai_data->spdif_port.ch_status,
  1647. dai_data->port_id);
  1648. }
  1649. return ret;
  1650. }
  1651. static int msm_dai_q6_spdif_chstatus_get(struct snd_kcontrol *kcontrol,
  1652. struct snd_ctl_elem_value *ucontrol)
  1653. {
  1654. struct msm_dai_q6_spdif_dai_data *dai_data = kcontrol->private_data;
  1655. memcpy(ucontrol->value.iec958.status,
  1656. dai_data->spdif_port.ch_status.status_bits,
  1657. CHANNEL_STATUS_SIZE);
  1658. return 0;
  1659. }
  1660. static int msm_dai_q6_spdif_chstatus_info(struct snd_kcontrol *kcontrol,
  1661. struct snd_ctl_elem_info *uinfo)
  1662. {
  1663. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1664. uinfo->count = 1;
  1665. return 0;
  1666. }
  1667. static const struct snd_kcontrol_new spdif_rx_config_controls[] = {
  1668. /* Primary SPDIF output */
  1669. {
  1670. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1671. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1672. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1673. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, PCM_STREAM),
  1674. .info = msm_dai_q6_spdif_chstatus_info,
  1675. .get = msm_dai_q6_spdif_chstatus_get,
  1676. .put = msm_dai_q6_spdif_chstatus_put,
  1677. },
  1678. SOC_ENUM_EXT("PRI SPDIF RX Format", spdif_rx_config_enum[0],
  1679. msm_dai_q6_spdif_format_get,
  1680. msm_dai_q6_spdif_format_put),
  1681. /* Secondary SPDIF output */
  1682. {
  1683. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1684. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  1685. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1686. .name = SNDRV_CTL_NAME_IEC958("SEC", PLAYBACK, PCM_STREAM),
  1687. .info = msm_dai_q6_spdif_chstatus_info,
  1688. .get = msm_dai_q6_spdif_chstatus_get,
  1689. .put = msm_dai_q6_spdif_chstatus_put,
  1690. },
  1691. SOC_ENUM_EXT("SEC SPDIF RX Format", spdif_rx_config_enum[0],
  1692. msm_dai_q6_spdif_format_get,
  1693. msm_dai_q6_spdif_format_put)
  1694. };
  1695. static const struct snd_kcontrol_new spdif_tx_config_controls[] = {
  1696. SOC_ENUM_EXT("PRI SPDIF TX Source", spdif_tx_config_enum[0],
  1697. msm_dai_q6_spdif_source_get,
  1698. msm_dai_q6_spdif_source_put),
  1699. SOC_ENUM_EXT("PRI SPDIF TX Format", spdif_tx_config_enum[1],
  1700. msm_dai_q6_spdif_format_get,
  1701. msm_dai_q6_spdif_format_put),
  1702. SOC_ENUM_EXT("SEC SPDIF TX Source", spdif_tx_config_enum[0],
  1703. msm_dai_q6_spdif_source_get,
  1704. msm_dai_q6_spdif_source_put),
  1705. SOC_ENUM_EXT("SEC SPDIF TX Format", spdif_tx_config_enum[1],
  1706. msm_dai_q6_spdif_format_get,
  1707. msm_dai_q6_spdif_format_put)
  1708. };
  1709. static void msm_dai_q6_spdif_process_event(uint32_t opcode, uint32_t token,
  1710. uint32_t *payload, void *private_data)
  1711. {
  1712. struct msm_dai_q6_spdif_event_msg *evt;
  1713. struct msm_dai_q6_spdif_dai_data *dai_data;
  1714. int preemph_old = 0;
  1715. int preemph_new = 0;
  1716. evt = (struct msm_dai_q6_spdif_event_msg *)payload;
  1717. dai_data = (struct msm_dai_q6_spdif_dai_data *)private_data;
  1718. preemph_old = GET_PREEMPH(dai_data->fmt_event.channel_status[0]);
  1719. preemph_new = GET_PREEMPH(evt->fmt_event.channel_status[0]);
  1720. pr_debug("%s: old state %d, fmt %d, rate %d, preemph %d\n",
  1721. __func__, dai_data->fmt_event.status,
  1722. dai_data->fmt_event.data_format,
  1723. dai_data->fmt_event.sample_rate,
  1724. preemph_old);
  1725. pr_debug("%s: new state %d, fmt %d, rate %d, preemph %d\n",
  1726. __func__, evt->fmt_event.status,
  1727. evt->fmt_event.data_format,
  1728. evt->fmt_event.sample_rate,
  1729. preemph_new);
  1730. dai_data->fmt_event.status = evt->fmt_event.status;
  1731. dai_data->fmt_event.data_format = evt->fmt_event.data_format;
  1732. dai_data->fmt_event.sample_rate = evt->fmt_event.sample_rate;
  1733. dai_data->fmt_event.channel_status[0] =
  1734. evt->fmt_event.channel_status[0];
  1735. dai_data->fmt_event.channel_status[1] =
  1736. evt->fmt_event.channel_status[1];
  1737. dai_data->fmt_event.channel_status[2] =
  1738. evt->fmt_event.channel_status[2];
  1739. dai_data->fmt_event.channel_status[3] =
  1740. evt->fmt_event.channel_status[3];
  1741. dai_data->fmt_event.channel_status[4] =
  1742. evt->fmt_event.channel_status[4];
  1743. dai_data->fmt_event.channel_status[5] =
  1744. evt->fmt_event.channel_status[5];
  1745. }
  1746. static int msm_dai_q6_spdif_hw_params(struct snd_pcm_substream *substream,
  1747. struct snd_pcm_hw_params *params,
  1748. struct snd_soc_dai *dai)
  1749. {
  1750. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1751. dai_data->channels = params_channels(params);
  1752. dai_data->spdif_port.cfg.num_channels = dai_data->channels;
  1753. switch (params_format(params)) {
  1754. case SNDRV_PCM_FORMAT_S16_LE:
  1755. dai_data->spdif_port.cfg.bit_width = 16;
  1756. break;
  1757. case SNDRV_PCM_FORMAT_S24_LE:
  1758. case SNDRV_PCM_FORMAT_S24_3LE:
  1759. dai_data->spdif_port.cfg.bit_width = 24;
  1760. break;
  1761. default:
  1762. pr_err("%s: format %d\n",
  1763. __func__, params_format(params));
  1764. return -EINVAL;
  1765. }
  1766. dai_data->rate = params_rate(params);
  1767. dai_data->bitwidth = dai_data->spdif_port.cfg.bit_width;
  1768. dai_data->spdif_port.cfg.sample_rate = dai_data->rate;
  1769. dai_data->spdif_port.cfg.spdif_cfg_minor_version =
  1770. AFE_API_VERSION_SPDIF_CONFIG_V2;
  1771. dev_dbg(dai->dev, " channel %d sample rate %d bit width %d\n",
  1772. dai_data->channels, dai_data->rate,
  1773. dai_data->spdif_port.cfg.bit_width);
  1774. dai_data->spdif_port.cfg.reserved = 0;
  1775. return 0;
  1776. }
  1777. static void msm_dai_q6_spdif_shutdown(struct snd_pcm_substream *substream,
  1778. struct snd_soc_dai *dai)
  1779. {
  1780. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1781. int rc = 0;
  1782. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1783. pr_info("%s: afe port not started. dai_data->status_mask = %ld\n",
  1784. __func__, *dai_data->status_mask);
  1785. return;
  1786. }
  1787. rc = afe_close(dai->id);
  1788. if (rc < 0)
  1789. dev_err(dai->dev, "fail to close AFE port\n");
  1790. dai_data->fmt_event.status = 0; /* report invalid line state */
  1791. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  1792. *dai_data->status_mask);
  1793. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  1794. }
  1795. static int msm_dai_q6_spdif_prepare(struct snd_pcm_substream *substream,
  1796. struct snd_soc_dai *dai)
  1797. {
  1798. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dai->dev);
  1799. int rc = 0;
  1800. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  1801. rc = afe_spdif_reg_event_cfg(dai->id,
  1802. AFE_MODULE_REGISTER_EVENT_FLAG,
  1803. msm_dai_q6_spdif_process_event,
  1804. dai_data);
  1805. if (rc < 0)
  1806. dev_err(dai->dev,
  1807. "fail to register event for port 0x%x\n",
  1808. dai->id);
  1809. rc = afe_spdif_port_start(dai->id, &dai_data->spdif_port,
  1810. dai_data->rate);
  1811. if (rc < 0)
  1812. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  1813. dai->id);
  1814. else
  1815. set_bit(STATUS_PORT_STARTED,
  1816. dai_data->status_mask);
  1817. }
  1818. return rc;
  1819. }
  1820. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_state(struct device *dev,
  1821. struct device_attribute *attr, char *buf)
  1822. {
  1823. ssize_t ret;
  1824. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1825. if (!dai_data) {
  1826. pr_err("%s: invalid input\n", __func__);
  1827. return -EINVAL;
  1828. }
  1829. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1830. dai_data->fmt_event.status);
  1831. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.status);
  1832. return ret;
  1833. }
  1834. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_format(struct device *dev,
  1835. struct device_attribute *attr, char *buf)
  1836. {
  1837. ssize_t ret;
  1838. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1839. if (!dai_data) {
  1840. pr_err("%s: invalid input\n", __func__);
  1841. return -EINVAL;
  1842. }
  1843. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1844. dai_data->fmt_event.data_format);
  1845. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.data_format);
  1846. return ret;
  1847. }
  1848. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_rate(struct device *dev,
  1849. struct device_attribute *attr, char *buf)
  1850. {
  1851. ssize_t ret;
  1852. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1853. if (!dai_data) {
  1854. pr_err("%s: invalid input\n", __func__);
  1855. return -EINVAL;
  1856. }
  1857. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n",
  1858. dai_data->fmt_event.sample_rate);
  1859. pr_debug("%s: '%d'\n", __func__, dai_data->fmt_event.sample_rate);
  1860. return ret;
  1861. }
  1862. static ssize_t msm_dai_q6_spdif_sysfs_rda_audio_preemph(struct device *dev,
  1863. struct device_attribute *attr, char *buf)
  1864. {
  1865. ssize_t ret;
  1866. struct msm_dai_q6_spdif_dai_data *dai_data = dev_get_drvdata(dev);
  1867. int preemph = 0;
  1868. if (!dai_data) {
  1869. pr_err("%s: invalid input\n", __func__);
  1870. return -EINVAL;
  1871. }
  1872. preemph = GET_PREEMPH(dai_data->fmt_event.channel_status[0]);
  1873. ret = snprintf(buf, MSM_DAI_SYSFS_ENTRY_MAX_LEN, "%d\n", preemph);
  1874. pr_debug("%s: '%d'\n", __func__, preemph);
  1875. return ret;
  1876. }
  1877. static DEVICE_ATTR(audio_state, 0444, msm_dai_q6_spdif_sysfs_rda_audio_state,
  1878. NULL);
  1879. static DEVICE_ATTR(audio_format, 0444, msm_dai_q6_spdif_sysfs_rda_audio_format,
  1880. NULL);
  1881. static DEVICE_ATTR(audio_rate, 0444, msm_dai_q6_spdif_sysfs_rda_audio_rate,
  1882. NULL);
  1883. static DEVICE_ATTR(audio_preemph, 0444,
  1884. msm_dai_q6_spdif_sysfs_rda_audio_preemph, NULL);
  1885. static struct attribute *msm_dai_q6_spdif_fs_attrs[] = {
  1886. &dev_attr_audio_state.attr,
  1887. &dev_attr_audio_format.attr,
  1888. &dev_attr_audio_rate.attr,
  1889. &dev_attr_audio_preemph.attr,
  1890. NULL,
  1891. };
  1892. static struct attribute_group msm_dai_q6_spdif_fs_attrs_group = {
  1893. .attrs = msm_dai_q6_spdif_fs_attrs,
  1894. };
  1895. static int msm_dai_q6_spdif_sysfs_create(struct snd_soc_dai *dai,
  1896. struct msm_dai_q6_spdif_dai_data *dai_data)
  1897. {
  1898. int rc;
  1899. rc = sysfs_create_group(&dai->dev->kobj,
  1900. &msm_dai_q6_spdif_fs_attrs_group);
  1901. if (rc) {
  1902. pr_err("%s: failed, rc=%d\n", __func__, rc);
  1903. return rc;
  1904. }
  1905. dai_data->kobj = &dai->dev->kobj;
  1906. return 0;
  1907. }
  1908. static void msm_dai_q6_spdif_sysfs_remove(struct snd_soc_dai *dai,
  1909. struct msm_dai_q6_spdif_dai_data *dai_data)
  1910. {
  1911. if (dai_data->kobj)
  1912. sysfs_remove_group(dai_data->kobj,
  1913. &msm_dai_q6_spdif_fs_attrs_group);
  1914. dai_data->kobj = NULL;
  1915. }
  1916. static int msm_dai_q6_spdif_dai_probe(struct snd_soc_dai *dai)
  1917. {
  1918. struct msm_dai_q6_spdif_dai_data *dai_data;
  1919. int rc = 0;
  1920. struct snd_soc_dapm_route intercon;
  1921. struct snd_soc_dapm_context *dapm;
  1922. if (!dai) {
  1923. pr_err("%s: dai not found!!\n", __func__);
  1924. return -EINVAL;
  1925. }
  1926. if (!dai->dev) {
  1927. pr_err("%s: Invalid params dai dev\n", __func__);
  1928. return -EINVAL;
  1929. }
  1930. dai_data = kzalloc(sizeof(struct msm_dai_q6_spdif_dai_data),
  1931. GFP_KERNEL);
  1932. if (!dai_data)
  1933. return -ENOMEM;
  1934. else
  1935. dev_set_drvdata(dai->dev, dai_data);
  1936. msm_dai_q6_set_dai_id(dai);
  1937. dai_data->port_id = dai->id;
  1938. switch (dai->id) {
  1939. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  1940. rc = snd_ctl_add(dai->component->card->snd_card,
  1941. snd_ctl_new1(&spdif_rx_config_controls[1],
  1942. dai_data));
  1943. break;
  1944. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  1945. rc = snd_ctl_add(dai->component->card->snd_card,
  1946. snd_ctl_new1(&spdif_rx_config_controls[3],
  1947. dai_data));
  1948. break;
  1949. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  1950. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1951. rc = snd_ctl_add(dai->component->card->snd_card,
  1952. snd_ctl_new1(&spdif_tx_config_controls[0],
  1953. dai_data));
  1954. rc = snd_ctl_add(dai->component->card->snd_card,
  1955. snd_ctl_new1(&spdif_tx_config_controls[1],
  1956. dai_data));
  1957. break;
  1958. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  1959. rc = msm_dai_q6_spdif_sysfs_create(dai, dai_data);
  1960. rc = snd_ctl_add(dai->component->card->snd_card,
  1961. snd_ctl_new1(&spdif_tx_config_controls[2],
  1962. dai_data));
  1963. rc = snd_ctl_add(dai->component->card->snd_card,
  1964. snd_ctl_new1(&spdif_tx_config_controls[3],
  1965. dai_data));
  1966. break;
  1967. }
  1968. if (rc < 0)
  1969. dev_err(dai->dev,
  1970. "%s: err add config ctl, DAI = %s\n",
  1971. __func__, dai->name);
  1972. dapm = snd_soc_component_get_dapm(dai->component);
  1973. memset(&intercon, 0, sizeof(intercon));
  1974. if (!rc && dai && dai->driver) {
  1975. if (dai->driver->playback.stream_name &&
  1976. dai->driver->playback.aif_name) {
  1977. dev_dbg(dai->dev, "%s: add route for widget %s",
  1978. __func__, dai->driver->playback.stream_name);
  1979. intercon.source = dai->driver->playback.aif_name;
  1980. intercon.sink = dai->driver->playback.stream_name;
  1981. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1982. __func__, intercon.source, intercon.sink);
  1983. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1984. }
  1985. if (dai->driver->capture.stream_name &&
  1986. dai->driver->capture.aif_name) {
  1987. dev_dbg(dai->dev, "%s: add route for widget %s",
  1988. __func__, dai->driver->capture.stream_name);
  1989. intercon.sink = dai->driver->capture.aif_name;
  1990. intercon.source = dai->driver->capture.stream_name;
  1991. dev_dbg(dai->dev, "%s: src %s sink %s\n",
  1992. __func__, intercon.source, intercon.sink);
  1993. snd_soc_dapm_add_routes(dapm, &intercon, 1);
  1994. }
  1995. }
  1996. return rc;
  1997. }
  1998. static int msm_dai_q6_spdif_dai_remove(struct snd_soc_dai *dai)
  1999. {
  2000. struct msm_dai_q6_spdif_dai_data *dai_data;
  2001. int rc;
  2002. dai_data = dev_get_drvdata(dai->dev);
  2003. /* If AFE port is still up, close it */
  2004. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2005. rc = afe_spdif_reg_event_cfg(dai->id,
  2006. AFE_MODULE_DEREGISTER_EVENT_FLAG,
  2007. NULL,
  2008. dai_data);
  2009. if (rc < 0)
  2010. dev_err(dai->dev,
  2011. "fail to deregister event for port 0x%x\n",
  2012. dai->id);
  2013. rc = afe_close(dai->id); /* can block */
  2014. if (rc < 0)
  2015. dev_err(dai->dev, "fail to close AFE port\n");
  2016. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2017. }
  2018. msm_dai_q6_spdif_sysfs_remove(dai, dai_data);
  2019. kfree(dai_data);
  2020. return 0;
  2021. }
  2022. static struct snd_soc_dai_ops msm_dai_q6_spdif_ops = {
  2023. .prepare = msm_dai_q6_spdif_prepare,
  2024. .hw_params = msm_dai_q6_spdif_hw_params,
  2025. .shutdown = msm_dai_q6_spdif_shutdown,
  2026. };
  2027. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_rx_dai[] = {
  2028. {
  2029. .playback = {
  2030. .stream_name = "Primary SPDIF Playback",
  2031. .aif_name = "PRI_SPDIF_RX",
  2032. .rates = SNDRV_PCM_RATE_32000 |
  2033. SNDRV_PCM_RATE_44100 |
  2034. SNDRV_PCM_RATE_48000 |
  2035. SNDRV_PCM_RATE_88200 |
  2036. SNDRV_PCM_RATE_96000 |
  2037. SNDRV_PCM_RATE_176400 |
  2038. SNDRV_PCM_RATE_192000,
  2039. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2040. SNDRV_PCM_FMTBIT_S24_LE,
  2041. .channels_min = 1,
  2042. .channels_max = 2,
  2043. .rate_min = 32000,
  2044. .rate_max = 192000,
  2045. },
  2046. .name = "PRI_SPDIF_RX",
  2047. .ops = &msm_dai_q6_spdif_ops,
  2048. .id = AFE_PORT_ID_PRIMARY_SPDIF_RX,
  2049. .probe = msm_dai_q6_spdif_dai_probe,
  2050. .remove = msm_dai_q6_spdif_dai_remove,
  2051. },
  2052. {
  2053. .playback = {
  2054. .stream_name = "Secondary SPDIF Playback",
  2055. .aif_name = "SEC_SPDIF_RX",
  2056. .rates = SNDRV_PCM_RATE_32000 |
  2057. SNDRV_PCM_RATE_44100 |
  2058. SNDRV_PCM_RATE_48000 |
  2059. SNDRV_PCM_RATE_88200 |
  2060. SNDRV_PCM_RATE_96000 |
  2061. SNDRV_PCM_RATE_176400 |
  2062. SNDRV_PCM_RATE_192000,
  2063. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2064. SNDRV_PCM_FMTBIT_S24_LE,
  2065. .channels_min = 1,
  2066. .channels_max = 2,
  2067. .rate_min = 32000,
  2068. .rate_max = 192000,
  2069. },
  2070. .name = "SEC_SPDIF_RX",
  2071. .ops = &msm_dai_q6_spdif_ops,
  2072. .id = AFE_PORT_ID_SECONDARY_SPDIF_RX,
  2073. .probe = msm_dai_q6_spdif_dai_probe,
  2074. .remove = msm_dai_q6_spdif_dai_remove,
  2075. },
  2076. };
  2077. static struct snd_soc_dai_driver msm_dai_q6_spdif_spdif_tx_dai[] = {
  2078. {
  2079. .capture = {
  2080. .stream_name = "Primary SPDIF Capture",
  2081. .aif_name = "PRI_SPDIF_TX",
  2082. .rates = SNDRV_PCM_RATE_32000 |
  2083. SNDRV_PCM_RATE_44100 |
  2084. SNDRV_PCM_RATE_48000 |
  2085. SNDRV_PCM_RATE_88200 |
  2086. SNDRV_PCM_RATE_96000 |
  2087. SNDRV_PCM_RATE_176400 |
  2088. SNDRV_PCM_RATE_192000,
  2089. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2090. SNDRV_PCM_FMTBIT_S24_LE,
  2091. .channels_min = 1,
  2092. .channels_max = 2,
  2093. .rate_min = 32000,
  2094. .rate_max = 192000,
  2095. },
  2096. .name = "PRI_SPDIF_TX",
  2097. .ops = &msm_dai_q6_spdif_ops,
  2098. .id = AFE_PORT_ID_PRIMARY_SPDIF_TX,
  2099. .probe = msm_dai_q6_spdif_dai_probe,
  2100. .remove = msm_dai_q6_spdif_dai_remove,
  2101. },
  2102. {
  2103. .capture = {
  2104. .stream_name = "Secondary SPDIF Capture",
  2105. .aif_name = "SEC_SPDIF_TX",
  2106. .rates = SNDRV_PCM_RATE_32000 |
  2107. SNDRV_PCM_RATE_44100 |
  2108. SNDRV_PCM_RATE_48000 |
  2109. SNDRV_PCM_RATE_88200 |
  2110. SNDRV_PCM_RATE_96000 |
  2111. SNDRV_PCM_RATE_176400 |
  2112. SNDRV_PCM_RATE_192000,
  2113. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  2114. SNDRV_PCM_FMTBIT_S24_LE,
  2115. .channels_min = 1,
  2116. .channels_max = 2,
  2117. .rate_min = 32000,
  2118. .rate_max = 192000,
  2119. },
  2120. .name = "SEC_SPDIF_TX",
  2121. .ops = &msm_dai_q6_spdif_ops,
  2122. .id = AFE_PORT_ID_SECONDARY_SPDIF_TX,
  2123. .probe = msm_dai_q6_spdif_dai_probe,
  2124. .remove = msm_dai_q6_spdif_dai_remove,
  2125. },
  2126. };
  2127. static const struct snd_soc_component_driver msm_dai_spdif_q6_component = {
  2128. .name = "msm-dai-q6-spdif",
  2129. };
  2130. static int msm_dai_q6_prepare(struct snd_pcm_substream *substream,
  2131. struct snd_soc_dai *dai)
  2132. {
  2133. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2134. int rc = 0;
  2135. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2136. if (dai_data->enc_config.format != ENC_FMT_NONE) {
  2137. int bitwidth = 0;
  2138. switch (dai_data->afe_rx_in_bitformat) {
  2139. case SNDRV_PCM_FORMAT_S32_LE:
  2140. bitwidth = 32;
  2141. break;
  2142. case SNDRV_PCM_FORMAT_S24_LE:
  2143. bitwidth = 24;
  2144. break;
  2145. case SNDRV_PCM_FORMAT_S16_LE:
  2146. default:
  2147. bitwidth = 16;
  2148. break;
  2149. }
  2150. pr_debug("%s: calling AFE_PORT_START_V2 with enc_format: %d\n",
  2151. __func__, dai_data->enc_config.format);
  2152. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  2153. dai_data->rate,
  2154. dai_data->afe_rx_in_channels,
  2155. bitwidth,
  2156. &dai_data->enc_config, NULL);
  2157. if (rc < 0)
  2158. pr_err("%s: afe_port_start_v2 failed error: %d\n",
  2159. __func__, rc);
  2160. } else if (dai_data->dec_config.format != DEC_FMT_NONE) {
  2161. int bitwidth = 0;
  2162. /*
  2163. * If bitwidth is not configured set default value to
  2164. * zero, so that decoder port config uses slim device
  2165. * bit width value in afe decoder config.
  2166. */
  2167. switch (dai_data->afe_tx_out_bitformat) {
  2168. case SNDRV_PCM_FORMAT_S32_LE:
  2169. bitwidth = 32;
  2170. break;
  2171. case SNDRV_PCM_FORMAT_S24_LE:
  2172. bitwidth = 24;
  2173. break;
  2174. case SNDRV_PCM_FORMAT_S16_LE:
  2175. bitwidth = 16;
  2176. break;
  2177. default:
  2178. bitwidth = 0;
  2179. break;
  2180. }
  2181. pr_debug("%s: calling AFE_PORT_START_V2 with dec format: %d\n",
  2182. __func__, dai_data->dec_config.format);
  2183. rc = afe_port_start_v2(dai->id, &dai_data->port_config,
  2184. dai_data->rate,
  2185. dai_data->afe_tx_out_channels,
  2186. bitwidth,
  2187. NULL, &dai_data->dec_config);
  2188. if (rc < 0) {
  2189. pr_err("%s: fail to open AFE port 0x%x\n",
  2190. __func__, dai->id);
  2191. }
  2192. } else {
  2193. rc = afe_port_start(dai->id, &dai_data->port_config,
  2194. dai_data->rate);
  2195. }
  2196. if (rc < 0)
  2197. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  2198. dai->id);
  2199. else
  2200. set_bit(STATUS_PORT_STARTED,
  2201. dai_data->status_mask);
  2202. }
  2203. return rc;
  2204. }
  2205. static int msm_dai_q6_cdc_hw_params(struct snd_pcm_hw_params *params,
  2206. struct snd_soc_dai *dai, int stream)
  2207. {
  2208. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2209. dai_data->channels = params_channels(params);
  2210. switch (dai_data->channels) {
  2211. case 2:
  2212. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2213. break;
  2214. case 1:
  2215. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2216. break;
  2217. default:
  2218. return -EINVAL;
  2219. pr_err("%s: err channels %d\n",
  2220. __func__, dai_data->channels);
  2221. break;
  2222. }
  2223. switch (params_format(params)) {
  2224. case SNDRV_PCM_FORMAT_S16_LE:
  2225. case SNDRV_PCM_FORMAT_SPECIAL:
  2226. dai_data->port_config.i2s.bit_width = 16;
  2227. break;
  2228. case SNDRV_PCM_FORMAT_S24_LE:
  2229. case SNDRV_PCM_FORMAT_S24_3LE:
  2230. dai_data->port_config.i2s.bit_width = 24;
  2231. break;
  2232. default:
  2233. pr_err("%s: format %d\n",
  2234. __func__, params_format(params));
  2235. return -EINVAL;
  2236. }
  2237. dai_data->rate = params_rate(params);
  2238. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2239. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2240. AFE_API_VERSION_I2S_CONFIG;
  2241. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2242. dev_dbg(dai->dev, " channel %d sample rate %d entered\n",
  2243. dai_data->channels, dai_data->rate);
  2244. dai_data->port_config.i2s.channel_mode = 1;
  2245. return 0;
  2246. }
  2247. static u16 num_of_bits_set(u16 sd_line_mask)
  2248. {
  2249. u8 num_bits_set = 0;
  2250. while (sd_line_mask) {
  2251. num_bits_set++;
  2252. sd_line_mask = sd_line_mask & (sd_line_mask - 1);
  2253. }
  2254. return num_bits_set;
  2255. }
  2256. static int msm_dai_q6_i2s_hw_params(struct snd_pcm_hw_params *params,
  2257. struct snd_soc_dai *dai, int stream)
  2258. {
  2259. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2260. struct msm_i2s_data *i2s_pdata =
  2261. (struct msm_i2s_data *) dai->dev->platform_data;
  2262. dai_data->channels = params_channels(params);
  2263. if (num_of_bits_set(i2s_pdata->sd_lines) == 1) {
  2264. switch (dai_data->channels) {
  2265. case 2:
  2266. dai_data->port_config.i2s.mono_stereo = MSM_AFE_STEREO;
  2267. break;
  2268. case 1:
  2269. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  2270. break;
  2271. default:
  2272. pr_warn("%s: greater than stereo has not been validated %d",
  2273. __func__, dai_data->channels);
  2274. break;
  2275. }
  2276. }
  2277. dai_data->rate = params_rate(params);
  2278. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  2279. dai_data->port_config.i2s.i2s_cfg_minor_version =
  2280. AFE_API_VERSION_I2S_CONFIG;
  2281. dai_data->port_config.i2s.data_format = AFE_LINEAR_PCM_DATA;
  2282. /* Q6 only supports 16 as now */
  2283. dai_data->port_config.i2s.bit_width = 16;
  2284. dai_data->port_config.i2s.channel_mode = 1;
  2285. return 0;
  2286. }
  2287. static int msm_dai_q6_slim_bus_hw_params(struct snd_pcm_hw_params *params,
  2288. struct snd_soc_dai *dai, int stream)
  2289. {
  2290. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2291. dai_data->channels = params_channels(params);
  2292. dai_data->rate = params_rate(params);
  2293. switch (params_format(params)) {
  2294. case SNDRV_PCM_FORMAT_S16_LE:
  2295. case SNDRV_PCM_FORMAT_SPECIAL:
  2296. dai_data->port_config.slim_sch.bit_width = 16;
  2297. break;
  2298. case SNDRV_PCM_FORMAT_S24_LE:
  2299. case SNDRV_PCM_FORMAT_S24_3LE:
  2300. dai_data->port_config.slim_sch.bit_width = 24;
  2301. break;
  2302. case SNDRV_PCM_FORMAT_S32_LE:
  2303. dai_data->port_config.slim_sch.bit_width = 32;
  2304. break;
  2305. default:
  2306. pr_err("%s: format %d\n",
  2307. __func__, params_format(params));
  2308. return -EINVAL;
  2309. }
  2310. dai_data->port_config.slim_sch.sb_cfg_minor_version =
  2311. AFE_API_VERSION_SLIMBUS_CONFIG;
  2312. dai_data->port_config.slim_sch.sample_rate = dai_data->rate;
  2313. dai_data->port_config.slim_sch.num_channels = dai_data->channels;
  2314. dev_dbg(dai->dev, "%s:slimbus_dev_id[%hu] bit_wd[%hu] format[%hu]\n"
  2315. "num_channel %hu shared_ch_mapping[0] %hu\n"
  2316. "slave_port_mapping[1] %hu slave_port_mapping[2] %hu\n"
  2317. "sample_rate %d\n", __func__,
  2318. dai_data->port_config.slim_sch.slimbus_dev_id,
  2319. dai_data->port_config.slim_sch.bit_width,
  2320. dai_data->port_config.slim_sch.data_format,
  2321. dai_data->port_config.slim_sch.num_channels,
  2322. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2323. dai_data->port_config.slim_sch.shared_ch_mapping[1],
  2324. dai_data->port_config.slim_sch.shared_ch_mapping[2],
  2325. dai_data->rate);
  2326. return 0;
  2327. }
  2328. static int msm_dai_q6_usb_audio_hw_params(struct snd_pcm_hw_params *params,
  2329. struct snd_soc_dai *dai, int stream)
  2330. {
  2331. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2332. dai_data->channels = params_channels(params);
  2333. dai_data->rate = params_rate(params);
  2334. switch (params_format(params)) {
  2335. case SNDRV_PCM_FORMAT_S16_LE:
  2336. case SNDRV_PCM_FORMAT_SPECIAL:
  2337. dai_data->port_config.usb_audio.bit_width = 16;
  2338. break;
  2339. case SNDRV_PCM_FORMAT_S24_LE:
  2340. case SNDRV_PCM_FORMAT_S24_3LE:
  2341. dai_data->port_config.usb_audio.bit_width = 24;
  2342. break;
  2343. case SNDRV_PCM_FORMAT_S32_LE:
  2344. dai_data->port_config.usb_audio.bit_width = 32;
  2345. break;
  2346. default:
  2347. dev_err(dai->dev, "%s: invalid format %d\n",
  2348. __func__, params_format(params));
  2349. return -EINVAL;
  2350. }
  2351. dai_data->port_config.usb_audio.cfg_minor_version =
  2352. AFE_API_MINOR_VERSION_USB_AUDIO_CONFIG;
  2353. dai_data->port_config.usb_audio.num_channels = dai_data->channels;
  2354. dai_data->port_config.usb_audio.sample_rate = dai_data->rate;
  2355. dev_dbg(dai->dev, "%s: dev_id[0x%x] bit_wd[%hu] format[%hu]\n"
  2356. "num_channel %hu sample_rate %d\n", __func__,
  2357. dai_data->port_config.usb_audio.dev_token,
  2358. dai_data->port_config.usb_audio.bit_width,
  2359. dai_data->port_config.usb_audio.data_format,
  2360. dai_data->port_config.usb_audio.num_channels,
  2361. dai_data->port_config.usb_audio.sample_rate);
  2362. return 0;
  2363. }
  2364. static int msm_dai_q6_bt_fm_hw_params(struct snd_pcm_hw_params *params,
  2365. struct snd_soc_dai *dai, int stream)
  2366. {
  2367. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2368. dai_data->channels = params_channels(params);
  2369. dai_data->rate = params_rate(params);
  2370. dev_dbg(dai->dev, "channels %d sample rate %d entered\n",
  2371. dai_data->channels, dai_data->rate);
  2372. memset(&dai_data->port_config, 0, sizeof(dai_data->port_config));
  2373. pr_debug("%s: setting bt_fm parameters\n", __func__);
  2374. dai_data->port_config.int_bt_fm.bt_fm_cfg_minor_version =
  2375. AFE_API_VERSION_INTERNAL_BT_FM_CONFIG;
  2376. dai_data->port_config.int_bt_fm.num_channels = dai_data->channels;
  2377. dai_data->port_config.int_bt_fm.sample_rate = dai_data->rate;
  2378. dai_data->port_config.int_bt_fm.bit_width = 16;
  2379. return 0;
  2380. }
  2381. static int msm_dai_q6_afe_rtproxy_hw_params(struct snd_pcm_hw_params *params,
  2382. struct snd_soc_dai *dai)
  2383. {
  2384. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2385. dai_data->rate = params_rate(params);
  2386. dai_data->port_config.rtproxy.num_channels = params_channels(params);
  2387. dai_data->port_config.rtproxy.sample_rate = params_rate(params);
  2388. pr_debug("channel %d entered,dai_id: %d,rate: %d\n",
  2389. dai_data->port_config.rtproxy.num_channels, dai->id, dai_data->rate);
  2390. dai_data->port_config.rtproxy.rt_proxy_cfg_minor_version =
  2391. AFE_API_VERSION_RT_PROXY_CONFIG;
  2392. dai_data->port_config.rtproxy.bit_width = 16; /* Q6 only supports 16 */
  2393. dai_data->port_config.rtproxy.interleaved = 1;
  2394. dai_data->port_config.rtproxy.frame_size = params_period_bytes(params);
  2395. dai_data->port_config.rtproxy.jitter_allowance =
  2396. dai_data->port_config.rtproxy.frame_size/2;
  2397. dai_data->port_config.rtproxy.low_water_mark = 0;
  2398. dai_data->port_config.rtproxy.high_water_mark = 0;
  2399. return 0;
  2400. }
  2401. static int msm_dai_q6_pseudo_port_hw_params(struct snd_pcm_hw_params *params,
  2402. struct snd_soc_dai *dai, int stream)
  2403. {
  2404. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2405. dai_data->channels = params_channels(params);
  2406. dai_data->rate = params_rate(params);
  2407. /* Q6 only supports 16 as now */
  2408. dai_data->port_config.pseudo_port.pseud_port_cfg_minor_version =
  2409. AFE_API_VERSION_PSEUDO_PORT_CONFIG;
  2410. dai_data->port_config.pseudo_port.num_channels =
  2411. params_channels(params);
  2412. dai_data->port_config.pseudo_port.bit_width = 16;
  2413. dai_data->port_config.pseudo_port.data_format = 0;
  2414. dai_data->port_config.pseudo_port.timing_mode =
  2415. AFE_PSEUDOPORT_TIMING_MODE_TIMER;
  2416. dai_data->port_config.pseudo_port.sample_rate = params_rate(params);
  2417. dev_dbg(dai->dev, "%s: bit_wd[%hu] num_channels [%hu] format[%hu]\n"
  2418. "timing Mode %hu sample_rate %d\n", __func__,
  2419. dai_data->port_config.pseudo_port.bit_width,
  2420. dai_data->port_config.pseudo_port.num_channels,
  2421. dai_data->port_config.pseudo_port.data_format,
  2422. dai_data->port_config.pseudo_port.timing_mode,
  2423. dai_data->port_config.pseudo_port.sample_rate);
  2424. return 0;
  2425. }
  2426. /* Current implementation assumes hw_param is called once
  2427. * This may not be the case but what to do when ADM and AFE
  2428. * port are already opened and parameter changes
  2429. */
  2430. static int msm_dai_q6_hw_params(struct snd_pcm_substream *substream,
  2431. struct snd_pcm_hw_params *params,
  2432. struct snd_soc_dai *dai)
  2433. {
  2434. int rc = 0;
  2435. switch (dai->id) {
  2436. case PRIMARY_I2S_TX:
  2437. case PRIMARY_I2S_RX:
  2438. case SECONDARY_I2S_RX:
  2439. rc = msm_dai_q6_cdc_hw_params(params, dai, substream->stream);
  2440. break;
  2441. case MI2S_RX:
  2442. rc = msm_dai_q6_i2s_hw_params(params, dai, substream->stream);
  2443. break;
  2444. case SLIMBUS_0_RX:
  2445. case SLIMBUS_1_RX:
  2446. case SLIMBUS_2_RX:
  2447. case SLIMBUS_3_RX:
  2448. case SLIMBUS_4_RX:
  2449. case SLIMBUS_5_RX:
  2450. case SLIMBUS_6_RX:
  2451. case SLIMBUS_7_RX:
  2452. case SLIMBUS_8_RX:
  2453. case SLIMBUS_9_RX:
  2454. case SLIMBUS_0_TX:
  2455. case SLIMBUS_1_TX:
  2456. case SLIMBUS_2_TX:
  2457. case SLIMBUS_3_TX:
  2458. case SLIMBUS_4_TX:
  2459. case SLIMBUS_5_TX:
  2460. case SLIMBUS_6_TX:
  2461. case SLIMBUS_7_TX:
  2462. case SLIMBUS_8_TX:
  2463. case SLIMBUS_9_TX:
  2464. rc = msm_dai_q6_slim_bus_hw_params(params, dai,
  2465. substream->stream);
  2466. break;
  2467. case INT_BT_SCO_RX:
  2468. case INT_BT_SCO_TX:
  2469. case INT_BT_A2DP_RX:
  2470. case INT_FM_RX:
  2471. case INT_FM_TX:
  2472. rc = msm_dai_q6_bt_fm_hw_params(params, dai, substream->stream);
  2473. break;
  2474. case AFE_PORT_ID_USB_RX:
  2475. case AFE_PORT_ID_USB_TX:
  2476. rc = msm_dai_q6_usb_audio_hw_params(params, dai,
  2477. substream->stream);
  2478. break;
  2479. case RT_PROXY_DAI_001_TX:
  2480. case RT_PROXY_DAI_001_RX:
  2481. case RT_PROXY_DAI_002_TX:
  2482. case RT_PROXY_DAI_002_RX:
  2483. case RT_PROXY_DAI_003_TX:
  2484. case RT_PROXY_PORT_002_TX:
  2485. case RT_PROXY_PORT_002_RX:
  2486. rc = msm_dai_q6_afe_rtproxy_hw_params(params, dai);
  2487. break;
  2488. case VOICE_PLAYBACK_TX:
  2489. case VOICE2_PLAYBACK_TX:
  2490. case VOICE_RECORD_RX:
  2491. case VOICE_RECORD_TX:
  2492. rc = msm_dai_q6_pseudo_port_hw_params(params,
  2493. dai, substream->stream);
  2494. break;
  2495. default:
  2496. dev_err(dai->dev, "invalid AFE port ID 0x%x\n", dai->id);
  2497. rc = -EINVAL;
  2498. break;
  2499. }
  2500. return rc;
  2501. }
  2502. static void msm_dai_q6_shutdown(struct snd_pcm_substream *substream,
  2503. struct snd_soc_dai *dai)
  2504. {
  2505. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2506. int rc = 0;
  2507. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  2508. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  2509. rc = afe_close(dai->id); /* can block */
  2510. if (rc < 0)
  2511. dev_err(dai->dev, "fail to close AFE port\n");
  2512. pr_debug("%s: dai_data->status_mask = %ld\n", __func__,
  2513. *dai_data->status_mask);
  2514. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  2515. }
  2516. }
  2517. static int msm_dai_q6_cdc_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2518. {
  2519. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2520. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2521. case SND_SOC_DAIFMT_CBS_CFS:
  2522. dai_data->port_config.i2s.ws_src = 1; /* CPU is master */
  2523. break;
  2524. case SND_SOC_DAIFMT_CBM_CFM:
  2525. dai_data->port_config.i2s.ws_src = 0; /* CPU is slave */
  2526. break;
  2527. default:
  2528. pr_err("%s: fmt 0x%x\n",
  2529. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  2530. return -EINVAL;
  2531. }
  2532. return 0;
  2533. }
  2534. static int msm_dai_q6_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2535. {
  2536. int rc = 0;
  2537. dev_dbg(dai->dev, "%s: id = %d fmt[%d]\n", __func__,
  2538. dai->id, fmt);
  2539. switch (dai->id) {
  2540. case PRIMARY_I2S_TX:
  2541. case PRIMARY_I2S_RX:
  2542. case MI2S_RX:
  2543. case SECONDARY_I2S_RX:
  2544. rc = msm_dai_q6_cdc_set_fmt(dai, fmt);
  2545. break;
  2546. default:
  2547. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2548. rc = -EINVAL;
  2549. break;
  2550. }
  2551. return rc;
  2552. }
  2553. static int msm_dai_q6_set_channel_map(struct snd_soc_dai *dai,
  2554. unsigned int tx_num, unsigned int *tx_slot,
  2555. unsigned int rx_num, unsigned int *rx_slot)
  2556. {
  2557. int rc = 0;
  2558. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2559. unsigned int i = 0;
  2560. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  2561. switch (dai->id) {
  2562. case SLIMBUS_0_RX:
  2563. case SLIMBUS_1_RX:
  2564. case SLIMBUS_2_RX:
  2565. case SLIMBUS_3_RX:
  2566. case SLIMBUS_4_RX:
  2567. case SLIMBUS_5_RX:
  2568. case SLIMBUS_6_RX:
  2569. case SLIMBUS_7_RX:
  2570. case SLIMBUS_8_RX:
  2571. case SLIMBUS_9_RX:
  2572. /*
  2573. * channel number to be between 128 and 255.
  2574. * For RX port use channel numbers
  2575. * from 138 to 144 for pre-Taiko
  2576. * from 144 to 159 for Taiko
  2577. */
  2578. if (!rx_slot) {
  2579. pr_err("%s: rx slot not found\n", __func__);
  2580. return -EINVAL;
  2581. }
  2582. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2583. pr_err("%s: invalid rx num %d\n", __func__, rx_num);
  2584. return -EINVAL;
  2585. }
  2586. for (i = 0; i < rx_num; i++) {
  2587. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2588. rx_slot[i];
  2589. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2590. __func__, i, rx_slot[i]);
  2591. }
  2592. dai_data->port_config.slim_sch.num_channels = rx_num;
  2593. pr_debug("%s: SLIMBUS_%d_RX cnt[%d] ch[%d %d]\n", __func__,
  2594. (dai->id - SLIMBUS_0_RX) / 2, rx_num,
  2595. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2596. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2597. break;
  2598. case SLIMBUS_0_TX:
  2599. case SLIMBUS_1_TX:
  2600. case SLIMBUS_2_TX:
  2601. case SLIMBUS_3_TX:
  2602. case SLIMBUS_4_TX:
  2603. case SLIMBUS_5_TX:
  2604. case SLIMBUS_6_TX:
  2605. case SLIMBUS_7_TX:
  2606. case SLIMBUS_8_TX:
  2607. case SLIMBUS_9_TX:
  2608. /*
  2609. * channel number to be between 128 and 255.
  2610. * For TX port use channel numbers
  2611. * from 128 to 137 for pre-Taiko
  2612. * from 128 to 143 for Taiko
  2613. */
  2614. if (!tx_slot) {
  2615. pr_err("%s: tx slot not found\n", __func__);
  2616. return -EINVAL;
  2617. }
  2618. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  2619. pr_err("%s: invalid tx num %d\n", __func__, tx_num);
  2620. return -EINVAL;
  2621. }
  2622. for (i = 0; i < tx_num; i++) {
  2623. dai_data->port_config.slim_sch.shared_ch_mapping[i] =
  2624. tx_slot[i];
  2625. pr_debug("%s: find number of channels[%d] ch[%d]\n",
  2626. __func__, i, tx_slot[i]);
  2627. }
  2628. dai_data->port_config.slim_sch.num_channels = tx_num;
  2629. pr_debug("%s:SLIMBUS_%d_TX cnt[%d] ch[%d %d]\n", __func__,
  2630. (dai->id - SLIMBUS_0_TX) / 2, tx_num,
  2631. dai_data->port_config.slim_sch.shared_ch_mapping[0],
  2632. dai_data->port_config.slim_sch.shared_ch_mapping[1]);
  2633. break;
  2634. default:
  2635. dev_err(dai->dev, "invalid cpu_dai id 0x%x\n", dai->id);
  2636. rc = -EINVAL;
  2637. break;
  2638. }
  2639. return rc;
  2640. }
  2641. /* all ports with excursion logging requirement can use this digital_mute api */
  2642. static int msm_dai_q6_spk_digital_mute(struct snd_soc_dai *dai,
  2643. int mute)
  2644. {
  2645. int port_id = dai->id;
  2646. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  2647. if (mute && !dai_data->xt_logging_disable)
  2648. afe_get_sp_xt_logging_data(port_id);
  2649. return 0;
  2650. }
  2651. static struct snd_soc_dai_ops msm_dai_q6_ops = {
  2652. .prepare = msm_dai_q6_prepare,
  2653. .hw_params = msm_dai_q6_hw_params,
  2654. .shutdown = msm_dai_q6_shutdown,
  2655. .set_fmt = msm_dai_q6_set_fmt,
  2656. .set_channel_map = msm_dai_q6_set_channel_map,
  2657. };
  2658. static struct snd_soc_dai_ops msm_dai_slimbus_0_rx_ops = {
  2659. .prepare = msm_dai_q6_prepare,
  2660. .hw_params = msm_dai_q6_hw_params,
  2661. .shutdown = msm_dai_q6_shutdown,
  2662. .set_fmt = msm_dai_q6_set_fmt,
  2663. .set_channel_map = msm_dai_q6_set_channel_map,
  2664. .digital_mute = msm_dai_q6_spk_digital_mute,
  2665. };
  2666. static int msm_dai_q6_cal_info_put(struct snd_kcontrol *kcontrol,
  2667. struct snd_ctl_elem_value *ucontrol)
  2668. {
  2669. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2670. u16 port_id = ((struct soc_enum *)
  2671. kcontrol->private_value)->reg;
  2672. dai_data->cal_mode = ucontrol->value.integer.value[0];
  2673. pr_debug("%s: setting cal_mode to %d\n",
  2674. __func__, dai_data->cal_mode);
  2675. afe_set_cal_mode(port_id, dai_data->cal_mode);
  2676. return 0;
  2677. }
  2678. static int msm_dai_q6_cal_info_get(struct snd_kcontrol *kcontrol,
  2679. struct snd_ctl_elem_value *ucontrol)
  2680. {
  2681. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2682. ucontrol->value.integer.value[0] = dai_data->cal_mode;
  2683. return 0;
  2684. }
  2685. static int msm_dai_q6_cdc_dma_xt_logging_disable_put(
  2686. struct snd_kcontrol *kcontrol,
  2687. struct snd_ctl_elem_value *ucontrol)
  2688. {
  2689. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  2690. if (dai_data) {
  2691. dai_data->xt_logging_disable = ucontrol->value.integer.value[0];
  2692. pr_debug("%s: setting xt logging disable to %d\n",
  2693. __func__, dai_data->xt_logging_disable);
  2694. }
  2695. return 0;
  2696. }
  2697. static int msm_dai_q6_cdc_dma_xt_logging_disable_get(
  2698. struct snd_kcontrol *kcontrol,
  2699. struct snd_ctl_elem_value *ucontrol)
  2700. {
  2701. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  2702. if (dai_data)
  2703. ucontrol->value.integer.value[0] = dai_data->xt_logging_disable;
  2704. return 0;
  2705. }
  2706. static int msm_dai_q6_sb_xt_logging_disable_put(
  2707. struct snd_kcontrol *kcontrol,
  2708. struct snd_ctl_elem_value *ucontrol)
  2709. {
  2710. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2711. if (dai_data) {
  2712. dai_data->xt_logging_disable = ucontrol->value.integer.value[0];
  2713. pr_debug("%s: setting xt logging disable to %d\n",
  2714. __func__, dai_data->xt_logging_disable);
  2715. }
  2716. return 0;
  2717. }
  2718. static int msm_dai_q6_sb_xt_logging_disable_get(struct snd_kcontrol *kcontrol,
  2719. struct snd_ctl_elem_value *ucontrol)
  2720. {
  2721. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2722. if (dai_data)
  2723. ucontrol->value.integer.value[0] = dai_data->xt_logging_disable;
  2724. return 0;
  2725. }
  2726. static int msm_dai_q6_sb_format_put(struct snd_kcontrol *kcontrol,
  2727. struct snd_ctl_elem_value *ucontrol)
  2728. {
  2729. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2730. int value = ucontrol->value.integer.value[0];
  2731. if (dai_data) {
  2732. dai_data->port_config.slim_sch.data_format = value;
  2733. pr_debug("%s: format = %d\n", __func__, value);
  2734. }
  2735. return 0;
  2736. }
  2737. static int msm_dai_q6_sb_format_get(struct snd_kcontrol *kcontrol,
  2738. struct snd_ctl_elem_value *ucontrol)
  2739. {
  2740. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2741. if (dai_data)
  2742. ucontrol->value.integer.value[0] =
  2743. dai_data->port_config.slim_sch.data_format;
  2744. return 0;
  2745. }
  2746. static int msm_dai_q6_usb_audio_cfg_put(struct snd_kcontrol *kcontrol,
  2747. struct snd_ctl_elem_value *ucontrol)
  2748. {
  2749. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2750. u32 val = ucontrol->value.integer.value[0];
  2751. if (dai_data) {
  2752. dai_data->port_config.usb_audio.dev_token = val;
  2753. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2754. dai_data->port_config.usb_audio.dev_token);
  2755. } else {
  2756. pr_err("%s: dai_data is NULL\n", __func__);
  2757. }
  2758. return 0;
  2759. }
  2760. static int msm_dai_q6_usb_audio_cfg_get(struct snd_kcontrol *kcontrol,
  2761. struct snd_ctl_elem_value *ucontrol)
  2762. {
  2763. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2764. if (dai_data) {
  2765. ucontrol->value.integer.value[0] =
  2766. dai_data->port_config.usb_audio.dev_token;
  2767. pr_debug("%s: dev_token = 0x%x\n", __func__,
  2768. dai_data->port_config.usb_audio.dev_token);
  2769. } else {
  2770. pr_err("%s: dai_data is NULL\n", __func__);
  2771. }
  2772. return 0;
  2773. }
  2774. static int msm_dai_q6_usb_audio_endian_cfg_put(struct snd_kcontrol *kcontrol,
  2775. struct snd_ctl_elem_value *ucontrol)
  2776. {
  2777. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2778. u32 val = ucontrol->value.integer.value[0];
  2779. if (dai_data) {
  2780. dai_data->port_config.usb_audio.endian = val;
  2781. pr_debug("%s: endian = 0x%x\n", __func__,
  2782. dai_data->port_config.usb_audio.endian);
  2783. } else {
  2784. pr_err("%s: dai_data is NULL\n", __func__);
  2785. return -EINVAL;
  2786. }
  2787. return 0;
  2788. }
  2789. static int msm_dai_q6_usb_audio_endian_cfg_get(struct snd_kcontrol *kcontrol,
  2790. struct snd_ctl_elem_value *ucontrol)
  2791. {
  2792. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2793. if (dai_data) {
  2794. ucontrol->value.integer.value[0] =
  2795. dai_data->port_config.usb_audio.endian;
  2796. pr_debug("%s: endian = 0x%x\n", __func__,
  2797. dai_data->port_config.usb_audio.endian);
  2798. } else {
  2799. pr_err("%s: dai_data is NULL\n", __func__);
  2800. return -EINVAL;
  2801. }
  2802. return 0;
  2803. }
  2804. static int msm_dai_q6_usb_audio_svc_interval_put(struct snd_kcontrol *kcontrol,
  2805. struct snd_ctl_elem_value *ucontrol)
  2806. {
  2807. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2808. u32 val = ucontrol->value.integer.value[0];
  2809. if (!dai_data) {
  2810. pr_err("%s: dai_data is NULL\n", __func__);
  2811. return -EINVAL;
  2812. }
  2813. dai_data->port_config.usb_audio.service_interval = val;
  2814. pr_debug("%s: new service interval = %u\n", __func__,
  2815. dai_data->port_config.usb_audio.service_interval);
  2816. return 0;
  2817. }
  2818. static int msm_dai_q6_usb_audio_svc_interval_get(struct snd_kcontrol *kcontrol,
  2819. struct snd_ctl_elem_value *ucontrol)
  2820. {
  2821. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2822. if (!dai_data) {
  2823. pr_err("%s: dai_data is NULL\n", __func__);
  2824. return -EINVAL;
  2825. }
  2826. ucontrol->value.integer.value[0] =
  2827. dai_data->port_config.usb_audio.service_interval;
  2828. pr_debug("%s: service interval = %d\n", __func__,
  2829. dai_data->port_config.usb_audio.service_interval);
  2830. return 0;
  2831. }
  2832. static int msm_dai_q6_afe_enc_cfg_info(struct snd_kcontrol *kcontrol,
  2833. struct snd_ctl_elem_info *uinfo)
  2834. {
  2835. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  2836. uinfo->count = sizeof(struct afe_enc_config);
  2837. return 0;
  2838. }
  2839. static int msm_dai_q6_afe_enc_cfg_get(struct snd_kcontrol *kcontrol,
  2840. struct snd_ctl_elem_value *ucontrol)
  2841. {
  2842. int ret = 0;
  2843. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2844. if (dai_data) {
  2845. int format_size = sizeof(dai_data->enc_config.format);
  2846. pr_debug("%s: encoder config for %d format\n",
  2847. __func__, dai_data->enc_config.format);
  2848. memcpy(ucontrol->value.bytes.data,
  2849. &dai_data->enc_config.format,
  2850. format_size);
  2851. switch (dai_data->enc_config.format) {
  2852. case ENC_FMT_SBC:
  2853. memcpy(ucontrol->value.bytes.data + format_size,
  2854. &dai_data->enc_config.data,
  2855. sizeof(struct asm_sbc_enc_cfg_t));
  2856. break;
  2857. case ENC_FMT_AAC_V2:
  2858. memcpy(ucontrol->value.bytes.data + format_size,
  2859. &dai_data->enc_config.data,
  2860. sizeof(struct asm_aac_enc_cfg_t));
  2861. break;
  2862. case ENC_FMT_APTX:
  2863. memcpy(ucontrol->value.bytes.data + format_size,
  2864. &dai_data->enc_config.data,
  2865. sizeof(struct asm_aptx_enc_cfg_t));
  2866. break;
  2867. case ENC_FMT_APTX_HD:
  2868. memcpy(ucontrol->value.bytes.data + format_size,
  2869. &dai_data->enc_config.data,
  2870. sizeof(struct asm_custom_enc_cfg_t));
  2871. break;
  2872. case ENC_FMT_CELT:
  2873. memcpy(ucontrol->value.bytes.data + format_size,
  2874. &dai_data->enc_config.data,
  2875. sizeof(struct asm_celt_enc_cfg_t));
  2876. break;
  2877. case ENC_FMT_LDAC:
  2878. memcpy(ucontrol->value.bytes.data + format_size,
  2879. &dai_data->enc_config.data,
  2880. sizeof(struct asm_ldac_enc_cfg_t));
  2881. break;
  2882. case ENC_FMT_APTX_ADAPTIVE:
  2883. memcpy(ucontrol->value.bytes.data + format_size,
  2884. &dai_data->enc_config.data,
  2885. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2886. break;
  2887. case ENC_FMT_APTX_AD_SPEECH:
  2888. memcpy(ucontrol->value.bytes.data + format_size,
  2889. &dai_data->enc_config.data,
  2890. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2891. break;
  2892. default:
  2893. pr_debug("%s: unknown format = %d\n",
  2894. __func__, dai_data->enc_config.format);
  2895. ret = -EINVAL;
  2896. break;
  2897. }
  2898. }
  2899. return ret;
  2900. }
  2901. static int msm_dai_q6_afe_enc_cfg_put(struct snd_kcontrol *kcontrol,
  2902. struct snd_ctl_elem_value *ucontrol)
  2903. {
  2904. int ret = 0;
  2905. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2906. if (dai_data) {
  2907. int format_size = sizeof(dai_data->enc_config.format);
  2908. memset(&dai_data->enc_config, 0x0,
  2909. sizeof(struct afe_enc_config));
  2910. memcpy(&dai_data->enc_config.format,
  2911. ucontrol->value.bytes.data,
  2912. format_size);
  2913. pr_debug("%s: Received encoder config for %d format\n",
  2914. __func__, dai_data->enc_config.format);
  2915. switch (dai_data->enc_config.format) {
  2916. case ENC_FMT_SBC:
  2917. memcpy(&dai_data->enc_config.data,
  2918. ucontrol->value.bytes.data + format_size,
  2919. sizeof(struct asm_sbc_enc_cfg_t));
  2920. break;
  2921. case ENC_FMT_AAC_V2:
  2922. memcpy(&dai_data->enc_config.data,
  2923. ucontrol->value.bytes.data + format_size,
  2924. sizeof(struct asm_aac_enc_cfg_t));
  2925. break;
  2926. case ENC_FMT_APTX:
  2927. memcpy(&dai_data->enc_config.data,
  2928. ucontrol->value.bytes.data + format_size,
  2929. sizeof(struct asm_aptx_enc_cfg_t));
  2930. break;
  2931. case ENC_FMT_APTX_HD:
  2932. memcpy(&dai_data->enc_config.data,
  2933. ucontrol->value.bytes.data + format_size,
  2934. sizeof(struct asm_custom_enc_cfg_t));
  2935. break;
  2936. case ENC_FMT_CELT:
  2937. memcpy(&dai_data->enc_config.data,
  2938. ucontrol->value.bytes.data + format_size,
  2939. sizeof(struct asm_celt_enc_cfg_t));
  2940. break;
  2941. case ENC_FMT_LDAC:
  2942. memcpy(&dai_data->enc_config.data,
  2943. ucontrol->value.bytes.data + format_size,
  2944. sizeof(struct asm_ldac_enc_cfg_t));
  2945. break;
  2946. case ENC_FMT_APTX_ADAPTIVE:
  2947. memcpy(&dai_data->enc_config.data,
  2948. ucontrol->value.bytes.data + format_size,
  2949. sizeof(struct asm_aptx_ad_enc_cfg_t));
  2950. break;
  2951. case ENC_FMT_APTX_AD_SPEECH:
  2952. memcpy(&dai_data->enc_config.data,
  2953. ucontrol->value.bytes.data + format_size,
  2954. sizeof(struct asm_aptx_ad_speech_enc_cfg_t));
  2955. break;
  2956. default:
  2957. pr_debug("%s: Ignore enc config for unknown format = %d\n",
  2958. __func__, dai_data->enc_config.format);
  2959. ret = -EINVAL;
  2960. break;
  2961. }
  2962. } else
  2963. ret = -EINVAL;
  2964. return ret;
  2965. }
  2966. static const char *const afe_chs_text[] = {"Zero", "One", "Two"};
  2967. static const struct soc_enum afe_chs_enum[] = {
  2968. SOC_ENUM_SINGLE_EXT(3, afe_chs_text),
  2969. };
  2970. static const char *const afe_bit_format_text[] = {"S16_LE", "S24_LE",
  2971. "S32_LE"};
  2972. static const struct soc_enum afe_bit_format_enum[] = {
  2973. SOC_ENUM_SINGLE_EXT(3, afe_bit_format_text),
  2974. };
  2975. static const char *const tws_chs_mode_text[] = {"Zero", "One", "Two"};
  2976. static const struct soc_enum tws_chs_mode_enum[] = {
  2977. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(tws_chs_mode_text), tws_chs_mode_text),
  2978. };
  2979. static int msm_dai_q6_afe_input_channel_get(struct snd_kcontrol *kcontrol,
  2980. struct snd_ctl_elem_value *ucontrol)
  2981. {
  2982. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2983. if (dai_data) {
  2984. ucontrol->value.integer.value[0] = dai_data->afe_rx_in_channels;
  2985. pr_debug("%s:afe input channel = %d\n",
  2986. __func__, dai_data->afe_rx_in_channels);
  2987. }
  2988. return 0;
  2989. }
  2990. static int msm_dai_q6_afe_input_channel_put(struct snd_kcontrol *kcontrol,
  2991. struct snd_ctl_elem_value *ucontrol)
  2992. {
  2993. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  2994. if (dai_data) {
  2995. dai_data->afe_rx_in_channels = ucontrol->value.integer.value[0];
  2996. pr_debug("%s: updating afe input channel : %d\n",
  2997. __func__, dai_data->afe_rx_in_channels);
  2998. }
  2999. return 0;
  3000. }
  3001. static int msm_dai_q6_tws_channel_mode_get(struct snd_kcontrol *kcontrol,
  3002. struct snd_ctl_elem_value *ucontrol)
  3003. {
  3004. struct snd_soc_dai *dai = kcontrol->private_data;
  3005. struct msm_dai_q6_dai_data *dai_data = NULL;
  3006. if (dai)
  3007. dai_data = dev_get_drvdata(dai->dev);
  3008. if (dai_data) {
  3009. ucontrol->value.integer.value[0] =
  3010. dai_data->enc_config.mono_mode;
  3011. pr_debug("%s:tws channel mode = %d\n",
  3012. __func__, dai_data->enc_config.mono_mode);
  3013. }
  3014. return 0;
  3015. }
  3016. static int msm_dai_q6_tws_channel_mode_put(struct snd_kcontrol *kcontrol,
  3017. struct snd_ctl_elem_value *ucontrol)
  3018. {
  3019. struct snd_soc_dai *dai = kcontrol->private_data;
  3020. struct msm_dai_q6_dai_data *dai_data = NULL;
  3021. int ret = 0;
  3022. u32 format = 0;
  3023. if (dai)
  3024. dai_data = dev_get_drvdata(dai->dev);
  3025. if (dai_data)
  3026. format = dai_data->enc_config.format;
  3027. else
  3028. goto exit;
  3029. if (format == ENC_FMT_APTX || format == ENC_FMT_APTX_ADAPTIVE) {
  3030. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3031. ret = afe_set_tws_channel_mode(format,
  3032. dai->id, ucontrol->value.integer.value[0]);
  3033. if (ret < 0) {
  3034. pr_err("%s: channel mode setting failed for TWS\n",
  3035. __func__);
  3036. goto exit;
  3037. } else {
  3038. pr_debug("%s: updating tws channel mode : %d\n",
  3039. __func__, dai_data->enc_config.mono_mode);
  3040. }
  3041. }
  3042. if (ucontrol->value.integer.value[0] ==
  3043. MSM_DAI_TWS_CHANNEL_MODE_ONE ||
  3044. ucontrol->value.integer.value[0] ==
  3045. MSM_DAI_TWS_CHANNEL_MODE_TWO)
  3046. dai_data->enc_config.mono_mode =
  3047. ucontrol->value.integer.value[0];
  3048. else
  3049. return -EINVAL;
  3050. }
  3051. exit:
  3052. return ret;
  3053. }
  3054. static int msm_dai_q6_afe_input_bit_format_get(
  3055. struct snd_kcontrol *kcontrol,
  3056. struct snd_ctl_elem_value *ucontrol)
  3057. {
  3058. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3059. if (!dai_data) {
  3060. pr_err("%s: Invalid dai data\n", __func__);
  3061. return -EINVAL;
  3062. }
  3063. switch (dai_data->afe_rx_in_bitformat) {
  3064. case SNDRV_PCM_FORMAT_S32_LE:
  3065. ucontrol->value.integer.value[0] = 2;
  3066. break;
  3067. case SNDRV_PCM_FORMAT_S24_LE:
  3068. ucontrol->value.integer.value[0] = 1;
  3069. break;
  3070. case SNDRV_PCM_FORMAT_S16_LE:
  3071. default:
  3072. ucontrol->value.integer.value[0] = 0;
  3073. break;
  3074. }
  3075. pr_debug("%s: afe input bit format : %ld\n",
  3076. __func__, ucontrol->value.integer.value[0]);
  3077. return 0;
  3078. }
  3079. static int msm_dai_q6_afe_input_bit_format_put(
  3080. struct snd_kcontrol *kcontrol,
  3081. struct snd_ctl_elem_value *ucontrol)
  3082. {
  3083. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3084. if (!dai_data) {
  3085. pr_err("%s: Invalid dai data\n", __func__);
  3086. return -EINVAL;
  3087. }
  3088. switch (ucontrol->value.integer.value[0]) {
  3089. case 2:
  3090. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  3091. break;
  3092. case 1:
  3093. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  3094. break;
  3095. case 0:
  3096. default:
  3097. dai_data->afe_rx_in_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  3098. break;
  3099. }
  3100. pr_debug("%s: updating afe input bit format : %d\n",
  3101. __func__, dai_data->afe_rx_in_bitformat);
  3102. return 0;
  3103. }
  3104. static int msm_dai_q6_afe_output_bit_format_get(
  3105. struct snd_kcontrol *kcontrol,
  3106. struct snd_ctl_elem_value *ucontrol)
  3107. {
  3108. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3109. if (!dai_data) {
  3110. pr_err("%s: Invalid dai data\n", __func__);
  3111. return -EINVAL;
  3112. }
  3113. switch (dai_data->afe_tx_out_bitformat) {
  3114. case SNDRV_PCM_FORMAT_S32_LE:
  3115. ucontrol->value.integer.value[0] = 2;
  3116. break;
  3117. case SNDRV_PCM_FORMAT_S24_LE:
  3118. ucontrol->value.integer.value[0] = 1;
  3119. break;
  3120. case SNDRV_PCM_FORMAT_S16_LE:
  3121. default:
  3122. ucontrol->value.integer.value[0] = 0;
  3123. break;
  3124. }
  3125. pr_debug("%s: afe output bit format : %ld\n",
  3126. __func__, ucontrol->value.integer.value[0]);
  3127. return 0;
  3128. }
  3129. static int msm_dai_q6_afe_output_bit_format_put(
  3130. struct snd_kcontrol *kcontrol,
  3131. struct snd_ctl_elem_value *ucontrol)
  3132. {
  3133. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3134. if (!dai_data) {
  3135. pr_err("%s: Invalid dai data\n", __func__);
  3136. return -EINVAL;
  3137. }
  3138. switch (ucontrol->value.integer.value[0]) {
  3139. case 2:
  3140. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S32_LE;
  3141. break;
  3142. case 1:
  3143. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S24_LE;
  3144. break;
  3145. case 0:
  3146. default:
  3147. dai_data->afe_tx_out_bitformat = SNDRV_PCM_FORMAT_S16_LE;
  3148. break;
  3149. }
  3150. pr_debug("%s: updating afe output bit format : %d\n",
  3151. __func__, dai_data->afe_tx_out_bitformat);
  3152. return 0;
  3153. }
  3154. static int msm_dai_q6_afe_output_channel_get(struct snd_kcontrol *kcontrol,
  3155. struct snd_ctl_elem_value *ucontrol)
  3156. {
  3157. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3158. if (dai_data) {
  3159. ucontrol->value.integer.value[0] =
  3160. dai_data->afe_tx_out_channels;
  3161. pr_debug("%s:afe output channel = %d\n",
  3162. __func__, dai_data->afe_tx_out_channels);
  3163. }
  3164. return 0;
  3165. }
  3166. static int msm_dai_q6_afe_output_channel_put(struct snd_kcontrol *kcontrol,
  3167. struct snd_ctl_elem_value *ucontrol)
  3168. {
  3169. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3170. if (dai_data) {
  3171. dai_data->afe_tx_out_channels =
  3172. ucontrol->value.integer.value[0];
  3173. pr_debug("%s: updating afe output channel : %d\n",
  3174. __func__, dai_data->afe_tx_out_channels);
  3175. }
  3176. return 0;
  3177. }
  3178. static int msm_dai_q6_afe_scrambler_mode_get(
  3179. struct snd_kcontrol *kcontrol,
  3180. struct snd_ctl_elem_value *ucontrol)
  3181. {
  3182. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3183. if (!dai_data) {
  3184. pr_err("%s: Invalid dai data\n", __func__);
  3185. return -EINVAL;
  3186. }
  3187. ucontrol->value.integer.value[0] = dai_data->enc_config.scrambler_mode;
  3188. return 0;
  3189. }
  3190. static int msm_dai_q6_afe_scrambler_mode_put(
  3191. struct snd_kcontrol *kcontrol,
  3192. struct snd_ctl_elem_value *ucontrol)
  3193. {
  3194. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3195. if (!dai_data) {
  3196. pr_err("%s: Invalid dai data\n", __func__);
  3197. return -EINVAL;
  3198. }
  3199. dai_data->enc_config.scrambler_mode = ucontrol->value.integer.value[0];
  3200. pr_debug("%s: afe scrambler mode : %d\n",
  3201. __func__, dai_data->enc_config.scrambler_mode);
  3202. return 0;
  3203. }
  3204. static const struct snd_kcontrol_new afe_enc_config_controls[] = {
  3205. {
  3206. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3207. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3208. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3209. .name = "SLIM_7_RX Encoder Config",
  3210. .info = msm_dai_q6_afe_enc_cfg_info,
  3211. .get = msm_dai_q6_afe_enc_cfg_get,
  3212. .put = msm_dai_q6_afe_enc_cfg_put,
  3213. },
  3214. SOC_ENUM_EXT("AFE Input Channels", afe_chs_enum[0],
  3215. msm_dai_q6_afe_input_channel_get,
  3216. msm_dai_q6_afe_input_channel_put),
  3217. SOC_ENUM_EXT("AFE Input Bit Format", afe_bit_format_enum[0],
  3218. msm_dai_q6_afe_input_bit_format_get,
  3219. msm_dai_q6_afe_input_bit_format_put),
  3220. SOC_SINGLE_EXT("AFE Scrambler Mode",
  3221. 0, 0, 1, 0,
  3222. msm_dai_q6_afe_scrambler_mode_get,
  3223. msm_dai_q6_afe_scrambler_mode_put),
  3224. SOC_ENUM_EXT("TWS Channel Mode", tws_chs_mode_enum[0],
  3225. msm_dai_q6_tws_channel_mode_get,
  3226. msm_dai_q6_tws_channel_mode_put),
  3227. {
  3228. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3229. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3230. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3231. .name = "SLIM_7_RX APTX_AD Enc Cfg",
  3232. .info = msm_dai_q6_afe_enc_cfg_info,
  3233. .get = msm_dai_q6_afe_enc_cfg_get,
  3234. .put = msm_dai_q6_afe_enc_cfg_put,
  3235. }
  3236. };
  3237. static int msm_dai_q6_afe_dec_cfg_info(struct snd_kcontrol *kcontrol,
  3238. struct snd_ctl_elem_info *uinfo)
  3239. {
  3240. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3241. uinfo->count = sizeof(struct afe_dec_config);
  3242. return 0;
  3243. }
  3244. static int msm_dai_q6_afe_feedback_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3245. struct snd_ctl_elem_value *ucontrol)
  3246. {
  3247. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3248. u32 format_size = 0;
  3249. u32 abr_size = 0;
  3250. if (!dai_data) {
  3251. pr_err("%s: Invalid dai data\n", __func__);
  3252. return -EINVAL;
  3253. }
  3254. format_size = sizeof(dai_data->dec_config.format);
  3255. memcpy(ucontrol->value.bytes.data,
  3256. &dai_data->dec_config.format,
  3257. format_size);
  3258. pr_debug("%s: abr_dec_cfg for %d format\n",
  3259. __func__, dai_data->dec_config.format);
  3260. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3261. memcpy(ucontrol->value.bytes.data + format_size,
  3262. &dai_data->dec_config.abr_dec_cfg,
  3263. sizeof(struct afe_imc_dec_enc_info));
  3264. switch (dai_data->dec_config.format) {
  3265. case DEC_FMT_APTX_AD_SPEECH:
  3266. pr_debug("%s: afe_dec_cfg for %d format\n",
  3267. __func__, dai_data->dec_config.format);
  3268. memcpy(ucontrol->value.bytes.data + format_size + abr_size,
  3269. &dai_data->dec_config.data,
  3270. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3271. break;
  3272. default:
  3273. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3274. __func__, dai_data->dec_config.format);
  3275. break;
  3276. }
  3277. return 0;
  3278. }
  3279. static int msm_dai_q6_afe_feedback_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3280. struct snd_ctl_elem_value *ucontrol)
  3281. {
  3282. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3283. u32 format_size = 0;
  3284. u32 abr_size = 0;
  3285. if (!dai_data) {
  3286. pr_err("%s: Invalid dai data\n", __func__);
  3287. return -EINVAL;
  3288. }
  3289. memset(&dai_data->dec_config, 0x0,
  3290. sizeof(struct afe_dec_config));
  3291. format_size = sizeof(dai_data->dec_config.format);
  3292. memcpy(&dai_data->dec_config.format,
  3293. ucontrol->value.bytes.data,
  3294. format_size);
  3295. pr_debug("%s: abr_dec_cfg for %d format\n",
  3296. __func__, dai_data->dec_config.format);
  3297. abr_size = sizeof(dai_data->dec_config.abr_dec_cfg.imc_info);
  3298. memcpy(&dai_data->dec_config.abr_dec_cfg,
  3299. ucontrol->value.bytes.data + format_size,
  3300. sizeof(struct afe_imc_dec_enc_info));
  3301. dai_data->dec_config.abr_dec_cfg.is_abr_enabled = true;
  3302. switch (dai_data->dec_config.format) {
  3303. case DEC_FMT_APTX_AD_SPEECH:
  3304. pr_debug("%s: afe_dec_cfg for %d format\n",
  3305. __func__, dai_data->dec_config.format);
  3306. memcpy(&dai_data->dec_config.data,
  3307. ucontrol->value.bytes.data + format_size + abr_size,
  3308. sizeof(struct asm_aptx_ad_speech_dec_cfg_t));
  3309. break;
  3310. default:
  3311. pr_debug("%s: no afe_dec_cfg for format %d\n",
  3312. __func__, dai_data->dec_config.format);
  3313. break;
  3314. }
  3315. return 0;
  3316. }
  3317. static int msm_dai_q6_afe_dec_cfg_get(struct snd_kcontrol *kcontrol,
  3318. struct snd_ctl_elem_value *ucontrol)
  3319. {
  3320. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3321. u32 format_size = 0;
  3322. int ret = 0;
  3323. if (!dai_data) {
  3324. pr_err("%s: Invalid dai data\n", __func__);
  3325. return -EINVAL;
  3326. }
  3327. format_size = sizeof(dai_data->dec_config.format);
  3328. memcpy(ucontrol->value.bytes.data,
  3329. &dai_data->dec_config.format,
  3330. format_size);
  3331. switch (dai_data->dec_config.format) {
  3332. case DEC_FMT_AAC_V2:
  3333. memcpy(ucontrol->value.bytes.data + format_size,
  3334. &dai_data->dec_config.data,
  3335. sizeof(struct asm_aac_dec_cfg_v2_t));
  3336. break;
  3337. case DEC_FMT_APTX_ADAPTIVE:
  3338. memcpy(ucontrol->value.bytes.data + format_size,
  3339. &dai_data->dec_config.data,
  3340. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3341. break;
  3342. case DEC_FMT_SBC:
  3343. case DEC_FMT_MP3:
  3344. /* No decoder specific data available */
  3345. break;
  3346. default:
  3347. pr_err("%s: Invalid format %d\n",
  3348. __func__, dai_data->dec_config.format);
  3349. ret = -EINVAL;
  3350. break;
  3351. }
  3352. return ret;
  3353. }
  3354. static int msm_dai_q6_afe_dec_cfg_put(struct snd_kcontrol *kcontrol,
  3355. struct snd_ctl_elem_value *ucontrol)
  3356. {
  3357. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  3358. u32 format_size = 0;
  3359. int ret = 0;
  3360. if (!dai_data) {
  3361. pr_err("%s: Invalid dai data\n", __func__);
  3362. return -EINVAL;
  3363. }
  3364. memset(&dai_data->dec_config, 0x0,
  3365. sizeof(struct afe_dec_config));
  3366. format_size = sizeof(dai_data->dec_config.format);
  3367. memcpy(&dai_data->dec_config.format,
  3368. ucontrol->value.bytes.data,
  3369. format_size);
  3370. pr_debug("%s: Received decoder config for %d format\n",
  3371. __func__, dai_data->dec_config.format);
  3372. switch (dai_data->dec_config.format) {
  3373. case DEC_FMT_AAC_V2:
  3374. memcpy(&dai_data->dec_config.data,
  3375. ucontrol->value.bytes.data + format_size,
  3376. sizeof(struct asm_aac_dec_cfg_v2_t));
  3377. break;
  3378. case DEC_FMT_SBC:
  3379. memcpy(&dai_data->dec_config.data,
  3380. ucontrol->value.bytes.data + format_size,
  3381. sizeof(struct asm_sbc_dec_cfg_t));
  3382. break;
  3383. case DEC_FMT_APTX_ADAPTIVE:
  3384. memcpy(&dai_data->dec_config.data,
  3385. ucontrol->value.bytes.data + format_size,
  3386. sizeof(struct asm_aptx_ad_dec_cfg_t));
  3387. break;
  3388. default:
  3389. pr_err("%s: Invalid format %d\n",
  3390. __func__, dai_data->dec_config.format);
  3391. ret = -EINVAL;
  3392. break;
  3393. }
  3394. return ret;
  3395. }
  3396. static const struct snd_kcontrol_new afe_dec_config_controls[] = {
  3397. {
  3398. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3399. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3400. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3401. .name = "SLIM_7_TX Decoder Config",
  3402. .info = msm_dai_q6_afe_dec_cfg_info,
  3403. .get = msm_dai_q6_afe_feedback_dec_cfg_get,
  3404. .put = msm_dai_q6_afe_feedback_dec_cfg_put,
  3405. },
  3406. {
  3407. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  3408. SNDRV_CTL_ELEM_ACCESS_INACTIVE),
  3409. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3410. .name = "SLIM_9_TX Decoder Config",
  3411. .info = msm_dai_q6_afe_dec_cfg_info,
  3412. .get = msm_dai_q6_afe_dec_cfg_get,
  3413. .put = msm_dai_q6_afe_dec_cfg_put,
  3414. },
  3415. SOC_ENUM_EXT("AFE Output Channels", afe_chs_enum[0],
  3416. msm_dai_q6_afe_output_channel_get,
  3417. msm_dai_q6_afe_output_channel_put),
  3418. SOC_ENUM_EXT("AFE Output Bit Format", afe_bit_format_enum[0],
  3419. msm_dai_q6_afe_output_bit_format_get,
  3420. msm_dai_q6_afe_output_bit_format_put),
  3421. };
  3422. static int msm_dai_q6_slim_rx_drift_info(struct snd_kcontrol *kcontrol,
  3423. struct snd_ctl_elem_info *uinfo)
  3424. {
  3425. uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
  3426. uinfo->count = sizeof(struct afe_param_id_dev_timing_stats);
  3427. return 0;
  3428. }
  3429. static int msm_dai_q6_slim_rx_drift_get(struct snd_kcontrol *kcontrol,
  3430. struct snd_ctl_elem_value *ucontrol)
  3431. {
  3432. int ret = -EINVAL;
  3433. struct afe_param_id_dev_timing_stats timing_stats;
  3434. struct snd_soc_dai *dai = kcontrol->private_data;
  3435. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3436. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3437. pr_debug("%s: afe port not started. dai_data->status_mask = %ld\n",
  3438. __func__, *dai_data->status_mask);
  3439. goto done;
  3440. }
  3441. memset(&timing_stats, 0, sizeof(struct afe_param_id_dev_timing_stats));
  3442. ret = afe_get_av_dev_drift(&timing_stats, dai->id);
  3443. if (ret) {
  3444. pr_err("%s: Error getting AFE Drift for port %d, err=%d\n",
  3445. __func__, dai->id, ret);
  3446. goto done;
  3447. }
  3448. memcpy(ucontrol->value.bytes.data, (void *)&timing_stats,
  3449. sizeof(struct afe_param_id_dev_timing_stats));
  3450. done:
  3451. return ret;
  3452. }
  3453. static const char * const afe_cal_mode_text[] = {
  3454. "CAL_MODE_DEFAULT", "CAL_MODE_NONE"
  3455. };
  3456. static const struct soc_enum slim_2_rx_enum =
  3457. SOC_ENUM_SINGLE(SLIMBUS_2_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3458. afe_cal_mode_text);
  3459. static const struct soc_enum rt_proxy_1_rx_enum =
  3460. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_RX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3461. afe_cal_mode_text);
  3462. static const struct soc_enum rt_proxy_1_tx_enum =
  3463. SOC_ENUM_SINGLE(RT_PROXY_PORT_001_TX, 0, ARRAY_SIZE(afe_cal_mode_text),
  3464. afe_cal_mode_text);
  3465. static const struct snd_kcontrol_new sb_config_controls[] = {
  3466. SOC_ENUM_EXT("SLIM_4_TX Format", sb_config_enum[0],
  3467. msm_dai_q6_sb_format_get,
  3468. msm_dai_q6_sb_format_put),
  3469. SOC_ENUM_EXT("SLIM_2_RX SetCalMode", slim_2_rx_enum,
  3470. msm_dai_q6_cal_info_get,
  3471. msm_dai_q6_cal_info_put),
  3472. SOC_ENUM_EXT("SLIM_2_RX Format", sb_config_enum[0],
  3473. msm_dai_q6_sb_format_get,
  3474. msm_dai_q6_sb_format_put),
  3475. SOC_ENUM_EXT("SLIM_0_RX XTLoggingDisable", xt_logging_disable_enum[0],
  3476. msm_dai_q6_sb_xt_logging_disable_get,
  3477. msm_dai_q6_sb_xt_logging_disable_put),
  3478. };
  3479. static const struct snd_kcontrol_new rt_proxy_config_controls[] = {
  3480. SOC_ENUM_EXT("RT_PROXY_1_RX SetCalMode", rt_proxy_1_rx_enum,
  3481. msm_dai_q6_cal_info_get,
  3482. msm_dai_q6_cal_info_put),
  3483. SOC_ENUM_EXT("RT_PROXY_1_TX SetCalMode", rt_proxy_1_tx_enum,
  3484. msm_dai_q6_cal_info_get,
  3485. msm_dai_q6_cal_info_put),
  3486. };
  3487. static const struct snd_kcontrol_new usb_audio_cfg_controls[] = {
  3488. SOC_SINGLE_EXT("USB_AUDIO_RX dev_token", 0, 0, UINT_MAX, 0,
  3489. msm_dai_q6_usb_audio_cfg_get,
  3490. msm_dai_q6_usb_audio_cfg_put),
  3491. SOC_SINGLE_EXT("USB_AUDIO_RX endian", 0, 0, 1, 0,
  3492. msm_dai_q6_usb_audio_endian_cfg_get,
  3493. msm_dai_q6_usb_audio_endian_cfg_put),
  3494. SOC_SINGLE_EXT("USB_AUDIO_TX dev_token", 0, 0, UINT_MAX, 0,
  3495. msm_dai_q6_usb_audio_cfg_get,
  3496. msm_dai_q6_usb_audio_cfg_put),
  3497. SOC_SINGLE_EXT("USB_AUDIO_TX endian", 0, 0, 1, 0,
  3498. msm_dai_q6_usb_audio_endian_cfg_get,
  3499. msm_dai_q6_usb_audio_endian_cfg_put),
  3500. SOC_SINGLE_EXT("USB_AUDIO_RX service_interval", SND_SOC_NOPM, 0,
  3501. UINT_MAX, 0,
  3502. msm_dai_q6_usb_audio_svc_interval_get,
  3503. msm_dai_q6_usb_audio_svc_interval_put),
  3504. };
  3505. static const struct snd_kcontrol_new avd_drift_config_controls[] = {
  3506. {
  3507. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3508. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3509. .name = "SLIMBUS_0_RX DRIFT",
  3510. .info = msm_dai_q6_slim_rx_drift_info,
  3511. .get = msm_dai_q6_slim_rx_drift_get,
  3512. },
  3513. {
  3514. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3515. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3516. .name = "SLIMBUS_6_RX DRIFT",
  3517. .info = msm_dai_q6_slim_rx_drift_info,
  3518. .get = msm_dai_q6_slim_rx_drift_get,
  3519. },
  3520. {
  3521. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  3522. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  3523. .name = "SLIMBUS_7_RX DRIFT",
  3524. .info = msm_dai_q6_slim_rx_drift_info,
  3525. .get = msm_dai_q6_slim_rx_drift_get,
  3526. },
  3527. };
  3528. static inline void msm_dai_q6_set_slim_dev_id(struct snd_soc_dai *dai)
  3529. {
  3530. int rc = 0;
  3531. int slim_dev_id = 0;
  3532. const char *q6_slim_dev_id = "qcom,msm-dai-q6-slim-dev-id";
  3533. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  3534. dai_data->port_config.slim_sch.slimbus_dev_id = AFE_SLIMBUS_DEVICE_1;
  3535. rc = of_property_read_u32(dai->dev->of_node, q6_slim_dev_id,
  3536. &slim_dev_id);
  3537. if (rc) {
  3538. dev_dbg(dai->dev,
  3539. "%s: missing %s in dt node\n", __func__, q6_slim_dev_id);
  3540. return;
  3541. }
  3542. dev_dbg(dai->dev, "%s: slim_dev_id = %d\n", __func__, slim_dev_id);
  3543. if (slim_dev_id >= AFE_SLIMBUS_DEVICE_1 &&
  3544. slim_dev_id <= AFE_SLIMBUS_DEVICE_2)
  3545. dai_data->port_config.slim_sch.slimbus_dev_id = slim_dev_id;
  3546. }
  3547. static int msm_dai_q6_dai_probe(struct snd_soc_dai *dai)
  3548. {
  3549. struct msm_dai_q6_dai_data *dai_data;
  3550. int rc = 0;
  3551. if (!dai) {
  3552. pr_err("%s: Invalid params dai\n", __func__);
  3553. return -EINVAL;
  3554. }
  3555. if (!dai->dev) {
  3556. pr_err("%s: Invalid params dai dev\n", __func__);
  3557. return -EINVAL;
  3558. }
  3559. dai_data = kzalloc(sizeof(struct msm_dai_q6_dai_data), GFP_KERNEL);
  3560. if (!dai_data)
  3561. return -ENOMEM;
  3562. else
  3563. dev_set_drvdata(dai->dev, dai_data);
  3564. msm_dai_q6_set_dai_id(dai);
  3565. if ((dai->id >= SLIMBUS_0_RX) && (dai->id <= SLIMBUS_9_TX))
  3566. msm_dai_q6_set_slim_dev_id(dai);
  3567. switch (dai->id) {
  3568. case SLIMBUS_4_TX:
  3569. rc = snd_ctl_add(dai->component->card->snd_card,
  3570. snd_ctl_new1(&sb_config_controls[0],
  3571. dai_data));
  3572. break;
  3573. case SLIMBUS_2_RX:
  3574. rc = snd_ctl_add(dai->component->card->snd_card,
  3575. snd_ctl_new1(&sb_config_controls[1],
  3576. dai_data));
  3577. rc = snd_ctl_add(dai->component->card->snd_card,
  3578. snd_ctl_new1(&sb_config_controls[2],
  3579. dai_data));
  3580. break;
  3581. case SLIMBUS_7_RX:
  3582. rc = snd_ctl_add(dai->component->card->snd_card,
  3583. snd_ctl_new1(&afe_enc_config_controls[0],
  3584. dai_data));
  3585. rc = snd_ctl_add(dai->component->card->snd_card,
  3586. snd_ctl_new1(&afe_enc_config_controls[1],
  3587. dai_data));
  3588. rc = snd_ctl_add(dai->component->card->snd_card,
  3589. snd_ctl_new1(&afe_enc_config_controls[2],
  3590. dai_data));
  3591. rc = snd_ctl_add(dai->component->card->snd_card,
  3592. snd_ctl_new1(&afe_enc_config_controls[3],
  3593. dai_data));
  3594. rc = snd_ctl_add(dai->component->card->snd_card,
  3595. snd_ctl_new1(&afe_enc_config_controls[4],
  3596. dai));
  3597. rc = snd_ctl_add(dai->component->card->snd_card,
  3598. snd_ctl_new1(&afe_enc_config_controls[5],
  3599. dai_data));
  3600. rc = snd_ctl_add(dai->component->card->snd_card,
  3601. snd_ctl_new1(&avd_drift_config_controls[2],
  3602. dai));
  3603. break;
  3604. case SLIMBUS_7_TX:
  3605. rc = snd_ctl_add(dai->component->card->snd_card,
  3606. snd_ctl_new1(&afe_dec_config_controls[0],
  3607. dai_data));
  3608. break;
  3609. case SLIMBUS_9_TX:
  3610. rc = snd_ctl_add(dai->component->card->snd_card,
  3611. snd_ctl_new1(&afe_dec_config_controls[1],
  3612. dai_data));
  3613. rc = snd_ctl_add(dai->component->card->snd_card,
  3614. snd_ctl_new1(&afe_dec_config_controls[2],
  3615. dai_data));
  3616. rc = snd_ctl_add(dai->component->card->snd_card,
  3617. snd_ctl_new1(&afe_dec_config_controls[3],
  3618. dai_data));
  3619. break;
  3620. case RT_PROXY_DAI_001_RX:
  3621. rc = snd_ctl_add(dai->component->card->snd_card,
  3622. snd_ctl_new1(&rt_proxy_config_controls[0],
  3623. dai_data));
  3624. break;
  3625. case RT_PROXY_DAI_001_TX:
  3626. rc = snd_ctl_add(dai->component->card->snd_card,
  3627. snd_ctl_new1(&rt_proxy_config_controls[1],
  3628. dai_data));
  3629. break;
  3630. case AFE_PORT_ID_USB_RX:
  3631. rc = snd_ctl_add(dai->component->card->snd_card,
  3632. snd_ctl_new1(&usb_audio_cfg_controls[0],
  3633. dai_data));
  3634. rc = snd_ctl_add(dai->component->card->snd_card,
  3635. snd_ctl_new1(&usb_audio_cfg_controls[1],
  3636. dai_data));
  3637. rc = snd_ctl_add(dai->component->card->snd_card,
  3638. snd_ctl_new1(&usb_audio_cfg_controls[4],
  3639. dai_data));
  3640. break;
  3641. case AFE_PORT_ID_USB_TX:
  3642. rc = snd_ctl_add(dai->component->card->snd_card,
  3643. snd_ctl_new1(&usb_audio_cfg_controls[2],
  3644. dai_data));
  3645. rc = snd_ctl_add(dai->component->card->snd_card,
  3646. snd_ctl_new1(&usb_audio_cfg_controls[3],
  3647. dai_data));
  3648. break;
  3649. case SLIMBUS_0_RX:
  3650. rc = snd_ctl_add(dai->component->card->snd_card,
  3651. snd_ctl_new1(&avd_drift_config_controls[0],
  3652. dai));
  3653. rc = snd_ctl_add(dai->component->card->snd_card,
  3654. snd_ctl_new1(&sb_config_controls[3],
  3655. dai_data));
  3656. break;
  3657. case SLIMBUS_6_RX:
  3658. rc = snd_ctl_add(dai->component->card->snd_card,
  3659. snd_ctl_new1(&avd_drift_config_controls[1],
  3660. dai));
  3661. break;
  3662. }
  3663. if (rc < 0)
  3664. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  3665. __func__, dai->name);
  3666. rc = msm_dai_q6_dai_add_route(dai);
  3667. return rc;
  3668. }
  3669. static int msm_dai_q6_dai_remove(struct snd_soc_dai *dai)
  3670. {
  3671. struct msm_dai_q6_dai_data *dai_data;
  3672. int rc;
  3673. dai_data = dev_get_drvdata(dai->dev);
  3674. /* If AFE port is still up, close it */
  3675. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  3676. pr_debug("%s: stop pseudo port:%d\n", __func__, dai->id);
  3677. rc = afe_close(dai->id); /* can block */
  3678. if (rc < 0)
  3679. dev_err(dai->dev, "fail to close AFE port\n");
  3680. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  3681. }
  3682. kfree(dai_data);
  3683. return 0;
  3684. }
  3685. static struct snd_soc_dai_driver msm_dai_q6_afe_rx_dai[] = {
  3686. {
  3687. .playback = {
  3688. .stream_name = "AFE Playback",
  3689. .aif_name = "PCM_RX",
  3690. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3691. SNDRV_PCM_RATE_16000,
  3692. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3693. SNDRV_PCM_FMTBIT_S24_LE,
  3694. .channels_min = 1,
  3695. .channels_max = 2,
  3696. .rate_min = 8000,
  3697. .rate_max = 48000,
  3698. },
  3699. .ops = &msm_dai_q6_ops,
  3700. .id = RT_PROXY_DAI_001_RX,
  3701. .probe = msm_dai_q6_dai_probe,
  3702. .remove = msm_dai_q6_dai_remove,
  3703. },
  3704. {
  3705. .playback = {
  3706. .stream_name = "AFE-PROXY RX",
  3707. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3708. SNDRV_PCM_RATE_16000,
  3709. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  3710. SNDRV_PCM_FMTBIT_S24_LE,
  3711. .channels_min = 1,
  3712. .channels_max = 2,
  3713. .rate_min = 8000,
  3714. .rate_max = 48000,
  3715. },
  3716. .ops = &msm_dai_q6_ops,
  3717. .id = RT_PROXY_DAI_002_RX,
  3718. .probe = msm_dai_q6_dai_probe,
  3719. .remove = msm_dai_q6_dai_remove,
  3720. },
  3721. };
  3722. static struct snd_soc_dai_driver msm_dai_q6_afe_lb_tx_dai[] = {
  3723. {
  3724. .capture = {
  3725. .stream_name = "AFE Loopback Capture",
  3726. .aif_name = "AFE_LOOPBACK_TX",
  3727. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3728. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3729. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3730. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  3731. SNDRV_PCM_RATE_192000,
  3732. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  3733. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S24_3LE |
  3734. SNDRV_PCM_FMTBIT_S32_LE ),
  3735. .channels_min = 1,
  3736. .channels_max = 8,
  3737. .rate_min = 8000,
  3738. .rate_max = 192000,
  3739. },
  3740. .id = AFE_LOOPBACK_TX,
  3741. .probe = msm_dai_q6_dai_probe,
  3742. .remove = msm_dai_q6_dai_remove,
  3743. },
  3744. };
  3745. static struct snd_soc_dai_driver msm_dai_q6_afe_tx_dai[] = {
  3746. {
  3747. .capture = {
  3748. .stream_name = "AFE Capture",
  3749. .aif_name = "PCM_TX",
  3750. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3751. SNDRV_PCM_RATE_16000,
  3752. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3753. .channels_min = 1,
  3754. .channels_max = 8,
  3755. .rate_min = 8000,
  3756. .rate_max = 48000,
  3757. },
  3758. .ops = &msm_dai_q6_ops,
  3759. .id = RT_PROXY_DAI_002_TX,
  3760. .probe = msm_dai_q6_dai_probe,
  3761. .remove = msm_dai_q6_dai_remove,
  3762. },
  3763. {
  3764. .capture = {
  3765. .stream_name = "AFE-PROXY TX",
  3766. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3767. SNDRV_PCM_RATE_16000,
  3768. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3769. .channels_min = 1,
  3770. .channels_max = 8,
  3771. .rate_min = 8000,
  3772. .rate_max = 48000,
  3773. },
  3774. .ops = &msm_dai_q6_ops,
  3775. .id = RT_PROXY_DAI_001_TX,
  3776. .probe = msm_dai_q6_dai_probe,
  3777. .remove = msm_dai_q6_dai_remove,
  3778. },
  3779. };
  3780. static struct snd_soc_dai_driver msm_dai_q6_afe_cap_dai = {
  3781. .capture = {
  3782. .stream_name = "AFE-PROXY TX1",
  3783. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3784. SNDRV_PCM_RATE_16000,
  3785. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3786. .channels_min = 1,
  3787. .channels_max = 8,
  3788. .rate_min = 8000,
  3789. .rate_max = 48000,
  3790. },
  3791. .ops = &msm_dai_q6_ops,
  3792. .id = RT_PROXY_DAI_003_TX,
  3793. .probe = msm_dai_q6_dai_probe,
  3794. .remove = msm_dai_q6_dai_remove,
  3795. };
  3796. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_rx_dai = {
  3797. .playback = {
  3798. .stream_name = "Internal BT-SCO Playback",
  3799. .aif_name = "INT_BT_SCO_RX",
  3800. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3801. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3802. .channels_min = 1,
  3803. .channels_max = 1,
  3804. .rate_max = 16000,
  3805. .rate_min = 8000,
  3806. },
  3807. .ops = &msm_dai_q6_ops,
  3808. .id = INT_BT_SCO_RX,
  3809. .probe = msm_dai_q6_dai_probe,
  3810. .remove = msm_dai_q6_dai_remove,
  3811. };
  3812. static struct snd_soc_dai_driver msm_dai_q6_bt_a2dp_rx_dai = {
  3813. .playback = {
  3814. .stream_name = "Internal BT-A2DP Playback",
  3815. .aif_name = "INT_BT_A2DP_RX",
  3816. .rates = SNDRV_PCM_RATE_48000,
  3817. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3818. .channels_min = 1,
  3819. .channels_max = 2,
  3820. .rate_max = 48000,
  3821. .rate_min = 48000,
  3822. },
  3823. .ops = &msm_dai_q6_ops,
  3824. .id = INT_BT_A2DP_RX,
  3825. .probe = msm_dai_q6_dai_probe,
  3826. .remove = msm_dai_q6_dai_remove,
  3827. };
  3828. static struct snd_soc_dai_driver msm_dai_q6_bt_sco_tx_dai = {
  3829. .capture = {
  3830. .stream_name = "Internal BT-SCO Capture",
  3831. .aif_name = "INT_BT_SCO_TX",
  3832. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  3833. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3834. .channels_min = 1,
  3835. .channels_max = 1,
  3836. .rate_max = 16000,
  3837. .rate_min = 8000,
  3838. },
  3839. .ops = &msm_dai_q6_ops,
  3840. .id = INT_BT_SCO_TX,
  3841. .probe = msm_dai_q6_dai_probe,
  3842. .remove = msm_dai_q6_dai_remove,
  3843. };
  3844. static struct snd_soc_dai_driver msm_dai_q6_fm_rx_dai = {
  3845. .playback = {
  3846. .stream_name = "Internal FM Playback",
  3847. .aif_name = "INT_FM_RX",
  3848. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3849. SNDRV_PCM_RATE_16000,
  3850. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3851. .channels_min = 2,
  3852. .channels_max = 2,
  3853. .rate_max = 48000,
  3854. .rate_min = 8000,
  3855. },
  3856. .ops = &msm_dai_q6_ops,
  3857. .id = INT_FM_RX,
  3858. .probe = msm_dai_q6_dai_probe,
  3859. .remove = msm_dai_q6_dai_remove,
  3860. };
  3861. static struct snd_soc_dai_driver msm_dai_q6_fm_tx_dai = {
  3862. .capture = {
  3863. .stream_name = "Internal FM Capture",
  3864. .aif_name = "INT_FM_TX",
  3865. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3866. SNDRV_PCM_RATE_16000,
  3867. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3868. .channels_min = 2,
  3869. .channels_max = 2,
  3870. .rate_max = 48000,
  3871. .rate_min = 8000,
  3872. },
  3873. .ops = &msm_dai_q6_ops,
  3874. .id = INT_FM_TX,
  3875. .probe = msm_dai_q6_dai_probe,
  3876. .remove = msm_dai_q6_dai_remove,
  3877. };
  3878. static struct snd_soc_dai_driver msm_dai_q6_voc_playback_dai[] = {
  3879. {
  3880. .playback = {
  3881. .stream_name = "Voice Farend Playback",
  3882. .aif_name = "VOICE_PLAYBACK_TX",
  3883. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3884. SNDRV_PCM_RATE_16000,
  3885. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3886. .channels_min = 1,
  3887. .channels_max = 2,
  3888. .rate_min = 8000,
  3889. .rate_max = 48000,
  3890. },
  3891. .ops = &msm_dai_q6_ops,
  3892. .id = VOICE_PLAYBACK_TX,
  3893. .probe = msm_dai_q6_dai_probe,
  3894. .remove = msm_dai_q6_dai_remove,
  3895. },
  3896. {
  3897. .playback = {
  3898. .stream_name = "Voice2 Farend Playback",
  3899. .aif_name = "VOICE2_PLAYBACK_TX",
  3900. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3901. SNDRV_PCM_RATE_16000,
  3902. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3903. .channels_min = 1,
  3904. .channels_max = 2,
  3905. .rate_min = 8000,
  3906. .rate_max = 48000,
  3907. },
  3908. .ops = &msm_dai_q6_ops,
  3909. .id = VOICE2_PLAYBACK_TX,
  3910. .probe = msm_dai_q6_dai_probe,
  3911. .remove = msm_dai_q6_dai_remove,
  3912. },
  3913. };
  3914. static struct snd_soc_dai_driver msm_dai_q6_incall_record_dai[] = {
  3915. {
  3916. .capture = {
  3917. .stream_name = "Voice Uplink Capture",
  3918. .aif_name = "INCALL_RECORD_TX",
  3919. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3920. SNDRV_PCM_RATE_16000,
  3921. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3922. .channels_min = 1,
  3923. .channels_max = 2,
  3924. .rate_min = 8000,
  3925. .rate_max = 48000,
  3926. },
  3927. .ops = &msm_dai_q6_ops,
  3928. .id = VOICE_RECORD_TX,
  3929. .probe = msm_dai_q6_dai_probe,
  3930. .remove = msm_dai_q6_dai_remove,
  3931. },
  3932. {
  3933. .capture = {
  3934. .stream_name = "Voice Downlink Capture",
  3935. .aif_name = "INCALL_RECORD_RX",
  3936. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3937. SNDRV_PCM_RATE_16000,
  3938. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3939. .channels_min = 1,
  3940. .channels_max = 2,
  3941. .rate_min = 8000,
  3942. .rate_max = 48000,
  3943. },
  3944. .ops = &msm_dai_q6_ops,
  3945. .id = VOICE_RECORD_RX,
  3946. .probe = msm_dai_q6_dai_probe,
  3947. .remove = msm_dai_q6_dai_remove,
  3948. },
  3949. };
  3950. static struct snd_soc_dai_driver msm_dai_q6_proxy_tx_dai = {
  3951. .capture = {
  3952. .stream_name = "Proxy Capture",
  3953. .aif_name = "PROXY_TX",
  3954. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3955. SNDRV_PCM_RATE_16000,
  3956. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3957. .channels_min = 1,
  3958. .channels_max = 2,
  3959. .rate_min = 8000,
  3960. .rate_max = 48000,
  3961. },
  3962. .ops = &msm_dai_q6_ops,
  3963. .id = RT_PROXY_PORT_002_TX,
  3964. .probe = msm_dai_q6_dai_probe,
  3965. .remove = msm_dai_q6_dai_remove,
  3966. };
  3967. static struct snd_soc_dai_driver msm_dai_q6_proxy_rx_dai = {
  3968. .playback = {
  3969. .stream_name = "Proxy Playback",
  3970. .aif_name = "PROXY_RX",
  3971. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  3972. SNDRV_PCM_RATE_16000,
  3973. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  3974. .channels_min = 1,
  3975. .channels_max = 2,
  3976. .rate_min = 8000,
  3977. .rate_max = 48000,
  3978. },
  3979. .ops = &msm_dai_q6_ops,
  3980. .id = RT_PROXY_PORT_002_RX,
  3981. .probe = msm_dai_q6_dai_probe,
  3982. .remove = msm_dai_q6_dai_remove,
  3983. };
  3984. static struct snd_soc_dai_driver msm_dai_q6_usb_rx_dai = {
  3985. .playback = {
  3986. .stream_name = "USB Audio Playback",
  3987. .aif_name = "USB_AUDIO_RX",
  3988. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  3989. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  3990. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  3991. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  3992. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  3993. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  3994. SNDRV_PCM_RATE_384000,
  3995. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  3996. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  3997. .channels_min = 1,
  3998. .channels_max = 8,
  3999. .rate_max = 384000,
  4000. .rate_min = 8000,
  4001. },
  4002. .ops = &msm_dai_q6_ops,
  4003. .id = AFE_PORT_ID_USB_RX,
  4004. .probe = msm_dai_q6_dai_probe,
  4005. .remove = msm_dai_q6_dai_remove,
  4006. };
  4007. static struct snd_soc_dai_driver msm_dai_q6_usb_tx_dai = {
  4008. .capture = {
  4009. .stream_name = "USB Audio Capture",
  4010. .aif_name = "USB_AUDIO_TX",
  4011. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  4012. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  4013. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  4014. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  4015. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  4016. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  4017. SNDRV_PCM_RATE_384000,
  4018. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE |
  4019. SNDRV_PCM_FMTBIT_S24_3LE | SNDRV_PCM_FMTBIT_S32_LE,
  4020. .channels_min = 1,
  4021. .channels_max = 8,
  4022. .rate_max = 384000,
  4023. .rate_min = 8000,
  4024. },
  4025. .ops = &msm_dai_q6_ops,
  4026. .id = AFE_PORT_ID_USB_TX,
  4027. .probe = msm_dai_q6_dai_probe,
  4028. .remove = msm_dai_q6_dai_remove,
  4029. };
  4030. static int msm_auxpcm_dev_probe(struct platform_device *pdev)
  4031. {
  4032. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  4033. struct msm_dai_auxpcm_pdata *auxpcm_pdata;
  4034. uint32_t val_array[RATE_MAX_NUM_OF_AUX_PCM_RATES];
  4035. uint32_t val = 0;
  4036. const char *intf_name;
  4037. int rc = 0, i = 0, len = 0;
  4038. const uint32_t *slot_mapping_array = NULL;
  4039. u32 array_length = 0;
  4040. dai_data = kzalloc(sizeof(struct msm_dai_q6_auxpcm_dai_data),
  4041. GFP_KERNEL);
  4042. if (!dai_data)
  4043. return -ENOMEM;
  4044. rc = of_property_read_u32(pdev->dev.of_node,
  4045. "qcom,msm-dai-is-island-supported",
  4046. &dai_data->is_island_dai);
  4047. if (rc)
  4048. dev_dbg(&pdev->dev, "island supported entry not found\n");
  4049. auxpcm_pdata = kzalloc(sizeof(struct msm_dai_auxpcm_pdata),
  4050. GFP_KERNEL);
  4051. if (!auxpcm_pdata) {
  4052. dev_err(&pdev->dev, "Failed to allocate memory for platform data\n");
  4053. goto fail_pdata_nomem;
  4054. }
  4055. dev_dbg(&pdev->dev, "%s: dev %pK, dai_data %pK, auxpcm_pdata %pK\n",
  4056. __func__, &pdev->dev, dai_data, auxpcm_pdata);
  4057. rc = of_property_read_u32_array(pdev->dev.of_node,
  4058. "qcom,msm-cpudai-auxpcm-mode",
  4059. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4060. if (rc) {
  4061. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-mode missing in DT node\n",
  4062. __func__);
  4063. goto fail_invalid_dt;
  4064. }
  4065. auxpcm_pdata->mode_8k.mode = (u16)val_array[RATE_8KHZ];
  4066. auxpcm_pdata->mode_16k.mode = (u16)val_array[RATE_16KHZ];
  4067. rc = of_property_read_u32_array(pdev->dev.of_node,
  4068. "qcom,msm-cpudai-auxpcm-sync",
  4069. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4070. if (rc) {
  4071. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-sync missing in DT node\n",
  4072. __func__);
  4073. goto fail_invalid_dt;
  4074. }
  4075. auxpcm_pdata->mode_8k.sync = (u16)val_array[RATE_8KHZ];
  4076. auxpcm_pdata->mode_16k.sync = (u16)val_array[RATE_16KHZ];
  4077. rc = of_property_read_u32_array(pdev->dev.of_node,
  4078. "qcom,msm-cpudai-auxpcm-frame",
  4079. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4080. if (rc) {
  4081. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-frame missing in DT node\n",
  4082. __func__);
  4083. goto fail_invalid_dt;
  4084. }
  4085. auxpcm_pdata->mode_8k.frame = (u16)val_array[RATE_8KHZ];
  4086. auxpcm_pdata->mode_16k.frame = (u16)val_array[RATE_16KHZ];
  4087. rc = of_property_read_u32_array(pdev->dev.of_node,
  4088. "qcom,msm-cpudai-auxpcm-quant",
  4089. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4090. if (rc) {
  4091. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-quant missing in DT node\n",
  4092. __func__);
  4093. goto fail_invalid_dt;
  4094. }
  4095. auxpcm_pdata->mode_8k.quant = (u16)val_array[RATE_8KHZ];
  4096. auxpcm_pdata->mode_16k.quant = (u16)val_array[RATE_16KHZ];
  4097. rc = of_property_read_u32_array(pdev->dev.of_node,
  4098. "qcom,msm-cpudai-auxpcm-num-slots",
  4099. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4100. if (rc) {
  4101. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-num-slots missing in DT node\n",
  4102. __func__);
  4103. goto fail_invalid_dt;
  4104. }
  4105. auxpcm_pdata->mode_8k.num_slots = (u16)val_array[RATE_8KHZ];
  4106. if (auxpcm_pdata->mode_8k.num_slots >
  4107. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame)) {
  4108. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  4109. __func__,
  4110. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_8k.frame),
  4111. auxpcm_pdata->mode_8k.num_slots);
  4112. rc = -EINVAL;
  4113. goto fail_invalid_dt;
  4114. }
  4115. auxpcm_pdata->mode_16k.num_slots = (u16)val_array[RATE_16KHZ];
  4116. if (auxpcm_pdata->mode_16k.num_slots >
  4117. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame)) {
  4118. dev_err(&pdev->dev, "%s Max slots %d greater than DT node %d\n",
  4119. __func__,
  4120. msm_dai_q6_max_num_slot(auxpcm_pdata->mode_16k.frame),
  4121. auxpcm_pdata->mode_16k.num_slots);
  4122. rc = -EINVAL;
  4123. goto fail_invalid_dt;
  4124. }
  4125. slot_mapping_array = of_get_property(pdev->dev.of_node,
  4126. "qcom,msm-cpudai-auxpcm-slot-mapping", &len);
  4127. if (slot_mapping_array == NULL) {
  4128. dev_err(&pdev->dev, "%s slot_mapping_array is not valid\n",
  4129. __func__);
  4130. rc = -EINVAL;
  4131. goto fail_invalid_dt;
  4132. }
  4133. array_length = auxpcm_pdata->mode_8k.num_slots +
  4134. auxpcm_pdata->mode_16k.num_slots;
  4135. if (len != sizeof(uint32_t) * array_length) {
  4136. dev_err(&pdev->dev, "%s Length is %d and expected is %zd\n",
  4137. __func__, len, sizeof(uint32_t) * array_length);
  4138. rc = -EINVAL;
  4139. goto fail_invalid_dt;
  4140. }
  4141. auxpcm_pdata->mode_8k.slot_mapping =
  4142. kzalloc(sizeof(uint16_t) *
  4143. auxpcm_pdata->mode_8k.num_slots,
  4144. GFP_KERNEL);
  4145. if (!auxpcm_pdata->mode_8k.slot_mapping) {
  4146. dev_err(&pdev->dev, "%s No mem for mode_8k slot mapping\n",
  4147. __func__);
  4148. rc = -ENOMEM;
  4149. goto fail_invalid_dt;
  4150. }
  4151. for (i = 0; i < auxpcm_pdata->mode_8k.num_slots; i++)
  4152. auxpcm_pdata->mode_8k.slot_mapping[i] =
  4153. (u16)be32_to_cpu(slot_mapping_array[i]);
  4154. auxpcm_pdata->mode_16k.slot_mapping =
  4155. kzalloc(sizeof(uint16_t) *
  4156. auxpcm_pdata->mode_16k.num_slots,
  4157. GFP_KERNEL);
  4158. if (!auxpcm_pdata->mode_16k.slot_mapping) {
  4159. dev_err(&pdev->dev, "%s No mem for mode_16k slot mapping\n",
  4160. __func__);
  4161. rc = -ENOMEM;
  4162. goto fail_invalid_16k_slot_mapping;
  4163. }
  4164. for (i = 0; i < auxpcm_pdata->mode_16k.num_slots; i++)
  4165. auxpcm_pdata->mode_16k.slot_mapping[i] =
  4166. (u16)be32_to_cpu(slot_mapping_array[i +
  4167. auxpcm_pdata->mode_8k.num_slots]);
  4168. rc = of_property_read_u32_array(pdev->dev.of_node,
  4169. "qcom,msm-cpudai-auxpcm-data",
  4170. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4171. if (rc) {
  4172. dev_err(&pdev->dev, "%s: qcom,msm-cpudai-auxpcm-data missing in DT node\n",
  4173. __func__);
  4174. goto fail_invalid_dt1;
  4175. }
  4176. auxpcm_pdata->mode_8k.data = (u16)val_array[RATE_8KHZ];
  4177. auxpcm_pdata->mode_16k.data = (u16)val_array[RATE_16KHZ];
  4178. rc = of_property_read_u32_array(pdev->dev.of_node,
  4179. "qcom,msm-cpudai-auxpcm-pcm-clk-rate",
  4180. val_array, RATE_MAX_NUM_OF_AUX_PCM_RATES);
  4181. if (rc) {
  4182. dev_err(&pdev->dev,
  4183. "%s: qcom,msm-cpudai-auxpcm-pcm-clk-rate missing in DT\n",
  4184. __func__);
  4185. goto fail_invalid_dt1;
  4186. }
  4187. auxpcm_pdata->mode_8k.pcm_clk_rate = (int)val_array[RATE_8KHZ];
  4188. auxpcm_pdata->mode_16k.pcm_clk_rate = (int)val_array[RATE_16KHZ];
  4189. rc = of_property_read_string(pdev->dev.of_node,
  4190. "qcom,msm-auxpcm-interface", &intf_name);
  4191. if (rc) {
  4192. dev_err(&pdev->dev,
  4193. "%s: qcom,msm-auxpcm-interface missing in DT node\n",
  4194. __func__);
  4195. goto fail_nodev_intf;
  4196. }
  4197. if (!strcmp(intf_name, "primary")) {
  4198. dai_data->rx_pid = AFE_PORT_ID_PRIMARY_PCM_RX;
  4199. dai_data->tx_pid = AFE_PORT_ID_PRIMARY_PCM_TX;
  4200. pdev->id = MSM_DAI_PRI_AUXPCM_DT_DEV_ID;
  4201. i = 0;
  4202. } else if (!strcmp(intf_name, "secondary")) {
  4203. dai_data->rx_pid = AFE_PORT_ID_SECONDARY_PCM_RX;
  4204. dai_data->tx_pid = AFE_PORT_ID_SECONDARY_PCM_TX;
  4205. pdev->id = MSM_DAI_SEC_AUXPCM_DT_DEV_ID;
  4206. i = 1;
  4207. } else if (!strcmp(intf_name, "tertiary")) {
  4208. dai_data->rx_pid = AFE_PORT_ID_TERTIARY_PCM_RX;
  4209. dai_data->tx_pid = AFE_PORT_ID_TERTIARY_PCM_TX;
  4210. pdev->id = MSM_DAI_TERT_AUXPCM_DT_DEV_ID;
  4211. i = 2;
  4212. } else if (!strcmp(intf_name, "quaternary")) {
  4213. dai_data->rx_pid = AFE_PORT_ID_QUATERNARY_PCM_RX;
  4214. dai_data->tx_pid = AFE_PORT_ID_QUATERNARY_PCM_TX;
  4215. pdev->id = MSM_DAI_QUAT_AUXPCM_DT_DEV_ID;
  4216. i = 3;
  4217. } else if (!strcmp(intf_name, "quinary")) {
  4218. dai_data->rx_pid = AFE_PORT_ID_QUINARY_PCM_RX;
  4219. dai_data->tx_pid = AFE_PORT_ID_QUINARY_PCM_TX;
  4220. pdev->id = MSM_DAI_QUIN_AUXPCM_DT_DEV_ID;
  4221. i = 4;
  4222. } else if (!strcmp(intf_name, "senary")) {
  4223. dai_data->rx_pid = AFE_PORT_ID_SENARY_PCM_RX;
  4224. dai_data->tx_pid = AFE_PORT_ID_SENARY_PCM_TX;
  4225. pdev->id = MSM_DAI_SEN_AUXPCM_DT_DEV_ID;
  4226. i = 5;
  4227. } else {
  4228. dev_err(&pdev->dev, "%s: invalid DT intf name %s\n",
  4229. __func__, intf_name);
  4230. goto fail_invalid_intf;
  4231. }
  4232. rc = of_property_read_u32(pdev->dev.of_node,
  4233. "qcom,msm-cpudai-afe-clk-ver", &val);
  4234. if (rc)
  4235. dai_data->afe_clk_ver = AFE_CLK_VERSION_V1;
  4236. else
  4237. dai_data->afe_clk_ver = val;
  4238. mutex_init(&dai_data->rlock);
  4239. dev_dbg(&pdev->dev, "dev name %s\n", dev_name(&pdev->dev));
  4240. dev_set_drvdata(&pdev->dev, dai_data);
  4241. pdev->dev.platform_data = (void *) auxpcm_pdata;
  4242. rc = snd_soc_register_component(&pdev->dev,
  4243. &msm_dai_q6_aux_pcm_dai_component,
  4244. &msm_dai_q6_aux_pcm_dai[i], 1);
  4245. if (rc) {
  4246. dev_err(&pdev->dev, "%s: auxpcm dai reg failed, rc=%d\n",
  4247. __func__, rc);
  4248. goto fail_reg_dai;
  4249. }
  4250. return rc;
  4251. fail_reg_dai:
  4252. fail_invalid_intf:
  4253. fail_nodev_intf:
  4254. fail_invalid_dt1:
  4255. kfree(auxpcm_pdata->mode_16k.slot_mapping);
  4256. fail_invalid_16k_slot_mapping:
  4257. kfree(auxpcm_pdata->mode_8k.slot_mapping);
  4258. fail_invalid_dt:
  4259. kfree(auxpcm_pdata);
  4260. fail_pdata_nomem:
  4261. kfree(dai_data);
  4262. return rc;
  4263. }
  4264. static int msm_auxpcm_dev_remove(struct platform_device *pdev)
  4265. {
  4266. struct msm_dai_q6_auxpcm_dai_data *dai_data;
  4267. dai_data = dev_get_drvdata(&pdev->dev);
  4268. snd_soc_unregister_component(&pdev->dev);
  4269. mutex_destroy(&dai_data->rlock);
  4270. kfree(dai_data);
  4271. kfree(pdev->dev.platform_data);
  4272. return 0;
  4273. }
  4274. static const struct of_device_id msm_auxpcm_dev_dt_match[] = {
  4275. { .compatible = "qcom,msm-auxpcm-dev", },
  4276. {}
  4277. };
  4278. static struct platform_driver msm_auxpcm_dev_driver = {
  4279. .probe = msm_auxpcm_dev_probe,
  4280. .remove = msm_auxpcm_dev_remove,
  4281. .driver = {
  4282. .name = "msm-auxpcm-dev",
  4283. .owner = THIS_MODULE,
  4284. .of_match_table = msm_auxpcm_dev_dt_match,
  4285. .suppress_bind_attrs = true,
  4286. },
  4287. };
  4288. static struct snd_soc_dai_driver msm_dai_q6_slimbus_rx_dai[] = {
  4289. {
  4290. .playback = {
  4291. .stream_name = "Slimbus Playback",
  4292. .aif_name = "SLIMBUS_0_RX",
  4293. .rates = SNDRV_PCM_RATE_8000_384000,
  4294. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4295. .channels_min = 1,
  4296. .channels_max = 8,
  4297. .rate_min = 8000,
  4298. .rate_max = 384000,
  4299. },
  4300. .ops = &msm_dai_slimbus_0_rx_ops,
  4301. .id = SLIMBUS_0_RX,
  4302. .probe = msm_dai_q6_dai_probe,
  4303. .remove = msm_dai_q6_dai_remove,
  4304. },
  4305. {
  4306. .playback = {
  4307. .stream_name = "Slimbus1 Playback",
  4308. .aif_name = "SLIMBUS_1_RX",
  4309. .rates = SNDRV_PCM_RATE_8000_384000,
  4310. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4311. .channels_min = 1,
  4312. .channels_max = 2,
  4313. .rate_min = 8000,
  4314. .rate_max = 384000,
  4315. },
  4316. .ops = &msm_dai_q6_ops,
  4317. .id = SLIMBUS_1_RX,
  4318. .probe = msm_dai_q6_dai_probe,
  4319. .remove = msm_dai_q6_dai_remove,
  4320. },
  4321. {
  4322. .playback = {
  4323. .stream_name = "Slimbus2 Playback",
  4324. .aif_name = "SLIMBUS_2_RX",
  4325. .rates = SNDRV_PCM_RATE_8000_384000,
  4326. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4327. .channels_min = 1,
  4328. .channels_max = 8,
  4329. .rate_min = 8000,
  4330. .rate_max = 384000,
  4331. },
  4332. .ops = &msm_dai_q6_ops,
  4333. .id = SLIMBUS_2_RX,
  4334. .probe = msm_dai_q6_dai_probe,
  4335. .remove = msm_dai_q6_dai_remove,
  4336. },
  4337. {
  4338. .playback = {
  4339. .stream_name = "Slimbus3 Playback",
  4340. .aif_name = "SLIMBUS_3_RX",
  4341. .rates = SNDRV_PCM_RATE_8000_384000,
  4342. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4343. .channels_min = 1,
  4344. .channels_max = 2,
  4345. .rate_min = 8000,
  4346. .rate_max = 384000,
  4347. },
  4348. .ops = &msm_dai_q6_ops,
  4349. .id = SLIMBUS_3_RX,
  4350. .probe = msm_dai_q6_dai_probe,
  4351. .remove = msm_dai_q6_dai_remove,
  4352. },
  4353. {
  4354. .playback = {
  4355. .stream_name = "Slimbus4 Playback",
  4356. .aif_name = "SLIMBUS_4_RX",
  4357. .rates = SNDRV_PCM_RATE_8000_384000,
  4358. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4359. .channels_min = 1,
  4360. .channels_max = 2,
  4361. .rate_min = 8000,
  4362. .rate_max = 384000,
  4363. },
  4364. .ops = &msm_dai_q6_ops,
  4365. .id = SLIMBUS_4_RX,
  4366. .probe = msm_dai_q6_dai_probe,
  4367. .remove = msm_dai_q6_dai_remove,
  4368. },
  4369. {
  4370. .playback = {
  4371. .stream_name = "Slimbus6 Playback",
  4372. .aif_name = "SLIMBUS_6_RX",
  4373. .rates = SNDRV_PCM_RATE_8000_384000,
  4374. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4375. .channels_min = 1,
  4376. .channels_max = 2,
  4377. .rate_min = 8000,
  4378. .rate_max = 384000,
  4379. },
  4380. .ops = &msm_dai_q6_ops,
  4381. .id = SLIMBUS_6_RX,
  4382. .probe = msm_dai_q6_dai_probe,
  4383. .remove = msm_dai_q6_dai_remove,
  4384. },
  4385. {
  4386. .playback = {
  4387. .stream_name = "Slimbus5 Playback",
  4388. .aif_name = "SLIMBUS_5_RX",
  4389. .rates = SNDRV_PCM_RATE_8000_384000,
  4390. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4391. .channels_min = 1,
  4392. .channels_max = 2,
  4393. .rate_min = 8000,
  4394. .rate_max = 384000,
  4395. },
  4396. .ops = &msm_dai_q6_ops,
  4397. .id = SLIMBUS_5_RX,
  4398. .probe = msm_dai_q6_dai_probe,
  4399. .remove = msm_dai_q6_dai_remove,
  4400. },
  4401. {
  4402. .playback = {
  4403. .stream_name = "Slimbus7 Playback",
  4404. .aif_name = "SLIMBUS_7_RX",
  4405. .rates = SNDRV_PCM_RATE_8000_384000,
  4406. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4407. .channels_min = 1,
  4408. .channels_max = 8,
  4409. .rate_min = 8000,
  4410. .rate_max = 384000,
  4411. },
  4412. .ops = &msm_dai_q6_ops,
  4413. .id = SLIMBUS_7_RX,
  4414. .probe = msm_dai_q6_dai_probe,
  4415. .remove = msm_dai_q6_dai_remove,
  4416. },
  4417. {
  4418. .playback = {
  4419. .stream_name = "Slimbus8 Playback",
  4420. .aif_name = "SLIMBUS_8_RX",
  4421. .rates = SNDRV_PCM_RATE_8000_384000,
  4422. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4423. .channels_min = 1,
  4424. .channels_max = 8,
  4425. .rate_min = 8000,
  4426. .rate_max = 384000,
  4427. },
  4428. .ops = &msm_dai_q6_ops,
  4429. .id = SLIMBUS_8_RX,
  4430. .probe = msm_dai_q6_dai_probe,
  4431. .remove = msm_dai_q6_dai_remove,
  4432. },
  4433. {
  4434. .playback = {
  4435. .stream_name = "Slimbus9 Playback",
  4436. .aif_name = "SLIMBUS_9_RX",
  4437. .rates = SNDRV_PCM_RATE_8000_384000,
  4438. .formats = DAI_FORMATS_S16_S24_S32_LE,
  4439. .channels_min = 1,
  4440. .channels_max = 8,
  4441. .rate_min = 8000,
  4442. .rate_max = 384000,
  4443. },
  4444. .ops = &msm_dai_q6_ops,
  4445. .id = SLIMBUS_9_RX,
  4446. .probe = msm_dai_q6_dai_probe,
  4447. .remove = msm_dai_q6_dai_remove,
  4448. },
  4449. };
  4450. static struct snd_soc_dai_driver msm_dai_q6_slimbus_tx_dai[] = {
  4451. {
  4452. .capture = {
  4453. .stream_name = "Slimbus Capture",
  4454. .aif_name = "SLIMBUS_0_TX",
  4455. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4456. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4457. SNDRV_PCM_RATE_192000,
  4458. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4459. SNDRV_PCM_FMTBIT_S24_LE |
  4460. SNDRV_PCM_FMTBIT_S24_3LE,
  4461. .channels_min = 1,
  4462. .channels_max = 8,
  4463. .rate_min = 8000,
  4464. .rate_max = 192000,
  4465. },
  4466. .ops = &msm_dai_q6_ops,
  4467. .id = SLIMBUS_0_TX,
  4468. .probe = msm_dai_q6_dai_probe,
  4469. .remove = msm_dai_q6_dai_remove,
  4470. },
  4471. {
  4472. .capture = {
  4473. .stream_name = "Slimbus1 Capture",
  4474. .aif_name = "SLIMBUS_1_TX",
  4475. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4476. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4477. SNDRV_PCM_RATE_192000,
  4478. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4479. SNDRV_PCM_FMTBIT_S24_LE |
  4480. SNDRV_PCM_FMTBIT_S24_3LE,
  4481. .channels_min = 1,
  4482. .channels_max = 2,
  4483. .rate_min = 8000,
  4484. .rate_max = 192000,
  4485. },
  4486. .ops = &msm_dai_q6_ops,
  4487. .id = SLIMBUS_1_TX,
  4488. .probe = msm_dai_q6_dai_probe,
  4489. .remove = msm_dai_q6_dai_remove,
  4490. },
  4491. {
  4492. .capture = {
  4493. .stream_name = "Slimbus2 Capture",
  4494. .aif_name = "SLIMBUS_2_TX",
  4495. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4496. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4497. SNDRV_PCM_RATE_192000,
  4498. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4499. SNDRV_PCM_FMTBIT_S24_LE,
  4500. .channels_min = 1,
  4501. .channels_max = 8,
  4502. .rate_min = 8000,
  4503. .rate_max = 192000,
  4504. },
  4505. .ops = &msm_dai_q6_ops,
  4506. .id = SLIMBUS_2_TX,
  4507. .probe = msm_dai_q6_dai_probe,
  4508. .remove = msm_dai_q6_dai_remove,
  4509. },
  4510. {
  4511. .capture = {
  4512. .stream_name = "Slimbus3 Capture",
  4513. .aif_name = "SLIMBUS_3_TX",
  4514. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4515. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4516. SNDRV_PCM_RATE_192000,
  4517. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4518. SNDRV_PCM_FMTBIT_S24_LE,
  4519. .channels_min = 2,
  4520. .channels_max = 4,
  4521. .rate_min = 8000,
  4522. .rate_max = 192000,
  4523. },
  4524. .ops = &msm_dai_q6_ops,
  4525. .id = SLIMBUS_3_TX,
  4526. .probe = msm_dai_q6_dai_probe,
  4527. .remove = msm_dai_q6_dai_remove,
  4528. },
  4529. {
  4530. .capture = {
  4531. .stream_name = "Slimbus4 Capture",
  4532. .aif_name = "SLIMBUS_4_TX",
  4533. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4534. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4535. SNDRV_PCM_RATE_192000,
  4536. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4537. SNDRV_PCM_FMTBIT_S24_LE |
  4538. SNDRV_PCM_FMTBIT_S32_LE,
  4539. .channels_min = 2,
  4540. .channels_max = 4,
  4541. .rate_min = 8000,
  4542. .rate_max = 192000,
  4543. },
  4544. .ops = &msm_dai_q6_ops,
  4545. .id = SLIMBUS_4_TX,
  4546. .probe = msm_dai_q6_dai_probe,
  4547. .remove = msm_dai_q6_dai_remove,
  4548. },
  4549. {
  4550. .capture = {
  4551. .stream_name = "Slimbus5 Capture",
  4552. .aif_name = "SLIMBUS_5_TX",
  4553. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  4554. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  4555. SNDRV_PCM_RATE_192000,
  4556. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4557. SNDRV_PCM_FMTBIT_S24_LE,
  4558. .channels_min = 1,
  4559. .channels_max = 8,
  4560. .rate_min = 8000,
  4561. .rate_max = 192000,
  4562. },
  4563. .ops = &msm_dai_q6_ops,
  4564. .id = SLIMBUS_5_TX,
  4565. .probe = msm_dai_q6_dai_probe,
  4566. .remove = msm_dai_q6_dai_remove,
  4567. },
  4568. {
  4569. .capture = {
  4570. .stream_name = "Slimbus6 Capture",
  4571. .aif_name = "SLIMBUS_6_TX",
  4572. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4573. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4574. SNDRV_PCM_RATE_192000,
  4575. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4576. SNDRV_PCM_FMTBIT_S24_LE,
  4577. .channels_min = 1,
  4578. .channels_max = 2,
  4579. .rate_min = 8000,
  4580. .rate_max = 192000,
  4581. },
  4582. .ops = &msm_dai_q6_ops,
  4583. .id = SLIMBUS_6_TX,
  4584. .probe = msm_dai_q6_dai_probe,
  4585. .remove = msm_dai_q6_dai_remove,
  4586. },
  4587. {
  4588. .capture = {
  4589. .stream_name = "Slimbus7 Capture",
  4590. .aif_name = "SLIMBUS_7_TX",
  4591. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4592. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4593. SNDRV_PCM_RATE_192000,
  4594. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4595. SNDRV_PCM_FMTBIT_S24_LE |
  4596. SNDRV_PCM_FMTBIT_S32_LE,
  4597. .channels_min = 1,
  4598. .channels_max = 8,
  4599. .rate_min = 8000,
  4600. .rate_max = 192000,
  4601. },
  4602. .ops = &msm_dai_q6_ops,
  4603. .id = SLIMBUS_7_TX,
  4604. .probe = msm_dai_q6_dai_probe,
  4605. .remove = msm_dai_q6_dai_remove,
  4606. },
  4607. {
  4608. .capture = {
  4609. .stream_name = "Slimbus8 Capture",
  4610. .aif_name = "SLIMBUS_8_TX",
  4611. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4612. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  4613. SNDRV_PCM_RATE_192000,
  4614. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4615. SNDRV_PCM_FMTBIT_S24_LE |
  4616. SNDRV_PCM_FMTBIT_S32_LE,
  4617. .channels_min = 1,
  4618. .channels_max = 8,
  4619. .rate_min = 8000,
  4620. .rate_max = 192000,
  4621. },
  4622. .ops = &msm_dai_q6_ops,
  4623. .id = SLIMBUS_8_TX,
  4624. .probe = msm_dai_q6_dai_probe,
  4625. .remove = msm_dai_q6_dai_remove,
  4626. },
  4627. {
  4628. .capture = {
  4629. .stream_name = "Slimbus9 Capture",
  4630. .aif_name = "SLIMBUS_9_TX",
  4631. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  4632. SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |
  4633. SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 |
  4634. SNDRV_PCM_RATE_192000,
  4635. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  4636. SNDRV_PCM_FMTBIT_S24_LE |
  4637. SNDRV_PCM_FMTBIT_S32_LE,
  4638. .channels_min = 1,
  4639. .channels_max = 8,
  4640. .rate_min = 8000,
  4641. .rate_max = 192000,
  4642. },
  4643. .ops = &msm_dai_q6_ops,
  4644. .id = SLIMBUS_9_TX,
  4645. .probe = msm_dai_q6_dai_probe,
  4646. .remove = msm_dai_q6_dai_remove,
  4647. },
  4648. };
  4649. static int msm_dai_q6_mi2s_format_put(struct snd_kcontrol *kcontrol,
  4650. struct snd_ctl_elem_value *ucontrol)
  4651. {
  4652. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4653. int value = ucontrol->value.integer.value[0];
  4654. dai_data->port_config.i2s.data_format = value;
  4655. pr_debug("%s: value = %d, channel = %d, line = %d\n",
  4656. __func__, value, dai_data->port_config.i2s.mono_stereo,
  4657. dai_data->port_config.i2s.channel_mode);
  4658. return 0;
  4659. }
  4660. static int msm_dai_q6_mi2s_format_get(struct snd_kcontrol *kcontrol,
  4661. struct snd_ctl_elem_value *ucontrol)
  4662. {
  4663. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4664. ucontrol->value.integer.value[0] =
  4665. dai_data->port_config.i2s.data_format;
  4666. return 0;
  4667. }
  4668. static int msm_dai_q6_mi2s_vi_feed_mono_put(struct snd_kcontrol *kcontrol,
  4669. struct snd_ctl_elem_value *ucontrol)
  4670. {
  4671. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4672. int value = ucontrol->value.integer.value[0];
  4673. dai_data->vi_feed_mono = value;
  4674. pr_debug("%s: value = %d\n", __func__, value);
  4675. return 0;
  4676. }
  4677. static int msm_dai_q6_mi2s_vi_feed_mono_get(struct snd_kcontrol *kcontrol,
  4678. struct snd_ctl_elem_value *ucontrol)
  4679. {
  4680. struct msm_dai_q6_dai_data *dai_data = kcontrol->private_data;
  4681. ucontrol->value.integer.value[0] = dai_data->vi_feed_mono;
  4682. return 0;
  4683. }
  4684. static const struct snd_kcontrol_new mi2s_config_controls[] = {
  4685. SOC_ENUM_EXT("PRI MI2S RX Format", mi2s_config_enum[0],
  4686. msm_dai_q6_mi2s_format_get,
  4687. msm_dai_q6_mi2s_format_put),
  4688. SOC_ENUM_EXT("SEC MI2S RX Format", mi2s_config_enum[0],
  4689. msm_dai_q6_mi2s_format_get,
  4690. msm_dai_q6_mi2s_format_put),
  4691. SOC_ENUM_EXT("TERT MI2S RX Format", mi2s_config_enum[0],
  4692. msm_dai_q6_mi2s_format_get,
  4693. msm_dai_q6_mi2s_format_put),
  4694. SOC_ENUM_EXT("QUAT MI2S RX Format", mi2s_config_enum[0],
  4695. msm_dai_q6_mi2s_format_get,
  4696. msm_dai_q6_mi2s_format_put),
  4697. SOC_ENUM_EXT("QUIN MI2S RX Format", mi2s_config_enum[0],
  4698. msm_dai_q6_mi2s_format_get,
  4699. msm_dai_q6_mi2s_format_put),
  4700. SOC_ENUM_EXT("SENARY MI2S RX Format", mi2s_config_enum[0],
  4701. msm_dai_q6_mi2s_format_get,
  4702. msm_dai_q6_mi2s_format_put),
  4703. SOC_ENUM_EXT("PRI MI2S TX Format", mi2s_config_enum[0],
  4704. msm_dai_q6_mi2s_format_get,
  4705. msm_dai_q6_mi2s_format_put),
  4706. SOC_ENUM_EXT("SEC MI2S TX Format", mi2s_config_enum[0],
  4707. msm_dai_q6_mi2s_format_get,
  4708. msm_dai_q6_mi2s_format_put),
  4709. SOC_ENUM_EXT("TERT MI2S TX Format", mi2s_config_enum[0],
  4710. msm_dai_q6_mi2s_format_get,
  4711. msm_dai_q6_mi2s_format_put),
  4712. SOC_ENUM_EXT("QUAT MI2S TX Format", mi2s_config_enum[0],
  4713. msm_dai_q6_mi2s_format_get,
  4714. msm_dai_q6_mi2s_format_put),
  4715. SOC_ENUM_EXT("QUIN MI2S TX Format", mi2s_config_enum[0],
  4716. msm_dai_q6_mi2s_format_get,
  4717. msm_dai_q6_mi2s_format_put),
  4718. SOC_ENUM_EXT("SENARY MI2S TX Format", mi2s_config_enum[0],
  4719. msm_dai_q6_mi2s_format_get,
  4720. msm_dai_q6_mi2s_format_put),
  4721. SOC_ENUM_EXT("INT5 MI2S TX Format", mi2s_config_enum[0],
  4722. msm_dai_q6_mi2s_format_get,
  4723. msm_dai_q6_mi2s_format_put),
  4724. };
  4725. static const struct snd_kcontrol_new mi2s_vi_feed_controls[] = {
  4726. SOC_ENUM_EXT("INT5 MI2S VI MONO", mi2s_config_enum[1],
  4727. msm_dai_q6_mi2s_vi_feed_mono_get,
  4728. msm_dai_q6_mi2s_vi_feed_mono_put),
  4729. };
  4730. static int msm_dai_q6_dai_mi2s_probe(struct snd_soc_dai *dai)
  4731. {
  4732. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4733. dev_get_drvdata(dai->dev);
  4734. struct msm_mi2s_pdata *mi2s_pdata =
  4735. (struct msm_mi2s_pdata *) dai->dev->platform_data;
  4736. struct snd_kcontrol *kcontrol = NULL;
  4737. int rc = 0;
  4738. const struct snd_kcontrol_new *ctrl = NULL;
  4739. const struct snd_kcontrol_new *vi_feed_ctrl = NULL;
  4740. u16 dai_id = 0;
  4741. dai->id = mi2s_pdata->intf_id;
  4742. if (mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4743. if (dai->id == MSM_PRIM_MI2S)
  4744. ctrl = &mi2s_config_controls[0];
  4745. if (dai->id == MSM_SEC_MI2S)
  4746. ctrl = &mi2s_config_controls[1];
  4747. if (dai->id == MSM_TERT_MI2S)
  4748. ctrl = &mi2s_config_controls[2];
  4749. if (dai->id == MSM_QUAT_MI2S)
  4750. ctrl = &mi2s_config_controls[3];
  4751. if (dai->id == MSM_QUIN_MI2S)
  4752. ctrl = &mi2s_config_controls[4];
  4753. if (dai->id == MSM_SENARY_MI2S)
  4754. ctrl = &mi2s_config_controls[5];
  4755. }
  4756. if (ctrl) {
  4757. kcontrol = snd_ctl_new1(ctrl,
  4758. &mi2s_dai_data->rx_dai.mi2s_dai_data);
  4759. rc = snd_ctl_add(dai->component->card->snd_card, kcontrol);
  4760. if (rc < 0) {
  4761. dev_err(dai->dev, "%s: err add RX fmt ctl DAI = %s\n",
  4762. __func__, dai->name);
  4763. goto rtn;
  4764. }
  4765. }
  4766. ctrl = NULL;
  4767. if (mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode) {
  4768. if (dai->id == MSM_PRIM_MI2S)
  4769. ctrl = &mi2s_config_controls[6];
  4770. if (dai->id == MSM_SEC_MI2S)
  4771. ctrl = &mi2s_config_controls[7];
  4772. if (dai->id == MSM_TERT_MI2S)
  4773. ctrl = &mi2s_config_controls[8];
  4774. if (dai->id == MSM_QUAT_MI2S)
  4775. ctrl = &mi2s_config_controls[9];
  4776. if (dai->id == MSM_QUIN_MI2S)
  4777. ctrl = &mi2s_config_controls[10];
  4778. if (dai->id == MSM_SENARY_MI2S)
  4779. ctrl = &mi2s_config_controls[11];
  4780. if (dai->id == MSM_INT5_MI2S)
  4781. ctrl = &mi2s_config_controls[12];
  4782. }
  4783. if (ctrl) {
  4784. rc = snd_ctl_add(dai->component->card->snd_card,
  4785. snd_ctl_new1(ctrl,
  4786. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4787. if (rc < 0) {
  4788. if (kcontrol)
  4789. snd_ctl_remove(dai->component->card->snd_card,
  4790. kcontrol);
  4791. dev_err(dai->dev, "%s: err add TX fmt ctl DAI = %s\n",
  4792. __func__, dai->name);
  4793. }
  4794. }
  4795. if (dai->id == MSM_INT5_MI2S)
  4796. vi_feed_ctrl = &mi2s_vi_feed_controls[0];
  4797. if (vi_feed_ctrl) {
  4798. rc = snd_ctl_add(dai->component->card->snd_card,
  4799. snd_ctl_new1(vi_feed_ctrl,
  4800. &mi2s_dai_data->tx_dai.mi2s_dai_data));
  4801. if (rc < 0) {
  4802. dev_err(dai->dev, "%s: err add TX vi feed channel ctl DAI = %s\n",
  4803. __func__, dai->name);
  4804. }
  4805. }
  4806. if (mi2s_dai_data->is_island_dai) {
  4807. msm_mi2s_get_port_id(dai->id, SNDRV_PCM_STREAM_CAPTURE,
  4808. &dai_id);
  4809. rc = msm_dai_q6_add_island_mx_ctls(
  4810. dai->component->card->snd_card,
  4811. dai->name, dai_id,
  4812. (void *)mi2s_dai_data);
  4813. }
  4814. rc = msm_dai_q6_dai_add_route(dai);
  4815. rtn:
  4816. return rc;
  4817. }
  4818. static int msm_dai_q6_dai_mi2s_remove(struct snd_soc_dai *dai)
  4819. {
  4820. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4821. dev_get_drvdata(dai->dev);
  4822. int rc;
  4823. /* If AFE port is still up, close it */
  4824. if (test_bit(STATUS_PORT_STARTED,
  4825. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask)) {
  4826. rc = afe_close(MI2S_RX); /* can block */
  4827. if (rc < 0)
  4828. dev_err(dai->dev, "fail to close MI2S_RX port\n");
  4829. clear_bit(STATUS_PORT_STARTED,
  4830. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask);
  4831. }
  4832. if (test_bit(STATUS_PORT_STARTED,
  4833. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  4834. rc = afe_close(MI2S_TX); /* can block */
  4835. if (rc < 0)
  4836. dev_err(dai->dev, "fail to close MI2S_TX port\n");
  4837. clear_bit(STATUS_PORT_STARTED,
  4838. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask);
  4839. }
  4840. return 0;
  4841. }
  4842. static int msm_dai_q6_mi2s_startup(struct snd_pcm_substream *substream,
  4843. struct snd_soc_dai *dai)
  4844. {
  4845. return 0;
  4846. }
  4847. static int msm_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  4848. {
  4849. int ret = 0;
  4850. switch (stream) {
  4851. case SNDRV_PCM_STREAM_PLAYBACK:
  4852. switch (mi2s_id) {
  4853. case MSM_PRIM_MI2S:
  4854. *port_id = AFE_PORT_ID_PRIMARY_MI2S_RX;
  4855. break;
  4856. case MSM_SEC_MI2S:
  4857. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX;
  4858. break;
  4859. case MSM_TERT_MI2S:
  4860. *port_id = AFE_PORT_ID_TERTIARY_MI2S_RX;
  4861. break;
  4862. case MSM_QUAT_MI2S:
  4863. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_RX;
  4864. break;
  4865. case MSM_SEC_MI2S_SD1:
  4866. *port_id = AFE_PORT_ID_SECONDARY_MI2S_RX_SD1;
  4867. break;
  4868. case MSM_QUIN_MI2S:
  4869. *port_id = AFE_PORT_ID_QUINARY_MI2S_RX;
  4870. break;
  4871. case MSM_SENARY_MI2S:
  4872. *port_id = AFE_PORT_ID_SENARY_MI2S_RX;
  4873. break;
  4874. case MSM_INT0_MI2S:
  4875. *port_id = AFE_PORT_ID_INT0_MI2S_RX;
  4876. break;
  4877. case MSM_INT1_MI2S:
  4878. *port_id = AFE_PORT_ID_INT1_MI2S_RX;
  4879. break;
  4880. case MSM_INT2_MI2S:
  4881. *port_id = AFE_PORT_ID_INT2_MI2S_RX;
  4882. break;
  4883. case MSM_INT3_MI2S:
  4884. *port_id = AFE_PORT_ID_INT3_MI2S_RX;
  4885. break;
  4886. case MSM_INT4_MI2S:
  4887. *port_id = AFE_PORT_ID_INT4_MI2S_RX;
  4888. break;
  4889. case MSM_INT5_MI2S:
  4890. *port_id = AFE_PORT_ID_INT5_MI2S_RX;
  4891. break;
  4892. case MSM_INT6_MI2S:
  4893. *port_id = AFE_PORT_ID_INT6_MI2S_RX;
  4894. break;
  4895. default:
  4896. pr_err("%s: playback err id 0x%x\n",
  4897. __func__, mi2s_id);
  4898. ret = -1;
  4899. break;
  4900. }
  4901. break;
  4902. case SNDRV_PCM_STREAM_CAPTURE:
  4903. switch (mi2s_id) {
  4904. case MSM_PRIM_MI2S:
  4905. *port_id = AFE_PORT_ID_PRIMARY_MI2S_TX;
  4906. break;
  4907. case MSM_SEC_MI2S:
  4908. *port_id = AFE_PORT_ID_SECONDARY_MI2S_TX;
  4909. break;
  4910. case MSM_TERT_MI2S:
  4911. *port_id = AFE_PORT_ID_TERTIARY_MI2S_TX;
  4912. break;
  4913. case MSM_QUAT_MI2S:
  4914. *port_id = AFE_PORT_ID_QUATERNARY_MI2S_TX;
  4915. break;
  4916. case MSM_QUIN_MI2S:
  4917. *port_id = AFE_PORT_ID_QUINARY_MI2S_TX;
  4918. break;
  4919. case MSM_SENARY_MI2S:
  4920. *port_id = AFE_PORT_ID_SENARY_MI2S_TX;
  4921. break;
  4922. case MSM_INT0_MI2S:
  4923. *port_id = AFE_PORT_ID_INT0_MI2S_TX;
  4924. break;
  4925. case MSM_INT1_MI2S:
  4926. *port_id = AFE_PORT_ID_INT1_MI2S_TX;
  4927. break;
  4928. case MSM_INT2_MI2S:
  4929. *port_id = AFE_PORT_ID_INT2_MI2S_TX;
  4930. break;
  4931. case MSM_INT3_MI2S:
  4932. *port_id = AFE_PORT_ID_INT3_MI2S_TX;
  4933. break;
  4934. case MSM_INT4_MI2S:
  4935. *port_id = AFE_PORT_ID_INT4_MI2S_TX;
  4936. break;
  4937. case MSM_INT5_MI2S:
  4938. *port_id = AFE_PORT_ID_INT5_MI2S_TX;
  4939. break;
  4940. case MSM_INT6_MI2S:
  4941. *port_id = AFE_PORT_ID_INT6_MI2S_TX;
  4942. break;
  4943. default:
  4944. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  4945. ret = -1;
  4946. break;
  4947. }
  4948. break;
  4949. default:
  4950. pr_err("%s: default err %d\n", __func__, stream);
  4951. ret = -1;
  4952. break;
  4953. }
  4954. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  4955. return ret;
  4956. }
  4957. static int msm_dai_q6_mi2s_prepare(struct snd_pcm_substream *substream,
  4958. struct snd_soc_dai *dai)
  4959. {
  4960. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  4961. dev_get_drvdata(dai->dev);
  4962. struct msm_dai_q6_dai_data *dai_data =
  4963. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  4964. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  4965. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  4966. u16 port_id = 0;
  4967. int rc = 0;
  4968. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  4969. &port_id) != 0) {
  4970. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  4971. __func__, port_id);
  4972. return -EINVAL;
  4973. }
  4974. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  4975. "dai_data->channels = %u sample_rate = %u\n", __func__,
  4976. dai->id, port_id, dai_data->channels, dai_data->rate);
  4977. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  4978. /* PORT START should be set if prepare called
  4979. * in active state.
  4980. */
  4981. rc = afe_port_start(port_id, &dai_data->port_config,
  4982. dai_data->rate);
  4983. if (rc < 0)
  4984. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  4985. dai->id);
  4986. else
  4987. set_bit(STATUS_PORT_STARTED,
  4988. dai_data->status_mask);
  4989. }
  4990. if (!test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  4991. set_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  4992. dev_dbg(dai->dev, "%s: set hwfree_status to started\n",
  4993. __func__);
  4994. }
  4995. return rc;
  4996. }
  4997. static int msm_dai_q6_mi2s_hw_params(struct snd_pcm_substream *substream,
  4998. struct snd_pcm_hw_params *params,
  4999. struct snd_soc_dai *dai)
  5000. {
  5001. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5002. dev_get_drvdata(dai->dev);
  5003. struct msm_dai_q6_mi2s_dai_config *mi2s_dai_config =
  5004. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5005. &mi2s_dai_data->rx_dai : &mi2s_dai_data->tx_dai);
  5006. struct msm_dai_q6_dai_data *dai_data = &mi2s_dai_config->mi2s_dai_data;
  5007. struct afe_param_id_i2s_cfg *i2s = &dai_data->port_config.i2s;
  5008. dai_data->channels = params_channels(params);
  5009. switch (dai_data->channels) {
  5010. case 15:
  5011. case 16:
  5012. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5013. case AFE_PORT_I2S_16CHS:
  5014. dai_data->port_config.i2s.channel_mode
  5015. = AFE_PORT_I2S_16CHS;
  5016. break;
  5017. default:
  5018. goto error_invalid_data;
  5019. };
  5020. break;
  5021. case 13:
  5022. case 14:
  5023. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5024. case AFE_PORT_I2S_14CHS:
  5025. case AFE_PORT_I2S_16CHS:
  5026. dai_data->port_config.i2s.channel_mode
  5027. = AFE_PORT_I2S_14CHS;
  5028. break;
  5029. default:
  5030. goto error_invalid_data;
  5031. };
  5032. break;
  5033. case 11:
  5034. case 12:
  5035. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5036. case AFE_PORT_I2S_12CHS:
  5037. case AFE_PORT_I2S_14CHS:
  5038. case AFE_PORT_I2S_16CHS:
  5039. dai_data->port_config.i2s.channel_mode
  5040. = AFE_PORT_I2S_12CHS;
  5041. break;
  5042. default:
  5043. goto error_invalid_data;
  5044. };
  5045. break;
  5046. case 9:
  5047. case 10:
  5048. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5049. case AFE_PORT_I2S_10CHS:
  5050. case AFE_PORT_I2S_12CHS:
  5051. case AFE_PORT_I2S_14CHS:
  5052. case AFE_PORT_I2S_16CHS:
  5053. dai_data->port_config.i2s.channel_mode
  5054. = AFE_PORT_I2S_10CHS;
  5055. break;
  5056. default:
  5057. goto error_invalid_data;
  5058. };
  5059. break;
  5060. case 8:
  5061. case 7:
  5062. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_8CHS)
  5063. goto error_invalid_data;
  5064. else
  5065. if (mi2s_dai_config->pdata_mi2s_lines
  5066. == AFE_PORT_I2S_8CHS_2)
  5067. dai_data->port_config.i2s.channel_mode =
  5068. AFE_PORT_I2S_8CHS_2;
  5069. else
  5070. dai_data->port_config.i2s.channel_mode =
  5071. AFE_PORT_I2S_8CHS;
  5072. break;
  5073. case 6:
  5074. case 5:
  5075. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_6CHS)
  5076. goto error_invalid_data;
  5077. dai_data->port_config.i2s.channel_mode = AFE_PORT_I2S_6CHS;
  5078. break;
  5079. case 4:
  5080. case 3:
  5081. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5082. case AFE_PORT_I2S_SD0:
  5083. case AFE_PORT_I2S_SD1:
  5084. case AFE_PORT_I2S_SD2:
  5085. case AFE_PORT_I2S_SD3:
  5086. case AFE_PORT_I2S_SD4:
  5087. case AFE_PORT_I2S_SD5:
  5088. case AFE_PORT_I2S_SD6:
  5089. case AFE_PORT_I2S_SD7:
  5090. goto error_invalid_data;
  5091. break;
  5092. case AFE_PORT_I2S_QUAD01:
  5093. case AFE_PORT_I2S_QUAD23:
  5094. case AFE_PORT_I2S_QUAD45:
  5095. case AFE_PORT_I2S_QUAD67:
  5096. dai_data->port_config.i2s.channel_mode =
  5097. mi2s_dai_config->pdata_mi2s_lines;
  5098. break;
  5099. case AFE_PORT_I2S_8CHS_2:
  5100. dai_data->port_config.i2s.channel_mode =
  5101. AFE_PORT_I2S_QUAD45;
  5102. break;
  5103. default:
  5104. dai_data->port_config.i2s.channel_mode =
  5105. AFE_PORT_I2S_QUAD01;
  5106. break;
  5107. };
  5108. break;
  5109. case 2:
  5110. case 1:
  5111. if (mi2s_dai_config->pdata_mi2s_lines < AFE_PORT_I2S_SD0)
  5112. goto error_invalid_data;
  5113. switch (mi2s_dai_config->pdata_mi2s_lines) {
  5114. case AFE_PORT_I2S_SD0:
  5115. case AFE_PORT_I2S_SD1:
  5116. case AFE_PORT_I2S_SD2:
  5117. case AFE_PORT_I2S_SD3:
  5118. case AFE_PORT_I2S_SD4:
  5119. case AFE_PORT_I2S_SD5:
  5120. case AFE_PORT_I2S_SD6:
  5121. case AFE_PORT_I2S_SD7:
  5122. dai_data->port_config.i2s.channel_mode =
  5123. mi2s_dai_config->pdata_mi2s_lines;
  5124. break;
  5125. case AFE_PORT_I2S_QUAD01:
  5126. case AFE_PORT_I2S_6CHS:
  5127. case AFE_PORT_I2S_8CHS:
  5128. case AFE_PORT_I2S_10CHS:
  5129. case AFE_PORT_I2S_12CHS:
  5130. case AFE_PORT_I2S_14CHS:
  5131. case AFE_PORT_I2S_16CHS:
  5132. if (dai_data->vi_feed_mono == SPKR_1)
  5133. dai_data->port_config.i2s.channel_mode =
  5134. AFE_PORT_I2S_SD0;
  5135. else
  5136. dai_data->port_config.i2s.channel_mode =
  5137. AFE_PORT_I2S_SD1;
  5138. break;
  5139. case AFE_PORT_I2S_QUAD23:
  5140. dai_data->port_config.i2s.channel_mode =
  5141. AFE_PORT_I2S_SD2;
  5142. break;
  5143. case AFE_PORT_I2S_QUAD45:
  5144. dai_data->port_config.i2s.channel_mode =
  5145. AFE_PORT_I2S_SD4;
  5146. break;
  5147. case AFE_PORT_I2S_QUAD67:
  5148. dai_data->port_config.i2s.channel_mode =
  5149. AFE_PORT_I2S_SD6;
  5150. break;
  5151. }
  5152. if (dai_data->channels == 2)
  5153. dai_data->port_config.i2s.mono_stereo =
  5154. MSM_AFE_CH_STEREO;
  5155. else
  5156. dai_data->port_config.i2s.mono_stereo = MSM_AFE_MONO;
  5157. break;
  5158. default:
  5159. pr_err("%s: default err channels %d\n",
  5160. __func__, dai_data->channels);
  5161. goto error_invalid_data;
  5162. }
  5163. dai_data->rate = params_rate(params);
  5164. switch (params_format(params)) {
  5165. case SNDRV_PCM_FORMAT_S16_LE:
  5166. case SNDRV_PCM_FORMAT_SPECIAL:
  5167. dai_data->port_config.i2s.bit_width = 16;
  5168. dai_data->bitwidth = 16;
  5169. break;
  5170. case SNDRV_PCM_FORMAT_S24_LE:
  5171. case SNDRV_PCM_FORMAT_S24_3LE:
  5172. dai_data->port_config.i2s.bit_width = 24;
  5173. dai_data->bitwidth = 24;
  5174. break;
  5175. case SNDRV_PCM_FORMAT_S32_LE:
  5176. dai_data->port_config.i2s.bit_width = 32;
  5177. dai_data->bitwidth = 32;
  5178. break;
  5179. default:
  5180. pr_err("%s: format %d\n",
  5181. __func__, params_format(params));
  5182. return -EINVAL;
  5183. }
  5184. dai_data->port_config.i2s.i2s_cfg_minor_version =
  5185. AFE_API_VERSION_I2S_CONFIG;
  5186. dai_data->port_config.i2s.sample_rate = dai_data->rate;
  5187. if ((test_bit(STATUS_PORT_STARTED,
  5188. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) &&
  5189. test_bit(STATUS_PORT_STARTED,
  5190. mi2s_dai_data->rx_dai.mi2s_dai_data.hwfree_status)) ||
  5191. (test_bit(STATUS_PORT_STARTED,
  5192. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask) &&
  5193. test_bit(STATUS_PORT_STARTED,
  5194. mi2s_dai_data->tx_dai.mi2s_dai_data.hwfree_status))) {
  5195. if ((mi2s_dai_data->tx_dai.mi2s_dai_data.rate !=
  5196. mi2s_dai_data->rx_dai.mi2s_dai_data.rate) ||
  5197. (mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth !=
  5198. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth)) {
  5199. dev_err(dai->dev, "%s: Error mismatch in HW params\n"
  5200. "Tx sample_rate = %u bit_width = %hu\n"
  5201. "Rx sample_rate = %u bit_width = %hu\n"
  5202. , __func__,
  5203. mi2s_dai_data->tx_dai.mi2s_dai_data.rate,
  5204. mi2s_dai_data->tx_dai.mi2s_dai_data.bitwidth,
  5205. mi2s_dai_data->rx_dai.mi2s_dai_data.rate,
  5206. mi2s_dai_data->rx_dai.mi2s_dai_data.bitwidth);
  5207. return -EINVAL;
  5208. }
  5209. }
  5210. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  5211. "sample_rate = %u i2s_cfg_minor_version = 0x%x\n"
  5212. "bit_width = %hu channel_mode = 0x%x mono_stereo = %#x\n"
  5213. "ws_src = 0x%x sample_rate = %u data_format = 0x%x\n"
  5214. "reserved = %u\n", __func__, dai->id, dai_data->channels,
  5215. dai_data->rate, i2s->i2s_cfg_minor_version, i2s->bit_width,
  5216. i2s->channel_mode, i2s->mono_stereo, i2s->ws_src,
  5217. i2s->sample_rate, i2s->data_format, i2s->reserved);
  5218. return 0;
  5219. error_invalid_data:
  5220. pr_err("%s: dai_data->channels = %d channel_mode = %d\n", __func__,
  5221. dai_data->channels, dai_data->port_config.i2s.channel_mode);
  5222. return -EINVAL;
  5223. }
  5224. static int msm_dai_q6_mi2s_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  5225. {
  5226. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5227. dev_get_drvdata(dai->dev);
  5228. if (test_bit(STATUS_PORT_STARTED,
  5229. mi2s_dai_data->rx_dai.mi2s_dai_data.status_mask) ||
  5230. test_bit(STATUS_PORT_STARTED,
  5231. mi2s_dai_data->tx_dai.mi2s_dai_data.status_mask)) {
  5232. dev_err(dai->dev, "%s: err chg i2s mode while dai running",
  5233. __func__);
  5234. return -EPERM;
  5235. }
  5236. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  5237. case SND_SOC_DAIFMT_CBS_CFS:
  5238. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  5239. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 1;
  5240. break;
  5241. case SND_SOC_DAIFMT_CBM_CFM:
  5242. mi2s_dai_data->rx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  5243. mi2s_dai_data->tx_dai.mi2s_dai_data.port_config.i2s.ws_src = 0;
  5244. break;
  5245. default:
  5246. pr_err("%s: fmt %d\n",
  5247. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  5248. return -EINVAL;
  5249. }
  5250. return 0;
  5251. }
  5252. static int msm_dai_q6_mi2s_hw_free(struct snd_pcm_substream *substream,
  5253. struct snd_soc_dai *dai)
  5254. {
  5255. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5256. dev_get_drvdata(dai->dev);
  5257. struct msm_dai_q6_dai_data *dai_data =
  5258. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5259. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5260. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5261. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status)) {
  5262. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5263. dev_dbg(dai->dev, "%s: clear hwfree_status\n", __func__);
  5264. }
  5265. return 0;
  5266. }
  5267. static void msm_dai_q6_mi2s_shutdown(struct snd_pcm_substream *substream,
  5268. struct snd_soc_dai *dai)
  5269. {
  5270. struct msm_dai_q6_mi2s_dai_data *mi2s_dai_data =
  5271. dev_get_drvdata(dai->dev);
  5272. struct msm_dai_q6_dai_data *dai_data =
  5273. (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ?
  5274. &mi2s_dai_data->rx_dai.mi2s_dai_data :
  5275. &mi2s_dai_data->tx_dai.mi2s_dai_data);
  5276. u16 port_id = 0;
  5277. int rc = 0;
  5278. if (msm_mi2s_get_port_id(dai->id, substream->stream,
  5279. &port_id) != 0) {
  5280. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  5281. __func__, port_id);
  5282. }
  5283. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  5284. __func__, port_id);
  5285. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  5286. rc = afe_close(port_id);
  5287. if (rc < 0)
  5288. dev_err(dai->dev, "fail to close AFE port\n");
  5289. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  5290. }
  5291. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  5292. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  5293. }
  5294. static struct snd_soc_dai_ops msm_dai_q6_mi2s_ops = {
  5295. .startup = msm_dai_q6_mi2s_startup,
  5296. .prepare = msm_dai_q6_mi2s_prepare,
  5297. .hw_params = msm_dai_q6_mi2s_hw_params,
  5298. .hw_free = msm_dai_q6_mi2s_hw_free,
  5299. .set_fmt = msm_dai_q6_mi2s_set_fmt,
  5300. .shutdown = msm_dai_q6_mi2s_shutdown,
  5301. };
  5302. /* Channel min and max are initialized base on platform data */
  5303. static struct snd_soc_dai_driver msm_dai_q6_mi2s_dai[] = {
  5304. {
  5305. .playback = {
  5306. .stream_name = "Primary MI2S Playback",
  5307. .aif_name = "PRI_MI2S_RX",
  5308. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5309. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5310. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5311. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  5312. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  5313. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  5314. SNDRV_PCM_RATE_384000,
  5315. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5316. SNDRV_PCM_FMTBIT_S24_LE |
  5317. SNDRV_PCM_FMTBIT_S24_3LE,
  5318. .rate_min = 8000,
  5319. .rate_max = 384000,
  5320. },
  5321. .capture = {
  5322. .stream_name = "Primary MI2S Capture",
  5323. .aif_name = "PRI_MI2S_TX",
  5324. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5325. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5326. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5327. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5328. SNDRV_PCM_RATE_192000,
  5329. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5330. .rate_min = 8000,
  5331. .rate_max = 192000,
  5332. },
  5333. .ops = &msm_dai_q6_mi2s_ops,
  5334. .name = "Primary MI2S",
  5335. .id = MSM_PRIM_MI2S,
  5336. .probe = msm_dai_q6_dai_mi2s_probe,
  5337. .remove = msm_dai_q6_dai_mi2s_remove,
  5338. },
  5339. {
  5340. .playback = {
  5341. .stream_name = "Secondary MI2S Playback",
  5342. .aif_name = "SEC_MI2S_RX",
  5343. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5344. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5345. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5346. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5347. SNDRV_PCM_RATE_192000,
  5348. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5349. .rate_min = 8000,
  5350. .rate_max = 192000,
  5351. },
  5352. .capture = {
  5353. .stream_name = "Secondary MI2S Capture",
  5354. .aif_name = "SEC_MI2S_TX",
  5355. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5356. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5357. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5358. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5359. SNDRV_PCM_RATE_192000,
  5360. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5361. .rate_min = 8000,
  5362. .rate_max = 192000,
  5363. },
  5364. .ops = &msm_dai_q6_mi2s_ops,
  5365. .name = "Secondary MI2S",
  5366. .id = MSM_SEC_MI2S,
  5367. .probe = msm_dai_q6_dai_mi2s_probe,
  5368. .remove = msm_dai_q6_dai_mi2s_remove,
  5369. },
  5370. {
  5371. .playback = {
  5372. .stream_name = "Tertiary MI2S Playback",
  5373. .aif_name = "TERT_MI2S_RX",
  5374. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5375. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5376. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5377. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5378. SNDRV_PCM_RATE_192000,
  5379. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5380. .rate_min = 8000,
  5381. .rate_max = 192000,
  5382. },
  5383. .capture = {
  5384. .stream_name = "Tertiary MI2S Capture",
  5385. .aif_name = "TERT_MI2S_TX",
  5386. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5387. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5388. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5389. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5390. SNDRV_PCM_RATE_192000,
  5391. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5392. .rate_min = 8000,
  5393. .rate_max = 192000,
  5394. },
  5395. .ops = &msm_dai_q6_mi2s_ops,
  5396. .name = "Tertiary MI2S",
  5397. .id = MSM_TERT_MI2S,
  5398. .probe = msm_dai_q6_dai_mi2s_probe,
  5399. .remove = msm_dai_q6_dai_mi2s_remove,
  5400. },
  5401. {
  5402. .playback = {
  5403. .stream_name = "Quaternary MI2S Playback",
  5404. .aif_name = "QUAT_MI2S_RX",
  5405. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5406. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5407. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5408. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5409. SNDRV_PCM_RATE_192000,
  5410. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5411. .rate_min = 8000,
  5412. .rate_max = 192000,
  5413. },
  5414. .capture = {
  5415. .stream_name = "Quaternary MI2S Capture",
  5416. .aif_name = "QUAT_MI2S_TX",
  5417. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  5418. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  5419. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  5420. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  5421. SNDRV_PCM_RATE_192000,
  5422. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5423. .rate_min = 8000,
  5424. .rate_max = 192000,
  5425. },
  5426. .ops = &msm_dai_q6_mi2s_ops,
  5427. .name = "Quaternary MI2S",
  5428. .id = MSM_QUAT_MI2S,
  5429. .probe = msm_dai_q6_dai_mi2s_probe,
  5430. .remove = msm_dai_q6_dai_mi2s_remove,
  5431. },
  5432. {
  5433. .playback = {
  5434. .stream_name = "Quinary MI2S Playback",
  5435. .aif_name = "QUIN_MI2S_RX",
  5436. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5437. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5438. SNDRV_PCM_RATE_192000,
  5439. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5440. .rate_min = 8000,
  5441. .rate_max = 192000,
  5442. },
  5443. .capture = {
  5444. .stream_name = "Quinary MI2S Capture",
  5445. .aif_name = "QUIN_MI2S_TX",
  5446. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5447. SNDRV_PCM_RATE_16000,
  5448. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5449. .rate_min = 8000,
  5450. .rate_max = 48000,
  5451. },
  5452. .ops = &msm_dai_q6_mi2s_ops,
  5453. .name = "Quinary MI2S",
  5454. .id = MSM_QUIN_MI2S,
  5455. .probe = msm_dai_q6_dai_mi2s_probe,
  5456. .remove = msm_dai_q6_dai_mi2s_remove,
  5457. },
  5458. {
  5459. .playback = {
  5460. .stream_name = "Senary MI2S Playback",
  5461. .aif_name = "SEN_MI2S_RX",
  5462. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5463. SNDRV_PCM_RATE_16000,
  5464. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5465. .rate_min = 8000,
  5466. .rate_max = 48000,
  5467. },
  5468. .capture = {
  5469. .stream_name = "Senary MI2S Capture",
  5470. .aif_name = "SENARY_MI2S_TX",
  5471. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5472. SNDRV_PCM_RATE_16000,
  5473. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5474. .rate_min = 8000,
  5475. .rate_max = 48000,
  5476. },
  5477. .ops = &msm_dai_q6_mi2s_ops,
  5478. .name = "Senary MI2S",
  5479. .id = MSM_SENARY_MI2S,
  5480. .probe = msm_dai_q6_dai_mi2s_probe,
  5481. .remove = msm_dai_q6_dai_mi2s_remove,
  5482. },
  5483. {
  5484. .playback = {
  5485. .stream_name = "Secondary MI2S Playback SD1",
  5486. .aif_name = "SEC_MI2S_RX_SD1",
  5487. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5488. SNDRV_PCM_RATE_16000,
  5489. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5490. .rate_min = 8000,
  5491. .rate_max = 48000,
  5492. },
  5493. .id = MSM_SEC_MI2S_SD1,
  5494. },
  5495. {
  5496. .playback = {
  5497. .stream_name = "INT0 MI2S Playback",
  5498. .aif_name = "INT0_MI2S_RX",
  5499. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5500. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_44100 |
  5501. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000,
  5502. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5503. SNDRV_PCM_FMTBIT_S24_LE |
  5504. SNDRV_PCM_FMTBIT_S24_3LE,
  5505. .rate_min = 8000,
  5506. .rate_max = 192000,
  5507. },
  5508. .capture = {
  5509. .stream_name = "INT0 MI2S Capture",
  5510. .aif_name = "INT0_MI2S_TX",
  5511. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5512. SNDRV_PCM_RATE_16000,
  5513. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5514. .rate_min = 8000,
  5515. .rate_max = 48000,
  5516. },
  5517. .ops = &msm_dai_q6_mi2s_ops,
  5518. .name = "INT0 MI2S",
  5519. .id = MSM_INT0_MI2S,
  5520. .probe = msm_dai_q6_dai_mi2s_probe,
  5521. .remove = msm_dai_q6_dai_mi2s_remove,
  5522. },
  5523. {
  5524. .playback = {
  5525. .stream_name = "INT1 MI2S Playback",
  5526. .aif_name = "INT1_MI2S_RX",
  5527. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5528. SNDRV_PCM_RATE_16000,
  5529. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5530. SNDRV_PCM_FMTBIT_S24_LE |
  5531. SNDRV_PCM_FMTBIT_S24_3LE,
  5532. .rate_min = 8000,
  5533. .rate_max = 48000,
  5534. },
  5535. .capture = {
  5536. .stream_name = "INT1 MI2S Capture",
  5537. .aif_name = "INT1_MI2S_TX",
  5538. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5539. SNDRV_PCM_RATE_16000,
  5540. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5541. .rate_min = 8000,
  5542. .rate_max = 48000,
  5543. },
  5544. .ops = &msm_dai_q6_mi2s_ops,
  5545. .name = "INT1 MI2S",
  5546. .id = MSM_INT1_MI2S,
  5547. .probe = msm_dai_q6_dai_mi2s_probe,
  5548. .remove = msm_dai_q6_dai_mi2s_remove,
  5549. },
  5550. {
  5551. .playback = {
  5552. .stream_name = "INT2 MI2S Playback",
  5553. .aif_name = "INT2_MI2S_RX",
  5554. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5555. SNDRV_PCM_RATE_16000,
  5556. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5557. SNDRV_PCM_FMTBIT_S24_LE |
  5558. SNDRV_PCM_FMTBIT_S24_3LE,
  5559. .rate_min = 8000,
  5560. .rate_max = 48000,
  5561. },
  5562. .capture = {
  5563. .stream_name = "INT2 MI2S Capture",
  5564. .aif_name = "INT2_MI2S_TX",
  5565. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5566. SNDRV_PCM_RATE_16000,
  5567. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5568. .rate_min = 8000,
  5569. .rate_max = 48000,
  5570. },
  5571. .ops = &msm_dai_q6_mi2s_ops,
  5572. .name = "INT2 MI2S",
  5573. .id = MSM_INT2_MI2S,
  5574. .probe = msm_dai_q6_dai_mi2s_probe,
  5575. .remove = msm_dai_q6_dai_mi2s_remove,
  5576. },
  5577. {
  5578. .playback = {
  5579. .stream_name = "INT3 MI2S Playback",
  5580. .aif_name = "INT3_MI2S_RX",
  5581. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5582. SNDRV_PCM_RATE_16000,
  5583. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5584. SNDRV_PCM_FMTBIT_S24_LE |
  5585. SNDRV_PCM_FMTBIT_S24_3LE,
  5586. .rate_min = 8000,
  5587. .rate_max = 48000,
  5588. },
  5589. .capture = {
  5590. .stream_name = "INT3 MI2S Capture",
  5591. .aif_name = "INT3_MI2S_TX",
  5592. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5593. SNDRV_PCM_RATE_16000,
  5594. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5595. .rate_min = 8000,
  5596. .rate_max = 48000,
  5597. },
  5598. .ops = &msm_dai_q6_mi2s_ops,
  5599. .name = "INT3 MI2S",
  5600. .id = MSM_INT3_MI2S,
  5601. .probe = msm_dai_q6_dai_mi2s_probe,
  5602. .remove = msm_dai_q6_dai_mi2s_remove,
  5603. },
  5604. {
  5605. .playback = {
  5606. .stream_name = "INT4 MI2S Playback",
  5607. .aif_name = "INT4_MI2S_RX",
  5608. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5609. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_96000 |
  5610. SNDRV_PCM_RATE_192000,
  5611. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5612. SNDRV_PCM_FMTBIT_S24_LE |
  5613. SNDRV_PCM_FMTBIT_S24_3LE,
  5614. .rate_min = 8000,
  5615. .rate_max = 192000,
  5616. },
  5617. .capture = {
  5618. .stream_name = "INT4 MI2S Capture",
  5619. .aif_name = "INT4_MI2S_TX",
  5620. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5621. SNDRV_PCM_RATE_16000,
  5622. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5623. .rate_min = 8000,
  5624. .rate_max = 48000,
  5625. },
  5626. .ops = &msm_dai_q6_mi2s_ops,
  5627. .name = "INT4 MI2S",
  5628. .id = MSM_INT4_MI2S,
  5629. .probe = msm_dai_q6_dai_mi2s_probe,
  5630. .remove = msm_dai_q6_dai_mi2s_remove,
  5631. },
  5632. {
  5633. .playback = {
  5634. .stream_name = "INT5 MI2S Playback",
  5635. .aif_name = "INT5_MI2S_RX",
  5636. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5637. SNDRV_PCM_RATE_16000,
  5638. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5639. SNDRV_PCM_FMTBIT_S24_LE |
  5640. SNDRV_PCM_FMTBIT_S24_3LE,
  5641. .rate_min = 8000,
  5642. .rate_max = 48000,
  5643. },
  5644. .capture = {
  5645. .stream_name = "INT5 MI2S Capture",
  5646. .aif_name = "INT5_MI2S_TX",
  5647. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5648. SNDRV_PCM_RATE_16000,
  5649. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5650. .rate_min = 8000,
  5651. .rate_max = 48000,
  5652. },
  5653. .ops = &msm_dai_q6_mi2s_ops,
  5654. .name = "INT5 MI2S",
  5655. .id = MSM_INT5_MI2S,
  5656. .probe = msm_dai_q6_dai_mi2s_probe,
  5657. .remove = msm_dai_q6_dai_mi2s_remove,
  5658. },
  5659. {
  5660. .playback = {
  5661. .stream_name = "INT6 MI2S Playback",
  5662. .aif_name = "INT6_MI2S_RX",
  5663. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5664. SNDRV_PCM_RATE_16000,
  5665. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  5666. SNDRV_PCM_FMTBIT_S24_LE |
  5667. SNDRV_PCM_FMTBIT_S24_3LE,
  5668. .rate_min = 8000,
  5669. .rate_max = 48000,
  5670. },
  5671. .capture = {
  5672. .stream_name = "INT6 MI2S Capture",
  5673. .aif_name = "INT6_MI2S_TX",
  5674. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  5675. SNDRV_PCM_RATE_16000,
  5676. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  5677. .rate_min = 8000,
  5678. .rate_max = 48000,
  5679. },
  5680. .ops = &msm_dai_q6_mi2s_ops,
  5681. .name = "INT6 MI2S",
  5682. .id = MSM_INT6_MI2S,
  5683. .probe = msm_dai_q6_dai_mi2s_probe,
  5684. .remove = msm_dai_q6_dai_mi2s_remove,
  5685. },
  5686. };
  5687. static int msm_dai_q6_mi2s_get_lineconfig(u16 sd_lines, u16 *config_ptr,
  5688. unsigned int *ch_cnt)
  5689. {
  5690. u8 num_of_sd_lines;
  5691. num_of_sd_lines = num_of_bits_set(sd_lines);
  5692. switch (num_of_sd_lines) {
  5693. case 0:
  5694. pr_debug("%s: no line is assigned\n", __func__);
  5695. break;
  5696. case 1:
  5697. switch (sd_lines) {
  5698. case MSM_MI2S_SD0:
  5699. *config_ptr = AFE_PORT_I2S_SD0;
  5700. break;
  5701. case MSM_MI2S_SD1:
  5702. *config_ptr = AFE_PORT_I2S_SD1;
  5703. break;
  5704. case MSM_MI2S_SD2:
  5705. *config_ptr = AFE_PORT_I2S_SD2;
  5706. break;
  5707. case MSM_MI2S_SD3:
  5708. *config_ptr = AFE_PORT_I2S_SD3;
  5709. break;
  5710. case MSM_MI2S_SD4:
  5711. *config_ptr = AFE_PORT_I2S_SD4;
  5712. break;
  5713. case MSM_MI2S_SD5:
  5714. *config_ptr = AFE_PORT_I2S_SD5;
  5715. break;
  5716. case MSM_MI2S_SD6:
  5717. *config_ptr = AFE_PORT_I2S_SD6;
  5718. break;
  5719. case MSM_MI2S_SD7:
  5720. *config_ptr = AFE_PORT_I2S_SD7;
  5721. break;
  5722. default:
  5723. pr_err("%s: invalid SD lines %d\n",
  5724. __func__, sd_lines);
  5725. goto error_invalid_data;
  5726. }
  5727. break;
  5728. case 2:
  5729. switch (sd_lines) {
  5730. case MSM_MI2S_SD0 | MSM_MI2S_SD1:
  5731. *config_ptr = AFE_PORT_I2S_QUAD01;
  5732. break;
  5733. case MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5734. *config_ptr = AFE_PORT_I2S_QUAD23;
  5735. break;
  5736. case MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5737. *config_ptr = AFE_PORT_I2S_QUAD45;
  5738. break;
  5739. case MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5740. *config_ptr = AFE_PORT_I2S_QUAD67;
  5741. break;
  5742. default:
  5743. pr_err("%s: invalid SD lines %d\n",
  5744. __func__, sd_lines);
  5745. goto error_invalid_data;
  5746. }
  5747. break;
  5748. case 3:
  5749. switch (sd_lines) {
  5750. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2:
  5751. *config_ptr = AFE_PORT_I2S_6CHS;
  5752. break;
  5753. default:
  5754. pr_err("%s: invalid SD lines %d\n",
  5755. __func__, sd_lines);
  5756. goto error_invalid_data;
  5757. }
  5758. break;
  5759. case 4:
  5760. switch (sd_lines) {
  5761. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3:
  5762. *config_ptr = AFE_PORT_I2S_8CHS;
  5763. break;
  5764. case MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5765. *config_ptr = AFE_PORT_I2S_8CHS_2;
  5766. break;
  5767. default:
  5768. pr_err("%s: invalid SD lines %d\n",
  5769. __func__, sd_lines);
  5770. goto error_invalid_data;
  5771. }
  5772. break;
  5773. case 5:
  5774. switch (sd_lines) {
  5775. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5776. | MSM_MI2S_SD3 | MSM_MI2S_SD4:
  5777. *config_ptr = AFE_PORT_I2S_10CHS;
  5778. break;
  5779. default:
  5780. pr_err("%s: invalid SD lines %d\n",
  5781. __func__, sd_lines);
  5782. goto error_invalid_data;
  5783. }
  5784. break;
  5785. case 6:
  5786. switch (sd_lines) {
  5787. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2
  5788. | MSM_MI2S_SD3 | MSM_MI2S_SD4 | MSM_MI2S_SD5:
  5789. *config_ptr = AFE_PORT_I2S_12CHS;
  5790. break;
  5791. default:
  5792. pr_err("%s: invalid SD lines %d\n",
  5793. __func__, sd_lines);
  5794. goto error_invalid_data;
  5795. }
  5796. break;
  5797. case 7:
  5798. switch (sd_lines) {
  5799. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5800. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6:
  5801. *config_ptr = AFE_PORT_I2S_14CHS;
  5802. break;
  5803. default:
  5804. pr_err("%s: invalid SD lines %d\n",
  5805. __func__, sd_lines);
  5806. goto error_invalid_data;
  5807. }
  5808. break;
  5809. case 8:
  5810. switch (sd_lines) {
  5811. case MSM_MI2S_SD0 | MSM_MI2S_SD1 | MSM_MI2S_SD2 | MSM_MI2S_SD3
  5812. | MSM_MI2S_SD4 | MSM_MI2S_SD5 | MSM_MI2S_SD6 | MSM_MI2S_SD7:
  5813. *config_ptr = AFE_PORT_I2S_16CHS;
  5814. break;
  5815. default:
  5816. pr_err("%s: invalid SD lines %d\n",
  5817. __func__, sd_lines);
  5818. goto error_invalid_data;
  5819. }
  5820. break;
  5821. default:
  5822. pr_err("%s: invalid SD lines %d\n", __func__, num_of_sd_lines);
  5823. goto error_invalid_data;
  5824. }
  5825. *ch_cnt = num_of_sd_lines;
  5826. return 0;
  5827. error_invalid_data:
  5828. pr_err("%s: invalid data\n", __func__);
  5829. return -EINVAL;
  5830. }
  5831. static u16 msm_dai_q6_mi2s_get_num_channels(u16 config)
  5832. {
  5833. switch (config) {
  5834. case AFE_PORT_I2S_SD0:
  5835. case AFE_PORT_I2S_SD1:
  5836. case AFE_PORT_I2S_SD2:
  5837. case AFE_PORT_I2S_SD3:
  5838. case AFE_PORT_I2S_SD4:
  5839. case AFE_PORT_I2S_SD5:
  5840. case AFE_PORT_I2S_SD6:
  5841. case AFE_PORT_I2S_SD7:
  5842. return 2;
  5843. case AFE_PORT_I2S_QUAD01:
  5844. case AFE_PORT_I2S_QUAD23:
  5845. case AFE_PORT_I2S_QUAD45:
  5846. case AFE_PORT_I2S_QUAD67:
  5847. return 4;
  5848. case AFE_PORT_I2S_6CHS:
  5849. return 6;
  5850. case AFE_PORT_I2S_8CHS:
  5851. case AFE_PORT_I2S_8CHS_2:
  5852. return 8;
  5853. case AFE_PORT_I2S_10CHS:
  5854. return 10;
  5855. case AFE_PORT_I2S_12CHS:
  5856. return 12;
  5857. case AFE_PORT_I2S_14CHS:
  5858. return 14;
  5859. case AFE_PORT_I2S_16CHS:
  5860. return 16;
  5861. default:
  5862. pr_err("%s: invalid config\n", __func__);
  5863. return 0;
  5864. }
  5865. }
  5866. static int msm_dai_q6_mi2s_platform_data_validation(
  5867. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  5868. {
  5869. struct msm_dai_q6_mi2s_dai_data *dai_data = dev_get_drvdata(&pdev->dev);
  5870. struct msm_mi2s_pdata *mi2s_pdata =
  5871. (struct msm_mi2s_pdata *) pdev->dev.platform_data;
  5872. unsigned int ch_cnt;
  5873. int rc = 0;
  5874. u16 sd_line;
  5875. if (mi2s_pdata == NULL) {
  5876. pr_err("%s: mi2s_pdata NULL", __func__);
  5877. return -EINVAL;
  5878. }
  5879. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->rx_sd_lines,
  5880. &sd_line, &ch_cnt);
  5881. if (rc < 0) {
  5882. dev_err(&pdev->dev, "invalid MI2S RX sd line config\n");
  5883. goto rtn;
  5884. }
  5885. if (ch_cnt) {
  5886. dai_data->rx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5887. sd_line;
  5888. dai_data->rx_dai.pdata_mi2s_lines = sd_line;
  5889. dai_driver->playback.channels_min = 1;
  5890. dai_driver->playback.channels_max = ch_cnt << 1;
  5891. } else {
  5892. dai_driver->playback.channels_min = 0;
  5893. dai_driver->playback.channels_max = 0;
  5894. }
  5895. rc = msm_dai_q6_mi2s_get_lineconfig(mi2s_pdata->tx_sd_lines,
  5896. &sd_line, &ch_cnt);
  5897. if (rc < 0) {
  5898. dev_err(&pdev->dev, "invalid MI2S TX sd line config\n");
  5899. goto rtn;
  5900. }
  5901. if (ch_cnt) {
  5902. dai_data->tx_dai.mi2s_dai_data.port_config.i2s.channel_mode =
  5903. sd_line;
  5904. dai_data->tx_dai.pdata_mi2s_lines = sd_line;
  5905. dai_driver->capture.channels_min = 1;
  5906. dai_driver->capture.channels_max = ch_cnt << 1;
  5907. } else {
  5908. dai_driver->capture.channels_min = 0;
  5909. dai_driver->capture.channels_max = 0;
  5910. }
  5911. dev_dbg(&pdev->dev, "%s: playback sdline 0x%x capture sdline 0x%x\n",
  5912. __func__, dai_data->rx_dai.pdata_mi2s_lines,
  5913. dai_data->tx_dai.pdata_mi2s_lines);
  5914. dev_dbg(&pdev->dev, "%s: playback ch_max %d capture ch_mx %d\n",
  5915. __func__, dai_driver->playback.channels_max,
  5916. dai_driver->capture.channels_max);
  5917. rtn:
  5918. return rc;
  5919. }
  5920. static const struct snd_soc_component_driver msm_q6_mi2s_dai_component = {
  5921. .name = "msm-dai-q6-mi2s",
  5922. };
  5923. static int msm_dai_q6_mi2s_dev_probe(struct platform_device *pdev)
  5924. {
  5925. struct msm_dai_q6_mi2s_dai_data *dai_data;
  5926. const char *q6_mi2s_dev_id = "qcom,msm-dai-q6-mi2s-dev-id";
  5927. u32 tx_line = 0;
  5928. u32 rx_line = 0;
  5929. u32 mi2s_intf = 0;
  5930. struct msm_mi2s_pdata *mi2s_pdata;
  5931. int rc;
  5932. rc = of_property_read_u32(pdev->dev.of_node, q6_mi2s_dev_id,
  5933. &mi2s_intf);
  5934. if (rc) {
  5935. dev_err(&pdev->dev,
  5936. "%s: missing 0x%x in dt node\n", __func__, mi2s_intf);
  5937. goto rtn;
  5938. }
  5939. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  5940. mi2s_intf);
  5941. if ((mi2s_intf < MSM_MI2S_MIN || mi2s_intf > MSM_MI2S_MAX)
  5942. || (mi2s_intf >= ARRAY_SIZE(msm_dai_q6_mi2s_dai))) {
  5943. dev_err(&pdev->dev,
  5944. "%s: Invalid MI2S ID %u from Device Tree\n",
  5945. __func__, mi2s_intf);
  5946. rc = -ENXIO;
  5947. goto rtn;
  5948. }
  5949. pdev->id = mi2s_intf;
  5950. mi2s_pdata = kzalloc(sizeof(struct msm_mi2s_pdata), GFP_KERNEL);
  5951. if (!mi2s_pdata) {
  5952. rc = -ENOMEM;
  5953. goto rtn;
  5954. }
  5955. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-rx-lines",
  5956. &rx_line);
  5957. if (rc) {
  5958. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n", __func__,
  5959. "qcom,msm-mi2s-rx-lines");
  5960. goto free_pdata;
  5961. }
  5962. rc = of_property_read_u32(pdev->dev.of_node, "qcom,msm-mi2s-tx-lines",
  5963. &tx_line);
  5964. if (rc) {
  5965. dev_err(&pdev->dev, "%s: Tx line from DT file %s\n", __func__,
  5966. "qcom,msm-mi2s-tx-lines");
  5967. goto free_pdata;
  5968. }
  5969. dev_dbg(&pdev->dev, "dev name %s Rx line 0x%x , Tx ine 0x%x\n",
  5970. dev_name(&pdev->dev), rx_line, tx_line);
  5971. mi2s_pdata->rx_sd_lines = rx_line;
  5972. mi2s_pdata->tx_sd_lines = tx_line;
  5973. mi2s_pdata->intf_id = mi2s_intf;
  5974. dai_data = kzalloc(sizeof(struct msm_dai_q6_mi2s_dai_data),
  5975. GFP_KERNEL);
  5976. if (!dai_data) {
  5977. rc = -ENOMEM;
  5978. goto free_pdata;
  5979. } else
  5980. dev_set_drvdata(&pdev->dev, dai_data);
  5981. rc = of_property_read_u32(pdev->dev.of_node,
  5982. "qcom,msm-dai-is-island-supported",
  5983. &dai_data->is_island_dai);
  5984. if (rc)
  5985. dev_dbg(&pdev->dev, "island supported entry not found\n");
  5986. pdev->dev.platform_data = mi2s_pdata;
  5987. rc = msm_dai_q6_mi2s_platform_data_validation(pdev,
  5988. &msm_dai_q6_mi2s_dai[mi2s_intf]);
  5989. if (rc < 0)
  5990. goto free_dai_data;
  5991. rc = snd_soc_register_component(&pdev->dev, &msm_q6_mi2s_dai_component,
  5992. &msm_dai_q6_mi2s_dai[mi2s_intf], 1);
  5993. if (rc < 0)
  5994. goto err_register;
  5995. return 0;
  5996. err_register:
  5997. dev_err(&pdev->dev, "fail to msm_dai_q6_mi2s_dev_probe\n");
  5998. free_dai_data:
  5999. kfree(dai_data);
  6000. free_pdata:
  6001. kfree(mi2s_pdata);
  6002. rtn:
  6003. return rc;
  6004. }
  6005. static int msm_dai_q6_mi2s_dev_remove(struct platform_device *pdev)
  6006. {
  6007. snd_soc_unregister_component(&pdev->dev);
  6008. return 0;
  6009. }
  6010. static int msm_dai_q6_dai_meta_mi2s_probe(struct snd_soc_dai *dai)
  6011. {
  6012. struct msm_meta_mi2s_pdata *meta_mi2s_pdata =
  6013. (struct msm_meta_mi2s_pdata *) dai->dev->platform_data;
  6014. int rc = 0;
  6015. dai->id = meta_mi2s_pdata->intf_id;
  6016. rc = msm_dai_q6_dai_add_route(dai);
  6017. return rc;
  6018. }
  6019. static int msm_dai_q6_dai_meta_mi2s_remove(struct snd_soc_dai *dai)
  6020. {
  6021. return 0;
  6022. }
  6023. static int msm_dai_q6_meta_mi2s_startup(struct snd_pcm_substream *substream,
  6024. struct snd_soc_dai *dai)
  6025. {
  6026. return 0;
  6027. }
  6028. static int msm_meta_mi2s_get_port_id(u32 mi2s_id, int stream, u16 *port_id)
  6029. {
  6030. int ret = 0;
  6031. switch (stream) {
  6032. case SNDRV_PCM_STREAM_PLAYBACK:
  6033. switch (mi2s_id) {
  6034. case MSM_PRIM_META_MI2S:
  6035. *port_id = AFE_PORT_ID_PRIMARY_META_MI2S_RX;
  6036. break;
  6037. case MSM_SEC_META_MI2S:
  6038. *port_id = AFE_PORT_ID_SECONDARY_META_MI2S_RX;
  6039. break;
  6040. default:
  6041. pr_err("%s: playback err id 0x%x\n",
  6042. __func__, mi2s_id);
  6043. ret = -1;
  6044. break;
  6045. }
  6046. break;
  6047. case SNDRV_PCM_STREAM_CAPTURE:
  6048. switch (mi2s_id) {
  6049. default:
  6050. pr_err("%s: capture err id 0x%x\n", __func__, mi2s_id);
  6051. ret = -1;
  6052. break;
  6053. }
  6054. break;
  6055. default:
  6056. pr_err("%s: default err %d\n", __func__, stream);
  6057. ret = -1;
  6058. break;
  6059. }
  6060. pr_debug("%s: port_id = 0x%x\n", __func__, *port_id);
  6061. return ret;
  6062. }
  6063. static int msm_dai_q6_meta_mi2s_prepare(struct snd_pcm_substream *substream,
  6064. struct snd_soc_dai *dai)
  6065. {
  6066. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6067. dev_get_drvdata(dai->dev);
  6068. u16 port_id = 0;
  6069. int rc = 0;
  6070. if (msm_meta_mi2s_get_port_id(dai->id, substream->stream,
  6071. &port_id) != 0) {
  6072. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  6073. __func__, port_id);
  6074. return -EINVAL;
  6075. }
  6076. dev_dbg(dai->dev, "%s: dai id %d, afe port id = 0x%x\n"
  6077. "dai_data->channels = %u sample_rate = %u\n", __func__,
  6078. dai->id, port_id, dai_data->channels, dai_data->rate);
  6079. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6080. /* PORT START should be set if prepare called
  6081. * in active state.
  6082. */
  6083. rc = afe_port_start(port_id, &dai_data->port_config,
  6084. dai_data->rate);
  6085. if (rc < 0)
  6086. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  6087. dai->id);
  6088. else
  6089. set_bit(STATUS_PORT_STARTED,
  6090. dai_data->status_mask);
  6091. }
  6092. return rc;
  6093. }
  6094. static int msm_dai_q6_meta_mi2s_hw_params(struct snd_pcm_substream *substream,
  6095. struct snd_pcm_hw_params *params,
  6096. struct snd_soc_dai *dai)
  6097. {
  6098. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6099. dev_get_drvdata(dai->dev);
  6100. struct afe_param_id_meta_i2s_cfg *port_cfg =
  6101. &dai_data->port_config.meta_i2s;
  6102. int idx = 0;
  6103. u16 port_channels = 0;
  6104. u16 channels_left = 0;
  6105. dai_data->channels = params_channels(params);
  6106. channels_left = dai_data->channels;
  6107. /* map requested channels to channels that member ports provide */
  6108. for (idx = 0; idx < dai_data->num_member_ports; idx++) {
  6109. port_channels = msm_dai_q6_mi2s_get_num_channels(
  6110. dai_data->channel_mode[idx]);
  6111. if (channels_left >= port_channels) {
  6112. port_cfg->member_port_id[idx] =
  6113. dai_data->member_port_id[idx];
  6114. port_cfg->member_port_channel_mode[idx] =
  6115. dai_data->channel_mode[idx];
  6116. channels_left -= port_channels;
  6117. } else {
  6118. switch (channels_left) {
  6119. case 15:
  6120. case 16:
  6121. switch (dai_data->channel_mode[idx]) {
  6122. case AFE_PORT_I2S_16CHS:
  6123. port_cfg->member_port_channel_mode[idx]
  6124. = AFE_PORT_I2S_16CHS;
  6125. break;
  6126. default:
  6127. goto error_invalid_data;
  6128. };
  6129. break;
  6130. case 13:
  6131. case 14:
  6132. switch (dai_data->channel_mode[idx]) {
  6133. case AFE_PORT_I2S_14CHS:
  6134. case AFE_PORT_I2S_16CHS:
  6135. port_cfg->member_port_channel_mode[idx]
  6136. = AFE_PORT_I2S_14CHS;
  6137. break;
  6138. default:
  6139. goto error_invalid_data;
  6140. };
  6141. break;
  6142. case 11:
  6143. case 12:
  6144. switch (dai_data->channel_mode[idx]) {
  6145. case AFE_PORT_I2S_12CHS:
  6146. case AFE_PORT_I2S_14CHS:
  6147. case AFE_PORT_I2S_16CHS:
  6148. port_cfg->member_port_channel_mode[idx]
  6149. = AFE_PORT_I2S_12CHS;
  6150. break;
  6151. default:
  6152. goto error_invalid_data;
  6153. };
  6154. break;
  6155. case 9:
  6156. case 10:
  6157. switch (dai_data->channel_mode[idx]) {
  6158. case AFE_PORT_I2S_10CHS:
  6159. case AFE_PORT_I2S_12CHS:
  6160. case AFE_PORT_I2S_14CHS:
  6161. case AFE_PORT_I2S_16CHS:
  6162. port_cfg->member_port_channel_mode[idx]
  6163. = AFE_PORT_I2S_10CHS;
  6164. break;
  6165. default:
  6166. goto error_invalid_data;
  6167. };
  6168. break;
  6169. case 8:
  6170. case 7:
  6171. switch (dai_data->channel_mode[idx]) {
  6172. case AFE_PORT_I2S_8CHS:
  6173. case AFE_PORT_I2S_10CHS:
  6174. case AFE_PORT_I2S_12CHS:
  6175. case AFE_PORT_I2S_14CHS:
  6176. case AFE_PORT_I2S_16CHS:
  6177. port_cfg->member_port_channel_mode[idx]
  6178. = AFE_PORT_I2S_8CHS;
  6179. break;
  6180. case AFE_PORT_I2S_8CHS_2:
  6181. port_cfg->member_port_channel_mode[idx]
  6182. = AFE_PORT_I2S_8CHS_2;
  6183. break;
  6184. default:
  6185. goto error_invalid_data;
  6186. };
  6187. break;
  6188. case 6:
  6189. case 5:
  6190. switch (dai_data->channel_mode[idx]) {
  6191. case AFE_PORT_I2S_6CHS:
  6192. case AFE_PORT_I2S_8CHS:
  6193. case AFE_PORT_I2S_10CHS:
  6194. case AFE_PORT_I2S_12CHS:
  6195. case AFE_PORT_I2S_14CHS:
  6196. case AFE_PORT_I2S_16CHS:
  6197. port_cfg->member_port_channel_mode[idx]
  6198. = AFE_PORT_I2S_6CHS;
  6199. break;
  6200. default:
  6201. goto error_invalid_data;
  6202. };
  6203. break;
  6204. case 4:
  6205. case 3:
  6206. switch (dai_data->channel_mode[idx]) {
  6207. case AFE_PORT_I2S_SD0:
  6208. case AFE_PORT_I2S_SD1:
  6209. case AFE_PORT_I2S_SD2:
  6210. case AFE_PORT_I2S_SD3:
  6211. case AFE_PORT_I2S_SD4:
  6212. case AFE_PORT_I2S_SD5:
  6213. case AFE_PORT_I2S_SD6:
  6214. case AFE_PORT_I2S_SD7:
  6215. goto error_invalid_data;
  6216. case AFE_PORT_I2S_QUAD01:
  6217. case AFE_PORT_I2S_QUAD23:
  6218. case AFE_PORT_I2S_QUAD45:
  6219. case AFE_PORT_I2S_QUAD67:
  6220. port_cfg->member_port_channel_mode[idx]
  6221. = dai_data->channel_mode[idx];
  6222. break;
  6223. case AFE_PORT_I2S_8CHS_2:
  6224. port_cfg->member_port_channel_mode[idx]
  6225. = AFE_PORT_I2S_QUAD45;
  6226. break;
  6227. default:
  6228. port_cfg->member_port_channel_mode[idx]
  6229. = AFE_PORT_I2S_QUAD01;
  6230. };
  6231. break;
  6232. case 2:
  6233. case 1:
  6234. if (dai_data->channel_mode[idx] <
  6235. AFE_PORT_I2S_SD0)
  6236. goto error_invalid_data;
  6237. switch (dai_data->channel_mode[idx]) {
  6238. case AFE_PORT_I2S_SD0:
  6239. case AFE_PORT_I2S_SD1:
  6240. case AFE_PORT_I2S_SD2:
  6241. case AFE_PORT_I2S_SD3:
  6242. case AFE_PORT_I2S_SD4:
  6243. case AFE_PORT_I2S_SD5:
  6244. case AFE_PORT_I2S_SD6:
  6245. case AFE_PORT_I2S_SD7:
  6246. port_cfg->member_port_channel_mode[idx]
  6247. = dai_data->channel_mode[idx];
  6248. break;
  6249. case AFE_PORT_I2S_QUAD01:
  6250. case AFE_PORT_I2S_6CHS:
  6251. case AFE_PORT_I2S_8CHS:
  6252. case AFE_PORT_I2S_10CHS:
  6253. case AFE_PORT_I2S_12CHS:
  6254. case AFE_PORT_I2S_14CHS:
  6255. case AFE_PORT_I2S_16CHS:
  6256. port_cfg->member_port_channel_mode[idx]
  6257. = AFE_PORT_I2S_SD0;
  6258. break;
  6259. case AFE_PORT_I2S_QUAD23:
  6260. port_cfg->member_port_channel_mode[idx]
  6261. = AFE_PORT_I2S_SD2;
  6262. break;
  6263. case AFE_PORT_I2S_QUAD45:
  6264. case AFE_PORT_I2S_8CHS_2:
  6265. port_cfg->member_port_channel_mode[idx]
  6266. = AFE_PORT_I2S_SD4;
  6267. break;
  6268. case AFE_PORT_I2S_QUAD67:
  6269. port_cfg->member_port_channel_mode[idx]
  6270. = AFE_PORT_I2S_SD6;
  6271. break;
  6272. }
  6273. break;
  6274. case 0:
  6275. port_cfg->member_port_channel_mode[idx] = 0;
  6276. }
  6277. if (port_cfg->member_port_channel_mode[idx] == 0) {
  6278. port_cfg->member_port_id[idx] =
  6279. AFE_PORT_ID_INVALID;
  6280. } else {
  6281. port_cfg->member_port_id[idx] =
  6282. dai_data->member_port_id[idx];
  6283. channels_left -=
  6284. msm_dai_q6_mi2s_get_num_channels(
  6285. port_cfg->member_port_channel_mode[idx]);
  6286. }
  6287. }
  6288. }
  6289. if (channels_left > 0) {
  6290. pr_err("%s: too many channels %d\n",
  6291. __func__, dai_data->channels);
  6292. return -EINVAL;
  6293. }
  6294. dai_data->rate = params_rate(params);
  6295. port_cfg->sample_rate = dai_data->rate;
  6296. switch (params_format(params)) {
  6297. case SNDRV_PCM_FORMAT_S16_LE:
  6298. case SNDRV_PCM_FORMAT_SPECIAL:
  6299. port_cfg->bit_width = 16;
  6300. dai_data->bitwidth = 16;
  6301. break;
  6302. case SNDRV_PCM_FORMAT_S24_LE:
  6303. case SNDRV_PCM_FORMAT_S24_3LE:
  6304. port_cfg->bit_width = 24;
  6305. dai_data->bitwidth = 24;
  6306. break;
  6307. default:
  6308. pr_err("%s: format %d\n",
  6309. __func__, params_format(params));
  6310. return -EINVAL;
  6311. }
  6312. port_cfg->minor_version = AFE_API_VERSION_META_I2S_CONFIG;
  6313. port_cfg->data_format = AFE_LINEAR_PCM_DATA;
  6314. dev_dbg(dai->dev, "%s: dai id %d dai_data->channels = %d\n"
  6315. "bit_width = %hu ws_src = 0x%x sample_rate = %u\n"
  6316. "member_ports 0x%x 0x%x 0x%x 0x%x\n"
  6317. "sd_lines 0x%x 0x%x 0x%x 0x%x\n",
  6318. __func__, dai->id, dai_data->channels,
  6319. port_cfg->bit_width, port_cfg->ws_src, port_cfg->sample_rate,
  6320. port_cfg->member_port_id[0],
  6321. port_cfg->member_port_id[1],
  6322. port_cfg->member_port_id[2],
  6323. port_cfg->member_port_id[3],
  6324. port_cfg->member_port_channel_mode[0],
  6325. port_cfg->member_port_channel_mode[1],
  6326. port_cfg->member_port_channel_mode[2],
  6327. port_cfg->member_port_channel_mode[3]);
  6328. return 0;
  6329. error_invalid_data:
  6330. pr_err("%s: error when assigning member port %d channels (channels_left %d)\n",
  6331. __func__, idx, channels_left);
  6332. return -EINVAL;
  6333. }
  6334. static int msm_dai_q6_meta_mi2s_set_fmt(struct snd_soc_dai *dai,
  6335. unsigned int fmt)
  6336. {
  6337. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6338. dev_get_drvdata(dai->dev);
  6339. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6340. dev_err(dai->dev, "%s: err chg meta i2s mode while dai running",
  6341. __func__);
  6342. return -EPERM;
  6343. }
  6344. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  6345. case SND_SOC_DAIFMT_CBS_CFS:
  6346. dai_data->port_config.meta_i2s.ws_src = 1;
  6347. break;
  6348. case SND_SOC_DAIFMT_CBM_CFM:
  6349. dai_data->port_config.meta_i2s.ws_src = 0;
  6350. break;
  6351. default:
  6352. pr_err("%s: fmt %d\n",
  6353. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  6354. return -EINVAL;
  6355. }
  6356. return 0;
  6357. }
  6358. static void msm_dai_q6_meta_mi2s_shutdown(struct snd_pcm_substream *substream,
  6359. struct snd_soc_dai *dai)
  6360. {
  6361. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6362. dev_get_drvdata(dai->dev);
  6363. u16 port_id = 0;
  6364. int rc = 0;
  6365. if (msm_meta_mi2s_get_port_id(dai->id, substream->stream,
  6366. &port_id) != 0) {
  6367. dev_err(dai->dev, "%s: Invalid Port ID 0x%x\n",
  6368. __func__, port_id);
  6369. }
  6370. dev_dbg(dai->dev, "%s: closing afe port id = 0x%x\n",
  6371. __func__, port_id);
  6372. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  6373. rc = afe_close(port_id);
  6374. if (rc < 0)
  6375. dev_err(dai->dev, "fail to close AFE port\n");
  6376. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  6377. }
  6378. }
  6379. static struct snd_soc_dai_ops msm_dai_q6_meta_mi2s_ops = {
  6380. .startup = msm_dai_q6_meta_mi2s_startup,
  6381. .prepare = msm_dai_q6_meta_mi2s_prepare,
  6382. .hw_params = msm_dai_q6_meta_mi2s_hw_params,
  6383. .set_fmt = msm_dai_q6_meta_mi2s_set_fmt,
  6384. .shutdown = msm_dai_q6_meta_mi2s_shutdown,
  6385. };
  6386. /* Channel min and max are initialized base on platform data */
  6387. static struct snd_soc_dai_driver msm_dai_q6_meta_mi2s_dai[] = {
  6388. {
  6389. .playback = {
  6390. .stream_name = "Primary META MI2S Playback",
  6391. .aif_name = "PRI_META_MI2S_RX",
  6392. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  6393. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  6394. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  6395. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  6396. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  6397. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  6398. SNDRV_PCM_RATE_384000,
  6399. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  6400. SNDRV_PCM_FMTBIT_S24_LE |
  6401. SNDRV_PCM_FMTBIT_S24_3LE,
  6402. .rate_min = 8000,
  6403. .rate_max = 384000,
  6404. },
  6405. .ops = &msm_dai_q6_meta_mi2s_ops,
  6406. .name = "Primary META MI2S",
  6407. .id = AFE_PORT_ID_PRIMARY_META_MI2S_RX,
  6408. .probe = msm_dai_q6_dai_meta_mi2s_probe,
  6409. .remove = msm_dai_q6_dai_meta_mi2s_remove,
  6410. },
  6411. {
  6412. .playback = {
  6413. .stream_name = "Secondary META MI2S Playback",
  6414. .aif_name = "SEC_META_MI2S_RX",
  6415. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  6416. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  6417. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  6418. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 |
  6419. SNDRV_PCM_RATE_192000,
  6420. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  6421. .rate_min = 8000,
  6422. .rate_max = 192000,
  6423. },
  6424. .ops = &msm_dai_q6_meta_mi2s_ops,
  6425. .name = "Secondary META MI2S",
  6426. .id = AFE_PORT_ID_SECONDARY_META_MI2S_RX,
  6427. .probe = msm_dai_q6_dai_meta_mi2s_probe,
  6428. .remove = msm_dai_q6_dai_meta_mi2s_remove,
  6429. },
  6430. };
  6431. static int msm_dai_q6_meta_mi2s_platform_data_validation(
  6432. struct platform_device *pdev, struct snd_soc_dai_driver *dai_driver)
  6433. {
  6434. struct msm_dai_q6_meta_mi2s_dai_data *dai_data =
  6435. dev_get_drvdata(&pdev->dev);
  6436. struct msm_meta_mi2s_pdata *meta_mi2s_pdata =
  6437. (struct msm_meta_mi2s_pdata *) pdev->dev.platform_data;
  6438. int rc = 0;
  6439. int idx = 0;
  6440. u16 channel_mode = 0;
  6441. unsigned int ch_cnt = 0;
  6442. unsigned int ch_cnt_sum = 0;
  6443. struct afe_param_id_meta_i2s_cfg *port_cfg =
  6444. &dai_data->port_config.meta_i2s;
  6445. if (meta_mi2s_pdata == NULL) {
  6446. pr_err("%s: meta_mi2s_pdata NULL", __func__);
  6447. return -EINVAL;
  6448. }
  6449. dai_data->num_member_ports = meta_mi2s_pdata->num_member_ports;
  6450. for (idx = 0; idx < meta_mi2s_pdata->num_member_ports; idx++) {
  6451. rc = msm_dai_q6_mi2s_get_lineconfig(
  6452. meta_mi2s_pdata->sd_lines[idx],
  6453. &channel_mode,
  6454. &ch_cnt);
  6455. if (rc < 0) {
  6456. dev_err(&pdev->dev, "invalid META MI2S RX sd line config\n");
  6457. goto rtn;
  6458. }
  6459. if (ch_cnt) {
  6460. msm_mi2s_get_port_id(meta_mi2s_pdata->member_port[idx],
  6461. SNDRV_PCM_STREAM_PLAYBACK,
  6462. &dai_data->member_port_id[idx]);
  6463. dai_data->channel_mode[idx] = channel_mode;
  6464. port_cfg->member_port_id[idx] =
  6465. dai_data->member_port_id[idx];
  6466. port_cfg->member_port_channel_mode[idx] = channel_mode;
  6467. }
  6468. ch_cnt_sum += ch_cnt;
  6469. }
  6470. if (ch_cnt_sum) {
  6471. dai_driver->playback.channels_min = 1;
  6472. dai_driver->playback.channels_max = ch_cnt_sum << 1;
  6473. } else {
  6474. dai_driver->playback.channels_min = 0;
  6475. dai_driver->playback.channels_max = 0;
  6476. }
  6477. dev_dbg(&pdev->dev, "%s: sdline 0x%x 0x%x 0x%x 0x%x\n", __func__,
  6478. dai_data->channel_mode[0], dai_data->channel_mode[1],
  6479. dai_data->channel_mode[2], dai_data->channel_mode[3]);
  6480. dev_dbg(&pdev->dev, "%s: playback ch_max %d\n",
  6481. __func__, dai_driver->playback.channels_max);
  6482. rtn:
  6483. return rc;
  6484. }
  6485. static const struct snd_soc_component_driver msm_q6_meta_mi2s_dai_component = {
  6486. .name = "msm-dai-q6-meta-mi2s",
  6487. };
  6488. static int msm_dai_q6_meta_mi2s_dev_probe(struct platform_device *pdev)
  6489. {
  6490. struct msm_dai_q6_meta_mi2s_dai_data *dai_data;
  6491. const char *q6_meta_mi2s_dev_id = "qcom,msm-dai-q6-meta-mi2s-dev-id";
  6492. u32 dev_id = 0;
  6493. u32 meta_mi2s_intf = 0;
  6494. struct msm_meta_mi2s_pdata *meta_mi2s_pdata;
  6495. int rc;
  6496. rc = of_property_read_u32(pdev->dev.of_node, q6_meta_mi2s_dev_id,
  6497. &dev_id);
  6498. if (rc) {
  6499. dev_err(&pdev->dev,
  6500. "%s: missing %s in dt node\n", __func__,
  6501. q6_meta_mi2s_dev_id);
  6502. goto rtn;
  6503. }
  6504. dev_dbg(&pdev->dev, "dev name %s dev id 0x%x\n", dev_name(&pdev->dev),
  6505. dev_id);
  6506. switch (dev_id) {
  6507. case AFE_PORT_ID_PRIMARY_META_MI2S_RX:
  6508. meta_mi2s_intf = 0;
  6509. break;
  6510. case AFE_PORT_ID_SECONDARY_META_MI2S_RX:
  6511. meta_mi2s_intf = 1;
  6512. break;
  6513. default:
  6514. dev_err(&pdev->dev,
  6515. "%s: Invalid META MI2S ID 0x%x from Device Tree\n",
  6516. __func__, dev_id);
  6517. rc = -ENXIO;
  6518. goto rtn;
  6519. }
  6520. pdev->id = dev_id;
  6521. meta_mi2s_pdata = kzalloc(sizeof(struct msm_meta_mi2s_pdata),
  6522. GFP_KERNEL);
  6523. if (!meta_mi2s_pdata) {
  6524. rc = -ENOMEM;
  6525. goto rtn;
  6526. }
  6527. rc = of_property_read_u32(pdev->dev.of_node,
  6528. "qcom,msm-mi2s-num-members",
  6529. &meta_mi2s_pdata->num_member_ports);
  6530. if (rc) {
  6531. dev_err(&pdev->dev, "%s: invalid num from DT file %s\n",
  6532. __func__, "qcom,msm-mi2s-num-members");
  6533. goto free_pdata;
  6534. }
  6535. if (meta_mi2s_pdata->num_member_ports >
  6536. MAX_NUM_I2S_META_PORT_MEMBER_PORTS) {
  6537. dev_err(&pdev->dev, "%s: num-members %d too large from DT file\n",
  6538. __func__, meta_mi2s_pdata->num_member_ports);
  6539. goto free_pdata;
  6540. }
  6541. rc = of_property_read_u32_array(pdev->dev.of_node,
  6542. "qcom,msm-mi2s-member-id",
  6543. meta_mi2s_pdata->member_port,
  6544. meta_mi2s_pdata->num_member_ports);
  6545. if (rc) {
  6546. dev_err(&pdev->dev, "%s: member-id from DT file %s\n",
  6547. __func__, "qcom,msm-mi2s-member-id");
  6548. goto free_pdata;
  6549. }
  6550. rc = of_property_read_u32_array(pdev->dev.of_node,
  6551. "qcom,msm-mi2s-rx-lines",
  6552. meta_mi2s_pdata->sd_lines,
  6553. meta_mi2s_pdata->num_member_ports);
  6554. if (rc) {
  6555. dev_err(&pdev->dev, "%s: Rx line from DT file %s\n",
  6556. __func__, "qcom,msm-mi2s-rx-lines");
  6557. goto free_pdata;
  6558. }
  6559. dev_dbg(&pdev->dev, "dev name %s num-members=%d\n",
  6560. dev_name(&pdev->dev), meta_mi2s_pdata->num_member_ports);
  6561. dev_dbg(&pdev->dev, "member array (%d, %d, %d, %d)\n",
  6562. meta_mi2s_pdata->member_port[0],
  6563. meta_mi2s_pdata->member_port[1],
  6564. meta_mi2s_pdata->member_port[2],
  6565. meta_mi2s_pdata->member_port[3]);
  6566. dev_dbg(&pdev->dev, "sd-lines array (0x%x, 0x%x, 0x%x, 0x%x)\n",
  6567. meta_mi2s_pdata->sd_lines[0],
  6568. meta_mi2s_pdata->sd_lines[1],
  6569. meta_mi2s_pdata->sd_lines[2],
  6570. meta_mi2s_pdata->sd_lines[3]);
  6571. meta_mi2s_pdata->intf_id = meta_mi2s_intf;
  6572. dai_data = kzalloc(sizeof(struct msm_dai_q6_meta_mi2s_dai_data),
  6573. GFP_KERNEL);
  6574. if (!dai_data) {
  6575. rc = -ENOMEM;
  6576. goto free_pdata;
  6577. } else
  6578. dev_set_drvdata(&pdev->dev, dai_data);
  6579. pdev->dev.platform_data = meta_mi2s_pdata;
  6580. rc = msm_dai_q6_meta_mi2s_platform_data_validation(pdev,
  6581. &msm_dai_q6_meta_mi2s_dai[meta_mi2s_intf]);
  6582. if (rc < 0)
  6583. goto free_dai_data;
  6584. rc = snd_soc_register_component(&pdev->dev,
  6585. &msm_q6_meta_mi2s_dai_component,
  6586. &msm_dai_q6_meta_mi2s_dai[meta_mi2s_intf], 1);
  6587. if (rc < 0)
  6588. goto err_register;
  6589. return 0;
  6590. err_register:
  6591. dev_err(&pdev->dev, "fail to %s\n", __func__);
  6592. free_dai_data:
  6593. kfree(dai_data);
  6594. free_pdata:
  6595. kfree(meta_mi2s_pdata);
  6596. rtn:
  6597. return rc;
  6598. }
  6599. static int msm_dai_q6_meta_mi2s_dev_remove(struct platform_device *pdev)
  6600. {
  6601. snd_soc_unregister_component(&pdev->dev);
  6602. return 0;
  6603. }
  6604. static const struct snd_soc_component_driver msm_dai_q6_component = {
  6605. .name = "msm-dai-q6-dev",
  6606. };
  6607. static int msm_dai_q6_dev_probe(struct platform_device *pdev)
  6608. {
  6609. int rc, id, i, len;
  6610. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6611. char stream_name[80];
  6612. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6613. if (rc) {
  6614. dev_err(&pdev->dev,
  6615. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6616. return rc;
  6617. }
  6618. pdev->id = id;
  6619. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6620. dev_name(&pdev->dev), pdev->id);
  6621. switch (id) {
  6622. case SLIMBUS_0_RX:
  6623. strlcpy(stream_name, "Slimbus Playback", 80);
  6624. goto register_slim_playback;
  6625. case SLIMBUS_2_RX:
  6626. strlcpy(stream_name, "Slimbus2 Playback", 80);
  6627. goto register_slim_playback;
  6628. case SLIMBUS_1_RX:
  6629. strlcpy(stream_name, "Slimbus1 Playback", 80);
  6630. goto register_slim_playback;
  6631. case SLIMBUS_3_RX:
  6632. strlcpy(stream_name, "Slimbus3 Playback", 80);
  6633. goto register_slim_playback;
  6634. case SLIMBUS_4_RX:
  6635. strlcpy(stream_name, "Slimbus4 Playback", 80);
  6636. goto register_slim_playback;
  6637. case SLIMBUS_5_RX:
  6638. strlcpy(stream_name, "Slimbus5 Playback", 80);
  6639. goto register_slim_playback;
  6640. case SLIMBUS_6_RX:
  6641. strlcpy(stream_name, "Slimbus6 Playback", 80);
  6642. goto register_slim_playback;
  6643. case SLIMBUS_7_RX:
  6644. strlcpy(stream_name, "Slimbus7 Playback", sizeof(stream_name));
  6645. goto register_slim_playback;
  6646. case SLIMBUS_8_RX:
  6647. strlcpy(stream_name, "Slimbus8 Playback", sizeof(stream_name));
  6648. goto register_slim_playback;
  6649. case SLIMBUS_9_RX:
  6650. strlcpy(stream_name, "Slimbus9 Playback", sizeof(stream_name));
  6651. goto register_slim_playback;
  6652. register_slim_playback:
  6653. rc = -ENODEV;
  6654. len = strnlen(stream_name, 80);
  6655. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_rx_dai); i++) {
  6656. if (msm_dai_q6_slimbus_rx_dai[i].playback.stream_name &&
  6657. !strcmp(stream_name,
  6658. msm_dai_q6_slimbus_rx_dai[i]
  6659. .playback.stream_name)) {
  6660. rc = snd_soc_register_component(&pdev->dev,
  6661. &msm_dai_q6_component,
  6662. &msm_dai_q6_slimbus_rx_dai[i], 1);
  6663. break;
  6664. }
  6665. }
  6666. if (rc)
  6667. pr_err("%s: Device not found stream name %s\n",
  6668. __func__, stream_name);
  6669. break;
  6670. case SLIMBUS_0_TX:
  6671. strlcpy(stream_name, "Slimbus Capture", 80);
  6672. goto register_slim_capture;
  6673. case SLIMBUS_1_TX:
  6674. strlcpy(stream_name, "Slimbus1 Capture", 80);
  6675. goto register_slim_capture;
  6676. case SLIMBUS_2_TX:
  6677. strlcpy(stream_name, "Slimbus2 Capture", 80);
  6678. goto register_slim_capture;
  6679. case SLIMBUS_3_TX:
  6680. strlcpy(stream_name, "Slimbus3 Capture", 80);
  6681. goto register_slim_capture;
  6682. case SLIMBUS_4_TX:
  6683. strlcpy(stream_name, "Slimbus4 Capture", 80);
  6684. goto register_slim_capture;
  6685. case SLIMBUS_5_TX:
  6686. strlcpy(stream_name, "Slimbus5 Capture", 80);
  6687. goto register_slim_capture;
  6688. case SLIMBUS_6_TX:
  6689. strlcpy(stream_name, "Slimbus6 Capture", 80);
  6690. goto register_slim_capture;
  6691. case SLIMBUS_7_TX:
  6692. strlcpy(stream_name, "Slimbus7 Capture", sizeof(stream_name));
  6693. goto register_slim_capture;
  6694. case SLIMBUS_8_TX:
  6695. strlcpy(stream_name, "Slimbus8 Capture", sizeof(stream_name));
  6696. goto register_slim_capture;
  6697. case SLIMBUS_9_TX:
  6698. strlcpy(stream_name, "Slimbus9 Capture", sizeof(stream_name));
  6699. goto register_slim_capture;
  6700. register_slim_capture:
  6701. rc = -ENODEV;
  6702. len = strnlen(stream_name, 80);
  6703. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_slimbus_tx_dai); i++) {
  6704. if (msm_dai_q6_slimbus_tx_dai[i].capture.stream_name &&
  6705. !strcmp(stream_name,
  6706. msm_dai_q6_slimbus_tx_dai[i]
  6707. .capture.stream_name)) {
  6708. rc = snd_soc_register_component(&pdev->dev,
  6709. &msm_dai_q6_component,
  6710. &msm_dai_q6_slimbus_tx_dai[i], 1);
  6711. break;
  6712. }
  6713. }
  6714. if (rc)
  6715. pr_err("%s: Device not found stream name %s\n",
  6716. __func__, stream_name);
  6717. break;
  6718. case AFE_LOOPBACK_TX:
  6719. rc = snd_soc_register_component(&pdev->dev,
  6720. &msm_dai_q6_component,
  6721. &msm_dai_q6_afe_lb_tx_dai[0],
  6722. 1);
  6723. break;
  6724. case INT_BT_SCO_RX:
  6725. rc = snd_soc_register_component(&pdev->dev,
  6726. &msm_dai_q6_component, &msm_dai_q6_bt_sco_rx_dai, 1);
  6727. break;
  6728. case INT_BT_SCO_TX:
  6729. rc = snd_soc_register_component(&pdev->dev,
  6730. &msm_dai_q6_component, &msm_dai_q6_bt_sco_tx_dai, 1);
  6731. break;
  6732. case INT_BT_A2DP_RX:
  6733. rc = snd_soc_register_component(&pdev->dev,
  6734. &msm_dai_q6_component, &msm_dai_q6_bt_a2dp_rx_dai, 1);
  6735. break;
  6736. case INT_FM_RX:
  6737. rc = snd_soc_register_component(&pdev->dev,
  6738. &msm_dai_q6_component, &msm_dai_q6_fm_rx_dai, 1);
  6739. break;
  6740. case INT_FM_TX:
  6741. rc = snd_soc_register_component(&pdev->dev,
  6742. &msm_dai_q6_component, &msm_dai_q6_fm_tx_dai, 1);
  6743. break;
  6744. case AFE_PORT_ID_USB_RX:
  6745. rc = snd_soc_register_component(&pdev->dev,
  6746. &msm_dai_q6_component, &msm_dai_q6_usb_rx_dai, 1);
  6747. break;
  6748. case AFE_PORT_ID_USB_TX:
  6749. rc = snd_soc_register_component(&pdev->dev,
  6750. &msm_dai_q6_component, &msm_dai_q6_usb_tx_dai, 1);
  6751. break;
  6752. case RT_PROXY_DAI_001_RX:
  6753. strlcpy(stream_name, "AFE Playback", 80);
  6754. goto register_afe_playback;
  6755. case RT_PROXY_DAI_002_RX:
  6756. strlcpy(stream_name, "AFE-PROXY RX", 80);
  6757. register_afe_playback:
  6758. rc = -ENODEV;
  6759. len = strnlen(stream_name, 80);
  6760. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_rx_dai); i++) {
  6761. if (msm_dai_q6_afe_rx_dai[i].playback.stream_name &&
  6762. !strcmp(stream_name,
  6763. msm_dai_q6_afe_rx_dai[i].playback.stream_name)) {
  6764. rc = snd_soc_register_component(&pdev->dev,
  6765. &msm_dai_q6_component,
  6766. &msm_dai_q6_afe_rx_dai[i], 1);
  6767. break;
  6768. }
  6769. }
  6770. if (rc)
  6771. pr_err("%s: Device not found stream name %s\n",
  6772. __func__, stream_name);
  6773. break;
  6774. case RT_PROXY_DAI_001_TX:
  6775. strlcpy(stream_name, "AFE-PROXY TX", 80);
  6776. goto register_afe_capture;
  6777. case RT_PROXY_DAI_002_TX:
  6778. strlcpy(stream_name, "AFE Capture", 80);
  6779. register_afe_capture:
  6780. rc = -ENODEV;
  6781. len = strnlen(stream_name, 80);
  6782. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_afe_tx_dai); i++) {
  6783. if (msm_dai_q6_afe_tx_dai[i].capture.stream_name &&
  6784. !strcmp(stream_name,
  6785. msm_dai_q6_afe_tx_dai[i].capture.stream_name)) {
  6786. rc = snd_soc_register_component(&pdev->dev,
  6787. &msm_dai_q6_component,
  6788. &msm_dai_q6_afe_tx_dai[i], 1);
  6789. break;
  6790. }
  6791. }
  6792. if (rc)
  6793. pr_err("%s: Device not found stream name %s\n",
  6794. __func__, stream_name);
  6795. break;
  6796. case RT_PROXY_DAI_003_TX:
  6797. rc = snd_soc_register_component(&pdev->dev,
  6798. &msm_dai_q6_component, &msm_dai_q6_afe_cap_dai, 1);
  6799. break;
  6800. case VOICE_PLAYBACK_TX:
  6801. strlcpy(stream_name, "Voice Farend Playback", 80);
  6802. goto register_voice_playback;
  6803. case VOICE2_PLAYBACK_TX:
  6804. strlcpy(stream_name, "Voice2 Farend Playback", 80);
  6805. register_voice_playback:
  6806. rc = -ENODEV;
  6807. len = strnlen(stream_name, 80);
  6808. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_voc_playback_dai); i++) {
  6809. if (msm_dai_q6_voc_playback_dai[i].playback.stream_name
  6810. && !strcmp(stream_name,
  6811. msm_dai_q6_voc_playback_dai[i].playback.stream_name)) {
  6812. rc = snd_soc_register_component(&pdev->dev,
  6813. &msm_dai_q6_component,
  6814. &msm_dai_q6_voc_playback_dai[i], 1);
  6815. break;
  6816. }
  6817. }
  6818. if (rc)
  6819. pr_err("%s Device not found stream name %s\n",
  6820. __func__, stream_name);
  6821. break;
  6822. case VOICE_RECORD_RX:
  6823. strlcpy(stream_name, "Voice Downlink Capture", 80);
  6824. goto register_uplink_capture;
  6825. case VOICE_RECORD_TX:
  6826. strlcpy(stream_name, "Voice Uplink Capture", 80);
  6827. register_uplink_capture:
  6828. rc = -ENODEV;
  6829. len = strnlen(stream_name, 80);
  6830. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_incall_record_dai); i++) {
  6831. if (msm_dai_q6_incall_record_dai[i].capture.stream_name
  6832. && !strcmp(stream_name,
  6833. msm_dai_q6_incall_record_dai[i].
  6834. capture.stream_name)) {
  6835. rc = snd_soc_register_component(&pdev->dev,
  6836. &msm_dai_q6_component,
  6837. &msm_dai_q6_incall_record_dai[i], 1);
  6838. break;
  6839. }
  6840. }
  6841. if (rc)
  6842. pr_err("%s: Device not found stream name %s\n",
  6843. __func__, stream_name);
  6844. break;
  6845. case RT_PROXY_PORT_002_RX:
  6846. rc = snd_soc_register_component(&pdev->dev,
  6847. &msm_dai_q6_component, &msm_dai_q6_proxy_rx_dai, 1);
  6848. break;
  6849. case RT_PROXY_PORT_002_TX:
  6850. rc = snd_soc_register_component(&pdev->dev,
  6851. &msm_dai_q6_component, &msm_dai_q6_proxy_tx_dai, 1);
  6852. break;
  6853. default:
  6854. rc = -ENODEV;
  6855. break;
  6856. }
  6857. return rc;
  6858. }
  6859. static int msm_dai_q6_dev_remove(struct platform_device *pdev)
  6860. {
  6861. snd_soc_unregister_component(&pdev->dev);
  6862. return 0;
  6863. }
  6864. static const struct of_device_id msm_dai_q6_dev_dt_match[] = {
  6865. { .compatible = "qcom,msm-dai-q6-dev", },
  6866. { }
  6867. };
  6868. MODULE_DEVICE_TABLE(of, msm_dai_q6_dev_dt_match);
  6869. static struct platform_driver msm_dai_q6_dev = {
  6870. .probe = msm_dai_q6_dev_probe,
  6871. .remove = msm_dai_q6_dev_remove,
  6872. .driver = {
  6873. .name = "msm-dai-q6-dev",
  6874. .owner = THIS_MODULE,
  6875. .of_match_table = msm_dai_q6_dev_dt_match,
  6876. .suppress_bind_attrs = true,
  6877. },
  6878. };
  6879. static int msm_dai_q6_probe(struct platform_device *pdev)
  6880. {
  6881. int rc;
  6882. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6883. dev_name(&pdev->dev), pdev->id);
  6884. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6885. if (rc) {
  6886. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6887. __func__, rc);
  6888. } else
  6889. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6890. return rc;
  6891. }
  6892. static int msm_dai_q6_remove(struct platform_device *pdev)
  6893. {
  6894. of_platform_depopulate(&pdev->dev);
  6895. return 0;
  6896. }
  6897. static const struct of_device_id msm_dai_q6_dt_match[] = {
  6898. { .compatible = "qcom,msm-dai-q6", },
  6899. { }
  6900. };
  6901. MODULE_DEVICE_TABLE(of, msm_dai_q6_dt_match);
  6902. static struct platform_driver msm_dai_q6 = {
  6903. .probe = msm_dai_q6_probe,
  6904. .remove = msm_dai_q6_remove,
  6905. .driver = {
  6906. .name = "msm-dai-q6",
  6907. .owner = THIS_MODULE,
  6908. .of_match_table = msm_dai_q6_dt_match,
  6909. .suppress_bind_attrs = true,
  6910. },
  6911. };
  6912. static int msm_dai_mi2s_q6_probe(struct platform_device *pdev)
  6913. {
  6914. int rc;
  6915. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  6916. if (rc) {
  6917. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  6918. __func__, rc);
  6919. } else
  6920. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  6921. return rc;
  6922. }
  6923. static int msm_dai_mi2s_q6_remove(struct platform_device *pdev)
  6924. {
  6925. return 0;
  6926. }
  6927. static const struct of_device_id msm_dai_mi2s_dt_match[] = {
  6928. { .compatible = "qcom,msm-dai-mi2s", },
  6929. { }
  6930. };
  6931. MODULE_DEVICE_TABLE(of, msm_dai_mi2s_dt_match);
  6932. static struct platform_driver msm_dai_mi2s_q6 = {
  6933. .probe = msm_dai_mi2s_q6_probe,
  6934. .remove = msm_dai_mi2s_q6_remove,
  6935. .driver = {
  6936. .name = "msm-dai-mi2s",
  6937. .owner = THIS_MODULE,
  6938. .of_match_table = msm_dai_mi2s_dt_match,
  6939. .suppress_bind_attrs = true,
  6940. },
  6941. };
  6942. static const struct of_device_id msm_dai_q6_mi2s_dev_dt_match[] = {
  6943. { .compatible = "qcom,msm-dai-q6-mi2s", },
  6944. { }
  6945. };
  6946. MODULE_DEVICE_TABLE(of, msm_dai_q6_mi2s_dev_dt_match);
  6947. static struct platform_driver msm_dai_q6_mi2s_driver = {
  6948. .probe = msm_dai_q6_mi2s_dev_probe,
  6949. .remove = msm_dai_q6_mi2s_dev_remove,
  6950. .driver = {
  6951. .name = "msm-dai-q6-mi2s",
  6952. .owner = THIS_MODULE,
  6953. .of_match_table = msm_dai_q6_mi2s_dev_dt_match,
  6954. .suppress_bind_attrs = true,
  6955. },
  6956. };
  6957. static const struct of_device_id msm_dai_q6_meta_mi2s_dev_dt_match[] = {
  6958. { .compatible = "qcom,msm-dai-q6-meta-mi2s", },
  6959. { }
  6960. };
  6961. MODULE_DEVICE_TABLE(of, msm_dai_q6_meta_mi2s_dev_dt_match);
  6962. static struct platform_driver msm_dai_q6_meta_mi2s_driver = {
  6963. .probe = msm_dai_q6_meta_mi2s_dev_probe,
  6964. .remove = msm_dai_q6_meta_mi2s_dev_remove,
  6965. .driver = {
  6966. .name = "msm-dai-q6-meta-mi2s",
  6967. .owner = THIS_MODULE,
  6968. .of_match_table = msm_dai_q6_meta_mi2s_dev_dt_match,
  6969. .suppress_bind_attrs = true,
  6970. },
  6971. };
  6972. static int msm_dai_q6_spdif_dev_probe(struct platform_device *pdev)
  6973. {
  6974. int rc, id;
  6975. const char *q6_dev_id = "qcom,msm-dai-q6-dev-id";
  6976. rc = of_property_read_u32(pdev->dev.of_node, q6_dev_id, &id);
  6977. if (rc) {
  6978. dev_err(&pdev->dev,
  6979. "%s: missing %s in dt node\n", __func__, q6_dev_id);
  6980. return rc;
  6981. }
  6982. pdev->id = id;
  6983. pr_debug("%s: dev name %s, id:%d\n", __func__,
  6984. dev_name(&pdev->dev), pdev->id);
  6985. switch (pdev->id) {
  6986. case AFE_PORT_ID_PRIMARY_SPDIF_RX:
  6987. rc = snd_soc_register_component(&pdev->dev,
  6988. &msm_dai_spdif_q6_component,
  6989. &msm_dai_q6_spdif_spdif_rx_dai[0], 1);
  6990. break;
  6991. case AFE_PORT_ID_SECONDARY_SPDIF_RX:
  6992. rc = snd_soc_register_component(&pdev->dev,
  6993. &msm_dai_spdif_q6_component,
  6994. &msm_dai_q6_spdif_spdif_rx_dai[1], 1);
  6995. break;
  6996. case AFE_PORT_ID_PRIMARY_SPDIF_TX:
  6997. rc = snd_soc_register_component(&pdev->dev,
  6998. &msm_dai_spdif_q6_component,
  6999. &msm_dai_q6_spdif_spdif_tx_dai[0], 1);
  7000. break;
  7001. case AFE_PORT_ID_SECONDARY_SPDIF_TX:
  7002. rc = snd_soc_register_component(&pdev->dev,
  7003. &msm_dai_spdif_q6_component,
  7004. &msm_dai_q6_spdif_spdif_tx_dai[1], 1);
  7005. break;
  7006. default:
  7007. dev_err(&pdev->dev, "invalid device ID %d\n", pdev->id);
  7008. rc = -ENODEV;
  7009. break;
  7010. }
  7011. return rc;
  7012. }
  7013. static int msm_dai_q6_spdif_dev_remove(struct platform_device *pdev)
  7014. {
  7015. snd_soc_unregister_component(&pdev->dev);
  7016. return 0;
  7017. }
  7018. static const struct of_device_id msm_dai_q6_spdif_dt_match[] = {
  7019. {.compatible = "qcom,msm-dai-q6-spdif"},
  7020. {}
  7021. };
  7022. MODULE_DEVICE_TABLE(of, msm_dai_q6_spdif_dt_match);
  7023. static struct platform_driver msm_dai_q6_spdif_driver = {
  7024. .probe = msm_dai_q6_spdif_dev_probe,
  7025. .remove = msm_dai_q6_spdif_dev_remove,
  7026. .driver = {
  7027. .name = "msm-dai-q6-spdif",
  7028. .owner = THIS_MODULE,
  7029. .of_match_table = msm_dai_q6_spdif_dt_match,
  7030. .suppress_bind_attrs = true,
  7031. },
  7032. };
  7033. static int msm_dai_q6_tdm_set_clk_param(u32 group_id,
  7034. struct afe_clk_set *clk_set, u32 mode)
  7035. {
  7036. switch (group_id) {
  7037. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_RX:
  7038. case AFE_GROUP_DEVICE_ID_PRIMARY_TDM_TX:
  7039. if (mode)
  7040. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_IBIT;
  7041. else
  7042. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_PRI_TDM_EBIT;
  7043. break;
  7044. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_RX:
  7045. case AFE_GROUP_DEVICE_ID_SECONDARY_TDM_TX:
  7046. if (mode)
  7047. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_IBIT;
  7048. else
  7049. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEC_TDM_EBIT;
  7050. break;
  7051. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_RX:
  7052. case AFE_GROUP_DEVICE_ID_TERTIARY_TDM_TX:
  7053. if (mode)
  7054. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_IBIT;
  7055. else
  7056. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_TER_TDM_EBIT;
  7057. break;
  7058. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_RX:
  7059. case AFE_GROUP_DEVICE_ID_QUATERNARY_TDM_TX:
  7060. if (mode)
  7061. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_IBIT;
  7062. else
  7063. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUAD_TDM_EBIT;
  7064. break;
  7065. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_RX:
  7066. case AFE_GROUP_DEVICE_ID_QUINARY_TDM_TX:
  7067. if (mode)
  7068. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_IBIT;
  7069. else
  7070. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_QUIN_TDM_EBIT;
  7071. break;
  7072. case AFE_GROUP_DEVICE_ID_SENARY_TDM_RX:
  7073. case AFE_GROUP_DEVICE_ID_SENARY_TDM_TX:
  7074. if (mode)
  7075. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_IBIT;
  7076. else
  7077. clk_set->clk_id = Q6AFE_LPASS_CLK_ID_SEN_TDM_EBIT;
  7078. break;
  7079. default:
  7080. return -EINVAL;
  7081. }
  7082. return 0;
  7083. }
  7084. static int msm_dai_tdm_q6_probe(struct platform_device *pdev)
  7085. {
  7086. int rc = 0;
  7087. const uint32_t *port_id_array = NULL;
  7088. uint32_t array_length = 0;
  7089. int i = 0;
  7090. int group_idx = 0;
  7091. u32 clk_mode = 0;
  7092. /* extract tdm group info into static */
  7093. rc = of_property_read_u32(pdev->dev.of_node,
  7094. "qcom,msm-cpudai-tdm-group-id",
  7095. (u32 *)&tdm_group_cfg.group_id);
  7096. if (rc) {
  7097. dev_err(&pdev->dev, "%s: Group ID from DT file %s\n",
  7098. __func__, "qcom,msm-cpudai-tdm-group-id");
  7099. goto rtn;
  7100. }
  7101. dev_dbg(&pdev->dev, "%s: Group ID from DT file 0x%x\n",
  7102. __func__, tdm_group_cfg.group_id);
  7103. rc = of_property_read_u32(pdev->dev.of_node,
  7104. "qcom,msm-cpudai-tdm-group-num-ports",
  7105. &num_tdm_group_ports);
  7106. if (rc) {
  7107. dev_err(&pdev->dev, "%s: Group Num Ports from DT file %s\n",
  7108. __func__, "qcom,msm-cpudai-tdm-group-num-ports");
  7109. goto rtn;
  7110. }
  7111. dev_dbg(&pdev->dev, "%s: Group Num Ports from DT file 0x%x\n",
  7112. __func__, num_tdm_group_ports);
  7113. if (num_tdm_group_ports > AFE_GROUP_DEVICE_NUM_PORTS) {
  7114. dev_err(&pdev->dev, "%s Group Num Ports %d greater than Max %d\n",
  7115. __func__, num_tdm_group_ports,
  7116. AFE_GROUP_DEVICE_NUM_PORTS);
  7117. rc = -EINVAL;
  7118. goto rtn;
  7119. }
  7120. port_id_array = of_get_property(pdev->dev.of_node,
  7121. "qcom,msm-cpudai-tdm-group-port-id",
  7122. &array_length);
  7123. if (port_id_array == NULL) {
  7124. dev_err(&pdev->dev, "%s port_id_array is not valid\n",
  7125. __func__);
  7126. rc = -EINVAL;
  7127. goto rtn;
  7128. }
  7129. if (array_length != sizeof(uint32_t) * num_tdm_group_ports) {
  7130. dev_err(&pdev->dev, "%s array_length is %d, expected is %zd\n",
  7131. __func__, array_length,
  7132. sizeof(uint32_t) * num_tdm_group_ports);
  7133. rc = -EINVAL;
  7134. goto rtn;
  7135. }
  7136. for (i = 0; i < num_tdm_group_ports; i++)
  7137. tdm_group_cfg.port_id[i] =
  7138. (u16)be32_to_cpu(port_id_array[i]);
  7139. /* Unused index should be filled with 0 or AFE_PORT_INVALID */
  7140. for (i = num_tdm_group_ports; i < AFE_GROUP_DEVICE_NUM_PORTS; i++)
  7141. tdm_group_cfg.port_id[i] =
  7142. AFE_PORT_INVALID;
  7143. /* extract tdm clk info into static */
  7144. rc = of_property_read_u32(pdev->dev.of_node,
  7145. "qcom,msm-cpudai-tdm-clk-rate",
  7146. &tdm_clk_set.clk_freq_in_hz);
  7147. if (rc) {
  7148. dev_err(&pdev->dev, "%s: Clk Rate from DT file %s\n",
  7149. __func__, "qcom,msm-cpudai-tdm-clk-rate");
  7150. goto rtn;
  7151. }
  7152. dev_dbg(&pdev->dev, "%s: Clk Rate from DT file %d\n",
  7153. __func__, tdm_clk_set.clk_freq_in_hz);
  7154. /* initialize static tdm clk attribute to default value */
  7155. tdm_clk_set.clk_attri = Q6AFE_LPASS_CLK_ATTRIBUTE_INVERT_COUPLE_NO;
  7156. /* extract tdm clk attribute into static */
  7157. if (of_find_property(pdev->dev.of_node,
  7158. "qcom,msm-cpudai-tdm-clk-attribute", NULL)) {
  7159. rc = of_property_read_u16(pdev->dev.of_node,
  7160. "qcom,msm-cpudai-tdm-clk-attribute",
  7161. &tdm_clk_set.clk_attri);
  7162. if (rc) {
  7163. dev_err(&pdev->dev, "%s: value for clk attribute not found %s\n",
  7164. __func__, "qcom,msm-cpudai-tdm-clk-attribute");
  7165. goto rtn;
  7166. }
  7167. dev_dbg(&pdev->dev, "%s: clk attribute from DT file %d\n",
  7168. __func__, tdm_clk_set.clk_attri);
  7169. } else
  7170. dev_dbg(&pdev->dev, "%s: clk attribute not found\n", __func__);
  7171. /* extract tdm lane cfg to static */
  7172. tdm_lane_cfg.port_id = tdm_group_cfg.group_id;
  7173. tdm_lane_cfg.lane_mask = AFE_LANE_MASK_INVALID;
  7174. if (of_find_property(pdev->dev.of_node,
  7175. "qcom,msm-cpudai-tdm-lane-mask", NULL)) {
  7176. rc = of_property_read_u16(pdev->dev.of_node,
  7177. "qcom,msm-cpudai-tdm-lane-mask",
  7178. &tdm_lane_cfg.lane_mask);
  7179. if (rc) {
  7180. dev_err(&pdev->dev, "%s: value for tdm lane mask not found %s\n",
  7181. __func__, "qcom,msm-cpudai-tdm-lane-mask");
  7182. goto rtn;
  7183. }
  7184. dev_dbg(&pdev->dev, "%s: tdm lane mask from DT file %d\n",
  7185. __func__, tdm_lane_cfg.lane_mask);
  7186. } else
  7187. dev_dbg(&pdev->dev, "%s: tdm lane mask not found\n", __func__);
  7188. /* extract tdm clk src master/slave info into static */
  7189. rc = of_property_read_u32(pdev->dev.of_node,
  7190. "qcom,msm-cpudai-tdm-clk-internal",
  7191. &clk_mode);
  7192. if (rc) {
  7193. dev_err(&pdev->dev, "%s: Clk id from DT file %s\n",
  7194. __func__, "qcom,msm-cpudai-tdm-clk-internal");
  7195. goto rtn;
  7196. }
  7197. dev_dbg(&pdev->dev, "%s: Clk id from DT file %d\n",
  7198. __func__, clk_mode);
  7199. rc = msm_dai_q6_tdm_set_clk_param(tdm_group_cfg.group_id,
  7200. &tdm_clk_set, clk_mode);
  7201. if (rc) {
  7202. dev_err(&pdev->dev, "%s: group id not supported 0x%x\n",
  7203. __func__, tdm_group_cfg.group_id);
  7204. goto rtn;
  7205. }
  7206. /* other initializations within device group */
  7207. group_idx = msm_dai_q6_get_group_idx(tdm_group_cfg.group_id);
  7208. if (group_idx < 0) {
  7209. dev_err(&pdev->dev, "%s: group id 0x%x not supported\n",
  7210. __func__, tdm_group_cfg.group_id);
  7211. rc = -EINVAL;
  7212. goto rtn;
  7213. }
  7214. atomic_set(&tdm_group_ref[group_idx], 0);
  7215. /* probe child node info */
  7216. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  7217. if (rc) {
  7218. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  7219. __func__, rc);
  7220. goto rtn;
  7221. } else
  7222. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  7223. rtn:
  7224. return rc;
  7225. }
  7226. static int msm_dai_tdm_q6_remove(struct platform_device *pdev)
  7227. {
  7228. return 0;
  7229. }
  7230. static const struct of_device_id msm_dai_tdm_dt_match[] = {
  7231. { .compatible = "qcom,msm-dai-tdm", },
  7232. {}
  7233. };
  7234. MODULE_DEVICE_TABLE(of, msm_dai_tdm_dt_match);
  7235. static struct platform_driver msm_dai_tdm_q6 = {
  7236. .probe = msm_dai_tdm_q6_probe,
  7237. .remove = msm_dai_tdm_q6_remove,
  7238. .driver = {
  7239. .name = "msm-dai-tdm",
  7240. .owner = THIS_MODULE,
  7241. .of_match_table = msm_dai_tdm_dt_match,
  7242. .suppress_bind_attrs = true,
  7243. },
  7244. };
  7245. static int msm_dai_q6_tdm_data_format_put(struct snd_kcontrol *kcontrol,
  7246. struct snd_ctl_elem_value *ucontrol)
  7247. {
  7248. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7249. int value = ucontrol->value.integer.value[0];
  7250. switch (value) {
  7251. case 0:
  7252. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  7253. break;
  7254. case 1:
  7255. dai_data->port_cfg.tdm.data_format = AFE_NON_LINEAR_DATA;
  7256. break;
  7257. case 2:
  7258. dai_data->port_cfg.tdm.data_format = AFE_GENERIC_COMPRESSED;
  7259. break;
  7260. default:
  7261. pr_err("%s: data_format invalid\n", __func__);
  7262. break;
  7263. }
  7264. pr_debug("%s: data_format = %d\n",
  7265. __func__, dai_data->port_cfg.tdm.data_format);
  7266. return 0;
  7267. }
  7268. static int msm_dai_q6_tdm_data_format_get(struct snd_kcontrol *kcontrol,
  7269. struct snd_ctl_elem_value *ucontrol)
  7270. {
  7271. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7272. ucontrol->value.integer.value[0] =
  7273. dai_data->port_cfg.tdm.data_format;
  7274. pr_debug("%s: data_format = %d\n",
  7275. __func__, dai_data->port_cfg.tdm.data_format);
  7276. return 0;
  7277. }
  7278. static int msm_dai_q6_tdm_header_type_put(struct snd_kcontrol *kcontrol,
  7279. struct snd_ctl_elem_value *ucontrol)
  7280. {
  7281. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7282. int value = ucontrol->value.integer.value[0];
  7283. dai_data->port_cfg.custom_tdm_header.header_type = value;
  7284. pr_debug("%s: header_type = %d\n",
  7285. __func__,
  7286. dai_data->port_cfg.custom_tdm_header.header_type);
  7287. return 0;
  7288. }
  7289. static int msm_dai_q6_tdm_header_type_get(struct snd_kcontrol *kcontrol,
  7290. struct snd_ctl_elem_value *ucontrol)
  7291. {
  7292. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7293. ucontrol->value.integer.value[0] =
  7294. dai_data->port_cfg.custom_tdm_header.header_type;
  7295. pr_debug("%s: header_type = %d\n",
  7296. __func__,
  7297. dai_data->port_cfg.custom_tdm_header.header_type);
  7298. return 0;
  7299. }
  7300. static int msm_dai_q6_tdm_header_put(struct snd_kcontrol *kcontrol,
  7301. struct snd_ctl_elem_value *ucontrol)
  7302. {
  7303. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7304. int i = 0;
  7305. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  7306. dai_data->port_cfg.custom_tdm_header.header[i] =
  7307. (u16)ucontrol->value.integer.value[i];
  7308. pr_debug("%s: header #%d = 0x%x\n",
  7309. __func__, i,
  7310. dai_data->port_cfg.custom_tdm_header.header[i]);
  7311. }
  7312. return 0;
  7313. }
  7314. static int msm_dai_q6_tdm_header_get(struct snd_kcontrol *kcontrol,
  7315. struct snd_ctl_elem_value *ucontrol)
  7316. {
  7317. struct msm_dai_q6_tdm_dai_data *dai_data = kcontrol->private_data;
  7318. int i = 0;
  7319. for (i = 0; i < AFE_CUSTOM_TDM_HEADER_MAX_CNT; i++) {
  7320. ucontrol->value.integer.value[i] =
  7321. dai_data->port_cfg.custom_tdm_header.header[i];
  7322. pr_debug("%s: header #%d = 0x%x\n",
  7323. __func__, i,
  7324. dai_data->port_cfg.custom_tdm_header.header[i]);
  7325. }
  7326. return 0;
  7327. }
  7328. static const struct snd_kcontrol_new tdm_config_controls_data_format[] = {
  7329. SOC_ENUM_EXT("PRI_TDM_RX_0 Data Format", tdm_config_enum[0],
  7330. msm_dai_q6_tdm_data_format_get,
  7331. msm_dai_q6_tdm_data_format_put),
  7332. SOC_ENUM_EXT("PRI_TDM_RX_1 Data Format", tdm_config_enum[0],
  7333. msm_dai_q6_tdm_data_format_get,
  7334. msm_dai_q6_tdm_data_format_put),
  7335. SOC_ENUM_EXT("PRI_TDM_RX_2 Data Format", tdm_config_enum[0],
  7336. msm_dai_q6_tdm_data_format_get,
  7337. msm_dai_q6_tdm_data_format_put),
  7338. SOC_ENUM_EXT("PRI_TDM_RX_3 Data Format", tdm_config_enum[0],
  7339. msm_dai_q6_tdm_data_format_get,
  7340. msm_dai_q6_tdm_data_format_put),
  7341. SOC_ENUM_EXT("PRI_TDM_RX_4 Data Format", tdm_config_enum[0],
  7342. msm_dai_q6_tdm_data_format_get,
  7343. msm_dai_q6_tdm_data_format_put),
  7344. SOC_ENUM_EXT("PRI_TDM_RX_5 Data Format", tdm_config_enum[0],
  7345. msm_dai_q6_tdm_data_format_get,
  7346. msm_dai_q6_tdm_data_format_put),
  7347. SOC_ENUM_EXT("PRI_TDM_RX_6 Data Format", tdm_config_enum[0],
  7348. msm_dai_q6_tdm_data_format_get,
  7349. msm_dai_q6_tdm_data_format_put),
  7350. SOC_ENUM_EXT("PRI_TDM_RX_7 Data Format", tdm_config_enum[0],
  7351. msm_dai_q6_tdm_data_format_get,
  7352. msm_dai_q6_tdm_data_format_put),
  7353. SOC_ENUM_EXT("PRI_TDM_TX_0 Data Format", tdm_config_enum[0],
  7354. msm_dai_q6_tdm_data_format_get,
  7355. msm_dai_q6_tdm_data_format_put),
  7356. SOC_ENUM_EXT("PRI_TDM_TX_1 Data Format", tdm_config_enum[0],
  7357. msm_dai_q6_tdm_data_format_get,
  7358. msm_dai_q6_tdm_data_format_put),
  7359. SOC_ENUM_EXT("PRI_TDM_TX_2 Data Format", tdm_config_enum[0],
  7360. msm_dai_q6_tdm_data_format_get,
  7361. msm_dai_q6_tdm_data_format_put),
  7362. SOC_ENUM_EXT("PRI_TDM_TX_3 Data Format", tdm_config_enum[0],
  7363. msm_dai_q6_tdm_data_format_get,
  7364. msm_dai_q6_tdm_data_format_put),
  7365. SOC_ENUM_EXT("PRI_TDM_TX_4 Data Format", tdm_config_enum[0],
  7366. msm_dai_q6_tdm_data_format_get,
  7367. msm_dai_q6_tdm_data_format_put),
  7368. SOC_ENUM_EXT("PRI_TDM_TX_5 Data Format", tdm_config_enum[0],
  7369. msm_dai_q6_tdm_data_format_get,
  7370. msm_dai_q6_tdm_data_format_put),
  7371. SOC_ENUM_EXT("PRI_TDM_TX_6 Data Format", tdm_config_enum[0],
  7372. msm_dai_q6_tdm_data_format_get,
  7373. msm_dai_q6_tdm_data_format_put),
  7374. SOC_ENUM_EXT("PRI_TDM_TX_7 Data Format", tdm_config_enum[0],
  7375. msm_dai_q6_tdm_data_format_get,
  7376. msm_dai_q6_tdm_data_format_put),
  7377. SOC_ENUM_EXT("SEC_TDM_RX_0 Data Format", tdm_config_enum[0],
  7378. msm_dai_q6_tdm_data_format_get,
  7379. msm_dai_q6_tdm_data_format_put),
  7380. SOC_ENUM_EXT("SEC_TDM_RX_1 Data Format", tdm_config_enum[0],
  7381. msm_dai_q6_tdm_data_format_get,
  7382. msm_dai_q6_tdm_data_format_put),
  7383. SOC_ENUM_EXT("SEC_TDM_RX_2 Data Format", tdm_config_enum[0],
  7384. msm_dai_q6_tdm_data_format_get,
  7385. msm_dai_q6_tdm_data_format_put),
  7386. SOC_ENUM_EXT("SEC_TDM_RX_3 Data Format", tdm_config_enum[0],
  7387. msm_dai_q6_tdm_data_format_get,
  7388. msm_dai_q6_tdm_data_format_put),
  7389. SOC_ENUM_EXT("SEC_TDM_RX_4 Data Format", tdm_config_enum[0],
  7390. msm_dai_q6_tdm_data_format_get,
  7391. msm_dai_q6_tdm_data_format_put),
  7392. SOC_ENUM_EXT("SEC_TDM_RX_5 Data Format", tdm_config_enum[0],
  7393. msm_dai_q6_tdm_data_format_get,
  7394. msm_dai_q6_tdm_data_format_put),
  7395. SOC_ENUM_EXT("SEC_TDM_RX_6 Data Format", tdm_config_enum[0],
  7396. msm_dai_q6_tdm_data_format_get,
  7397. msm_dai_q6_tdm_data_format_put),
  7398. SOC_ENUM_EXT("SEC_TDM_RX_7 Data Format", tdm_config_enum[0],
  7399. msm_dai_q6_tdm_data_format_get,
  7400. msm_dai_q6_tdm_data_format_put),
  7401. SOC_ENUM_EXT("SEC_TDM_TX_0 Data Format", tdm_config_enum[0],
  7402. msm_dai_q6_tdm_data_format_get,
  7403. msm_dai_q6_tdm_data_format_put),
  7404. SOC_ENUM_EXT("SEC_TDM_TX_1 Data Format", tdm_config_enum[0],
  7405. msm_dai_q6_tdm_data_format_get,
  7406. msm_dai_q6_tdm_data_format_put),
  7407. SOC_ENUM_EXT("SEC_TDM_TX_2 Data Format", tdm_config_enum[0],
  7408. msm_dai_q6_tdm_data_format_get,
  7409. msm_dai_q6_tdm_data_format_put),
  7410. SOC_ENUM_EXT("SEC_TDM_TX_3 Data Format", tdm_config_enum[0],
  7411. msm_dai_q6_tdm_data_format_get,
  7412. msm_dai_q6_tdm_data_format_put),
  7413. SOC_ENUM_EXT("SEC_TDM_TX_4 Data Format", tdm_config_enum[0],
  7414. msm_dai_q6_tdm_data_format_get,
  7415. msm_dai_q6_tdm_data_format_put),
  7416. SOC_ENUM_EXT("SEC_TDM_TX_5 Data Format", tdm_config_enum[0],
  7417. msm_dai_q6_tdm_data_format_get,
  7418. msm_dai_q6_tdm_data_format_put),
  7419. SOC_ENUM_EXT("SEC_TDM_TX_6 Data Format", tdm_config_enum[0],
  7420. msm_dai_q6_tdm_data_format_get,
  7421. msm_dai_q6_tdm_data_format_put),
  7422. SOC_ENUM_EXT("SEC_TDM_TX_7 Data Format", tdm_config_enum[0],
  7423. msm_dai_q6_tdm_data_format_get,
  7424. msm_dai_q6_tdm_data_format_put),
  7425. SOC_ENUM_EXT("TERT_TDM_RX_0 Data Format", tdm_config_enum[0],
  7426. msm_dai_q6_tdm_data_format_get,
  7427. msm_dai_q6_tdm_data_format_put),
  7428. SOC_ENUM_EXT("TERT_TDM_RX_1 Data Format", tdm_config_enum[0],
  7429. msm_dai_q6_tdm_data_format_get,
  7430. msm_dai_q6_tdm_data_format_put),
  7431. SOC_ENUM_EXT("TERT_TDM_RX_2 Data Format", tdm_config_enum[0],
  7432. msm_dai_q6_tdm_data_format_get,
  7433. msm_dai_q6_tdm_data_format_put),
  7434. SOC_ENUM_EXT("TERT_TDM_RX_3 Data Format", tdm_config_enum[0],
  7435. msm_dai_q6_tdm_data_format_get,
  7436. msm_dai_q6_tdm_data_format_put),
  7437. SOC_ENUM_EXT("TERT_TDM_RX_4 Data Format", tdm_config_enum[0],
  7438. msm_dai_q6_tdm_data_format_get,
  7439. msm_dai_q6_tdm_data_format_put),
  7440. SOC_ENUM_EXT("TERT_TDM_RX_5 Data Format", tdm_config_enum[0],
  7441. msm_dai_q6_tdm_data_format_get,
  7442. msm_dai_q6_tdm_data_format_put),
  7443. SOC_ENUM_EXT("TERT_TDM_RX_6 Data Format", tdm_config_enum[0],
  7444. msm_dai_q6_tdm_data_format_get,
  7445. msm_dai_q6_tdm_data_format_put),
  7446. SOC_ENUM_EXT("TERT_TDM_RX_7 Data Format", tdm_config_enum[0],
  7447. msm_dai_q6_tdm_data_format_get,
  7448. msm_dai_q6_tdm_data_format_put),
  7449. SOC_ENUM_EXT("TERT_TDM_TX_0 Data Format", tdm_config_enum[0],
  7450. msm_dai_q6_tdm_data_format_get,
  7451. msm_dai_q6_tdm_data_format_put),
  7452. SOC_ENUM_EXT("TERT_TDM_TX_1 Data Format", tdm_config_enum[0],
  7453. msm_dai_q6_tdm_data_format_get,
  7454. msm_dai_q6_tdm_data_format_put),
  7455. SOC_ENUM_EXT("TERT_TDM_TX_2 Data Format", tdm_config_enum[0],
  7456. msm_dai_q6_tdm_data_format_get,
  7457. msm_dai_q6_tdm_data_format_put),
  7458. SOC_ENUM_EXT("TERT_TDM_TX_3 Data Format", tdm_config_enum[0],
  7459. msm_dai_q6_tdm_data_format_get,
  7460. msm_dai_q6_tdm_data_format_put),
  7461. SOC_ENUM_EXT("TERT_TDM_TX_4 Data Format", tdm_config_enum[0],
  7462. msm_dai_q6_tdm_data_format_get,
  7463. msm_dai_q6_tdm_data_format_put),
  7464. SOC_ENUM_EXT("TERT_TDM_TX_5 Data Format", tdm_config_enum[0],
  7465. msm_dai_q6_tdm_data_format_get,
  7466. msm_dai_q6_tdm_data_format_put),
  7467. SOC_ENUM_EXT("TERT_TDM_TX_6 Data Format", tdm_config_enum[0],
  7468. msm_dai_q6_tdm_data_format_get,
  7469. msm_dai_q6_tdm_data_format_put),
  7470. SOC_ENUM_EXT("TERT_TDM_TX_7 Data Format", tdm_config_enum[0],
  7471. msm_dai_q6_tdm_data_format_get,
  7472. msm_dai_q6_tdm_data_format_put),
  7473. SOC_ENUM_EXT("QUAT_TDM_RX_0 Data Format", tdm_config_enum[0],
  7474. msm_dai_q6_tdm_data_format_get,
  7475. msm_dai_q6_tdm_data_format_put),
  7476. SOC_ENUM_EXT("QUAT_TDM_RX_1 Data Format", tdm_config_enum[0],
  7477. msm_dai_q6_tdm_data_format_get,
  7478. msm_dai_q6_tdm_data_format_put),
  7479. SOC_ENUM_EXT("QUAT_TDM_RX_2 Data Format", tdm_config_enum[0],
  7480. msm_dai_q6_tdm_data_format_get,
  7481. msm_dai_q6_tdm_data_format_put),
  7482. SOC_ENUM_EXT("QUAT_TDM_RX_3 Data Format", tdm_config_enum[0],
  7483. msm_dai_q6_tdm_data_format_get,
  7484. msm_dai_q6_tdm_data_format_put),
  7485. SOC_ENUM_EXT("QUAT_TDM_RX_4 Data Format", tdm_config_enum[0],
  7486. msm_dai_q6_tdm_data_format_get,
  7487. msm_dai_q6_tdm_data_format_put),
  7488. SOC_ENUM_EXT("QUAT_TDM_RX_5 Data Format", tdm_config_enum[0],
  7489. msm_dai_q6_tdm_data_format_get,
  7490. msm_dai_q6_tdm_data_format_put),
  7491. SOC_ENUM_EXT("QUAT_TDM_RX_6 Data Format", tdm_config_enum[0],
  7492. msm_dai_q6_tdm_data_format_get,
  7493. msm_dai_q6_tdm_data_format_put),
  7494. SOC_ENUM_EXT("QUAT_TDM_RX_7 Data Format", tdm_config_enum[0],
  7495. msm_dai_q6_tdm_data_format_get,
  7496. msm_dai_q6_tdm_data_format_put),
  7497. SOC_ENUM_EXT("QUAT_TDM_TX_0 Data Format", tdm_config_enum[0],
  7498. msm_dai_q6_tdm_data_format_get,
  7499. msm_dai_q6_tdm_data_format_put),
  7500. SOC_ENUM_EXT("QUAT_TDM_TX_1 Data Format", tdm_config_enum[0],
  7501. msm_dai_q6_tdm_data_format_get,
  7502. msm_dai_q6_tdm_data_format_put),
  7503. SOC_ENUM_EXT("QUAT_TDM_TX_2 Data Format", tdm_config_enum[0],
  7504. msm_dai_q6_tdm_data_format_get,
  7505. msm_dai_q6_tdm_data_format_put),
  7506. SOC_ENUM_EXT("QUAT_TDM_TX_3 Data Format", tdm_config_enum[0],
  7507. msm_dai_q6_tdm_data_format_get,
  7508. msm_dai_q6_tdm_data_format_put),
  7509. SOC_ENUM_EXT("QUAT_TDM_TX_4 Data Format", tdm_config_enum[0],
  7510. msm_dai_q6_tdm_data_format_get,
  7511. msm_dai_q6_tdm_data_format_put),
  7512. SOC_ENUM_EXT("QUAT_TDM_TX_5 Data Format", tdm_config_enum[0],
  7513. msm_dai_q6_tdm_data_format_get,
  7514. msm_dai_q6_tdm_data_format_put),
  7515. SOC_ENUM_EXT("QUAT_TDM_TX_6 Data Format", tdm_config_enum[0],
  7516. msm_dai_q6_tdm_data_format_get,
  7517. msm_dai_q6_tdm_data_format_put),
  7518. SOC_ENUM_EXT("QUAT_TDM_TX_7 Data Format", tdm_config_enum[0],
  7519. msm_dai_q6_tdm_data_format_get,
  7520. msm_dai_q6_tdm_data_format_put),
  7521. SOC_ENUM_EXT("QUIN_TDM_RX_0 Data Format", tdm_config_enum[0],
  7522. msm_dai_q6_tdm_data_format_get,
  7523. msm_dai_q6_tdm_data_format_put),
  7524. SOC_ENUM_EXT("QUIN_TDM_RX_1 Data Format", tdm_config_enum[0],
  7525. msm_dai_q6_tdm_data_format_get,
  7526. msm_dai_q6_tdm_data_format_put),
  7527. SOC_ENUM_EXT("QUIN_TDM_RX_2 Data Format", tdm_config_enum[0],
  7528. msm_dai_q6_tdm_data_format_get,
  7529. msm_dai_q6_tdm_data_format_put),
  7530. SOC_ENUM_EXT("QUIN_TDM_RX_3 Data Format", tdm_config_enum[0],
  7531. msm_dai_q6_tdm_data_format_get,
  7532. msm_dai_q6_tdm_data_format_put),
  7533. SOC_ENUM_EXT("QUIN_TDM_RX_4 Data Format", tdm_config_enum[0],
  7534. msm_dai_q6_tdm_data_format_get,
  7535. msm_dai_q6_tdm_data_format_put),
  7536. SOC_ENUM_EXT("QUIN_TDM_RX_5 Data Format", tdm_config_enum[0],
  7537. msm_dai_q6_tdm_data_format_get,
  7538. msm_dai_q6_tdm_data_format_put),
  7539. SOC_ENUM_EXT("QUIN_TDM_RX_6 Data Format", tdm_config_enum[0],
  7540. msm_dai_q6_tdm_data_format_get,
  7541. msm_dai_q6_tdm_data_format_put),
  7542. SOC_ENUM_EXT("QUIN_TDM_RX_7 Data Format", tdm_config_enum[0],
  7543. msm_dai_q6_tdm_data_format_get,
  7544. msm_dai_q6_tdm_data_format_put),
  7545. SOC_ENUM_EXT("QUIN_TDM_TX_0 Data Format", tdm_config_enum[0],
  7546. msm_dai_q6_tdm_data_format_get,
  7547. msm_dai_q6_tdm_data_format_put),
  7548. SOC_ENUM_EXT("QUIN_TDM_TX_1 Data Format", tdm_config_enum[0],
  7549. msm_dai_q6_tdm_data_format_get,
  7550. msm_dai_q6_tdm_data_format_put),
  7551. SOC_ENUM_EXT("QUIN_TDM_TX_2 Data Format", tdm_config_enum[0],
  7552. msm_dai_q6_tdm_data_format_get,
  7553. msm_dai_q6_tdm_data_format_put),
  7554. SOC_ENUM_EXT("QUIN_TDM_TX_3 Data Format", tdm_config_enum[0],
  7555. msm_dai_q6_tdm_data_format_get,
  7556. msm_dai_q6_tdm_data_format_put),
  7557. SOC_ENUM_EXT("QUIN_TDM_TX_4 Data Format", tdm_config_enum[0],
  7558. msm_dai_q6_tdm_data_format_get,
  7559. msm_dai_q6_tdm_data_format_put),
  7560. SOC_ENUM_EXT("QUIN_TDM_TX_5 Data Format", tdm_config_enum[0],
  7561. msm_dai_q6_tdm_data_format_get,
  7562. msm_dai_q6_tdm_data_format_put),
  7563. SOC_ENUM_EXT("QUIN_TDM_TX_6 Data Format", tdm_config_enum[0],
  7564. msm_dai_q6_tdm_data_format_get,
  7565. msm_dai_q6_tdm_data_format_put),
  7566. SOC_ENUM_EXT("QUIN_TDM_TX_7 Data Format", tdm_config_enum[0],
  7567. msm_dai_q6_tdm_data_format_get,
  7568. msm_dai_q6_tdm_data_format_put),
  7569. SOC_ENUM_EXT("SEN_TDM_RX_0 Data Format", tdm_config_enum[0],
  7570. msm_dai_q6_tdm_data_format_get,
  7571. msm_dai_q6_tdm_data_format_put),
  7572. SOC_ENUM_EXT("SEN_TDM_RX_1 Data Format", tdm_config_enum[0],
  7573. msm_dai_q6_tdm_data_format_get,
  7574. msm_dai_q6_tdm_data_format_put),
  7575. SOC_ENUM_EXT("SEN_TDM_RX_2 Data Format", tdm_config_enum[0],
  7576. msm_dai_q6_tdm_data_format_get,
  7577. msm_dai_q6_tdm_data_format_put),
  7578. SOC_ENUM_EXT("SEN_TDM_RX_3 Data Format", tdm_config_enum[0],
  7579. msm_dai_q6_tdm_data_format_get,
  7580. msm_dai_q6_tdm_data_format_put),
  7581. SOC_ENUM_EXT("SEN_TDM_RX_4 Data Format", tdm_config_enum[0],
  7582. msm_dai_q6_tdm_data_format_get,
  7583. msm_dai_q6_tdm_data_format_put),
  7584. SOC_ENUM_EXT("SEN_TDM_RX_5 Data Format", tdm_config_enum[0],
  7585. msm_dai_q6_tdm_data_format_get,
  7586. msm_dai_q6_tdm_data_format_put),
  7587. SOC_ENUM_EXT("SEN_TDM_RX_6 Data Format", tdm_config_enum[0],
  7588. msm_dai_q6_tdm_data_format_get,
  7589. msm_dai_q6_tdm_data_format_put),
  7590. SOC_ENUM_EXT("SEN_TDM_RX_7 Data Format", tdm_config_enum[0],
  7591. msm_dai_q6_tdm_data_format_get,
  7592. msm_dai_q6_tdm_data_format_put),
  7593. SOC_ENUM_EXT("SEN_TDM_TX_0 Data Format", tdm_config_enum[0],
  7594. msm_dai_q6_tdm_data_format_get,
  7595. msm_dai_q6_tdm_data_format_put),
  7596. SOC_ENUM_EXT("SEN_TDM_TX_1 Data Format", tdm_config_enum[0],
  7597. msm_dai_q6_tdm_data_format_get,
  7598. msm_dai_q6_tdm_data_format_put),
  7599. SOC_ENUM_EXT("SEN_TDM_TX_2 Data Format", tdm_config_enum[0],
  7600. msm_dai_q6_tdm_data_format_get,
  7601. msm_dai_q6_tdm_data_format_put),
  7602. SOC_ENUM_EXT("SEN_TDM_TX_3 Data Format", tdm_config_enum[0],
  7603. msm_dai_q6_tdm_data_format_get,
  7604. msm_dai_q6_tdm_data_format_put),
  7605. SOC_ENUM_EXT("SEN_TDM_TX_4 Data Format", tdm_config_enum[0],
  7606. msm_dai_q6_tdm_data_format_get,
  7607. msm_dai_q6_tdm_data_format_put),
  7608. SOC_ENUM_EXT("SEN_TDM_TX_5 Data Format", tdm_config_enum[0],
  7609. msm_dai_q6_tdm_data_format_get,
  7610. msm_dai_q6_tdm_data_format_put),
  7611. SOC_ENUM_EXT("SEN_TDM_TX_6 Data Format", tdm_config_enum[0],
  7612. msm_dai_q6_tdm_data_format_get,
  7613. msm_dai_q6_tdm_data_format_put),
  7614. SOC_ENUM_EXT("SEN_TDM_TX_7 Data Format", tdm_config_enum[0],
  7615. msm_dai_q6_tdm_data_format_get,
  7616. msm_dai_q6_tdm_data_format_put),
  7617. };
  7618. static const struct snd_kcontrol_new tdm_config_controls_header_type[] = {
  7619. SOC_ENUM_EXT("PRI_TDM_RX_0 Header Type", tdm_config_enum[1],
  7620. msm_dai_q6_tdm_header_type_get,
  7621. msm_dai_q6_tdm_header_type_put),
  7622. SOC_ENUM_EXT("PRI_TDM_RX_1 Header Type", tdm_config_enum[1],
  7623. msm_dai_q6_tdm_header_type_get,
  7624. msm_dai_q6_tdm_header_type_put),
  7625. SOC_ENUM_EXT("PRI_TDM_RX_2 Header Type", tdm_config_enum[1],
  7626. msm_dai_q6_tdm_header_type_get,
  7627. msm_dai_q6_tdm_header_type_put),
  7628. SOC_ENUM_EXT("PRI_TDM_RX_3 Header Type", tdm_config_enum[1],
  7629. msm_dai_q6_tdm_header_type_get,
  7630. msm_dai_q6_tdm_header_type_put),
  7631. SOC_ENUM_EXT("PRI_TDM_RX_4 Header Type", tdm_config_enum[1],
  7632. msm_dai_q6_tdm_header_type_get,
  7633. msm_dai_q6_tdm_header_type_put),
  7634. SOC_ENUM_EXT("PRI_TDM_RX_5 Header Type", tdm_config_enum[1],
  7635. msm_dai_q6_tdm_header_type_get,
  7636. msm_dai_q6_tdm_header_type_put),
  7637. SOC_ENUM_EXT("PRI_TDM_RX_6 Header Type", tdm_config_enum[1],
  7638. msm_dai_q6_tdm_header_type_get,
  7639. msm_dai_q6_tdm_header_type_put),
  7640. SOC_ENUM_EXT("PRI_TDM_RX_7 Header Type", tdm_config_enum[1],
  7641. msm_dai_q6_tdm_header_type_get,
  7642. msm_dai_q6_tdm_header_type_put),
  7643. SOC_ENUM_EXT("PRI_TDM_TX_0 Header Type", tdm_config_enum[1],
  7644. msm_dai_q6_tdm_header_type_get,
  7645. msm_dai_q6_tdm_header_type_put),
  7646. SOC_ENUM_EXT("PRI_TDM_TX_1 Header Type", tdm_config_enum[1],
  7647. msm_dai_q6_tdm_header_type_get,
  7648. msm_dai_q6_tdm_header_type_put),
  7649. SOC_ENUM_EXT("PRI_TDM_TX_2 Header Type", tdm_config_enum[1],
  7650. msm_dai_q6_tdm_header_type_get,
  7651. msm_dai_q6_tdm_header_type_put),
  7652. SOC_ENUM_EXT("PRI_TDM_TX_3 Header Type", tdm_config_enum[1],
  7653. msm_dai_q6_tdm_header_type_get,
  7654. msm_dai_q6_tdm_header_type_put),
  7655. SOC_ENUM_EXT("PRI_TDM_TX_4 Header Type", tdm_config_enum[1],
  7656. msm_dai_q6_tdm_header_type_get,
  7657. msm_dai_q6_tdm_header_type_put),
  7658. SOC_ENUM_EXT("PRI_TDM_TX_5 Header Type", tdm_config_enum[1],
  7659. msm_dai_q6_tdm_header_type_get,
  7660. msm_dai_q6_tdm_header_type_put),
  7661. SOC_ENUM_EXT("PRI_TDM_TX_6 Header Type", tdm_config_enum[1],
  7662. msm_dai_q6_tdm_header_type_get,
  7663. msm_dai_q6_tdm_header_type_put),
  7664. SOC_ENUM_EXT("PRI_TDM_TX_7 Header Type", tdm_config_enum[1],
  7665. msm_dai_q6_tdm_header_type_get,
  7666. msm_dai_q6_tdm_header_type_put),
  7667. SOC_ENUM_EXT("SEC_TDM_RX_0 Header Type", tdm_config_enum[1],
  7668. msm_dai_q6_tdm_header_type_get,
  7669. msm_dai_q6_tdm_header_type_put),
  7670. SOC_ENUM_EXT("SEC_TDM_RX_1 Header Type", tdm_config_enum[1],
  7671. msm_dai_q6_tdm_header_type_get,
  7672. msm_dai_q6_tdm_header_type_put),
  7673. SOC_ENUM_EXT("SEC_TDM_RX_2 Header Type", tdm_config_enum[1],
  7674. msm_dai_q6_tdm_header_type_get,
  7675. msm_dai_q6_tdm_header_type_put),
  7676. SOC_ENUM_EXT("SEC_TDM_RX_3 Header Type", tdm_config_enum[1],
  7677. msm_dai_q6_tdm_header_type_get,
  7678. msm_dai_q6_tdm_header_type_put),
  7679. SOC_ENUM_EXT("SEC_TDM_RX_4 Header Type", tdm_config_enum[1],
  7680. msm_dai_q6_tdm_header_type_get,
  7681. msm_dai_q6_tdm_header_type_put),
  7682. SOC_ENUM_EXT("SEC_TDM_RX_5 Header Type", tdm_config_enum[1],
  7683. msm_dai_q6_tdm_header_type_get,
  7684. msm_dai_q6_tdm_header_type_put),
  7685. SOC_ENUM_EXT("SEC_TDM_RX_6 Header Type", tdm_config_enum[1],
  7686. msm_dai_q6_tdm_header_type_get,
  7687. msm_dai_q6_tdm_header_type_put),
  7688. SOC_ENUM_EXT("SEC_TDM_RX_7 Header Type", tdm_config_enum[1],
  7689. msm_dai_q6_tdm_header_type_get,
  7690. msm_dai_q6_tdm_header_type_put),
  7691. SOC_ENUM_EXT("SEC_TDM_TX_0 Header Type", tdm_config_enum[1],
  7692. msm_dai_q6_tdm_header_type_get,
  7693. msm_dai_q6_tdm_header_type_put),
  7694. SOC_ENUM_EXT("SEC_TDM_TX_1 Header Type", tdm_config_enum[1],
  7695. msm_dai_q6_tdm_header_type_get,
  7696. msm_dai_q6_tdm_header_type_put),
  7697. SOC_ENUM_EXT("SEC_TDM_TX_2 Header Type", tdm_config_enum[1],
  7698. msm_dai_q6_tdm_header_type_get,
  7699. msm_dai_q6_tdm_header_type_put),
  7700. SOC_ENUM_EXT("SEC_TDM_TX_3 Header Type", tdm_config_enum[1],
  7701. msm_dai_q6_tdm_header_type_get,
  7702. msm_dai_q6_tdm_header_type_put),
  7703. SOC_ENUM_EXT("SEC_TDM_TX_4 Header Type", tdm_config_enum[1],
  7704. msm_dai_q6_tdm_header_type_get,
  7705. msm_dai_q6_tdm_header_type_put),
  7706. SOC_ENUM_EXT("SEC_TDM_TX_5 Header Type", tdm_config_enum[1],
  7707. msm_dai_q6_tdm_header_type_get,
  7708. msm_dai_q6_tdm_header_type_put),
  7709. SOC_ENUM_EXT("SEC_TDM_TX_6 Header Type", tdm_config_enum[1],
  7710. msm_dai_q6_tdm_header_type_get,
  7711. msm_dai_q6_tdm_header_type_put),
  7712. SOC_ENUM_EXT("SEC_TDM_TX_7 Header Type", tdm_config_enum[1],
  7713. msm_dai_q6_tdm_header_type_get,
  7714. msm_dai_q6_tdm_header_type_put),
  7715. SOC_ENUM_EXT("TERT_TDM_RX_0 Header Type", tdm_config_enum[1],
  7716. msm_dai_q6_tdm_header_type_get,
  7717. msm_dai_q6_tdm_header_type_put),
  7718. SOC_ENUM_EXT("TERT_TDM_RX_1 Header Type", tdm_config_enum[1],
  7719. msm_dai_q6_tdm_header_type_get,
  7720. msm_dai_q6_tdm_header_type_put),
  7721. SOC_ENUM_EXT("TERT_TDM_RX_2 Header Type", tdm_config_enum[1],
  7722. msm_dai_q6_tdm_header_type_get,
  7723. msm_dai_q6_tdm_header_type_put),
  7724. SOC_ENUM_EXT("TERT_TDM_RX_3 Header Type", tdm_config_enum[1],
  7725. msm_dai_q6_tdm_header_type_get,
  7726. msm_dai_q6_tdm_header_type_put),
  7727. SOC_ENUM_EXT("TERT_TDM_RX_4 Header Type", tdm_config_enum[1],
  7728. msm_dai_q6_tdm_header_type_get,
  7729. msm_dai_q6_tdm_header_type_put),
  7730. SOC_ENUM_EXT("TERT_TDM_RX_5 Header Type", tdm_config_enum[1],
  7731. msm_dai_q6_tdm_header_type_get,
  7732. msm_dai_q6_tdm_header_type_put),
  7733. SOC_ENUM_EXT("TERT_TDM_RX_6 Header Type", tdm_config_enum[1],
  7734. msm_dai_q6_tdm_header_type_get,
  7735. msm_dai_q6_tdm_header_type_put),
  7736. SOC_ENUM_EXT("TERT_TDM_RX_7 Header Type", tdm_config_enum[1],
  7737. msm_dai_q6_tdm_header_type_get,
  7738. msm_dai_q6_tdm_header_type_put),
  7739. SOC_ENUM_EXT("TERT_TDM_TX_0 Header Type", tdm_config_enum[1],
  7740. msm_dai_q6_tdm_header_type_get,
  7741. msm_dai_q6_tdm_header_type_put),
  7742. SOC_ENUM_EXT("TERT_TDM_TX_1 Header Type", tdm_config_enum[1],
  7743. msm_dai_q6_tdm_header_type_get,
  7744. msm_dai_q6_tdm_header_type_put),
  7745. SOC_ENUM_EXT("TERT_TDM_TX_2 Header Type", tdm_config_enum[1],
  7746. msm_dai_q6_tdm_header_type_get,
  7747. msm_dai_q6_tdm_header_type_put),
  7748. SOC_ENUM_EXT("TERT_TDM_TX_3 Header Type", tdm_config_enum[1],
  7749. msm_dai_q6_tdm_header_type_get,
  7750. msm_dai_q6_tdm_header_type_put),
  7751. SOC_ENUM_EXT("TERT_TDM_TX_4 Header Type", tdm_config_enum[1],
  7752. msm_dai_q6_tdm_header_type_get,
  7753. msm_dai_q6_tdm_header_type_put),
  7754. SOC_ENUM_EXT("TERT_TDM_TX_5 Header Type", tdm_config_enum[1],
  7755. msm_dai_q6_tdm_header_type_get,
  7756. msm_dai_q6_tdm_header_type_put),
  7757. SOC_ENUM_EXT("TERT_TDM_TX_6 Header Type", tdm_config_enum[1],
  7758. msm_dai_q6_tdm_header_type_get,
  7759. msm_dai_q6_tdm_header_type_put),
  7760. SOC_ENUM_EXT("TERT_TDM_TX_7 Header Type", tdm_config_enum[1],
  7761. msm_dai_q6_tdm_header_type_get,
  7762. msm_dai_q6_tdm_header_type_put),
  7763. SOC_ENUM_EXT("QUAT_TDM_RX_0 Header Type", tdm_config_enum[1],
  7764. msm_dai_q6_tdm_header_type_get,
  7765. msm_dai_q6_tdm_header_type_put),
  7766. SOC_ENUM_EXT("QUAT_TDM_RX_1 Header Type", tdm_config_enum[1],
  7767. msm_dai_q6_tdm_header_type_get,
  7768. msm_dai_q6_tdm_header_type_put),
  7769. SOC_ENUM_EXT("QUAT_TDM_RX_2 Header Type", tdm_config_enum[1],
  7770. msm_dai_q6_tdm_header_type_get,
  7771. msm_dai_q6_tdm_header_type_put),
  7772. SOC_ENUM_EXT("QUAT_TDM_RX_3 Header Type", tdm_config_enum[1],
  7773. msm_dai_q6_tdm_header_type_get,
  7774. msm_dai_q6_tdm_header_type_put),
  7775. SOC_ENUM_EXT("QUAT_TDM_RX_4 Header Type", tdm_config_enum[1],
  7776. msm_dai_q6_tdm_header_type_get,
  7777. msm_dai_q6_tdm_header_type_put),
  7778. SOC_ENUM_EXT("QUAT_TDM_RX_5 Header Type", tdm_config_enum[1],
  7779. msm_dai_q6_tdm_header_type_get,
  7780. msm_dai_q6_tdm_header_type_put),
  7781. SOC_ENUM_EXT("QUAT_TDM_RX_6 Header Type", tdm_config_enum[1],
  7782. msm_dai_q6_tdm_header_type_get,
  7783. msm_dai_q6_tdm_header_type_put),
  7784. SOC_ENUM_EXT("QUAT_TDM_RX_7 Header Type", tdm_config_enum[1],
  7785. msm_dai_q6_tdm_header_type_get,
  7786. msm_dai_q6_tdm_header_type_put),
  7787. SOC_ENUM_EXT("QUAT_TDM_TX_0 Header Type", tdm_config_enum[1],
  7788. msm_dai_q6_tdm_header_type_get,
  7789. msm_dai_q6_tdm_header_type_put),
  7790. SOC_ENUM_EXT("QUAT_TDM_TX_1 Header Type", tdm_config_enum[1],
  7791. msm_dai_q6_tdm_header_type_get,
  7792. msm_dai_q6_tdm_header_type_put),
  7793. SOC_ENUM_EXT("QUAT_TDM_TX_2 Header Type", tdm_config_enum[1],
  7794. msm_dai_q6_tdm_header_type_get,
  7795. msm_dai_q6_tdm_header_type_put),
  7796. SOC_ENUM_EXT("QUAT_TDM_TX_3 Header Type", tdm_config_enum[1],
  7797. msm_dai_q6_tdm_header_type_get,
  7798. msm_dai_q6_tdm_header_type_put),
  7799. SOC_ENUM_EXT("QUAT_TDM_TX_4 Header Type", tdm_config_enum[1],
  7800. msm_dai_q6_tdm_header_type_get,
  7801. msm_dai_q6_tdm_header_type_put),
  7802. SOC_ENUM_EXT("QUAT_TDM_TX_5 Header Type", tdm_config_enum[1],
  7803. msm_dai_q6_tdm_header_type_get,
  7804. msm_dai_q6_tdm_header_type_put),
  7805. SOC_ENUM_EXT("QUAT_TDM_TX_6 Header Type", tdm_config_enum[1],
  7806. msm_dai_q6_tdm_header_type_get,
  7807. msm_dai_q6_tdm_header_type_put),
  7808. SOC_ENUM_EXT("QUAT_TDM_TX_7 Header Type", tdm_config_enum[1],
  7809. msm_dai_q6_tdm_header_type_get,
  7810. msm_dai_q6_tdm_header_type_put),
  7811. SOC_ENUM_EXT("QUIN_TDM_RX_0 Header Type", tdm_config_enum[1],
  7812. msm_dai_q6_tdm_header_type_get,
  7813. msm_dai_q6_tdm_header_type_put),
  7814. SOC_ENUM_EXT("QUIN_TDM_RX_1 Header Type", tdm_config_enum[1],
  7815. msm_dai_q6_tdm_header_type_get,
  7816. msm_dai_q6_tdm_header_type_put),
  7817. SOC_ENUM_EXT("QUIN_TDM_RX_2 Header Type", tdm_config_enum[1],
  7818. msm_dai_q6_tdm_header_type_get,
  7819. msm_dai_q6_tdm_header_type_put),
  7820. SOC_ENUM_EXT("QUIN_TDM_RX_3 Header Type", tdm_config_enum[1],
  7821. msm_dai_q6_tdm_header_type_get,
  7822. msm_dai_q6_tdm_header_type_put),
  7823. SOC_ENUM_EXT("QUIN_TDM_RX_4 Header Type", tdm_config_enum[1],
  7824. msm_dai_q6_tdm_header_type_get,
  7825. msm_dai_q6_tdm_header_type_put),
  7826. SOC_ENUM_EXT("QUIN_TDM_RX_5 Header Type", tdm_config_enum[1],
  7827. msm_dai_q6_tdm_header_type_get,
  7828. msm_dai_q6_tdm_header_type_put),
  7829. SOC_ENUM_EXT("QUIN_TDM_RX_6 Header Type", tdm_config_enum[1],
  7830. msm_dai_q6_tdm_header_type_get,
  7831. msm_dai_q6_tdm_header_type_put),
  7832. SOC_ENUM_EXT("QUIN_TDM_RX_7 Header Type", tdm_config_enum[1],
  7833. msm_dai_q6_tdm_header_type_get,
  7834. msm_dai_q6_tdm_header_type_put),
  7835. SOC_ENUM_EXT("QUIN_TDM_TX_0 Header Type", tdm_config_enum[1],
  7836. msm_dai_q6_tdm_header_type_get,
  7837. msm_dai_q6_tdm_header_type_put),
  7838. SOC_ENUM_EXT("QUIN_TDM_TX_1 Header Type", tdm_config_enum[1],
  7839. msm_dai_q6_tdm_header_type_get,
  7840. msm_dai_q6_tdm_header_type_put),
  7841. SOC_ENUM_EXT("QUIN_TDM_TX_2 Header Type", tdm_config_enum[1],
  7842. msm_dai_q6_tdm_header_type_get,
  7843. msm_dai_q6_tdm_header_type_put),
  7844. SOC_ENUM_EXT("QUIN_TDM_TX_3 Header Type", tdm_config_enum[1],
  7845. msm_dai_q6_tdm_header_type_get,
  7846. msm_dai_q6_tdm_header_type_put),
  7847. SOC_ENUM_EXT("QUIN_TDM_TX_4 Header Type", tdm_config_enum[1],
  7848. msm_dai_q6_tdm_header_type_get,
  7849. msm_dai_q6_tdm_header_type_put),
  7850. SOC_ENUM_EXT("QUIN_TDM_TX_5 Header Type", tdm_config_enum[1],
  7851. msm_dai_q6_tdm_header_type_get,
  7852. msm_dai_q6_tdm_header_type_put),
  7853. SOC_ENUM_EXT("QUIN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7854. msm_dai_q6_tdm_header_type_get,
  7855. msm_dai_q6_tdm_header_type_put),
  7856. SOC_ENUM_EXT("QUIN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7857. msm_dai_q6_tdm_header_type_get,
  7858. msm_dai_q6_tdm_header_type_put),
  7859. SOC_ENUM_EXT("SEN_TDM_RX_0 Header Type", tdm_config_enum[1],
  7860. msm_dai_q6_tdm_header_type_get,
  7861. msm_dai_q6_tdm_header_type_put),
  7862. SOC_ENUM_EXT("SEN_TDM_RX_1 Header Type", tdm_config_enum[1],
  7863. msm_dai_q6_tdm_header_type_get,
  7864. msm_dai_q6_tdm_header_type_put),
  7865. SOC_ENUM_EXT("SEN_TDM_RX_2 Header Type", tdm_config_enum[1],
  7866. msm_dai_q6_tdm_header_type_get,
  7867. msm_dai_q6_tdm_header_type_put),
  7868. SOC_ENUM_EXT("SEN_TDM_RX_3 Header Type", tdm_config_enum[1],
  7869. msm_dai_q6_tdm_header_type_get,
  7870. msm_dai_q6_tdm_header_type_put),
  7871. SOC_ENUM_EXT("SEN_TDM_RX_4 Header Type", tdm_config_enum[1],
  7872. msm_dai_q6_tdm_header_type_get,
  7873. msm_dai_q6_tdm_header_type_put),
  7874. SOC_ENUM_EXT("SEN_TDM_RX_5 Header Type", tdm_config_enum[1],
  7875. msm_dai_q6_tdm_header_type_get,
  7876. msm_dai_q6_tdm_header_type_put),
  7877. SOC_ENUM_EXT("SEN_TDM_RX_6 Header Type", tdm_config_enum[1],
  7878. msm_dai_q6_tdm_header_type_get,
  7879. msm_dai_q6_tdm_header_type_put),
  7880. SOC_ENUM_EXT("SEN_TDM_RX_7 Header Type", tdm_config_enum[1],
  7881. msm_dai_q6_tdm_header_type_get,
  7882. msm_dai_q6_tdm_header_type_put),
  7883. SOC_ENUM_EXT("SEN_TDM_TX_0 Header Type", tdm_config_enum[1],
  7884. msm_dai_q6_tdm_header_type_get,
  7885. msm_dai_q6_tdm_header_type_put),
  7886. SOC_ENUM_EXT("SEN_TDM_TX_1 Header Type", tdm_config_enum[1],
  7887. msm_dai_q6_tdm_header_type_get,
  7888. msm_dai_q6_tdm_header_type_put),
  7889. SOC_ENUM_EXT("SEN_TDM_TX_2 Header Type", tdm_config_enum[1],
  7890. msm_dai_q6_tdm_header_type_get,
  7891. msm_dai_q6_tdm_header_type_put),
  7892. SOC_ENUM_EXT("SEN_TDM_TX_3 Header Type", tdm_config_enum[1],
  7893. msm_dai_q6_tdm_header_type_get,
  7894. msm_dai_q6_tdm_header_type_put),
  7895. SOC_ENUM_EXT("SEN_TDM_TX_4 Header Type", tdm_config_enum[1],
  7896. msm_dai_q6_tdm_header_type_get,
  7897. msm_dai_q6_tdm_header_type_put),
  7898. SOC_ENUM_EXT("SEN_TDM_TX_5 Header Type", tdm_config_enum[1],
  7899. msm_dai_q6_tdm_header_type_get,
  7900. msm_dai_q6_tdm_header_type_put),
  7901. SOC_ENUM_EXT("SEN_TDM_TX_6 Header Type", tdm_config_enum[1],
  7902. msm_dai_q6_tdm_header_type_get,
  7903. msm_dai_q6_tdm_header_type_put),
  7904. SOC_ENUM_EXT("SEN_TDM_TX_7 Header Type", tdm_config_enum[1],
  7905. msm_dai_q6_tdm_header_type_get,
  7906. msm_dai_q6_tdm_header_type_put),
  7907. };
  7908. static const struct snd_kcontrol_new tdm_config_controls_header[] = {
  7909. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_0 Header",
  7910. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7911. msm_dai_q6_tdm_header_get,
  7912. msm_dai_q6_tdm_header_put),
  7913. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_1 Header",
  7914. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7915. msm_dai_q6_tdm_header_get,
  7916. msm_dai_q6_tdm_header_put),
  7917. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_2 Header",
  7918. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7919. msm_dai_q6_tdm_header_get,
  7920. msm_dai_q6_tdm_header_put),
  7921. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_3 Header",
  7922. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7923. msm_dai_q6_tdm_header_get,
  7924. msm_dai_q6_tdm_header_put),
  7925. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_4 Header",
  7926. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7927. msm_dai_q6_tdm_header_get,
  7928. msm_dai_q6_tdm_header_put),
  7929. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_5 Header",
  7930. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7931. msm_dai_q6_tdm_header_get,
  7932. msm_dai_q6_tdm_header_put),
  7933. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_6 Header",
  7934. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7935. msm_dai_q6_tdm_header_get,
  7936. msm_dai_q6_tdm_header_put),
  7937. SOC_SINGLE_MULTI_EXT("PRI_TDM_RX_7 Header",
  7938. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7939. msm_dai_q6_tdm_header_get,
  7940. msm_dai_q6_tdm_header_put),
  7941. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_0 Header",
  7942. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7943. msm_dai_q6_tdm_header_get,
  7944. msm_dai_q6_tdm_header_put),
  7945. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_1 Header",
  7946. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7947. msm_dai_q6_tdm_header_get,
  7948. msm_dai_q6_tdm_header_put),
  7949. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_2 Header",
  7950. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7951. msm_dai_q6_tdm_header_get,
  7952. msm_dai_q6_tdm_header_put),
  7953. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_3 Header",
  7954. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7955. msm_dai_q6_tdm_header_get,
  7956. msm_dai_q6_tdm_header_put),
  7957. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_4 Header",
  7958. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7959. msm_dai_q6_tdm_header_get,
  7960. msm_dai_q6_tdm_header_put),
  7961. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_5 Header",
  7962. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7963. msm_dai_q6_tdm_header_get,
  7964. msm_dai_q6_tdm_header_put),
  7965. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_6 Header",
  7966. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7967. msm_dai_q6_tdm_header_get,
  7968. msm_dai_q6_tdm_header_put),
  7969. SOC_SINGLE_MULTI_EXT("PRI_TDM_TX_7 Header",
  7970. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7971. msm_dai_q6_tdm_header_get,
  7972. msm_dai_q6_tdm_header_put),
  7973. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_0 Header",
  7974. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7975. msm_dai_q6_tdm_header_get,
  7976. msm_dai_q6_tdm_header_put),
  7977. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_1 Header",
  7978. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7979. msm_dai_q6_tdm_header_get,
  7980. msm_dai_q6_tdm_header_put),
  7981. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_2 Header",
  7982. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7983. msm_dai_q6_tdm_header_get,
  7984. msm_dai_q6_tdm_header_put),
  7985. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_3 Header",
  7986. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7987. msm_dai_q6_tdm_header_get,
  7988. msm_dai_q6_tdm_header_put),
  7989. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_4 Header",
  7990. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7991. msm_dai_q6_tdm_header_get,
  7992. msm_dai_q6_tdm_header_put),
  7993. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_5 Header",
  7994. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7995. msm_dai_q6_tdm_header_get,
  7996. msm_dai_q6_tdm_header_put),
  7997. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_6 Header",
  7998. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  7999. msm_dai_q6_tdm_header_get,
  8000. msm_dai_q6_tdm_header_put),
  8001. SOC_SINGLE_MULTI_EXT("SEC_TDM_RX_7 Header",
  8002. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8003. msm_dai_q6_tdm_header_get,
  8004. msm_dai_q6_tdm_header_put),
  8005. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_0 Header",
  8006. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8007. msm_dai_q6_tdm_header_get,
  8008. msm_dai_q6_tdm_header_put),
  8009. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_1 Header",
  8010. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8011. msm_dai_q6_tdm_header_get,
  8012. msm_dai_q6_tdm_header_put),
  8013. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_2 Header",
  8014. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8015. msm_dai_q6_tdm_header_get,
  8016. msm_dai_q6_tdm_header_put),
  8017. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_3 Header",
  8018. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8019. msm_dai_q6_tdm_header_get,
  8020. msm_dai_q6_tdm_header_put),
  8021. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_4 Header",
  8022. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8023. msm_dai_q6_tdm_header_get,
  8024. msm_dai_q6_tdm_header_put),
  8025. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_5 Header",
  8026. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8027. msm_dai_q6_tdm_header_get,
  8028. msm_dai_q6_tdm_header_put),
  8029. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_6 Header",
  8030. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8031. msm_dai_q6_tdm_header_get,
  8032. msm_dai_q6_tdm_header_put),
  8033. SOC_SINGLE_MULTI_EXT("SEC_TDM_TX_7 Header",
  8034. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8035. msm_dai_q6_tdm_header_get,
  8036. msm_dai_q6_tdm_header_put),
  8037. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_0 Header",
  8038. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8039. msm_dai_q6_tdm_header_get,
  8040. msm_dai_q6_tdm_header_put),
  8041. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_1 Header",
  8042. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8043. msm_dai_q6_tdm_header_get,
  8044. msm_dai_q6_tdm_header_put),
  8045. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_2 Header",
  8046. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8047. msm_dai_q6_tdm_header_get,
  8048. msm_dai_q6_tdm_header_put),
  8049. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_3 Header",
  8050. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8051. msm_dai_q6_tdm_header_get,
  8052. msm_dai_q6_tdm_header_put),
  8053. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_4 Header",
  8054. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8055. msm_dai_q6_tdm_header_get,
  8056. msm_dai_q6_tdm_header_put),
  8057. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_5 Header",
  8058. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8059. msm_dai_q6_tdm_header_get,
  8060. msm_dai_q6_tdm_header_put),
  8061. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_6 Header",
  8062. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8063. msm_dai_q6_tdm_header_get,
  8064. msm_dai_q6_tdm_header_put),
  8065. SOC_SINGLE_MULTI_EXT("TERT_TDM_RX_7 Header",
  8066. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8067. msm_dai_q6_tdm_header_get,
  8068. msm_dai_q6_tdm_header_put),
  8069. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_0 Header",
  8070. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8071. msm_dai_q6_tdm_header_get,
  8072. msm_dai_q6_tdm_header_put),
  8073. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_1 Header",
  8074. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8075. msm_dai_q6_tdm_header_get,
  8076. msm_dai_q6_tdm_header_put),
  8077. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_2 Header",
  8078. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8079. msm_dai_q6_tdm_header_get,
  8080. msm_dai_q6_tdm_header_put),
  8081. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_3 Header",
  8082. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8083. msm_dai_q6_tdm_header_get,
  8084. msm_dai_q6_tdm_header_put),
  8085. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_4 Header",
  8086. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8087. msm_dai_q6_tdm_header_get,
  8088. msm_dai_q6_tdm_header_put),
  8089. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_5 Header",
  8090. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8091. msm_dai_q6_tdm_header_get,
  8092. msm_dai_q6_tdm_header_put),
  8093. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_6 Header",
  8094. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8095. msm_dai_q6_tdm_header_get,
  8096. msm_dai_q6_tdm_header_put),
  8097. SOC_SINGLE_MULTI_EXT("TERT_TDM_TX_7 Header",
  8098. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8099. msm_dai_q6_tdm_header_get,
  8100. msm_dai_q6_tdm_header_put),
  8101. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_0 Header",
  8102. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8103. msm_dai_q6_tdm_header_get,
  8104. msm_dai_q6_tdm_header_put),
  8105. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_1 Header",
  8106. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8107. msm_dai_q6_tdm_header_get,
  8108. msm_dai_q6_tdm_header_put),
  8109. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_2 Header",
  8110. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8111. msm_dai_q6_tdm_header_get,
  8112. msm_dai_q6_tdm_header_put),
  8113. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_3 Header",
  8114. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8115. msm_dai_q6_tdm_header_get,
  8116. msm_dai_q6_tdm_header_put),
  8117. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_4 Header",
  8118. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8119. msm_dai_q6_tdm_header_get,
  8120. msm_dai_q6_tdm_header_put),
  8121. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_5 Header",
  8122. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8123. msm_dai_q6_tdm_header_get,
  8124. msm_dai_q6_tdm_header_put),
  8125. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_6 Header",
  8126. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8127. msm_dai_q6_tdm_header_get,
  8128. msm_dai_q6_tdm_header_put),
  8129. SOC_SINGLE_MULTI_EXT("QUAT_TDM_RX_7 Header",
  8130. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8131. msm_dai_q6_tdm_header_get,
  8132. msm_dai_q6_tdm_header_put),
  8133. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_0 Header",
  8134. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8135. msm_dai_q6_tdm_header_get,
  8136. msm_dai_q6_tdm_header_put),
  8137. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_1 Header",
  8138. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8139. msm_dai_q6_tdm_header_get,
  8140. msm_dai_q6_tdm_header_put),
  8141. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_2 Header",
  8142. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8143. msm_dai_q6_tdm_header_get,
  8144. msm_dai_q6_tdm_header_put),
  8145. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_3 Header",
  8146. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8147. msm_dai_q6_tdm_header_get,
  8148. msm_dai_q6_tdm_header_put),
  8149. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_4 Header",
  8150. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8151. msm_dai_q6_tdm_header_get,
  8152. msm_dai_q6_tdm_header_put),
  8153. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_5 Header",
  8154. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8155. msm_dai_q6_tdm_header_get,
  8156. msm_dai_q6_tdm_header_put),
  8157. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_6 Header",
  8158. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8159. msm_dai_q6_tdm_header_get,
  8160. msm_dai_q6_tdm_header_put),
  8161. SOC_SINGLE_MULTI_EXT("QUAT_TDM_TX_7 Header",
  8162. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8163. msm_dai_q6_tdm_header_get,
  8164. msm_dai_q6_tdm_header_put),
  8165. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_0 Header",
  8166. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8167. msm_dai_q6_tdm_header_get,
  8168. msm_dai_q6_tdm_header_put),
  8169. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_1 Header",
  8170. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8171. msm_dai_q6_tdm_header_get,
  8172. msm_dai_q6_tdm_header_put),
  8173. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_2 Header",
  8174. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8175. msm_dai_q6_tdm_header_get,
  8176. msm_dai_q6_tdm_header_put),
  8177. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_3 Header",
  8178. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8179. msm_dai_q6_tdm_header_get,
  8180. msm_dai_q6_tdm_header_put),
  8181. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_4 Header",
  8182. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8183. msm_dai_q6_tdm_header_get,
  8184. msm_dai_q6_tdm_header_put),
  8185. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_5 Header",
  8186. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8187. msm_dai_q6_tdm_header_get,
  8188. msm_dai_q6_tdm_header_put),
  8189. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_6 Header",
  8190. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8191. msm_dai_q6_tdm_header_get,
  8192. msm_dai_q6_tdm_header_put),
  8193. SOC_SINGLE_MULTI_EXT("QUIN_TDM_RX_7 Header",
  8194. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8195. msm_dai_q6_tdm_header_get,
  8196. msm_dai_q6_tdm_header_put),
  8197. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_0 Header",
  8198. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8199. msm_dai_q6_tdm_header_get,
  8200. msm_dai_q6_tdm_header_put),
  8201. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_1 Header",
  8202. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8203. msm_dai_q6_tdm_header_get,
  8204. msm_dai_q6_tdm_header_put),
  8205. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_2 Header",
  8206. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8207. msm_dai_q6_tdm_header_get,
  8208. msm_dai_q6_tdm_header_put),
  8209. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_3 Header",
  8210. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8211. msm_dai_q6_tdm_header_get,
  8212. msm_dai_q6_tdm_header_put),
  8213. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_4 Header",
  8214. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8215. msm_dai_q6_tdm_header_get,
  8216. msm_dai_q6_tdm_header_put),
  8217. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_5 Header",
  8218. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8219. msm_dai_q6_tdm_header_get,
  8220. msm_dai_q6_tdm_header_put),
  8221. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_6 Header",
  8222. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8223. msm_dai_q6_tdm_header_get,
  8224. msm_dai_q6_tdm_header_put),
  8225. SOC_SINGLE_MULTI_EXT("QUIN_TDM_TX_7 Header",
  8226. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8227. msm_dai_q6_tdm_header_get,
  8228. msm_dai_q6_tdm_header_put),
  8229. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_0 Header",
  8230. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8231. msm_dai_q6_tdm_header_get,
  8232. msm_dai_q6_tdm_header_put),
  8233. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_1 Header",
  8234. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8235. msm_dai_q6_tdm_header_get,
  8236. msm_dai_q6_tdm_header_put),
  8237. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_2 Header",
  8238. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8239. msm_dai_q6_tdm_header_get,
  8240. msm_dai_q6_tdm_header_put),
  8241. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_3 Header",
  8242. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8243. msm_dai_q6_tdm_header_get,
  8244. msm_dai_q6_tdm_header_put),
  8245. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_4 Header",
  8246. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8247. msm_dai_q6_tdm_header_get,
  8248. msm_dai_q6_tdm_header_put),
  8249. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_5 Header",
  8250. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8251. msm_dai_q6_tdm_header_get,
  8252. msm_dai_q6_tdm_header_put),
  8253. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_6 Header",
  8254. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8255. msm_dai_q6_tdm_header_get,
  8256. msm_dai_q6_tdm_header_put),
  8257. SOC_SINGLE_MULTI_EXT("SEN_TDM_RX_7 Header",
  8258. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8259. msm_dai_q6_tdm_header_get,
  8260. msm_dai_q6_tdm_header_put),
  8261. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_0 Header",
  8262. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8263. msm_dai_q6_tdm_header_get,
  8264. msm_dai_q6_tdm_header_put),
  8265. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_1 Header",
  8266. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8267. msm_dai_q6_tdm_header_get,
  8268. msm_dai_q6_tdm_header_put),
  8269. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_2 Header",
  8270. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8271. msm_dai_q6_tdm_header_get,
  8272. msm_dai_q6_tdm_header_put),
  8273. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_3 Header",
  8274. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8275. msm_dai_q6_tdm_header_get,
  8276. msm_dai_q6_tdm_header_put),
  8277. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_4 Header",
  8278. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8279. msm_dai_q6_tdm_header_get,
  8280. msm_dai_q6_tdm_header_put),
  8281. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_5 Header",
  8282. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8283. msm_dai_q6_tdm_header_get,
  8284. msm_dai_q6_tdm_header_put),
  8285. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_6 Header",
  8286. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8287. msm_dai_q6_tdm_header_get,
  8288. msm_dai_q6_tdm_header_put),
  8289. SOC_SINGLE_MULTI_EXT("SEN_TDM_TX_7 Header",
  8290. SND_SOC_NOPM, 0, 0xFFFFFFFF, 0, 8,
  8291. msm_dai_q6_tdm_header_get,
  8292. msm_dai_q6_tdm_header_put),
  8293. };
  8294. static int msm_dai_q6_tdm_set_clk(
  8295. struct msm_dai_q6_tdm_dai_data *dai_data,
  8296. u16 port_id, bool enable)
  8297. {
  8298. int rc = 0;
  8299. dai_data->clk_set.enable = enable;
  8300. rc = afe_set_lpass_clock_v2(port_id,
  8301. &dai_data->clk_set);
  8302. if (rc < 0)
  8303. pr_err("%s: afe lpass clock failed, err:%d\n",
  8304. __func__, rc);
  8305. return rc;
  8306. }
  8307. static int msm_dai_q6_dai_tdm_probe(struct snd_soc_dai *dai)
  8308. {
  8309. int rc = 0;
  8310. struct msm_dai_q6_tdm_dai_data *tdm_dai_data = NULL;
  8311. struct snd_kcontrol *data_format_kcontrol = NULL;
  8312. struct snd_kcontrol *header_type_kcontrol = NULL;
  8313. struct snd_kcontrol *header_kcontrol = NULL;
  8314. int port_idx = 0;
  8315. const struct snd_kcontrol_new *data_format_ctrl = NULL;
  8316. const struct snd_kcontrol_new *header_type_ctrl = NULL;
  8317. const struct snd_kcontrol_new *header_ctrl = NULL;
  8318. tdm_dai_data = dev_get_drvdata(dai->dev);
  8319. msm_dai_q6_set_dai_id(dai);
  8320. port_idx = msm_dai_q6_get_port_idx(dai->id);
  8321. if (port_idx < 0) {
  8322. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8323. __func__, dai->id);
  8324. rc = -EINVAL;
  8325. goto rtn;
  8326. }
  8327. data_format_ctrl =
  8328. &tdm_config_controls_data_format[port_idx];
  8329. header_type_ctrl =
  8330. &tdm_config_controls_header_type[port_idx];
  8331. header_ctrl =
  8332. &tdm_config_controls_header[port_idx];
  8333. if (data_format_ctrl) {
  8334. data_format_kcontrol = snd_ctl_new1(data_format_ctrl,
  8335. tdm_dai_data);
  8336. rc = snd_ctl_add(dai->component->card->snd_card,
  8337. data_format_kcontrol);
  8338. if (rc < 0) {
  8339. dev_err(dai->dev, "%s: err add data format ctrl DAI = %s\n",
  8340. __func__, dai->name);
  8341. goto rtn;
  8342. }
  8343. }
  8344. if (header_type_ctrl) {
  8345. header_type_kcontrol = snd_ctl_new1(header_type_ctrl,
  8346. tdm_dai_data);
  8347. rc = snd_ctl_add(dai->component->card->snd_card,
  8348. header_type_kcontrol);
  8349. if (rc < 0) {
  8350. if (data_format_kcontrol)
  8351. snd_ctl_remove(dai->component->card->snd_card,
  8352. data_format_kcontrol);
  8353. dev_err(dai->dev, "%s: err add header type ctrl DAI = %s\n",
  8354. __func__, dai->name);
  8355. goto rtn;
  8356. }
  8357. }
  8358. if (header_ctrl) {
  8359. header_kcontrol = snd_ctl_new1(header_ctrl,
  8360. tdm_dai_data);
  8361. rc = snd_ctl_add(dai->component->card->snd_card,
  8362. header_kcontrol);
  8363. if (rc < 0) {
  8364. if (header_type_kcontrol)
  8365. snd_ctl_remove(dai->component->card->snd_card,
  8366. header_type_kcontrol);
  8367. if (data_format_kcontrol)
  8368. snd_ctl_remove(dai->component->card->snd_card,
  8369. data_format_kcontrol);
  8370. dev_err(dai->dev, "%s: err add header ctrl DAI = %s\n",
  8371. __func__, dai->name);
  8372. goto rtn;
  8373. }
  8374. }
  8375. if (tdm_dai_data->is_island_dai)
  8376. rc = msm_dai_q6_add_island_mx_ctls(
  8377. dai->component->card->snd_card,
  8378. dai->name,
  8379. dai->id, (void *)tdm_dai_data);
  8380. rc = msm_dai_q6_dai_add_route(dai);
  8381. rtn:
  8382. return rc;
  8383. }
  8384. static int msm_dai_q6_dai_tdm_remove(struct snd_soc_dai *dai)
  8385. {
  8386. int rc = 0;
  8387. struct msm_dai_q6_tdm_dai_data *tdm_dai_data =
  8388. dev_get_drvdata(dai->dev);
  8389. u16 group_id = tdm_dai_data->group_cfg.tdm_cfg.group_id;
  8390. int group_idx = 0;
  8391. atomic_t *group_ref = NULL;
  8392. group_idx = msm_dai_q6_get_group_idx(dai->id);
  8393. if (group_idx < 0) {
  8394. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  8395. __func__, dai->id);
  8396. return -EINVAL;
  8397. }
  8398. group_ref = &tdm_group_ref[group_idx];
  8399. /* If AFE port is still up, close it */
  8400. if (test_bit(STATUS_PORT_STARTED, tdm_dai_data->status_mask)) {
  8401. rc = afe_close(dai->id); /* can block */
  8402. if (rc < 0) {
  8403. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  8404. __func__, dai->id);
  8405. }
  8406. atomic_dec(group_ref);
  8407. clear_bit(STATUS_PORT_STARTED,
  8408. tdm_dai_data->status_mask);
  8409. if (atomic_read(group_ref) == 0) {
  8410. rc = afe_port_group_enable(group_id,
  8411. NULL, false, NULL);
  8412. if (rc < 0) {
  8413. dev_err(dai->dev, "fail to disable AFE group 0x%x\n",
  8414. group_id);
  8415. }
  8416. }
  8417. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  8418. rc = msm_dai_q6_tdm_set_clk(tdm_dai_data,
  8419. dai->id, false);
  8420. if (rc < 0) {
  8421. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  8422. __func__, dai->id);
  8423. }
  8424. }
  8425. }
  8426. return 0;
  8427. }
  8428. static int msm_dai_q6_tdm_set_tdm_slot(struct snd_soc_dai *dai,
  8429. unsigned int tx_mask,
  8430. unsigned int rx_mask,
  8431. int slots, int slot_width)
  8432. {
  8433. int rc = 0;
  8434. struct msm_dai_q6_tdm_dai_data *dai_data =
  8435. dev_get_drvdata(dai->dev);
  8436. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  8437. &dai_data->group_cfg.tdm_cfg;
  8438. unsigned int cap_mask;
  8439. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  8440. /* HW only supports 16 and 32 bit slot width configuration */
  8441. if ((slot_width != 16) && (slot_width != 32)) {
  8442. dev_err(dai->dev, "%s: invalid slot_width %d\n",
  8443. __func__, slot_width);
  8444. return -EINVAL;
  8445. }
  8446. /* HW supports 1-32 slots configuration. Typical: 1, 2, 4, 8, 16, 32 */
  8447. switch (slots) {
  8448. case 1:
  8449. cap_mask = 0x01;
  8450. break;
  8451. case 2:
  8452. cap_mask = 0x03;
  8453. break;
  8454. case 4:
  8455. cap_mask = 0x0F;
  8456. break;
  8457. case 8:
  8458. cap_mask = 0xFF;
  8459. break;
  8460. case 16:
  8461. cap_mask = 0xFFFF;
  8462. break;
  8463. case 32:
  8464. cap_mask = 0xFFFFFFFF;
  8465. break;
  8466. default:
  8467. dev_err(dai->dev, "%s: invalid slots %d\n",
  8468. __func__, slots);
  8469. return -EINVAL;
  8470. }
  8471. switch (dai->id) {
  8472. case AFE_PORT_ID_PRIMARY_TDM_RX:
  8473. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  8474. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  8475. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  8476. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  8477. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  8478. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  8479. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  8480. case AFE_PORT_ID_SECONDARY_TDM_RX:
  8481. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  8482. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  8483. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  8484. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  8485. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  8486. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  8487. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  8488. case AFE_PORT_ID_TERTIARY_TDM_RX:
  8489. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  8490. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  8491. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  8492. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  8493. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  8494. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  8495. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  8496. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  8497. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  8498. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  8499. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  8500. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  8501. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  8502. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  8503. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  8504. case AFE_PORT_ID_QUINARY_TDM_RX:
  8505. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  8506. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  8507. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  8508. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  8509. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  8510. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  8511. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  8512. case AFE_PORT_ID_SENARY_TDM_RX:
  8513. case AFE_PORT_ID_SENARY_TDM_RX_1:
  8514. case AFE_PORT_ID_SENARY_TDM_RX_2:
  8515. case AFE_PORT_ID_SENARY_TDM_RX_3:
  8516. case AFE_PORT_ID_SENARY_TDM_RX_4:
  8517. case AFE_PORT_ID_SENARY_TDM_RX_5:
  8518. case AFE_PORT_ID_SENARY_TDM_RX_6:
  8519. case AFE_PORT_ID_SENARY_TDM_RX_7:
  8520. tdm_group->nslots_per_frame = slots;
  8521. tdm_group->slot_width = slot_width;
  8522. tdm_group->slot_mask = rx_mask & cap_mask;
  8523. break;
  8524. case AFE_PORT_ID_PRIMARY_TDM_TX:
  8525. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  8526. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  8527. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  8528. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  8529. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  8530. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  8531. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  8532. case AFE_PORT_ID_SECONDARY_TDM_TX:
  8533. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  8534. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  8535. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  8536. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  8537. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  8538. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  8539. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  8540. case AFE_PORT_ID_TERTIARY_TDM_TX:
  8541. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  8542. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  8543. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  8544. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  8545. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  8546. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  8547. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  8548. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  8549. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  8550. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  8551. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  8552. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  8553. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  8554. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  8555. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  8556. case AFE_PORT_ID_QUINARY_TDM_TX:
  8557. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  8558. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  8559. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  8560. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  8561. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  8562. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  8563. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  8564. case AFE_PORT_ID_SENARY_TDM_TX:
  8565. case AFE_PORT_ID_SENARY_TDM_TX_1:
  8566. case AFE_PORT_ID_SENARY_TDM_TX_2:
  8567. case AFE_PORT_ID_SENARY_TDM_TX_3:
  8568. case AFE_PORT_ID_SENARY_TDM_TX_4:
  8569. case AFE_PORT_ID_SENARY_TDM_TX_5:
  8570. case AFE_PORT_ID_SENARY_TDM_TX_6:
  8571. case AFE_PORT_ID_SENARY_TDM_TX_7:
  8572. tdm_group->nslots_per_frame = slots;
  8573. tdm_group->slot_width = slot_width;
  8574. tdm_group->slot_mask = tx_mask & cap_mask;
  8575. break;
  8576. default:
  8577. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8578. __func__, dai->id);
  8579. return -EINVAL;
  8580. }
  8581. return rc;
  8582. }
  8583. static int msm_dai_q6_tdm_set_sysclk(struct snd_soc_dai *dai,
  8584. int clk_id, unsigned int freq, int dir)
  8585. {
  8586. struct msm_dai_q6_tdm_dai_data *dai_data =
  8587. dev_get_drvdata(dai->dev);
  8588. if ((dai->id >= AFE_PORT_ID_PRIMARY_TDM_RX) &&
  8589. (dai->id <= AFE_PORT_ID_SENARY_TDM_TX_7)) {
  8590. dai_data->clk_set.clk_freq_in_hz = freq;
  8591. } else {
  8592. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8593. __func__, dai->id);
  8594. return -EINVAL;
  8595. }
  8596. dev_dbg(dai->dev, "%s: dai id = 0x%x, group clk_freq = %d\n",
  8597. __func__, dai->id, freq);
  8598. return 0;
  8599. }
  8600. static int msm_dai_q6_tdm_set_channel_map(struct snd_soc_dai *dai,
  8601. unsigned int tx_num, unsigned int *tx_slot,
  8602. unsigned int rx_num, unsigned int *rx_slot)
  8603. {
  8604. int rc = 0;
  8605. struct msm_dai_q6_tdm_dai_data *dai_data =
  8606. dev_get_drvdata(dai->dev);
  8607. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  8608. &dai_data->port_cfg.slot_mapping;
  8609. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  8610. &dai_data->port_cfg.slot_mapping_v2;
  8611. int i = 0;
  8612. dev_dbg(dai->dev, "%s: dai id = 0x%x\n", __func__, dai->id);
  8613. switch (dai->id) {
  8614. case AFE_PORT_ID_PRIMARY_TDM_RX:
  8615. case AFE_PORT_ID_PRIMARY_TDM_RX_1:
  8616. case AFE_PORT_ID_PRIMARY_TDM_RX_2:
  8617. case AFE_PORT_ID_PRIMARY_TDM_RX_3:
  8618. case AFE_PORT_ID_PRIMARY_TDM_RX_4:
  8619. case AFE_PORT_ID_PRIMARY_TDM_RX_5:
  8620. case AFE_PORT_ID_PRIMARY_TDM_RX_6:
  8621. case AFE_PORT_ID_PRIMARY_TDM_RX_7:
  8622. case AFE_PORT_ID_SECONDARY_TDM_RX:
  8623. case AFE_PORT_ID_SECONDARY_TDM_RX_1:
  8624. case AFE_PORT_ID_SECONDARY_TDM_RX_2:
  8625. case AFE_PORT_ID_SECONDARY_TDM_RX_3:
  8626. case AFE_PORT_ID_SECONDARY_TDM_RX_4:
  8627. case AFE_PORT_ID_SECONDARY_TDM_RX_5:
  8628. case AFE_PORT_ID_SECONDARY_TDM_RX_6:
  8629. case AFE_PORT_ID_SECONDARY_TDM_RX_7:
  8630. case AFE_PORT_ID_TERTIARY_TDM_RX:
  8631. case AFE_PORT_ID_TERTIARY_TDM_RX_1:
  8632. case AFE_PORT_ID_TERTIARY_TDM_RX_2:
  8633. case AFE_PORT_ID_TERTIARY_TDM_RX_3:
  8634. case AFE_PORT_ID_TERTIARY_TDM_RX_4:
  8635. case AFE_PORT_ID_TERTIARY_TDM_RX_5:
  8636. case AFE_PORT_ID_TERTIARY_TDM_RX_6:
  8637. case AFE_PORT_ID_TERTIARY_TDM_RX_7:
  8638. case AFE_PORT_ID_QUATERNARY_TDM_RX:
  8639. case AFE_PORT_ID_QUATERNARY_TDM_RX_1:
  8640. case AFE_PORT_ID_QUATERNARY_TDM_RX_2:
  8641. case AFE_PORT_ID_QUATERNARY_TDM_RX_3:
  8642. case AFE_PORT_ID_QUATERNARY_TDM_RX_4:
  8643. case AFE_PORT_ID_QUATERNARY_TDM_RX_5:
  8644. case AFE_PORT_ID_QUATERNARY_TDM_RX_6:
  8645. case AFE_PORT_ID_QUATERNARY_TDM_RX_7:
  8646. case AFE_PORT_ID_QUINARY_TDM_RX:
  8647. case AFE_PORT_ID_QUINARY_TDM_RX_1:
  8648. case AFE_PORT_ID_QUINARY_TDM_RX_2:
  8649. case AFE_PORT_ID_QUINARY_TDM_RX_3:
  8650. case AFE_PORT_ID_QUINARY_TDM_RX_4:
  8651. case AFE_PORT_ID_QUINARY_TDM_RX_5:
  8652. case AFE_PORT_ID_QUINARY_TDM_RX_6:
  8653. case AFE_PORT_ID_QUINARY_TDM_RX_7:
  8654. case AFE_PORT_ID_SENARY_TDM_RX:
  8655. case AFE_PORT_ID_SENARY_TDM_RX_1:
  8656. case AFE_PORT_ID_SENARY_TDM_RX_2:
  8657. case AFE_PORT_ID_SENARY_TDM_RX_3:
  8658. case AFE_PORT_ID_SENARY_TDM_RX_4:
  8659. case AFE_PORT_ID_SENARY_TDM_RX_5:
  8660. case AFE_PORT_ID_SENARY_TDM_RX_6:
  8661. case AFE_PORT_ID_SENARY_TDM_RX_7:
  8662. if (q6core_get_avcs_api_version_per_service(
  8663. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8664. if (!rx_slot) {
  8665. dev_err(dai->dev, "%s: rx slot not found\n",
  8666. __func__);
  8667. return -EINVAL;
  8668. }
  8669. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  8670. dev_err(dai->dev, "%s: invalid rx num %d\n",
  8671. __func__,
  8672. rx_num);
  8673. return -EINVAL;
  8674. }
  8675. for (i = 0; i < rx_num; i++)
  8676. slot_mapping_v2->offset[i] = rx_slot[i];
  8677. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8678. i++)
  8679. slot_mapping_v2->offset[i] =
  8680. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8681. slot_mapping_v2->num_channel = rx_num;
  8682. } else {
  8683. if (!rx_slot) {
  8684. dev_err(dai->dev, "%s: rx slot not found\n",
  8685. __func__);
  8686. return -EINVAL;
  8687. }
  8688. if (rx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  8689. dev_err(dai->dev, "%s: invalid rx num %d\n",
  8690. __func__,
  8691. rx_num);
  8692. return -EINVAL;
  8693. }
  8694. for (i = 0; i < rx_num; i++)
  8695. slot_mapping->offset[i] = rx_slot[i];
  8696. for (i = rx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  8697. slot_mapping->offset[i] =
  8698. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8699. slot_mapping->num_channel = rx_num;
  8700. }
  8701. break;
  8702. case AFE_PORT_ID_PRIMARY_TDM_TX:
  8703. case AFE_PORT_ID_PRIMARY_TDM_TX_1:
  8704. case AFE_PORT_ID_PRIMARY_TDM_TX_2:
  8705. case AFE_PORT_ID_PRIMARY_TDM_TX_3:
  8706. case AFE_PORT_ID_PRIMARY_TDM_TX_4:
  8707. case AFE_PORT_ID_PRIMARY_TDM_TX_5:
  8708. case AFE_PORT_ID_PRIMARY_TDM_TX_6:
  8709. case AFE_PORT_ID_PRIMARY_TDM_TX_7:
  8710. case AFE_PORT_ID_SECONDARY_TDM_TX:
  8711. case AFE_PORT_ID_SECONDARY_TDM_TX_1:
  8712. case AFE_PORT_ID_SECONDARY_TDM_TX_2:
  8713. case AFE_PORT_ID_SECONDARY_TDM_TX_3:
  8714. case AFE_PORT_ID_SECONDARY_TDM_TX_4:
  8715. case AFE_PORT_ID_SECONDARY_TDM_TX_5:
  8716. case AFE_PORT_ID_SECONDARY_TDM_TX_6:
  8717. case AFE_PORT_ID_SECONDARY_TDM_TX_7:
  8718. case AFE_PORT_ID_TERTIARY_TDM_TX:
  8719. case AFE_PORT_ID_TERTIARY_TDM_TX_1:
  8720. case AFE_PORT_ID_TERTIARY_TDM_TX_2:
  8721. case AFE_PORT_ID_TERTIARY_TDM_TX_3:
  8722. case AFE_PORT_ID_TERTIARY_TDM_TX_4:
  8723. case AFE_PORT_ID_TERTIARY_TDM_TX_5:
  8724. case AFE_PORT_ID_TERTIARY_TDM_TX_6:
  8725. case AFE_PORT_ID_TERTIARY_TDM_TX_7:
  8726. case AFE_PORT_ID_QUATERNARY_TDM_TX:
  8727. case AFE_PORT_ID_QUATERNARY_TDM_TX_1:
  8728. case AFE_PORT_ID_QUATERNARY_TDM_TX_2:
  8729. case AFE_PORT_ID_QUATERNARY_TDM_TX_3:
  8730. case AFE_PORT_ID_QUATERNARY_TDM_TX_4:
  8731. case AFE_PORT_ID_QUATERNARY_TDM_TX_5:
  8732. case AFE_PORT_ID_QUATERNARY_TDM_TX_6:
  8733. case AFE_PORT_ID_QUATERNARY_TDM_TX_7:
  8734. case AFE_PORT_ID_QUINARY_TDM_TX:
  8735. case AFE_PORT_ID_QUINARY_TDM_TX_1:
  8736. case AFE_PORT_ID_QUINARY_TDM_TX_2:
  8737. case AFE_PORT_ID_QUINARY_TDM_TX_3:
  8738. case AFE_PORT_ID_QUINARY_TDM_TX_4:
  8739. case AFE_PORT_ID_QUINARY_TDM_TX_5:
  8740. case AFE_PORT_ID_QUINARY_TDM_TX_6:
  8741. case AFE_PORT_ID_QUINARY_TDM_TX_7:
  8742. case AFE_PORT_ID_SENARY_TDM_TX:
  8743. case AFE_PORT_ID_SENARY_TDM_TX_1:
  8744. case AFE_PORT_ID_SENARY_TDM_TX_2:
  8745. case AFE_PORT_ID_SENARY_TDM_TX_3:
  8746. case AFE_PORT_ID_SENARY_TDM_TX_4:
  8747. case AFE_PORT_ID_SENARY_TDM_TX_5:
  8748. case AFE_PORT_ID_SENARY_TDM_TX_6:
  8749. case AFE_PORT_ID_SENARY_TDM_TX_7:
  8750. if (q6core_get_avcs_api_version_per_service(
  8751. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8752. if (!tx_slot) {
  8753. dev_err(dai->dev, "%s: tx slot not found\n",
  8754. __func__);
  8755. return -EINVAL;
  8756. }
  8757. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT_V2) {
  8758. dev_err(dai->dev, "%s: invalid tx num %d\n",
  8759. __func__,
  8760. tx_num);
  8761. return -EINVAL;
  8762. }
  8763. for (i = 0; i < tx_num; i++)
  8764. slot_mapping_v2->offset[i] = tx_slot[i];
  8765. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8766. i++)
  8767. slot_mapping_v2->offset[i] =
  8768. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8769. slot_mapping_v2->num_channel = tx_num;
  8770. } else {
  8771. if (!tx_slot) {
  8772. dev_err(dai->dev, "%s: tx slot not found\n",
  8773. __func__);
  8774. return -EINVAL;
  8775. }
  8776. if (tx_num > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  8777. dev_err(dai->dev, "%s: invalid tx num %d\n",
  8778. __func__,
  8779. tx_num);
  8780. return -EINVAL;
  8781. }
  8782. for (i = 0; i < tx_num; i++)
  8783. slot_mapping->offset[i] = tx_slot[i];
  8784. for (i = tx_num; i < AFE_PORT_MAX_AUDIO_CHAN_CNT; i++)
  8785. slot_mapping->offset[i] =
  8786. AFE_SLOT_MAPPING_OFFSET_INVALID;
  8787. slot_mapping->num_channel = tx_num;
  8788. }
  8789. break;
  8790. default:
  8791. dev_err(dai->dev, "%s: invalid dai id 0x%x\n",
  8792. __func__, dai->id);
  8793. return -EINVAL;
  8794. }
  8795. return rc;
  8796. }
  8797. static unsigned int tdm_param_set_slot_mask(u16 *slot_offset, int slot_width,
  8798. int slots_per_frame)
  8799. {
  8800. unsigned int i = 0;
  8801. unsigned int slot_index = 0;
  8802. unsigned long slot_mask = 0;
  8803. unsigned int slot_width_bytes = slot_width / 8;
  8804. unsigned int channel_count = AFE_PORT_MAX_AUDIO_CHAN_CNT;
  8805. if (q6core_get_avcs_api_version_per_service(
  8806. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3)
  8807. channel_count = AFE_PORT_MAX_AUDIO_CHAN_CNT_V2;
  8808. if (slot_width_bytes == 0) {
  8809. pr_err("%s: slot width is zero\n", __func__);
  8810. return slot_mask;
  8811. }
  8812. for (i = 0; i < channel_count; i++) {
  8813. if (slot_offset[i] != AFE_SLOT_MAPPING_OFFSET_INVALID) {
  8814. slot_index = slot_offset[i] / slot_width_bytes;
  8815. if (slot_index < slots_per_frame)
  8816. set_bit(slot_index, &slot_mask);
  8817. else {
  8818. pr_err("%s: invalid slot map setting\n",
  8819. __func__);
  8820. return 0;
  8821. }
  8822. } else {
  8823. break;
  8824. }
  8825. }
  8826. return slot_mask;
  8827. }
  8828. static int msm_dai_q6_tdm_hw_params(struct snd_pcm_substream *substream,
  8829. struct snd_pcm_hw_params *params,
  8830. struct snd_soc_dai *dai)
  8831. {
  8832. struct msm_dai_q6_tdm_dai_data *dai_data =
  8833. dev_get_drvdata(dai->dev);
  8834. struct afe_param_id_group_device_tdm_cfg *tdm_group =
  8835. &dai_data->group_cfg.tdm_cfg;
  8836. struct afe_param_id_tdm_cfg *tdm =
  8837. &dai_data->port_cfg.tdm;
  8838. struct afe_param_id_slot_mapping_cfg *slot_mapping =
  8839. &dai_data->port_cfg.slot_mapping;
  8840. struct afe_param_id_slot_mapping_cfg_v2 *slot_mapping_v2 =
  8841. &dai_data->port_cfg.slot_mapping_v2;
  8842. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header =
  8843. &dai_data->port_cfg.custom_tdm_header;
  8844. pr_debug("%s: dev_name: %s\n",
  8845. __func__, dev_name(dai->dev));
  8846. if ((params_channels(params) == 0) ||
  8847. (params_channels(params) > 32)) {
  8848. dev_err(dai->dev, "%s: invalid param channels %d\n",
  8849. __func__, params_channels(params));
  8850. return -EINVAL;
  8851. }
  8852. switch (params_format(params)) {
  8853. case SNDRV_PCM_FORMAT_S16_LE:
  8854. dai_data->bitwidth = 16;
  8855. break;
  8856. case SNDRV_PCM_FORMAT_S24_LE:
  8857. case SNDRV_PCM_FORMAT_S24_3LE:
  8858. dai_data->bitwidth = 24;
  8859. break;
  8860. case SNDRV_PCM_FORMAT_S32_LE:
  8861. dai_data->bitwidth = 32;
  8862. break;
  8863. default:
  8864. dev_err(dai->dev, "%s: invalid param format 0x%x\n",
  8865. __func__, params_format(params));
  8866. return -EINVAL;
  8867. }
  8868. dai_data->channels = params_channels(params);
  8869. dai_data->rate = params_rate(params);
  8870. /*
  8871. * update tdm group config param
  8872. * NOTE: group config is set to the same as slot config.
  8873. */
  8874. tdm_group->bit_width = tdm_group->slot_width;
  8875. /*
  8876. * for multi lane scenario
  8877. * Total number of active channels = number of active lanes * number of active slots.
  8878. */
  8879. if (dai_data->lane_cfg.lane_mask != AFE_LANE_MASK_INVALID)
  8880. tdm_group->num_channels = tdm_group->nslots_per_frame
  8881. * num_of_bits_set(dai_data->lane_cfg.lane_mask);
  8882. else
  8883. tdm_group->num_channels = tdm_group->nslots_per_frame;
  8884. tdm_group->sample_rate = dai_data->rate;
  8885. pr_debug("%s: TDM GROUP:\n"
  8886. "num_channels=%d sample_rate=%d bit_width=%d\n"
  8887. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n",
  8888. __func__,
  8889. tdm_group->num_channels,
  8890. tdm_group->sample_rate,
  8891. tdm_group->bit_width,
  8892. tdm_group->nslots_per_frame,
  8893. tdm_group->slot_width,
  8894. tdm_group->slot_mask);
  8895. pr_debug("%s: TDM GROUP:\n"
  8896. "port_id[0]=0x%x port_id[1]=0x%x port_id[2]=0x%x port_id[3]=0x%x\n"
  8897. "port_id[4]=0x%x port_id[5]=0x%x port_id[6]=0x%x port_id[7]=0x%x\n",
  8898. __func__,
  8899. tdm_group->port_id[0],
  8900. tdm_group->port_id[1],
  8901. tdm_group->port_id[2],
  8902. tdm_group->port_id[3],
  8903. tdm_group->port_id[4],
  8904. tdm_group->port_id[5],
  8905. tdm_group->port_id[6],
  8906. tdm_group->port_id[7]);
  8907. pr_debug("%s: TDM GROUP ID 0x%x lane mask 0x%x:\n",
  8908. __func__,
  8909. tdm_group->group_id,
  8910. dai_data->lane_cfg.lane_mask);
  8911. /*
  8912. * update tdm config param
  8913. * NOTE: channels/rate/bitwidth are per stream property
  8914. */
  8915. tdm->num_channels = dai_data->channels;
  8916. tdm->sample_rate = dai_data->rate;
  8917. tdm->bit_width = dai_data->bitwidth;
  8918. /*
  8919. * port slot config is the same as group slot config
  8920. * port slot mask should be set according to offset
  8921. */
  8922. tdm->nslots_per_frame = tdm_group->nslots_per_frame;
  8923. tdm->slot_width = tdm_group->slot_width;
  8924. if (q6core_get_avcs_api_version_per_service(
  8925. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3)
  8926. tdm->slot_mask = tdm_param_set_slot_mask(
  8927. slot_mapping_v2->offset,
  8928. tdm_group->slot_width,
  8929. tdm_group->nslots_per_frame);
  8930. else
  8931. tdm->slot_mask = tdm_param_set_slot_mask(slot_mapping->offset,
  8932. tdm_group->slot_width,
  8933. tdm_group->nslots_per_frame);
  8934. pr_debug("%s: TDM:\n"
  8935. "num_channels=%d sample_rate=%d bit_width=%d\n"
  8936. "nslots_per_frame=%d slot_width=%d slot_mask=0x%x\n"
  8937. "data_format=0x%x sync_mode=0x%x sync_src=0x%x\n"
  8938. "data_out=0x%x invert_sync=0x%x data_delay=0x%x\n",
  8939. __func__,
  8940. tdm->num_channels,
  8941. tdm->sample_rate,
  8942. tdm->bit_width,
  8943. tdm->nslots_per_frame,
  8944. tdm->slot_width,
  8945. tdm->slot_mask,
  8946. tdm->data_format,
  8947. tdm->sync_mode,
  8948. tdm->sync_src,
  8949. tdm->ctrl_data_out_enable,
  8950. tdm->ctrl_invert_sync_pulse,
  8951. tdm->ctrl_sync_data_delay);
  8952. if (q6core_get_avcs_api_version_per_service(
  8953. APRV2_IDS_SERVICE_ID_ADSP_AFE_V) >= AFE_API_VERSION_V3) {
  8954. /*
  8955. * update slot mapping v2 config param
  8956. * NOTE: channels/rate/bitwidth are per stream property
  8957. */
  8958. slot_mapping_v2->bitwidth = dai_data->bitwidth;
  8959. pr_debug("%s: SLOT MAPPING_V2:\n"
  8960. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  8961. __func__,
  8962. slot_mapping_v2->num_channel,
  8963. slot_mapping_v2->bitwidth,
  8964. slot_mapping_v2->data_align_type);
  8965. pr_debug("%s: SLOT MAPPING V2:\n"
  8966. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  8967. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n"
  8968. "offset[8]=0x%x offset[9]=0x%x offset[10]=0x%x offset[11]=0x%x\n"
  8969. "offset[12]=0x%x offset[13]=0x%x offset[14]=0x%x offset[15]=0x%x\n"
  8970. "offset[16]=0x%x offset[17]=0x%x offset[18]=0x%x offset[19]=0x%x\n"
  8971. "offset[20]=0x%x offset[21]=0x%x offset[22]=0x%x offset[23]=0x%x\n"
  8972. "offset[24]=0x%x offset[25]=0x%x offset[26]=0x%x offset[27]=0x%x\n"
  8973. "offset[28]=0x%x offset[29]=0x%x offset[30]=0x%x offset[31]=0x%x\n",
  8974. __func__,
  8975. slot_mapping_v2->offset[0],
  8976. slot_mapping_v2->offset[1],
  8977. slot_mapping_v2->offset[2],
  8978. slot_mapping_v2->offset[3],
  8979. slot_mapping_v2->offset[4],
  8980. slot_mapping_v2->offset[5],
  8981. slot_mapping_v2->offset[6],
  8982. slot_mapping_v2->offset[7],
  8983. slot_mapping_v2->offset[8],
  8984. slot_mapping_v2->offset[9],
  8985. slot_mapping_v2->offset[10],
  8986. slot_mapping_v2->offset[11],
  8987. slot_mapping_v2->offset[12],
  8988. slot_mapping_v2->offset[13],
  8989. slot_mapping_v2->offset[14],
  8990. slot_mapping_v2->offset[15],
  8991. slot_mapping_v2->offset[16],
  8992. slot_mapping_v2->offset[17],
  8993. slot_mapping_v2->offset[18],
  8994. slot_mapping_v2->offset[19],
  8995. slot_mapping_v2->offset[20],
  8996. slot_mapping_v2->offset[21],
  8997. slot_mapping_v2->offset[22],
  8998. slot_mapping_v2->offset[23],
  8999. slot_mapping_v2->offset[24],
  9000. slot_mapping_v2->offset[25],
  9001. slot_mapping_v2->offset[26],
  9002. slot_mapping_v2->offset[27],
  9003. slot_mapping_v2->offset[28],
  9004. slot_mapping_v2->offset[29],
  9005. slot_mapping_v2->offset[30],
  9006. slot_mapping_v2->offset[31]);
  9007. } else {
  9008. /*
  9009. * update slot mapping config param
  9010. * NOTE: channels/rate/bitwidth are per stream property
  9011. */
  9012. slot_mapping->bitwidth = dai_data->bitwidth;
  9013. pr_debug("%s: SLOT MAPPING:\n"
  9014. "num_channel=%d bitwidth=%d data_align=0x%x\n",
  9015. __func__,
  9016. slot_mapping->num_channel,
  9017. slot_mapping->bitwidth,
  9018. slot_mapping->data_align_type);
  9019. pr_debug("%s: SLOT MAPPING:\n"
  9020. "offset[0]=0x%x offset[1]=0x%x offset[2]=0x%x offset[3]=0x%x\n"
  9021. "offset[4]=0x%x offset[5]=0x%x offset[6]=0x%x offset[7]=0x%x\n",
  9022. __func__,
  9023. slot_mapping->offset[0],
  9024. slot_mapping->offset[1],
  9025. slot_mapping->offset[2],
  9026. slot_mapping->offset[3],
  9027. slot_mapping->offset[4],
  9028. slot_mapping->offset[5],
  9029. slot_mapping->offset[6],
  9030. slot_mapping->offset[7]);
  9031. }
  9032. /*
  9033. * update custom header config param
  9034. * NOTE: channels/rate/bitwidth are per playback stream property.
  9035. * custom tdm header only applicable to playback stream.
  9036. */
  9037. if (custom_tdm_header->header_type !=
  9038. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID) {
  9039. pr_debug("%s: CUSTOM TDM HEADER:\n"
  9040. "start_offset=0x%x header_width=%d\n"
  9041. "num_frame_repeat=%d header_type=0x%x\n",
  9042. __func__,
  9043. custom_tdm_header->start_offset,
  9044. custom_tdm_header->header_width,
  9045. custom_tdm_header->num_frame_repeat,
  9046. custom_tdm_header->header_type);
  9047. pr_debug("%s: CUSTOM TDM HEADER:\n"
  9048. "header[0]=0x%x header[1]=0x%x header[2]=0x%x header[3]=0x%x\n"
  9049. "header[4]=0x%x header[5]=0x%x header[6]=0x%x header[7]=0x%x\n",
  9050. __func__,
  9051. custom_tdm_header->header[0],
  9052. custom_tdm_header->header[1],
  9053. custom_tdm_header->header[2],
  9054. custom_tdm_header->header[3],
  9055. custom_tdm_header->header[4],
  9056. custom_tdm_header->header[5],
  9057. custom_tdm_header->header[6],
  9058. custom_tdm_header->header[7]);
  9059. }
  9060. return 0;
  9061. }
  9062. static int msm_dai_q6_tdm_prepare(struct snd_pcm_substream *substream,
  9063. struct snd_soc_dai *dai)
  9064. {
  9065. int rc = 0;
  9066. struct msm_dai_q6_tdm_dai_data *dai_data =
  9067. dev_get_drvdata(dai->dev);
  9068. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  9069. int group_idx = 0;
  9070. atomic_t *group_ref = NULL;
  9071. dev_dbg(dai->dev, "%s: dev_name: %s dev_id: 0x%x group_id: 0x%x\n",
  9072. __func__, dev_name(dai->dev), dai->dev->id, group_id);
  9073. if (dai_data->port_cfg.custom_tdm_header.minor_version == 0)
  9074. dev_dbg(dai->dev,
  9075. "%s: Custom tdm header not supported\n", __func__);
  9076. group_idx = msm_dai_q6_get_group_idx(dai->id);
  9077. if (group_idx < 0) {
  9078. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  9079. __func__, dai->id);
  9080. return -EINVAL;
  9081. }
  9082. mutex_lock(&tdm_mutex);
  9083. group_ref = &tdm_group_ref[group_idx];
  9084. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9085. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  9086. /* TX and RX share the same clk. So enable the clk
  9087. * per TDM interface. */
  9088. rc = msm_dai_q6_tdm_set_clk(dai_data,
  9089. dai->id, true);
  9090. if (rc < 0) {
  9091. dev_err(dai->dev, "%s: fail to enable AFE clk 0x%x\n",
  9092. __func__, dai->id);
  9093. goto rtn;
  9094. }
  9095. }
  9096. /* PORT START should be set if prepare called
  9097. * in active state.
  9098. */
  9099. if (atomic_read(group_ref) == 0) {
  9100. /*
  9101. * if only one port, don't do group enable as there
  9102. * is no group need for only one port
  9103. */
  9104. if (dai_data->num_group_ports > 1) {
  9105. rc = afe_port_group_enable(group_id,
  9106. &dai_data->group_cfg, true,
  9107. &dai_data->lane_cfg);
  9108. if (rc < 0) {
  9109. dev_err(dai->dev,
  9110. "%s: fail to enable AFE group 0x%x\n",
  9111. __func__, group_id);
  9112. goto rtn;
  9113. }
  9114. }
  9115. }
  9116. rc = afe_tdm_port_start(dai->id, &dai_data->port_cfg,
  9117. dai_data->rate, dai_data->num_group_ports);
  9118. if (rc < 0) {
  9119. if (atomic_read(group_ref) == 0) {
  9120. afe_port_group_enable(group_id,
  9121. NULL, false, NULL);
  9122. }
  9123. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  9124. msm_dai_q6_tdm_set_clk(dai_data,
  9125. dai->id, false);
  9126. }
  9127. dev_err(dai->dev, "%s: fail to open AFE port 0x%x\n",
  9128. __func__, dai->id);
  9129. } else {
  9130. set_bit(STATUS_PORT_STARTED,
  9131. dai_data->status_mask);
  9132. atomic_inc(group_ref);
  9133. }
  9134. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  9135. /* NOTE: AFE should error out if HW resource contention */
  9136. }
  9137. rtn:
  9138. mutex_unlock(&tdm_mutex);
  9139. return rc;
  9140. }
  9141. static void msm_dai_q6_tdm_shutdown(struct snd_pcm_substream *substream,
  9142. struct snd_soc_dai *dai)
  9143. {
  9144. int rc = 0;
  9145. struct msm_dai_q6_tdm_dai_data *dai_data =
  9146. dev_get_drvdata(dai->dev);
  9147. u16 group_id = dai_data->group_cfg.tdm_cfg.group_id;
  9148. int group_idx = 0;
  9149. atomic_t *group_ref = NULL;
  9150. group_idx = msm_dai_q6_get_group_idx(dai->id);
  9151. if (group_idx < 0) {
  9152. dev_err(dai->dev, "%s port id 0x%x not supported\n",
  9153. __func__, dai->id);
  9154. return;
  9155. }
  9156. mutex_lock(&tdm_mutex);
  9157. group_ref = &tdm_group_ref[group_idx];
  9158. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  9159. rc = afe_close(dai->id);
  9160. if (rc < 0) {
  9161. dev_err(dai->dev, "%s: fail to close AFE port 0x%x\n",
  9162. __func__, dai->id);
  9163. }
  9164. atomic_dec(group_ref);
  9165. clear_bit(STATUS_PORT_STARTED,
  9166. dai_data->status_mask);
  9167. if (atomic_read(group_ref) == 0) {
  9168. rc = afe_port_group_enable(group_id,
  9169. NULL, false, NULL);
  9170. if (rc < 0) {
  9171. dev_err(dai->dev, "%s: fail to disable AFE group 0x%x\n",
  9172. __func__, group_id);
  9173. }
  9174. }
  9175. if (msm_dai_q6_get_tdm_clk_ref(group_idx) == 0) {
  9176. rc = msm_dai_q6_tdm_set_clk(dai_data,
  9177. dai->id, false);
  9178. if (rc < 0) {
  9179. dev_err(dai->dev, "%s: fail to disable AFE clk 0x%x\n",
  9180. __func__, dai->id);
  9181. }
  9182. }
  9183. /* TODO: need to monitor PCM/MI2S/TDM HW status */
  9184. /* NOTE: AFE should error out if HW resource contention */
  9185. }
  9186. mutex_unlock(&tdm_mutex);
  9187. }
  9188. static struct snd_soc_dai_ops msm_dai_q6_tdm_ops = {
  9189. .prepare = msm_dai_q6_tdm_prepare,
  9190. .hw_params = msm_dai_q6_tdm_hw_params,
  9191. .set_tdm_slot = msm_dai_q6_tdm_set_tdm_slot,
  9192. .set_channel_map = msm_dai_q6_tdm_set_channel_map,
  9193. .set_sysclk = msm_dai_q6_tdm_set_sysclk,
  9194. .shutdown = msm_dai_q6_tdm_shutdown,
  9195. };
  9196. static struct snd_soc_dai_driver msm_dai_q6_tdm_dai[] = {
  9197. {
  9198. .playback = {
  9199. .stream_name = "Primary TDM0 Playback",
  9200. .aif_name = "PRI_TDM_RX_0",
  9201. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9202. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9203. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9204. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9205. SNDRV_PCM_FMTBIT_S24_LE |
  9206. SNDRV_PCM_FMTBIT_S32_LE,
  9207. .channels_min = 1,
  9208. .channels_max = 16,
  9209. .rate_min = 8000,
  9210. .rate_max = 352800,
  9211. },
  9212. .name = "PRI_TDM_RX_0",
  9213. .ops = &msm_dai_q6_tdm_ops,
  9214. .id = AFE_PORT_ID_PRIMARY_TDM_RX,
  9215. .probe = msm_dai_q6_dai_tdm_probe,
  9216. .remove = msm_dai_q6_dai_tdm_remove,
  9217. },
  9218. {
  9219. .playback = {
  9220. .stream_name = "Primary TDM1 Playback",
  9221. .aif_name = "PRI_TDM_RX_1",
  9222. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9223. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9224. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9225. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9226. SNDRV_PCM_FMTBIT_S24_LE |
  9227. SNDRV_PCM_FMTBIT_S32_LE,
  9228. .channels_min = 1,
  9229. .channels_max = 16,
  9230. .rate_min = 8000,
  9231. .rate_max = 352800,
  9232. },
  9233. .name = "PRI_TDM_RX_1",
  9234. .ops = &msm_dai_q6_tdm_ops,
  9235. .id = AFE_PORT_ID_PRIMARY_TDM_RX_1,
  9236. .probe = msm_dai_q6_dai_tdm_probe,
  9237. .remove = msm_dai_q6_dai_tdm_remove,
  9238. },
  9239. {
  9240. .playback = {
  9241. .stream_name = "Primary TDM2 Playback",
  9242. .aif_name = "PRI_TDM_RX_2",
  9243. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9244. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9245. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9246. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9247. SNDRV_PCM_FMTBIT_S24_LE |
  9248. SNDRV_PCM_FMTBIT_S32_LE,
  9249. .channels_min = 1,
  9250. .channels_max = 16,
  9251. .rate_min = 8000,
  9252. .rate_max = 352800,
  9253. },
  9254. .name = "PRI_TDM_RX_2",
  9255. .ops = &msm_dai_q6_tdm_ops,
  9256. .id = AFE_PORT_ID_PRIMARY_TDM_RX_2,
  9257. .probe = msm_dai_q6_dai_tdm_probe,
  9258. .remove = msm_dai_q6_dai_tdm_remove,
  9259. },
  9260. {
  9261. .playback = {
  9262. .stream_name = "Primary TDM3 Playback",
  9263. .aif_name = "PRI_TDM_RX_3",
  9264. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9265. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9266. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9267. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9268. SNDRV_PCM_FMTBIT_S24_LE |
  9269. SNDRV_PCM_FMTBIT_S32_LE,
  9270. .channels_min = 1,
  9271. .channels_max = 16,
  9272. .rate_min = 8000,
  9273. .rate_max = 352800,
  9274. },
  9275. .name = "PRI_TDM_RX_3",
  9276. .ops = &msm_dai_q6_tdm_ops,
  9277. .id = AFE_PORT_ID_PRIMARY_TDM_RX_3,
  9278. .probe = msm_dai_q6_dai_tdm_probe,
  9279. .remove = msm_dai_q6_dai_tdm_remove,
  9280. },
  9281. {
  9282. .playback = {
  9283. .stream_name = "Primary TDM4 Playback",
  9284. .aif_name = "PRI_TDM_RX_4",
  9285. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9286. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9287. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9288. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9289. SNDRV_PCM_FMTBIT_S24_LE |
  9290. SNDRV_PCM_FMTBIT_S32_LE,
  9291. .channels_min = 1,
  9292. .channels_max = 16,
  9293. .rate_min = 8000,
  9294. .rate_max = 352800,
  9295. },
  9296. .name = "PRI_TDM_RX_4",
  9297. .ops = &msm_dai_q6_tdm_ops,
  9298. .id = AFE_PORT_ID_PRIMARY_TDM_RX_4,
  9299. .probe = msm_dai_q6_dai_tdm_probe,
  9300. .remove = msm_dai_q6_dai_tdm_remove,
  9301. },
  9302. {
  9303. .playback = {
  9304. .stream_name = "Primary TDM5 Playback",
  9305. .aif_name = "PRI_TDM_RX_5",
  9306. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9307. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9308. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9309. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9310. SNDRV_PCM_FMTBIT_S24_LE |
  9311. SNDRV_PCM_FMTBIT_S32_LE,
  9312. .channels_min = 1,
  9313. .channels_max = 16,
  9314. .rate_min = 8000,
  9315. .rate_max = 352800,
  9316. },
  9317. .name = "PRI_TDM_RX_5",
  9318. .ops = &msm_dai_q6_tdm_ops,
  9319. .id = AFE_PORT_ID_PRIMARY_TDM_RX_5,
  9320. .probe = msm_dai_q6_dai_tdm_probe,
  9321. .remove = msm_dai_q6_dai_tdm_remove,
  9322. },
  9323. {
  9324. .playback = {
  9325. .stream_name = "Primary TDM6 Playback",
  9326. .aif_name = "PRI_TDM_RX_6",
  9327. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9328. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9329. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9330. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9331. SNDRV_PCM_FMTBIT_S24_LE |
  9332. SNDRV_PCM_FMTBIT_S32_LE,
  9333. .channels_min = 1,
  9334. .channels_max = 16,
  9335. .rate_min = 8000,
  9336. .rate_max = 352800,
  9337. },
  9338. .name = "PRI_TDM_RX_6",
  9339. .ops = &msm_dai_q6_tdm_ops,
  9340. .id = AFE_PORT_ID_PRIMARY_TDM_RX_6,
  9341. .probe = msm_dai_q6_dai_tdm_probe,
  9342. .remove = msm_dai_q6_dai_tdm_remove,
  9343. },
  9344. {
  9345. .playback = {
  9346. .stream_name = "Primary TDM7 Playback",
  9347. .aif_name = "PRI_TDM_RX_7",
  9348. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9349. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9350. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9351. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9352. SNDRV_PCM_FMTBIT_S24_LE |
  9353. SNDRV_PCM_FMTBIT_S32_LE,
  9354. .channels_min = 1,
  9355. .channels_max = 16,
  9356. .rate_min = 8000,
  9357. .rate_max = 352800,
  9358. },
  9359. .name = "PRI_TDM_RX_7",
  9360. .ops = &msm_dai_q6_tdm_ops,
  9361. .id = AFE_PORT_ID_PRIMARY_TDM_RX_7,
  9362. .probe = msm_dai_q6_dai_tdm_probe,
  9363. .remove = msm_dai_q6_dai_tdm_remove,
  9364. },
  9365. {
  9366. .capture = {
  9367. .stream_name = "Primary TDM0 Capture",
  9368. .aif_name = "PRI_TDM_TX_0",
  9369. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9370. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9371. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9372. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9373. SNDRV_PCM_FMTBIT_S24_LE |
  9374. SNDRV_PCM_FMTBIT_S32_LE,
  9375. .channels_min = 1,
  9376. .channels_max = 16,
  9377. .rate_min = 8000,
  9378. .rate_max = 352800,
  9379. },
  9380. .name = "PRI_TDM_TX_0",
  9381. .ops = &msm_dai_q6_tdm_ops,
  9382. .id = AFE_PORT_ID_PRIMARY_TDM_TX,
  9383. .probe = msm_dai_q6_dai_tdm_probe,
  9384. .remove = msm_dai_q6_dai_tdm_remove,
  9385. },
  9386. {
  9387. .capture = {
  9388. .stream_name = "Primary TDM1 Capture",
  9389. .aif_name = "PRI_TDM_TX_1",
  9390. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9391. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9392. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9393. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9394. SNDRV_PCM_FMTBIT_S24_LE |
  9395. SNDRV_PCM_FMTBIT_S32_LE,
  9396. .channels_min = 1,
  9397. .channels_max = 16,
  9398. .rate_min = 8000,
  9399. .rate_max = 352800,
  9400. },
  9401. .name = "PRI_TDM_TX_1",
  9402. .ops = &msm_dai_q6_tdm_ops,
  9403. .id = AFE_PORT_ID_PRIMARY_TDM_TX_1,
  9404. .probe = msm_dai_q6_dai_tdm_probe,
  9405. .remove = msm_dai_q6_dai_tdm_remove,
  9406. },
  9407. {
  9408. .capture = {
  9409. .stream_name = "Primary TDM2 Capture",
  9410. .aif_name = "PRI_TDM_TX_2",
  9411. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9412. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9413. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9414. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9415. SNDRV_PCM_FMTBIT_S24_LE |
  9416. SNDRV_PCM_FMTBIT_S32_LE,
  9417. .channels_min = 1,
  9418. .channels_max = 16,
  9419. .rate_min = 8000,
  9420. .rate_max = 352800,
  9421. },
  9422. .name = "PRI_TDM_TX_2",
  9423. .ops = &msm_dai_q6_tdm_ops,
  9424. .id = AFE_PORT_ID_PRIMARY_TDM_TX_2,
  9425. .probe = msm_dai_q6_dai_tdm_probe,
  9426. .remove = msm_dai_q6_dai_tdm_remove,
  9427. },
  9428. {
  9429. .capture = {
  9430. .stream_name = "Primary TDM3 Capture",
  9431. .aif_name = "PRI_TDM_TX_3",
  9432. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9433. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9434. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9435. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9436. SNDRV_PCM_FMTBIT_S24_LE |
  9437. SNDRV_PCM_FMTBIT_S32_LE,
  9438. .channels_min = 1,
  9439. .channels_max = 16,
  9440. .rate_min = 8000,
  9441. .rate_max = 352800,
  9442. },
  9443. .name = "PRI_TDM_TX_3",
  9444. .ops = &msm_dai_q6_tdm_ops,
  9445. .id = AFE_PORT_ID_PRIMARY_TDM_TX_3,
  9446. .probe = msm_dai_q6_dai_tdm_probe,
  9447. .remove = msm_dai_q6_dai_tdm_remove,
  9448. },
  9449. {
  9450. .capture = {
  9451. .stream_name = "Primary TDM4 Capture",
  9452. .aif_name = "PRI_TDM_TX_4",
  9453. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9454. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9455. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9456. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9457. SNDRV_PCM_FMTBIT_S24_LE |
  9458. SNDRV_PCM_FMTBIT_S32_LE,
  9459. .channels_min = 1,
  9460. .channels_max = 16,
  9461. .rate_min = 8000,
  9462. .rate_max = 352800,
  9463. },
  9464. .name = "PRI_TDM_TX_4",
  9465. .ops = &msm_dai_q6_tdm_ops,
  9466. .id = AFE_PORT_ID_PRIMARY_TDM_TX_4,
  9467. .probe = msm_dai_q6_dai_tdm_probe,
  9468. .remove = msm_dai_q6_dai_tdm_remove,
  9469. },
  9470. {
  9471. .capture = {
  9472. .stream_name = "Primary TDM5 Capture",
  9473. .aif_name = "PRI_TDM_TX_5",
  9474. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9475. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9476. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9477. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9478. SNDRV_PCM_FMTBIT_S24_LE |
  9479. SNDRV_PCM_FMTBIT_S32_LE,
  9480. .channels_min = 1,
  9481. .channels_max = 16,
  9482. .rate_min = 8000,
  9483. .rate_max = 352800,
  9484. },
  9485. .name = "PRI_TDM_TX_5",
  9486. .ops = &msm_dai_q6_tdm_ops,
  9487. .id = AFE_PORT_ID_PRIMARY_TDM_TX_5,
  9488. .probe = msm_dai_q6_dai_tdm_probe,
  9489. .remove = msm_dai_q6_dai_tdm_remove,
  9490. },
  9491. {
  9492. .capture = {
  9493. .stream_name = "Primary TDM6 Capture",
  9494. .aif_name = "PRI_TDM_TX_6",
  9495. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9496. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9497. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9498. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9499. SNDRV_PCM_FMTBIT_S24_LE |
  9500. SNDRV_PCM_FMTBIT_S32_LE,
  9501. .channels_min = 1,
  9502. .channels_max = 16,
  9503. .rate_min = 8000,
  9504. .rate_max = 352800,
  9505. },
  9506. .name = "PRI_TDM_TX_6",
  9507. .ops = &msm_dai_q6_tdm_ops,
  9508. .id = AFE_PORT_ID_PRIMARY_TDM_TX_6,
  9509. .probe = msm_dai_q6_dai_tdm_probe,
  9510. .remove = msm_dai_q6_dai_tdm_remove,
  9511. },
  9512. {
  9513. .capture = {
  9514. .stream_name = "Primary TDM7 Capture",
  9515. .aif_name = "PRI_TDM_TX_7",
  9516. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9517. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9518. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9519. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9520. SNDRV_PCM_FMTBIT_S24_LE |
  9521. SNDRV_PCM_FMTBIT_S32_LE,
  9522. .channels_min = 1,
  9523. .channels_max = 16,
  9524. .rate_min = 8000,
  9525. .rate_max = 352800,
  9526. },
  9527. .name = "PRI_TDM_TX_7",
  9528. .ops = &msm_dai_q6_tdm_ops,
  9529. .id = AFE_PORT_ID_PRIMARY_TDM_TX_7,
  9530. .probe = msm_dai_q6_dai_tdm_probe,
  9531. .remove = msm_dai_q6_dai_tdm_remove,
  9532. },
  9533. {
  9534. .playback = {
  9535. .stream_name = "Secondary TDM0 Playback",
  9536. .aif_name = "SEC_TDM_RX_0",
  9537. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9538. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9539. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9540. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9541. SNDRV_PCM_FMTBIT_S24_LE |
  9542. SNDRV_PCM_FMTBIT_S32_LE,
  9543. .channels_min = 1,
  9544. .channels_max = 16,
  9545. .rate_min = 8000,
  9546. .rate_max = 352800,
  9547. },
  9548. .name = "SEC_TDM_RX_0",
  9549. .ops = &msm_dai_q6_tdm_ops,
  9550. .id = AFE_PORT_ID_SECONDARY_TDM_RX,
  9551. .probe = msm_dai_q6_dai_tdm_probe,
  9552. .remove = msm_dai_q6_dai_tdm_remove,
  9553. },
  9554. {
  9555. .playback = {
  9556. .stream_name = "Secondary TDM1 Playback",
  9557. .aif_name = "SEC_TDM_RX_1",
  9558. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9559. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9560. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9561. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9562. SNDRV_PCM_FMTBIT_S24_LE |
  9563. SNDRV_PCM_FMTBIT_S32_LE,
  9564. .channels_min = 1,
  9565. .channels_max = 16,
  9566. .rate_min = 8000,
  9567. .rate_max = 352800,
  9568. },
  9569. .name = "SEC_TDM_RX_1",
  9570. .ops = &msm_dai_q6_tdm_ops,
  9571. .id = AFE_PORT_ID_SECONDARY_TDM_RX_1,
  9572. .probe = msm_dai_q6_dai_tdm_probe,
  9573. .remove = msm_dai_q6_dai_tdm_remove,
  9574. },
  9575. {
  9576. .playback = {
  9577. .stream_name = "Secondary TDM2 Playback",
  9578. .aif_name = "SEC_TDM_RX_2",
  9579. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9580. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9581. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9582. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9583. SNDRV_PCM_FMTBIT_S24_LE |
  9584. SNDRV_PCM_FMTBIT_S32_LE,
  9585. .channels_min = 1,
  9586. .channels_max = 16,
  9587. .rate_min = 8000,
  9588. .rate_max = 352800,
  9589. },
  9590. .name = "SEC_TDM_RX_2",
  9591. .ops = &msm_dai_q6_tdm_ops,
  9592. .id = AFE_PORT_ID_SECONDARY_TDM_RX_2,
  9593. .probe = msm_dai_q6_dai_tdm_probe,
  9594. .remove = msm_dai_q6_dai_tdm_remove,
  9595. },
  9596. {
  9597. .playback = {
  9598. .stream_name = "Secondary TDM3 Playback",
  9599. .aif_name = "SEC_TDM_RX_3",
  9600. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9601. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9602. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9603. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9604. SNDRV_PCM_FMTBIT_S24_LE |
  9605. SNDRV_PCM_FMTBIT_S32_LE,
  9606. .channels_min = 1,
  9607. .channels_max = 16,
  9608. .rate_min = 8000,
  9609. .rate_max = 352800,
  9610. },
  9611. .name = "SEC_TDM_RX_3",
  9612. .ops = &msm_dai_q6_tdm_ops,
  9613. .id = AFE_PORT_ID_SECONDARY_TDM_RX_3,
  9614. .probe = msm_dai_q6_dai_tdm_probe,
  9615. .remove = msm_dai_q6_dai_tdm_remove,
  9616. },
  9617. {
  9618. .playback = {
  9619. .stream_name = "Secondary TDM4 Playback",
  9620. .aif_name = "SEC_TDM_RX_4",
  9621. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9622. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9623. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9624. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9625. SNDRV_PCM_FMTBIT_S24_LE |
  9626. SNDRV_PCM_FMTBIT_S32_LE,
  9627. .channels_min = 1,
  9628. .channels_max = 16,
  9629. .rate_min = 8000,
  9630. .rate_max = 352800,
  9631. },
  9632. .name = "SEC_TDM_RX_4",
  9633. .ops = &msm_dai_q6_tdm_ops,
  9634. .id = AFE_PORT_ID_SECONDARY_TDM_RX_4,
  9635. .probe = msm_dai_q6_dai_tdm_probe,
  9636. .remove = msm_dai_q6_dai_tdm_remove,
  9637. },
  9638. {
  9639. .playback = {
  9640. .stream_name = "Secondary TDM5 Playback",
  9641. .aif_name = "SEC_TDM_RX_5",
  9642. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9643. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9644. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9645. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9646. SNDRV_PCM_FMTBIT_S24_LE |
  9647. SNDRV_PCM_FMTBIT_S32_LE,
  9648. .channels_min = 1,
  9649. .channels_max = 16,
  9650. .rate_min = 8000,
  9651. .rate_max = 352800,
  9652. },
  9653. .name = "SEC_TDM_RX_5",
  9654. .ops = &msm_dai_q6_tdm_ops,
  9655. .id = AFE_PORT_ID_SECONDARY_TDM_RX_5,
  9656. .probe = msm_dai_q6_dai_tdm_probe,
  9657. .remove = msm_dai_q6_dai_tdm_remove,
  9658. },
  9659. {
  9660. .playback = {
  9661. .stream_name = "Secondary TDM6 Playback",
  9662. .aif_name = "SEC_TDM_RX_6",
  9663. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9664. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9665. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9666. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9667. SNDRV_PCM_FMTBIT_S24_LE |
  9668. SNDRV_PCM_FMTBIT_S32_LE,
  9669. .channels_min = 1,
  9670. .channels_max = 16,
  9671. .rate_min = 8000,
  9672. .rate_max = 352800,
  9673. },
  9674. .name = "SEC_TDM_RX_6",
  9675. .ops = &msm_dai_q6_tdm_ops,
  9676. .id = AFE_PORT_ID_SECONDARY_TDM_RX_6,
  9677. .probe = msm_dai_q6_dai_tdm_probe,
  9678. .remove = msm_dai_q6_dai_tdm_remove,
  9679. },
  9680. {
  9681. .playback = {
  9682. .stream_name = "Secondary TDM7 Playback",
  9683. .aif_name = "SEC_TDM_RX_7",
  9684. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9685. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9686. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9687. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9688. SNDRV_PCM_FMTBIT_S24_LE |
  9689. SNDRV_PCM_FMTBIT_S32_LE,
  9690. .channels_min = 1,
  9691. .channels_max = 16,
  9692. .rate_min = 8000,
  9693. .rate_max = 352800,
  9694. },
  9695. .name = "SEC_TDM_RX_7",
  9696. .ops = &msm_dai_q6_tdm_ops,
  9697. .id = AFE_PORT_ID_SECONDARY_TDM_RX_7,
  9698. .probe = msm_dai_q6_dai_tdm_probe,
  9699. .remove = msm_dai_q6_dai_tdm_remove,
  9700. },
  9701. {
  9702. .capture = {
  9703. .stream_name = "Secondary TDM0 Capture",
  9704. .aif_name = "SEC_TDM_TX_0",
  9705. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9706. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9707. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9708. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9709. SNDRV_PCM_FMTBIT_S24_LE |
  9710. SNDRV_PCM_FMTBIT_S32_LE,
  9711. .channels_min = 1,
  9712. .channels_max = 16,
  9713. .rate_min = 8000,
  9714. .rate_max = 352800,
  9715. },
  9716. .name = "SEC_TDM_TX_0",
  9717. .ops = &msm_dai_q6_tdm_ops,
  9718. .id = AFE_PORT_ID_SECONDARY_TDM_TX,
  9719. .probe = msm_dai_q6_dai_tdm_probe,
  9720. .remove = msm_dai_q6_dai_tdm_remove,
  9721. },
  9722. {
  9723. .capture = {
  9724. .stream_name = "Secondary TDM1 Capture",
  9725. .aif_name = "SEC_TDM_TX_1",
  9726. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9727. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9728. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9729. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9730. SNDRV_PCM_FMTBIT_S24_LE |
  9731. SNDRV_PCM_FMTBIT_S32_LE,
  9732. .channels_min = 1,
  9733. .channels_max = 16,
  9734. .rate_min = 8000,
  9735. .rate_max = 352800,
  9736. },
  9737. .name = "SEC_TDM_TX_1",
  9738. .ops = &msm_dai_q6_tdm_ops,
  9739. .id = AFE_PORT_ID_SECONDARY_TDM_TX_1,
  9740. .probe = msm_dai_q6_dai_tdm_probe,
  9741. .remove = msm_dai_q6_dai_tdm_remove,
  9742. },
  9743. {
  9744. .capture = {
  9745. .stream_name = "Secondary TDM2 Capture",
  9746. .aif_name = "SEC_TDM_TX_2",
  9747. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9748. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9749. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9750. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9751. SNDRV_PCM_FMTBIT_S24_LE |
  9752. SNDRV_PCM_FMTBIT_S32_LE,
  9753. .channels_min = 1,
  9754. .channels_max = 16,
  9755. .rate_min = 8000,
  9756. .rate_max = 352800,
  9757. },
  9758. .name = "SEC_TDM_TX_2",
  9759. .ops = &msm_dai_q6_tdm_ops,
  9760. .id = AFE_PORT_ID_SECONDARY_TDM_TX_2,
  9761. .probe = msm_dai_q6_dai_tdm_probe,
  9762. .remove = msm_dai_q6_dai_tdm_remove,
  9763. },
  9764. {
  9765. .capture = {
  9766. .stream_name = "Secondary TDM3 Capture",
  9767. .aif_name = "SEC_TDM_TX_3",
  9768. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9769. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9770. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9771. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9772. SNDRV_PCM_FMTBIT_S24_LE |
  9773. SNDRV_PCM_FMTBIT_S32_LE,
  9774. .channels_min = 1,
  9775. .channels_max = 16,
  9776. .rate_min = 8000,
  9777. .rate_max = 352800,
  9778. },
  9779. .name = "SEC_TDM_TX_3",
  9780. .ops = &msm_dai_q6_tdm_ops,
  9781. .id = AFE_PORT_ID_SECONDARY_TDM_TX_3,
  9782. .probe = msm_dai_q6_dai_tdm_probe,
  9783. .remove = msm_dai_q6_dai_tdm_remove,
  9784. },
  9785. {
  9786. .capture = {
  9787. .stream_name = "Secondary TDM4 Capture",
  9788. .aif_name = "SEC_TDM_TX_4",
  9789. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9790. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9791. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9792. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9793. SNDRV_PCM_FMTBIT_S24_LE |
  9794. SNDRV_PCM_FMTBIT_S32_LE,
  9795. .channels_min = 1,
  9796. .channels_max = 16,
  9797. .rate_min = 8000,
  9798. .rate_max = 352800,
  9799. },
  9800. .name = "SEC_TDM_TX_4",
  9801. .ops = &msm_dai_q6_tdm_ops,
  9802. .id = AFE_PORT_ID_SECONDARY_TDM_TX_4,
  9803. .probe = msm_dai_q6_dai_tdm_probe,
  9804. .remove = msm_dai_q6_dai_tdm_remove,
  9805. },
  9806. {
  9807. .capture = {
  9808. .stream_name = "Secondary TDM5 Capture",
  9809. .aif_name = "SEC_TDM_TX_5",
  9810. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9811. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9812. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9813. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9814. SNDRV_PCM_FMTBIT_S24_LE |
  9815. SNDRV_PCM_FMTBIT_S32_LE,
  9816. .channels_min = 1,
  9817. .channels_max = 16,
  9818. .rate_min = 8000,
  9819. .rate_max = 352800,
  9820. },
  9821. .name = "SEC_TDM_TX_5",
  9822. .ops = &msm_dai_q6_tdm_ops,
  9823. .id = AFE_PORT_ID_SECONDARY_TDM_TX_5,
  9824. .probe = msm_dai_q6_dai_tdm_probe,
  9825. .remove = msm_dai_q6_dai_tdm_remove,
  9826. },
  9827. {
  9828. .capture = {
  9829. .stream_name = "Secondary TDM6 Capture",
  9830. .aif_name = "SEC_TDM_TX_6",
  9831. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9832. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9833. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9834. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9835. SNDRV_PCM_FMTBIT_S24_LE |
  9836. SNDRV_PCM_FMTBIT_S32_LE,
  9837. .channels_min = 1,
  9838. .channels_max = 16,
  9839. .rate_min = 8000,
  9840. .rate_max = 352800,
  9841. },
  9842. .name = "SEC_TDM_TX_6",
  9843. .ops = &msm_dai_q6_tdm_ops,
  9844. .id = AFE_PORT_ID_SECONDARY_TDM_TX_6,
  9845. .probe = msm_dai_q6_dai_tdm_probe,
  9846. .remove = msm_dai_q6_dai_tdm_remove,
  9847. },
  9848. {
  9849. .capture = {
  9850. .stream_name = "Secondary TDM7 Capture",
  9851. .aif_name = "SEC_TDM_TX_7",
  9852. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9853. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9854. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9855. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9856. SNDRV_PCM_FMTBIT_S24_LE |
  9857. SNDRV_PCM_FMTBIT_S32_LE,
  9858. .channels_min = 1,
  9859. .channels_max = 16,
  9860. .rate_min = 8000,
  9861. .rate_max = 352800,
  9862. },
  9863. .name = "SEC_TDM_TX_7",
  9864. .ops = &msm_dai_q6_tdm_ops,
  9865. .id = AFE_PORT_ID_SECONDARY_TDM_TX_7,
  9866. .probe = msm_dai_q6_dai_tdm_probe,
  9867. .remove = msm_dai_q6_dai_tdm_remove,
  9868. },
  9869. {
  9870. .playback = {
  9871. .stream_name = "Tertiary TDM0 Playback",
  9872. .aif_name = "TERT_TDM_RX_0",
  9873. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9874. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9875. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9876. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9877. SNDRV_PCM_FMTBIT_S24_LE |
  9878. SNDRV_PCM_FMTBIT_S32_LE,
  9879. .channels_min = 1,
  9880. .channels_max = 16,
  9881. .rate_min = 8000,
  9882. .rate_max = 352800,
  9883. },
  9884. .name = "TERT_TDM_RX_0",
  9885. .ops = &msm_dai_q6_tdm_ops,
  9886. .id = AFE_PORT_ID_TERTIARY_TDM_RX,
  9887. .probe = msm_dai_q6_dai_tdm_probe,
  9888. .remove = msm_dai_q6_dai_tdm_remove,
  9889. },
  9890. {
  9891. .playback = {
  9892. .stream_name = "Tertiary TDM1 Playback",
  9893. .aif_name = "TERT_TDM_RX_1",
  9894. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9895. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9896. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9897. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9898. SNDRV_PCM_FMTBIT_S24_LE |
  9899. SNDRV_PCM_FMTBIT_S32_LE,
  9900. .channels_min = 1,
  9901. .channels_max = 16,
  9902. .rate_min = 8000,
  9903. .rate_max = 352800,
  9904. },
  9905. .name = "TERT_TDM_RX_1",
  9906. .ops = &msm_dai_q6_tdm_ops,
  9907. .id = AFE_PORT_ID_TERTIARY_TDM_RX_1,
  9908. .probe = msm_dai_q6_dai_tdm_probe,
  9909. .remove = msm_dai_q6_dai_tdm_remove,
  9910. },
  9911. {
  9912. .playback = {
  9913. .stream_name = "Tertiary TDM2 Playback",
  9914. .aif_name = "TERT_TDM_RX_2",
  9915. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9916. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9917. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9918. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9919. SNDRV_PCM_FMTBIT_S24_LE |
  9920. SNDRV_PCM_FMTBIT_S32_LE,
  9921. .channels_min = 1,
  9922. .channels_max = 16,
  9923. .rate_min = 8000,
  9924. .rate_max = 352800,
  9925. },
  9926. .name = "TERT_TDM_RX_2",
  9927. .ops = &msm_dai_q6_tdm_ops,
  9928. .id = AFE_PORT_ID_TERTIARY_TDM_RX_2,
  9929. .probe = msm_dai_q6_dai_tdm_probe,
  9930. .remove = msm_dai_q6_dai_tdm_remove,
  9931. },
  9932. {
  9933. .playback = {
  9934. .stream_name = "Tertiary TDM3 Playback",
  9935. .aif_name = "TERT_TDM_RX_3",
  9936. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9937. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9938. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9939. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9940. SNDRV_PCM_FMTBIT_S24_LE |
  9941. SNDRV_PCM_FMTBIT_S32_LE,
  9942. .channels_min = 1,
  9943. .channels_max = 16,
  9944. .rate_min = 8000,
  9945. .rate_max = 352800,
  9946. },
  9947. .name = "TERT_TDM_RX_3",
  9948. .ops = &msm_dai_q6_tdm_ops,
  9949. .id = AFE_PORT_ID_TERTIARY_TDM_RX_3,
  9950. .probe = msm_dai_q6_dai_tdm_probe,
  9951. .remove = msm_dai_q6_dai_tdm_remove,
  9952. },
  9953. {
  9954. .playback = {
  9955. .stream_name = "Tertiary TDM4 Playback",
  9956. .aif_name = "TERT_TDM_RX_4",
  9957. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9958. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9959. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9960. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9961. SNDRV_PCM_FMTBIT_S24_LE |
  9962. SNDRV_PCM_FMTBIT_S32_LE,
  9963. .channels_min = 1,
  9964. .channels_max = 16,
  9965. .rate_min = 8000,
  9966. .rate_max = 352800,
  9967. },
  9968. .name = "TERT_TDM_RX_4",
  9969. .ops = &msm_dai_q6_tdm_ops,
  9970. .id = AFE_PORT_ID_TERTIARY_TDM_RX_4,
  9971. .probe = msm_dai_q6_dai_tdm_probe,
  9972. .remove = msm_dai_q6_dai_tdm_remove,
  9973. },
  9974. {
  9975. .playback = {
  9976. .stream_name = "Tertiary TDM5 Playback",
  9977. .aif_name = "TERT_TDM_RX_5",
  9978. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  9979. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  9980. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  9981. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  9982. SNDRV_PCM_FMTBIT_S24_LE |
  9983. SNDRV_PCM_FMTBIT_S32_LE,
  9984. .channels_min = 1,
  9985. .channels_max = 16,
  9986. .rate_min = 8000,
  9987. .rate_max = 352800,
  9988. },
  9989. .name = "TERT_TDM_RX_5",
  9990. .ops = &msm_dai_q6_tdm_ops,
  9991. .id = AFE_PORT_ID_TERTIARY_TDM_RX_5,
  9992. .probe = msm_dai_q6_dai_tdm_probe,
  9993. .remove = msm_dai_q6_dai_tdm_remove,
  9994. },
  9995. {
  9996. .playback = {
  9997. .stream_name = "Tertiary TDM6 Playback",
  9998. .aif_name = "TERT_TDM_RX_6",
  9999. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10000. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10001. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10002. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10003. SNDRV_PCM_FMTBIT_S24_LE |
  10004. SNDRV_PCM_FMTBIT_S32_LE,
  10005. .channels_min = 1,
  10006. .channels_max = 16,
  10007. .rate_min = 8000,
  10008. .rate_max = 352800,
  10009. },
  10010. .name = "TERT_TDM_RX_6",
  10011. .ops = &msm_dai_q6_tdm_ops,
  10012. .id = AFE_PORT_ID_TERTIARY_TDM_RX_6,
  10013. .probe = msm_dai_q6_dai_tdm_probe,
  10014. .remove = msm_dai_q6_dai_tdm_remove,
  10015. },
  10016. {
  10017. .playback = {
  10018. .stream_name = "Tertiary TDM7 Playback",
  10019. .aif_name = "TERT_TDM_RX_7",
  10020. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10021. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10022. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10023. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10024. SNDRV_PCM_FMTBIT_S24_LE |
  10025. SNDRV_PCM_FMTBIT_S32_LE,
  10026. .channels_min = 1,
  10027. .channels_max = 16,
  10028. .rate_min = 8000,
  10029. .rate_max = 352800,
  10030. },
  10031. .name = "TERT_TDM_RX_7",
  10032. .ops = &msm_dai_q6_tdm_ops,
  10033. .id = AFE_PORT_ID_TERTIARY_TDM_RX_7,
  10034. .probe = msm_dai_q6_dai_tdm_probe,
  10035. .remove = msm_dai_q6_dai_tdm_remove,
  10036. },
  10037. {
  10038. .capture = {
  10039. .stream_name = "Tertiary TDM0 Capture",
  10040. .aif_name = "TERT_TDM_TX_0",
  10041. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10042. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10043. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10044. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10045. SNDRV_PCM_FMTBIT_S24_LE |
  10046. SNDRV_PCM_FMTBIT_S32_LE,
  10047. .channels_min = 1,
  10048. .channels_max = 16,
  10049. .rate_min = 8000,
  10050. .rate_max = 352800,
  10051. },
  10052. .name = "TERT_TDM_TX_0",
  10053. .ops = &msm_dai_q6_tdm_ops,
  10054. .id = AFE_PORT_ID_TERTIARY_TDM_TX,
  10055. .probe = msm_dai_q6_dai_tdm_probe,
  10056. .remove = msm_dai_q6_dai_tdm_remove,
  10057. },
  10058. {
  10059. .capture = {
  10060. .stream_name = "Tertiary TDM1 Capture",
  10061. .aif_name = "TERT_TDM_TX_1",
  10062. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10063. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10064. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10065. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10066. SNDRV_PCM_FMTBIT_S24_LE |
  10067. SNDRV_PCM_FMTBIT_S32_LE,
  10068. .channels_min = 1,
  10069. .channels_max = 16,
  10070. .rate_min = 8000,
  10071. .rate_max = 352800,
  10072. },
  10073. .name = "TERT_TDM_TX_1",
  10074. .ops = &msm_dai_q6_tdm_ops,
  10075. .id = AFE_PORT_ID_TERTIARY_TDM_TX_1,
  10076. .probe = msm_dai_q6_dai_tdm_probe,
  10077. .remove = msm_dai_q6_dai_tdm_remove,
  10078. },
  10079. {
  10080. .capture = {
  10081. .stream_name = "Tertiary TDM2 Capture",
  10082. .aif_name = "TERT_TDM_TX_2",
  10083. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10084. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10085. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10086. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10087. SNDRV_PCM_FMTBIT_S24_LE |
  10088. SNDRV_PCM_FMTBIT_S32_LE,
  10089. .channels_min = 1,
  10090. .channels_max = 16,
  10091. .rate_min = 8000,
  10092. .rate_max = 352800,
  10093. },
  10094. .name = "TERT_TDM_TX_2",
  10095. .ops = &msm_dai_q6_tdm_ops,
  10096. .id = AFE_PORT_ID_TERTIARY_TDM_TX_2,
  10097. .probe = msm_dai_q6_dai_tdm_probe,
  10098. .remove = msm_dai_q6_dai_tdm_remove,
  10099. },
  10100. {
  10101. .capture = {
  10102. .stream_name = "Tertiary TDM3 Capture",
  10103. .aif_name = "TERT_TDM_TX_3",
  10104. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10105. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10106. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10107. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10108. SNDRV_PCM_FMTBIT_S24_LE |
  10109. SNDRV_PCM_FMTBIT_S32_LE,
  10110. .channels_min = 1,
  10111. .channels_max = 16,
  10112. .rate_min = 8000,
  10113. .rate_max = 352800,
  10114. },
  10115. .name = "TERT_TDM_TX_3",
  10116. .ops = &msm_dai_q6_tdm_ops,
  10117. .id = AFE_PORT_ID_TERTIARY_TDM_TX_3,
  10118. .probe = msm_dai_q6_dai_tdm_probe,
  10119. .remove = msm_dai_q6_dai_tdm_remove,
  10120. },
  10121. {
  10122. .capture = {
  10123. .stream_name = "Tertiary TDM4 Capture",
  10124. .aif_name = "TERT_TDM_TX_4",
  10125. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10126. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10127. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10128. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10129. SNDRV_PCM_FMTBIT_S24_LE |
  10130. SNDRV_PCM_FMTBIT_S32_LE,
  10131. .channels_min = 1,
  10132. .channels_max = 16,
  10133. .rate_min = 8000,
  10134. .rate_max = 352800,
  10135. },
  10136. .name = "TERT_TDM_TX_4",
  10137. .ops = &msm_dai_q6_tdm_ops,
  10138. .id = AFE_PORT_ID_TERTIARY_TDM_TX_4,
  10139. .probe = msm_dai_q6_dai_tdm_probe,
  10140. .remove = msm_dai_q6_dai_tdm_remove,
  10141. },
  10142. {
  10143. .capture = {
  10144. .stream_name = "Tertiary TDM5 Capture",
  10145. .aif_name = "TERT_TDM_TX_5",
  10146. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10147. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10148. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10149. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10150. SNDRV_PCM_FMTBIT_S24_LE |
  10151. SNDRV_PCM_FMTBIT_S32_LE,
  10152. .channels_min = 1,
  10153. .channels_max = 16,
  10154. .rate_min = 8000,
  10155. .rate_max = 352800,
  10156. },
  10157. .name = "TERT_TDM_TX_5",
  10158. .ops = &msm_dai_q6_tdm_ops,
  10159. .id = AFE_PORT_ID_TERTIARY_TDM_TX_5,
  10160. .probe = msm_dai_q6_dai_tdm_probe,
  10161. .remove = msm_dai_q6_dai_tdm_remove,
  10162. },
  10163. {
  10164. .capture = {
  10165. .stream_name = "Tertiary TDM6 Capture",
  10166. .aif_name = "TERT_TDM_TX_6",
  10167. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10168. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10169. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10170. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10171. SNDRV_PCM_FMTBIT_S24_LE |
  10172. SNDRV_PCM_FMTBIT_S32_LE,
  10173. .channels_min = 1,
  10174. .channels_max = 16,
  10175. .rate_min = 8000,
  10176. .rate_max = 352800,
  10177. },
  10178. .name = "TERT_TDM_TX_6",
  10179. .ops = &msm_dai_q6_tdm_ops,
  10180. .id = AFE_PORT_ID_TERTIARY_TDM_TX_6,
  10181. .probe = msm_dai_q6_dai_tdm_probe,
  10182. .remove = msm_dai_q6_dai_tdm_remove,
  10183. },
  10184. {
  10185. .capture = {
  10186. .stream_name = "Tertiary TDM7 Capture",
  10187. .aif_name = "TERT_TDM_TX_7",
  10188. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10189. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10190. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10191. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10192. SNDRV_PCM_FMTBIT_S24_LE |
  10193. SNDRV_PCM_FMTBIT_S32_LE,
  10194. .channels_min = 1,
  10195. .channels_max = 16,
  10196. .rate_min = 8000,
  10197. .rate_max = 352800,
  10198. },
  10199. .name = "TERT_TDM_TX_7",
  10200. .ops = &msm_dai_q6_tdm_ops,
  10201. .id = AFE_PORT_ID_TERTIARY_TDM_TX_7,
  10202. .probe = msm_dai_q6_dai_tdm_probe,
  10203. .remove = msm_dai_q6_dai_tdm_remove,
  10204. },
  10205. {
  10206. .playback = {
  10207. .stream_name = "Quaternary TDM0 Playback",
  10208. .aif_name = "QUAT_TDM_RX_0",
  10209. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10210. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10211. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10212. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10213. SNDRV_PCM_FMTBIT_S24_LE |
  10214. SNDRV_PCM_FMTBIT_S32_LE,
  10215. .channels_min = 1,
  10216. .channels_max = 16,
  10217. .rate_min = 8000,
  10218. .rate_max = 352800,
  10219. },
  10220. .name = "QUAT_TDM_RX_0",
  10221. .ops = &msm_dai_q6_tdm_ops,
  10222. .id = AFE_PORT_ID_QUATERNARY_TDM_RX,
  10223. .probe = msm_dai_q6_dai_tdm_probe,
  10224. .remove = msm_dai_q6_dai_tdm_remove,
  10225. },
  10226. {
  10227. .playback = {
  10228. .stream_name = "Quaternary TDM1 Playback",
  10229. .aif_name = "QUAT_TDM_RX_1",
  10230. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10231. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10232. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10233. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10234. SNDRV_PCM_FMTBIT_S24_LE |
  10235. SNDRV_PCM_FMTBIT_S32_LE,
  10236. .channels_min = 1,
  10237. .channels_max = 16,
  10238. .rate_min = 8000,
  10239. .rate_max = 352800,
  10240. },
  10241. .name = "QUAT_TDM_RX_1",
  10242. .ops = &msm_dai_q6_tdm_ops,
  10243. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_1,
  10244. .probe = msm_dai_q6_dai_tdm_probe,
  10245. .remove = msm_dai_q6_dai_tdm_remove,
  10246. },
  10247. {
  10248. .playback = {
  10249. .stream_name = "Quaternary TDM2 Playback",
  10250. .aif_name = "QUAT_TDM_RX_2",
  10251. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10252. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10253. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10254. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10255. SNDRV_PCM_FMTBIT_S24_LE |
  10256. SNDRV_PCM_FMTBIT_S32_LE,
  10257. .channels_min = 1,
  10258. .channels_max = 16,
  10259. .rate_min = 8000,
  10260. .rate_max = 352800,
  10261. },
  10262. .name = "QUAT_TDM_RX_2",
  10263. .ops = &msm_dai_q6_tdm_ops,
  10264. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_2,
  10265. .probe = msm_dai_q6_dai_tdm_probe,
  10266. .remove = msm_dai_q6_dai_tdm_remove,
  10267. },
  10268. {
  10269. .playback = {
  10270. .stream_name = "Quaternary TDM3 Playback",
  10271. .aif_name = "QUAT_TDM_RX_3",
  10272. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10273. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10274. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10275. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10276. SNDRV_PCM_FMTBIT_S24_LE |
  10277. SNDRV_PCM_FMTBIT_S32_LE,
  10278. .channels_min = 1,
  10279. .channels_max = 16,
  10280. .rate_min = 8000,
  10281. .rate_max = 352800,
  10282. },
  10283. .name = "QUAT_TDM_RX_3",
  10284. .ops = &msm_dai_q6_tdm_ops,
  10285. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_3,
  10286. .probe = msm_dai_q6_dai_tdm_probe,
  10287. .remove = msm_dai_q6_dai_tdm_remove,
  10288. },
  10289. {
  10290. .playback = {
  10291. .stream_name = "Quaternary TDM4 Playback",
  10292. .aif_name = "QUAT_TDM_RX_4",
  10293. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10294. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10295. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10296. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10297. SNDRV_PCM_FMTBIT_S24_LE |
  10298. SNDRV_PCM_FMTBIT_S32_LE,
  10299. .channels_min = 1,
  10300. .channels_max = 16,
  10301. .rate_min = 8000,
  10302. .rate_max = 352800,
  10303. },
  10304. .name = "QUAT_TDM_RX_4",
  10305. .ops = &msm_dai_q6_tdm_ops,
  10306. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_4,
  10307. .probe = msm_dai_q6_dai_tdm_probe,
  10308. .remove = msm_dai_q6_dai_tdm_remove,
  10309. },
  10310. {
  10311. .playback = {
  10312. .stream_name = "Quaternary TDM5 Playback",
  10313. .aif_name = "QUAT_TDM_RX_5",
  10314. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10315. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10316. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10317. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10318. SNDRV_PCM_FMTBIT_S24_LE |
  10319. SNDRV_PCM_FMTBIT_S32_LE,
  10320. .channels_min = 1,
  10321. .channels_max = 16,
  10322. .rate_min = 8000,
  10323. .rate_max = 352800,
  10324. },
  10325. .name = "QUAT_TDM_RX_5",
  10326. .ops = &msm_dai_q6_tdm_ops,
  10327. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_5,
  10328. .probe = msm_dai_q6_dai_tdm_probe,
  10329. .remove = msm_dai_q6_dai_tdm_remove,
  10330. },
  10331. {
  10332. .playback = {
  10333. .stream_name = "Quaternary TDM6 Playback",
  10334. .aif_name = "QUAT_TDM_RX_6",
  10335. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10336. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10337. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10338. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10339. SNDRV_PCM_FMTBIT_S24_LE |
  10340. SNDRV_PCM_FMTBIT_S32_LE,
  10341. .channels_min = 1,
  10342. .channels_max = 16,
  10343. .rate_min = 8000,
  10344. .rate_max = 352800,
  10345. },
  10346. .name = "QUAT_TDM_RX_6",
  10347. .ops = &msm_dai_q6_tdm_ops,
  10348. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_6,
  10349. .probe = msm_dai_q6_dai_tdm_probe,
  10350. .remove = msm_dai_q6_dai_tdm_remove,
  10351. },
  10352. {
  10353. .playback = {
  10354. .stream_name = "Quaternary TDM7 Playback",
  10355. .aif_name = "QUAT_TDM_RX_7",
  10356. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10357. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10358. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10359. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10360. SNDRV_PCM_FMTBIT_S24_LE |
  10361. SNDRV_PCM_FMTBIT_S32_LE,
  10362. .channels_min = 1,
  10363. .channels_max = 16,
  10364. .rate_min = 8000,
  10365. .rate_max = 352800,
  10366. },
  10367. .name = "QUAT_TDM_RX_7",
  10368. .ops = &msm_dai_q6_tdm_ops,
  10369. .id = AFE_PORT_ID_QUATERNARY_TDM_RX_7,
  10370. .probe = msm_dai_q6_dai_tdm_probe,
  10371. .remove = msm_dai_q6_dai_tdm_remove,
  10372. },
  10373. {
  10374. .capture = {
  10375. .stream_name = "Quaternary TDM0 Capture",
  10376. .aif_name = "QUAT_TDM_TX_0",
  10377. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10378. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10379. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10380. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10381. SNDRV_PCM_FMTBIT_S24_LE |
  10382. SNDRV_PCM_FMTBIT_S32_LE,
  10383. .channels_min = 1,
  10384. .channels_max = 16,
  10385. .rate_min = 8000,
  10386. .rate_max = 352800,
  10387. },
  10388. .name = "QUAT_TDM_TX_0",
  10389. .ops = &msm_dai_q6_tdm_ops,
  10390. .id = AFE_PORT_ID_QUATERNARY_TDM_TX,
  10391. .probe = msm_dai_q6_dai_tdm_probe,
  10392. .remove = msm_dai_q6_dai_tdm_remove,
  10393. },
  10394. {
  10395. .capture = {
  10396. .stream_name = "Quaternary TDM1 Capture",
  10397. .aif_name = "QUAT_TDM_TX_1",
  10398. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10399. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10400. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10401. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10402. SNDRV_PCM_FMTBIT_S24_LE |
  10403. SNDRV_PCM_FMTBIT_S32_LE,
  10404. .channels_min = 1,
  10405. .channels_max = 16,
  10406. .rate_min = 8000,
  10407. .rate_max = 352800,
  10408. },
  10409. .name = "QUAT_TDM_TX_1",
  10410. .ops = &msm_dai_q6_tdm_ops,
  10411. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_1,
  10412. .probe = msm_dai_q6_dai_tdm_probe,
  10413. .remove = msm_dai_q6_dai_tdm_remove,
  10414. },
  10415. {
  10416. .capture = {
  10417. .stream_name = "Quaternary TDM2 Capture",
  10418. .aif_name = "QUAT_TDM_TX_2",
  10419. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10420. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10421. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10422. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10423. SNDRV_PCM_FMTBIT_S24_LE |
  10424. SNDRV_PCM_FMTBIT_S32_LE,
  10425. .channels_min = 1,
  10426. .channels_max = 16,
  10427. .rate_min = 8000,
  10428. .rate_max = 352800,
  10429. },
  10430. .name = "QUAT_TDM_TX_2",
  10431. .ops = &msm_dai_q6_tdm_ops,
  10432. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_2,
  10433. .probe = msm_dai_q6_dai_tdm_probe,
  10434. .remove = msm_dai_q6_dai_tdm_remove,
  10435. },
  10436. {
  10437. .capture = {
  10438. .stream_name = "Quaternary TDM3 Capture",
  10439. .aif_name = "QUAT_TDM_TX_3",
  10440. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10441. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10442. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10443. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10444. SNDRV_PCM_FMTBIT_S24_LE |
  10445. SNDRV_PCM_FMTBIT_S32_LE,
  10446. .channels_min = 1,
  10447. .channels_max = 16,
  10448. .rate_min = 8000,
  10449. .rate_max = 352800,
  10450. },
  10451. .name = "QUAT_TDM_TX_3",
  10452. .ops = &msm_dai_q6_tdm_ops,
  10453. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_3,
  10454. .probe = msm_dai_q6_dai_tdm_probe,
  10455. .remove = msm_dai_q6_dai_tdm_remove,
  10456. },
  10457. {
  10458. .capture = {
  10459. .stream_name = "Quaternary TDM4 Capture",
  10460. .aif_name = "QUAT_TDM_TX_4",
  10461. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10462. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10463. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10464. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10465. SNDRV_PCM_FMTBIT_S24_LE |
  10466. SNDRV_PCM_FMTBIT_S32_LE,
  10467. .channels_min = 1,
  10468. .channels_max = 16,
  10469. .rate_min = 8000,
  10470. .rate_max = 352800,
  10471. },
  10472. .name = "QUAT_TDM_TX_4",
  10473. .ops = &msm_dai_q6_tdm_ops,
  10474. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_4,
  10475. .probe = msm_dai_q6_dai_tdm_probe,
  10476. .remove = msm_dai_q6_dai_tdm_remove,
  10477. },
  10478. {
  10479. .capture = {
  10480. .stream_name = "Quaternary TDM5 Capture",
  10481. .aif_name = "QUAT_TDM_TX_5",
  10482. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10483. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10484. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10485. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10486. SNDRV_PCM_FMTBIT_S24_LE |
  10487. SNDRV_PCM_FMTBIT_S32_LE,
  10488. .channels_min = 1,
  10489. .channels_max = 16,
  10490. .rate_min = 8000,
  10491. .rate_max = 352800,
  10492. },
  10493. .name = "QUAT_TDM_TX_5",
  10494. .ops = &msm_dai_q6_tdm_ops,
  10495. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_5,
  10496. .probe = msm_dai_q6_dai_tdm_probe,
  10497. .remove = msm_dai_q6_dai_tdm_remove,
  10498. },
  10499. {
  10500. .capture = {
  10501. .stream_name = "Quaternary TDM6 Capture",
  10502. .aif_name = "QUAT_TDM_TX_6",
  10503. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10504. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10505. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10506. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10507. SNDRV_PCM_FMTBIT_S24_LE |
  10508. SNDRV_PCM_FMTBIT_S32_LE,
  10509. .channels_min = 1,
  10510. .channels_max = 16,
  10511. .rate_min = 8000,
  10512. .rate_max = 352800,
  10513. },
  10514. .name = "QUAT_TDM_TX_6",
  10515. .ops = &msm_dai_q6_tdm_ops,
  10516. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_6,
  10517. .probe = msm_dai_q6_dai_tdm_probe,
  10518. .remove = msm_dai_q6_dai_tdm_remove,
  10519. },
  10520. {
  10521. .capture = {
  10522. .stream_name = "Quaternary TDM7 Capture",
  10523. .aif_name = "QUAT_TDM_TX_7",
  10524. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10525. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10526. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10527. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10528. SNDRV_PCM_FMTBIT_S24_LE |
  10529. SNDRV_PCM_FMTBIT_S32_LE,
  10530. .channels_min = 1,
  10531. .channels_max = 16,
  10532. .rate_min = 8000,
  10533. .rate_max = 352800,
  10534. },
  10535. .name = "QUAT_TDM_TX_7",
  10536. .ops = &msm_dai_q6_tdm_ops,
  10537. .id = AFE_PORT_ID_QUATERNARY_TDM_TX_7,
  10538. .probe = msm_dai_q6_dai_tdm_probe,
  10539. .remove = msm_dai_q6_dai_tdm_remove,
  10540. },
  10541. {
  10542. .playback = {
  10543. .stream_name = "Quinary TDM0 Playback",
  10544. .aif_name = "QUIN_TDM_RX_0",
  10545. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10546. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10547. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10548. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10549. SNDRV_PCM_FMTBIT_S24_LE |
  10550. SNDRV_PCM_FMTBIT_S32_LE,
  10551. .channels_min = 1,
  10552. .channels_max = 16,
  10553. .rate_min = 8000,
  10554. .rate_max = 352800,
  10555. },
  10556. .name = "QUIN_TDM_RX_0",
  10557. .ops = &msm_dai_q6_tdm_ops,
  10558. .id = AFE_PORT_ID_QUINARY_TDM_RX,
  10559. .probe = msm_dai_q6_dai_tdm_probe,
  10560. .remove = msm_dai_q6_dai_tdm_remove,
  10561. },
  10562. {
  10563. .playback = {
  10564. .stream_name = "Quinary TDM1 Playback",
  10565. .aif_name = "QUIN_TDM_RX_1",
  10566. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10567. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10568. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10569. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10570. SNDRV_PCM_FMTBIT_S24_LE |
  10571. SNDRV_PCM_FMTBIT_S32_LE,
  10572. .channels_min = 1,
  10573. .channels_max = 16,
  10574. .rate_min = 8000,
  10575. .rate_max = 352800,
  10576. },
  10577. .name = "QUIN_TDM_RX_1",
  10578. .ops = &msm_dai_q6_tdm_ops,
  10579. .id = AFE_PORT_ID_QUINARY_TDM_RX_1,
  10580. .probe = msm_dai_q6_dai_tdm_probe,
  10581. .remove = msm_dai_q6_dai_tdm_remove,
  10582. },
  10583. {
  10584. .playback = {
  10585. .stream_name = "Quinary TDM2 Playback",
  10586. .aif_name = "QUIN_TDM_RX_2",
  10587. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10588. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10589. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10590. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10591. SNDRV_PCM_FMTBIT_S24_LE |
  10592. SNDRV_PCM_FMTBIT_S32_LE,
  10593. .channels_min = 1,
  10594. .channels_max = 16,
  10595. .rate_min = 8000,
  10596. .rate_max = 352800,
  10597. },
  10598. .name = "QUIN_TDM_RX_2",
  10599. .ops = &msm_dai_q6_tdm_ops,
  10600. .id = AFE_PORT_ID_QUINARY_TDM_RX_2,
  10601. .probe = msm_dai_q6_dai_tdm_probe,
  10602. .remove = msm_dai_q6_dai_tdm_remove,
  10603. },
  10604. {
  10605. .playback = {
  10606. .stream_name = "Quinary TDM3 Playback",
  10607. .aif_name = "QUIN_TDM_RX_3",
  10608. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10609. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10610. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10611. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10612. SNDRV_PCM_FMTBIT_S24_LE |
  10613. SNDRV_PCM_FMTBIT_S32_LE,
  10614. .channels_min = 1,
  10615. .channels_max = 16,
  10616. .rate_min = 8000,
  10617. .rate_max = 352800,
  10618. },
  10619. .name = "QUIN_TDM_RX_3",
  10620. .ops = &msm_dai_q6_tdm_ops,
  10621. .id = AFE_PORT_ID_QUINARY_TDM_RX_3,
  10622. .probe = msm_dai_q6_dai_tdm_probe,
  10623. .remove = msm_dai_q6_dai_tdm_remove,
  10624. },
  10625. {
  10626. .playback = {
  10627. .stream_name = "Quinary TDM4 Playback",
  10628. .aif_name = "QUIN_TDM_RX_4",
  10629. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10630. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10631. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10632. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10633. SNDRV_PCM_FMTBIT_S24_LE |
  10634. SNDRV_PCM_FMTBIT_S32_LE,
  10635. .channels_min = 1,
  10636. .channels_max = 16,
  10637. .rate_min = 8000,
  10638. .rate_max = 352800,
  10639. },
  10640. .name = "QUIN_TDM_RX_4",
  10641. .ops = &msm_dai_q6_tdm_ops,
  10642. .id = AFE_PORT_ID_QUINARY_TDM_RX_4,
  10643. .probe = msm_dai_q6_dai_tdm_probe,
  10644. .remove = msm_dai_q6_dai_tdm_remove,
  10645. },
  10646. {
  10647. .playback = {
  10648. .stream_name = "Quinary TDM5 Playback",
  10649. .aif_name = "QUIN_TDM_RX_5",
  10650. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10651. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10652. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10653. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10654. SNDRV_PCM_FMTBIT_S24_LE |
  10655. SNDRV_PCM_FMTBIT_S32_LE,
  10656. .channels_min = 1,
  10657. .channels_max = 16,
  10658. .rate_min = 8000,
  10659. .rate_max = 352800,
  10660. },
  10661. .name = "QUIN_TDM_RX_5",
  10662. .ops = &msm_dai_q6_tdm_ops,
  10663. .id = AFE_PORT_ID_QUINARY_TDM_RX_5,
  10664. .probe = msm_dai_q6_dai_tdm_probe,
  10665. .remove = msm_dai_q6_dai_tdm_remove,
  10666. },
  10667. {
  10668. .playback = {
  10669. .stream_name = "Quinary TDM6 Playback",
  10670. .aif_name = "QUIN_TDM_RX_6",
  10671. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10672. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10673. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10674. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10675. SNDRV_PCM_FMTBIT_S24_LE |
  10676. SNDRV_PCM_FMTBIT_S32_LE,
  10677. .channels_min = 1,
  10678. .channels_max = 16,
  10679. .rate_min = 8000,
  10680. .rate_max = 352800,
  10681. },
  10682. .name = "QUIN_TDM_RX_6",
  10683. .ops = &msm_dai_q6_tdm_ops,
  10684. .id = AFE_PORT_ID_QUINARY_TDM_RX_6,
  10685. .probe = msm_dai_q6_dai_tdm_probe,
  10686. .remove = msm_dai_q6_dai_tdm_remove,
  10687. },
  10688. {
  10689. .playback = {
  10690. .stream_name = "Quinary TDM7 Playback",
  10691. .aif_name = "QUIN_TDM_RX_7",
  10692. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10693. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10694. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10695. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10696. SNDRV_PCM_FMTBIT_S24_LE |
  10697. SNDRV_PCM_FMTBIT_S32_LE,
  10698. .channels_min = 1,
  10699. .channels_max = 16,
  10700. .rate_min = 8000,
  10701. .rate_max = 352800,
  10702. },
  10703. .name = "QUIN_TDM_RX_7",
  10704. .ops = &msm_dai_q6_tdm_ops,
  10705. .id = AFE_PORT_ID_QUINARY_TDM_RX_7,
  10706. .probe = msm_dai_q6_dai_tdm_probe,
  10707. .remove = msm_dai_q6_dai_tdm_remove,
  10708. },
  10709. {
  10710. .capture = {
  10711. .stream_name = "Quinary TDM0 Capture",
  10712. .aif_name = "QUIN_TDM_TX_0",
  10713. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10714. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10715. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10716. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10717. SNDRV_PCM_FMTBIT_S24_LE |
  10718. SNDRV_PCM_FMTBIT_S32_LE,
  10719. .channels_min = 1,
  10720. .channels_max = 16,
  10721. .rate_min = 8000,
  10722. .rate_max = 352800,
  10723. },
  10724. .name = "QUIN_TDM_TX_0",
  10725. .ops = &msm_dai_q6_tdm_ops,
  10726. .id = AFE_PORT_ID_QUINARY_TDM_TX,
  10727. .probe = msm_dai_q6_dai_tdm_probe,
  10728. .remove = msm_dai_q6_dai_tdm_remove,
  10729. },
  10730. {
  10731. .capture = {
  10732. .stream_name = "Quinary TDM1 Capture",
  10733. .aif_name = "QUIN_TDM_TX_1",
  10734. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10735. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10736. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10737. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10738. SNDRV_PCM_FMTBIT_S24_LE |
  10739. SNDRV_PCM_FMTBIT_S32_LE,
  10740. .channels_min = 1,
  10741. .channels_max = 16,
  10742. .rate_min = 8000,
  10743. .rate_max = 352800,
  10744. },
  10745. .name = "QUIN_TDM_TX_1",
  10746. .ops = &msm_dai_q6_tdm_ops,
  10747. .id = AFE_PORT_ID_QUINARY_TDM_TX_1,
  10748. .probe = msm_dai_q6_dai_tdm_probe,
  10749. .remove = msm_dai_q6_dai_tdm_remove,
  10750. },
  10751. {
  10752. .capture = {
  10753. .stream_name = "Quinary TDM2 Capture",
  10754. .aif_name = "QUIN_TDM_TX_2",
  10755. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10756. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10757. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10758. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10759. SNDRV_PCM_FMTBIT_S24_LE |
  10760. SNDRV_PCM_FMTBIT_S32_LE,
  10761. .channels_min = 1,
  10762. .channels_max = 16,
  10763. .rate_min = 8000,
  10764. .rate_max = 352800,
  10765. },
  10766. .name = "QUIN_TDM_TX_2",
  10767. .ops = &msm_dai_q6_tdm_ops,
  10768. .id = AFE_PORT_ID_QUINARY_TDM_TX_2,
  10769. .probe = msm_dai_q6_dai_tdm_probe,
  10770. .remove = msm_dai_q6_dai_tdm_remove,
  10771. },
  10772. {
  10773. .capture = {
  10774. .stream_name = "Quinary TDM3 Capture",
  10775. .aif_name = "QUIN_TDM_TX_3",
  10776. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10777. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10778. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10779. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10780. SNDRV_PCM_FMTBIT_S24_LE |
  10781. SNDRV_PCM_FMTBIT_S32_LE,
  10782. .channels_min = 1,
  10783. .channels_max = 16,
  10784. .rate_min = 8000,
  10785. .rate_max = 352800,
  10786. },
  10787. .name = "QUIN_TDM_TX_3",
  10788. .ops = &msm_dai_q6_tdm_ops,
  10789. .id = AFE_PORT_ID_QUINARY_TDM_TX_3,
  10790. .probe = msm_dai_q6_dai_tdm_probe,
  10791. .remove = msm_dai_q6_dai_tdm_remove,
  10792. },
  10793. {
  10794. .capture = {
  10795. .stream_name = "Quinary TDM4 Capture",
  10796. .aif_name = "QUIN_TDM_TX_4",
  10797. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10798. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10799. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10800. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10801. SNDRV_PCM_FMTBIT_S24_LE |
  10802. SNDRV_PCM_FMTBIT_S32_LE,
  10803. .channels_min = 1,
  10804. .channels_max = 16,
  10805. .rate_min = 8000,
  10806. .rate_max = 352800,
  10807. },
  10808. .name = "QUIN_TDM_TX_4",
  10809. .ops = &msm_dai_q6_tdm_ops,
  10810. .id = AFE_PORT_ID_QUINARY_TDM_TX_4,
  10811. .probe = msm_dai_q6_dai_tdm_probe,
  10812. .remove = msm_dai_q6_dai_tdm_remove,
  10813. },
  10814. {
  10815. .capture = {
  10816. .stream_name = "Quinary TDM5 Capture",
  10817. .aif_name = "QUIN_TDM_TX_5",
  10818. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10819. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10820. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10821. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10822. SNDRV_PCM_FMTBIT_S24_LE |
  10823. SNDRV_PCM_FMTBIT_S32_LE,
  10824. .channels_min = 1,
  10825. .channels_max = 16,
  10826. .rate_min = 8000,
  10827. .rate_max = 352800,
  10828. },
  10829. .name = "QUIN_TDM_TX_5",
  10830. .ops = &msm_dai_q6_tdm_ops,
  10831. .id = AFE_PORT_ID_QUINARY_TDM_TX_5,
  10832. .probe = msm_dai_q6_dai_tdm_probe,
  10833. .remove = msm_dai_q6_dai_tdm_remove,
  10834. },
  10835. {
  10836. .capture = {
  10837. .stream_name = "Quinary TDM6 Capture",
  10838. .aif_name = "QUIN_TDM_TX_6",
  10839. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10840. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10841. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10842. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10843. SNDRV_PCM_FMTBIT_S24_LE |
  10844. SNDRV_PCM_FMTBIT_S32_LE,
  10845. .channels_min = 1,
  10846. .channels_max = 16,
  10847. .rate_min = 8000,
  10848. .rate_max = 352800,
  10849. },
  10850. .name = "QUIN_TDM_TX_6",
  10851. .ops = &msm_dai_q6_tdm_ops,
  10852. .id = AFE_PORT_ID_QUINARY_TDM_TX_6,
  10853. .probe = msm_dai_q6_dai_tdm_probe,
  10854. .remove = msm_dai_q6_dai_tdm_remove,
  10855. },
  10856. {
  10857. .capture = {
  10858. .stream_name = "Quinary TDM7 Capture",
  10859. .aif_name = "QUIN_TDM_TX_7",
  10860. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  10861. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  10862. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10863. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10864. SNDRV_PCM_FMTBIT_S24_LE |
  10865. SNDRV_PCM_FMTBIT_S32_LE,
  10866. .channels_min = 1,
  10867. .channels_max = 16,
  10868. .rate_min = 8000,
  10869. .rate_max = 352800,
  10870. },
  10871. .name = "QUIN_TDM_TX_7",
  10872. .ops = &msm_dai_q6_tdm_ops,
  10873. .id = AFE_PORT_ID_QUINARY_TDM_TX_7,
  10874. .probe = msm_dai_q6_dai_tdm_probe,
  10875. .remove = msm_dai_q6_dai_tdm_remove,
  10876. },
  10877. {
  10878. .playback = {
  10879. .stream_name = "Senary TDM0 Playback",
  10880. .aif_name = "SEN_TDM_RX_0",
  10881. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10882. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10883. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10884. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10885. SNDRV_PCM_FMTBIT_S24_LE |
  10886. SNDRV_PCM_FMTBIT_S32_LE,
  10887. .channels_min = 1,
  10888. .channels_max = 8,
  10889. .rate_min = 8000,
  10890. .rate_max = 352800,
  10891. },
  10892. .name = "SEN_TDM_RX_0",
  10893. .ops = &msm_dai_q6_tdm_ops,
  10894. .id = AFE_PORT_ID_SENARY_TDM_RX,
  10895. .probe = msm_dai_q6_dai_tdm_probe,
  10896. .remove = msm_dai_q6_dai_tdm_remove,
  10897. },
  10898. {
  10899. .playback = {
  10900. .stream_name = "Senary TDM1 Playback",
  10901. .aif_name = "SEN_TDM_RX_1",
  10902. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10903. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10904. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10905. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10906. SNDRV_PCM_FMTBIT_S24_LE |
  10907. SNDRV_PCM_FMTBIT_S32_LE,
  10908. .channels_min = 1,
  10909. .channels_max = 8,
  10910. .rate_min = 8000,
  10911. .rate_max = 352800,
  10912. },
  10913. .name = "SEN_TDM_RX_1",
  10914. .ops = &msm_dai_q6_tdm_ops,
  10915. .id = AFE_PORT_ID_SENARY_TDM_RX_1,
  10916. .probe = msm_dai_q6_dai_tdm_probe,
  10917. .remove = msm_dai_q6_dai_tdm_remove,
  10918. },
  10919. {
  10920. .playback = {
  10921. .stream_name = "Senary TDM2 Playback",
  10922. .aif_name = "SEN_TDM_RX_2",
  10923. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10924. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10925. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10926. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10927. SNDRV_PCM_FMTBIT_S24_LE |
  10928. SNDRV_PCM_FMTBIT_S32_LE,
  10929. .channels_min = 1,
  10930. .channels_max = 8,
  10931. .rate_min = 8000,
  10932. .rate_max = 352800,
  10933. },
  10934. .name = "SEN_TDM_RX_2",
  10935. .ops = &msm_dai_q6_tdm_ops,
  10936. .id = AFE_PORT_ID_SENARY_TDM_RX_2,
  10937. .probe = msm_dai_q6_dai_tdm_probe,
  10938. .remove = msm_dai_q6_dai_tdm_remove,
  10939. },
  10940. {
  10941. .playback = {
  10942. .stream_name = "Senary TDM3 Playback",
  10943. .aif_name = "SEN_TDM_RX_3",
  10944. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10945. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10946. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10947. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10948. SNDRV_PCM_FMTBIT_S24_LE |
  10949. SNDRV_PCM_FMTBIT_S32_LE,
  10950. .channels_min = 1,
  10951. .channels_max = 8,
  10952. .rate_min = 8000,
  10953. .rate_max = 352800,
  10954. },
  10955. .name = "SEN_TDM_RX_3",
  10956. .ops = &msm_dai_q6_tdm_ops,
  10957. .id = AFE_PORT_ID_SENARY_TDM_RX_3,
  10958. .probe = msm_dai_q6_dai_tdm_probe,
  10959. .remove = msm_dai_q6_dai_tdm_remove,
  10960. },
  10961. {
  10962. .playback = {
  10963. .stream_name = "Senary TDM4 Playback",
  10964. .aif_name = "SEN_TDM_RX_4",
  10965. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10966. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10967. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10968. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10969. SNDRV_PCM_FMTBIT_S24_LE |
  10970. SNDRV_PCM_FMTBIT_S32_LE,
  10971. .channels_min = 1,
  10972. .channels_max = 8,
  10973. .rate_min = 8000,
  10974. .rate_max = 352800,
  10975. },
  10976. .name = "SEN_TDM_RX_4",
  10977. .ops = &msm_dai_q6_tdm_ops,
  10978. .id = AFE_PORT_ID_SENARY_TDM_RX_4,
  10979. .probe = msm_dai_q6_dai_tdm_probe,
  10980. .remove = msm_dai_q6_dai_tdm_remove,
  10981. },
  10982. {
  10983. .playback = {
  10984. .stream_name = "Senary TDM5 Playback",
  10985. .aif_name = "SEN_TDM_RX_5",
  10986. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  10987. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  10988. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  10989. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  10990. SNDRV_PCM_FMTBIT_S24_LE |
  10991. SNDRV_PCM_FMTBIT_S32_LE,
  10992. .channels_min = 1,
  10993. .channels_max = 8,
  10994. .rate_min = 8000,
  10995. .rate_max = 352800,
  10996. },
  10997. .name = "SEN_TDM_RX_5",
  10998. .ops = &msm_dai_q6_tdm_ops,
  10999. .id = AFE_PORT_ID_SENARY_TDM_RX_5,
  11000. .probe = msm_dai_q6_dai_tdm_probe,
  11001. .remove = msm_dai_q6_dai_tdm_remove,
  11002. },
  11003. {
  11004. .playback = {
  11005. .stream_name = "Senary TDM6 Playback",
  11006. .aif_name = "SEN_TDM_RX_6",
  11007. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  11008. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  11009. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11010. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11011. SNDRV_PCM_FMTBIT_S24_LE |
  11012. SNDRV_PCM_FMTBIT_S32_LE,
  11013. .channels_min = 1,
  11014. .channels_max = 8,
  11015. .rate_min = 8000,
  11016. .rate_max = 352800,
  11017. },
  11018. .name = "SEN_TDM_RX_6",
  11019. .ops = &msm_dai_q6_tdm_ops,
  11020. .id = AFE_PORT_ID_SENARY_TDM_RX_6,
  11021. .probe = msm_dai_q6_dai_tdm_probe,
  11022. .remove = msm_dai_q6_dai_tdm_remove,
  11023. },
  11024. {
  11025. .playback = {
  11026. .stream_name = "Senary TDM7 Playback",
  11027. .aif_name = "SEN_TDM_RX_7",
  11028. .rates = SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_8000 |
  11029. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_48000 |
  11030. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11031. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11032. SNDRV_PCM_FMTBIT_S24_LE |
  11033. SNDRV_PCM_FMTBIT_S32_LE,
  11034. .channels_min = 1,
  11035. .channels_max = 8,
  11036. .rate_min = 8000,
  11037. .rate_max = 352800,
  11038. },
  11039. .name = "SEN_TDM_RX_7",
  11040. .ops = &msm_dai_q6_tdm_ops,
  11041. .id = AFE_PORT_ID_SENARY_TDM_RX_7,
  11042. .probe = msm_dai_q6_dai_tdm_probe,
  11043. .remove = msm_dai_q6_dai_tdm_remove,
  11044. },
  11045. {
  11046. .capture = {
  11047. .stream_name = "Senary TDM0 Capture",
  11048. .aif_name = "SEN_TDM_TX_0",
  11049. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11050. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11051. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11052. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11053. SNDRV_PCM_FMTBIT_S24_LE |
  11054. SNDRV_PCM_FMTBIT_S32_LE,
  11055. .channels_min = 1,
  11056. .channels_max = 8,
  11057. .rate_min = 8000,
  11058. .rate_max = 352800,
  11059. },
  11060. .name = "SEN_TDM_TX_0",
  11061. .ops = &msm_dai_q6_tdm_ops,
  11062. .id = AFE_PORT_ID_SENARY_TDM_TX,
  11063. .probe = msm_dai_q6_dai_tdm_probe,
  11064. .remove = msm_dai_q6_dai_tdm_remove,
  11065. },
  11066. {
  11067. .capture = {
  11068. .stream_name = "Senary TDM1 Capture",
  11069. .aif_name = "SEN_TDM_TX_1",
  11070. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11071. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11072. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11073. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11074. SNDRV_PCM_FMTBIT_S24_LE |
  11075. SNDRV_PCM_FMTBIT_S32_LE,
  11076. .channels_min = 1,
  11077. .channels_max = 8,
  11078. .rate_min = 8000,
  11079. .rate_max = 352800,
  11080. },
  11081. .name = "SEN_TDM_TX_1",
  11082. .ops = &msm_dai_q6_tdm_ops,
  11083. .id = AFE_PORT_ID_SENARY_TDM_TX_1,
  11084. .probe = msm_dai_q6_dai_tdm_probe,
  11085. .remove = msm_dai_q6_dai_tdm_remove,
  11086. },
  11087. {
  11088. .capture = {
  11089. .stream_name = "Senary TDM2 Capture",
  11090. .aif_name = "SEN_TDM_TX_2",
  11091. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11092. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11093. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11094. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11095. SNDRV_PCM_FMTBIT_S24_LE |
  11096. SNDRV_PCM_FMTBIT_S32_LE,
  11097. .channels_min = 1,
  11098. .channels_max = 8,
  11099. .rate_min = 8000,
  11100. .rate_max = 352800,
  11101. },
  11102. .name = "SEN_TDM_TX_2",
  11103. .ops = &msm_dai_q6_tdm_ops,
  11104. .id = AFE_PORT_ID_SENARY_TDM_TX_2,
  11105. .probe = msm_dai_q6_dai_tdm_probe,
  11106. .remove = msm_dai_q6_dai_tdm_remove,
  11107. },
  11108. {
  11109. .capture = {
  11110. .stream_name = "Senary TDM3 Capture",
  11111. .aif_name = "SEN_TDM_TX_3",
  11112. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11113. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11114. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11115. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11116. SNDRV_PCM_FMTBIT_S24_LE |
  11117. SNDRV_PCM_FMTBIT_S32_LE,
  11118. .channels_min = 1,
  11119. .channels_max = 8,
  11120. .rate_min = 8000,
  11121. .rate_max = 352800,
  11122. },
  11123. .name = "SEN_TDM_TX_3",
  11124. .ops = &msm_dai_q6_tdm_ops,
  11125. .id = AFE_PORT_ID_SENARY_TDM_TX_3,
  11126. .probe = msm_dai_q6_dai_tdm_probe,
  11127. .remove = msm_dai_q6_dai_tdm_remove,
  11128. },
  11129. {
  11130. .capture = {
  11131. .stream_name = "Senary TDM4 Capture",
  11132. .aif_name = "SEN_TDM_TX_4",
  11133. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11134. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11135. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11136. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11137. SNDRV_PCM_FMTBIT_S24_LE |
  11138. SNDRV_PCM_FMTBIT_S32_LE,
  11139. .channels_min = 1,
  11140. .channels_max = 8,
  11141. .rate_min = 8000,
  11142. .rate_max = 352800,
  11143. },
  11144. .name = "SEN_TDM_TX_4",
  11145. .ops = &msm_dai_q6_tdm_ops,
  11146. .id = AFE_PORT_ID_SENARY_TDM_TX_4,
  11147. .probe = msm_dai_q6_dai_tdm_probe,
  11148. .remove = msm_dai_q6_dai_tdm_remove,
  11149. },
  11150. {
  11151. .capture = {
  11152. .stream_name = "Senary TDM5 Capture",
  11153. .aif_name = "SEN_TDM_TX_5",
  11154. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11155. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11156. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11157. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11158. SNDRV_PCM_FMTBIT_S24_LE |
  11159. SNDRV_PCM_FMTBIT_S32_LE,
  11160. .channels_min = 1,
  11161. .channels_max = 8,
  11162. .rate_min = 8000,
  11163. .rate_max = 352800,
  11164. },
  11165. .name = "SEN_TDM_TX_5",
  11166. .ops = &msm_dai_q6_tdm_ops,
  11167. .id = AFE_PORT_ID_SENARY_TDM_TX_5,
  11168. .probe = msm_dai_q6_dai_tdm_probe,
  11169. .remove = msm_dai_q6_dai_tdm_remove,
  11170. },
  11171. {
  11172. .capture = {
  11173. .stream_name = "Senary TDM6 Capture",
  11174. .aif_name = "SEN_TDM_TX_6",
  11175. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11176. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11177. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11178. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11179. SNDRV_PCM_FMTBIT_S24_LE |
  11180. SNDRV_PCM_FMTBIT_S32_LE,
  11181. .channels_min = 1,
  11182. .channels_max = 8,
  11183. .rate_min = 8000,
  11184. .rate_max = 352800,
  11185. },
  11186. .name = "SEN_TDM_TX_6",
  11187. .ops = &msm_dai_q6_tdm_ops,
  11188. .id = AFE_PORT_ID_SENARY_TDM_TX_6,
  11189. .probe = msm_dai_q6_dai_tdm_probe,
  11190. .remove = msm_dai_q6_dai_tdm_remove,
  11191. },
  11192. {
  11193. .capture = {
  11194. .stream_name = "Senary TDM7 Capture",
  11195. .aif_name = "SEN_TDM_TX_7",
  11196. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |
  11197. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |
  11198. SNDRV_PCM_RATE_176400 | SNDRV_PCM_RATE_352800,
  11199. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11200. SNDRV_PCM_FMTBIT_S24_LE |
  11201. SNDRV_PCM_FMTBIT_S32_LE,
  11202. .channels_min = 1,
  11203. .channels_max = 8,
  11204. .rate_min = 8000,
  11205. .rate_max = 352800,
  11206. },
  11207. .name = "SEN_TDM_TX_7",
  11208. .ops = &msm_dai_q6_tdm_ops,
  11209. .id = AFE_PORT_ID_SENARY_TDM_TX_7,
  11210. .probe = msm_dai_q6_dai_tdm_probe,
  11211. .remove = msm_dai_q6_dai_tdm_remove,
  11212. },
  11213. };
  11214. static const struct snd_soc_component_driver msm_q6_tdm_dai_component = {
  11215. .name = "msm-dai-q6-tdm",
  11216. };
  11217. static int msm_dai_q6_tdm_dev_probe(struct platform_device *pdev)
  11218. {
  11219. struct msm_dai_q6_tdm_dai_data *dai_data = NULL;
  11220. struct afe_param_id_custom_tdm_header_cfg *custom_tdm_header = NULL;
  11221. int rc = 0;
  11222. u32 tdm_dev_id = 0;
  11223. int port_idx = 0;
  11224. struct device_node *tdm_parent_node = NULL;
  11225. /* retrieve device/afe id */
  11226. rc = of_property_read_u32(pdev->dev.of_node,
  11227. "qcom,msm-cpudai-tdm-dev-id",
  11228. &tdm_dev_id);
  11229. if (rc) {
  11230. dev_err(&pdev->dev, "%s: Device ID missing in DT file\n",
  11231. __func__);
  11232. goto rtn;
  11233. }
  11234. if ((tdm_dev_id < AFE_PORT_ID_TDM_PORT_RANGE_START) ||
  11235. (tdm_dev_id > AFE_PORT_ID_TDM_PORT_RANGE_END)) {
  11236. dev_err(&pdev->dev, "%s: Invalid TDM Device ID 0x%x in DT file\n",
  11237. __func__, tdm_dev_id);
  11238. rc = -ENXIO;
  11239. goto rtn;
  11240. }
  11241. pdev->id = tdm_dev_id;
  11242. dai_data = kzalloc(sizeof(struct msm_dai_q6_tdm_dai_data),
  11243. GFP_KERNEL);
  11244. if (!dai_data) {
  11245. rc = -ENOMEM;
  11246. dev_err(&pdev->dev,
  11247. "%s Failed to allocate memory for tdm dai_data\n",
  11248. __func__);
  11249. goto rtn;
  11250. }
  11251. memset(dai_data, 0, sizeof(*dai_data));
  11252. rc = of_property_read_u32(pdev->dev.of_node,
  11253. "qcom,msm-dai-is-island-supported",
  11254. &dai_data->is_island_dai);
  11255. if (rc)
  11256. dev_dbg(&pdev->dev, "island supported entry not found\n");
  11257. /* TDM CFG */
  11258. tdm_parent_node = of_get_parent(pdev->dev.of_node);
  11259. rc = of_property_read_u32(tdm_parent_node,
  11260. "qcom,msm-cpudai-tdm-sync-mode",
  11261. (u32 *)&dai_data->port_cfg.tdm.sync_mode);
  11262. if (rc) {
  11263. dev_err(&pdev->dev, "%s: Sync Mode from DT file %s\n",
  11264. __func__, "qcom,msm-cpudai-tdm-sync-mode");
  11265. goto free_dai_data;
  11266. }
  11267. dev_dbg(&pdev->dev, "%s: Sync Mode from DT file 0x%x\n",
  11268. __func__, dai_data->port_cfg.tdm.sync_mode);
  11269. rc = of_property_read_u32(tdm_parent_node,
  11270. "qcom,msm-cpudai-tdm-sync-src",
  11271. (u32 *)&dai_data->port_cfg.tdm.sync_src);
  11272. if (rc) {
  11273. dev_err(&pdev->dev, "%s: Sync Src from DT file %s\n",
  11274. __func__, "qcom,msm-cpudai-tdm-sync-src");
  11275. goto free_dai_data;
  11276. }
  11277. dev_dbg(&pdev->dev, "%s: Sync Src from DT file 0x%x\n",
  11278. __func__, dai_data->port_cfg.tdm.sync_src);
  11279. rc = of_property_read_u32(tdm_parent_node,
  11280. "qcom,msm-cpudai-tdm-data-out",
  11281. (u32 *)&dai_data->port_cfg.tdm.ctrl_data_out_enable);
  11282. if (rc) {
  11283. dev_err(&pdev->dev, "%s: Data Out from DT file %s\n",
  11284. __func__, "qcom,msm-cpudai-tdm-data-out");
  11285. goto free_dai_data;
  11286. }
  11287. dev_dbg(&pdev->dev, "%s: Data Out from DT file 0x%x\n",
  11288. __func__, dai_data->port_cfg.tdm.ctrl_data_out_enable);
  11289. rc = of_property_read_u32(tdm_parent_node,
  11290. "qcom,msm-cpudai-tdm-invert-sync",
  11291. (u32 *)&dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  11292. if (rc) {
  11293. dev_err(&pdev->dev, "%s: Invert Sync from DT file %s\n",
  11294. __func__, "qcom,msm-cpudai-tdm-invert-sync");
  11295. goto free_dai_data;
  11296. }
  11297. dev_dbg(&pdev->dev, "%s: Invert Sync from DT file 0x%x\n",
  11298. __func__, dai_data->port_cfg.tdm.ctrl_invert_sync_pulse);
  11299. rc = of_property_read_u32(tdm_parent_node,
  11300. "qcom,msm-cpudai-tdm-data-delay",
  11301. (u32 *)&dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  11302. if (rc) {
  11303. dev_err(&pdev->dev, "%s: Data Delay from DT file %s\n",
  11304. __func__, "qcom,msm-cpudai-tdm-data-delay");
  11305. goto free_dai_data;
  11306. }
  11307. dev_dbg(&pdev->dev, "%s: Data Delay from DT file 0x%x\n",
  11308. __func__, dai_data->port_cfg.tdm.ctrl_sync_data_delay);
  11309. /* TDM CFG -- set default */
  11310. dai_data->port_cfg.tdm.data_format = AFE_LINEAR_PCM_DATA;
  11311. dai_data->port_cfg.tdm.tdm_cfg_minor_version =
  11312. AFE_API_VERSION_TDM_CONFIG;
  11313. /* TDM SLOT MAPPING CFG */
  11314. rc = of_property_read_u32(pdev->dev.of_node,
  11315. "qcom,msm-cpudai-tdm-data-align",
  11316. &dai_data->port_cfg.slot_mapping.data_align_type);
  11317. if (rc) {
  11318. dev_err(&pdev->dev, "%s: Data Align from DT file %s\n",
  11319. __func__,
  11320. "qcom,msm-cpudai-tdm-data-align");
  11321. goto free_dai_data;
  11322. }
  11323. dev_dbg(&pdev->dev, "%s: Data Align from DT file 0x%x\n",
  11324. __func__, dai_data->port_cfg.slot_mapping.data_align_type);
  11325. /* TDM SLOT MAPPING CFG -- set default */
  11326. dai_data->port_cfg.slot_mapping.minor_version =
  11327. AFE_API_VERSION_SLOT_MAPPING_CONFIG;
  11328. dai_data->port_cfg.slot_mapping_v2.minor_version =
  11329. AFE_API_VERSION_SLOT_MAPPING_CONFIG_V2;
  11330. /* CUSTOM TDM HEADER CFG */
  11331. custom_tdm_header = &dai_data->port_cfg.custom_tdm_header;
  11332. if (of_find_property(pdev->dev.of_node,
  11333. "qcom,msm-cpudai-tdm-header-start-offset", NULL) &&
  11334. of_find_property(pdev->dev.of_node,
  11335. "qcom,msm-cpudai-tdm-header-width", NULL) &&
  11336. of_find_property(pdev->dev.of_node,
  11337. "qcom,msm-cpudai-tdm-header-num-frame-repeat", NULL)) {
  11338. /* if the property exist */
  11339. rc = of_property_read_u32(pdev->dev.of_node,
  11340. "qcom,msm-cpudai-tdm-header-start-offset",
  11341. (u32 *)&custom_tdm_header->start_offset);
  11342. if (rc) {
  11343. dev_err(&pdev->dev, "%s: Header Start Offset from DT file %s\n",
  11344. __func__,
  11345. "qcom,msm-cpudai-tdm-header-start-offset");
  11346. goto free_dai_data;
  11347. }
  11348. dev_dbg(&pdev->dev, "%s: Header Start Offset from DT file 0x%x\n",
  11349. __func__, custom_tdm_header->start_offset);
  11350. rc = of_property_read_u32(pdev->dev.of_node,
  11351. "qcom,msm-cpudai-tdm-header-width",
  11352. (u32 *)&custom_tdm_header->header_width);
  11353. if (rc) {
  11354. dev_err(&pdev->dev, "%s: Header Width from DT file %s\n",
  11355. __func__, "qcom,msm-cpudai-tdm-header-width");
  11356. goto free_dai_data;
  11357. }
  11358. dev_dbg(&pdev->dev, "%s: Header Width from DT file 0x%x\n",
  11359. __func__, custom_tdm_header->header_width);
  11360. rc = of_property_read_u32(pdev->dev.of_node,
  11361. "qcom,msm-cpudai-tdm-header-num-frame-repeat",
  11362. (u32 *)&custom_tdm_header->num_frame_repeat);
  11363. if (rc) {
  11364. dev_err(&pdev->dev, "%s: Header Num Frame Repeat from DT file %s\n",
  11365. __func__,
  11366. "qcom,msm-cpudai-tdm-header-num-frame-repeat");
  11367. goto free_dai_data;
  11368. }
  11369. dev_dbg(&pdev->dev, "%s: Header Num Frame Repeat from DT file 0x%x\n",
  11370. __func__, custom_tdm_header->num_frame_repeat);
  11371. /* CUSTOM TDM HEADER CFG -- set default */
  11372. custom_tdm_header->minor_version =
  11373. AFE_API_VERSION_CUSTOM_TDM_HEADER_CONFIG;
  11374. custom_tdm_header->header_type =
  11375. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  11376. } else {
  11377. /* CUSTOM TDM HEADER CFG -- set default */
  11378. custom_tdm_header->header_type =
  11379. AFE_CUSTOM_TDM_HEADER_TYPE_INVALID;
  11380. /* proceed with probe */
  11381. }
  11382. /* copy static clk per parent node */
  11383. dai_data->clk_set = tdm_clk_set;
  11384. /* copy static group cfg per parent node */
  11385. dai_data->group_cfg.tdm_cfg = tdm_group_cfg;
  11386. /* copy static num group ports per parent node */
  11387. dai_data->num_group_ports = num_tdm_group_ports;
  11388. dai_data->lane_cfg = tdm_lane_cfg;
  11389. dev_set_drvdata(&pdev->dev, dai_data);
  11390. port_idx = msm_dai_q6_get_port_idx(tdm_dev_id);
  11391. if (port_idx < 0) {
  11392. dev_err(&pdev->dev, "%s Port id 0x%x not supported\n",
  11393. __func__, tdm_dev_id);
  11394. rc = -EINVAL;
  11395. goto free_dai_data;
  11396. }
  11397. rc = snd_soc_register_component(&pdev->dev,
  11398. &msm_q6_tdm_dai_component,
  11399. &msm_dai_q6_tdm_dai[port_idx], 1);
  11400. if (rc) {
  11401. dev_err(&pdev->dev, "%s: TDM dai 0x%x register failed, rc=%d\n",
  11402. __func__, tdm_dev_id, rc);
  11403. goto err_register;
  11404. }
  11405. return 0;
  11406. err_register:
  11407. free_dai_data:
  11408. kfree(dai_data);
  11409. rtn:
  11410. return rc;
  11411. }
  11412. static int msm_dai_q6_tdm_dev_remove(struct platform_device *pdev)
  11413. {
  11414. struct msm_dai_q6_tdm_dai_data *dai_data =
  11415. dev_get_drvdata(&pdev->dev);
  11416. snd_soc_unregister_component(&pdev->dev);
  11417. kfree(dai_data);
  11418. return 0;
  11419. }
  11420. static const struct of_device_id msm_dai_q6_tdm_dev_dt_match[] = {
  11421. { .compatible = "qcom,msm-dai-q6-tdm", },
  11422. {}
  11423. };
  11424. MODULE_DEVICE_TABLE(of, msm_dai_q6_tdm_dev_dt_match);
  11425. static struct platform_driver msm_dai_q6_tdm_driver = {
  11426. .probe = msm_dai_q6_tdm_dev_probe,
  11427. .remove = msm_dai_q6_tdm_dev_remove,
  11428. .driver = {
  11429. .name = "msm-dai-q6-tdm",
  11430. .owner = THIS_MODULE,
  11431. .of_match_table = msm_dai_q6_tdm_dev_dt_match,
  11432. .suppress_bind_attrs = true,
  11433. },
  11434. };
  11435. static int msm_dai_q6_cdc_dma_format_put(struct snd_kcontrol *kcontrol,
  11436. struct snd_ctl_elem_value *ucontrol)
  11437. {
  11438. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  11439. int value = ucontrol->value.integer.value[0];
  11440. dai_data->port_config.cdc_dma.data_format = value;
  11441. pr_debug("%s: format = %d\n", __func__, value);
  11442. return 0;
  11443. }
  11444. static int msm_dai_q6_cdc_dma_format_get(struct snd_kcontrol *kcontrol,
  11445. struct snd_ctl_elem_value *ucontrol)
  11446. {
  11447. struct msm_dai_q6_cdc_dma_dai_data *dai_data = kcontrol->private_data;
  11448. ucontrol->value.integer.value[0] =
  11449. dai_data->port_config.cdc_dma.data_format;
  11450. return 0;
  11451. }
  11452. static const struct snd_kcontrol_new cdc_dma_config_controls[] = {
  11453. SOC_ENUM_EXT("WSA_CDC_DMA_0 TX Format", cdc_dma_config_enum[0],
  11454. msm_dai_q6_cdc_dma_format_get,
  11455. msm_dai_q6_cdc_dma_format_put),
  11456. SOC_ENUM_EXT("WSA_CDC_DMA_0 RX XTLoggingDisable",
  11457. xt_logging_disable_enum[0],
  11458. msm_dai_q6_cdc_dma_xt_logging_disable_get,
  11459. msm_dai_q6_cdc_dma_xt_logging_disable_put),
  11460. };
  11461. /* SOC probe for codec DMA interface */
  11462. static int msm_dai_q6_dai_cdc_dma_probe(struct snd_soc_dai *dai)
  11463. {
  11464. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  11465. int rc = 0;
  11466. if (!dai) {
  11467. pr_err("%s: Invalid params dai\n", __func__);
  11468. return -EINVAL;
  11469. }
  11470. if (!dai->dev) {
  11471. pr_err("%s: Invalid params dai dev\n", __func__);
  11472. return -EINVAL;
  11473. }
  11474. msm_dai_q6_set_dai_id(dai);
  11475. dai_data = dev_get_drvdata(dai->dev);
  11476. switch (dai->id) {
  11477. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  11478. rc = snd_ctl_add(dai->component->card->snd_card,
  11479. snd_ctl_new1(&cdc_dma_config_controls[0],
  11480. dai_data));
  11481. break;
  11482. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  11483. rc = snd_ctl_add(dai->component->card->snd_card,
  11484. snd_ctl_new1(&cdc_dma_config_controls[1],
  11485. dai_data));
  11486. break;
  11487. default:
  11488. break;
  11489. }
  11490. if (rc < 0)
  11491. dev_err(dai->dev, "%s: err add config ctl, DAI = %s\n",
  11492. __func__, dai->name);
  11493. if (dai_data->is_island_dai)
  11494. rc = msm_dai_q6_add_island_mx_ctls(
  11495. dai->component->card->snd_card,
  11496. dai->name, dai->id,
  11497. (void *)dai_data);
  11498. rc = msm_dai_q6_add_power_mode_mx_ctls(
  11499. dai->component->card->snd_card,
  11500. dai->name, dai->id,
  11501. (void *)dai_data);
  11502. rc= msm_dai_q6_add_isconfig_config_mx_ctls(
  11503. dai->component->card->snd_card,
  11504. dai->name, dai->id,
  11505. (void *)dai_data);
  11506. rc = msm_dai_q6_dai_add_route(dai);
  11507. return rc;
  11508. }
  11509. static int msm_dai_q6_dai_cdc_dma_remove(struct snd_soc_dai *dai)
  11510. {
  11511. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11512. dev_get_drvdata(dai->dev);
  11513. int rc = 0;
  11514. /* If AFE port is still up, close it */
  11515. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11516. dev_dbg(dai->dev, "%s: stop codec dma port:%d\n", __func__,
  11517. dai->id);
  11518. rc = afe_close(dai->id); /* can block */
  11519. if (rc < 0)
  11520. dev_err(dai->dev, "fail to close AFE port\n");
  11521. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  11522. }
  11523. return rc;
  11524. }
  11525. static int msm_dai_q6_cdc_dma_set_channel_map(struct snd_soc_dai *dai,
  11526. unsigned int tx_num_ch, unsigned int *tx_ch_mask,
  11527. unsigned int rx_num_ch, unsigned int *rx_ch_mask)
  11528. {
  11529. int rc = 0;
  11530. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11531. dev_get_drvdata(dai->dev);
  11532. unsigned int ch_mask = 0, ch_num = 0;
  11533. dev_dbg(dai->dev, "%s: id = %d\n", __func__, dai->id);
  11534. switch (dai->id) {
  11535. case AFE_PORT_ID_WSA_CODEC_DMA_RX_0:
  11536. case AFE_PORT_ID_WSA_CODEC_DMA_RX_1:
  11537. case AFE_PORT_ID_RX_CODEC_DMA_RX_0:
  11538. case AFE_PORT_ID_RX_CODEC_DMA_RX_1:
  11539. case AFE_PORT_ID_RX_CODEC_DMA_RX_2:
  11540. case AFE_PORT_ID_RX_CODEC_DMA_RX_3:
  11541. case AFE_PORT_ID_RX_CODEC_DMA_RX_4:
  11542. case AFE_PORT_ID_RX_CODEC_DMA_RX_5:
  11543. case AFE_PORT_ID_RX_CODEC_DMA_RX_6:
  11544. case AFE_PORT_ID_RX_CODEC_DMA_RX_7:
  11545. if (!rx_ch_mask) {
  11546. dev_err(dai->dev, "%s: invalid rx ch mask\n", __func__);
  11547. return -EINVAL;
  11548. }
  11549. if (rx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  11550. dev_err(dai->dev, "%s: invalid rx_num_ch %d\n",
  11551. __func__, rx_num_ch);
  11552. return -EINVAL;
  11553. }
  11554. ch_mask = *rx_ch_mask;
  11555. ch_num = rx_num_ch;
  11556. break;
  11557. case AFE_PORT_ID_WSA_CODEC_DMA_TX_0:
  11558. case AFE_PORT_ID_WSA_CODEC_DMA_TX_1:
  11559. case AFE_PORT_ID_WSA_CODEC_DMA_TX_2:
  11560. case AFE_PORT_ID_VA_CODEC_DMA_TX_0:
  11561. case AFE_PORT_ID_VA_CODEC_DMA_TX_1:
  11562. case AFE_PORT_ID_TX_CODEC_DMA_TX_0:
  11563. case AFE_PORT_ID_TX_CODEC_DMA_TX_1:
  11564. case AFE_PORT_ID_TX_CODEC_DMA_TX_2:
  11565. case AFE_PORT_ID_TX_CODEC_DMA_TX_3:
  11566. case AFE_PORT_ID_TX_CODEC_DMA_TX_4:
  11567. case AFE_PORT_ID_TX_CODEC_DMA_TX_5:
  11568. if (!tx_ch_mask) {
  11569. dev_err(dai->dev, "%s: invalid tx ch mask\n", __func__);
  11570. return -EINVAL;
  11571. }
  11572. if (tx_num_ch > AFE_PORT_MAX_AUDIO_CHAN_CNT) {
  11573. dev_err(dai->dev, "%s: invalid tx_num_ch %d\n",
  11574. __func__, tx_num_ch);
  11575. return -EINVAL;
  11576. }
  11577. ch_mask = *tx_ch_mask;
  11578. ch_num = tx_num_ch;
  11579. break;
  11580. default:
  11581. dev_err(dai->dev, "%s: invalid dai id %d\n", __func__, dai->id);
  11582. return -EINVAL;
  11583. }
  11584. dai_data->port_config.cdc_dma.active_channels_mask = ch_mask;
  11585. dev_dbg(dai->dev, "%s: CDC_DMA_%d_ch cnt[%d] ch mask[0x%x]\n", __func__,
  11586. dai->id, ch_num, ch_mask);
  11587. return rc;
  11588. }
  11589. static int msm_dai_q6_cdc_dma_hw_params(
  11590. struct snd_pcm_substream *substream,
  11591. struct snd_pcm_hw_params *params,
  11592. struct snd_soc_dai *dai)
  11593. {
  11594. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11595. dev_get_drvdata(dai->dev);
  11596. switch (params_format(params)) {
  11597. case SNDRV_PCM_FORMAT_S16_LE:
  11598. case SNDRV_PCM_FORMAT_SPECIAL:
  11599. dai_data->port_config.cdc_dma.bit_width = 16;
  11600. break;
  11601. case SNDRV_PCM_FORMAT_S24_LE:
  11602. case SNDRV_PCM_FORMAT_S24_3LE:
  11603. dai_data->port_config.cdc_dma.bit_width = 24;
  11604. break;
  11605. case SNDRV_PCM_FORMAT_S32_LE:
  11606. dai_data->port_config.cdc_dma.bit_width = 32;
  11607. break;
  11608. default:
  11609. dev_err(dai->dev, "%s: format %d\n",
  11610. __func__, params_format(params));
  11611. return -EINVAL;
  11612. }
  11613. dai_data->rate = params_rate(params);
  11614. dai_data->channels = params_channels(params);
  11615. dai_data->port_config.cdc_dma.cdc_dma_cfg_minor_version =
  11616. AFE_API_VERSION_CODEC_DMA_CONFIG;
  11617. dai_data->port_config.cdc_dma.sample_rate = dai_data->rate;
  11618. dai_data->port_config.cdc_dma.num_channels = dai_data->channels;
  11619. dev_dbg(dai->dev, "%s: bit_wd[%hu] format[%hu]\n"
  11620. "num_channel %hu sample_rate %d\n", __func__,
  11621. dai_data->port_config.cdc_dma.bit_width,
  11622. dai_data->port_config.cdc_dma.data_format,
  11623. dai_data->port_config.cdc_dma.num_channels,
  11624. dai_data->rate);
  11625. return 0;
  11626. }
  11627. static int msm_dai_q6_cdc_dma_prepare(struct snd_pcm_substream *substream,
  11628. struct snd_soc_dai *dai)
  11629. {
  11630. struct msm_dai_q6_cdc_dma_dai_data *dai_data =
  11631. dev_get_drvdata(dai->dev);
  11632. int rc = 0;
  11633. if (!test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11634. if ((dai->id == AFE_PORT_ID_WSA_CODEC_DMA_TX_0) &&
  11635. (dai_data->port_config.cdc_dma.data_format == 1))
  11636. dai_data->port_config.cdc_dma.data_format =
  11637. AFE_LINEAR_PCM_DATA_PACKED_16BIT;
  11638. rc = afe_send_cdc_dma_data_align(dai->id,
  11639. dai_data->cdc_dma_data_align);
  11640. if (rc)
  11641. pr_debug("%s: afe send data alignment failed %d\n",
  11642. __func__, rc);
  11643. rc = afe_port_start(dai->id, &dai_data->port_config,
  11644. dai_data->rate);
  11645. if (rc < 0)
  11646. dev_err(dai->dev, "fail to open AFE port 0x%x\n",
  11647. dai->id);
  11648. else
  11649. set_bit(STATUS_PORT_STARTED,
  11650. dai_data->status_mask);
  11651. }
  11652. return rc;
  11653. }
  11654. static void msm_dai_q6_cdc_dma_shutdown(struct snd_pcm_substream *substream,
  11655. struct snd_soc_dai *dai)
  11656. {
  11657. struct msm_dai_q6_dai_data *dai_data = dev_get_drvdata(dai->dev);
  11658. int rc = 0;
  11659. if (test_bit(STATUS_PORT_STARTED, dai_data->status_mask)) {
  11660. dev_dbg(dai->dev, "%s: stop AFE port:%d\n", __func__,
  11661. dai->id);
  11662. rc = afe_close(dai->id); /* can block */
  11663. if (rc < 0)
  11664. dev_err(dai->dev, "fail to close AFE port\n");
  11665. dev_dbg(dai->dev, "%s: dai_data->status_mask = %ld\n", __func__,
  11666. *dai_data->status_mask);
  11667. clear_bit(STATUS_PORT_STARTED, dai_data->status_mask);
  11668. }
  11669. if (test_bit(STATUS_PORT_STARTED, dai_data->hwfree_status))
  11670. clear_bit(STATUS_PORT_STARTED, dai_data->hwfree_status);
  11671. }
  11672. static struct snd_soc_dai_ops msm_dai_q6_cdc_dma_ops = {
  11673. .prepare = msm_dai_q6_cdc_dma_prepare,
  11674. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  11675. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  11676. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  11677. };
  11678. static struct snd_soc_dai_ops msm_dai_q6_cdc_wsa_dma_ops = {
  11679. .prepare = msm_dai_q6_cdc_dma_prepare,
  11680. .hw_params = msm_dai_q6_cdc_dma_hw_params,
  11681. .shutdown = msm_dai_q6_cdc_dma_shutdown,
  11682. .set_channel_map = msm_dai_q6_cdc_dma_set_channel_map,
  11683. .digital_mute = msm_dai_q6_spk_digital_mute,
  11684. };
  11685. static struct snd_soc_dai_driver msm_dai_q6_cdc_dma_dai[] = {
  11686. {
  11687. .playback = {
  11688. .stream_name = "WSA CDC DMA0 Playback",
  11689. .aif_name = "WSA_CDC_DMA_RX_0",
  11690. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11691. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11692. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11693. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11694. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11695. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11696. SNDRV_PCM_RATE_384000,
  11697. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11698. SNDRV_PCM_FMTBIT_S24_LE |
  11699. SNDRV_PCM_FMTBIT_S24_3LE |
  11700. SNDRV_PCM_FMTBIT_S32_LE,
  11701. .channels_min = 1,
  11702. .channels_max = 4,
  11703. .rate_min = 8000,
  11704. .rate_max = 384000,
  11705. },
  11706. .name = "WSA_CDC_DMA_RX_0",
  11707. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  11708. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_0,
  11709. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11710. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11711. },
  11712. {
  11713. .capture = {
  11714. .stream_name = "WSA CDC DMA0 Capture",
  11715. .aif_name = "WSA_CDC_DMA_TX_0",
  11716. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11717. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11718. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11719. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11720. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11721. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11722. SNDRV_PCM_RATE_384000,
  11723. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11724. SNDRV_PCM_FMTBIT_S24_LE |
  11725. SNDRV_PCM_FMTBIT_S24_3LE |
  11726. SNDRV_PCM_FMTBIT_S32_LE,
  11727. .channels_min = 1,
  11728. .channels_max = 4,
  11729. .rate_min = 8000,
  11730. .rate_max = 384000,
  11731. },
  11732. .name = "WSA_CDC_DMA_TX_0",
  11733. .ops = &msm_dai_q6_cdc_dma_ops,
  11734. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_0,
  11735. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11736. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11737. },
  11738. {
  11739. .playback = {
  11740. .stream_name = "WSA CDC DMA1 Playback",
  11741. .aif_name = "WSA_CDC_DMA_RX_1",
  11742. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11743. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11744. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11745. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11746. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11747. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11748. SNDRV_PCM_RATE_384000,
  11749. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11750. SNDRV_PCM_FMTBIT_S24_LE |
  11751. SNDRV_PCM_FMTBIT_S24_3LE |
  11752. SNDRV_PCM_FMTBIT_S32_LE,
  11753. .channels_min = 1,
  11754. .channels_max = 2,
  11755. .rate_min = 8000,
  11756. .rate_max = 384000,
  11757. },
  11758. .name = "WSA_CDC_DMA_RX_1",
  11759. .ops = &msm_dai_q6_cdc_wsa_dma_ops,
  11760. .id = AFE_PORT_ID_WSA_CODEC_DMA_RX_1,
  11761. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11762. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11763. },
  11764. {
  11765. .capture = {
  11766. .stream_name = "WSA CDC DMA1 Capture",
  11767. .aif_name = "WSA_CDC_DMA_TX_1",
  11768. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11769. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11770. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11771. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11772. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11773. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11774. SNDRV_PCM_RATE_384000,
  11775. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11776. SNDRV_PCM_FMTBIT_S24_LE |
  11777. SNDRV_PCM_FMTBIT_S24_3LE |
  11778. SNDRV_PCM_FMTBIT_S32_LE,
  11779. .channels_min = 1,
  11780. .channels_max = 2,
  11781. .rate_min = 8000,
  11782. .rate_max = 384000,
  11783. },
  11784. .name = "WSA_CDC_DMA_TX_1",
  11785. .ops = &msm_dai_q6_cdc_dma_ops,
  11786. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_1,
  11787. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11788. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11789. },
  11790. {
  11791. .capture = {
  11792. .stream_name = "WSA CDC DMA2 Capture",
  11793. .aif_name = "WSA_CDC_DMA_TX_2",
  11794. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11795. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11796. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11797. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11798. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11799. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11800. SNDRV_PCM_RATE_384000,
  11801. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11802. SNDRV_PCM_FMTBIT_S24_LE |
  11803. SNDRV_PCM_FMTBIT_S24_3LE |
  11804. SNDRV_PCM_FMTBIT_S32_LE,
  11805. .channels_min = 1,
  11806. .channels_max = 1,
  11807. .rate_min = 8000,
  11808. .rate_max = 384000,
  11809. },
  11810. .name = "WSA_CDC_DMA_TX_2",
  11811. .ops = &msm_dai_q6_cdc_dma_ops,
  11812. .id = AFE_PORT_ID_WSA_CODEC_DMA_TX_2,
  11813. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11814. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11815. },
  11816. {
  11817. .capture = {
  11818. .stream_name = "VA CDC DMA0 Capture",
  11819. .aif_name = "VA_CDC_DMA_TX_0",
  11820. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11821. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11822. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11823. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11824. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11825. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11826. SNDRV_PCM_RATE_384000,
  11827. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11828. SNDRV_PCM_FMTBIT_S24_LE |
  11829. SNDRV_PCM_FMTBIT_S24_3LE,
  11830. .channels_min = 1,
  11831. .channels_max = 8,
  11832. .rate_min = 8000,
  11833. .rate_max = 384000,
  11834. },
  11835. .name = "VA_CDC_DMA_TX_0",
  11836. .ops = &msm_dai_q6_cdc_dma_ops,
  11837. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_0,
  11838. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11839. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11840. },
  11841. {
  11842. .capture = {
  11843. .stream_name = "VA CDC DMA1 Capture",
  11844. .aif_name = "VA_CDC_DMA_TX_1",
  11845. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11846. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11847. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11848. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11849. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11850. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11851. SNDRV_PCM_RATE_384000,
  11852. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11853. SNDRV_PCM_FMTBIT_S24_LE |
  11854. SNDRV_PCM_FMTBIT_S24_3LE,
  11855. .channels_min = 1,
  11856. .channels_max = 8,
  11857. .rate_min = 8000,
  11858. .rate_max = 384000,
  11859. },
  11860. .name = "VA_CDC_DMA_TX_1",
  11861. .ops = &msm_dai_q6_cdc_dma_ops,
  11862. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_1,
  11863. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11864. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11865. },
  11866. {
  11867. .capture = {
  11868. .stream_name = "VA CDC DMA2 Capture",
  11869. .aif_name = "VA_CDC_DMA_TX_2",
  11870. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11871. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11872. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11873. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11874. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11875. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11876. SNDRV_PCM_RATE_384000,
  11877. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11878. SNDRV_PCM_FMTBIT_S24_LE |
  11879. SNDRV_PCM_FMTBIT_S24_3LE,
  11880. .channels_min = 1,
  11881. .channels_max = 8,
  11882. .rate_min = 8000,
  11883. .rate_max = 384000,
  11884. },
  11885. .name = "VA_CDC_DMA_TX_2",
  11886. .ops = &msm_dai_q6_cdc_dma_ops,
  11887. .id = AFE_PORT_ID_VA_CODEC_DMA_TX_2,
  11888. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11889. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11890. },
  11891. {
  11892. .playback = {
  11893. .stream_name = "RX CDC DMA0 Playback",
  11894. .aif_name = "RX_CDC_DMA_RX_0",
  11895. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11896. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11897. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11898. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11899. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11900. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11901. SNDRV_PCM_RATE_384000,
  11902. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11903. SNDRV_PCM_FMTBIT_S24_LE |
  11904. SNDRV_PCM_FMTBIT_S24_3LE |
  11905. SNDRV_PCM_FMTBIT_S32_LE,
  11906. .channels_min = 1,
  11907. .channels_max = 2,
  11908. .rate_min = 8000,
  11909. .rate_max = 384000,
  11910. },
  11911. .name = "RX_CDC_DMA_RX_0",
  11912. .ops = &msm_dai_q6_cdc_dma_ops,
  11913. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_0,
  11914. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11915. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11916. },
  11917. {
  11918. .capture = {
  11919. .stream_name = "TX CDC DMA0 Capture",
  11920. .aif_name = "TX_CDC_DMA_TX_0",
  11921. .rates = SNDRV_PCM_RATE_8000 |
  11922. SNDRV_PCM_RATE_16000 |
  11923. SNDRV_PCM_RATE_32000 |
  11924. SNDRV_PCM_RATE_48000 |
  11925. SNDRV_PCM_RATE_96000 |
  11926. SNDRV_PCM_RATE_192000 |
  11927. SNDRV_PCM_RATE_384000,
  11928. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11929. SNDRV_PCM_FMTBIT_S24_LE |
  11930. SNDRV_PCM_FMTBIT_S24_3LE |
  11931. SNDRV_PCM_FMTBIT_S32_LE,
  11932. .channels_min = 1,
  11933. .channels_max = 3,
  11934. .rate_min = 8000,
  11935. .rate_max = 384000,
  11936. },
  11937. .ops = &msm_dai_q6_cdc_dma_ops,
  11938. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_0,
  11939. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11940. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11941. },
  11942. {
  11943. .playback = {
  11944. .stream_name = "RX CDC DMA1 Playback",
  11945. .aif_name = "RX_CDC_DMA_RX_1",
  11946. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11947. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11948. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  11949. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  11950. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  11951. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  11952. SNDRV_PCM_RATE_384000,
  11953. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11954. SNDRV_PCM_FMTBIT_S24_LE |
  11955. SNDRV_PCM_FMTBIT_S24_3LE |
  11956. SNDRV_PCM_FMTBIT_S32_LE,
  11957. .channels_min = 1,
  11958. .channels_max = 2,
  11959. .rate_min = 8000,
  11960. .rate_max = 384000,
  11961. },
  11962. .name = "RX_CDC_DMA_RX_1",
  11963. .ops = &msm_dai_q6_cdc_dma_ops,
  11964. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_1,
  11965. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11966. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11967. },
  11968. {
  11969. .capture = {
  11970. .stream_name = "TX CDC DMA1 Capture",
  11971. .aif_name = "TX_CDC_DMA_TX_1",
  11972. .rates = SNDRV_PCM_RATE_8000 |
  11973. SNDRV_PCM_RATE_16000 |
  11974. SNDRV_PCM_RATE_32000 |
  11975. SNDRV_PCM_RATE_48000 |
  11976. SNDRV_PCM_RATE_96000 |
  11977. SNDRV_PCM_RATE_192000 |
  11978. SNDRV_PCM_RATE_384000,
  11979. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  11980. SNDRV_PCM_FMTBIT_S24_LE |
  11981. SNDRV_PCM_FMTBIT_S24_3LE |
  11982. SNDRV_PCM_FMTBIT_S32_LE,
  11983. .channels_min = 1,
  11984. .channels_max = 3,
  11985. .rate_min = 8000,
  11986. .rate_max = 384000,
  11987. },
  11988. .ops = &msm_dai_q6_cdc_dma_ops,
  11989. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_1,
  11990. .probe = msm_dai_q6_dai_cdc_dma_probe,
  11991. .remove = msm_dai_q6_dai_cdc_dma_remove,
  11992. },
  11993. {
  11994. .playback = {
  11995. .stream_name = "RX CDC DMA2 Playback",
  11996. .aif_name = "RX_CDC_DMA_RX_2",
  11997. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  11998. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  11999. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12000. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12001. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12002. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12003. SNDRV_PCM_RATE_384000,
  12004. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12005. SNDRV_PCM_FMTBIT_S24_LE |
  12006. SNDRV_PCM_FMTBIT_S24_3LE |
  12007. SNDRV_PCM_FMTBIT_S32_LE,
  12008. .channels_min = 1,
  12009. .channels_max = 1,
  12010. .rate_min = 8000,
  12011. .rate_max = 384000,
  12012. },
  12013. .ops = &msm_dai_q6_cdc_dma_ops,
  12014. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_2,
  12015. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12016. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12017. },
  12018. {
  12019. .capture = {
  12020. .stream_name = "TX CDC DMA2 Capture",
  12021. .aif_name = "TX_CDC_DMA_TX_2",
  12022. .rates = SNDRV_PCM_RATE_8000 |
  12023. SNDRV_PCM_RATE_16000 |
  12024. SNDRV_PCM_RATE_32000 |
  12025. SNDRV_PCM_RATE_48000 |
  12026. SNDRV_PCM_RATE_96000 |
  12027. SNDRV_PCM_RATE_192000 |
  12028. SNDRV_PCM_RATE_384000,
  12029. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12030. SNDRV_PCM_FMTBIT_S24_LE |
  12031. SNDRV_PCM_FMTBIT_S24_3LE |
  12032. SNDRV_PCM_FMTBIT_S32_LE,
  12033. .channels_min = 1,
  12034. .channels_max = 4,
  12035. .rate_min = 8000,
  12036. .rate_max = 384000,
  12037. },
  12038. .ops = &msm_dai_q6_cdc_dma_ops,
  12039. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_2,
  12040. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12041. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12042. }, {
  12043. .playback = {
  12044. .stream_name = "RX CDC DMA3 Playback",
  12045. .aif_name = "RX_CDC_DMA_RX_3",
  12046. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12047. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12048. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12049. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12050. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12051. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12052. SNDRV_PCM_RATE_384000,
  12053. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12054. SNDRV_PCM_FMTBIT_S24_LE |
  12055. SNDRV_PCM_FMTBIT_S24_3LE |
  12056. SNDRV_PCM_FMTBIT_S32_LE,
  12057. .channels_min = 1,
  12058. .channels_max = 1,
  12059. .rate_min = 8000,
  12060. .rate_max = 384000,
  12061. },
  12062. .ops = &msm_dai_q6_cdc_dma_ops,
  12063. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_3,
  12064. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12065. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12066. },
  12067. {
  12068. .capture = {
  12069. .stream_name = "TX CDC DMA3 Capture",
  12070. .aif_name = "TX_CDC_DMA_TX_3",
  12071. .rates = SNDRV_PCM_RATE_8000 |
  12072. SNDRV_PCM_RATE_16000 |
  12073. SNDRV_PCM_RATE_32000 |
  12074. SNDRV_PCM_RATE_48000 |
  12075. SNDRV_PCM_RATE_96000 |
  12076. SNDRV_PCM_RATE_192000 |
  12077. SNDRV_PCM_RATE_384000,
  12078. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12079. SNDRV_PCM_FMTBIT_S24_LE |
  12080. SNDRV_PCM_FMTBIT_S24_3LE |
  12081. SNDRV_PCM_FMTBIT_S32_LE,
  12082. .channels_min = 1,
  12083. .channels_max = 8,
  12084. .rate_min = 8000,
  12085. .rate_max = 384000,
  12086. },
  12087. .name = "TX_CDC_DMA_TX_3",
  12088. .ops = &msm_dai_q6_cdc_dma_ops,
  12089. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_3,
  12090. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12091. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12092. },
  12093. {
  12094. .playback = {
  12095. .stream_name = "RX CDC DMA4 Playback",
  12096. .aif_name = "RX_CDC_DMA_RX_4",
  12097. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12098. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12099. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12100. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12101. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12102. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12103. SNDRV_PCM_RATE_384000,
  12104. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12105. SNDRV_PCM_FMTBIT_S24_LE |
  12106. SNDRV_PCM_FMTBIT_S24_3LE |
  12107. SNDRV_PCM_FMTBIT_S32_LE,
  12108. .channels_min = 1,
  12109. .channels_max = 6,
  12110. .rate_min = 8000,
  12111. .rate_max = 384000,
  12112. },
  12113. .ops = &msm_dai_q6_cdc_dma_ops,
  12114. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_4,
  12115. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12116. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12117. },
  12118. {
  12119. .capture = {
  12120. .stream_name = "TX CDC DMA4 Capture",
  12121. .aif_name = "TX_CDC_DMA_TX_4",
  12122. .rates = SNDRV_PCM_RATE_8000 |
  12123. SNDRV_PCM_RATE_16000 |
  12124. SNDRV_PCM_RATE_32000 |
  12125. SNDRV_PCM_RATE_48000 |
  12126. SNDRV_PCM_RATE_96000 |
  12127. SNDRV_PCM_RATE_192000 |
  12128. SNDRV_PCM_RATE_384000,
  12129. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12130. SNDRV_PCM_FMTBIT_S24_LE |
  12131. SNDRV_PCM_FMTBIT_S24_3LE |
  12132. SNDRV_PCM_FMTBIT_S32_LE,
  12133. .channels_min = 1,
  12134. .channels_max = 8,
  12135. .rate_min = 8000,
  12136. .rate_max = 384000,
  12137. },
  12138. .name = "TX_CDC_DMA_TX_4",
  12139. .ops = &msm_dai_q6_cdc_dma_ops,
  12140. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_4,
  12141. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12142. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12143. },
  12144. {
  12145. .playback = {
  12146. .stream_name = "RX CDC DMA5 Playback",
  12147. .aif_name = "RX_CDC_DMA_RX_5",
  12148. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12149. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12150. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12151. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12152. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12153. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12154. SNDRV_PCM_RATE_384000,
  12155. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12156. SNDRV_PCM_FMTBIT_S24_LE |
  12157. SNDRV_PCM_FMTBIT_S24_3LE |
  12158. SNDRV_PCM_FMTBIT_S32_LE,
  12159. .channels_min = 1,
  12160. .channels_max = 1,
  12161. .rate_min = 8000,
  12162. .rate_max = 384000,
  12163. },
  12164. .ops = &msm_dai_q6_cdc_dma_ops,
  12165. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_5,
  12166. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12167. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12168. },
  12169. {
  12170. .capture = {
  12171. .stream_name = "TX CDC DMA5 Capture",
  12172. .aif_name = "TX_CDC_DMA_TX_5",
  12173. .rates = SNDRV_PCM_RATE_8000 |
  12174. SNDRV_PCM_RATE_16000 |
  12175. SNDRV_PCM_RATE_32000 |
  12176. SNDRV_PCM_RATE_48000 |
  12177. SNDRV_PCM_RATE_96000 |
  12178. SNDRV_PCM_RATE_192000 |
  12179. SNDRV_PCM_RATE_384000,
  12180. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12181. SNDRV_PCM_FMTBIT_S24_LE |
  12182. SNDRV_PCM_FMTBIT_S24_3LE |
  12183. SNDRV_PCM_FMTBIT_S32_LE,
  12184. .channels_min = 1,
  12185. .channels_max = 4,
  12186. .rate_min = 8000,
  12187. .rate_max = 384000,
  12188. },
  12189. .ops = &msm_dai_q6_cdc_dma_ops,
  12190. .id = AFE_PORT_ID_TX_CODEC_DMA_TX_5,
  12191. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12192. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12193. },
  12194. {
  12195. .playback = {
  12196. .stream_name = "RX CDC DMA6 Playback",
  12197. .aif_name = "RX_CDC_DMA_RX_6",
  12198. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12199. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12200. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12201. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12202. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12203. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12204. SNDRV_PCM_RATE_384000,
  12205. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12206. SNDRV_PCM_FMTBIT_S24_LE |
  12207. SNDRV_PCM_FMTBIT_S24_3LE |
  12208. SNDRV_PCM_FMTBIT_S32_LE,
  12209. .channels_min = 1,
  12210. .channels_max = 4,
  12211. .rate_min = 8000,
  12212. .rate_max = 384000,
  12213. },
  12214. .ops = &msm_dai_q6_cdc_dma_ops,
  12215. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_6,
  12216. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12217. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12218. },
  12219. {
  12220. .playback = {
  12221. .stream_name = "RX CDC DMA7 Playback",
  12222. .aif_name = "RX_CDC_DMA_RX_7",
  12223. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |
  12224. SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |
  12225. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  12226. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  12227. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  12228. SNDRV_PCM_RATE_192000 | SNDRV_PCM_RATE_352800 |
  12229. SNDRV_PCM_RATE_384000,
  12230. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  12231. SNDRV_PCM_FMTBIT_S24_LE |
  12232. SNDRV_PCM_FMTBIT_S24_3LE |
  12233. SNDRV_PCM_FMTBIT_S32_LE,
  12234. .channels_min = 1,
  12235. .channels_max = 2,
  12236. .rate_min = 8000,
  12237. .rate_max = 384000,
  12238. },
  12239. .ops = &msm_dai_q6_cdc_dma_ops,
  12240. .id = AFE_PORT_ID_RX_CODEC_DMA_RX_7,
  12241. .probe = msm_dai_q6_dai_cdc_dma_probe,
  12242. .remove = msm_dai_q6_dai_cdc_dma_remove,
  12243. },
  12244. };
  12245. static const struct snd_soc_component_driver msm_q6_cdc_dma_dai_component = {
  12246. .name = "msm-dai-cdc-dma-dev",
  12247. };
  12248. /* DT related probe for each codec DMA interface device */
  12249. static int msm_dai_q6_cdc_dma_dev_probe(struct platform_device *pdev)
  12250. {
  12251. const char *q6_cdc_dma_dev_id = "qcom,msm-dai-cdc-dma-dev-id";
  12252. u32 cdc_dma_id = 0;
  12253. int i;
  12254. int rc = 0;
  12255. struct msm_dai_q6_cdc_dma_dai_data *dai_data = NULL;
  12256. rc = of_property_read_u32(pdev->dev.of_node, q6_cdc_dma_dev_id,
  12257. &cdc_dma_id);
  12258. if (rc) {
  12259. dev_err(&pdev->dev,
  12260. "%s: missing 0x%x in dt node\n", __func__, cdc_dma_id);
  12261. return rc;
  12262. }
  12263. dev_dbg(&pdev->dev, "%s: dev name %s dev id 0x%x\n", __func__,
  12264. dev_name(&pdev->dev), cdc_dma_id);
  12265. pdev->id = cdc_dma_id;
  12266. dai_data = devm_kzalloc(&pdev->dev,
  12267. sizeof(struct msm_dai_q6_cdc_dma_dai_data),
  12268. GFP_KERNEL);
  12269. if (!dai_data)
  12270. return -ENOMEM;
  12271. rc = of_property_read_u32(pdev->dev.of_node,
  12272. "qcom,msm-dai-is-island-supported",
  12273. &dai_data->is_island_dai);
  12274. if (rc)
  12275. dev_dbg(&pdev->dev, "island supported entry not found\n");
  12276. rc = of_property_read_u32(pdev->dev.of_node,
  12277. "qcom,msm-cdc-dma-data-align",
  12278. &dai_data->cdc_dma_data_align);
  12279. if (rc)
  12280. dev_dbg(&pdev->dev, "cdc dma data align supported entry not found\n");
  12281. dev_set_drvdata(&pdev->dev, dai_data);
  12282. for (i = 0; i < ARRAY_SIZE(msm_dai_q6_cdc_dma_dai); i++) {
  12283. if (msm_dai_q6_cdc_dma_dai[i].id == cdc_dma_id) {
  12284. return snd_soc_register_component(&pdev->dev,
  12285. &msm_q6_cdc_dma_dai_component,
  12286. &msm_dai_q6_cdc_dma_dai[i], 1);
  12287. }
  12288. }
  12289. return -ENODEV;
  12290. }
  12291. static int msm_dai_q6_cdc_dma_dev_remove(struct platform_device *pdev)
  12292. {
  12293. snd_soc_unregister_component(&pdev->dev);
  12294. return 0;
  12295. }
  12296. static const struct of_device_id msm_dai_q6_cdc_dma_dev_dt_match[] = {
  12297. { .compatible = "qcom,msm-dai-cdc-dma-dev", },
  12298. { }
  12299. };
  12300. MODULE_DEVICE_TABLE(of, msm_dai_q6_cdc_dma_dev_dt_match);
  12301. static struct platform_driver msm_dai_q6_cdc_dma_driver = {
  12302. .probe = msm_dai_q6_cdc_dma_dev_probe,
  12303. .remove = msm_dai_q6_cdc_dma_dev_remove,
  12304. .driver = {
  12305. .name = "msm-dai-cdc-dma-dev",
  12306. .owner = THIS_MODULE,
  12307. .of_match_table = msm_dai_q6_cdc_dma_dev_dt_match,
  12308. .suppress_bind_attrs = true,
  12309. },
  12310. };
  12311. /* DT related probe for codec DMA interface device group */
  12312. static int msm_dai_cdc_dma_q6_probe(struct platform_device *pdev)
  12313. {
  12314. int rc;
  12315. rc = of_platform_populate(pdev->dev.of_node, NULL, NULL, &pdev->dev);
  12316. if (rc) {
  12317. dev_err(&pdev->dev, "%s: failed to add child nodes, rc=%d\n",
  12318. __func__, rc);
  12319. } else
  12320. dev_dbg(&pdev->dev, "%s: added child node\n", __func__);
  12321. return rc;
  12322. }
  12323. static int msm_dai_cdc_dma_q6_remove(struct platform_device *pdev)
  12324. {
  12325. of_platform_depopulate(&pdev->dev);
  12326. return 0;
  12327. }
  12328. static const struct of_device_id msm_dai_cdc_dma_dt_match[] = {
  12329. { .compatible = "qcom,msm-dai-cdc-dma", },
  12330. { }
  12331. };
  12332. MODULE_DEVICE_TABLE(of, msm_dai_cdc_dma_dt_match);
  12333. static struct platform_driver msm_dai_cdc_dma_q6 = {
  12334. .probe = msm_dai_cdc_dma_q6_probe,
  12335. .remove = msm_dai_cdc_dma_q6_remove,
  12336. .driver = {
  12337. .name = "msm-dai-cdc-dma",
  12338. .owner = THIS_MODULE,
  12339. .of_match_table = msm_dai_cdc_dma_dt_match,
  12340. .suppress_bind_attrs = true,
  12341. },
  12342. };
  12343. int __init msm_dai_q6_init(void)
  12344. {
  12345. int rc;
  12346. rc = platform_driver_register(&msm_auxpcm_dev_driver);
  12347. if (rc) {
  12348. pr_err("%s: fail to register auxpcm dev driver", __func__);
  12349. goto fail;
  12350. }
  12351. rc = platform_driver_register(&msm_dai_q6);
  12352. if (rc) {
  12353. pr_err("%s: fail to register dai q6 driver", __func__);
  12354. goto dai_q6_fail;
  12355. }
  12356. rc = platform_driver_register(&msm_dai_q6_dev);
  12357. if (rc) {
  12358. pr_err("%s: fail to register dai q6 dev driver", __func__);
  12359. goto dai_q6_dev_fail;
  12360. }
  12361. rc = platform_driver_register(&msm_dai_q6_mi2s_driver);
  12362. if (rc) {
  12363. pr_err("%s: fail to register dai MI2S dev drv\n", __func__);
  12364. goto dai_q6_mi2s_drv_fail;
  12365. }
  12366. rc = platform_driver_register(&msm_dai_q6_meta_mi2s_driver);
  12367. if (rc) {
  12368. pr_err("%s: fail to register dai META MI2S dev drv\n",
  12369. __func__);
  12370. goto dai_q6_meta_mi2s_drv_fail;
  12371. }
  12372. rc = platform_driver_register(&msm_dai_mi2s_q6);
  12373. if (rc) {
  12374. pr_err("%s: fail to register dai MI2S\n", __func__);
  12375. goto dai_mi2s_q6_fail;
  12376. }
  12377. rc = platform_driver_register(&msm_dai_q6_spdif_driver);
  12378. if (rc) {
  12379. pr_err("%s: fail to register dai SPDIF\n", __func__);
  12380. goto dai_spdif_q6_fail;
  12381. }
  12382. rc = platform_driver_register(&msm_dai_q6_tdm_driver);
  12383. if (rc) {
  12384. pr_err("%s: fail to register dai TDM dev drv\n", __func__);
  12385. goto dai_q6_tdm_drv_fail;
  12386. }
  12387. rc = platform_driver_register(&msm_dai_tdm_q6);
  12388. if (rc) {
  12389. pr_err("%s: fail to register dai TDM\n", __func__);
  12390. goto dai_tdm_q6_fail;
  12391. }
  12392. rc = platform_driver_register(&msm_dai_q6_cdc_dma_driver);
  12393. if (rc) {
  12394. pr_err("%s: fail to register dai CDC DMA dev\n", __func__);
  12395. goto dai_cdc_dma_q6_dev_fail;
  12396. }
  12397. rc = platform_driver_register(&msm_dai_cdc_dma_q6);
  12398. if (rc) {
  12399. pr_err("%s: fail to register dai CDC DMA\n", __func__);
  12400. goto dai_cdc_dma_q6_fail;
  12401. }
  12402. return rc;
  12403. dai_cdc_dma_q6_fail:
  12404. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  12405. dai_cdc_dma_q6_dev_fail:
  12406. platform_driver_unregister(&msm_dai_tdm_q6);
  12407. dai_tdm_q6_fail:
  12408. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  12409. dai_q6_tdm_drv_fail:
  12410. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  12411. dai_spdif_q6_fail:
  12412. platform_driver_unregister(&msm_dai_mi2s_q6);
  12413. dai_mi2s_q6_fail:
  12414. platform_driver_unregister(&msm_dai_q6_meta_mi2s_driver);
  12415. dai_q6_meta_mi2s_drv_fail:
  12416. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  12417. dai_q6_mi2s_drv_fail:
  12418. platform_driver_unregister(&msm_dai_q6_dev);
  12419. dai_q6_dev_fail:
  12420. platform_driver_unregister(&msm_dai_q6);
  12421. dai_q6_fail:
  12422. platform_driver_unregister(&msm_auxpcm_dev_driver);
  12423. fail:
  12424. return rc;
  12425. }
  12426. void msm_dai_q6_exit(void)
  12427. {
  12428. platform_driver_unregister(&msm_dai_cdc_dma_q6);
  12429. platform_driver_unregister(&msm_dai_q6_cdc_dma_driver);
  12430. platform_driver_unregister(&msm_dai_tdm_q6);
  12431. platform_driver_unregister(&msm_dai_q6_tdm_driver);
  12432. platform_driver_unregister(&msm_dai_q6_spdif_driver);
  12433. platform_driver_unregister(&msm_dai_mi2s_q6);
  12434. platform_driver_unregister(&msm_dai_q6_meta_mi2s_driver);
  12435. platform_driver_unregister(&msm_dai_q6_mi2s_driver);
  12436. platform_driver_unregister(&msm_dai_q6_dev);
  12437. platform_driver_unregister(&msm_dai_q6);
  12438. platform_driver_unregister(&msm_auxpcm_dev_driver);
  12439. }
  12440. /* Module information */
  12441. MODULE_DESCRIPTION("MSM DSP DAI driver");
  12442. MODULE_LICENSE("GPL v2");