sde_crtc.c 180 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784
  1. /*
  2. * Copyright (c) 2014-2020 The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <[email protected]>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  19. #include <linux/sort.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/ktime.h>
  22. #include <drm/sde_drm.h>
  23. #include <drm/drm_mode.h>
  24. #include <drm/drm_crtc.h>
  25. #include <drm/drm_probe_helper.h>
  26. #include <drm/drm_flip_work.h>
  27. #include "sde_kms.h"
  28. #include "sde_hw_lm.h"
  29. #include "sde_hw_ctl.h"
  30. #include "sde_crtc.h"
  31. #include "sde_plane.h"
  32. #include "sde_hw_util.h"
  33. #include "sde_hw_catalog.h"
  34. #include "sde_color_processing.h"
  35. #include "sde_encoder.h"
  36. #include "sde_connector.h"
  37. #include "sde_vbif.h"
  38. #include "sde_power_handle.h"
  39. #include "sde_core_perf.h"
  40. #include "sde_trace.h"
  41. #define SDE_PSTATES_MAX (SDE_STAGE_MAX * 4)
  42. #define SDE_MULTIRECT_PLANE_MAX (SDE_STAGE_MAX * 2)
  43. struct sde_crtc_custom_events {
  44. u32 event;
  45. int (*func)(struct drm_crtc *crtc, bool en,
  46. struct sde_irq_callback *irq);
  47. };
  48. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  49. bool en, struct sde_irq_callback *ad_irq);
  50. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  51. bool en, struct sde_irq_callback *idle_irq);
  52. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  53. struct sde_irq_callback *noirq);
  54. static struct sde_crtc_custom_events custom_events[] = {
  55. {DRM_EVENT_AD_BACKLIGHT, sde_cp_ad_interrupt},
  56. {DRM_EVENT_CRTC_POWER, sde_crtc_power_interrupt_handler},
  57. {DRM_EVENT_IDLE_NOTIFY, sde_crtc_idle_interrupt_handler},
  58. {DRM_EVENT_HISTOGRAM, sde_cp_hist_interrupt},
  59. {DRM_EVENT_SDE_POWER, sde_crtc_pm_event_handler},
  60. {DRM_EVENT_LTM_HIST, sde_cp_ltm_hist_interrupt},
  61. {DRM_EVENT_LTM_WB_PB, sde_cp_ltm_wb_pb_interrupt},
  62. {DRM_EVENT_LTM_OFF, sde_cp_ltm_off_event_handler},
  63. };
  64. /* default input fence timeout, in ms */
  65. #define SDE_CRTC_INPUT_FENCE_TIMEOUT 10000
  66. /*
  67. * The default input fence timeout is 2 seconds while max allowed
  68. * range is 10 seconds. Any value above 10 seconds adds glitches beyond
  69. * tolerance limit.
  70. */
  71. #define SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT 10000
  72. /* layer mixer index on sde_crtc */
  73. #define LEFT_MIXER 0
  74. #define RIGHT_MIXER 1
  75. #define MISR_BUFF_SIZE 256
  76. /*
  77. * Time period for fps calculation in micro seconds.
  78. * Default value is set to 1 sec.
  79. */
  80. #define DEFAULT_FPS_PERIOD_1_SEC 1000000
  81. #define MAX_FPS_PERIOD_5_SECONDS 5000000
  82. #define MAX_FRAME_COUNT 1000
  83. #define MILI_TO_MICRO 1000
  84. #define SKIP_STAGING_PIPE_ZPOS 255
  85. static inline struct sde_kms *_sde_crtc_get_kms(struct drm_crtc *crtc)
  86. {
  87. struct msm_drm_private *priv;
  88. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  89. SDE_ERROR("invalid crtc\n");
  90. return NULL;
  91. }
  92. priv = crtc->dev->dev_private;
  93. if (!priv || !priv->kms) {
  94. SDE_ERROR("invalid kms\n");
  95. return NULL;
  96. }
  97. return to_sde_kms(priv->kms);
  98. }
  99. /**
  100. * sde_crtc_calc_fps() - Calculates fps value.
  101. * @sde_crtc : CRTC structure
  102. *
  103. * This function is called at frame done. It counts the number
  104. * of frames done for every 1 sec. Stores the value in measured_fps.
  105. * measured_fps value is 10 times the calculated fps value.
  106. * For example, measured_fps= 594 for calculated fps of 59.4
  107. */
  108. static void sde_crtc_calc_fps(struct sde_crtc *sde_crtc)
  109. {
  110. ktime_t current_time_us;
  111. u64 fps, diff_us;
  112. current_time_us = ktime_get();
  113. diff_us = (u64)ktime_us_delta(current_time_us,
  114. sde_crtc->fps_info.last_sampled_time_us);
  115. sde_crtc->fps_info.frame_count++;
  116. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  117. /* Multiplying with 10 to get fps in floating point */
  118. fps = ((u64)sde_crtc->fps_info.frame_count)
  119. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  120. do_div(fps, diff_us);
  121. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  122. SDE_DEBUG(" FPS for crtc%d is %d.%d\n",
  123. sde_crtc->base.base.id, (unsigned int)fps/10,
  124. (unsigned int)fps%10);
  125. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  126. sde_crtc->fps_info.frame_count = 0;
  127. }
  128. if (!sde_crtc->fps_info.time_buf)
  129. return;
  130. /**
  131. * Array indexing is based on sliding window algorithm.
  132. * sde_crtc->time_buf has a maximum capacity of MAX_FRAME_COUNT
  133. * time slots. As the count increases to MAX_FRAME_COUNT + 1, the
  134. * counter loops around and comes back to the first index to store
  135. * the next ktime.
  136. */
  137. sde_crtc->fps_info.time_buf[sde_crtc->fps_info.next_time_index++] =
  138. ktime_get();
  139. sde_crtc->fps_info.next_time_index %= MAX_FRAME_COUNT;
  140. }
  141. static void _sde_crtc_deinit_events(struct sde_crtc *sde_crtc)
  142. {
  143. if (!sde_crtc)
  144. return;
  145. }
  146. #ifdef CONFIG_DEBUG_FS
  147. static int _sde_debugfs_fps_status_show(struct seq_file *s, void *data)
  148. {
  149. struct sde_crtc *sde_crtc;
  150. u64 fps_int, fps_float;
  151. ktime_t current_time_us;
  152. u64 fps, diff_us;
  153. if (!s || !s->private) {
  154. SDE_ERROR("invalid input param(s)\n");
  155. return -EAGAIN;
  156. }
  157. sde_crtc = s->private;
  158. current_time_us = ktime_get();
  159. diff_us = (u64)ktime_us_delta(current_time_us,
  160. sde_crtc->fps_info.last_sampled_time_us);
  161. if (diff_us >= DEFAULT_FPS_PERIOD_1_SEC) {
  162. /* Multiplying with 10 to get fps in floating point */
  163. fps = ((u64)sde_crtc->fps_info.frame_count)
  164. * DEFAULT_FPS_PERIOD_1_SEC * 10;
  165. do_div(fps, diff_us);
  166. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  167. sde_crtc->fps_info.last_sampled_time_us = current_time_us;
  168. sde_crtc->fps_info.frame_count = 0;
  169. SDE_DEBUG("Measured FPS for crtc%d is %d.%d\n",
  170. sde_crtc->base.base.id, (unsigned int)fps/10,
  171. (unsigned int)fps%10);
  172. }
  173. fps_int = (unsigned int) sde_crtc->fps_info.measured_fps;
  174. fps_float = do_div(fps_int, 10);
  175. seq_printf(s, "fps: %llu.%llu\n", fps_int, fps_float);
  176. return 0;
  177. }
  178. static int _sde_debugfs_fps_status(struct inode *inode, struct file *file)
  179. {
  180. return single_open(file, _sde_debugfs_fps_status_show,
  181. inode->i_private);
  182. }
  183. #endif
  184. static ssize_t fps_periodicity_ms_store(struct device *device,
  185. struct device_attribute *attr, const char *buf, size_t count)
  186. {
  187. struct drm_crtc *crtc;
  188. struct sde_crtc *sde_crtc;
  189. int res;
  190. /* Base of the input */
  191. int cnt = 10;
  192. if (!device || !buf) {
  193. SDE_ERROR("invalid input param(s)\n");
  194. return -EAGAIN;
  195. }
  196. crtc = dev_get_drvdata(device);
  197. if (!crtc)
  198. return -EINVAL;
  199. sde_crtc = to_sde_crtc(crtc);
  200. res = kstrtou32(buf, cnt, &sde_crtc->fps_info.fps_periodic_duration);
  201. if (res < 0)
  202. return res;
  203. if (sde_crtc->fps_info.fps_periodic_duration <= 0)
  204. sde_crtc->fps_info.fps_periodic_duration =
  205. DEFAULT_FPS_PERIOD_1_SEC;
  206. else if ((sde_crtc->fps_info.fps_periodic_duration) * MILI_TO_MICRO >
  207. MAX_FPS_PERIOD_5_SECONDS)
  208. sde_crtc->fps_info.fps_periodic_duration =
  209. MAX_FPS_PERIOD_5_SECONDS;
  210. else
  211. sde_crtc->fps_info.fps_periodic_duration *= MILI_TO_MICRO;
  212. return count;
  213. }
  214. static ssize_t fps_periodicity_ms_show(struct device *device,
  215. struct device_attribute *attr, char *buf)
  216. {
  217. struct drm_crtc *crtc;
  218. struct sde_crtc *sde_crtc;
  219. if (!device || !buf) {
  220. SDE_ERROR("invalid input param(s)\n");
  221. return -EAGAIN;
  222. }
  223. crtc = dev_get_drvdata(device);
  224. if (!crtc)
  225. return -EINVAL;
  226. sde_crtc = to_sde_crtc(crtc);
  227. return scnprintf(buf, PAGE_SIZE, "%d\n",
  228. (sde_crtc->fps_info.fps_periodic_duration)/MILI_TO_MICRO);
  229. }
  230. static ssize_t measured_fps_show(struct device *device,
  231. struct device_attribute *attr, char *buf)
  232. {
  233. struct drm_crtc *crtc;
  234. struct sde_crtc *sde_crtc;
  235. uint64_t fps_int, fps_decimal;
  236. u64 fps = 0, frame_count = 0;
  237. ktime_t current_time;
  238. int i = 0, current_time_index;
  239. u64 diff_us;
  240. if (!device || !buf) {
  241. SDE_ERROR("invalid input param(s)\n");
  242. return -EAGAIN;
  243. }
  244. crtc = dev_get_drvdata(device);
  245. if (!crtc) {
  246. scnprintf(buf, PAGE_SIZE, "fps information not available");
  247. return -EINVAL;
  248. }
  249. sde_crtc = to_sde_crtc(crtc);
  250. if (!sde_crtc->fps_info.time_buf) {
  251. scnprintf(buf, PAGE_SIZE,
  252. "timebuf null - fps information not available");
  253. return -EINVAL;
  254. }
  255. /**
  256. * Whenever the time_index counter comes to zero upon decrementing,
  257. * it is set to the last index since it is the next index that we
  258. * should check for calculating the buftime.
  259. */
  260. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  261. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  262. current_time = ktime_get();
  263. for (i = 0; i < MAX_FRAME_COUNT; i++) {
  264. u64 ptime = (u64)ktime_to_us(current_time);
  265. u64 buftime = (u64)ktime_to_us(
  266. sde_crtc->fps_info.time_buf[current_time_index]);
  267. diff_us = (u64)ktime_us_delta(current_time,
  268. sde_crtc->fps_info.time_buf[current_time_index]);
  269. if (ptime > buftime && diff_us >= (u64)
  270. sde_crtc->fps_info.fps_periodic_duration) {
  271. /* Multiplying with 10 to get fps in floating point */
  272. fps = frame_count * DEFAULT_FPS_PERIOD_1_SEC * 10;
  273. do_div(fps, diff_us);
  274. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  275. SDE_DEBUG("measured fps: %d\n",
  276. sde_crtc->fps_info.measured_fps);
  277. break;
  278. }
  279. current_time_index = (current_time_index == 0) ?
  280. (MAX_FRAME_COUNT - 1) : (current_time_index - 1);
  281. SDE_DEBUG("current time index: %d\n", current_time_index);
  282. frame_count++;
  283. }
  284. if (i == MAX_FRAME_COUNT) {
  285. current_time_index = (sde_crtc->fps_info.next_time_index == 0) ?
  286. MAX_FRAME_COUNT - 1 : (sde_crtc->fps_info.next_time_index - 1);
  287. diff_us = (u64)ktime_us_delta(current_time,
  288. sde_crtc->fps_info.time_buf[current_time_index]);
  289. if (diff_us >= sde_crtc->fps_info.fps_periodic_duration) {
  290. /* Multiplying with 10 to get fps in floating point */
  291. fps = (frame_count) * DEFAULT_FPS_PERIOD_1_SEC * 10;
  292. do_div(fps, diff_us);
  293. sde_crtc->fps_info.measured_fps = (unsigned int)fps;
  294. }
  295. }
  296. fps_int = (uint64_t) sde_crtc->fps_info.measured_fps;
  297. fps_decimal = do_div(fps_int, 10);
  298. return scnprintf(buf, PAGE_SIZE,
  299. "fps: %d.%d duration:%d frame_count:%lld\n", fps_int, fps_decimal,
  300. sde_crtc->fps_info.fps_periodic_duration, frame_count);
  301. }
  302. static ssize_t vsync_event_show(struct device *device,
  303. struct device_attribute *attr, char *buf)
  304. {
  305. struct drm_crtc *crtc;
  306. struct sde_crtc *sde_crtc;
  307. if (!device || !buf) {
  308. SDE_ERROR("invalid input param(s)\n");
  309. return -EAGAIN;
  310. }
  311. crtc = dev_get_drvdata(device);
  312. sde_crtc = to_sde_crtc(crtc);
  313. return scnprintf(buf, PAGE_SIZE, "VSYNC=%llu\n",
  314. ktime_to_ns(sde_crtc->vblank_last_cb_time));
  315. }
  316. static DEVICE_ATTR_RO(vsync_event);
  317. static DEVICE_ATTR_RO(measured_fps);
  318. static DEVICE_ATTR_RW(fps_periodicity_ms);
  319. static struct attribute *sde_crtc_dev_attrs[] = {
  320. &dev_attr_vsync_event.attr,
  321. &dev_attr_measured_fps.attr,
  322. &dev_attr_fps_periodicity_ms.attr,
  323. NULL
  324. };
  325. static const struct attribute_group sde_crtc_attr_group = {
  326. .attrs = sde_crtc_dev_attrs,
  327. };
  328. static const struct attribute_group *sde_crtc_attr_groups[] = {
  329. &sde_crtc_attr_group,
  330. NULL,
  331. };
  332. static void sde_crtc_destroy(struct drm_crtc *crtc)
  333. {
  334. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  335. SDE_DEBUG("\n");
  336. if (!crtc)
  337. return;
  338. if (sde_crtc->vsync_event_sf)
  339. sysfs_put(sde_crtc->vsync_event_sf);
  340. if (sde_crtc->sysfs_dev)
  341. device_unregister(sde_crtc->sysfs_dev);
  342. if (sde_crtc->blob_info)
  343. drm_property_blob_put(sde_crtc->blob_info);
  344. msm_property_destroy(&sde_crtc->property_info);
  345. sde_cp_crtc_destroy_properties(crtc);
  346. sde_fence_deinit(sde_crtc->output_fence);
  347. _sde_crtc_deinit_events(sde_crtc);
  348. drm_crtc_cleanup(crtc);
  349. mutex_destroy(&sde_crtc->crtc_lock);
  350. kfree(sde_crtc);
  351. }
  352. static bool sde_crtc_mode_fixup(struct drm_crtc *crtc,
  353. const struct drm_display_mode *mode,
  354. struct drm_display_mode *adjusted_mode)
  355. {
  356. SDE_DEBUG("\n");
  357. sde_cp_mode_switch_prop_dirty(crtc);
  358. if ((msm_is_mode_seamless(adjusted_mode) ||
  359. (msm_is_mode_seamless_vrr(adjusted_mode) ||
  360. msm_is_mode_seamless_dyn_clk(adjusted_mode))) &&
  361. (!crtc->enabled)) {
  362. SDE_ERROR("crtc state prevents seamless transition\n");
  363. return false;
  364. }
  365. return true;
  366. }
  367. static void _sde_crtc_setup_blend_cfg(struct sde_crtc_mixer *mixer,
  368. struct sde_plane_state *pstate, struct sde_format *format)
  369. {
  370. uint32_t blend_op, fg_alpha, bg_alpha;
  371. uint32_t blend_type;
  372. struct sde_hw_mixer *lm = mixer->hw_lm;
  373. /* default to opaque blending */
  374. fg_alpha = sde_plane_get_property(pstate, PLANE_PROP_ALPHA);
  375. bg_alpha = 0xFF - fg_alpha;
  376. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST | SDE_BLEND_BG_ALPHA_BG_CONST;
  377. blend_type = sde_plane_get_property(pstate, PLANE_PROP_BLEND_OP);
  378. SDE_DEBUG("blend type:0x%x blend alpha:0x%x\n", blend_type, fg_alpha);
  379. switch (blend_type) {
  380. case SDE_DRM_BLEND_OP_OPAQUE:
  381. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  382. SDE_BLEND_BG_ALPHA_BG_CONST;
  383. break;
  384. case SDE_DRM_BLEND_OP_PREMULTIPLIED:
  385. if (format->alpha_enable) {
  386. blend_op = SDE_BLEND_FG_ALPHA_FG_CONST |
  387. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  388. if (fg_alpha != 0xff) {
  389. bg_alpha = fg_alpha;
  390. blend_op |= SDE_BLEND_BG_MOD_ALPHA |
  391. SDE_BLEND_BG_INV_MOD_ALPHA;
  392. } else {
  393. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  394. }
  395. }
  396. break;
  397. case SDE_DRM_BLEND_OP_COVERAGE:
  398. if (format->alpha_enable) {
  399. blend_op = SDE_BLEND_FG_ALPHA_FG_PIXEL |
  400. SDE_BLEND_BG_ALPHA_FG_PIXEL;
  401. if (fg_alpha != 0xff) {
  402. bg_alpha = fg_alpha;
  403. blend_op |= SDE_BLEND_FG_MOD_ALPHA |
  404. SDE_BLEND_BG_MOD_ALPHA |
  405. SDE_BLEND_BG_INV_MOD_ALPHA;
  406. } else {
  407. blend_op |= SDE_BLEND_BG_INV_ALPHA;
  408. }
  409. }
  410. break;
  411. default:
  412. /* do nothing */
  413. break;
  414. }
  415. lm->ops.setup_blend_config(lm, pstate->stage, fg_alpha,
  416. bg_alpha, blend_op);
  417. SDE_DEBUG(
  418. "format: %4.4s, alpha_enable %u fg alpha:0x%x bg alpha:0x%x blend_op:0x%x\n",
  419. (char *) &format->base.pixel_format,
  420. format->alpha_enable, fg_alpha, bg_alpha, blend_op);
  421. }
  422. static void _sde_crtc_setup_dim_layer_cfg(struct drm_crtc *crtc,
  423. struct sde_crtc *sde_crtc, struct sde_crtc_mixer *mixer,
  424. struct sde_hw_dim_layer *dim_layer)
  425. {
  426. struct sde_crtc_state *cstate;
  427. struct sde_hw_mixer *lm;
  428. struct sde_hw_dim_layer split_dim_layer;
  429. int i;
  430. if (!dim_layer->rect.w || !dim_layer->rect.h) {
  431. SDE_DEBUG("empty dim_layer\n");
  432. return;
  433. }
  434. cstate = to_sde_crtc_state(crtc->state);
  435. SDE_DEBUG("dim_layer - flags:%d, stage:%d\n",
  436. dim_layer->flags, dim_layer->stage);
  437. split_dim_layer.stage = dim_layer->stage;
  438. split_dim_layer.color_fill = dim_layer->color_fill;
  439. /*
  440. * traverse through the layer mixers attached to crtc and find the
  441. * intersecting dim layer rect in each LM and program accordingly.
  442. */
  443. for (i = 0; i < sde_crtc->num_mixers; i++) {
  444. split_dim_layer.flags = dim_layer->flags;
  445. sde_kms_rect_intersect(&cstate->lm_roi[i], &dim_layer->rect,
  446. &split_dim_layer.rect);
  447. if (sde_kms_rect_is_null(&split_dim_layer.rect)) {
  448. /*
  449. * no extra programming required for non-intersecting
  450. * layer mixers with INCLUSIVE dim layer
  451. */
  452. if (split_dim_layer.flags & SDE_DRM_DIM_LAYER_INCLUSIVE)
  453. continue;
  454. /*
  455. * program the other non-intersecting layer mixers with
  456. * INCLUSIVE dim layer of full size for uniformity
  457. * with EXCLUSIVE dim layer config.
  458. */
  459. split_dim_layer.flags &= ~SDE_DRM_DIM_LAYER_EXCLUSIVE;
  460. split_dim_layer.flags |= SDE_DRM_DIM_LAYER_INCLUSIVE;
  461. memcpy(&split_dim_layer.rect, &cstate->lm_bounds[i],
  462. sizeof(split_dim_layer.rect));
  463. } else {
  464. split_dim_layer.rect.x =
  465. split_dim_layer.rect.x -
  466. cstate->lm_roi[i].x;
  467. split_dim_layer.rect.y =
  468. split_dim_layer.rect.y -
  469. cstate->lm_roi[i].y;
  470. }
  471. SDE_EVT32(DRMID(crtc), dim_layer->stage,
  472. cstate->lm_roi[i].x,
  473. cstate->lm_roi[i].y,
  474. cstate->lm_roi[i].w,
  475. cstate->lm_roi[i].h,
  476. dim_layer->rect.x,
  477. dim_layer->rect.y,
  478. dim_layer->rect.w,
  479. dim_layer->rect.h,
  480. split_dim_layer.rect.x,
  481. split_dim_layer.rect.y,
  482. split_dim_layer.rect.w,
  483. split_dim_layer.rect.h);
  484. SDE_DEBUG("split_dim_layer - LM:%d, rect:{%d,%d,%d,%d}}\n",
  485. i, split_dim_layer.rect.x, split_dim_layer.rect.y,
  486. split_dim_layer.rect.w, split_dim_layer.rect.h);
  487. lm = mixer[i].hw_lm;
  488. mixer[i].mixer_op_mode |= 1 << split_dim_layer.stage;
  489. lm->ops.setup_dim_layer(lm, &split_dim_layer);
  490. }
  491. }
  492. void sde_crtc_get_crtc_roi(struct drm_crtc_state *state,
  493. const struct sde_rect **crtc_roi)
  494. {
  495. struct sde_crtc_state *crtc_state;
  496. if (!state || !crtc_roi)
  497. return;
  498. crtc_state = to_sde_crtc_state(state);
  499. *crtc_roi = &crtc_state->crtc_roi;
  500. }
  501. bool sde_crtc_is_crtc_roi_dirty(struct drm_crtc_state *state)
  502. {
  503. struct sde_crtc_state *cstate;
  504. struct sde_crtc *sde_crtc;
  505. if (!state || !state->crtc)
  506. return false;
  507. sde_crtc = to_sde_crtc(state->crtc);
  508. cstate = to_sde_crtc_state(state);
  509. return msm_property_is_dirty(&sde_crtc->property_info,
  510. &cstate->property_state, CRTC_PROP_ROI_V1);
  511. }
  512. static int _sde_crtc_set_roi_v1(struct drm_crtc_state *state,
  513. void __user *usr_ptr)
  514. {
  515. struct drm_crtc *crtc;
  516. struct sde_crtc_state *cstate;
  517. struct sde_drm_roi_v1 roi_v1;
  518. int i;
  519. if (!state) {
  520. SDE_ERROR("invalid args\n");
  521. return -EINVAL;
  522. }
  523. cstate = to_sde_crtc_state(state);
  524. crtc = cstate->base.crtc;
  525. memset(&cstate->user_roi_list, 0, sizeof(cstate->user_roi_list));
  526. if (!usr_ptr) {
  527. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  528. return 0;
  529. }
  530. if (copy_from_user(&roi_v1, usr_ptr, sizeof(roi_v1))) {
  531. SDE_ERROR("crtc%d: failed to copy roi_v1 data\n", DRMID(crtc));
  532. return -EINVAL;
  533. }
  534. SDE_DEBUG("crtc%d: num_rects %d\n", DRMID(crtc), roi_v1.num_rects);
  535. if (roi_v1.num_rects == 0) {
  536. SDE_DEBUG("crtc%d: rois cleared\n", DRMID(crtc));
  537. return 0;
  538. }
  539. if (roi_v1.num_rects > SDE_MAX_ROI_V1) {
  540. SDE_ERROR("crtc%d: too many rects specified: %d\n", DRMID(crtc),
  541. roi_v1.num_rects);
  542. return -EINVAL;
  543. }
  544. cstate->user_roi_list.num_rects = roi_v1.num_rects;
  545. for (i = 0; i < roi_v1.num_rects; ++i) {
  546. cstate->user_roi_list.roi[i] = roi_v1.roi[i];
  547. SDE_DEBUG("crtc%d: roi%d: roi (%d,%d) (%d,%d)\n",
  548. DRMID(crtc), i,
  549. cstate->user_roi_list.roi[i].x1,
  550. cstate->user_roi_list.roi[i].y1,
  551. cstate->user_roi_list.roi[i].x2,
  552. cstate->user_roi_list.roi[i].y2);
  553. SDE_EVT32_VERBOSE(DRMID(crtc),
  554. cstate->user_roi_list.roi[i].x1,
  555. cstate->user_roi_list.roi[i].y1,
  556. cstate->user_roi_list.roi[i].x2,
  557. cstate->user_roi_list.roi[i].y2);
  558. }
  559. return 0;
  560. }
  561. static int _sde_crtc_set_crtc_roi(struct drm_crtc *crtc,
  562. struct drm_crtc_state *state)
  563. {
  564. struct drm_connector *conn;
  565. struct drm_connector_state *conn_state;
  566. struct sde_crtc *sde_crtc;
  567. struct sde_crtc_state *crtc_state;
  568. struct sde_rect *crtc_roi;
  569. struct msm_mode_info mode_info;
  570. int i = 0;
  571. int rc;
  572. bool is_crtc_roi_dirty;
  573. bool is_any_conn_roi_dirty;
  574. if (!crtc || !state)
  575. return -EINVAL;
  576. sde_crtc = to_sde_crtc(crtc);
  577. crtc_state = to_sde_crtc_state(state);
  578. crtc_roi = &crtc_state->crtc_roi;
  579. is_crtc_roi_dirty = sde_crtc_is_crtc_roi_dirty(state);
  580. is_any_conn_roi_dirty = false;
  581. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  582. struct sde_connector *sde_conn;
  583. struct sde_connector_state *sde_conn_state;
  584. struct sde_rect conn_roi;
  585. if (!conn_state || conn_state->crtc != crtc)
  586. continue;
  587. rc = sde_connector_state_get_mode_info(conn_state, &mode_info);
  588. if (rc) {
  589. SDE_ERROR("failed to get mode info\n");
  590. return -EINVAL;
  591. }
  592. sde_conn = to_sde_connector(conn_state->connector);
  593. sde_conn_state = to_sde_connector_state(conn_state);
  594. is_any_conn_roi_dirty = is_any_conn_roi_dirty ||
  595. msm_property_is_dirty(
  596. &sde_conn->property_info,
  597. &sde_conn_state->property_state,
  598. CONNECTOR_PROP_ROI_V1);
  599. if (!mode_info.roi_caps.enabled)
  600. continue;
  601. /*
  602. * current driver only supports same connector and crtc size,
  603. * but if support for different sizes is added, driver needs
  604. * to check the connector roi here to make sure is full screen
  605. * for dsc 3d-mux topology that doesn't support partial update.
  606. */
  607. if (memcmp(&sde_conn_state->rois, &crtc_state->user_roi_list,
  608. sizeof(crtc_state->user_roi_list))) {
  609. SDE_ERROR("%s: crtc -> conn roi scaling unsupported\n",
  610. sde_crtc->name);
  611. return -EINVAL;
  612. }
  613. sde_kms_rect_merge_rectangles(&sde_conn_state->rois, &conn_roi);
  614. SDE_DEBUG("conn_roi x:%u, y:%u, w:%u, h:%u\n",
  615. conn_roi.x, conn_roi.y,
  616. conn_roi.w, conn_roi.h);
  617. SDE_EVT32_VERBOSE(DRMID(crtc), DRMID(conn),
  618. conn_roi.x, conn_roi.y,
  619. conn_roi.w, conn_roi.h);
  620. }
  621. /*
  622. * Check against CRTC ROI and Connector ROI not being updated together.
  623. * This restriction should be relaxed when Connector ROI scaling is
  624. * supported.
  625. */
  626. if (is_any_conn_roi_dirty != is_crtc_roi_dirty) {
  627. SDE_ERROR("connector/crtc rois not updated together\n");
  628. return -EINVAL;
  629. }
  630. sde_kms_rect_merge_rectangles(&crtc_state->user_roi_list, crtc_roi);
  631. /* clear the ROI to null if it matches full screen anyways */
  632. if (crtc_roi->x == 0 && crtc_roi->y == 0 &&
  633. crtc_roi->w == state->adjusted_mode.hdisplay &&
  634. crtc_roi->h == state->adjusted_mode.vdisplay)
  635. memset(crtc_roi, 0, sizeof(*crtc_roi));
  636. SDE_DEBUG("%s: crtc roi (%d,%d,%d,%d)\n", sde_crtc->name,
  637. crtc_roi->x, crtc_roi->y, crtc_roi->w, crtc_roi->h);
  638. SDE_EVT32_VERBOSE(DRMID(crtc), crtc_roi->x, crtc_roi->y, crtc_roi->w,
  639. crtc_roi->h);
  640. return 0;
  641. }
  642. static int _sde_crtc_check_autorefresh(struct drm_crtc *crtc,
  643. struct drm_crtc_state *state)
  644. {
  645. struct sde_crtc *sde_crtc;
  646. struct sde_crtc_state *crtc_state;
  647. struct drm_connector *conn;
  648. struct drm_connector_state *conn_state;
  649. int i;
  650. if (!crtc || !state)
  651. return -EINVAL;
  652. sde_crtc = to_sde_crtc(crtc);
  653. crtc_state = to_sde_crtc_state(state);
  654. if (sde_kms_rect_is_null(&crtc_state->crtc_roi))
  655. return 0;
  656. /* partial update active, check if autorefresh is also requested */
  657. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  658. uint64_t autorefresh;
  659. if (!conn_state || conn_state->crtc != crtc)
  660. continue;
  661. autorefresh = sde_connector_get_property(conn_state,
  662. CONNECTOR_PROP_AUTOREFRESH);
  663. if (autorefresh) {
  664. SDE_ERROR(
  665. "%s: autorefresh & partial crtc roi incompatible %llu\n",
  666. sde_crtc->name, autorefresh);
  667. return -EINVAL;
  668. }
  669. }
  670. return 0;
  671. }
  672. static int _sde_crtc_set_lm_roi(struct drm_crtc *crtc,
  673. struct drm_crtc_state *state, int lm_idx)
  674. {
  675. struct sde_kms *sde_kms;
  676. struct sde_crtc *sde_crtc;
  677. struct sde_crtc_state *crtc_state;
  678. const struct sde_rect *crtc_roi;
  679. const struct sde_rect *lm_bounds;
  680. struct sde_rect *lm_roi;
  681. if (!crtc || !state || lm_idx >= ARRAY_SIZE(crtc_state->lm_bounds))
  682. return -EINVAL;
  683. sde_kms = _sde_crtc_get_kms(crtc);
  684. if (!sde_kms || !sde_kms->catalog) {
  685. SDE_ERROR("invalid parameters\n");
  686. return -EINVAL;
  687. }
  688. sde_crtc = to_sde_crtc(crtc);
  689. crtc_state = to_sde_crtc_state(state);
  690. crtc_roi = &crtc_state->crtc_roi;
  691. lm_bounds = &crtc_state->lm_bounds[lm_idx];
  692. lm_roi = &crtc_state->lm_roi[lm_idx];
  693. if (sde_kms_rect_is_null(crtc_roi))
  694. memcpy(lm_roi, lm_bounds, sizeof(*lm_roi));
  695. else
  696. sde_kms_rect_intersect(crtc_roi, lm_bounds, lm_roi);
  697. SDE_DEBUG("%s: lm%d roi (%d,%d,%d,%d)\n", sde_crtc->name, lm_idx,
  698. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h);
  699. /*
  700. * partial update is not supported with 3dmux dsc or dest scaler.
  701. * hence, crtc roi must match the mixer dimensions.
  702. */
  703. if (crtc_state->num_ds_enabled ||
  704. sde_rm_topology_is_group(&sde_kms->rm, state,
  705. SDE_RM_TOPOLOGY_GROUP_3DMERGE_DSC)) {
  706. if (memcmp(lm_roi, lm_bounds, sizeof(struct sde_rect))) {
  707. SDE_ERROR("Unsupported: Dest scaler/3d mux DSC + PU\n");
  708. return -EINVAL;
  709. }
  710. }
  711. /* if any dimension is zero, clear all dimensions for clarity */
  712. if (sde_kms_rect_is_null(lm_roi))
  713. memset(lm_roi, 0, sizeof(*lm_roi));
  714. return 0;
  715. }
  716. static u32 _sde_crtc_get_displays_affected(struct drm_crtc *crtc,
  717. struct drm_crtc_state *state)
  718. {
  719. struct sde_crtc *sde_crtc;
  720. struct sde_crtc_state *crtc_state;
  721. u32 disp_bitmask = 0;
  722. int i;
  723. if (!crtc || !state) {
  724. pr_err("Invalid crtc or state\n");
  725. return 0;
  726. }
  727. sde_crtc = to_sde_crtc(crtc);
  728. crtc_state = to_sde_crtc_state(state);
  729. /* pingpong split: one ROI, one LM, two physical displays */
  730. if (crtc_state->is_ppsplit) {
  731. u32 lm_split_width = crtc_state->lm_bounds[0].w / 2;
  732. struct sde_rect *roi = &crtc_state->lm_roi[0];
  733. if (sde_kms_rect_is_null(roi))
  734. disp_bitmask = 0;
  735. else if ((u32)roi->x + (u32)roi->w <= lm_split_width)
  736. disp_bitmask = BIT(0); /* left only */
  737. else if (roi->x >= lm_split_width)
  738. disp_bitmask = BIT(1); /* right only */
  739. else
  740. disp_bitmask = BIT(0) | BIT(1); /* left and right */
  741. } else {
  742. for (i = 0; i < sde_crtc->num_mixers; i++) {
  743. if (!sde_kms_rect_is_null(&crtc_state->lm_roi[i]))
  744. disp_bitmask |= BIT(i);
  745. }
  746. }
  747. SDE_DEBUG("affected displays 0x%x\n", disp_bitmask);
  748. return disp_bitmask;
  749. }
  750. static int _sde_crtc_check_rois_centered_and_symmetric(struct drm_crtc *crtc,
  751. struct drm_crtc_state *state)
  752. {
  753. struct sde_crtc *sde_crtc;
  754. struct sde_crtc_state *crtc_state;
  755. const struct sde_rect *roi[MAX_MIXERS_PER_CRTC];
  756. if (!crtc || !state)
  757. return -EINVAL;
  758. sde_crtc = to_sde_crtc(crtc);
  759. crtc_state = to_sde_crtc_state(state);
  760. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  761. SDE_ERROR("%s: unsupported number of mixers: %d\n",
  762. sde_crtc->name, sde_crtc->num_mixers);
  763. return -EINVAL;
  764. }
  765. /*
  766. * If using pingpong split: one ROI, one LM, two physical displays
  767. * then the ROI must be centered on the panel split boundary and
  768. * be of equal width across the split.
  769. */
  770. if (crtc_state->is_ppsplit) {
  771. u16 panel_split_width;
  772. u32 display_mask;
  773. roi[0] = &crtc_state->lm_roi[0];
  774. if (sde_kms_rect_is_null(roi[0]))
  775. return 0;
  776. display_mask = _sde_crtc_get_displays_affected(crtc, state);
  777. if (display_mask != (BIT(0) | BIT(1)))
  778. return 0;
  779. panel_split_width = crtc_state->lm_bounds[0].w / 2;
  780. if (roi[0]->x + roi[0]->w / 2 != panel_split_width) {
  781. SDE_ERROR("%s: roi x %d w %d split %d\n",
  782. sde_crtc->name, roi[0]->x, roi[0]->w,
  783. panel_split_width);
  784. return -EINVAL;
  785. }
  786. return 0;
  787. }
  788. /*
  789. * On certain HW, if using 2 LM, ROIs must be split evenly between the
  790. * LMs and be of equal width.
  791. */
  792. if (sde_crtc->num_mixers < CRTC_DUAL_MIXERS_ONLY)
  793. return 0;
  794. roi[0] = &crtc_state->lm_roi[0];
  795. roi[1] = &crtc_state->lm_roi[1];
  796. /* if one of the roi is null it's a left/right-only update */
  797. if (sde_kms_rect_is_null(roi[0]) || sde_kms_rect_is_null(roi[1]))
  798. return 0;
  799. /* check lm rois are equal width & first roi ends at 2nd roi */
  800. if (roi[0]->x + roi[0]->w != roi[1]->x || roi[0]->w != roi[1]->w) {
  801. SDE_ERROR(
  802. "%s: rois not centered and symmetric: roi0 x %d w %d roi1 x %d w %d\n",
  803. sde_crtc->name, roi[0]->x, roi[0]->w,
  804. roi[1]->x, roi[1]->w);
  805. return -EINVAL;
  806. }
  807. return 0;
  808. }
  809. static int _sde_crtc_check_planes_within_crtc_roi(struct drm_crtc *crtc,
  810. struct drm_crtc_state *state)
  811. {
  812. struct sde_crtc *sde_crtc;
  813. struct sde_crtc_state *crtc_state;
  814. const struct sde_rect *crtc_roi;
  815. const struct drm_plane_state *pstate;
  816. struct drm_plane *plane;
  817. if (!crtc || !state)
  818. return -EINVAL;
  819. /*
  820. * Reject commit if a Plane CRTC destination coordinates fall outside
  821. * the partial CRTC ROI. LM output is determined via connector ROIs,
  822. * if they are specified, not Plane CRTC ROIs.
  823. */
  824. sde_crtc = to_sde_crtc(crtc);
  825. crtc_state = to_sde_crtc_state(state);
  826. crtc_roi = &crtc_state->crtc_roi;
  827. if (sde_kms_rect_is_null(crtc_roi))
  828. return 0;
  829. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  830. struct sde_rect plane_roi, intersection;
  831. if (IS_ERR_OR_NULL(pstate)) {
  832. int rc = PTR_ERR(pstate);
  833. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  834. sde_crtc->name, plane->base.id, rc);
  835. return rc;
  836. }
  837. plane_roi.x = pstate->crtc_x;
  838. plane_roi.y = pstate->crtc_y;
  839. plane_roi.w = pstate->crtc_w;
  840. plane_roi.h = pstate->crtc_h;
  841. sde_kms_rect_intersect(crtc_roi, &plane_roi, &intersection);
  842. if (!sde_kms_rect_is_equal(&plane_roi, &intersection)) {
  843. SDE_ERROR(
  844. "%s: plane%d crtc roi (%d,%d,%d,%d) outside crtc roi (%d,%d,%d,%d)\n",
  845. sde_crtc->name, plane->base.id,
  846. plane_roi.x, plane_roi.y,
  847. plane_roi.w, plane_roi.h,
  848. crtc_roi->x, crtc_roi->y,
  849. crtc_roi->w, crtc_roi->h);
  850. return -E2BIG;
  851. }
  852. }
  853. return 0;
  854. }
  855. static int _sde_crtc_check_rois(struct drm_crtc *crtc,
  856. struct drm_crtc_state *state)
  857. {
  858. struct sde_crtc *sde_crtc;
  859. struct sde_crtc_state *sde_crtc_state;
  860. struct msm_mode_info mode_info;
  861. int rc, lm_idx, i;
  862. if (!crtc || !state)
  863. return -EINVAL;
  864. memset(&mode_info, 0, sizeof(mode_info));
  865. sde_crtc = to_sde_crtc(crtc);
  866. sde_crtc_state = to_sde_crtc_state(state);
  867. /*
  868. * check connector array cached at modeset time since incoming atomic
  869. * state may not include any connectors if they aren't modified
  870. */
  871. for (i = 0; i < sde_crtc_state->num_connectors; i++) {
  872. struct drm_connector *conn = sde_crtc_state->connectors[i];
  873. if (!conn || !conn->state)
  874. continue;
  875. rc = sde_connector_state_get_mode_info(conn->state, &mode_info);
  876. if (rc) {
  877. SDE_ERROR("failed to get mode info\n");
  878. return -EINVAL;
  879. }
  880. if (!mode_info.roi_caps.enabled)
  881. continue;
  882. if (sde_crtc_state->user_roi_list.num_rects >
  883. mode_info.roi_caps.num_roi) {
  884. SDE_ERROR("roi count is exceeding limit, %d > %d\n",
  885. sde_crtc_state->user_roi_list.num_rects,
  886. mode_info.roi_caps.num_roi);
  887. return -E2BIG;
  888. }
  889. rc = _sde_crtc_set_crtc_roi(crtc, state);
  890. if (rc)
  891. return rc;
  892. rc = _sde_crtc_check_autorefresh(crtc, state);
  893. if (rc)
  894. return rc;
  895. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  896. rc = _sde_crtc_set_lm_roi(crtc, state, lm_idx);
  897. if (rc)
  898. return rc;
  899. }
  900. rc = _sde_crtc_check_rois_centered_and_symmetric(crtc, state);
  901. if (rc)
  902. return rc;
  903. rc = _sde_crtc_check_planes_within_crtc_roi(crtc, state);
  904. if (rc)
  905. return rc;
  906. }
  907. return 0;
  908. }
  909. static void _sde_crtc_program_lm_output_roi(struct drm_crtc *crtc)
  910. {
  911. struct sde_crtc *sde_crtc;
  912. struct sde_crtc_state *crtc_state;
  913. const struct sde_rect *lm_roi;
  914. struct sde_hw_mixer *hw_lm;
  915. bool right_mixer;
  916. int lm_idx;
  917. if (!crtc)
  918. return;
  919. sde_crtc = to_sde_crtc(crtc);
  920. crtc_state = to_sde_crtc_state(crtc->state);
  921. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers; lm_idx++) {
  922. struct sde_hw_mixer_cfg cfg;
  923. lm_roi = &crtc_state->lm_roi[lm_idx];
  924. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  925. right_mixer = lm_idx % MAX_MIXERS_PER_LAYOUT;
  926. SDE_EVT32(DRMID(crtc_state->base.crtc), lm_idx,
  927. lm_roi->x, lm_roi->y, lm_roi->w, lm_roi->h,
  928. right_mixer);
  929. if (sde_kms_rect_is_null(lm_roi))
  930. continue;
  931. hw_lm->cfg.out_width = lm_roi->w;
  932. hw_lm->cfg.out_height = lm_roi->h;
  933. hw_lm->cfg.right_mixer = right_mixer;
  934. cfg.out_width = lm_roi->w;
  935. cfg.out_height = lm_roi->h;
  936. cfg.right_mixer = right_mixer;
  937. cfg.flags = 0;
  938. hw_lm->ops.setup_mixer_out(hw_lm, &cfg);
  939. }
  940. }
  941. struct plane_state {
  942. struct sde_plane_state *sde_pstate;
  943. const struct drm_plane_state *drm_pstate;
  944. int stage;
  945. u32 pipe_id;
  946. };
  947. static int pstate_cmp(const void *a, const void *b)
  948. {
  949. struct plane_state *pa = (struct plane_state *)a;
  950. struct plane_state *pb = (struct plane_state *)b;
  951. int rc = 0;
  952. int pa_zpos, pb_zpos;
  953. enum sde_layout pa_layout, pb_layout;
  954. pa_zpos = sde_plane_get_property(pa->sde_pstate, PLANE_PROP_ZPOS);
  955. pb_zpos = sde_plane_get_property(pb->sde_pstate, PLANE_PROP_ZPOS);
  956. pa_layout = pa->sde_pstate->layout;
  957. pb_layout = pb->sde_pstate->layout;
  958. if (pa_zpos != pb_zpos)
  959. rc = pa_zpos - pb_zpos;
  960. else if (pa_layout != pb_layout)
  961. rc = pa_layout - pb_layout;
  962. else
  963. rc = pa->drm_pstate->crtc_x - pb->drm_pstate->crtc_x;
  964. return rc;
  965. }
  966. /*
  967. * validate and set source split:
  968. * use pstates sorted by stage to check planes on same stage
  969. * we assume that all pipes are in source split so its valid to compare
  970. * without taking into account left/right mixer placement
  971. */
  972. static int _sde_crtc_validate_src_split_order(struct drm_crtc *crtc,
  973. struct plane_state *pstates, int cnt)
  974. {
  975. struct plane_state *prv_pstate, *cur_pstate;
  976. enum sde_layout prev_layout, cur_layout;
  977. struct sde_rect left_rect, right_rect;
  978. struct sde_kms *sde_kms;
  979. int32_t left_pid, right_pid;
  980. int32_t stage;
  981. int i, rc = 0;
  982. sde_kms = _sde_crtc_get_kms(crtc);
  983. if (!sde_kms || !sde_kms->catalog) {
  984. SDE_ERROR("invalid parameters\n");
  985. return -EINVAL;
  986. }
  987. for (i = 1; i < cnt; i++) {
  988. prv_pstate = &pstates[i - 1];
  989. cur_pstate = &pstates[i];
  990. prev_layout = prv_pstate->sde_pstate->layout;
  991. cur_layout = cur_pstate->sde_pstate->layout;
  992. if (prv_pstate->stage != cur_pstate->stage ||
  993. prev_layout != cur_layout)
  994. continue;
  995. stage = cur_pstate->stage;
  996. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  997. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  998. prv_pstate->drm_pstate->crtc_y,
  999. prv_pstate->drm_pstate->crtc_w,
  1000. prv_pstate->drm_pstate->crtc_h, false);
  1001. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1002. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1003. cur_pstate->drm_pstate->crtc_y,
  1004. cur_pstate->drm_pstate->crtc_w,
  1005. cur_pstate->drm_pstate->crtc_h, false);
  1006. if (right_rect.x < left_rect.x) {
  1007. swap(left_pid, right_pid);
  1008. swap(left_rect, right_rect);
  1009. swap(prv_pstate, cur_pstate);
  1010. }
  1011. /*
  1012. * - planes are enumerated in pipe-priority order such that
  1013. * planes with lower drm_id must be left-most in a shared
  1014. * blend-stage when using source split.
  1015. * - planes in source split must be contiguous in width
  1016. * - planes in source split must have same dest yoff and height
  1017. */
  1018. if ((right_pid < left_pid) &&
  1019. !sde_kms->catalog->pipe_order_type) {
  1020. SDE_ERROR(
  1021. "invalid src split cfg, stage:%d left:%d right:%d\n",
  1022. stage, left_pid, right_pid);
  1023. return -EINVAL;
  1024. } else if (right_rect.x != (left_rect.x + left_rect.w)) {
  1025. SDE_ERROR(
  1026. "invalid coordinates, stage:%d l:%d-%d r:%d-%d\n",
  1027. stage, left_rect.x, left_rect.w,
  1028. right_rect.x, right_rect.w);
  1029. return -EINVAL;
  1030. } else if ((left_rect.y != right_rect.y) ||
  1031. (left_rect.h != right_rect.h)) {
  1032. SDE_ERROR(
  1033. "stage:%d invalid yoff/ht: l_yxh:%dx%d r_yxh:%dx%d\n",
  1034. stage, left_rect.y, left_rect.h,
  1035. right_rect.y, right_rect.h);
  1036. return -EINVAL;
  1037. }
  1038. }
  1039. return rc;
  1040. }
  1041. static void _sde_crtc_set_src_split_order(struct drm_crtc *crtc,
  1042. struct plane_state *pstates, int cnt)
  1043. {
  1044. struct plane_state *prv_pstate, *cur_pstate, *nxt_pstate;
  1045. enum sde_layout prev_layout, cur_layout;
  1046. struct sde_kms *sde_kms;
  1047. struct sde_rect left_rect, right_rect;
  1048. int32_t left_pid, right_pid;
  1049. int32_t stage;
  1050. int i;
  1051. sde_kms = _sde_crtc_get_kms(crtc);
  1052. if (!sde_kms || !sde_kms->catalog) {
  1053. SDE_ERROR("invalid parameters\n");
  1054. return;
  1055. }
  1056. if (!sde_kms->catalog->pipe_order_type)
  1057. return;
  1058. for (i = 0; i < cnt; i++) {
  1059. prv_pstate = (i > 0) ? &pstates[i - 1] : NULL;
  1060. cur_pstate = &pstates[i];
  1061. nxt_pstate = ((i + 1) < cnt) ? &pstates[i + 1] : NULL;
  1062. prev_layout = prv_pstate ? prv_pstate->sde_pstate->layout :
  1063. SDE_LAYOUT_NONE;
  1064. cur_layout = cur_pstate->sde_pstate->layout;
  1065. if ((!prv_pstate) || (prv_pstate->stage != cur_pstate->stage)
  1066. || (prev_layout != cur_layout)) {
  1067. /*
  1068. * reset if prv or nxt pipes are not in the same stage
  1069. * as the cur pipe
  1070. */
  1071. if ((!nxt_pstate)
  1072. || (nxt_pstate->stage != cur_pstate->stage)
  1073. || (nxt_pstate->sde_pstate->layout !=
  1074. cur_pstate->sde_pstate->layout))
  1075. cur_pstate->sde_pstate->pipe_order_flags = 0;
  1076. continue;
  1077. }
  1078. stage = cur_pstate->stage;
  1079. left_pid = prv_pstate->sde_pstate->base.plane->base.id;
  1080. POPULATE_RECT(&left_rect, prv_pstate->drm_pstate->crtc_x,
  1081. prv_pstate->drm_pstate->crtc_y,
  1082. prv_pstate->drm_pstate->crtc_w,
  1083. prv_pstate->drm_pstate->crtc_h, false);
  1084. right_pid = cur_pstate->sde_pstate->base.plane->base.id;
  1085. POPULATE_RECT(&right_rect, cur_pstate->drm_pstate->crtc_x,
  1086. cur_pstate->drm_pstate->crtc_y,
  1087. cur_pstate->drm_pstate->crtc_w,
  1088. cur_pstate->drm_pstate->crtc_h, false);
  1089. if (right_rect.x < left_rect.x) {
  1090. swap(left_pid, right_pid);
  1091. swap(left_rect, right_rect);
  1092. swap(prv_pstate, cur_pstate);
  1093. }
  1094. cur_pstate->sde_pstate->pipe_order_flags = SDE_SSPP_RIGHT;
  1095. prv_pstate->sde_pstate->pipe_order_flags = 0;
  1096. }
  1097. for (i = 0; i < cnt; i++) {
  1098. cur_pstate = &pstates[i];
  1099. sde_plane_setup_src_split_order(
  1100. cur_pstate->drm_pstate->plane,
  1101. cur_pstate->sde_pstate->multirect_index,
  1102. cur_pstate->sde_pstate->pipe_order_flags);
  1103. }
  1104. }
  1105. static void _sde_crtc_setup_blend_cfg_by_stage(struct sde_crtc_mixer *mixer,
  1106. int num_mixers, struct plane_state *pstates, int cnt)
  1107. {
  1108. int i, lm_idx;
  1109. struct sde_format *format;
  1110. bool blend_stage[SDE_STAGE_MAX] = { false };
  1111. u32 blend_type;
  1112. for (i = cnt - 1; i >= 0; i--) {
  1113. blend_type = sde_plane_get_property(pstates[i].sde_pstate,
  1114. PLANE_PROP_BLEND_OP);
  1115. /* stage has already been programmed or BLEND_OP_SKIP type */
  1116. if (blend_stage[pstates[i].sde_pstate->stage] ||
  1117. blend_type == SDE_DRM_BLEND_OP_SKIP)
  1118. continue;
  1119. for (lm_idx = 0; lm_idx < num_mixers; lm_idx++) {
  1120. format = to_sde_format(msm_framebuffer_format(
  1121. pstates[i].sde_pstate->base.fb));
  1122. if (!format) {
  1123. SDE_ERROR("invalid format\n");
  1124. return;
  1125. }
  1126. _sde_crtc_setup_blend_cfg(mixer + lm_idx,
  1127. pstates[i].sde_pstate, format);
  1128. blend_stage[pstates[i].sde_pstate->stage] = true;
  1129. }
  1130. }
  1131. }
  1132. static void _sde_crtc_blend_setup_mixer(struct drm_crtc *crtc,
  1133. struct drm_crtc_state *old_state, struct sde_crtc *sde_crtc,
  1134. struct sde_crtc_mixer *mixer)
  1135. {
  1136. struct drm_plane *plane;
  1137. struct drm_framebuffer *fb;
  1138. struct drm_plane_state *state;
  1139. struct sde_crtc_state *cstate;
  1140. struct sde_plane_state *pstate = NULL;
  1141. struct plane_state *pstates = NULL;
  1142. struct sde_format *format;
  1143. struct sde_hw_ctl *ctl;
  1144. struct sde_hw_mixer *lm;
  1145. struct sde_hw_stage_cfg *stage_cfg;
  1146. struct sde_rect plane_crtc_roi;
  1147. uint32_t stage_idx, lm_idx, layout_idx;
  1148. int zpos_cnt[MAX_LAYOUTS_PER_CRTC][SDE_STAGE_MAX + 1];
  1149. int i, mode, cnt = 0;
  1150. bool bg_alpha_enable = false, is_secure = false;
  1151. u32 blend_type;
  1152. DECLARE_BITMAP(fetch_active, SSPP_MAX);
  1153. if (!sde_crtc || !crtc->state || !mixer) {
  1154. SDE_ERROR("invalid sde_crtc or mixer\n");
  1155. return;
  1156. }
  1157. ctl = mixer->hw_ctl;
  1158. lm = mixer->hw_lm;
  1159. cstate = to_sde_crtc_state(crtc->state);
  1160. pstates = kcalloc(SDE_PSTATES_MAX,
  1161. sizeof(struct plane_state), GFP_KERNEL);
  1162. if (!pstates)
  1163. return;
  1164. memset(fetch_active, 0, sizeof(fetch_active));
  1165. memset(zpos_cnt, 0, sizeof(zpos_cnt));
  1166. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1167. state = plane->state;
  1168. if (!state)
  1169. continue;
  1170. plane_crtc_roi.x = state->crtc_x;
  1171. plane_crtc_roi.y = state->crtc_y;
  1172. plane_crtc_roi.w = state->crtc_w;
  1173. plane_crtc_roi.h = state->crtc_h;
  1174. pstate = to_sde_plane_state(state);
  1175. fb = state->fb;
  1176. mode = sde_plane_get_property(pstate,
  1177. PLANE_PROP_FB_TRANSLATION_MODE);
  1178. is_secure = ((mode == SDE_DRM_FB_SEC) ||
  1179. (mode == SDE_DRM_FB_SEC_DIR_TRANS)) ?
  1180. true : false;
  1181. set_bit(sde_plane_pipe(plane), fetch_active);
  1182. sde_plane_ctl_flush(plane, ctl, true);
  1183. SDE_DEBUG("crtc %d stage:%d - plane %d sspp %d fb %d\n",
  1184. crtc->base.id,
  1185. pstate->stage,
  1186. plane->base.id,
  1187. sde_plane_pipe(plane) - SSPP_VIG0,
  1188. state->fb ? state->fb->base.id : -1);
  1189. format = to_sde_format(msm_framebuffer_format(pstate->base.fb));
  1190. if (!format) {
  1191. SDE_ERROR("invalid format\n");
  1192. goto end;
  1193. }
  1194. blend_type = sde_plane_get_property(pstate,
  1195. PLANE_PROP_BLEND_OP);
  1196. if (blend_type != SDE_DRM_BLEND_OP_SKIP) {
  1197. if (pstate->stage == SDE_STAGE_BASE &&
  1198. format->alpha_enable)
  1199. bg_alpha_enable = true;
  1200. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1201. state->fb ? state->fb->base.id : -1,
  1202. state->src_x >> 16, state->src_y >> 16,
  1203. state->src_w >> 16, state->src_h >> 16,
  1204. state->crtc_x, state->crtc_y,
  1205. state->crtc_w, state->crtc_h,
  1206. pstate->rotation, is_secure);
  1207. /*
  1208. * none or left layout will program to layer mixer
  1209. * group 0, right layout will program to layer mixer
  1210. * group 1.
  1211. */
  1212. if (pstate->layout <= SDE_LAYOUT_LEFT)
  1213. layout_idx = 0;
  1214. else
  1215. layout_idx = 1;
  1216. stage_cfg = &sde_crtc->stage_cfg[layout_idx];
  1217. stage_idx = zpos_cnt[layout_idx][pstate->stage]++;
  1218. stage_cfg->stage[pstate->stage][stage_idx] =
  1219. sde_plane_pipe(plane);
  1220. stage_cfg->multirect_index[pstate->stage][stage_idx] =
  1221. pstate->multirect_index;
  1222. SDE_EVT32(DRMID(crtc), DRMID(plane), stage_idx,
  1223. sde_plane_pipe(plane) - SSPP_VIG0,
  1224. pstate->stage,
  1225. pstate->multirect_index,
  1226. pstate->multirect_mode,
  1227. format->base.pixel_format,
  1228. fb ? fb->modifier : 0,
  1229. layout_idx);
  1230. for (lm_idx = 0; lm_idx < sde_crtc->num_mixers;
  1231. lm_idx++) {
  1232. if (bg_alpha_enable && !format->alpha_enable)
  1233. mixer[lm_idx].mixer_op_mode = 0;
  1234. else
  1235. mixer[lm_idx].mixer_op_mode |=
  1236. 1 << pstate->stage;
  1237. }
  1238. }
  1239. if (cnt >= SDE_PSTATES_MAX)
  1240. continue;
  1241. pstates[cnt].sde_pstate = pstate;
  1242. pstates[cnt].drm_pstate = state;
  1243. if (blend_type == SDE_DRM_BLEND_OP_SKIP)
  1244. pstates[cnt].stage = SKIP_STAGING_PIPE_ZPOS;
  1245. else
  1246. pstates[cnt].stage = sde_plane_get_property(
  1247. pstates[cnt].sde_pstate, PLANE_PROP_ZPOS);
  1248. pstates[cnt].pipe_id = sde_plane_pipe(plane);
  1249. cnt++;
  1250. }
  1251. /* blend config update */
  1252. _sde_crtc_setup_blend_cfg_by_stage(mixer, sde_crtc->num_mixers,
  1253. pstates, cnt);
  1254. if (ctl->ops.set_active_pipes)
  1255. ctl->ops.set_active_pipes(ctl, fetch_active);
  1256. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  1257. _sde_crtc_set_src_split_order(crtc, pstates, cnt);
  1258. if (lm && lm->ops.setup_dim_layer) {
  1259. cstate = to_sde_crtc_state(crtc->state);
  1260. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty)) {
  1261. for (i = 0; i < cstate->num_dim_layers; i++)
  1262. _sde_crtc_setup_dim_layer_cfg(crtc, sde_crtc,
  1263. mixer, &cstate->dim_layer[i]);
  1264. clear_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  1265. }
  1266. }
  1267. _sde_crtc_program_lm_output_roi(crtc);
  1268. end:
  1269. kfree(pstates);
  1270. }
  1271. static void _sde_crtc_swap_mixers_for_right_partial_update(
  1272. struct drm_crtc *crtc)
  1273. {
  1274. struct sde_crtc *sde_crtc;
  1275. struct sde_crtc_state *cstate;
  1276. struct drm_encoder *drm_enc;
  1277. bool is_right_only;
  1278. bool encoder_in_dsc_merge = false;
  1279. if (!crtc || !crtc->state)
  1280. return;
  1281. sde_crtc = to_sde_crtc(crtc);
  1282. cstate = to_sde_crtc_state(crtc->state);
  1283. if (sde_crtc->num_mixers != CRTC_DUAL_MIXERS_ONLY)
  1284. return;
  1285. drm_for_each_encoder_mask(drm_enc, crtc->dev,
  1286. crtc->state->encoder_mask) {
  1287. if (sde_encoder_is_dsc_merge(drm_enc)) {
  1288. encoder_in_dsc_merge = true;
  1289. break;
  1290. }
  1291. }
  1292. /**
  1293. * For right-only partial update with DSC merge, we swap LM0 & LM1.
  1294. * This is due to two reasons:
  1295. * - On 8996, there is a DSC HW requirement that in DSC Merge Mode,
  1296. * the left DSC must be used, right DSC cannot be used alone.
  1297. * For right-only partial update, this means swap layer mixers to map
  1298. * Left LM to Right INTF. On later HW this was relaxed.
  1299. * - In DSC Merge mode, the physical encoder has already registered
  1300. * PP0 as the master, to switch to right-only we would have to
  1301. * reprogram to be driven by PP1 instead.
  1302. * To support both cases, we prefer to support the mixer swap solution.
  1303. */
  1304. if (!encoder_in_dsc_merge)
  1305. return;
  1306. is_right_only = sde_kms_rect_is_null(&cstate->lm_roi[0]) &&
  1307. !sde_kms_rect_is_null(&cstate->lm_roi[1]);
  1308. if (is_right_only && !sde_crtc->mixers_swapped) {
  1309. /* right-only update swap mixers */
  1310. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1311. sde_crtc->mixers_swapped = true;
  1312. } else if (!is_right_only && sde_crtc->mixers_swapped) {
  1313. /* left-only or full update, swap back */
  1314. swap(sde_crtc->mixers[0], sde_crtc->mixers[1]);
  1315. sde_crtc->mixers_swapped = false;
  1316. }
  1317. SDE_DEBUG("%s: right_only %d swapped %d, mix0->lm%d, mix1->lm%d\n",
  1318. sde_crtc->name, is_right_only, sde_crtc->mixers_swapped,
  1319. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1320. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1321. SDE_EVT32(DRMID(crtc), is_right_only, sde_crtc->mixers_swapped,
  1322. sde_crtc->mixers[0].hw_lm->idx - LM_0,
  1323. sde_crtc->mixers[1].hw_lm->idx - LM_0);
  1324. }
  1325. /**
  1326. * _sde_crtc_blend_setup - configure crtc mixers
  1327. * @crtc: Pointer to drm crtc structure
  1328. * @old_state: Pointer to old crtc state
  1329. * @add_planes: Whether or not to add planes to mixers
  1330. */
  1331. static void _sde_crtc_blend_setup(struct drm_crtc *crtc,
  1332. struct drm_crtc_state *old_state, bool add_planes)
  1333. {
  1334. struct sde_crtc *sde_crtc;
  1335. struct sde_crtc_state *sde_crtc_state;
  1336. struct sde_crtc_mixer *mixer;
  1337. struct sde_hw_ctl *ctl;
  1338. struct sde_hw_mixer *lm;
  1339. struct sde_ctl_flush_cfg cfg = {0,};
  1340. int i;
  1341. if (!crtc)
  1342. return;
  1343. sde_crtc = to_sde_crtc(crtc);
  1344. sde_crtc_state = to_sde_crtc_state(crtc->state);
  1345. mixer = sde_crtc->mixers;
  1346. SDE_DEBUG("%s\n", sde_crtc->name);
  1347. if (sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1348. SDE_ERROR("invalid number mixers: %d\n", sde_crtc->num_mixers);
  1349. return;
  1350. }
  1351. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1352. if (!mixer[i].hw_lm) {
  1353. SDE_ERROR("invalid lm or ctl assigned to mixer\n");
  1354. return;
  1355. }
  1356. mixer[i].mixer_op_mode = 0;
  1357. if (test_bit(SDE_CRTC_DIRTY_DIM_LAYERS,
  1358. sde_crtc_state->dirty)) {
  1359. /* clear dim_layer settings */
  1360. lm = mixer[i].hw_lm;
  1361. if (lm->ops.clear_dim_layer)
  1362. lm->ops.clear_dim_layer(lm);
  1363. }
  1364. }
  1365. _sde_crtc_swap_mixers_for_right_partial_update(crtc);
  1366. /* initialize stage cfg */
  1367. memset(&sde_crtc->stage_cfg, 0, sizeof(sde_crtc->stage_cfg));
  1368. if (add_planes)
  1369. _sde_crtc_blend_setup_mixer(crtc, old_state, sde_crtc, mixer);
  1370. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1371. const struct sde_rect *lm_roi = &sde_crtc_state->lm_roi[i];
  1372. int lm_layout = i / MAX_MIXERS_PER_LAYOUT;
  1373. ctl = mixer[i].hw_ctl;
  1374. lm = mixer[i].hw_lm;
  1375. if (sde_kms_rect_is_null(lm_roi)) {
  1376. SDE_DEBUG(
  1377. "%s: lm%d leave ctl%d mask 0 since null roi\n",
  1378. sde_crtc->name, lm->idx - LM_0,
  1379. ctl->idx - CTL_0);
  1380. continue;
  1381. }
  1382. lm->ops.setup_alpha_out(lm, mixer[i].mixer_op_mode);
  1383. /* stage config flush mask */
  1384. ctl->ops.update_bitmask_mixer(ctl, mixer[i].hw_lm->idx, 1);
  1385. ctl->ops.get_pending_flush(ctl, &cfg);
  1386. SDE_DEBUG("lm %d, op_mode 0x%X, ctl %d, flush mask 0x%x\n",
  1387. mixer[i].hw_lm->idx - LM_0,
  1388. mixer[i].mixer_op_mode,
  1389. ctl->idx - CTL_0,
  1390. cfg.pending_flush_mask);
  1391. ctl->ops.setup_blendstage(ctl, mixer[i].hw_lm->idx,
  1392. &sde_crtc->stage_cfg[lm_layout]);
  1393. }
  1394. _sde_crtc_program_lm_output_roi(crtc);
  1395. }
  1396. int sde_crtc_find_plane_fb_modes(struct drm_crtc *crtc,
  1397. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1398. {
  1399. struct drm_plane *plane;
  1400. struct sde_plane_state *sde_pstate;
  1401. uint32_t mode = 0;
  1402. int rc;
  1403. if (!crtc) {
  1404. SDE_ERROR("invalid state\n");
  1405. return -EINVAL;
  1406. }
  1407. *fb_ns = 0;
  1408. *fb_sec = 0;
  1409. *fb_sec_dir = 0;
  1410. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1411. if (IS_ERR_OR_NULL(plane) || IS_ERR_OR_NULL(plane->state)) {
  1412. rc = PTR_ERR(plane);
  1413. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1414. DRMID(crtc), DRMID(plane), rc);
  1415. return rc;
  1416. }
  1417. sde_pstate = to_sde_plane_state(plane->state);
  1418. mode = sde_plane_get_property(sde_pstate,
  1419. PLANE_PROP_FB_TRANSLATION_MODE);
  1420. switch (mode) {
  1421. case SDE_DRM_FB_NON_SEC:
  1422. (*fb_ns)++;
  1423. break;
  1424. case SDE_DRM_FB_SEC:
  1425. (*fb_sec)++;
  1426. break;
  1427. case SDE_DRM_FB_SEC_DIR_TRANS:
  1428. (*fb_sec_dir)++;
  1429. break;
  1430. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1431. break;
  1432. default:
  1433. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1434. DRMID(plane), mode);
  1435. return -EINVAL;
  1436. }
  1437. }
  1438. return 0;
  1439. }
  1440. int sde_crtc_state_find_plane_fb_modes(struct drm_crtc_state *state,
  1441. uint32_t *fb_ns, uint32_t *fb_sec, uint32_t *fb_sec_dir)
  1442. {
  1443. struct drm_plane *plane;
  1444. const struct drm_plane_state *pstate;
  1445. struct sde_plane_state *sde_pstate;
  1446. uint32_t mode = 0;
  1447. int rc;
  1448. if (!state) {
  1449. SDE_ERROR("invalid state\n");
  1450. return -EINVAL;
  1451. }
  1452. *fb_ns = 0;
  1453. *fb_sec = 0;
  1454. *fb_sec_dir = 0;
  1455. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  1456. if (IS_ERR_OR_NULL(pstate)) {
  1457. rc = PTR_ERR(pstate);
  1458. SDE_ERROR("crtc%d failed to get plane%d state%d\n",
  1459. DRMID(state->crtc), DRMID(plane), rc);
  1460. return rc;
  1461. }
  1462. sde_pstate = to_sde_plane_state(pstate);
  1463. mode = sde_plane_get_property(sde_pstate,
  1464. PLANE_PROP_FB_TRANSLATION_MODE);
  1465. switch (mode) {
  1466. case SDE_DRM_FB_NON_SEC:
  1467. (*fb_ns)++;
  1468. break;
  1469. case SDE_DRM_FB_SEC:
  1470. (*fb_sec)++;
  1471. break;
  1472. case SDE_DRM_FB_SEC_DIR_TRANS:
  1473. (*fb_sec_dir)++;
  1474. break;
  1475. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1476. break;
  1477. default:
  1478. SDE_ERROR("Error: Plane[%d], fb_trans_mode:%d",
  1479. DRMID(plane), mode);
  1480. return -EINVAL;
  1481. }
  1482. }
  1483. return 0;
  1484. }
  1485. static void _sde_drm_fb_sec_dir_trans(
  1486. struct sde_kms_smmu_state_data *smmu_state, uint32_t secure_level,
  1487. struct sde_mdss_cfg *catalog, bool old_valid_fb, int *ops)
  1488. {
  1489. /* secure display usecase */
  1490. if ((smmu_state->state == ATTACHED)
  1491. && (secure_level == SDE_DRM_SEC_ONLY)) {
  1492. smmu_state->state = catalog->sui_ns_allowed ?
  1493. DETACH_SEC_REQ : DETACH_ALL_REQ;
  1494. smmu_state->secure_level = secure_level;
  1495. smmu_state->transition_type = PRE_COMMIT;
  1496. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1497. if (old_valid_fb)
  1498. *ops |= (SDE_KMS_OPS_WAIT_FOR_TX_DONE |
  1499. SDE_KMS_OPS_CLEANUP_PLANE_FB);
  1500. if (catalog->sui_misr_supported)
  1501. smmu_state->sui_misr_state =
  1502. SUI_MISR_ENABLE_REQ;
  1503. /* secure camera usecase */
  1504. } else if (smmu_state->state == ATTACHED) {
  1505. smmu_state->state = DETACH_SEC_REQ;
  1506. smmu_state->secure_level = secure_level;
  1507. smmu_state->transition_type = PRE_COMMIT;
  1508. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1509. }
  1510. }
  1511. static void _sde_drm_fb_transactions(
  1512. struct sde_kms_smmu_state_data *smmu_state,
  1513. struct sde_mdss_cfg *catalog, bool old_valid_fb, bool post_commit,
  1514. int *ops)
  1515. {
  1516. if (((smmu_state->state == DETACHED)
  1517. || (smmu_state->state == DETACH_ALL_REQ))
  1518. || ((smmu_state->secure_level == SDE_DRM_SEC_ONLY)
  1519. && ((smmu_state->state == DETACHED_SEC)
  1520. || (smmu_state->state == DETACH_SEC_REQ)))) {
  1521. smmu_state->state = catalog->sui_ns_allowed ?
  1522. ATTACH_SEC_REQ : ATTACH_ALL_REQ;
  1523. smmu_state->transition_type = post_commit ?
  1524. POST_COMMIT : PRE_COMMIT;
  1525. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1526. if (old_valid_fb)
  1527. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1528. if (catalog->sui_misr_supported)
  1529. smmu_state->sui_misr_state =
  1530. SUI_MISR_DISABLE_REQ;
  1531. } else if ((smmu_state->state == DETACHED_SEC)
  1532. || (smmu_state->state == DETACH_SEC_REQ)) {
  1533. smmu_state->state = ATTACH_SEC_REQ;
  1534. smmu_state->transition_type = post_commit ?
  1535. POST_COMMIT : PRE_COMMIT;
  1536. *ops |= SDE_KMS_OPS_SECURE_STATE_CHANGE;
  1537. if (old_valid_fb)
  1538. *ops |= SDE_KMS_OPS_WAIT_FOR_TX_DONE;
  1539. }
  1540. }
  1541. /**
  1542. * sde_crtc_get_secure_transition_ops - determines the operations that
  1543. * need to be performed before transitioning to secure state
  1544. * This function should be called after swapping the new state
  1545. * @crtc: Pointer to drm crtc structure
  1546. * Returns the bitmask of operations need to be performed, -Error in
  1547. * case of error cases
  1548. */
  1549. int sde_crtc_get_secure_transition_ops(struct drm_crtc *crtc,
  1550. struct drm_crtc_state *old_crtc_state,
  1551. bool old_valid_fb)
  1552. {
  1553. struct drm_plane *plane;
  1554. struct drm_encoder *encoder;
  1555. struct sde_crtc *sde_crtc;
  1556. struct sde_kms *sde_kms;
  1557. struct sde_mdss_cfg *catalog;
  1558. struct sde_kms_smmu_state_data *smmu_state;
  1559. uint32_t translation_mode = 0, secure_level;
  1560. int ops = 0;
  1561. bool post_commit = false;
  1562. if (!crtc || !crtc->state) {
  1563. SDE_ERROR("invalid crtc\n");
  1564. return -EINVAL;
  1565. }
  1566. sde_kms = _sde_crtc_get_kms(crtc);
  1567. if (!sde_kms)
  1568. return -EINVAL;
  1569. smmu_state = &sde_kms->smmu_state;
  1570. smmu_state->prev_state = smmu_state->state;
  1571. smmu_state->prev_secure_level = smmu_state->secure_level;
  1572. sde_crtc = to_sde_crtc(crtc);
  1573. secure_level = sde_crtc_get_secure_level(crtc, crtc->state);
  1574. catalog = sde_kms->catalog;
  1575. /*
  1576. * SMMU operations need to be delayed in case of video mode panels
  1577. * when switching back to non_secure mode
  1578. */
  1579. drm_for_each_encoder_mask(encoder, crtc->dev,
  1580. crtc->state->encoder_mask) {
  1581. if (sde_encoder_is_dsi_display(encoder))
  1582. post_commit |= sde_encoder_check_curr_mode(encoder,
  1583. MSM_DISPLAY_VIDEO_MODE);
  1584. }
  1585. SDE_DEBUG("crtc%d: secure_level %d old_valid_fb %d post_commit %d\n",
  1586. DRMID(crtc), secure_level, old_valid_fb, post_commit);
  1587. SDE_EVT32_VERBOSE(DRMID(crtc), secure_level, smmu_state->state,
  1588. old_valid_fb, post_commit, SDE_EVTLOG_FUNC_ENTRY);
  1589. drm_atomic_crtc_for_each_plane(plane, crtc) {
  1590. if (!plane->state)
  1591. continue;
  1592. translation_mode = sde_plane_get_property(
  1593. to_sde_plane_state(plane->state),
  1594. PLANE_PROP_FB_TRANSLATION_MODE);
  1595. if (translation_mode > SDE_DRM_FB_SEC_DIR_TRANS) {
  1596. SDE_ERROR("crtc%d: invalid translation_mode %d\n",
  1597. DRMID(crtc), translation_mode);
  1598. return -EINVAL;
  1599. }
  1600. /* we can break if we find sec_dir plane */
  1601. if (translation_mode == SDE_DRM_FB_SEC_DIR_TRANS)
  1602. break;
  1603. }
  1604. mutex_lock(&sde_kms->secure_transition_lock);
  1605. switch (translation_mode) {
  1606. case SDE_DRM_FB_SEC_DIR_TRANS:
  1607. _sde_drm_fb_sec_dir_trans(smmu_state, secure_level,
  1608. catalog, old_valid_fb, &ops);
  1609. break;
  1610. case SDE_DRM_FB_SEC:
  1611. case SDE_DRM_FB_NON_SEC:
  1612. _sde_drm_fb_transactions(smmu_state, catalog,
  1613. old_valid_fb, post_commit, &ops);
  1614. break;
  1615. case SDE_DRM_FB_NON_SEC_DIR_TRANS:
  1616. ops = 0;
  1617. break;
  1618. default:
  1619. SDE_ERROR("crtc%d: invalid plane fb_mode %d\n",
  1620. DRMID(crtc), translation_mode);
  1621. ops = -EINVAL;
  1622. }
  1623. /* log only during actual transition times */
  1624. if (ops) {
  1625. SDE_DEBUG("crtc%d: state%d sec%d sec_lvl%d type%d ops%x\n",
  1626. DRMID(crtc), smmu_state->state,
  1627. secure_level, smmu_state->secure_level,
  1628. smmu_state->transition_type, ops);
  1629. SDE_EVT32(DRMID(crtc), secure_level, translation_mode,
  1630. smmu_state->state, smmu_state->transition_type,
  1631. smmu_state->secure_level, old_valid_fb,
  1632. post_commit, ops, SDE_EVTLOG_FUNC_EXIT);
  1633. }
  1634. mutex_unlock(&sde_kms->secure_transition_lock);
  1635. return ops;
  1636. }
  1637. /**
  1638. * _sde_crtc_setup_scaler3_lut - Set up scaler lut
  1639. * LUTs are configured only once during boot
  1640. * @sde_crtc: Pointer to sde crtc
  1641. * @cstate: Pointer to sde crtc state
  1642. */
  1643. static int _sde_crtc_set_dest_scaler_lut(struct sde_crtc *sde_crtc,
  1644. struct sde_crtc_state *cstate, uint32_t lut_idx)
  1645. {
  1646. struct sde_hw_scaler3_lut_cfg *cfg;
  1647. struct sde_kms *sde_kms;
  1648. u32 *lut_data = NULL;
  1649. size_t len = 0;
  1650. int ret = 0;
  1651. if (!sde_crtc || !cstate) {
  1652. SDE_ERROR("invalid args\n");
  1653. return -EINVAL;
  1654. }
  1655. sde_kms = _sde_crtc_get_kms(&sde_crtc->base);
  1656. if (!sde_kms)
  1657. return -EINVAL;
  1658. if (is_qseed3_rev_qseed3lite(sde_kms->catalog))
  1659. return 0;
  1660. lut_data = msm_property_get_blob(&sde_crtc->property_info,
  1661. &cstate->property_state, &len, lut_idx);
  1662. if (!lut_data || !len) {
  1663. SDE_DEBUG("%s: lut(%d): cleared: %pK, %zu\n", sde_crtc->name,
  1664. lut_idx, lut_data, len);
  1665. lut_data = NULL;
  1666. len = 0;
  1667. }
  1668. cfg = &cstate->scl3_lut_cfg;
  1669. switch (lut_idx) {
  1670. case CRTC_PROP_DEST_SCALER_LUT_ED:
  1671. cfg->dir_lut = lut_data;
  1672. cfg->dir_len = len;
  1673. break;
  1674. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  1675. cfg->cir_lut = lut_data;
  1676. cfg->cir_len = len;
  1677. break;
  1678. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  1679. cfg->sep_lut = lut_data;
  1680. cfg->sep_len = len;
  1681. break;
  1682. default:
  1683. ret = -EINVAL;
  1684. SDE_ERROR("%s:invalid LUT idx(%d)\n", sde_crtc->name, lut_idx);
  1685. SDE_EVT32(DRMID(&sde_crtc->base), lut_idx, SDE_EVTLOG_ERROR);
  1686. break;
  1687. }
  1688. cfg->is_configured = cfg->dir_lut && cfg->cir_lut && cfg->sep_lut;
  1689. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), ret, lut_idx, len,
  1690. cfg->is_configured);
  1691. return ret;
  1692. }
  1693. void sde_crtc_timeline_status(struct drm_crtc *crtc)
  1694. {
  1695. struct sde_crtc *sde_crtc;
  1696. if (!crtc) {
  1697. SDE_ERROR("invalid crtc\n");
  1698. return;
  1699. }
  1700. sde_crtc = to_sde_crtc(crtc);
  1701. sde_fence_timeline_status(sde_crtc->output_fence, &crtc->base);
  1702. }
  1703. static int _sde_validate_hw_resources(struct sde_crtc *sde_crtc)
  1704. {
  1705. int i;
  1706. /**
  1707. * Check if sufficient hw resources are
  1708. * available as per target caps & topology
  1709. */
  1710. if (!sde_crtc) {
  1711. SDE_ERROR("invalid argument\n");
  1712. return -EINVAL;
  1713. }
  1714. if (!sde_crtc->num_mixers ||
  1715. sde_crtc->num_mixers > MAX_MIXERS_PER_CRTC) {
  1716. SDE_ERROR("%s: invalid number mixers: %d\n",
  1717. sde_crtc->name, sde_crtc->num_mixers);
  1718. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1719. SDE_EVTLOG_ERROR);
  1720. return -EINVAL;
  1721. }
  1722. for (i = 0; i < sde_crtc->num_mixers; i++) {
  1723. if (!sde_crtc->mixers[i].hw_lm || !sde_crtc->mixers[i].hw_ctl
  1724. || !sde_crtc->mixers[i].hw_ds) {
  1725. SDE_ERROR("%s:insufficient resources for mixer(%d)\n",
  1726. sde_crtc->name, i);
  1727. SDE_EVT32(DRMID(&sde_crtc->base), sde_crtc->num_mixers,
  1728. i, sde_crtc->mixers[i].hw_lm,
  1729. sde_crtc->mixers[i].hw_ctl,
  1730. sde_crtc->mixers[i].hw_ds, SDE_EVTLOG_ERROR);
  1731. return -EINVAL;
  1732. }
  1733. }
  1734. return 0;
  1735. }
  1736. /**
  1737. * _sde_crtc_dest_scaler_setup - Set up dest scaler block
  1738. * @crtc: Pointer to drm crtc
  1739. */
  1740. static void _sde_crtc_dest_scaler_setup(struct drm_crtc *crtc)
  1741. {
  1742. struct sde_crtc *sde_crtc;
  1743. struct sde_crtc_state *cstate;
  1744. struct sde_hw_mixer *hw_lm;
  1745. struct sde_hw_ctl *hw_ctl;
  1746. struct sde_hw_ds *hw_ds;
  1747. struct sde_hw_ds_cfg *cfg;
  1748. struct sde_kms *kms;
  1749. u32 op_mode = 0;
  1750. u32 lm_idx = 0, num_mixers = 0;
  1751. int i, count = 0;
  1752. if (!crtc)
  1753. return;
  1754. sde_crtc = to_sde_crtc(crtc);
  1755. cstate = to_sde_crtc_state(crtc->state);
  1756. kms = _sde_crtc_get_kms(crtc);
  1757. num_mixers = sde_crtc->num_mixers;
  1758. count = cstate->num_ds;
  1759. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1760. SDE_EVT32(DRMID(crtc), num_mixers, count, cstate->dirty[0],
  1761. cstate->num_ds_enabled);
  1762. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  1763. SDE_DEBUG("no change in settings, skip commit\n");
  1764. } else if (!kms || !kms->catalog) {
  1765. SDE_ERROR("crtc%d:invalid parameters\n", crtc->base.id);
  1766. } else if (!kms->catalog->mdp[0].has_dest_scaler) {
  1767. SDE_DEBUG("dest scaler feature not supported\n");
  1768. } else if (_sde_validate_hw_resources(sde_crtc)) {
  1769. //do nothing
  1770. } else if ((!cstate->scl3_lut_cfg.is_configured) &&
  1771. (!is_qseed3_rev_qseed3lite(kms->catalog))) {
  1772. SDE_ERROR("crtc%d:no LUT data available\n", crtc->base.id);
  1773. } else {
  1774. for (i = 0; i < count; i++) {
  1775. cfg = &cstate->ds_cfg[i];
  1776. if (!cfg->flags)
  1777. continue;
  1778. lm_idx = cfg->idx;
  1779. hw_lm = sde_crtc->mixers[lm_idx].hw_lm;
  1780. hw_ctl = sde_crtc->mixers[lm_idx].hw_ctl;
  1781. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  1782. /* Setup op mode - Dual/single */
  1783. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  1784. op_mode |= BIT(hw_ds->idx - DS_0);
  1785. if ((i == count-1) && hw_ds->ops.setup_opmode) {
  1786. op_mode |= (cstate->num_ds_enabled ==
  1787. CRTC_DUAL_MIXERS_ONLY) ?
  1788. SDE_DS_OP_MODE_DUAL : 0;
  1789. hw_ds->ops.setup_opmode(hw_ds, op_mode);
  1790. SDE_EVT32_VERBOSE(DRMID(crtc), op_mode);
  1791. }
  1792. /* Setup scaler */
  1793. if ((cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE) ||
  1794. (cfg->flags &
  1795. SDE_DRM_DESTSCALER_ENHANCER_UPDATE)) {
  1796. if (hw_ds->ops.setup_scaler)
  1797. hw_ds->ops.setup_scaler(hw_ds,
  1798. &cfg->scl3_cfg,
  1799. &cstate->scl3_lut_cfg);
  1800. }
  1801. /*
  1802. * Dest scaler shares the flush bit of the LM in control
  1803. */
  1804. if (hw_ctl && hw_ctl->ops.update_bitmask_mixer)
  1805. hw_ctl->ops.update_bitmask_mixer(
  1806. hw_ctl, hw_lm->idx, 1);
  1807. }
  1808. }
  1809. }
  1810. static void sde_crtc_frame_event_cb(void *data, u32 event)
  1811. {
  1812. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1813. struct sde_crtc *sde_crtc;
  1814. struct msm_drm_private *priv;
  1815. struct sde_crtc_frame_event *fevent;
  1816. struct sde_kms_frame_event_cb_data *cb_data;
  1817. struct drm_plane *plane;
  1818. u32 ubwc_error;
  1819. unsigned long flags;
  1820. u32 crtc_id;
  1821. cb_data = (struct sde_kms_frame_event_cb_data *)data;
  1822. if (!data) {
  1823. SDE_ERROR("invalid parameters\n");
  1824. return;
  1825. }
  1826. crtc = cb_data->crtc;
  1827. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  1828. SDE_ERROR("invalid parameters\n");
  1829. return;
  1830. }
  1831. sde_crtc = to_sde_crtc(crtc);
  1832. priv = crtc->dev->dev_private;
  1833. crtc_id = drm_crtc_index(crtc);
  1834. SDE_DEBUG("crtc%d\n", crtc->base.id);
  1835. SDE_EVT32_VERBOSE(DRMID(crtc), event);
  1836. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  1837. fevent = list_first_entry_or_null(&sde_crtc->frame_event_list,
  1838. struct sde_crtc_frame_event, list);
  1839. if (fevent)
  1840. list_del_init(&fevent->list);
  1841. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  1842. if (!fevent) {
  1843. SDE_ERROR("crtc%d event %d overflow\n",
  1844. crtc->base.id, event);
  1845. SDE_EVT32(DRMID(crtc), event);
  1846. return;
  1847. }
  1848. /* log and clear plane ubwc errors if any */
  1849. if (event & (SDE_ENCODER_FRAME_EVENT_ERROR
  1850. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  1851. | SDE_ENCODER_FRAME_EVENT_DONE)) {
  1852. drm_for_each_plane_mask(plane, crtc->dev,
  1853. sde_crtc->plane_mask_old) {
  1854. ubwc_error = sde_plane_get_ubwc_error(plane);
  1855. if (ubwc_error) {
  1856. SDE_EVT32(DRMID(crtc), DRMID(plane),
  1857. ubwc_error, SDE_EVTLOG_ERROR);
  1858. SDE_DEBUG("crtc%d plane %d ubwc_error %d\n",
  1859. DRMID(crtc), DRMID(plane),
  1860. ubwc_error);
  1861. sde_plane_clear_ubwc_error(plane);
  1862. }
  1863. }
  1864. }
  1865. fevent->event = event;
  1866. fevent->crtc = crtc;
  1867. fevent->connector = cb_data->connector;
  1868. fevent->ts = ktime_get();
  1869. kthread_queue_work(&priv->event_thread[crtc_id].worker, &fevent->work);
  1870. }
  1871. void sde_crtc_prepare_commit(struct drm_crtc *crtc,
  1872. struct drm_crtc_state *old_state)
  1873. {
  1874. struct drm_device *dev;
  1875. struct sde_crtc *sde_crtc;
  1876. struct sde_crtc_state *cstate;
  1877. struct drm_connector *conn;
  1878. struct drm_encoder *encoder;
  1879. struct drm_connector_list_iter conn_iter;
  1880. if (!crtc || !crtc->state) {
  1881. SDE_ERROR("invalid crtc\n");
  1882. return;
  1883. }
  1884. dev = crtc->dev;
  1885. sde_crtc = to_sde_crtc(crtc);
  1886. cstate = to_sde_crtc_state(crtc->state);
  1887. SDE_EVT32_VERBOSE(DRMID(crtc));
  1888. SDE_ATRACE_BEGIN("sde_crtc_prepare_commit");
  1889. /* identify connectors attached to this crtc */
  1890. cstate->num_connectors = 0;
  1891. drm_connector_list_iter_begin(dev, &conn_iter);
  1892. drm_for_each_connector_iter(conn, &conn_iter)
  1893. if (conn->state && conn->state->crtc == crtc &&
  1894. cstate->num_connectors < MAX_CONNECTORS) {
  1895. encoder = conn->state->best_encoder;
  1896. if (encoder)
  1897. sde_encoder_register_frame_event_callback(
  1898. encoder,
  1899. sde_crtc_frame_event_cb,
  1900. crtc);
  1901. cstate->connectors[cstate->num_connectors++] = conn;
  1902. sde_connector_prepare_fence(conn);
  1903. }
  1904. drm_connector_list_iter_end(&conn_iter);
  1905. /* prepare main output fence */
  1906. sde_fence_prepare(sde_crtc->output_fence);
  1907. SDE_ATRACE_END("sde_crtc_prepare_commit");
  1908. }
  1909. /**
  1910. * sde_crtc_complete_flip - signal pending page_flip events
  1911. * Any pending vblank events are added to the vblank_event_list
  1912. * so that the next vblank interrupt shall signal them.
  1913. * However PAGE_FLIP events are not handled through the vblank_event_list.
  1914. * This API signals any pending PAGE_FLIP events requested through
  1915. * DRM_IOCTL_MODE_PAGE_FLIP and are cached in the sde_crtc->event.
  1916. * if file!=NULL, this is preclose potential cancel-flip path
  1917. * @crtc: Pointer to drm crtc structure
  1918. * @file: Pointer to drm file
  1919. */
  1920. void sde_crtc_complete_flip(struct drm_crtc *crtc,
  1921. struct drm_file *file)
  1922. {
  1923. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1924. struct drm_device *dev = crtc->dev;
  1925. struct drm_pending_vblank_event *event;
  1926. unsigned long flags;
  1927. spin_lock_irqsave(&dev->event_lock, flags);
  1928. event = sde_crtc->event;
  1929. if (!event)
  1930. goto end;
  1931. /*
  1932. * if regular vblank case (!file) or if cancel-flip from
  1933. * preclose on file that requested flip, then send the
  1934. * event:
  1935. */
  1936. if (!file || (event->base.file_priv == file)) {
  1937. sde_crtc->event = NULL;
  1938. DRM_DEBUG_VBL("%s: send event: %pK\n",
  1939. sde_crtc->name, event);
  1940. SDE_EVT32_VERBOSE(DRMID(crtc));
  1941. drm_crtc_send_vblank_event(crtc, event);
  1942. }
  1943. end:
  1944. spin_unlock_irqrestore(&dev->event_lock, flags);
  1945. }
  1946. enum sde_intf_mode sde_crtc_get_intf_mode(struct drm_crtc *crtc,
  1947. struct drm_crtc_state *cstate)
  1948. {
  1949. struct drm_encoder *encoder;
  1950. if (!crtc || !crtc->dev || !cstate) {
  1951. SDE_ERROR("invalid crtc\n");
  1952. return INTF_MODE_NONE;
  1953. }
  1954. drm_for_each_encoder_mask(encoder, crtc->dev,
  1955. cstate->encoder_mask) {
  1956. /* continue if copy encoder is encountered */
  1957. if (sde_encoder_in_clone_mode(encoder))
  1958. continue;
  1959. return sde_encoder_get_intf_mode(encoder);
  1960. }
  1961. return INTF_MODE_NONE;
  1962. }
  1963. u32 sde_crtc_get_fps_mode(struct drm_crtc *crtc)
  1964. {
  1965. struct drm_encoder *encoder;
  1966. if (!crtc || !crtc->dev) {
  1967. SDE_ERROR("invalid crtc\n");
  1968. return INTF_MODE_NONE;
  1969. }
  1970. drm_for_each_encoder(encoder, crtc->dev)
  1971. if ((encoder->crtc == crtc)
  1972. && !sde_encoder_in_cont_splash(encoder))
  1973. return sde_encoder_get_fps(encoder);
  1974. return 0;
  1975. }
  1976. static void sde_crtc_vblank_cb(void *data)
  1977. {
  1978. struct drm_crtc *crtc = (struct drm_crtc *)data;
  1979. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  1980. /* keep statistics on vblank callback - with auto reset via debugfs */
  1981. if (ktime_compare(sde_crtc->vblank_cb_time, ktime_set(0, 0)) == 0)
  1982. sde_crtc->vblank_cb_time = ktime_get();
  1983. else
  1984. sde_crtc->vblank_cb_count++;
  1985. sde_crtc->vblank_last_cb_time = ktime_get();
  1986. sysfs_notify_dirent(sde_crtc->vsync_event_sf);
  1987. drm_crtc_handle_vblank(crtc);
  1988. DRM_DEBUG_VBL("crtc%d\n", crtc->base.id);
  1989. SDE_EVT32_VERBOSE(DRMID(crtc));
  1990. }
  1991. static void _sde_crtc_retire_event(struct drm_connector *connector,
  1992. ktime_t ts, enum sde_fence_event fence_event)
  1993. {
  1994. if (!connector) {
  1995. SDE_ERROR("invalid param\n");
  1996. return;
  1997. }
  1998. SDE_ATRACE_BEGIN("signal_retire_fence");
  1999. sde_connector_complete_commit(connector, ts, fence_event);
  2000. SDE_ATRACE_END("signal_retire_fence");
  2001. }
  2002. static void sde_crtc_frame_event_work(struct kthread_work *work)
  2003. {
  2004. struct msm_drm_private *priv;
  2005. struct sde_crtc_frame_event *fevent;
  2006. struct drm_crtc *crtc;
  2007. struct sde_crtc *sde_crtc;
  2008. struct sde_kms *sde_kms;
  2009. unsigned long flags;
  2010. bool in_clone_mode = false;
  2011. if (!work) {
  2012. SDE_ERROR("invalid work handle\n");
  2013. return;
  2014. }
  2015. fevent = container_of(work, struct sde_crtc_frame_event, work);
  2016. if (!fevent->crtc || !fevent->crtc->state) {
  2017. SDE_ERROR("invalid crtc\n");
  2018. return;
  2019. }
  2020. crtc = fevent->crtc;
  2021. sde_crtc = to_sde_crtc(crtc);
  2022. sde_kms = _sde_crtc_get_kms(crtc);
  2023. if (!sde_kms) {
  2024. SDE_ERROR("invalid kms handle\n");
  2025. return;
  2026. }
  2027. priv = sde_kms->dev->dev_private;
  2028. SDE_ATRACE_BEGIN("crtc_frame_event");
  2029. SDE_DEBUG("crtc%d event:%u ts:%lld\n", crtc->base.id, fevent->event,
  2030. ktime_to_ns(fevent->ts));
  2031. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event, SDE_EVTLOG_FUNC_ENTRY);
  2032. in_clone_mode = (fevent->event & SDE_ENCODER_FRAME_EVENT_CWB_DONE) ?
  2033. true : false;
  2034. if (!in_clone_mode && (fevent->event & (SDE_ENCODER_FRAME_EVENT_ERROR
  2035. | SDE_ENCODER_FRAME_EVENT_PANEL_DEAD
  2036. | SDE_ENCODER_FRAME_EVENT_DONE))) {
  2037. if (atomic_read(&sde_crtc->frame_pending) < 1) {
  2038. /* this should not happen */
  2039. SDE_ERROR("crtc%d ts:%lld invalid frame_pending:%d\n",
  2040. crtc->base.id,
  2041. ktime_to_ns(fevent->ts),
  2042. atomic_read(&sde_crtc->frame_pending));
  2043. SDE_EVT32(DRMID(crtc), fevent->event,
  2044. SDE_EVTLOG_FUNC_CASE1);
  2045. } else if (atomic_dec_return(&sde_crtc->frame_pending) == 0) {
  2046. /* release bandwidth and other resources */
  2047. SDE_DEBUG("crtc%d ts:%lld last pending\n",
  2048. crtc->base.id,
  2049. ktime_to_ns(fevent->ts));
  2050. SDE_EVT32(DRMID(crtc), fevent->event,
  2051. SDE_EVTLOG_FUNC_CASE2);
  2052. sde_core_perf_crtc_release_bw(crtc);
  2053. } else {
  2054. SDE_EVT32_VERBOSE(DRMID(crtc), fevent->event,
  2055. SDE_EVTLOG_FUNC_CASE3);
  2056. }
  2057. }
  2058. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE) {
  2059. SDE_ATRACE_BEGIN("signal_release_fence");
  2060. sde_fence_signal(sde_crtc->output_fence, fevent->ts,
  2061. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2062. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2063. SDE_ATRACE_END("signal_release_fence");
  2064. }
  2065. if (fevent->event & SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE)
  2066. /* this api should be called without spin_lock */
  2067. _sde_crtc_retire_event(fevent->connector, fevent->ts,
  2068. (fevent->event & SDE_ENCODER_FRAME_EVENT_ERROR)
  2069. ? SDE_FENCE_SIGNAL_ERROR : SDE_FENCE_SIGNAL);
  2070. if (fevent->event & SDE_ENCODER_FRAME_EVENT_PANEL_DEAD)
  2071. SDE_ERROR("crtc%d ts:%lld received panel dead event\n",
  2072. crtc->base.id, ktime_to_ns(fevent->ts));
  2073. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  2074. list_add_tail(&fevent->list, &sde_crtc->frame_event_list);
  2075. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  2076. SDE_ATRACE_END("crtc_frame_event");
  2077. }
  2078. void sde_crtc_complete_commit(struct drm_crtc *crtc,
  2079. struct drm_crtc_state *old_state)
  2080. {
  2081. struct sde_crtc *sde_crtc;
  2082. if (!crtc || !crtc->state) {
  2083. SDE_ERROR("invalid crtc\n");
  2084. return;
  2085. }
  2086. sde_crtc = to_sde_crtc(crtc);
  2087. SDE_EVT32_VERBOSE(DRMID(crtc));
  2088. sde_core_perf_crtc_update(crtc, 0, false);
  2089. }
  2090. /**
  2091. * _sde_crtc_set_input_fence_timeout - update ns version of in fence timeout
  2092. * @cstate: Pointer to sde crtc state
  2093. */
  2094. static void _sde_crtc_set_input_fence_timeout(struct sde_crtc_state *cstate)
  2095. {
  2096. if (!cstate) {
  2097. SDE_ERROR("invalid cstate\n");
  2098. return;
  2099. }
  2100. cstate->input_fence_timeout_ns =
  2101. sde_crtc_get_property(cstate, CRTC_PROP_INPUT_FENCE_TIMEOUT);
  2102. cstate->input_fence_timeout_ns *= NSEC_PER_MSEC;
  2103. }
  2104. /**
  2105. * _sde_crtc_clear_dim_layers_v1 - clear all dim layer settings
  2106. * @cstate: Pointer to sde crtc state
  2107. */
  2108. static void _sde_crtc_clear_dim_layers_v1(struct sde_crtc_state *cstate)
  2109. {
  2110. u32 i;
  2111. if (!cstate)
  2112. return;
  2113. for (i = 0; i < cstate->num_dim_layers; i++)
  2114. memset(&cstate->dim_layer[i], 0, sizeof(cstate->dim_layer[i]));
  2115. cstate->num_dim_layers = 0;
  2116. }
  2117. /**
  2118. * _sde_crtc_set_dim_layer_v1 - copy dim layer settings from userspace
  2119. * @cstate: Pointer to sde crtc state
  2120. * @user_ptr: User ptr for sde_drm_dim_layer_v1 struct
  2121. */
  2122. static void _sde_crtc_set_dim_layer_v1(struct drm_crtc *crtc,
  2123. struct sde_crtc_state *cstate, void __user *usr_ptr)
  2124. {
  2125. struct sde_drm_dim_layer_v1 dim_layer_v1;
  2126. struct sde_drm_dim_layer_cfg *user_cfg;
  2127. struct sde_hw_dim_layer *dim_layer;
  2128. u32 count, i;
  2129. struct sde_kms *kms;
  2130. if (!crtc || !cstate) {
  2131. SDE_ERROR("invalid crtc or cstate\n");
  2132. return;
  2133. }
  2134. dim_layer = cstate->dim_layer;
  2135. if (!usr_ptr) {
  2136. /* usr_ptr is null when setting the default property value */
  2137. _sde_crtc_clear_dim_layers_v1(cstate);
  2138. SDE_DEBUG("dim_layer data removed\n");
  2139. goto clear;
  2140. }
  2141. kms = _sde_crtc_get_kms(crtc);
  2142. if (!kms || !kms->catalog) {
  2143. SDE_ERROR("invalid kms\n");
  2144. return;
  2145. }
  2146. if (copy_from_user(&dim_layer_v1, usr_ptr, sizeof(dim_layer_v1))) {
  2147. SDE_ERROR("failed to copy dim_layer data\n");
  2148. return;
  2149. }
  2150. count = dim_layer_v1.num_layers;
  2151. if (count > SDE_MAX_DIM_LAYERS) {
  2152. SDE_ERROR("invalid number of dim_layers:%d", count);
  2153. return;
  2154. }
  2155. /* populate from user space */
  2156. cstate->num_dim_layers = count;
  2157. for (i = 0; i < count; i++) {
  2158. user_cfg = &dim_layer_v1.layer_cfg[i];
  2159. dim_layer[i].flags = user_cfg->flags;
  2160. dim_layer[i].stage = (kms->catalog->has_base_layer) ?
  2161. user_cfg->stage : user_cfg->stage +
  2162. SDE_STAGE_0;
  2163. dim_layer[i].rect.x = user_cfg->rect.x1;
  2164. dim_layer[i].rect.y = user_cfg->rect.y1;
  2165. dim_layer[i].rect.w = user_cfg->rect.x2 - user_cfg->rect.x1;
  2166. dim_layer[i].rect.h = user_cfg->rect.y2 - user_cfg->rect.y1;
  2167. dim_layer[i].color_fill = (struct sde_mdss_color) {
  2168. user_cfg->color_fill.color_0,
  2169. user_cfg->color_fill.color_1,
  2170. user_cfg->color_fill.color_2,
  2171. user_cfg->color_fill.color_3,
  2172. };
  2173. SDE_DEBUG("dim_layer[%d] - flags:%d, stage:%d\n",
  2174. i, dim_layer[i].flags, dim_layer[i].stage);
  2175. SDE_DEBUG(" rect:{%d,%d,%d,%d}, color:{%d,%d,%d,%d}\n",
  2176. dim_layer[i].rect.x, dim_layer[i].rect.y,
  2177. dim_layer[i].rect.w, dim_layer[i].rect.h,
  2178. dim_layer[i].color_fill.color_0,
  2179. dim_layer[i].color_fill.color_1,
  2180. dim_layer[i].color_fill.color_2,
  2181. dim_layer[i].color_fill.color_3);
  2182. }
  2183. clear:
  2184. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  2185. }
  2186. /**
  2187. * _sde_crtc_set_dest_scaler - copy dest scaler settings from userspace
  2188. * @sde_crtc : Pointer to sde crtc
  2189. * @cstate : Pointer to sde crtc state
  2190. * @usr_ptr: User ptr for sde_drm_dest_scaler_data struct
  2191. */
  2192. static int _sde_crtc_set_dest_scaler(struct sde_crtc *sde_crtc,
  2193. struct sde_crtc_state *cstate,
  2194. void __user *usr_ptr)
  2195. {
  2196. struct sde_drm_dest_scaler_data ds_data;
  2197. struct sde_drm_dest_scaler_cfg *ds_cfg_usr;
  2198. struct sde_drm_scaler_v2 scaler_v2;
  2199. void __user *scaler_v2_usr;
  2200. int i, count;
  2201. if (!sde_crtc || !cstate) {
  2202. SDE_ERROR("invalid sde_crtc/state\n");
  2203. return -EINVAL;
  2204. }
  2205. SDE_DEBUG("crtc %s\n", sde_crtc->name);
  2206. if (!usr_ptr) {
  2207. SDE_DEBUG("ds data removed\n");
  2208. return 0;
  2209. }
  2210. if (copy_from_user(&ds_data, usr_ptr, sizeof(ds_data))) {
  2211. SDE_ERROR("%s:failed to copy dest scaler data from user\n",
  2212. sde_crtc->name);
  2213. return -EINVAL;
  2214. }
  2215. count = ds_data.num_dest_scaler;
  2216. if (!count) {
  2217. SDE_DEBUG("no ds data available\n");
  2218. return 0;
  2219. }
  2220. if (count > SDE_MAX_DS_COUNT) {
  2221. SDE_ERROR("%s: invalid config: num_ds(%d) max(%d)\n",
  2222. sde_crtc->name, count, SDE_MAX_DS_COUNT);
  2223. SDE_EVT32(DRMID(&sde_crtc->base), count, SDE_EVTLOG_ERROR);
  2224. return -EINVAL;
  2225. }
  2226. /* Populate from user space */
  2227. for (i = 0; i < count; i++) {
  2228. ds_cfg_usr = &ds_data.ds_cfg[i];
  2229. cstate->ds_cfg[i].idx = ds_cfg_usr->index;
  2230. cstate->ds_cfg[i].flags = ds_cfg_usr->flags;
  2231. cstate->ds_cfg[i].lm_width = ds_cfg_usr->lm_width;
  2232. cstate->ds_cfg[i].lm_height = ds_cfg_usr->lm_height;
  2233. memset(&scaler_v2, 0, sizeof(scaler_v2));
  2234. if (ds_cfg_usr->scaler_cfg) {
  2235. scaler_v2_usr =
  2236. (void __user *)((uintptr_t)ds_cfg_usr->scaler_cfg);
  2237. if (copy_from_user(&scaler_v2, scaler_v2_usr,
  2238. sizeof(scaler_v2))) {
  2239. SDE_ERROR("%s:scaler: copy from user failed\n",
  2240. sde_crtc->name);
  2241. return -EINVAL;
  2242. }
  2243. }
  2244. sde_set_scaler_v2(&cstate->ds_cfg[i].scl3_cfg, &scaler_v2);
  2245. SDE_DEBUG("en(%d)dir(%d)de(%d) src(%dx%d) dst(%dx%d)\n",
  2246. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2247. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2248. scaler_v2.dst_width, scaler_v2.dst_height);
  2249. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base),
  2250. scaler_v2.enable, scaler_v2.dir_en, scaler_v2.de.enable,
  2251. scaler_v2.src_width[0], scaler_v2.src_height[0],
  2252. scaler_v2.dst_width, scaler_v2.dst_height);
  2253. SDE_DEBUG("ds cfg[%d]-ndx(%d) flags(%d) lm(%dx%d)\n",
  2254. i, ds_cfg_usr->index, ds_cfg_usr->flags,
  2255. ds_cfg_usr->lm_width, ds_cfg_usr->lm_height);
  2256. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), i, ds_cfg_usr->index,
  2257. ds_cfg_usr->flags, ds_cfg_usr->lm_width,
  2258. ds_cfg_usr->lm_height);
  2259. }
  2260. cstate->num_ds = count;
  2261. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2262. SDE_EVT32_VERBOSE(DRMID(&sde_crtc->base), count);
  2263. return 0;
  2264. }
  2265. static int _sde_crtc_check_dest_scaler_lm(struct drm_crtc *crtc,
  2266. struct drm_display_mode *mode, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2267. u32 prev_lm_width, u32 prev_lm_height)
  2268. {
  2269. if (cfg->lm_width > hdisplay || cfg->lm_height > mode->vdisplay
  2270. || !cfg->lm_width || !cfg->lm_height) {
  2271. SDE_ERROR("crtc%d: lm size[%d,%d] display [%d,%d]\n",
  2272. crtc->base.id, cfg->lm_width, cfg->lm_height,
  2273. hdisplay, mode->vdisplay);
  2274. SDE_EVT32(DRMID(crtc), cfg->lm_width, cfg->lm_height,
  2275. hdisplay, mode->vdisplay, SDE_EVTLOG_ERROR);
  2276. return -E2BIG;
  2277. }
  2278. if (!prev_lm_width && !prev_lm_height) {
  2279. prev_lm_width = cfg->lm_width;
  2280. prev_lm_height = cfg->lm_height;
  2281. } else {
  2282. if (cfg->lm_width != prev_lm_width ||
  2283. cfg->lm_height != prev_lm_height) {
  2284. SDE_ERROR("crtc%d:lm left[%d,%d]right[%d %d]\n",
  2285. crtc->base.id, cfg->lm_width,
  2286. cfg->lm_height, prev_lm_width,
  2287. prev_lm_height);
  2288. SDE_EVT32(DRMID(crtc), cfg->lm_width,
  2289. cfg->lm_height, prev_lm_width,
  2290. prev_lm_height, SDE_EVTLOG_ERROR);
  2291. return -EINVAL;
  2292. }
  2293. }
  2294. return 0;
  2295. }
  2296. static int _sde_crtc_check_dest_scaler_cfg(struct drm_crtc *crtc,
  2297. struct sde_crtc *sde_crtc, struct drm_display_mode *mode,
  2298. struct sde_hw_ds *hw_ds, struct sde_hw_ds_cfg *cfg, u32 hdisplay,
  2299. u32 max_in_width, u32 max_out_width)
  2300. {
  2301. if (cfg->flags & SDE_DRM_DESTSCALER_SCALE_UPDATE ||
  2302. cfg->flags & SDE_DRM_DESTSCALER_ENHANCER_UPDATE) {
  2303. /**
  2304. * Scaler src and dst width shouldn't exceed the maximum
  2305. * width limitation. Also, if there is no partial update
  2306. * dst width and height must match display resolution.
  2307. */
  2308. if (cfg->scl3_cfg.src_width[0] > max_in_width ||
  2309. cfg->scl3_cfg.dst_width > max_out_width ||
  2310. !cfg->scl3_cfg.src_width[0] ||
  2311. !cfg->scl3_cfg.dst_width ||
  2312. (!(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE)
  2313. && (cfg->scl3_cfg.dst_width != hdisplay ||
  2314. cfg->scl3_cfg.dst_height != mode->vdisplay))) {
  2315. SDE_ERROR("crtc%d: ", crtc->base.id);
  2316. SDE_ERROR("src_w(%d) dst(%dx%d) display(%dx%d)",
  2317. cfg->scl3_cfg.src_width[0],
  2318. cfg->scl3_cfg.dst_width,
  2319. cfg->scl3_cfg.dst_height,
  2320. hdisplay, mode->vdisplay);
  2321. SDE_ERROR("num_mixers(%d) flags(%d) ds-%d:\n",
  2322. sde_crtc->num_mixers, cfg->flags,
  2323. hw_ds->idx - DS_0);
  2324. SDE_ERROR("scale_en = %d, DE_en =%d\n",
  2325. cfg->scl3_cfg.enable,
  2326. cfg->scl3_cfg.de.enable);
  2327. SDE_EVT32(DRMID(crtc), cfg->scl3_cfg.enable,
  2328. cfg->scl3_cfg.de.enable, cfg->flags,
  2329. max_in_width, max_out_width,
  2330. cfg->scl3_cfg.src_width[0],
  2331. cfg->scl3_cfg.dst_width,
  2332. cfg->scl3_cfg.dst_height, hdisplay,
  2333. mode->vdisplay, sde_crtc->num_mixers,
  2334. SDE_EVTLOG_ERROR);
  2335. cfg->flags &=
  2336. ~SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2337. cfg->flags &=
  2338. ~SDE_DRM_DESTSCALER_ENHANCER_UPDATE;
  2339. return -EINVAL;
  2340. }
  2341. }
  2342. return 0;
  2343. }
  2344. static int _sde_crtc_check_dest_scaler_validate_ds(struct drm_crtc *crtc,
  2345. struct sde_crtc *sde_crtc, struct sde_crtc_state *cstate,
  2346. struct drm_display_mode *mode, struct sde_hw_ds *hw_ds,
  2347. struct sde_hw_ds_cfg *cfg, u32 hdisplay, u32 *num_ds_enable,
  2348. u32 prev_lm_width, u32 prev_lm_height, u32 max_in_width,
  2349. u32 max_out_width)
  2350. {
  2351. int i, ret;
  2352. u32 lm_idx;
  2353. for (i = 0; i < cstate->num_ds; i++) {
  2354. cfg = &cstate->ds_cfg[i];
  2355. lm_idx = cfg->idx;
  2356. /**
  2357. * Validate against topology
  2358. * No of dest scalers should match the num of mixers
  2359. * unless it is partial update left only/right only use case
  2360. */
  2361. if (lm_idx >= sde_crtc->num_mixers || (i != lm_idx &&
  2362. !(cfg->flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2363. SDE_ERROR("crtc%d: ds_cfg id(%d):idx(%d), flags(%d)\n",
  2364. crtc->base.id, i, lm_idx, cfg->flags);
  2365. SDE_EVT32(DRMID(crtc), i, lm_idx, cfg->flags,
  2366. SDE_EVTLOG_ERROR);
  2367. return -EINVAL;
  2368. }
  2369. hw_ds = sde_crtc->mixers[lm_idx].hw_ds;
  2370. if (!max_in_width && !max_out_width) {
  2371. max_in_width = hw_ds->scl->top->maxinputwidth;
  2372. max_out_width = hw_ds->scl->top->maxoutputwidth;
  2373. if (cstate->num_ds == CRTC_DUAL_MIXERS_ONLY)
  2374. max_in_width -= SDE_DS_OVERFETCH_SIZE;
  2375. SDE_DEBUG("max DS width [%d,%d] for num_ds = %d\n",
  2376. max_in_width, max_out_width, cstate->num_ds);
  2377. }
  2378. /* Check LM width and height */
  2379. ret = _sde_crtc_check_dest_scaler_lm(crtc, mode, cfg, hdisplay,
  2380. prev_lm_width, prev_lm_height);
  2381. if (ret)
  2382. return ret;
  2383. /* Check scaler data */
  2384. ret = _sde_crtc_check_dest_scaler_cfg(crtc, sde_crtc, mode,
  2385. hw_ds, cfg, hdisplay,
  2386. max_in_width, max_out_width);
  2387. if (ret)
  2388. return ret;
  2389. if (cfg->flags & SDE_DRM_DESTSCALER_ENABLE)
  2390. (*num_ds_enable)++;
  2391. SDE_DEBUG("ds[%d]: flags[0x%X]\n",
  2392. hw_ds->idx - DS_0, cfg->flags);
  2393. SDE_EVT32_VERBOSE(DRMID(crtc), hw_ds->idx - DS_0, cfg->flags);
  2394. }
  2395. return 0;
  2396. }
  2397. static void _sde_crtc_check_dest_scaler_data_disable(struct drm_crtc *crtc,
  2398. struct sde_crtc_state *cstate, struct sde_hw_ds_cfg *cfg,
  2399. u32 num_ds_enable)
  2400. {
  2401. int i;
  2402. SDE_DEBUG("dest scaler status : %d -> %d\n",
  2403. cstate->num_ds_enabled, num_ds_enable);
  2404. SDE_EVT32_VERBOSE(DRMID(crtc), cstate->num_ds_enabled, num_ds_enable,
  2405. cstate->num_ds, cstate->dirty[0]);
  2406. if (cstate->num_ds_enabled != num_ds_enable) {
  2407. /* Disabling destination scaler */
  2408. if (!num_ds_enable) {
  2409. for (i = 0; i < cstate->num_ds; i++) {
  2410. cfg = &cstate->ds_cfg[i];
  2411. cfg->idx = i;
  2412. /* Update scaler settings in disable case */
  2413. cfg->flags = SDE_DRM_DESTSCALER_SCALE_UPDATE;
  2414. cfg->scl3_cfg.enable = 0;
  2415. cfg->scl3_cfg.de.enable = 0;
  2416. }
  2417. }
  2418. cstate->num_ds_enabled = num_ds_enable;
  2419. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2420. } else {
  2421. if (!cstate->num_ds_enabled)
  2422. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2423. }
  2424. }
  2425. /**
  2426. * _sde_crtc_check_dest_scaler_data - validate the dest scaler data
  2427. * @crtc : Pointer to drm crtc
  2428. * @state : Pointer to drm crtc state
  2429. */
  2430. static int _sde_crtc_check_dest_scaler_data(struct drm_crtc *crtc,
  2431. struct drm_crtc_state *state)
  2432. {
  2433. struct sde_crtc *sde_crtc;
  2434. struct sde_crtc_state *cstate;
  2435. struct drm_display_mode *mode;
  2436. struct sde_kms *kms;
  2437. struct sde_hw_ds *hw_ds = NULL;
  2438. struct sde_hw_ds_cfg *cfg = NULL;
  2439. u32 ret = 0;
  2440. u32 num_ds_enable = 0, hdisplay = 0;
  2441. u32 max_in_width = 0, max_out_width = 0;
  2442. u32 prev_lm_width = 0, prev_lm_height = 0;
  2443. if (!crtc || !state)
  2444. return -EINVAL;
  2445. sde_crtc = to_sde_crtc(crtc);
  2446. cstate = to_sde_crtc_state(state);
  2447. kms = _sde_crtc_get_kms(crtc);
  2448. mode = &state->adjusted_mode;
  2449. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2450. if (!test_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty)) {
  2451. SDE_DEBUG("dest scaler property not set, skip validation\n");
  2452. return 0;
  2453. }
  2454. if (!kms || !kms->catalog) {
  2455. SDE_ERROR("crtc%d: invalid parameters\n", crtc->base.id);
  2456. return -EINVAL;
  2457. }
  2458. if (!kms->catalog->mdp[0].has_dest_scaler) {
  2459. SDE_DEBUG("dest scaler feature not supported\n");
  2460. return 0;
  2461. }
  2462. if (!sde_crtc->num_mixers) {
  2463. SDE_DEBUG("mixers not allocated\n");
  2464. return 0;
  2465. }
  2466. ret = _sde_validate_hw_resources(sde_crtc);
  2467. if (ret)
  2468. goto err;
  2469. /**
  2470. * No of dest scalers shouldn't exceed hw ds block count and
  2471. * also, match the num of mixers unless it is partial update
  2472. * left only/right only use case - currently PU + DS is not supported
  2473. */
  2474. if (cstate->num_ds > kms->catalog->ds_count ||
  2475. ((cstate->num_ds != sde_crtc->num_mixers) &&
  2476. !(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_PU_ENABLE))) {
  2477. SDE_ERROR("crtc%d: num_ds(%d), hw_ds_cnt(%d) flags(%d)\n",
  2478. crtc->base.id, cstate->num_ds, kms->catalog->ds_count,
  2479. cstate->ds_cfg[0].flags);
  2480. ret = -EINVAL;
  2481. goto err;
  2482. }
  2483. /**
  2484. * Check if DS needs to be enabled or disabled
  2485. * In case of enable, validate the data
  2486. */
  2487. if (!(cstate->ds_cfg[0].flags & SDE_DRM_DESTSCALER_ENABLE)) {
  2488. SDE_DEBUG("disable dest scaler, num(%d) flags(%d)\n",
  2489. cstate->num_ds, cstate->ds_cfg[0].flags);
  2490. goto disable;
  2491. }
  2492. /* Display resolution */
  2493. hdisplay = mode->hdisplay/sde_crtc->num_mixers;
  2494. /* Validate the DS data */
  2495. ret = _sde_crtc_check_dest_scaler_validate_ds(crtc, sde_crtc, cstate,
  2496. mode, hw_ds, cfg, hdisplay, &num_ds_enable,
  2497. prev_lm_width, prev_lm_height,
  2498. max_in_width, max_out_width);
  2499. if (ret)
  2500. goto err;
  2501. disable:
  2502. _sde_crtc_check_dest_scaler_data_disable(crtc, cstate, cfg,
  2503. num_ds_enable);
  2504. return 0;
  2505. err:
  2506. clear_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  2507. return ret;
  2508. }
  2509. /**
  2510. * _sde_crtc_wait_for_fences - wait for incoming framebuffer sync fences
  2511. * @crtc: Pointer to CRTC object
  2512. */
  2513. static void _sde_crtc_wait_for_fences(struct drm_crtc *crtc)
  2514. {
  2515. struct drm_plane *plane = NULL;
  2516. uint32_t wait_ms = 1;
  2517. ktime_t kt_end, kt_wait;
  2518. int rc = 0;
  2519. SDE_DEBUG("\n");
  2520. if (!crtc || !crtc->state) {
  2521. SDE_ERROR("invalid crtc/state %pK\n", crtc);
  2522. return;
  2523. }
  2524. /* use monotonic timer to limit total fence wait time */
  2525. kt_end = ktime_add_ns(ktime_get(),
  2526. to_sde_crtc_state(crtc->state)->input_fence_timeout_ns);
  2527. /*
  2528. * Wait for fences sequentially, as all of them need to be signalled
  2529. * before we can proceed.
  2530. *
  2531. * Limit total wait time to INPUT_FENCE_TIMEOUT, but still call
  2532. * sde_plane_wait_input_fence with wait_ms == 0 after the timeout so
  2533. * that each plane can check its fence status and react appropriately
  2534. * if its fence has timed out. Call input fence wait multiple times if
  2535. * fence wait is interrupted due to interrupt call.
  2536. */
  2537. SDE_ATRACE_BEGIN("plane_wait_input_fence");
  2538. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2539. do {
  2540. kt_wait = ktime_sub(kt_end, ktime_get());
  2541. if (ktime_compare(kt_wait, ktime_set(0, 0)) >= 0)
  2542. wait_ms = ktime_to_ms(kt_wait);
  2543. else
  2544. wait_ms = 0;
  2545. rc = sde_plane_wait_input_fence(plane, wait_ms);
  2546. } while (wait_ms && rc == -ERESTARTSYS);
  2547. }
  2548. SDE_ATRACE_END("plane_wait_input_fence");
  2549. }
  2550. static void _sde_crtc_setup_mixer_for_encoder(
  2551. struct drm_crtc *crtc,
  2552. struct drm_encoder *enc)
  2553. {
  2554. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2555. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2556. struct sde_rm *rm = &sde_kms->rm;
  2557. struct sde_crtc_mixer *mixer;
  2558. struct sde_hw_ctl *last_valid_ctl = NULL;
  2559. int i;
  2560. struct sde_rm_hw_iter lm_iter, ctl_iter, dspp_iter, ds_iter;
  2561. sde_rm_init_hw_iter(&lm_iter, enc->base.id, SDE_HW_BLK_LM);
  2562. sde_rm_init_hw_iter(&ctl_iter, enc->base.id, SDE_HW_BLK_CTL);
  2563. sde_rm_init_hw_iter(&dspp_iter, enc->base.id, SDE_HW_BLK_DSPP);
  2564. sde_rm_init_hw_iter(&ds_iter, enc->base.id, SDE_HW_BLK_DS);
  2565. /* Set up all the mixers and ctls reserved by this encoder */
  2566. for (i = sde_crtc->num_mixers; i < ARRAY_SIZE(sde_crtc->mixers); i++) {
  2567. mixer = &sde_crtc->mixers[i];
  2568. if (!sde_rm_get_hw(rm, &lm_iter))
  2569. break;
  2570. mixer->hw_lm = (struct sde_hw_mixer *)lm_iter.hw;
  2571. /* CTL may be <= LMs, if <, multiple LMs controlled by 1 CTL */
  2572. if (!sde_rm_get_hw(rm, &ctl_iter)) {
  2573. SDE_DEBUG("no ctl assigned to lm %d, using previous\n",
  2574. mixer->hw_lm->idx - LM_0);
  2575. mixer->hw_ctl = last_valid_ctl;
  2576. } else {
  2577. mixer->hw_ctl = (struct sde_hw_ctl *)ctl_iter.hw;
  2578. last_valid_ctl = mixer->hw_ctl;
  2579. sde_crtc->num_ctls++;
  2580. }
  2581. /* Shouldn't happen, mixers are always >= ctls */
  2582. if (!mixer->hw_ctl) {
  2583. SDE_ERROR("no valid ctls found for lm %d\n",
  2584. mixer->hw_lm->idx - LM_0);
  2585. return;
  2586. }
  2587. /* Dspp may be null */
  2588. (void) sde_rm_get_hw(rm, &dspp_iter);
  2589. mixer->hw_dspp = (struct sde_hw_dspp *)dspp_iter.hw;
  2590. /* DS may be null */
  2591. (void) sde_rm_get_hw(rm, &ds_iter);
  2592. mixer->hw_ds = (struct sde_hw_ds *)ds_iter.hw;
  2593. mixer->encoder = enc;
  2594. sde_crtc->num_mixers++;
  2595. SDE_DEBUG("setup mixer %d: lm %d\n",
  2596. i, mixer->hw_lm->idx - LM_0);
  2597. SDE_DEBUG("setup mixer %d: ctl %d\n",
  2598. i, mixer->hw_ctl->idx - CTL_0);
  2599. if (mixer->hw_ds)
  2600. SDE_DEBUG("setup mixer %d: ds %d\n",
  2601. i, mixer->hw_ds->idx - DS_0);
  2602. }
  2603. }
  2604. static void _sde_crtc_setup_mixers(struct drm_crtc *crtc)
  2605. {
  2606. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2607. struct drm_encoder *enc;
  2608. sde_crtc->num_ctls = 0;
  2609. sde_crtc->num_mixers = 0;
  2610. sde_crtc->mixers_swapped = false;
  2611. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  2612. mutex_lock(&sde_crtc->crtc_lock);
  2613. /* Check for mixers on all encoders attached to this crtc */
  2614. list_for_each_entry(enc, &crtc->dev->mode_config.encoder_list, head) {
  2615. if (enc->crtc != crtc)
  2616. continue;
  2617. /* avoid overwriting mixers info from a copy encoder */
  2618. if (sde_encoder_in_clone_mode(enc))
  2619. continue;
  2620. _sde_crtc_setup_mixer_for_encoder(crtc, enc);
  2621. }
  2622. mutex_unlock(&sde_crtc->crtc_lock);
  2623. _sde_crtc_check_dest_scaler_data(crtc, crtc->state);
  2624. }
  2625. static void _sde_crtc_setup_is_ppsplit(struct drm_crtc_state *state)
  2626. {
  2627. int i;
  2628. struct sde_crtc_state *cstate;
  2629. cstate = to_sde_crtc_state(state);
  2630. cstate->is_ppsplit = false;
  2631. for (i = 0; i < cstate->num_connectors; i++) {
  2632. struct drm_connector *conn = cstate->connectors[i];
  2633. if (sde_connector_get_topology_name(conn) ==
  2634. SDE_RM_TOPOLOGY_PPSPLIT)
  2635. cstate->is_ppsplit = true;
  2636. }
  2637. }
  2638. static void _sde_crtc_setup_lm_bounds(struct drm_crtc *crtc,
  2639. struct drm_crtc_state *state)
  2640. {
  2641. struct sde_crtc *sde_crtc;
  2642. struct sde_crtc_state *cstate;
  2643. struct drm_display_mode *adj_mode;
  2644. u32 crtc_split_width;
  2645. int i;
  2646. if (!crtc || !state) {
  2647. SDE_ERROR("invalid args\n");
  2648. return;
  2649. }
  2650. sde_crtc = to_sde_crtc(crtc);
  2651. cstate = to_sde_crtc_state(state);
  2652. adj_mode = &state->adjusted_mode;
  2653. crtc_split_width = sde_crtc_get_mixer_width(sde_crtc, cstate, adj_mode);
  2654. for (i = 0; i < sde_crtc->num_mixers; i++) {
  2655. cstate->lm_bounds[i].x = crtc_split_width * i;
  2656. cstate->lm_bounds[i].y = 0;
  2657. cstate->lm_bounds[i].w = crtc_split_width;
  2658. cstate->lm_bounds[i].h =
  2659. sde_crtc_get_mixer_height(sde_crtc, cstate, adj_mode);
  2660. memcpy(&cstate->lm_roi[i], &cstate->lm_bounds[i],
  2661. sizeof(cstate->lm_roi[i]));
  2662. SDE_EVT32_VERBOSE(DRMID(crtc), i,
  2663. cstate->lm_bounds[i].x, cstate->lm_bounds[i].y,
  2664. cstate->lm_bounds[i].w, cstate->lm_bounds[i].h);
  2665. SDE_DEBUG("%s: lm%d bnd&roi (%d,%d,%d,%d)\n", sde_crtc->name, i,
  2666. cstate->lm_roi[i].x, cstate->lm_roi[i].y,
  2667. cstate->lm_roi[i].w, cstate->lm_roi[i].h);
  2668. }
  2669. drm_mode_debug_printmodeline(adj_mode);
  2670. }
  2671. static void _sde_crtc_clear_all_blend_stages(struct sde_crtc *sde_crtc)
  2672. {
  2673. struct sde_crtc_mixer mixer;
  2674. /*
  2675. * Use mixer[0] to get hw_ctl which will use ops to clear
  2676. * all blendstages. Clear all blendstages will iterate through
  2677. * all mixers.
  2678. */
  2679. if (sde_crtc->num_mixers) {
  2680. mixer = sde_crtc->mixers[0];
  2681. if (mixer.hw_ctl && mixer.hw_ctl->ops.clear_all_blendstages)
  2682. mixer.hw_ctl->ops.clear_all_blendstages(mixer.hw_ctl);
  2683. if (mixer.hw_ctl && mixer.hw_ctl->ops.set_active_pipes)
  2684. mixer.hw_ctl->ops.set_active_pipes(mixer.hw_ctl, NULL);
  2685. }
  2686. }
  2687. static void sde_crtc_atomic_begin(struct drm_crtc *crtc,
  2688. struct drm_crtc_state *old_state)
  2689. {
  2690. struct sde_crtc *sde_crtc;
  2691. struct drm_encoder *encoder;
  2692. struct drm_device *dev;
  2693. struct sde_kms *sde_kms;
  2694. struct sde_splash_display *splash_display;
  2695. bool cont_splash_enabled = false;
  2696. size_t i;
  2697. if (!crtc) {
  2698. SDE_ERROR("invalid crtc\n");
  2699. return;
  2700. }
  2701. if (!crtc->state->enable) {
  2702. SDE_DEBUG("crtc%d -> enable %d, skip atomic_begin\n",
  2703. crtc->base.id, crtc->state->enable);
  2704. return;
  2705. }
  2706. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2707. SDE_ERROR("power resource is not enabled\n");
  2708. return;
  2709. }
  2710. sde_kms = _sde_crtc_get_kms(crtc);
  2711. if (!sde_kms)
  2712. return;
  2713. SDE_ATRACE_BEGIN("crtc_atomic_begin");
  2714. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2715. sde_crtc = to_sde_crtc(crtc);
  2716. dev = crtc->dev;
  2717. if (!sde_crtc->num_mixers) {
  2718. _sde_crtc_setup_mixers(crtc);
  2719. _sde_crtc_setup_is_ppsplit(crtc->state);
  2720. _sde_crtc_setup_lm_bounds(crtc, crtc->state);
  2721. _sde_crtc_clear_all_blend_stages(sde_crtc);
  2722. }
  2723. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2724. if (encoder->crtc != crtc)
  2725. continue;
  2726. /* encoder will trigger pending mask now */
  2727. sde_encoder_trigger_kickoff_pending(encoder);
  2728. }
  2729. /* update performance setting */
  2730. sde_core_perf_crtc_update(crtc, 1, false);
  2731. /*
  2732. * If no mixers have been allocated in sde_crtc_atomic_check(),
  2733. * it means we are trying to flush a CRTC whose state is disabled:
  2734. * nothing else needs to be done.
  2735. */
  2736. if (unlikely(!sde_crtc->num_mixers))
  2737. goto end;
  2738. _sde_crtc_blend_setup(crtc, old_state, true);
  2739. _sde_crtc_dest_scaler_setup(crtc);
  2740. /*
  2741. * Since CP properties use AXI buffer to program the
  2742. * HW, check if context bank is in attached state,
  2743. * apply color processing properties only if
  2744. * smmu state is attached,
  2745. */
  2746. for (i = 0; i < MAX_DSI_DISPLAYS; i++) {
  2747. splash_display = &sde_kms->splash_data.splash_display[i];
  2748. if (splash_display->cont_splash_enabled &&
  2749. splash_display->encoder &&
  2750. crtc == splash_display->encoder->crtc)
  2751. cont_splash_enabled = true;
  2752. }
  2753. if (sde_kms_is_cp_operation_allowed(sde_kms) &&
  2754. (cont_splash_enabled || sde_crtc->enabled))
  2755. sde_cp_crtc_apply_properties(crtc);
  2756. /*
  2757. * PP_DONE irq is only used by command mode for now.
  2758. * It is better to request pending before FLUSH and START trigger
  2759. * to make sure no pp_done irq missed.
  2760. * This is safe because no pp_done will happen before SW trigger
  2761. * in command mode.
  2762. */
  2763. end:
  2764. SDE_ATRACE_END("crtc_atomic_begin");
  2765. }
  2766. static void sde_crtc_atomic_flush(struct drm_crtc *crtc,
  2767. struct drm_crtc_state *old_crtc_state)
  2768. {
  2769. struct drm_encoder *encoder;
  2770. struct sde_crtc *sde_crtc;
  2771. struct drm_device *dev;
  2772. struct drm_plane *plane;
  2773. struct msm_drm_private *priv;
  2774. struct sde_crtc_state *cstate;
  2775. struct sde_kms *sde_kms;
  2776. int i;
  2777. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  2778. SDE_ERROR("invalid crtc\n");
  2779. return;
  2780. }
  2781. if (!crtc->state->enable) {
  2782. SDE_DEBUG("crtc%d -> enable %d, skip atomic_flush\n",
  2783. crtc->base.id, crtc->state->enable);
  2784. return;
  2785. }
  2786. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  2787. SDE_ERROR("power resource is not enabled\n");
  2788. return;
  2789. }
  2790. sde_kms = _sde_crtc_get_kms(crtc);
  2791. if (!sde_kms) {
  2792. SDE_ERROR("invalid kms\n");
  2793. return;
  2794. }
  2795. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2796. sde_crtc = to_sde_crtc(crtc);
  2797. cstate = to_sde_crtc_state(crtc->state);
  2798. dev = crtc->dev;
  2799. priv = dev->dev_private;
  2800. if ((sde_crtc->cache_state == CACHE_STATE_PRE_CACHE) &&
  2801. sde_crtc_get_property(cstate, CRTC_PROP_CACHE_STATE))
  2802. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_WRITE,
  2803. false);
  2804. else
  2805. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL, false);
  2806. /*
  2807. * If no mixers has been allocated in sde_crtc_atomic_check(),
  2808. * it means we are trying to flush a CRTC whose state is disabled:
  2809. * nothing else needs to be done.
  2810. */
  2811. if (unlikely(!sde_crtc->num_mixers))
  2812. return;
  2813. SDE_ATRACE_BEGIN("sde_crtc_atomic_flush");
  2814. /*
  2815. * For planes without commit update, drm framework will not add
  2816. * those planes to current state since hardware update is not
  2817. * required. However, if those planes were power collapsed since
  2818. * last commit cycle, driver has to restore the hardware state
  2819. * of those planes explicitly here prior to plane flush.
  2820. * Also use this iteration to see if any plane requires cache,
  2821. * so during the perf update driver can activate/deactivate
  2822. * the cache accordingly.
  2823. */
  2824. for (i = 0; i < SDE_SYS_CACHE_MAX; i++)
  2825. sde_crtc->new_perf.llcc_active[i] = false;
  2826. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2827. sde_plane_restore(plane);
  2828. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  2829. if (sde_plane_is_cache_required(plane, i))
  2830. sde_crtc->new_perf.llcc_active[i] = true;
  2831. }
  2832. }
  2833. sde_core_perf_crtc_update_llcc(crtc);
  2834. /* wait for acquire fences before anything else is done */
  2835. _sde_crtc_wait_for_fences(crtc);
  2836. if (!cstate->rsc_update) {
  2837. drm_for_each_encoder_mask(encoder, dev,
  2838. crtc->state->encoder_mask) {
  2839. cstate->rsc_client =
  2840. sde_encoder_get_rsc_client(encoder);
  2841. }
  2842. cstate->rsc_update = true;
  2843. }
  2844. /*
  2845. * Final plane updates: Give each plane a chance to complete all
  2846. * required writes/flushing before crtc's "flush
  2847. * everything" call below.
  2848. */
  2849. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2850. if (sde_kms->smmu_state.transition_error)
  2851. sde_plane_set_error(plane, true);
  2852. sde_plane_flush(plane);
  2853. }
  2854. /* Kickoff will be scheduled by outer layer */
  2855. SDE_ATRACE_END("sde_crtc_atomic_flush");
  2856. }
  2857. /**
  2858. * sde_crtc_destroy_state - state destroy hook
  2859. * @crtc: drm CRTC
  2860. * @state: CRTC state object to release
  2861. */
  2862. static void sde_crtc_destroy_state(struct drm_crtc *crtc,
  2863. struct drm_crtc_state *state)
  2864. {
  2865. struct sde_crtc *sde_crtc;
  2866. struct sde_crtc_state *cstate;
  2867. struct drm_encoder *enc;
  2868. struct sde_kms *sde_kms;
  2869. if (!crtc || !state) {
  2870. SDE_ERROR("invalid argument(s)\n");
  2871. return;
  2872. }
  2873. sde_crtc = to_sde_crtc(crtc);
  2874. cstate = to_sde_crtc_state(state);
  2875. sde_kms = _sde_crtc_get_kms(crtc);
  2876. if (!sde_kms) {
  2877. SDE_ERROR("invalid sde_kms\n");
  2878. return;
  2879. }
  2880. SDE_DEBUG("crtc%d\n", crtc->base.id);
  2881. drm_for_each_encoder_mask(enc, crtc->dev, state->encoder_mask)
  2882. sde_rm_release(&sde_kms->rm, enc, true);
  2883. __drm_atomic_helper_crtc_destroy_state(state);
  2884. /* destroy value helper */
  2885. msm_property_destroy_state(&sde_crtc->property_info, cstate,
  2886. &cstate->property_state);
  2887. }
  2888. static int _sde_crtc_flush_event_thread(struct drm_crtc *crtc)
  2889. {
  2890. struct sde_crtc *sde_crtc;
  2891. int i;
  2892. if (!crtc) {
  2893. SDE_ERROR("invalid argument\n");
  2894. return -EINVAL;
  2895. }
  2896. sde_crtc = to_sde_crtc(crtc);
  2897. if (!atomic_read(&sde_crtc->frame_pending)) {
  2898. SDE_DEBUG("no frames pending\n");
  2899. return 0;
  2900. }
  2901. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_ENTRY);
  2902. /*
  2903. * flush all the event thread work to make sure all the
  2904. * FRAME_EVENTS from encoder are propagated to crtc
  2905. */
  2906. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  2907. if (list_empty(&sde_crtc->frame_events[i].list))
  2908. kthread_flush_work(&sde_crtc->frame_events[i].work);
  2909. }
  2910. SDE_EVT32_VERBOSE(DRMID(crtc), SDE_EVTLOG_FUNC_EXIT);
  2911. return 0;
  2912. }
  2913. /**
  2914. * _sde_crtc_remove_pipe_flush - remove staged pipes from flush mask
  2915. * @crtc: Pointer to crtc structure
  2916. */
  2917. static void _sde_crtc_remove_pipe_flush(struct drm_crtc *crtc)
  2918. {
  2919. struct drm_plane *plane;
  2920. struct drm_plane_state *state;
  2921. struct sde_crtc *sde_crtc;
  2922. struct sde_crtc_mixer *mixer;
  2923. struct sde_hw_ctl *ctl;
  2924. if (!crtc)
  2925. return;
  2926. sde_crtc = to_sde_crtc(crtc);
  2927. mixer = sde_crtc->mixers;
  2928. if (!mixer)
  2929. return;
  2930. ctl = mixer->hw_ctl;
  2931. drm_atomic_crtc_for_each_plane(plane, crtc) {
  2932. state = plane->state;
  2933. if (!state)
  2934. continue;
  2935. /* clear plane flush bitmask */
  2936. sde_plane_ctl_flush(plane, ctl, false);
  2937. }
  2938. }
  2939. static void _sde_crtc_schedule_idle_notify(struct drm_crtc *crtc,
  2940. struct drm_crtc_state *old_state)
  2941. {
  2942. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  2943. struct sde_crtc_state *cstate = to_sde_crtc_state(old_state);
  2944. struct sde_kms *sde_kms = _sde_crtc_get_kms(crtc);
  2945. struct msm_drm_private *priv;
  2946. struct msm_drm_thread *event_thread;
  2947. int idle_time = 0;
  2948. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private)
  2949. return;
  2950. priv = sde_kms->dev->dev_private;
  2951. idle_time = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_TIMEOUT);
  2952. if (!idle_time ||
  2953. !sde_encoder_check_curr_mode(sde_crtc->mixers[0].encoder,
  2954. MSM_DISPLAY_VIDEO_MODE) ||
  2955. (crtc->index >= ARRAY_SIZE(priv->event_thread)))
  2956. return;
  2957. /* schedule the idle notify delayed work */
  2958. event_thread = &priv->event_thread[crtc->index];
  2959. kthread_mod_delayed_work(&event_thread->worker,
  2960. &sde_crtc->idle_notify_work, msecs_to_jiffies(idle_time));
  2961. SDE_DEBUG("schedule idle notify work in %dms\n", idle_time);
  2962. }
  2963. /**
  2964. * sde_crtc_reset_hw - attempt hardware reset on errors
  2965. * @crtc: Pointer to DRM crtc instance
  2966. * @old_state: Pointer to crtc state for previous commit
  2967. * @recovery_events: Whether or not recovery events are enabled
  2968. * Returns: Zero if current commit should still be attempted
  2969. */
  2970. int sde_crtc_reset_hw(struct drm_crtc *crtc, struct drm_crtc_state *old_state,
  2971. bool recovery_events)
  2972. {
  2973. struct drm_plane *plane_halt[MAX_PLANES];
  2974. struct drm_plane *plane;
  2975. struct drm_encoder *encoder;
  2976. struct sde_crtc *sde_crtc;
  2977. struct sde_crtc_state *cstate;
  2978. struct sde_hw_ctl *ctl;
  2979. signed int i, plane_count;
  2980. int rc;
  2981. if (!crtc || !crtc->dev || !old_state || !crtc->state)
  2982. return -EINVAL;
  2983. sde_crtc = to_sde_crtc(crtc);
  2984. cstate = to_sde_crtc_state(crtc->state);
  2985. SDE_EVT32(DRMID(crtc), recovery_events, SDE_EVTLOG_FUNC_ENTRY);
  2986. /* optionally generate a panic instead of performing a h/w reset */
  2987. SDE_DBG_CTRL("stop_ftrace", "reset_hw_panic");
  2988. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  2989. ctl = sde_crtc->mixers[i].hw_ctl;
  2990. if (!ctl || !ctl->ops.reset)
  2991. continue;
  2992. rc = ctl->ops.reset(ctl);
  2993. if (rc) {
  2994. SDE_DEBUG("crtc%d: ctl%d reset failure\n",
  2995. crtc->base.id, ctl->idx - CTL_0);
  2996. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0,
  2997. SDE_EVTLOG_ERROR);
  2998. break;
  2999. }
  3000. }
  3001. /* Early out if simple ctl reset succeeded */
  3002. if (i == sde_crtc->num_ctls)
  3003. return 0;
  3004. SDE_DEBUG("crtc%d: issuing hard reset\n", DRMID(crtc));
  3005. /* force all components in the system into reset at the same time */
  3006. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3007. ctl = sde_crtc->mixers[i].hw_ctl;
  3008. if (!ctl || !ctl->ops.hard_reset)
  3009. continue;
  3010. SDE_EVT32(DRMID(crtc), ctl->idx - CTL_0);
  3011. ctl->ops.hard_reset(ctl, true);
  3012. }
  3013. plane_count = 0;
  3014. drm_atomic_crtc_state_for_each_plane(plane, old_state) {
  3015. if (plane_count >= ARRAY_SIZE(plane_halt))
  3016. break;
  3017. plane_halt[plane_count++] = plane;
  3018. sde_plane_halt_requests(plane, true);
  3019. sde_plane_set_revalidate(plane, true);
  3020. }
  3021. /* provide safe "border color only" commit configuration for later */
  3022. _sde_crtc_remove_pipe_flush(crtc);
  3023. _sde_crtc_blend_setup(crtc, old_state, false);
  3024. /* take h/w components out of reset */
  3025. for (i = plane_count - 1; i >= 0; --i)
  3026. sde_plane_halt_requests(plane_halt[i], false);
  3027. /* attempt to poll for start of frame cycle before reset release */
  3028. list_for_each_entry(encoder,
  3029. &crtc->dev->mode_config.encoder_list, head) {
  3030. if (encoder->crtc != crtc)
  3031. continue;
  3032. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3033. sde_encoder_poll_line_counts(encoder);
  3034. }
  3035. for (i = 0; i < sde_crtc->num_ctls; ++i) {
  3036. ctl = sde_crtc->mixers[i].hw_ctl;
  3037. if (!ctl || !ctl->ops.hard_reset)
  3038. continue;
  3039. ctl->ops.hard_reset(ctl, false);
  3040. }
  3041. list_for_each_entry(encoder,
  3042. &crtc->dev->mode_config.encoder_list, head) {
  3043. if (encoder->crtc != crtc)
  3044. continue;
  3045. if (sde_encoder_get_intf_mode(encoder) == INTF_MODE_VIDEO)
  3046. sde_encoder_kickoff(encoder, false);
  3047. }
  3048. /* panic the device if VBIF is not in good state */
  3049. return !recovery_events ? 0 : -EAGAIN;
  3050. }
  3051. void sde_crtc_commit_kickoff(struct drm_crtc *crtc,
  3052. struct drm_crtc_state *old_state)
  3053. {
  3054. struct drm_encoder *encoder;
  3055. struct drm_device *dev;
  3056. struct sde_crtc *sde_crtc;
  3057. struct sde_kms *sde_kms;
  3058. struct sde_crtc_state *cstate;
  3059. bool is_error = false;
  3060. unsigned long flags;
  3061. enum sde_crtc_idle_pc_state idle_pc_state;
  3062. struct sde_encoder_kickoff_params params = { 0 };
  3063. if (!crtc) {
  3064. SDE_ERROR("invalid argument\n");
  3065. return;
  3066. }
  3067. dev = crtc->dev;
  3068. sde_crtc = to_sde_crtc(crtc);
  3069. sde_kms = _sde_crtc_get_kms(crtc);
  3070. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  3071. SDE_ERROR("invalid argument\n");
  3072. return;
  3073. }
  3074. cstate = to_sde_crtc_state(crtc->state);
  3075. /*
  3076. * If no mixers has been allocated in sde_crtc_atomic_check(),
  3077. * it means we are trying to start a CRTC whose state is disabled:
  3078. * nothing else needs to be done.
  3079. */
  3080. if (unlikely(!sde_crtc->num_mixers))
  3081. return;
  3082. SDE_ATRACE_BEGIN("crtc_commit");
  3083. idle_pc_state = sde_crtc_get_property(cstate, CRTC_PROP_IDLE_PC_STATE);
  3084. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3085. if (encoder->crtc != crtc)
  3086. continue;
  3087. /*
  3088. * Encoder will flush/start now, unless it has a tx pending.
  3089. * If so, it may delay and flush at an irq event (e.g. ppdone)
  3090. */
  3091. params.affected_displays = _sde_crtc_get_displays_affected(crtc,
  3092. crtc->state);
  3093. if (sde_encoder_prepare_for_kickoff(encoder, &params))
  3094. sde_crtc->needs_hw_reset = true;
  3095. if (idle_pc_state != IDLE_PC_NONE)
  3096. sde_encoder_control_idle_pc(encoder,
  3097. (idle_pc_state == IDLE_PC_ENABLE) ? true : false);
  3098. }
  3099. /*
  3100. * Optionally attempt h/w recovery if any errors were detected while
  3101. * preparing for the kickoff
  3102. */
  3103. if (sde_crtc->needs_hw_reset) {
  3104. sde_crtc->frame_trigger_mode = params.frame_trigger_mode;
  3105. if (sde_crtc->frame_trigger_mode
  3106. != FRAME_DONE_WAIT_POSTED_START &&
  3107. sde_crtc_reset_hw(crtc, old_state,
  3108. params.recovery_events_enabled))
  3109. is_error = true;
  3110. sde_crtc->needs_hw_reset = false;
  3111. }
  3112. sde_crtc_calc_fps(sde_crtc);
  3113. SDE_ATRACE_BEGIN("flush_event_thread");
  3114. _sde_crtc_flush_event_thread(crtc);
  3115. SDE_ATRACE_END("flush_event_thread");
  3116. sde_crtc->plane_mask_old = crtc->state->plane_mask;
  3117. if (atomic_inc_return(&sde_crtc->frame_pending) == 1) {
  3118. /* acquire bandwidth and other resources */
  3119. SDE_DEBUG("crtc%d first commit\n", crtc->base.id);
  3120. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE1);
  3121. } else {
  3122. SDE_DEBUG("crtc%d commit\n", crtc->base.id);
  3123. SDE_EVT32(DRMID(crtc), SDE_EVTLOG_FUNC_CASE2);
  3124. }
  3125. sde_crtc->play_count++;
  3126. sde_vbif_clear_errors(sde_kms);
  3127. if (is_error) {
  3128. _sde_crtc_remove_pipe_flush(crtc);
  3129. _sde_crtc_blend_setup(crtc, old_state, false);
  3130. }
  3131. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3132. if (encoder->crtc != crtc)
  3133. continue;
  3134. sde_encoder_kickoff(encoder, false);
  3135. }
  3136. /* store the event after frame trigger */
  3137. if (sde_crtc->event) {
  3138. WARN_ON(sde_crtc->event);
  3139. } else {
  3140. spin_lock_irqsave(&dev->event_lock, flags);
  3141. sde_crtc->event = crtc->state->event;
  3142. spin_unlock_irqrestore(&dev->event_lock, flags);
  3143. }
  3144. _sde_crtc_schedule_idle_notify(crtc, old_state);
  3145. SDE_ATRACE_END("crtc_commit");
  3146. }
  3147. /**
  3148. * _sde_crtc_vblank_enable_no_lock - update power resource and vblank request
  3149. * @sde_crtc: Pointer to sde crtc structure
  3150. * @enable: Whether to enable/disable vblanks
  3151. *
  3152. * @Return: error code
  3153. */
  3154. static int _sde_crtc_vblank_enable_no_lock(
  3155. struct sde_crtc *sde_crtc, bool enable)
  3156. {
  3157. struct drm_crtc *crtc;
  3158. struct drm_encoder *enc;
  3159. if (!sde_crtc) {
  3160. SDE_ERROR("invalid crtc\n");
  3161. return -EINVAL;
  3162. }
  3163. crtc = &sde_crtc->base;
  3164. if (enable) {
  3165. int ret;
  3166. /* drop lock since power crtc cb may try to re-acquire lock */
  3167. mutex_unlock(&sde_crtc->crtc_lock);
  3168. ret = pm_runtime_get_sync(crtc->dev->dev);
  3169. mutex_lock(&sde_crtc->crtc_lock);
  3170. if (ret < 0)
  3171. return ret;
  3172. drm_for_each_encoder_mask(enc, crtc->dev,
  3173. crtc->state->encoder_mask) {
  3174. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3175. sde_crtc->enabled);
  3176. sde_encoder_register_vblank_callback(enc,
  3177. sde_crtc_vblank_cb, (void *)crtc);
  3178. }
  3179. } else {
  3180. drm_for_each_encoder_mask(enc, crtc->dev,
  3181. crtc->state->encoder_mask) {
  3182. SDE_EVT32(DRMID(&sde_crtc->base), DRMID(enc), enable,
  3183. sde_crtc->enabled);
  3184. sde_encoder_register_vblank_callback(enc, NULL, NULL);
  3185. }
  3186. /* drop lock since power crtc cb may try to re-acquire lock */
  3187. mutex_unlock(&sde_crtc->crtc_lock);
  3188. pm_runtime_put_sync(crtc->dev->dev);
  3189. mutex_lock(&sde_crtc->crtc_lock);
  3190. }
  3191. return 0;
  3192. }
  3193. /**
  3194. * sde_crtc_duplicate_state - state duplicate hook
  3195. * @crtc: Pointer to drm crtc structure
  3196. * @Returns: Pointer to new drm_crtc_state structure
  3197. */
  3198. static struct drm_crtc_state *sde_crtc_duplicate_state(struct drm_crtc *crtc)
  3199. {
  3200. struct sde_crtc *sde_crtc;
  3201. struct sde_crtc_state *cstate, *old_cstate;
  3202. if (!crtc || !crtc->state) {
  3203. SDE_ERROR("invalid argument(s)\n");
  3204. return NULL;
  3205. }
  3206. sde_crtc = to_sde_crtc(crtc);
  3207. old_cstate = to_sde_crtc_state(crtc->state);
  3208. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3209. if (!cstate) {
  3210. SDE_ERROR("failed to allocate state\n");
  3211. return NULL;
  3212. }
  3213. /* duplicate value helper */
  3214. msm_property_duplicate_state(&sde_crtc->property_info,
  3215. old_cstate, cstate,
  3216. &cstate->property_state, cstate->property_values);
  3217. /* duplicate base helper */
  3218. __drm_atomic_helper_crtc_duplicate_state(crtc, &cstate->base);
  3219. return &cstate->base;
  3220. }
  3221. /**
  3222. * sde_crtc_reset - reset hook for CRTCs
  3223. * Resets the atomic state for @crtc by freeing the state pointer (which might
  3224. * be NULL, e.g. at driver load time) and allocating a new empty state object.
  3225. * @crtc: Pointer to drm crtc structure
  3226. */
  3227. static void sde_crtc_reset(struct drm_crtc *crtc)
  3228. {
  3229. struct sde_crtc *sde_crtc;
  3230. struct sde_crtc_state *cstate;
  3231. if (!crtc) {
  3232. SDE_ERROR("invalid crtc\n");
  3233. return;
  3234. }
  3235. /* revert suspend actions, if necessary */
  3236. if (!sde_crtc_is_reset_required(crtc)) {
  3237. SDE_DEBUG("avoiding reset for crtc:%d\n", crtc->base.id);
  3238. return;
  3239. }
  3240. /* remove previous state, if present */
  3241. if (crtc->state) {
  3242. sde_crtc_destroy_state(crtc, crtc->state);
  3243. crtc->state = 0;
  3244. }
  3245. sde_crtc = to_sde_crtc(crtc);
  3246. cstate = msm_property_alloc_state(&sde_crtc->property_info);
  3247. if (!cstate) {
  3248. SDE_ERROR("failed to allocate state\n");
  3249. return;
  3250. }
  3251. /* reset value helper */
  3252. msm_property_reset_state(&sde_crtc->property_info, cstate,
  3253. &cstate->property_state,
  3254. cstate->property_values);
  3255. _sde_crtc_set_input_fence_timeout(cstate);
  3256. cstate->base.crtc = crtc;
  3257. crtc->state = &cstate->base;
  3258. }
  3259. static void sde_crtc_handle_power_event(u32 event_type, void *arg)
  3260. {
  3261. struct drm_crtc *crtc = arg;
  3262. struct sde_crtc *sde_crtc;
  3263. struct sde_crtc_state *cstate;
  3264. struct drm_plane *plane;
  3265. struct drm_encoder *encoder;
  3266. u32 power_on;
  3267. unsigned long flags;
  3268. struct sde_crtc_irq_info *node = NULL;
  3269. int ret = 0;
  3270. struct drm_event event;
  3271. if (!crtc) {
  3272. SDE_ERROR("invalid crtc\n");
  3273. return;
  3274. }
  3275. sde_crtc = to_sde_crtc(crtc);
  3276. cstate = to_sde_crtc_state(crtc->state);
  3277. mutex_lock(&sde_crtc->crtc_lock);
  3278. SDE_EVT32(DRMID(crtc), event_type);
  3279. switch (event_type) {
  3280. case SDE_POWER_EVENT_POST_ENABLE:
  3281. /* restore encoder; crtc will be programmed during commit */
  3282. drm_for_each_encoder_mask(encoder, crtc->dev,
  3283. crtc->state->encoder_mask) {
  3284. sde_encoder_virt_restore(encoder);
  3285. }
  3286. /* restore UIDLE */
  3287. sde_core_perf_crtc_update_uidle(crtc, true);
  3288. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3289. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3290. ret = 0;
  3291. if (node->func)
  3292. ret = node->func(crtc, true, &node->irq);
  3293. if (ret)
  3294. SDE_ERROR("%s failed to enable event %x\n",
  3295. sde_crtc->name, node->event);
  3296. }
  3297. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3298. sde_cp_crtc_post_ipc(crtc);
  3299. break;
  3300. case SDE_POWER_EVENT_PRE_DISABLE:
  3301. drm_for_each_encoder_mask(encoder, crtc->dev,
  3302. crtc->state->encoder_mask) {
  3303. /*
  3304. * disable the vsync source after updating the
  3305. * rsc state. rsc state update might have vsync wait
  3306. * and vsync source must be disabled after it.
  3307. * It will avoid generating any vsync from this point
  3308. * till mode-2 entry. It is SW workaround for HW
  3309. * limitation and should not be removed without
  3310. * checking the updated design.
  3311. */
  3312. sde_encoder_control_te(encoder, false);
  3313. }
  3314. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3315. node = NULL;
  3316. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3317. ret = 0;
  3318. if (node->func)
  3319. ret = node->func(crtc, false, &node->irq);
  3320. if (ret)
  3321. SDE_ERROR("%s failed to disable event %x\n",
  3322. sde_crtc->name, node->event);
  3323. }
  3324. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3325. sde_cp_crtc_pre_ipc(crtc);
  3326. break;
  3327. case SDE_POWER_EVENT_POST_DISABLE:
  3328. /*
  3329. * set revalidate flag in planes, so it will be re-programmed
  3330. * in the next frame update
  3331. */
  3332. drm_atomic_crtc_for_each_plane(plane, crtc)
  3333. sde_plane_set_revalidate(plane, true);
  3334. sde_cp_crtc_suspend(crtc);
  3335. /* reconfigure everything on next frame update */
  3336. set_bit(SDE_CRTC_DIRTY_DIM_LAYERS, cstate->dirty);
  3337. if (cstate->num_ds_enabled)
  3338. set_bit(SDE_CRTC_DIRTY_DEST_SCALER, cstate->dirty);
  3339. event.type = DRM_EVENT_SDE_POWER;
  3340. event.length = sizeof(power_on);
  3341. power_on = 0;
  3342. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3343. (u8 *)&power_on);
  3344. break;
  3345. default:
  3346. SDE_DEBUG("event:%d not handled\n", event_type);
  3347. break;
  3348. }
  3349. mutex_unlock(&sde_crtc->crtc_lock);
  3350. }
  3351. static void _sde_crtc_reset(struct drm_crtc *crtc)
  3352. {
  3353. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  3354. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  3355. memset(sde_crtc->mixers, 0, sizeof(sde_crtc->mixers));
  3356. sde_crtc->num_mixers = 0;
  3357. sde_crtc->mixers_swapped = false;
  3358. /* disable clk & bw control until clk & bw properties are set */
  3359. cstate->bw_control = false;
  3360. cstate->bw_split_vote = false;
  3361. sde_crtc_static_img_control(crtc, CACHE_STATE_DISABLED, false);
  3362. }
  3363. static void sde_crtc_disable(struct drm_crtc *crtc)
  3364. {
  3365. struct sde_kms *sde_kms;
  3366. struct sde_crtc *sde_crtc;
  3367. struct sde_crtc_state *cstate;
  3368. struct drm_encoder *encoder;
  3369. struct msm_drm_private *priv;
  3370. unsigned long flags;
  3371. struct sde_crtc_irq_info *node = NULL;
  3372. struct drm_event event;
  3373. u32 power_on;
  3374. bool in_cont_splash = false;
  3375. int ret, i;
  3376. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !crtc->state) {
  3377. SDE_ERROR("invalid crtc\n");
  3378. return;
  3379. }
  3380. sde_kms = _sde_crtc_get_kms(crtc);
  3381. if (!sde_kms) {
  3382. SDE_ERROR("invalid kms\n");
  3383. return;
  3384. }
  3385. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3386. SDE_ERROR("power resource is not enabled\n");
  3387. return;
  3388. }
  3389. sde_crtc = to_sde_crtc(crtc);
  3390. cstate = to_sde_crtc_state(crtc->state);
  3391. priv = crtc->dev->dev_private;
  3392. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3393. drm_crtc_vblank_off(crtc);
  3394. mutex_lock(&sde_crtc->crtc_lock);
  3395. SDE_EVT32_VERBOSE(DRMID(crtc));
  3396. /* update color processing on suspend */
  3397. event.type = DRM_EVENT_CRTC_POWER;
  3398. event.length = sizeof(u32);
  3399. sde_cp_crtc_suspend(crtc);
  3400. power_on = 0;
  3401. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3402. (u8 *)&power_on);
  3403. _sde_crtc_flush_event_thread(crtc);
  3404. kthread_cancel_delayed_work_sync(&sde_crtc->static_cache_read_work);
  3405. kthread_cancel_delayed_work_sync(&sde_crtc->idle_notify_work);
  3406. SDE_EVT32(DRMID(crtc), sde_crtc->enabled,
  3407. crtc->state->active, crtc->state->enable);
  3408. sde_crtc->enabled = false;
  3409. /* Try to disable uidle */
  3410. sde_core_perf_crtc_update_uidle(crtc, false);
  3411. if (atomic_read(&sde_crtc->frame_pending)) {
  3412. SDE_ERROR("crtc%d frame_pending%d\n", crtc->base.id,
  3413. atomic_read(&sde_crtc->frame_pending));
  3414. SDE_EVT32(DRMID(crtc), atomic_read(&sde_crtc->frame_pending),
  3415. SDE_EVTLOG_FUNC_CASE2);
  3416. sde_core_perf_crtc_release_bw(crtc);
  3417. atomic_set(&sde_crtc->frame_pending, 0);
  3418. }
  3419. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3420. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3421. ret = 0;
  3422. if (node->func)
  3423. ret = node->func(crtc, false, &node->irq);
  3424. if (ret)
  3425. SDE_ERROR("%s failed to disable event %x\n",
  3426. sde_crtc->name, node->event);
  3427. }
  3428. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3429. drm_for_each_encoder_mask(encoder, crtc->dev,
  3430. crtc->state->encoder_mask) {
  3431. if (sde_encoder_in_cont_splash(encoder)) {
  3432. in_cont_splash = true;
  3433. break;
  3434. }
  3435. }
  3436. /* avoid clk/bw downvote if cont-splash is enabled */
  3437. if (!in_cont_splash)
  3438. sde_core_perf_crtc_update(crtc, 0, true);
  3439. drm_for_each_encoder_mask(encoder, crtc->dev,
  3440. crtc->state->encoder_mask) {
  3441. sde_encoder_register_frame_event_callback(encoder, NULL, NULL);
  3442. cstate->rsc_client = NULL;
  3443. cstate->rsc_update = false;
  3444. /*
  3445. * reset idle power-collapse to original state during suspend;
  3446. * user-mode will change the state on resume, if required
  3447. */
  3448. if (sde_kms->catalog->has_idle_pc)
  3449. sde_encoder_control_idle_pc(encoder, true);
  3450. }
  3451. if (sde_crtc->power_event)
  3452. sde_power_handle_unregister_event(&priv->phandle,
  3453. sde_crtc->power_event);
  3454. /**
  3455. * All callbacks are unregistered and frame done waits are complete
  3456. * at this point. No buffers are accessed by hardware.
  3457. * reset the fence timeline if crtc will not be enabled for this commit
  3458. */
  3459. if (!crtc->state->active || !crtc->state->enable) {
  3460. sde_fence_signal(sde_crtc->output_fence,
  3461. ktime_get(), SDE_FENCE_RESET_TIMELINE);
  3462. for (i = 0; i < cstate->num_connectors; ++i)
  3463. sde_connector_commit_reset(cstate->connectors[i],
  3464. ktime_get());
  3465. }
  3466. _sde_crtc_reset(crtc);
  3467. mutex_unlock(&sde_crtc->crtc_lock);
  3468. }
  3469. static void sde_crtc_enable(struct drm_crtc *crtc,
  3470. struct drm_crtc_state *old_crtc_state)
  3471. {
  3472. struct sde_crtc *sde_crtc;
  3473. struct drm_encoder *encoder;
  3474. struct msm_drm_private *priv;
  3475. unsigned long flags;
  3476. struct sde_crtc_irq_info *node = NULL;
  3477. struct drm_event event;
  3478. u32 power_on;
  3479. int ret, i;
  3480. struct sde_crtc_state *cstate;
  3481. if (!crtc || !crtc->dev || !crtc->dev->dev_private) {
  3482. SDE_ERROR("invalid crtc\n");
  3483. return;
  3484. }
  3485. priv = crtc->dev->dev_private;
  3486. cstate = to_sde_crtc_state(crtc->state);
  3487. if (!sde_kms_power_resource_is_enabled(crtc->dev)) {
  3488. SDE_ERROR("power resource is not enabled\n");
  3489. return;
  3490. }
  3491. SDE_DEBUG("crtc%d\n", crtc->base.id);
  3492. SDE_EVT32_VERBOSE(DRMID(crtc));
  3493. sde_crtc = to_sde_crtc(crtc);
  3494. /*
  3495. * Avoid drm_crtc_vblank_on during seamless DMS case
  3496. * when CRTC is already in enabled state
  3497. */
  3498. if (!sde_crtc->enabled)
  3499. drm_crtc_vblank_on(crtc);
  3500. mutex_lock(&sde_crtc->crtc_lock);
  3501. SDE_EVT32(DRMID(crtc), sde_crtc->enabled);
  3502. /*
  3503. * Try to enable uidle (if possible), we do this before the call
  3504. * to return early during seamless dms mode, so any fps
  3505. * change is also consider to enable/disable UIDLE
  3506. */
  3507. sde_core_perf_crtc_update_uidle(crtc, true);
  3508. /* return early if crtc is already enabled, do this after UIDLE check */
  3509. if (sde_crtc->enabled) {
  3510. if (msm_is_mode_seamless_dms(&crtc->state->adjusted_mode) ||
  3511. msm_is_mode_seamless_dyn_clk(&crtc->state->adjusted_mode))
  3512. SDE_DEBUG("%s extra crtc enable expected during DMS\n",
  3513. sde_crtc->name);
  3514. else
  3515. WARN(1, "%s unexpected crtc enable\n", sde_crtc->name);
  3516. mutex_unlock(&sde_crtc->crtc_lock);
  3517. return;
  3518. }
  3519. drm_for_each_encoder_mask(encoder, crtc->dev,
  3520. crtc->state->encoder_mask) {
  3521. sde_encoder_register_frame_event_callback(encoder,
  3522. sde_crtc_frame_event_cb, crtc);
  3523. sde_crtc_static_img_control(crtc, CACHE_STATE_NORMAL,
  3524. sde_encoder_check_curr_mode(encoder,
  3525. MSM_DISPLAY_VIDEO_MODE));
  3526. }
  3527. sde_crtc->enabled = true;
  3528. /* update color processing on resume */
  3529. event.type = DRM_EVENT_CRTC_POWER;
  3530. event.length = sizeof(u32);
  3531. sde_cp_crtc_resume(crtc);
  3532. power_on = 1;
  3533. msm_mode_object_event_notify(&crtc->base, crtc->dev, &event,
  3534. (u8 *)&power_on);
  3535. mutex_unlock(&sde_crtc->crtc_lock);
  3536. spin_lock_irqsave(&sde_crtc->spin_lock, flags);
  3537. list_for_each_entry(node, &sde_crtc->user_event_list, list) {
  3538. ret = 0;
  3539. if (node->func)
  3540. ret = node->func(crtc, true, &node->irq);
  3541. if (ret)
  3542. SDE_ERROR("%s failed to enable event %x\n",
  3543. sde_crtc->name, node->event);
  3544. }
  3545. spin_unlock_irqrestore(&sde_crtc->spin_lock, flags);
  3546. sde_crtc->power_event = sde_power_handle_register_event(
  3547. &priv->phandle,
  3548. SDE_POWER_EVENT_POST_ENABLE | SDE_POWER_EVENT_POST_DISABLE |
  3549. SDE_POWER_EVENT_PRE_DISABLE,
  3550. sde_crtc_handle_power_event, crtc, sde_crtc->name);
  3551. /* Enable ESD thread */
  3552. for (i = 0; i < cstate->num_connectors; i++)
  3553. sde_connector_schedule_status_work(cstate->connectors[i], true);
  3554. }
  3555. /* no input validation - caller API has all the checks */
  3556. static int _sde_crtc_excl_dim_layer_check(struct drm_crtc_state *state,
  3557. struct plane_state pstates[], int cnt)
  3558. {
  3559. struct sde_crtc_state *cstate = to_sde_crtc_state(state);
  3560. struct drm_display_mode *mode = &state->adjusted_mode;
  3561. const struct drm_plane_state *pstate;
  3562. struct sde_plane_state *sde_pstate;
  3563. int rc = 0, i;
  3564. /* Check dim layer rect bounds and stage */
  3565. for (i = 0; i < cstate->num_dim_layers; i++) {
  3566. if ((CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.y,
  3567. cstate->dim_layer[i].rect.h, mode->vdisplay)) ||
  3568. (CHECK_LAYER_BOUNDS(cstate->dim_layer[i].rect.x,
  3569. cstate->dim_layer[i].rect.w, mode->hdisplay)) ||
  3570. (cstate->dim_layer[i].stage >= SDE_STAGE_MAX) ||
  3571. (!cstate->dim_layer[i].rect.w) ||
  3572. (!cstate->dim_layer[i].rect.h)) {
  3573. SDE_ERROR("invalid dim_layer:{%d,%d,%d,%d}, stage:%d\n",
  3574. cstate->dim_layer[i].rect.x,
  3575. cstate->dim_layer[i].rect.y,
  3576. cstate->dim_layer[i].rect.w,
  3577. cstate->dim_layer[i].rect.h,
  3578. cstate->dim_layer[i].stage);
  3579. SDE_ERROR("display: %dx%d\n", mode->hdisplay,
  3580. mode->vdisplay);
  3581. rc = -E2BIG;
  3582. goto end;
  3583. }
  3584. }
  3585. /* log all src and excl_rect, useful for debugging */
  3586. for (i = 0; i < cnt; i++) {
  3587. pstate = pstates[i].drm_pstate;
  3588. sde_pstate = to_sde_plane_state(pstate);
  3589. SDE_DEBUG("p %d z %d src{%d,%d,%d,%d} excl_rect{%d,%d,%d,%d}\n",
  3590. pstate->plane->base.id, pstates[i].stage,
  3591. pstate->crtc_x, pstate->crtc_y,
  3592. pstate->crtc_w, pstate->crtc_h,
  3593. sde_pstate->excl_rect.x, sde_pstate->excl_rect.y,
  3594. sde_pstate->excl_rect.w, sde_pstate->excl_rect.h);
  3595. }
  3596. end:
  3597. return rc;
  3598. }
  3599. static int _sde_crtc_check_secure_blend_config(struct drm_crtc *crtc,
  3600. struct drm_crtc_state *state, struct plane_state pstates[],
  3601. struct sde_crtc_state *cstate, struct sde_kms *sde_kms,
  3602. int cnt, int secure, int fb_ns, int fb_sec, int fb_sec_dir)
  3603. {
  3604. struct drm_plane *plane;
  3605. int i;
  3606. if (secure == SDE_DRM_SEC_ONLY) {
  3607. /*
  3608. * validate planes - only fb_sec_dir is allowed during sec_crtc
  3609. * - fb_sec_dir is for secure camera preview and
  3610. * secure display use case
  3611. * - fb_sec is for secure video playback
  3612. * - fb_ns is for normal non secure use cases
  3613. */
  3614. if (fb_ns || fb_sec) {
  3615. SDE_ERROR(
  3616. "crtc%d: invalid fb_modes Sec:%d, NS:%d, Sec_Dir:%d\n",
  3617. DRMID(crtc), fb_sec, fb_ns, fb_sec_dir);
  3618. return -EINVAL;
  3619. }
  3620. /*
  3621. * - only one blending stage is allowed in sec_crtc
  3622. * - validate if pipe is allowed for sec-ui updates
  3623. */
  3624. for (i = 1; i < cnt; i++) {
  3625. if (!pstates[i].drm_pstate
  3626. || !pstates[i].drm_pstate->plane) {
  3627. SDE_ERROR("crtc%d: invalid pstate at i:%d\n",
  3628. DRMID(crtc), i);
  3629. return -EINVAL;
  3630. }
  3631. plane = pstates[i].drm_pstate->plane;
  3632. if (!sde_plane_is_sec_ui_allowed(plane)) {
  3633. SDE_ERROR("crtc%d: sec-ui not allowed in p%d\n",
  3634. DRMID(crtc), plane->base.id);
  3635. return -EINVAL;
  3636. } else if (pstates[i].stage != pstates[i-1].stage) {
  3637. SDE_ERROR(
  3638. "crtc%d: invalid blend stages %d:%d, %d:%d\n",
  3639. DRMID(crtc), i, pstates[i].stage,
  3640. i-1, pstates[i-1].stage);
  3641. return -EINVAL;
  3642. }
  3643. }
  3644. /* check if all the dim_layers are in the same stage */
  3645. for (i = 1; i < cstate->num_dim_layers; i++) {
  3646. if (cstate->dim_layer[i].stage !=
  3647. cstate->dim_layer[i-1].stage) {
  3648. SDE_ERROR(
  3649. "crtc%d: invalid dimlayer stage %d:%d, %d:%d\n",
  3650. DRMID(crtc),
  3651. i, cstate->dim_layer[i].stage,
  3652. i-1, cstate->dim_layer[i-1].stage);
  3653. return -EINVAL;
  3654. }
  3655. }
  3656. /*
  3657. * if secure-ui supported blendstage is specified,
  3658. * - fail empty commit
  3659. * - validate dim_layer or plane is staged in the supported
  3660. * blendstage
  3661. */
  3662. if (sde_kms->catalog->sui_supported_blendstage) {
  3663. int sec_stage = cnt ? pstates[0].sde_pstate->stage :
  3664. cstate->dim_layer[0].stage;
  3665. if (!sde_kms->catalog->has_base_layer)
  3666. sec_stage -= SDE_STAGE_0;
  3667. if ((!cnt && !cstate->num_dim_layers) ||
  3668. (sde_kms->catalog->sui_supported_blendstage
  3669. != sec_stage)) {
  3670. SDE_ERROR(
  3671. "crtc%d: empty cnt%d/dim%d or bad stage%d\n",
  3672. DRMID(crtc), cnt,
  3673. cstate->num_dim_layers, sec_stage);
  3674. return -EINVAL;
  3675. }
  3676. }
  3677. }
  3678. return 0;
  3679. }
  3680. static int _sde_crtc_check_secure_single_encoder(struct drm_crtc *crtc,
  3681. struct drm_crtc_state *state, int fb_sec_dir)
  3682. {
  3683. struct drm_encoder *encoder;
  3684. int encoder_cnt = 0;
  3685. if (fb_sec_dir) {
  3686. drm_for_each_encoder_mask(encoder, crtc->dev,
  3687. state->encoder_mask)
  3688. encoder_cnt++;
  3689. if (encoder_cnt > MAX_ALLOWED_ENCODER_CNT_PER_SECURE_CRTC) {
  3690. SDE_ERROR("crtc:%d invalid number of encoders:%d\n",
  3691. DRMID(crtc), encoder_cnt);
  3692. return -EINVAL;
  3693. }
  3694. }
  3695. return 0;
  3696. }
  3697. static int _sde_crtc_check_secure_state_smmu_translation(struct drm_crtc *crtc,
  3698. struct drm_crtc_state *state, struct sde_kms *sde_kms, int secure,
  3699. int fb_ns, int fb_sec, int fb_sec_dir)
  3700. {
  3701. struct sde_kms_smmu_state_data *smmu_state = &sde_kms->smmu_state;
  3702. struct drm_encoder *encoder;
  3703. int is_video_mode = false;
  3704. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  3705. if (sde_encoder_is_dsi_display(encoder))
  3706. is_video_mode |= sde_encoder_check_curr_mode(encoder,
  3707. MSM_DISPLAY_VIDEO_MODE);
  3708. }
  3709. /*
  3710. * Secure display to secure camera needs without direct
  3711. * transition is currently not allowed
  3712. */
  3713. if (fb_sec_dir && secure == SDE_DRM_SEC_NON_SEC &&
  3714. smmu_state->state != ATTACHED &&
  3715. smmu_state->secure_level == SDE_DRM_SEC_ONLY) {
  3716. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3717. smmu_state->state, smmu_state->secure_level,
  3718. secure);
  3719. goto sec_err;
  3720. }
  3721. /*
  3722. * In video mode check for null commit before transition
  3723. * from secure to non secure and vice versa
  3724. */
  3725. if (is_video_mode && smmu_state &&
  3726. state->plane_mask && crtc->state->plane_mask &&
  3727. ((fb_sec_dir && ((smmu_state->state == ATTACHED) &&
  3728. (secure == SDE_DRM_SEC_ONLY))) ||
  3729. (fb_ns && ((smmu_state->state == DETACHED) ||
  3730. (smmu_state->state == DETACH_ALL_REQ))) ||
  3731. (fb_ns && ((smmu_state->state == DETACHED_SEC) ||
  3732. (smmu_state->state == DETACH_SEC_REQ)) &&
  3733. (smmu_state->secure_level == SDE_DRM_SEC_ONLY)))) {
  3734. SDE_EVT32(DRMID(crtc), fb_ns, fb_sec_dir,
  3735. smmu_state->state, smmu_state->secure_level,
  3736. secure, crtc->state->plane_mask, state->plane_mask);
  3737. goto sec_err;
  3738. }
  3739. return 0;
  3740. sec_err:
  3741. SDE_ERROR(
  3742. "crtc%d Invalid transition;sec%d state%d slvl%d ns%d sdir%d\n",
  3743. DRMID(crtc), secure, smmu_state->state,
  3744. smmu_state->secure_level, fb_ns, fb_sec_dir);
  3745. return -EINVAL;
  3746. }
  3747. static int _sde_crtc_check_secure_conn(struct drm_crtc *crtc,
  3748. struct drm_crtc_state *state, uint32_t fb_sec)
  3749. {
  3750. bool conn_secure = false, is_wb = false;
  3751. struct drm_connector *conn;
  3752. struct drm_connector_state *conn_state;
  3753. int i;
  3754. for_each_new_connector_in_state(state->state, conn, conn_state, i) {
  3755. if (conn_state && conn_state->crtc == crtc) {
  3756. if (conn->connector_type ==
  3757. DRM_MODE_CONNECTOR_VIRTUAL)
  3758. is_wb = true;
  3759. if (sde_connector_get_property(conn_state,
  3760. CONNECTOR_PROP_FB_TRANSLATION_MODE) ==
  3761. SDE_DRM_FB_SEC)
  3762. conn_secure = true;
  3763. }
  3764. }
  3765. /*
  3766. * If any input buffers are secure for wb,
  3767. * the output buffer must also be secure.
  3768. */
  3769. if (is_wb && fb_sec && !conn_secure) {
  3770. SDE_ERROR("crtc%d: input fb sec %d, output fb secure %d\n",
  3771. DRMID(crtc), fb_sec, conn_secure);
  3772. return -EINVAL;
  3773. }
  3774. return 0;
  3775. }
  3776. static int _sde_crtc_check_secure_state(struct drm_crtc *crtc,
  3777. struct drm_crtc_state *state, struct plane_state pstates[],
  3778. int cnt)
  3779. {
  3780. struct sde_crtc_state *cstate;
  3781. struct sde_kms *sde_kms;
  3782. uint32_t secure;
  3783. uint32_t fb_ns = 0, fb_sec = 0, fb_sec_dir = 0;
  3784. int rc;
  3785. if (!crtc || !state) {
  3786. SDE_ERROR("invalid arguments\n");
  3787. return -EINVAL;
  3788. }
  3789. sde_kms = _sde_crtc_get_kms(crtc);
  3790. if (!sde_kms || !sde_kms->catalog) {
  3791. SDE_ERROR("invalid kms\n");
  3792. return -EINVAL;
  3793. }
  3794. cstate = to_sde_crtc_state(state);
  3795. secure = sde_crtc_get_property(cstate, CRTC_PROP_SECURITY_LEVEL);
  3796. rc = sde_crtc_state_find_plane_fb_modes(state, &fb_ns,
  3797. &fb_sec, &fb_sec_dir);
  3798. if (rc)
  3799. return rc;
  3800. rc = _sde_crtc_check_secure_blend_config(crtc, state, pstates, cstate,
  3801. sde_kms, cnt, secure, fb_ns, fb_sec, fb_sec_dir);
  3802. if (rc)
  3803. return rc;
  3804. rc = _sde_crtc_check_secure_conn(crtc, state, fb_sec);
  3805. if (rc)
  3806. return rc;
  3807. /*
  3808. * secure_crtc is not allowed in a shared toppolgy
  3809. * across different encoders.
  3810. */
  3811. rc = _sde_crtc_check_secure_single_encoder(crtc, state, fb_sec_dir);
  3812. if (rc)
  3813. return rc;
  3814. rc = _sde_crtc_check_secure_state_smmu_translation(crtc, state, sde_kms,
  3815. secure, fb_ns, fb_sec, fb_sec_dir);
  3816. if (rc)
  3817. return rc;
  3818. SDE_DEBUG("crtc:%d Secure validation successful\n", DRMID(crtc));
  3819. return 0;
  3820. }
  3821. static int _sde_crtc_check_get_pstates(struct drm_crtc *crtc,
  3822. struct drm_crtc_state *state,
  3823. struct drm_display_mode *mode,
  3824. struct plane_state *pstates,
  3825. struct drm_plane *plane,
  3826. struct sde_multirect_plane_states *multirect_plane,
  3827. int *cnt)
  3828. {
  3829. struct sde_crtc *sde_crtc;
  3830. struct sde_crtc_state *cstate;
  3831. const struct drm_plane_state *pstate;
  3832. const struct drm_plane_state *pipe_staged[SSPP_MAX];
  3833. int rc = 0, multirect_count = 0, i, mixer_width, mixer_height;
  3834. int inc_sde_stage = 0;
  3835. struct sde_kms *kms;
  3836. sde_crtc = to_sde_crtc(crtc);
  3837. cstate = to_sde_crtc_state(state);
  3838. kms = _sde_crtc_get_kms(crtc);
  3839. if (!kms || !kms->catalog) {
  3840. SDE_ERROR("invalid kms\n");
  3841. return -EINVAL;
  3842. }
  3843. memset(pipe_staged, 0, sizeof(pipe_staged));
  3844. mixer_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  3845. mixer_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  3846. if (cstate->num_ds_enabled)
  3847. mixer_width = mixer_width * cstate->num_ds_enabled;
  3848. drm_atomic_crtc_state_for_each_plane_state(plane, pstate, state) {
  3849. if (IS_ERR_OR_NULL(pstate)) {
  3850. rc = PTR_ERR(pstate);
  3851. SDE_ERROR("%s: failed to get plane%d state, %d\n",
  3852. sde_crtc->name, plane->base.id, rc);
  3853. return rc;
  3854. }
  3855. if (*cnt >= SDE_PSTATES_MAX)
  3856. continue;
  3857. pstates[*cnt].sde_pstate = to_sde_plane_state(pstate);
  3858. pstates[*cnt].drm_pstate = pstate;
  3859. pstates[*cnt].stage = sde_plane_get_property(
  3860. pstates[*cnt].sde_pstate, PLANE_PROP_ZPOS);
  3861. pstates[*cnt].pipe_id = sde_plane_pipe(plane);
  3862. if (!kms->catalog->has_base_layer)
  3863. inc_sde_stage = SDE_STAGE_0;
  3864. /* check dim layer stage with every plane */
  3865. for (i = 0; i < cstate->num_dim_layers; i++) {
  3866. if (cstate->dim_layer[i].stage ==
  3867. (pstates[*cnt].stage + inc_sde_stage)) {
  3868. SDE_ERROR(
  3869. "plane:%d/dim_layer:%i-same stage:%d\n",
  3870. plane->base.id, i,
  3871. cstate->dim_layer[i].stage);
  3872. return -EINVAL;
  3873. }
  3874. }
  3875. if (pipe_staged[pstates[*cnt].pipe_id]) {
  3876. multirect_plane[multirect_count].r0 =
  3877. pipe_staged[pstates[*cnt].pipe_id];
  3878. multirect_plane[multirect_count].r1 = pstate;
  3879. multirect_count++;
  3880. pipe_staged[pstates[*cnt].pipe_id] = NULL;
  3881. } else {
  3882. pipe_staged[pstates[*cnt].pipe_id] = pstate;
  3883. }
  3884. (*cnt)++;
  3885. if (CHECK_LAYER_BOUNDS(pstate->crtc_y, pstate->crtc_h,
  3886. mode->vdisplay) ||
  3887. CHECK_LAYER_BOUNDS(pstate->crtc_x, pstate->crtc_w,
  3888. mode->hdisplay)) {
  3889. SDE_ERROR("invalid vertical/horizontal destination\n");
  3890. SDE_ERROR("y:%d h:%d vdisp:%d x:%d w:%d hdisp:%d\n",
  3891. pstate->crtc_y, pstate->crtc_h, mode->vdisplay,
  3892. pstate->crtc_x, pstate->crtc_w, mode->hdisplay);
  3893. return -E2BIG;
  3894. }
  3895. if (cstate->num_ds_enabled &&
  3896. ((pstate->crtc_h > mixer_height) ||
  3897. (pstate->crtc_w > mixer_width))) {
  3898. SDE_ERROR("plane w/h:%x*%x > mixer w/h:%x*%x\n",
  3899. pstate->crtc_w, pstate->crtc_h,
  3900. mixer_width, mixer_height);
  3901. return -E2BIG;
  3902. }
  3903. }
  3904. for (i = 1; i < SSPP_MAX; i++) {
  3905. if (pipe_staged[i]) {
  3906. sde_plane_clear_multirect(pipe_staged[i]);
  3907. if (is_sde_plane_virtual(pipe_staged[i]->plane)) {
  3908. struct sde_plane_state *psde_state;
  3909. SDE_DEBUG("r1 only virt plane:%d staged\n",
  3910. pipe_staged[i]->plane->base.id);
  3911. psde_state = to_sde_plane_state(
  3912. pipe_staged[i]);
  3913. psde_state->multirect_index = SDE_SSPP_RECT_1;
  3914. }
  3915. }
  3916. }
  3917. for (i = 0; i < multirect_count; i++) {
  3918. if (sde_plane_validate_multirect_v2(&multirect_plane[i])) {
  3919. SDE_ERROR(
  3920. "multirect validation failed for planes (%d - %d)\n",
  3921. multirect_plane[i].r0->plane->base.id,
  3922. multirect_plane[i].r1->plane->base.id);
  3923. return -EINVAL;
  3924. }
  3925. }
  3926. return rc;
  3927. }
  3928. static int _sde_crtc_check_zpos(struct drm_crtc_state *state,
  3929. struct sde_crtc *sde_crtc,
  3930. struct plane_state *pstates,
  3931. struct sde_crtc_state *cstate,
  3932. struct drm_display_mode *mode,
  3933. int cnt)
  3934. {
  3935. int rc = 0, i, z_pos;
  3936. u32 zpos_cnt = 0;
  3937. struct drm_crtc *crtc;
  3938. struct sde_kms *kms;
  3939. enum sde_layout layout;
  3940. crtc = &sde_crtc->base;
  3941. kms = _sde_crtc_get_kms(crtc);
  3942. if (!kms || !kms->catalog) {
  3943. SDE_ERROR("Invalid kms\n");
  3944. return -EINVAL;
  3945. }
  3946. sort(pstates, cnt, sizeof(pstates[0]), pstate_cmp, NULL);
  3947. rc = _sde_crtc_excl_dim_layer_check(state, pstates, cnt);
  3948. if (rc)
  3949. return rc;
  3950. if (!sde_is_custom_client()) {
  3951. int stage_old = pstates[0].stage;
  3952. z_pos = 0;
  3953. for (i = 0; i < cnt; i++) {
  3954. if (stage_old != pstates[i].stage)
  3955. ++z_pos;
  3956. stage_old = pstates[i].stage;
  3957. pstates[i].stage = z_pos;
  3958. }
  3959. }
  3960. z_pos = -1;
  3961. layout = SDE_LAYOUT_NONE;
  3962. for (i = 0; i < cnt; i++) {
  3963. /* reset counts at every new blend stage */
  3964. if (pstates[i].stage != z_pos ||
  3965. pstates[i].sde_pstate->layout != layout) {
  3966. zpos_cnt = 0;
  3967. z_pos = pstates[i].stage;
  3968. layout = pstates[i].sde_pstate->layout;
  3969. }
  3970. /* verify z_pos setting before using it */
  3971. if (z_pos >= SDE_STAGE_MAX - SDE_STAGE_0) {
  3972. SDE_ERROR("> %d plane stages assigned\n",
  3973. SDE_STAGE_MAX - SDE_STAGE_0);
  3974. return -EINVAL;
  3975. } else if (zpos_cnt == 2) {
  3976. SDE_ERROR("> 2 planes @ stage %d\n", z_pos);
  3977. return -EINVAL;
  3978. } else {
  3979. zpos_cnt++;
  3980. }
  3981. if (!kms->catalog->has_base_layer)
  3982. pstates[i].sde_pstate->stage = z_pos + SDE_STAGE_0;
  3983. else
  3984. pstates[i].sde_pstate->stage = z_pos;
  3985. SDE_DEBUG("%s: layout %d, zpos %d", sde_crtc->name, layout,
  3986. z_pos);
  3987. }
  3988. return rc;
  3989. }
  3990. static int _sde_crtc_atomic_check_pstates(struct drm_crtc *crtc,
  3991. struct drm_crtc_state *state,
  3992. struct plane_state *pstates,
  3993. struct sde_multirect_plane_states *multirect_plane)
  3994. {
  3995. struct sde_crtc *sde_crtc;
  3996. struct sde_crtc_state *cstate;
  3997. struct sde_kms *kms;
  3998. struct drm_plane *plane = NULL;
  3999. struct drm_display_mode *mode;
  4000. int rc = 0, cnt = 0;
  4001. kms = _sde_crtc_get_kms(crtc);
  4002. if (!kms || !kms->catalog) {
  4003. SDE_ERROR("invalid parameters\n");
  4004. return -EINVAL;
  4005. }
  4006. sde_crtc = to_sde_crtc(crtc);
  4007. cstate = to_sde_crtc_state(state);
  4008. mode = &state->adjusted_mode;
  4009. /* get plane state for all drm planes associated with crtc state */
  4010. rc = _sde_crtc_check_get_pstates(crtc, state, mode, pstates,
  4011. plane, multirect_plane, &cnt);
  4012. if (rc)
  4013. return rc;
  4014. /* assign mixer stages based on sorted zpos property */
  4015. rc = _sde_crtc_check_zpos(state, sde_crtc, pstates, cstate, mode, cnt);
  4016. if (rc)
  4017. return rc;
  4018. rc = _sde_crtc_check_secure_state(crtc, state, pstates, cnt);
  4019. if (rc)
  4020. return rc;
  4021. /*
  4022. * validate and set source split:
  4023. * use pstates sorted by stage to check planes on same stage
  4024. * we assume that all pipes are in source split so its valid to compare
  4025. * without taking into account left/right mixer placement
  4026. */
  4027. rc = _sde_crtc_validate_src_split_order(crtc, pstates, cnt);
  4028. if (rc)
  4029. return rc;
  4030. return 0;
  4031. }
  4032. static int _sde_crtc_check_plane_layout(struct drm_crtc *crtc,
  4033. struct drm_crtc_state *crtc_state)
  4034. {
  4035. struct sde_kms *kms;
  4036. struct drm_plane *plane;
  4037. struct drm_plane_state *plane_state;
  4038. struct sde_plane_state *pstate;
  4039. int layout_split;
  4040. kms = _sde_crtc_get_kms(crtc);
  4041. if (!kms || !kms->catalog) {
  4042. SDE_ERROR("invalid parameters\n");
  4043. return -EINVAL;
  4044. }
  4045. if (!sde_rm_topology_is_group(&kms->rm, crtc_state,
  4046. SDE_RM_TOPOLOGY_GROUP_QUADPIPE))
  4047. return 0;
  4048. drm_atomic_crtc_state_for_each_plane(plane, crtc_state) {
  4049. plane_state = drm_atomic_get_existing_plane_state(
  4050. crtc_state->state, plane);
  4051. if (!plane_state)
  4052. continue;
  4053. pstate = to_sde_plane_state(plane_state);
  4054. layout_split = crtc_state->mode.hdisplay >> 1;
  4055. if (plane_state->crtc_x >= layout_split) {
  4056. plane_state->crtc_x -= layout_split;
  4057. pstate->layout_offset = layout_split;
  4058. pstate->layout = SDE_LAYOUT_RIGHT;
  4059. } else {
  4060. pstate->layout_offset = -1;
  4061. pstate->layout = SDE_LAYOUT_LEFT;
  4062. }
  4063. SDE_DEBUG("plane%d updated: crtc_x=%d layout=%d\n",
  4064. DRMID(plane), plane_state->crtc_x,
  4065. pstate->layout);
  4066. /* check layout boundary */
  4067. if (CHECK_LAYER_BOUNDS(plane_state->crtc_x,
  4068. plane_state->crtc_w, layout_split)) {
  4069. SDE_ERROR("invalid horizontal destination\n");
  4070. SDE_ERROR("x:%d w:%d hdisp:%d layout:%d\n",
  4071. plane_state->crtc_x,
  4072. plane_state->crtc_w,
  4073. layout_split, pstate->layout);
  4074. return -E2BIG;
  4075. }
  4076. }
  4077. return 0;
  4078. }
  4079. static int sde_crtc_atomic_check(struct drm_crtc *crtc,
  4080. struct drm_crtc_state *state)
  4081. {
  4082. struct drm_device *dev;
  4083. struct sde_crtc *sde_crtc;
  4084. struct plane_state *pstates = NULL;
  4085. struct sde_crtc_state *cstate;
  4086. struct drm_display_mode *mode;
  4087. int rc = 0;
  4088. struct sde_multirect_plane_states *multirect_plane = NULL;
  4089. struct drm_connector *conn;
  4090. struct drm_connector_list_iter conn_iter;
  4091. if (!crtc) {
  4092. SDE_ERROR("invalid crtc\n");
  4093. return -EINVAL;
  4094. }
  4095. dev = crtc->dev;
  4096. sde_crtc = to_sde_crtc(crtc);
  4097. cstate = to_sde_crtc_state(state);
  4098. if (!state->enable || !state->active) {
  4099. SDE_DEBUG("crtc%d -> enable %d, active %d, skip atomic_check\n",
  4100. crtc->base.id, state->enable, state->active);
  4101. goto end;
  4102. }
  4103. pstates = kcalloc(SDE_PSTATES_MAX,
  4104. sizeof(struct plane_state), GFP_KERNEL);
  4105. multirect_plane = kcalloc(SDE_MULTIRECT_PLANE_MAX,
  4106. sizeof(struct sde_multirect_plane_states),
  4107. GFP_KERNEL);
  4108. if (!pstates || !multirect_plane) {
  4109. rc = -ENOMEM;
  4110. goto end;
  4111. }
  4112. mode = &state->adjusted_mode;
  4113. SDE_DEBUG("%s: check", sde_crtc->name);
  4114. /* force a full mode set if active state changed */
  4115. if (state->active_changed)
  4116. state->mode_changed = true;
  4117. rc = _sde_crtc_check_dest_scaler_data(crtc, state);
  4118. if (rc) {
  4119. SDE_ERROR("crtc%d failed dest scaler check %d\n",
  4120. crtc->base.id, rc);
  4121. goto end;
  4122. }
  4123. rc = _sde_crtc_check_plane_layout(crtc, state);
  4124. if (rc) {
  4125. SDE_ERROR("crtc%d failed plane layout check %d\n",
  4126. crtc->base.id, rc);
  4127. goto end;
  4128. }
  4129. /* identify connectors attached to this crtc */
  4130. cstate->num_connectors = 0;
  4131. drm_connector_list_iter_begin(dev, &conn_iter);
  4132. drm_for_each_connector_iter(conn, &conn_iter)
  4133. if (conn->state && conn->state->crtc == crtc &&
  4134. cstate->num_connectors < MAX_CONNECTORS) {
  4135. cstate->connectors[cstate->num_connectors++] = conn;
  4136. }
  4137. drm_connector_list_iter_end(&conn_iter);
  4138. _sde_crtc_setup_is_ppsplit(state);
  4139. _sde_crtc_setup_lm_bounds(crtc, state);
  4140. rc = _sde_crtc_atomic_check_pstates(crtc, state, pstates,
  4141. multirect_plane);
  4142. if (rc) {
  4143. SDE_ERROR("crtc%d failed pstate check %d\n", crtc->base.id, rc);
  4144. goto end;
  4145. }
  4146. rc = sde_core_perf_crtc_check(crtc, state);
  4147. if (rc) {
  4148. SDE_ERROR("crtc%d failed performance check %d\n",
  4149. crtc->base.id, rc);
  4150. goto end;
  4151. }
  4152. rc = _sde_crtc_check_rois(crtc, state);
  4153. if (rc) {
  4154. SDE_ERROR("crtc%d failed roi check %d\n", crtc->base.id, rc);
  4155. goto end;
  4156. }
  4157. rc = sde_cp_crtc_check_properties(crtc, state);
  4158. if (rc) {
  4159. SDE_ERROR("crtc%d failed cp properties check %d\n",
  4160. crtc->base.id, rc);
  4161. goto end;
  4162. }
  4163. end:
  4164. kfree(pstates);
  4165. kfree(multirect_plane);
  4166. return rc;
  4167. }
  4168. /**
  4169. * sde_crtc_get_num_datapath - get the number of datapath active
  4170. * of primary connector
  4171. * @crtc: Pointer to DRM crtc object
  4172. * @connector: Pointer to DRM connector object of WB in CWB case
  4173. */
  4174. int sde_crtc_get_num_datapath(struct drm_crtc *crtc,
  4175. struct drm_connector *connector)
  4176. {
  4177. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  4178. struct sde_connector_state *sde_conn_state = NULL;
  4179. struct drm_connector *conn;
  4180. struct drm_connector_list_iter conn_iter;
  4181. if (!sde_crtc || !connector) {
  4182. SDE_DEBUG("Invalid argument\n");
  4183. return 0;
  4184. }
  4185. if (sde_crtc->num_mixers)
  4186. return sde_crtc->num_mixers;
  4187. drm_connector_list_iter_begin(crtc->dev, &conn_iter);
  4188. drm_for_each_connector_iter(conn, &conn_iter) {
  4189. if (conn->state && conn->state->crtc == crtc &&
  4190. conn != connector)
  4191. sde_conn_state = to_sde_connector_state(conn->state);
  4192. }
  4193. drm_connector_list_iter_end(&conn_iter);
  4194. if (sde_conn_state)
  4195. return sde_conn_state->mode_info.topology.num_lm;
  4196. return 0;
  4197. }
  4198. int sde_crtc_vblank(struct drm_crtc *crtc, bool en)
  4199. {
  4200. struct sde_crtc *sde_crtc;
  4201. int ret;
  4202. if (!crtc) {
  4203. SDE_ERROR("invalid crtc\n");
  4204. return -EINVAL;
  4205. }
  4206. sde_crtc = to_sde_crtc(crtc);
  4207. mutex_lock(&sde_crtc->crtc_lock);
  4208. SDE_EVT32(DRMID(&sde_crtc->base), en, sde_crtc->enabled);
  4209. ret = _sde_crtc_vblank_enable_no_lock(sde_crtc, en);
  4210. if (ret)
  4211. SDE_ERROR("%s vblank enable failed: %d\n",
  4212. sde_crtc->name, ret);
  4213. mutex_unlock(&sde_crtc->crtc_lock);
  4214. return 0;
  4215. }
  4216. static void sde_crtc_install_dest_scale_properties(struct sde_crtc *sde_crtc,
  4217. struct sde_mdss_cfg *catalog, struct sde_kms_info *info)
  4218. {
  4219. sde_kms_info_add_keyint(info, "has_dest_scaler",
  4220. catalog->mdp[0].has_dest_scaler);
  4221. sde_kms_info_add_keyint(info, "dest_scaler_count",
  4222. catalog->ds_count);
  4223. if (catalog->ds[0].top) {
  4224. sde_kms_info_add_keyint(info,
  4225. "max_dest_scaler_input_width",
  4226. catalog->ds[0].top->maxinputwidth);
  4227. sde_kms_info_add_keyint(info,
  4228. "max_dest_scaler_output_width",
  4229. catalog->ds[0].top->maxoutputwidth);
  4230. sde_kms_info_add_keyint(info, "max_dest_scale_up",
  4231. catalog->ds[0].top->maxupscale);
  4232. }
  4233. if (catalog->ds[0].features & BIT(SDE_SSPP_SCALER_QSEED3)) {
  4234. msm_property_install_volatile_range(
  4235. &sde_crtc->property_info, "dest_scaler",
  4236. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4237. msm_property_install_blob(&sde_crtc->property_info,
  4238. "ds_lut_ed", 0,
  4239. CRTC_PROP_DEST_SCALER_LUT_ED);
  4240. msm_property_install_blob(&sde_crtc->property_info,
  4241. "ds_lut_cir", 0,
  4242. CRTC_PROP_DEST_SCALER_LUT_CIR);
  4243. msm_property_install_blob(&sde_crtc->property_info,
  4244. "ds_lut_sep", 0,
  4245. CRTC_PROP_DEST_SCALER_LUT_SEP);
  4246. } else if (catalog->ds[0].features
  4247. & BIT(SDE_SSPP_SCALER_QSEED3LITE)) {
  4248. msm_property_install_volatile_range(
  4249. &sde_crtc->property_info, "dest_scaler",
  4250. 0x0, 0, ~0, 0, CRTC_PROP_DEST_SCALER);
  4251. }
  4252. }
  4253. static void sde_crtc_install_perf_properties(struct sde_crtc *sde_crtc,
  4254. struct sde_kms *sde_kms, struct sde_mdss_cfg *catalog,
  4255. struct sde_kms_info *info)
  4256. {
  4257. msm_property_install_range(&sde_crtc->property_info,
  4258. "core_clk", 0x0, 0, U64_MAX,
  4259. sde_kms->perf.max_core_clk_rate,
  4260. CRTC_PROP_CORE_CLK);
  4261. msm_property_install_range(&sde_crtc->property_info,
  4262. "core_ab", 0x0, 0, U64_MAX,
  4263. catalog->perf.max_bw_high * 1000ULL,
  4264. CRTC_PROP_CORE_AB);
  4265. msm_property_install_range(&sde_crtc->property_info,
  4266. "core_ib", 0x0, 0, U64_MAX,
  4267. catalog->perf.max_bw_high * 1000ULL,
  4268. CRTC_PROP_CORE_IB);
  4269. msm_property_install_range(&sde_crtc->property_info,
  4270. "llcc_ab", 0x0, 0, U64_MAX,
  4271. catalog->perf.max_bw_high * 1000ULL,
  4272. CRTC_PROP_LLCC_AB);
  4273. msm_property_install_range(&sde_crtc->property_info,
  4274. "llcc_ib", 0x0, 0, U64_MAX,
  4275. catalog->perf.max_bw_high * 1000ULL,
  4276. CRTC_PROP_LLCC_IB);
  4277. msm_property_install_range(&sde_crtc->property_info,
  4278. "dram_ab", 0x0, 0, U64_MAX,
  4279. catalog->perf.max_bw_high * 1000ULL,
  4280. CRTC_PROP_DRAM_AB);
  4281. msm_property_install_range(&sde_crtc->property_info,
  4282. "dram_ib", 0x0, 0, U64_MAX,
  4283. catalog->perf.max_bw_high * 1000ULL,
  4284. CRTC_PROP_DRAM_IB);
  4285. msm_property_install_range(&sde_crtc->property_info,
  4286. "rot_prefill_bw", 0, 0, U64_MAX,
  4287. catalog->perf.max_bw_high * 1000ULL,
  4288. CRTC_PROP_ROT_PREFILL_BW);
  4289. msm_property_install_range(&sde_crtc->property_info,
  4290. "rot_clk", 0, 0, U64_MAX,
  4291. sde_kms->perf.max_core_clk_rate,
  4292. CRTC_PROP_ROT_CLK);
  4293. if (catalog->perf.max_bw_low)
  4294. sde_kms_info_add_keyint(info, "max_bandwidth_low",
  4295. catalog->perf.max_bw_low * 1000LL);
  4296. if (catalog->perf.max_bw_high)
  4297. sde_kms_info_add_keyint(info, "max_bandwidth_high",
  4298. catalog->perf.max_bw_high * 1000LL);
  4299. if (catalog->perf.min_core_ib)
  4300. sde_kms_info_add_keyint(info, "min_core_ib",
  4301. catalog->perf.min_core_ib * 1000LL);
  4302. if (catalog->perf.min_llcc_ib)
  4303. sde_kms_info_add_keyint(info, "min_llcc_ib",
  4304. catalog->perf.min_llcc_ib * 1000LL);
  4305. if (catalog->perf.min_dram_ib)
  4306. sde_kms_info_add_keyint(info, "min_dram_ib",
  4307. catalog->perf.min_dram_ib * 1000LL);
  4308. if (sde_kms->perf.max_core_clk_rate)
  4309. sde_kms_info_add_keyint(info, "max_mdp_clk",
  4310. sde_kms->perf.max_core_clk_rate);
  4311. }
  4312. static void sde_crtc_setup_capabilities_blob(struct sde_kms_info *info,
  4313. struct sde_mdss_cfg *catalog)
  4314. {
  4315. sde_kms_info_reset(info);
  4316. sde_kms_info_add_keyint(info, "hw_version", catalog->hwversion);
  4317. sde_kms_info_add_keyint(info, "max_linewidth",
  4318. catalog->max_mixer_width);
  4319. sde_kms_info_add_keyint(info, "max_blendstages",
  4320. catalog->max_mixer_blendstages);
  4321. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2)
  4322. sde_kms_info_add_keystr(info, "qseed_type", "qseed2");
  4323. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  4324. sde_kms_info_add_keystr(info, "qseed_type", "qseed3");
  4325. if (catalog->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE)
  4326. sde_kms_info_add_keystr(info, "qseed_type", "qseed3lite");
  4327. if (catalog->ubwc_version) {
  4328. sde_kms_info_add_keyint(info, "UBWC version",
  4329. catalog->ubwc_version);
  4330. sde_kms_info_add_keyint(info, "UBWC macrotile_mode",
  4331. catalog->macrotile_mode);
  4332. sde_kms_info_add_keyint(info, "UBWC highest banking bit",
  4333. catalog->mdp[0].highest_bank_bit);
  4334. sde_kms_info_add_keyint(info, "UBWC swizzle",
  4335. catalog->mdp[0].ubwc_swizzle);
  4336. }
  4337. if (of_fdt_get_ddrtype() == LP_DDR4_TYPE)
  4338. sde_kms_info_add_keystr(info, "DDR version", "DDR4");
  4339. else
  4340. sde_kms_info_add_keystr(info, "DDR version", "DDR5");
  4341. if (sde_is_custom_client()) {
  4342. /* No support for SMART_DMA_V1 yet */
  4343. if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2)
  4344. sde_kms_info_add_keystr(info,
  4345. "smart_dma_rev", "smart_dma_v2");
  4346. else if (catalog->smart_dma_rev == SDE_SSPP_SMART_DMA_V2p5)
  4347. sde_kms_info_add_keystr(info,
  4348. "smart_dma_rev", "smart_dma_v2p5");
  4349. }
  4350. sde_kms_info_add_keyint(info, "has_src_split", catalog->has_src_split);
  4351. sde_kms_info_add_keyint(info, "has_hdr", catalog->has_hdr);
  4352. sde_kms_info_add_keyint(info, "has_hdr_plus", catalog->has_hdr_plus);
  4353. if (catalog->uidle_cfg.uidle_rev)
  4354. sde_kms_info_add_keyint(info, "has_uidle",
  4355. true);
  4356. sde_kms_info_add_keystr(info, "core_ib_ff",
  4357. catalog->perf.core_ib_ff);
  4358. sde_kms_info_add_keystr(info, "core_clk_ff",
  4359. catalog->perf.core_clk_ff);
  4360. sde_kms_info_add_keystr(info, "comp_ratio_rt",
  4361. catalog->perf.comp_ratio_rt);
  4362. sde_kms_info_add_keystr(info, "comp_ratio_nrt",
  4363. catalog->perf.comp_ratio_nrt);
  4364. sde_kms_info_add_keyint(info, "dest_scale_prefill_lines",
  4365. catalog->perf.dest_scale_prefill_lines);
  4366. sde_kms_info_add_keyint(info, "undersized_prefill_lines",
  4367. catalog->perf.undersized_prefill_lines);
  4368. sde_kms_info_add_keyint(info, "macrotile_prefill_lines",
  4369. catalog->perf.macrotile_prefill_lines);
  4370. sde_kms_info_add_keyint(info, "yuv_nv12_prefill_lines",
  4371. catalog->perf.yuv_nv12_prefill_lines);
  4372. sde_kms_info_add_keyint(info, "linear_prefill_lines",
  4373. catalog->perf.linear_prefill_lines);
  4374. sde_kms_info_add_keyint(info, "downscaling_prefill_lines",
  4375. catalog->perf.downscaling_prefill_lines);
  4376. sde_kms_info_add_keyint(info, "xtra_prefill_lines",
  4377. catalog->perf.xtra_prefill_lines);
  4378. sde_kms_info_add_keyint(info, "amortizable_threshold",
  4379. catalog->perf.amortizable_threshold);
  4380. sde_kms_info_add_keyint(info, "min_prefill_lines",
  4381. catalog->perf.min_prefill_lines);
  4382. sde_kms_info_add_keyint(info, "num_mnoc_ports",
  4383. catalog->perf.num_mnoc_ports);
  4384. sde_kms_info_add_keyint(info, "axi_bus_width",
  4385. catalog->perf.axi_bus_width);
  4386. sde_kms_info_add_keyint(info, "sec_ui_blendstage",
  4387. catalog->sui_supported_blendstage);
  4388. if (catalog->ubwc_bw_calc_version)
  4389. sde_kms_info_add_keyint(info, "ubwc_bw_calc_ver",
  4390. catalog->ubwc_bw_calc_version);
  4391. }
  4392. /**
  4393. * sde_crtc_install_properties - install all drm properties for crtc
  4394. * @crtc: Pointer to drm crtc structure
  4395. */
  4396. static void sde_crtc_install_properties(struct drm_crtc *crtc,
  4397. struct sde_mdss_cfg *catalog)
  4398. {
  4399. struct sde_crtc *sde_crtc;
  4400. struct sde_kms_info *info;
  4401. struct sde_kms *sde_kms;
  4402. static const struct drm_prop_enum_list e_secure_level[] = {
  4403. {SDE_DRM_SEC_NON_SEC, "sec_and_non_sec"},
  4404. {SDE_DRM_SEC_ONLY, "sec_only"},
  4405. };
  4406. static const struct drm_prop_enum_list e_cwb_data_points[] = {
  4407. {CAPTURE_MIXER_OUT, "capture_mixer_out"},
  4408. {CAPTURE_DSPP_OUT, "capture_pp_out"},
  4409. };
  4410. static const struct drm_prop_enum_list e_idle_pc_state[] = {
  4411. {IDLE_PC_NONE, "idle_pc_none"},
  4412. {IDLE_PC_ENABLE, "idle_pc_enable"},
  4413. {IDLE_PC_DISABLE, "idle_pc_disable"},
  4414. };
  4415. static const struct drm_prop_enum_list e_cache_state[] = {
  4416. {CACHE_STATE_DISABLED, "cache_state_disabled"},
  4417. {CACHE_STATE_ENABLED, "cache_state_enabled"},
  4418. };
  4419. static const struct drm_prop_enum_list e_vm_req_state[] = {
  4420. {VM_REQ_NONE, "vm_req_none"},
  4421. {VM_REQ_RELEASE, "vm_req_release"},
  4422. {VM_REQ_ACQUIRE, "vm_req_acquire"},
  4423. };
  4424. SDE_DEBUG("\n");
  4425. if (!crtc || !catalog) {
  4426. SDE_ERROR("invalid crtc or catalog\n");
  4427. return;
  4428. }
  4429. sde_crtc = to_sde_crtc(crtc);
  4430. sde_kms = _sde_crtc_get_kms(crtc);
  4431. if (!sde_kms) {
  4432. SDE_ERROR("invalid argument\n");
  4433. return;
  4434. }
  4435. info = kzalloc(sizeof(struct sde_kms_info), GFP_KERNEL);
  4436. if (!info) {
  4437. SDE_ERROR("failed to allocate info memory\n");
  4438. return;
  4439. }
  4440. sde_crtc_setup_capabilities_blob(info, catalog);
  4441. msm_property_install_range(&sde_crtc->property_info,
  4442. "input_fence_timeout", 0x0, 0,
  4443. SDE_CRTC_MAX_INPUT_FENCE_TIMEOUT, SDE_CRTC_INPUT_FENCE_TIMEOUT,
  4444. CRTC_PROP_INPUT_FENCE_TIMEOUT);
  4445. msm_property_install_volatile_range(&sde_crtc->property_info,
  4446. "output_fence", 0x0, 0, ~0, 0, CRTC_PROP_OUTPUT_FENCE);
  4447. msm_property_install_range(&sde_crtc->property_info,
  4448. "output_fence_offset", 0x0, 0, 1, 0,
  4449. CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4450. sde_crtc_install_perf_properties(sde_crtc, sde_kms, catalog, info);
  4451. msm_property_install_range(&sde_crtc->property_info,
  4452. "idle_time", 0, 0, U64_MAX, 0,
  4453. CRTC_PROP_IDLE_TIMEOUT);
  4454. if (catalog->has_trusted_vm_support) {
  4455. int init_idx = sde_in_trusted_vm(sde_kms) ? 1 : 0;
  4456. msm_property_install_enum(&sde_crtc->property_info,
  4457. "vm_request_state", 0x0, 0, e_vm_req_state,
  4458. ARRAY_SIZE(e_vm_req_state), init_idx,
  4459. CRTC_PROP_VM_REQ_STATE);
  4460. }
  4461. if (catalog->has_idle_pc)
  4462. msm_property_install_enum(&sde_crtc->property_info,
  4463. "idle_pc_state", 0x0, 0, e_idle_pc_state,
  4464. ARRAY_SIZE(e_idle_pc_state), 0,
  4465. CRTC_PROP_IDLE_PC_STATE);
  4466. if (catalog->has_cwb_support)
  4467. msm_property_install_enum(&sde_crtc->property_info,
  4468. "capture_mode", 0, 0, e_cwb_data_points,
  4469. ARRAY_SIZE(e_cwb_data_points), 0,
  4470. CRTC_PROP_CAPTURE_OUTPUT);
  4471. msm_property_install_volatile_range(&sde_crtc->property_info,
  4472. "sde_drm_roi_v1", 0x0, 0, ~0, 0, CRTC_PROP_ROI_V1);
  4473. msm_property_install_enum(&sde_crtc->property_info, "security_level",
  4474. 0x0, 0, e_secure_level,
  4475. ARRAY_SIZE(e_secure_level), 0,
  4476. CRTC_PROP_SECURITY_LEVEL);
  4477. msm_property_install_enum(&sde_crtc->property_info, "cache_state",
  4478. 0x0, 0, e_cache_state,
  4479. ARRAY_SIZE(e_cache_state), 0,
  4480. CRTC_PROP_CACHE_STATE);
  4481. if (catalog->has_dim_layer) {
  4482. msm_property_install_volatile_range(&sde_crtc->property_info,
  4483. "dim_layer_v1", 0x0, 0, ~0, 0, CRTC_PROP_DIM_LAYER_V1);
  4484. sde_kms_info_add_keyint(info, "dim_layer_v1_max_layers",
  4485. SDE_MAX_DIM_LAYERS);
  4486. }
  4487. if (catalog->mdp[0].has_dest_scaler)
  4488. sde_crtc_install_dest_scale_properties(sde_crtc, catalog,
  4489. info);
  4490. if (catalog->dspp_count && catalog->rc_count)
  4491. sde_kms_info_add_keyint(info, "rc_mem_size",
  4492. catalog->dspp[0].sblk->rc.mem_total_size);
  4493. msm_property_install_blob(&sde_crtc->property_info, "capabilities",
  4494. DRM_MODE_PROP_IMMUTABLE, CRTC_PROP_INFO);
  4495. sde_kms_info_add_keyint(info, "use_baselayer_for_stage",
  4496. catalog->has_base_layer);
  4497. msm_property_set_blob(&sde_crtc->property_info, &sde_crtc->blob_info,
  4498. info->data, SDE_KMS_INFO_DATALEN(info),
  4499. CRTC_PROP_INFO);
  4500. kfree(info);
  4501. }
  4502. static int _sde_crtc_get_output_fence(struct drm_crtc *crtc,
  4503. const struct drm_crtc_state *state, uint64_t *val)
  4504. {
  4505. struct sde_crtc *sde_crtc;
  4506. struct sde_crtc_state *cstate;
  4507. uint32_t offset;
  4508. bool is_vid = false;
  4509. struct drm_encoder *encoder;
  4510. sde_crtc = to_sde_crtc(crtc);
  4511. cstate = to_sde_crtc_state(state);
  4512. drm_for_each_encoder_mask(encoder, crtc->dev, state->encoder_mask) {
  4513. if (sde_encoder_check_curr_mode(encoder,
  4514. MSM_DISPLAY_VIDEO_MODE))
  4515. is_vid = true;
  4516. if (is_vid)
  4517. break;
  4518. }
  4519. offset = sde_crtc_get_property(cstate, CRTC_PROP_OUTPUT_FENCE_OFFSET);
  4520. /*
  4521. * Increment trigger offset for vidoe mode alone as its release fence
  4522. * can be triggered only after the next frame-update. For cmd mode &
  4523. * virtual displays the release fence for the current frame can be
  4524. * triggered right after PP_DONE/WB_DONE interrupt
  4525. */
  4526. if (is_vid)
  4527. offset++;
  4528. /*
  4529. * Hwcomposer now queries the fences using the commit list in atomic
  4530. * commit ioctl. The offset should be set to next timeline
  4531. * which will be incremented during the prepare commit phase
  4532. */
  4533. offset++;
  4534. return sde_fence_create(sde_crtc->output_fence, val, offset);
  4535. }
  4536. /**
  4537. * sde_crtc_atomic_set_property - atomically set a crtc drm property
  4538. * @crtc: Pointer to drm crtc structure
  4539. * @state: Pointer to drm crtc state structure
  4540. * @property: Pointer to targeted drm property
  4541. * @val: Updated property value
  4542. * @Returns: Zero on success
  4543. */
  4544. static int sde_crtc_atomic_set_property(struct drm_crtc *crtc,
  4545. struct drm_crtc_state *state,
  4546. struct drm_property *property,
  4547. uint64_t val)
  4548. {
  4549. struct sde_crtc *sde_crtc;
  4550. struct sde_crtc_state *cstate;
  4551. int idx, ret;
  4552. uint64_t fence_user_fd;
  4553. uint64_t __user prev_user_fd;
  4554. if (!crtc || !state || !property) {
  4555. SDE_ERROR("invalid argument(s)\n");
  4556. return -EINVAL;
  4557. }
  4558. sde_crtc = to_sde_crtc(crtc);
  4559. cstate = to_sde_crtc_state(state);
  4560. SDE_ATRACE_BEGIN("sde_crtc_atomic_set_property");
  4561. /* check with cp property system first */
  4562. ret = sde_cp_crtc_set_property(crtc, property, val);
  4563. if (ret != -ENOENT)
  4564. goto exit;
  4565. /* if not handled by cp, check msm_property system */
  4566. ret = msm_property_atomic_set(&sde_crtc->property_info,
  4567. &cstate->property_state, property, val);
  4568. if (ret)
  4569. goto exit;
  4570. idx = msm_property_index(&sde_crtc->property_info, property);
  4571. switch (idx) {
  4572. case CRTC_PROP_INPUT_FENCE_TIMEOUT:
  4573. _sde_crtc_set_input_fence_timeout(cstate);
  4574. break;
  4575. case CRTC_PROP_DIM_LAYER_V1:
  4576. _sde_crtc_set_dim_layer_v1(crtc, cstate,
  4577. (void __user *)(uintptr_t)val);
  4578. break;
  4579. case CRTC_PROP_ROI_V1:
  4580. ret = _sde_crtc_set_roi_v1(state,
  4581. (void __user *)(uintptr_t)val);
  4582. break;
  4583. case CRTC_PROP_DEST_SCALER:
  4584. ret = _sde_crtc_set_dest_scaler(sde_crtc, cstate,
  4585. (void __user *)(uintptr_t)val);
  4586. break;
  4587. case CRTC_PROP_DEST_SCALER_LUT_ED:
  4588. case CRTC_PROP_DEST_SCALER_LUT_CIR:
  4589. case CRTC_PROP_DEST_SCALER_LUT_SEP:
  4590. ret = _sde_crtc_set_dest_scaler_lut(sde_crtc, cstate, idx);
  4591. break;
  4592. case CRTC_PROP_CORE_CLK:
  4593. case CRTC_PROP_CORE_AB:
  4594. case CRTC_PROP_CORE_IB:
  4595. cstate->bw_control = true;
  4596. break;
  4597. case CRTC_PROP_LLCC_AB:
  4598. case CRTC_PROP_LLCC_IB:
  4599. case CRTC_PROP_DRAM_AB:
  4600. case CRTC_PROP_DRAM_IB:
  4601. cstate->bw_control = true;
  4602. cstate->bw_split_vote = true;
  4603. break;
  4604. case CRTC_PROP_OUTPUT_FENCE:
  4605. if (!val)
  4606. goto exit;
  4607. ret = copy_from_user(&prev_user_fd, (void __user *)val,
  4608. sizeof(uint64_t));
  4609. if (ret) {
  4610. SDE_ERROR("copy from user failed rc:%d\n", ret);
  4611. ret = -EFAULT;
  4612. goto exit;
  4613. }
  4614. /*
  4615. * client is expected to reset the property to -1 before
  4616. * requesting for the release fence
  4617. */
  4618. if (prev_user_fd == -1) {
  4619. ret = _sde_crtc_get_output_fence(crtc, state,
  4620. &fence_user_fd);
  4621. if (ret) {
  4622. SDE_ERROR("fence create failed rc:%d\n", ret);
  4623. goto exit;
  4624. }
  4625. ret = copy_to_user((uint64_t __user *)(uintptr_t)val,
  4626. &fence_user_fd, sizeof(uint64_t));
  4627. if (ret) {
  4628. SDE_ERROR("copy to user failed rc:%d\n", ret);
  4629. put_unused_fd(fence_user_fd);
  4630. ret = -EFAULT;
  4631. goto exit;
  4632. }
  4633. }
  4634. break;
  4635. default:
  4636. /* nothing to do */
  4637. break;
  4638. }
  4639. exit:
  4640. if (ret) {
  4641. if (ret != -EPERM)
  4642. SDE_ERROR("%s: failed to set property%d %s: %d\n",
  4643. crtc->name, DRMID(property),
  4644. property->name, ret);
  4645. else
  4646. SDE_DEBUG("%s: failed to set property%d %s: %d\n",
  4647. crtc->name, DRMID(property),
  4648. property->name, ret);
  4649. } else {
  4650. SDE_DEBUG("%s: %s[%d] <= 0x%llx\n", crtc->name, property->name,
  4651. property->base.id, val);
  4652. }
  4653. SDE_ATRACE_END("sde_crtc_atomic_set_property");
  4654. return ret;
  4655. }
  4656. void sde_crtc_set_qos_dirty(struct drm_crtc *crtc)
  4657. {
  4658. struct drm_plane *plane;
  4659. struct drm_plane_state *state;
  4660. struct sde_plane_state *pstate;
  4661. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4662. state = plane->state;
  4663. if (!state)
  4664. continue;
  4665. pstate = to_sde_plane_state(state);
  4666. pstate->dirty |= SDE_PLANE_DIRTY_QOS;
  4667. }
  4668. }
  4669. /**
  4670. * sde_crtc_atomic_get_property - retrieve a crtc drm property
  4671. * @crtc: Pointer to drm crtc structure
  4672. * @state: Pointer to drm crtc state structure
  4673. * @property: Pointer to targeted drm property
  4674. * @val: Pointer to variable for receiving property value
  4675. * @Returns: Zero on success
  4676. */
  4677. static int sde_crtc_atomic_get_property(struct drm_crtc *crtc,
  4678. const struct drm_crtc_state *state,
  4679. struct drm_property *property,
  4680. uint64_t *val)
  4681. {
  4682. struct sde_crtc *sde_crtc;
  4683. struct sde_crtc_state *cstate;
  4684. int ret = -EINVAL, i;
  4685. if (!crtc || !state) {
  4686. SDE_ERROR("invalid argument(s)\n");
  4687. goto end;
  4688. }
  4689. sde_crtc = to_sde_crtc(crtc);
  4690. cstate = to_sde_crtc_state(state);
  4691. i = msm_property_index(&sde_crtc->property_info, property);
  4692. if (i == CRTC_PROP_OUTPUT_FENCE) {
  4693. *val = ~0;
  4694. ret = 0;
  4695. } else {
  4696. ret = msm_property_atomic_get(&sde_crtc->property_info,
  4697. &cstate->property_state, property, val);
  4698. if (ret)
  4699. ret = sde_cp_crtc_get_property(crtc, property, val);
  4700. }
  4701. if (ret)
  4702. DRM_ERROR("get property failed\n");
  4703. end:
  4704. return ret;
  4705. }
  4706. int sde_crtc_helper_reset_custom_properties(struct drm_crtc *crtc,
  4707. struct drm_crtc_state *crtc_state)
  4708. {
  4709. struct sde_crtc *sde_crtc;
  4710. struct sde_crtc_state *cstate;
  4711. struct drm_property *drm_prop;
  4712. enum msm_mdp_crtc_property prop_idx;
  4713. if (!crtc || !crtc_state) {
  4714. SDE_ERROR("invalid params\n");
  4715. return -EINVAL;
  4716. }
  4717. sde_crtc = to_sde_crtc(crtc);
  4718. cstate = to_sde_crtc_state(crtc_state);
  4719. sde_cp_crtc_clear(crtc);
  4720. for (prop_idx = 0; prop_idx < CRTC_PROP_COUNT; prop_idx++) {
  4721. uint64_t val = cstate->property_values[prop_idx].value;
  4722. uint64_t def;
  4723. int ret;
  4724. drm_prop = msm_property_index_to_drm_property(
  4725. &sde_crtc->property_info, prop_idx);
  4726. if (!drm_prop) {
  4727. /* not all props will be installed, based on caps */
  4728. SDE_DEBUG("%s: invalid property index %d\n",
  4729. sde_crtc->name, prop_idx);
  4730. continue;
  4731. }
  4732. def = msm_property_get_default(&sde_crtc->property_info,
  4733. prop_idx);
  4734. if (val == def)
  4735. continue;
  4736. SDE_DEBUG("%s: set prop %s idx %d from %llu to %llu\n",
  4737. sde_crtc->name, drm_prop->name, prop_idx, val,
  4738. def);
  4739. ret = sde_crtc_atomic_set_property(crtc, crtc_state, drm_prop,
  4740. def);
  4741. if (ret) {
  4742. SDE_ERROR("%s: set property failed, idx %d ret %d\n",
  4743. sde_crtc->name, prop_idx, ret);
  4744. continue;
  4745. }
  4746. }
  4747. /* disable clk and bw control until clk & bw properties are set */
  4748. cstate->bw_control = false;
  4749. cstate->bw_split_vote = false;
  4750. return 0;
  4751. }
  4752. void sde_crtc_misr_setup(struct drm_crtc *crtc, bool enable, u32 frame_count)
  4753. {
  4754. struct sde_crtc *sde_crtc;
  4755. struct sde_crtc_mixer *m;
  4756. int i;
  4757. if (!crtc) {
  4758. SDE_ERROR("invalid argument\n");
  4759. return;
  4760. }
  4761. sde_crtc = to_sde_crtc(crtc);
  4762. sde_crtc->misr_enable_sui = enable;
  4763. sde_crtc->misr_frame_count = frame_count;
  4764. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4765. m = &sde_crtc->mixers[i];
  4766. if (!m->hw_lm || !m->hw_lm->ops.setup_misr)
  4767. continue;
  4768. m->hw_lm->ops.setup_misr(m->hw_lm, enable, frame_count);
  4769. }
  4770. }
  4771. void sde_crtc_get_misr_info(struct drm_crtc *crtc,
  4772. struct sde_crtc_misr_info *crtc_misr_info)
  4773. {
  4774. struct sde_crtc *sde_crtc;
  4775. struct sde_kms *sde_kms;
  4776. if (!crtc_misr_info) {
  4777. SDE_ERROR("invalid misr info\n");
  4778. return;
  4779. }
  4780. crtc_misr_info->misr_enable = false;
  4781. crtc_misr_info->misr_frame_count = 0;
  4782. if (!crtc) {
  4783. SDE_ERROR("invalid crtc\n");
  4784. return;
  4785. }
  4786. sde_kms = _sde_crtc_get_kms(crtc);
  4787. if (!sde_kms) {
  4788. SDE_ERROR("invalid sde_kms\n");
  4789. return;
  4790. }
  4791. if (sde_kms_is_secure_session_inprogress(sde_kms))
  4792. return;
  4793. sde_crtc = to_sde_crtc(crtc);
  4794. crtc_misr_info->misr_enable =
  4795. sde_crtc->misr_enable_debugfs ? true : false;
  4796. crtc_misr_info->misr_frame_count = sde_crtc->misr_frame_count;
  4797. }
  4798. #ifdef CONFIG_DEBUG_FS
  4799. static int _sde_debugfs_status_show(struct seq_file *s, void *data)
  4800. {
  4801. struct sde_crtc *sde_crtc;
  4802. struct sde_plane_state *pstate = NULL;
  4803. struct sde_crtc_mixer *m;
  4804. struct drm_crtc *crtc;
  4805. struct drm_plane *plane;
  4806. struct drm_display_mode *mode;
  4807. struct drm_framebuffer *fb;
  4808. struct drm_plane_state *state;
  4809. struct sde_crtc_state *cstate;
  4810. int i, out_width, out_height;
  4811. if (!s || !s->private)
  4812. return -EINVAL;
  4813. sde_crtc = s->private;
  4814. crtc = &sde_crtc->base;
  4815. cstate = to_sde_crtc_state(crtc->state);
  4816. mutex_lock(&sde_crtc->crtc_lock);
  4817. mode = &crtc->state->adjusted_mode;
  4818. out_width = sde_crtc_get_mixer_width(sde_crtc, cstate, mode);
  4819. out_height = sde_crtc_get_mixer_height(sde_crtc, cstate, mode);
  4820. seq_printf(s, "crtc:%d width:%d height:%d\n", crtc->base.id,
  4821. mode->hdisplay, mode->vdisplay);
  4822. seq_puts(s, "\n");
  4823. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4824. m = &sde_crtc->mixers[i];
  4825. if (!m->hw_lm)
  4826. seq_printf(s, "\tmixer[%d] has no lm\n", i);
  4827. else if (!m->hw_ctl)
  4828. seq_printf(s, "\tmixer[%d] has no ctl\n", i);
  4829. else
  4830. seq_printf(s, "\tmixer:%d ctl:%d width:%d height:%d\n",
  4831. m->hw_lm->idx - LM_0, m->hw_ctl->idx - CTL_0,
  4832. out_width, out_height);
  4833. }
  4834. seq_puts(s, "\n");
  4835. for (i = 0; i < cstate->num_dim_layers; i++) {
  4836. struct sde_hw_dim_layer *dim_layer = &cstate->dim_layer[i];
  4837. seq_printf(s, "\tdim_layer:%d] stage:%d flags:%d\n",
  4838. i, dim_layer->stage, dim_layer->flags);
  4839. seq_printf(s, "\tdst_x:%d dst_y:%d dst_w:%d dst_h:%d\n",
  4840. dim_layer->rect.x, dim_layer->rect.y,
  4841. dim_layer->rect.w, dim_layer->rect.h);
  4842. seq_printf(s,
  4843. "\tcolor_0:%d color_1:%d color_2:%d color_3:%d\n",
  4844. dim_layer->color_fill.color_0,
  4845. dim_layer->color_fill.color_1,
  4846. dim_layer->color_fill.color_2,
  4847. dim_layer->color_fill.color_3);
  4848. seq_puts(s, "\n");
  4849. }
  4850. drm_atomic_crtc_for_each_plane(plane, crtc) {
  4851. pstate = to_sde_plane_state(plane->state);
  4852. state = plane->state;
  4853. if (!pstate || !state)
  4854. continue;
  4855. seq_printf(s, "\tplane:%u stage:%d rotation:%d\n",
  4856. plane->base.id, pstate->stage, pstate->rotation);
  4857. if (plane->state->fb) {
  4858. fb = plane->state->fb;
  4859. seq_printf(s, "\tfb:%d image format:%4.4s wxh:%ux%u ",
  4860. fb->base.id, (char *) &fb->format->format,
  4861. fb->width, fb->height);
  4862. for (i = 0; i < ARRAY_SIZE(fb->format->cpp); ++i)
  4863. seq_printf(s, "cpp[%d]:%u ",
  4864. i, fb->format->cpp[i]);
  4865. seq_puts(s, "\n\t");
  4866. seq_printf(s, "modifier:%8llu ", fb->modifier);
  4867. seq_puts(s, "\n");
  4868. seq_puts(s, "\t");
  4869. for (i = 0; i < ARRAY_SIZE(fb->pitches); i++)
  4870. seq_printf(s, "pitches[%d]:%8u ", i,
  4871. fb->pitches[i]);
  4872. seq_puts(s, "\n");
  4873. seq_puts(s, "\t");
  4874. for (i = 0; i < ARRAY_SIZE(fb->offsets); i++)
  4875. seq_printf(s, "offsets[%d]:%8u ", i,
  4876. fb->offsets[i]);
  4877. seq_puts(s, "\n");
  4878. }
  4879. seq_printf(s, "\tsrc_x:%4d src_y:%4d src_w:%4d src_h:%4d\n",
  4880. state->src_x >> 16, state->src_y >> 16,
  4881. state->src_w >> 16, state->src_h >> 16);
  4882. seq_printf(s, "\tdst x:%4d dst_y:%4d dst_w:%4d dst_h:%4d\n",
  4883. state->crtc_x, state->crtc_y, state->crtc_w,
  4884. state->crtc_h);
  4885. seq_printf(s, "\tmultirect: mode: %d index: %d\n",
  4886. pstate->multirect_mode, pstate->multirect_index);
  4887. seq_printf(s, "\texcl_rect: x:%4d y:%4d w:%4d h:%4d\n",
  4888. pstate->excl_rect.x, pstate->excl_rect.y,
  4889. pstate->excl_rect.w, pstate->excl_rect.h);
  4890. seq_puts(s, "\n");
  4891. }
  4892. if (sde_crtc->vblank_cb_count) {
  4893. ktime_t diff = ktime_sub(ktime_get(), sde_crtc->vblank_cb_time);
  4894. u32 diff_ms = ktime_to_ms(diff);
  4895. u64 fps = diff_ms ? DIV_ROUND_CLOSEST(
  4896. sde_crtc->vblank_cb_count * 1000, diff_ms) : 0;
  4897. seq_printf(s,
  4898. "vblank fps:%lld count:%u total:%llums total_framecount:%llu\n",
  4899. fps, sde_crtc->vblank_cb_count,
  4900. ktime_to_ms(diff), sde_crtc->play_count);
  4901. /* reset time & count for next measurement */
  4902. sde_crtc->vblank_cb_count = 0;
  4903. sde_crtc->vblank_cb_time = ktime_set(0, 0);
  4904. }
  4905. mutex_unlock(&sde_crtc->crtc_lock);
  4906. return 0;
  4907. }
  4908. static int _sde_debugfs_status_open(struct inode *inode, struct file *file)
  4909. {
  4910. return single_open(file, _sde_debugfs_status_show, inode->i_private);
  4911. }
  4912. static ssize_t _sde_crtc_misr_setup(struct file *file,
  4913. const char __user *user_buf, size_t count, loff_t *ppos)
  4914. {
  4915. struct drm_crtc *crtc;
  4916. struct sde_crtc *sde_crtc;
  4917. int rc;
  4918. char buf[MISR_BUFF_SIZE + 1];
  4919. u32 frame_count, enable;
  4920. size_t buff_copy;
  4921. struct sde_kms *sde_kms;
  4922. if (!file || !file->private_data)
  4923. return -EINVAL;
  4924. sde_crtc = file->private_data;
  4925. crtc = &sde_crtc->base;
  4926. sde_kms = _sde_crtc_get_kms(crtc);
  4927. if (!sde_kms) {
  4928. SDE_ERROR("invalid sde_kms\n");
  4929. return -EINVAL;
  4930. }
  4931. buff_copy = min_t(size_t, count, MISR_BUFF_SIZE);
  4932. if (copy_from_user(buf, user_buf, buff_copy)) {
  4933. SDE_ERROR("buffer copy failed\n");
  4934. return -EINVAL;
  4935. }
  4936. buf[buff_copy] = 0; /* end of string */
  4937. if (sscanf(buf, "%u %u", &enable, &frame_count) != 2)
  4938. return -EINVAL;
  4939. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4940. SDE_DEBUG("crtc:%d misr enable/disable not allowed\n",
  4941. DRMID(crtc));
  4942. return -EINVAL;
  4943. }
  4944. rc = pm_runtime_get_sync(crtc->dev->dev);
  4945. if (rc < 0)
  4946. return rc;
  4947. sde_crtc->misr_enable_debugfs = enable;
  4948. sde_crtc_misr_setup(crtc, enable, frame_count);
  4949. pm_runtime_put_sync(crtc->dev->dev);
  4950. return count;
  4951. }
  4952. static ssize_t _sde_crtc_misr_read(struct file *file,
  4953. char __user *user_buff, size_t count, loff_t *ppos)
  4954. {
  4955. struct drm_crtc *crtc;
  4956. struct sde_crtc *sde_crtc;
  4957. struct sde_kms *sde_kms;
  4958. struct sde_crtc_mixer *m;
  4959. int i = 0, rc;
  4960. ssize_t len = 0;
  4961. char buf[MISR_BUFF_SIZE + 1] = {'\0'};
  4962. if (*ppos)
  4963. return 0;
  4964. if (!file || !file->private_data)
  4965. return -EINVAL;
  4966. sde_crtc = file->private_data;
  4967. crtc = &sde_crtc->base;
  4968. sde_kms = _sde_crtc_get_kms(crtc);
  4969. if (!sde_kms)
  4970. return -EINVAL;
  4971. rc = pm_runtime_get_sync(crtc->dev->dev);
  4972. if (rc < 0)
  4973. return rc;
  4974. if (sde_kms_is_secure_session_inprogress(sde_kms)) {
  4975. SDE_DEBUG("crtc:%d misr read not allowed\n", DRMID(crtc));
  4976. goto end;
  4977. }
  4978. if (!sde_crtc->misr_enable_debugfs) {
  4979. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4980. "disabled\n");
  4981. goto buff_check;
  4982. }
  4983. for (i = 0; i < sde_crtc->num_mixers; ++i) {
  4984. u32 misr_value = 0;
  4985. m = &sde_crtc->mixers[i];
  4986. if (!m->hw_lm || !m->hw_lm->ops.collect_misr) {
  4987. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4988. "invalid\n");
  4989. SDE_ERROR("crtc:%d invalid misr ops\n", DRMID(crtc));
  4990. continue;
  4991. }
  4992. rc = m->hw_lm->ops.collect_misr(m->hw_lm, false, &misr_value);
  4993. if (rc) {
  4994. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  4995. "invalid\n");
  4996. SDE_ERROR("crtc:%d failed to collect misr %d\n",
  4997. DRMID(crtc), rc);
  4998. continue;
  4999. } else {
  5000. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5001. "lm idx:%d\n", m->hw_lm->idx - LM_0);
  5002. len += scnprintf(buf + len, MISR_BUFF_SIZE - len,
  5003. "0x%x\n", misr_value);
  5004. }
  5005. }
  5006. buff_check:
  5007. if (count <= len) {
  5008. len = 0;
  5009. goto end;
  5010. }
  5011. if (copy_to_user(user_buff, buf, len)) {
  5012. len = -EFAULT;
  5013. goto end;
  5014. }
  5015. *ppos += len; /* increase offset */
  5016. end:
  5017. pm_runtime_put_sync(crtc->dev->dev);
  5018. return len;
  5019. }
  5020. #define DEFINE_SDE_DEBUGFS_SEQ_FOPS(__prefix) \
  5021. static int __prefix ## _open(struct inode *inode, struct file *file) \
  5022. { \
  5023. return single_open(file, __prefix ## _show, inode->i_private); \
  5024. } \
  5025. static const struct file_operations __prefix ## _fops = { \
  5026. .owner = THIS_MODULE, \
  5027. .open = __prefix ## _open, \
  5028. .release = single_release, \
  5029. .read = seq_read, \
  5030. .llseek = seq_lseek, \
  5031. }
  5032. static int sde_crtc_debugfs_state_show(struct seq_file *s, void *v)
  5033. {
  5034. struct drm_crtc *crtc = (struct drm_crtc *) s->private;
  5035. struct sde_crtc *sde_crtc = to_sde_crtc(crtc);
  5036. struct sde_crtc_state *cstate = to_sde_crtc_state(crtc->state);
  5037. int i;
  5038. seq_printf(s, "num_connectors: %d\n", cstate->num_connectors);
  5039. seq_printf(s, "client type: %d\n", sde_crtc_get_client_type(crtc));
  5040. seq_printf(s, "intf_mode: %d\n", sde_crtc_get_intf_mode(crtc,
  5041. crtc->state));
  5042. seq_printf(s, "core_clk_rate: %llu\n",
  5043. sde_crtc->cur_perf.core_clk_rate);
  5044. for (i = SDE_POWER_HANDLE_DBUS_ID_MNOC;
  5045. i < SDE_POWER_HANDLE_DBUS_ID_MAX; i++) {
  5046. seq_printf(s, "bw_ctl[%s]: %llu\n",
  5047. sde_power_handle_get_dbus_name(i),
  5048. sde_crtc->cur_perf.bw_ctl[i]);
  5049. seq_printf(s, "max_per_pipe_ib[%s]: %llu\n",
  5050. sde_power_handle_get_dbus_name(i),
  5051. sde_crtc->cur_perf.max_per_pipe_ib[i]);
  5052. }
  5053. return 0;
  5054. }
  5055. DEFINE_SDE_DEBUGFS_SEQ_FOPS(sde_crtc_debugfs_state);
  5056. static int _sde_debugfs_fence_status_show(struct seq_file *s, void *data)
  5057. {
  5058. struct drm_crtc *crtc;
  5059. struct drm_plane *plane;
  5060. struct drm_connector *conn;
  5061. struct drm_mode_object *drm_obj;
  5062. struct sde_crtc *sde_crtc;
  5063. struct sde_crtc_state *cstate;
  5064. struct sde_fence_context *ctx;
  5065. struct drm_connector_list_iter conn_iter;
  5066. struct drm_device *dev;
  5067. if (!s || !s->private)
  5068. return -EINVAL;
  5069. sde_crtc = s->private;
  5070. crtc = &sde_crtc->base;
  5071. dev = crtc->dev;
  5072. cstate = to_sde_crtc_state(crtc->state);
  5073. /* Dump input fence info */
  5074. seq_puts(s, "===Input fence===\n");
  5075. drm_atomic_crtc_for_each_plane(plane, crtc) {
  5076. struct sde_plane_state *pstate;
  5077. struct dma_fence *fence;
  5078. pstate = to_sde_plane_state(plane->state);
  5079. if (!pstate)
  5080. continue;
  5081. seq_printf(s, "plane:%u stage:%d\n", plane->base.id,
  5082. pstate->stage);
  5083. fence = pstate->input_fence;
  5084. if (fence)
  5085. sde_fence_list_dump(fence, &s);
  5086. }
  5087. /* Dump release fence info */
  5088. seq_puts(s, "\n");
  5089. seq_puts(s, "===Release fence===\n");
  5090. ctx = sde_crtc->output_fence;
  5091. drm_obj = &crtc->base;
  5092. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5093. seq_puts(s, "\n");
  5094. /* Dump retire fence info */
  5095. seq_puts(s, "===Retire fence===\n");
  5096. drm_connector_list_iter_begin(dev, &conn_iter);
  5097. drm_for_each_connector_iter(conn, &conn_iter)
  5098. if (conn->state && conn->state->crtc == crtc &&
  5099. cstate->num_connectors < MAX_CONNECTORS) {
  5100. struct sde_connector *c_conn;
  5101. c_conn = to_sde_connector(conn);
  5102. ctx = c_conn->retire_fence;
  5103. drm_obj = &conn->base;
  5104. sde_debugfs_timeline_dump(ctx, drm_obj, &s);
  5105. }
  5106. drm_connector_list_iter_end(&conn_iter);
  5107. seq_puts(s, "\n");
  5108. return 0;
  5109. }
  5110. static int _sde_debugfs_fence_status(struct inode *inode, struct file *file)
  5111. {
  5112. return single_open(file, _sde_debugfs_fence_status_show,
  5113. inode->i_private);
  5114. }
  5115. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5116. {
  5117. struct sde_crtc *sde_crtc;
  5118. struct sde_kms *sde_kms;
  5119. static const struct file_operations debugfs_status_fops = {
  5120. .open = _sde_debugfs_status_open,
  5121. .read = seq_read,
  5122. .llseek = seq_lseek,
  5123. .release = single_release,
  5124. };
  5125. static const struct file_operations debugfs_misr_fops = {
  5126. .open = simple_open,
  5127. .read = _sde_crtc_misr_read,
  5128. .write = _sde_crtc_misr_setup,
  5129. };
  5130. static const struct file_operations debugfs_fps_fops = {
  5131. .open = _sde_debugfs_fps_status,
  5132. .read = seq_read,
  5133. };
  5134. static const struct file_operations debugfs_fence_fops = {
  5135. .open = _sde_debugfs_fence_status,
  5136. .read = seq_read,
  5137. };
  5138. if (!crtc)
  5139. return -EINVAL;
  5140. sde_crtc = to_sde_crtc(crtc);
  5141. sde_kms = _sde_crtc_get_kms(crtc);
  5142. if (!sde_kms)
  5143. return -EINVAL;
  5144. sde_crtc->debugfs_root = debugfs_create_dir(sde_crtc->name,
  5145. crtc->dev->primary->debugfs_root);
  5146. if (!sde_crtc->debugfs_root)
  5147. return -ENOMEM;
  5148. /* don't error check these */
  5149. debugfs_create_file("status", 0400,
  5150. sde_crtc->debugfs_root,
  5151. sde_crtc, &debugfs_status_fops);
  5152. debugfs_create_file("state", 0400,
  5153. sde_crtc->debugfs_root,
  5154. &sde_crtc->base,
  5155. &sde_crtc_debugfs_state_fops);
  5156. debugfs_create_file("misr_data", 0600, sde_crtc->debugfs_root,
  5157. sde_crtc, &debugfs_misr_fops);
  5158. debugfs_create_file("fps", 0400, sde_crtc->debugfs_root,
  5159. sde_crtc, &debugfs_fps_fops);
  5160. debugfs_create_file("fence_status", 0400, sde_crtc->debugfs_root,
  5161. sde_crtc, &debugfs_fence_fops);
  5162. return 0;
  5163. }
  5164. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5165. {
  5166. struct sde_crtc *sde_crtc;
  5167. if (!crtc)
  5168. return;
  5169. sde_crtc = to_sde_crtc(crtc);
  5170. debugfs_remove_recursive(sde_crtc->debugfs_root);
  5171. }
  5172. #else
  5173. static int _sde_crtc_init_debugfs(struct drm_crtc *crtc)
  5174. {
  5175. return 0;
  5176. }
  5177. static void _sde_crtc_destroy_debugfs(struct drm_crtc *crtc)
  5178. {
  5179. }
  5180. #endif /* CONFIG_DEBUG_FS */
  5181. static int sde_crtc_late_register(struct drm_crtc *crtc)
  5182. {
  5183. return _sde_crtc_init_debugfs(crtc);
  5184. }
  5185. static void sde_crtc_early_unregister(struct drm_crtc *crtc)
  5186. {
  5187. _sde_crtc_destroy_debugfs(crtc);
  5188. }
  5189. static const struct drm_crtc_funcs sde_crtc_funcs = {
  5190. .set_config = drm_atomic_helper_set_config,
  5191. .destroy = sde_crtc_destroy,
  5192. .page_flip = drm_atomic_helper_page_flip,
  5193. .atomic_set_property = sde_crtc_atomic_set_property,
  5194. .atomic_get_property = sde_crtc_atomic_get_property,
  5195. .reset = sde_crtc_reset,
  5196. .atomic_duplicate_state = sde_crtc_duplicate_state,
  5197. .atomic_destroy_state = sde_crtc_destroy_state,
  5198. .late_register = sde_crtc_late_register,
  5199. .early_unregister = sde_crtc_early_unregister,
  5200. };
  5201. static const struct drm_crtc_helper_funcs sde_crtc_helper_funcs = {
  5202. .mode_fixup = sde_crtc_mode_fixup,
  5203. .disable = sde_crtc_disable,
  5204. .atomic_enable = sde_crtc_enable,
  5205. .atomic_check = sde_crtc_atomic_check,
  5206. .atomic_begin = sde_crtc_atomic_begin,
  5207. .atomic_flush = sde_crtc_atomic_flush,
  5208. };
  5209. static void _sde_crtc_event_cb(struct kthread_work *work)
  5210. {
  5211. struct sde_crtc_event *event;
  5212. struct sde_crtc *sde_crtc;
  5213. unsigned long irq_flags;
  5214. if (!work) {
  5215. SDE_ERROR("invalid work item\n");
  5216. return;
  5217. }
  5218. event = container_of(work, struct sde_crtc_event, kt_work);
  5219. /* set sde_crtc to NULL for static work structures */
  5220. sde_crtc = event->sde_crtc;
  5221. if (!sde_crtc)
  5222. return;
  5223. if (event->cb_func)
  5224. event->cb_func(&sde_crtc->base, event->usr);
  5225. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5226. list_add_tail(&event->list, &sde_crtc->event_free_list);
  5227. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5228. }
  5229. int sde_crtc_event_queue(struct drm_crtc *crtc,
  5230. void (*func)(struct drm_crtc *crtc, void *usr),
  5231. void *usr, bool color_processing_event)
  5232. {
  5233. unsigned long irq_flags;
  5234. struct sde_crtc *sde_crtc;
  5235. struct msm_drm_private *priv;
  5236. struct sde_crtc_event *event = NULL;
  5237. u32 crtc_id;
  5238. if (!crtc || !crtc->dev || !crtc->dev->dev_private || !func) {
  5239. SDE_ERROR("invalid parameters\n");
  5240. return -EINVAL;
  5241. }
  5242. sde_crtc = to_sde_crtc(crtc);
  5243. priv = crtc->dev->dev_private;
  5244. crtc_id = drm_crtc_index(crtc);
  5245. /*
  5246. * Obtain an event struct from the private cache. This event
  5247. * queue may be called from ISR contexts, so use a private
  5248. * cache to avoid calling any memory allocation functions.
  5249. */
  5250. spin_lock_irqsave(&sde_crtc->event_lock, irq_flags);
  5251. if (!list_empty(&sde_crtc->event_free_list)) {
  5252. event = list_first_entry(&sde_crtc->event_free_list,
  5253. struct sde_crtc_event, list);
  5254. list_del_init(&event->list);
  5255. }
  5256. spin_unlock_irqrestore(&sde_crtc->event_lock, irq_flags);
  5257. if (!event)
  5258. return -ENOMEM;
  5259. /* populate event node */
  5260. event->sde_crtc = sde_crtc;
  5261. event->cb_func = func;
  5262. event->usr = usr;
  5263. /* queue new event request */
  5264. kthread_init_work(&event->kt_work, _sde_crtc_event_cb);
  5265. if (color_processing_event)
  5266. kthread_queue_work(&priv->pp_event_worker,
  5267. &event->kt_work);
  5268. else
  5269. kthread_queue_work(&priv->event_thread[crtc_id].worker,
  5270. &event->kt_work);
  5271. return 0;
  5272. }
  5273. static int _sde_crtc_init_events(struct sde_crtc *sde_crtc)
  5274. {
  5275. int i, rc = 0;
  5276. if (!sde_crtc) {
  5277. SDE_ERROR("invalid crtc\n");
  5278. return -EINVAL;
  5279. }
  5280. spin_lock_init(&sde_crtc->event_lock);
  5281. INIT_LIST_HEAD(&sde_crtc->event_free_list);
  5282. for (i = 0; i < SDE_CRTC_MAX_EVENT_COUNT; ++i)
  5283. list_add_tail(&sde_crtc->event_cache[i].list,
  5284. &sde_crtc->event_free_list);
  5285. return rc;
  5286. }
  5287. void sde_crtc_static_img_control(struct drm_crtc *crtc,
  5288. enum sde_crtc_cache_state state,
  5289. bool is_vidmode)
  5290. {
  5291. struct drm_plane *plane;
  5292. struct sde_crtc *sde_crtc;
  5293. if (!crtc || !crtc->dev)
  5294. return;
  5295. sde_crtc = to_sde_crtc(crtc);
  5296. if (sde_crtc->cache_state == state)
  5297. return;
  5298. switch (state) {
  5299. case CACHE_STATE_NORMAL:
  5300. if (sde_crtc->cache_state == CACHE_STATE_DISABLED
  5301. && !is_vidmode)
  5302. return;
  5303. kthread_cancel_delayed_work_sync(
  5304. &sde_crtc->static_cache_read_work);
  5305. break;
  5306. case CACHE_STATE_PRE_CACHE:
  5307. if (sde_crtc->cache_state != CACHE_STATE_NORMAL)
  5308. return;
  5309. break;
  5310. case CACHE_STATE_FRAME_WRITE:
  5311. if (sde_crtc->cache_state != CACHE_STATE_PRE_CACHE)
  5312. return;
  5313. break;
  5314. case CACHE_STATE_FRAME_READ:
  5315. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5316. return;
  5317. break;
  5318. case CACHE_STATE_DISABLED:
  5319. break;
  5320. default:
  5321. return;
  5322. }
  5323. sde_crtc->cache_state = state;
  5324. drm_atomic_crtc_for_each_plane(plane, crtc)
  5325. sde_plane_static_img_control(plane, state);
  5326. }
  5327. /*
  5328. * __sde_crtc_static_cache_read_work - transition to cache read
  5329. */
  5330. void __sde_crtc_static_cache_read_work(struct kthread_work *work)
  5331. {
  5332. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5333. static_cache_read_work.work);
  5334. struct drm_crtc *crtc;
  5335. struct sde_crtc_mixer *mixer;
  5336. struct sde_hw_ctl *ctl;
  5337. if (!sde_crtc)
  5338. return;
  5339. crtc = &sde_crtc->base;
  5340. mixer = sde_crtc->mixers;
  5341. if (!mixer)
  5342. return;
  5343. ctl = mixer->hw_ctl;
  5344. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE ||
  5345. !ctl->ops.trigger_flush)
  5346. return;
  5347. sde_crtc_static_img_control(crtc, CACHE_STATE_FRAME_READ, false);
  5348. ctl->ops.trigger_flush(ctl);
  5349. }
  5350. void sde_crtc_static_cache_read_kickoff(struct drm_crtc *crtc)
  5351. {
  5352. struct drm_device *dev;
  5353. struct msm_drm_private *priv;
  5354. struct msm_drm_thread *disp_thread;
  5355. struct sde_crtc *sde_crtc;
  5356. struct sde_crtc_state *cstate;
  5357. u32 msecs_fps = 0;
  5358. if (!crtc)
  5359. return;
  5360. dev = crtc->dev;
  5361. sde_crtc = to_sde_crtc(crtc);
  5362. cstate = to_sde_crtc_state(crtc->state);
  5363. if (!dev || !dev->dev_private || !sde_crtc)
  5364. return;
  5365. priv = dev->dev_private;
  5366. disp_thread = &priv->disp_thread[crtc->index];
  5367. if (sde_crtc->cache_state != CACHE_STATE_FRAME_WRITE)
  5368. return;
  5369. msecs_fps = DIV_ROUND_UP((1 * 1000), sde_crtc_get_fps_mode(crtc));
  5370. /* Kickoff transition to read state after next vblank */
  5371. kthread_queue_delayed_work(&disp_thread->worker,
  5372. &sde_crtc->static_cache_read_work,
  5373. msecs_to_jiffies(msecs_fps));
  5374. }
  5375. /*
  5376. * __sde_crtc_idle_notify_work - signal idle timeout to user space
  5377. */
  5378. static void __sde_crtc_idle_notify_work(struct kthread_work *work)
  5379. {
  5380. struct sde_crtc *sde_crtc = container_of(work, struct sde_crtc,
  5381. idle_notify_work.work);
  5382. struct drm_crtc *crtc;
  5383. struct drm_event event;
  5384. int ret = 0;
  5385. if (!sde_crtc) {
  5386. SDE_ERROR("invalid sde crtc\n");
  5387. } else {
  5388. crtc = &sde_crtc->base;
  5389. event.type = DRM_EVENT_IDLE_NOTIFY;
  5390. event.length = sizeof(u32);
  5391. msm_mode_object_event_notify(&crtc->base, crtc->dev,
  5392. &event, (u8 *)&ret);
  5393. SDE_EVT32(DRMID(crtc));
  5394. SDE_DEBUG("crtc[%d]: idle timeout notified\n", crtc->base.id);
  5395. sde_crtc_static_img_control(crtc, CACHE_STATE_PRE_CACHE, false);
  5396. }
  5397. }
  5398. /* initialize crtc */
  5399. struct drm_crtc *sde_crtc_init(struct drm_device *dev, struct drm_plane *plane)
  5400. {
  5401. struct drm_crtc *crtc = NULL;
  5402. struct sde_crtc *sde_crtc = NULL;
  5403. struct msm_drm_private *priv = NULL;
  5404. struct sde_kms *kms = NULL;
  5405. int i, rc;
  5406. priv = dev->dev_private;
  5407. kms = to_sde_kms(priv->kms);
  5408. sde_crtc = kzalloc(sizeof(*sde_crtc), GFP_KERNEL);
  5409. if (!sde_crtc)
  5410. return ERR_PTR(-ENOMEM);
  5411. crtc = &sde_crtc->base;
  5412. crtc->dev = dev;
  5413. mutex_init(&sde_crtc->crtc_lock);
  5414. spin_lock_init(&sde_crtc->spin_lock);
  5415. atomic_set(&sde_crtc->frame_pending, 0);
  5416. sde_crtc->enabled = false;
  5417. /* Below parameters are for fps calculation for sysfs node */
  5418. sde_crtc->fps_info.fps_periodic_duration = DEFAULT_FPS_PERIOD_1_SEC;
  5419. sde_crtc->fps_info.time_buf = kmalloc_array(MAX_FRAME_COUNT,
  5420. sizeof(ktime_t), GFP_KERNEL);
  5421. if (!sde_crtc->fps_info.time_buf)
  5422. SDE_ERROR("invalid buffer\n");
  5423. else
  5424. memset(sde_crtc->fps_info.time_buf, 0,
  5425. sizeof(*(sde_crtc->fps_info.time_buf)));
  5426. INIT_LIST_HEAD(&sde_crtc->frame_event_list);
  5427. INIT_LIST_HEAD(&sde_crtc->user_event_list);
  5428. for (i = 0; i < ARRAY_SIZE(sde_crtc->frame_events); i++) {
  5429. INIT_LIST_HEAD(&sde_crtc->frame_events[i].list);
  5430. list_add(&sde_crtc->frame_events[i].list,
  5431. &sde_crtc->frame_event_list);
  5432. kthread_init_work(&sde_crtc->frame_events[i].work,
  5433. sde_crtc_frame_event_work);
  5434. }
  5435. drm_crtc_init_with_planes(dev, crtc, plane, NULL, &sde_crtc_funcs,
  5436. NULL);
  5437. drm_crtc_helper_add(crtc, &sde_crtc_helper_funcs);
  5438. /* save user friendly CRTC name for later */
  5439. snprintf(sde_crtc->name, SDE_CRTC_NAME_SIZE, "crtc%u", crtc->base.id);
  5440. /* initialize event handling */
  5441. rc = _sde_crtc_init_events(sde_crtc);
  5442. if (rc) {
  5443. drm_crtc_cleanup(crtc);
  5444. kfree(sde_crtc);
  5445. return ERR_PTR(rc);
  5446. }
  5447. /* initialize output fence support */
  5448. sde_crtc->output_fence = sde_fence_init(sde_crtc->name, crtc->base.id);
  5449. if (IS_ERR(sde_crtc->output_fence)) {
  5450. rc = PTR_ERR(sde_crtc->output_fence);
  5451. SDE_ERROR("failed to init fence, %d\n", rc);
  5452. drm_crtc_cleanup(crtc);
  5453. kfree(sde_crtc);
  5454. return ERR_PTR(rc);
  5455. }
  5456. /* create CRTC properties */
  5457. msm_property_init(&sde_crtc->property_info, &crtc->base, dev,
  5458. priv->crtc_property, sde_crtc->property_data,
  5459. CRTC_PROP_COUNT, CRTC_PROP_BLOBCOUNT,
  5460. sizeof(struct sde_crtc_state));
  5461. sde_crtc_install_properties(crtc, kms->catalog);
  5462. /* Install color processing properties */
  5463. sde_cp_crtc_init(crtc);
  5464. sde_cp_crtc_install_properties(crtc);
  5465. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  5466. sde_crtc->cur_perf.llcc_active[i] = false;
  5467. sde_crtc->new_perf.llcc_active[i] = false;
  5468. }
  5469. kthread_init_delayed_work(&sde_crtc->idle_notify_work,
  5470. __sde_crtc_idle_notify_work);
  5471. kthread_init_delayed_work(&sde_crtc->static_cache_read_work,
  5472. __sde_crtc_static_cache_read_work);
  5473. SDE_DEBUG("crtc=%d new_llcc=%d, old_llcc=%d\n",
  5474. crtc->base.id,
  5475. sde_crtc->new_perf.llcc_active,
  5476. sde_crtc->cur_perf.llcc_active);
  5477. SDE_DEBUG("%s: successfully initialized crtc\n", sde_crtc->name);
  5478. return crtc;
  5479. }
  5480. int sde_crtc_post_init(struct drm_device *dev, struct drm_crtc *crtc)
  5481. {
  5482. struct sde_crtc *sde_crtc;
  5483. int rc = 0;
  5484. if (!dev || !dev->primary || !dev->primary->kdev || !crtc) {
  5485. SDE_ERROR("invalid input param(s)\n");
  5486. rc = -EINVAL;
  5487. goto end;
  5488. }
  5489. sde_crtc = to_sde_crtc(crtc);
  5490. sde_crtc->sysfs_dev = device_create_with_groups(
  5491. dev->primary->kdev->class, dev->primary->kdev, 0, crtc,
  5492. sde_crtc_attr_groups, "sde-crtc-%d", crtc->index);
  5493. if (IS_ERR_OR_NULL(sde_crtc->sysfs_dev)) {
  5494. SDE_ERROR("crtc:%d sysfs create failed rc:%ld\n", crtc->index,
  5495. PTR_ERR(sde_crtc->sysfs_dev));
  5496. if (!sde_crtc->sysfs_dev)
  5497. rc = -EINVAL;
  5498. else
  5499. rc = PTR_ERR(sde_crtc->sysfs_dev);
  5500. goto end;
  5501. }
  5502. sde_crtc->vsync_event_sf = sysfs_get_dirent(
  5503. sde_crtc->sysfs_dev->kobj.sd, "vsync_event");
  5504. if (!sde_crtc->vsync_event_sf)
  5505. SDE_ERROR("crtc:%d vsync_event sysfs create failed\n",
  5506. crtc->base.id);
  5507. end:
  5508. return rc;
  5509. }
  5510. static int _sde_crtc_event_enable(struct sde_kms *kms,
  5511. struct drm_crtc *crtc_drm, u32 event)
  5512. {
  5513. struct sde_crtc *crtc = NULL;
  5514. struct sde_crtc_irq_info *node;
  5515. unsigned long flags;
  5516. bool found = false;
  5517. int ret, i = 0;
  5518. bool add_event = false;
  5519. crtc = to_sde_crtc(crtc_drm);
  5520. spin_lock_irqsave(&crtc->spin_lock, flags);
  5521. list_for_each_entry(node, &crtc->user_event_list, list) {
  5522. if (node->event == event) {
  5523. found = true;
  5524. break;
  5525. }
  5526. }
  5527. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5528. /* event already enabled */
  5529. if (found)
  5530. return 0;
  5531. node = NULL;
  5532. for (i = 0; i < ARRAY_SIZE(custom_events); i++) {
  5533. if (custom_events[i].event == event &&
  5534. custom_events[i].func) {
  5535. node = kzalloc(sizeof(*node), GFP_KERNEL);
  5536. if (!node)
  5537. return -ENOMEM;
  5538. INIT_LIST_HEAD(&node->list);
  5539. INIT_LIST_HEAD(&node->irq.list);
  5540. node->func = custom_events[i].func;
  5541. node->event = event;
  5542. node->state = IRQ_NOINIT;
  5543. spin_lock_init(&node->state_lock);
  5544. break;
  5545. }
  5546. }
  5547. if (!node) {
  5548. SDE_ERROR("unsupported event %x\n", event);
  5549. return -EINVAL;
  5550. }
  5551. ret = 0;
  5552. if (crtc_drm->enabled) {
  5553. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5554. if (ret < 0) {
  5555. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5556. kfree(node);
  5557. return ret;
  5558. }
  5559. INIT_LIST_HEAD(&node->irq.list);
  5560. mutex_lock(&crtc->crtc_lock);
  5561. ret = node->func(crtc_drm, true, &node->irq);
  5562. if (!ret) {
  5563. spin_lock_irqsave(&crtc->spin_lock, flags);
  5564. list_add_tail(&node->list, &crtc->user_event_list);
  5565. add_event = true;
  5566. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5567. }
  5568. mutex_unlock(&crtc->crtc_lock);
  5569. pm_runtime_put_sync(crtc_drm->dev->dev);
  5570. }
  5571. if (add_event)
  5572. return 0;
  5573. if (!ret) {
  5574. spin_lock_irqsave(&crtc->spin_lock, flags);
  5575. list_add_tail(&node->list, &crtc->user_event_list);
  5576. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5577. } else {
  5578. kfree(node);
  5579. }
  5580. return ret;
  5581. }
  5582. static int _sde_crtc_event_disable(struct sde_kms *kms,
  5583. struct drm_crtc *crtc_drm, u32 event)
  5584. {
  5585. struct sde_crtc *crtc = NULL;
  5586. struct sde_crtc_irq_info *node = NULL;
  5587. unsigned long flags;
  5588. bool found = false;
  5589. int ret;
  5590. crtc = to_sde_crtc(crtc_drm);
  5591. spin_lock_irqsave(&crtc->spin_lock, flags);
  5592. list_for_each_entry(node, &crtc->user_event_list, list) {
  5593. if (node->event == event) {
  5594. list_del_init(&node->list);
  5595. found = true;
  5596. break;
  5597. }
  5598. }
  5599. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5600. /* event already disabled */
  5601. if (!found)
  5602. return 0;
  5603. /**
  5604. * crtc is disabled interrupts are cleared remove from the list,
  5605. * no need to disable/de-register.
  5606. */
  5607. if (!crtc_drm->enabled) {
  5608. kfree(node);
  5609. return 0;
  5610. }
  5611. ret = pm_runtime_get_sync(crtc_drm->dev->dev);
  5612. if (ret < 0) {
  5613. SDE_ERROR("failed to enable power resource %d\n", ret);
  5614. SDE_EVT32(ret, SDE_EVTLOG_ERROR);
  5615. kfree(node);
  5616. return ret;
  5617. }
  5618. ret = node->func(crtc_drm, false, &node->irq);
  5619. if (ret) {
  5620. spin_lock_irqsave(&crtc->spin_lock, flags);
  5621. list_add_tail(&node->list, &crtc->user_event_list);
  5622. spin_unlock_irqrestore(&crtc->spin_lock, flags);
  5623. } else {
  5624. kfree(node);
  5625. }
  5626. pm_runtime_put_sync(crtc_drm->dev->dev);
  5627. return ret;
  5628. }
  5629. int sde_crtc_register_custom_event(struct sde_kms *kms,
  5630. struct drm_crtc *crtc_drm, u32 event, bool en)
  5631. {
  5632. struct sde_crtc *crtc = NULL;
  5633. int ret;
  5634. crtc = to_sde_crtc(crtc_drm);
  5635. if (!crtc || !kms || !kms->dev) {
  5636. DRM_ERROR("invalid sde_crtc %pK kms %pK dev %pK\n", crtc,
  5637. kms, ((kms) ? (kms->dev) : NULL));
  5638. return -EINVAL;
  5639. }
  5640. if (en)
  5641. ret = _sde_crtc_event_enable(kms, crtc_drm, event);
  5642. else
  5643. ret = _sde_crtc_event_disable(kms, crtc_drm, event);
  5644. return ret;
  5645. }
  5646. static int sde_crtc_power_interrupt_handler(struct drm_crtc *crtc_drm,
  5647. bool en, struct sde_irq_callback *irq)
  5648. {
  5649. return 0;
  5650. }
  5651. static int sde_crtc_pm_event_handler(struct drm_crtc *crtc, bool en,
  5652. struct sde_irq_callback *noirq)
  5653. {
  5654. /*
  5655. * IRQ object noirq is not being used here since there is
  5656. * no crtc irq from pm event.
  5657. */
  5658. return 0;
  5659. }
  5660. static int sde_crtc_idle_interrupt_handler(struct drm_crtc *crtc_drm,
  5661. bool en, struct sde_irq_callback *irq)
  5662. {
  5663. return 0;
  5664. }
  5665. /**
  5666. * sde_crtc_update_cont_splash_settings - update mixer settings
  5667. * and initial clk during device bootup for cont_splash use case
  5668. * @crtc: Pointer to drm crtc structure
  5669. */
  5670. void sde_crtc_update_cont_splash_settings(struct drm_crtc *crtc)
  5671. {
  5672. struct sde_kms *kms = NULL;
  5673. struct msm_drm_private *priv;
  5674. struct sde_crtc *sde_crtc;
  5675. u64 rate;
  5676. if (!crtc || !crtc->state || !crtc->dev || !crtc->dev->dev_private) {
  5677. SDE_ERROR("invalid crtc\n");
  5678. return;
  5679. }
  5680. priv = crtc->dev->dev_private;
  5681. kms = to_sde_kms(priv->kms);
  5682. if (!kms || !kms->catalog) {
  5683. SDE_ERROR("invalid parameters\n");
  5684. return;
  5685. }
  5686. _sde_crtc_setup_mixers(crtc);
  5687. crtc->enabled = true;
  5688. /* update core clk value for initial state with cont-splash */
  5689. sde_crtc = to_sde_crtc(crtc);
  5690. rate = sde_power_clk_get_rate(&priv->phandle, kms->perf.clk_name);
  5691. sde_crtc->cur_perf.core_clk_rate = (rate > 0) ?
  5692. rate : kms->perf.max_core_clk_rate;
  5693. sde_crtc->cur_perf.core_clk_rate = kms->perf.max_core_clk_rate;
  5694. }