sde_hw_top.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include "sde_hwio.h"
  6. #include "sde_hw_catalog.h"
  7. #include "sde_hw_top.h"
  8. #include "sde_dbg.h"
  9. #include "sde_kms.h"
  10. #define SSPP_SPARE 0x28
  11. #define UBWC_DEC_HW_VERSION 0x058
  12. #define UBWC_STATIC 0x144
  13. #define UBWC_CTRL_2 0x150
  14. #define UBWC_PREDICTION_MODE 0x154
  15. #define FLD_SPLIT_DISPLAY_CMD BIT(1)
  16. #define FLD_SMART_PANEL_FREE_RUN BIT(2)
  17. #define FLD_INTF_1_SW_TRG_MUX BIT(4)
  18. #define FLD_INTF_2_SW_TRG_MUX BIT(8)
  19. #define FLD_TE_LINE_INTER_WATERLEVEL_MASK 0xFFFF
  20. #define MDP_DSPP_DBGBUS_CTRL 0x348
  21. #define MDP_DSPP_DBGBUS_STATUS 0x34C
  22. #define DANGER_STATUS 0x360
  23. #define SAFE_STATUS 0x364
  24. #define TE_LINE_INTERVAL 0x3F4
  25. #define TRAFFIC_SHAPER_EN BIT(31)
  26. #define TRAFFIC_SHAPER_RD_CLIENT(num) (0x030 + (num * 4))
  27. #define TRAFFIC_SHAPER_WR_CLIENT(num) (0x060 + (num * 4))
  28. #define TRAFFIC_SHAPER_FIXPOINT_FACTOR 4
  29. #define MDP_WD_TIMER_0_CTL 0x380
  30. #define MDP_WD_TIMER_0_CTL2 0x384
  31. #define MDP_WD_TIMER_0_LOAD_VALUE 0x388
  32. #define MDP_WD_TIMER_1_CTL 0x390
  33. #define MDP_WD_TIMER_1_CTL2 0x394
  34. #define MDP_WD_TIMER_1_LOAD_VALUE 0x398
  35. #define MDP_PERIPH_DBGBUS_CTRL 0x418
  36. #define MDP_WD_TIMER_2_CTL 0x420
  37. #define MDP_WD_TIMER_2_CTL2 0x424
  38. #define MDP_WD_TIMER_2_LOAD_VALUE 0x428
  39. #define MDP_WD_TIMER_3_CTL 0x430
  40. #define MDP_WD_TIMER_3_CTL2 0x434
  41. #define MDP_WD_TIMER_3_LOAD_VALUE 0x438
  42. #define MDP_WD_TIMER_4_CTL 0x440
  43. #define MDP_WD_TIMER_4_CTL2 0x444
  44. #define MDP_WD_TIMER_4_LOAD_VALUE 0x448
  45. #define MDP_PERIPH_TOP0 0x380
  46. #define MDP_SSPP_TOP2 0x3A8
  47. #define AUTOREFRESH_TEST_POINT 0x2
  48. #define TEST_MASK(id, tp) ((id << 4) | (tp << 1) | BIT(0))
  49. #define DCE_SEL 0x450
  50. #define MDP_SID_VIG0 0x0
  51. #define MDP_SID_VIG1 0x4
  52. #define MDP_SID_VIG2 0x8
  53. #define MDP_SID_VIG3 0xC
  54. #define MDP_SID_DMA0 0x10
  55. #define MDP_SID_DMA1 0x14
  56. #define MDP_SID_DMA2 0x18
  57. #define MDP_SID_DMA3 0x1C
  58. #define MDP_SID_ROT_RD 0x20
  59. #define MDP_SID_ROT_WR 0x24
  60. #define MDP_SID_WB2 0x28
  61. #define MDP_SID_XIN7 0x2C
  62. #define ROT_SID_ID_VAL 0x1c
  63. static void sde_hw_setup_split_pipe(struct sde_hw_mdp *mdp,
  64. struct split_pipe_cfg *cfg)
  65. {
  66. struct sde_hw_blk_reg_map *c;
  67. u32 upper_pipe = 0;
  68. u32 lower_pipe = 0;
  69. if (!mdp || !cfg)
  70. return;
  71. c = &mdp->hw;
  72. if (cfg->en) {
  73. if (cfg->mode == INTF_MODE_CMD) {
  74. lower_pipe = FLD_SPLIT_DISPLAY_CMD;
  75. /* interface controlling sw trigger */
  76. if (cfg->intf == INTF_2)
  77. lower_pipe |= FLD_INTF_1_SW_TRG_MUX;
  78. else
  79. lower_pipe |= FLD_INTF_2_SW_TRG_MUX;
  80. /* free run */
  81. if (cfg->pp_split_slave != INTF_MAX)
  82. lower_pipe = FLD_SMART_PANEL_FREE_RUN;
  83. upper_pipe = lower_pipe;
  84. /* smart panel align mode */
  85. lower_pipe |= BIT(mdp->caps->smart_panel_align_mode);
  86. } else {
  87. if (cfg->intf == INTF_2) {
  88. lower_pipe = FLD_INTF_1_SW_TRG_MUX;
  89. upper_pipe = FLD_INTF_2_SW_TRG_MUX;
  90. } else {
  91. lower_pipe = FLD_INTF_2_SW_TRG_MUX;
  92. upper_pipe = FLD_INTF_1_SW_TRG_MUX;
  93. }
  94. }
  95. }
  96. SDE_REG_WRITE(c, SSPP_SPARE, cfg->split_flush_en ? 0x1 : 0x0);
  97. SDE_REG_WRITE(c, SPLIT_DISPLAY_LOWER_PIPE_CTRL, lower_pipe);
  98. SDE_REG_WRITE(c, SPLIT_DISPLAY_UPPER_PIPE_CTRL, upper_pipe);
  99. SDE_REG_WRITE(c, SPLIT_DISPLAY_EN, cfg->en & 0x1);
  100. }
  101. static void sde_hw_setup_pp_split(struct sde_hw_mdp *mdp,
  102. struct split_pipe_cfg *cfg)
  103. {
  104. u32 ppb_config = 0x0;
  105. u32 ppb_control = 0x0;
  106. if (!mdp || !cfg)
  107. return;
  108. if (cfg->en && cfg->pp_split_slave != INTF_MAX) {
  109. ppb_config |= (cfg->pp_split_slave - INTF_0 + 1) << 20;
  110. ppb_config |= BIT(16); /* split enable */
  111. ppb_control = BIT(5); /* horz split*/
  112. }
  113. if (cfg->pp_split_index) {
  114. SDE_REG_WRITE(&mdp->hw, PPB0_CONFIG, 0x0);
  115. SDE_REG_WRITE(&mdp->hw, PPB0_CNTL, 0x0);
  116. SDE_REG_WRITE(&mdp->hw, PPB1_CONFIG, ppb_config);
  117. SDE_REG_WRITE(&mdp->hw, PPB1_CNTL, ppb_control);
  118. } else {
  119. SDE_REG_WRITE(&mdp->hw, PPB0_CONFIG, ppb_config);
  120. SDE_REG_WRITE(&mdp->hw, PPB0_CNTL, ppb_control);
  121. SDE_REG_WRITE(&mdp->hw, PPB1_CONFIG, 0x0);
  122. SDE_REG_WRITE(&mdp->hw, PPB1_CNTL, 0x0);
  123. }
  124. }
  125. static void sde_hw_setup_cdm_output(struct sde_hw_mdp *mdp,
  126. struct cdm_output_cfg *cfg)
  127. {
  128. struct sde_hw_blk_reg_map *c;
  129. u32 out_ctl = 0;
  130. if (!mdp || !cfg)
  131. return;
  132. c = &mdp->hw;
  133. if (cfg->wb_en)
  134. out_ctl |= BIT(24);
  135. else if (cfg->intf_en)
  136. out_ctl |= BIT(19);
  137. SDE_REG_WRITE(c, MDP_OUT_CTL_0, out_ctl);
  138. }
  139. static bool sde_hw_setup_clk_force_ctrl(struct sde_hw_mdp *mdp,
  140. enum sde_clk_ctrl_type clk_ctrl, bool enable)
  141. {
  142. struct sde_hw_blk_reg_map *c;
  143. u32 reg_off, bit_off;
  144. u32 reg_val, new_val;
  145. bool clk_forced_on;
  146. if (!mdp)
  147. return false;
  148. c = &mdp->hw;
  149. if (clk_ctrl <= SDE_CLK_CTRL_NONE || clk_ctrl >= SDE_CLK_CTRL_MAX)
  150. return false;
  151. reg_off = mdp->caps->clk_ctrls[clk_ctrl].reg_off;
  152. bit_off = mdp->caps->clk_ctrls[clk_ctrl].bit_off;
  153. reg_val = SDE_REG_READ(c, reg_off);
  154. if (enable)
  155. new_val = reg_val | BIT(bit_off);
  156. else
  157. new_val = reg_val & ~BIT(bit_off);
  158. SDE_REG_WRITE(c, reg_off, new_val);
  159. wmb(); /* ensure write finished before progressing */
  160. clk_forced_on = !(reg_val & BIT(bit_off));
  161. return clk_forced_on;
  162. }
  163. static int sde_hw_get_clk_ctrl_status(struct sde_hw_mdp *mdp,
  164. enum sde_clk_ctrl_type clk_ctrl, bool *status)
  165. {
  166. struct sde_hw_blk_reg_map *c;
  167. u32 reg_off, bit_off;
  168. if (!mdp)
  169. return -EINVAL;
  170. c = &mdp->hw;
  171. if (clk_ctrl <= SDE_CLK_CTRL_NONE || clk_ctrl >= SDE_CLK_CTRL_MAX ||
  172. !mdp->caps->clk_status[clk_ctrl].reg_off)
  173. return -EINVAL;
  174. reg_off = mdp->caps->clk_status[clk_ctrl].reg_off;
  175. bit_off = mdp->caps->clk_status[clk_ctrl].bit_off;
  176. *status = SDE_REG_READ(c, reg_off) & BIT(bit_off);
  177. return 0;
  178. }
  179. static void _update_vsync_source(struct sde_hw_mdp *mdp,
  180. struct sde_vsync_source_cfg *cfg)
  181. {
  182. struct sde_hw_blk_reg_map *c;
  183. u32 reg, wd_load_value, wd_ctl, wd_ctl2;
  184. if (!mdp || !cfg)
  185. return;
  186. c = &mdp->hw;
  187. if (cfg->vsync_source >= SDE_VSYNC_SOURCE_WD_TIMER_4 &&
  188. cfg->vsync_source <= SDE_VSYNC_SOURCE_WD_TIMER_0) {
  189. switch (cfg->vsync_source) {
  190. case SDE_VSYNC_SOURCE_WD_TIMER_4:
  191. wd_load_value = MDP_WD_TIMER_4_LOAD_VALUE;
  192. wd_ctl = MDP_WD_TIMER_4_CTL;
  193. wd_ctl2 = MDP_WD_TIMER_4_CTL2;
  194. break;
  195. case SDE_VSYNC_SOURCE_WD_TIMER_3:
  196. wd_load_value = MDP_WD_TIMER_3_LOAD_VALUE;
  197. wd_ctl = MDP_WD_TIMER_3_CTL;
  198. wd_ctl2 = MDP_WD_TIMER_3_CTL2;
  199. break;
  200. case SDE_VSYNC_SOURCE_WD_TIMER_2:
  201. wd_load_value = MDP_WD_TIMER_2_LOAD_VALUE;
  202. wd_ctl = MDP_WD_TIMER_2_CTL;
  203. wd_ctl2 = MDP_WD_TIMER_2_CTL2;
  204. break;
  205. case SDE_VSYNC_SOURCE_WD_TIMER_1:
  206. wd_load_value = MDP_WD_TIMER_1_LOAD_VALUE;
  207. wd_ctl = MDP_WD_TIMER_1_CTL;
  208. wd_ctl2 = MDP_WD_TIMER_1_CTL2;
  209. break;
  210. case SDE_VSYNC_SOURCE_WD_TIMER_0:
  211. default:
  212. wd_load_value = MDP_WD_TIMER_0_LOAD_VALUE;
  213. wd_ctl = MDP_WD_TIMER_0_CTL;
  214. wd_ctl2 = MDP_WD_TIMER_0_CTL2;
  215. break;
  216. }
  217. SDE_REG_WRITE(c, wd_load_value, CALCULATE_WD_LOAD_VALUE(cfg->frame_rate));
  218. SDE_REG_WRITE(c, wd_ctl, BIT(0)); /* clear timer */
  219. reg = SDE_REG_READ(c, wd_ctl2);
  220. reg |= BIT(8); /* enable heartbeat timer */
  221. reg |= BIT(0); /* enable WD timer */
  222. SDE_REG_WRITE(c, wd_ctl2, reg);
  223. /* make sure that timers are enabled/disabled for vsync state */
  224. wmb();
  225. }
  226. }
  227. static void sde_hw_setup_vsync_source(struct sde_hw_mdp *mdp,
  228. struct sde_vsync_source_cfg *cfg)
  229. {
  230. struct sde_hw_blk_reg_map *c;
  231. u32 reg, i;
  232. static const u32 pp_offset[PINGPONG_MAX] = {0xC, 0x8, 0x4, 0x13, 0x18};
  233. if (!mdp || !cfg || (cfg->pp_count > ARRAY_SIZE(cfg->ppnumber)))
  234. return;
  235. c = &mdp->hw;
  236. reg = SDE_REG_READ(c, MDP_VSYNC_SEL);
  237. for (i = 0; i < cfg->pp_count; i++) {
  238. int pp_idx = cfg->ppnumber[i] - PINGPONG_0;
  239. if (pp_idx >= ARRAY_SIZE(pp_offset))
  240. continue;
  241. reg &= ~(0xf << pp_offset[pp_idx]);
  242. reg |= (cfg->vsync_source & 0xf) << pp_offset[pp_idx];
  243. }
  244. SDE_REG_WRITE(c, MDP_VSYNC_SEL, reg);
  245. _update_vsync_source(mdp, cfg);
  246. }
  247. static void sde_hw_setup_vsync_source_v1(struct sde_hw_mdp *mdp,
  248. struct sde_vsync_source_cfg *cfg)
  249. {
  250. _update_vsync_source(mdp, cfg);
  251. }
  252. void sde_hw_reset_ubwc(struct sde_hw_mdp *mdp, struct sde_mdss_cfg *m)
  253. {
  254. struct sde_hw_blk_reg_map c;
  255. u32 ubwc_version;
  256. if (!mdp || !m)
  257. return;
  258. /* force blk offset to zero to access beginning of register region */
  259. c = mdp->hw;
  260. c.blk_off = 0x0;
  261. ubwc_version = SDE_REG_READ(&c, UBWC_DEC_HW_VERSION);
  262. if (IS_UBWC_40_SUPPORTED(ubwc_version)) {
  263. u32 ver = 2;
  264. u32 mode = 1;
  265. u32 reg = (m->mdp[0].ubwc_swizzle & 0x7) |
  266. ((m->mdp[0].ubwc_static & 0x1) << 3) |
  267. ((m->mdp[0].highest_bank_bit & 0x7) << 4) |
  268. ((m->macrotile_mode & 0x1) << 12);
  269. if (IS_UBWC_30_SUPPORTED(m->ubwc_version)) {
  270. ver = 1;
  271. mode = 0;
  272. }
  273. SDE_REG_WRITE(&c, UBWC_STATIC, reg);
  274. SDE_REG_WRITE(&c, UBWC_CTRL_2, ver);
  275. SDE_REG_WRITE(&c, UBWC_PREDICTION_MODE, mode);
  276. } else if (IS_UBWC_20_SUPPORTED(ubwc_version)) {
  277. SDE_REG_WRITE(&c, UBWC_STATIC, m->mdp[0].ubwc_static);
  278. } else if (IS_UBWC_30_SUPPORTED(ubwc_version)) {
  279. u32 reg = m->mdp[0].ubwc_static |
  280. (m->mdp[0].ubwc_swizzle & 0x1) |
  281. ((m->mdp[0].highest_bank_bit & 0x3) << 4) |
  282. ((m->macrotile_mode & 0x1) << 12);
  283. if (IS_UBWC_30_SUPPORTED(m->ubwc_version))
  284. reg |= BIT(10);
  285. if (IS_UBWC_10_SUPPORTED(m->ubwc_version))
  286. reg |= BIT(8);
  287. SDE_REG_WRITE(&c, UBWC_STATIC, reg);
  288. } else {
  289. SDE_ERROR("Unsupported UBWC version 0x%08x\n", ubwc_version);
  290. }
  291. }
  292. static void sde_hw_intf_audio_select(struct sde_hw_mdp *mdp)
  293. {
  294. struct sde_hw_blk_reg_map *c;
  295. if (!mdp)
  296. return;
  297. c = &mdp->hw;
  298. SDE_REG_WRITE(c, HDMI_DP_CORE_SELECT, 0x1);
  299. }
  300. static void sde_hw_mdp_events(struct sde_hw_mdp *mdp, bool enable)
  301. {
  302. struct sde_hw_blk_reg_map *c;
  303. if (!mdp)
  304. return;
  305. c = &mdp->hw;
  306. SDE_REG_WRITE(c, HW_EVENTS_CTL, enable);
  307. }
  308. struct sde_hw_sid *sde_hw_sid_init(void __iomem *addr,
  309. u32 sid_len, const struct sde_mdss_cfg *m)
  310. {
  311. struct sde_hw_sid *c;
  312. c = kzalloc(sizeof(*c), GFP_KERNEL);
  313. if (!c)
  314. return ERR_PTR(-ENOMEM);
  315. c->hw.base_off = addr;
  316. c->hw.blk_off = 0;
  317. c->hw.length = sid_len;
  318. c->hw.hwversion = m->hwversion;
  319. c->hw.log_mask = SDE_DBG_MASK_SID;
  320. return c;
  321. }
  322. void sde_hw_set_rotator_sid(struct sde_hw_sid *sid)
  323. {
  324. if (!sid)
  325. return;
  326. SDE_REG_WRITE(&sid->hw, MDP_SID_ROT_RD, ROT_SID_ID_VAL);
  327. SDE_REG_WRITE(&sid->hw, MDP_SID_ROT_WR, ROT_SID_ID_VAL);
  328. }
  329. void sde_hw_set_sspp_sid(struct sde_hw_sid *sid, u32 pipe, u32 vm)
  330. {
  331. u32 offset = 0;
  332. if (!sid)
  333. return;
  334. if ((pipe >= SSPP_VIG0) && (pipe <= SSPP_VIG3))
  335. offset = MDP_SID_VIG0 + ((pipe - SSPP_VIG0) * 4);
  336. else if ((pipe >= SSPP_DMA0) && (pipe <= SSPP_DMA3))
  337. offset = MDP_SID_DMA0 + ((pipe - SSPP_DMA0) * 4);
  338. else
  339. return;
  340. SDE_REG_WRITE(&sid->hw, offset, vm << 2);
  341. }
  342. void sde_hw_set_lutdma_sid(struct sde_hw_sid *sid, u32 vm)
  343. {
  344. if (!sid)
  345. return;
  346. SDE_REG_WRITE(&sid->hw, MDP_SID_XIN7, vm << 2);
  347. }
  348. static void sde_hw_program_cwb_ppb_ctrl(struct sde_hw_mdp *mdp,
  349. bool dual, bool dspp_out)
  350. {
  351. u32 value = dspp_out ? 0x4 : 0x0;
  352. SDE_REG_WRITE(&mdp->hw, PPB2_CNTL, value);
  353. if (dual) {
  354. value |= 0x1;
  355. SDE_REG_WRITE(&mdp->hw, PPB3_CNTL, value);
  356. }
  357. }
  358. static void sde_hw_set_hdr_plus_metadata(struct sde_hw_mdp *mdp,
  359. u8 *payload, u32 len, u32 stream_id)
  360. {
  361. u32 i, b;
  362. u32 length = len - 1;
  363. u32 d_offset, nb_offset, data = 0;
  364. const u32 dword_size = sizeof(u32);
  365. bool is_4k_aligned = mdp->caps->features &
  366. BIT(SDE_MDP_DHDR_MEMPOOL_4K);
  367. if (!payload || !len) {
  368. SDE_ERROR("invalid payload with length: %d\n", len);
  369. return;
  370. }
  371. if (stream_id) {
  372. if (is_4k_aligned) {
  373. d_offset = DP_DHDR_MEM_POOL_1_DATA_4K;
  374. nb_offset = DP_DHDR_MEM_POOL_1_NUM_BYTES_4K;
  375. } else {
  376. d_offset = DP_DHDR_MEM_POOL_1_DATA;
  377. nb_offset = DP_DHDR_MEM_POOL_1_NUM_BYTES;
  378. }
  379. } else {
  380. if (is_4k_aligned) {
  381. d_offset = DP_DHDR_MEM_POOL_0_DATA_4K;
  382. nb_offset = DP_DHDR_MEM_POOL_0_NUM_BYTES_4K;
  383. } else {
  384. d_offset = DP_DHDR_MEM_POOL_0_DATA;
  385. nb_offset = DP_DHDR_MEM_POOL_0_NUM_BYTES;
  386. }
  387. }
  388. /* payload[0] is set in VSCEXT header byte 1, skip programming here */
  389. SDE_REG_WRITE(&mdp->hw, nb_offset, length);
  390. for (i = 1; i < len; i += dword_size) {
  391. for (b = 0; (i + b) < len && b < dword_size; b++)
  392. data |= payload[i + b] << (8 * b);
  393. SDE_REG_WRITE(&mdp->hw, d_offset, data);
  394. data = 0;
  395. }
  396. }
  397. static u32 sde_hw_get_autorefresh_status(struct sde_hw_mdp *mdp, u32 intf_idx)
  398. {
  399. struct sde_hw_blk_reg_map *c;
  400. u32 autorefresh_status;
  401. u32 blk_id = (intf_idx == INTF_2) ? 65 : 64;
  402. if (!mdp)
  403. return 0;
  404. c = &mdp->hw;
  405. SDE_REG_WRITE(&mdp->hw, MDP_PERIPH_DBGBUS_CTRL,
  406. TEST_MASK(blk_id, AUTOREFRESH_TEST_POINT));
  407. SDE_REG_WRITE(&mdp->hw, MDP_DSPP_DBGBUS_CTRL, 0x7001);
  408. wmb(); /* make sure test bits were written */
  409. autorefresh_status = SDE_REG_READ(&mdp->hw, MDP_DSPP_DBGBUS_STATUS);
  410. SDE_REG_WRITE(&mdp->hw, MDP_PERIPH_DBGBUS_CTRL, 0x0);
  411. return autorefresh_status;
  412. }
  413. static void _setup_mdp_ops(struct sde_hw_mdp_ops *ops,
  414. unsigned long cap)
  415. {
  416. ops->setup_split_pipe = sde_hw_setup_split_pipe;
  417. ops->setup_pp_split = sde_hw_setup_pp_split;
  418. ops->setup_cdm_output = sde_hw_setup_cdm_output;
  419. ops->setup_clk_force_ctrl = sde_hw_setup_clk_force_ctrl;
  420. ops->get_clk_ctrl_status = sde_hw_get_clk_ctrl_status;
  421. ops->set_cwb_ppb_cntl = sde_hw_program_cwb_ppb_ctrl;
  422. ops->reset_ubwc = sde_hw_reset_ubwc;
  423. ops->intf_audio_select = sde_hw_intf_audio_select;
  424. ops->set_mdp_hw_events = sde_hw_mdp_events;
  425. if (cap & BIT(SDE_MDP_VSYNC_SEL))
  426. ops->setup_vsync_source = sde_hw_setup_vsync_source;
  427. else if (cap & BIT(SDE_MDP_WD_TIMER))
  428. ops->setup_vsync_source = sde_hw_setup_vsync_source_v1;
  429. if (cap & BIT(SDE_MDP_DHDR_MEMPOOL_4K) ||
  430. cap & BIT(SDE_MDP_DHDR_MEMPOOL))
  431. ops->set_hdr_plus_metadata = sde_hw_set_hdr_plus_metadata;
  432. ops->get_autorefresh_status = sde_hw_get_autorefresh_status;
  433. }
  434. static const struct sde_mdp_cfg *_top_offset(enum sde_mdp mdp,
  435. const struct sde_mdss_cfg *m,
  436. void __iomem *addr,
  437. struct sde_hw_blk_reg_map *b)
  438. {
  439. int i;
  440. if (!m || !addr || !b)
  441. return ERR_PTR(-EINVAL);
  442. for (i = 0; i < m->mdp_count; i++) {
  443. if (mdp == m->mdp[i].id) {
  444. b->base_off = addr;
  445. b->blk_off = m->mdp[i].base;
  446. b->length = m->mdp[i].len;
  447. b->hwversion = m->hwversion;
  448. b->log_mask = SDE_DBG_MASK_TOP;
  449. return &m->mdp[i];
  450. }
  451. }
  452. return ERR_PTR(-EINVAL);
  453. }
  454. static struct sde_hw_blk_ops sde_hw_ops = {
  455. .start = NULL,
  456. .stop = NULL,
  457. };
  458. struct sde_hw_mdp *sde_hw_mdptop_init(enum sde_mdp idx,
  459. void __iomem *addr,
  460. const struct sde_mdss_cfg *m)
  461. {
  462. struct sde_hw_mdp *mdp;
  463. const struct sde_mdp_cfg *cfg;
  464. int rc;
  465. if (!addr || !m)
  466. return ERR_PTR(-EINVAL);
  467. mdp = kzalloc(sizeof(*mdp), GFP_KERNEL);
  468. if (!mdp)
  469. return ERR_PTR(-ENOMEM);
  470. cfg = _top_offset(idx, m, addr, &mdp->hw);
  471. if (IS_ERR_OR_NULL(cfg)) {
  472. kfree(mdp);
  473. return ERR_PTR(-EINVAL);
  474. }
  475. /*
  476. * Assign ops
  477. */
  478. mdp->idx = idx;
  479. mdp->caps = cfg;
  480. _setup_mdp_ops(&mdp->ops, mdp->caps->features);
  481. rc = sde_hw_blk_init(&mdp->base, SDE_HW_BLK_TOP, idx, &sde_hw_ops);
  482. if (rc) {
  483. SDE_ERROR("failed to init hw blk %d\n", rc);
  484. goto blk_init_error;
  485. }
  486. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, "mdss_hw", 0,
  487. m->mdss_hw_block_size, 0);
  488. if (test_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &m->mdp[0].features)) {
  489. char name[SDE_HW_BLK_NAME_LEN];
  490. snprintf(name, sizeof(name), "%s_1", cfg->name);
  491. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, mdp->hw.blk_off,
  492. mdp->hw.blk_off + MDP_PERIPH_TOP0, mdp->hw.xin_id);
  493. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, name, mdp->hw.blk_off + MDP_SSPP_TOP2,
  494. mdp->hw.blk_off + mdp->hw.length, mdp->hw.xin_id);
  495. } else {
  496. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name,
  497. mdp->hw.blk_off, mdp->hw.blk_off + mdp->hw.length,
  498. mdp->hw.xin_id);
  499. }
  500. sde_dbg_set_sde_top_offset(mdp->hw.blk_off);
  501. return mdp;
  502. blk_init_error:
  503. kfree(mdp);
  504. return ERR_PTR(rc);
  505. }
  506. void sde_hw_mdp_destroy(struct sde_hw_mdp *mdp)
  507. {
  508. if (mdp)
  509. sde_hw_blk_destroy(&mdp->base);
  510. kfree(mdp);
  511. }