sde_hw_pingpong.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/iopoll.h>
  6. #include "sde_hw_mdss.h"
  7. #include "sde_hwio.h"
  8. #include "sde_hw_catalog.h"
  9. #include "sde_hw_pingpong.h"
  10. #include "sde_dbg.h"
  11. #include "sde_kms.h"
  12. #define PP_TEAR_CHECK_EN 0x000
  13. #define PP_SYNC_CONFIG_VSYNC 0x004
  14. #define PP_SYNC_CONFIG_HEIGHT 0x008
  15. #define PP_SYNC_WRCOUNT 0x00C
  16. #define PP_VSYNC_INIT_VAL 0x010
  17. #define PP_INT_COUNT_VAL 0x014
  18. #define PP_SYNC_THRESH 0x018
  19. #define PP_START_POS 0x01C
  20. #define PP_RD_PTR_IRQ 0x020
  21. #define PP_WR_PTR_IRQ 0x024
  22. #define PP_OUT_LINE_COUNT 0x028
  23. #define PP_LINE_COUNT 0x02C
  24. #define PP_AUTOREFRESH_CONFIG 0x030
  25. #define PP_FBC_MODE 0x034
  26. #define PP_FBC_BUDGET_CTL 0x038
  27. #define PP_FBC_LOSSY_MODE 0x03C
  28. #define PP_DSC_MODE 0x0a0
  29. #define PP_DCE_DATA_IN_SWAP 0x0ac
  30. #define PP_DCE_DATA_OUT_SWAP 0x0c8
  31. #define DITHER_VER_MAJOR_1 1
  32. /* supports LUMA Dither */
  33. #define DITHER_VER_MAJOR_2 2
  34. #define MERGE_3D_MODE 0x004
  35. #define MERGE_3D_MUX 0x000
  36. static struct sde_merge_3d_cfg *_merge_3d_offset(enum sde_merge_3d idx,
  37. struct sde_mdss_cfg *m,
  38. void __iomem *addr,
  39. struct sde_hw_blk_reg_map *b)
  40. {
  41. int i;
  42. for (i = 0; i < m->merge_3d_count; i++) {
  43. if (idx == m->merge_3d[i].id) {
  44. b->base_off = addr;
  45. b->blk_off = m->merge_3d[i].base;
  46. b->length = m->merge_3d[i].len;
  47. b->hwversion = m->hwversion;
  48. b->log_mask = SDE_DBG_MASK_PINGPONG;
  49. return &m->merge_3d[i];
  50. }
  51. }
  52. return ERR_PTR(-EINVAL);
  53. }
  54. static void _sde_hw_merge_3d_setup_blend_mode(struct sde_hw_merge_3d *ctx,
  55. enum sde_3d_blend_mode cfg)
  56. {
  57. struct sde_hw_blk_reg_map *c;
  58. u32 mode = 0;
  59. if (!ctx)
  60. return;
  61. c = &ctx->hw;
  62. if (cfg) {
  63. mode = BIT(0);
  64. mode |= (cfg - 0x1) << 1;
  65. }
  66. SDE_REG_WRITE(c, MERGE_3D_MODE, mode);
  67. }
  68. static void sde_hw_merge_3d_reset_blend_mode(struct sde_hw_merge_3d *ctx)
  69. {
  70. struct sde_hw_blk_reg_map *c;
  71. if (!ctx)
  72. return;
  73. c = &ctx->hw;
  74. SDE_REG_WRITE(c, MERGE_3D_MODE, 0x0);
  75. SDE_REG_WRITE(c, MERGE_3D_MUX, 0x0);
  76. }
  77. static void _setup_merge_3d_ops(struct sde_hw_merge_3d_ops *ops,
  78. const struct sde_merge_3d_cfg *hw_cap)
  79. {
  80. ops->setup_blend_mode = _sde_hw_merge_3d_setup_blend_mode;
  81. ops->reset_blend_mode = sde_hw_merge_3d_reset_blend_mode;
  82. }
  83. static struct sde_hw_merge_3d *_sde_pp_merge_3d_init(enum sde_merge_3d idx,
  84. void __iomem *addr,
  85. struct sde_mdss_cfg *m)
  86. {
  87. struct sde_hw_merge_3d *c;
  88. struct sde_merge_3d_cfg *cfg;
  89. static u32 merge3d_init_mask;
  90. if (idx < MERGE_3D_0)
  91. return NULL;
  92. c = kzalloc(sizeof(*c), GFP_KERNEL);
  93. if (!c)
  94. return ERR_PTR(-ENOMEM);
  95. cfg = _merge_3d_offset(idx, m, addr, &c->hw);
  96. if (IS_ERR_OR_NULL(cfg)) {
  97. pr_err("invalid merge_3d cfg%d\n", idx);
  98. kfree(c);
  99. return ERR_PTR(-EINVAL);
  100. }
  101. c->idx = idx;
  102. c->caps = cfg;
  103. _setup_merge_3d_ops(&c->ops, c->caps);
  104. if (!(merge3d_init_mask & BIT(idx))) {
  105. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name,
  106. c->hw.blk_off, c->hw.blk_off + c->hw.length,
  107. c->hw.xin_id);
  108. merge3d_init_mask |= BIT(idx);
  109. }
  110. return c;
  111. }
  112. static struct sde_pingpong_cfg *_pingpong_offset(enum sde_pingpong pp,
  113. struct sde_mdss_cfg *m,
  114. void __iomem *addr,
  115. struct sde_hw_blk_reg_map *b)
  116. {
  117. int i;
  118. for (i = 0; i < m->pingpong_count; i++) {
  119. if (pp == m->pingpong[i].id) {
  120. b->base_off = addr;
  121. b->blk_off = m->pingpong[i].base;
  122. b->length = m->pingpong[i].len;
  123. b->hwversion = m->hwversion;
  124. b->log_mask = SDE_DBG_MASK_PINGPONG;
  125. return &m->pingpong[i];
  126. }
  127. }
  128. return ERR_PTR(-EINVAL);
  129. }
  130. static int sde_hw_pp_setup_te_config(struct sde_hw_pingpong *pp,
  131. struct sde_hw_tear_check *te)
  132. {
  133. struct sde_hw_blk_reg_map *c;
  134. int cfg;
  135. if (!pp || !te)
  136. return -EINVAL;
  137. c = &pp->hw;
  138. cfg = BIT(19); /*VSYNC_COUNTER_EN */
  139. if (te->hw_vsync_mode)
  140. cfg |= BIT(20);
  141. cfg |= te->vsync_count;
  142. SDE_REG_WRITE(c, PP_SYNC_CONFIG_VSYNC, cfg);
  143. SDE_REG_WRITE(c, PP_SYNC_CONFIG_HEIGHT, te->sync_cfg_height);
  144. SDE_REG_WRITE(c, PP_VSYNC_INIT_VAL, te->vsync_init_val);
  145. SDE_REG_WRITE(c, PP_RD_PTR_IRQ, te->rd_ptr_irq);
  146. SDE_REG_WRITE(c, PP_WR_PTR_IRQ, te->wr_ptr_irq);
  147. SDE_REG_WRITE(c, PP_START_POS, te->start_pos);
  148. SDE_REG_WRITE(c, PP_SYNC_THRESH,
  149. ((te->sync_threshold_continue << 16) |
  150. te->sync_threshold_start));
  151. SDE_REG_WRITE(c, PP_SYNC_WRCOUNT,
  152. (te->start_pos + te->sync_threshold_start + 1));
  153. return 0;
  154. }
  155. static void sde_hw_pp_update_te(struct sde_hw_pingpong *pp,
  156. struct sde_hw_tear_check *te)
  157. {
  158. struct sde_hw_blk_reg_map *c;
  159. int cfg;
  160. if (!pp || !te)
  161. return;
  162. c = &pp->hw;
  163. cfg = SDE_REG_READ(c, PP_SYNC_THRESH);
  164. cfg &= ~0xFFFF;
  165. cfg |= te->sync_threshold_start;
  166. SDE_REG_WRITE(c, PP_SYNC_THRESH, cfg);
  167. }
  168. static int sde_hw_pp_setup_autorefresh_config(struct sde_hw_pingpong *pp,
  169. struct sde_hw_autorefresh *cfg)
  170. {
  171. struct sde_hw_blk_reg_map *c;
  172. u32 refresh_cfg;
  173. if (!pp || !cfg)
  174. return -EINVAL;
  175. c = &pp->hw;
  176. if (cfg->enable)
  177. refresh_cfg = BIT(31) | cfg->frame_count;
  178. else
  179. refresh_cfg = 0;
  180. SDE_REG_WRITE(c, PP_AUTOREFRESH_CONFIG, refresh_cfg);
  181. SDE_EVT32(pp->idx - PINGPONG_0, refresh_cfg);
  182. return 0;
  183. }
  184. static int sde_hw_pp_get_autorefresh_config(struct sde_hw_pingpong *pp,
  185. struct sde_hw_autorefresh *cfg)
  186. {
  187. struct sde_hw_blk_reg_map *c;
  188. u32 val;
  189. if (!pp || !cfg)
  190. return -EINVAL;
  191. c = &pp->hw;
  192. val = SDE_REG_READ(c, PP_AUTOREFRESH_CONFIG);
  193. cfg->enable = (val & BIT(31)) >> 31;
  194. cfg->frame_count = val & 0xffff;
  195. return 0;
  196. }
  197. static int sde_hw_pp_poll_timeout_wr_ptr(struct sde_hw_pingpong *pp,
  198. u32 timeout_us)
  199. {
  200. struct sde_hw_blk_reg_map *c;
  201. u32 val;
  202. int rc;
  203. if (!pp)
  204. return -EINVAL;
  205. c = &pp->hw;
  206. rc = readl_poll_timeout(c->base_off + c->blk_off + PP_LINE_COUNT,
  207. val, (val & 0xffff) >= 1, 10, timeout_us);
  208. return rc;
  209. }
  210. static void sde_hw_pp_dsc_enable(struct sde_hw_pingpong *pp)
  211. {
  212. struct sde_hw_blk_reg_map *c;
  213. if (!pp)
  214. return;
  215. c = &pp->hw;
  216. SDE_REG_WRITE(c, PP_DSC_MODE, 1);
  217. }
  218. static void sde_hw_pp_dsc_disable(struct sde_hw_pingpong *pp)
  219. {
  220. struct sde_hw_blk_reg_map *c;
  221. u32 data;
  222. if (!pp)
  223. return;
  224. c = &pp->hw;
  225. data = SDE_REG_READ(c, PP_DCE_DATA_OUT_SWAP);
  226. data &= ~BIT(18); /* disable endian flip */
  227. SDE_REG_WRITE(c, PP_DCE_DATA_OUT_SWAP, data);
  228. SDE_REG_WRITE(c, PP_DSC_MODE, 0);
  229. }
  230. static int sde_hw_pp_setup_dsc(struct sde_hw_pingpong *pp)
  231. {
  232. struct sde_hw_blk_reg_map *c;
  233. int data;
  234. if (!pp)
  235. return -EINVAL;
  236. c = &pp->hw;
  237. data = SDE_REG_READ(c, PP_DCE_DATA_OUT_SWAP);
  238. data |= BIT(18); /* endian flip */
  239. SDE_REG_WRITE(c, PP_DCE_DATA_OUT_SWAP, data);
  240. return 0;
  241. }
  242. static int sde_hw_pp_setup_dither(struct sde_hw_pingpong *pp,
  243. void *cfg, size_t len)
  244. {
  245. struct sde_hw_blk_reg_map *c;
  246. struct drm_msm_dither *dither = (struct drm_msm_dither *)cfg;
  247. u32 base = 0, offset = 0, data = 0, i = 0;
  248. if (!pp)
  249. return -EINVAL;
  250. c = &pp->hw;
  251. base = pp->caps->sblk->dither.base;
  252. if (!dither) {
  253. /* dither property disable case */
  254. SDE_REG_WRITE(c, base, 0);
  255. return 0;
  256. }
  257. if (len != sizeof(struct drm_msm_dither)) {
  258. DRM_ERROR("input len %zu, expected len %zu\n", len,
  259. sizeof(struct drm_msm_dither));
  260. return -EINVAL;
  261. }
  262. if (dither->c0_bitdepth >= DITHER_DEPTH_MAP_INDEX ||
  263. dither->c1_bitdepth >= DITHER_DEPTH_MAP_INDEX ||
  264. dither->c2_bitdepth >= DITHER_DEPTH_MAP_INDEX ||
  265. dither->c3_bitdepth >= DITHER_DEPTH_MAP_INDEX)
  266. return -EINVAL;
  267. offset += 4;
  268. data = dither_depth_map[dither->c0_bitdepth] & REG_MASK(2);
  269. data |= (dither_depth_map[dither->c1_bitdepth] & REG_MASK(2)) << 2;
  270. data |= (dither_depth_map[dither->c2_bitdepth] & REG_MASK(2)) << 4;
  271. data |= (dither_depth_map[dither->c3_bitdepth] & REG_MASK(2)) << 6;
  272. data |= (dither->temporal_en) ? (1 << 8) : 0;
  273. SDE_REG_WRITE(c, base + offset, data);
  274. for (i = 0; i < DITHER_MATRIX_SZ - 3; i += 4) {
  275. offset += 4;
  276. data = (dither->matrix[i] & REG_MASK(4)) |
  277. ((dither->matrix[i + 1] & REG_MASK(4)) << 4) |
  278. ((dither->matrix[i + 2] & REG_MASK(4)) << 8) |
  279. ((dither->matrix[i + 3] & REG_MASK(4)) << 12);
  280. SDE_REG_WRITE(c, base + offset, data);
  281. }
  282. if (test_bit(SDE_PINGPONG_DITHER_LUMA, &pp->caps->features)
  283. && (dither->flags & DITHER_LUMA_MODE))
  284. SDE_REG_WRITE(c, base, 0x11);
  285. else
  286. SDE_REG_WRITE(c, base, 1);
  287. return 0;
  288. }
  289. static int sde_hw_pp_enable_te(struct sde_hw_pingpong *pp, bool enable)
  290. {
  291. struct sde_hw_blk_reg_map *c;
  292. if (!pp)
  293. return -EINVAL;
  294. c = &pp->hw;
  295. SDE_REG_WRITE(c, PP_TEAR_CHECK_EN, enable);
  296. return 0;
  297. }
  298. static int sde_hw_pp_connect_external_te(struct sde_hw_pingpong *pp,
  299. bool enable_external_te)
  300. {
  301. struct sde_hw_blk_reg_map *c = &pp->hw;
  302. u32 cfg;
  303. int orig;
  304. if (!pp)
  305. return -EINVAL;
  306. c = &pp->hw;
  307. cfg = SDE_REG_READ(c, PP_SYNC_CONFIG_VSYNC);
  308. orig = (bool)(cfg & BIT(20));
  309. if (enable_external_te)
  310. cfg |= BIT(20);
  311. else
  312. cfg &= ~BIT(20);
  313. SDE_REG_WRITE(c, PP_SYNC_CONFIG_VSYNC, cfg);
  314. SDE_EVT32(pp->idx - PINGPONG_0, cfg);
  315. return orig;
  316. }
  317. static int sde_hw_pp_get_vsync_info(struct sde_hw_pingpong *pp,
  318. struct sde_hw_pp_vsync_info *info)
  319. {
  320. struct sde_hw_blk_reg_map *c;
  321. u32 val;
  322. if (!pp || !info)
  323. return -EINVAL;
  324. c = &pp->hw;
  325. val = SDE_REG_READ(c, PP_VSYNC_INIT_VAL);
  326. info->rd_ptr_init_val = val & 0xffff;
  327. val = SDE_REG_READ(c, PP_INT_COUNT_VAL);
  328. info->rd_ptr_frame_count = (val & 0xffff0000) >> 16;
  329. info->rd_ptr_line_count = val & 0xffff;
  330. val = SDE_REG_READ(c, PP_LINE_COUNT);
  331. info->wr_ptr_line_count = val & 0xffff;
  332. return 0;
  333. }
  334. static u32 sde_hw_pp_get_line_count(struct sde_hw_pingpong *pp)
  335. {
  336. struct sde_hw_blk_reg_map *c = &pp->hw;
  337. u32 height, init;
  338. u32 line = 0xFFFF;
  339. if (!pp)
  340. return 0;
  341. c = &pp->hw;
  342. init = SDE_REG_READ(c, PP_VSYNC_INIT_VAL) & 0xFFFF;
  343. height = SDE_REG_READ(c, PP_SYNC_CONFIG_HEIGHT) & 0xFFFF;
  344. if (height < init)
  345. goto line_count_exit;
  346. line = SDE_REG_READ(c, PP_INT_COUNT_VAL) & 0xFFFF;
  347. if (line < init)
  348. line += (0xFFFF - init);
  349. else
  350. line -= init;
  351. line_count_exit:
  352. return line;
  353. }
  354. static void sde_hw_pp_setup_3d_merge_mode(struct sde_hw_pingpong *pp,
  355. enum sde_3d_blend_mode cfg)
  356. {
  357. if (pp->merge_3d && pp->merge_3d->ops.setup_blend_mode)
  358. pp->merge_3d->ops.setup_blend_mode(pp->merge_3d, cfg);
  359. }
  360. static void sde_hw_pp_reset_3d_merge_mode(struct sde_hw_pingpong *pp)
  361. {
  362. if (pp->merge_3d && pp->merge_3d->ops.reset_blend_mode)
  363. pp->merge_3d->ops.reset_blend_mode(pp->merge_3d);
  364. }
  365. static unsigned long sde_hw_pp_get_caps(struct sde_hw_pingpong *pp)
  366. {
  367. return !pp ? 0 : pp->caps->features;
  368. }
  369. static void _setup_pingpong_ops(struct sde_hw_pingpong_ops *ops,
  370. const struct sde_pingpong_cfg *hw_cap)
  371. {
  372. u32 version = 0;
  373. ops->get_hw_caps = sde_hw_pp_get_caps;
  374. if (hw_cap->features & BIT(SDE_PINGPONG_TE)) {
  375. ops->setup_tearcheck = sde_hw_pp_setup_te_config;
  376. ops->enable_tearcheck = sde_hw_pp_enable_te;
  377. ops->update_tearcheck = sde_hw_pp_update_te;
  378. ops->connect_external_te = sde_hw_pp_connect_external_te;
  379. ops->get_vsync_info = sde_hw_pp_get_vsync_info;
  380. ops->setup_autorefresh = sde_hw_pp_setup_autorefresh_config;
  381. ops->get_autorefresh = sde_hw_pp_get_autorefresh_config;
  382. ops->poll_timeout_wr_ptr = sde_hw_pp_poll_timeout_wr_ptr;
  383. ops->get_line_count = sde_hw_pp_get_line_count;
  384. }
  385. if (hw_cap->features & BIT(SDE_PINGPONG_DSC)) {
  386. ops->setup_dsc = sde_hw_pp_setup_dsc;
  387. ops->enable_dsc = sde_hw_pp_dsc_enable;
  388. ops->disable_dsc = sde_hw_pp_dsc_disable;
  389. }
  390. version = SDE_COLOR_PROCESS_MAJOR(hw_cap->sblk->dither.version);
  391. switch (version) {
  392. case DITHER_VER_MAJOR_1:
  393. case DITHER_VER_MAJOR_2:
  394. ops->setup_dither = sde_hw_pp_setup_dither;
  395. break;
  396. default:
  397. ops->setup_dither = NULL;
  398. break;
  399. }
  400. if (test_bit(SDE_PINGPONG_MERGE_3D, &hw_cap->features)) {
  401. ops->setup_3d_mode = sde_hw_pp_setup_3d_merge_mode;
  402. ops->reset_3d_mode = sde_hw_pp_reset_3d_merge_mode;
  403. }
  404. };
  405. static struct sde_hw_blk_ops sde_hw_ops = {
  406. .start = NULL,
  407. .stop = NULL,
  408. };
  409. struct sde_hw_pingpong *sde_hw_pingpong_init(enum sde_pingpong idx,
  410. void __iomem *addr,
  411. struct sde_mdss_cfg *m)
  412. {
  413. struct sde_hw_pingpong *c;
  414. struct sde_pingpong_cfg *cfg;
  415. int rc;
  416. c = kzalloc(sizeof(*c), GFP_KERNEL);
  417. if (!c)
  418. return ERR_PTR(-ENOMEM);
  419. cfg = _pingpong_offset(idx, m, addr, &c->hw);
  420. if (IS_ERR_OR_NULL(cfg)) {
  421. kfree(c);
  422. return ERR_PTR(-EINVAL);
  423. }
  424. c->idx = idx;
  425. c->caps = cfg;
  426. if (test_bit(SDE_PINGPONG_MERGE_3D, &cfg->features)) {
  427. c->merge_3d = _sde_pp_merge_3d_init(cfg->merge_3d_id, addr, m);
  428. if (IS_ERR(c->merge_3d)) {
  429. SDE_ERROR("invalid merge_3d block %d\n", idx);
  430. return ERR_PTR(-ENOMEM);
  431. }
  432. }
  433. _setup_pingpong_ops(&c->ops, c->caps);
  434. rc = sde_hw_blk_init(&c->base, SDE_HW_BLK_PINGPONG, idx, &sde_hw_ops);
  435. if (rc) {
  436. SDE_ERROR("failed to init hw blk %d\n", rc);
  437. goto blk_init_error;
  438. }
  439. sde_dbg_reg_register_dump_range(SDE_DBG_NAME, cfg->name, c->hw.blk_off,
  440. c->hw.blk_off + c->hw.length, c->hw.xin_id);
  441. if (cfg->sblk->dither.base && cfg->sblk->dither.len) {
  442. sde_dbg_reg_register_dump_range(SDE_DBG_NAME,
  443. cfg->sblk->dither.name,
  444. c->hw.blk_off + cfg->sblk->dither.base,
  445. c->hw.blk_off + cfg->sblk->dither.base +
  446. cfg->sblk->dither.len,
  447. c->hw.xin_id);
  448. }
  449. return c;
  450. blk_init_error:
  451. kfree(c);
  452. return ERR_PTR(rc);
  453. }
  454. void sde_hw_pingpong_destroy(struct sde_hw_pingpong *pp)
  455. {
  456. if (pp) {
  457. sde_hw_blk_destroy(&pp->base);
  458. kfree(pp->merge_3d);
  459. kfree(pp);
  460. }
  461. }