sde_hw_intf.h 7.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #ifndef _SDE_HW_INTF_H
  6. #define _SDE_HW_INTF_H
  7. #include "sde_hw_catalog.h"
  8. #include "sde_hw_mdss.h"
  9. #include "sde_hw_util.h"
  10. #include "sde_hw_blk.h"
  11. #include "sde_kms.h"
  12. struct sde_hw_intf;
  13. /* intf timing settings */
  14. struct intf_timing_params {
  15. u32 width; /* active width */
  16. u32 height; /* active height */
  17. u32 xres; /* Display panel width */
  18. u32 yres; /* Display panel height */
  19. u32 h_back_porch;
  20. u32 h_front_porch;
  21. u32 v_back_porch;
  22. u32 v_front_porch;
  23. u32 hsync_pulse_width;
  24. u32 vsync_pulse_width;
  25. u32 hsync_polarity;
  26. u32 vsync_polarity;
  27. u32 border_clr;
  28. u32 underflow_clr;
  29. u32 hsync_skew;
  30. u32 v_front_porch_fixed;
  31. bool wide_bus_en;
  32. bool compression_en;
  33. u32 extra_dto_cycles; /* for DP only */
  34. bool dsc_4hs_merge; /* DSC 4HS merge */
  35. bool poms_align_vsync; /* poms with vsync aligned */
  36. u32 dce_bytes_per_line;
  37. u32 vrefresh;
  38. };
  39. struct intf_prog_fetch {
  40. u8 enable;
  41. /* vsync counter for the front porch pixel line */
  42. u32 fetch_start;
  43. };
  44. struct intf_status {
  45. u8 is_en; /* interface timing engine is enabled or not */
  46. bool is_prog_fetch_en; /* interface prog fetch counter is enabled or not */
  47. u32 frame_count; /* frame count since timing engine enabled */
  48. u32 line_count; /* current line count including blanking */
  49. };
  50. struct intf_tear_status {
  51. u32 read_count; /* frame & line count for tear init value */
  52. u32 write_count; /* frame & line count for tear write */
  53. };
  54. struct intf_avr_params {
  55. u32 default_fps;
  56. u32 min_fps;
  57. u32 avr_mode; /* one of enum @sde_rm_qsync_modes */
  58. u32 avr_step_lines; /* 0 or 1 means disabled */
  59. };
  60. /**
  61. * struct sde_hw_intf_ops : Interface to the interface Hw driver functions
  62. * Assumption is these functions will be called after clocks are enabled
  63. * @ setup_timing_gen : programs the timing engine
  64. * @ setup_prog_fetch : enables/disables the programmable fetch logic
  65. * @ setup_rot_start : enables/disables the rotator start trigger
  66. * @ enable_timing: enable/disable timing engine
  67. * @ get_status: returns if timing engine is enabled or not
  68. * @ setup_misr: enables/disables MISR in HW register
  69. * @ collect_misr: reads and stores MISR data from HW register
  70. * @ get_line_count: reads current vertical line counter
  71. * @ get_underrun_line_count: reads current underrun pixel clock count and
  72. * converts it into line count
  73. * @setup_vsync_source: Configure vsync source selection for intf
  74. * @bind_pingpong_blk: enable/disable the connection with pingpong which will
  75. * feed pixels to this interface
  76. */
  77. struct sde_hw_intf_ops {
  78. void (*setup_timing_gen)(struct sde_hw_intf *intf,
  79. const struct intf_timing_params *p,
  80. const struct sde_format *fmt);
  81. void (*setup_prg_fetch)(struct sde_hw_intf *intf,
  82. const struct intf_prog_fetch *fetch);
  83. void (*setup_rot_start)(struct sde_hw_intf *intf,
  84. const struct intf_prog_fetch *fetch);
  85. void (*enable_timing)(struct sde_hw_intf *intf,
  86. u8 enable);
  87. void (*get_status)(struct sde_hw_intf *intf,
  88. struct intf_status *status);
  89. void (*setup_misr)(struct sde_hw_intf *intf,
  90. bool enable, u32 frame_count);
  91. int (*collect_misr)(struct sde_hw_intf *intf,
  92. bool nonblock, u32 *misr_value);
  93. /**
  94. * returns the current scan line count of the display
  95. * video mode panels use get_line_count whereas get_vsync_info
  96. * is used for command mode panels
  97. */
  98. u32 (*get_line_count)(struct sde_hw_intf *intf);
  99. u32 (*get_underrun_line_count)(struct sde_hw_intf *intf);
  100. void (*setup_vsync_source)(struct sde_hw_intf *intf, u32 frame_rate);
  101. void (*bind_pingpong_blk)(struct sde_hw_intf *intf,
  102. bool enable,
  103. const enum sde_pingpong pp);
  104. /**
  105. * enables vysnc generation and sets up init value of
  106. * read pointer and programs the tear check cofiguration
  107. */
  108. int (*setup_tearcheck)(struct sde_hw_intf *intf,
  109. struct sde_hw_tear_check *cfg);
  110. /**
  111. * enables tear check block
  112. */
  113. int (*enable_tearcheck)(struct sde_hw_intf *intf,
  114. bool enable);
  115. /**
  116. * updates tearcheck configuration
  117. */
  118. void (*update_tearcheck)(struct sde_hw_intf *intf,
  119. struct sde_hw_tear_check *cfg);
  120. /**
  121. * read, modify, write to either set or clear listening to external TE
  122. * @Return: 1 if TE was originally connected, 0 if not, or -ERROR
  123. */
  124. int (*connect_external_te)(struct sde_hw_intf *intf,
  125. bool enable_external_te);
  126. /**
  127. * provides the programmed and current
  128. * line_count
  129. */
  130. int (*get_vsync_info)(struct sde_hw_intf *intf,
  131. struct sde_hw_pp_vsync_info *info);
  132. /**
  133. * configure and enable the autorefresh config
  134. */
  135. int (*setup_autorefresh)(struct sde_hw_intf *intf,
  136. struct sde_hw_autorefresh *cfg);
  137. /**
  138. * retrieve autorefresh config from hardware
  139. */
  140. int (*get_autorefresh)(struct sde_hw_intf *intf,
  141. struct sde_hw_autorefresh *cfg);
  142. /**
  143. * poll until write pointer transmission starts
  144. * @Return: 0 on success, -ETIMEDOUT on timeout
  145. */
  146. int (*poll_timeout_wr_ptr)(struct sde_hw_intf *intf, u32 timeout_us);
  147. /**
  148. * Select vsync signal for tear-effect configuration
  149. */
  150. void (*vsync_sel)(struct sde_hw_intf *intf, u32 vsync_source);
  151. /**
  152. * Program the AVR_TOTAL for min fps rate
  153. */
  154. int (*avr_setup)(struct sde_hw_intf *intf,
  155. const struct intf_timing_params *params,
  156. const struct intf_avr_params *avr_params);
  157. /**
  158. * Signal the trigger on each commit for AVR
  159. */
  160. void (*avr_trigger)(struct sde_hw_intf *ctx);
  161. /**
  162. * Enable AVR and select the mode
  163. */
  164. void (*avr_ctrl)(struct sde_hw_intf *intf,
  165. const struct intf_avr_params *avr_params);
  166. /**
  167. * Indicates the AVR armed status
  168. *
  169. * @return: false if a trigger is pending, else true while AVR is enabled
  170. */
  171. u32 (*get_avr_status)(struct sde_hw_intf *intf);
  172. /**
  173. * Enable/disable 64 bit compressed data input to interface block
  174. */
  175. void (*enable_compressed_input)(struct sde_hw_intf *intf,
  176. bool compression_en, bool dsc_4hs_merge);
  177. /**
  178. * Check the intf tear check status and reset it to start_pos
  179. */
  180. int (*check_and_reset_tearcheck)(struct sde_hw_intf *intf,
  181. struct intf_tear_status *status);
  182. /**
  183. * Reset the interface frame & line counter
  184. */
  185. void (*reset_counter)(struct sde_hw_intf *intf);
  186. /**
  187. * Get the HW vsync timestamp counter
  188. */
  189. u64 (*get_vsync_timestamp)(struct sde_hw_intf *intf);
  190. /**
  191. * Enable processing of 2 pixels per clock
  192. */
  193. void (*enable_wide_bus)(struct sde_hw_intf *intf, bool enable);
  194. /**
  195. * Get the INTF interrupt status
  196. */
  197. u32 (*get_intr_status)(struct sde_hw_intf *intf);
  198. };
  199. struct sde_hw_intf {
  200. struct sde_hw_blk base;
  201. struct sde_hw_blk_reg_map hw;
  202. /* intf */
  203. enum sde_intf idx;
  204. const struct sde_intf_cfg *cap;
  205. const struct sde_mdss_cfg *mdss;
  206. struct split_pipe_cfg cfg;
  207. /* ops */
  208. struct sde_hw_intf_ops ops;
  209. };
  210. /**
  211. * to_sde_hw_intf - convert base object sde_hw_base to container
  212. * @hw: Pointer to base hardware block
  213. * return: Pointer to hardware block container
  214. */
  215. static inline struct sde_hw_intf *to_sde_hw_intf(struct sde_hw_blk *hw)
  216. {
  217. return container_of(hw, struct sde_hw_intf, base);
  218. }
  219. /**
  220. * sde_hw_intf_init(): Initializes the intf driver for the passed
  221. * interface idx.
  222. * @idx: interface index for which driver object is required
  223. * @addr: mapped register io address of MDP
  224. * @m : pointer to mdss catalog data
  225. */
  226. struct sde_hw_intf *sde_hw_intf_init(enum sde_intf idx,
  227. void __iomem *addr,
  228. struct sde_mdss_cfg *m);
  229. /**
  230. * sde_hw_intf_destroy(): Destroys INTF driver context
  231. * @intf: Pointer to INTF driver context
  232. */
  233. void sde_hw_intf_destroy(struct sde_hw_intf *intf);
  234. #endif /*_SDE_HW_INTF_H */