dsi_drm.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <drm/drm_atomic_helper.h>
  6. #include <drm/drm_atomic.h>
  7. #include "msm_kms.h"
  8. #include "sde_connector.h"
  9. #include "dsi_drm.h"
  10. #include "sde_trace.h"
  11. #include "sde_dbg.h"
  12. #include "msm_drv.h"
  13. #include "sde_encoder.h"
  14. #define to_dsi_bridge(x) container_of((x), struct dsi_bridge, base)
  15. #define to_dsi_state(x) container_of((x), struct dsi_connector_state, base)
  16. #define DEFAULT_PANEL_JITTER_NUMERATOR 2
  17. #define DEFAULT_PANEL_JITTER_DENOMINATOR 1
  18. #define DEFAULT_PANEL_JITTER_ARRAY_SIZE 2
  19. #define DEFAULT_PANEL_PREFILL_LINES 25
  20. static struct dsi_display_mode_priv_info default_priv_info = {
  21. .panel_jitter_numer = DEFAULT_PANEL_JITTER_NUMERATOR,
  22. .panel_jitter_denom = DEFAULT_PANEL_JITTER_DENOMINATOR,
  23. .panel_prefill_lines = DEFAULT_PANEL_PREFILL_LINES,
  24. .dsc_enabled = false,
  25. };
  26. static void convert_to_dsi_mode(const struct drm_display_mode *drm_mode,
  27. struct dsi_display_mode *dsi_mode)
  28. {
  29. memset(dsi_mode, 0, sizeof(*dsi_mode));
  30. dsi_mode->timing.h_active = drm_mode->hdisplay;
  31. dsi_mode->timing.h_back_porch = drm_mode->htotal - drm_mode->hsync_end;
  32. dsi_mode->timing.h_sync_width = drm_mode->htotal -
  33. (drm_mode->hsync_start + dsi_mode->timing.h_back_porch);
  34. dsi_mode->timing.h_front_porch = drm_mode->hsync_start -
  35. drm_mode->hdisplay;
  36. dsi_mode->timing.h_skew = drm_mode->hskew;
  37. dsi_mode->timing.v_active = drm_mode->vdisplay;
  38. dsi_mode->timing.v_back_porch = drm_mode->vtotal - drm_mode->vsync_end;
  39. dsi_mode->timing.v_sync_width = drm_mode->vtotal -
  40. (drm_mode->vsync_start + dsi_mode->timing.v_back_porch);
  41. dsi_mode->timing.v_front_porch = drm_mode->vsync_start -
  42. drm_mode->vdisplay;
  43. dsi_mode->timing.refresh_rate = drm_mode_vrefresh(drm_mode);
  44. dsi_mode->timing.h_sync_polarity =
  45. !!(drm_mode->flags & DRM_MODE_FLAG_PHSYNC);
  46. dsi_mode->timing.v_sync_polarity =
  47. !!(drm_mode->flags & DRM_MODE_FLAG_PVSYNC);
  48. }
  49. static void msm_parse_mode_priv_info(const struct msm_display_mode *msm_mode,
  50. struct dsi_display_mode *dsi_mode)
  51. {
  52. dsi_mode->priv_info =
  53. (struct dsi_display_mode_priv_info *)msm_mode->private;
  54. if (dsi_mode->priv_info) {
  55. dsi_mode->timing.dsc_enabled = dsi_mode->priv_info->dsc_enabled;
  56. dsi_mode->timing.dsc = &dsi_mode->priv_info->dsc;
  57. dsi_mode->timing.vdc_enabled = dsi_mode->priv_info->vdc_enabled;
  58. dsi_mode->timing.vdc = &dsi_mode->priv_info->vdc;
  59. dsi_mode->timing.pclk_scale = dsi_mode->priv_info->pclk_scale;
  60. dsi_mode->timing.clk_rate_hz = dsi_mode->priv_info->clk_rate_hz;
  61. }
  62. if (msm_is_mode_seamless(msm_mode))
  63. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_SEAMLESS;
  64. if (msm_is_mode_dynamic_fps(msm_mode))
  65. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DFPS;
  66. if (msm_needs_vblank_pre_modeset(msm_mode))
  67. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VBLANK_PRE_MODESET;
  68. if (msm_is_mode_seamless_dms(msm_mode))
  69. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  70. if (msm_is_mode_seamless_vrr(msm_mode))
  71. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_VRR;
  72. if (msm_is_mode_seamless_poms_to_vid(msm_mode))
  73. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_VID;
  74. if (msm_is_mode_seamless_poms_to_cmd(msm_mode))
  75. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_POMS_TO_CMD;
  76. if (msm_is_mode_seamless_dyn_clk(msm_mode))
  77. dsi_mode->dsi_mode_flags |= DSI_MODE_FLAG_DYN_CLK;
  78. }
  79. void dsi_convert_to_drm_mode(const struct dsi_display_mode *dsi_mode,
  80. struct drm_display_mode *drm_mode)
  81. {
  82. char *panel_caps = "vid";
  83. if ((dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE) &&
  84. (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE))
  85. panel_caps = "vid_cmd";
  86. else if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  87. panel_caps = "vid";
  88. else if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  89. panel_caps = "cmd";
  90. memset(drm_mode, 0, sizeof(*drm_mode));
  91. drm_mode->hdisplay = dsi_mode->timing.h_active;
  92. drm_mode->hsync_start = drm_mode->hdisplay +
  93. dsi_mode->timing.h_front_porch;
  94. drm_mode->hsync_end = drm_mode->hsync_start +
  95. dsi_mode->timing.h_sync_width;
  96. drm_mode->htotal = drm_mode->hsync_end + dsi_mode->timing.h_back_porch;
  97. drm_mode->hskew = dsi_mode->timing.h_skew;
  98. drm_mode->vdisplay = dsi_mode->timing.v_active;
  99. drm_mode->vsync_start = drm_mode->vdisplay +
  100. dsi_mode->timing.v_front_porch;
  101. drm_mode->vsync_end = drm_mode->vsync_start +
  102. dsi_mode->timing.v_sync_width;
  103. drm_mode->vtotal = drm_mode->vsync_end + dsi_mode->timing.v_back_porch;
  104. drm_mode->clock = drm_mode->htotal * drm_mode->vtotal * dsi_mode->timing.refresh_rate;
  105. drm_mode->clock /= 1000;
  106. if (dsi_mode->timing.h_sync_polarity)
  107. drm_mode->flags |= DRM_MODE_FLAG_PHSYNC;
  108. if (dsi_mode->timing.v_sync_polarity)
  109. drm_mode->flags |= DRM_MODE_FLAG_PVSYNC;
  110. /* set mode name */
  111. snprintf(drm_mode->name, DRM_DISPLAY_MODE_LEN, "%dx%dx%d%s",
  112. drm_mode->hdisplay, drm_mode->vdisplay,
  113. drm_mode_vrefresh(drm_mode), panel_caps);
  114. }
  115. static void dsi_convert_to_msm_mode(const struct dsi_display_mode *dsi_mode,
  116. struct msm_display_mode *msm_mode)
  117. {
  118. msm_mode->private_flags = 0;
  119. msm_mode->private = (int *)dsi_mode->priv_info;
  120. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_SEAMLESS)
  121. msm_mode->private_flags |= DRM_MODE_FLAG_SEAMLESS;
  122. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DFPS)
  123. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYNAMIC_FPS;
  124. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VBLANK_PRE_MODESET)
  125. msm_mode->private_flags |= MSM_MODE_FLAG_VBLANK_PRE_MODESET;
  126. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DMS)
  127. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DMS;
  128. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_VRR)
  129. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_VRR;
  130. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)
  131. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_VID;
  132. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)
  133. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_POMS_CMD;
  134. if (dsi_mode->dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)
  135. msm_mode->private_flags |= MSM_MODE_FLAG_SEAMLESS_DYN_CLK;
  136. }
  137. static int dsi_bridge_attach(struct drm_bridge *bridge,
  138. enum drm_bridge_attach_flags flags)
  139. {
  140. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  141. if (!bridge) {
  142. DSI_ERR("Invalid params\n");
  143. return -EINVAL;
  144. }
  145. DSI_DEBUG("[%d] attached\n", c_bridge->id);
  146. return 0;
  147. }
  148. static void dsi_bridge_pre_enable(struct drm_bridge *bridge)
  149. {
  150. int rc = 0;
  151. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  152. if (!bridge) {
  153. DSI_ERR("Invalid params\n");
  154. return;
  155. }
  156. if (!c_bridge || !c_bridge->display || !c_bridge->display->panel) {
  157. DSI_ERR("Incorrect bridge details\n");
  158. return;
  159. }
  160. atomic_set(&c_bridge->display->panel->esd_recovery_pending, 0);
  161. /* By this point mode should have been validated through mode_fixup */
  162. rc = dsi_display_set_mode(c_bridge->display,
  163. &(c_bridge->dsi_mode), 0x0);
  164. if (rc) {
  165. DSI_ERR("[%d] failed to perform a mode set, rc=%d\n",
  166. c_bridge->id, rc);
  167. return;
  168. }
  169. if (c_bridge->dsi_mode.dsi_mode_flags &
  170. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  171. DSI_MODE_FLAG_DYN_CLK)) {
  172. DSI_DEBUG("[%d] seamless pre-enable\n", c_bridge->id);
  173. return;
  174. }
  175. SDE_ATRACE_BEGIN("dsi_display_prepare");
  176. rc = dsi_display_prepare(c_bridge->display);
  177. if (rc) {
  178. DSI_ERR("[%d] DSI display prepare failed, rc=%d\n",
  179. c_bridge->id, rc);
  180. SDE_ATRACE_END("dsi_display_prepare");
  181. return;
  182. }
  183. SDE_ATRACE_END("dsi_display_prepare");
  184. SDE_ATRACE_BEGIN("dsi_display_enable");
  185. rc = dsi_display_enable(c_bridge->display);
  186. if (rc) {
  187. DSI_ERR("[%d] DSI display enable failed, rc=%d\n",
  188. c_bridge->id, rc);
  189. (void)dsi_display_unprepare(c_bridge->display);
  190. }
  191. SDE_ATRACE_END("dsi_display_enable");
  192. rc = dsi_display_splash_res_cleanup(c_bridge->display);
  193. if (rc)
  194. DSI_ERR("Continuous splash pipeline cleanup failed, rc=%d\n",
  195. rc);
  196. }
  197. static void dsi_bridge_enable(struct drm_bridge *bridge)
  198. {
  199. int rc = 0;
  200. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  201. struct dsi_display *display;
  202. if (!bridge) {
  203. DSI_ERR("Invalid params\n");
  204. return;
  205. }
  206. if (c_bridge->dsi_mode.dsi_mode_flags &
  207. (DSI_MODE_FLAG_SEAMLESS | DSI_MODE_FLAG_VRR |
  208. DSI_MODE_FLAG_DYN_CLK)) {
  209. DSI_DEBUG("[%d] seamless enable\n", c_bridge->id);
  210. return;
  211. }
  212. display = c_bridge->display;
  213. rc = dsi_display_post_enable(display);
  214. if (rc)
  215. DSI_ERR("[%d] DSI display post enabled failed, rc=%d\n",
  216. c_bridge->id, rc);
  217. if (display)
  218. display->enabled = true;
  219. if (display && display->drm_conn) {
  220. sde_connector_helper_bridge_enable(display->drm_conn);
  221. if (display->poms_pending) {
  222. display->poms_pending = false;
  223. sde_connector_schedule_status_work(display->drm_conn,
  224. true);
  225. }
  226. }
  227. }
  228. static void dsi_bridge_disable(struct drm_bridge *bridge)
  229. {
  230. int rc = 0;
  231. struct dsi_display *display;
  232. struct sde_connector_state *conn_state;
  233. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  234. if (!bridge) {
  235. DSI_ERR("Invalid params\n");
  236. return;
  237. }
  238. display = c_bridge->display;
  239. if (display)
  240. display->enabled = false;
  241. if (display && display->drm_conn) {
  242. conn_state = to_sde_connector_state(display->drm_conn->state);
  243. if (!conn_state) {
  244. DSI_ERR("invalid params\n");
  245. return;
  246. }
  247. display->poms_pending = msm_is_mode_seamless_poms(
  248. &conn_state->msm_mode);
  249. sde_connector_helper_bridge_disable(display->drm_conn);
  250. }
  251. rc = dsi_display_pre_disable(c_bridge->display);
  252. if (rc) {
  253. DSI_ERR("[%d] DSI display pre disable failed, rc=%d\n",
  254. c_bridge->id, rc);
  255. }
  256. }
  257. static void dsi_bridge_post_disable(struct drm_bridge *bridge)
  258. {
  259. int rc = 0;
  260. struct dsi_display *display;
  261. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  262. if (!bridge) {
  263. DSI_ERR("Invalid params\n");
  264. return;
  265. }
  266. display = c_bridge->display;
  267. SDE_ATRACE_BEGIN("dsi_bridge_post_disable");
  268. SDE_ATRACE_BEGIN("dsi_display_disable");
  269. rc = dsi_display_disable(c_bridge->display);
  270. if (rc) {
  271. DSI_ERR("[%d] DSI display disable failed, rc=%d\n",
  272. c_bridge->id, rc);
  273. SDE_ATRACE_END("dsi_display_disable");
  274. return;
  275. }
  276. SDE_ATRACE_END("dsi_display_disable");
  277. if (display && display->drm_conn)
  278. sde_connector_helper_bridge_post_disable(display->drm_conn);
  279. rc = dsi_display_unprepare(c_bridge->display);
  280. if (rc) {
  281. DSI_ERR("[%d] DSI display unprepare failed, rc=%d\n",
  282. c_bridge->id, rc);
  283. SDE_ATRACE_END("dsi_bridge_post_disable");
  284. return;
  285. }
  286. SDE_ATRACE_END("dsi_bridge_post_disable");
  287. }
  288. static void dsi_bridge_mode_set(struct drm_bridge *bridge,
  289. const struct drm_display_mode *mode,
  290. const struct drm_display_mode *adjusted_mode)
  291. {
  292. int rc = 0;
  293. struct dsi_bridge *c_bridge = NULL;
  294. struct dsi_display *display;
  295. struct drm_connector *conn;
  296. struct sde_connector_state *conn_state;
  297. if (!bridge || !mode || !adjusted_mode) {
  298. DSI_ERR("Invalid params\n");
  299. return;
  300. }
  301. c_bridge = to_dsi_bridge(bridge);
  302. if (!c_bridge) {
  303. DSI_ERR("invalid dsi bridge\n");
  304. return;
  305. }
  306. display = c_bridge->display;
  307. if (!display || !display->drm_conn || !display->drm_conn->state) {
  308. DSI_ERR("invalid display\n");
  309. return;
  310. }
  311. memset(&(c_bridge->dsi_mode), 0x0, sizeof(struct dsi_display_mode));
  312. convert_to_dsi_mode(adjusted_mode, &(c_bridge->dsi_mode));
  313. conn = sde_encoder_get_connector(bridge->dev, bridge->encoder);
  314. if (!conn)
  315. return;
  316. conn_state = to_sde_connector_state(conn->state);
  317. if (!conn_state) {
  318. DSI_ERR("invalid connector state\n");
  319. return;
  320. }
  321. msm_parse_mode_priv_info(&conn_state->msm_mode,
  322. &(c_bridge->dsi_mode));
  323. rc = dsi_display_restore_bit_clk(display, &c_bridge->dsi_mode);
  324. if (rc) {
  325. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  326. return;
  327. }
  328. DSI_DEBUG("clk_rate: %llu\n", c_bridge->dsi_mode.timing.clk_rate_hz);
  329. }
  330. static bool dsi_bridge_mode_fixup(struct drm_bridge *bridge,
  331. const struct drm_display_mode *mode,
  332. struct drm_display_mode *adjusted_mode)
  333. {
  334. int rc = 0;
  335. struct dsi_bridge *c_bridge = to_dsi_bridge(bridge);
  336. struct dsi_display *display;
  337. struct dsi_display_mode dsi_mode, cur_dsi_mode, *panel_dsi_mode;
  338. struct drm_crtc_state *crtc_state;
  339. struct drm_connector_state *drm_conn_state;
  340. struct sde_connector_state *conn_state, *old_conn_state;
  341. struct msm_sub_mode new_sub_mode;
  342. crtc_state = container_of(mode, struct drm_crtc_state, mode);
  343. if (!bridge || !mode || !adjusted_mode) {
  344. DSI_ERR("invalid params\n");
  345. return false;
  346. }
  347. display = c_bridge->display;
  348. if (!display || !display->drm_conn || !display->drm_conn->state) {
  349. DSI_ERR("invalid params\n");
  350. return false;
  351. }
  352. drm_conn_state = drm_atomic_get_new_connector_state(crtc_state->state,
  353. display->drm_conn);
  354. conn_state = to_sde_connector_state(drm_conn_state);
  355. if (!conn_state) {
  356. DSI_ERR("invalid params\n");
  357. return false;
  358. }
  359. /*
  360. * if no timing defined in panel, it must be external mode
  361. * and we'll use empty priv info to populate the mode
  362. */
  363. if (display->panel && !display->panel->num_timing_nodes) {
  364. *adjusted_mode = *mode;
  365. conn_state->msm_mode.base = adjusted_mode;
  366. conn_state->msm_mode.private = (int *)&default_priv_info;
  367. conn_state->msm_mode.private_flags = 0;
  368. return true;
  369. }
  370. convert_to_dsi_mode(mode, &dsi_mode);
  371. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  372. new_sub_mode.dsc_mode = sde_connector_get_property(drm_conn_state,
  373. CONNECTOR_PROP_DSC_MODE);
  374. /*
  375. * retrieve dsi mode from dsi driver's cache since not safe to take
  376. * the drm mode config mutex in all paths
  377. */
  378. rc = dsi_display_find_mode(display, &dsi_mode, &new_sub_mode,
  379. &panel_dsi_mode);
  380. if (rc)
  381. return rc;
  382. /* propagate the private info to the adjusted_mode derived dsi mode */
  383. dsi_mode.priv_info = panel_dsi_mode->priv_info;
  384. dsi_mode.dsi_mode_flags = panel_dsi_mode->dsi_mode_flags;
  385. dsi_mode.panel_mode_caps = panel_dsi_mode->panel_mode_caps;
  386. dsi_mode.timing.dsc_enabled = dsi_mode.priv_info->dsc_enabled;
  387. dsi_mode.timing.dsc = &dsi_mode.priv_info->dsc;
  388. rc = dsi_display_restore_bit_clk(display, &dsi_mode);
  389. if (rc) {
  390. DSI_ERR("[%s] bit clk rate cannot be restored\n", display->name);
  391. return false;
  392. }
  393. rc = dsi_display_update_dyn_bit_clk(display, &dsi_mode);
  394. if (rc) {
  395. DSI_ERR("[%s] failed to update bit clock\n", display->name);
  396. return false;
  397. }
  398. rc = dsi_display_validate_mode(c_bridge->display, &dsi_mode,
  399. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  400. if (rc) {
  401. DSI_ERR("[%d] mode is not valid, rc=%d\n", c_bridge->id, rc);
  402. return false;
  403. }
  404. if (bridge->encoder && bridge->encoder->crtc &&
  405. crtc_state->crtc) {
  406. const struct drm_display_mode *cur_mode =
  407. &crtc_state->crtc->state->mode;
  408. old_conn_state = to_sde_connector_state(display->drm_conn->state);
  409. convert_to_dsi_mode(cur_mode, &cur_dsi_mode);
  410. msm_parse_mode_priv_info(&old_conn_state->msm_mode, &cur_dsi_mode);
  411. rc = dsi_display_validate_mode_change(c_bridge->display,
  412. &cur_dsi_mode, &dsi_mode);
  413. if (rc) {
  414. DSI_ERR("[%s] seamless mode mismatch failure rc=%d\n",
  415. c_bridge->display->name, rc);
  416. return false;
  417. }
  418. /*
  419. * DMS Flag if set during active changed condition cannot be
  420. * treated as seamless. Hence, removing DMS flag in such cases.
  421. */
  422. if ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DMS) &&
  423. crtc_state->active_changed)
  424. dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DMS;
  425. /* No DMS/VRR when drm pipeline is changing */
  426. if (!dsi_display_mode_match(&cur_dsi_mode, &dsi_mode,
  427. DSI_MODE_MATCH_FULL_TIMINGS) &&
  428. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR)) &&
  429. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) &&
  430. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID)) &&
  431. (!(dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD)) &&
  432. (!crtc_state->active_changed ||
  433. display->is_cont_splash_enabled)) {
  434. dsi_mode.dsi_mode_flags |= DSI_MODE_FLAG_DMS;
  435. SDE_EVT32(SDE_EVTLOG_FUNC_CASE2,
  436. dsi_mode.timing.h_active,
  437. dsi_mode.timing.v_active,
  438. dsi_mode.timing.refresh_rate,
  439. dsi_mode.pixel_clk_khz,
  440. dsi_mode.panel_mode_caps);
  441. }
  442. }
  443. /* Reject seamless transition when active changed */
  444. if (crtc_state->active_changed &&
  445. ((dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) ||
  446. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK) ||
  447. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_VID) ||
  448. (dsi_mode.dsi_mode_flags & DSI_MODE_FLAG_POMS_TO_CMD))) {
  449. DSI_INFO("seamless upon active changed 0x%x %d\n",
  450. dsi_mode.dsi_mode_flags, crtc_state->active_changed);
  451. return false;
  452. }
  453. /* convert back to drm mode, propagating the private info & flags */
  454. dsi_convert_to_drm_mode(&dsi_mode, adjusted_mode);
  455. dsi_convert_to_msm_mode(&dsi_mode, &conn_state->msm_mode);
  456. return true;
  457. }
  458. u32 dsi_drm_get_dfps_maxfps(void *display)
  459. {
  460. u32 dfps_maxfps = 0;
  461. struct dsi_display *dsi_display = display;
  462. /*
  463. * The time of SDE transmitting one frame active data
  464. * will not be changed, if frame rate is adjusted with
  465. * VFP method.
  466. * So only return max fps of DFPS for UIDLE update, if DFPS
  467. * is enabled with VFP.
  468. */
  469. if (dsi_display && dsi_display->panel &&
  470. dsi_display->panel->panel_mode == DSI_OP_VIDEO_MODE &&
  471. dsi_display->panel->dfps_caps.type ==
  472. DSI_DFPS_IMMEDIATE_VFP)
  473. dfps_maxfps =
  474. dsi_display->panel->dfps_caps.max_refresh_rate;
  475. return dfps_maxfps;
  476. }
  477. int dsi_conn_get_lm_from_mode(void *display, const struct drm_display_mode *drm_mode)
  478. {
  479. struct dsi_display *dsi_display = display;
  480. struct dsi_display_mode dsi_mode, *panel_dsi_mode;
  481. int rc = -EINVAL;
  482. if (!dsi_display || !drm_mode) {
  483. DSI_ERR("Invalid params %d %d\n", !display, !drm_mode);
  484. return rc;
  485. }
  486. convert_to_dsi_mode(drm_mode, &dsi_mode);
  487. rc = dsi_display_find_mode(dsi_display, &dsi_mode, NULL, &panel_dsi_mode);
  488. if (rc) {
  489. DSI_ERR("mode not found %d\n", rc);
  490. drm_mode_debug_printmodeline(drm_mode);
  491. return rc;
  492. }
  493. return panel_dsi_mode->priv_info->topology.num_lm;
  494. }
  495. int dsi_conn_get_mode_info(struct drm_connector *connector,
  496. const struct drm_display_mode *drm_mode,
  497. struct msm_sub_mode *sub_mode,
  498. struct msm_mode_info *mode_info,
  499. void *display, const struct msm_resource_caps_info *avail_res)
  500. {
  501. struct dsi_display_mode partial_dsi_mode, *dsi_mode = NULL;
  502. struct dsi_mode_info *timing;
  503. int src_bpp, tar_bpp, rc = 0;
  504. struct dsi_display *dsi_display = (struct dsi_display *) display;
  505. if (!drm_mode || !mode_info)
  506. return -EINVAL;
  507. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  508. rc = dsi_display_find_mode(dsi_display, &partial_dsi_mode, sub_mode, &dsi_mode);
  509. if (rc || !dsi_mode->priv_info)
  510. return -EINVAL;
  511. memset(mode_info, 0, sizeof(*mode_info));
  512. timing = &dsi_mode->timing;
  513. mode_info->frame_rate = dsi_mode->timing.refresh_rate;
  514. mode_info->vtotal = DSI_V_TOTAL(timing);
  515. mode_info->prefill_lines = dsi_mode->priv_info->panel_prefill_lines;
  516. mode_info->jitter_numer = dsi_mode->priv_info->panel_jitter_numer;
  517. mode_info->jitter_denom = dsi_mode->priv_info->panel_jitter_denom;
  518. mode_info->dfps_maxfps = dsi_drm_get_dfps_maxfps(display);
  519. mode_info->panel_mode_caps = dsi_mode->panel_mode_caps;
  520. mode_info->mdp_transfer_time_us =
  521. dsi_mode->priv_info->mdp_transfer_time_us;
  522. mode_info->disable_rsc_solver = dsi_mode->priv_info->disable_rsc_solver;
  523. mode_info->qsync_min_fps = dsi_mode->timing.qsync_min_fps;
  524. memcpy(&mode_info->topology, &dsi_mode->priv_info->topology,
  525. sizeof(struct msm_display_topology));
  526. if (dsi_mode->priv_info->bit_clk_list.count) {
  527. struct msm_dyn_clk_list *dyn_clk_list = &mode_info->dyn_clk_list;
  528. dyn_clk_list->rates = dsi_mode->priv_info->bit_clk_list.rates;
  529. dyn_clk_list->count = dsi_mode->priv_info->bit_clk_list.count;
  530. dyn_clk_list->type = dsi_display->panel->dyn_clk_caps.type;
  531. dyn_clk_list->front_porches = dsi_mode->priv_info->bit_clk_list.front_porches;
  532. dyn_clk_list->pixel_clks_khz = dsi_mode->priv_info->bit_clk_list.pixel_clks_khz;
  533. rc = dsi_display_restore_bit_clk(dsi_display, dsi_mode);
  534. if (rc) {
  535. DSI_ERR("[%s] bit clk rate cannot be restored\n", dsi_display->name);
  536. return rc;
  537. }
  538. }
  539. mode_info->clk_rate = dsi_mode->timing.clk_rate_hz;
  540. if (dsi_mode->priv_info->dsc_enabled) {
  541. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  542. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_DSC;
  543. memcpy(&mode_info->comp_info.dsc_info, &dsi_mode->priv_info->dsc,
  544. sizeof(dsi_mode->priv_info->dsc));
  545. } else if (dsi_mode->priv_info->vdc_enabled) {
  546. mode_info->comp_info.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  547. mode_info->topology.comp_type = MSM_DISPLAY_COMPRESSION_VDC;
  548. memcpy(&mode_info->comp_info.vdc_info, &dsi_mode->priv_info->vdc,
  549. sizeof(dsi_mode->priv_info->vdc));
  550. }
  551. if (mode_info->comp_info.comp_type) {
  552. tar_bpp = dsi_mode->priv_info->pclk_scale.numer;
  553. src_bpp = dsi_mode->priv_info->pclk_scale.denom;
  554. mode_info->comp_info.comp_ratio = mult_frac(1, src_bpp,
  555. tar_bpp);
  556. mode_info->wide_bus_en = dsi_mode->priv_info->widebus_support;
  557. }
  558. if (dsi_mode->priv_info->roi_caps.enabled) {
  559. memcpy(&mode_info->roi_caps, &dsi_mode->priv_info->roi_caps,
  560. sizeof(dsi_mode->priv_info->roi_caps));
  561. }
  562. mode_info->allowed_mode_switches =
  563. dsi_mode->priv_info->allowed_mode_switch;
  564. return 0;
  565. }
  566. static const struct drm_bridge_funcs dsi_bridge_ops = {
  567. .attach = dsi_bridge_attach,
  568. .mode_fixup = dsi_bridge_mode_fixup,
  569. .pre_enable = dsi_bridge_pre_enable,
  570. .enable = dsi_bridge_enable,
  571. .disable = dsi_bridge_disable,
  572. .post_disable = dsi_bridge_post_disable,
  573. .mode_set = dsi_bridge_mode_set,
  574. };
  575. int dsi_conn_set_avr_step_info(struct dsi_panel *panel, void *info)
  576. {
  577. u32 i;
  578. int idx = 0;
  579. size_t buff_sz = PAGE_SIZE;
  580. char *buff;
  581. buff = kzalloc(buff_sz, GFP_KERNEL);
  582. if (!buff)
  583. return -ENOMEM;
  584. for (i = 0; i < panel->avr_caps.avr_step_fps_list_len && (idx < (buff_sz - 1)); i++)
  585. idx += scnprintf(&buff[idx], buff_sz - idx, "%u@%u ",
  586. panel->avr_caps.avr_step_fps_list[i],
  587. panel->dfps_caps.dfps_list[i]);
  588. sde_kms_info_add_keystr(info, "avr step requirement", buff);
  589. kfree(buff);
  590. return 0;
  591. }
  592. int dsi_conn_get_qsync_min_fps(void *display_dsi, struct drm_connector_state *conn_state)
  593. {
  594. struct dsi_display *display = (struct dsi_display *)display_dsi;
  595. int rc = 0;
  596. struct dsi_display_mode partial_dsi_mode, *dsi_mode;
  597. struct msm_sub_mode new_sub_mode;
  598. struct sde_connector_state *sde_conn_state;
  599. struct drm_display_mode *drm_mode;
  600. if (!display || !display->drm_conn || !conn_state)
  601. return -EINVAL;
  602. sde_conn_state = to_sde_connector_state(conn_state);
  603. drm_mode = sde_conn_state->msm_mode.base;
  604. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  605. new_sub_mode.dsc_mode = sde_connector_get_property(conn_state, CONNECTOR_PROP_DSC_MODE);
  606. rc = dsi_display_find_mode(display, &partial_dsi_mode, &new_sub_mode, &dsi_mode);
  607. if (rc) {
  608. DSI_ERR("invalid mode\n");
  609. return rc;
  610. }
  611. return dsi_mode->timing.qsync_min_fps;
  612. }
  613. int dsi_conn_set_info_blob(struct drm_connector *connector,
  614. void *info, void *display, struct msm_mode_info *mode_info)
  615. {
  616. struct dsi_display *dsi_display = display;
  617. struct dsi_panel *panel;
  618. enum dsi_pixel_format fmt;
  619. u32 bpp;
  620. if (!info || !dsi_display)
  621. return -EINVAL;
  622. dsi_display->drm_conn = connector;
  623. sde_kms_info_add_keystr(info,
  624. "display type", dsi_display->display_type);
  625. switch (dsi_display->type) {
  626. case DSI_DISPLAY_SINGLE:
  627. sde_kms_info_add_keystr(info, "display config",
  628. "single display");
  629. break;
  630. case DSI_DISPLAY_EXT_BRIDGE:
  631. sde_kms_info_add_keystr(info, "display config", "ext bridge");
  632. break;
  633. case DSI_DISPLAY_SPLIT:
  634. sde_kms_info_add_keystr(info, "display config",
  635. "split display");
  636. break;
  637. case DSI_DISPLAY_SPLIT_EXT_BRIDGE:
  638. sde_kms_info_add_keystr(info, "display config",
  639. "split ext bridge");
  640. break;
  641. default:
  642. DSI_DEBUG("invalid display type:%d\n", dsi_display->type);
  643. break;
  644. }
  645. if (!dsi_display->panel) {
  646. DSI_DEBUG("invalid panel data\n");
  647. goto end;
  648. }
  649. panel = dsi_display->panel;
  650. sde_kms_info_add_keystr(info, "panel name", panel->name);
  651. switch (panel->panel_mode) {
  652. case DSI_OP_VIDEO_MODE:
  653. sde_kms_info_add_keystr(info, "panel mode", "video");
  654. if (panel->avr_caps.avr_step_fps_list_len)
  655. dsi_conn_set_avr_step_info(panel, info);
  656. break;
  657. case DSI_OP_CMD_MODE:
  658. sde_kms_info_add_keystr(info, "panel mode", "command");
  659. sde_kms_info_add_keyint(info, "mdp_transfer_time_us",
  660. mode_info->mdp_transfer_time_us);
  661. break;
  662. default:
  663. DSI_DEBUG("invalid panel type:%d\n", panel->panel_mode);
  664. break;
  665. }
  666. sde_kms_info_add_keystr(info, "qsync support",
  667. panel->qsync_caps.qsync_support ?
  668. "true" : "false");
  669. if (panel->qsync_caps.qsync_min_fps)
  670. sde_kms_info_add_keyint(info, "qsync_fps",
  671. panel->qsync_caps.qsync_min_fps);
  672. sde_kms_info_add_keystr(info, "dfps support",
  673. panel->dfps_caps.dfps_support ? "true" : "false");
  674. if (panel->dfps_caps.dfps_support) {
  675. sde_kms_info_add_keyint(info, "min_fps",
  676. panel->dfps_caps.min_refresh_rate);
  677. sde_kms_info_add_keyint(info, "max_fps",
  678. panel->dfps_caps.max_refresh_rate);
  679. }
  680. sde_kms_info_add_keystr(info, "dyn bitclk support",
  681. panel->dyn_clk_caps.dyn_clk_support ? "true" : "false");
  682. switch (panel->phy_props.rotation) {
  683. case DSI_PANEL_ROTATE_NONE:
  684. sde_kms_info_add_keystr(info, "panel orientation", "none");
  685. break;
  686. case DSI_PANEL_ROTATE_H_FLIP:
  687. sde_kms_info_add_keystr(info, "panel orientation", "horz flip");
  688. break;
  689. case DSI_PANEL_ROTATE_V_FLIP:
  690. sde_kms_info_add_keystr(info, "panel orientation", "vert flip");
  691. break;
  692. case DSI_PANEL_ROTATE_HV_FLIP:
  693. sde_kms_info_add_keystr(info, "panel orientation",
  694. "horz & vert flip");
  695. break;
  696. default:
  697. DSI_DEBUG("invalid panel rotation:%d\n",
  698. panel->phy_props.rotation);
  699. break;
  700. }
  701. switch (panel->bl_config.type) {
  702. case DSI_BACKLIGHT_PWM:
  703. sde_kms_info_add_keystr(info, "backlight type", "pwm");
  704. break;
  705. case DSI_BACKLIGHT_WLED:
  706. sde_kms_info_add_keystr(info, "backlight type", "wled");
  707. break;
  708. case DSI_BACKLIGHT_DCS:
  709. sde_kms_info_add_keystr(info, "backlight type", "dcs");
  710. break;
  711. default:
  712. DSI_DEBUG("invalid panel backlight type:%d\n",
  713. panel->bl_config.type);
  714. break;
  715. }
  716. sde_kms_info_add_keyint(info, "max os brightness", panel->bl_config.brightness_max_level);
  717. sde_kms_info_add_keyint(info, "max panel backlight", panel->bl_config.bl_max_level);
  718. if (panel->spr_info.enable)
  719. sde_kms_info_add_keystr(info, "spr_pack_type",
  720. msm_spr_pack_type_str[panel->spr_info.pack_type]);
  721. if (mode_info && mode_info->roi_caps.enabled) {
  722. sde_kms_info_add_keyint(info, "partial_update_num_roi",
  723. mode_info->roi_caps.num_roi);
  724. sde_kms_info_add_keyint(info, "partial_update_xstart",
  725. mode_info->roi_caps.align.xstart_pix_align);
  726. sde_kms_info_add_keyint(info, "partial_update_walign",
  727. mode_info->roi_caps.align.width_pix_align);
  728. sde_kms_info_add_keyint(info, "partial_update_wmin",
  729. mode_info->roi_caps.align.min_width);
  730. sde_kms_info_add_keyint(info, "partial_update_ystart",
  731. mode_info->roi_caps.align.ystart_pix_align);
  732. sde_kms_info_add_keyint(info, "partial_update_halign",
  733. mode_info->roi_caps.align.height_pix_align);
  734. sde_kms_info_add_keyint(info, "partial_update_hmin",
  735. mode_info->roi_caps.align.min_height);
  736. sde_kms_info_add_keyint(info, "partial_update_roimerge",
  737. mode_info->roi_caps.merge_rois);
  738. }
  739. fmt = dsi_display->config.common_config.dst_format;
  740. bpp = dsi_ctrl_pixel_format_to_bpp(fmt);
  741. sde_kms_info_add_keyint(info, "bit_depth", bpp);
  742. end:
  743. return 0;
  744. }
  745. void dsi_conn_set_submode_blob_info(struct drm_connector *conn,
  746. void *info, void *display, struct drm_display_mode *drm_mode)
  747. {
  748. struct dsi_display *dsi_display = display;
  749. struct dsi_display_mode partial_dsi_mode;
  750. int count, i;
  751. int preferred_submode_idx = -EINVAL;
  752. enum dsi_dyn_clk_feature_type dyn_clk_type;
  753. char *dyn_clk_types[DSI_DYN_CLK_TYPE_MAX] = {
  754. [DSI_DYN_CLK_TYPE_LEGACY] = "none",
  755. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_HFP] = "hfp",
  756. [DSI_DYN_CLK_TYPE_CONST_FPS_ADJUST_VFP] = "vfp",
  757. };
  758. if (!conn || !display || !drm_mode) {
  759. DSI_ERR("Invalid params\n");
  760. return;
  761. }
  762. convert_to_dsi_mode(drm_mode, &partial_dsi_mode);
  763. mutex_lock(&dsi_display->display_lock);
  764. count = dsi_display->panel->num_display_modes;
  765. for (i = 0; i < count; i++) {
  766. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  767. u32 panel_mode_caps = 0;
  768. const char *topo_name = NULL;
  769. if (!dsi_display_mode_match(&partial_dsi_mode, dsi_mode,
  770. DSI_MODE_MATCH_FULL_TIMINGS))
  771. continue;
  772. sde_kms_info_add_keyint(info, "submode_idx", i);
  773. if (dsi_mode->is_preferred)
  774. preferred_submode_idx = i;
  775. if (dsi_mode->panel_mode_caps & DSI_OP_CMD_MODE)
  776. panel_mode_caps |= DRM_MODE_FLAG_CMD_MODE_PANEL;
  777. if (dsi_mode->panel_mode_caps & DSI_OP_VIDEO_MODE)
  778. panel_mode_caps |= DRM_MODE_FLAG_VID_MODE_PANEL;
  779. sde_kms_info_add_keyint(info, "panel_mode_capabilities",
  780. panel_mode_caps);
  781. sde_kms_info_add_keyint(info, "dsc_mode",
  782. dsi_mode->priv_info->dsc_enabled ? MSM_DISPLAY_DSC_MODE_ENABLED :
  783. MSM_DISPLAY_DSC_MODE_DISABLED);
  784. topo_name = sde_conn_get_topology_name(conn,
  785. dsi_mode->priv_info->topology);
  786. if (topo_name)
  787. sde_kms_info_add_keystr(info, "topology", topo_name);
  788. if (!dsi_mode->priv_info->bit_clk_list.count)
  789. continue;
  790. dyn_clk_type = dsi_display->panel->dyn_clk_caps.type;
  791. sde_kms_info_add_list(info, "dyn_bitclk_list",
  792. dsi_mode->priv_info->bit_clk_list.rates,
  793. dsi_mode->priv_info->bit_clk_list.count);
  794. sde_kms_info_add_keystr(info, "dyn_fp_type",
  795. dyn_clk_types[dyn_clk_type]);
  796. sde_kms_info_add_list(info, "dyn_fp_list",
  797. dsi_mode->priv_info->bit_clk_list.front_porches,
  798. dsi_mode->priv_info->bit_clk_list.count);
  799. sde_kms_info_add_list(info, "dyn_pclk_list",
  800. dsi_mode->priv_info->bit_clk_list.pixel_clks_khz,
  801. dsi_mode->priv_info->bit_clk_list.count);
  802. }
  803. if (preferred_submode_idx >= 0)
  804. sde_kms_info_add_keyint(info, "preferred_submode_idx",
  805. preferred_submode_idx);
  806. mutex_unlock(&dsi_display->display_lock);
  807. }
  808. enum drm_connector_status dsi_conn_detect(struct drm_connector *conn,
  809. bool force,
  810. void *display)
  811. {
  812. enum drm_connector_status status = connector_status_unknown;
  813. struct msm_display_info info;
  814. int rc;
  815. if (!conn || !display)
  816. return status;
  817. /* get display dsi_info */
  818. memset(&info, 0x0, sizeof(info));
  819. rc = dsi_display_get_info(conn, &info, display);
  820. if (rc) {
  821. DSI_ERR("failed to get display info, rc=%d\n", rc);
  822. return connector_status_disconnected;
  823. }
  824. if (info.capabilities & MSM_DISPLAY_CAP_HOT_PLUG)
  825. status = (info.is_connected ? connector_status_connected :
  826. connector_status_disconnected);
  827. else
  828. status = connector_status_connected;
  829. conn->display_info.width_mm = info.width_mm;
  830. conn->display_info.height_mm = info.height_mm;
  831. return status;
  832. }
  833. void dsi_connector_put_modes(struct drm_connector *connector,
  834. void *display)
  835. {
  836. struct dsi_display *dsi_display;
  837. int count, i;
  838. if (!connector || !display)
  839. return;
  840. dsi_display = display;
  841. count = dsi_display->panel->num_display_modes;
  842. for (i = 0; i < count; i++) {
  843. struct dsi_display_mode *dsi_mode = &dsi_display->modes[i];
  844. dsi_display_put_mode(dsi_display, dsi_mode);
  845. }
  846. /* free the display structure modes also */
  847. kfree(dsi_display->modes);
  848. dsi_display->modes = NULL;
  849. }
  850. static int dsi_drm_update_edid_name(struct edid *edid, const char *name)
  851. {
  852. u8 *dtd = (u8 *)&edid->detailed_timings[3];
  853. u8 standard_header[] = {0x00, 0x00, 0x00, 0xFE, 0x00};
  854. u32 dtd_size = 18;
  855. u32 header_size = sizeof(standard_header);
  856. if (!name)
  857. return -EINVAL;
  858. /* Fill standard header */
  859. memcpy(dtd, standard_header, header_size);
  860. dtd_size -= header_size;
  861. dtd_size = min_t(u32, dtd_size, strlen(name));
  862. memcpy(dtd + header_size, name, dtd_size);
  863. return 0;
  864. }
  865. static void dsi_drm_update_dtd(struct edid *edid,
  866. struct dsi_display_mode *modes, u32 modes_count)
  867. {
  868. u32 i;
  869. u32 count = min_t(u32, modes_count, 3);
  870. for (i = 0; i < count; i++) {
  871. struct detailed_timing *dtd = &edid->detailed_timings[i];
  872. struct dsi_display_mode *mode = &modes[i];
  873. struct dsi_mode_info *timing = &mode->timing;
  874. struct detailed_pixel_timing *pd = &dtd->data.pixel_data;
  875. u32 h_blank = timing->h_front_porch + timing->h_sync_width +
  876. timing->h_back_porch;
  877. u32 v_blank = timing->v_front_porch + timing->v_sync_width +
  878. timing->v_back_porch;
  879. u32 h_img = 0, v_img = 0;
  880. dtd->pixel_clock = mode->pixel_clk_khz / 10;
  881. pd->hactive_lo = timing->h_active & 0xFF;
  882. pd->hblank_lo = h_blank & 0xFF;
  883. pd->hactive_hblank_hi = ((h_blank >> 8) & 0xF) |
  884. ((timing->h_active >> 8) & 0xF) << 4;
  885. pd->vactive_lo = timing->v_active & 0xFF;
  886. pd->vblank_lo = v_blank & 0xFF;
  887. pd->vactive_vblank_hi = ((v_blank >> 8) & 0xF) |
  888. ((timing->v_active >> 8) & 0xF) << 4;
  889. pd->hsync_offset_lo = timing->h_front_porch & 0xFF;
  890. pd->hsync_pulse_width_lo = timing->h_sync_width & 0xFF;
  891. pd->vsync_offset_pulse_width_lo =
  892. ((timing->v_front_porch & 0xF) << 4) |
  893. (timing->v_sync_width & 0xF);
  894. pd->hsync_vsync_offset_pulse_width_hi =
  895. (((timing->h_front_porch >> 8) & 0x3) << 6) |
  896. (((timing->h_sync_width >> 8) & 0x3) << 4) |
  897. (((timing->v_front_porch >> 4) & 0x3) << 2) |
  898. (((timing->v_sync_width >> 4) & 0x3) << 0);
  899. pd->width_mm_lo = h_img & 0xFF;
  900. pd->height_mm_lo = v_img & 0xFF;
  901. pd->width_height_mm_hi = (((h_img >> 8) & 0xF) << 4) |
  902. ((v_img >> 8) & 0xF);
  903. pd->hborder = 0;
  904. pd->vborder = 0;
  905. pd->misc = 0;
  906. }
  907. }
  908. static void dsi_drm_update_checksum(struct edid *edid)
  909. {
  910. u8 *data = (u8 *)edid;
  911. u32 i, sum = 0;
  912. for (i = 0; i < EDID_LENGTH - 1; i++)
  913. sum += data[i];
  914. edid->checksum = 0x100 - (sum & 0xFF);
  915. }
  916. int dsi_connector_get_modes(struct drm_connector *connector, void *data,
  917. const struct msm_resource_caps_info *avail_res)
  918. {
  919. int rc, i;
  920. u32 count = 0, edid_size;
  921. struct dsi_display_mode *modes = NULL;
  922. struct drm_display_mode drm_mode;
  923. struct dsi_display *display = data;
  924. struct edid edid;
  925. unsigned int width_mm = connector->display_info.width_mm;
  926. unsigned int height_mm = connector->display_info.height_mm;
  927. const u8 edid_buf[EDID_LENGTH] = {
  928. 0x00, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0x00, 0x44, 0x6D,
  929. 0x01, 0x00, 0x01, 0x00, 0x00, 0x00, 0x1B, 0x10, 0x01, 0x03,
  930. 0x80, 0x00, 0x00, 0x78, 0x0A, 0x0D, 0xC9, 0xA0, 0x57, 0x47,
  931. 0x98, 0x27, 0x12, 0x48, 0x4C, 0x00, 0x00, 0x00, 0x01, 0x01,
  932. 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01, 0x01,
  933. 0x01, 0x01, 0x01, 0x01,
  934. };
  935. edid_size = min_t(u32, sizeof(edid), EDID_LENGTH);
  936. memcpy(&edid, edid_buf, edid_size);
  937. rc = dsi_display_get_mode_count(display, &count);
  938. if (rc) {
  939. DSI_ERR("failed to get num of modes, rc=%d\n", rc);
  940. goto end;
  941. }
  942. rc = dsi_display_get_modes(display, &modes);
  943. if (rc) {
  944. DSI_ERR("failed to get modes, rc=%d\n", rc);
  945. count = 0;
  946. goto end;
  947. }
  948. for (i = 0; i < count; i++) {
  949. struct drm_display_mode *m;
  950. memset(&drm_mode, 0x0, sizeof(drm_mode));
  951. dsi_convert_to_drm_mode(&modes[i], &drm_mode);
  952. m = drm_mode_duplicate(connector->dev, &drm_mode);
  953. if (!m) {
  954. DSI_ERR("failed to add mode %ux%u\n",
  955. drm_mode.hdisplay,
  956. drm_mode.vdisplay);
  957. count = -ENOMEM;
  958. goto end;
  959. }
  960. m->width_mm = connector->display_info.width_mm;
  961. m->height_mm = connector->display_info.height_mm;
  962. if (display->cmdline_timing != NO_OVERRIDE) {
  963. /* get the preferred mode from dsi display mode */
  964. if (modes[i].is_preferred)
  965. m->type |= DRM_MODE_TYPE_PREFERRED;
  966. } else if (modes[i].mode_idx == 0) {
  967. /* set the first mode in device tree list as preferred */
  968. m->type |= DRM_MODE_TYPE_PREFERRED;
  969. }
  970. drm_mode_probed_add(connector, m);
  971. }
  972. rc = dsi_drm_update_edid_name(&edid, display->panel->name);
  973. if (rc) {
  974. count = 0;
  975. goto end;
  976. }
  977. edid.width_cm = (connector->display_info.width_mm) / 10;
  978. edid.height_cm = (connector->display_info.height_mm) / 10;
  979. dsi_drm_update_dtd(&edid, modes, count);
  980. dsi_drm_update_checksum(&edid);
  981. rc = drm_connector_update_edid_property(connector, &edid);
  982. if (rc)
  983. count = 0;
  984. /*
  985. * DRM EDID structure maintains panel physical dimensions in
  986. * centimeters, we will be losing the precision anything below cm.
  987. * Changing DRM framework will effect other clients at this
  988. * moment, overriding the values back to millimeter.
  989. */
  990. connector->display_info.width_mm = width_mm;
  991. connector->display_info.height_mm = height_mm;
  992. end:
  993. DSI_DEBUG("MODE COUNT =%d\n\n", count);
  994. return count;
  995. }
  996. enum drm_mode_status dsi_conn_mode_valid(struct drm_connector *connector,
  997. struct drm_display_mode *mode,
  998. void *display, const struct msm_resource_caps_info *avail_res)
  999. {
  1000. struct dsi_display_mode dsi_mode;
  1001. struct dsi_display_mode *full_dsi_mode = NULL;
  1002. struct sde_connector_state *conn_state;
  1003. int rc;
  1004. if (!connector || !mode) {
  1005. DSI_ERR("Invalid params\n");
  1006. return MODE_ERROR;
  1007. }
  1008. convert_to_dsi_mode(mode, &dsi_mode);
  1009. conn_state = to_sde_connector_state(connector->state);
  1010. if (conn_state)
  1011. msm_parse_mode_priv_info(&conn_state->msm_mode, &dsi_mode);
  1012. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &full_dsi_mode);
  1013. if (rc) {
  1014. DSI_ERR("could not find mode %s\n", mode->name);
  1015. return MODE_ERROR;
  1016. }
  1017. rc = dsi_display_validate_mode(display, full_dsi_mode,
  1018. DSI_VALIDATE_FLAG_ALLOW_ADJUST);
  1019. if (rc) {
  1020. DSI_ERR("mode not supported, rc=%d\n", rc);
  1021. return MODE_BAD;
  1022. }
  1023. return MODE_OK;
  1024. }
  1025. int dsi_conn_pre_kickoff(struct drm_connector *connector,
  1026. void *display,
  1027. struct msm_display_kickoff_params *params)
  1028. {
  1029. if (!connector || !display || !params) {
  1030. DSI_ERR("Invalid params\n");
  1031. return -EINVAL;
  1032. }
  1033. return dsi_display_pre_kickoff(connector, display, params);
  1034. }
  1035. int dsi_conn_prepare_commit(void *display,
  1036. struct msm_display_conn_params *params)
  1037. {
  1038. if (!display || !params) {
  1039. pr_err("Invalid params\n");
  1040. return -EINVAL;
  1041. }
  1042. return dsi_display_pre_commit(display, params);
  1043. }
  1044. void dsi_conn_enable_event(struct drm_connector *connector,
  1045. uint32_t event_idx, bool enable, void *display)
  1046. {
  1047. struct dsi_event_cb_info event_info;
  1048. memset(&event_info, 0, sizeof(event_info));
  1049. event_info.event_cb = sde_connector_trigger_event;
  1050. event_info.event_usr_ptr = connector;
  1051. dsi_display_enable_event(connector, display,
  1052. event_idx, &event_info, enable);
  1053. }
  1054. int dsi_conn_post_kickoff(struct drm_connector *connector,
  1055. struct msm_display_conn_params *params)
  1056. {
  1057. struct drm_encoder *encoder;
  1058. struct drm_bridge *bridge;
  1059. struct dsi_bridge *c_bridge;
  1060. struct dsi_display_mode adj_mode;
  1061. struct dsi_display *display;
  1062. struct dsi_display_ctrl *m_ctrl, *ctrl;
  1063. int i, rc = 0, ctrl_version;
  1064. bool enable;
  1065. struct dsi_dyn_clk_caps *dyn_clk_caps;
  1066. if (!connector || !connector->state) {
  1067. DSI_ERR("invalid connector or connector state\n");
  1068. return -EINVAL;
  1069. }
  1070. encoder = connector->state->best_encoder;
  1071. if (!encoder) {
  1072. DSI_DEBUG("best encoder is not available\n");
  1073. return 0;
  1074. }
  1075. bridge = drm_bridge_chain_get_first_bridge(encoder);
  1076. if (!bridge) {
  1077. DSI_DEBUG("bridge is not available\n");
  1078. return 0;
  1079. }
  1080. c_bridge = to_dsi_bridge(bridge);
  1081. adj_mode = c_bridge->dsi_mode;
  1082. display = c_bridge->display;
  1083. dyn_clk_caps = &(display->panel->dyn_clk_caps);
  1084. if (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_VRR) {
  1085. m_ctrl = &display->ctrl[display->clk_master_idx];
  1086. ctrl_version = m_ctrl->ctrl->version;
  1087. rc = dsi_ctrl_timing_db_update(m_ctrl->ctrl, false);
  1088. if (rc) {
  1089. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1090. display->name, rc);
  1091. return -EINVAL;
  1092. }
  1093. /*
  1094. * When both DFPS and dynamic clock switch with constant
  1095. * fps features are enabled, wait for dynamic refresh done
  1096. * only in case of clock switch.
  1097. * In case where only fps changes, clock remains same.
  1098. * So, wait for dynamic refresh done is not required.
  1099. */
  1100. if ((ctrl_version >= DSI_CTRL_VERSION_2_5) &&
  1101. (dyn_clk_caps->maintain_const_fps) &&
  1102. (adj_mode.dsi_mode_flags & DSI_MODE_FLAG_DYN_CLK)) {
  1103. display_for_each_ctrl(i, display) {
  1104. ctrl = &display->ctrl[i];
  1105. rc = dsi_ctrl_wait4dynamic_refresh_done(
  1106. ctrl->ctrl);
  1107. if (rc)
  1108. DSI_ERR("wait4dfps refresh failed\n");
  1109. dsi_phy_dynamic_refresh_clear(ctrl->phy);
  1110. dsi_clk_disable_unprepare(&display->clock_info.pll_clks);
  1111. }
  1112. }
  1113. /* Update the rest of the controllers */
  1114. display_for_each_ctrl(i, display) {
  1115. ctrl = &display->ctrl[i];
  1116. if (!ctrl->ctrl || (ctrl == m_ctrl))
  1117. continue;
  1118. rc = dsi_ctrl_timing_db_update(ctrl->ctrl, false);
  1119. if (rc) {
  1120. DSI_ERR("[%s] failed to dfps update rc=%d\n",
  1121. display->name, rc);
  1122. return -EINVAL;
  1123. }
  1124. }
  1125. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_VRR;
  1126. }
  1127. /* ensure dynamic clk switch flag is reset */
  1128. c_bridge->dsi_mode.dsi_mode_flags &= ~DSI_MODE_FLAG_DYN_CLK;
  1129. if (params->qsync_update) {
  1130. enable = (params->qsync_mode > 0) ? true : false;
  1131. display_for_each_ctrl(i, display)
  1132. dsi_ctrl_setup_avr(display->ctrl[i].ctrl, enable);
  1133. }
  1134. return 0;
  1135. }
  1136. struct dsi_bridge *dsi_drm_bridge_init(struct dsi_display *display,
  1137. struct drm_device *dev,
  1138. struct drm_encoder *encoder)
  1139. {
  1140. int rc = 0;
  1141. struct dsi_bridge *bridge;
  1142. bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
  1143. if (!bridge) {
  1144. rc = -ENOMEM;
  1145. goto error;
  1146. }
  1147. bridge->display = display;
  1148. bridge->base.funcs = &dsi_bridge_ops;
  1149. bridge->base.encoder = encoder;
  1150. rc = drm_bridge_attach(encoder, &bridge->base, NULL, 0);
  1151. if (rc) {
  1152. DSI_ERR("failed to attach bridge, rc=%d\n", rc);
  1153. goto error_free_bridge;
  1154. }
  1155. return bridge;
  1156. error_free_bridge:
  1157. kfree(bridge);
  1158. error:
  1159. return ERR_PTR(rc);
  1160. }
  1161. void dsi_drm_bridge_cleanup(struct dsi_bridge *bridge)
  1162. {
  1163. kfree(bridge);
  1164. }
  1165. static bool is_valid_poms_switch(struct dsi_display_mode *mode_a,
  1166. struct dsi_display_mode *mode_b)
  1167. {
  1168. /*
  1169. * POMS cannot happen in conjunction with any other type of mode set.
  1170. * Check to ensure FPS remains same between the modes and also
  1171. * resolution.
  1172. */
  1173. return((mode_a->timing.refresh_rate == mode_b->timing.refresh_rate) &&
  1174. (mode_a->timing.v_active == mode_b->timing.v_active) &&
  1175. (mode_a->timing.h_active == mode_b->timing.h_active));
  1176. }
  1177. void dsi_conn_set_allowed_mode_switch(struct drm_connector *connector,
  1178. void *display)
  1179. {
  1180. u32 mode_idx = 0, cmp_mode_idx = 0;
  1181. u32 common_mode_caps = 0;
  1182. struct drm_display_mode *drm_mode, *cmp_drm_mode;
  1183. struct dsi_display_mode dsi_mode, *panel_dsi_mode, *cmp_panel_dsi_mode;
  1184. struct list_head *mode_list = &connector->modes;
  1185. struct dsi_display *disp = display;
  1186. struct dsi_panel *panel;
  1187. int mode_count = 0, rc = 0;
  1188. struct dsi_display_mode_priv_info *dsi_mode_info, *cmp_dsi_mode_info;
  1189. bool allow_switch = false;
  1190. if (!disp || !disp->panel) {
  1191. DSI_ERR("invalid parameters");
  1192. return;
  1193. }
  1194. panel = disp->panel;
  1195. list_for_each_entry(drm_mode, &connector->modes, head)
  1196. mode_count++;
  1197. list_for_each_entry(drm_mode, &connector->modes, head) {
  1198. convert_to_dsi_mode(drm_mode, &dsi_mode);
  1199. rc = dsi_display_find_mode(display, &dsi_mode, NULL, &panel_dsi_mode);
  1200. if (rc)
  1201. return;
  1202. dsi_mode_info = panel_dsi_mode->priv_info;
  1203. dsi_mode_info->allowed_mode_switch |= BIT(mode_idx);
  1204. if (mode_idx == mode_count - 1)
  1205. break;
  1206. mode_list = mode_list->next;
  1207. cmp_mode_idx = 1;
  1208. list_for_each_entry(cmp_drm_mode, mode_list, head) {
  1209. if (&cmp_drm_mode->head == &connector->modes)
  1210. continue;
  1211. convert_to_dsi_mode(cmp_drm_mode, &dsi_mode);
  1212. rc = dsi_display_find_mode(display, &dsi_mode,
  1213. NULL, &cmp_panel_dsi_mode);
  1214. if (rc)
  1215. return;
  1216. cmp_dsi_mode_info = cmp_panel_dsi_mode->priv_info;
  1217. allow_switch = false;
  1218. common_mode_caps = (panel_dsi_mode->panel_mode_caps &
  1219. cmp_panel_dsi_mode->panel_mode_caps);
  1220. /*
  1221. * FPS switch among video modes, is only supported
  1222. * if DFPS or dynamic clocks are specified.
  1223. * Reject any mode switches between video mode timing
  1224. * nodes if support for those features is not present.
  1225. */
  1226. if (common_mode_caps & DSI_OP_CMD_MODE) {
  1227. allow_switch = true;
  1228. } else if ((common_mode_caps & DSI_OP_VIDEO_MODE) &&
  1229. (panel->dfps_caps.dfps_support ||
  1230. panel->dyn_clk_caps.dyn_clk_support)) {
  1231. allow_switch = true;
  1232. } else {
  1233. if (is_valid_poms_switch(panel_dsi_mode,
  1234. cmp_panel_dsi_mode))
  1235. allow_switch = true;
  1236. }
  1237. if (allow_switch) {
  1238. dsi_mode_info->allowed_mode_switch |=
  1239. BIT(mode_idx + cmp_mode_idx);
  1240. cmp_dsi_mode_info->allowed_mode_switch |=
  1241. BIT(mode_idx);
  1242. }
  1243. if ((mode_idx + cmp_mode_idx) >= mode_count - 1)
  1244. break;
  1245. cmp_mode_idx++;
  1246. }
  1247. mode_idx++;
  1248. }
  1249. }
  1250. int dsi_conn_set_dyn_bit_clk(struct drm_connector *connector, uint64_t value)
  1251. {
  1252. struct sde_connector *c_conn = NULL;
  1253. struct dsi_display *display;
  1254. if (!connector) {
  1255. DSI_ERR("invalid connector\n");
  1256. return -EINVAL;
  1257. }
  1258. c_conn = to_sde_connector(connector);
  1259. display = (struct dsi_display *) c_conn->display;
  1260. display->dyn_bit_clk = value;
  1261. display->dyn_bit_clk_pending = true;
  1262. SDE_EVT32(display->dyn_bit_clk);
  1263. DSI_DEBUG("update dynamic bit clock rate to %llu\n", display->dyn_bit_clk);
  1264. return 0;
  1265. }