sde_encoder_phys_cmd.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2015-2020, The Linux Foundation. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  6. #include "sde_encoder_phys.h"
  7. #include "sde_hw_interrupts.h"
  8. #include "sde_core_irq.h"
  9. #include "sde_formats.h"
  10. #include "sde_trace.h"
  11. #define SDE_DEBUG_CMDENC(e, fmt, ...) SDE_DEBUG("enc%d intf%d " fmt, \
  12. (e) && (e)->base.parent ? \
  13. (e)->base.parent->base.id : -1, \
  14. (e) ? (e)->base.intf_idx - INTF_0 : -1, ##__VA_ARGS__)
  15. #define SDE_ERROR_CMDENC(e, fmt, ...) SDE_ERROR("enc%d intf%d " fmt, \
  16. (e) && (e)->base.parent ? \
  17. (e)->base.parent->base.id : -1, \
  18. (e) ? (e)->base.intf_idx - INTF_0 : -1, ##__VA_ARGS__)
  19. #define to_sde_encoder_phys_cmd(x) \
  20. container_of(x, struct sde_encoder_phys_cmd, base)
  21. #define PP_TIMEOUT_MAX_TRIALS 4
  22. /*
  23. * Tearcheck sync start and continue thresholds are empirically found
  24. * based on common panels In the future, may want to allow panels to override
  25. * these default values
  26. */
  27. #define DEFAULT_TEARCHECK_SYNC_THRESH_START 4
  28. #define DEFAULT_TEARCHECK_SYNC_THRESH_CONTINUE 4
  29. #define SDE_ENC_WR_PTR_START_TIMEOUT_US 20000
  30. #define SDE_ENC_MAX_POLL_TIMEOUT_US 2000
  31. static inline int _sde_encoder_phys_cmd_get_idle_timeout(
  32. struct sde_encoder_phys_cmd *cmd_enc)
  33. {
  34. return cmd_enc->autorefresh.cfg.frame_count ?
  35. cmd_enc->autorefresh.cfg.frame_count *
  36. KICKOFF_TIMEOUT_MS : KICKOFF_TIMEOUT_MS;
  37. }
  38. static inline bool sde_encoder_phys_cmd_is_master(
  39. struct sde_encoder_phys *phys_enc)
  40. {
  41. return (phys_enc->split_role != ENC_ROLE_SLAVE) ? true : false;
  42. }
  43. static bool sde_encoder_phys_cmd_mode_fixup(
  44. struct sde_encoder_phys *phys_enc,
  45. const struct drm_display_mode *mode,
  46. struct drm_display_mode *adj_mode)
  47. {
  48. if (phys_enc)
  49. SDE_DEBUG_CMDENC(to_sde_encoder_phys_cmd(phys_enc), "\n");
  50. return true;
  51. }
  52. static uint64_t _sde_encoder_phys_cmd_get_autorefresh_property(
  53. struct sde_encoder_phys *phys_enc)
  54. {
  55. struct drm_connector *conn = phys_enc->connector;
  56. if (!conn || !conn->state)
  57. return 0;
  58. return sde_connector_get_property(conn->state,
  59. CONNECTOR_PROP_AUTOREFRESH);
  60. }
  61. static void _sde_encoder_phys_cmd_config_autorefresh(
  62. struct sde_encoder_phys *phys_enc,
  63. u32 new_frame_count)
  64. {
  65. struct sde_encoder_phys_cmd *cmd_enc =
  66. to_sde_encoder_phys_cmd(phys_enc);
  67. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  68. struct sde_hw_intf *hw_intf = phys_enc->hw_intf;
  69. struct drm_connector *conn = phys_enc->connector;
  70. struct sde_hw_autorefresh *cfg_cur, cfg_nxt;
  71. if (!conn || !conn->state || !hw_pp || !hw_intf)
  72. return;
  73. cfg_cur = &cmd_enc->autorefresh.cfg;
  74. /* autorefresh property value should be validated already */
  75. memset(&cfg_nxt, 0, sizeof(cfg_nxt));
  76. cfg_nxt.frame_count = new_frame_count;
  77. cfg_nxt.enable = (cfg_nxt.frame_count != 0);
  78. SDE_DEBUG_CMDENC(cmd_enc, "autorefresh state %d->%d framecount %d\n",
  79. cfg_cur->enable, cfg_nxt.enable, cfg_nxt.frame_count);
  80. SDE_EVT32(DRMID(phys_enc->parent), hw_pp->idx, hw_intf->idx,
  81. cfg_cur->enable, cfg_nxt.enable, cfg_nxt.frame_count);
  82. /* only proceed on state changes */
  83. if (cfg_nxt.enable == cfg_cur->enable)
  84. return;
  85. memcpy(cfg_cur, &cfg_nxt, sizeof(*cfg_cur));
  86. if (phys_enc->has_intf_te && hw_intf->ops.setup_autorefresh)
  87. hw_intf->ops.setup_autorefresh(hw_intf, cfg_cur);
  88. else if (hw_pp->ops.setup_autorefresh)
  89. hw_pp->ops.setup_autorefresh(hw_pp, cfg_cur);
  90. }
  91. static void _sde_encoder_phys_cmd_update_flush_mask(
  92. struct sde_encoder_phys *phys_enc)
  93. {
  94. struct sde_encoder_phys_cmd *cmd_enc;
  95. struct sde_hw_ctl *ctl;
  96. if (!phys_enc || !phys_enc->hw_intf || !phys_enc->hw_pp)
  97. return;
  98. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  99. ctl = phys_enc->hw_ctl;
  100. if (!ctl)
  101. return;
  102. if (!ctl->ops.update_bitmask) {
  103. SDE_ERROR("invalid hw_ctl ops %d\n", ctl->idx);
  104. return;
  105. }
  106. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_INTF, phys_enc->intf_idx, 1);
  107. if (phys_enc->hw_pp->merge_3d)
  108. ctl->ops.update_bitmask(ctl, SDE_HW_FLUSH_MERGE_3D,
  109. phys_enc->hw_pp->merge_3d->idx, 1);
  110. SDE_DEBUG_CMDENC(cmd_enc, "update pending flush ctl %d intf_idx %x\n",
  111. ctl->idx - CTL_0, phys_enc->intf_idx);
  112. }
  113. static void _sde_encoder_phys_cmd_update_intf_cfg(
  114. struct sde_encoder_phys *phys_enc)
  115. {
  116. struct sde_encoder_phys_cmd *cmd_enc =
  117. to_sde_encoder_phys_cmd(phys_enc);
  118. struct sde_hw_ctl *ctl;
  119. if (!phys_enc)
  120. return;
  121. ctl = phys_enc->hw_ctl;
  122. if (!ctl)
  123. return;
  124. if (ctl->ops.setup_intf_cfg) {
  125. struct sde_hw_intf_cfg intf_cfg = { 0 };
  126. intf_cfg.intf = phys_enc->intf_idx;
  127. intf_cfg.intf_mode_sel = SDE_CTL_MODE_SEL_CMD;
  128. intf_cfg.stream_sel = cmd_enc->stream_sel;
  129. intf_cfg.mode_3d =
  130. sde_encoder_helper_get_3d_blend_mode(phys_enc);
  131. ctl->ops.setup_intf_cfg(ctl, &intf_cfg);
  132. } else if (test_bit(SDE_CTL_ACTIVE_CFG, &ctl->caps->features)) {
  133. sde_encoder_helper_update_intf_cfg(phys_enc);
  134. }
  135. }
  136. static void sde_encoder_phys_cmd_pp_tx_done_irq(void *arg, int irq_idx)
  137. {
  138. struct sde_encoder_phys *phys_enc = arg;
  139. u32 event = 0;
  140. if (!phys_enc || !phys_enc->hw_pp)
  141. return;
  142. SDE_ATRACE_BEGIN("pp_done_irq");
  143. /* notify all synchronous clients first, then asynchronous clients */
  144. if (phys_enc->parent_ops.handle_frame_done &&
  145. atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0)) {
  146. event = SDE_ENCODER_FRAME_EVENT_DONE |
  147. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  148. spin_lock(phys_enc->enc_spinlock);
  149. phys_enc->parent_ops.handle_frame_done(phys_enc->parent,
  150. phys_enc, event);
  151. spin_unlock(phys_enc->enc_spinlock);
  152. }
  153. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  154. phys_enc->hw_pp->idx - PINGPONG_0, event);
  155. /* Signal any waiting atomic commit thread */
  156. wake_up_all(&phys_enc->pending_kickoff_wq);
  157. SDE_ATRACE_END("pp_done_irq");
  158. }
  159. static void sde_encoder_phys_cmd_autorefresh_done_irq(void *arg, int irq_idx)
  160. {
  161. struct sde_encoder_phys *phys_enc = arg;
  162. struct sde_encoder_phys_cmd *cmd_enc =
  163. to_sde_encoder_phys_cmd(phys_enc);
  164. unsigned long lock_flags;
  165. int new_cnt;
  166. if (!cmd_enc)
  167. return;
  168. phys_enc = &cmd_enc->base;
  169. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  170. new_cnt = atomic_add_unless(&cmd_enc->autorefresh.kickoff_cnt, -1, 0);
  171. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  172. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  173. phys_enc->hw_pp->idx - PINGPONG_0,
  174. phys_enc->hw_intf->idx - INTF_0,
  175. new_cnt);
  176. /* Signal any waiting atomic commit thread */
  177. wake_up_all(&cmd_enc->autorefresh.kickoff_wq);
  178. }
  179. static void sde_encoder_phys_cmd_te_rd_ptr_irq(void *arg, int irq_idx)
  180. {
  181. struct sde_encoder_phys *phys_enc = arg;
  182. struct sde_encoder_phys_cmd *cmd_enc;
  183. u32 scheduler_status = INVALID_CTL_STATUS;
  184. struct sde_hw_ctl *ctl;
  185. struct sde_hw_pp_vsync_info info[MAX_CHANNELS_PER_ENC] = {{0}};
  186. struct sde_encoder_phys_cmd_te_timestamp *te_timestamp;
  187. unsigned long lock_flags;
  188. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  189. return;
  190. SDE_ATRACE_BEGIN("rd_ptr_irq");
  191. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  192. ctl = phys_enc->hw_ctl;
  193. if (ctl && ctl->ops.get_scheduler_status)
  194. scheduler_status = ctl->ops.get_scheduler_status(ctl);
  195. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  196. te_timestamp = list_first_entry_or_null(&cmd_enc->te_timestamp_list,
  197. struct sde_encoder_phys_cmd_te_timestamp, list);
  198. if (te_timestamp) {
  199. list_del_init(&te_timestamp->list);
  200. te_timestamp->timestamp = ktime_get();
  201. list_add_tail(&te_timestamp->list, &cmd_enc->te_timestamp_list);
  202. }
  203. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  204. sde_encoder_helper_get_pp_line_count(phys_enc->parent, info);
  205. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  206. info[0].pp_idx, info[0].intf_idx,
  207. info[0].wr_ptr_line_count, info[0].intf_frame_count,
  208. info[1].pp_idx, info[1].intf_idx,
  209. info[1].wr_ptr_line_count, info[1].intf_frame_count,
  210. scheduler_status);
  211. if (phys_enc->parent_ops.handle_vblank_virt)
  212. phys_enc->parent_ops.handle_vblank_virt(phys_enc->parent,
  213. phys_enc);
  214. atomic_add_unless(&cmd_enc->pending_vblank_cnt, -1, 0);
  215. wake_up_all(&cmd_enc->pending_vblank_wq);
  216. SDE_ATRACE_END("rd_ptr_irq");
  217. }
  218. static void sde_encoder_phys_cmd_wr_ptr_irq(void *arg, int irq_idx)
  219. {
  220. struct sde_encoder_phys *phys_enc = arg;
  221. struct sde_hw_ctl *ctl;
  222. u32 event = 0;
  223. struct sde_hw_pp_vsync_info info[MAX_CHANNELS_PER_ENC] = {{0}};
  224. if (!phys_enc || !phys_enc->hw_ctl)
  225. return;
  226. SDE_ATRACE_BEGIN("wr_ptr_irq");
  227. ctl = phys_enc->hw_ctl;
  228. if (atomic_add_unless(&phys_enc->pending_retire_fence_cnt, -1, 0)) {
  229. event = SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE;
  230. if (phys_enc->parent_ops.handle_frame_done) {
  231. spin_lock(phys_enc->enc_spinlock);
  232. phys_enc->parent_ops.handle_frame_done(
  233. phys_enc->parent, phys_enc, event);
  234. spin_unlock(phys_enc->enc_spinlock);
  235. }
  236. }
  237. sde_encoder_helper_get_pp_line_count(phys_enc->parent, info);
  238. SDE_EVT32_IRQ(DRMID(phys_enc->parent),
  239. ctl->idx - CTL_0, event,
  240. info[0].pp_idx, info[0].intf_idx, info[0].wr_ptr_line_count,
  241. info[1].pp_idx, info[1].intf_idx, info[1].wr_ptr_line_count);
  242. /* Signal any waiting wr_ptr start interrupt */
  243. wake_up_all(&phys_enc->pending_kickoff_wq);
  244. SDE_ATRACE_END("wr_ptr_irq");
  245. }
  246. static void sde_encoder_phys_cmd_underrun_irq(void *arg, int irq_idx)
  247. {
  248. struct sde_encoder_phys *phys_enc = arg;
  249. if (!phys_enc)
  250. return;
  251. if (phys_enc->parent_ops.handle_underrun_virt)
  252. phys_enc->parent_ops.handle_underrun_virt(phys_enc->parent,
  253. phys_enc);
  254. }
  255. static void _sde_encoder_phys_cmd_setup_irq_hw_idx(
  256. struct sde_encoder_phys *phys_enc)
  257. {
  258. struct sde_encoder_irq *irq;
  259. struct sde_kms *sde_kms = phys_enc->sde_kms;
  260. int ret = 0;
  261. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_ctl) {
  262. SDE_ERROR("invalid args %d %d\n", !phys_enc,
  263. phys_enc ? !phys_enc->hw_pp : 0);
  264. return;
  265. }
  266. if (phys_enc->has_intf_te && !phys_enc->hw_intf) {
  267. SDE_ERROR("invalid intf configuration\n");
  268. return;
  269. }
  270. mutex_lock(&sde_kms->vblank_ctl_global_lock);
  271. if (atomic_read(&phys_enc->vblank_refcount)) {
  272. SDE_ERROR(
  273. "vblank_refcount mismatch detected, try to reset %d\n",
  274. atomic_read(&phys_enc->vblank_refcount));
  275. ret = sde_encoder_helper_unregister_irq(phys_enc,
  276. INTR_IDX_RDPTR);
  277. if (ret)
  278. SDE_ERROR(
  279. "control vblank irq registration error %d\n",
  280. ret);
  281. }
  282. atomic_set(&phys_enc->vblank_refcount, 0);
  283. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  284. irq->hw_idx = phys_enc->hw_ctl->idx;
  285. irq->irq_idx = -EINVAL;
  286. irq = &phys_enc->irq[INTR_IDX_PINGPONG];
  287. irq->hw_idx = phys_enc->hw_pp->idx;
  288. irq->irq_idx = -EINVAL;
  289. irq = &phys_enc->irq[INTR_IDX_RDPTR];
  290. irq->irq_idx = -EINVAL;
  291. if (phys_enc->has_intf_te)
  292. irq->hw_idx = phys_enc->hw_intf->idx;
  293. else
  294. irq->hw_idx = phys_enc->hw_pp->idx;
  295. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  296. irq->hw_idx = phys_enc->intf_idx;
  297. irq->irq_idx = -EINVAL;
  298. irq = &phys_enc->irq[INTR_IDX_AUTOREFRESH_DONE];
  299. irq->irq_idx = -EINVAL;
  300. if (phys_enc->has_intf_te)
  301. irq->hw_idx = phys_enc->hw_intf->idx;
  302. else
  303. irq->hw_idx = phys_enc->hw_pp->idx;
  304. irq = &phys_enc->irq[INTR_IDX_WRPTR];
  305. irq->irq_idx = -EINVAL;
  306. if (phys_enc->has_intf_te)
  307. irq->hw_idx = phys_enc->hw_intf->idx;
  308. else
  309. irq->hw_idx = phys_enc->hw_pp->idx;
  310. mutex_unlock(&sde_kms->vblank_ctl_global_lock);
  311. }
  312. static void sde_encoder_phys_cmd_cont_splash_mode_set(
  313. struct sde_encoder_phys *phys_enc,
  314. struct drm_display_mode *adj_mode)
  315. {
  316. struct sde_hw_intf *hw_intf;
  317. struct sde_hw_pingpong *hw_pp;
  318. struct sde_encoder_phys_cmd *cmd_enc;
  319. if (!phys_enc || !adj_mode) {
  320. SDE_ERROR("invalid args\n");
  321. return;
  322. }
  323. phys_enc->cached_mode = *adj_mode;
  324. phys_enc->enable_state = SDE_ENC_ENABLED;
  325. if (!phys_enc->hw_ctl || !phys_enc->hw_pp) {
  326. SDE_DEBUG("invalid ctl:%d pp:%d\n",
  327. (phys_enc->hw_ctl == NULL),
  328. (phys_enc->hw_pp == NULL));
  329. return;
  330. }
  331. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  332. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  333. hw_pp = phys_enc->hw_pp;
  334. hw_intf = phys_enc->hw_intf;
  335. if (phys_enc->has_intf_te && hw_intf &&
  336. hw_intf->ops.get_autorefresh) {
  337. hw_intf->ops.get_autorefresh(hw_intf,
  338. &cmd_enc->autorefresh.cfg);
  339. } else if (hw_pp && hw_pp->ops.get_autorefresh) {
  340. hw_pp->ops.get_autorefresh(hw_pp,
  341. &cmd_enc->autorefresh.cfg);
  342. }
  343. }
  344. _sde_encoder_phys_cmd_setup_irq_hw_idx(phys_enc);
  345. }
  346. static void sde_encoder_phys_cmd_mode_set(
  347. struct sde_encoder_phys *phys_enc,
  348. struct drm_display_mode *mode,
  349. struct drm_display_mode *adj_mode)
  350. {
  351. struct sde_encoder_phys_cmd *cmd_enc =
  352. to_sde_encoder_phys_cmd(phys_enc);
  353. struct sde_rm *rm = &phys_enc->sde_kms->rm;
  354. struct sde_rm_hw_iter iter;
  355. int i, instance;
  356. if (!phys_enc || !mode || !adj_mode) {
  357. SDE_ERROR("invalid args\n");
  358. return;
  359. }
  360. phys_enc->cached_mode = *adj_mode;
  361. SDE_DEBUG_CMDENC(cmd_enc, "caching mode:\n");
  362. drm_mode_debug_printmodeline(adj_mode);
  363. instance = phys_enc->split_role == ENC_ROLE_SLAVE ? 1 : 0;
  364. /* Retrieve previously allocated HW Resources. Shouldn't fail */
  365. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_CTL);
  366. for (i = 0; i <= instance; i++) {
  367. if (sde_rm_get_hw(rm, &iter))
  368. phys_enc->hw_ctl = (struct sde_hw_ctl *)iter.hw;
  369. }
  370. if (IS_ERR_OR_NULL(phys_enc->hw_ctl)) {
  371. SDE_ERROR_CMDENC(cmd_enc, "failed to init ctl: %ld\n",
  372. PTR_ERR(phys_enc->hw_ctl));
  373. phys_enc->hw_ctl = NULL;
  374. return;
  375. }
  376. sde_rm_init_hw_iter(&iter, phys_enc->parent->base.id, SDE_HW_BLK_INTF);
  377. for (i = 0; i <= instance; i++) {
  378. if (sde_rm_get_hw(rm, &iter))
  379. phys_enc->hw_intf = (struct sde_hw_intf *)iter.hw;
  380. }
  381. if (IS_ERR_OR_NULL(phys_enc->hw_intf)) {
  382. SDE_ERROR_CMDENC(cmd_enc, "failed to init intf: %ld\n",
  383. PTR_ERR(phys_enc->hw_intf));
  384. phys_enc->hw_intf = NULL;
  385. return;
  386. }
  387. _sde_encoder_phys_cmd_setup_irq_hw_idx(phys_enc);
  388. }
  389. static int _sde_encoder_phys_cmd_handle_ppdone_timeout(
  390. struct sde_encoder_phys *phys_enc,
  391. bool recovery_events)
  392. {
  393. struct sde_encoder_phys_cmd *cmd_enc =
  394. to_sde_encoder_phys_cmd(phys_enc);
  395. u32 frame_event = SDE_ENCODER_FRAME_EVENT_ERROR
  396. | SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE;
  397. struct drm_connector *conn;
  398. int event;
  399. u32 pending_kickoff_cnt;
  400. unsigned long lock_flags;
  401. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_ctl)
  402. return -EINVAL;
  403. conn = phys_enc->connector;
  404. /* decrement the kickoff_cnt before checking for ESD status */
  405. if (!atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0))
  406. return 0;
  407. cmd_enc->pp_timeout_report_cnt++;
  408. pending_kickoff_cnt = atomic_read(&phys_enc->pending_kickoff_cnt) + 1;
  409. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  410. cmd_enc->pp_timeout_report_cnt,
  411. pending_kickoff_cnt,
  412. frame_event);
  413. /* check if panel is still sending TE signal or not */
  414. if (sde_connector_esd_status(phys_enc->connector))
  415. goto exit;
  416. /* to avoid flooding, only log first time, and "dead" time */
  417. if (cmd_enc->pp_timeout_report_cnt == 1) {
  418. SDE_ERROR_CMDENC(cmd_enc,
  419. "pp:%d kickoff timed out ctl %d koff_cnt %d\n",
  420. phys_enc->hw_pp->idx - PINGPONG_0,
  421. phys_enc->hw_ctl->idx - CTL_0,
  422. pending_kickoff_cnt);
  423. SDE_EVT32(DRMID(phys_enc->parent), SDE_EVTLOG_FATAL);
  424. sde_encoder_helper_unregister_irq(phys_enc, INTR_IDX_RDPTR);
  425. if (sde_kms_is_secure_session_inprogress(phys_enc->sde_kms))
  426. SDE_DBG_DUMP("secure", "all", "dbg_bus");
  427. else
  428. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus");
  429. sde_encoder_helper_register_irq(phys_enc, INTR_IDX_RDPTR);
  430. }
  431. /*
  432. * if the recovery event is registered by user, don't panic
  433. * trigger panic on first timeout if no listener registered
  434. */
  435. if (recovery_events) {
  436. event = cmd_enc->pp_timeout_report_cnt > PP_TIMEOUT_MAX_TRIALS ?
  437. SDE_RECOVERY_HARD_RESET : SDE_RECOVERY_CAPTURE;
  438. sde_connector_event_notify(conn, DRM_EVENT_SDE_HW_RECOVERY,
  439. sizeof(uint8_t), event);
  440. } else if (cmd_enc->pp_timeout_report_cnt) {
  441. SDE_DBG_DUMP("dsi_dbg_bus", "panic");
  442. }
  443. /* request a ctl reset before the next kickoff */
  444. phys_enc->enable_state = SDE_ENC_ERR_NEEDS_HW_RESET;
  445. exit:
  446. if (phys_enc->parent_ops.handle_frame_done) {
  447. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  448. phys_enc->parent_ops.handle_frame_done(
  449. phys_enc->parent, phys_enc, frame_event);
  450. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  451. }
  452. return -ETIMEDOUT;
  453. }
  454. static bool _sde_encoder_phys_is_ppsplit_slave(
  455. struct sde_encoder_phys *phys_enc)
  456. {
  457. if (!phys_enc)
  458. return false;
  459. return _sde_encoder_phys_is_ppsplit(phys_enc) &&
  460. phys_enc->split_role == ENC_ROLE_SLAVE;
  461. }
  462. static bool _sde_encoder_phys_is_disabling_ppsplit_slave(
  463. struct sde_encoder_phys *phys_enc)
  464. {
  465. enum sde_rm_topology_name old_top;
  466. if (!phys_enc || !phys_enc->connector ||
  467. phys_enc->split_role != ENC_ROLE_SLAVE)
  468. return false;
  469. old_top = sde_connector_get_old_topology_name(
  470. phys_enc->connector->state);
  471. return old_top == SDE_RM_TOPOLOGY_PPSPLIT;
  472. }
  473. static int _sde_encoder_phys_cmd_poll_write_pointer_started(
  474. struct sde_encoder_phys *phys_enc)
  475. {
  476. struct sde_encoder_phys_cmd *cmd_enc =
  477. to_sde_encoder_phys_cmd(phys_enc);
  478. struct sde_hw_pingpong *hw_pp = phys_enc->hw_pp;
  479. struct sde_hw_intf *hw_intf = phys_enc->hw_intf;
  480. struct sde_hw_pp_vsync_info info;
  481. u32 timeout_us = SDE_ENC_WR_PTR_START_TIMEOUT_US;
  482. int ret = 0;
  483. if (!hw_pp || !hw_intf)
  484. return 0;
  485. if (phys_enc->has_intf_te) {
  486. if (!hw_intf->ops.get_vsync_info ||
  487. !hw_intf->ops.poll_timeout_wr_ptr)
  488. goto end;
  489. } else {
  490. if (!hw_pp->ops.get_vsync_info ||
  491. !hw_pp->ops.poll_timeout_wr_ptr)
  492. goto end;
  493. }
  494. if (phys_enc->has_intf_te)
  495. ret = hw_intf->ops.get_vsync_info(hw_intf, &info);
  496. else
  497. ret = hw_pp->ops.get_vsync_info(hw_pp, &info);
  498. if (ret)
  499. return ret;
  500. SDE_DEBUG_CMDENC(cmd_enc,
  501. "pp:%d intf:%d rd_ptr %d wr_ptr %d\n",
  502. phys_enc->hw_pp->idx - PINGPONG_0,
  503. phys_enc->hw_intf->idx - INTF_0,
  504. info.rd_ptr_line_count,
  505. info.wr_ptr_line_count);
  506. SDE_EVT32_VERBOSE(DRMID(phys_enc->parent),
  507. phys_enc->hw_pp->idx - PINGPONG_0,
  508. phys_enc->hw_intf->idx - INTF_0,
  509. info.wr_ptr_line_count);
  510. if (phys_enc->has_intf_te)
  511. ret = hw_intf->ops.poll_timeout_wr_ptr(hw_intf, timeout_us);
  512. else
  513. ret = hw_pp->ops.poll_timeout_wr_ptr(hw_pp, timeout_us);
  514. if (ret) {
  515. SDE_EVT32(DRMID(phys_enc->parent),
  516. phys_enc->hw_pp->idx - PINGPONG_0,
  517. phys_enc->hw_intf->idx - INTF_0,
  518. timeout_us,
  519. ret);
  520. SDE_DBG_DUMP("all", "dbg_bus", "vbif_dbg_bus", "panic");
  521. }
  522. end:
  523. return ret;
  524. }
  525. static bool _sde_encoder_phys_cmd_is_ongoing_pptx(
  526. struct sde_encoder_phys *phys_enc)
  527. {
  528. struct sde_hw_pingpong *hw_pp;
  529. struct sde_hw_pp_vsync_info info;
  530. struct sde_hw_intf *hw_intf;
  531. if (!phys_enc)
  532. return false;
  533. if (phys_enc->has_intf_te) {
  534. hw_intf = phys_enc->hw_intf;
  535. if (!hw_intf || !hw_intf->ops.get_vsync_info)
  536. return false;
  537. hw_intf->ops.get_vsync_info(hw_intf, &info);
  538. } else {
  539. hw_pp = phys_enc->hw_pp;
  540. if (!hw_pp || !hw_pp->ops.get_vsync_info)
  541. return false;
  542. hw_pp->ops.get_vsync_info(hw_pp, &info);
  543. }
  544. SDE_EVT32(DRMID(phys_enc->parent),
  545. phys_enc->hw_pp->idx - PINGPONG_0,
  546. phys_enc->hw_intf->idx - INTF_0,
  547. atomic_read(&phys_enc->pending_kickoff_cnt),
  548. info.wr_ptr_line_count,
  549. phys_enc->cached_mode.vdisplay);
  550. if (info.wr_ptr_line_count > 0 && info.wr_ptr_line_count <
  551. phys_enc->cached_mode.vdisplay)
  552. return true;
  553. return false;
  554. }
  555. static bool _sde_encoder_phys_cmd_is_scheduler_idle(
  556. struct sde_encoder_phys *phys_enc)
  557. {
  558. bool wr_ptr_wait_success = true;
  559. unsigned long lock_flags;
  560. bool ret = false;
  561. struct sde_encoder_phys_cmd *cmd_enc =
  562. to_sde_encoder_phys_cmd(phys_enc);
  563. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  564. if (sde_encoder_phys_cmd_is_master(phys_enc))
  565. wr_ptr_wait_success = cmd_enc->wr_ptr_wait_success;
  566. /*
  567. * Handle cases where a pp-done interrupt is missed
  568. * due to irq latency with POSTED start
  569. */
  570. if (wr_ptr_wait_success &&
  571. (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_POSTED_START) &&
  572. ctl->ops.get_scheduler_status &&
  573. (ctl->ops.get_scheduler_status(ctl) & BIT(0)) &&
  574. atomic_add_unless(&phys_enc->pending_kickoff_cnt, -1, 0) &&
  575. phys_enc->parent_ops.handle_frame_done) {
  576. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  577. phys_enc->parent_ops.handle_frame_done(
  578. phys_enc->parent, phys_enc,
  579. SDE_ENCODER_FRAME_EVENT_DONE |
  580. SDE_ENCODER_FRAME_EVENT_SIGNAL_RELEASE_FENCE);
  581. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  582. SDE_EVT32(DRMID(phys_enc->parent),
  583. phys_enc->hw_pp->idx - PINGPONG_0,
  584. phys_enc->hw_intf->idx - INTF_0,
  585. atomic_read(&phys_enc->pending_kickoff_cnt));
  586. ret = true;
  587. }
  588. return ret;
  589. }
  590. static int _sde_encoder_phys_cmd_wait_for_idle(
  591. struct sde_encoder_phys *phys_enc)
  592. {
  593. struct sde_encoder_phys_cmd *cmd_enc =
  594. to_sde_encoder_phys_cmd(phys_enc);
  595. struct sde_encoder_wait_info wait_info = {0};
  596. bool recovery_events;
  597. int ret;
  598. if (!phys_enc) {
  599. SDE_ERROR("invalid encoder\n");
  600. return -EINVAL;
  601. }
  602. if (atomic_read(&phys_enc->pending_kickoff_cnt) > 1)
  603. wait_info.count_check = 1;
  604. wait_info.wq = &phys_enc->pending_kickoff_wq;
  605. wait_info.atomic_cnt = &phys_enc->pending_kickoff_cnt;
  606. wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
  607. recovery_events = sde_encoder_recovery_events_enabled(
  608. phys_enc->parent);
  609. /* slave encoder doesn't enable for ppsplit */
  610. if (_sde_encoder_phys_is_ppsplit_slave(phys_enc))
  611. return 0;
  612. if (_sde_encoder_phys_cmd_is_scheduler_idle(phys_enc))
  613. return 0;
  614. ret = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_PINGPONG,
  615. &wait_info);
  616. if (ret == -ETIMEDOUT) {
  617. if (_sde_encoder_phys_cmd_is_scheduler_idle(phys_enc))
  618. return 0;
  619. _sde_encoder_phys_cmd_handle_ppdone_timeout(phys_enc,
  620. recovery_events);
  621. } else if (!ret) {
  622. if (cmd_enc->pp_timeout_report_cnt && recovery_events) {
  623. struct drm_connector *conn = phys_enc->connector;
  624. sde_connector_event_notify(conn,
  625. DRM_EVENT_SDE_HW_RECOVERY,
  626. sizeof(uint8_t),
  627. SDE_RECOVERY_SUCCESS);
  628. }
  629. cmd_enc->pp_timeout_report_cnt = 0;
  630. }
  631. return ret;
  632. }
  633. static int _sde_encoder_phys_cmd_wait_for_autorefresh_done(
  634. struct sde_encoder_phys *phys_enc)
  635. {
  636. struct sde_encoder_phys_cmd *cmd_enc =
  637. to_sde_encoder_phys_cmd(phys_enc);
  638. struct sde_encoder_wait_info wait_info = {0};
  639. int ret = 0;
  640. if (!phys_enc) {
  641. SDE_ERROR("invalid encoder\n");
  642. return -EINVAL;
  643. }
  644. /* only master deals with autorefresh */
  645. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  646. return 0;
  647. wait_info.wq = &cmd_enc->autorefresh.kickoff_wq;
  648. wait_info.atomic_cnt = &cmd_enc->autorefresh.kickoff_cnt;
  649. wait_info.timeout_ms = _sde_encoder_phys_cmd_get_idle_timeout(cmd_enc);
  650. /* wait for autorefresh kickoff to start */
  651. ret = sde_encoder_helper_wait_for_irq(phys_enc,
  652. INTR_IDX_AUTOREFRESH_DONE, &wait_info);
  653. /* double check that kickoff has started by reading write ptr reg */
  654. if (!ret)
  655. ret = _sde_encoder_phys_cmd_poll_write_pointer_started(
  656. phys_enc);
  657. else
  658. sde_encoder_helper_report_irq_timeout(phys_enc,
  659. INTR_IDX_AUTOREFRESH_DONE);
  660. return ret;
  661. }
  662. static int sde_encoder_phys_cmd_control_vblank_irq(
  663. struct sde_encoder_phys *phys_enc,
  664. bool enable)
  665. {
  666. struct sde_encoder_phys_cmd *cmd_enc =
  667. to_sde_encoder_phys_cmd(phys_enc);
  668. int ret = 0;
  669. int refcount;
  670. struct sde_kms *sde_kms;
  671. if (!phys_enc || !phys_enc->hw_pp) {
  672. SDE_ERROR("invalid encoder\n");
  673. return -EINVAL;
  674. }
  675. sde_kms = phys_enc->sde_kms;
  676. mutex_lock(&sde_kms->vblank_ctl_global_lock);
  677. refcount = atomic_read(&phys_enc->vblank_refcount);
  678. /* Slave encoders don't report vblank */
  679. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  680. goto end;
  681. /* protect against negative */
  682. if (!enable && refcount == 0) {
  683. ret = -EINVAL;
  684. goto end;
  685. }
  686. SDE_DEBUG_CMDENC(cmd_enc, "[%pS] enable=%d/%d\n",
  687. __builtin_return_address(0), enable, refcount);
  688. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  689. enable, refcount);
  690. if (enable && atomic_inc_return(&phys_enc->vblank_refcount) == 1) {
  691. ret = sde_encoder_helper_register_irq(phys_enc, INTR_IDX_RDPTR);
  692. if (ret)
  693. atomic_dec_return(&phys_enc->vblank_refcount);
  694. } else if (!enable &&
  695. atomic_dec_return(&phys_enc->vblank_refcount) == 0) {
  696. ret = sde_encoder_helper_unregister_irq(phys_enc,
  697. INTR_IDX_RDPTR);
  698. if (ret)
  699. atomic_inc_return(&phys_enc->vblank_refcount);
  700. }
  701. end:
  702. if (ret) {
  703. SDE_ERROR_CMDENC(cmd_enc,
  704. "control vblank irq error %d, enable %d, refcount %d\n",
  705. ret, enable, refcount);
  706. SDE_EVT32(DRMID(phys_enc->parent),
  707. phys_enc->hw_pp->idx - PINGPONG_0,
  708. enable, refcount, SDE_EVTLOG_ERROR);
  709. }
  710. mutex_unlock(&sde_kms->vblank_ctl_global_lock);
  711. return ret;
  712. }
  713. void sde_encoder_phys_cmd_irq_control(struct sde_encoder_phys *phys_enc,
  714. bool enable)
  715. {
  716. struct sde_encoder_phys_cmd *cmd_enc;
  717. if (!phys_enc)
  718. return;
  719. /**
  720. * pingpong split slaves do not register for IRQs
  721. * check old and new topologies
  722. */
  723. if (_sde_encoder_phys_is_ppsplit_slave(phys_enc) ||
  724. _sde_encoder_phys_is_disabling_ppsplit_slave(phys_enc))
  725. return;
  726. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  727. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  728. enable, atomic_read(&phys_enc->vblank_refcount));
  729. if (enable) {
  730. sde_encoder_helper_register_irq(phys_enc, INTR_IDX_PINGPONG);
  731. sde_encoder_phys_cmd_control_vblank_irq(phys_enc, true);
  732. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  733. sde_encoder_helper_register_irq(phys_enc,
  734. INTR_IDX_WRPTR);
  735. sde_encoder_helper_register_irq(phys_enc,
  736. INTR_IDX_AUTOREFRESH_DONE);
  737. }
  738. } else {
  739. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  740. sde_encoder_helper_unregister_irq(phys_enc,
  741. INTR_IDX_WRPTR);
  742. sde_encoder_helper_unregister_irq(phys_enc,
  743. INTR_IDX_AUTOREFRESH_DONE);
  744. }
  745. sde_encoder_phys_cmd_control_vblank_irq(phys_enc, false);
  746. sde_encoder_helper_unregister_irq(phys_enc, INTR_IDX_PINGPONG);
  747. }
  748. }
  749. static int _get_tearcheck_threshold(struct sde_encoder_phys *phys_enc,
  750. u32 *extra_frame_trigger_time)
  751. {
  752. struct drm_connector *conn = phys_enc->connector;
  753. u32 qsync_mode;
  754. struct drm_display_mode *mode;
  755. u32 threshold_lines = 0;
  756. struct sde_encoder_phys_cmd *cmd_enc =
  757. to_sde_encoder_phys_cmd(phys_enc);
  758. *extra_frame_trigger_time = 0;
  759. if (!conn || !conn->state)
  760. return 0;
  761. mode = &phys_enc->cached_mode;
  762. qsync_mode = sde_connector_get_qsync_mode(conn);
  763. if (mode && (qsync_mode == SDE_RM_QSYNC_CONTINUOUS_MODE)) {
  764. u32 qsync_min_fps = 0;
  765. u32 default_fps = mode->vrefresh;
  766. u32 yres = mode->vtotal;
  767. u32 slow_time_ns;
  768. u32 default_time_ns;
  769. u32 extra_time_ns;
  770. u32 total_extra_lines;
  771. u32 default_line_time_ns;
  772. if (phys_enc->parent_ops.get_qsync_fps)
  773. phys_enc->parent_ops.get_qsync_fps(
  774. phys_enc->parent, &qsync_min_fps);
  775. if (!qsync_min_fps || !default_fps || !yres) {
  776. SDE_ERROR_CMDENC(cmd_enc,
  777. "wrong qsync params %d %d %d\n",
  778. qsync_min_fps, default_fps, yres);
  779. goto exit;
  780. }
  781. if (qsync_min_fps >= default_fps) {
  782. SDE_ERROR_CMDENC(cmd_enc,
  783. "qsync fps:%d must be less than default:%d\n",
  784. qsync_min_fps, default_fps);
  785. goto exit;
  786. }
  787. /* Calculate the number of extra lines*/
  788. slow_time_ns = (1 * 1000000000) / qsync_min_fps;
  789. default_time_ns = (1 * 1000000000) / default_fps;
  790. extra_time_ns = slow_time_ns - default_time_ns;
  791. default_line_time_ns = (1 * 1000000000) / (default_fps * yres);
  792. total_extra_lines = extra_time_ns / default_line_time_ns;
  793. threshold_lines += total_extra_lines;
  794. SDE_DEBUG_CMDENC(cmd_enc, "slow:%d default:%d extra:%d(ns)\n",
  795. slow_time_ns, default_time_ns, extra_time_ns);
  796. SDE_DEBUG_CMDENC(cmd_enc, "extra_lines:%d threshold:%d\n",
  797. total_extra_lines, threshold_lines);
  798. SDE_DEBUG_CMDENC(cmd_enc, "min_fps:%d fps:%d yres:%d\n",
  799. qsync_min_fps, default_fps, yres);
  800. SDE_EVT32(qsync_mode, qsync_min_fps, extra_time_ns, default_fps,
  801. yres, threshold_lines);
  802. *extra_frame_trigger_time = extra_time_ns;
  803. }
  804. exit:
  805. threshold_lines += DEFAULT_TEARCHECK_SYNC_THRESH_START;
  806. return threshold_lines;
  807. }
  808. static void sde_encoder_phys_cmd_tearcheck_config(
  809. struct sde_encoder_phys *phys_enc)
  810. {
  811. struct sde_encoder_phys_cmd *cmd_enc =
  812. to_sde_encoder_phys_cmd(phys_enc);
  813. struct sde_hw_tear_check tc_cfg = { 0 };
  814. struct drm_display_mode *mode;
  815. bool tc_enable = true;
  816. u32 vsync_hz, extra_frame_trigger_time;
  817. struct msm_drm_private *priv;
  818. struct sde_kms *sde_kms;
  819. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf) {
  820. SDE_ERROR("invalid encoder\n");
  821. return;
  822. }
  823. mode = &phys_enc->cached_mode;
  824. SDE_DEBUG_CMDENC(cmd_enc, "pp %d, intf %d\n",
  825. phys_enc->hw_pp->idx - PINGPONG_0,
  826. phys_enc->hw_intf->idx - INTF_0);
  827. if (phys_enc->has_intf_te) {
  828. if (!phys_enc->hw_intf->ops.setup_tearcheck ||
  829. !phys_enc->hw_intf->ops.enable_tearcheck) {
  830. SDE_DEBUG_CMDENC(cmd_enc, "tearcheck not supported\n");
  831. return;
  832. }
  833. } else {
  834. if (!phys_enc->hw_pp->ops.setup_tearcheck ||
  835. !phys_enc->hw_pp->ops.enable_tearcheck) {
  836. SDE_DEBUG_CMDENC(cmd_enc, "tearcheck not supported\n");
  837. return;
  838. }
  839. }
  840. sde_kms = phys_enc->sde_kms;
  841. if (!sde_kms || !sde_kms->dev || !sde_kms->dev->dev_private) {
  842. SDE_ERROR("invalid device\n");
  843. return;
  844. }
  845. priv = sde_kms->dev->dev_private;
  846. /*
  847. * TE default: dsi byte clock calculated base on 70 fps;
  848. * around 14 ms to complete a kickoff cycle if te disabled;
  849. * vclk_line base on 60 fps; write is faster than read;
  850. * init == start == rdptr;
  851. *
  852. * vsync_count is ratio of MDP VSYNC clock frequency to LCD panel
  853. * frequency divided by the no. of rows (lines) in the LCDpanel.
  854. */
  855. vsync_hz = sde_power_clk_get_rate(&priv->phandle, "vsync_clk");
  856. if (!vsync_hz || !mode->vtotal || !mode->vrefresh) {
  857. SDE_DEBUG_CMDENC(cmd_enc,
  858. "invalid params - vsync_hz %u vtot %u vrefresh %u\n",
  859. vsync_hz, mode->vtotal, mode->vrefresh);
  860. return;
  861. }
  862. tc_cfg.vsync_count = vsync_hz / (mode->vtotal * mode->vrefresh);
  863. /* enable external TE after kickoff to avoid premature autorefresh */
  864. tc_cfg.hw_vsync_mode = 0;
  865. /*
  866. * By setting sync_cfg_height to near max register value, we essentially
  867. * disable sde hw generated TE signal, since hw TE will arrive first.
  868. * Only caveat is if due to error, we hit wrap-around.
  869. */
  870. tc_cfg.sync_cfg_height = 0xFFF0;
  871. tc_cfg.vsync_init_val = mode->vdisplay;
  872. tc_cfg.sync_threshold_start = _get_tearcheck_threshold(phys_enc,
  873. &extra_frame_trigger_time);
  874. tc_cfg.sync_threshold_continue = DEFAULT_TEARCHECK_SYNC_THRESH_CONTINUE;
  875. tc_cfg.start_pos = mode->vdisplay;
  876. tc_cfg.rd_ptr_irq = mode->vdisplay + 1;
  877. tc_cfg.wr_ptr_irq = 1;
  878. SDE_DEBUG_CMDENC(cmd_enc,
  879. "tc %d intf %d vsync_clk_speed_hz %u vtotal %u vrefresh %u\n",
  880. phys_enc->hw_pp->idx - PINGPONG_0,
  881. phys_enc->hw_intf->idx - INTF_0,
  882. vsync_hz, mode->vtotal, mode->vrefresh);
  883. SDE_DEBUG_CMDENC(cmd_enc,
  884. "tc %d intf %d enable %u start_pos %u rd_ptr_irq %u wr_ptr_irq %u\n",
  885. phys_enc->hw_pp->idx - PINGPONG_0,
  886. phys_enc->hw_intf->idx - INTF_0,
  887. tc_enable, tc_cfg.start_pos, tc_cfg.rd_ptr_irq,
  888. tc_cfg.wr_ptr_irq);
  889. SDE_DEBUG_CMDENC(cmd_enc,
  890. "tc %d intf %d hw_vsync_mode %u vsync_count %u vsync_init_val %u\n",
  891. phys_enc->hw_pp->idx - PINGPONG_0,
  892. phys_enc->hw_intf->idx - INTF_0,
  893. tc_cfg.hw_vsync_mode, tc_cfg.vsync_count,
  894. tc_cfg.vsync_init_val);
  895. SDE_DEBUG_CMDENC(cmd_enc,
  896. "tc %d intf %d cfgheight %u thresh_start %u thresh_cont %u\n",
  897. phys_enc->hw_pp->idx - PINGPONG_0,
  898. phys_enc->hw_intf->idx - INTF_0,
  899. tc_cfg.sync_cfg_height,
  900. tc_cfg.sync_threshold_start, tc_cfg.sync_threshold_continue);
  901. if (phys_enc->has_intf_te) {
  902. phys_enc->hw_intf->ops.setup_tearcheck(phys_enc->hw_intf,
  903. &tc_cfg);
  904. phys_enc->hw_intf->ops.enable_tearcheck(phys_enc->hw_intf,
  905. tc_enable);
  906. } else {
  907. phys_enc->hw_pp->ops.setup_tearcheck(phys_enc->hw_pp, &tc_cfg);
  908. phys_enc->hw_pp->ops.enable_tearcheck(phys_enc->hw_pp,
  909. tc_enable);
  910. }
  911. }
  912. static void _sde_encoder_phys_cmd_pingpong_config(
  913. struct sde_encoder_phys *phys_enc)
  914. {
  915. struct sde_encoder_phys_cmd *cmd_enc =
  916. to_sde_encoder_phys_cmd(phys_enc);
  917. if (!phys_enc || !phys_enc->hw_ctl || !phys_enc->hw_pp) {
  918. SDE_ERROR("invalid arg(s), enc %d\n", !phys_enc);
  919. return;
  920. }
  921. SDE_DEBUG_CMDENC(cmd_enc, "pp %d, enabling mode:\n",
  922. phys_enc->hw_pp->idx - PINGPONG_0);
  923. drm_mode_debug_printmodeline(&phys_enc->cached_mode);
  924. if (!_sde_encoder_phys_is_ppsplit_slave(phys_enc))
  925. _sde_encoder_phys_cmd_update_intf_cfg(phys_enc);
  926. sde_encoder_phys_cmd_tearcheck_config(phys_enc);
  927. }
  928. static void sde_encoder_phys_cmd_enable_helper(
  929. struct sde_encoder_phys *phys_enc)
  930. {
  931. struct sde_hw_intf *hw_intf;
  932. if (!phys_enc || !phys_enc->hw_ctl || !phys_enc->hw_pp ||
  933. !phys_enc->hw_intf) {
  934. SDE_ERROR("invalid arg(s), encoder %d\n", !phys_enc);
  935. return;
  936. }
  937. sde_encoder_helper_split_config(phys_enc, phys_enc->intf_idx);
  938. _sde_encoder_phys_cmd_pingpong_config(phys_enc);
  939. hw_intf = phys_enc->hw_intf;
  940. if (hw_intf->ops.enable_compressed_input)
  941. hw_intf->ops.enable_compressed_input(phys_enc->hw_intf,
  942. (phys_enc->comp_type !=
  943. MSM_DISPLAY_COMPRESSION_NONE), false);
  944. /*
  945. * For pp-split, skip setting the flush bit for the slave intf, since
  946. * both intfs use same ctl and HW will only flush the master.
  947. */
  948. if (_sde_encoder_phys_is_ppsplit(phys_enc) &&
  949. !sde_encoder_phys_cmd_is_master(phys_enc))
  950. goto skip_flush;
  951. _sde_encoder_phys_cmd_update_flush_mask(phys_enc);
  952. skip_flush:
  953. return;
  954. }
  955. static void sde_encoder_phys_cmd_enable(struct sde_encoder_phys *phys_enc)
  956. {
  957. struct sde_encoder_phys_cmd *cmd_enc =
  958. to_sde_encoder_phys_cmd(phys_enc);
  959. if (!phys_enc || !phys_enc->hw_pp) {
  960. SDE_ERROR("invalid phys encoder\n");
  961. return;
  962. }
  963. SDE_DEBUG_CMDENC(cmd_enc, "pp %d\n", phys_enc->hw_pp->idx - PINGPONG_0);
  964. if (phys_enc->enable_state == SDE_ENC_ENABLED) {
  965. if (!phys_enc->cont_splash_enabled)
  966. SDE_ERROR("already enabled\n");
  967. return;
  968. }
  969. sde_encoder_phys_cmd_enable_helper(phys_enc);
  970. phys_enc->enable_state = SDE_ENC_ENABLED;
  971. }
  972. static bool sde_encoder_phys_cmd_is_autorefresh_enabled(
  973. struct sde_encoder_phys *phys_enc)
  974. {
  975. struct sde_hw_pingpong *hw_pp;
  976. struct sde_hw_intf *hw_intf;
  977. struct sde_hw_autorefresh cfg;
  978. int ret;
  979. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  980. return false;
  981. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  982. return false;
  983. if (phys_enc->has_intf_te) {
  984. hw_intf = phys_enc->hw_intf;
  985. if (!hw_intf->ops.get_autorefresh)
  986. return false;
  987. ret = hw_intf->ops.get_autorefresh(hw_intf, &cfg);
  988. } else {
  989. hw_pp = phys_enc->hw_pp;
  990. if (!hw_pp->ops.get_autorefresh)
  991. return false;
  992. ret = hw_pp->ops.get_autorefresh(hw_pp, &cfg);
  993. }
  994. if (ret)
  995. return false;
  996. return cfg.enable;
  997. }
  998. static void sde_encoder_phys_cmd_connect_te(
  999. struct sde_encoder_phys *phys_enc, bool enable)
  1000. {
  1001. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  1002. return;
  1003. if (phys_enc->has_intf_te &&
  1004. phys_enc->hw_intf->ops.connect_external_te)
  1005. phys_enc->hw_intf->ops.connect_external_te(phys_enc->hw_intf,
  1006. enable);
  1007. else if (phys_enc->hw_pp->ops.connect_external_te)
  1008. phys_enc->hw_pp->ops.connect_external_te(phys_enc->hw_pp,
  1009. enable);
  1010. else
  1011. return;
  1012. SDE_EVT32(DRMID(phys_enc->parent), enable);
  1013. }
  1014. static int sde_encoder_phys_cmd_te_get_line_count(
  1015. struct sde_encoder_phys *phys_enc)
  1016. {
  1017. struct sde_hw_pingpong *hw_pp;
  1018. struct sde_hw_intf *hw_intf;
  1019. u32 line_count;
  1020. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  1021. return -EINVAL;
  1022. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1023. return -EINVAL;
  1024. if (phys_enc->has_intf_te) {
  1025. hw_intf = phys_enc->hw_intf;
  1026. if (!hw_intf->ops.get_line_count)
  1027. return -EINVAL;
  1028. line_count = hw_intf->ops.get_line_count(hw_intf);
  1029. } else {
  1030. hw_pp = phys_enc->hw_pp;
  1031. if (!hw_pp->ops.get_line_count)
  1032. return -EINVAL;
  1033. line_count = hw_pp->ops.get_line_count(hw_pp);
  1034. }
  1035. return line_count;
  1036. }
  1037. static int sde_encoder_phys_cmd_get_write_line_count(
  1038. struct sde_encoder_phys *phys_enc)
  1039. {
  1040. struct sde_hw_pingpong *hw_pp;
  1041. struct sde_hw_intf *hw_intf;
  1042. struct sde_hw_pp_vsync_info info;
  1043. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf)
  1044. return -EINVAL;
  1045. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1046. return -EINVAL;
  1047. if (phys_enc->has_intf_te) {
  1048. hw_intf = phys_enc->hw_intf;
  1049. if (!hw_intf->ops.get_vsync_info)
  1050. return -EINVAL;
  1051. if (hw_intf->ops.get_vsync_info(hw_intf, &info))
  1052. return -EINVAL;
  1053. } else {
  1054. hw_pp = phys_enc->hw_pp;
  1055. if (!hw_pp->ops.get_vsync_info)
  1056. return -EINVAL;
  1057. if (hw_pp->ops.get_vsync_info(hw_pp, &info))
  1058. return -EINVAL;
  1059. }
  1060. return (int)info.wr_ptr_line_count;
  1061. }
  1062. static void sde_encoder_phys_cmd_disable(struct sde_encoder_phys *phys_enc)
  1063. {
  1064. struct sde_encoder_phys_cmd *cmd_enc =
  1065. to_sde_encoder_phys_cmd(phys_enc);
  1066. if (!phys_enc || !phys_enc->hw_pp || !phys_enc->hw_intf) {
  1067. SDE_ERROR("invalid encoder\n");
  1068. return;
  1069. }
  1070. SDE_DEBUG_CMDENC(cmd_enc, "pp %d intf %d state %d\n",
  1071. phys_enc->hw_pp->idx - PINGPONG_0,
  1072. phys_enc->hw_intf->idx - INTF_0,
  1073. phys_enc->enable_state);
  1074. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  1075. phys_enc->hw_intf->idx - INTF_0,
  1076. phys_enc->enable_state);
  1077. if (phys_enc->enable_state == SDE_ENC_DISABLED) {
  1078. SDE_ERROR_CMDENC(cmd_enc, "already disabled\n");
  1079. return;
  1080. }
  1081. if (phys_enc->has_intf_te && phys_enc->hw_intf->ops.enable_tearcheck)
  1082. phys_enc->hw_intf->ops.enable_tearcheck(
  1083. phys_enc->hw_intf,
  1084. false);
  1085. else if (phys_enc->hw_pp->ops.enable_tearcheck)
  1086. phys_enc->hw_pp->ops.enable_tearcheck(phys_enc->hw_pp,
  1087. false);
  1088. phys_enc->enable_state = SDE_ENC_DISABLED;
  1089. }
  1090. static void sde_encoder_phys_cmd_destroy(struct sde_encoder_phys *phys_enc)
  1091. {
  1092. struct sde_encoder_phys_cmd *cmd_enc =
  1093. to_sde_encoder_phys_cmd(phys_enc);
  1094. if (!phys_enc) {
  1095. SDE_ERROR("invalid encoder\n");
  1096. return;
  1097. }
  1098. kfree(cmd_enc);
  1099. }
  1100. static void sde_encoder_phys_cmd_get_hw_resources(
  1101. struct sde_encoder_phys *phys_enc,
  1102. struct sde_encoder_hw_resources *hw_res,
  1103. struct drm_connector_state *conn_state)
  1104. {
  1105. struct sde_encoder_phys_cmd *cmd_enc =
  1106. to_sde_encoder_phys_cmd(phys_enc);
  1107. if (!phys_enc) {
  1108. SDE_ERROR("invalid encoder\n");
  1109. return;
  1110. }
  1111. if ((phys_enc->intf_idx - INTF_0) >= INTF_MAX) {
  1112. SDE_ERROR("invalid intf idx:%d\n", phys_enc->intf_idx);
  1113. return;
  1114. }
  1115. SDE_DEBUG_CMDENC(cmd_enc, "\n");
  1116. hw_res->intfs[phys_enc->intf_idx - INTF_0] = INTF_MODE_CMD;
  1117. }
  1118. static int sde_encoder_phys_cmd_prepare_for_kickoff(
  1119. struct sde_encoder_phys *phys_enc,
  1120. struct sde_encoder_kickoff_params *params)
  1121. {
  1122. struct sde_hw_tear_check tc_cfg = {0};
  1123. struct sde_encoder_phys_cmd *cmd_enc =
  1124. to_sde_encoder_phys_cmd(phys_enc);
  1125. int ret = 0;
  1126. u32 extra_frame_trigger_time;
  1127. if (!phys_enc || !phys_enc->hw_pp) {
  1128. SDE_ERROR("invalid encoder\n");
  1129. return -EINVAL;
  1130. }
  1131. SDE_DEBUG_CMDENC(cmd_enc, "pp %d\n", phys_enc->hw_pp->idx - PINGPONG_0);
  1132. phys_enc->frame_trigger_mode = params->frame_trigger_mode;
  1133. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->hw_pp->idx - PINGPONG_0,
  1134. atomic_read(&phys_enc->pending_kickoff_cnt),
  1135. atomic_read(&cmd_enc->autorefresh.kickoff_cnt),
  1136. phys_enc->frame_trigger_mode);
  1137. if (phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_DEFAULT) {
  1138. /*
  1139. * Mark kickoff request as outstanding. If there are more
  1140. * than one outstanding frame, then we have to wait for the
  1141. * previous frame to complete
  1142. */
  1143. ret = _sde_encoder_phys_cmd_wait_for_idle(phys_enc);
  1144. if (ret) {
  1145. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1146. SDE_EVT32(DRMID(phys_enc->parent),
  1147. phys_enc->hw_pp->idx - PINGPONG_0);
  1148. SDE_ERROR("failed wait_for_idle: %d\n", ret);
  1149. }
  1150. }
  1151. if (sde_connector_is_qsync_updated(phys_enc->connector)) {
  1152. tc_cfg.sync_threshold_start =
  1153. _get_tearcheck_threshold(phys_enc,
  1154. &extra_frame_trigger_time);
  1155. if (phys_enc->has_intf_te &&
  1156. phys_enc->hw_intf->ops.update_tearcheck)
  1157. phys_enc->hw_intf->ops.update_tearcheck(
  1158. phys_enc->hw_intf, &tc_cfg);
  1159. else if (phys_enc->hw_pp->ops.update_tearcheck)
  1160. phys_enc->hw_pp->ops.update_tearcheck(
  1161. phys_enc->hw_pp, &tc_cfg);
  1162. SDE_EVT32(DRMID(phys_enc->parent), tc_cfg.sync_threshold_start);
  1163. }
  1164. SDE_DEBUG_CMDENC(cmd_enc, "pp:%d pending_cnt %d\n",
  1165. phys_enc->hw_pp->idx - PINGPONG_0,
  1166. atomic_read(&phys_enc->pending_kickoff_cnt));
  1167. return ret;
  1168. }
  1169. static bool _sde_encoder_phys_cmd_needs_vsync_change(
  1170. struct sde_encoder_phys *phys_enc, ktime_t profile_timestamp)
  1171. {
  1172. struct sde_encoder_phys_cmd *cmd_enc;
  1173. struct sde_encoder_phys_cmd_te_timestamp *cur;
  1174. struct sde_encoder_phys_cmd_te_timestamp *prev = NULL;
  1175. ktime_t time_diff;
  1176. u64 l_bound = 0, u_bound = 0;
  1177. bool ret = false;
  1178. unsigned long lock_flags;
  1179. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1180. sde_encoder_helper_get_jitter_bounds_ns(phys_enc->parent,
  1181. &l_bound, &u_bound);
  1182. if (!l_bound || !u_bound) {
  1183. SDE_ERROR_CMDENC(cmd_enc, "invalid vsync jitter bounds\n");
  1184. return false;
  1185. }
  1186. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  1187. list_for_each_entry_reverse(cur, &cmd_enc->te_timestamp_list, list) {
  1188. if (prev && ktime_after(cur->timestamp, profile_timestamp)) {
  1189. time_diff = ktime_sub(prev->timestamp, cur->timestamp);
  1190. if ((time_diff < l_bound) || (time_diff > u_bound)) {
  1191. ret = true;
  1192. break;
  1193. }
  1194. }
  1195. prev = cur;
  1196. }
  1197. spin_unlock_irqrestore(phys_enc->enc_spinlock, lock_flags);
  1198. if (ret) {
  1199. SDE_DEBUG_CMDENC(cmd_enc,
  1200. "time_diff:%llu, prev:%llu, cur:%llu, jitter:%llu/%llu\n",
  1201. time_diff, prev->timestamp, cur->timestamp,
  1202. l_bound, u_bound);
  1203. time_diff = div_s64(time_diff, 1000);
  1204. SDE_EVT32(DRMID(phys_enc->parent),
  1205. (u32) (do_div(l_bound, 1000)),
  1206. (u32) (do_div(u_bound, 1000)),
  1207. (u32) (time_diff), SDE_EVTLOG_ERROR);
  1208. }
  1209. return ret;
  1210. }
  1211. static int _sde_encoder_phys_cmd_wait_for_wr_ptr(
  1212. struct sde_encoder_phys *phys_enc)
  1213. {
  1214. struct sde_encoder_phys_cmd *cmd_enc =
  1215. to_sde_encoder_phys_cmd(phys_enc);
  1216. struct sde_encoder_wait_info wait_info = {0};
  1217. int ret;
  1218. bool frame_pending = true;
  1219. struct sde_hw_ctl *ctl;
  1220. unsigned long lock_flags;
  1221. if (!phys_enc || !phys_enc->hw_ctl) {
  1222. SDE_ERROR("invalid argument(s)\n");
  1223. return -EINVAL;
  1224. }
  1225. ctl = phys_enc->hw_ctl;
  1226. wait_info.wq = &phys_enc->pending_kickoff_wq;
  1227. wait_info.atomic_cnt = &phys_enc->pending_retire_fence_cnt;
  1228. wait_info.timeout_ms = KICKOFF_TIMEOUT_MS;
  1229. /* slave encoder doesn't enable for ppsplit */
  1230. if (_sde_encoder_phys_is_ppsplit_slave(phys_enc))
  1231. return 0;
  1232. ret = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_WRPTR,
  1233. &wait_info);
  1234. if (ret == -ETIMEDOUT) {
  1235. struct sde_hw_ctl *ctl = phys_enc->hw_ctl;
  1236. if (ctl && ctl->ops.get_start_state)
  1237. frame_pending = ctl->ops.get_start_state(ctl);
  1238. ret = frame_pending ? ret : 0;
  1239. /*
  1240. * There can be few cases of ESD where CTL_START is cleared but
  1241. * wr_ptr irq doesn't come. Signaling retire fence in these
  1242. * cases to avoid freeze and dangling pending_retire_fence_cnt
  1243. */
  1244. if (!ret) {
  1245. SDE_EVT32(DRMID(phys_enc->parent),
  1246. SDE_EVTLOG_FUNC_CASE1);
  1247. if (sde_encoder_phys_cmd_is_master(phys_enc) &&
  1248. atomic_add_unless(
  1249. &phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1250. spin_lock_irqsave(phys_enc->enc_spinlock,
  1251. lock_flags);
  1252. phys_enc->parent_ops.handle_frame_done(
  1253. phys_enc->parent, phys_enc,
  1254. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE);
  1255. spin_unlock_irqrestore(phys_enc->enc_spinlock,
  1256. lock_flags);
  1257. }
  1258. }
  1259. }
  1260. cmd_enc->wr_ptr_wait_success = (ret == 0) ? true : false;
  1261. return ret;
  1262. }
  1263. static int sde_encoder_phys_cmd_wait_for_tx_complete(
  1264. struct sde_encoder_phys *phys_enc)
  1265. {
  1266. int rc;
  1267. struct sde_encoder_phys_cmd *cmd_enc;
  1268. if (!phys_enc)
  1269. return -EINVAL;
  1270. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1271. if (!atomic_read(&phys_enc->pending_kickoff_cnt)) {
  1272. SDE_EVT32(DRMID(phys_enc->parent),
  1273. phys_enc->intf_idx - INTF_0,
  1274. phys_enc->enable_state);
  1275. return 0;
  1276. }
  1277. rc = _sde_encoder_phys_cmd_wait_for_idle(phys_enc);
  1278. if (rc) {
  1279. SDE_EVT32(DRMID(phys_enc->parent),
  1280. phys_enc->intf_idx - INTF_0);
  1281. SDE_ERROR("failed wait_for_idle: %d\n", rc);
  1282. }
  1283. return rc;
  1284. }
  1285. static int _sde_encoder_phys_cmd_handle_wr_ptr_timeout(
  1286. struct sde_encoder_phys *phys_enc,
  1287. ktime_t profile_timestamp)
  1288. {
  1289. struct sde_encoder_phys_cmd *cmd_enc =
  1290. to_sde_encoder_phys_cmd(phys_enc);
  1291. bool switch_te;
  1292. int ret = -ETIMEDOUT;
  1293. unsigned long lock_flags;
  1294. switch_te = _sde_encoder_phys_cmd_needs_vsync_change(
  1295. phys_enc, profile_timestamp);
  1296. SDE_EVT32(DRMID(phys_enc->parent), switch_te, SDE_EVTLOG_FUNC_ENTRY);
  1297. if (switch_te) {
  1298. SDE_DEBUG_CMDENC(cmd_enc,
  1299. "wr_ptr_irq wait failed, retry with WD TE\n");
  1300. /* switch to watchdog TE and wait again */
  1301. sde_encoder_helper_switch_vsync(phys_enc->parent, true);
  1302. ret = _sde_encoder_phys_cmd_wait_for_wr_ptr(phys_enc);
  1303. /* switch back to default TE */
  1304. sde_encoder_helper_switch_vsync(phys_enc->parent, false);
  1305. }
  1306. /*
  1307. * Signaling the retire fence at wr_ptr timeout
  1308. * to allow the next commit and avoid device freeze.
  1309. */
  1310. if (ret == -ETIMEDOUT) {
  1311. SDE_ERROR_CMDENC(cmd_enc,
  1312. "wr_ptr_irq wait failed, switch_te:%d\n", switch_te);
  1313. SDE_EVT32(DRMID(phys_enc->parent), switch_te, SDE_EVTLOG_ERROR);
  1314. if (sde_encoder_phys_cmd_is_master(phys_enc) &&
  1315. atomic_add_unless(
  1316. &phys_enc->pending_retire_fence_cnt, -1, 0)) {
  1317. spin_lock_irqsave(phys_enc->enc_spinlock, lock_flags);
  1318. phys_enc->parent_ops.handle_frame_done(
  1319. phys_enc->parent, phys_enc,
  1320. SDE_ENCODER_FRAME_EVENT_SIGNAL_RETIRE_FENCE);
  1321. spin_unlock_irqrestore(phys_enc->enc_spinlock,
  1322. lock_flags);
  1323. }
  1324. }
  1325. cmd_enc->wr_ptr_wait_success = (ret == 0) ? true : false;
  1326. return ret;
  1327. }
  1328. static int sde_encoder_phys_cmd_wait_for_commit_done(
  1329. struct sde_encoder_phys *phys_enc)
  1330. {
  1331. int rc = 0, i, pending_cnt;
  1332. struct sde_encoder_phys_cmd *cmd_enc;
  1333. ktime_t profile_timestamp = ktime_get();
  1334. u32 scheduler_status = INVALID_CTL_STATUS;
  1335. struct sde_hw_ctl *ctl;
  1336. if (!phys_enc)
  1337. return -EINVAL;
  1338. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1339. /* only required for master controller */
  1340. if (sde_encoder_phys_cmd_is_master(phys_enc)) {
  1341. rc = _sde_encoder_phys_cmd_wait_for_wr_ptr(phys_enc);
  1342. if (rc == -ETIMEDOUT) {
  1343. /*
  1344. * Profile all the TE received after profile_timestamp
  1345. * and if the jitter is more, switch to watchdog TE
  1346. * and wait for wr_ptr again. Finally move back to
  1347. * default TE.
  1348. */
  1349. rc = _sde_encoder_phys_cmd_handle_wr_ptr_timeout(
  1350. phys_enc, profile_timestamp);
  1351. if (rc == -ETIMEDOUT)
  1352. goto wait_for_idle;
  1353. }
  1354. if (cmd_enc->autorefresh.cfg.enable)
  1355. rc = _sde_encoder_phys_cmd_wait_for_autorefresh_done(
  1356. phys_enc);
  1357. ctl = phys_enc->hw_ctl;
  1358. if (ctl && ctl->ops.get_scheduler_status)
  1359. scheduler_status = ctl->ops.get_scheduler_status(ctl);
  1360. }
  1361. /* wait for posted start or serialize trigger */
  1362. pending_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1363. if ((pending_cnt > 1) ||
  1364. (pending_cnt && (scheduler_status & BIT(0))) ||
  1365. (!rc && phys_enc->frame_trigger_mode == FRAME_DONE_WAIT_SERIALIZE))
  1366. goto wait_for_idle;
  1367. return rc;
  1368. wait_for_idle:
  1369. pending_cnt = atomic_read(&phys_enc->pending_kickoff_cnt);
  1370. for (i = 0; i < pending_cnt; i++)
  1371. rc |= sde_encoder_wait_for_event(phys_enc->parent,
  1372. MSM_ENC_TX_COMPLETE);
  1373. if (rc) {
  1374. SDE_EVT32(DRMID(phys_enc->parent),
  1375. phys_enc->hw_pp->idx - PINGPONG_0,
  1376. phys_enc->frame_trigger_mode,
  1377. atomic_read(&phys_enc->pending_kickoff_cnt),
  1378. phys_enc->enable_state,
  1379. cmd_enc->wr_ptr_wait_success, scheduler_status, rc);
  1380. SDE_ERROR("pp:%d failed wait_for_idle: %d\n",
  1381. phys_enc->hw_pp->idx - PINGPONG_0, rc);
  1382. if (phys_enc->enable_state == SDE_ENC_ERR_NEEDS_HW_RESET)
  1383. sde_encoder_needs_hw_reset(phys_enc->parent);
  1384. }
  1385. return rc;
  1386. }
  1387. static int sde_encoder_phys_cmd_wait_for_vblank(
  1388. struct sde_encoder_phys *phys_enc)
  1389. {
  1390. int rc = 0;
  1391. struct sde_encoder_phys_cmd *cmd_enc;
  1392. struct sde_encoder_wait_info wait_info = {0};
  1393. if (!phys_enc)
  1394. return -EINVAL;
  1395. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1396. /* only required for master controller */
  1397. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1398. return rc;
  1399. wait_info.wq = &cmd_enc->pending_vblank_wq;
  1400. wait_info.atomic_cnt = &cmd_enc->pending_vblank_cnt;
  1401. wait_info.timeout_ms = _sde_encoder_phys_cmd_get_idle_timeout(cmd_enc);
  1402. atomic_inc(&cmd_enc->pending_vblank_cnt);
  1403. rc = sde_encoder_helper_wait_for_irq(phys_enc, INTR_IDX_RDPTR,
  1404. &wait_info);
  1405. return rc;
  1406. }
  1407. static void sde_encoder_phys_cmd_update_split_role(
  1408. struct sde_encoder_phys *phys_enc,
  1409. enum sde_enc_split_role role)
  1410. {
  1411. struct sde_encoder_phys_cmd *cmd_enc;
  1412. enum sde_enc_split_role old_role;
  1413. bool is_ppsplit;
  1414. if (!phys_enc)
  1415. return;
  1416. cmd_enc = to_sde_encoder_phys_cmd(phys_enc);
  1417. old_role = phys_enc->split_role;
  1418. is_ppsplit = _sde_encoder_phys_is_ppsplit(phys_enc);
  1419. phys_enc->split_role = role;
  1420. SDE_DEBUG_CMDENC(cmd_enc, "old role %d new role %d\n",
  1421. old_role, role);
  1422. /*
  1423. * ppsplit solo needs to reprogram because intf may have swapped without
  1424. * role changing on left-only, right-only back-to-back commits
  1425. */
  1426. if (!(is_ppsplit && role == ENC_ROLE_SOLO) &&
  1427. (role == old_role || role == ENC_ROLE_SKIP))
  1428. return;
  1429. sde_encoder_helper_split_config(phys_enc, phys_enc->intf_idx);
  1430. _sde_encoder_phys_cmd_pingpong_config(phys_enc);
  1431. _sde_encoder_phys_cmd_update_flush_mask(phys_enc);
  1432. }
  1433. static void sde_encoder_phys_cmd_prepare_commit(
  1434. struct sde_encoder_phys *phys_enc)
  1435. {
  1436. struct sde_encoder_phys_cmd *cmd_enc =
  1437. to_sde_encoder_phys_cmd(phys_enc);
  1438. int trial = 0;
  1439. if (!phys_enc)
  1440. return;
  1441. if (!sde_encoder_phys_cmd_is_master(phys_enc))
  1442. return;
  1443. SDE_EVT32(DRMID(phys_enc->parent), phys_enc->intf_idx - INTF_0,
  1444. cmd_enc->autorefresh.cfg.enable);
  1445. if (!sde_encoder_phys_cmd_is_autorefresh_enabled(phys_enc))
  1446. return;
  1447. /*
  1448. * If autorefresh is enabled, disable it and make sure it is safe to
  1449. * proceed with current frame commit/push. Sequence fallowed is,
  1450. * 1. Disable TE
  1451. * 2. Disable autorefresh config
  1452. * 4. Poll for frame transfer ongoing to be false
  1453. * 5. Enable TE back
  1454. */
  1455. sde_encoder_phys_cmd_connect_te(phys_enc, false);
  1456. _sde_encoder_phys_cmd_config_autorefresh(phys_enc, 0);
  1457. do {
  1458. udelay(SDE_ENC_MAX_POLL_TIMEOUT_US);
  1459. if ((trial * SDE_ENC_MAX_POLL_TIMEOUT_US)
  1460. > (KICKOFF_TIMEOUT_MS * USEC_PER_MSEC)) {
  1461. SDE_ERROR_CMDENC(cmd_enc,
  1462. "disable autorefresh failed\n");
  1463. phys_enc->enable_state = SDE_ENC_ERR_NEEDS_HW_RESET;
  1464. break;
  1465. }
  1466. trial++;
  1467. } while (_sde_encoder_phys_cmd_is_ongoing_pptx(phys_enc));
  1468. sde_encoder_phys_cmd_connect_te(phys_enc, true);
  1469. SDE_DEBUG_CMDENC(cmd_enc, "disabled autorefresh\n");
  1470. }
  1471. static void sde_encoder_phys_cmd_trigger_start(
  1472. struct sde_encoder_phys *phys_enc)
  1473. {
  1474. struct sde_encoder_phys_cmd *cmd_enc =
  1475. to_sde_encoder_phys_cmd(phys_enc);
  1476. u32 frame_cnt;
  1477. if (!phys_enc)
  1478. return;
  1479. /* we don't issue CTL_START when using autorefresh */
  1480. frame_cnt = _sde_encoder_phys_cmd_get_autorefresh_property(phys_enc);
  1481. if (frame_cnt) {
  1482. _sde_encoder_phys_cmd_config_autorefresh(phys_enc, frame_cnt);
  1483. atomic_inc(&cmd_enc->autorefresh.kickoff_cnt);
  1484. } else {
  1485. sde_encoder_helper_trigger_start(phys_enc);
  1486. }
  1487. /* wr_ptr_wait_success is set true when wr_ptr arrives */
  1488. cmd_enc->wr_ptr_wait_success = false;
  1489. }
  1490. static void sde_encoder_phys_cmd_setup_vsync_source(
  1491. struct sde_encoder_phys *phys_enc,
  1492. u32 vsync_source, bool is_dummy)
  1493. {
  1494. if (!phys_enc || !phys_enc->hw_intf)
  1495. return;
  1496. sde_encoder_helper_vsync_config(phys_enc, vsync_source, is_dummy);
  1497. if (phys_enc->has_intf_te && phys_enc->hw_intf->ops.vsync_sel)
  1498. phys_enc->hw_intf->ops.vsync_sel(phys_enc->hw_intf,
  1499. vsync_source);
  1500. }
  1501. static void sde_encoder_phys_cmd_init_ops(struct sde_encoder_phys_ops *ops)
  1502. {
  1503. ops->prepare_commit = sde_encoder_phys_cmd_prepare_commit;
  1504. ops->is_master = sde_encoder_phys_cmd_is_master;
  1505. ops->mode_set = sde_encoder_phys_cmd_mode_set;
  1506. ops->cont_splash_mode_set = sde_encoder_phys_cmd_cont_splash_mode_set;
  1507. ops->mode_fixup = sde_encoder_phys_cmd_mode_fixup;
  1508. ops->enable = sde_encoder_phys_cmd_enable;
  1509. ops->disable = sde_encoder_phys_cmd_disable;
  1510. ops->destroy = sde_encoder_phys_cmd_destroy;
  1511. ops->get_hw_resources = sde_encoder_phys_cmd_get_hw_resources;
  1512. ops->control_vblank_irq = sde_encoder_phys_cmd_control_vblank_irq;
  1513. ops->wait_for_commit_done = sde_encoder_phys_cmd_wait_for_commit_done;
  1514. ops->prepare_for_kickoff = sde_encoder_phys_cmd_prepare_for_kickoff;
  1515. ops->wait_for_tx_complete = sde_encoder_phys_cmd_wait_for_tx_complete;
  1516. ops->wait_for_vblank = sde_encoder_phys_cmd_wait_for_vblank;
  1517. ops->trigger_flush = sde_encoder_helper_trigger_flush;
  1518. ops->trigger_start = sde_encoder_phys_cmd_trigger_start;
  1519. ops->needs_single_flush = sde_encoder_phys_needs_single_flush;
  1520. ops->hw_reset = sde_encoder_helper_hw_reset;
  1521. ops->irq_control = sde_encoder_phys_cmd_irq_control;
  1522. ops->update_split_role = sde_encoder_phys_cmd_update_split_role;
  1523. ops->restore = sde_encoder_phys_cmd_enable_helper;
  1524. ops->control_te = sde_encoder_phys_cmd_connect_te;
  1525. ops->is_autorefresh_enabled =
  1526. sde_encoder_phys_cmd_is_autorefresh_enabled;
  1527. ops->get_line_count = sde_encoder_phys_cmd_te_get_line_count;
  1528. ops->get_wr_line_count = sde_encoder_phys_cmd_get_write_line_count;
  1529. ops->wait_for_active = NULL;
  1530. ops->setup_vsync_source = sde_encoder_phys_cmd_setup_vsync_source;
  1531. ops->setup_misr = sde_encoder_helper_setup_misr;
  1532. ops->collect_misr = sde_encoder_helper_collect_misr;
  1533. }
  1534. static inline bool sde_encoder_phys_cmd_intf_te_supported(
  1535. const struct sde_mdss_cfg *sde_cfg, enum sde_intf idx)
  1536. {
  1537. if (sde_cfg && ((idx - INTF_0) < sde_cfg->intf_count))
  1538. return test_bit(SDE_INTF_TE,
  1539. &(sde_cfg->intf[idx - INTF_0].features));
  1540. return false;
  1541. }
  1542. struct sde_encoder_phys *sde_encoder_phys_cmd_init(
  1543. struct sde_enc_phys_init_params *p)
  1544. {
  1545. struct sde_encoder_phys *phys_enc = NULL;
  1546. struct sde_encoder_phys_cmd *cmd_enc = NULL;
  1547. struct sde_hw_mdp *hw_mdp;
  1548. struct sde_encoder_irq *irq;
  1549. int i, ret = 0;
  1550. SDE_DEBUG("intf %d\n", p->intf_idx - INTF_0);
  1551. cmd_enc = kzalloc(sizeof(*cmd_enc), GFP_KERNEL);
  1552. if (!cmd_enc) {
  1553. ret = -ENOMEM;
  1554. SDE_ERROR("failed to allocate\n");
  1555. goto fail;
  1556. }
  1557. phys_enc = &cmd_enc->base;
  1558. hw_mdp = sde_rm_get_mdp(&p->sde_kms->rm);
  1559. if (IS_ERR_OR_NULL(hw_mdp)) {
  1560. ret = PTR_ERR(hw_mdp);
  1561. SDE_ERROR("failed to get mdptop\n");
  1562. goto fail_mdp_init;
  1563. }
  1564. phys_enc->hw_mdptop = hw_mdp;
  1565. phys_enc->intf_idx = p->intf_idx;
  1566. phys_enc->parent = p->parent;
  1567. phys_enc->parent_ops = p->parent_ops;
  1568. phys_enc->sde_kms = p->sde_kms;
  1569. phys_enc->split_role = p->split_role;
  1570. phys_enc->intf_mode = INTF_MODE_CMD;
  1571. phys_enc->enc_spinlock = p->enc_spinlock;
  1572. phys_enc->vblank_ctl_lock = p->vblank_ctl_lock;
  1573. cmd_enc->stream_sel = 0;
  1574. phys_enc->enable_state = SDE_ENC_DISABLED;
  1575. sde_encoder_phys_cmd_init_ops(&phys_enc->ops);
  1576. phys_enc->comp_type = p->comp_type;
  1577. phys_enc->has_intf_te = sde_encoder_phys_cmd_intf_te_supported(
  1578. phys_enc->sde_kms->catalog, phys_enc->intf_idx);
  1579. for (i = 0; i < INTR_IDX_MAX; i++) {
  1580. irq = &phys_enc->irq[i];
  1581. INIT_LIST_HEAD(&irq->cb.list);
  1582. irq->irq_idx = -EINVAL;
  1583. irq->hw_idx = -EINVAL;
  1584. irq->cb.arg = phys_enc;
  1585. }
  1586. irq = &phys_enc->irq[INTR_IDX_CTL_START];
  1587. irq->name = "ctl_start";
  1588. irq->intr_type = SDE_IRQ_TYPE_CTL_START;
  1589. irq->intr_idx = INTR_IDX_CTL_START;
  1590. irq->cb.func = NULL;
  1591. irq = &phys_enc->irq[INTR_IDX_PINGPONG];
  1592. irq->name = "pp_done";
  1593. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_COMP;
  1594. irq->intr_idx = INTR_IDX_PINGPONG;
  1595. irq->cb.func = sde_encoder_phys_cmd_pp_tx_done_irq;
  1596. irq = &phys_enc->irq[INTR_IDX_RDPTR];
  1597. irq->intr_idx = INTR_IDX_RDPTR;
  1598. irq->name = "te_rd_ptr";
  1599. if (phys_enc->has_intf_te)
  1600. irq->intr_type = SDE_IRQ_TYPE_INTF_TEAR_RD_PTR;
  1601. else
  1602. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_RD_PTR;
  1603. irq->cb.func = sde_encoder_phys_cmd_te_rd_ptr_irq;
  1604. irq = &phys_enc->irq[INTR_IDX_UNDERRUN];
  1605. irq->name = "underrun";
  1606. irq->intr_type = SDE_IRQ_TYPE_INTF_UNDER_RUN;
  1607. irq->intr_idx = INTR_IDX_UNDERRUN;
  1608. irq->cb.func = sde_encoder_phys_cmd_underrun_irq;
  1609. irq = &phys_enc->irq[INTR_IDX_AUTOREFRESH_DONE];
  1610. irq->name = "autorefresh_done";
  1611. if (phys_enc->has_intf_te)
  1612. irq->intr_type = SDE_IRQ_TYPE_INTF_TEAR_AUTO_REF;
  1613. else
  1614. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_AUTO_REF;
  1615. irq->intr_idx = INTR_IDX_AUTOREFRESH_DONE;
  1616. irq->cb.func = sde_encoder_phys_cmd_autorefresh_done_irq;
  1617. irq = &phys_enc->irq[INTR_IDX_WRPTR];
  1618. irq->intr_idx = INTR_IDX_WRPTR;
  1619. irq->name = "wr_ptr";
  1620. if (phys_enc->has_intf_te)
  1621. irq->intr_type = SDE_IRQ_TYPE_INTF_TEAR_WR_PTR;
  1622. else
  1623. irq->intr_type = SDE_IRQ_TYPE_PING_PONG_WR_PTR;
  1624. irq->cb.func = sde_encoder_phys_cmd_wr_ptr_irq;
  1625. atomic_set(&phys_enc->vblank_refcount, 0);
  1626. atomic_set(&phys_enc->pending_kickoff_cnt, 0);
  1627. atomic_set(&phys_enc->pending_retire_fence_cnt, 0);
  1628. atomic_set(&cmd_enc->pending_vblank_cnt, 0);
  1629. init_waitqueue_head(&phys_enc->pending_kickoff_wq);
  1630. init_waitqueue_head(&cmd_enc->pending_vblank_wq);
  1631. atomic_set(&cmd_enc->autorefresh.kickoff_cnt, 0);
  1632. init_waitqueue_head(&cmd_enc->autorefresh.kickoff_wq);
  1633. INIT_LIST_HEAD(&cmd_enc->te_timestamp_list);
  1634. for (i = 0; i < MAX_TE_PROFILE_COUNT; i++)
  1635. list_add(&cmd_enc->te_timestamp[i].list,
  1636. &cmd_enc->te_timestamp_list);
  1637. SDE_DEBUG_CMDENC(cmd_enc, "created\n");
  1638. return phys_enc;
  1639. fail_mdp_init:
  1640. kfree(cmd_enc);
  1641. fail:
  1642. return ERR_PTR(ret);
  1643. }