sde_hw_catalog.c 161 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  4. * Copyright (c) 2015-2021, The Linux Foundation. All rights reserved.
  5. */
  6. #define pr_fmt(fmt) "[drm:%s:%d] " fmt, __func__, __LINE__
  7. #include <linux/slab.h>
  8. #include <linux/of_address.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/soc/qcom/llcc-qcom.h>
  11. #include <linux/pm_qos.h>
  12. #include <soc/qcom/of_common.h>
  13. #include "sde_hw_mdss.h"
  14. #include "sde_hw_catalog.h"
  15. #include "sde_hw_catalog_format.h"
  16. #include "sde_kms.h"
  17. #include "sde_hw_uidle.h"
  18. #include "sde_connector.h"
  19. /*************************************************************
  20. * MACRO DEFINITION
  21. *************************************************************/
  22. /**
  23. * Max hardware block in certain hardware. For ex: sspp pipes
  24. * can have QSEED, pcc, igc, pa, csc, qos entries, etc. This count is
  25. * 64 based on software design. It should be increased if any of the
  26. * hardware block has more subblocks.
  27. */
  28. #define MAX_SDE_HW_BLK 64
  29. /* each entry will have register address and bit offset in that register */
  30. #define MAX_BIT_OFFSET 2
  31. /* max table size for dts property lists, increase if tables grow larger */
  32. #define MAX_SDE_DT_TABLE_SIZE 64
  33. /* default line width for sspp, mixer, ds (input), dsc, wb */
  34. #define DEFAULT_SDE_LINE_WIDTH 2048
  35. /* default output line width for ds */
  36. #define DEFAULT_SDE_OUTPUT_LINE_WIDTH 2560
  37. /* max mixer blend stages */
  38. #define DEFAULT_SDE_MIXER_BLENDSTAGES 7
  39. /*
  40. * max bank bit for macro tile and ubwc format.
  41. * this value is left shifted and written to register
  42. */
  43. #define DEFAULT_SDE_HIGHEST_BANK_BIT 0x02
  44. /* No UBWC */
  45. #define DEFAULT_SDE_UBWC_NONE 0x0
  46. /* default ubwc static config register value */
  47. #define DEFAULT_SDE_UBWC_STATIC 0x0
  48. /* default ubwc swizzle register value */
  49. #define DEFAULT_SDE_UBWC_SWIZZLE 0x0
  50. /* default ubwc macrotile mode value */
  51. #define DEFAULT_SDE_UBWC_MACROTILE_MODE 0x0
  52. /* default hardware block size if dtsi entry is not present */
  53. #define DEFAULT_SDE_HW_BLOCK_LEN 0x100
  54. /* total number of intf - dp, dsi, hdmi */
  55. #define INTF_COUNT 3
  56. #define MAX_UPSCALE_RATIO 20
  57. #define MAX_DOWNSCALE_RATIO 4
  58. #define SSPP_UNITY_SCALE 1
  59. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR 11
  60. #define MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR 5
  61. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR 4
  62. #define MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR 1
  63. #define MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT 4
  64. #define MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT 1088
  65. #define MAX_HORZ_DECIMATION 4
  66. #define MAX_VERT_DECIMATION 4
  67. #define MAX_SPLIT_DISPLAY_CTL 2
  68. #define MAX_PP_SPLIT_DISPLAY_CTL 1
  69. #define MDSS_BASE_OFFSET 0x0
  70. #define ROT_LM_OFFSET 3
  71. #define LINE_LM_OFFSET 5
  72. #define LINE_MODE_WB_OFFSET 2
  73. /**
  74. * these configurations are decided based on max mdp clock. It accounts
  75. * for max and min display resolution based on virtual hardware resource
  76. * support.
  77. */
  78. #define MAX_DISPLAY_HEIGHT_WITH_DECIMATION 2160
  79. #define MAX_DISPLAY_HEIGHT 5760
  80. #define MIN_DISPLAY_HEIGHT 0
  81. #define MIN_DISPLAY_WIDTH 0
  82. /* maximum XIN halt timeout in usec */
  83. #define VBIF_XIN_HALT_TIMEOUT 0x4000
  84. #define DEFAULT_PIXEL_RAM_SIZE (50 * 1024)
  85. /* access property value based on prop_type and hardware index */
  86. #define PROP_VALUE_ACCESS(p, i, j) ((p + i)->value[j])
  87. /*
  88. * access element within PROP_TYPE_BIT_OFFSET_ARRAYs based on prop_type,
  89. * hardware index and offset array index
  90. */
  91. #define PROP_BITVALUE_ACCESS(p, i, j, k) ((p + i)->bit_value[j][k])
  92. #define DEFAULT_SBUF_HEADROOM (20)
  93. #define DEFAULT_SBUF_PREFILL (128)
  94. /*
  95. * Default parameter values
  96. */
  97. #define DEFAULT_MAX_BW_HIGH 7000000
  98. #define DEFAULT_MAX_BW_LOW 7000000
  99. #define DEFAULT_UNDERSIZED_PREFILL_LINES 2
  100. #define DEFAULT_XTRA_PREFILL_LINES 2
  101. #define DEFAULT_DEST_SCALE_PREFILL_LINES 3
  102. #define DEFAULT_MACROTILE_PREFILL_LINES 4
  103. #define DEFAULT_YUV_NV12_PREFILL_LINES 8
  104. #define DEFAULT_LINEAR_PREFILL_LINES 1
  105. #define DEFAULT_DOWNSCALING_PREFILL_LINES 1
  106. #define DEFAULT_CORE_IB_FF "6.0"
  107. #define DEFAULT_CORE_CLK_FF "1.0"
  108. #define DEFAULT_COMP_RATIO_RT \
  109. "NV12/5/1/1.23 AB24/5/1/1.23 XB24/5/1/1.23"
  110. #define DEFAULT_COMP_RATIO_NRT \
  111. "NV12/5/1/1.25 AB24/5/1/1.25 XB24/5/1/1.25"
  112. #define DEFAULT_MAX_PER_PIPE_BW 2400000
  113. #define DEFAULT_AMORTIZABLE_THRESHOLD 25
  114. #define DEFAULT_NUM_DDR_CHANNELS 4
  115. #define DEFAULT_DRAM_EFFICIENCY 64
  116. #define DEFAULT_MNOC_PORTS 2
  117. #define DEFAULT_AXI_BUS_WIDTH 32
  118. #define DEFAULT_CPU_MASK 0
  119. #define DEFAULT_CPU_DMA_LATENCY PM_QOS_DEFAULT_VALUE
  120. /* Uidle values */
  121. #define SDE_UIDLE_FAL10_EXIT_CNT 128
  122. #define SDE_UIDLE_FAL10_EXIT_DANGER 4
  123. #define SDE_UIDLE_FAL10_DANGER 6
  124. #define SDE_UIDLE_FAL10_TARGET_IDLE 50
  125. #define SDE_UIDLE_FAL1_TARGET_IDLE 40
  126. #define SDE_UIDLE_FAL1_MAX_THRESHOLD 15
  127. #define SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_102 255
  128. #define SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_103 255
  129. #define SDE_UIDLE_FAL10_THRESHOLD_60 12
  130. #define SDE_UIDLE_FAL10_THRESHOLD_90 13
  131. #define SDE_UIDLE_MAX_DWNSCALE 1500
  132. #define SDE_UIDLE_MAX_FPS_60 60
  133. #define SDE_UIDLE_MAX_FPS_90 90
  134. #define SDE_UIDLE_MAX_FPS_120 120
  135. #define SDE_UIDLE_MAX_FPS_240 240
  136. /* Unmult Offsets */
  137. #define SDE_VIG_UNMULT 0x1EA0
  138. #define SDE_DGM_UNMULT 0x804
  139. #define SDE_DGM_UNMULT_2 0xE04
  140. #define SSPP_GET_REGDMA_BASE(blk_base, top_off) ((blk_base) >= (top_off) ?\
  141. (blk_base) - (top_off) : (blk_base))
  142. /*************************************************************
  143. * DTSI PROPERTY INDEX
  144. *************************************************************/
  145. enum {
  146. SDE_HW_VERSION,
  147. SDE_HW_FENCE_VERSION,
  148. SDE_HW_PROP_MAX,
  149. };
  150. enum {
  151. HW_OFF,
  152. HW_LEN,
  153. HW_DISP,
  154. HW_PROP_MAX,
  155. };
  156. enum sde_prop {
  157. SDE_OFF,
  158. SDE_LEN,
  159. SSPP_LINEWIDTH,
  160. VIG_SSPP_LINEWIDTH,
  161. SCALING_LINEWIDTH,
  162. MIXER_LINEWIDTH,
  163. MIXER_BLEND,
  164. WB_LINEWIDTH,
  165. WB_LINEWIDTH_LINEAR,
  166. BANK_BIT,
  167. UBWC_VERSION,
  168. UBWC_STATIC,
  169. UBWC_SWIZZLE,
  170. QSEED_SW_LIB_REV,
  171. QSEED_HW_VERSION,
  172. CSC_TYPE,
  173. PANIC_PER_PIPE,
  174. SRC_SPLIT,
  175. DIM_LAYER,
  176. SMART_DMA_REV,
  177. IDLE_PC,
  178. WAKEUP_WITH_TOUCH,
  179. DEST_SCALER,
  180. SMART_PANEL_ALIGN_MODE,
  181. MACROTILE_MODE,
  182. UBWC_BW_CALC_VERSION,
  183. PIPE_ORDER_VERSION,
  184. SEC_SID_MASK,
  185. BASE_LAYER,
  186. TRUSTED_VM_ENV,
  187. MAX_TRUSTED_VM_DISPLAYS,
  188. TVM_INCLUDE_REG,
  189. IPCC_PROTOCOL_ID,
  190. SDE_EMULATED_ENV,
  191. SDE_PROP_MAX,
  192. };
  193. enum {
  194. PERF_MAX_BW_LOW,
  195. PERF_MAX_BW_HIGH,
  196. PERF_MIN_CORE_IB,
  197. PERF_MIN_LLCC_IB,
  198. PERF_MIN_DRAM_IB,
  199. PERF_CORE_IB_FF,
  200. PERF_CORE_CLK_FF,
  201. PERF_COMP_RATIO_RT,
  202. PERF_COMP_RATIO_NRT,
  203. PERF_UNDERSIZED_PREFILL_LINES,
  204. PERF_DEST_SCALE_PREFILL_LINES,
  205. PERF_MACROTILE_PREFILL_LINES,
  206. PERF_YUV_NV12_PREFILL_LINES,
  207. PERF_LINEAR_PREFILL_LINES,
  208. PERF_DOWNSCALING_PREFILL_LINES,
  209. PERF_XTRA_PREFILL_LINES,
  210. PERF_NUM_DDR_CHANNELS,
  211. PERF_DRAM_EFFICIENCY,
  212. PERF_AMORTIZABLE_THRESHOLD,
  213. PERF_NUM_MNOC_PORTS,
  214. PERF_AXI_BUS_WIDTH,
  215. PERF_CDP_SETTING,
  216. PERF_CPU_MASK,
  217. CPU_MASK_PERF,
  218. PERF_CPU_DMA_LATENCY,
  219. PERF_CPU_IRQ_LATENCY,
  220. PERF_PROP_MAX,
  221. };
  222. enum {
  223. QOS_REFRESH_RATES,
  224. QOS_DANGER_LUT,
  225. QOS_SAFE_LUT,
  226. QOS_CREQ_LUT,
  227. QOS_PROP_MAX,
  228. };
  229. enum {
  230. SSPP_OFF,
  231. SSPP_SIZE,
  232. SSPP_TYPE,
  233. SSPP_XIN,
  234. SSPP_CLK_CTRL,
  235. SSPP_CLK_STATUS,
  236. SSPP_SCALE_SIZE,
  237. SSPP_VIG_BLOCKS,
  238. SSPP_DMA_BLOCKS,
  239. SSPP_EXCL_RECT,
  240. SSPP_SMART_DMA,
  241. SSPP_MAX_PER_PIPE_BW,
  242. SSPP_MAX_PER_PIPE_BW_HIGH,
  243. SSPP_PROP_MAX,
  244. };
  245. enum {
  246. VIG_SUBBLOCK_INDEX,
  247. VIG_TOP_OFF,
  248. VIG_QSEED_OFF,
  249. VIG_QSEED_LEN,
  250. VIG_CSC_OFF,
  251. VIG_HSIC_PROP,
  252. VIG_MEMCOLOR_PROP,
  253. VIG_PCC_PROP,
  254. VIG_GAMUT_PROP,
  255. VIG_IGC_PROP,
  256. VIG_INVERSE_PMA,
  257. VIG_FP16_IGC_PROP,
  258. VIG_FP16_GC_PROP,
  259. VIG_FP16_CSC_PROP,
  260. VIG_FP16_UNMULT_PROP,
  261. VIG_PROP_MAX,
  262. };
  263. enum {
  264. DMA_SUBBLOCK_INDEX,
  265. DMA_TOP_OFF,
  266. DMA_IGC_PROP,
  267. DMA_GC_PROP,
  268. DMA_DGM_INVERSE_PMA,
  269. DMA_CSC_OFF,
  270. DMA_FP16_IGC_PROP,
  271. DMA_FP16_GC_PROP,
  272. DMA_FP16_CSC_PROP,
  273. DMA_FP16_UNMULT_PROP,
  274. DMA_PROP_MAX,
  275. };
  276. enum {
  277. INTF_OFF,
  278. INTF_LEN,
  279. INTF_PREFETCH,
  280. INTF_TYPE,
  281. INTF_TE_IRQ,
  282. INTF_PROP_MAX,
  283. };
  284. enum {
  285. PP_OFF,
  286. PP_LEN,
  287. PP_CWB,
  288. TE_OFF,
  289. TE_LEN,
  290. TE2_OFF,
  291. TE2_LEN,
  292. PP_SLAVE,
  293. DITHER_OFF,
  294. DITHER_LEN,
  295. DITHER_VER,
  296. CWB_DITHER,
  297. PP_MERGE_3D_ID,
  298. PP_PROP_MAX,
  299. };
  300. enum {
  301. DSC_OFF,
  302. DSC_LEN,
  303. DSC_PAIR_MASK,
  304. DSC_REV,
  305. DSC_ENC,
  306. DSC_ENC_LEN,
  307. DSC_CTL,
  308. DSC_CTL_LEN,
  309. DSC_422,
  310. DSC_LINEWIDTH,
  311. DSC_PROP_MAX,
  312. };
  313. enum {
  314. VDC_OFF,
  315. VDC_LEN,
  316. VDC_REV,
  317. VDC_ENC,
  318. VDC_ENC_LEN,
  319. VDC_CTL,
  320. VDC_CTL_LEN,
  321. VDC_PROP_MAX,
  322. };
  323. enum {
  324. DNSC_BLUR_OFF,
  325. DNSC_BLUR_LEN,
  326. DNSC_BLUR_VERSION,
  327. DNSC_BLUR_GAUS_LUT_OFF,
  328. DNSC_BLUR_GAUS_LUT_LEN,
  329. DNSC_BLUR_DITHER_OFF,
  330. DNSC_BLUR_DITHER_LEN,
  331. DNSC_BLUR_PROP_MAX,
  332. };
  333. enum {
  334. DS_TOP_OFF,
  335. DS_TOP_LEN,
  336. DS_TOP_INPUT_LINEWIDTH,
  337. DS_TOP_OUTPUT_LINEWIDTH,
  338. DS_TOP_PROP_MAX,
  339. };
  340. enum {
  341. DS_OFF,
  342. DS_LEN,
  343. DS_PROP_MAX,
  344. };
  345. enum {
  346. DSPP_TOP_OFF,
  347. DSPP_TOP_SIZE,
  348. DSPP_TOP_PROP_MAX,
  349. };
  350. enum {
  351. DSPP_OFF,
  352. DSPP_SIZE,
  353. DSPP_BLOCKS,
  354. DSPP_PROP_MAX,
  355. };
  356. enum {
  357. DSPP_IGC_PROP,
  358. DSPP_PCC_PROP,
  359. DSPP_GC_PROP,
  360. DSPP_HSIC_PROP,
  361. DSPP_MEMCOLOR_PROP,
  362. DSPP_SIXZONE_PROP,
  363. DSPP_GAMUT_PROP,
  364. DSPP_DITHER_PROP,
  365. DSPP_HIST_PROP,
  366. DSPP_VLUT_PROP,
  367. DSPP_BLOCKS_PROP_MAX,
  368. };
  369. enum {
  370. AD_OFF,
  371. AD_VERSION,
  372. AD_PROP_MAX,
  373. };
  374. enum {
  375. LTM_OFF,
  376. LTM_VERSION,
  377. LTM_PROP_MAX,
  378. };
  379. enum {
  380. RC_OFF,
  381. RC_LEN,
  382. RC_VERSION,
  383. RC_MEM_TOTAL_SIZE,
  384. RC_MIN_REGION_WIDTH,
  385. RC_PROP_MAX,
  386. };
  387. enum {
  388. SPR_OFF,
  389. SPR_LEN,
  390. SPR_VERSION,
  391. SPR_PROP_MAX,
  392. };
  393. enum {
  394. DEMURA_OFF,
  395. DEMURA_LEN,
  396. DEMURA_VERSION,
  397. DEMURA_PROP_MAX,
  398. };
  399. enum {
  400. MIXER_OFF,
  401. MIXER_LEN,
  402. MIXER_PAIR_MASK,
  403. MIXER_BLOCKS,
  404. MIXER_DISP,
  405. MIXER_CWB,
  406. MIXER_DCWB,
  407. MIXER_PROP_MAX,
  408. };
  409. enum {
  410. MIXER_GC_PROP,
  411. MIXER_BLOCKS_PROP_MAX,
  412. };
  413. enum {
  414. MIXER_BLEND_OP_OFF,
  415. MIXER_BLEND_PROP_MAX,
  416. };
  417. enum {
  418. WB_OFF,
  419. WB_LEN,
  420. WB_ID,
  421. WB_XIN_ID,
  422. WB_CLK_CTRL,
  423. WB_CLK_STATUS,
  424. WB_PROP_MAX,
  425. };
  426. enum {
  427. VBIF_OFF,
  428. VBIF_LEN,
  429. VBIF_ID,
  430. VBIF_DEFAULT_OT_RD_LIMIT,
  431. VBIF_DEFAULT_OT_WR_LIMIT,
  432. VBIF_DYNAMIC_OT_RD_LIMIT,
  433. VBIF_DYNAMIC_OT_WR_LIMIT,
  434. VBIF_MEMTYPE_0,
  435. VBIF_MEMTYPE_1,
  436. VBIF_QOS_RT_REMAP,
  437. VBIF_QOS_NRT_REMAP,
  438. VBIF_QOS_CWB_REMAP,
  439. VBIF_QOS_LUTDMA_REMAP,
  440. VBIF_QOS_CNOC_REMAP,
  441. VBIF_QOS_OFFLINE_WB_REMAP,
  442. VBIF_PROP_MAX,
  443. };
  444. enum {
  445. UIDLE_OFF,
  446. UIDLE_LEN,
  447. UIDLE_PROP_MAX,
  448. };
  449. enum {
  450. REG_DMA_OFF,
  451. REG_DMA_ID,
  452. REG_DMA_VERSION,
  453. REG_DMA_TRIGGER_OFF,
  454. REG_DMA_BROADCAST_DISABLED,
  455. REG_DMA_XIN_ID,
  456. REG_DMA_CLK_CTRL,
  457. REG_DMA_PROP_MAX
  458. };
  459. enum {
  460. NOISE_LAYER_OFF,
  461. NOISE_LAYER_VERSION,
  462. NOISEL_LAYER_PROP_MAX
  463. };
  464. /*************************************************************
  465. * dts property definition
  466. *************************************************************/
  467. enum prop_type {
  468. PROP_TYPE_BOOL,
  469. PROP_TYPE_U32,
  470. PROP_TYPE_U32_ARRAY,
  471. PROP_TYPE_STRING,
  472. PROP_TYPE_STRING_ARRAY,
  473. PROP_TYPE_BIT_OFFSET_ARRAY,
  474. PROP_TYPE_NODE,
  475. };
  476. struct sde_prop_type {
  477. /* use property index from enum property for readability purpose */
  478. u8 id;
  479. /* it should be property name based on dtsi documentation */
  480. char *prop_name;
  481. /**
  482. * if property is marked mandatory then it will fail parsing
  483. * when property is not present
  484. */
  485. u32 is_mandatory;
  486. /* property type based on "enum prop_type" */
  487. enum prop_type type;
  488. };
  489. struct sde_prop_value {
  490. u32 value[MAX_SDE_HW_BLK];
  491. u32 bit_value[MAX_SDE_HW_BLK][MAX_BIT_OFFSET];
  492. };
  493. /**
  494. * struct sde_dt_props - stores dts properties read from a sde_prop_type table
  495. * @exists: Array of bools indicating if the given prop name was present
  496. * @counts: Count of the number of valid values for the property
  497. * @values: Array storing the count[i] property values
  498. *
  499. * Must use the sde_[get|put]_dt_props APIs to allocate/free this object.
  500. */
  501. struct sde_dt_props {
  502. bool exists[MAX_SDE_DT_TABLE_SIZE];
  503. int counts[MAX_SDE_DT_TABLE_SIZE];
  504. struct sde_prop_value *values;
  505. };
  506. /*************************************************************
  507. * dts property list
  508. *************************************************************/
  509. static struct sde_prop_type sde_hw_prop[] = {
  510. {SDE_HW_VERSION, "qcom,sde-hw-version", false, PROP_TYPE_U32},
  511. {SDE_HW_FENCE_VERSION, "qcom,hw-fence-sw-version", false, PROP_TYPE_U32},
  512. };
  513. static struct sde_prop_type sde_prop[] = {
  514. {SDE_OFF, "qcom,sde-off", true, PROP_TYPE_U32},
  515. {SDE_LEN, "qcom,sde-len", false, PROP_TYPE_U32},
  516. {SSPP_LINEWIDTH, "qcom,sde-sspp-linewidth", false, PROP_TYPE_U32},
  517. {VIG_SSPP_LINEWIDTH, "qcom,sde-vig-sspp-linewidth", false, PROP_TYPE_U32},
  518. {SCALING_LINEWIDTH, "qcom,sde-scaling-linewidth", false, PROP_TYPE_U32},
  519. {MIXER_LINEWIDTH, "qcom,sde-mixer-linewidth", false, PROP_TYPE_U32},
  520. {MIXER_BLEND, "qcom,sde-mixer-blendstages", false, PROP_TYPE_U32},
  521. {WB_LINEWIDTH, "qcom,sde-wb-linewidth", false, PROP_TYPE_U32},
  522. {WB_LINEWIDTH_LINEAR, "qcom,sde-wb-linewidth-linear",
  523. false, PROP_TYPE_U32},
  524. {BANK_BIT, "qcom,sde-highest-bank-bit", false,
  525. PROP_TYPE_BIT_OFFSET_ARRAY},
  526. {UBWC_VERSION, "qcom,sde-ubwc-version", false, PROP_TYPE_U32},
  527. {UBWC_STATIC, "qcom,sde-ubwc-static", false, PROP_TYPE_U32},
  528. {UBWC_SWIZZLE, "qcom,sde-ubwc-swizzle", false, PROP_TYPE_U32},
  529. {QSEED_SW_LIB_REV, "qcom,sde-qseed-sw-lib-rev", false,
  530. PROP_TYPE_STRING},
  531. {QSEED_HW_VERSION, "qcom,sde-qseed-scalar-version", false,
  532. PROP_TYPE_U32},
  533. {CSC_TYPE, "qcom,sde-csc-type", false, PROP_TYPE_STRING},
  534. {PANIC_PER_PIPE, "qcom,sde-panic-per-pipe", false, PROP_TYPE_BOOL},
  535. {SRC_SPLIT, "qcom,sde-has-src-split", false, PROP_TYPE_BOOL},
  536. {DIM_LAYER, "qcom,sde-has-dim-layer", false, PROP_TYPE_BOOL},
  537. {SMART_DMA_REV, "qcom,sde-smart-dma-rev", false, PROP_TYPE_STRING},
  538. {IDLE_PC, "qcom,sde-has-idle-pc", false, PROP_TYPE_BOOL},
  539. {WAKEUP_WITH_TOUCH, "qcom,sde-wakeup-with-touch", false,
  540. PROP_TYPE_BOOL},
  541. {DEST_SCALER, "qcom,sde-has-dest-scaler", false, PROP_TYPE_BOOL},
  542. {SMART_PANEL_ALIGN_MODE, "qcom,sde-smart-panel-align-mode",
  543. false, PROP_TYPE_U32},
  544. {MACROTILE_MODE, "qcom,sde-macrotile-mode", false, PROP_TYPE_U32},
  545. {UBWC_BW_CALC_VERSION, "qcom,sde-ubwc-bw-calc-version", false,
  546. PROP_TYPE_U32},
  547. {PIPE_ORDER_VERSION, "qcom,sde-pipe-order-version", false,
  548. PROP_TYPE_U32},
  549. {SEC_SID_MASK, "qcom,sde-secure-sid-mask", false, PROP_TYPE_U32_ARRAY},
  550. {BASE_LAYER, "qcom,sde-mixer-stage-base-layer", false, PROP_TYPE_BOOL},
  551. {TRUSTED_VM_ENV, "qcom,sde-trusted-vm-env", false, PROP_TYPE_BOOL},
  552. {MAX_TRUSTED_VM_DISPLAYS, "qcom,sde-max-trusted-vm-displays", false,
  553. PROP_TYPE_U32},
  554. {TVM_INCLUDE_REG, "qcom,tvm-include-reg", false, PROP_TYPE_U32_ARRAY},
  555. {IPCC_PROTOCOL_ID, "qcom,sde-ipcc-protocol-id", false, PROP_TYPE_U32},
  556. {SDE_EMULATED_ENV, "qcom,sde-emulated-env", false, PROP_TYPE_BOOL},
  557. };
  558. static struct sde_prop_type sde_perf_prop[] = {
  559. {PERF_MAX_BW_LOW, "qcom,sde-max-bw-low-kbps", false, PROP_TYPE_U32},
  560. {PERF_MAX_BW_HIGH, "qcom,sde-max-bw-high-kbps", false, PROP_TYPE_U32},
  561. {PERF_MIN_CORE_IB, "qcom,sde-min-core-ib-kbps", false, PROP_TYPE_U32},
  562. {PERF_MIN_LLCC_IB, "qcom,sde-min-llcc-ib-kbps", false, PROP_TYPE_U32},
  563. {PERF_MIN_DRAM_IB, "qcom,sde-min-dram-ib-kbps", false, PROP_TYPE_U32},
  564. {PERF_CORE_IB_FF, "qcom,sde-core-ib-ff", false, PROP_TYPE_STRING},
  565. {PERF_CORE_CLK_FF, "qcom,sde-core-clk-ff", false, PROP_TYPE_STRING},
  566. {PERF_COMP_RATIO_RT, "qcom,sde-comp-ratio-rt", false,
  567. PROP_TYPE_STRING},
  568. {PERF_COMP_RATIO_NRT, "qcom,sde-comp-ratio-nrt", false,
  569. PROP_TYPE_STRING},
  570. {PERF_UNDERSIZED_PREFILL_LINES, "qcom,sde-undersizedprefill-lines",
  571. false, PROP_TYPE_U32},
  572. {PERF_DEST_SCALE_PREFILL_LINES, "qcom,sde-dest-scaleprefill-lines",
  573. false, PROP_TYPE_U32},
  574. {PERF_MACROTILE_PREFILL_LINES, "qcom,sde-macrotileprefill-lines",
  575. false, PROP_TYPE_U32},
  576. {PERF_YUV_NV12_PREFILL_LINES, "qcom,sde-yuv-nv12prefill-lines",
  577. false, PROP_TYPE_U32},
  578. {PERF_LINEAR_PREFILL_LINES, "qcom,sde-linearprefill-lines",
  579. false, PROP_TYPE_U32},
  580. {PERF_DOWNSCALING_PREFILL_LINES, "qcom,sde-downscalingprefill-lines",
  581. false, PROP_TYPE_U32},
  582. {PERF_XTRA_PREFILL_LINES, "qcom,sde-xtra-prefill-lines",
  583. false, PROP_TYPE_U32},
  584. {PERF_NUM_DDR_CHANNELS, "qcom,sde-num-ddr-channels", false, PROP_TYPE_U32},
  585. {PERF_DRAM_EFFICIENCY, "qcom,sde-dram-efficiency", false, PROP_TYPE_U32},
  586. {PERF_AMORTIZABLE_THRESHOLD, "qcom,sde-amortizable-threshold",
  587. false, PROP_TYPE_U32},
  588. {PERF_NUM_MNOC_PORTS, "qcom,sde-num-mnoc-ports",
  589. false, PROP_TYPE_U32},
  590. {PERF_AXI_BUS_WIDTH, "qcom,sde-axi-bus-width",
  591. false, PROP_TYPE_U32},
  592. {PERF_CDP_SETTING, "qcom,sde-cdp-setting", false,
  593. PROP_TYPE_U32_ARRAY},
  594. {PERF_CPU_MASK, "qcom,sde-qos-cpu-mask", false, PROP_TYPE_U32},
  595. {CPU_MASK_PERF, "qcom,sde-qos-cpu-mask-performance", false,
  596. PROP_TYPE_U32},
  597. {PERF_CPU_DMA_LATENCY, "qcom,sde-qos-cpu-dma-latency", false,
  598. PROP_TYPE_U32},
  599. {PERF_CPU_IRQ_LATENCY, "qcom,sde-qos-cpu-irq-latency", false,
  600. PROP_TYPE_U32},
  601. };
  602. static struct sde_prop_type sde_qos_prop[] = {
  603. {QOS_REFRESH_RATES, "qcom,sde-qos-refresh-rates", false,
  604. PROP_TYPE_U32_ARRAY},
  605. {QOS_DANGER_LUT, "qcom,sde-danger-lut", false, PROP_TYPE_U32_ARRAY},
  606. {QOS_SAFE_LUT, "qcom,sde-safe-lut", false, PROP_TYPE_U32_ARRAY},
  607. {QOS_CREQ_LUT, "qcom,sde-creq-lut", false, PROP_TYPE_U32_ARRAY},
  608. };
  609. static struct sde_prop_type sspp_prop[] = {
  610. {SSPP_OFF, "qcom,sde-sspp-off", true, PROP_TYPE_U32_ARRAY},
  611. {SSPP_SIZE, "qcom,sde-sspp-src-size", false, PROP_TYPE_U32},
  612. {SSPP_TYPE, "qcom,sde-sspp-type", true, PROP_TYPE_STRING_ARRAY},
  613. {SSPP_XIN, "qcom,sde-sspp-xin-id", true, PROP_TYPE_U32_ARRAY},
  614. {SSPP_CLK_CTRL, "qcom,sde-sspp-clk-ctrl", false,
  615. PROP_TYPE_BIT_OFFSET_ARRAY},
  616. {SSPP_CLK_STATUS, "qcom,sde-sspp-clk-status", false,
  617. PROP_TYPE_BIT_OFFSET_ARRAY},
  618. {SSPP_SCALE_SIZE, "qcom,sde-sspp-scale-size", false, PROP_TYPE_U32},
  619. {SSPP_VIG_BLOCKS, "qcom,sde-sspp-vig-blocks", false, PROP_TYPE_NODE},
  620. {SSPP_DMA_BLOCKS, "qcom,sde-sspp-dma-blocks", false, PROP_TYPE_NODE},
  621. {SSPP_EXCL_RECT, "qcom,sde-sspp-excl-rect", false, PROP_TYPE_U32_ARRAY},
  622. {SSPP_SMART_DMA, "qcom,sde-sspp-smart-dma-priority", false,
  623. PROP_TYPE_U32_ARRAY},
  624. {SSPP_MAX_PER_PIPE_BW, "qcom,sde-max-per-pipe-bw-kbps", false,
  625. PROP_TYPE_U32_ARRAY},
  626. {SSPP_MAX_PER_PIPE_BW_HIGH, "qcom,sde-max-per-pipe-bw-high-kbps", false,
  627. PROP_TYPE_U32_ARRAY},
  628. };
  629. static struct sde_prop_type vig_prop[] = {
  630. [VIG_SUBBLOCK_INDEX] = {VIG_SUBBLOCK_INDEX, "cell-index", false,
  631. PROP_TYPE_U32},
  632. [VIG_TOP_OFF] = {VIG_TOP_OFF, "qcom,sde-vig-top-off", false,
  633. PROP_TYPE_U32},
  634. [VIG_QSEED_OFF] = {VIG_QSEED_OFF, "qcom,sde-vig-qseed-off", false,
  635. PROP_TYPE_U32},
  636. [VIG_QSEED_LEN] = {VIG_QSEED_LEN, "qcom,sde-vig-qseed-size", false,
  637. PROP_TYPE_U32},
  638. [VIG_CSC_OFF] = {VIG_CSC_OFF, "qcom,sde-vig-csc-off", false,
  639. PROP_TYPE_U32},
  640. [VIG_HSIC_PROP] = {VIG_HSIC_PROP, "qcom,sde-vig-hsic", false,
  641. PROP_TYPE_U32_ARRAY},
  642. [VIG_MEMCOLOR_PROP] = {VIG_MEMCOLOR_PROP, "qcom,sde-vig-memcolor",
  643. false, PROP_TYPE_U32_ARRAY},
  644. [VIG_PCC_PROP] = {VIG_PCC_PROP, "qcom,sde-vig-pcc", false,
  645. PROP_TYPE_U32_ARRAY},
  646. [VIG_GAMUT_PROP] = {VIG_GAMUT_PROP, "qcom,sde-vig-gamut", false,
  647. PROP_TYPE_U32_ARRAY},
  648. [VIG_IGC_PROP] = {VIG_IGC_PROP, "qcom,sde-vig-igc", false,
  649. PROP_TYPE_U32_ARRAY},
  650. [VIG_INVERSE_PMA] = {VIG_INVERSE_PMA, "qcom,sde-vig-inverse-pma", false,
  651. PROP_TYPE_BOOL},
  652. [VIG_FP16_IGC_PROP] = {VIG_FP16_IGC_PROP, "qcom,sde-fp16-igc", false,
  653. PROP_TYPE_U32_ARRAY},
  654. [VIG_FP16_GC_PROP] = {VIG_FP16_GC_PROP, "qcom,sde-fp16-gc", false,
  655. PROP_TYPE_U32_ARRAY},
  656. [VIG_FP16_CSC_PROP] = {VIG_FP16_CSC_PROP, "qcom,sde-fp16-csc", false,
  657. PROP_TYPE_U32_ARRAY},
  658. [VIG_FP16_UNMULT_PROP] = {VIG_FP16_UNMULT_PROP, "qcom,sde-fp16-unmult",
  659. false, PROP_TYPE_U32_ARRAY},
  660. };
  661. static struct sde_prop_type dma_prop[] = {
  662. [DMA_SUBBLOCK_INDEX] = {DMA_SUBBLOCK_INDEX, "cell-index", false,
  663. PROP_TYPE_U32},
  664. [DMA_TOP_OFF] = {DMA_TOP_OFF, "qcom,sde-dma-top-off", false,
  665. PROP_TYPE_U32},
  666. [DMA_IGC_PROP] = {DMA_IGC_PROP, "qcom,sde-dma-igc", false,
  667. PROP_TYPE_U32_ARRAY},
  668. [DMA_GC_PROP] = {DMA_GC_PROP, "qcom,sde-dma-gc", false,
  669. PROP_TYPE_U32_ARRAY},
  670. [DMA_DGM_INVERSE_PMA] = {DMA_DGM_INVERSE_PMA,
  671. "qcom,sde-dma-inverse-pma", false, PROP_TYPE_BOOL},
  672. [DMA_CSC_OFF] = {DMA_CSC_OFF, "qcom,sde-dma-csc-off", false,
  673. PROP_TYPE_U32},
  674. [DMA_FP16_IGC_PROP] = {DMA_FP16_IGC_PROP, "qcom,sde-fp16-igc", false,
  675. PROP_TYPE_U32_ARRAY},
  676. [DMA_FP16_GC_PROP] = {DMA_FP16_GC_PROP, "qcom,sde-fp16-gc", false,
  677. PROP_TYPE_U32_ARRAY},
  678. [DMA_FP16_CSC_PROP] = {DMA_FP16_CSC_PROP, "qcom,sde-fp16-csc", false,
  679. PROP_TYPE_U32_ARRAY},
  680. [DMA_FP16_UNMULT_PROP] = {DMA_FP16_UNMULT_PROP, "qcom,sde-fp16-unmult",
  681. false, PROP_TYPE_U32_ARRAY},
  682. };
  683. static struct sde_prop_type ctl_prop[] = {
  684. {HW_OFF, "qcom,sde-ctl-off", true, PROP_TYPE_U32_ARRAY},
  685. {HW_LEN, "qcom,sde-ctl-size", false, PROP_TYPE_U32},
  686. {HW_DISP, "qcom,sde-ctl-display-pref", false, PROP_TYPE_STRING_ARRAY},
  687. };
  688. struct sde_prop_type mixer_blend_prop[] = {
  689. {MIXER_BLEND_OP_OFF, "qcom,sde-mixer-blend-op-off", true,
  690. PROP_TYPE_U32_ARRAY},
  691. };
  692. static struct sde_prop_type mixer_prop[] = {
  693. {MIXER_OFF, "qcom,sde-mixer-off", true, PROP_TYPE_U32_ARRAY},
  694. {MIXER_LEN, "qcom,sde-mixer-size", false, PROP_TYPE_U32},
  695. {MIXER_PAIR_MASK, "qcom,sde-mixer-pair-mask", true,
  696. PROP_TYPE_U32_ARRAY},
  697. {MIXER_BLOCKS, "qcom,sde-mixer-blocks", false, PROP_TYPE_NODE},
  698. {MIXER_DISP, "qcom,sde-mixer-display-pref", false,
  699. PROP_TYPE_STRING_ARRAY},
  700. {MIXER_CWB, "qcom,sde-mixer-cwb-pref", false,
  701. PROP_TYPE_STRING_ARRAY},
  702. {MIXER_DCWB, "qcom,sde-mixer-dcwb-pref", false,
  703. PROP_TYPE_STRING_ARRAY},
  704. };
  705. static struct sde_prop_type mixer_blocks_prop[] = {
  706. {MIXER_GC_PROP, "qcom,sde-mixer-gc", false, PROP_TYPE_U32_ARRAY},
  707. };
  708. static struct sde_prop_type dspp_top_prop[] = {
  709. {DSPP_TOP_OFF, "qcom,sde-dspp-top-off", true, PROP_TYPE_U32},
  710. {DSPP_TOP_SIZE, "qcom,sde-dspp-top-size", false, PROP_TYPE_U32},
  711. };
  712. static struct sde_prop_type dspp_prop[] = {
  713. {DSPP_OFF, "qcom,sde-dspp-off", true, PROP_TYPE_U32_ARRAY},
  714. {DSPP_SIZE, "qcom,sde-dspp-size", false, PROP_TYPE_U32},
  715. {DSPP_BLOCKS, "qcom,sde-dspp-blocks", false, PROP_TYPE_NODE},
  716. };
  717. static struct sde_prop_type dspp_blocks_prop[] = {
  718. {DSPP_IGC_PROP, "qcom,sde-dspp-igc", false, PROP_TYPE_U32_ARRAY},
  719. {DSPP_PCC_PROP, "qcom,sde-dspp-pcc", false, PROP_TYPE_U32_ARRAY},
  720. {DSPP_GC_PROP, "qcom,sde-dspp-gc", false, PROP_TYPE_U32_ARRAY},
  721. {DSPP_HSIC_PROP, "qcom,sde-dspp-hsic", false, PROP_TYPE_U32_ARRAY},
  722. {DSPP_MEMCOLOR_PROP, "qcom,sde-dspp-memcolor", false,
  723. PROP_TYPE_U32_ARRAY},
  724. {DSPP_SIXZONE_PROP, "qcom,sde-dspp-sixzone", false,
  725. PROP_TYPE_U32_ARRAY},
  726. {DSPP_GAMUT_PROP, "qcom,sde-dspp-gamut", false, PROP_TYPE_U32_ARRAY},
  727. {DSPP_DITHER_PROP, "qcom,sde-dspp-dither", false, PROP_TYPE_U32_ARRAY},
  728. {DSPP_HIST_PROP, "qcom,sde-dspp-hist", false, PROP_TYPE_U32_ARRAY},
  729. {DSPP_VLUT_PROP, "qcom,sde-dspp-vlut", false, PROP_TYPE_U32_ARRAY},
  730. };
  731. static struct sde_prop_type ad_prop[] = {
  732. {AD_OFF, "qcom,sde-dspp-ad-off", false, PROP_TYPE_U32_ARRAY},
  733. {AD_VERSION, "qcom,sde-dspp-ad-version", false, PROP_TYPE_U32},
  734. };
  735. static struct sde_prop_type ltm_prop[] = {
  736. {LTM_OFF, "qcom,sde-dspp-ltm-off", false, PROP_TYPE_U32_ARRAY},
  737. {LTM_VERSION, "qcom,sde-dspp-ltm-version", false, PROP_TYPE_U32},
  738. };
  739. static struct sde_prop_type rc_prop[] = {
  740. {RC_OFF, "qcom,sde-dspp-rc-off", false, PROP_TYPE_U32_ARRAY},
  741. {RC_LEN, "qcom,sde-dspp-rc-size", false, PROP_TYPE_U32},
  742. {RC_VERSION, "qcom,sde-dspp-rc-version", false, PROP_TYPE_U32},
  743. {RC_MEM_TOTAL_SIZE, "qcom,sde-dspp-rc-mem-size", false, PROP_TYPE_U32},
  744. {RC_MIN_REGION_WIDTH, "qcom,sde-dspp-rc-min-region-width", false, PROP_TYPE_U32},
  745. };
  746. static struct sde_prop_type spr_prop[] = {
  747. {SPR_OFF, "qcom,sde-dspp-spr-off", false, PROP_TYPE_U32_ARRAY},
  748. {SPR_LEN, "qcom,sde-dspp-spr-size", false, PROP_TYPE_U32},
  749. {SPR_VERSION, "qcom,sde-dspp-spr-version", false, PROP_TYPE_U32},
  750. };
  751. static struct sde_prop_type ds_top_prop[] = {
  752. {DS_TOP_OFF, "qcom,sde-dest-scaler-top-off", false, PROP_TYPE_U32},
  753. {DS_TOP_LEN, "qcom,sde-dest-scaler-top-size", false, PROP_TYPE_U32},
  754. {DS_TOP_INPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-input-linewidth",
  755. false, PROP_TYPE_U32},
  756. {DS_TOP_OUTPUT_LINEWIDTH, "qcom,sde-max-dest-scaler-output-linewidth",
  757. false, PROP_TYPE_U32},
  758. };
  759. static struct sde_prop_type ds_prop[] = {
  760. {DS_OFF, "qcom,sde-dest-scaler-off", false, PROP_TYPE_U32_ARRAY},
  761. {DS_LEN, "qcom,sde-dest-scaler-size", false, PROP_TYPE_U32},
  762. };
  763. static struct sde_prop_type pp_prop[] = {
  764. {PP_OFF, "qcom,sde-pp-off", true, PROP_TYPE_U32_ARRAY},
  765. {PP_LEN, "qcom,sde-pp-size", false, PROP_TYPE_U32},
  766. {PP_CWB, "qcom,sde-pp-cwb", false, PROP_TYPE_U32_ARRAY},
  767. {TE_OFF, "qcom,sde-te-off", false, PROP_TYPE_U32_ARRAY},
  768. {TE_LEN, "qcom,sde-te-size", false, PROP_TYPE_U32},
  769. {TE2_OFF, "qcom,sde-te2-off", false, PROP_TYPE_U32_ARRAY},
  770. {TE2_LEN, "qcom,sde-te2-size", false, PROP_TYPE_U32},
  771. {PP_SLAVE, "qcom,sde-pp-slave", false, PROP_TYPE_U32_ARRAY},
  772. {DITHER_OFF, "qcom,sde-dither-off", false, PROP_TYPE_U32_ARRAY},
  773. {DITHER_LEN, "qcom,sde-dither-size", false, PROP_TYPE_U32},
  774. {DITHER_VER, "qcom,sde-dither-version", false, PROP_TYPE_U32},
  775. {CWB_DITHER, "qcom,sde-cwb-dither", false, PROP_TYPE_U32_ARRAY},
  776. {PP_MERGE_3D_ID, "qcom,sde-pp-merge-3d-id", false, PROP_TYPE_U32_ARRAY},
  777. };
  778. static struct sde_prop_type dsc_prop[] = {
  779. {DSC_OFF, "qcom,sde-dsc-off", false, PROP_TYPE_U32_ARRAY},
  780. {DSC_LEN, "qcom,sde-dsc-size", false, PROP_TYPE_U32},
  781. {DSC_PAIR_MASK, "qcom,sde-dsc-pair-mask", false, PROP_TYPE_U32_ARRAY},
  782. {DSC_REV, "qcom,sde-dsc-hw-rev", false, PROP_TYPE_STRING},
  783. {DSC_ENC, "qcom,sde-dsc-enc", false, PROP_TYPE_U32_ARRAY},
  784. {DSC_ENC_LEN, "qcom,sde-dsc-enc-size", false, PROP_TYPE_U32},
  785. {DSC_CTL, "qcom,sde-dsc-ctl", false, PROP_TYPE_U32_ARRAY},
  786. {DSC_CTL_LEN, "qcom,sde-dsc-ctl-size", false, PROP_TYPE_U32},
  787. {DSC_422, "qcom,sde-dsc-native422-supp", false, PROP_TYPE_U32_ARRAY},
  788. {DSC_LINEWIDTH, "qcom,sde-dsc-linewidth", false, PROP_TYPE_U32},
  789. };
  790. static struct sde_prop_type vdc_prop[] = {
  791. {VDC_OFF, "qcom,sde-vdc-off", false, PROP_TYPE_U32_ARRAY},
  792. {VDC_LEN, "qcom,sde-vdc-size", false, PROP_TYPE_U32},
  793. {VDC_REV, "qcom,sde-vdc-hw-rev", false, PROP_TYPE_STRING},
  794. {VDC_ENC, "qcom,sde-vdc-enc", false, PROP_TYPE_U32_ARRAY},
  795. {VDC_ENC_LEN, "qcom,sde-vdc-enc-size", false, PROP_TYPE_U32},
  796. {VDC_CTL, "qcom,sde-vdc-ctl", false, PROP_TYPE_U32_ARRAY},
  797. {VDC_CTL_LEN, "qcom,sde-vdc-ctl-size", false, PROP_TYPE_U32},
  798. };
  799. static struct sde_prop_type cdm_prop[] = {
  800. {HW_OFF, "qcom,sde-cdm-off", false, PROP_TYPE_U32_ARRAY},
  801. {HW_LEN, "qcom,sde-cdm-size", false, PROP_TYPE_U32},
  802. };
  803. static struct sde_prop_type intf_prop[] = {
  804. {INTF_OFF, "qcom,sde-intf-off", true, PROP_TYPE_U32_ARRAY},
  805. {INTF_LEN, "qcom,sde-intf-size", false, PROP_TYPE_U32},
  806. {INTF_PREFETCH, "qcom,sde-intf-max-prefetch-lines", false,
  807. PROP_TYPE_U32_ARRAY},
  808. {INTF_TYPE, "qcom,sde-intf-type", false, PROP_TYPE_STRING_ARRAY},
  809. {INTF_TE_IRQ, "qcom,sde-intf-tear-irq-off", false, PROP_TYPE_U32_ARRAY},
  810. };
  811. static struct sde_prop_type wb_prop[] = {
  812. {WB_OFF, "qcom,sde-wb-off", false, PROP_TYPE_U32_ARRAY},
  813. {WB_LEN, "qcom,sde-wb-size", false, PROP_TYPE_U32},
  814. {WB_ID, "qcom,sde-wb-id", false, PROP_TYPE_U32_ARRAY},
  815. {WB_XIN_ID, "qcom,sde-wb-xin-id", false, PROP_TYPE_U32_ARRAY},
  816. {WB_CLK_CTRL, "qcom,sde-wb-clk-ctrl", false,
  817. PROP_TYPE_BIT_OFFSET_ARRAY},
  818. {WB_CLK_STATUS, "qcom,sde-wb-clk-status", false,
  819. PROP_TYPE_BIT_OFFSET_ARRAY},
  820. };
  821. static struct sde_prop_type dnsc_blur_prop[] = {
  822. {DNSC_BLUR_OFF, "qcom,sde-dnsc-blur-off", false, PROP_TYPE_U32_ARRAY},
  823. {DNSC_BLUR_LEN, "qcom,sde-dnsc-blur-size", false, PROP_TYPE_U32},
  824. {DNSC_BLUR_VERSION, "qcom,sde-dnsc-blur-version", false, PROP_TYPE_U32},
  825. {DNSC_BLUR_GAUS_LUT_OFF, "qcom,sde-dnsc-blur-gaus-lut-off", false, PROP_TYPE_U32_ARRAY},
  826. {DNSC_BLUR_GAUS_LUT_LEN, "qcom,sde-dnsc-blur-gaus-lut-size", false, PROP_TYPE_U32},
  827. {DNSC_BLUR_DITHER_OFF, "qcom,sde-dnsc-blur-dither-off", false, PROP_TYPE_U32_ARRAY},
  828. {DNSC_BLUR_DITHER_LEN, "qcom,sde-dnsc-blur-dither-size", false, PROP_TYPE_U32},
  829. };
  830. static struct sde_prop_type vbif_prop[] = {
  831. {VBIF_OFF, "qcom,sde-vbif-off", true, PROP_TYPE_U32_ARRAY},
  832. {VBIF_LEN, "qcom,sde-vbif-size", false, PROP_TYPE_U32},
  833. {VBIF_ID, "qcom,sde-vbif-id", false, PROP_TYPE_U32_ARRAY},
  834. {VBIF_DEFAULT_OT_RD_LIMIT, "qcom,sde-vbif-default-ot-rd-limit", false, PROP_TYPE_U32},
  835. {VBIF_DEFAULT_OT_WR_LIMIT, "qcom,sde-vbif-default-ot-wr-limit", false, PROP_TYPE_U32},
  836. {VBIF_DYNAMIC_OT_RD_LIMIT, "qcom,sde-vbif-dynamic-ot-rd-limit", false, PROP_TYPE_U32_ARRAY},
  837. {VBIF_DYNAMIC_OT_WR_LIMIT, "qcom,sde-vbif-dynamic-ot-wr-limit", false, PROP_TYPE_U32_ARRAY},
  838. {VBIF_MEMTYPE_0, "qcom,sde-vbif-memtype-0", false, PROP_TYPE_U32_ARRAY},
  839. {VBIF_MEMTYPE_1, "qcom,sde-vbif-memtype-1", false, PROP_TYPE_U32_ARRAY},
  840. {VBIF_QOS_RT_REMAP, "qcom,sde-vbif-qos-rt-remap", false, PROP_TYPE_U32_ARRAY},
  841. {VBIF_QOS_NRT_REMAP, "qcom,sde-vbif-qos-nrt-remap", false, PROP_TYPE_U32_ARRAY},
  842. {VBIF_QOS_CWB_REMAP, "qcom,sde-vbif-qos-cwb-remap", false, PROP_TYPE_U32_ARRAY},
  843. {VBIF_QOS_LUTDMA_REMAP, "qcom,sde-vbif-qos-lutdma-remap", false, PROP_TYPE_U32_ARRAY},
  844. {VBIF_QOS_CNOC_REMAP, "qcom,sde-vbif-qos-cnoc-remap", false, PROP_TYPE_U32_ARRAY},
  845. {VBIF_QOS_OFFLINE_WB_REMAP, "qcom,sde-vbif-qos-offline-wb-remap", false,
  846. PROP_TYPE_U32_ARRAY},
  847. };
  848. static struct sde_prop_type uidle_prop[] = {
  849. {UIDLE_OFF, "qcom,sde-uidle-off", false, PROP_TYPE_U32},
  850. {UIDLE_LEN, "qcom,sde-uidle-size", false, PROP_TYPE_U32},
  851. };
  852. static struct sde_prop_type reg_dma_prop[REG_DMA_PROP_MAX] = {
  853. [REG_DMA_OFF] = {REG_DMA_OFF, "qcom,sde-reg-dma-off", false,
  854. PROP_TYPE_U32_ARRAY},
  855. [REG_DMA_ID] = {REG_DMA_ID, "qcom,sde-reg-dma-id", false,
  856. PROP_TYPE_U32_ARRAY},
  857. [REG_DMA_VERSION] = {REG_DMA_VERSION, "qcom,sde-reg-dma-version",
  858. false, PROP_TYPE_U32},
  859. [REG_DMA_TRIGGER_OFF] = {REG_DMA_TRIGGER_OFF,
  860. "qcom,sde-reg-dma-trigger-off", false,
  861. PROP_TYPE_U32},
  862. [REG_DMA_BROADCAST_DISABLED] = {REG_DMA_BROADCAST_DISABLED,
  863. "qcom,sde-reg-dma-broadcast-disabled", false, PROP_TYPE_BOOL},
  864. [REG_DMA_XIN_ID] = {REG_DMA_XIN_ID,
  865. "qcom,sde-reg-dma-xin-id", false, PROP_TYPE_U32},
  866. [REG_DMA_CLK_CTRL] = {REG_DMA_CLK_CTRL,
  867. "qcom,sde-reg-dma-clk-ctrl", false, PROP_TYPE_BIT_OFFSET_ARRAY},
  868. };
  869. static struct sde_prop_type merge_3d_prop[] = {
  870. {HW_OFF, "qcom,sde-merge-3d-off", false, PROP_TYPE_U32_ARRAY},
  871. {HW_LEN, "qcom,sde-merge-3d-size", false, PROP_TYPE_U32},
  872. };
  873. static struct sde_prop_type qdss_prop[] = {
  874. {HW_OFF, "qcom,sde-qdss-off", false, PROP_TYPE_U32_ARRAY},
  875. {HW_LEN, "qcom,sde-qdss-size", false, PROP_TYPE_U32},
  876. };
  877. static struct sde_prop_type demura_prop[] = {
  878. [DEMURA_OFF] = {DEMURA_OFF, "qcom,sde-dspp-demura-off", false,
  879. PROP_TYPE_U32_ARRAY},
  880. [DEMURA_LEN] = {DEMURA_LEN, "qcom,sde-dspp-demura-size", false,
  881. PROP_TYPE_U32},
  882. [DEMURA_VERSION] = {DEMURA_VERSION, "qcom,sde-dspp-demura-version",
  883. false, PROP_TYPE_U32},
  884. };
  885. static struct sde_prop_type noise_layer_prop[] = {
  886. [NOISE_LAYER_OFF] = {NOISE_LAYER_OFF, "qcom,sde-lm-noise-off",
  887. false, PROP_TYPE_U32},
  888. [NOISE_LAYER_VERSION] = {NOISE_LAYER_VERSION,
  889. "qcom,sde-lm-noise-version", false, PROP_TYPE_U32},
  890. };
  891. /*************************************************************
  892. * static API list
  893. *************************************************************/
  894. static int _sde_lm_noise_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg);
  895. static int _parse_dt_u32_handler(struct device_node *np,
  896. char *prop_name, u32 *offsets, int len, bool mandatory)
  897. {
  898. int rc = -EINVAL;
  899. if (len > MAX_SDE_HW_BLK) {
  900. SDE_ERROR(
  901. "prop: %s tries out of bound access for u32 array read len: %d\n",
  902. prop_name, len);
  903. return -E2BIG;
  904. }
  905. rc = of_property_read_u32_array(np, prop_name, offsets, len);
  906. if (rc && mandatory)
  907. SDE_ERROR("mandatory prop: %s u32 array read len:%d\n",
  908. prop_name, len);
  909. else if (rc)
  910. SDE_DEBUG("optional prop: %s u32 array read len:%d\n",
  911. prop_name, len);
  912. return rc;
  913. }
  914. static int _parse_dt_bit_offset(struct device_node *np,
  915. char *prop_name, struct sde_prop_value *prop_value, u32 prop_index,
  916. u32 count, bool mandatory)
  917. {
  918. int rc = 0, len, i, j;
  919. const u32 *arr;
  920. arr = of_get_property(np, prop_name, &len);
  921. if (arr) {
  922. len /= sizeof(u32);
  923. len &= ~0x1;
  924. if (len > (MAX_SDE_HW_BLK * MAX_BIT_OFFSET)) {
  925. SDE_ERROR(
  926. "prop: %s len: %d will lead to out of bound access\n",
  927. prop_name, len / MAX_BIT_OFFSET);
  928. return -E2BIG;
  929. }
  930. for (i = 0, j = 0; i < len; j++) {
  931. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 0) =
  932. be32_to_cpu(arr[i]);
  933. i++;
  934. PROP_BITVALUE_ACCESS(prop_value, prop_index, j, 1) =
  935. be32_to_cpu(arr[i]);
  936. i++;
  937. }
  938. } else {
  939. if (mandatory) {
  940. SDE_ERROR("error mandatory property '%s' not found\n",
  941. prop_name);
  942. rc = -EINVAL;
  943. } else {
  944. SDE_DEBUG("error optional property '%s' not found\n",
  945. prop_name);
  946. }
  947. }
  948. return rc;
  949. }
  950. static int _validate_dt_entry(struct device_node *np,
  951. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  952. int *off_count)
  953. {
  954. int rc = 0, i, val;
  955. struct device_node *snp = NULL;
  956. if (off_count) {
  957. *off_count = of_property_count_u32_elems(np,
  958. sde_prop[0].prop_name);
  959. if ((*off_count > MAX_BLOCKS) || (*off_count < 0)) {
  960. if (sde_prop[0].is_mandatory) {
  961. SDE_ERROR(
  962. "invalid hw offset prop name:%s count: %d\n",
  963. sde_prop[0].prop_name, *off_count);
  964. rc = -EINVAL;
  965. }
  966. *off_count = 0;
  967. memset(prop_count, 0, sizeof(int) * prop_size);
  968. return rc;
  969. }
  970. }
  971. for (i = 0; i < prop_size; i++) {
  972. switch (sde_prop[i].type) {
  973. case PROP_TYPE_U32:
  974. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  975. &val);
  976. if (!rc)
  977. prop_count[i] = 1;
  978. break;
  979. case PROP_TYPE_U32_ARRAY:
  980. prop_count[i] = of_property_count_u32_elems(np,
  981. sde_prop[i].prop_name);
  982. if (prop_count[i] < 0)
  983. rc = prop_count[i];
  984. break;
  985. case PROP_TYPE_STRING_ARRAY:
  986. prop_count[i] = of_property_count_strings(np,
  987. sde_prop[i].prop_name);
  988. if (prop_count[i] < 0)
  989. rc = prop_count[i];
  990. break;
  991. case PROP_TYPE_BIT_OFFSET_ARRAY:
  992. of_get_property(np, sde_prop[i].prop_name, &val);
  993. prop_count[i] = val / (MAX_BIT_OFFSET * sizeof(u32));
  994. break;
  995. case PROP_TYPE_NODE:
  996. snp = of_get_child_by_name(np,
  997. sde_prop[i].prop_name);
  998. if (!snp)
  999. rc = -EINVAL;
  1000. break;
  1001. case PROP_TYPE_BOOL:
  1002. /**
  1003. * No special handling for bool properties here.
  1004. * They will always exist, with value indicating
  1005. * if the given key is present or not.
  1006. */
  1007. prop_count[i] = 1;
  1008. break;
  1009. default:
  1010. SDE_DEBUG("invalid property type:%d\n",
  1011. sde_prop[i].type);
  1012. break;
  1013. }
  1014. SDE_DEBUG(
  1015. "prop id:%d prop name:%s prop type:%d prop_count:%d\n",
  1016. i, sde_prop[i].prop_name,
  1017. sde_prop[i].type, prop_count[i]);
  1018. if (rc && sde_prop[i].is_mandatory &&
  1019. ((sde_prop[i].type == PROP_TYPE_U32) ||
  1020. (sde_prop[i].type == PROP_TYPE_NODE))) {
  1021. SDE_ERROR("prop:%s not present\n",
  1022. sde_prop[i].prop_name);
  1023. goto end;
  1024. } else if (sde_prop[i].type == PROP_TYPE_U32 ||
  1025. sde_prop[i].type == PROP_TYPE_BOOL ||
  1026. sde_prop[i].type == PROP_TYPE_NODE) {
  1027. rc = 0;
  1028. continue;
  1029. }
  1030. if (off_count && (prop_count[i] != *off_count) &&
  1031. sde_prop[i].is_mandatory) {
  1032. SDE_ERROR(
  1033. "prop:%s count:%d is different compared to offset array:%d\n",
  1034. sde_prop[i].prop_name,
  1035. prop_count[i], *off_count);
  1036. rc = -EINVAL;
  1037. goto end;
  1038. } else if (off_count && prop_count[i] != *off_count) {
  1039. SDE_DEBUG(
  1040. "prop:%s count:%d is different compared to offset array:%d\n",
  1041. sde_prop[i].prop_name,
  1042. prop_count[i], *off_count);
  1043. rc = 0;
  1044. }
  1045. if (prop_count[i] < 0) {
  1046. prop_count[i] = 0;
  1047. if (sde_prop[i].is_mandatory) {
  1048. SDE_ERROR("prop:%s count:%d is negative\n",
  1049. sde_prop[i].prop_name, prop_count[i]);
  1050. rc = -EINVAL;
  1051. } else {
  1052. rc = 0;
  1053. SDE_DEBUG("prop:%s count:%d is negative\n",
  1054. sde_prop[i].prop_name, prop_count[i]);
  1055. }
  1056. }
  1057. }
  1058. end:
  1059. return rc;
  1060. }
  1061. static int _read_dt_entry(struct device_node *np,
  1062. struct sde_prop_type *sde_prop, u32 prop_size, int *prop_count,
  1063. bool *prop_exists,
  1064. struct sde_prop_value *prop_value)
  1065. {
  1066. int rc = 0, i, j;
  1067. for (i = 0; i < prop_size; i++) {
  1068. prop_exists[i] = true;
  1069. switch (sde_prop[i].type) {
  1070. case PROP_TYPE_U32:
  1071. rc = of_property_read_u32(np, sde_prop[i].prop_name,
  1072. &PROP_VALUE_ACCESS(prop_value, i, 0));
  1073. SDE_DEBUG(
  1074. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1075. i, sde_prop[i].prop_name,
  1076. sde_prop[i].type,
  1077. PROP_VALUE_ACCESS(prop_value, i, 0));
  1078. if (rc)
  1079. prop_exists[i] = false;
  1080. break;
  1081. case PROP_TYPE_BOOL:
  1082. PROP_VALUE_ACCESS(prop_value, i, 0) =
  1083. of_property_read_bool(np,
  1084. sde_prop[i].prop_name);
  1085. SDE_DEBUG(
  1086. "prop id:%d prop name:%s prop type:%d value:0x%x\n",
  1087. i, sde_prop[i].prop_name,
  1088. sde_prop[i].type,
  1089. PROP_VALUE_ACCESS(prop_value, i, 0));
  1090. break;
  1091. case PROP_TYPE_U32_ARRAY:
  1092. rc = _parse_dt_u32_handler(np, sde_prop[i].prop_name,
  1093. &PROP_VALUE_ACCESS(prop_value, i, 0),
  1094. prop_count[i], sde_prop[i].is_mandatory);
  1095. if (rc && sde_prop[i].is_mandatory) {
  1096. SDE_ERROR(
  1097. "%s prop validation success but read failed\n",
  1098. sde_prop[i].prop_name);
  1099. prop_exists[i] = false;
  1100. goto end;
  1101. } else {
  1102. if (rc)
  1103. prop_exists[i] = false;
  1104. /* only for debug purpose */
  1105. SDE_DEBUG(
  1106. "prop id:%d prop name:%s prop type:%d",
  1107. i, sde_prop[i].prop_name,
  1108. sde_prop[i].type);
  1109. for (j = 0; j < prop_count[i]; j++)
  1110. SDE_DEBUG(" value[%d]:0x%x ", j,
  1111. PROP_VALUE_ACCESS(prop_value, i,
  1112. j));
  1113. SDE_DEBUG("\n");
  1114. }
  1115. break;
  1116. case PROP_TYPE_BIT_OFFSET_ARRAY:
  1117. rc = _parse_dt_bit_offset(np, sde_prop[i].prop_name,
  1118. prop_value, i, prop_count[i],
  1119. sde_prop[i].is_mandatory);
  1120. if (rc && sde_prop[i].is_mandatory) {
  1121. SDE_ERROR(
  1122. "%s prop validation success but read failed\n",
  1123. sde_prop[i].prop_name);
  1124. prop_exists[i] = false;
  1125. goto end;
  1126. } else {
  1127. if (rc)
  1128. prop_exists[i] = false;
  1129. SDE_DEBUG(
  1130. "prop id:%d prop name:%s prop type:%d",
  1131. i, sde_prop[i].prop_name,
  1132. sde_prop[i].type);
  1133. for (j = 0; j < prop_count[i]; j++)
  1134. SDE_DEBUG(
  1135. "count[%d]: bit:0x%x off:0x%x\n", j,
  1136. PROP_BITVALUE_ACCESS(prop_value,
  1137. i, j, 0),
  1138. PROP_BITVALUE_ACCESS(prop_value,
  1139. i, j, 1));
  1140. SDE_DEBUG("\n");
  1141. }
  1142. break;
  1143. case PROP_TYPE_NODE:
  1144. /* Node will be parsed in calling function */
  1145. rc = 0;
  1146. break;
  1147. default:
  1148. SDE_DEBUG("invalid property type:%d\n",
  1149. sde_prop[i].type);
  1150. break;
  1151. }
  1152. rc = 0;
  1153. }
  1154. end:
  1155. return rc;
  1156. }
  1157. /**
  1158. * sde_get_dt_props - allocate and return prop counts, exists & values arrays
  1159. * @np - device node
  1160. * @prop_max - <BLK>_PROP_MAX enum, this will be number of values allocated
  1161. * @sde_prop - pointer to prop table
  1162. * @prop_size - size of prop table
  1163. * @off_count - pointer to callers off_count
  1164. *
  1165. * @Returns - valid pointer or -ve error code (can never return NULL)
  1166. * If a non-NULL off_count pointer is given, the value it points to will be
  1167. * updated with the number of elements in the offset array (entry 0 in table).
  1168. * Caller MUST free this object using sde_put_dt_props after parsing values.
  1169. */
  1170. static struct sde_dt_props *sde_get_dt_props(struct device_node *np,
  1171. size_t prop_max, struct sde_prop_type *sde_prop,
  1172. u32 prop_size, u32 *off_count)
  1173. {
  1174. struct sde_dt_props *props;
  1175. int rc = -ENOMEM;
  1176. props = kzalloc(sizeof(*props), GFP_KERNEL);
  1177. if (!props)
  1178. return ERR_PTR(rc);
  1179. props->values = kcalloc(prop_max, sizeof(*props->values),
  1180. GFP_KERNEL);
  1181. if (!props->values)
  1182. goto free_props;
  1183. rc = _validate_dt_entry(np, sde_prop, prop_size, props->counts,
  1184. off_count);
  1185. if (rc)
  1186. goto free_vals;
  1187. rc = _read_dt_entry(np, sde_prop, prop_size, props->counts,
  1188. props->exists, props->values);
  1189. if (rc)
  1190. goto free_vals;
  1191. return props;
  1192. free_vals:
  1193. kfree(props->values);
  1194. free_props:
  1195. kfree(props);
  1196. return ERR_PTR(rc);
  1197. }
  1198. /* sde_put_dt_props - free an sde_dt_props object obtained with "get" */
  1199. static void sde_put_dt_props(struct sde_dt_props *props)
  1200. {
  1201. if (!props)
  1202. return;
  1203. kfree(props->values);
  1204. kfree(props);
  1205. }
  1206. static int _add_to_irq_offset_list(struct sde_mdss_cfg *sde_cfg,
  1207. enum sde_intr_hwblk_type blk_type, u32 instance, u32 offset)
  1208. {
  1209. struct sde_intr_irq_offsets *item = NULL;
  1210. bool err = false;
  1211. switch (blk_type) {
  1212. case SDE_INTR_HWBLK_TOP:
  1213. if (instance >= SDE_INTR_TOP_MAX)
  1214. err = true;
  1215. break;
  1216. case SDE_INTR_HWBLK_INTF:
  1217. if (instance >= INTF_MAX)
  1218. err = true;
  1219. break;
  1220. case SDE_INTR_HWBLK_AD4:
  1221. if (instance >= AD_MAX)
  1222. err = true;
  1223. break;
  1224. case SDE_INTR_HWBLK_INTF_TEAR:
  1225. if (instance >= INTF_MAX)
  1226. err = true;
  1227. break;
  1228. case SDE_INTR_HWBLK_LTM:
  1229. if (instance >= LTM_MAX)
  1230. err = true;
  1231. break;
  1232. case SDE_INTR_HWBLK_WB:
  1233. if (instance >= WB_MAX)
  1234. err = true;
  1235. break;
  1236. default:
  1237. SDE_ERROR("invalid hwblk_type: %d", blk_type);
  1238. return -EINVAL;
  1239. }
  1240. if (err) {
  1241. SDE_ERROR("unable to map instance %d for blk type %d",
  1242. instance, blk_type);
  1243. return -EINVAL;
  1244. }
  1245. /* Check for existing list entry */
  1246. item = sde_hw_intr_list_lookup(sde_cfg, blk_type, instance);
  1247. if (IS_ERR_OR_NULL(item)) {
  1248. SDE_DEBUG("adding intr type %d idx %d offset 0x%x\n",
  1249. blk_type, instance, offset);
  1250. } else if (item->base_offset == offset) {
  1251. SDE_INFO("duplicate intr %d/%d offset 0x%x, skipping\n",
  1252. blk_type, instance, offset);
  1253. return 0;
  1254. } else {
  1255. SDE_ERROR("type %d, idx %d in list with offset 0x%x != 0x%x\n",
  1256. blk_type, instance, item->base_offset, offset);
  1257. return -EINVAL;
  1258. }
  1259. item = kzalloc(sizeof(*item), GFP_KERNEL);
  1260. if (!item) {
  1261. SDE_ERROR("memory allocation failed!\n");
  1262. return -ENOMEM;
  1263. }
  1264. INIT_LIST_HEAD(&item->list);
  1265. item->type = blk_type;
  1266. item->instance_idx = instance;
  1267. item->base_offset = offset;
  1268. list_add_tail(&item->list, &sde_cfg->irq_offset_list);
  1269. return 0;
  1270. }
  1271. /* VIG color management (VCM) feature setup */
  1272. static bool _sde_sspp_setup_vcm(struct sde_sspp_cfg *sspp,
  1273. const struct sde_dt_props *props, const char *name,
  1274. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1275. {
  1276. bool exists = props->exists[prop];
  1277. if (exists) {
  1278. blk->id = type;
  1279. blk->len = 0;
  1280. set_bit(type, (unsigned long *) &sspp->features_ext);
  1281. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1282. blk->regdma_base = SSPP_GET_REGDMA_BASE(blk->base, sspp->sblk->top_off);
  1283. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1284. sspp->id - SSPP_VIG0);
  1285. if (versioned)
  1286. blk->version = PROP_VALUE_ACCESS(props->values,
  1287. prop, 1);
  1288. } else {
  1289. blk->id = 0;
  1290. }
  1291. return exists;
  1292. }
  1293. static void _sde_sspp_setup_vigs_pp(struct sde_dt_props *props,
  1294. struct sde_mdss_cfg *sde_cfg, struct sde_sspp_cfg *sspp)
  1295. {
  1296. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1297. if (!props)
  1298. return;
  1299. if (sde_cfg->csc_type == SDE_SSPP_CSC)
  1300. _sde_sspp_setup_vcm(sspp, props, "sspp_csc", &sblk->csc_blk,
  1301. SDE_SSPP_CSC, VIG_CSC_OFF, false);
  1302. else if (sde_cfg->csc_type == SDE_SSPP_CSC_10BIT)
  1303. _sde_sspp_setup_vcm(sspp, props, "sspp_csc", &sblk->csc_blk,
  1304. SDE_SSPP_CSC_10BIT, VIG_CSC_OFF, false);
  1305. _sde_sspp_setup_vcm(sspp, props, "sspp_hsic", &sblk->hsic_blk,
  1306. SDE_SSPP_HSIC, VIG_HSIC_PROP, true);
  1307. _sde_sspp_setup_vcm(sspp, props, "sspp_memcolor", &sblk->memcolor_blk,
  1308. SDE_SSPP_MEMCOLOR, VIG_MEMCOLOR_PROP, true);
  1309. _sde_sspp_setup_vcm(sspp, props, "sspp_pcc", &sblk->pcc_blk,
  1310. SDE_SSPP_PCC, VIG_PCC_PROP, true);
  1311. _sde_sspp_setup_vcm(sspp, props, "sspp_vig_gamut", &sblk->gamut_blk,
  1312. SDE_SSPP_VIG_GAMUT, VIG_GAMUT_PROP, true);
  1313. _sde_sspp_setup_vcm(sspp, props, "sspp_vig_igc", &sblk->igc_blk[0],
  1314. SDE_SSPP_VIG_IGC, VIG_IGC_PROP, true);
  1315. if (props->exists[VIG_INVERSE_PMA]) {
  1316. set_bit(SDE_SSPP_INVERSE_PMA, &sspp->features);
  1317. sblk->unmult_offset[0] = SDE_VIG_UNMULT;
  1318. }
  1319. }
  1320. static int _sde_sspp_setup_vigs(struct device_node *np,
  1321. struct sde_mdss_cfg *sde_cfg)
  1322. {
  1323. int i = 0, j = 0, rc = 0;
  1324. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1325. struct sde_dt_props *props_tmp = NULL;
  1326. struct device_node *snp = NULL;
  1327. int vig_count = 0, vcm_count = 0;
  1328. const char *type;
  1329. snp = of_get_child_by_name(np, sspp_prop[SSPP_VIG_BLOCKS].prop_name);
  1330. if (!snp)
  1331. return 0;
  1332. /* Assume sub nodes are in rect order */
  1333. vcm_count = of_get_child_count(snp);
  1334. if (vcm_count > 0) {
  1335. struct device_node *vcm_snp;
  1336. if (vcm_count > SSPP_SUBBLK_COUNT_MAX) {
  1337. SDE_ERROR("exceeded max vcm sub-block count!");
  1338. vcm_count = SSPP_SUBBLK_COUNT_MAX;
  1339. }
  1340. for_each_child_of_node(snp, vcm_snp) {
  1341. props_tmp = sde_get_dt_props(vcm_snp,
  1342. VIG_PROP_MAX, vig_prop,
  1343. ARRAY_SIZE(vig_prop), NULL);
  1344. if (IS_ERR(props_tmp)) {
  1345. rc = PTR_ERR(props_tmp);
  1346. props_tmp = NULL;
  1347. goto end;
  1348. }
  1349. if (!props_tmp->exists[VIG_SUBBLOCK_INDEX]) {
  1350. SDE_ERROR("vcm rect index must be specified!");
  1351. goto end;
  1352. }
  1353. i = PROP_VALUE_ACCESS(props_tmp->values, VIG_SUBBLOCK_INDEX, 0);
  1354. if (i >= SSPP_SUBBLK_COUNT_MAX) {
  1355. SDE_ERROR("invalid vcm rect index: %d", i);
  1356. goto end;
  1357. } else if (props[i] != NULL) {
  1358. SDE_ERROR("vcm rect index must be unique! repeat: %d", i);
  1359. goto end;
  1360. }
  1361. props[i] = props_tmp;
  1362. props_tmp = NULL;
  1363. }
  1364. } else {
  1365. props[0] = sde_get_dt_props(snp, VIG_PROP_MAX, vig_prop,
  1366. ARRAY_SIZE(vig_prop), NULL);
  1367. }
  1368. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1369. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1370. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1371. of_property_read_string_index(np,
  1372. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1373. if (strcmp(type, "vig"))
  1374. continue;
  1375. sblk->maxlinewidth = sde_cfg->vig_sspp_linewidth;
  1376. sblk->scaling_linewidth = sde_cfg->scaling_linewidth;
  1377. sblk->maxupscale = MAX_UPSCALE_RATIO;
  1378. sblk->maxdwnscale = MAX_DOWNSCALE_RATIO;
  1379. sspp->id = SSPP_VIG0 + vig_count;
  1380. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1381. sspp->id - SSPP_VIG0);
  1382. sspp->clk_ctrl = SDE_CLK_CTRL_VIG0 + vig_count;
  1383. sspp->type = SSPP_TYPE_VIG;
  1384. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1385. if (sde_cfg->vbif_qos_nlvl == 8)
  1386. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1387. vig_count++;
  1388. /* Obtain sub block top, or maintain backwards compatibility */
  1389. if (props[0] && props[0]->exists[VIG_TOP_OFF])
  1390. sblk->top_off = PROP_VALUE_ACCESS(props[0]->values, VIG_TOP_OFF, 0);
  1391. else
  1392. sblk->top_off = 0x200;
  1393. sblk->format_list = sde_cfg->vig_formats;
  1394. sblk->virt_format_list = sde_cfg->virt_vig_formats;
  1395. sblk->num_fp16_igc_blk = 0;
  1396. sblk->num_fp16_gc_blk = 0;
  1397. sblk->num_fp16_csc_blk = 0;
  1398. sblk->num_fp16_unmult_blk = 0;
  1399. for (j = 0; j < SSPP_SUBBLK_COUNT_MAX; j++) {
  1400. if (!props[j])
  1401. continue;
  1402. if (_sde_sspp_setup_vcm(sspp, props[j],
  1403. "sspp_vig_fp16_igc",
  1404. &sblk->fp16_igc_blk[j],
  1405. SDE_SSPP_FP16_IGC, VIG_FP16_IGC_PROP,
  1406. true))
  1407. sblk->num_fp16_igc_blk += 1;
  1408. if (_sde_sspp_setup_vcm(sspp, props[j],
  1409. "sspp_vig_fp16_gc",
  1410. &sblk->fp16_gc_blk[j],
  1411. SDE_SSPP_FP16_GC, VIG_FP16_GC_PROP,
  1412. true))
  1413. sblk->num_fp16_gc_blk += 1;
  1414. if (_sde_sspp_setup_vcm(sspp, props[j],
  1415. "sspp_vig_fp16_csc",
  1416. &sblk->fp16_csc_blk[j],
  1417. SDE_SSPP_FP16_CSC, VIG_FP16_CSC_PROP,
  1418. true))
  1419. sblk->num_fp16_csc_blk += 1;
  1420. if (_sde_sspp_setup_vcm(sspp, props[j],
  1421. "sspp_vig_fp16_unmult",
  1422. &sblk->fp16_unmult_blk[j],
  1423. SDE_SSPP_FP16_UNMULT,
  1424. VIG_FP16_UNMULT_PROP, true))
  1425. sblk->num_fp16_unmult_blk += 1;
  1426. }
  1427. /* PP + scaling only supported on VIG rect 0 */
  1428. if (props[0] && ((sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED2) ||
  1429. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3) ||
  1430. (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3LITE))) {
  1431. set_bit(sde_cfg->qseed_sw_lib_rev, &sspp->features);
  1432. sblk->scaler_blk.id = sde_cfg->qseed_sw_lib_rev;
  1433. sblk->scaler_blk.base = PROP_VALUE_ACCESS(
  1434. props[0]->values, VIG_QSEED_OFF, 0);
  1435. sblk->scaler_blk.len = PROP_VALUE_ACCESS(
  1436. props[0]->values, VIG_QSEED_LEN, 0);
  1437. sblk->scaler_blk.regdma_base = SSPP_GET_REGDMA_BASE(sblk->scaler_blk.base,
  1438. sblk->top_off);
  1439. snprintf(sblk->scaler_blk.name, SDE_HW_BLK_NAME_LEN,
  1440. "sspp_scaler%u", sspp->id - SSPP_VIG0);
  1441. }
  1442. _sde_sspp_setup_vigs_pp(props[0], sde_cfg, sspp);
  1443. if (sde_cfg->true_inline_rot_rev > 0) {
  1444. set_bit(SDE_SSPP_TRUE_INLINE_ROT, &sspp->features);
  1445. sblk->in_rot_format_list = sde_cfg->inline_rot_formats;
  1446. sblk->in_rot_maxheight =
  1447. MAX_PRE_ROT_HEIGHT_INLINE_ROT_DEFAULT;
  1448. }
  1449. if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev) ||
  1450. IS_SDE_INLINE_ROT_REV_201(sde_cfg->true_inline_rot_rev)) {
  1451. set_bit(SDE_SSPP_PREDOWNSCALE, &sspp->features);
  1452. sblk->in_rot_maxdwnscale_rt_num =
  1453. MAX_DOWNSCALE_RATIO_INROT_PD_RT_NUMERATOR;
  1454. sblk->in_rot_maxdwnscale_rt_denom =
  1455. MAX_DOWNSCALE_RATIO_INROT_PD_RT_DENOMINATOR;
  1456. sblk->in_rot_maxdwnscale_nrt =
  1457. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1458. sblk->in_rot_maxdwnscale_rt_nopd_num =
  1459. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1460. sblk->in_rot_maxdwnscale_rt_nopd_denom =
  1461. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1462. } else if (IS_SDE_INLINE_ROT_REV_100(
  1463. sde_cfg->true_inline_rot_rev)) {
  1464. sblk->in_rot_maxdwnscale_rt_num =
  1465. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_NUMERATOR;
  1466. sblk->in_rot_maxdwnscale_rt_denom =
  1467. MAX_DOWNSCALE_RATIO_INROT_NOPD_RT_DENOMINATOR;
  1468. sblk->in_rot_maxdwnscale_nrt =
  1469. MAX_DOWNSCALE_RATIO_INROT_NRT_DEFAULT;
  1470. }
  1471. if (test_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features))
  1472. set_bit(SDE_SSPP_INLINE_CONST_CLR, &sspp->features);
  1473. }
  1474. end:
  1475. sde_put_dt_props(props_tmp);
  1476. for (i = 0; i < SSPP_SUBBLK_COUNT_MAX; i++)
  1477. sde_put_dt_props(props[i]);
  1478. return rc;
  1479. }
  1480. static void _sde_sspp_setup_dgm(struct sde_sspp_cfg *sspp,
  1481. const struct sde_dt_props *props, const char *name,
  1482. struct sde_pp_blk *blk, u32 type, u32 prop, bool versioned)
  1483. {
  1484. blk->id = type;
  1485. blk->len = 0;
  1486. set_bit(type, &sspp->features);
  1487. blk->base = PROP_VALUE_ACCESS(props->values, prop, 0);
  1488. blk->regdma_base = SSPP_GET_REGDMA_BASE(blk->base, sspp->sblk->top_off);
  1489. snprintf(blk->name, SDE_HW_BLK_NAME_LEN, "%s%u", name,
  1490. sspp->id - SSPP_DMA0);
  1491. if (versioned)
  1492. blk->version = PROP_VALUE_ACCESS(props->values, prop, 1);
  1493. }
  1494. static int _sde_sspp_setup_dmas(struct device_node *np,
  1495. struct sde_mdss_cfg *sde_cfg)
  1496. {
  1497. int i = 0, j;
  1498. int rc = 0, dma_count = 0, dgm_count = 0;
  1499. struct sde_dt_props *props[SSPP_SUBBLK_COUNT_MAX] = {NULL, NULL};
  1500. struct sde_dt_props *props_tmp = NULL;
  1501. struct device_node *snp = NULL;
  1502. const char *type;
  1503. snp = of_get_child_by_name(np, sspp_prop[SSPP_DMA_BLOCKS].prop_name);
  1504. if (snp) {
  1505. dgm_count = of_get_child_count(snp);
  1506. if (dgm_count > 0) {
  1507. struct device_node *dgm_snp;
  1508. if (dgm_count > SSPP_SUBBLK_COUNT_MAX) {
  1509. SDE_ERROR("too many dgm subblocks defined");
  1510. goto end;
  1511. }
  1512. for_each_child_of_node(snp, dgm_snp) {
  1513. props_tmp = sde_get_dt_props(dgm_snp,
  1514. DMA_PROP_MAX, dma_prop,
  1515. ARRAY_SIZE(dma_prop), NULL);
  1516. if (IS_ERR(props_tmp)) {
  1517. rc = PTR_ERR(props_tmp);
  1518. props_tmp = NULL;
  1519. goto end;
  1520. } else if (!props_tmp->exists[DMA_SUBBLOCK_INDEX]) {
  1521. SDE_ERROR("dgm sub-block index must be defined");
  1522. goto end;
  1523. }
  1524. i = PROP_VALUE_ACCESS(props_tmp->values, DMA_SUBBLOCK_INDEX, 0);
  1525. if (i >= SSPP_SUBBLK_COUNT_MAX) {
  1526. SDE_ERROR("dgm sub-block index greater than max: %d", i);
  1527. goto end;
  1528. } else if (props[i] != NULL) {
  1529. SDE_ERROR("dgm sub-block index already defined: %d", i);
  1530. goto end;
  1531. }
  1532. props[i] = props_tmp;
  1533. props_tmp = NULL;
  1534. }
  1535. }
  1536. }
  1537. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1538. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1539. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1540. of_property_read_string_index(np,
  1541. sspp_prop[SSPP_TYPE].prop_name, i, &type);
  1542. if (strcmp(type, "dma"))
  1543. continue;
  1544. sblk->maxupscale = SSPP_UNITY_SCALE;
  1545. sblk->maxdwnscale = SSPP_UNITY_SCALE;
  1546. sblk->format_list = sde_cfg->dma_formats;
  1547. sblk->virt_format_list = sde_cfg->dma_formats;
  1548. sspp->id = SSPP_DMA0 + dma_count;
  1549. sspp->clk_ctrl = SDE_CLK_CTRL_DMA0 + dma_count;
  1550. snprintf(sspp->name, SDE_HW_BLK_NAME_LEN, "sspp_%u",
  1551. sspp->id - SSPP_VIG0);
  1552. sspp->type = SSPP_TYPE_DMA;
  1553. set_bit(SDE_PERF_SSPP_QOS, &sspp->perf_features);
  1554. if (sde_cfg->vbif_qos_nlvl == 8)
  1555. set_bit(SDE_PERF_SSPP_QOS_8LVL, &sspp->perf_features);
  1556. dma_count++;
  1557. /* Obtain sub block top, or maintain backwards compatibility */
  1558. if (props[0] && props[0]->exists[DMA_TOP_OFF])
  1559. sblk->top_off = PROP_VALUE_ACCESS(props[0]->values, DMA_TOP_OFF, 0);
  1560. else
  1561. sblk->top_off = 0x200;
  1562. sblk->num_igc_blk = dgm_count;
  1563. sblk->num_gc_blk = dgm_count;
  1564. sblk->num_dgm_csc_blk = dgm_count;
  1565. for (j = 0; j < SSPP_SUBBLK_COUNT_MAX; j++) {
  1566. if (props[j] == NULL)
  1567. continue;
  1568. if (props[j]->exists[DMA_IGC_PROP])
  1569. _sde_sspp_setup_dgm(sspp, props[j],
  1570. "sspp_dma_igc", &sblk->igc_blk[j],
  1571. SDE_SSPP_DMA_IGC, DMA_IGC_PROP, true);
  1572. if (props[j]->exists[DMA_GC_PROP])
  1573. _sde_sspp_setup_dgm(sspp, props[j],
  1574. "sspp_dma_gc", &sblk->gc_blk[j],
  1575. SDE_SSPP_DMA_GC, DMA_GC_PROP, true);
  1576. if (PROP_VALUE_ACCESS(props[j]->values,
  1577. DMA_DGM_INVERSE_PMA, 0)) {
  1578. set_bit(SDE_SSPP_DGM_INVERSE_PMA,
  1579. &sspp->features);
  1580. if (sde_cfg->hw_rev >= SDE_HW_VER_810)
  1581. sblk->unmult_offset[j] = SDE_DGM_UNMULT_2 + j*0x1000;
  1582. else
  1583. sblk->unmult_offset[j] = SDE_DGM_UNMULT + j*0x1000;
  1584. }
  1585. if (props[j]->exists[DMA_CSC_OFF])
  1586. _sde_sspp_setup_dgm(sspp, props[j],
  1587. "sspp_dgm_csc", &sblk->dgm_csc_blk[j],
  1588. SDE_SSPP_DGM_CSC, DMA_CSC_OFF, false);
  1589. if (props[j]->exists[DMA_FP16_IGC_PROP])
  1590. _sde_sspp_setup_dgm(sspp, props[j],
  1591. "sspp_dma_fp16_igc",
  1592. &sblk->fp16_igc_blk[j],
  1593. SDE_SSPP_FP16_IGC,
  1594. DMA_FP16_IGC_PROP, true);
  1595. if (props[j]->exists[DMA_FP16_GC_PROP])
  1596. _sde_sspp_setup_dgm(sspp, props[j],
  1597. "sspp_dma_fp16_gc",
  1598. &sblk->fp16_gc_blk[j],
  1599. SDE_SSPP_FP16_GC,
  1600. DMA_FP16_GC_PROP, true);
  1601. if (props[j]->exists[DMA_FP16_CSC_PROP])
  1602. _sde_sspp_setup_dgm(sspp, props[j],
  1603. "sspp_dma_fp16_csc",
  1604. &sblk->fp16_csc_blk[j],
  1605. SDE_SSPP_FP16_CSC,
  1606. DMA_FP16_CSC_PROP, true);
  1607. if (props[j]->exists[DMA_FP16_UNMULT_PROP])
  1608. _sde_sspp_setup_dgm(sspp, props[j],
  1609. "sspp_dma_fp16_unmult",
  1610. &sblk->fp16_unmult_blk[j],
  1611. SDE_SSPP_FP16_UNMULT,
  1612. DMA_FP16_UNMULT_PROP, true);
  1613. }
  1614. }
  1615. end:
  1616. for (i = 0; i < SSPP_SUBBLK_COUNT_MAX; i++)
  1617. sde_put_dt_props(props[i]);
  1618. sde_put_dt_props(props_tmp);
  1619. return rc;
  1620. }
  1621. static void sde_sspp_set_features(struct sde_mdss_cfg *sde_cfg,
  1622. const struct sde_dt_props *props)
  1623. {
  1624. int i;
  1625. for (i = 0; i < sde_cfg->sspp_count; ++i) {
  1626. struct sde_sspp_cfg *sspp = sde_cfg->sspp + i;
  1627. struct sde_sspp_sub_blks *sblk = sspp->sblk;
  1628. sblk->maxlinewidth = sde_cfg->max_sspp_linewidth;
  1629. if (sde_cfg->has_line_insertion)
  1630. set_bit(SDE_SSPP_LINE_INSERTION, &sspp->features);
  1631. sblk->smart_dma_priority =
  1632. PROP_VALUE_ACCESS(props->values, SSPP_SMART_DMA, i);
  1633. if (sblk->smart_dma_priority && sde_cfg->smart_dma_rev)
  1634. set_bit(sde_cfg->smart_dma_rev, &sspp->features);
  1635. sblk->src_blk.id = SDE_SSPP_SRC;
  1636. set_bit(SDE_SSPP_SRC, &sspp->features);
  1637. if (test_bit(SDE_FEATURE_CDP, sde_cfg->features))
  1638. set_bit(SDE_PERF_SSPP_CDP, &sspp->perf_features);
  1639. if (sde_cfg->ts_prefill_rev == 1) {
  1640. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1641. } else if (sde_cfg->ts_prefill_rev == 2) {
  1642. set_bit(SDE_PERF_SSPP_TS_PREFILL, &sspp->perf_features);
  1643. set_bit(SDE_PERF_SSPP_TS_PREFILL_REC1,
  1644. &sspp->perf_features);
  1645. }
  1646. if (sde_cfg->uidle_cfg.uidle_rev) {
  1647. set_bit(SDE_PERF_SSPP_UIDLE, &sspp->perf_features);
  1648. if (sde_cfg->uidle_cfg.uidle_rev >= SDE_UIDLE_VERSION_1_0_3)
  1649. set_bit(SDE_PERF_SSPP_UIDLE_FILL_LVL_SCALE, &sspp->perf_features);
  1650. }
  1651. if (test_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map))
  1652. set_bit(SDE_PERF_SSPP_SYS_CACHE, &sspp->perf_features);
  1653. if (test_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features))
  1654. set_bit(SDE_SSPP_MULTIRECT_ERROR, &sspp->features);
  1655. if (test_bit(SDE_FEATURE_DECIMATION, sde_cfg->features)) {
  1656. sblk->maxhdeciexp = MAX_HORZ_DECIMATION;
  1657. sblk->maxvdeciexp = MAX_VERT_DECIMATION;
  1658. } else {
  1659. sblk->maxhdeciexp = 0;
  1660. sblk->maxvdeciexp = 0;
  1661. }
  1662. sblk->pixel_ram_size = DEFAULT_PIXEL_RAM_SIZE;
  1663. if (PROP_VALUE_ACCESS(props->values, SSPP_EXCL_RECT, i) == 1)
  1664. set_bit(SDE_SSPP_EXCL_RECT, &sspp->features);
  1665. if (props->exists[SSPP_MAX_PER_PIPE_BW])
  1666. sblk->max_per_pipe_bw = PROP_VALUE_ACCESS(props->values,
  1667. SSPP_MAX_PER_PIPE_BW, i);
  1668. else
  1669. sblk->max_per_pipe_bw = DEFAULT_MAX_PER_PIPE_BW;
  1670. if (props->exists[SSPP_MAX_PER_PIPE_BW_HIGH])
  1671. sblk->max_per_pipe_bw_high =
  1672. PROP_VALUE_ACCESS(props->values,
  1673. SSPP_MAX_PER_PIPE_BW_HIGH, i);
  1674. else
  1675. sblk->max_per_pipe_bw_high = sblk->max_per_pipe_bw;
  1676. if (test_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features))
  1677. set_bit(SDE_SSPP_UBWC_STATS, &sspp->features);
  1678. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900))
  1679. set_bit(SDE_SSPP_SCALER_DE_LPF_BLEND, &sspp->features);
  1680. }
  1681. }
  1682. static int _sde_sspp_setup_cmn(struct device_node *np,
  1683. struct sde_mdss_cfg *sde_cfg)
  1684. {
  1685. int rc = 0, off_count, i, j;
  1686. struct sde_dt_props *props;
  1687. struct sde_sspp_cfg *sspp;
  1688. struct sde_sspp_sub_blks *sblk;
  1689. props = sde_get_dt_props(np, SSPP_PROP_MAX, sspp_prop,
  1690. ARRAY_SIZE(sspp_prop), &off_count);
  1691. if (IS_ERR(props))
  1692. return PTR_ERR(props);
  1693. if (off_count > MAX_BLOCKS) {
  1694. SDE_ERROR("%d off_count exceeds MAX_BLOCKS, limiting to %d\n",
  1695. off_count, MAX_BLOCKS);
  1696. off_count = MAX_BLOCKS;
  1697. }
  1698. sde_cfg->sspp_count = off_count;
  1699. /* create all sub blocks before populating them */
  1700. for (i = 0; i < off_count; i++) {
  1701. sspp = sde_cfg->sspp + i;
  1702. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1703. if (!sblk) {
  1704. rc = -ENOMEM;
  1705. /* catalog deinit will release the allocated blocks */
  1706. goto end;
  1707. }
  1708. sspp->sblk = sblk;
  1709. }
  1710. sde_sspp_set_features(sde_cfg, props);
  1711. for (i = 0; i < off_count; i++) {
  1712. sspp = sde_cfg->sspp + i;
  1713. sblk = sspp->sblk;
  1714. sspp->base = PROP_VALUE_ACCESS(props->values, SSPP_OFF, i);
  1715. sspp->len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE, 0);
  1716. snprintf(sblk->src_blk.name, SDE_HW_BLK_NAME_LEN, "sspp_src_%u",
  1717. sspp->id - SSPP_VIG0);
  1718. if (sspp->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  1719. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  1720. sblk->src_blk.name, sspp->clk_ctrl);
  1721. rc = -EINVAL;
  1722. goto end;
  1723. }
  1724. sspp->xin_id = PROP_VALUE_ACCESS(props->values, SSPP_XIN, i);
  1725. sblk->src_blk.len = PROP_VALUE_ACCESS(props->values, SSPP_SIZE,
  1726. 0);
  1727. if (!test_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features)) {
  1728. for (j = 0; j < sde_cfg->mdp_count; j++) {
  1729. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].reg_off =
  1730. PROP_BITVALUE_ACCESS(props->values,
  1731. SSPP_CLK_CTRL, i, 0);
  1732. sde_cfg->mdp[j].clk_ctrls[sspp->clk_ctrl].bit_off =
  1733. PROP_BITVALUE_ACCESS(props->values,
  1734. SSPP_CLK_CTRL, i, 1);
  1735. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].reg_off =
  1736. PROP_BITVALUE_ACCESS(props->values,
  1737. SSPP_CLK_STATUS, i, 0);
  1738. sde_cfg->mdp[j].clk_status[sspp->clk_ctrl].bit_off =
  1739. PROP_BITVALUE_ACCESS(props->values,
  1740. SSPP_CLK_STATUS, i, 1);
  1741. }
  1742. SDE_DEBUG("xin:%d ram:%d clk%d:%x/%d\n",
  1743. sspp->xin_id, sblk->pixel_ram_size, sspp->clk_ctrl,
  1744. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].reg_off,
  1745. sde_cfg->mdp[0].clk_ctrls[sspp->clk_ctrl].bit_off);
  1746. }
  1747. }
  1748. end:
  1749. sde_put_dt_props(props);
  1750. return rc;
  1751. }
  1752. static int sde_sspp_parse_dt(struct device_node *np,
  1753. struct sde_mdss_cfg *sde_cfg)
  1754. {
  1755. int rc;
  1756. rc = _sde_sspp_setup_cmn(np, sde_cfg);
  1757. if (rc)
  1758. return rc;
  1759. rc = _sde_sspp_setup_vigs(np, sde_cfg);
  1760. if (rc)
  1761. return rc;
  1762. rc = _sde_sspp_setup_dmas(np, sde_cfg);
  1763. return rc;
  1764. }
  1765. static int sde_ctl_parse_dt(struct device_node *np,
  1766. struct sde_mdss_cfg *sde_cfg)
  1767. {
  1768. int i;
  1769. struct sde_dt_props *props;
  1770. struct sde_ctl_cfg *ctl;
  1771. u32 off_count;
  1772. if (!sde_cfg) {
  1773. SDE_ERROR("invalid argument input param\n");
  1774. return -EINVAL;
  1775. }
  1776. props = sde_get_dt_props(np, HW_PROP_MAX, ctl_prop,
  1777. ARRAY_SIZE(ctl_prop), &off_count);
  1778. if (IS_ERR(props))
  1779. return PTR_ERR(props);
  1780. sde_cfg->ctl_count = off_count;
  1781. for (i = 0; i < off_count; i++) {
  1782. const char *disp_pref = NULL;
  1783. ctl = sde_cfg->ctl + i;
  1784. ctl->base = PROP_VALUE_ACCESS(props->values, HW_OFF, i);
  1785. ctl->len = PROP_VALUE_ACCESS(props->values, HW_LEN, 0);
  1786. ctl->id = CTL_0 + i;
  1787. snprintf(ctl->name, SDE_HW_BLK_NAME_LEN, "ctl_%u",
  1788. ctl->id - CTL_0);
  1789. of_property_read_string_index(np,
  1790. ctl_prop[HW_DISP].prop_name, i, &disp_pref);
  1791. if (disp_pref && !strcmp(disp_pref, "primary"))
  1792. set_bit(SDE_CTL_PRIMARY_PREF, &ctl->features);
  1793. if ((i < MAX_SPLIT_DISPLAY_CTL) &&
  1794. !(IS_SDE_CTL_REV_100(sde_cfg->ctl_rev)))
  1795. set_bit(SDE_CTL_SPLIT_DISPLAY, &ctl->features);
  1796. if (i < MAX_PP_SPLIT_DISPLAY_CTL)
  1797. set_bit(SDE_CTL_PINGPONG_SPLIT, &ctl->features);
  1798. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  1799. set_bit(SDE_CTL_ACTIVE_CFG, &ctl->features);
  1800. if (SDE_UIDLE_MAJOR(sde_cfg->uidle_cfg.uidle_rev))
  1801. set_bit(SDE_CTL_UIDLE, &ctl->features);
  1802. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_700))
  1803. set_bit(SDE_CTL_UNIFIED_DSPP_FLUSH, &ctl->features);
  1804. }
  1805. sde_put_dt_props(props);
  1806. return 0;
  1807. }
  1808. u32 sde_hw_mixer_set_preference(struct sde_mdss_cfg *sde_cfg, u32 num_lm,
  1809. uint32_t disp_type)
  1810. {
  1811. u32 i, cnt = 0, sec_cnt = 0, lm_mask = 0;
  1812. if (disp_type == SDE_CONNECTOR_PRIMARY) {
  1813. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1814. /* Check if lm was previously set for secondary */
  1815. /* Clear pref, primary has higher priority */
  1816. if (sde_cfg->mixer[i].features &
  1817. BIT(SDE_DISP_SECONDARY_PREF)) {
  1818. clear_bit(SDE_DISP_SECONDARY_PREF,
  1819. &sde_cfg->mixer[i].features);
  1820. sec_cnt++;
  1821. }
  1822. clear_bit(SDE_DISP_PRIMARY_PREF,
  1823. &sde_cfg->mixer[i].features);
  1824. /* Set lm for primary pref */
  1825. if (cnt < num_lm) {
  1826. set_bit(SDE_DISP_PRIMARY_PREF,
  1827. &sde_cfg->mixer[i].features);
  1828. lm_mask |= BIT(sde_cfg->mixer[i].id - 1);
  1829. cnt++;
  1830. }
  1831. /*
  1832. * When all primary prefs have been set,
  1833. * and if 2 lms are required for secondary
  1834. * preference must be set with an lm pair
  1835. */
  1836. if (cnt == num_lm && sec_cnt > 1 &&
  1837. !test_bit(sde_cfg->mixer[i+1].id,
  1838. &sde_cfg->mixer[i].lm_pair_mask))
  1839. continue;
  1840. /* After primary pref is set, now re apply secondary */
  1841. if (cnt >= num_lm && cnt < (num_lm + sec_cnt)) {
  1842. set_bit(SDE_DISP_SECONDARY_PREF,
  1843. &sde_cfg->mixer[i].features);
  1844. cnt++;
  1845. }
  1846. }
  1847. } else if (disp_type == SDE_CONNECTOR_SECONDARY) {
  1848. for (i = 0; i < sde_cfg->mixer_count; i++) {
  1849. clear_bit(SDE_DISP_SECONDARY_PREF,
  1850. &sde_cfg->mixer[i].features);
  1851. /*
  1852. * If 2 lms are required for secondary
  1853. * preference must be set with an lm pair
  1854. */
  1855. if (cnt == 0 && num_lm > 1 &&
  1856. !test_bit(sde_cfg->mixer[i+1].id,
  1857. &sde_cfg->mixer[i].lm_pair_mask))
  1858. continue;
  1859. if (cnt < num_lm && !(sde_cfg->mixer[i].features &
  1860. BIT(SDE_DISP_PRIMARY_PREF))) {
  1861. set_bit(SDE_DISP_SECONDARY_PREF,
  1862. &sde_cfg->mixer[i].features);
  1863. lm_mask |= BIT(sde_cfg->mixer[i].id - 1);
  1864. cnt++;
  1865. }
  1866. }
  1867. }
  1868. return lm_mask;
  1869. }
  1870. static int sde_mixer_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  1871. {
  1872. int rc = 0, i, j;
  1873. u32 off_count, blend_off_count, max_blendstages, lm_pair_mask;
  1874. struct sde_lm_cfg *mixer;
  1875. struct sde_lm_sub_blks *sblk;
  1876. int pp_count, dspp_count, ds_count, mixer_count;
  1877. u32 pp_idx, dspp_idx, ds_idx;
  1878. u32 mixer_base;
  1879. struct device_node *snp = NULL;
  1880. struct sde_dt_props *props, *blend_props, *blocks_props = NULL;
  1881. if (!sde_cfg) {
  1882. SDE_ERROR("invalid argument input param\n");
  1883. return -EINVAL;
  1884. }
  1885. max_blendstages = sde_cfg->max_mixer_blendstages;
  1886. props = sde_get_dt_props(np, MIXER_PROP_MAX, mixer_prop,
  1887. ARRAY_SIZE(mixer_prop), &off_count);
  1888. if (IS_ERR(props))
  1889. return PTR_ERR(props);
  1890. pp_count = sde_cfg->pingpong_count;
  1891. dspp_count = sde_cfg->dspp_count;
  1892. ds_count = sde_cfg->ds_count;
  1893. /* get mixer feature dt properties if they exist */
  1894. snp = of_get_child_by_name(np, mixer_prop[MIXER_BLOCKS].prop_name);
  1895. if (snp) {
  1896. blocks_props = sde_get_dt_props(snp, MIXER_PROP_MAX,
  1897. mixer_blocks_prop,
  1898. ARRAY_SIZE(mixer_blocks_prop), NULL);
  1899. if (IS_ERR(blocks_props)) {
  1900. rc = PTR_ERR(blocks_props);
  1901. goto put_props;
  1902. }
  1903. }
  1904. /* get the blend_op register offsets */
  1905. blend_props = sde_get_dt_props(np, MIXER_BLEND_PROP_MAX,
  1906. mixer_blend_prop, ARRAY_SIZE(mixer_blend_prop),
  1907. &blend_off_count);
  1908. if (IS_ERR(blend_props)) {
  1909. rc = PTR_ERR(blend_props);
  1910. goto put_blocks;
  1911. }
  1912. for (i = 0, mixer_count = 0, pp_idx = 0, dspp_idx = 0,
  1913. ds_idx = 0; i < off_count; i++) {
  1914. const char *disp_pref = NULL;
  1915. const char *cwb_pref = NULL;
  1916. const char *dcwb_pref = NULL;
  1917. u32 dummy_mixer_base = 0x0f0f;
  1918. mixer_base = PROP_VALUE_ACCESS(props->values, MIXER_OFF, i);
  1919. if (!mixer_base)
  1920. continue;
  1921. mixer = sde_cfg->mixer + mixer_count;
  1922. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  1923. if (!sblk) {
  1924. rc = -ENOMEM;
  1925. /* catalog deinit will release the allocated blocks */
  1926. goto end;
  1927. }
  1928. mixer->sblk = sblk;
  1929. mixer->base = mixer_base;
  1930. mixer->len = !props->exists[MIXER_LEN] ?
  1931. DEFAULT_SDE_HW_BLOCK_LEN :
  1932. PROP_VALUE_ACCESS(props->values, MIXER_LEN, 0);
  1933. mixer->id = LM_0 + i;
  1934. snprintf(mixer->name, SDE_HW_BLK_NAME_LEN, "lm_%u",
  1935. mixer->id - LM_0);
  1936. lm_pair_mask = PROP_VALUE_ACCESS(props->values,
  1937. MIXER_PAIR_MASK, i);
  1938. if (lm_pair_mask)
  1939. mixer->lm_pair_mask = 1 << lm_pair_mask;
  1940. sblk->maxblendstages = max_blendstages;
  1941. sblk->maxwidth = sde_cfg->max_mixer_width;
  1942. for (j = 0; j < blend_off_count; j++)
  1943. sblk->blendstage_base[j] =
  1944. PROP_VALUE_ACCESS(blend_props->values,
  1945. MIXER_BLEND_OP_OFF, j);
  1946. if (test_bit(SDE_FEATURE_SRC_SPLIT, sde_cfg->features))
  1947. set_bit(SDE_MIXER_SOURCESPLIT, &mixer->features);
  1948. if (test_bit(SDE_FEATURE_DIM_LAYER, sde_cfg->features))
  1949. set_bit(SDE_DIM_LAYER, &mixer->features);
  1950. if (test_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features))
  1951. set_bit(SDE_MIXER_COMBINED_ALPHA, &mixer->features);
  1952. of_property_read_string_index(np,
  1953. mixer_prop[MIXER_DISP].prop_name, i, &disp_pref);
  1954. if (disp_pref && !strcmp(disp_pref, "primary"))
  1955. set_bit(SDE_DISP_PRIMARY_PREF, &mixer->features);
  1956. of_property_read_string_index(np,
  1957. mixer_prop[MIXER_CWB].prop_name, i, &cwb_pref);
  1958. if (cwb_pref && !strcmp(cwb_pref, "cwb"))
  1959. set_bit(SDE_DISP_CWB_PREF, &mixer->features);
  1960. of_property_read_string_index(np,
  1961. mixer_prop[MIXER_DCWB].prop_name, i, &dcwb_pref);
  1962. if (dcwb_pref && !strcmp(dcwb_pref, "dcwb")) {
  1963. set_bit(SDE_DISP_DCWB_PREF, &mixer->features);
  1964. if (mixer->base == dummy_mixer_base) {
  1965. mixer->base = 0x0;
  1966. mixer->len = 0;
  1967. mixer->dummy_mixer = true;
  1968. }
  1969. }
  1970. mixer->pingpong = pp_count > 0 ? pp_idx + PINGPONG_0
  1971. : PINGPONG_MAX;
  1972. mixer->dspp = dspp_count > 0 ? dspp_idx + DSPP_0
  1973. : DSPP_MAX;
  1974. mixer->ds = ds_count > 0 ? ds_idx + DS_0 : DS_MAX;
  1975. pp_count--;
  1976. dspp_count--;
  1977. ds_count--;
  1978. pp_idx++;
  1979. dspp_idx++;
  1980. ds_idx++;
  1981. mixer_count++;
  1982. sblk->gc.id = SDE_MIXER_GC;
  1983. if (blocks_props && blocks_props->exists[MIXER_GC_PROP]) {
  1984. sblk->gc.base = PROP_VALUE_ACCESS(blocks_props->values,
  1985. MIXER_GC_PROP, 0);
  1986. sblk->gc.version = PROP_VALUE_ACCESS(
  1987. blocks_props->values, MIXER_GC_PROP,
  1988. 1);
  1989. sblk->gc.len = 0;
  1990. set_bit(SDE_MIXER_GC, &mixer->features);
  1991. }
  1992. }
  1993. sde_cfg->mixer_count = mixer_count;
  1994. _sde_lm_noise_parse_dt(np, sde_cfg);
  1995. end:
  1996. sde_put_dt_props(blend_props);
  1997. put_blocks:
  1998. sde_put_dt_props(blocks_props);
  1999. put_props:
  2000. sde_put_dt_props(props);
  2001. return rc;
  2002. }
  2003. static int sde_intf_parse_dt(struct device_node *np,
  2004. struct sde_mdss_cfg *sde_cfg)
  2005. {
  2006. int rc, prop_count[INTF_PROP_MAX], i;
  2007. struct sde_prop_value *prop_value = NULL;
  2008. bool prop_exists[INTF_PROP_MAX];
  2009. u32 off_count;
  2010. u32 dsi_count = 0, none_count = 0, hdmi_count = 0, dp_count = 0;
  2011. const char *type;
  2012. struct sde_intf_cfg *intf;
  2013. if (!sde_cfg) {
  2014. SDE_ERROR("invalid argument\n");
  2015. rc = -EINVAL;
  2016. goto end;
  2017. }
  2018. prop_value = kzalloc(INTF_PROP_MAX *
  2019. sizeof(struct sde_prop_value), GFP_KERNEL);
  2020. if (!prop_value) {
  2021. rc = -ENOMEM;
  2022. goto end;
  2023. }
  2024. rc = _validate_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop),
  2025. prop_count, &off_count);
  2026. if (rc)
  2027. goto end;
  2028. sde_cfg->intf_count = off_count;
  2029. rc = _read_dt_entry(np, intf_prop, ARRAY_SIZE(intf_prop), prop_count,
  2030. prop_exists, prop_value);
  2031. if (rc)
  2032. goto end;
  2033. for (i = 0; i < off_count; i++) {
  2034. intf = sde_cfg->intf + i;
  2035. intf->base = PROP_VALUE_ACCESS(prop_value, INTF_OFF, i);
  2036. intf->len = PROP_VALUE_ACCESS(prop_value, INTF_LEN, 0);
  2037. intf->id = INTF_0 + i;
  2038. snprintf(intf->name, SDE_HW_BLK_NAME_LEN, "intf_%u",
  2039. intf->id - INTF_0);
  2040. if (!prop_exists[INTF_LEN])
  2041. intf->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2042. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_INTF,
  2043. intf->id, intf->base);
  2044. if (rc)
  2045. goto end;
  2046. intf->prog_fetch_lines_worst_case =
  2047. !prop_exists[INTF_PREFETCH] ?
  2048. sde_cfg->perf.min_prefill_lines :
  2049. PROP_VALUE_ACCESS(prop_value, INTF_PREFETCH, i);
  2050. of_property_read_string_index(np,
  2051. intf_prop[INTF_TYPE].prop_name, i, &type);
  2052. if (!strcmp(type, "dsi")) {
  2053. intf->type = INTF_DSI;
  2054. intf->controller_id = dsi_count;
  2055. dsi_count++;
  2056. } else if (!strcmp(type, "hdmi")) {
  2057. intf->type = INTF_HDMI;
  2058. intf->controller_id = hdmi_count;
  2059. hdmi_count++;
  2060. } else if (!strcmp(type, "dp")) {
  2061. intf->type = INTF_DP;
  2062. intf->controller_id = dp_count;
  2063. dp_count++;
  2064. } else {
  2065. intf->type = INTF_NONE;
  2066. intf->controller_id = none_count;
  2067. none_count++;
  2068. }
  2069. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2070. set_bit(SDE_INTF_INPUT_CTRL, &intf->features);
  2071. if (prop_exists[INTF_TE_IRQ])
  2072. intf->te_irq_offset = PROP_VALUE_ACCESS(prop_value,
  2073. INTF_TE_IRQ, i);
  2074. if (intf->te_irq_offset) {
  2075. rc = _add_to_irq_offset_list(sde_cfg,
  2076. SDE_INTR_HWBLK_INTF_TEAR,
  2077. intf->id, intf->te_irq_offset);
  2078. if (rc)
  2079. goto end;
  2080. set_bit(SDE_INTF_TE, &intf->features);
  2081. }
  2082. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_500))
  2083. set_bit(SDE_INTF_STATUS, &intf->features);
  2084. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_700))
  2085. set_bit(SDE_INTF_TE_ALIGN_VSYNC, &intf->features);
  2086. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_810)) {
  2087. set_bit(SDE_INTF_WD_TIMER, &intf->features);
  2088. set_bit(SDE_INTF_RESET_COUNTER, &intf->features);
  2089. set_bit(SDE_INTF_PANEL_VSYNC_TS, &intf->features);
  2090. set_bit(SDE_INTF_AVR_STATUS, &intf->features);
  2091. }
  2092. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2093. set_bit(SDE_INTF_MDP_VSYNC_TS, &intf->features);
  2094. set_bit(SDE_INTF_WD_JITTER, &intf->features);
  2095. }
  2096. }
  2097. end:
  2098. kfree(prop_value);
  2099. return rc;
  2100. }
  2101. static int sde_wb_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2102. {
  2103. int rc, prop_count[WB_PROP_MAX], i, j;
  2104. struct sde_prop_value *prop_value = NULL;
  2105. bool prop_exists[WB_PROP_MAX];
  2106. u32 off_count, major_version;
  2107. struct sde_wb_cfg *wb;
  2108. struct sde_wb_sub_blocks *sblk;
  2109. if (!sde_cfg) {
  2110. SDE_ERROR("invalid argument\n");
  2111. rc = -EINVAL;
  2112. goto end;
  2113. }
  2114. prop_value = kzalloc(WB_PROP_MAX *
  2115. sizeof(struct sde_prop_value), GFP_KERNEL);
  2116. if (!prop_value) {
  2117. rc = -ENOMEM;
  2118. goto end;
  2119. }
  2120. rc = _validate_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2121. &off_count);
  2122. if (rc)
  2123. goto end;
  2124. sde_cfg->wb_count = off_count;
  2125. rc = _read_dt_entry(np, wb_prop, ARRAY_SIZE(wb_prop), prop_count,
  2126. prop_exists, prop_value);
  2127. if (rc)
  2128. goto end;
  2129. major_version = SDE_HW_MAJOR(sde_cfg->hw_rev);
  2130. for (i = 0; i < off_count; i++) {
  2131. wb = sde_cfg->wb + i;
  2132. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2133. if (!sblk) {
  2134. rc = -ENOMEM;
  2135. /* catalog deinit will release the allocated blocks */
  2136. goto end;
  2137. }
  2138. wb->sblk = sblk;
  2139. wb->base = PROP_VALUE_ACCESS(prop_value, WB_OFF, i);
  2140. wb->id = WB_0 + PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2141. snprintf(wb->name, SDE_HW_BLK_NAME_LEN, "wb_%u",
  2142. wb->id - WB_0);
  2143. wb->clk_ctrl = SDE_CLK_CTRL_WB0 +
  2144. PROP_VALUE_ACCESS(prop_value, WB_ID, i);
  2145. wb->xin_id = PROP_VALUE_ACCESS(prop_value, WB_XIN_ID, i);
  2146. if (wb->clk_ctrl >= SDE_CLK_CTRL_MAX) {
  2147. SDE_ERROR("%s: invalid clk ctrl: %d\n",
  2148. wb->name, wb->clk_ctrl);
  2149. rc = -EINVAL;
  2150. goto end;
  2151. }
  2152. if (IS_SDE_MAJOR_MINOR_SAME((sde_cfg->hw_rev), SDE_HW_VER_170))
  2153. wb->vbif_idx = VBIF_NRT;
  2154. else
  2155. wb->vbif_idx = VBIF_RT;
  2156. wb->len = PROP_VALUE_ACCESS(prop_value, WB_LEN, 0);
  2157. if (!prop_exists[WB_LEN])
  2158. wb->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2159. sblk->maxlinewidth = sde_cfg->max_wb_linewidth;
  2160. sblk->maxlinewidth_linear = sde_cfg->max_wb_linewidth_linear;
  2161. if (wb->id >= LINE_MODE_WB_OFFSET)
  2162. set_bit(SDE_WB_LINE_MODE, &wb->features);
  2163. else
  2164. set_bit(SDE_WB_BLOCK_MODE, &wb->features);
  2165. if (test_bit(SDE_FEATURE_CDP, sde_cfg->features))
  2166. set_bit(SDE_WB_CDP, &wb->features);
  2167. if (sde_cfg->vbif_qos_nlvl == 8)
  2168. set_bit(SDE_WB_QOS_8LVL, &wb->features);
  2169. if (test_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features))
  2170. set_bit(SDE_WB_UBWC, &wb->features);
  2171. if (test_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features))
  2172. set_bit(SDE_WB_CROP, &wb->features);
  2173. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2174. set_bit(SDE_WB_INPUT_CTRL, &wb->features);
  2175. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2176. set_bit(SDE_WB_PROG_LINE, &wb->features);
  2177. set_bit(SDE_WB_SYS_CACHE, &wb->features);
  2178. }
  2179. rc = _add_to_irq_offset_list(sde_cfg, SDE_INTR_HWBLK_WB, wb->id, wb->base);
  2180. if (test_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features)) {
  2181. set_bit(SDE_WB_HAS_DCWB, &wb->features);
  2182. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2183. set_bit(SDE_WB_DCWB_CTRL, &wb->features);
  2184. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2185. sde_cfg->cwb_blk_off = 0x67200;
  2186. sde_cfg->cwb_blk_stride = 0x400;
  2187. } else if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_810)) {
  2188. sde_cfg->cwb_blk_off = 0x66A00;
  2189. sde_cfg->cwb_blk_stride = 0x400;
  2190. } else {
  2191. sde_cfg->cwb_blk_off = 0x83000;
  2192. sde_cfg->cwb_blk_stride = 0x100;
  2193. }
  2194. if (test_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features))
  2195. set_bit(SDE_WB_CWB_DITHER_CTRL, &wb->features);
  2196. } else if (test_bit(SDE_FEATURE_CWB, sde_cfg->features)) {
  2197. set_bit(SDE_WB_HAS_CWB, &wb->features);
  2198. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2199. set_bit(SDE_WB_CWB_CTRL, &wb->features);
  2200. if (major_version >= SDE_HW_MAJOR(SDE_HW_VER_700)) {
  2201. sde_cfg->cwb_blk_off = 0x6A200;
  2202. sde_cfg->cwb_blk_stride = 0x1000;
  2203. } else {
  2204. sde_cfg->cwb_blk_off = 0x83000;
  2205. sde_cfg->cwb_blk_stride = 0x100;
  2206. }
  2207. }
  2208. if (!test_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features)) {
  2209. for (j = 0; j < sde_cfg->mdp_count; j++) {
  2210. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].reg_off =
  2211. PROP_BITVALUE_ACCESS(prop_value,
  2212. WB_CLK_CTRL, i, 0);
  2213. sde_cfg->mdp[j].clk_ctrls[wb->clk_ctrl].bit_off =
  2214. PROP_BITVALUE_ACCESS(prop_value,
  2215. WB_CLK_CTRL, i, 1);
  2216. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].reg_off =
  2217. PROP_BITVALUE_ACCESS(prop_value,
  2218. WB_CLK_STATUS, i, 0);
  2219. sde_cfg->mdp[j].clk_status[wb->clk_ctrl].bit_off =
  2220. PROP_BITVALUE_ACCESS(prop_value,
  2221. WB_CLK_STATUS, i, 1);
  2222. }
  2223. SDE_DEBUG("wb:%d xin:%d vbif:%d clk%d:%x/%d\n", wb->id - WB_0,
  2224. wb->xin_id, wb->vbif_idx, wb->clk_ctrl,
  2225. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].reg_off,
  2226. sde_cfg->mdp[0].clk_ctrls[wb->clk_ctrl].bit_off);
  2227. }
  2228. wb->format_list = sde_cfg->wb_formats;
  2229. }
  2230. end:
  2231. kfree(prop_value);
  2232. return rc;
  2233. }
  2234. static int sde_dspp_top_parse_dt(struct device_node *np,
  2235. struct sde_mdss_cfg *sde_cfg)
  2236. {
  2237. int rc, prop_count[DSPP_TOP_PROP_MAX];
  2238. bool prop_exists[DSPP_TOP_PROP_MAX];
  2239. struct sde_prop_value *prop_value = NULL;
  2240. u32 off_count;
  2241. if (!sde_cfg) {
  2242. SDE_ERROR("invalid argument\n");
  2243. rc = -EINVAL;
  2244. goto end;
  2245. }
  2246. prop_value = kzalloc(DSPP_TOP_PROP_MAX *
  2247. sizeof(struct sde_prop_value), GFP_KERNEL);
  2248. if (!prop_value) {
  2249. rc = -ENOMEM;
  2250. goto end;
  2251. }
  2252. rc = _validate_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2253. prop_count, &off_count);
  2254. if (rc)
  2255. goto end;
  2256. rc = _read_dt_entry(np, dspp_top_prop, ARRAY_SIZE(dspp_top_prop),
  2257. prop_count, prop_exists, prop_value);
  2258. if (rc)
  2259. goto end;
  2260. if (off_count != 1) {
  2261. SDE_ERROR("invalid dspp_top off_count:%d\n", off_count);
  2262. rc = -EINVAL;
  2263. goto end;
  2264. }
  2265. sde_cfg->dspp_top.base =
  2266. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_OFF, 0);
  2267. sde_cfg->dspp_top.len =
  2268. PROP_VALUE_ACCESS(prop_value, DSPP_TOP_SIZE, 0);
  2269. snprintf(sde_cfg->dspp_top.name, SDE_HW_BLK_NAME_LEN, "dspp_top");
  2270. end:
  2271. kfree(prop_value);
  2272. return rc;
  2273. }
  2274. static int _sde_ad_parse_dt(struct device_node *np,
  2275. struct sde_mdss_cfg *sde_cfg)
  2276. {
  2277. int rc = 0;
  2278. int off_count, i;
  2279. struct sde_dt_props *props;
  2280. props = sde_get_dt_props(np, AD_PROP_MAX, ad_prop,
  2281. ARRAY_SIZE(ad_prop), &off_count);
  2282. if (IS_ERR(props))
  2283. return PTR_ERR(props);
  2284. sde_cfg->ad_count = off_count;
  2285. if (off_count > sde_cfg->dspp_count) {
  2286. SDE_ERROR("limiting %d AD blocks to %d DSPP instances\n",
  2287. off_count, sde_cfg->dspp_count);
  2288. sde_cfg->ad_count = sde_cfg->dspp_count;
  2289. }
  2290. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2291. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2292. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2293. sblk->ad.id = SDE_DSPP_AD;
  2294. if (!props->exists[AD_OFF])
  2295. continue;
  2296. if (i < off_count) {
  2297. sblk->ad.base = PROP_VALUE_ACCESS(props->values,
  2298. AD_OFF, i);
  2299. sblk->ad.version = PROP_VALUE_ACCESS(props->values,
  2300. AD_VERSION, 0);
  2301. set_bit(SDE_DSPP_AD, &dspp->features);
  2302. rc = _add_to_irq_offset_list(sde_cfg,
  2303. SDE_INTR_HWBLK_AD4, dspp->id,
  2304. dspp->base + sblk->ad.base);
  2305. if (rc)
  2306. goto end;
  2307. }
  2308. }
  2309. end:
  2310. sde_put_dt_props(props);
  2311. return rc;
  2312. }
  2313. static int _sde_ltm_parse_dt(struct device_node *np,
  2314. struct sde_mdss_cfg *sde_cfg)
  2315. {
  2316. int rc = 0;
  2317. int off_count, i;
  2318. struct sde_dt_props *props;
  2319. props = sde_get_dt_props(np, LTM_PROP_MAX, ltm_prop,
  2320. ARRAY_SIZE(ltm_prop), &off_count);
  2321. if (IS_ERR(props))
  2322. return PTR_ERR(props);
  2323. sde_cfg->ltm_count = off_count;
  2324. if (off_count > sde_cfg->dspp_count) {
  2325. SDE_ERROR("limiting %d LTM blocks to %d DSPP instances\n",
  2326. off_count, sde_cfg->dspp_count);
  2327. sde_cfg->ltm_count = sde_cfg->dspp_count;
  2328. }
  2329. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2330. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2331. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2332. sblk->ltm.id = SDE_DSPP_LTM;
  2333. if (!props->exists[LTM_OFF])
  2334. continue;
  2335. if (i < off_count) {
  2336. sblk->ltm.base = PROP_VALUE_ACCESS(props->values,
  2337. LTM_OFF, i);
  2338. sblk->ltm.version = PROP_VALUE_ACCESS(props->values,
  2339. LTM_VERSION, 0);
  2340. set_bit(SDE_DSPP_LTM, &dspp->features);
  2341. rc = _add_to_irq_offset_list(sde_cfg,
  2342. SDE_INTR_HWBLK_LTM, dspp->id,
  2343. dspp->base + sblk->ltm.base);
  2344. if (rc)
  2345. goto end;
  2346. }
  2347. }
  2348. end:
  2349. sde_put_dt_props(props);
  2350. return rc;
  2351. }
  2352. static int _sde_dspp_demura_parse_dt(struct device_node *np,
  2353. struct sde_mdss_cfg *sde_cfg)
  2354. {
  2355. int off_count, i;
  2356. struct sde_dt_props *props;
  2357. struct sde_dspp_cfg *dspp;
  2358. struct sde_dspp_sub_blks *sblk;
  2359. props = sde_get_dt_props(np, DEMURA_PROP_MAX, demura_prop,
  2360. ARRAY_SIZE(demura_prop), &off_count);
  2361. if (IS_ERR(props))
  2362. return PTR_ERR(props);
  2363. sde_cfg->demura_count = off_count;
  2364. if (off_count > sde_cfg->dspp_count) {
  2365. SDE_ERROR("limiting %d demura blocks to %d DSPP instances\n",
  2366. off_count, sde_cfg->dspp_count);
  2367. sde_cfg->demura_count = sde_cfg->dspp_count;
  2368. }
  2369. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2370. dspp = &sde_cfg->dspp[i];
  2371. sblk = sde_cfg->dspp[i].sblk;
  2372. sblk->demura.id = SDE_DSPP_DEMURA;
  2373. if (props->exists[DEMURA_OFF] && i < off_count) {
  2374. sblk->demura.base = PROP_VALUE_ACCESS(props->values,
  2375. DEMURA_OFF, i);
  2376. sblk->demura.len = PROP_VALUE_ACCESS(props->values,
  2377. DEMURA_LEN, 0);
  2378. sblk->demura.version = PROP_VALUE_ACCESS(props->values,
  2379. DEMURA_VERSION, 0);
  2380. set_bit(SDE_DSPP_DEMURA, &dspp->features);
  2381. }
  2382. }
  2383. sde_put_dt_props(props);
  2384. return 0;
  2385. }
  2386. static int _sde_dspp_spr_parse_dt(struct device_node *np,
  2387. struct sde_mdss_cfg *sde_cfg)
  2388. {
  2389. int off_count, i;
  2390. struct sde_dt_props *props;
  2391. struct sde_dspp_cfg *dspp;
  2392. struct sde_dspp_sub_blks *sblk;
  2393. props = sde_get_dt_props(np, SPR_PROP_MAX, spr_prop,
  2394. ARRAY_SIZE(spr_prop), &off_count);
  2395. if (IS_ERR(props))
  2396. return PTR_ERR(props);
  2397. sde_cfg->spr_count = off_count;
  2398. if (off_count > sde_cfg->dspp_count) {
  2399. SDE_ERROR("limiting %d spr blocks to %d DSPP instances\n",
  2400. off_count, sde_cfg->dspp_count);
  2401. sde_cfg->spr_count = sde_cfg->dspp_count;
  2402. }
  2403. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2404. dspp = &sde_cfg->dspp[i];
  2405. sblk = sde_cfg->dspp[i].sblk;
  2406. sblk->spr.id = SDE_DSPP_SPR;
  2407. if (props->exists[SPR_OFF] && i < off_count) {
  2408. sblk->spr.base = PROP_VALUE_ACCESS(props->values,
  2409. SPR_OFF, i);
  2410. sblk->spr.len = PROP_VALUE_ACCESS(props->values,
  2411. SPR_LEN, 0);
  2412. sblk->spr.version = PROP_VALUE_ACCESS(props->values,
  2413. SPR_VERSION, 0);
  2414. set_bit(SDE_DSPP_SPR, &dspp->features);
  2415. }
  2416. }
  2417. sde_put_dt_props(props);
  2418. return 0;
  2419. }
  2420. static int _sde_rc_parse_dt(struct device_node *np,
  2421. struct sde_mdss_cfg *sde_cfg)
  2422. {
  2423. int off_count, i;
  2424. struct sde_dt_props *props;
  2425. props = sde_get_dt_props(np, RC_PROP_MAX, rc_prop,
  2426. ARRAY_SIZE(rc_prop), &off_count);
  2427. if (IS_ERR(props))
  2428. return PTR_ERR(props);
  2429. sde_cfg->rc_count = off_count;
  2430. if (off_count > sde_cfg->dspp_count) {
  2431. SDE_ERROR("limiting %d RC blocks to %d DSPP instances\n",
  2432. off_count, sde_cfg->dspp_count);
  2433. sde_cfg->rc_count = sde_cfg->dspp_count;
  2434. }
  2435. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2436. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2437. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2438. sblk->rc.id = SDE_DSPP_RC;
  2439. if (!props->exists[RC_OFF])
  2440. continue;
  2441. if (i < off_count) {
  2442. sblk->rc.base = PROP_VALUE_ACCESS(props->values,
  2443. RC_OFF, i);
  2444. sblk->rc.len = PROP_VALUE_ACCESS(props->values,
  2445. RC_LEN, 0);
  2446. sblk->rc.version = PROP_VALUE_ACCESS(props->values,
  2447. RC_VERSION, 0);
  2448. sblk->rc.mem_total_size = PROP_VALUE_ACCESS(
  2449. props->values, RC_MEM_TOTAL_SIZE, 0);
  2450. if (!props->exists[RC_MIN_REGION_WIDTH])
  2451. sblk->rc.min_region_width = 4;
  2452. else
  2453. sblk->rc.min_region_width = PROP_VALUE_ACCESS(
  2454. props->values, RC_MIN_REGION_WIDTH, 0);
  2455. sblk->rc.idx = i;
  2456. set_bit(SDE_DSPP_RC, &dspp->features);
  2457. }
  2458. }
  2459. sde_put_dt_props(props);
  2460. return 0;
  2461. }
  2462. static int _sde_lm_noise_parse_dt(struct device_node *np,
  2463. struct sde_mdss_cfg *sde_cfg)
  2464. {
  2465. int off_count, i;
  2466. struct sde_dt_props *props;
  2467. props = sde_get_dt_props(np, NOISEL_LAYER_PROP_MAX, noise_layer_prop,
  2468. ARRAY_SIZE(noise_layer_prop), &off_count);
  2469. if (IS_ERR(props)) {
  2470. SDE_ERROR("noise: failed to get dt props\n");
  2471. return PTR_ERR(props);
  2472. }
  2473. if (!props->exists[NOISE_LAYER_OFF] ||
  2474. !props->exists[NOISE_LAYER_VERSION]) {
  2475. SDE_INFO("noise: prop doesnt exist %d %d\n",
  2476. props->exists[NOISE_LAYER_OFF],
  2477. props->exists[NOISE_LAYER_VERSION]);
  2478. goto exit;
  2479. }
  2480. for (i = 0; i < sde_cfg->mixer_count; i++) {
  2481. struct sde_lm_cfg *lm = &sde_cfg->mixer[i];
  2482. struct sde_lm_sub_blks *sblk = lm->sblk;
  2483. sblk->nlayer.base = PROP_VALUE_ACCESS(props->values,
  2484. NOISE_LAYER_OFF, 0);
  2485. sblk->nlayer.version = PROP_VALUE_ACCESS(props->values,
  2486. NOISE_LAYER_VERSION, 0);
  2487. sblk->nlayer.len = sizeof(u32);
  2488. set_bit(SDE_MIXER_NOISE_LAYER, &lm->features);
  2489. }
  2490. exit:
  2491. sde_put_dt_props(props);
  2492. return 0;
  2493. }
  2494. static void _sde_init_dspp_sblk(struct sde_dspp_cfg *dspp,
  2495. struct sde_pp_blk *pp_blk, int prop_id, int blk_id,
  2496. struct sde_dt_props *props)
  2497. {
  2498. pp_blk->id = prop_id;
  2499. if (props->exists[blk_id]) {
  2500. pp_blk->base = PROP_VALUE_ACCESS(props->values,
  2501. blk_id, 0);
  2502. pp_blk->version = PROP_VALUE_ACCESS(props->values,
  2503. blk_id, 1);
  2504. pp_blk->len = 0;
  2505. set_bit(prop_id, &dspp->features);
  2506. }
  2507. }
  2508. static int _sde_dspp_sblks_parse_dt(struct device_node *np,
  2509. struct sde_mdss_cfg *sde_cfg)
  2510. {
  2511. int i;
  2512. struct device_node *snp = NULL;
  2513. struct sde_dt_props *props;
  2514. snp = of_get_child_by_name(np, dspp_prop[DSPP_BLOCKS].prop_name);
  2515. if (!snp)
  2516. return 0;
  2517. props = sde_get_dt_props(snp, DSPP_BLOCKS_PROP_MAX,
  2518. dspp_blocks_prop, ARRAY_SIZE(dspp_blocks_prop),
  2519. NULL);
  2520. if (IS_ERR(props))
  2521. return PTR_ERR(props);
  2522. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2523. struct sde_dspp_cfg *dspp = &sde_cfg->dspp[i];
  2524. struct sde_dspp_sub_blks *sblk = sde_cfg->dspp[i].sblk;
  2525. _sde_init_dspp_sblk(dspp, &sblk->igc, SDE_DSPP_IGC,
  2526. DSPP_IGC_PROP, props);
  2527. _sde_init_dspp_sblk(dspp, &sblk->pcc, SDE_DSPP_PCC,
  2528. DSPP_PCC_PROP, props);
  2529. _sde_init_dspp_sblk(dspp, &sblk->gc, SDE_DSPP_GC,
  2530. DSPP_GC_PROP, props);
  2531. _sde_init_dspp_sblk(dspp, &sblk->gamut, SDE_DSPP_GAMUT,
  2532. DSPP_GAMUT_PROP, props);
  2533. _sde_init_dspp_sblk(dspp, &sblk->dither, SDE_DSPP_DITHER,
  2534. DSPP_DITHER_PROP, props);
  2535. _sde_init_dspp_sblk(dspp, &sblk->hist, SDE_DSPP_HIST,
  2536. DSPP_HIST_PROP, props);
  2537. _sde_init_dspp_sblk(dspp, &sblk->hsic, SDE_DSPP_HSIC,
  2538. DSPP_HSIC_PROP, props);
  2539. _sde_init_dspp_sblk(dspp, &sblk->memcolor, SDE_DSPP_MEMCOLOR,
  2540. DSPP_MEMCOLOR_PROP, props);
  2541. _sde_init_dspp_sblk(dspp, &sblk->sixzone, SDE_DSPP_SIXZONE,
  2542. DSPP_SIXZONE_PROP, props);
  2543. _sde_init_dspp_sblk(dspp, &sblk->vlut, SDE_DSPP_VLUT,
  2544. DSPP_VLUT_PROP, props);
  2545. }
  2546. sde_put_dt_props(props);
  2547. return 0;
  2548. }
  2549. static int _sde_dspp_cmn_parse_dt(struct device_node *np,
  2550. struct sde_mdss_cfg *sde_cfg)
  2551. {
  2552. int rc = 0;
  2553. int i, off_count;
  2554. struct sde_dt_props *props;
  2555. struct sde_dspp_sub_blks *sblk;
  2556. props = sde_get_dt_props(np, DSPP_PROP_MAX, dspp_prop,
  2557. ARRAY_SIZE(dspp_prop), &off_count);
  2558. if (IS_ERR(props))
  2559. return PTR_ERR(props);
  2560. if (off_count > MAX_BLOCKS) {
  2561. SDE_ERROR("off_count %d exceeds MAX_BLOCKS, limiting to %d\n",
  2562. off_count, MAX_BLOCKS);
  2563. off_count = MAX_BLOCKS;
  2564. }
  2565. sde_cfg->dspp_count = off_count;
  2566. for (i = 0; i < sde_cfg->dspp_count; i++) {
  2567. sde_cfg->dspp[i].base = PROP_VALUE_ACCESS(props->values,
  2568. DSPP_OFF, i);
  2569. sde_cfg->dspp[i].len = PROP_VALUE_ACCESS(props->values,
  2570. DSPP_SIZE, 0);
  2571. sde_cfg->dspp[i].id = DSPP_0 + i;
  2572. snprintf(sde_cfg->dspp[i].name, SDE_HW_BLK_NAME_LEN, "dspp_%d",
  2573. i);
  2574. /* create an empty sblk for each dspp */
  2575. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2576. if (!sblk) {
  2577. rc = -ENOMEM;
  2578. /* catalog deinit will release the allocated blocks */
  2579. goto end;
  2580. }
  2581. sde_cfg->dspp[i].sblk = sblk;
  2582. }
  2583. end:
  2584. sde_put_dt_props(props);
  2585. return rc;
  2586. }
  2587. static int sde_dspp_parse_dt(struct device_node *np,
  2588. struct sde_mdss_cfg *sde_cfg)
  2589. {
  2590. int rc;
  2591. rc = _sde_dspp_cmn_parse_dt(np, sde_cfg);
  2592. if (rc)
  2593. goto end;
  2594. rc = _sde_dspp_sblks_parse_dt(np, sde_cfg);
  2595. if (rc)
  2596. goto end;
  2597. rc = _sde_ad_parse_dt(np, sde_cfg);
  2598. if (rc)
  2599. goto end;
  2600. rc = _sde_ltm_parse_dt(np, sde_cfg);
  2601. if (rc)
  2602. goto end;
  2603. rc = _sde_dspp_spr_parse_dt(np, sde_cfg);
  2604. if (rc)
  2605. goto end;
  2606. rc = _sde_dspp_demura_parse_dt(np, sde_cfg);
  2607. if (rc)
  2608. goto end;
  2609. rc = _sde_rc_parse_dt(np, sde_cfg);
  2610. end:
  2611. return rc;
  2612. }
  2613. static int sde_ds_parse_dt(struct device_node *np,
  2614. struct sde_mdss_cfg *sde_cfg)
  2615. {
  2616. int rc, prop_count[DS_PROP_MAX], top_prop_count[DS_TOP_PROP_MAX], i;
  2617. struct sde_prop_value *prop_value = NULL, *top_prop_value = NULL;
  2618. bool prop_exists[DS_PROP_MAX], top_prop_exists[DS_TOP_PROP_MAX];
  2619. u32 off_count = 0, top_off_count = 0;
  2620. struct sde_ds_cfg *ds;
  2621. struct sde_ds_top_cfg *ds_top = NULL;
  2622. if (!sde_cfg) {
  2623. SDE_ERROR("invalid argument\n");
  2624. rc = -EINVAL;
  2625. goto end;
  2626. }
  2627. if (!sde_cfg->mdp[0].has_dest_scaler) {
  2628. SDE_DEBUG("dest scaler feature not supported\n");
  2629. rc = 0;
  2630. goto end;
  2631. }
  2632. /* Parse the dest scaler top register offset and capabilities */
  2633. top_prop_value = kzalloc(DS_TOP_PROP_MAX *
  2634. sizeof(struct sde_prop_value), GFP_KERNEL);
  2635. if (!top_prop_value) {
  2636. rc = -ENOMEM;
  2637. goto end;
  2638. }
  2639. rc = _validate_dt_entry(np, ds_top_prop,
  2640. ARRAY_SIZE(ds_top_prop),
  2641. top_prop_count, &top_off_count);
  2642. if (rc)
  2643. goto end;
  2644. rc = _read_dt_entry(np, ds_top_prop,
  2645. ARRAY_SIZE(ds_top_prop), top_prop_count,
  2646. top_prop_exists, top_prop_value);
  2647. if (rc)
  2648. goto end;
  2649. /* Parse the offset of each dest scaler block */
  2650. prop_value = kcalloc(DS_PROP_MAX,
  2651. sizeof(struct sde_prop_value), GFP_KERNEL);
  2652. if (!prop_value) {
  2653. rc = -ENOMEM;
  2654. goto end;
  2655. }
  2656. rc = _validate_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2657. &off_count);
  2658. if (rc)
  2659. goto end;
  2660. sde_cfg->ds_count = off_count;
  2661. rc = _read_dt_entry(np, ds_prop, ARRAY_SIZE(ds_prop), prop_count,
  2662. prop_exists, prop_value);
  2663. if (rc)
  2664. goto end;
  2665. if (!off_count)
  2666. goto end;
  2667. ds_top = kzalloc(sizeof(struct sde_ds_top_cfg), GFP_KERNEL);
  2668. if (!ds_top) {
  2669. rc = -ENOMEM;
  2670. goto end;
  2671. }
  2672. ds_top->id = DS_TOP;
  2673. snprintf(ds_top->name, SDE_HW_BLK_NAME_LEN, "ds_top_%u",
  2674. ds_top->id - DS_TOP);
  2675. ds_top->base = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_OFF, 0);
  2676. ds_top->len = PROP_VALUE_ACCESS(top_prop_value, DS_TOP_LEN, 0);
  2677. ds_top->maxupscale = MAX_UPSCALE_RATIO;
  2678. ds_top->maxinputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2679. DS_TOP_INPUT_LINEWIDTH, 0);
  2680. if (!top_prop_exists[DS_TOP_INPUT_LINEWIDTH])
  2681. ds_top->maxinputwidth = DEFAULT_SDE_LINE_WIDTH;
  2682. ds_top->maxoutputwidth = PROP_VALUE_ACCESS(top_prop_value,
  2683. DS_TOP_OUTPUT_LINEWIDTH, 0);
  2684. if (!top_prop_exists[DS_TOP_OUTPUT_LINEWIDTH])
  2685. ds_top->maxoutputwidth = DEFAULT_SDE_OUTPUT_LINE_WIDTH;
  2686. for (i = 0; i < off_count; i++) {
  2687. ds = sde_cfg->ds + i;
  2688. ds->top = ds_top;
  2689. ds->base = PROP_VALUE_ACCESS(prop_value, DS_OFF, i);
  2690. ds->id = DS_0 + i;
  2691. ds->len = PROP_VALUE_ACCESS(prop_value, DS_LEN, 0);
  2692. snprintf(ds->name, SDE_HW_BLK_NAME_LEN, "ds_%u",
  2693. ds->id - DS_0);
  2694. if (!prop_exists[DS_LEN])
  2695. ds->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2696. if (sde_cfg->qseed_sw_lib_rev == SDE_SSPP_SCALER_QSEED3)
  2697. set_bit(SDE_SSPP_SCALER_QSEED3, &ds->features);
  2698. else if (sde_cfg->qseed_sw_lib_rev ==
  2699. SDE_SSPP_SCALER_QSEED3LITE)
  2700. set_bit(SDE_SSPP_SCALER_QSEED3LITE, &ds->features);
  2701. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900)) {
  2702. set_bit(SDE_DS_DE_LPF_BLEND, &ds->features);
  2703. set_bit(SDE_DS_MERGE_CTRL, &ds->features);
  2704. }
  2705. }
  2706. end:
  2707. kfree(top_prop_value);
  2708. kfree(prop_value);
  2709. return rc;
  2710. };
  2711. static int sde_dsc_parse_dt(struct device_node *np,
  2712. struct sde_mdss_cfg *sde_cfg)
  2713. {
  2714. int rc, prop_count[MAX_BLOCKS], i;
  2715. struct sde_prop_value *prop_value;
  2716. bool prop_exists[DSC_PROP_MAX];
  2717. u32 off_count, dsc_pair_mask, dsc_rev;
  2718. const char *rev;
  2719. struct sde_dsc_cfg *dsc;
  2720. struct sde_dsc_sub_blks *sblk;
  2721. if (!sde_cfg) {
  2722. SDE_ERROR("invalid argument\n");
  2723. return -EINVAL;
  2724. }
  2725. prop_value = kzalloc(DSC_PROP_MAX *
  2726. sizeof(struct sde_prop_value), GFP_KERNEL);
  2727. if (!prop_value)
  2728. return -ENOMEM;
  2729. rc = _validate_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2730. &off_count);
  2731. if (rc)
  2732. goto end;
  2733. sde_cfg->dsc_count = off_count;
  2734. rc = of_property_read_string(np, dsc_prop[DSC_REV].prop_name, &rev);
  2735. if (!rc && !strcmp(rev, "dsc_1_2"))
  2736. dsc_rev = SDE_DSC_HW_REV_1_2;
  2737. else if (!rc && !strcmp(rev, "dsc_1_1"))
  2738. dsc_rev = SDE_DSC_HW_REV_1_1;
  2739. else
  2740. /* default configuration */
  2741. dsc_rev = SDE_DSC_HW_REV_1_1;
  2742. rc = _read_dt_entry(np, dsc_prop, ARRAY_SIZE(dsc_prop), prop_count,
  2743. prop_exists, prop_value);
  2744. if (rc)
  2745. goto end;
  2746. sde_cfg->max_dsc_width = prop_exists[DSC_LINEWIDTH] ?
  2747. PROP_VALUE_ACCESS(prop_value, DSC_LINEWIDTH, 0) :
  2748. DEFAULT_SDE_LINE_WIDTH;
  2749. for (i = 0; i < off_count; i++) {
  2750. dsc = sde_cfg->dsc + i;
  2751. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2752. if (!sblk) {
  2753. rc = -ENOMEM;
  2754. /* catalog deinit will release the allocated blocks */
  2755. goto end;
  2756. }
  2757. dsc->sblk = sblk;
  2758. dsc->base = PROP_VALUE_ACCESS(prop_value, DSC_OFF, i);
  2759. dsc->id = DSC_0 + i;
  2760. dsc->len = PROP_VALUE_ACCESS(prop_value, DSC_LEN, 0);
  2761. snprintf(dsc->name, SDE_HW_BLK_NAME_LEN, "dsc_%u",
  2762. dsc->id - DSC_0);
  2763. if (!prop_exists[DSC_LEN])
  2764. dsc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2765. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2766. set_bit(SDE_DSC_OUTPUT_CTRL, &dsc->features);
  2767. dsc_pair_mask = PROP_VALUE_ACCESS(prop_value,
  2768. DSC_PAIR_MASK, i);
  2769. if (dsc_pair_mask)
  2770. set_bit(dsc_pair_mask, dsc->dsc_pair_mask);
  2771. if (dsc_rev == SDE_DSC_HW_REV_1_2) {
  2772. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2773. DSC_ENC, i);
  2774. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2775. DSC_ENC_LEN, 0);
  2776. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2777. DSC_CTL, i);
  2778. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2779. DSC_CTL_LEN, 0);
  2780. set_bit(SDE_DSC_HW_REV_1_2, &dsc->features);
  2781. if (PROP_VALUE_ACCESS(prop_value, DSC_422, i))
  2782. set_bit(SDE_DSC_NATIVE_422_EN,
  2783. &dsc->features);
  2784. if (SDE_HW_MAJOR(sde_cfg->hw_rev) >= SDE_HW_MAJOR(SDE_HW_VER_900))
  2785. set_bit(SDE_DSC_4HS, &dsc->features);
  2786. if (sde_cfg->has_reduced_ob_max)
  2787. set_bit(SDE_DSC_REDUCED_OB_MAX, &dsc->features);
  2788. } else {
  2789. set_bit(SDE_DSC_HW_REV_1_1, &dsc->features);
  2790. }
  2791. }
  2792. end:
  2793. kfree(prop_value);
  2794. return rc;
  2795. };
  2796. static int sde_vdc_parse_dt(struct device_node *np,
  2797. struct sde_mdss_cfg *sde_cfg)
  2798. {
  2799. int rc, prop_count[MAX_BLOCKS], i;
  2800. struct sde_prop_value *prop_value = NULL;
  2801. bool prop_exists[VDC_PROP_MAX];
  2802. u32 off_count, vdc_rev;
  2803. const char *rev;
  2804. struct sde_vdc_cfg *vdc;
  2805. struct sde_vdc_sub_blks *sblk;
  2806. if (!sde_cfg) {
  2807. SDE_ERROR("invalid argument\n");
  2808. rc = -EINVAL;
  2809. goto end;
  2810. }
  2811. prop_value = kzalloc(VDC_PROP_MAX *
  2812. sizeof(struct sde_prop_value), GFP_KERNEL);
  2813. if (!prop_value) {
  2814. rc = -ENOMEM;
  2815. goto end;
  2816. }
  2817. rc = _validate_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2818. &off_count);
  2819. if (rc)
  2820. goto end;
  2821. sde_cfg->vdc_count = off_count;
  2822. rc = of_property_read_string(np, vdc_prop[VDC_REV].prop_name, &rev);
  2823. if ((rc == -EINVAL) || (rc == -ENODATA)) {
  2824. vdc_rev = SDE_VDC_HW_REV_1_2;
  2825. rc = 0;
  2826. } else if (!rc && !strcmp(rev, "vdc_1_2")) {
  2827. vdc_rev = SDE_VDC_HW_REV_1_2;
  2828. rc = 0;
  2829. } else {
  2830. SDE_ERROR("invalid vdc configuration\n");
  2831. goto end;
  2832. }
  2833. rc = _read_dt_entry(np, vdc_prop, ARRAY_SIZE(vdc_prop), prop_count,
  2834. prop_exists, prop_value);
  2835. if (rc)
  2836. goto end;
  2837. for (i = 0; i < off_count; i++) {
  2838. vdc = sde_cfg->vdc + i;
  2839. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2840. if (!sblk) {
  2841. rc = -ENOMEM;
  2842. /* catalog deinit will release the allocated blocks */
  2843. goto end;
  2844. }
  2845. vdc->sblk = sblk;
  2846. vdc->base = PROP_VALUE_ACCESS(prop_value, VDC_OFF, i);
  2847. vdc->id = VDC_0 + i;
  2848. vdc->len = PROP_VALUE_ACCESS(prop_value, VDC_LEN, 0);
  2849. snprintf(vdc->name, SDE_HW_BLK_NAME_LEN, "vdc_%u",
  2850. vdc->id - VDC_0);
  2851. if (!prop_exists[VDC_LEN])
  2852. vdc->len = DEFAULT_SDE_HW_BLOCK_LEN;
  2853. sblk->enc.base = PROP_VALUE_ACCESS(prop_value,
  2854. VDC_ENC, i);
  2855. sblk->enc.len = PROP_VALUE_ACCESS(prop_value,
  2856. VDC_ENC_LEN, 0);
  2857. sblk->ctl.base = PROP_VALUE_ACCESS(prop_value,
  2858. VDC_CTL, i);
  2859. sblk->ctl.len = PROP_VALUE_ACCESS(prop_value,
  2860. VDC_CTL_LEN, 0);
  2861. set_bit(vdc_rev, &vdc->features);
  2862. }
  2863. end:
  2864. kfree(prop_value);
  2865. return rc;
  2866. };
  2867. static int sde_cdm_parse_dt(struct device_node *np,
  2868. struct sde_mdss_cfg *sde_cfg)
  2869. {
  2870. int rc, prop_count[HW_PROP_MAX], i, j;
  2871. struct sde_prop_value *prop_value = NULL;
  2872. bool prop_exists[HW_PROP_MAX];
  2873. u32 off_count;
  2874. struct sde_cdm_cfg *cdm;
  2875. if (!sde_cfg) {
  2876. SDE_ERROR("invalid argument\n");
  2877. rc = -EINVAL;
  2878. goto end;
  2879. }
  2880. prop_value = kzalloc(HW_PROP_MAX * sizeof(struct sde_prop_value), GFP_KERNEL);
  2881. if (!prop_value) {
  2882. rc = -ENOMEM;
  2883. goto end;
  2884. }
  2885. rc = _validate_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count, &off_count);
  2886. if (rc)
  2887. goto end;
  2888. sde_cfg->cdm_count = off_count;
  2889. rc = _read_dt_entry(np, cdm_prop, ARRAY_SIZE(cdm_prop), prop_count,
  2890. prop_exists, prop_value);
  2891. if (rc)
  2892. goto end;
  2893. for (i = 0; i < off_count; i++) {
  2894. cdm = sde_cfg->cdm + i;
  2895. cdm->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  2896. cdm->id = CDM_0 + i;
  2897. snprintf(cdm->name, SDE_HW_BLK_NAME_LEN, "cdm_%u", cdm->id - CDM_0);
  2898. cdm->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  2899. /* intf3 and wb(s) for cdm block */
  2900. for (j = 0; j < sde_cfg->wb_count; j++)
  2901. cdm->wb_connect |= BIT(sde_cfg->wb[j].id);
  2902. cdm->intf_connect = sde_cfg->intf_count ? BIT(INTF_3) : 0;
  2903. if (IS_SDE_CTL_REV_100(sde_cfg->ctl_rev))
  2904. set_bit(SDE_CDM_INPUT_CTRL, &cdm->features);
  2905. }
  2906. end:
  2907. kfree(prop_value);
  2908. return rc;
  2909. }
  2910. static int sde_dnsc_blur_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  2911. {
  2912. int rc, prop_count[DNSC_BLUR_PROP_MAX], i, j;
  2913. struct sde_prop_value *prop_value = NULL;
  2914. bool prop_exists[DNSC_BLUR_PROP_MAX];
  2915. u32 off_count;
  2916. struct sde_dnsc_blur_cfg *dnsc_blur;
  2917. struct sde_dnsc_blur_sub_blks *sblk;
  2918. if (!sde_cfg) {
  2919. SDE_ERROR("invalid argument\n");
  2920. rc = -EINVAL;
  2921. goto end;
  2922. }
  2923. prop_value = kzalloc(DNSC_BLUR_PROP_MAX * sizeof(struct sde_prop_value), GFP_KERNEL);
  2924. if (!prop_value) {
  2925. rc = -ENOMEM;
  2926. goto end;
  2927. }
  2928. rc = _validate_dt_entry(np, dnsc_blur_prop, ARRAY_SIZE(dnsc_blur_prop),
  2929. prop_count, &off_count);
  2930. if (rc)
  2931. goto end;
  2932. if (off_count > DNSC_BLUR_MAX_COUNT) {
  2933. SDE_ERROR("invalid dnsc_blur block count:%d\n", off_count);
  2934. rc = -EINVAL;
  2935. goto end;
  2936. }
  2937. sde_cfg->dnsc_blur_count = off_count;
  2938. rc = _read_dt_entry(np, dnsc_blur_prop, ARRAY_SIZE(dnsc_blur_prop), prop_count,
  2939. prop_exists, prop_value);
  2940. if (rc)
  2941. goto end;
  2942. for (i = 0; i < sde_cfg->dnsc_blur_count; i++) {
  2943. dnsc_blur = sde_cfg->dnsc_blur + i;
  2944. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  2945. if (!sblk) {
  2946. rc = -ENOMEM;
  2947. /* catalog deinit will release the allocated blocks */
  2948. goto end;
  2949. }
  2950. dnsc_blur->sblk = sblk;
  2951. dnsc_blur->base = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_OFF, i);
  2952. dnsc_blur->id = DNSC_BLUR_0 + i;
  2953. dnsc_blur->len = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_LEN, 0);
  2954. snprintf(dnsc_blur->name, SDE_HW_BLK_NAME_LEN, "dnsc_blur_%u",
  2955. dnsc_blur->id - DNSC_BLUR_0);
  2956. sde_cfg->dnsc_blur_rev = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_VERSION, 0);
  2957. sblk->gaus_lut.base = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_GAUS_LUT_OFF, i);
  2958. sblk->gaus_lut.len = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_GAUS_LUT_LEN, 0);
  2959. snprintf(sblk->gaus_lut.name, SDE_HW_BLK_NAME_LEN, "dnsc_blur_lut_%u",
  2960. dnsc_blur->id - DNSC_BLUR_0);
  2961. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_DITHER_OFF, i);
  2962. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DNSC_BLUR_DITHER_LEN, 0);
  2963. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN, "dnsc_blur_dit_%u",
  2964. dnsc_blur->id - DNSC_BLUR_0);
  2965. for (j = 0; j < sde_cfg->wb_count; j++)
  2966. dnsc_blur->wb_connect |= BIT(sde_cfg->wb[j].id);
  2967. }
  2968. end:
  2969. kfree(prop_value);
  2970. return rc;
  2971. }
  2972. static int sde_uidle_parse_dt(struct device_node *np,
  2973. struct sde_mdss_cfg *sde_cfg)
  2974. {
  2975. int rc = 0, prop_count[UIDLE_PROP_MAX];
  2976. bool prop_exists[UIDLE_PROP_MAX];
  2977. struct sde_prop_value *prop_value = NULL;
  2978. u32 off_count;
  2979. if (!sde_cfg) {
  2980. SDE_ERROR("invalid argument\n");
  2981. return -EINVAL;
  2982. }
  2983. if (!sde_cfg->uidle_cfg.uidle_rev)
  2984. return 0;
  2985. prop_value = kcalloc(UIDLE_PROP_MAX,
  2986. sizeof(struct sde_prop_value), GFP_KERNEL);
  2987. if (!prop_value)
  2988. return -ENOMEM;
  2989. rc = _validate_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop),
  2990. prop_count, &off_count);
  2991. if (rc)
  2992. goto end;
  2993. rc = _read_dt_entry(np, uidle_prop, ARRAY_SIZE(uidle_prop), prop_count,
  2994. prop_exists, prop_value);
  2995. if (rc)
  2996. goto end;
  2997. if (!prop_exists[UIDLE_LEN] || !prop_exists[UIDLE_OFF]) {
  2998. SDE_DEBUG("offset/len missing, will disable uidle:%d,%d\n",
  2999. prop_exists[UIDLE_LEN], prop_exists[UIDLE_OFF]);
  3000. rc = -EINVAL;
  3001. goto end;
  3002. }
  3003. sde_cfg->uidle_cfg.id = UIDLE;
  3004. sde_cfg->uidle_cfg.base =
  3005. PROP_VALUE_ACCESS(prop_value, UIDLE_OFF, 0);
  3006. sde_cfg->uidle_cfg.len =
  3007. PROP_VALUE_ACCESS(prop_value, UIDLE_LEN, 0);
  3008. /* validate */
  3009. if (!sde_cfg->uidle_cfg.base || !sde_cfg->uidle_cfg.len) {
  3010. SDE_ERROR("invalid reg/len [%d, %d], will disable uidle\n",
  3011. sde_cfg->uidle_cfg.base, sde_cfg->uidle_cfg.len);
  3012. rc = -EINVAL;
  3013. }
  3014. end:
  3015. if (rc && sde_cfg->uidle_cfg.uidle_rev) {
  3016. SDE_DEBUG("wrong dt entries, will disable uidle\n");
  3017. sde_cfg->uidle_cfg.uidle_rev = 0;
  3018. }
  3019. kfree(prop_value);
  3020. /* optional feature, so always return success */
  3021. return 0;
  3022. }
  3023. static int sde_cache_parse_dt(struct device_node *np,
  3024. struct sde_mdss_cfg *sde_cfg)
  3025. {
  3026. struct llcc_slice_desc *slice;
  3027. struct device_node *llcc_node;
  3028. int i;
  3029. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(5, 15, 0))
  3030. const u32 sde_sys_cache_usecase_id[SDE_SYS_CACHE_MAX] = {
  3031. [SDE_SYS_CACHE_DISP] = LLCC_DISP,
  3032. [SDE_SYS_CACHE_DISP_1] = LLCC_DISP_1,
  3033. [SDE_SYS_CACHE_DISP_WB] = LLCC_DISP_WB,
  3034. };
  3035. #else
  3036. const u32 sde_sys_cache_usecase_id[SDE_SYS_CACHE_MAX] = {
  3037. [SDE_SYS_CACHE_DISP] = LLCC_DISP,
  3038. [SDE_SYS_CACHE_DISP_1] = 0,
  3039. [SDE_SYS_CACHE_DISP_WB] = 0,
  3040. };
  3041. #endif
  3042. if (!sde_cfg) {
  3043. SDE_ERROR("invalid argument\n");
  3044. return -EINVAL;
  3045. }
  3046. llcc_node = of_find_node_by_name(NULL, "cache-controller");
  3047. if (!llcc_node) {
  3048. SDE_DEBUG("cache controller missing, will disable img cache\n");
  3049. return 0;
  3050. }
  3051. for (i = 0; i < SDE_SYS_CACHE_MAX; i++) {
  3052. struct sde_sc_cfg *sc_cfg = &sde_cfg->sc_cfg[i];
  3053. u32 usecase_id = 0;
  3054. if (!test_bit(i, sde_cfg->sde_sys_cache_type_map))
  3055. continue;
  3056. usecase_id = sde_sys_cache_usecase_id[i];
  3057. if (!usecase_id) {
  3058. clear_bit(i, sde_cfg->sde_sys_cache_type_map);
  3059. SDE_DEBUG("invalid usecase-id for sys cache:%d\n", i);
  3060. continue;
  3061. }
  3062. slice = llcc_slice_getd(usecase_id);
  3063. if (IS_ERR_OR_NULL(slice)) {
  3064. SDE_ERROR("failed to get system cache %ld\n", PTR_ERR(slice));
  3065. return -EINVAL;
  3066. }
  3067. sc_cfg->llcc_uid = usecase_id;
  3068. sc_cfg->llcc_scid = llcc_get_slice_id(slice);
  3069. sc_cfg->llcc_slice_size = llcc_get_slice_size(slice);
  3070. SDE_DEBUG("img cache:%d usecase_id:%d, scid:%d slice_size:%zu kb\n",
  3071. i, usecase_id, sc_cfg->llcc_scid, sc_cfg->llcc_slice_size);
  3072. llcc_slice_putd(slice);
  3073. }
  3074. return 0;
  3075. }
  3076. static int _sde_vbif_populate_ot_parsing(struct sde_vbif_cfg *vbif,
  3077. struct sde_prop_value *prop_value, int *prop_count)
  3078. {
  3079. int j, k;
  3080. vbif->default_ot_rd_limit = PROP_VALUE_ACCESS(prop_value,
  3081. VBIF_DEFAULT_OT_RD_LIMIT, 0);
  3082. SDE_DEBUG("default_ot_rd_limit=%u\n",
  3083. vbif->default_ot_rd_limit);
  3084. vbif->default_ot_wr_limit = PROP_VALUE_ACCESS(prop_value,
  3085. VBIF_DEFAULT_OT_WR_LIMIT, 0);
  3086. SDE_DEBUG("default_ot_wr_limit=%u\n",
  3087. vbif->default_ot_wr_limit);
  3088. vbif->dynamic_ot_rd_tbl.count =
  3089. prop_count[VBIF_DYNAMIC_OT_RD_LIMIT] / 2;
  3090. SDE_DEBUG("dynamic_ot_rd_tbl.count=%u\n",
  3091. vbif->dynamic_ot_rd_tbl.count);
  3092. if (vbif->dynamic_ot_rd_tbl.count) {
  3093. vbif->dynamic_ot_rd_tbl.cfg = kcalloc(
  3094. vbif->dynamic_ot_rd_tbl.count,
  3095. sizeof(struct sde_vbif_dynamic_ot_cfg),
  3096. GFP_KERNEL);
  3097. if (!vbif->dynamic_ot_rd_tbl.cfg)
  3098. return -ENOMEM;
  3099. }
  3100. for (j = 0, k = 0; j < vbif->dynamic_ot_rd_tbl.count; j++) {
  3101. vbif->dynamic_ot_rd_tbl.cfg[j].pps = (u64)
  3102. PROP_VALUE_ACCESS(prop_value,
  3103. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  3104. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit =
  3105. PROP_VALUE_ACCESS(prop_value,
  3106. VBIF_DYNAMIC_OT_RD_LIMIT, k++);
  3107. SDE_DEBUG("dynamic_ot_rd_tbl[%d].cfg=<%llu %u>\n", j,
  3108. vbif->dynamic_ot_rd_tbl.cfg[j].pps,
  3109. vbif->dynamic_ot_rd_tbl.cfg[j].ot_limit);
  3110. }
  3111. vbif->dynamic_ot_wr_tbl.count =
  3112. prop_count[VBIF_DYNAMIC_OT_WR_LIMIT] / 2;
  3113. SDE_DEBUG("dynamic_ot_wr_tbl.count=%u\n",
  3114. vbif->dynamic_ot_wr_tbl.count);
  3115. if (vbif->dynamic_ot_wr_tbl.count) {
  3116. vbif->dynamic_ot_wr_tbl.cfg = kcalloc(
  3117. vbif->dynamic_ot_wr_tbl.count,
  3118. sizeof(struct sde_vbif_dynamic_ot_cfg),
  3119. GFP_KERNEL);
  3120. if (!vbif->dynamic_ot_wr_tbl.cfg)
  3121. return -ENOMEM;
  3122. }
  3123. for (j = 0, k = 0; j < vbif->dynamic_ot_wr_tbl.count; j++) {
  3124. vbif->dynamic_ot_wr_tbl.cfg[j].pps = (u64)
  3125. PROP_VALUE_ACCESS(prop_value,
  3126. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  3127. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit =
  3128. PROP_VALUE_ACCESS(prop_value,
  3129. VBIF_DYNAMIC_OT_WR_LIMIT, k++);
  3130. SDE_DEBUG("dynamic_ot_wr_tbl[%d].cfg=<%llu %u>\n", j,
  3131. vbif->dynamic_ot_wr_tbl.cfg[j].pps,
  3132. vbif->dynamic_ot_wr_tbl.cfg[j].ot_limit);
  3133. }
  3134. if (vbif->default_ot_rd_limit || vbif->default_ot_wr_limit ||
  3135. vbif->dynamic_ot_rd_tbl.count ||
  3136. vbif->dynamic_ot_wr_tbl.count)
  3137. set_bit(SDE_VBIF_QOS_OTLIM, &vbif->features);
  3138. return 0;
  3139. }
  3140. static int _sde_vbif_populate_qos_parsing(struct sde_mdss_cfg *sde_cfg,
  3141. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value, int *prop_count)
  3142. {
  3143. int i, j, prop_index = VBIF_QOS_RT_REMAP;
  3144. u32 entries;
  3145. for (i = VBIF_RT_CLIENT; ((i < VBIF_MAX_CLIENT) && (prop_index < VBIF_PROP_MAX));
  3146. i++, prop_index++) {
  3147. vbif->qos_tbl[i].count = prop_count[prop_index];
  3148. SDE_DEBUG("qos_tbl[%d].count=%u\n", i, vbif->qos_tbl[i].count);
  3149. entries = 2 * sde_cfg->vbif_qos_nlvl;
  3150. if (vbif->qos_tbl[i].count == entries) {
  3151. vbif->qos_tbl[i].priority_lvl = kcalloc(entries, sizeof(u32), GFP_KERNEL);
  3152. if (!vbif->qos_tbl[i].priority_lvl) {
  3153. vbif->qos_tbl[i].count = 0;
  3154. return -ENOMEM;
  3155. }
  3156. } else if (vbif->qos_tbl[i].count) {
  3157. vbif->qos_tbl[i].count = 0;
  3158. vbif->qos_tbl[i].priority_lvl = NULL;
  3159. SDE_ERROR("invalid qos table for client:%d, prop:%d\n", i, prop_index);
  3160. continue;
  3161. }
  3162. for (j = 0; j < vbif->qos_tbl[i].count; j++) {
  3163. vbif->qos_tbl[i].priority_lvl[j] =
  3164. PROP_VALUE_ACCESS(prop_value, prop_index, j);
  3165. SDE_DEBUG("client:%d, prop:%d, lvl[%d]=%u\n", i, prop_index, j,
  3166. vbif->qos_tbl[i].priority_lvl[j]);
  3167. }
  3168. vbif->qos_tbl[i].count = entries;
  3169. set_bit(SDE_VBIF_QOS_REMAP, &vbif->features);
  3170. }
  3171. return 0;
  3172. }
  3173. static int _sde_vbif_populate(struct sde_mdss_cfg *sde_cfg,
  3174. struct sde_vbif_cfg *vbif, struct sde_prop_value *prop_value,
  3175. int *prop_count, u32 vbif_len, int i)
  3176. {
  3177. int j, k, rc;
  3178. vbif = sde_cfg->vbif + i;
  3179. vbif->base = PROP_VALUE_ACCESS(prop_value, VBIF_OFF, i);
  3180. vbif->len = vbif_len;
  3181. vbif->id = VBIF_0 + PROP_VALUE_ACCESS(prop_value, VBIF_ID, i);
  3182. snprintf(vbif->name, SDE_HW_BLK_NAME_LEN, "vbif_%u",
  3183. vbif->id - VBIF_0);
  3184. SDE_DEBUG("vbif:%d\n", vbif->id - VBIF_0);
  3185. vbif->xin_halt_timeout = VBIF_XIN_HALT_TIMEOUT;
  3186. rc = _sde_vbif_populate_ot_parsing(vbif, prop_value, prop_count);
  3187. if (rc)
  3188. return rc;
  3189. rc = _sde_vbif_populate_qos_parsing(sde_cfg, vbif, prop_value,
  3190. prop_count);
  3191. if (rc)
  3192. return rc;
  3193. vbif->memtype_count = prop_count[VBIF_MEMTYPE_0] +
  3194. prop_count[VBIF_MEMTYPE_1];
  3195. if (vbif->memtype_count > MAX_XIN_COUNT) {
  3196. vbif->memtype_count = 0;
  3197. SDE_ERROR("too many memtype defs, ignoring entries\n");
  3198. }
  3199. for (j = 0, k = 0; j < prop_count[VBIF_MEMTYPE_0]; j++)
  3200. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  3201. prop_value, VBIF_MEMTYPE_0, j);
  3202. for (j = 0; j < prop_count[VBIF_MEMTYPE_1]; j++)
  3203. vbif->memtype[k++] = PROP_VALUE_ACCESS(
  3204. prop_value, VBIF_MEMTYPE_1, j);
  3205. if (test_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features))
  3206. set_bit(SDE_VBIF_DISABLE_SHAREABLE, &vbif->features);
  3207. return 0;
  3208. }
  3209. static int sde_vbif_parse_dt(struct device_node *np,
  3210. struct sde_mdss_cfg *sde_cfg)
  3211. {
  3212. int rc, prop_count[VBIF_PROP_MAX], i;
  3213. struct sde_prop_value *prop_value = NULL;
  3214. bool prop_exists[VBIF_PROP_MAX];
  3215. u32 off_count, vbif_len;
  3216. struct sde_vbif_cfg *vbif = NULL;
  3217. if (!sde_cfg) {
  3218. SDE_ERROR("invalid argument\n");
  3219. rc = -EINVAL;
  3220. goto end;
  3221. }
  3222. prop_value = kzalloc(VBIF_PROP_MAX *
  3223. sizeof(struct sde_prop_value), GFP_KERNEL);
  3224. if (!prop_value) {
  3225. rc = -ENOMEM;
  3226. goto end;
  3227. }
  3228. rc = _validate_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop),
  3229. prop_count, &off_count);
  3230. if (rc)
  3231. goto end;
  3232. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_RD_LIMIT], 1,
  3233. &prop_count[VBIF_DYNAMIC_OT_RD_LIMIT], NULL);
  3234. if (rc)
  3235. goto end;
  3236. rc = _validate_dt_entry(np, &vbif_prop[VBIF_DYNAMIC_OT_WR_LIMIT], 1,
  3237. &prop_count[VBIF_DYNAMIC_OT_WR_LIMIT], NULL);
  3238. if (rc)
  3239. goto end;
  3240. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_0], 1,
  3241. &prop_count[VBIF_MEMTYPE_0], NULL);
  3242. if (rc)
  3243. goto end;
  3244. rc = _validate_dt_entry(np, &vbif_prop[VBIF_MEMTYPE_1], 1,
  3245. &prop_count[VBIF_MEMTYPE_1], NULL);
  3246. if (rc)
  3247. goto end;
  3248. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_RT_REMAP], 1,
  3249. &prop_count[VBIF_QOS_RT_REMAP], NULL);
  3250. if (rc)
  3251. goto end;
  3252. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_NRT_REMAP], 1,
  3253. &prop_count[VBIF_QOS_NRT_REMAP], NULL);
  3254. if (rc)
  3255. goto end;
  3256. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CWB_REMAP], 1,
  3257. &prop_count[VBIF_QOS_CWB_REMAP], NULL);
  3258. if (rc)
  3259. goto end;
  3260. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_LUTDMA_REMAP], 1,
  3261. &prop_count[VBIF_QOS_LUTDMA_REMAP], NULL);
  3262. if (rc)
  3263. goto end;
  3264. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_CNOC_REMAP], 1,
  3265. &prop_count[VBIF_QOS_CNOC_REMAP], NULL);
  3266. if (rc)
  3267. goto end;
  3268. rc = _validate_dt_entry(np, &vbif_prop[VBIF_QOS_OFFLINE_WB_REMAP], 1,
  3269. &prop_count[VBIF_QOS_OFFLINE_WB_REMAP], NULL);
  3270. if (rc)
  3271. goto end;
  3272. sde_cfg->vbif_count = off_count;
  3273. rc = _read_dt_entry(np, vbif_prop, ARRAY_SIZE(vbif_prop), prop_count,
  3274. prop_exists, prop_value);
  3275. if (rc)
  3276. goto end;
  3277. vbif_len = PROP_VALUE_ACCESS(prop_value, VBIF_LEN, 0);
  3278. if (!prop_exists[VBIF_LEN])
  3279. vbif_len = DEFAULT_SDE_HW_BLOCK_LEN;
  3280. for (i = 0; i < off_count; i++) {
  3281. rc = _sde_vbif_populate(sde_cfg, vbif, prop_value,
  3282. prop_count, vbif_len, i);
  3283. if (rc)
  3284. goto end;
  3285. }
  3286. end:
  3287. kfree(prop_value);
  3288. return rc;
  3289. }
  3290. static int sde_pp_parse_dt(struct device_node *np, struct sde_mdss_cfg *sde_cfg)
  3291. {
  3292. int rc, prop_count[PP_PROP_MAX], i;
  3293. struct sde_prop_value *prop_value = NULL;
  3294. bool prop_exists[PP_PROP_MAX];
  3295. u32 off_count, major_version;
  3296. struct sde_pingpong_cfg *pp;
  3297. struct sde_pingpong_sub_blks *sblk;
  3298. if (!sde_cfg) {
  3299. SDE_ERROR("invalid argument\n");
  3300. rc = -EINVAL;
  3301. goto end;
  3302. }
  3303. prop_value = kzalloc(PP_PROP_MAX *
  3304. sizeof(struct sde_prop_value), GFP_KERNEL);
  3305. if (!prop_value) {
  3306. rc = -ENOMEM;
  3307. goto end;
  3308. }
  3309. rc = _validate_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3310. &off_count);
  3311. if (rc)
  3312. goto end;
  3313. sde_cfg->pingpong_count = off_count;
  3314. rc = _read_dt_entry(np, pp_prop, ARRAY_SIZE(pp_prop), prop_count,
  3315. prop_exists, prop_value);
  3316. if (rc)
  3317. goto end;
  3318. major_version = SDE_HW_MAJOR(sde_cfg->hw_rev);
  3319. for (i = 0; i < off_count; i++) {
  3320. pp = sde_cfg->pingpong + i;
  3321. sblk = kzalloc(sizeof(*sblk), GFP_KERNEL);
  3322. if (!sblk) {
  3323. rc = -ENOMEM;
  3324. /* catalog deinit will release the allocated blocks */
  3325. goto end;
  3326. }
  3327. pp->sblk = sblk;
  3328. pp->base = PROP_VALUE_ACCESS(prop_value, PP_OFF, i);
  3329. pp->id = PINGPONG_0 + i;
  3330. snprintf(pp->name, SDE_HW_BLK_NAME_LEN, "pingpong_%u",
  3331. pp->id - PINGPONG_0);
  3332. pp->len = PROP_VALUE_ACCESS(prop_value, PP_LEN, 0);
  3333. sblk->te.base = PROP_VALUE_ACCESS(prop_value, TE_OFF, i);
  3334. sblk->te.id = SDE_PINGPONG_TE;
  3335. snprintf(sblk->te.name, SDE_HW_BLK_NAME_LEN, "te_%u",
  3336. pp->id - PINGPONG_0);
  3337. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3338. set_bit(SDE_PINGPONG_TE, &pp->features);
  3339. sblk->te2.base = PROP_VALUE_ACCESS(prop_value, TE2_OFF, i);
  3340. if (sblk->te2.base) {
  3341. sblk->te2.id = SDE_PINGPONG_TE2;
  3342. snprintf(sblk->te2.name, SDE_HW_BLK_NAME_LEN, "te2_%u",
  3343. pp->id - PINGPONG_0);
  3344. set_bit(SDE_PINGPONG_TE2, &pp->features);
  3345. set_bit(SDE_PINGPONG_SPLIT, &pp->features);
  3346. }
  3347. if (PROP_VALUE_ACCESS(prop_value, PP_SLAVE, i))
  3348. set_bit(SDE_PINGPONG_SLAVE, &pp->features);
  3349. if (PROP_VALUE_ACCESS(prop_value, PP_CWB, i)) {
  3350. set_bit(SDE_PINGPONG_CWB, &pp->features);
  3351. if (test_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features))
  3352. sde_cfg->dcwb_count++;
  3353. }
  3354. pp->dcwb_id = (sde_cfg->dcwb_count > 0) ? sde_cfg->dcwb_count : DCWB_MAX;
  3355. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_700)) {
  3356. sblk->dsc.base = PROP_VALUE_ACCESS(prop_value,
  3357. DSC_OFF, i);
  3358. if (sblk->dsc.base) {
  3359. sblk->dsc.id = SDE_PINGPONG_DSC;
  3360. snprintf(sblk->dsc.name, SDE_HW_BLK_NAME_LEN,
  3361. "dsc_%u",
  3362. pp->id - PINGPONG_0);
  3363. set_bit(SDE_PINGPONG_DSC, &pp->features);
  3364. }
  3365. }
  3366. sblk->dither.base = PROP_VALUE_ACCESS(prop_value, DITHER_OFF,
  3367. i);
  3368. if (sblk->dither.base) {
  3369. sblk->dither.id = SDE_PINGPONG_DITHER;
  3370. snprintf(sblk->dither.name, SDE_HW_BLK_NAME_LEN,
  3371. "dither_%u", pp->id);
  3372. set_bit(SDE_PINGPONG_DITHER, &pp->features);
  3373. }
  3374. sblk->dither.len = PROP_VALUE_ACCESS(prop_value, DITHER_LEN, 0);
  3375. sblk->dither.version = PROP_VALUE_ACCESS(prop_value, DITHER_VER,
  3376. 0);
  3377. if (test_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features) &&
  3378. PROP_VALUE_ACCESS(prop_value, CWB_DITHER, i)) {
  3379. set_bit(SDE_PINGPONG_CWB_DITHER, &pp->features);
  3380. }
  3381. if (test_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features))
  3382. set_bit(SDE_PINGPONG_DITHER_LUMA, &pp->features);
  3383. if (prop_exists[PP_MERGE_3D_ID]) {
  3384. set_bit(SDE_PINGPONG_MERGE_3D, &pp->features);
  3385. pp->merge_3d_id = PROP_VALUE_ACCESS(prop_value,
  3386. PP_MERGE_3D_ID, i) + 1;
  3387. }
  3388. }
  3389. end:
  3390. kfree(prop_value);
  3391. return rc;
  3392. }
  3393. static void _sde_top_parse_dt_helper(struct sde_mdss_cfg *cfg,
  3394. struct sde_dt_props *props)
  3395. {
  3396. int i;
  3397. u32 ddr_type;
  3398. cfg->max_sspp_linewidth = props->exists[SSPP_LINEWIDTH] ?
  3399. PROP_VALUE_ACCESS(props->values, SSPP_LINEWIDTH, 0) :
  3400. DEFAULT_SDE_LINE_WIDTH;
  3401. cfg->vig_sspp_linewidth = props->exists[VIG_SSPP_LINEWIDTH] ?
  3402. PROP_VALUE_ACCESS(props->values, VIG_SSPP_LINEWIDTH,
  3403. 0) : cfg->max_sspp_linewidth;
  3404. cfg->scaling_linewidth = props->exists[SCALING_LINEWIDTH] ?
  3405. PROP_VALUE_ACCESS(props->values, SCALING_LINEWIDTH,
  3406. 0) : cfg->vig_sspp_linewidth;
  3407. cfg->max_wb_linewidth = props->exists[WB_LINEWIDTH] ?
  3408. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH, 0) :
  3409. DEFAULT_SDE_LINE_WIDTH;
  3410. /* if wb linear width is not defined use the line width as default */
  3411. cfg->max_wb_linewidth_linear = props->exists[WB_LINEWIDTH_LINEAR] ?
  3412. PROP_VALUE_ACCESS(props->values, WB_LINEWIDTH_LINEAR, 0)
  3413. : cfg->max_wb_linewidth;
  3414. cfg->max_mixer_width = props->exists[MIXER_LINEWIDTH] ?
  3415. PROP_VALUE_ACCESS(props->values, MIXER_LINEWIDTH, 0) :
  3416. DEFAULT_SDE_LINE_WIDTH;
  3417. cfg->max_mixer_blendstages = props->exists[MIXER_BLEND] ?
  3418. PROP_VALUE_ACCESS(props->values, MIXER_BLEND, 0) :
  3419. DEFAULT_SDE_MIXER_BLENDSTAGES;
  3420. cfg->ubwc_rev = props->exists[UBWC_VERSION] ?
  3421. PROP_VALUE_ACCESS(props->values,
  3422. UBWC_VERSION, 0) : DEFAULT_SDE_UBWC_NONE;
  3423. cfg->mdp[0].highest_bank_bit = DEFAULT_SDE_HIGHEST_BANK_BIT;
  3424. if (props->exists[BANK_BIT]) {
  3425. for (i = 0; i < props->counts[BANK_BIT]; i++) {
  3426. ddr_type = PROP_BITVALUE_ACCESS(props->values,
  3427. BANK_BIT, i, 0);
  3428. if (!ddr_type || (of_fdt_get_ddrtype() == ddr_type))
  3429. cfg->mdp[0].highest_bank_bit =
  3430. PROP_BITVALUE_ACCESS(props->values,
  3431. BANK_BIT, i, 1);
  3432. }
  3433. }
  3434. cfg->macrotile_mode = props->exists[MACROTILE_MODE] ?
  3435. PROP_VALUE_ACCESS(props->values, MACROTILE_MODE, 0) :
  3436. DEFAULT_SDE_UBWC_MACROTILE_MODE;
  3437. cfg->ubwc_bw_calc_rev = PROP_VALUE_ACCESS(props->values, UBWC_BW_CALC_VERSION, 0);
  3438. cfg->mdp[0].ubwc_static = props->exists[UBWC_STATIC] ?
  3439. PROP_VALUE_ACCESS(props->values, UBWC_STATIC, 0) :
  3440. DEFAULT_SDE_UBWC_STATIC;
  3441. cfg->mdp[0].ubwc_swizzle = props->exists[UBWC_SWIZZLE] ?
  3442. PROP_VALUE_ACCESS(props->values, UBWC_SWIZZLE, 0) :
  3443. DEFAULT_SDE_UBWC_SWIZZLE;
  3444. cfg->mdp[0].has_dest_scaler =
  3445. PROP_VALUE_ACCESS(props->values, DEST_SCALER, 0);
  3446. cfg->mdp[0].smart_panel_align_mode =
  3447. PROP_VALUE_ACCESS(props->values, SMART_PANEL_ALIGN_MODE, 0);
  3448. cfg->ipcc_protocol_id = PROP_VALUE_ACCESS(props->values, IPCC_PROTOCOL_ID, 0);
  3449. if (props->exists[SEC_SID_MASK]) {
  3450. cfg->sec_sid_mask_count = props->counts[SEC_SID_MASK];
  3451. for (i = 0; i < cfg->sec_sid_mask_count; i++)
  3452. cfg->sec_sid_mask[i] = PROP_VALUE_ACCESS(props->values,
  3453. SEC_SID_MASK, i);
  3454. }
  3455. if (PROP_VALUE_ACCESS(props->values, SRC_SPLIT, 0))
  3456. set_bit(SDE_FEATURE_SRC_SPLIT, cfg->features);
  3457. if (PROP_VALUE_ACCESS(props->values, DIM_LAYER, 0))
  3458. set_bit(SDE_FEATURE_DIM_LAYER, cfg->features);
  3459. if (PROP_VALUE_ACCESS(props->values, IDLE_PC, 0))
  3460. set_bit(SDE_FEATURE_IDLE_PC, cfg->features);
  3461. if (PROP_VALUE_ACCESS(props->values, WAKEUP_WITH_TOUCH, 0))
  3462. set_bit(SDE_FEATURE_TOUCH_WAKEUP, cfg->features);
  3463. cfg->pipe_order_type = PROP_VALUE_ACCESS(props->values,
  3464. PIPE_ORDER_VERSION, 0);
  3465. if (PROP_VALUE_ACCESS(props->values, BASE_LAYER, 0))
  3466. set_bit(SDE_FEATURE_BASE_LAYER, cfg->features);
  3467. cfg->qseed_hw_rev = PROP_VALUE_ACCESS(props->values, QSEED_HW_VERSION, 0);
  3468. cfg->trusted_vm_env = PROP_VALUE_ACCESS(props->values, TRUSTED_VM_ENV, 0);
  3469. cfg->max_trusted_vm_displays = PROP_VALUE_ACCESS(props->values,
  3470. MAX_TRUSTED_VM_DISPLAYS, 0);
  3471. if (props->exists[TVM_INCLUDE_REG]) {
  3472. cfg->tvm_reg_count = props->counts[TVM_INCLUDE_REG] / 2;
  3473. for (i = 0; i < cfg->tvm_reg_count; i++) {
  3474. cfg->tvm_reg[i].start = PROP_VALUE_ACCESS(props->values,
  3475. TVM_INCLUDE_REG, i * 2);
  3476. cfg->tvm_reg[i].end = cfg->tvm_reg[i].start +
  3477. PROP_VALUE_ACCESS(props->values, TVM_INCLUDE_REG,
  3478. i * 2 + 1);
  3479. }
  3480. }
  3481. if (PROP_VALUE_ACCESS(props->values, SDE_EMULATED_ENV, 0))
  3482. set_bit(SDE_FEATURE_EMULATED_ENV, cfg->features);
  3483. }
  3484. static int sde_top_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3485. {
  3486. int rc = 0, dma_rc, len;
  3487. struct sde_dt_props *props;
  3488. const char *type;
  3489. u32 major_version;
  3490. props = sde_get_dt_props(np, SDE_PROP_MAX, sde_prop,
  3491. ARRAY_SIZE(sde_prop), &len);
  3492. if (IS_ERR(props))
  3493. return PTR_ERR(props);
  3494. /* revalidate arrays not bound to off_count elements */
  3495. rc = _validate_dt_entry(np, &sde_prop[SEC_SID_MASK], 1,
  3496. &props->counts[SEC_SID_MASK], NULL);
  3497. if (rc)
  3498. goto end;
  3499. /* update props with newly validated arrays */
  3500. rc = _read_dt_entry(np, sde_prop, ARRAY_SIZE(sde_prop), props->counts,
  3501. props->exists, props->values);
  3502. if (rc)
  3503. goto end;
  3504. cfg->mdss_count = 1;
  3505. cfg->mdss[0].base = MDSS_BASE_OFFSET;
  3506. cfg->mdss[0].id = MDP_TOP;
  3507. snprintf(cfg->mdss[0].name, SDE_HW_BLK_NAME_LEN, "mdss_%u",
  3508. cfg->mdss[0].id - MDP_TOP);
  3509. cfg->mdp_count = 1;
  3510. cfg->mdp[0].id = MDP_TOP;
  3511. snprintf(cfg->mdp[0].name, SDE_HW_BLK_NAME_LEN, "top_%u",
  3512. cfg->mdp[0].id - MDP_TOP);
  3513. cfg->mdp[0].base = PROP_VALUE_ACCESS(props->values, SDE_OFF, 0);
  3514. cfg->mdp[0].len = props->exists[SDE_LEN] ? PROP_VALUE_ACCESS(
  3515. props->values, SDE_LEN, 0) : DEFAULT_SDE_HW_BLOCK_LEN;
  3516. _sde_top_parse_dt_helper(cfg, props);
  3517. major_version = SDE_HW_MAJOR(cfg->hw_rev);
  3518. if (major_version < SDE_HW_MAJOR(SDE_HW_VER_500))
  3519. set_bit(SDE_MDP_VSYNC_SEL, &cfg->mdp[0].features);
  3520. else if (major_version < SDE_HW_MAJOR(SDE_HW_VER_810))
  3521. set_bit(SDE_MDP_WD_TIMER, &cfg->mdp[0].features);
  3522. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3523. SDE_INTR_TOP_INTR, cfg->mdp[0].base);
  3524. if (rc)
  3525. goto end;
  3526. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3527. SDE_INTR_TOP_INTR2, cfg->mdp[0].base);
  3528. if (rc)
  3529. goto end;
  3530. rc = _add_to_irq_offset_list(cfg, SDE_INTR_HWBLK_TOP,
  3531. SDE_INTR_TOP_HIST_INTR, cfg->mdp[0].base);
  3532. if (rc)
  3533. goto end;
  3534. rc = of_property_read_string(np, sde_prop[QSEED_SW_LIB_REV].prop_name,
  3535. &type);
  3536. if (rc) {
  3537. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3538. sde_prop[QSEED_SW_LIB_REV].prop_name, rc);
  3539. rc = 0;
  3540. } else if (!strcmp(type, "qseedv3")) {
  3541. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3;
  3542. } else if (!strcmp(type, "qseedv3lite")) {
  3543. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED3LITE;
  3544. } else if (!strcmp(type, "qseedv2")) {
  3545. cfg->qseed_sw_lib_rev = SDE_SSPP_SCALER_QSEED2;
  3546. } else {
  3547. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3548. sde_prop[QSEED_SW_LIB_REV].prop_name);
  3549. }
  3550. rc = of_property_read_string(np, sde_prop[CSC_TYPE].prop_name, &type);
  3551. if (rc) {
  3552. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3553. sde_prop[CSC_TYPE].prop_name, rc);
  3554. rc = 0;
  3555. } else if (!strcmp(type, "csc")) {
  3556. cfg->csc_type = SDE_SSPP_CSC;
  3557. } else if (!strcmp(type, "csc-10bit")) {
  3558. cfg->csc_type = SDE_SSPP_CSC_10BIT;
  3559. } else {
  3560. SDE_DEBUG("Unknown type %s for property %s\n", type,
  3561. sde_prop[CSC_TYPE].prop_name);
  3562. }
  3563. /*
  3564. * Current SDE support only Smart DMA 2.0-2.5.
  3565. * No support for Smart DMA 1.0 yet.
  3566. */
  3567. cfg->smart_dma_rev = 0;
  3568. dma_rc = of_property_read_string(np, sde_prop[SMART_DMA_REV].prop_name,
  3569. &type);
  3570. if (dma_rc) {
  3571. SDE_DEBUG("invalid %s node in device tree: %d\n",
  3572. sde_prop[SMART_DMA_REV].prop_name, dma_rc);
  3573. } else if (!strcmp(type, "smart_dma_v2p5")) {
  3574. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2p5;
  3575. } else if (!strcmp(type, "smart_dma_v2")) {
  3576. cfg->smart_dma_rev = SDE_SSPP_SMART_DMA_V2;
  3577. } else if (!strcmp(type, "smart_dma_v1")) {
  3578. SDE_ERROR("smart dma 1.0 is not supported in SDE\n");
  3579. } else {
  3580. SDE_DEBUG("unknown smart dma version %s\n", type);
  3581. }
  3582. end:
  3583. sde_put_dt_props(props);
  3584. return rc;
  3585. }
  3586. static int sde_parse_reg_dma_dt(struct device_node *np,
  3587. struct sde_mdss_cfg *sde_cfg)
  3588. {
  3589. int rc = 0, i, prop_count[REG_DMA_PROP_MAX];
  3590. struct sde_prop_value *prop_value = NULL;
  3591. u32 off_count;
  3592. bool prop_exists[REG_DMA_PROP_MAX];
  3593. bool dma_type_exists[REG_DMA_TYPE_MAX];
  3594. enum sde_reg_dma_type dma_type;
  3595. prop_value = kcalloc(REG_DMA_PROP_MAX,
  3596. sizeof(struct sde_prop_value), GFP_KERNEL);
  3597. if (!prop_value) {
  3598. rc = -ENOMEM;
  3599. goto end;
  3600. }
  3601. rc = _validate_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3602. prop_count, &off_count);
  3603. if (rc || !off_count)
  3604. goto end;
  3605. rc = _read_dt_entry(np, reg_dma_prop, ARRAY_SIZE(reg_dma_prop),
  3606. prop_count, prop_exists, prop_value);
  3607. if (rc)
  3608. goto end;
  3609. sde_cfg->reg_dma_count = 0;
  3610. memset(&dma_type_exists, 0, sizeof(dma_type_exists));
  3611. for (i = 0; i < off_count; i++) {
  3612. dma_type = PROP_VALUE_ACCESS(prop_value, REG_DMA_ID, i);
  3613. if (dma_type >= REG_DMA_TYPE_MAX) {
  3614. SDE_ERROR("Invalid DMA type %d\n", dma_type);
  3615. goto end;
  3616. } else if (dma_type_exists[dma_type]) {
  3617. SDE_ERROR("DMA type ID %d exists more than once\n",
  3618. dma_type);
  3619. goto end;
  3620. }
  3621. dma_type_exists[dma_type] = true;
  3622. sde_cfg->dma_cfg.reg_dma_blks[dma_type].base =
  3623. PROP_VALUE_ACCESS(prop_value, REG_DMA_OFF, i);
  3624. sde_cfg->dma_cfg.reg_dma_blks[dma_type].valid = true;
  3625. sde_cfg->reg_dma_count++;
  3626. }
  3627. sde_cfg->dma_cfg.version = PROP_VALUE_ACCESS(prop_value,
  3628. REG_DMA_VERSION, 0);
  3629. sde_cfg->dma_cfg.trigger_sel_off = PROP_VALUE_ACCESS(prop_value,
  3630. REG_DMA_TRIGGER_OFF, 0);
  3631. sde_cfg->dma_cfg.broadcast_disabled = PROP_VALUE_ACCESS(prop_value,
  3632. REG_DMA_BROADCAST_DISABLED, 0);
  3633. sde_cfg->dma_cfg.xin_id = PROP_VALUE_ACCESS(prop_value,
  3634. REG_DMA_XIN_ID, 0);
  3635. sde_cfg->dma_cfg.clk_ctrl = SDE_CLK_CTRL_LUTDMA;
  3636. sde_cfg->dma_cfg.vbif_idx = VBIF_RT;
  3637. if (test_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features)) {
  3638. sde_cfg->dma_cfg.split_vbif_supported = true;
  3639. } else {
  3640. for (i = 0; i < sde_cfg->mdp_count; i++) {
  3641. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].reg_off =
  3642. PROP_BITVALUE_ACCESS(prop_value,
  3643. REG_DMA_CLK_CTRL, 0, 0);
  3644. sde_cfg->mdp[i].clk_ctrls[sde_cfg->dma_cfg.clk_ctrl].bit_off =
  3645. PROP_BITVALUE_ACCESS(prop_value,
  3646. REG_DMA_CLK_CTRL, 0, 1);
  3647. }
  3648. }
  3649. end:
  3650. kfree(prop_value);
  3651. /* reg dma is optional feature hence return 0 */
  3652. return 0;
  3653. }
  3654. static int _sde_perf_parse_dt_validate(struct device_node *np, int *prop_count)
  3655. {
  3656. int rc, len;
  3657. rc = _validate_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3658. prop_count, &len);
  3659. if (rc)
  3660. return rc;
  3661. rc = _validate_dt_entry(np, &sde_perf_prop[PERF_CDP_SETTING], 1,
  3662. &prop_count[PERF_CDP_SETTING], NULL);
  3663. if (rc)
  3664. return rc;
  3665. return rc;
  3666. }
  3667. static int _sde_qos_parse_dt_cfg(struct sde_mdss_cfg *cfg, int *prop_count,
  3668. struct sde_prop_value *prop_value, bool *prop_exists)
  3669. {
  3670. int i, j;
  3671. u32 qos_count = 1;
  3672. if (prop_exists[QOS_REFRESH_RATES]) {
  3673. qos_count = prop_count[QOS_REFRESH_RATES];
  3674. cfg->perf.qos_refresh_rate = kcalloc(qos_count,
  3675. sizeof(u32), GFP_KERNEL);
  3676. if (!cfg->perf.qos_refresh_rate)
  3677. goto end;
  3678. for (j = 0; j < qos_count; j++) {
  3679. cfg->perf.qos_refresh_rate[j] =
  3680. PROP_VALUE_ACCESS(prop_value,
  3681. QOS_REFRESH_RATES, j);
  3682. SDE_DEBUG("qos usage:%d refresh rate:0x%x\n",
  3683. j, cfg->perf.qos_refresh_rate[j]);
  3684. }
  3685. }
  3686. cfg->perf.qos_refresh_count = qos_count;
  3687. cfg->perf.danger_lut = kcalloc(qos_count,
  3688. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX * SDE_DANGER_SAFE_LUT_TYPE_MAX, GFP_KERNEL);
  3689. cfg->perf.safe_lut = kcalloc(qos_count,
  3690. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX * SDE_DANGER_SAFE_LUT_TYPE_MAX, GFP_KERNEL);
  3691. cfg->perf.creq_lut = kcalloc(qos_count,
  3692. sizeof(u64) * SDE_QOS_LUT_USAGE_MAX * SDE_CREQ_LUT_TYPE_MAX, GFP_KERNEL);
  3693. if (!cfg->perf.creq_lut || !cfg->perf.safe_lut || !cfg->perf.danger_lut)
  3694. goto end;
  3695. if (prop_exists[QOS_DANGER_LUT] &&
  3696. (prop_count[QOS_DANGER_LUT] >=
  3697. (SDE_QOS_LUT_USAGE_MAX * qos_count * SDE_DANGER_SAFE_LUT_TYPE_MAX))) {
  3698. for (i = 0; i < prop_count[QOS_DANGER_LUT]; i++) {
  3699. cfg->perf.danger_lut[i] = PROP_VALUE_ACCESS(prop_value, QOS_DANGER_LUT, i);
  3700. SDE_DEBUG("danger usage:%i lut:0x%llx\n", i, cfg->perf.danger_lut[i]);
  3701. }
  3702. }
  3703. if (prop_exists[QOS_SAFE_LUT] &&
  3704. (prop_count[QOS_SAFE_LUT] >=
  3705. (SDE_QOS_LUT_USAGE_MAX * qos_count * SDE_DANGER_SAFE_LUT_TYPE_MAX))) {
  3706. for (i = 0; i < prop_count[QOS_SAFE_LUT]; i++) {
  3707. cfg->perf.safe_lut[i] = PROP_VALUE_ACCESS(prop_value, QOS_SAFE_LUT, i);
  3708. SDE_DEBUG("safe usage:%d lut:0x%llx\n", i, cfg->perf.safe_lut[i]);
  3709. }
  3710. }
  3711. if (prop_exists[QOS_CREQ_LUT] &&
  3712. (prop_count[QOS_CREQ_LUT] >=
  3713. (SDE_QOS_LUT_USAGE_MAX * qos_count * SDE_CREQ_LUT_TYPE_MAX))) {
  3714. u64 lut_hi, lut_lo;
  3715. for (j = 0; j < (qos_count * SDE_QOS_LUT_USAGE_MAX * SDE_CREQ_LUT_TYPE_MAX); j++) {
  3716. lut_hi = PROP_VALUE_ACCESS(prop_value, QOS_CREQ_LUT, (j * 2) + 0);
  3717. lut_lo = PROP_VALUE_ACCESS(prop_value, QOS_CREQ_LUT, (j * 2) + 1);
  3718. cfg->perf.creq_lut[j] = (lut_hi << 32) | lut_lo;
  3719. SDE_DEBUG("creq usage:%d lut:0x%llx\n", j, cfg->perf.creq_lut[j]);
  3720. }
  3721. }
  3722. return 0;
  3723. end:
  3724. kfree(cfg->perf.qos_refresh_rate);
  3725. kfree(cfg->perf.creq_lut);
  3726. kfree(cfg->perf.danger_lut);
  3727. kfree(cfg->perf.safe_lut);
  3728. return -ENOMEM;
  3729. }
  3730. static void _sde_perf_parse_dt_cfg_populate(struct sde_mdss_cfg *cfg,
  3731. int *prop_count,
  3732. struct sde_prop_value *prop_value,
  3733. bool *prop_exists)
  3734. {
  3735. cfg->perf.max_bw_low =
  3736. prop_exists[PERF_MAX_BW_LOW] ?
  3737. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_LOW, 0) :
  3738. DEFAULT_MAX_BW_LOW;
  3739. cfg->perf.max_bw_high =
  3740. prop_exists[PERF_MAX_BW_HIGH] ?
  3741. PROP_VALUE_ACCESS(prop_value, PERF_MAX_BW_HIGH, 0) :
  3742. DEFAULT_MAX_BW_HIGH;
  3743. cfg->perf.min_core_ib =
  3744. prop_exists[PERF_MIN_CORE_IB] ?
  3745. PROP_VALUE_ACCESS(prop_value, PERF_MIN_CORE_IB, 0) :
  3746. DEFAULT_MAX_BW_LOW;
  3747. cfg->perf.min_llcc_ib =
  3748. prop_exists[PERF_MIN_LLCC_IB] ?
  3749. PROP_VALUE_ACCESS(prop_value, PERF_MIN_LLCC_IB, 0) :
  3750. DEFAULT_MAX_BW_LOW;
  3751. cfg->perf.min_dram_ib =
  3752. prop_exists[PERF_MIN_DRAM_IB] ?
  3753. PROP_VALUE_ACCESS(prop_value, PERF_MIN_DRAM_IB, 0) :
  3754. DEFAULT_MAX_BW_LOW;
  3755. cfg->perf.undersized_prefill_lines =
  3756. prop_exists[PERF_UNDERSIZED_PREFILL_LINES] ?
  3757. PROP_VALUE_ACCESS(prop_value,
  3758. PERF_UNDERSIZED_PREFILL_LINES, 0) :
  3759. DEFAULT_UNDERSIZED_PREFILL_LINES;
  3760. cfg->perf.xtra_prefill_lines =
  3761. prop_exists[PERF_XTRA_PREFILL_LINES] ?
  3762. PROP_VALUE_ACCESS(prop_value,
  3763. PERF_XTRA_PREFILL_LINES, 0) :
  3764. DEFAULT_XTRA_PREFILL_LINES;
  3765. cfg->perf.dest_scale_prefill_lines =
  3766. prop_exists[PERF_DEST_SCALE_PREFILL_LINES] ?
  3767. PROP_VALUE_ACCESS(prop_value,
  3768. PERF_DEST_SCALE_PREFILL_LINES, 0) :
  3769. DEFAULT_DEST_SCALE_PREFILL_LINES;
  3770. cfg->perf.macrotile_prefill_lines =
  3771. prop_exists[PERF_MACROTILE_PREFILL_LINES] ?
  3772. PROP_VALUE_ACCESS(prop_value,
  3773. PERF_MACROTILE_PREFILL_LINES, 0) :
  3774. DEFAULT_MACROTILE_PREFILL_LINES;
  3775. cfg->perf.yuv_nv12_prefill_lines =
  3776. prop_exists[PERF_YUV_NV12_PREFILL_LINES] ?
  3777. PROP_VALUE_ACCESS(prop_value,
  3778. PERF_YUV_NV12_PREFILL_LINES, 0) :
  3779. DEFAULT_YUV_NV12_PREFILL_LINES;
  3780. cfg->perf.linear_prefill_lines =
  3781. prop_exists[PERF_LINEAR_PREFILL_LINES] ?
  3782. PROP_VALUE_ACCESS(prop_value,
  3783. PERF_LINEAR_PREFILL_LINES, 0) :
  3784. DEFAULT_LINEAR_PREFILL_LINES;
  3785. cfg->perf.downscaling_prefill_lines =
  3786. prop_exists[PERF_DOWNSCALING_PREFILL_LINES] ?
  3787. PROP_VALUE_ACCESS(prop_value,
  3788. PERF_DOWNSCALING_PREFILL_LINES, 0) :
  3789. DEFAULT_DOWNSCALING_PREFILL_LINES;
  3790. cfg->perf.amortizable_threshold =
  3791. prop_exists[PERF_AMORTIZABLE_THRESHOLD] ?
  3792. PROP_VALUE_ACCESS(prop_value,
  3793. PERF_AMORTIZABLE_THRESHOLD, 0) :
  3794. DEFAULT_AMORTIZABLE_THRESHOLD;
  3795. cfg->perf.num_ddr_channels = prop_exists[PERF_NUM_DDR_CHANNELS] ?
  3796. PROP_VALUE_ACCESS(prop_value, PERF_NUM_DDR_CHANNELS, 0) :
  3797. DEFAULT_NUM_DDR_CHANNELS;
  3798. cfg->perf.dram_efficiency = prop_exists[PERF_DRAM_EFFICIENCY] ?
  3799. PROP_VALUE_ACCESS(prop_value, PERF_DRAM_EFFICIENCY, 0) :
  3800. DEFAULT_DRAM_EFFICIENCY;
  3801. cfg->perf.num_mnoc_ports =
  3802. prop_exists[PERF_NUM_MNOC_PORTS] ?
  3803. PROP_VALUE_ACCESS(prop_value,
  3804. PERF_NUM_MNOC_PORTS, 0) :
  3805. DEFAULT_MNOC_PORTS;
  3806. cfg->perf.axi_bus_width =
  3807. prop_exists[PERF_AXI_BUS_WIDTH] ?
  3808. PROP_VALUE_ACCESS(prop_value,
  3809. PERF_AXI_BUS_WIDTH, 0) :
  3810. DEFAULT_AXI_BUS_WIDTH;
  3811. }
  3812. static int _sde_perf_parse_dt_cfg(struct device_node *np,
  3813. struct sde_mdss_cfg *cfg, int *prop_count,
  3814. struct sde_prop_value *prop_value, bool *prop_exists)
  3815. {
  3816. int rc, j;
  3817. const char *str = NULL;
  3818. /*
  3819. * The following performance parameters (e.g. core_ib_ff) are
  3820. * mapped directly as device tree string constants.
  3821. */
  3822. rc = of_property_read_string(np,
  3823. sde_perf_prop[PERF_CORE_IB_FF].prop_name, &str);
  3824. cfg->perf.core_ib_ff = rc ? DEFAULT_CORE_IB_FF : str;
  3825. rc = of_property_read_string(np,
  3826. sde_perf_prop[PERF_CORE_CLK_FF].prop_name, &str);
  3827. cfg->perf.core_clk_ff = rc ? DEFAULT_CORE_CLK_FF : str;
  3828. rc = of_property_read_string(np,
  3829. sde_perf_prop[PERF_COMP_RATIO_RT].prop_name, &str);
  3830. cfg->perf.comp_ratio_rt = rc ? DEFAULT_COMP_RATIO_RT : str;
  3831. rc = of_property_read_string(np,
  3832. sde_perf_prop[PERF_COMP_RATIO_NRT].prop_name, &str);
  3833. cfg->perf.comp_ratio_nrt = rc ? DEFAULT_COMP_RATIO_NRT : str;
  3834. rc = 0;
  3835. _sde_perf_parse_dt_cfg_populate(cfg, prop_count, prop_value,
  3836. prop_exists);
  3837. if (prop_exists[PERF_CDP_SETTING]) {
  3838. const u32 prop_size = 2;
  3839. u32 count = prop_count[PERF_CDP_SETTING] / prop_size;
  3840. count = min_t(u32, count, SDE_PERF_CDP_USAGE_MAX);
  3841. for (j = 0; j < count; j++) {
  3842. cfg->perf.cdp_cfg[j].rd_enable =
  3843. PROP_VALUE_ACCESS(prop_value,
  3844. PERF_CDP_SETTING, j * prop_size);
  3845. cfg->perf.cdp_cfg[j].wr_enable =
  3846. PROP_VALUE_ACCESS(prop_value,
  3847. PERF_CDP_SETTING, j * prop_size + 1);
  3848. SDE_DEBUG("cdp usage:%d rd:%d wr:%d\n",
  3849. j, cfg->perf.cdp_cfg[j].rd_enable,
  3850. cfg->perf.cdp_cfg[j].wr_enable);
  3851. }
  3852. set_bit(SDE_FEATURE_CDP, cfg->features);
  3853. }
  3854. cfg->perf.cpu_mask =
  3855. prop_exists[PERF_CPU_MASK] ?
  3856. PROP_VALUE_ACCESS(prop_value, PERF_CPU_MASK, 0) :
  3857. DEFAULT_CPU_MASK;
  3858. cfg->perf.cpu_mask_perf =
  3859. prop_exists[CPU_MASK_PERF] ?
  3860. PROP_VALUE_ACCESS(prop_value, CPU_MASK_PERF, 0) :
  3861. DEFAULT_CPU_MASK;
  3862. cfg->perf.cpu_dma_latency =
  3863. prop_exists[PERF_CPU_DMA_LATENCY] ?
  3864. PROP_VALUE_ACCESS(prop_value, PERF_CPU_DMA_LATENCY, 0) :
  3865. DEFAULT_CPU_DMA_LATENCY;
  3866. cfg->perf.cpu_irq_latency =
  3867. prop_exists[PERF_CPU_IRQ_LATENCY] ?
  3868. PROP_VALUE_ACCESS(prop_value, PERF_CPU_IRQ_LATENCY, 0) :
  3869. PM_QOS_DEFAULT_VALUE;
  3870. return 0;
  3871. }
  3872. static int sde_perf_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3873. {
  3874. int rc, prop_count[PERF_PROP_MAX];
  3875. struct sde_prop_value *prop_value = NULL;
  3876. bool prop_exists[PERF_PROP_MAX];
  3877. if (!cfg) {
  3878. SDE_ERROR("invalid argument\n");
  3879. rc = -EINVAL;
  3880. goto end;
  3881. }
  3882. prop_value = kzalloc(PERF_PROP_MAX *
  3883. sizeof(struct sde_prop_value), GFP_KERNEL);
  3884. if (!prop_value) {
  3885. rc = -ENOMEM;
  3886. goto end;
  3887. }
  3888. rc = _sde_perf_parse_dt_validate(np, prop_count);
  3889. if (rc)
  3890. goto freeprop;
  3891. rc = _read_dt_entry(np, sde_perf_prop, ARRAY_SIZE(sde_perf_prop),
  3892. prop_count, prop_exists, prop_value);
  3893. if (rc)
  3894. goto freeprop;
  3895. rc = _sde_perf_parse_dt_cfg(np, cfg, prop_count, prop_value,
  3896. prop_exists);
  3897. freeprop:
  3898. kfree(prop_value);
  3899. end:
  3900. return rc;
  3901. }
  3902. static int sde_qos_parse_dt(struct device_node *np, struct sde_mdss_cfg *cfg)
  3903. {
  3904. int rc, prop_count[QOS_PROP_MAX];
  3905. struct sde_prop_value *prop_value = NULL;
  3906. bool prop_exists[QOS_PROP_MAX];
  3907. if (!cfg) {
  3908. SDE_ERROR("invalid argument\n");
  3909. rc = -EINVAL;
  3910. goto end;
  3911. }
  3912. prop_value = kzalloc(QOS_PROP_MAX *
  3913. sizeof(struct sde_prop_value), GFP_KERNEL);
  3914. if (!prop_value) {
  3915. rc = -ENOMEM;
  3916. goto end;
  3917. }
  3918. rc = _validate_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3919. prop_count, NULL);
  3920. if (rc)
  3921. goto freeprop;
  3922. rc = _read_dt_entry(np, sde_qos_prop, ARRAY_SIZE(sde_qos_prop),
  3923. prop_count, prop_exists, prop_value);
  3924. if (rc)
  3925. goto freeprop;
  3926. rc = _sde_qos_parse_dt_cfg(cfg, prop_count, prop_value, prop_exists);
  3927. freeprop:
  3928. kfree(prop_value);
  3929. end:
  3930. return rc;
  3931. }
  3932. static int sde_parse_merge_3d_dt(struct device_node *np,
  3933. struct sde_mdss_cfg *sde_cfg)
  3934. {
  3935. int rc, prop_count[HW_PROP_MAX], off_count, i;
  3936. struct sde_prop_value *prop_value = NULL;
  3937. bool prop_exists[HW_PROP_MAX];
  3938. struct sde_merge_3d_cfg *merge_3d;
  3939. prop_value = kcalloc(HW_PROP_MAX, sizeof(struct sde_prop_value),
  3940. GFP_KERNEL);
  3941. if (!prop_value)
  3942. return -ENOMEM;
  3943. rc = _validate_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3944. prop_count, &off_count);
  3945. if (rc)
  3946. goto end;
  3947. sde_cfg->merge_3d_count = off_count;
  3948. rc = _read_dt_entry(np, merge_3d_prop, ARRAY_SIZE(merge_3d_prop),
  3949. prop_count,
  3950. prop_exists, prop_value);
  3951. if (rc) {
  3952. sde_cfg->merge_3d_count = 0;
  3953. goto end;
  3954. }
  3955. for (i = 0; i < off_count; i++) {
  3956. merge_3d = sde_cfg->merge_3d + i;
  3957. merge_3d->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3958. merge_3d->id = MERGE_3D_0 + i;
  3959. snprintf(merge_3d->name, SDE_HW_BLK_NAME_LEN, "merge_3d_%u",
  3960. merge_3d->id - MERGE_3D_0);
  3961. merge_3d->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  3962. }
  3963. end:
  3964. kfree(prop_value);
  3965. return rc;
  3966. }
  3967. static int sde_qdss_parse_dt(struct device_node *np,
  3968. struct sde_mdss_cfg *sde_cfg)
  3969. {
  3970. int rc, prop_count[HW_PROP_MAX], i;
  3971. struct sde_prop_value *prop_value = NULL;
  3972. bool prop_exists[HW_PROP_MAX];
  3973. u32 off_count;
  3974. struct sde_qdss_cfg *qdss;
  3975. if (!sde_cfg) {
  3976. SDE_ERROR("invalid argument\n");
  3977. return -EINVAL;
  3978. }
  3979. prop_value = kzalloc(HW_PROP_MAX *
  3980. sizeof(struct sde_prop_value), GFP_KERNEL);
  3981. if (!prop_value)
  3982. return -ENOMEM;
  3983. rc = _validate_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop),
  3984. prop_count, &off_count);
  3985. if (rc) {
  3986. sde_cfg->qdss_count = 0;
  3987. goto end;
  3988. }
  3989. sde_cfg->qdss_count = off_count;
  3990. rc = _read_dt_entry(np, qdss_prop, ARRAY_SIZE(qdss_prop), prop_count,
  3991. prop_exists, prop_value);
  3992. if (rc)
  3993. goto end;
  3994. for (i = 0; i < off_count; i++) {
  3995. qdss = sde_cfg->qdss + i;
  3996. qdss->base = PROP_VALUE_ACCESS(prop_value, HW_OFF, i);
  3997. qdss->id = QDSS_0 + i;
  3998. snprintf(qdss->name, SDE_HW_BLK_NAME_LEN, "qdss_%u",
  3999. qdss->id - QDSS_0);
  4000. qdss->len = PROP_VALUE_ACCESS(prop_value, HW_LEN, 0);
  4001. }
  4002. end:
  4003. kfree(prop_value);
  4004. return rc;
  4005. }
  4006. static int sde_hardware_format_caps(struct sde_mdss_cfg *sde_cfg,
  4007. uint32_t hw_rev)
  4008. {
  4009. int rc = 0;
  4010. uint32_t dma_list_size, vig_list_size, wb2_list_size;
  4011. uint32_t virt_vig_list_size, in_rot_list_size = 0;
  4012. uint32_t index = 0;
  4013. uint32_t in_rot_restricted_list_size = 0;
  4014. const struct sde_format_extended *inline_fmt_tbl = NULL;
  4015. const struct sde_format_extended *inline_restricted_fmt_tbl = NULL;
  4016. /* DMA pipe input formats */
  4017. dma_list_size = ARRAY_SIZE(plane_formats);
  4018. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4019. dma_list_size += ARRAY_SIZE(fp16_formats);
  4020. sde_cfg->dma_formats = kcalloc(dma_list_size,
  4021. sizeof(struct sde_format_extended), GFP_KERNEL);
  4022. if (!sde_cfg->dma_formats) {
  4023. rc = -ENOMEM;
  4024. goto out;
  4025. }
  4026. index = sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  4027. 0, plane_formats, ARRAY_SIZE(plane_formats));
  4028. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4029. index += sde_copy_formats(sde_cfg->dma_formats, dma_list_size,
  4030. index, fp16_formats, ARRAY_SIZE(fp16_formats));
  4031. /* ViG pipe input formats */
  4032. vig_list_size = ARRAY_SIZE(plane_formats_vig);
  4033. if (test_bit(SDE_FEATURE_VIG_P010, sde_cfg->features))
  4034. vig_list_size += ARRAY_SIZE(p010_ubwc_formats);
  4035. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4036. vig_list_size += ARRAY_SIZE(fp16_formats);
  4037. sde_cfg->vig_formats = kcalloc(vig_list_size,
  4038. sizeof(struct sde_format_extended), GFP_KERNEL);
  4039. if (!sde_cfg->vig_formats) {
  4040. rc = -ENOMEM;
  4041. goto free_dma;
  4042. }
  4043. index = sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  4044. 0, plane_formats_vig, ARRAY_SIZE(plane_formats_vig));
  4045. if (test_bit(SDE_FEATURE_VIG_P010, sde_cfg->features))
  4046. index += sde_copy_formats(sde_cfg->vig_formats,
  4047. vig_list_size, index, p010_ubwc_formats,
  4048. ARRAY_SIZE(p010_ubwc_formats));
  4049. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4050. index += sde_copy_formats(sde_cfg->vig_formats, vig_list_size,
  4051. index, fp16_formats, ARRAY_SIZE(fp16_formats));
  4052. /* Virtual ViG pipe input formats (all virt pipes use DMA formats) */
  4053. virt_vig_list_size = ARRAY_SIZE(plane_formats);
  4054. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4055. virt_vig_list_size += ARRAY_SIZE(fp16_formats);
  4056. sde_cfg->virt_vig_formats = kcalloc(virt_vig_list_size,
  4057. sizeof(struct sde_format_extended), GFP_KERNEL);
  4058. if (!sde_cfg->virt_vig_formats) {
  4059. rc = -ENOMEM;
  4060. goto free_vig;
  4061. }
  4062. index = sde_copy_formats(sde_cfg->virt_vig_formats, virt_vig_list_size,
  4063. 0, plane_formats, ARRAY_SIZE(plane_formats));
  4064. if (test_bit(SDE_FEATURE_FP16, sde_cfg->features))
  4065. index += sde_copy_formats(sde_cfg->virt_vig_formats,
  4066. virt_vig_list_size, index, fp16_formats,
  4067. ARRAY_SIZE(fp16_formats));
  4068. /* WB output formats */
  4069. wb2_list_size = ARRAY_SIZE(wb2_formats);
  4070. sde_cfg->wb_formats = kcalloc(wb2_list_size,
  4071. sizeof(struct sde_format_extended), GFP_KERNEL);
  4072. if (!sde_cfg->wb_formats) {
  4073. SDE_ERROR("failed to allocate wb format list\n");
  4074. rc = -ENOMEM;
  4075. goto free_virt;
  4076. }
  4077. index = sde_copy_formats(sde_cfg->wb_formats, wb2_list_size,
  4078. 0, wb2_formats, ARRAY_SIZE(wb2_formats));
  4079. /* Rotation enabled input formats */
  4080. if (IS_SDE_INLINE_ROT_REV_100(sde_cfg->true_inline_rot_rev)) {
  4081. inline_fmt_tbl = true_inline_rot_v1_fmts;
  4082. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v1_fmts);
  4083. } else if (IS_SDE_INLINE_ROT_REV_200(sde_cfg->true_inline_rot_rev)) {
  4084. inline_fmt_tbl = true_inline_rot_v2_fmts;
  4085. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v2_fmts);
  4086. } else if (IS_SDE_INLINE_ROT_REV_201(sde_cfg->true_inline_rot_rev)) {
  4087. inline_fmt_tbl = true_inline_rot_v201_fmts;
  4088. in_rot_list_size = ARRAY_SIZE(true_inline_rot_v201_fmts);
  4089. inline_restricted_fmt_tbl = true_inline_rot_v201_restricted_fmts;
  4090. in_rot_restricted_list_size = ARRAY_SIZE(true_inline_rot_v201_fmts);
  4091. }
  4092. if (in_rot_list_size) {
  4093. sde_cfg->inline_rot_formats = kcalloc(in_rot_list_size,
  4094. sizeof(struct sde_format_extended), GFP_KERNEL);
  4095. if (!sde_cfg->inline_rot_formats) {
  4096. SDE_ERROR("failed to alloc inline rot format list\n");
  4097. rc = -ENOMEM;
  4098. goto free_wb;
  4099. }
  4100. index = sde_copy_formats(sde_cfg->inline_rot_formats,
  4101. in_rot_list_size, 0, inline_fmt_tbl, in_rot_list_size);
  4102. }
  4103. if (in_rot_restricted_list_size) {
  4104. sde_cfg->inline_rot_restricted_formats = kcalloc(in_rot_restricted_list_size,
  4105. sizeof(struct sde_format_extended), GFP_KERNEL);
  4106. if (!sde_cfg->inline_rot_restricted_formats) {
  4107. SDE_ERROR("failed to alloc inline rot restricted format list\n");
  4108. rc = -ENOMEM;
  4109. goto free_in_rot;
  4110. }
  4111. index = sde_copy_formats(sde_cfg->inline_rot_restricted_formats,
  4112. in_rot_restricted_list_size, 0, inline_restricted_fmt_tbl,
  4113. in_rot_restricted_list_size);
  4114. }
  4115. return 0;
  4116. free_in_rot:
  4117. kfree(sde_cfg->inline_rot_formats);
  4118. free_wb:
  4119. kfree(sde_cfg->wb_formats);
  4120. free_virt:
  4121. kfree(sde_cfg->virt_vig_formats);
  4122. free_vig:
  4123. kfree(sde_cfg->vig_formats);
  4124. free_dma:
  4125. kfree(sde_cfg->dma_formats);
  4126. out:
  4127. return rc;
  4128. }
  4129. static void _sde_hw_setup_uidle(struct sde_uidle_cfg *uidle_cfg)
  4130. {
  4131. if (!uidle_cfg->uidle_rev)
  4132. return;
  4133. uidle_cfg->fal10_exit_cnt = SDE_UIDLE_FAL10_EXIT_CNT;
  4134. uidle_cfg->fal10_exit_danger = SDE_UIDLE_FAL10_EXIT_DANGER;
  4135. uidle_cfg->fal10_danger = SDE_UIDLE_FAL10_DANGER;
  4136. uidle_cfg->fal10_target_idle_time = SDE_UIDLE_FAL10_TARGET_IDLE;
  4137. uidle_cfg->fal1_target_idle_time = SDE_UIDLE_FAL1_TARGET_IDLE;
  4138. uidle_cfg->max_dwnscale = SDE_UIDLE_MAX_DWNSCALE;
  4139. uidle_cfg->debugfs_ctrl = true;
  4140. uidle_cfg->fal1_max_threshold = SDE_UIDLE_FAL1_MAX_THRESHOLD;
  4141. if (IS_SDE_UIDLE_REV_100(uidle_cfg->uidle_rev)) {
  4142. uidle_cfg->fal10_threshold =
  4143. SDE_UIDLE_FAL10_THRESHOLD_60;
  4144. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_60;
  4145. } else if (IS_SDE_UIDLE_REV_101(uidle_cfg->uidle_rev)) {
  4146. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  4147. &uidle_cfg->features);
  4148. uidle_cfg->fal10_threshold =
  4149. SDE_UIDLE_FAL10_THRESHOLD_90;
  4150. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  4151. } else if (IS_SDE_UIDLE_REV_102(uidle_cfg->uidle_rev)) {
  4152. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE,
  4153. &uidle_cfg->features);
  4154. uidle_cfg->fal10_threshold =
  4155. SDE_UIDLE_FAL10_THRESHOLD_90;
  4156. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_90;
  4157. uidle_cfg->max_fal1_fps = SDE_UIDLE_MAX_FPS_240;
  4158. uidle_cfg->fal1_max_threshold =
  4159. SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_102;
  4160. } else if (IS_SDE_UIDLE_REV_103(uidle_cfg->uidle_rev)) {
  4161. set_bit(SDE_UIDLE_QACTIVE_OVERRIDE, &uidle_cfg->features);
  4162. uidle_cfg->max_fps = SDE_UIDLE_MAX_FPS_240;
  4163. uidle_cfg->max_fal1_fps = SDE_UIDLE_MAX_FPS_240;
  4164. uidle_cfg->fal1_max_threshold = SDE_UIDLE_FAL1_MAX_THRESHOLD_EXT_REV_103;
  4165. uidle_cfg->fal10_threshold = SDE_UIDLE_FAL10_THRESHOLD_60;
  4166. }
  4167. }
  4168. static int _sde_hardware_pre_caps(struct sde_mdss_cfg *sde_cfg, uint32_t hw_rev)
  4169. {
  4170. int rc = 0, i;
  4171. if (!sde_cfg)
  4172. return -EINVAL;
  4173. /* default settings for *MOST* targets */
  4174. set_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features);
  4175. set_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4176. set_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4177. set_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4178. set_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4179. set_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4180. sde_cfg->mdss_hw_block_size = DEFAULT_MDSS_HW_BLOCK_SIZE;
  4181. for (i = 0; i < SSPP_MAX; i++) {
  4182. sde_cfg->demura_supported[i][0] = ~0x0;
  4183. sde_cfg->demura_supported[i][1] = ~0x0;
  4184. }
  4185. /* target specific settings */
  4186. if (IS_MSM8996_TARGET(hw_rev)) {
  4187. sde_cfg->perf.min_prefill_lines = 21;
  4188. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4189. clear_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features);
  4190. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4191. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4192. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4193. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4194. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4195. } else if (IS_MSM8998_TARGET(hw_rev)) {
  4196. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4197. sde_cfg->perf.min_prefill_lines = 25;
  4198. sde_cfg->vbif_qos_nlvl = 4;
  4199. sde_cfg->ts_prefill_rev = 1;
  4200. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4201. clear_bit(SDE_FEATURE_COMBINED_ALPHA, sde_cfg->features);
  4202. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4203. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4204. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4205. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4206. } else if (IS_SDM845_TARGET(hw_rev)) {
  4207. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4208. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4209. sde_cfg->perf.min_prefill_lines = 24;
  4210. sde_cfg->vbif_qos_nlvl = 8;
  4211. sde_cfg->ts_prefill_rev = 2;
  4212. sde_cfg->sui_block_xin_mask = 0x3F71;
  4213. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4214. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4215. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4216. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4217. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4218. } else if (IS_SDM670_TARGET(hw_rev)) {
  4219. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4220. sde_cfg->perf.min_prefill_lines = 24;
  4221. sde_cfg->vbif_qos_nlvl = 8;
  4222. sde_cfg->ts_prefill_rev = 2;
  4223. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4224. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4225. clear_bit(SDE_FEATURE_DELAY_PRG_FETCH, sde_cfg->features);
  4226. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4227. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4228. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4229. } else if (IS_SM8150_TARGET(hw_rev)) {
  4230. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4231. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4232. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4233. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4234. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4235. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4236. sde_cfg->perf.min_prefill_lines = 24;
  4237. sde_cfg->vbif_qos_nlvl = 8;
  4238. sde_cfg->ts_prefill_rev = 2;
  4239. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4240. sde_cfg->sui_block_xin_mask = 0x3F71;
  4241. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4242. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4243. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4244. } else if (IS_SDMSHRIKE_TARGET(hw_rev)) {
  4245. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4246. sde_cfg->perf.min_prefill_lines = 24;
  4247. sde_cfg->vbif_qos_nlvl = 8;
  4248. sde_cfg->ts_prefill_rev = 2;
  4249. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4250. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4251. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4252. clear_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features);
  4253. clear_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features);
  4254. clear_bit(SDE_FEATURE_SUI_NS_ALLOWED, sde_cfg->features);
  4255. } else if (IS_SM6150_TARGET(hw_rev)) {
  4256. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4257. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4258. sde_cfg->perf.min_prefill_lines = 24;
  4259. sde_cfg->vbif_qos_nlvl = 8;
  4260. sde_cfg->ts_prefill_rev = 2;
  4261. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4262. set_bit(SDE_FEATURE_DECIMATION, sde_cfg->features);
  4263. sde_cfg->sui_block_xin_mask = 0x2EE1;
  4264. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4265. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4266. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4267. } else if (IS_SDMMAGPIE_TARGET(hw_rev)) {
  4268. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4269. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4270. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4271. sde_cfg->perf.min_prefill_lines = 24;
  4272. sde_cfg->vbif_qos_nlvl = 8;
  4273. sde_cfg->ts_prefill_rev = 2;
  4274. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4275. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4276. sde_cfg->sui_block_xin_mask = 0xE71;
  4277. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4278. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4279. } else if (IS_KONA_TARGET(hw_rev)) {
  4280. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4281. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4282. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4283. sde_cfg->perf.min_prefill_lines = 35;
  4284. sde_cfg->vbif_qos_nlvl = 8;
  4285. sde_cfg->ts_prefill_rev = 2;
  4286. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4287. sde_cfg->sui_block_xin_mask = 0x3F71;
  4288. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4289. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4290. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4291. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4292. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4293. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_0;
  4294. set_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features);
  4295. } else if (IS_SAIPAN_TARGET(hw_rev)) {
  4296. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4297. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4298. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4299. sde_cfg->perf.min_prefill_lines = 40;
  4300. sde_cfg->vbif_qos_nlvl = 8;
  4301. sde_cfg->ts_prefill_rev = 2;
  4302. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4303. sde_cfg->sui_block_xin_mask = 0xE71;
  4304. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4305. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4306. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4307. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4308. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4309. set_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features);
  4310. } else if (IS_SDMTRINKET_TARGET(hw_rev)) {
  4311. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4312. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4313. sde_cfg->perf.min_prefill_lines = 24;
  4314. sde_cfg->vbif_qos_nlvl = 8;
  4315. sde_cfg->ts_prefill_rev = 2;
  4316. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4317. sde_cfg->sui_block_xin_mask = 0xC61;
  4318. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4319. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4320. } else if (IS_BENGAL_TARGET(hw_rev)) {
  4321. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4322. sde_cfg->perf.min_prefill_lines = 24;
  4323. sde_cfg->vbif_qos_nlvl = 8;
  4324. sde_cfg->ts_prefill_rev = 2;
  4325. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4326. sde_cfg->sui_block_xin_mask = 0xC01;
  4327. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4328. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4329. } else if (IS_LAGOON_TARGET(hw_rev)) {
  4330. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4331. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4332. sde_cfg->perf.min_prefill_lines = 40;
  4333. sde_cfg->vbif_qos_nlvl = 8;
  4334. sde_cfg->ts_prefill_rev = 2;
  4335. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4336. sde_cfg->sui_block_xin_mask = 0x261;
  4337. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4338. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4339. } else if (IS_SCUBA_TARGET(hw_rev)) {
  4340. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4341. sde_cfg->perf.min_prefill_lines = 24;
  4342. sde_cfg->vbif_qos_nlvl = 8;
  4343. sde_cfg->ts_prefill_rev = 2;
  4344. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4345. sde_cfg->sui_block_xin_mask = 0x1;
  4346. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4347. } else if (IS_LAHAINA_TARGET(hw_rev)) {
  4348. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4349. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4350. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4351. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4352. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4353. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4354. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4355. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4356. sde_cfg->perf.min_prefill_lines = 40;
  4357. sde_cfg->vbif_qos_nlvl = 8;
  4358. sde_cfg->ts_prefill_rev = 2;
  4359. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4360. sde_cfg->sui_block_xin_mask = 0x3F71;
  4361. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4362. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4363. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4364. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4365. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4366. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_1;
  4367. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4368. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4369. sde_cfg->mdss_hw_block_size = 0x158;
  4370. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4371. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4372. } else if (IS_HOLI_TARGET(hw_rev)) {
  4373. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4374. sde_cfg->perf.min_prefill_lines = 24;
  4375. sde_cfg->vbif_qos_nlvl = 8;
  4376. sde_cfg->ts_prefill_rev = 2;
  4377. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4378. sde_cfg->sui_block_xin_mask = 0xC01;
  4379. clear_bit(SDE_FEATURE_HDR, sde_cfg->features);
  4380. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4381. sde_cfg->mdss_hw_block_size = 0x158;
  4382. set_bit(SDE_FEATURE_RC_LM_FLUSH_OVERRIDE, sde_cfg->features);
  4383. } else if (IS_SHIMA_TARGET(hw_rev)) {
  4384. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4385. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4386. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4387. sde_cfg->perf.min_prefill_lines = 35;
  4388. sde_cfg->vbif_qos_nlvl = 8;
  4389. sde_cfg->ts_prefill_rev = 2;
  4390. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4391. sde_cfg->sui_block_xin_mask = 0xE71;
  4392. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4393. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4394. set_bit(SDE_MDP_DHDR_MEMPOOL, &sde_cfg->mdp[0].features);
  4395. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4396. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_1_0_0;
  4397. set_bit(SDE_FEATURE_INLINE_DISABLE_CONST_CLR, sde_cfg->features);
  4398. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4399. sde_cfg->mdss_hw_block_size = 0x158;
  4400. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4401. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4402. } else if (IS_WAIPIO_TARGET(hw_rev) || IS_CAPE_TARGET(hw_rev)) {
  4403. sde_cfg->allowed_dsc_reservation_switch = SDE_DP_DSC_RESERVATION_SWITCH;
  4404. set_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features);
  4405. set_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features);
  4406. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4407. set_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features);
  4408. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4409. sde_cfg->perf.min_prefill_lines = 40;
  4410. sde_cfg->vbif_qos_nlvl = 8;
  4411. sde_cfg->ts_prefill_rev = 2;
  4412. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4413. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4414. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4415. set_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, sde_cfg->features);
  4416. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4417. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4418. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_1;
  4419. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_2;
  4420. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4421. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4422. sde_cfg->mdss_hw_block_size = 0x158;
  4423. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4424. set_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features);
  4425. set_bit(SDE_FEATURE_FP16, sde_cfg->features);
  4426. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4427. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4428. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4429. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4430. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4431. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4432. set_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features);
  4433. set_bit(SDE_FEATURE_HW_VSYNC_TS, sde_cfg->features);
  4434. set_bit(SDE_FEATURE_AVR_STEP, sde_cfg->features);
  4435. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4436. } else if (IS_YUPIK_TARGET(hw_rev)) {
  4437. set_bit(SDE_FEATURE_CWB, sde_cfg->features);
  4438. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4439. sde_cfg->perf.min_prefill_lines = 40;
  4440. sde_cfg->vbif_qos_nlvl = 8;
  4441. sde_cfg->ts_prefill_rev = 2;
  4442. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4443. sde_cfg->sui_block_xin_mask = 0x261;
  4444. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4445. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4446. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4447. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4448. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_0;
  4449. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4450. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4451. sde_cfg->mdss_hw_block_size = 0x158;
  4452. set_bit(SDE_FEATURE_RC_LM_FLUSH_OVERRIDE, sde_cfg->features);
  4453. } else if (IS_DIWALI_TARGET(hw_rev)) {
  4454. sde_cfg->allowed_dsc_reservation_switch = SDE_DP_DSC_RESERVATION_SWITCH;
  4455. set_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features);
  4456. set_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features);
  4457. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4458. set_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features);
  4459. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4460. sde_cfg->perf.min_prefill_lines = 40;
  4461. sde_cfg->has_reduced_ob_max = true;
  4462. sde_cfg->vbif_qos_nlvl = 8;
  4463. sde_cfg->ts_prefill_rev = 2;
  4464. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4465. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4466. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4467. set_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, sde_cfg->features);
  4468. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4469. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4470. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_1;
  4471. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4472. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4473. sde_cfg->mdss_hw_block_size = 0x158;
  4474. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4475. set_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features);
  4476. set_bit(SDE_FEATURE_FP16, sde_cfg->features);
  4477. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4478. set_bit(SDE_FEATURE_HW_VSYNC_TS, sde_cfg->features);
  4479. set_bit(SDE_FEATURE_AVR_STEP, sde_cfg->features);
  4480. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4481. set_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features);
  4482. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4483. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4484. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4485. } else if (IS_KALAMA_TARGET(hw_rev)) {
  4486. set_bit(SDE_FEATURE_DEDICATED_CWB, sde_cfg->features);
  4487. set_bit(SDE_FEATURE_CWB_DITHER, sde_cfg->features);
  4488. set_bit(SDE_FEATURE_WB_UBWC, sde_cfg->features);
  4489. set_bit(SDE_FEATURE_CWB_CROP, sde_cfg->features);
  4490. set_bit(SDE_FEATURE_QSYNC, sde_cfg->features);
  4491. set_bit(SDE_FEATURE_3D_MERGE_RESET, sde_cfg->features);
  4492. set_bit(SDE_FEATURE_HDR_PLUS, sde_cfg->features);
  4493. set_bit(SDE_FEATURE_INLINE_SKIP_THRESHOLD, sde_cfg->features);
  4494. set_bit(SDE_MDP_DHDR_MEMPOOL_4K, &sde_cfg->mdp[0].features);
  4495. set_bit(SDE_FEATURE_VIG_P010, sde_cfg->features);
  4496. set_bit(SDE_FEATURE_VBIF_DISABLE_SHAREABLE, sde_cfg->features);
  4497. set_bit(SDE_FEATURE_DITHER_LUMA_MODE, sde_cfg->features);
  4498. set_bit(SDE_FEATURE_MULTIRECT_ERROR, sde_cfg->features);
  4499. set_bit(SDE_FEATURE_FP16, sde_cfg->features);
  4500. set_bit(SDE_MDP_PERIPH_TOP_0_REMOVED, &sde_cfg->mdp[0].features);
  4501. set_bit(SDE_FEATURE_DEMURA, sde_cfg->features);
  4502. set_bit(SDE_FEATURE_UBWC_STATS, sde_cfg->features);
  4503. set_bit(SDE_FEATURE_HW_VSYNC_TS, sde_cfg->features);
  4504. set_bit(SDE_FEATURE_AVR_STEP, sde_cfg->features);
  4505. set_bit(SDE_FEATURE_VBIF_CLK_SPLIT, sde_cfg->features);
  4506. set_bit(SDE_FEATURE_CTL_DONE, sde_cfg->features);
  4507. set_bit(SDE_FEATURE_TRUSTED_VM, sde_cfg->features);
  4508. set_bit(SDE_SYS_CACHE_DISP, sde_cfg->sde_sys_cache_type_map);
  4509. set_bit(SDE_SYS_CACHE_DISP_1, sde_cfg->sde_sys_cache_type_map);
  4510. set_bit(SDE_SYS_CACHE_DISP_WB, sde_cfg->sde_sys_cache_type_map);
  4511. set_bit(SDE_FEATURE_SYS_CACHE_NSE, sde_cfg->features);
  4512. sde_cfg->allowed_dsc_reservation_switch = SDE_DP_DSC_RESERVATION_SWITCH;
  4513. sde_cfg->autorefresh_disable_seq = AUTOREFRESH_DISABLE_SEQ2;
  4514. sde_cfg->perf.min_prefill_lines = 40;
  4515. sde_cfg->vbif_qos_nlvl = 8;
  4516. sde_cfg->qos_target_time_ns = 11160;
  4517. sde_cfg->ts_prefill_rev = 2;
  4518. sde_cfg->ctl_rev = SDE_CTL_CFG_VERSION_1_0_0;
  4519. sde_cfg->true_inline_rot_rev = SDE_INLINE_ROT_VERSION_2_0_1;
  4520. sde_cfg->uidle_cfg.uidle_rev = SDE_UIDLE_VERSION_1_0_3;
  4521. sde_cfg->sid_rev = SDE_SID_VERSION_2_0_0;
  4522. sde_cfg->mdss_hw_block_size = 0x158;
  4523. sde_cfg->demura_supported[SSPP_DMA1][0] = 0;
  4524. sde_cfg->demura_supported[SSPP_DMA1][1] = 1;
  4525. sde_cfg->demura_supported[SSPP_DMA3][0] = 0;
  4526. sde_cfg->demura_supported[SSPP_DMA3][1] = 1;
  4527. sde_cfg->has_line_insertion = true;
  4528. } else {
  4529. SDE_ERROR("unsupported chipset id:%X\n", hw_rev);
  4530. sde_cfg->perf.min_prefill_lines = 0xffff;
  4531. rc = -ENODEV;
  4532. }
  4533. if (!rc)
  4534. rc = sde_hardware_format_caps(sde_cfg, hw_rev);
  4535. _sde_hw_setup_uidle(&sde_cfg->uidle_cfg);
  4536. return rc;
  4537. }
  4538. static int _sde_hw_dnsc_blur_filter_caps(struct sde_mdss_cfg *sde_cfg)
  4539. {
  4540. const struct sde_dnsc_blur_filter_info *filters = NULL;
  4541. u32 size;
  4542. int rc = 0;
  4543. if (!sde_cfg->dnsc_blur_count || !sde_cfg->dnsc_blur_rev)
  4544. return 0;
  4545. if (IS_SDE_DNSC_BLUR_REV_100(sde_cfg->dnsc_blur_rev)) {
  4546. filters = dnsc_blur_v100_filters;
  4547. size = ARRAY_SIZE(dnsc_blur_v100_filters);
  4548. }
  4549. if (filters) {
  4550. sde_cfg->dnsc_blur_filters = kcalloc(size,
  4551. sizeof(struct sde_dnsc_blur_filter_info), GFP_KERNEL);
  4552. if (!sde_cfg->dnsc_blur_filters) {
  4553. SDE_ERROR("failed to alloc dnsc_blur filter list\n");
  4554. rc = -ENOMEM;
  4555. goto end;
  4556. }
  4557. memcpy(sde_cfg->dnsc_blur_filters, filters,
  4558. sizeof(struct sde_dnsc_blur_filter_info) * size);
  4559. sde_cfg->dnsc_blur_filter_count = size;
  4560. }
  4561. end:
  4562. return rc;
  4563. }
  4564. static void _sde_hw_fence_caps(struct sde_mdss_cfg *sde_cfg)
  4565. {
  4566. struct sde_ctl_cfg *ctl;
  4567. int i;
  4568. if (!sde_cfg->hw_fence_rev)
  4569. return;
  4570. set_bit(SDE_FEATURE_HW_FENCE_IPCC, sde_cfg->features);
  4571. for (i = 0; i < sde_cfg->ctl_count; i++) {
  4572. ctl = sde_cfg->ctl + i;
  4573. set_bit(SDE_CTL_HW_FENCE, &ctl->features);
  4574. }
  4575. }
  4576. static int _sde_hardware_post_caps(struct sde_mdss_cfg *sde_cfg,
  4577. uint32_t hw_rev)
  4578. {
  4579. int rc = 0, i;
  4580. u32 max_horz_deci = 0, max_vert_deci = 0;
  4581. if (!sde_cfg)
  4582. return -EINVAL;
  4583. if (test_bit(SDE_FEATURE_SUI_BLENDSTAGE, sde_cfg->features))
  4584. sde_cfg->sui_supported_blendstage = sde_cfg->max_mixer_blendstages - SDE_STAGE_0;
  4585. for (i = 0; i < sde_cfg->sspp_count; i++) {
  4586. if (sde_cfg->sspp[i].sblk) {
  4587. max_horz_deci = max(max_horz_deci,
  4588. sde_cfg->sspp[i].sblk->maxhdeciexp);
  4589. max_vert_deci = max(max_vert_deci,
  4590. sde_cfg->sspp[i].sblk->maxvdeciexp);
  4591. }
  4592. /*
  4593. * set sec-ui blocked SSPP feature flag based on blocked
  4594. * xin-mask if sec-ui-misr feature is enabled;
  4595. */
  4596. if (test_bit(SDE_FEATURE_SUI_MISR, sde_cfg->features) &&
  4597. (sde_cfg->sui_block_xin_mask & BIT(sde_cfg->sspp[i].xin_id)))
  4598. set_bit(SDE_SSPP_BLOCK_SEC_UI, &sde_cfg->sspp[i].features);
  4599. }
  4600. if (max_horz_deci)
  4601. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4602. max_horz_deci;
  4603. else
  4604. sde_cfg->max_display_width = sde_cfg->max_sspp_linewidth *
  4605. MAX_DOWNSCALE_RATIO;
  4606. if (max_vert_deci)
  4607. sde_cfg->max_display_height =
  4608. MAX_DISPLAY_HEIGHT_WITH_DECIMATION * max_vert_deci;
  4609. else
  4610. sde_cfg->max_display_height = MAX_DISPLAY_HEIGHT_WITH_DECIMATION
  4611. * MAX_DOWNSCALE_RATIO;
  4612. sde_cfg->min_display_height = MIN_DISPLAY_HEIGHT;
  4613. sde_cfg->min_display_width = MIN_DISPLAY_WIDTH;
  4614. sde_cfg->max_cwb = min_t(u32, sde_cfg->wb_count, MAX_CWB_SESSIONS);
  4615. _sde_hw_fence_caps(sde_cfg);
  4616. rc = _sde_hw_dnsc_blur_filter_caps(sde_cfg);
  4617. return rc;
  4618. }
  4619. void sde_hw_catalog_deinit(struct sde_mdss_cfg *sde_cfg)
  4620. {
  4621. int i, j;
  4622. if (!sde_cfg)
  4623. return;
  4624. sde_hw_catalog_irq_offset_list_delete(&sde_cfg->irq_offset_list);
  4625. for (i = 0; i < sde_cfg->sspp_count; i++)
  4626. kfree(sde_cfg->sspp[i].sblk);
  4627. for (i = 0; i < sde_cfg->mixer_count; i++)
  4628. kfree(sde_cfg->mixer[i].sblk);
  4629. for (i = 0; i < sde_cfg->wb_count; i++)
  4630. kfree(sde_cfg->wb[i].sblk);
  4631. for (i = 0; i < sde_cfg->dspp_count; i++)
  4632. kfree(sde_cfg->dspp[i].sblk);
  4633. if (sde_cfg->ds_count)
  4634. kfree(sde_cfg->ds[0].top);
  4635. for (i = 0; i < sde_cfg->pingpong_count; i++)
  4636. kfree(sde_cfg->pingpong[i].sblk);
  4637. for (i = 0; i < sde_cfg->vdc_count; i++)
  4638. kfree(sde_cfg->vdc[i].sblk);
  4639. for (i = 0; i < sde_cfg->dnsc_blur_count; i++)
  4640. kfree(sde_cfg->dnsc_blur[i].sblk);
  4641. for (i = 0; i < sde_cfg->vbif_count; i++) {
  4642. kfree(sde_cfg->vbif[i].dynamic_ot_rd_tbl.cfg);
  4643. kfree(sde_cfg->vbif[i].dynamic_ot_wr_tbl.cfg);
  4644. for (j = VBIF_RT_CLIENT; j < VBIF_MAX_CLIENT; j++)
  4645. kfree(sde_cfg->vbif[i].qos_tbl[j].priority_lvl);
  4646. }
  4647. kfree(sde_cfg->perf.qos_refresh_rate);
  4648. kfree(sde_cfg->perf.danger_lut);
  4649. kfree(sde_cfg->perf.safe_lut);
  4650. kfree(sde_cfg->perf.creq_lut);
  4651. kfree(sde_cfg->dma_formats);
  4652. kfree(sde_cfg->vig_formats);
  4653. kfree(sde_cfg->wb_formats);
  4654. kfree(sde_cfg->virt_vig_formats);
  4655. kfree(sde_cfg->inline_rot_formats);
  4656. kfree(sde_cfg->dnsc_blur_filters);
  4657. kfree(sde_cfg);
  4658. }
  4659. static int sde_hw_ver_parse_dt(struct drm_device *dev, struct device_node *np,
  4660. struct sde_mdss_cfg *cfg)
  4661. {
  4662. int rc, len, prop_count[SDE_HW_PROP_MAX];
  4663. struct sde_prop_value *prop_value = NULL;
  4664. bool prop_exists[SDE_HW_PROP_MAX];
  4665. if (!cfg) {
  4666. SDE_ERROR("invalid argument\n");
  4667. return -EINVAL;
  4668. }
  4669. prop_value = kzalloc(SDE_HW_PROP_MAX *
  4670. sizeof(struct sde_prop_value), GFP_KERNEL);
  4671. if (!prop_value)
  4672. return -ENOMEM;
  4673. rc = _validate_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4674. prop_count, &len);
  4675. if (rc)
  4676. goto end;
  4677. rc = _read_dt_entry(np, sde_hw_prop, ARRAY_SIZE(sde_hw_prop),
  4678. prop_count, prop_exists, prop_value);
  4679. if (rc)
  4680. goto end;
  4681. if (prop_exists[SDE_HW_VERSION])
  4682. cfg->hw_rev = PROP_VALUE_ACCESS(prop_value, SDE_HW_VERSION, 0);
  4683. else
  4684. cfg->hw_rev = sde_kms_get_hw_version(dev);
  4685. if (prop_exists[SDE_HW_FENCE_VERSION])
  4686. cfg->hw_fence_rev = PROP_VALUE_ACCESS(prop_value, SDE_HW_FENCE_VERSION, 0);
  4687. else
  4688. cfg->hw_fence_rev = 0; /* disable hw-fences */
  4689. end:
  4690. kfree(prop_value);
  4691. return rc;
  4692. }
  4693. /*************************************************************
  4694. * hardware catalog init
  4695. *************************************************************/
  4696. struct sde_mdss_cfg *sde_hw_catalog_init(struct drm_device *dev)
  4697. {
  4698. int rc;
  4699. struct sde_mdss_cfg *sde_cfg;
  4700. struct device_node *np = dev->dev->of_node;
  4701. if (!np)
  4702. return ERR_PTR(-EINVAL);
  4703. sde_cfg = kzalloc(sizeof(*sde_cfg), GFP_KERNEL);
  4704. if (!sde_cfg)
  4705. return ERR_PTR(-ENOMEM);
  4706. INIT_LIST_HEAD(&sde_cfg->irq_offset_list);
  4707. rc = sde_hw_ver_parse_dt(dev, np, sde_cfg);
  4708. if (rc)
  4709. goto end;
  4710. rc = _sde_hardware_pre_caps(sde_cfg, sde_cfg->hw_rev);
  4711. if (rc)
  4712. goto end;
  4713. rc = sde_top_parse_dt(np, sde_cfg);
  4714. if (rc)
  4715. goto end;
  4716. rc = sde_perf_parse_dt(np, sde_cfg);
  4717. if (rc)
  4718. goto end;
  4719. rc = sde_qos_parse_dt(np, sde_cfg);
  4720. if (rc)
  4721. goto end;
  4722. /* uidle must be done before sspp and ctl,
  4723. * so if something goes wrong, we won't
  4724. * enable it in ctl and sspp.
  4725. */
  4726. rc = sde_uidle_parse_dt(np, sde_cfg);
  4727. if (rc)
  4728. goto end;
  4729. rc = sde_cache_parse_dt(np, sde_cfg);
  4730. if (rc)
  4731. goto end;
  4732. rc = sde_ctl_parse_dt(np, sde_cfg);
  4733. if (rc)
  4734. goto end;
  4735. rc = sde_sspp_parse_dt(np, sde_cfg);
  4736. if (rc)
  4737. goto end;
  4738. rc = sde_dspp_top_parse_dt(np, sde_cfg);
  4739. if (rc)
  4740. goto end;
  4741. rc = sde_dspp_parse_dt(np, sde_cfg);
  4742. if (rc)
  4743. goto end;
  4744. rc = sde_ds_parse_dt(np, sde_cfg);
  4745. if (rc)
  4746. goto end;
  4747. rc = sde_dsc_parse_dt(np, sde_cfg);
  4748. if (rc)
  4749. goto end;
  4750. rc = sde_vdc_parse_dt(np, sde_cfg);
  4751. if (rc)
  4752. goto end;
  4753. rc = sde_pp_parse_dt(np, sde_cfg);
  4754. if (rc)
  4755. goto end;
  4756. /* mixer parsing should be done after dspp,
  4757. * ds and pp for mapping setup
  4758. */
  4759. rc = sde_mixer_parse_dt(np, sde_cfg);
  4760. if (rc)
  4761. goto end;
  4762. rc = sde_intf_parse_dt(np, sde_cfg);
  4763. if (rc)
  4764. goto end;
  4765. rc = sde_wb_parse_dt(np, sde_cfg);
  4766. if (rc)
  4767. goto end;
  4768. /* cdm parsing should be done after intf and wb for mapping setup */
  4769. rc = sde_cdm_parse_dt(np, sde_cfg);
  4770. if (rc)
  4771. goto end;
  4772. /* dnsc_blur parsing should be done after wb for mapping setup */
  4773. rc = sde_dnsc_blur_parse_dt(np, sde_cfg);
  4774. if (rc)
  4775. goto end;
  4776. rc = sde_vbif_parse_dt(np, sde_cfg);
  4777. if (rc)
  4778. goto end;
  4779. rc = sde_parse_reg_dma_dt(np, sde_cfg);
  4780. if (rc)
  4781. goto end;
  4782. rc = sde_parse_merge_3d_dt(np, sde_cfg);
  4783. if (rc)
  4784. goto end;
  4785. rc = sde_qdss_parse_dt(np, sde_cfg);
  4786. if (rc)
  4787. goto end;
  4788. rc = _sde_hardware_post_caps(sde_cfg, sde_cfg->hw_rev);
  4789. if (rc)
  4790. goto end;
  4791. return sde_cfg;
  4792. end:
  4793. sde_hw_catalog_deinit(sde_cfg);
  4794. return NULL;
  4795. }