dsi_phy_hw_v5_0.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021-2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <linux/math64.h>
  7. #include <linux/delay.h>
  8. #include <linux/iopoll.h>
  9. #include "dsi_hw.h"
  10. #include "dsi_defs.h"
  11. #include "dsi_phy_hw.h"
  12. #include "dsi_catalog.h"
  13. #define DSIPHY_CMN_REVISION_ID0 0x000
  14. #define DSIPHY_CMN_REVISION_ID1 0x004
  15. #define DSIPHY_CMN_REVISION_ID2 0x008
  16. #define DSIPHY_CMN_REVISION_ID3 0x00C
  17. #define DSIPHY_CMN_CLK_CFG0 0x010
  18. #define DSIPHY_CMN_CLK_CFG1 0x014
  19. #define DSIPHY_CMN_GLBL_CTRL 0x018
  20. #define DSIPHY_CMN_RBUF_CTRL 0x01C
  21. #define DSIPHY_CMN_VREG_CTRL_0 0x020
  22. #define DSIPHY_CMN_CTRL_0 0x024
  23. #define DSIPHY_CMN_CTRL_1 0x028
  24. #define DSIPHY_CMN_CTRL_2 0x02C
  25. #define DSIPHY_CMN_CTRL_3 0x030
  26. #define DSIPHY_CMN_LANE_CFG0 0x034
  27. #define DSIPHY_CMN_LANE_CFG1 0x038
  28. #define DSIPHY_CMN_PLL_CNTRL 0x03C
  29. #define DSIPHY_CMN_DPHY_SOT 0x040
  30. #define DSIPHY_CMN_LANE_CTRL0 0x0A0
  31. #define DSIPHY_CMN_LANE_CTRL1 0x0A4
  32. #define DSIPHY_CMN_LANE_CTRL2 0x0A8
  33. #define DSIPHY_CMN_LANE_CTRL3 0x0AC
  34. #define DSIPHY_CMN_LANE_CTRL4 0x0B0
  35. #define DSIPHY_CMN_TIMING_CTRL_0 0x0B4
  36. #define DSIPHY_CMN_TIMING_CTRL_1 0x0B8
  37. #define DSIPHY_CMN_TIMING_CTRL_2 0x0Bc
  38. #define DSIPHY_CMN_TIMING_CTRL_3 0x0C0
  39. #define DSIPHY_CMN_TIMING_CTRL_4 0x0C4
  40. #define DSIPHY_CMN_TIMING_CTRL_5 0x0C8
  41. #define DSIPHY_CMN_TIMING_CTRL_6 0x0CC
  42. #define DSIPHY_CMN_TIMING_CTRL_7 0x0D0
  43. #define DSIPHY_CMN_TIMING_CTRL_8 0x0D4
  44. #define DSIPHY_CMN_TIMING_CTRL_9 0x0D8
  45. #define DSIPHY_CMN_TIMING_CTRL_10 0x0DC
  46. #define DSIPHY_CMN_TIMING_CTRL_11 0x0E0
  47. #define DSIPHY_CMN_TIMING_CTRL_12 0x0E4
  48. #define DSIPHY_CMN_TIMING_CTRL_13 0x0E8
  49. #define DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0 0x0EC
  50. #define DSIPHY_CMN_GLBL_HSTX_STR_CTRL_1 0x0F0
  51. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL 0x0F4
  52. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL 0x0F8
  53. #define DSIPHY_CMN_GLBL_RESCODE_OFFSET_MID_CTRL 0x0FC
  54. #define DSIPHY_CMN_GLBL_LPTX_STR_CTRL 0x100
  55. #define DSIPHY_CMN_GLBL_PEMPH_CTRL_0 0x104
  56. #define DSIPHY_CMN_GLBL_PEMPH_CTRL_1 0x108
  57. #define DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL 0x10C
  58. #define DSIPHY_CMN_VREG_CTRL_1 0x110
  59. #define DSIPHY_CMN_CTRL_4 0x114
  60. #define DSIPHY_CMN_PHY_STATUS 0x140
  61. #define DSIPHY_CMN_LANE_STATUS0 0x148
  62. #define DSIPHY_CMN_LANE_STATUS1 0x14C
  63. #define DSIPHY_CMN_GLBL_DIGTOP_SPARE10 0x1AC
  64. #define DSIPHY_CMN_SL_DSI_LANE_CTRL1 0x1B4
  65. /* n = 0..3 for data lanes and n = 4 for clock lane */
  66. #define DSIPHY_LNX_CFG0(n) (0x200 + (0x80 * (n)))
  67. #define DSIPHY_LNX_CFG1(n) (0x204 + (0x80 * (n)))
  68. #define DSIPHY_LNX_CFG2(n) (0x208 + (0x80 * (n)))
  69. #define DSIPHY_LNX_TEST_DATAPATH(n) (0x20C + (0x80 * (n)))
  70. #define DSIPHY_LNX_PIN_SWAP(n) (0x210 + (0x80 * (n)))
  71. #define DSIPHY_LNX_LPRX_CTRL(n) (0x214 + (0x80 * (n)))
  72. #define DSIPHY_LNX_TX_DCTRL(n) (0x218 + (0x80 * (n)))
  73. /* dynamic refresh control registers */
  74. #define DSI_DYN_REFRESH_CTRL (0x000)
  75. #define DSI_DYN_REFRESH_PIPE_DELAY (0x004)
  76. #define DSI_DYN_REFRESH_PIPE_DELAY2 (0x008)
  77. #define DSI_DYN_REFRESH_PLL_DELAY (0x00C)
  78. #define DSI_DYN_REFRESH_STATUS (0x010)
  79. #define DSI_DYN_REFRESH_PLL_CTRL0 (0x014)
  80. #define DSI_DYN_REFRESH_PLL_CTRL1 (0x018)
  81. #define DSI_DYN_REFRESH_PLL_CTRL2 (0x01C)
  82. #define DSI_DYN_REFRESH_PLL_CTRL3 (0x020)
  83. #define DSI_DYN_REFRESH_PLL_CTRL4 (0x024)
  84. #define DSI_DYN_REFRESH_PLL_CTRL5 (0x028)
  85. #define DSI_DYN_REFRESH_PLL_CTRL6 (0x02C)
  86. #define DSI_DYN_REFRESH_PLL_CTRL7 (0x030)
  87. #define DSI_DYN_REFRESH_PLL_CTRL8 (0x034)
  88. #define DSI_DYN_REFRESH_PLL_CTRL9 (0x038)
  89. #define DSI_DYN_REFRESH_PLL_CTRL10 (0x03C)
  90. #define DSI_DYN_REFRESH_PLL_CTRL11 (0x040)
  91. #define DSI_DYN_REFRESH_PLL_CTRL12 (0x044)
  92. #define DSI_DYN_REFRESH_PLL_CTRL13 (0x048)
  93. #define DSI_DYN_REFRESH_PLL_CTRL14 (0x04C)
  94. #define DSI_DYN_REFRESH_PLL_CTRL15 (0x050)
  95. #define DSI_DYN_REFRESH_PLL_CTRL16 (0x054)
  96. #define DSI_DYN_REFRESH_PLL_CTRL17 (0x058)
  97. #define DSI_DYN_REFRESH_PLL_CTRL18 (0x05C)
  98. #define DSI_DYN_REFRESH_PLL_CTRL19 (0x060)
  99. #define DSI_DYN_REFRESH_PLL_CTRL20 (0x064)
  100. #define DSI_DYN_REFRESH_PLL_CTRL21 (0x068)
  101. #define DSI_DYN_REFRESH_PLL_CTRL22 (0x06C)
  102. #define DSI_DYN_REFRESH_PLL_CTRL23 (0x070)
  103. #define DSI_DYN_REFRESH_PLL_CTRL24 (0x074)
  104. #define DSI_DYN_REFRESH_PLL_CTRL25 (0x078)
  105. #define DSI_DYN_REFRESH_PLL_CTRL26 (0x07C)
  106. #define DSI_DYN_REFRESH_PLL_CTRL27 (0x080)
  107. #define DSI_DYN_REFRESH_PLL_CTRL28 (0x084)
  108. #define DSI_DYN_REFRESH_PLL_CTRL29 (0x088)
  109. #define DSI_DYN_REFRESH_PLL_CTRL30 (0x08C)
  110. #define DSI_DYN_REFRESH_PLL_CTRL31 (0x090)
  111. #define DSI_DYN_REFRESH_PLL_UPPER_ADDR (0x094)
  112. #define DSI_DYN_REFRESH_PLL_UPPER_ADDR2 (0x098)
  113. static int dsi_phy_hw_v5_0_is_pll_on(struct dsi_phy_hw *phy)
  114. {
  115. u32 data = 0;
  116. data = DSI_R32(phy, DSIPHY_CMN_PLL_CNTRL);
  117. mb(); /*make sure read happened */
  118. return (data & BIT(0));
  119. }
  120. static bool dsi_phy_hw_v5_0_is_split_link_enabled(struct dsi_phy_hw *phy)
  121. {
  122. u32 reg = 0;
  123. reg = DSI_R32(phy, DSIPHY_CMN_GLBL_CTRL);
  124. mb(); /*make sure read happened */
  125. return (reg & BIT(5));
  126. }
  127. static void dsi_phy_hw_v5_0_config_lpcdrx(struct dsi_phy_hw *phy,
  128. struct dsi_phy_cfg *cfg, bool enable)
  129. {
  130. int phy_lane_0 = dsi_phy_conv_logical_to_phy_lane(&cfg->lane_map, DSI_LOGICAL_LANE_0);
  131. /*
  132. * LPRX and CDRX need to enabled only for physical data lane
  133. * corresponding to the logical data lane 0
  134. */
  135. if (enable)
  136. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(phy_lane_0), cfg->strength.lane[phy_lane_0][1]);
  137. else
  138. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(phy_lane_0), 0);
  139. }
  140. static void dsi_phy_hw_v5_0_lane_swap_config(struct dsi_phy_hw *phy,
  141. struct dsi_lane_map *lane_map)
  142. {
  143. DSI_W32(phy, DSIPHY_CMN_LANE_CFG0,
  144. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_0] |
  145. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_1] << 4)));
  146. DSI_W32(phy, DSIPHY_CMN_LANE_CFG1,
  147. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_2] |
  148. (lane_map->lane_map_v2[DSI_LOGICAL_LANE_3] << 4)));
  149. }
  150. static void dsi_phy_hw_v5_0_lane_settings(struct dsi_phy_hw *phy,
  151. struct dsi_phy_cfg *cfg)
  152. {
  153. int i;
  154. u8 tx_dctrl[] = {0x40, 0x40, 0x40, 0x46, 0x41};
  155. bool split_link_enabled;
  156. u32 lanes_per_sublink;
  157. split_link_enabled = cfg->split_link.enabled;
  158. lanes_per_sublink = cfg->split_link.lanes_per_sublink;
  159. /* Strength ctrl settings */
  160. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  161. /*
  162. * Disable LPRX and CDRX for all lanes. And later on, it will
  163. * be only enabled for the physical data lane corresponding
  164. * to the logical data lane 0
  165. */
  166. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(i), 0);
  167. DSI_W32(phy, DSIPHY_LNX_PIN_SWAP(i), 0x0);
  168. }
  169. dsi_phy_hw_v5_0_config_lpcdrx(phy, cfg, true);
  170. /* other settings */
  171. for (i = DSI_LOGICAL_LANE_0; i < DSI_LANE_MAX; i++) {
  172. DSI_W32(phy, DSIPHY_LNX_CFG0(i), cfg->lanecfg.lane[i][0]);
  173. DSI_W32(phy, DSIPHY_LNX_CFG1(i), cfg->lanecfg.lane[i][1]);
  174. DSI_W32(phy, DSIPHY_LNX_CFG2(i), cfg->lanecfg.lane[i][2]);
  175. DSI_W32(phy, DSIPHY_LNX_TX_DCTRL(i), tx_dctrl[i]);
  176. }
  177. /* remove below check if cphy splitlink is enabled */
  178. if (split_link_enabled && (cfg->phy_type == DSI_PHY_TYPE_CPHY))
  179. return;
  180. /* Configure the splitlink clock lane with clk lane settings */
  181. if (split_link_enabled) {
  182. DSI_W32(phy, DSIPHY_LNX_LPRX_CTRL(5), 0x0);
  183. DSI_W32(phy, DSIPHY_LNX_PIN_SWAP(5), 0x0);
  184. DSI_W32(phy, DSIPHY_LNX_CFG0(5), cfg->lanecfg.lane[4][0]);
  185. DSI_W32(phy, DSIPHY_LNX_CFG1(5), cfg->lanecfg.lane[4][1]);
  186. DSI_W32(phy, DSIPHY_LNX_CFG2(5), cfg->lanecfg.lane[4][2]);
  187. DSI_W32(phy, DSIPHY_LNX_TX_DCTRL(5), tx_dctrl[4]);
  188. }
  189. }
  190. void dsi_phy_hw_v5_0_commit_phy_timing(struct dsi_phy_hw *phy,
  191. struct dsi_phy_per_lane_cfgs *timing)
  192. {
  193. /* Commit DSI PHY timings */
  194. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_0, timing->lane_v4[0]);
  195. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_1, timing->lane_v4[1]);
  196. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_2, timing->lane_v4[2]);
  197. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_3, timing->lane_v4[3]);
  198. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_4, timing->lane_v4[4]);
  199. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_5, timing->lane_v4[5]);
  200. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_6, timing->lane_v4[6]);
  201. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_7, timing->lane_v4[7]);
  202. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_8, timing->lane_v4[8]);
  203. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_9, timing->lane_v4[9]);
  204. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_10, timing->lane_v4[10]);
  205. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_11, timing->lane_v4[11]);
  206. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_12, timing->lane_v4[12]);
  207. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_13, timing->lane_v4[13]);
  208. }
  209. /**
  210. * cphy_enable() - Enable CPHY hardware
  211. * @phy: Pointer to DSI PHY hardware object.
  212. * @cfg: Per lane configurations for timing, strength and lane
  213. * configurations.
  214. */
  215. static void dsi_phy_hw_cphy_enable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg)
  216. {
  217. struct dsi_phy_per_lane_cfgs *timing = &cfg->timing;
  218. u32 data;
  219. /* For C-PHY, no low power settings for lower clk rate */
  220. u32 glbl_str_swi_cal_sel_ctrl = 0;
  221. u32 glbl_hstx_str_ctrl_0 = 0;
  222. /* de-assert digital and pll power down */
  223. data = BIT(6) | BIT(5);
  224. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  225. /* Assert PLL core reset */
  226. DSI_W32(phy, DSIPHY_CMN_PLL_CNTRL, 0x00);
  227. /* turn off resync FIFO */
  228. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  229. /* program CMN_CTRL_4 for minor_ver greater than 2 chipsets*/
  230. DSI_W32(phy, DSIPHY_CMN_CTRL_4, 0x04);
  231. /* Configure PHY lane swap */
  232. dsi_phy_hw_v5_0_lane_swap_config(phy, &cfg->lane_map);
  233. DSI_W32(phy, DSIPHY_CMN_GLBL_CTRL, BIT(6));
  234. /* Enable LDO */
  235. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_0, 0x45);
  236. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_1, 0x41);
  237. DSI_W32(phy, DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL, glbl_str_swi_cal_sel_ctrl);
  238. DSI_W32(phy, DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0, glbl_hstx_str_ctrl_0);
  239. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_0, 0x11);
  240. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_1, 0x01);
  241. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL, 0x00);
  242. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL, 0x00);
  243. DSI_W32(phy, DSIPHY_CMN_GLBL_LPTX_STR_CTRL, 0x55);
  244. /* Remove power down from all blocks */
  245. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x7f);
  246. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x17);
  247. switch (cfg->pll_source) {
  248. case DSI_PLL_SOURCE_STANDALONE:
  249. case DSI_PLL_SOURCE_NATIVE:
  250. data = 0x0; /* internal PLL */
  251. break;
  252. case DSI_PLL_SOURCE_NON_NATIVE:
  253. data = 0x1; /* external PLL */
  254. break;
  255. default:
  256. break;
  257. }
  258. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, (data << 2)); /* set PLL src */
  259. /* DSI PHY timings */
  260. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_0, timing->lane_v4[0]);
  261. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_4, timing->lane_v4[4]);
  262. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_5, timing->lane_v4[5]);
  263. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_6, timing->lane_v4[6]);
  264. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_7, timing->lane_v4[7]);
  265. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_8, timing->lane_v4[8]);
  266. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_9, timing->lane_v4[9]);
  267. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_10, timing->lane_v4[10]);
  268. DSI_W32(phy, DSIPHY_CMN_TIMING_CTRL_11, timing->lane_v4[11]);
  269. /* DSI lane settings */
  270. dsi_phy_hw_v5_0_lane_settings(phy, cfg);
  271. DSI_PHY_DBG(phy, "C-Phy enabled\n");
  272. }
  273. /**
  274. * dphy_enable() - Enable DPHY hardware
  275. * @phy: Pointer to DSI PHY hardware object.
  276. * @cfg: Per lane configurations for timing, strength and lane
  277. * configurations.
  278. */
  279. static void dsi_phy_hw_dphy_enable(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg)
  280. {
  281. struct dsi_phy_per_lane_cfgs *timing = &cfg->timing;
  282. u32 data;
  283. bool less_than_1500_mhz = false;
  284. u32 vreg_ctrl_0 = 0;
  285. u32 glbl_str_swi_cal_sel_ctrl = 0;
  286. u32 glbl_hstx_str_ctrl_0 = 0;
  287. u32 glbl_rescode_top_ctrl = 0;
  288. u32 glbl_rescode_bot_ctrl = 0;
  289. bool split_link_enabled;
  290. u32 lanes_per_sublink;
  291. /* Alter PHY configurations if data rate less than 1.5GHZ*/
  292. if (cfg->bit_clk_rate_hz <= 1500000000)
  293. less_than_1500_mhz = true;
  294. vreg_ctrl_0 = 0x44;
  295. glbl_rescode_top_ctrl = less_than_1500_mhz ? 0x3c : 0x03;
  296. glbl_rescode_bot_ctrl = less_than_1500_mhz ? 0x38 : 0x3c;
  297. glbl_str_swi_cal_sel_ctrl = 0x00;
  298. glbl_hstx_str_ctrl_0 = 0x88;
  299. split_link_enabled = cfg->split_link.enabled;
  300. lanes_per_sublink = cfg->split_link.lanes_per_sublink;
  301. /* de-assert digital and pll power down */
  302. data = BIT(6) | BIT(5);
  303. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  304. if (split_link_enabled) {
  305. data = DSI_R32(phy, DSIPHY_CMN_GLBL_CTRL);
  306. /* set SPLIT_LINK_ENABLE in global control */
  307. DSI_W32(phy, DSIPHY_CMN_GLBL_CTRL, (data | BIT(5)));
  308. }
  309. /* Assert PLL core reset */
  310. DSI_W32(phy, DSIPHY_CMN_PLL_CNTRL, 0x00);
  311. /* turn off resync FIFO */
  312. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  313. /* program CMN_CTRL_4 for minor_ver greater than 2 chipsets*/
  314. DSI_W32(phy, DSIPHY_CMN_CTRL_4, 0x04);
  315. /* Configure PHY lane swap */
  316. dsi_phy_hw_v5_0_lane_swap_config(phy, &cfg->lane_map);
  317. /* Enable LDO */
  318. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_0, vreg_ctrl_0);
  319. DSI_W32(phy, DSIPHY_CMN_VREG_CTRL_1, 0x19);
  320. DSI_W32(phy, DSIPHY_CMN_CTRL_3, 0x00);
  321. DSI_W32(phy, DSIPHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL,
  322. glbl_str_swi_cal_sel_ctrl);
  323. DSI_W32(phy, DSIPHY_CMN_GLBL_HSTX_STR_CTRL_0, glbl_hstx_str_ctrl_0);
  324. DSI_W32(phy, DSIPHY_CMN_GLBL_PEMPH_CTRL_0, 0x00);
  325. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL,
  326. glbl_rescode_top_ctrl);
  327. DSI_W32(phy, DSIPHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL,
  328. glbl_rescode_bot_ctrl);
  329. DSI_W32(phy, DSIPHY_CMN_GLBL_LPTX_STR_CTRL, 0x55);
  330. if (split_link_enabled) {
  331. if (lanes_per_sublink == 1) {
  332. /* remove Lane1 and Lane3 configs */
  333. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0xed);
  334. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x35);
  335. } else {
  336. /* enable all together with sublink clock */
  337. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0xff);
  338. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x3F);
  339. }
  340. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, 0x03);
  341. } else {
  342. /* Remove power down from all blocks */
  343. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x7f);
  344. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0x1F);
  345. }
  346. /* Select full-rate mode */
  347. DSI_W32(phy, DSIPHY_CMN_CTRL_2, 0x40);
  348. switch (cfg->pll_source) {
  349. case DSI_PLL_SOURCE_STANDALONE:
  350. case DSI_PLL_SOURCE_NATIVE:
  351. data = 0x0; /* internal PLL */
  352. break;
  353. case DSI_PLL_SOURCE_NON_NATIVE:
  354. data = 0x1; /* external PLL */
  355. break;
  356. default:
  357. break;
  358. }
  359. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, (data << 2)); /* set PLL src */
  360. /* DSI PHY timings */
  361. dsi_phy_hw_v5_0_commit_phy_timing(phy, timing);
  362. /* DSI lane settings */
  363. dsi_phy_hw_v5_0_lane_settings(phy, cfg);
  364. DSI_PHY_DBG(phy, "D-Phy enabled\n");
  365. }
  366. /**
  367. * enable() - Enable PHY hardware
  368. * @phy: Pointer to DSI PHY hardware object.
  369. * @cfg: Per lane configurations for timing, strength and lane
  370. * configurations.
  371. */
  372. void dsi_phy_hw_v5_0_enable(struct dsi_phy_hw *phy,
  373. struct dsi_phy_cfg *cfg)
  374. {
  375. int rc = 0;
  376. u32 status;
  377. u32 const delay_us = 5;
  378. u32 const timeout_us = 1000;
  379. if (dsi_phy_hw_v5_0_is_pll_on(phy))
  380. DSI_PHY_WARN(phy, "PLL turned on before configuring PHY\n");
  381. /* Request for REFGEN ready */
  382. DSI_W32(phy, DSIPHY_CMN_GLBL_DIGTOP_SPARE10, 0x1);
  383. udelay(500);
  384. /* wait for REFGEN READY */
  385. rc = DSI_READ_POLL_TIMEOUT_ATOMIC(phy, DSIPHY_CMN_PHY_STATUS,
  386. status, (status & BIT(0)), delay_us, timeout_us);
  387. if (rc) {
  388. DSI_PHY_ERR(phy, "Ref gen not ready. Aborting\n");
  389. return;
  390. }
  391. if (cfg->phy_type == DSI_PHY_TYPE_CPHY)
  392. dsi_phy_hw_cphy_enable(phy, cfg);
  393. else /* Default PHY type is DPHY */
  394. dsi_phy_hw_dphy_enable(phy, cfg);
  395. }
  396. /**
  397. * disable() - Disable PHY hardware
  398. * @phy: Pointer to DSI PHY hardware object.
  399. */
  400. void dsi_phy_hw_v5_0_disable(struct dsi_phy_hw *phy,
  401. struct dsi_phy_cfg *cfg)
  402. {
  403. u32 data = 0;
  404. if (dsi_phy_hw_v5_0_is_pll_on(phy))
  405. DSI_PHY_WARN(phy, "Turning OFF PHY while PLL is on\n");
  406. dsi_phy_hw_v5_0_config_lpcdrx(phy, cfg, false);
  407. /* Turn off REFGEN Vote */
  408. DSI_W32(phy, DSIPHY_CMN_GLBL_DIGTOP_SPARE10, 0x0);
  409. wmb();
  410. /* Delay to ensure HW removes vote before PHY shut down */
  411. udelay(2);
  412. data = DSI_R32(phy, DSIPHY_CMN_CTRL_0);
  413. /* disable all lanes and splitlink clk lane*/
  414. data &= ~0x9F;
  415. DSI_W32(phy, DSIPHY_CMN_CTRL_0, data);
  416. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL0, 0);
  417. /* Turn off all PHY blocks */
  418. DSI_W32(phy, DSIPHY_CMN_CTRL_0, 0x00);
  419. /* make sure phy is turned off */
  420. wmb();
  421. DSI_PHY_DBG(phy, "Phy disabled\n");
  422. }
  423. void dsi_phy_hw_v5_0_toggle_resync_fifo(struct dsi_phy_hw *phy)
  424. {
  425. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x00);
  426. /* ensure that the FIFO is off */
  427. wmb();
  428. DSI_W32(phy, DSIPHY_CMN_RBUF_CTRL, 0x1);
  429. /* ensure that the FIFO is toggled back on */
  430. wmb();
  431. }
  432. void dsi_phy_hw_v5_0_reset_clk_en_sel(struct dsi_phy_hw *phy)
  433. {
  434. u32 data = 0;
  435. /*Turning off CLK_EN_SEL after retime buffer sync */
  436. data = DSI_R32(phy, DSIPHY_CMN_CLK_CFG1);
  437. data &= ~BIT(4);
  438. DSI_W32(phy, DSIPHY_CMN_CLK_CFG1, data);
  439. /* ensure that clk_en_sel bit is turned off */
  440. wmb();
  441. }
  442. int dsi_phy_hw_v5_0_wait_for_lane_idle(
  443. struct dsi_phy_hw *phy, u32 lanes)
  444. {
  445. int rc = 0, val = 0;
  446. u32 stop_state_mask = 0;
  447. u32 const sleep_us = 10;
  448. u32 const timeout_us = 100;
  449. bool split_link_enabled = dsi_phy_hw_v5_0_is_split_link_enabled(phy);
  450. stop_state_mask = BIT(4); /* clock lane */
  451. if (split_link_enabled)
  452. stop_state_mask |= BIT(5);
  453. if (lanes & DSI_DATA_LANE_0)
  454. stop_state_mask |= BIT(0);
  455. if (lanes & DSI_DATA_LANE_1)
  456. stop_state_mask |= BIT(1);
  457. if (lanes & DSI_DATA_LANE_2)
  458. stop_state_mask |= BIT(2);
  459. if (lanes & DSI_DATA_LANE_3)
  460. stop_state_mask |= BIT(3);
  461. DSI_PHY_DBG(phy, "polling for lanes to be in stop state, mask=0x%08x\n", stop_state_mask);
  462. rc = DSI_READ_POLL_TIMEOUT(phy, DSIPHY_CMN_LANE_STATUS1, val,
  463. ((val & stop_state_mask) == stop_state_mask),
  464. sleep_us, timeout_us);
  465. if (rc) {
  466. DSI_PHY_ERR(phy, "lanes not in stop state, LANE_STATUS=0x%08x\n", val);
  467. return rc;
  468. }
  469. return 0;
  470. }
  471. void dsi_phy_hw_v5_0_ulps_request(struct dsi_phy_hw *phy, struct dsi_phy_cfg *cfg, u32 lanes)
  472. {
  473. u32 reg = 0, sl_lane_ctrl1 = 0;
  474. if (lanes & DSI_CLOCK_LANE)
  475. reg = BIT(4);
  476. if (lanes & DSI_DATA_LANE_0)
  477. reg |= BIT(0);
  478. if (lanes & DSI_DATA_LANE_1)
  479. reg |= BIT(1);
  480. if (lanes & DSI_DATA_LANE_2)
  481. reg |= BIT(2);
  482. if (lanes & DSI_DATA_LANE_3)
  483. reg |= BIT(3);
  484. if (cfg->split_link.enabled)
  485. reg |= BIT(7);
  486. if (cfg->force_clk_lane_hs) {
  487. reg |= BIT(5) | BIT(6);
  488. if (cfg->split_link.enabled) {
  489. sl_lane_ctrl1 = DSI_R32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1);
  490. sl_lane_ctrl1 |= BIT(2);
  491. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, sl_lane_ctrl1);
  492. }
  493. }
  494. /*
  495. * ULPS entry request. Wait for short time to make sure
  496. * that the lanes enter ULPS. Recommended as per HPG.
  497. */
  498. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  499. usleep_range(100, 110);
  500. /* disable LPRX and CDRX */
  501. dsi_phy_hw_v5_0_config_lpcdrx(phy, cfg, false);
  502. DSI_PHY_DBG(phy, "ULPS requested for lanes 0x%x\n", lanes);
  503. }
  504. int dsi_phy_hw_v5_0_lane_reset(struct dsi_phy_hw *phy)
  505. {
  506. int ret = 0, loop = 10, u_dly = 200;
  507. u32 ln_status = 0;
  508. while ((ln_status != 0x1f) && loop) {
  509. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0x1f);
  510. wmb(); /* ensure register is committed */
  511. loop--;
  512. udelay(u_dly);
  513. ln_status = DSI_R32(phy, DSIPHY_CMN_LANE_STATUS1);
  514. DSI_PHY_DBG(phy, "trial no: %d\n", loop);
  515. }
  516. if (!loop)
  517. DSI_PHY_DBG(phy, "could not reset phy lanes\n");
  518. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0x0);
  519. wmb(); /* ensure register is committed */
  520. return ret;
  521. }
  522. void dsi_phy_hw_v5_0_ulps_exit(struct dsi_phy_hw *phy,
  523. struct dsi_phy_cfg *cfg, u32 lanes)
  524. {
  525. u32 reg = 0, sl_lane_ctrl1 = 0;
  526. if (lanes & DSI_CLOCK_LANE)
  527. reg = BIT(4);
  528. if (lanes & DSI_DATA_LANE_0)
  529. reg |= BIT(0);
  530. if (lanes & DSI_DATA_LANE_1)
  531. reg |= BIT(1);
  532. if (lanes & DSI_DATA_LANE_2)
  533. reg |= BIT(2);
  534. if (lanes & DSI_DATA_LANE_3)
  535. reg |= BIT(3);
  536. if (cfg->split_link.enabled)
  537. reg |= BIT(5);
  538. /* enable LPRX and CDRX */
  539. dsi_phy_hw_v5_0_config_lpcdrx(phy, cfg, true);
  540. /* ULPS exit request */
  541. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL2, reg);
  542. usleep_range(1000, 1010);
  543. /* Clear ULPS request flags on all lanes */
  544. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, 0);
  545. /* Clear ULPS exit flags on all lanes */
  546. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL2, 0);
  547. /*
  548. * Sometimes when exiting ULPS, it is possible that some DSI
  549. * lanes are not in the stop state which could lead to DSI
  550. * commands not going through. To avoid this, force the lanes
  551. * to be in stop state.
  552. */
  553. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, reg);
  554. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL3, 0);
  555. usleep_range(100, 110);
  556. if (cfg->force_clk_lane_hs) {
  557. reg = BIT(5) | BIT(6);
  558. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  559. if (cfg->split_link.enabled) {
  560. sl_lane_ctrl1 = DSI_R32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1);
  561. sl_lane_ctrl1 |= BIT(2);
  562. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, sl_lane_ctrl1);
  563. }
  564. }
  565. }
  566. u32 dsi_phy_hw_v5_0_get_lanes_in_ulps(struct dsi_phy_hw *phy)
  567. {
  568. u32 lanes = 0;
  569. lanes = DSI_R32(phy, DSIPHY_CMN_LANE_STATUS0);
  570. DSI_PHY_DBG(phy, "lanes in ulps = 0x%x\n", lanes);
  571. return lanes;
  572. }
  573. bool dsi_phy_hw_v5_0_is_lanes_in_ulps(u32 lanes, u32 ulps_lanes)
  574. {
  575. if (lanes & ulps_lanes)
  576. return false;
  577. return true;
  578. }
  579. int dsi_phy_hw_timing_val_v5_0(struct dsi_phy_per_lane_cfgs *timing_cfg,
  580. u32 *timing_val, u32 size)
  581. {
  582. int i = 0;
  583. if (size != DSI_PHY_TIMING_V4_SIZE) {
  584. DSI_ERR("Unexpected timing array size %d\n", size);
  585. return -EINVAL;
  586. }
  587. for (i = 0; i < size; i++)
  588. timing_cfg->lane_v4[i] = timing_val[i];
  589. return 0;
  590. }
  591. void dsi_phy_hw_v5_0_dyn_refresh_config(struct dsi_phy_hw *phy,
  592. struct dsi_phy_cfg *cfg, bool is_master)
  593. {
  594. u32 reg;
  595. bool is_cphy = (cfg->phy_type == DSI_PHY_TYPE_CPHY) ? true : false;
  596. if (is_master) {
  597. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL19,
  598. DSIPHY_CMN_TIMING_CTRL_0, DSIPHY_CMN_TIMING_CTRL_1,
  599. cfg->timing.lane_v4[0], cfg->timing.lane_v4[1]);
  600. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL20,
  601. DSIPHY_CMN_TIMING_CTRL_2, DSIPHY_CMN_TIMING_CTRL_3,
  602. cfg->timing.lane_v4[2], cfg->timing.lane_v4[3]);
  603. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL21,
  604. DSIPHY_CMN_TIMING_CTRL_4, DSIPHY_CMN_TIMING_CTRL_5,
  605. cfg->timing.lane_v4[4], cfg->timing.lane_v4[5]);
  606. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL22,
  607. DSIPHY_CMN_TIMING_CTRL_6, DSIPHY_CMN_TIMING_CTRL_7,
  608. cfg->timing.lane_v4[6], cfg->timing.lane_v4[7]);
  609. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL23,
  610. DSIPHY_CMN_TIMING_CTRL_8, DSIPHY_CMN_TIMING_CTRL_9,
  611. cfg->timing.lane_v4[8], cfg->timing.lane_v4[9]);
  612. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL24,
  613. DSIPHY_CMN_TIMING_CTRL_10, DSIPHY_CMN_TIMING_CTRL_11,
  614. cfg->timing.lane_v4[10], cfg->timing.lane_v4[11]);
  615. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL25,
  616. DSIPHY_CMN_TIMING_CTRL_12, DSIPHY_CMN_TIMING_CTRL_13,
  617. cfg->timing.lane_v4[12], cfg->timing.lane_v4[13]);
  618. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL26,
  619. DSIPHY_CMN_CTRL_0, DSIPHY_CMN_LANE_CTRL0, 0x7f,
  620. is_cphy ? 0x17 : 0x1f);
  621. } else {
  622. reg = DSI_R32(phy, DSIPHY_CMN_CLK_CFG1);
  623. reg &= ~BIT(5);
  624. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL0,
  625. DSIPHY_CMN_CLK_CFG1, DSIPHY_CMN_PLL_CNTRL, reg, 0x0);
  626. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL1,
  627. DSIPHY_CMN_RBUF_CTRL, DSIPHY_CMN_TIMING_CTRL_0, 0x0,
  628. cfg->timing.lane_v4[0]);
  629. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL2,
  630. DSIPHY_CMN_TIMING_CTRL_1, DSIPHY_CMN_TIMING_CTRL_2,
  631. cfg->timing.lane_v4[1], cfg->timing.lane_v4[2]);
  632. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL3,
  633. DSIPHY_CMN_TIMING_CTRL_3, DSIPHY_CMN_TIMING_CTRL_4,
  634. cfg->timing.lane_v4[3], cfg->timing.lane_v4[4]);
  635. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL4,
  636. DSIPHY_CMN_TIMING_CTRL_5, DSIPHY_CMN_TIMING_CTRL_6,
  637. cfg->timing.lane_v4[5], cfg->timing.lane_v4[6]);
  638. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL5,
  639. DSIPHY_CMN_TIMING_CTRL_7, DSIPHY_CMN_TIMING_CTRL_8,
  640. cfg->timing.lane_v4[7], cfg->timing.lane_v4[8]);
  641. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL6,
  642. DSIPHY_CMN_TIMING_CTRL_9, DSIPHY_CMN_TIMING_CTRL_10,
  643. cfg->timing.lane_v4[9], cfg->timing.lane_v4[10]);
  644. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL7,
  645. DSIPHY_CMN_TIMING_CTRL_11, DSIPHY_CMN_TIMING_CTRL_12,
  646. cfg->timing.lane_v4[11], cfg->timing.lane_v4[12]);
  647. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL8,
  648. DSIPHY_CMN_TIMING_CTRL_13, DSIPHY_CMN_CTRL_0,
  649. cfg->timing.lane_v4[13], 0x7f);
  650. DSI_DYN_REF_REG_W(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_CTRL9,
  651. DSIPHY_CMN_LANE_CTRL0, DSIPHY_CMN_CTRL_2,
  652. is_cphy ? 0x17 : 0x1f, 0x40);
  653. /*
  654. * fill with dummy register writes since controller will blindly
  655. * send these values to DSI PHY.
  656. */
  657. reg = DSI_DYN_REFRESH_PLL_CTRL11;
  658. while (reg <= DSI_DYN_REFRESH_PLL_CTRL29) {
  659. DSI_DYN_REF_REG_W(phy->dyn_pll_base, reg, DSIPHY_CMN_LANE_CTRL0,
  660. DSIPHY_CMN_CTRL_0, is_cphy ? 0x17 : 0x1f, 0x7f);
  661. reg += 0x4;
  662. }
  663. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_UPPER_ADDR, 0);
  664. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_UPPER_ADDR2, 0);
  665. }
  666. wmb(); /* make sure all registers are updated */
  667. }
  668. void dsi_phy_hw_v5_0_dyn_refresh_pipe_delay(struct dsi_phy_hw *phy, struct dsi_dyn_clk_delay *delay)
  669. {
  670. if (!delay)
  671. return;
  672. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PIPE_DELAY, delay->pipe_delay);
  673. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PIPE_DELAY2, delay->pipe_delay2);
  674. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_PLL_DELAY, delay->pll_delay);
  675. }
  676. void dsi_phy_hw_v5_0_dyn_refresh_trigger_sel(struct dsi_phy_hw *phy, bool is_master)
  677. {
  678. u32 reg;
  679. /*
  680. * Dynamic refresh will take effect at next mdp flush event.
  681. * This makes sure that any update to frame timings together
  682. * with dfps will take effect in one vsync at next mdp flush.
  683. */
  684. if (is_master) {
  685. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  686. reg |= BIT(17);
  687. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  688. }
  689. }
  690. void dsi_phy_hw_v5_0_dyn_refresh_helper(struct dsi_phy_hw *phy, u32 offset)
  691. {
  692. u32 reg;
  693. /*
  694. * if no offset is mentioned then this means we want to clear
  695. * the dynamic refresh ctrl register which is the last step
  696. * of dynamic refresh sequence.
  697. */
  698. if (!offset) {
  699. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  700. reg &= ~(BIT(0) | BIT(8) | BIT(13) | BIT(16) | BIT(17));
  701. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  702. wmb(); /* ensure dynamic fps is cleared */
  703. return;
  704. }
  705. if (offset & BIT(DYN_REFRESH_INTF_SEL)) {
  706. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  707. reg |= BIT(13);
  708. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  709. }
  710. if (offset & BIT(DYN_REFRESH_SYNC_MODE)) {
  711. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  712. reg |= BIT(16);
  713. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  714. }
  715. if (offset & BIT(DYN_REFRESH_SWI_CTRL)) {
  716. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  717. reg |= BIT(0);
  718. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  719. }
  720. if (offset & BIT(DYN_REFRESH_SW_TRIGGER)) {
  721. reg = DSI_GEN_R32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL);
  722. reg |= BIT(8);
  723. DSI_GEN_W32(phy->dyn_pll_base, DSI_DYN_REFRESH_CTRL, reg);
  724. wmb(); /* ensure dynamic fps is triggered */
  725. }
  726. }
  727. int dsi_phy_hw_v5_0_cache_phy_timings(struct dsi_phy_per_lane_cfgs *timings,
  728. u32 *dst, u32 size)
  729. {
  730. int i;
  731. if (!timings || !dst || !size)
  732. return -EINVAL;
  733. if (size != DSI_PHY_TIMING_V4_SIZE) {
  734. DSI_ERR("size mis-match\n");
  735. return -EINVAL;
  736. }
  737. for (i = 0; i < size; i++)
  738. dst[i] = timings->lane_v4[i];
  739. return 0;
  740. }
  741. void dsi_phy_hw_v5_0_set_continuous_clk(struct dsi_phy_hw *phy, bool enable)
  742. {
  743. u32 reg = 0, sl_lane_ctrl1 = 0;
  744. bool is_split_link_enabled = dsi_phy_hw_v5_0_is_split_link_enabled(phy);
  745. reg = DSI_R32(phy, DSIPHY_CMN_LANE_CTRL1);
  746. if (enable)
  747. reg |= BIT(5) | BIT(6);
  748. else
  749. reg &= ~(BIT(5) | BIT(6));
  750. DSI_W32(phy, DSIPHY_CMN_LANE_CTRL1, reg);
  751. if (is_split_link_enabled) {
  752. sl_lane_ctrl1 = DSI_R32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1);
  753. if (enable)
  754. sl_lane_ctrl1 |= BIT(2);
  755. else
  756. sl_lane_ctrl1 &= ~BIT(2);
  757. DSI_W32(phy, DSIPHY_CMN_SL_DSI_LANE_CTRL1, sl_lane_ctrl1);
  758. }
  759. wmb(); /* make sure request is set */
  760. }
  761. void dsi_phy_hw_v5_0_phy_idle_off(struct dsi_phy_hw *phy,
  762. struct dsi_phy_cfg *cfg)
  763. {
  764. if (dsi_phy_hw_v5_0_is_pll_on(phy))
  765. DSI_PHY_WARN(phy, "Turning OFF PHY while PLL is on\n");
  766. /* enable clamping of PADS */
  767. DSI_W32(phy, DSIPHY_CMN_CTRL_4, 0x1);
  768. DSI_W32(phy, DSIPHY_CMN_CTRL_3, 0x0);
  769. wmb();
  770. dsi_phy_hw_v5_0_config_lpcdrx(phy, cfg, false);
  771. /* Turn off REFGEN Vote */
  772. DSI_W32(phy, DSIPHY_CMN_GLBL_DIGTOP_SPARE10, 0x0);
  773. /* make sure request is set */
  774. wmb();
  775. /* Delay to ensure HW removes vote*/
  776. udelay(2);
  777. }