qcacmn: Add support to affine individual grp irqs for ipci
Add support to affine individual grp irqs to either perf or non-perf cluster for ipci. Change-Id: Ifae0f2a5a77068587d99513a1902f850860f2329 CRs-Fixed: 3075398
This commit is contained in:

committed by
Madan Koyyalamudi

parent
0860396f1e
commit
c8cd2eb200
@@ -1,5 +1,6 @@
|
|||||||
/*
|
/*
|
||||||
* Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
|
* Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
|
||||||
|
* Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
|
||||||
*
|
*
|
||||||
* Permission to use, copy, modify, and/or distribute this software for any
|
* Permission to use, copy, modify, and/or distribute this software for any
|
||||||
* purpose with or without fee is hereby granted, provided that the above
|
* purpose with or without fee is hereby granted, provided that the above
|
||||||
@@ -298,4 +299,18 @@ void hif_ipci_config_irq_clear_cpu_affinity(struct hif_softc *scn,
|
|||||||
* Return: 0 if success, error code if failure
|
* Return: 0 if success, error code if failure
|
||||||
*/
|
*/
|
||||||
int hif_ipci_disable_grp_irqs(struct hif_softc *scn);
|
int hif_ipci_disable_grp_irqs(struct hif_softc *scn);
|
||||||
|
|
||||||
|
#ifdef FEATURE_IRQ_AFFINITY
|
||||||
|
/*
|
||||||
|
* hif_ipci_set_grp_intr_affinity() - Set irq affinity hint for grp
|
||||||
|
* intrs based on bitmask
|
||||||
|
* @scn: hif context
|
||||||
|
* @grp_intr_bitmask: group intr bitmask
|
||||||
|
* @perf: affine to perf or non-perf cluster
|
||||||
|
*
|
||||||
|
* Return: None
|
||||||
|
*/
|
||||||
|
void hif_ipci_set_grp_intr_affinity(struct hif_softc *scn,
|
||||||
|
uint32_t grp_intr_bitmask, bool perf);
|
||||||
|
#endif
|
||||||
#endif /* _IPCI_API_H_ */
|
#endif /* _IPCI_API_H_ */
|
||||||
|
@@ -92,6 +92,9 @@ QDF_STATUS hif_initialize_ipci_ops(struct hif_softc *hif_sc)
|
|||||||
bus_ops->hif_log_bus_info = &hif_dummy_log_bus_info;
|
bus_ops->hif_log_bus_info = &hif_dummy_log_bus_info;
|
||||||
bus_ops->hif_enable_grp_irqs = hif_ipci_enable_grp_irqs;
|
bus_ops->hif_enable_grp_irqs = hif_ipci_enable_grp_irqs;
|
||||||
bus_ops->hif_disable_grp_irqs = hif_ipci_disable_grp_irqs;
|
bus_ops->hif_disable_grp_irqs = hif_ipci_disable_grp_irqs;
|
||||||
|
#ifdef FEATURE_IRQ_AFFINITY
|
||||||
|
bus_ops->hif_set_grp_intr_affinity = &hif_ipci_set_grp_intr_affinity;
|
||||||
|
#endif
|
||||||
|
|
||||||
return QDF_STATUS_SUCCESS;
|
return QDF_STATUS_SUCCESS;
|
||||||
}
|
}
|
||||||
|
@@ -1,5 +1,6 @@
|
|||||||
/*
|
/*
|
||||||
* Copyright (c) 2013-2021 The Linux Foundation. All rights reserved.
|
* Copyright (c) 2013-2021 The Linux Foundation. All rights reserved.
|
||||||
|
* Copyright (c) 2021 Qualcomm Innovation Center, Inc. All rights reserved.
|
||||||
*
|
*
|
||||||
* Permission to use, copy, modify, and/or distribute this software for any
|
* Permission to use, copy, modify, and/or distribute this software for any
|
||||||
* purpose with or without fee is hereby granted, provided that the above
|
* purpose with or without fee is hereby granted, provided that the above
|
||||||
@@ -577,6 +578,71 @@ const char *hif_ipci_get_irq_name(int irq_no)
|
|||||||
return "pci-dummy";
|
return "pci-dummy";
|
||||||
}
|
}
|
||||||
|
|
||||||
|
#ifdef FEATURE_IRQ_AFFINITY
|
||||||
|
static
|
||||||
|
void hif_ipci_irq_set_affinity_hint(struct hif_exec_context *hif_ext_group,
|
||||||
|
bool perf)
|
||||||
|
{
|
||||||
|
int i, ret;
|
||||||
|
unsigned int cpus;
|
||||||
|
bool mask_set = false;
|
||||||
|
int cpu_cluster = perf ? CPU_CLUSTER_TYPE_PERF :
|
||||||
|
CPU_CLUSTER_TYPE_LITTLE;
|
||||||
|
|
||||||
|
for (i = 0; i < hif_ext_group->numirq; i++)
|
||||||
|
qdf_cpumask_clear(&hif_ext_group->new_cpu_mask[i]);
|
||||||
|
|
||||||
|
for (i = 0; i < hif_ext_group->numirq; i++) {
|
||||||
|
qdf_for_each_online_cpu(cpus) {
|
||||||
|
if (qdf_topology_physical_package_id(cpus) ==
|
||||||
|
cpu_cluster) {
|
||||||
|
qdf_cpumask_set_cpu(cpus,
|
||||||
|
&hif_ext_group->
|
||||||
|
new_cpu_mask[i]);
|
||||||
|
mask_set = true;
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
for (i = 0; i < hif_ext_group->numirq; i++) {
|
||||||
|
if (mask_set) {
|
||||||
|
qdf_dev_modify_irq_status(hif_ext_group->os_irq[i],
|
||||||
|
IRQ_NO_BALANCING, 0);
|
||||||
|
ret = qdf_dev_set_irq_affinity(hif_ext_group->os_irq[i],
|
||||||
|
(struct qdf_cpu_mask *)
|
||||||
|
&hif_ext_group->
|
||||||
|
new_cpu_mask[i]);
|
||||||
|
qdf_dev_modify_irq_status(hif_ext_group->os_irq[i],
|
||||||
|
0, IRQ_NO_BALANCING);
|
||||||
|
if (ret)
|
||||||
|
qdf_debug("Set affinity %*pbl fails for IRQ %d ",
|
||||||
|
qdf_cpumask_pr_args(&hif_ext_group->
|
||||||
|
new_cpu_mask[i]),
|
||||||
|
hif_ext_group->os_irq[i]);
|
||||||
|
} else {
|
||||||
|
qdf_err("Offline CPU: Set affinity fails for IRQ: %d",
|
||||||
|
hif_ext_group->os_irq[i]);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
}
|
||||||
|
|
||||||
|
void hif_ipci_set_grp_intr_affinity(struct hif_softc *scn,
|
||||||
|
uint32_t grp_intr_bitmask, bool perf)
|
||||||
|
{
|
||||||
|
int i;
|
||||||
|
struct HIF_CE_state *hif_state = HIF_GET_CE_STATE(scn);
|
||||||
|
struct hif_exec_context *hif_ext_group;
|
||||||
|
|
||||||
|
for (i = 0; i < hif_state->hif_num_extgroup; i++) {
|
||||||
|
if (!(grp_intr_bitmask & BIT(i)))
|
||||||
|
continue;
|
||||||
|
|
||||||
|
hif_ext_group = hif_state->hif_ext_group[i];
|
||||||
|
hif_ipci_irq_set_affinity_hint(hif_ext_group, perf);
|
||||||
|
qdf_atomic_set(&hif_ext_group->force_napi_complete, -1);
|
||||||
|
}
|
||||||
|
}
|
||||||
|
#endif
|
||||||
|
|
||||||
#ifdef HIF_CPU_PERF_AFFINE_MASK
|
#ifdef HIF_CPU_PERF_AFFINE_MASK
|
||||||
static void hif_ipci_ce_irq_set_affinity_hint(struct hif_softc *scn)
|
static void hif_ipci_ce_irq_set_affinity_hint(struct hif_softc *scn)
|
||||||
{
|
{
|
||||||
|
Reference in New Issue
Block a user