fw-api: peach: E3.0: E3R44: WCSS_VERSION 2544 Add peach hw header files

Add HW header files to bring-in support for Peach WIFI.

Change-Id: I73ee0a2c4f22a90013b441ecd5e666d673d77ae0
CRs-Fixed: 3580269
This commit is contained in:
Prakash Manjunathappa
2022-12-19 13:50:51 -08:00
committed by Rahul Choudhary
parent c7f4741902
commit 2d29d9afc7
205 changed files with 49594 additions and 0 deletions

View File

@@ -0,0 +1,246 @@
/*
* Copyright (c) 2023 Qualcomm Innovation Center, Inc. All rights reserved.
*
* Permission to use, copy, modify, and/or distribute this software for any
* purpose with or without fee is hereby granted, provided that the above
* copyright notice and this permission notice appear in all copies.
*
* THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
* WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
* MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
* ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
* WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
* ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
* OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
*/
#ifndef _REO_FLUSH_QUEUE_STATUS_H_
#define _REO_FLUSH_QUEUE_STATUS_H_
#include "uniform_reo_status_header.h"
#define NUM_OF_DWORDS_REO_FLUSH_QUEUE_STATUS 27
struct reo_flush_queue_status {
#ifndef WIFI_BIT_ORDER_BIG_ENDIAN
uint32_t tlv32_ring_padding : 32;
struct uniform_reo_status_header status_header;
uint32_t error_detected : 1,
reserved_2a : 31;
uint32_t reserved_3a : 32;
uint32_t reserved_4a : 32;
uint32_t reserved_5a : 32;
uint32_t reserved_6a : 32;
uint32_t reserved_7a : 32;
uint32_t reserved_8a : 32;
uint32_t reserved_9a : 32;
uint32_t reserved_10a : 32;
uint32_t reserved_11a : 32;
uint32_t reserved_12a : 32;
uint32_t reserved_13a : 32;
uint32_t reserved_14a : 32;
uint32_t reserved_15a : 32;
uint32_t reserved_16a : 32;
uint32_t reserved_17a : 32;
uint32_t reserved_18a : 32;
uint32_t reserved_19a : 32;
uint32_t reserved_20a : 32;
uint32_t reserved_21a : 32;
uint32_t reserved_22a : 32;
uint32_t reserved_23a : 32;
uint32_t reserved_24a : 32;
uint32_t reserved_25a : 28,
looping_count : 4;
#else
uint32_t tlv32_ring_padding : 32;
struct uniform_reo_status_header status_header;
uint32_t reserved_2a : 31,
error_detected : 1;
uint32_t reserved_3a : 32;
uint32_t reserved_4a : 32;
uint32_t reserved_5a : 32;
uint32_t reserved_6a : 32;
uint32_t reserved_7a : 32;
uint32_t reserved_8a : 32;
uint32_t reserved_9a : 32;
uint32_t reserved_10a : 32;
uint32_t reserved_11a : 32;
uint32_t reserved_12a : 32;
uint32_t reserved_13a : 32;
uint32_t reserved_14a : 32;
uint32_t reserved_15a : 32;
uint32_t reserved_16a : 32;
uint32_t reserved_17a : 32;
uint32_t reserved_18a : 32;
uint32_t reserved_19a : 32;
uint32_t reserved_20a : 32;
uint32_t reserved_21a : 32;
uint32_t reserved_22a : 32;
uint32_t reserved_23a : 32;
uint32_t reserved_24a : 32;
uint32_t looping_count : 4,
reserved_25a : 28;
#endif
};
#define REO_FLUSH_QUEUE_STATUS_TLV32_RING_PADDING_OFFSET 0x00000000
#define REO_FLUSH_QUEUE_STATUS_TLV32_RING_PADDING_LSB 0
#define REO_FLUSH_QUEUE_STATUS_TLV32_RING_PADDING_MSB 31
#define REO_FLUSH_QUEUE_STATUS_TLV32_RING_PADDING_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_OFFSET 0x00000004
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_LSB 0
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MSB 15
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_STATUS_NUMBER_MASK 0x0000ffff
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_OFFSET 0x00000004
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_LSB 16
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MSB 25
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_CMD_EXECUTION_TIME_MASK 0x03ff0000
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_OFFSET 0x00000004
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_LSB 26
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MSB 27
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_REO_CMD_EXECUTION_STATUS_MASK 0x0c000000
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_OFFSET 0x00000004
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_LSB 28
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_RESERVED_0A_MASK 0xf0000000
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_OFFSET 0x00000008
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_LSB 0
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_MSB 31
#define REO_FLUSH_QUEUE_STATUS_STATUS_HEADER_TIMESTAMP_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_OFFSET 0x0000000c
#define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_LSB 0
#define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_MSB 0
#define REO_FLUSH_QUEUE_STATUS_ERROR_DETECTED_MASK 0x00000001
#define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_OFFSET 0x0000000c
#define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_LSB 1
#define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_2A_MASK 0xfffffffe
#define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_OFFSET 0x00000010
#define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_3A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_OFFSET 0x00000014
#define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_4A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_OFFSET 0x00000018
#define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_5A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_OFFSET 0x0000001c
#define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_6A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_OFFSET 0x00000020
#define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_7A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_OFFSET 0x00000024
#define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_8A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_OFFSET 0x00000028
#define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_9A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_OFFSET 0x0000002c
#define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_10A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_OFFSET 0x00000030
#define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_11A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_OFFSET 0x00000034
#define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_12A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_OFFSET 0x00000038
#define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_13A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_OFFSET 0x0000003c
#define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_14A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_OFFSET 0x00000040
#define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_15A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_OFFSET 0x00000044
#define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_16A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_OFFSET 0x00000048
#define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_17A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_OFFSET 0x0000004c
#define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_18A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_OFFSET 0x00000050
#define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_19A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_OFFSET 0x00000054
#define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_20A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_OFFSET 0x00000058
#define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_21A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_OFFSET 0x0000005c
#define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_22A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_OFFSET 0x00000060
#define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_23A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_OFFSET 0x00000064
#define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_MSB 31
#define REO_FLUSH_QUEUE_STATUS_RESERVED_24A_MASK 0xffffffff
#define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_OFFSET 0x00000068
#define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_LSB 0
#define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_MSB 27
#define REO_FLUSH_QUEUE_STATUS_RESERVED_25A_MASK 0x0fffffff
#define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_OFFSET 0x00000068
#define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_LSB 28
#define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_MSB 31
#define REO_FLUSH_QUEUE_STATUS_LOOPING_COUNT_MASK 0xf0000000
#endif