qcacmn: Redirect bar frames to REO exception ring in QCA6750

Redirect bar frames to REO exception ring and handle as normal
data packets.

Change-Id: Ibaa14af5bfe7bfcecc4560fec5bae218d6df7e7d
CRs-Fixed: 2869449
此提交包含在:
Karthik Kantamneni
2021-02-02 18:59:34 +05:30
提交者 snandini
父節點 f44435fb3c
當前提交 278a9d30ba
共有 2 個檔案被更改,包括 33 行新增2 行删除

查看文件

@@ -1478,9 +1478,18 @@ hal_reo_set_err_dst_remap_6750(void *hal_soc)
HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 3) |
HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 4) |
HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 5) |
HAL_REO_ERR_REMAP_IX0(REO_REMAP_RELEASE, 6) |
HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 6) |
HAL_REO_ERR_REMAP_IX0(REO_REMAP_TCL, 7);
uint32_t dst_remap_ix1 =
HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 14) |
HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 13) |
HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 12) |
HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 11) |
HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 10) |
HAL_REO_ERR_REMAP_IX1(REO_REMAP_RELEASE, 9) |
HAL_REO_ERR_REMAP_IX1(REO_REMAP_TCL, 8);
HAL_REG_WRITE(hal_soc,
HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
SEQ_WCSS_UMAC_REO_REG_OFFSET),
@@ -1491,6 +1500,17 @@ hal_reo_set_err_dst_remap_6750(void *hal_soc)
hal_soc,
HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_0_ADDR(
SEQ_WCSS_UMAC_REO_REG_OFFSET)));
HAL_REG_WRITE(hal_soc,
HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
SEQ_WCSS_UMAC_REO_REG_OFFSET),
dst_remap_ix1);
hal_info("HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1 0x%x",
HAL_REG_READ(
hal_soc,
HWIO_REO_R0_ERROR_DESTINATION_MAPPING_IX_1_ADDR(
SEQ_WCSS_UMAC_REO_REG_OFFSET)));
}
/*

查看文件

@@ -1,5 +1,5 @@
/*
* Copyright (c) 2020 The Linux Foundation. All rights reserved.
* Copyright (c) 2020-2021 The Linux Foundation. All rights reserved.
*
* Permission to use, copy, modify, and/or distribute this software for
* any purpose with or without fee is hereby granted, provided that the
@@ -307,6 +307,17 @@
HWIO_REO_R0_MISC_CTL_ADDR( \
SEQ_WCSS_UMAC_REO_REG_OFFSET), \
(reg_val)); \
reg_val = \
HAL_REG_READ((soc), \
HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
SEQ_WCSS_UMAC_REO_REG_OFFSET)); \
reg_val &= \
(~HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_BMSK |\
(REO_REMAP_TCL << HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_SHFT)); \
HAL_REG_WRITE((soc), \
HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
SEQ_WCSS_UMAC_REO_REG_OFFSET), \
(reg_val)); \
} while (0)
#define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \