cnss2: Add PBL error logging on host console

Add PBL error logging on host console and dump SOC reset cause
register and PCIE_PCIE_BHIE_DEBUG_n register

Change-Id: I80ae44354b1efc05ed72f69a7e3ee8d358d840d7
CRs-Fixed: 3661767
This commit is contained in:
Prateek Patil
2023-10-09 17:27:57 +05:30
committed by Ravindra Konda
parent 920df40d31
commit 21931a8db7
2 changed files with 94 additions and 6 deletions

View File

@@ -504,6 +504,21 @@ static struct cnss_pci_reg pci_scratch[] = {
{ NULL }, { NULL },
}; };
static struct cnss_pci_reg pci_bhi_debug[] = {
{ "PCIE_BHIE_DEBUG_0", PCIE_PCIE_BHIE_DEBUG_0 },
{ "PCIE_BHIE_DEBUG_1", PCIE_PCIE_BHIE_DEBUG_1 },
{ "PCIE_BHIE_DEBUG_2", PCIE_PCIE_BHIE_DEBUG_2 },
{ "PCIE_BHIE_DEBUG_3", PCIE_PCIE_BHIE_DEBUG_3 },
{ "PCIE_BHIE_DEBUG_4", PCIE_PCIE_BHIE_DEBUG_4 },
{ "PCIE_BHIE_DEBUG_5", PCIE_PCIE_BHIE_DEBUG_5 },
{ "PCIE_BHIE_DEBUG_6", PCIE_PCIE_BHIE_DEBUG_6 },
{ "PCIE_BHIE_DEBUG_7", PCIE_PCIE_BHIE_DEBUG_7 },
{ "PCIE_BHIE_DEBUG_8", PCIE_PCIE_BHIE_DEBUG_8 },
{ "PCIE_BHIE_DEBUG_9", PCIE_PCIE_BHIE_DEBUG_9 },
{ "PCIE_BHIE_DEBUG_10", PCIE_PCIE_BHIE_DEBUG_10 },
{ NULL },
};
/* First field of the structure is the device bit mask. Use /* First field of the structure is the device bit mask. Use
* enum cnss_pci_reg_mask as reference for the value. * enum cnss_pci_reg_mask as reference for the value.
*/ */
@@ -786,7 +801,6 @@ static void cnss_pci_update_link_event(struct cnss_pci_data *pci_priv,
enum cnss_bus_event_type type, enum cnss_bus_event_type type,
void *data); void *data);
#if IS_ENABLED(CONFIG_MHI_BUS_MISC) #if IS_ENABLED(CONFIG_MHI_BUS_MISC)
static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv) static void cnss_mhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
{ {
@@ -1411,6 +1425,59 @@ static void cnss_pci_soc_scratch_reg_dump(struct cnss_pci_data *pci_priv)
} }
} }
static void cnss_pci_soc_reset_cause_reg_dump(struct cnss_pci_data *pci_priv)
{
u32 val;
switch (pci_priv->device_id) {
case PEACH_DEVICE_ID:
break;
default:
return;
}
if (in_interrupt() || irqs_disabled())
return;
if (cnss_pci_check_link_status(pci_priv))
return;
cnss_pr_dbg("Start to dump SOC Reset Cause registers\n");
if (cnss_pci_reg_read(pci_priv, WLAON_SOC_RESET_CAUSE_SHADOW_REG,
&val))
return;
cnss_pr_dbg("WLAON_SOC_RESET_CAUSE_SHADOW_REG = 0x%x\n",
val);
}
static void cnss_pci_bhi_debug_reg_dump(struct cnss_pci_data *pci_priv)
{
u32 reg_offset, val;
int i;
switch (pci_priv->device_id) {
case PEACH_DEVICE_ID:
break;
default:
return;
}
if (cnss_pci_check_link_status(pci_priv))
return;
cnss_pr_dbg("Start to dump PCIE BHIE DEBUG registers\n");
for (i = 0; pci_bhi_debug[i].name; i++) {
reg_offset = pci_bhi_debug[i].offset;
if (cnss_pci_reg_read(pci_priv, reg_offset, &val))
return;
cnss_pr_dbg("PCIE__%s = 0x%x\n",
pci_bhi_debug[i].name, val);
}
}
int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv) int cnss_suspend_pci_link(struct cnss_pci_data *pci_priv)
{ {
int ret = 0; int ret = 0;
@@ -1690,6 +1757,8 @@ static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
u32 sbl_log_def_end = SRAM_END; u32 sbl_log_def_end = SRAM_END;
int i; int i;
cnss_pci_soc_reset_cause_reg_dump(pci_priv);
switch (pci_priv->device_id) { switch (pci_priv->device_id) {
case QCA6390_DEVICE_ID: case QCA6390_DEVICE_ID:
pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START; pbl_log_sram_start = QCA6390_DEBUG_PBL_LOG_SRAM_START;
@@ -1739,7 +1808,7 @@ static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
ee = mhi_get_exec_env(pci_priv->mhi_ctrl); ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
if (CNSS_MHI_IN_MISSION_MODE(ee)) { if (CNSS_MHI_IN_MISSION_MODE(ee)) {
cnss_pr_dbg("Avoid Dumping PBL log data in Mission mode\n"); cnss_pr_err("Avoid Dumping PBL log data in Mission mode\n");
return; return;
} }
@@ -1762,7 +1831,7 @@ static void cnss_pci_dump_bl_sram_mem(struct cnss_pci_data *pci_priv)
ee = mhi_get_exec_env(pci_priv->mhi_ctrl); ee = mhi_get_exec_env(pci_priv->mhi_ctrl);
if (CNSS_MHI_IN_MISSION_MODE(ee)) { if (CNSS_MHI_IN_MISSION_MODE(ee)) {
cnss_pr_dbg("Avoid Dumping SBL log data in Mission mode\n"); cnss_pr_err("Avoid Dumping SBL log data in Mission mode\n");
return; return;
} }
@@ -1836,6 +1905,7 @@ static int cnss_pci_handle_mhi_poweron_timeout(struct cnss_pci_data *pci_priv)
} else { } else {
cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n"); cnss_pr_dbg("RDDM cookie is not set and device SOL is low\n");
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
/* Dump PBL/SBL error log if RDDM cookie is not set */ /* Dump PBL/SBL error log if RDDM cookie is not set */
cnss_pci_dump_bl_sram_mem(pci_priv); cnss_pci_dump_bl_sram_mem(pci_priv);
@@ -2374,7 +2444,6 @@ retry:
/* Start the timer to dump MHI/PBL/SBL debug data periodically */ /* Start the timer to dump MHI/PBL/SBL debug data periodically */
mod_timer(&pci_priv->boot_debug_timer, mod_timer(&pci_priv->boot_debug_timer,
jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS)); jiffies + msecs_to_jiffies(BOOT_DEBUG_TIMEOUT_MS));
ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON); ret = cnss_pci_set_mhi_state(pci_priv, CNSS_MHI_POWER_ON);
del_timer_sync(&pci_priv->boot_debug_timer); del_timer_sync(&pci_priv->boot_debug_timer);
if (ret == 0) if (ret == 0)
@@ -5675,6 +5744,7 @@ static void cnss_pci_dump_debug_reg(struct cnss_pci_data *pci_priv)
cnss_pr_dbg("Start to dump debug registers\n"); cnss_pr_dbg("Start to dump debug registers\n");
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON); cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_COMMON);
cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09); cnss_pci_dump_ce_reg(pci_priv, CNSS_CE_09);
@@ -5697,6 +5767,7 @@ static void cnss_pci_mhi_reg_dump(struct cnss_pci_data *pci_priv)
if (!cnss_pci_check_link_status(pci_priv)) if (!cnss_pci_check_link_status(pci_priv))
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
cnss_pci_dump_misc_reg(pci_priv); cnss_pci_dump_misc_reg(pci_priv);
cnss_pci_dump_shadow_reg(pci_priv); cnss_pci_dump_shadow_reg(pci_priv);
@@ -5760,6 +5831,7 @@ retry:
if (!cnss_pci_assert_host_sol(pci_priv)) if (!cnss_pci_assert_host_sol(pci_priv))
return 0; return 0;
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_schedule_recovery(&pci_priv->pci_dev->dev,
CNSS_REASON_TIMEOUT); CNSS_REASON_TIMEOUT);
@@ -6071,9 +6143,9 @@ void cnss_pci_collect_dump_info(struct cnss_pci_data *pci_priv, bool in_panic)
} }
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
cnss_pci_dump_misc_reg(pci_priv); cnss_pci_dump_misc_reg(pci_priv);
cnss_rddm_trigger_debug(pci_priv); cnss_rddm_trigger_debug(pci_priv);
ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic); ret = mhi_download_rddm_image(pci_priv->mhi_ctrl, in_panic);
if (ret) { if (ret) {
@@ -6436,6 +6508,7 @@ static void cnss_dev_rddm_timeout_hdlr(struct timer_list *t)
CNSS_REASON_RDDM); CNSS_REASON_RDDM);
} else { } else {
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
cnss_schedule_recovery(&pci_priv->pci_dev->dev, cnss_schedule_recovery(&pci_priv->pci_dev->dev,
CNSS_REASON_TIMEOUT); CNSS_REASON_TIMEOUT);
@@ -6465,6 +6538,7 @@ static void cnss_boot_debug_timeout_hdlr(struct timer_list *t)
cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n", cnss_pr_dbg("Dump MHI/PBL/SBL debug data every %ds during MHI power on\n",
BOOT_DEBUG_TIMEOUT_MS / 1000); BOOT_DEBUG_TIMEOUT_MS / 1000);
cnss_mhi_debug_reg_dump(pci_priv); cnss_mhi_debug_reg_dump(pci_priv);
cnss_pci_bhi_debug_reg_dump(pci_priv);
cnss_pci_soc_scratch_reg_dump(pci_priv); cnss_pci_soc_scratch_reg_dump(pci_priv);
cnss_pci_dump_bl_sram_mem(pci_priv); cnss_pci_dump_bl_sram_mem(pci_priv);

View File

@@ -100,7 +100,7 @@
#define MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE 48 #define MANGO_DEBUG_SBL_LOG_SRAM_MAX_SIZE 48
#define MANGO_PBL_BOOTSTRAP_STATUS 0x01A10008 #define MANGO_PBL_BOOTSTRAP_STATUS 0x01A10008
#define PEACH_DEBUG_PBL_LOG_SRAM_START 0x01403D98 #define PEACH_DEBUG_PBL_LOG_SRAM_START 0x01403640
#define PEACH_DEBUG_PBL_LOG_SRAM_MAX_SIZE 40 #define PEACH_DEBUG_PBL_LOG_SRAM_MAX_SIZE 40
#define PEACH_DEBUG_SBL_LOG_SRAM_MAX_SIZE 48 #define PEACH_DEBUG_SBL_LOG_SRAM_MAX_SIZE 48
#define PEACH_PBL_BOOTSTRAP_STATUS 0x01A10008 #define PEACH_PBL_BOOTSTRAP_STATUS 0x01A10008
@@ -291,6 +291,7 @@
#define WLAON_RESET_DBG_SW_ENTRY 0x1F80508 #define WLAON_RESET_DBG_SW_ENTRY 0x1F80508
#define WLAON_WL_PMUNOC_CFG_REG 0x1F8050C #define WLAON_WL_PMUNOC_CFG_REG 0x1F8050C
#define WLAON_RESET_CAUSE_CFG_REG 0x1F80510 #define WLAON_RESET_CAUSE_CFG_REG 0x1F80510
#define WLAON_SOC_RESET_CAUSE_SHADOW_REG 0x1F80608
#define WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG 0x1F80514 #define WLAON_SOC_WCSSAON_WAKEUP_IRQ_7_EN_REG 0x1F80514
#define WLAON_DEBUG 0x1F80600 #define WLAON_DEBUG 0x1F80600
#define WLAON_SOC_PARAMETERS 0x1F80604 #define WLAON_SOC_PARAMETERS 0x1F80604
@@ -359,6 +360,19 @@
#define PCIE_SCRATCH_1_SOC_PCIE_REG 0x1E04044 #define PCIE_SCRATCH_1_SOC_PCIE_REG 0x1E04044
#define PCIE_SCRATCH_2_SOC_PCIE_REG 0x1E0405C #define PCIE_SCRATCH_2_SOC_PCIE_REG 0x1E0405C
/* PCIE BHIE DEBUG registers */
#define PCIE_PCIE_BHIE_DEBUG_0 0x1E0E1C0
#define PCIE_PCIE_BHIE_DEBUG_1 0x1E0E1C4
#define PCIE_PCIE_BHIE_DEBUG_2 0x1E0E1C8
#define PCIE_PCIE_BHIE_DEBUG_3 0x1E0E1CC
#define PCIE_PCIE_BHIE_DEBUG_4 0x1E0E1D0
#define PCIE_PCIE_BHIE_DEBUG_5 0x1E0E1D4
#define PCIE_PCIE_BHIE_DEBUG_6 0x1E0E1D8
#define PCIE_PCIE_BHIE_DEBUG_7 0x1E0E1DC
#define PCIE_PCIE_BHIE_DEBUG_8 0x1E0E1E0
#define PCIE_PCIE_BHIE_DEBUG_9 0x1E0E1E4
#define PCIE_PCIE_BHIE_DEBUG_10 0x1E0E1E8
#define GCC_GCC_SPARE_REG_1 0x1E40310 #define GCC_GCC_SPARE_REG_1 0x1E40310
#define GCC_PRE_ARES_DEBUG_TIMER_VAL 0x1E40270 #define GCC_PRE_ARES_DEBUG_TIMER_VAL 0x1E40270